wlan_firmware_service_v01.h 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  26. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  27. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  28. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  29. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  30. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  31. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  32. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  33. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  34. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  35. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  36. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  37. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  38. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  39. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  40. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  41. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  42. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  43. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  44. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  45. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  46. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  47. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  48. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  49. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  50. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  51. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  52. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  53. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  54. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  55. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  56. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  57. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  58. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  59. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  60. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  61. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  62. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  63. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  64. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  65. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  66. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  67. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  68. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  69. #define QMI_WLFW_INI_RESP_V01 0x002F
  70. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  71. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  72. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  73. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  74. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  75. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  76. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  77. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  78. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  79. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  80. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  81. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  82. #define QMI_WLFW_INI_REQ_V01 0x002F
  83. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  84. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  85. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  86. #define QMI_WLFW_CAP_RESP_V01 0x0024
  87. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  88. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  89. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  90. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  91. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  92. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  93. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  94. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  95. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  96. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  97. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  98. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  99. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  100. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  101. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  102. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  103. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  104. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  105. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  106. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  107. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  108. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  109. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  110. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  111. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  112. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  113. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  114. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  115. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  116. #define QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01 2
  117. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  118. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  119. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  120. #define QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01 4
  121. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  122. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  123. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  124. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  125. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  126. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  127. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  128. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  129. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  130. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  131. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  132. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  133. #define QMI_WLFW_MAX_NUM_CE_V01 12
  134. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  135. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  136. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  137. #define QMI_WLFW_MAX_STR_LEN_V01 16
  138. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  139. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  140. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  141. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  142. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  143. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  144. enum wlfw_driver_mode_enum_v01 {
  145. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  146. QMI_WLFW_MISSION_V01 = 0,
  147. QMI_WLFW_FTM_V01 = 1,
  148. QMI_WLFW_EPPING_V01 = 2,
  149. QMI_WLFW_WALTEST_V01 = 3,
  150. QMI_WLFW_OFF_V01 = 4,
  151. QMI_WLFW_CCPM_V01 = 5,
  152. QMI_WLFW_QVIT_V01 = 6,
  153. QMI_WLFW_CALIBRATION_V01 = 7,
  154. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  155. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  156. };
  157. enum wlfw_cal_temp_id_enum_v01 {
  158. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  159. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  160. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  161. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  162. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  163. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  164. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  165. };
  166. enum wlfw_pipedir_enum_v01 {
  167. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  168. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  169. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  170. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  171. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  172. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  173. };
  174. enum wlfw_mem_type_enum_v01 {
  175. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  176. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  177. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  178. QMI_WLFW_MEM_BDF_V01 = 2,
  179. QMI_WLFW_MEM_M3_V01 = 3,
  180. QMI_WLFW_MEM_CAL_V01 = 4,
  181. QMI_WLFW_MEM_DPD_V01 = 5,
  182. QMI_WLFW_MEM_QDSS_V01 = 6,
  183. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  184. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  185. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  186. QMI_WLFW_AFC_MEM_V01 = 10,
  187. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  188. };
  189. enum wlfw_share_mem_type_enum_v01 {
  190. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  191. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  192. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  193. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  194. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  195. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  196. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  197. };
  198. enum wlfw_qdss_trace_mode_enum_v01 {
  199. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  200. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  201. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  202. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  203. };
  204. enum wlfw_wfc_media_quality_v01 {
  205. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  206. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  207. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  208. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  209. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  210. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  211. };
  212. enum wlfw_soc_wake_enum_v01 {
  213. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  214. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  215. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  216. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  217. };
  218. enum wlfw_host_build_type_v01 {
  219. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  220. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  221. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  222. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  223. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  224. };
  225. enum wlfw_qmi_param_value_v01 {
  226. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  227. QMI_PARAM_INVALID_V01 = 0,
  228. QMI_PARAM_ENABLE_V01 = 1,
  229. QMI_PARAM_DISABLE_V01 = 2,
  230. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  231. };
  232. enum wlfw_rd_card_chain_cap_v01 {
  233. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  234. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  235. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  236. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  237. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  238. };
  239. enum wlfw_he_channel_width_cap_v01 {
  240. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  241. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  242. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  243. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  244. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  245. };
  246. enum wlfw_phy_qam_cap_v01 {
  247. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  248. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  249. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  250. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  251. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  252. };
  253. enum wlfw_pcie_gen_speed_v01 {
  254. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  255. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  256. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  257. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  258. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  259. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  260. };
  261. enum wlfw_power_save_mode_v01 {
  262. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  263. WLFW_POWER_SAVE_ENTER_V01 = 0,
  264. WLFW_POWER_SAVE_EXIT_V01 = 1,
  265. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  266. };
  267. enum wlfw_m3_segment_type_v01 {
  268. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  269. QMI_M3_SEGMENT_INVALID_V01 = 0,
  270. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  271. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  272. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  273. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  274. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  275. QMI_M3_SEGMENT_MAX_V01 = 6,
  276. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  277. };
  278. enum cnss_feature_v01 {
  279. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  280. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  281. CNSS_DRV_SUPPORT_V01 = 1,
  282. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  283. CNSS_QDSS_CFG_MISS_V01 = 3,
  284. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  285. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  286. CNSS_AUX_UC_SUPPORT_V01 = 6,
  287. CNSS_MAX_FEATURE_V01 = 64,
  288. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  289. };
  290. enum wlfw_bdf_dnld_method_v01 {
  291. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  292. WLFW_DIRECT_BDF_COPY_V01 = 0,
  293. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  294. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  295. };
  296. enum wlfw_gpio_info_type_v01 {
  297. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  298. WLAN_EN_GPIO_V01 = 0,
  299. BT_EN_GPIO_V01 = 1,
  300. HOST_SOL_GPIO_V01 = 2,
  301. TARGET_SOL_GPIO_V01 = 3,
  302. GPIO_TYPE_MAX_V01 = 4,
  303. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  304. };
  305. enum wlfw_ini_file_type_v01 {
  306. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  307. WLFW_INI_CFG_FILE_V01 = 0,
  308. WLFW_CONN_ROAM_INI_V01 = 1,
  309. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  310. };
  311. enum wlfw_wlan_rf_subtype_v01 {
  312. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  313. WLFW_WLAN_RF_SLATE_V01 = 0,
  314. WLFW_WLAN_RF_APACHE_V01 = 1,
  315. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  316. };
  317. enum wlfw_pcie_link_state_enum_v01 {
  318. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  319. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  320. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  321. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  322. };
  323. enum wlfw_tme_lite_file_type_v01 {
  324. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  325. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  326. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  327. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  328. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  329. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  330. };
  331. enum wlfw_bmps_state_enum_v01 {
  332. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  333. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  334. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  335. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  336. };
  337. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  338. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  339. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  340. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  341. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  342. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  343. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  344. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  345. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  346. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  347. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  348. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  349. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  350. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  351. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  352. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  353. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  354. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  355. u32 pipe_num;
  356. enum wlfw_pipedir_enum_v01 pipe_dir;
  357. u32 nentries;
  358. u32 nbytes_max;
  359. u32 flags;
  360. };
  361. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  362. u32 service_id;
  363. enum wlfw_pipedir_enum_v01 pipe_dir;
  364. u32 pipe_num;
  365. };
  366. struct wlfw_shadow_reg_cfg_s_v01 {
  367. u16 id;
  368. u16 offset;
  369. };
  370. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  371. u32 addr;
  372. };
  373. struct wlfw_rri_over_ddr_cfg_s_v01 {
  374. u32 base_addr_low;
  375. u32 base_addr_high;
  376. };
  377. struct wlfw_msi_cfg_s_v01 {
  378. u16 ce_id;
  379. u16 msi_vector;
  380. };
  381. struct wlfw_memory_region_info_s_v01 {
  382. u64 region_addr;
  383. u32 size;
  384. u8 secure_flag;
  385. };
  386. struct wlfw_mem_cfg_s_v01 {
  387. u64 offset;
  388. u32 size;
  389. u8 secure_flag;
  390. };
  391. struct wlfw_mem_seg_s_v01 {
  392. u32 size;
  393. enum wlfw_mem_type_enum_v01 type;
  394. u32 mem_cfg_len;
  395. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  396. };
  397. struct wlfw_mem_seg_resp_s_v01 {
  398. u64 addr;
  399. u32 size;
  400. enum wlfw_mem_type_enum_v01 type;
  401. u8 restore;
  402. };
  403. struct wlfw_rf_chip_info_s_v01 {
  404. u32 chip_id;
  405. u32 chip_family;
  406. };
  407. struct wlfw_rf_board_info_s_v01 {
  408. u32 board_id;
  409. };
  410. struct wlfw_soc_info_s_v01 {
  411. u32 soc_id;
  412. };
  413. struct wlfw_fw_version_info_s_v01 {
  414. u32 fw_version;
  415. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  416. };
  417. struct wlfw_host_ddr_range_s_v01 {
  418. u64 start;
  419. u64 size;
  420. };
  421. struct wlfw_m3_segment_info_s_v01 {
  422. enum wlfw_m3_segment_type_v01 type;
  423. u64 addr;
  424. u64 size;
  425. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  426. };
  427. struct wlfw_dev_mem_info_s_v01 {
  428. u64 start;
  429. u64 size;
  430. };
  431. struct wlfw_host_mlo_chip_info_s_v01 {
  432. u8 chip_id;
  433. u8 num_local_links;
  434. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  435. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  436. };
  437. struct wlfw_host_mlo_chip_v2_info_s_v01 {
  438. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info;
  439. u8 adj_mlo_num_chips;
  440. struct wlfw_host_mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01];
  441. };
  442. struct wlfw_pmu_param_v01 {
  443. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  444. u32 wake_volt_valid;
  445. u32 wake_volt;
  446. u32 sleep_volt_valid;
  447. u32 sleep_volt;
  448. };
  449. struct wlfw_pmu_cfg_v01 {
  450. u32 pmu_param_len;
  451. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  452. };
  453. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  454. u32 addr;
  455. };
  456. struct wlfw_share_mem_info_s_v01 {
  457. enum wlfw_share_mem_type_enum_v01 type;
  458. u64 start;
  459. u64 size;
  460. };
  461. struct wlfw_host_pcie_link_info_s_v01 {
  462. u32 pci_link_speed;
  463. u32 pci_link_width;
  464. };
  465. struct wlfw_ind_register_req_msg_v01 {
  466. u8 fw_ready_enable_valid;
  467. u8 fw_ready_enable;
  468. u8 initiate_cal_download_enable_valid;
  469. u8 initiate_cal_download_enable;
  470. u8 initiate_cal_update_enable_valid;
  471. u8 initiate_cal_update_enable;
  472. u8 msa_ready_enable_valid;
  473. u8 msa_ready_enable;
  474. u8 pin_connect_result_enable_valid;
  475. u8 pin_connect_result_enable;
  476. u8 client_id_valid;
  477. u32 client_id;
  478. u8 request_mem_enable_valid;
  479. u8 request_mem_enable;
  480. u8 fw_mem_ready_enable_valid;
  481. u8 fw_mem_ready_enable;
  482. u8 fw_init_done_enable_valid;
  483. u8 fw_init_done_enable;
  484. u8 rejuvenate_enable_valid;
  485. u32 rejuvenate_enable;
  486. u8 xo_cal_enable_valid;
  487. u8 xo_cal_enable;
  488. u8 cal_done_enable_valid;
  489. u8 cal_done_enable;
  490. u8 qdss_trace_req_mem_enable_valid;
  491. u8 qdss_trace_req_mem_enable;
  492. u8 qdss_trace_save_enable_valid;
  493. u8 qdss_trace_save_enable;
  494. u8 qdss_trace_free_enable_valid;
  495. u8 qdss_trace_free_enable;
  496. u8 respond_get_info_enable_valid;
  497. u8 respond_get_info_enable;
  498. u8 m3_dump_upload_req_enable_valid;
  499. u8 m3_dump_upload_req_enable;
  500. u8 wfc_call_twt_config_enable_valid;
  501. u8 wfc_call_twt_config_enable;
  502. u8 qdss_mem_ready_enable_valid;
  503. u8 qdss_mem_ready_enable;
  504. u8 m3_dump_upload_segments_req_enable_valid;
  505. u8 m3_dump_upload_segments_req_enable;
  506. u8 fw_ssr_enable_valid;
  507. u8 fw_ssr_enable;
  508. };
  509. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
  510. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  511. struct wlfw_ind_register_resp_msg_v01 {
  512. struct qmi_response_type_v01 resp;
  513. u8 fw_status_valid;
  514. u64 fw_status;
  515. };
  516. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  517. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  518. struct wlfw_fw_ready_ind_msg_v01 {
  519. char placeholder;
  520. };
  521. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  522. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  523. struct wlfw_msa_ready_ind_msg_v01 {
  524. u8 hang_data_addr_offset_valid;
  525. u32 hang_data_addr_offset;
  526. u8 hang_data_length_valid;
  527. u16 hang_data_length;
  528. };
  529. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  530. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  531. struct wlfw_pin_connect_result_ind_msg_v01 {
  532. u8 pwr_pin_result_valid;
  533. u32 pwr_pin_result;
  534. u8 phy_io_pin_result_valid;
  535. u32 phy_io_pin_result;
  536. u8 rf_pin_result_valid;
  537. u32 rf_pin_result;
  538. };
  539. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  540. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  541. struct wlfw_wlan_mode_req_msg_v01 {
  542. enum wlfw_driver_mode_enum_v01 mode;
  543. u8 hw_debug_valid;
  544. u8 hw_debug;
  545. u8 xo_cal_data_valid;
  546. u8 xo_cal_data;
  547. u8 wlan_en_delay_valid;
  548. u32 wlan_en_delay;
  549. };
  550. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  551. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  552. struct wlfw_wlan_mode_resp_msg_v01 {
  553. struct qmi_response_type_v01 resp;
  554. };
  555. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  556. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  557. struct wlfw_wlan_cfg_req_msg_v01 {
  558. u8 host_version_valid;
  559. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  560. u8 tgt_cfg_valid;
  561. u32 tgt_cfg_len;
  562. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  563. u8 svc_cfg_valid;
  564. u32 svc_cfg_len;
  565. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  566. u8 shadow_reg_valid;
  567. u32 shadow_reg_len;
  568. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  569. u8 shadow_reg_v2_valid;
  570. u32 shadow_reg_v2_len;
  571. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  572. u8 rri_over_ddr_cfg_valid;
  573. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  574. u8 msi_cfg_valid;
  575. u32 msi_cfg_len;
  576. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  577. u8 shadow_reg_v3_valid;
  578. u32 shadow_reg_v3_len;
  579. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  580. };
  581. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  582. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  583. struct wlfw_wlan_cfg_resp_msg_v01 {
  584. struct qmi_response_type_v01 resp;
  585. };
  586. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  587. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  588. struct wlfw_cap_req_msg_v01 {
  589. char placeholder;
  590. };
  591. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  592. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  593. struct wlfw_cap_resp_msg_v01 {
  594. struct qmi_response_type_v01 resp;
  595. u8 chip_info_valid;
  596. struct wlfw_rf_chip_info_s_v01 chip_info;
  597. u8 board_info_valid;
  598. struct wlfw_rf_board_info_s_v01 board_info;
  599. u8 soc_info_valid;
  600. struct wlfw_soc_info_s_v01 soc_info;
  601. u8 fw_version_info_valid;
  602. struct wlfw_fw_version_info_s_v01 fw_version_info;
  603. u8 fw_build_id_valid;
  604. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  605. u8 num_macs_valid;
  606. u8 num_macs;
  607. u8 voltage_mv_valid;
  608. u32 voltage_mv;
  609. u8 time_freq_hz_valid;
  610. u32 time_freq_hz;
  611. u8 otp_version_valid;
  612. u32 otp_version;
  613. u8 eeprom_caldata_read_timeout_valid;
  614. u32 eeprom_caldata_read_timeout;
  615. u8 fw_caps_valid;
  616. u64 fw_caps;
  617. u8 rd_card_chain_cap_valid;
  618. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  619. u8 dev_mem_info_valid;
  620. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  621. u8 foundry_name_valid;
  622. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  623. u8 hang_data_addr_offset_valid;
  624. u32 hang_data_addr_offset;
  625. u8 hang_data_length_valid;
  626. u16 hang_data_length;
  627. u8 bdf_dnld_method_valid;
  628. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  629. u8 hwid_bitmap_valid;
  630. u8 hwid_bitmap;
  631. u8 ol_cpr_cfg_valid;
  632. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  633. u8 regdb_mandatory_valid;
  634. u8 regdb_mandatory;
  635. u8 regdb_support_valid;
  636. u8 regdb_support;
  637. u8 rxgainlut_support_valid;
  638. u8 rxgainlut_support;
  639. u8 he_channel_width_cap_valid;
  640. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  641. u8 phy_qam_cap_valid;
  642. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  643. };
  644. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
  645. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  646. struct wlfw_bdf_download_req_msg_v01 {
  647. u8 valid;
  648. u8 file_id_valid;
  649. enum wlfw_cal_temp_id_enum_v01 file_id;
  650. u8 total_size_valid;
  651. u32 total_size;
  652. u8 seg_id_valid;
  653. u32 seg_id;
  654. u8 data_valid;
  655. u32 data_len;
  656. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  657. u8 end_valid;
  658. u8 end;
  659. u8 bdf_type_valid;
  660. u8 bdf_type;
  661. };
  662. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  663. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  664. struct wlfw_bdf_download_resp_msg_v01 {
  665. struct qmi_response_type_v01 resp;
  666. u8 host_bdf_data_valid;
  667. u64 host_bdf_data;
  668. };
  669. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  670. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  671. struct wlfw_cal_report_req_msg_v01 {
  672. u32 meta_data_len;
  673. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  674. u8 xo_cal_data_valid;
  675. u8 xo_cal_data;
  676. u8 cal_remove_supported_valid;
  677. u8 cal_remove_supported;
  678. u8 cal_file_download_size_valid;
  679. u64 cal_file_download_size;
  680. };
  681. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  682. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  683. struct wlfw_cal_report_resp_msg_v01 {
  684. struct qmi_response_type_v01 resp;
  685. };
  686. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  687. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  688. struct wlfw_initiate_cal_download_ind_msg_v01 {
  689. enum wlfw_cal_temp_id_enum_v01 cal_id;
  690. u8 total_size_valid;
  691. u32 total_size;
  692. u8 cal_data_location_valid;
  693. u32 cal_data_location;
  694. };
  695. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  696. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  697. struct wlfw_cal_download_req_msg_v01 {
  698. u8 valid;
  699. u8 file_id_valid;
  700. enum wlfw_cal_temp_id_enum_v01 file_id;
  701. u8 total_size_valid;
  702. u32 total_size;
  703. u8 seg_id_valid;
  704. u32 seg_id;
  705. u8 data_valid;
  706. u32 data_len;
  707. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  708. u8 end_valid;
  709. u8 end;
  710. u8 cal_data_location_valid;
  711. u32 cal_data_location;
  712. };
  713. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  714. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  715. struct wlfw_cal_download_resp_msg_v01 {
  716. struct qmi_response_type_v01 resp;
  717. };
  718. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  719. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  720. struct wlfw_initiate_cal_update_ind_msg_v01 {
  721. enum wlfw_cal_temp_id_enum_v01 cal_id;
  722. u32 total_size;
  723. u8 cal_data_location_valid;
  724. u32 cal_data_location;
  725. };
  726. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  727. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  728. struct wlfw_cal_update_req_msg_v01 {
  729. enum wlfw_cal_temp_id_enum_v01 cal_id;
  730. u32 seg_id;
  731. };
  732. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  733. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  734. struct wlfw_cal_update_resp_msg_v01 {
  735. struct qmi_response_type_v01 resp;
  736. u8 file_id_valid;
  737. enum wlfw_cal_temp_id_enum_v01 file_id;
  738. u8 total_size_valid;
  739. u32 total_size;
  740. u8 seg_id_valid;
  741. u32 seg_id;
  742. u8 data_valid;
  743. u32 data_len;
  744. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  745. u8 end_valid;
  746. u8 end;
  747. u8 cal_data_location_valid;
  748. u32 cal_data_location;
  749. };
  750. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  751. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  752. struct wlfw_msa_info_req_msg_v01 {
  753. u64 msa_addr;
  754. u32 size;
  755. };
  756. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  757. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  758. struct wlfw_msa_info_resp_msg_v01 {
  759. struct qmi_response_type_v01 resp;
  760. u32 mem_region_info_len;
  761. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  762. };
  763. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  764. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  765. struct wlfw_msa_ready_req_msg_v01 {
  766. char placeholder;
  767. };
  768. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  769. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  770. struct wlfw_msa_ready_resp_msg_v01 {
  771. struct qmi_response_type_v01 resp;
  772. };
  773. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  774. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  775. struct wlfw_ini_req_msg_v01 {
  776. u8 enablefwlog_valid;
  777. u8 enablefwlog;
  778. };
  779. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  780. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  781. struct wlfw_ini_resp_msg_v01 {
  782. struct qmi_response_type_v01 resp;
  783. };
  784. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  785. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  786. struct wlfw_athdiag_read_req_msg_v01 {
  787. u32 offset;
  788. u32 mem_type;
  789. u32 data_len;
  790. };
  791. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  792. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  793. struct wlfw_athdiag_read_resp_msg_v01 {
  794. struct qmi_response_type_v01 resp;
  795. u8 data_valid;
  796. u32 data_len;
  797. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  798. };
  799. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  800. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  801. struct wlfw_athdiag_write_req_msg_v01 {
  802. u32 offset;
  803. u32 mem_type;
  804. u32 data_len;
  805. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  806. };
  807. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  808. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  809. struct wlfw_athdiag_write_resp_msg_v01 {
  810. struct qmi_response_type_v01 resp;
  811. };
  812. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  813. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  814. struct wlfw_vbatt_req_msg_v01 {
  815. u64 voltage_uv;
  816. };
  817. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  818. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  819. struct wlfw_vbatt_resp_msg_v01 {
  820. struct qmi_response_type_v01 resp;
  821. };
  822. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  823. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  824. struct wlfw_mac_addr_req_msg_v01 {
  825. u8 mac_addr_valid;
  826. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  827. };
  828. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  829. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  830. struct wlfw_mac_addr_resp_msg_v01 {
  831. struct qmi_response_type_v01 resp;
  832. };
  833. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  834. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  835. struct wlfw_host_cap_req_msg_v01 {
  836. u8 num_clients_valid;
  837. u32 num_clients;
  838. u8 wake_msi_valid;
  839. u32 wake_msi;
  840. u8 gpios_valid;
  841. u32 gpios_len;
  842. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  843. u8 nm_modem_valid;
  844. u8 nm_modem;
  845. u8 bdf_support_valid;
  846. u8 bdf_support;
  847. u8 bdf_cache_support_valid;
  848. u8 bdf_cache_support;
  849. u8 m3_support_valid;
  850. u8 m3_support;
  851. u8 m3_cache_support_valid;
  852. u8 m3_cache_support;
  853. u8 cal_filesys_support_valid;
  854. u8 cal_filesys_support;
  855. u8 cal_cache_support_valid;
  856. u8 cal_cache_support;
  857. u8 cal_done_valid;
  858. u8 cal_done;
  859. u8 mem_bucket_valid;
  860. u32 mem_bucket;
  861. u8 mem_cfg_mode_valid;
  862. u8 mem_cfg_mode;
  863. u8 cal_duration_valid;
  864. u16 cal_duration;
  865. u8 platform_name_valid;
  866. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  867. u8 ddr_range_valid;
  868. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  869. u8 host_build_type_valid;
  870. enum wlfw_host_build_type_v01 host_build_type;
  871. u8 mlo_capable_valid;
  872. u8 mlo_capable;
  873. u8 mlo_chip_id_valid;
  874. u16 mlo_chip_id;
  875. u8 mlo_group_id_valid;
  876. u8 mlo_group_id;
  877. u8 max_mlo_peer_valid;
  878. u16 max_mlo_peer;
  879. u8 mlo_num_chips_valid;
  880. u8 mlo_num_chips;
  881. u8 mlo_chip_info_valid;
  882. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  883. u8 feature_list_valid;
  884. u64 feature_list;
  885. u8 num_wlan_clients_valid;
  886. u16 num_wlan_clients;
  887. u8 num_wlan_vaps_valid;
  888. u8 num_wlan_vaps;
  889. u8 wake_msi_addr_valid;
  890. u32 wake_msi_addr;
  891. u8 wlan_enable_delay_valid;
  892. u32 wlan_enable_delay;
  893. u8 ddr_type_valid;
  894. u32 ddr_type;
  895. u8 gpio_info_valid;
  896. u32 gpio_info_len;
  897. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  898. u8 fw_ini_cfg_support_valid;
  899. u8 fw_ini_cfg_support;
  900. u8 mlo_chip_v2_info_valid;
  901. struct wlfw_host_mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01];
  902. u8 pcie_link_info_valid;
  903. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  904. };
  905. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  906. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  907. struct wlfw_host_cap_resp_msg_v01 {
  908. struct qmi_response_type_v01 resp;
  909. };
  910. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  911. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  912. struct wlfw_request_mem_ind_msg_v01 {
  913. u32 mem_seg_len;
  914. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  915. };
  916. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  917. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  918. struct wlfw_respond_mem_req_msg_v01 {
  919. u32 mem_seg_len;
  920. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  921. };
  922. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  923. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  924. struct wlfw_respond_mem_resp_msg_v01 {
  925. struct qmi_response_type_v01 resp;
  926. u8 share_mem_valid;
  927. u32 share_mem_len;
  928. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  929. };
  930. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  931. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  932. struct wlfw_fw_mem_ready_ind_msg_v01 {
  933. char placeholder;
  934. };
  935. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  936. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  937. struct wlfw_fw_init_done_ind_msg_v01 {
  938. u8 hang_data_addr_offset_valid;
  939. u32 hang_data_addr_offset;
  940. u8 hang_data_length_valid;
  941. u16 hang_data_length;
  942. };
  943. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  944. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  945. struct wlfw_rejuvenate_ind_msg_v01 {
  946. u8 cause_for_rejuvenation_valid;
  947. u8 cause_for_rejuvenation;
  948. u8 requesting_sub_system_valid;
  949. u8 requesting_sub_system;
  950. u8 line_number_valid;
  951. u16 line_number;
  952. u8 function_name_valid;
  953. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  954. };
  955. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  956. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  957. struct wlfw_rejuvenate_ack_req_msg_v01 {
  958. char placeholder;
  959. };
  960. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  961. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  962. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  963. struct qmi_response_type_v01 resp;
  964. };
  965. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  966. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  967. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  968. u8 mask_valid;
  969. u64 mask;
  970. };
  971. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  972. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  973. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  974. struct qmi_response_type_v01 resp;
  975. u8 prev_mask_valid;
  976. u64 prev_mask;
  977. u8 curr_mask_valid;
  978. u64 curr_mask;
  979. };
  980. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  981. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  982. struct wlfw_m3_info_req_msg_v01 {
  983. u64 addr;
  984. u32 size;
  985. };
  986. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  987. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  988. struct wlfw_m3_info_resp_msg_v01 {
  989. struct qmi_response_type_v01 resp;
  990. };
  991. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  992. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  993. struct wlfw_xo_cal_ind_msg_v01 {
  994. u8 xo_cal_data;
  995. };
  996. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  997. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  998. struct wlfw_cal_done_ind_msg_v01 {
  999. u8 cal_file_upload_size_valid;
  1000. u64 cal_file_upload_size;
  1001. };
  1002. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1003. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1004. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1005. u32 mem_seg_len;
  1006. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1007. };
  1008. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1009. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1010. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1011. u32 mem_seg_len;
  1012. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1013. u8 end_valid;
  1014. u8 end;
  1015. };
  1016. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1017. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1018. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1019. struct qmi_response_type_v01 resp;
  1020. };
  1021. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1022. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1023. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1024. u32 source;
  1025. u32 total_size;
  1026. u8 mem_seg_valid;
  1027. u32 mem_seg_len;
  1028. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1029. u8 file_name_valid;
  1030. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1031. };
  1032. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1033. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1034. struct wlfw_qdss_trace_data_req_msg_v01 {
  1035. u32 seg_id;
  1036. };
  1037. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1038. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1039. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1040. struct qmi_response_type_v01 resp;
  1041. u8 total_size_valid;
  1042. u32 total_size;
  1043. u8 seg_id_valid;
  1044. u32 seg_id;
  1045. u8 data_valid;
  1046. u32 data_len;
  1047. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1048. u8 end_valid;
  1049. u8 end;
  1050. };
  1051. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1052. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1053. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1054. u8 total_size_valid;
  1055. u32 total_size;
  1056. u8 seg_id_valid;
  1057. u32 seg_id;
  1058. u8 data_valid;
  1059. u32 data_len;
  1060. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1061. u8 end_valid;
  1062. u8 end;
  1063. };
  1064. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1065. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1066. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1067. struct qmi_response_type_v01 resp;
  1068. };
  1069. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1070. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1071. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1072. u8 mode_valid;
  1073. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1074. u8 option_valid;
  1075. u64 option;
  1076. u8 hw_trc_disable_override_valid;
  1077. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1078. };
  1079. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1080. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1081. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1082. struct qmi_response_type_v01 resp;
  1083. };
  1084. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1085. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1086. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1087. u8 mem_seg_valid;
  1088. u32 mem_seg_len;
  1089. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1090. };
  1091. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1092. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1093. struct wlfw_shutdown_req_msg_v01 {
  1094. u8 shutdown_valid;
  1095. u8 shutdown;
  1096. };
  1097. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1098. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1099. struct wlfw_shutdown_resp_msg_v01 {
  1100. struct qmi_response_type_v01 resp;
  1101. };
  1102. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1103. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1104. struct wlfw_antenna_switch_req_msg_v01 {
  1105. char placeholder;
  1106. };
  1107. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1108. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1109. struct wlfw_antenna_switch_resp_msg_v01 {
  1110. struct qmi_response_type_v01 resp;
  1111. u8 antenna_valid;
  1112. u64 antenna;
  1113. };
  1114. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1115. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1116. struct wlfw_antenna_grant_req_msg_v01 {
  1117. u8 grant_valid;
  1118. u64 grant;
  1119. };
  1120. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1121. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1122. struct wlfw_antenna_grant_resp_msg_v01 {
  1123. struct qmi_response_type_v01 resp;
  1124. };
  1125. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1126. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1127. struct wlfw_wfc_call_status_req_msg_v01 {
  1128. u32 wfc_call_status_len;
  1129. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1130. u8 wfc_call_active_valid;
  1131. u8 wfc_call_active;
  1132. u8 all_wfc_calls_held_valid;
  1133. u8 all_wfc_calls_held;
  1134. u8 is_wfc_emergency_valid;
  1135. u8 is_wfc_emergency;
  1136. u8 twt_ims_start_valid;
  1137. u64 twt_ims_start;
  1138. u8 twt_ims_int_valid;
  1139. u16 twt_ims_int;
  1140. u8 media_quality_valid;
  1141. enum wlfw_wfc_media_quality_v01 media_quality;
  1142. };
  1143. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1144. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1145. struct wlfw_wfc_call_status_resp_msg_v01 {
  1146. struct qmi_response_type_v01 resp;
  1147. };
  1148. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1149. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1150. struct wlfw_get_info_req_msg_v01 {
  1151. u8 type;
  1152. u32 data_len;
  1153. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1154. };
  1155. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1156. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1157. struct wlfw_get_info_resp_msg_v01 {
  1158. struct qmi_response_type_v01 resp;
  1159. };
  1160. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1161. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1162. struct wlfw_respond_get_info_ind_msg_v01 {
  1163. u32 data_len;
  1164. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1165. u8 type_valid;
  1166. u8 type;
  1167. u8 is_last_valid;
  1168. u8 is_last;
  1169. u8 seq_no_valid;
  1170. u32 seq_no;
  1171. };
  1172. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1173. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1174. struct wlfw_device_info_req_msg_v01 {
  1175. char placeholder;
  1176. };
  1177. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1178. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1179. struct wlfw_device_info_resp_msg_v01 {
  1180. struct qmi_response_type_v01 resp;
  1181. u8 bar_addr_valid;
  1182. u64 bar_addr;
  1183. u8 bar_size_valid;
  1184. u32 bar_size;
  1185. u8 mhi_state_info_addr_valid;
  1186. u64 mhi_state_info_addr;
  1187. u8 mhi_state_info_size_valid;
  1188. u32 mhi_state_info_size;
  1189. };
  1190. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1191. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1192. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1193. u32 pdev_id;
  1194. u64 addr;
  1195. u64 size;
  1196. };
  1197. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1198. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1199. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1200. u32 pdev_id;
  1201. u32 status;
  1202. };
  1203. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1204. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1205. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1206. struct qmi_response_type_v01 resp;
  1207. };
  1208. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1209. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1210. struct wlfw_soc_wake_req_msg_v01 {
  1211. u8 wake_valid;
  1212. enum wlfw_soc_wake_enum_v01 wake;
  1213. };
  1214. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1215. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1216. struct wlfw_soc_wake_resp_msg_v01 {
  1217. struct qmi_response_type_v01 resp;
  1218. };
  1219. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1220. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1221. struct wlfw_power_save_req_msg_v01 {
  1222. u8 power_save_mode_valid;
  1223. enum wlfw_power_save_mode_v01 power_save_mode;
  1224. };
  1225. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1226. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1227. struct wlfw_power_save_resp_msg_v01 {
  1228. struct qmi_response_type_v01 resp;
  1229. };
  1230. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1231. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1232. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1233. u8 twt_sta_start_valid;
  1234. u64 twt_sta_start;
  1235. u8 twt_sta_int_valid;
  1236. u16 twt_sta_int;
  1237. u8 twt_sta_upo_valid;
  1238. u16 twt_sta_upo;
  1239. u8 twt_sta_sp_valid;
  1240. u16 twt_sta_sp;
  1241. u8 twt_sta_dl_valid;
  1242. u16 twt_sta_dl;
  1243. u8 twt_sta_config_changed_valid;
  1244. u8 twt_sta_config_changed;
  1245. };
  1246. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1247. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1248. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1249. char placeholder;
  1250. };
  1251. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1252. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1253. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1254. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1255. };
  1256. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1257. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1258. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1259. struct qmi_response_type_v01 resp;
  1260. };
  1261. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1262. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1263. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1264. u32 pdev_id;
  1265. u32 no_of_valid_segments;
  1266. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1267. };
  1268. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1269. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1270. struct wlfw_subsys_restart_level_req_msg_v01 {
  1271. u8 restart_level_type_valid;
  1272. u8 restart_level_type;
  1273. };
  1274. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1275. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1276. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1277. struct qmi_response_type_v01 resp;
  1278. };
  1279. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1280. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1281. struct wlfw_ini_file_download_req_msg_v01 {
  1282. u8 file_type_valid;
  1283. enum wlfw_ini_file_type_v01 file_type;
  1284. u8 total_size_valid;
  1285. u32 total_size;
  1286. u8 seg_id_valid;
  1287. u32 seg_id;
  1288. u8 data_valid;
  1289. u32 data_len;
  1290. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1291. u8 end_valid;
  1292. u8 end;
  1293. };
  1294. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1295. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1296. struct wlfw_ini_file_download_resp_msg_v01 {
  1297. struct qmi_response_type_v01 resp;
  1298. };
  1299. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1300. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1301. struct wlfw_phy_cap_req_msg_v01 {
  1302. char placeholder;
  1303. };
  1304. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1305. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1306. struct wlfw_phy_cap_resp_msg_v01 {
  1307. struct qmi_response_type_v01 resp;
  1308. u8 num_phy_valid;
  1309. u8 num_phy;
  1310. u8 board_id_valid;
  1311. u32 board_id;
  1312. u8 mlo_cap_v2_support_valid;
  1313. u32 mlo_cap_v2_support;
  1314. };
  1315. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1316. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1317. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1318. u8 rf_subtype_valid;
  1319. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1320. };
  1321. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1322. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1323. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1324. struct qmi_response_type_v01 resp;
  1325. };
  1326. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1327. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1328. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1329. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1330. };
  1331. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1332. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1333. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1334. struct qmi_response_type_v01 resp;
  1335. };
  1336. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1337. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1338. struct wlfw_aux_uc_info_req_msg_v01 {
  1339. u64 addr;
  1340. u32 size;
  1341. };
  1342. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1343. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1344. struct wlfw_aux_uc_info_resp_msg_v01 {
  1345. struct qmi_response_type_v01 resp;
  1346. };
  1347. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1348. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1349. struct wlfw_tme_lite_info_req_msg_v01 {
  1350. enum wlfw_tme_lite_file_type_v01 tme_file;
  1351. u64 addr;
  1352. u32 size;
  1353. };
  1354. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1355. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1356. struct wlfw_tme_lite_info_resp_msg_v01 {
  1357. struct qmi_response_type_v01 resp;
  1358. };
  1359. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1360. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1361. struct wlfw_fw_ssr_ind_msg_v01 {
  1362. char placeholder;
  1363. };
  1364. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 0
  1365. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1366. struct wlfw_bmps_ctrl_req_msg_v01 {
  1367. enum wlfw_bmps_state_enum_v01 bmps_state;
  1368. };
  1369. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1370. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1371. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1372. struct qmi_response_type_v01 resp;
  1373. };
  1374. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1375. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1376. #endif