sde_encoder.c 186 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *phys;
  144. bool is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. if (!sde_enc || !sde_enc->phys_encs[0]) {
  147. SDE_ERROR("invalid params\n");
  148. return U32_MAX;
  149. }
  150. phys = sde_enc->phys_encs[0];
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. return is_vid ? phys->pf_time_in_us : 0;
  153. }
  154. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  155. {
  156. struct sde_encoder_virt *sde_enc;
  157. struct sde_encoder_phys *cur_master;
  158. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  159. ktime_t tvblank, cur_time;
  160. struct intf_status intf_status = {0};
  161. unsigned long features;
  162. u32 fps;
  163. bool is_cmd, is_vid;
  164. sde_enc = to_sde_encoder_virt(drm_enc);
  165. cur_master = sde_enc->cur_master;
  166. fps = sde_encoder_get_fps(drm_enc);
  167. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  168. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  169. if (!cur_master || !cur_master->hw_intf || !fps
  170. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  171. return 0;
  172. features = cur_master->hw_intf->cap->features;
  173. /*
  174. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  175. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  176. * at panel vsync and not at MDP VSYNC
  177. */
  178. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  179. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  180. if (intf_status.is_prog_fetch_en)
  181. return 0;
  182. }
  183. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  184. qtmr_counter = arch_timer_read_counter();
  185. cur_time = ktime_get_ns();
  186. /* check for counter rollover between the two timestamps [56 bits] */
  187. if (qtmr_counter < vsync_counter) {
  188. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  189. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  190. qtmr_counter >> 32, qtmr_counter, hw_diff,
  191. fps, SDE_EVTLOG_FUNC_CASE1);
  192. } else {
  193. hw_diff = qtmr_counter - vsync_counter;
  194. }
  195. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  196. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  197. /* avoid setting timestamp, if diff is more than one vsync */
  198. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  199. tvblank = 0;
  200. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  201. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  202. fps, SDE_EVTLOG_ERROR);
  203. } else {
  204. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  205. }
  206. SDE_DEBUG_ENC(sde_enc,
  207. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  208. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  210. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  212. return tvblank;
  213. }
  214. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  215. {
  216. bool clone_mode;
  217. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  220. return;
  221. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  222. return;
  223. /*
  224. * clone mode is the only scenario where we want to enable software override
  225. * of fal10 veto.
  226. */
  227. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  228. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  229. if (clone_mode && veto) {
  230. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  231. sde_enc->fal10_veto_override = true;
  232. } else if (sde_enc->fal10_veto_override && !veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = false;
  235. }
  236. }
  237. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. struct msm_drm_private *priv;
  241. struct sde_kms *sde_kms;
  242. struct device *cpu_dev;
  243. struct cpumask *cpu_mask = NULL;
  244. int cpu = 0;
  245. u32 cpu_dma_latency;
  246. priv = drm_enc->dev->dev_private;
  247. sde_kms = to_sde_kms(priv->kms);
  248. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  249. return;
  250. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  251. cpumask_clear(&sde_enc->valid_cpu_mask);
  252. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  253. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  254. if (!cpu_mask &&
  255. sde_encoder_check_curr_mode(drm_enc,
  256. MSM_DISPLAY_CMD_MODE))
  257. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  258. if (!cpu_mask)
  259. return;
  260. for_each_cpu(cpu, cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. return;
  266. }
  267. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  268. dev_pm_qos_add_request(cpu_dev,
  269. &sde_enc->pm_qos_cpu_req[cpu],
  270. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  272. }
  273. }
  274. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  275. {
  276. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  277. struct device *cpu_dev;
  278. int cpu = 0;
  279. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  280. cpu_dev = get_cpu_device(cpu);
  281. if (!cpu_dev) {
  282. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  283. cpu);
  284. continue;
  285. }
  286. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  287. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  288. }
  289. cpumask_clear(&sde_enc->valid_cpu_mask);
  290. }
  291. static bool _sde_encoder_is_autorefresh_enabled(
  292. struct sde_encoder_virt *sde_enc)
  293. {
  294. struct drm_connector *drm_conn;
  295. if (!sde_enc->cur_master ||
  296. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  297. return false;
  298. drm_conn = sde_enc->cur_master->connector;
  299. if (!drm_conn || !drm_conn->state)
  300. return false;
  301. return sde_connector_get_property(drm_conn->state,
  302. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  303. }
  304. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  305. struct sde_hw_qdss *hw_qdss,
  306. struct sde_encoder_phys *phys, bool enable)
  307. {
  308. if (sde_enc->qdss_status == enable)
  309. return;
  310. sde_enc->qdss_status = enable;
  311. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  312. sde_enc->qdss_status);
  313. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  323. do {
  324. rc = wait_event_timeout(*(info->wq),
  325. atomic_read(info->atomic_cnt) == info->count_check,
  326. wait_time_jiffies);
  327. cur_ktime = ktime_get();
  328. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  329. timeout_ms, atomic_read(info->atomic_cnt),
  330. info->count_check);
  331. /* Make an early exit if the condition is already satisfied */
  332. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  333. (info->count_check < curr_atomic_cnt)) {
  334. rc = true;
  335. break;
  336. }
  337. /* If we timed out, counter is valid and time is less, wait again */
  338. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  339. (rc == 0) &&
  340. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  341. return rc;
  342. }
  343. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  344. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  345. {
  346. int ret = -ETIMEDOUT;
  347. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  348. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  349. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  350. while (ret == -ETIMEDOUT && timeout_iters--) {
  351. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  352. if (ret == -ETIMEDOUT) {
  353. /* if dma_fence is not signaled, keep waiting */
  354. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  355. continue;
  356. /* timed-out waiting and no sw-override support for hw-fences */
  357. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  358. SDE_ERROR("invalid argument(s)\n");
  359. break;
  360. }
  361. /*
  362. * In case the sw and hw fences were triggered at the same time,
  363. * wait the standard kickoff time one more time. Only override if
  364. * we timeout again.
  365. */
  366. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  367. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  368. if (ret == -ETIMEDOUT) {
  369. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  370. /*
  371. * wait the original timeout time again if we
  372. * did sw override due to fence being signaled
  373. */
  374. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  375. wait_info);
  376. }
  377. break;
  378. }
  379. }
  380. /* reset the timeout value */
  381. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  382. return ret;
  383. }
  384. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  385. {
  386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  387. return sde_enc &&
  388. (sde_enc->disp_info.display_type ==
  389. SDE_CONNECTOR_PRIMARY);
  390. }
  391. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  392. {
  393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  394. return sde_enc &&
  395. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  396. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  397. }
  398. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  399. {
  400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  401. return sde_enc &&
  402. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  403. }
  404. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  405. {
  406. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  407. return sde_enc && sde_enc->cur_master &&
  408. sde_enc->cur_master->cont_splash_enabled;
  409. }
  410. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. SDE_EVT32(DRMID(phys_enc->parent),
  414. phys_enc->intf_idx - INTF_0,
  415. phys_enc->hw_pp->idx - PINGPONG_0,
  416. intr_idx);
  417. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  418. if (phys_enc->parent_ops.handle_frame_done)
  419. phys_enc->parent_ops.handle_frame_done(
  420. phys_enc->parent, phys_enc,
  421. SDE_ENCODER_FRAME_EVENT_ERROR);
  422. }
  423. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  424. enum sde_intr_idx intr_idx,
  425. struct sde_encoder_wait_info *wait_info)
  426. {
  427. struct sde_encoder_irq *irq;
  428. u32 irq_status;
  429. int ret, i;
  430. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  431. SDE_ERROR("invalid params\n");
  432. return -EINVAL;
  433. }
  434. irq = &phys_enc->irq[intr_idx];
  435. /* note: do master / slave checking outside */
  436. /* return EWOULDBLOCK since we know the wait isn't necessary */
  437. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  438. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  439. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  441. return -EWOULDBLOCK;
  442. }
  443. if (irq->irq_idx < 0) {
  444. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  445. irq->name, irq->hw_idx);
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  447. irq->irq_idx);
  448. return 0;
  449. }
  450. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  451. atomic_read(wait_info->atomic_cnt));
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  455. /*
  456. * Some module X may disable interrupt for longer duration
  457. * and it may trigger all interrupts including timer interrupt
  458. * when module X again enable the interrupt.
  459. * That may cause interrupt wait timeout API in this API.
  460. * It is handled by split the wait timer in two halves.
  461. */
  462. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  463. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  464. irq->hw_idx,
  465. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  466. wait_info);
  467. if (ret)
  468. break;
  469. }
  470. if (ret <= 0) {
  471. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  472. irq->irq_idx, true);
  473. if (irq_status) {
  474. unsigned long flags;
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  476. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  478. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int ret, i = 0;
  592. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  593. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  594. -EINVAL, !drm_enc, !hw_res, !conn_state,
  595. hw_res ? !hw_res->comp_info : 0);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  601. hw_res->display_type = sde_enc->disp_info.display_type;
  602. /* Query resources used by phys encs, expected to be without overlap */
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  614. if (ret)
  615. SDE_ERROR("failed to get topology ret %d\n", ret);
  616. ret = sde_connector_state_get_compression_info(conn_state,
  617. hw_res->comp_info);
  618. if (ret)
  619. SDE_ERROR("failed to get compression info ret %d\n", ret);
  620. }
  621. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  622. {
  623. struct sde_encoder_virt *sde_enc = NULL;
  624. int i = 0;
  625. unsigned int num_encs;
  626. if (!drm_enc) {
  627. SDE_ERROR("invalid encoder\n");
  628. return;
  629. }
  630. sde_enc = to_sde_encoder_virt(drm_enc);
  631. SDE_DEBUG_ENC(sde_enc, "\n");
  632. num_encs = sde_enc->num_phys_encs;
  633. mutex_lock(&sde_enc->enc_lock);
  634. sde_rsc_client_destroy(sde_enc->rsc_client);
  635. for (i = 0; i < num_encs; i++) {
  636. struct sde_encoder_phys *phys;
  637. phys = sde_enc->phys_vid_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_vid_encs[i] = NULL;
  642. }
  643. phys = sde_enc->phys_cmd_encs[i];
  644. if (phys && phys->ops.destroy) {
  645. phys->ops.destroy(phys);
  646. --sde_enc->num_phys_encs;
  647. sde_enc->phys_cmd_encs[i] = NULL;
  648. }
  649. phys = sde_enc->phys_encs[i];
  650. if (phys && phys->ops.destroy) {
  651. phys->ops.destroy(phys);
  652. --sde_enc->num_phys_encs;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. }
  656. if (sde_enc->num_phys_encs)
  657. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  658. sde_enc->num_phys_encs);
  659. sde_enc->num_phys_encs = 0;
  660. mutex_unlock(&sde_enc->enc_lock);
  661. drm_encoder_cleanup(drm_enc);
  662. mutex_destroy(&sde_enc->enc_lock);
  663. kfree(sde_enc->input_handler);
  664. sde_enc->input_handler = NULL;
  665. kfree(sde_enc);
  666. }
  667. void sde_encoder_helper_update_intf_cfg(
  668. struct sde_encoder_phys *phys_enc)
  669. {
  670. struct sde_encoder_virt *sde_enc;
  671. struct sde_hw_intf_cfg_v1 *intf_cfg;
  672. enum sde_3d_blend_mode mode_3d;
  673. if (!phys_enc || !phys_enc->hw_pp) {
  674. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  675. return;
  676. }
  677. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  678. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  679. SDE_DEBUG_ENC(sde_enc,
  680. "intf_cfg updated for %d at idx %d\n",
  681. phys_enc->intf_idx,
  682. intf_cfg->intf_count);
  683. /* setup interface configuration */
  684. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  685. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  686. return;
  687. }
  688. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  689. if (phys_enc == sde_enc->cur_master) {
  690. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  691. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  692. else
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  694. }
  695. /* configure this interface as master for split display */
  696. if (phys_enc->split_role == ENC_ROLE_MASTER)
  697. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  698. /* setup which pp blk will connect to this intf */
  699. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  700. phys_enc->hw_intf->ops.bind_pingpong_blk(
  701. phys_enc->hw_intf,
  702. true,
  703. phys_enc->hw_pp->idx);
  704. /*setup merge_3d configuration */
  705. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  706. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  707. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  708. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  709. phys_enc->hw_pp->merge_3d->idx;
  710. if (phys_enc->hw_pp->ops.setup_3d_mode)
  711. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  712. mode_3d);
  713. }
  714. void sde_encoder_helper_split_config(
  715. struct sde_encoder_phys *phys_enc,
  716. enum sde_intf interface)
  717. {
  718. struct sde_encoder_virt *sde_enc;
  719. struct split_pipe_cfg *cfg;
  720. struct sde_hw_mdp *hw_mdptop;
  721. enum sde_rm_topology_name topology;
  722. struct msm_display_info *disp_info;
  723. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  724. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  728. hw_mdptop = phys_enc->hw_mdptop;
  729. disp_info = &sde_enc->disp_info;
  730. cfg = &phys_enc->hw_intf->cfg;
  731. memset(cfg, 0, sizeof(*cfg));
  732. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  733. return;
  734. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  735. cfg->split_link_en = true;
  736. /**
  737. * disable split modes since encoder will be operating in as the only
  738. * encoder, either for the entire use case in the case of, for example,
  739. * single DSI, or for this frame in the case of left/right only partial
  740. * update.
  741. */
  742. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  743. if (hw_mdptop->ops.setup_split_pipe)
  744. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  745. if (hw_mdptop->ops.setup_pp_split)
  746. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  747. return;
  748. }
  749. cfg->en = true;
  750. cfg->mode = phys_enc->intf_mode;
  751. cfg->intf = interface;
  752. if (cfg->en && phys_enc->ops.needs_single_flush &&
  753. phys_enc->ops.needs_single_flush(phys_enc))
  754. cfg->split_flush_en = true;
  755. topology = sde_connector_get_topology_name(phys_enc->connector);
  756. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  757. cfg->pp_split_slave = cfg->intf;
  758. else
  759. cfg->pp_split_slave = INTF_MAX;
  760. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  761. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  762. if (hw_mdptop->ops.setup_split_pipe)
  763. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  764. } else if (sde_enc->hw_pp[0]) {
  765. /*
  766. * slave encoder
  767. * - determine split index from master index,
  768. * assume master is first pp
  769. */
  770. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  771. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  772. cfg->pp_split_index);
  773. if (hw_mdptop->ops.setup_pp_split)
  774. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  775. }
  776. }
  777. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. int i = 0;
  781. if (!drm_enc)
  782. return false;
  783. sde_enc = to_sde_encoder_virt(drm_enc);
  784. if (!sde_enc)
  785. return false;
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->in_clone_mode)
  789. return true;
  790. }
  791. return false;
  792. }
  793. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  794. struct drm_crtc *crtc)
  795. {
  796. struct sde_encoder_virt *sde_enc;
  797. int i;
  798. if (!drm_enc)
  799. return false;
  800. sde_enc = to_sde_encoder_virt(drm_enc);
  801. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  802. return false;
  803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  805. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  806. return true;
  807. }
  808. return false;
  809. }
  810. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  811. struct drm_crtc_state *crtc_state)
  812. {
  813. struct sde_encoder_virt *sde_enc;
  814. struct sde_crtc_state *sde_crtc_state;
  815. int i = 0;
  816. if (!drm_enc || !crtc_state) {
  817. SDE_DEBUG("invalid params\n");
  818. return;
  819. }
  820. sde_enc = to_sde_encoder_virt(drm_enc);
  821. sde_crtc_state = to_sde_crtc_state(crtc_state);
  822. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  823. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  824. return;
  825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  827. if (phys) {
  828. phys->in_clone_mode = true;
  829. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  830. }
  831. }
  832. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  833. sde_crtc_state->cwb_enc_mask = 0;
  834. }
  835. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  836. struct drm_crtc_state *crtc_state,
  837. struct drm_connector_state *conn_state)
  838. {
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. int i = 0;
  842. int ret = 0;
  843. mode = &crtc_state->mode;
  844. adj_mode = &crtc_state->adjusted_mode;
  845. /* perform atomic check on the first physical encoder (master) */
  846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  848. if (phys && phys->ops.atomic_check)
  849. ret = phys->ops.atomic_check(phys, crtc_state,
  850. conn_state);
  851. else if (phys && phys->ops.mode_fixup)
  852. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  853. ret = -EINVAL;
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "mode unsupported, phys idx %d\n", i);
  857. break;
  858. }
  859. }
  860. return ret;
  861. }
  862. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  863. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  864. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  865. {
  866. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  867. int ret = 0;
  868. if (crtc_state->mode_changed || crtc_state->active_changed) {
  869. struct sde_rect mode_roi, roi;
  870. u32 width, height;
  871. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  872. mode_roi.x = 0;
  873. mode_roi.y = 0;
  874. mode_roi.w = width;
  875. mode_roi.h = height;
  876. if (sde_conn_state->rois.num_rects) {
  877. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  878. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  881. roi.x, roi.y, roi.w, roi.h);
  882. ret = -EINVAL;
  883. }
  884. }
  885. if (sde_crtc_state->user_roi_list.num_rects) {
  886. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  887. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  890. roi.x, roi.y, roi.w, roi.h);
  891. ret = -EINVAL;
  892. }
  893. }
  894. }
  895. return ret;
  896. }
  897. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  898. struct drm_crtc_state *crtc_state,
  899. struct drm_connector_state *conn_state,
  900. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  901. struct sde_connector *sde_conn,
  902. struct sde_connector_state *sde_conn_state)
  903. {
  904. int ret = 0;
  905. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  906. struct msm_sub_mode sub_mode;
  907. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  908. struct msm_display_topology *topology = NULL;
  909. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  910. CONNECTOR_PROP_DSC_MODE);
  911. ret = sde_connector_get_mode_info(&sde_conn->base,
  912. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  913. if (ret) {
  914. SDE_ERROR_ENC(sde_enc,
  915. "failed to get mode info, rc = %d\n", ret);
  916. return ret;
  917. }
  918. if (sde_conn_state->mode_info.comp_info.comp_type &&
  919. sde_conn_state->mode_info.comp_info.comp_ratio >=
  920. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  921. SDE_ERROR_ENC(sde_enc,
  922. "invalid compression ratio: %d\n",
  923. sde_conn_state->mode_info.comp_info.comp_ratio);
  924. ret = -EINVAL;
  925. return ret;
  926. }
  927. /* Reserve dynamic resources, indicating atomic_check phase */
  928. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  929. conn_state, true);
  930. if (ret) {
  931. if (ret != -EAGAIN)
  932. SDE_ERROR_ENC(sde_enc,
  933. "RM failed to reserve resources, rc = %d\n", ret);
  934. return ret;
  935. }
  936. /**
  937. * Update connector state with the topology selected for the
  938. * resource set validated. Reset the topology if we are
  939. * de-activating crtc.
  940. */
  941. if (crtc_state->active) {
  942. topology = &sde_conn_state->mode_info.topology;
  943. ret = sde_rm_update_topology(&sde_kms->rm,
  944. conn_state, topology);
  945. if (ret) {
  946. SDE_ERROR_ENC(sde_enc,
  947. "RM failed to update topology, rc: %d\n", ret);
  948. return ret;
  949. }
  950. }
  951. ret = sde_connector_set_blob_data(conn_state->connector,
  952. conn_state,
  953. CONNECTOR_PROP_SDE_INFO);
  954. if (ret) {
  955. SDE_ERROR_ENC(sde_enc,
  956. "connector failed to update info, rc: %d\n",
  957. ret);
  958. return ret;
  959. }
  960. }
  961. return ret;
  962. }
  963. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  964. {
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_kms *sde_kms = NULL;
  967. struct drm_connector *conn = NULL;
  968. if (!drm_enc) {
  969. SDE_ERROR("invalid drm encoder\n");
  970. return false;
  971. }
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return false;
  975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  976. if (!conn || !conn->state)
  977. return false;
  978. sde_conn = to_sde_connector(conn);
  979. if (!sde_conn)
  980. return false;
  981. return sde_connector_is_line_insertion_supported(sde_conn);
  982. }
  983. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  984. u32 *qsync_fps, struct drm_connector_state *conn_state)
  985. {
  986. struct sde_encoder_virt *sde_enc;
  987. int rc = 0;
  988. struct sde_connector *sde_conn;
  989. if (!qsync_fps)
  990. return;
  991. *qsync_fps = 0;
  992. if (!drm_enc) {
  993. SDE_ERROR("invalid drm encoder\n");
  994. return;
  995. }
  996. sde_enc = to_sde_encoder_virt(drm_enc);
  997. if (!sde_enc->cur_master) {
  998. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  999. return;
  1000. }
  1001. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1002. if (sde_conn->ops.get_qsync_min_fps)
  1003. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1004. if (rc < 0) {
  1005. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1006. return;
  1007. }
  1008. *qsync_fps = rc;
  1009. }
  1010. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1011. struct sde_connector_state *sde_conn_state)
  1012. {
  1013. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1014. u32 min_fps, step_fps = 0;
  1015. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1016. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1017. CONNECTOR_PROP_QSYNC_MODE);
  1018. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1019. CONNECTOR_PROP_AVR_STEP_STATE);
  1020. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1021. return 0;
  1022. if (!qsync_mode && avr_step_state) {
  1023. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1024. return -EINVAL;
  1025. }
  1026. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1027. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1028. &sde_conn_state->base);
  1029. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1030. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1031. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1032. min_fps, step_fps, vtotal);
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1038. struct sde_connector_state *sde_conn_state)
  1039. {
  1040. int rc = 0;
  1041. bool qsync_dirty, has_modeset, ept;
  1042. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1043. u32 qsync_mode;
  1044. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1045. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1046. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1047. ept = msm_property_is_dirty(&sde_conn->property_info,
  1048. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1049. if (has_modeset && qsync_dirty &&
  1050. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1051. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1052. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1053. sde_conn_state->msm_mode.private_flags);
  1054. return -EINVAL;
  1055. }
  1056. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1057. if (qsync_dirty || (qsync_mode && has_modeset))
  1058. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1059. return rc;
  1060. }
  1061. static int sde_encoder_virt_atomic_check(
  1062. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1063. struct drm_connector_state *conn_state)
  1064. {
  1065. struct sde_encoder_virt *sde_enc;
  1066. struct sde_kms *sde_kms;
  1067. const struct drm_display_mode *mode;
  1068. struct drm_display_mode *adj_mode;
  1069. struct sde_connector *sde_conn = NULL;
  1070. struct sde_connector_state *sde_conn_state = NULL;
  1071. struct sde_crtc_state *sde_crtc_state = NULL;
  1072. enum sde_rm_topology_name old_top;
  1073. enum sde_rm_topology_name top_name;
  1074. struct msm_display_info *disp_info;
  1075. int ret = 0;
  1076. if (!drm_enc || !crtc_state || !conn_state) {
  1077. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1078. !drm_enc, !crtc_state, !conn_state);
  1079. return -EINVAL;
  1080. }
  1081. sde_enc = to_sde_encoder_virt(drm_enc);
  1082. disp_info = &sde_enc->disp_info;
  1083. SDE_DEBUG_ENC(sde_enc, "\n");
  1084. sde_kms = sde_encoder_get_kms(drm_enc);
  1085. if (!sde_kms)
  1086. return -EINVAL;
  1087. mode = &crtc_state->mode;
  1088. adj_mode = &crtc_state->adjusted_mode;
  1089. sde_conn = to_sde_connector(conn_state->connector);
  1090. sde_conn_state = to_sde_connector_state(conn_state);
  1091. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1092. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1093. if (ret)
  1094. return ret;
  1095. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1096. crtc_state->active_changed, crtc_state->connectors_changed);
  1097. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1098. conn_state);
  1099. if (ret)
  1100. return ret;
  1101. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1102. conn_state, sde_conn_state, sde_crtc_state);
  1103. if (ret)
  1104. return ret;
  1105. /**
  1106. * record topology in previous atomic state to be able to handle
  1107. * topology transitions correctly.
  1108. */
  1109. old_top = sde_connector_get_property(conn_state,
  1110. CONNECTOR_PROP_TOPOLOGY_NAME);
  1111. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1112. if (ret)
  1113. return ret;
  1114. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1115. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1116. if (ret)
  1117. return ret;
  1118. top_name = sde_connector_get_property(conn_state,
  1119. CONNECTOR_PROP_TOPOLOGY_NAME);
  1120. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1121. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1122. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1123. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1124. top_name);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. ret = sde_connector_roi_v1_check_roi(conn_state);
  1129. if (ret) {
  1130. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1131. ret);
  1132. return ret;
  1133. }
  1134. drm_mode_set_crtcinfo(adj_mode, 0);
  1135. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1136. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1137. sde_conn_state->msm_mode.private_flags,
  1138. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1139. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1140. return ret;
  1141. }
  1142. static void _sde_encoder_get_connector_roi(
  1143. struct sde_encoder_virt *sde_enc,
  1144. struct sde_rect *merged_conn_roi)
  1145. {
  1146. struct drm_connector *drm_conn;
  1147. struct sde_connector_state *c_state;
  1148. if (!sde_enc || !merged_conn_roi)
  1149. return;
  1150. drm_conn = sde_enc->phys_encs[0]->connector;
  1151. if (!drm_conn || !drm_conn->state)
  1152. return;
  1153. c_state = to_sde_connector_state(drm_conn->state);
  1154. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1155. }
  1156. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1157. {
  1158. struct sde_encoder_virt *sde_enc;
  1159. struct drm_connector *drm_conn;
  1160. struct drm_display_mode *adj_mode;
  1161. struct sde_rect roi;
  1162. if (!drm_enc) {
  1163. SDE_ERROR("invalid encoder parameter\n");
  1164. return -EINVAL;
  1165. }
  1166. sde_enc = to_sde_encoder_virt(drm_enc);
  1167. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1168. SDE_ERROR("invalid crtc parameter\n");
  1169. return -EINVAL;
  1170. }
  1171. if (!sde_enc->cur_master) {
  1172. SDE_ERROR("invalid cur_master parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. adj_mode = &sde_enc->cur_master->cached_mode;
  1176. drm_conn = sde_enc->cur_master->connector;
  1177. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1178. if (sde_kms_rect_is_null(&roi)) {
  1179. roi.w = adj_mode->hdisplay;
  1180. roi.h = adj_mode->vdisplay;
  1181. }
  1182. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1183. sizeof(sde_enc->prv_conn_roi));
  1184. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1185. return 0;
  1186. }
  1187. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1188. {
  1189. struct sde_kms *sde_kms;
  1190. struct sde_hw_mdp *hw_mdp;
  1191. struct drm_display_mode *mode;
  1192. struct sde_encoder_virt *sde_enc;
  1193. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1194. int i;
  1195. if (!drm_enc) {
  1196. SDE_ERROR("invalid encoder parameter\n");
  1197. return;
  1198. }
  1199. sde_enc = to_sde_encoder_virt(drm_enc);
  1200. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1201. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1202. return;
  1203. }
  1204. /* program only for realtime displays */
  1205. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1206. return;
  1207. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1208. if (!sde_kms) {
  1209. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1210. return;
  1211. }
  1212. /* check if hw support is available, early return if not available */
  1213. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1214. return;
  1215. hw_mdp = sde_kms->hw_mdp;
  1216. if (!hw_mdp) {
  1217. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1218. return;
  1219. }
  1220. mode = &drm_enc->crtc->state->adjusted_mode;
  1221. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1222. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1223. for (i = 0; i < num_lm_or_pp; i++) {
  1224. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1225. if (!hw_pp) {
  1226. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1227. return;
  1228. }
  1229. if (hw_pp->ops.set_ppb_fifo_size) {
  1230. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1231. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1232. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1233. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1234. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1235. i, num_lm_or_pp, pixels_per_pp);
  1236. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1237. struct sde_connector *sde_conn =
  1238. to_sde_connector(sde_enc->cur_master->connector);
  1239. if (!sde_conn || !sde_conn->max_mode_width) {
  1240. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1241. return;
  1242. }
  1243. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1244. latency_lines, num_lm_or_pp);
  1245. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1246. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1247. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1248. SDE_EVTLOG_FUNC_CASE2);
  1249. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1250. i, num_lm_or_pp, pixels_per_pp);
  1251. } else {
  1252. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1253. }
  1254. }
  1255. }
  1256. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1257. {
  1258. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1259. struct sde_kms *sde_kms;
  1260. struct sde_hw_mdp *hw_mdptop;
  1261. struct sde_encoder_virt *sde_enc;
  1262. int i;
  1263. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1264. if (!sde_enc) {
  1265. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1266. return;
  1267. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1268. SDE_ERROR("invalid num phys enc %d/%d\n",
  1269. sde_enc->num_phys_encs,
  1270. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1271. return;
  1272. }
  1273. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1274. if (!sde_kms) {
  1275. SDE_ERROR("invalid sde_kms\n");
  1276. return;
  1277. }
  1278. hw_mdptop = sde_kms->hw_mdp;
  1279. if (!hw_mdptop) {
  1280. SDE_ERROR("invalid mdptop\n");
  1281. return;
  1282. }
  1283. if (hw_mdptop->ops.setup_vsync_source) {
  1284. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1285. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1286. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1287. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1288. vsync_cfg.vsync_source = vsync_source;
  1289. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1290. }
  1291. }
  1292. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1293. struct msm_display_info *disp_info)
  1294. {
  1295. struct sde_encoder_phys *phys;
  1296. struct sde_connector *sde_conn;
  1297. int i;
  1298. u32 vsync_source;
  1299. if (!sde_enc || !disp_info) {
  1300. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1301. sde_enc != NULL, disp_info != NULL);
  1302. return;
  1303. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1304. SDE_ERROR("invalid num phys enc %d/%d\n",
  1305. sde_enc->num_phys_encs,
  1306. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1307. return;
  1308. }
  1309. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1310. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1311. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1312. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1313. else
  1314. vsync_source = sde_enc->te_source;
  1315. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1316. disp_info->is_te_using_watchdog_timer);
  1317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1318. phys = sde_enc->phys_encs[i];
  1319. if (phys && phys->ops.setup_vsync_source)
  1320. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1321. }
  1322. }
  1323. }
  1324. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1325. {
  1326. struct sde_encoder_phys *phys;
  1327. int i;
  1328. if (!sde_enc) {
  1329. SDE_ERROR("invalid sde encoder\n");
  1330. return;
  1331. }
  1332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1333. phys = sde_enc->phys_encs[i];
  1334. if (phys && phys->ops.control_te)
  1335. phys->ops.control_te(phys, enable);
  1336. }
  1337. }
  1338. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1339. bool watchdog_te)
  1340. {
  1341. struct sde_encoder_virt *sde_enc;
  1342. struct msm_display_info disp_info;
  1343. if (!drm_enc) {
  1344. pr_err("invalid drm encoder\n");
  1345. return -EINVAL;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. sde_encoder_control_te(sde_enc, false);
  1349. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1350. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1351. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1352. sde_encoder_control_te(sde_enc, true);
  1353. return 0;
  1354. }
  1355. static int _sde_encoder_rsc_client_update_vsync_wait(
  1356. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1357. int wait_vblank_crtc_id)
  1358. {
  1359. int wait_refcount = 0, ret = 0;
  1360. int pipe = -1;
  1361. int wait_count = 0;
  1362. struct drm_crtc *primary_crtc;
  1363. struct drm_crtc *crtc;
  1364. crtc = sde_enc->crtc;
  1365. if (wait_vblank_crtc_id)
  1366. wait_refcount =
  1367. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1368. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1369. SDE_EVTLOG_FUNC_ENTRY);
  1370. if (crtc->base.id != wait_vblank_crtc_id) {
  1371. primary_crtc = drm_crtc_find(drm_enc->dev,
  1372. NULL, wait_vblank_crtc_id);
  1373. if (!primary_crtc) {
  1374. SDE_ERROR_ENC(sde_enc,
  1375. "failed to find primary crtc id %d\n",
  1376. wait_vblank_crtc_id);
  1377. return -EINVAL;
  1378. }
  1379. pipe = drm_crtc_index(primary_crtc);
  1380. }
  1381. /**
  1382. * note: VBLANK is expected to be enabled at this point in
  1383. * resource control state machine if on primary CRTC
  1384. */
  1385. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1386. if (sde_rsc_client_is_state_update_complete(
  1387. sde_enc->rsc_client))
  1388. break;
  1389. if (crtc->base.id == wait_vblank_crtc_id)
  1390. ret = sde_encoder_wait_for_event(drm_enc,
  1391. MSM_ENC_VBLANK);
  1392. else
  1393. drm_wait_one_vblank(drm_enc->dev, pipe);
  1394. if (ret) {
  1395. SDE_ERROR_ENC(sde_enc,
  1396. "wait for vblank failed ret:%d\n", ret);
  1397. /**
  1398. * rsc hardware may hang without vsync. avoid rsc hang
  1399. * by generating the vsync from watchdog timer.
  1400. */
  1401. if (crtc->base.id == wait_vblank_crtc_id)
  1402. sde_encoder_helper_switch_vsync(drm_enc, true);
  1403. }
  1404. }
  1405. if (wait_count >= MAX_RSC_WAIT)
  1406. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1407. SDE_EVTLOG_ERROR);
  1408. if (wait_refcount)
  1409. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1410. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1411. SDE_EVTLOG_FUNC_EXIT);
  1412. return ret;
  1413. }
  1414. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1415. {
  1416. struct sde_encoder_virt *sde_enc;
  1417. struct msm_display_info *disp_info;
  1418. struct sde_rsc_cmd_config *rsc_config;
  1419. struct drm_crtc *crtc;
  1420. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1421. int ret;
  1422. /**
  1423. * Already checked drm_enc, sde_enc is valid in function
  1424. * _sde_encoder_update_rsc_client() which pass the parameters
  1425. * to this function.
  1426. */
  1427. sde_enc = to_sde_encoder_virt(drm_enc);
  1428. crtc = sde_enc->crtc;
  1429. disp_info = &sde_enc->disp_info;
  1430. rsc_config = &sde_enc->rsc_config;
  1431. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1432. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1433. /* update it only once */
  1434. sde_enc->rsc_state_init = true;
  1435. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1436. rsc_state, rsc_config, crtc->base.id,
  1437. &wait_vblank_crtc_id);
  1438. } else {
  1439. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1440. rsc_state, NULL, crtc->base.id,
  1441. &wait_vblank_crtc_id);
  1442. }
  1443. /**
  1444. * if RSC performed a state change that requires a VBLANK wait, it will
  1445. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1446. *
  1447. * if we are the primary display, we will need to enable and wait
  1448. * locally since we hold the commit thread
  1449. *
  1450. * if we are an external display, we must send a signal to the primary
  1451. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1452. * by the primary panel's VBLANK signals
  1453. */
  1454. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1455. if (ret) {
  1456. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1457. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1458. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1459. sde_enc, wait_vblank_crtc_id);
  1460. }
  1461. return ret;
  1462. }
  1463. static int _sde_encoder_update_rsc_client(
  1464. struct drm_encoder *drm_enc, bool enable)
  1465. {
  1466. struct sde_encoder_virt *sde_enc;
  1467. struct drm_crtc *crtc;
  1468. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1469. struct sde_rsc_cmd_config *rsc_config;
  1470. int ret;
  1471. struct msm_display_info *disp_info;
  1472. struct msm_mode_info *mode_info;
  1473. u32 qsync_mode = 0, v_front_porch;
  1474. struct drm_display_mode *mode;
  1475. bool is_vid_mode;
  1476. struct drm_encoder *enc;
  1477. if (!drm_enc || !drm_enc->dev) {
  1478. SDE_ERROR("invalid encoder arguments\n");
  1479. return -EINVAL;
  1480. }
  1481. sde_enc = to_sde_encoder_virt(drm_enc);
  1482. mode_info = &sde_enc->mode_info;
  1483. crtc = sde_enc->crtc;
  1484. if (!sde_enc->crtc) {
  1485. SDE_ERROR("invalid crtc parameter\n");
  1486. return -EINVAL;
  1487. }
  1488. disp_info = &sde_enc->disp_info;
  1489. rsc_config = &sde_enc->rsc_config;
  1490. if (!sde_enc->rsc_client) {
  1491. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1492. return 0;
  1493. }
  1494. /**
  1495. * only primary command mode panel without Qsync can request CMD state.
  1496. * all other panels/displays can request for VID state including
  1497. * secondary command mode panel.
  1498. * Clone mode encoder can request CLK STATE only.
  1499. */
  1500. if (sde_enc->cur_master) {
  1501. qsync_mode = sde_connector_get_qsync_mode(
  1502. sde_enc->cur_master->connector);
  1503. sde_enc->autorefresh_solver_disable =
  1504. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1505. }
  1506. /* left primary encoder keep vote */
  1507. if (sde_encoder_in_clone_mode(drm_enc)) {
  1508. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1509. return 0;
  1510. }
  1511. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1512. (disp_info->display_type && qsync_mode) ||
  1513. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1514. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1515. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1516. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1517. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1518. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1519. drm_for_each_encoder(enc, drm_enc->dev) {
  1520. if (enc->base.id != drm_enc->base.id &&
  1521. sde_encoder_in_cont_splash(enc))
  1522. rsc_state = SDE_RSC_CLK_STATE;
  1523. }
  1524. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1525. MSM_DISPLAY_VIDEO_MODE);
  1526. mode = &sde_enc->crtc->state->mode;
  1527. v_front_porch = mode->vsync_start - mode->vdisplay;
  1528. /* compare specific items and reconfigure the rsc */
  1529. if ((rsc_config->fps != mode_info->frame_rate) ||
  1530. (rsc_config->vtotal != mode_info->vtotal) ||
  1531. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1532. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1533. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1534. rsc_config->fps = mode_info->frame_rate;
  1535. rsc_config->vtotal = mode_info->vtotal;
  1536. rsc_config->prefill_lines = mode_info->prefill_lines;
  1537. rsc_config->jitter_numer = mode_info->jitter_numer;
  1538. rsc_config->jitter_denom = mode_info->jitter_denom;
  1539. sde_enc->rsc_state_init = false;
  1540. }
  1541. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1542. rsc_config->fps, sde_enc->rsc_state_init);
  1543. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1544. return ret;
  1545. }
  1546. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1547. {
  1548. struct sde_encoder_virt *sde_enc;
  1549. int i;
  1550. if (!drm_enc) {
  1551. SDE_ERROR("invalid encoder\n");
  1552. return;
  1553. }
  1554. sde_enc = to_sde_encoder_virt(drm_enc);
  1555. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1558. if (phys && phys->ops.irq_control)
  1559. phys->ops.irq_control(phys, enable);
  1560. if (phys && phys->ops.dynamic_irq_control)
  1561. phys->ops.dynamic_irq_control(phys, enable);
  1562. }
  1563. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1564. }
  1565. /* keep track of the userspace vblank during modeset */
  1566. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1567. u32 sw_event)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. bool enable;
  1571. int i;
  1572. if (!drm_enc) {
  1573. SDE_ERROR("invalid encoder\n");
  1574. return;
  1575. }
  1576. sde_enc = to_sde_encoder_virt(drm_enc);
  1577. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1578. sw_event, sde_enc->vblank_enabled);
  1579. /* nothing to do if vblank not enabled by userspace */
  1580. if (!sde_enc->vblank_enabled)
  1581. return;
  1582. /* disable vblank on pre_modeset */
  1583. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1584. enable = false;
  1585. /* enable vblank on post_modeset */
  1586. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1587. enable = true;
  1588. else
  1589. return;
  1590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1591. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1592. if (phys && phys->ops.control_vblank_irq)
  1593. phys->ops.control_vblank_irq(phys, enable);
  1594. }
  1595. }
  1596. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1597. {
  1598. struct sde_encoder_virt *sde_enc;
  1599. if (!drm_enc)
  1600. return NULL;
  1601. sde_enc = to_sde_encoder_virt(drm_enc);
  1602. return sde_enc->rsc_client;
  1603. }
  1604. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1605. bool enable)
  1606. {
  1607. struct sde_kms *sde_kms;
  1608. struct sde_encoder_virt *sde_enc;
  1609. int rc;
  1610. sde_enc = to_sde_encoder_virt(drm_enc);
  1611. sde_kms = sde_encoder_get_kms(drm_enc);
  1612. if (!sde_kms)
  1613. return -EINVAL;
  1614. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1615. SDE_EVT32(DRMID(drm_enc), enable);
  1616. if (!sde_enc->cur_master) {
  1617. SDE_ERROR("encoder master not set\n");
  1618. return -EINVAL;
  1619. }
  1620. if (enable) {
  1621. /* enable SDE core clks */
  1622. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1623. if (rc < 0) {
  1624. SDE_ERROR("failed to enable power resource %d\n", rc);
  1625. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1626. return rc;
  1627. }
  1628. sde_enc->elevated_ahb_vote = true;
  1629. /* enable DSI clks */
  1630. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1631. true);
  1632. if (rc) {
  1633. SDE_ERROR("failed to enable clk control %d\n", rc);
  1634. pm_runtime_put_sync(drm_enc->dev->dev);
  1635. return rc;
  1636. }
  1637. /* enable all the irq */
  1638. sde_encoder_irq_control(drm_enc, true);
  1639. _sde_encoder_pm_qos_add_request(drm_enc);
  1640. } else {
  1641. _sde_encoder_pm_qos_remove_request(drm_enc);
  1642. /* disable all the irq */
  1643. sde_encoder_irq_control(drm_enc, false);
  1644. /* disable DSI clks */
  1645. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1646. /* disable SDE core clks */
  1647. pm_runtime_put_sync(drm_enc->dev->dev);
  1648. }
  1649. return 0;
  1650. }
  1651. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1652. bool enable, u32 frame_count)
  1653. {
  1654. struct sde_encoder_virt *sde_enc;
  1655. int i;
  1656. if (!drm_enc) {
  1657. SDE_ERROR("invalid encoder\n");
  1658. return;
  1659. }
  1660. sde_enc = to_sde_encoder_virt(drm_enc);
  1661. if (!sde_enc->misr_reconfigure)
  1662. return;
  1663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1665. if (!phys || !phys->ops.setup_misr)
  1666. continue;
  1667. phys->ops.setup_misr(phys, enable, frame_count);
  1668. }
  1669. sde_enc->misr_reconfigure = false;
  1670. }
  1671. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1672. {
  1673. struct sde_crtc *sde_crtc;
  1674. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1675. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1676. return;
  1677. }
  1678. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1679. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1680. phys_enc->fence_error_handle_in_progress) {
  1681. phys_enc->fence_error_handle_in_progress = false;
  1682. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1683. }
  1684. }
  1685. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1686. {
  1687. struct sde_hw_ctl *hw_ctl;
  1688. struct sde_hw_fence_data *hwfence_data;
  1689. int pending_kickoff_cnt = -1;
  1690. int rc = 0;
  1691. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1692. SDE_DEBUG("invalid parameters\n");
  1693. SDE_EVT32(SDE_EVTLOG_ERROR);
  1694. return -EINVAL;
  1695. }
  1696. hw_ctl = phys_enc->hw_ctl;
  1697. hwfence_data = &hw_ctl->hwfence_data;
  1698. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1699. /* out of order hw fence error signal is needed for video panel. */
  1700. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1701. /* out of order hw fence error signal */
  1702. msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1703. phys_enc->sde_hw_fence_handle, 1, MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1704. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1705. } else if (pending_kickoff_cnt) {
  1706. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1707. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1708. if (rc && rc != -EWOULDBLOCK) {
  1709. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1710. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1711. SDE_EVTLOG_ERROR);
  1712. }
  1713. }
  1714. /* HW o/p fence override register */
  1715. if (hw_ctl->ops.trigger_output_fence_override) {
  1716. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1717. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1718. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1719. }
  1720. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1721. return rc;
  1722. }
  1723. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1724. {
  1725. struct drm_crtc *crtc;
  1726. struct sde_crtc *sde_crtc;
  1727. struct sde_crtc_state *cstate;
  1728. struct sde_encoder_virt *sde_enc;
  1729. struct sde_encoder_phys *phys_enc;
  1730. struct sde_fence_context *ctx;
  1731. struct drm_connector *conn;
  1732. bool is_vid;
  1733. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1734. ktime_t time_stamp;
  1735. crtc = drm_enc->crtc;
  1736. sde_crtc = to_sde_crtc(crtc);
  1737. cstate = to_sde_crtc_state(crtc->state);
  1738. sde_enc = to_sde_encoder_virt(drm_enc);
  1739. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1740. SDE_ERROR("invalid params\n");
  1741. return -EINVAL;
  1742. }
  1743. phys_enc = sde_enc->phys_encs[0];
  1744. ctx = sde_crtc->output_fence;
  1745. time_stamp = ktime_get();
  1746. /* out of order sw fence error signal for video panel.
  1747. * Hold the last good frame for video mode panel.
  1748. */
  1749. if (phys_enc->sde_hw_fence_error_value) {
  1750. fence_status = phys_enc->sde_hw_fence_error_value;
  1751. phys_enc->sde_hw_fence_error_value = 0;
  1752. } else {
  1753. fence_status = sde_crtc->input_fence_status;
  1754. }
  1755. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1756. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1757. if (is_vid) {
  1758. /* update last_good_frame_fence_seqno after at least one good frame */
  1759. if (!phys_enc->fence_error_handle_in_progress) {
  1760. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1761. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1762. phys_enc->fence_error_handle_in_progress = true;
  1763. }
  1764. /* signal release fence for vid panel */
  1765. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1766. } else {
  1767. /*
  1768. * out of order sw fence error signal for CMD panel.
  1769. * always wait frame done for cmd panel.
  1770. * signal the sw fence error release fence for CMD panel.
  1771. */
  1772. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1773. if (pending_kickoff_cnt) {
  1774. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1775. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1776. if (rc && rc != -EWOULDBLOCK) {
  1777. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1778. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1779. SDE_EVTLOG_ERROR);
  1780. }
  1781. }
  1782. /* update fence error context for cmd panel */
  1783. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1784. }
  1785. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1786. /**
  1787. * clear flag in sde_fence_error_ctx after fence signal,
  1788. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1789. * at least one good frame in case of constant fence error
  1790. */
  1791. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1792. /* signal retire fence */
  1793. for (i = 0; i < cstate->num_connectors; ++i) {
  1794. conn = cstate->connectors[i];
  1795. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1796. }
  1797. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1798. ctx->sde_fence_error_ctx.fence_error_state,
  1799. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1800. return rc;
  1801. }
  1802. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1803. {
  1804. struct sde_encoder_virt *sde_enc;
  1805. struct sde_encoder_phys *phys_enc;
  1806. struct msm_drm_private *priv;
  1807. struct msm_fence_error_client_entry *entry;
  1808. int rc = 0;
  1809. sde_enc = to_sde_encoder_virt(drm_enc);
  1810. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1811. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1812. return 0;
  1813. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1814. phys_enc = sde_enc->phys_encs[0];
  1815. rc = sde_encoder_hw_fence_signal(phys_enc);
  1816. if (rc) {
  1817. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1818. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1819. }
  1820. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1821. if (rc) {
  1822. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1823. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1824. }
  1825. if (!phys_enc->sde_kms && !phys_enc->sde_kms->dev && !phys_enc->sde_kms->dev->dev_private) {
  1826. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1827. return -EINVAL;
  1828. }
  1829. priv = phys_enc->sde_kms->dev->dev_private;
  1830. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1831. if (!entry->ops.fence_error_handle_submodule)
  1832. continue;
  1833. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1834. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1835. if (rc) {
  1836. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1837. entry->dev->id);
  1838. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1839. }
  1840. }
  1841. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1842. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1843. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1844. }
  1845. phys_enc->sde_hw_fence_error_status = false;
  1846. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1847. return rc;
  1848. }
  1849. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1850. unsigned int type, unsigned int code, int value)
  1851. {
  1852. struct drm_encoder *drm_enc = NULL;
  1853. struct sde_encoder_virt *sde_enc = NULL;
  1854. struct msm_drm_thread *disp_thread = NULL;
  1855. struct msm_drm_private *priv = NULL;
  1856. if (!handle || !handle->handler || !handle->handler->private) {
  1857. SDE_ERROR("invalid encoder for the input event\n");
  1858. return;
  1859. }
  1860. drm_enc = (struct drm_encoder *)handle->handler->private;
  1861. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1862. SDE_ERROR("invalid parameters\n");
  1863. return;
  1864. }
  1865. priv = drm_enc->dev->dev_private;
  1866. sde_enc = to_sde_encoder_virt(drm_enc);
  1867. if (!sde_enc->crtc || (sde_enc->crtc->index
  1868. >= ARRAY_SIZE(priv->disp_thread))) {
  1869. SDE_DEBUG_ENC(sde_enc,
  1870. "invalid cached CRTC: %d or crtc index: %d\n",
  1871. sde_enc->crtc == NULL,
  1872. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1873. return;
  1874. }
  1875. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1876. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1877. kthread_queue_work(&disp_thread->worker,
  1878. &sde_enc->input_event_work);
  1879. }
  1880. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1881. {
  1882. struct sde_encoder_virt *sde_enc;
  1883. if (!drm_enc) {
  1884. SDE_ERROR("invalid encoder\n");
  1885. return;
  1886. }
  1887. sde_enc = to_sde_encoder_virt(drm_enc);
  1888. /* return early if there is no state change */
  1889. if (sde_enc->idle_pc_enabled == enable)
  1890. return;
  1891. sde_enc->idle_pc_enabled = enable;
  1892. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1893. SDE_EVT32(sde_enc->idle_pc_enabled);
  1894. }
  1895. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1896. u32 sw_event)
  1897. {
  1898. struct drm_encoder *drm_enc = &sde_enc->base;
  1899. struct msm_drm_private *priv;
  1900. unsigned int lp, idle_pc_duration;
  1901. struct msm_drm_thread *disp_thread;
  1902. /* return early if called from esd thread */
  1903. if (sde_enc->delay_kickoff)
  1904. return;
  1905. /* set idle timeout based on master connector's lp value */
  1906. if (sde_enc->cur_master)
  1907. lp = sde_connector_get_lp(
  1908. sde_enc->cur_master->connector);
  1909. else
  1910. lp = SDE_MODE_DPMS_ON;
  1911. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1912. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1913. else
  1914. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1915. priv = drm_enc->dev->dev_private;
  1916. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1917. kthread_mod_delayed_work(
  1918. &disp_thread->worker,
  1919. &sde_enc->delayed_off_work,
  1920. msecs_to_jiffies(idle_pc_duration));
  1921. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1922. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1923. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1924. sw_event);
  1925. }
  1926. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1927. u32 sw_event)
  1928. {
  1929. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1930. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1931. sw_event);
  1932. }
  1933. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1934. {
  1935. struct sde_encoder_virt *sde_enc;
  1936. if (!encoder)
  1937. return;
  1938. sde_enc = to_sde_encoder_virt(encoder);
  1939. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1940. }
  1941. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1942. u32 sw_event)
  1943. {
  1944. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1945. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1946. else
  1947. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1948. }
  1949. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1950. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1951. {
  1952. int ret = 0;
  1953. mutex_lock(&sde_enc->rc_lock);
  1954. /* return if the resource control is already in ON state */
  1955. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1956. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1957. sw_event);
  1958. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1959. SDE_EVTLOG_FUNC_CASE1);
  1960. goto end;
  1961. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1962. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1963. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1964. sw_event, sde_enc->rc_state);
  1965. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1966. SDE_EVTLOG_ERROR);
  1967. goto end;
  1968. }
  1969. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1970. sde_encoder_irq_control(drm_enc, true);
  1971. _sde_encoder_pm_qos_add_request(drm_enc);
  1972. } else {
  1973. /* enable all the clks and resources */
  1974. ret = _sde_encoder_resource_control_helper(drm_enc,
  1975. true);
  1976. if (ret) {
  1977. SDE_ERROR_ENC(sde_enc,
  1978. "sw_event:%d, rc in state %d\n",
  1979. sw_event, sde_enc->rc_state);
  1980. SDE_EVT32(DRMID(drm_enc), sw_event,
  1981. sde_enc->rc_state,
  1982. SDE_EVTLOG_ERROR);
  1983. goto end;
  1984. }
  1985. _sde_encoder_update_rsc_client(drm_enc, true);
  1986. }
  1987. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1988. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1989. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1990. end:
  1991. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1992. mutex_unlock(&sde_enc->rc_lock);
  1993. return ret;
  1994. }
  1995. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1996. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1997. {
  1998. /* cancel delayed off work, if any */
  1999. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2000. mutex_lock(&sde_enc->rc_lock);
  2001. if (is_vid_mode &&
  2002. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2003. sde_encoder_irq_control(drm_enc, true);
  2004. }
  2005. /* skip if is already OFF or IDLE, resources are off already */
  2006. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2007. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2008. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2009. sw_event, sde_enc->rc_state);
  2010. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2011. SDE_EVTLOG_FUNC_CASE3);
  2012. goto end;
  2013. }
  2014. /**
  2015. * IRQs are still enabled currently, which allows wait for
  2016. * VBLANK which RSC may require to correctly transition to OFF
  2017. */
  2018. _sde_encoder_update_rsc_client(drm_enc, false);
  2019. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2020. SDE_ENC_RC_STATE_PRE_OFF,
  2021. SDE_EVTLOG_FUNC_CASE3);
  2022. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2023. end:
  2024. mutex_unlock(&sde_enc->rc_lock);
  2025. return 0;
  2026. }
  2027. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2028. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2029. {
  2030. int ret = 0;
  2031. mutex_lock(&sde_enc->rc_lock);
  2032. /* return if the resource control is already in OFF state */
  2033. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2034. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2035. sw_event);
  2036. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2037. SDE_EVTLOG_FUNC_CASE4);
  2038. goto end;
  2039. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2040. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2041. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2042. sw_event, sde_enc->rc_state);
  2043. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2044. SDE_EVTLOG_ERROR);
  2045. ret = -EINVAL;
  2046. goto end;
  2047. }
  2048. /**
  2049. * expect to arrive here only if in either idle state or pre-off
  2050. * and in IDLE state the resources are already disabled
  2051. */
  2052. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2053. _sde_encoder_resource_control_helper(drm_enc, false);
  2054. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2055. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2056. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2057. end:
  2058. mutex_unlock(&sde_enc->rc_lock);
  2059. return ret;
  2060. }
  2061. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2062. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2063. {
  2064. int ret = 0;
  2065. mutex_lock(&sde_enc->rc_lock);
  2066. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2067. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2068. sw_event);
  2069. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2070. SDE_EVTLOG_FUNC_CASE5);
  2071. goto end;
  2072. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2073. /* enable all the clks and resources */
  2074. ret = _sde_encoder_resource_control_helper(drm_enc,
  2075. true);
  2076. if (ret) {
  2077. SDE_ERROR_ENC(sde_enc,
  2078. "sw_event:%d, rc in state %d\n",
  2079. sw_event, sde_enc->rc_state);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event,
  2081. sde_enc->rc_state,
  2082. SDE_EVTLOG_ERROR);
  2083. goto end;
  2084. }
  2085. _sde_encoder_update_rsc_client(drm_enc, true);
  2086. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2087. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2088. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2089. }
  2090. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2091. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2092. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2093. _sde_encoder_pm_qos_remove_request(drm_enc);
  2094. end:
  2095. mutex_unlock(&sde_enc->rc_lock);
  2096. return ret;
  2097. }
  2098. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2099. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2100. {
  2101. int ret = 0;
  2102. mutex_lock(&sde_enc->rc_lock);
  2103. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2104. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2105. sw_event);
  2106. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2107. SDE_EVTLOG_FUNC_CASE5);
  2108. goto end;
  2109. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2110. SDE_ERROR_ENC(sde_enc,
  2111. "sw_event:%d, rc:%d !MODESET state\n",
  2112. sw_event, sde_enc->rc_state);
  2113. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2114. SDE_EVTLOG_ERROR);
  2115. ret = -EINVAL;
  2116. goto end;
  2117. }
  2118. /* toggle te bit to update vsync source for sim cmd mode panels */
  2119. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2120. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2121. sde_encoder_control_te(sde_enc, false);
  2122. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2123. sde_encoder_control_te(sde_enc, true);
  2124. }
  2125. _sde_encoder_update_rsc_client(drm_enc, true);
  2126. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2127. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2128. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2129. _sde_encoder_pm_qos_add_request(drm_enc);
  2130. end:
  2131. mutex_unlock(&sde_enc->rc_lock);
  2132. return ret;
  2133. }
  2134. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2135. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2136. {
  2137. struct msm_drm_private *priv;
  2138. struct sde_kms *sde_kms;
  2139. struct drm_crtc *crtc = drm_enc->crtc;
  2140. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2141. struct sde_connector *sde_conn;
  2142. int crtc_id = 0;
  2143. priv = drm_enc->dev->dev_private;
  2144. sde_kms = to_sde_kms(priv->kms);
  2145. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2146. mutex_lock(&sde_enc->rc_lock);
  2147. if (sde_conn->panel_dead) {
  2148. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2149. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2150. goto end;
  2151. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2152. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2153. sw_event, sde_enc->rc_state);
  2154. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2155. goto end;
  2156. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2157. sde_crtc->kickoff_in_progress) {
  2158. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2159. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2160. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2161. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2162. goto end;
  2163. }
  2164. crtc_id = drm_crtc_index(crtc);
  2165. if (is_vid_mode) {
  2166. sde_encoder_irq_control(drm_enc, false);
  2167. _sde_encoder_pm_qos_remove_request(drm_enc);
  2168. } else {
  2169. if (priv->event_thread[crtc_id].thread)
  2170. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2171. /* disable all the clks and resources */
  2172. _sde_encoder_update_rsc_client(drm_enc, false);
  2173. _sde_encoder_resource_control_helper(drm_enc, false);
  2174. if (!sde_kms->perf.bw_vote_mode)
  2175. memset(&sde_crtc->cur_perf, 0,
  2176. sizeof(struct sde_core_perf_params));
  2177. }
  2178. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2179. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2180. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2181. end:
  2182. mutex_unlock(&sde_enc->rc_lock);
  2183. return 0;
  2184. }
  2185. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2186. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2187. struct msm_drm_private *priv, bool is_vid_mode)
  2188. {
  2189. bool autorefresh_enabled = false;
  2190. struct msm_drm_thread *disp_thread;
  2191. int ret = 0;
  2192. if (!sde_enc->crtc ||
  2193. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2194. SDE_DEBUG_ENC(sde_enc,
  2195. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2196. sde_enc->crtc == NULL,
  2197. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2198. sw_event);
  2199. return -EINVAL;
  2200. }
  2201. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2202. mutex_lock(&sde_enc->rc_lock);
  2203. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2204. if (sde_enc->cur_master &&
  2205. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2206. autorefresh_enabled =
  2207. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2208. sde_enc->cur_master);
  2209. if (autorefresh_enabled) {
  2210. SDE_DEBUG_ENC(sde_enc,
  2211. "not handling early wakeup since auto refresh is enabled\n");
  2212. goto end;
  2213. }
  2214. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2215. kthread_mod_delayed_work(&disp_thread->worker,
  2216. &sde_enc->delayed_off_work,
  2217. msecs_to_jiffies(
  2218. IDLE_POWERCOLLAPSE_DURATION));
  2219. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2220. /* enable all the clks and resources */
  2221. ret = _sde_encoder_resource_control_helper(drm_enc,
  2222. true);
  2223. if (ret) {
  2224. SDE_ERROR_ENC(sde_enc,
  2225. "sw_event:%d, rc in state %d\n",
  2226. sw_event, sde_enc->rc_state);
  2227. SDE_EVT32(DRMID(drm_enc), sw_event,
  2228. sde_enc->rc_state,
  2229. SDE_EVTLOG_ERROR);
  2230. goto end;
  2231. }
  2232. _sde_encoder_update_rsc_client(drm_enc, true);
  2233. /*
  2234. * In some cases, commit comes with slight delay
  2235. * (> 80 ms)after early wake up, prevent clock switch
  2236. * off to avoid jank in next update. So, increase the
  2237. * command mode idle timeout sufficiently to prevent
  2238. * such case.
  2239. */
  2240. kthread_mod_delayed_work(&disp_thread->worker,
  2241. &sde_enc->delayed_off_work,
  2242. msecs_to_jiffies(
  2243. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2244. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2245. }
  2246. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2247. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2248. end:
  2249. mutex_unlock(&sde_enc->rc_lock);
  2250. return ret;
  2251. }
  2252. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2253. u32 sw_event)
  2254. {
  2255. struct sde_encoder_virt *sde_enc;
  2256. struct msm_drm_private *priv;
  2257. int ret = 0;
  2258. bool is_vid_mode = false;
  2259. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2260. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2261. sw_event);
  2262. return -EINVAL;
  2263. }
  2264. sde_enc = to_sde_encoder_virt(drm_enc);
  2265. priv = drm_enc->dev->dev_private;
  2266. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2267. is_vid_mode = true;
  2268. /*
  2269. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2270. * events and return early for other events (ie wb display).
  2271. */
  2272. if (!sde_enc->idle_pc_enabled &&
  2273. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2274. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2275. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2276. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2277. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2278. return 0;
  2279. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2280. sw_event, sde_enc->idle_pc_enabled);
  2281. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2282. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2283. switch (sw_event) {
  2284. case SDE_ENC_RC_EVENT_KICKOFF:
  2285. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2286. is_vid_mode);
  2287. break;
  2288. case SDE_ENC_RC_EVENT_PRE_STOP:
  2289. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2290. is_vid_mode);
  2291. break;
  2292. case SDE_ENC_RC_EVENT_STOP:
  2293. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2294. break;
  2295. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2296. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2297. break;
  2298. case SDE_ENC_RC_EVENT_POST_MODESET:
  2299. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2300. break;
  2301. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2302. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2303. is_vid_mode);
  2304. break;
  2305. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2306. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2307. priv, is_vid_mode);
  2308. break;
  2309. default:
  2310. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2311. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2312. break;
  2313. }
  2314. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2315. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2316. return ret;
  2317. }
  2318. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2319. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2320. {
  2321. int i = 0;
  2322. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2323. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2324. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2325. if (poms_to_vid)
  2326. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2327. else if (poms_to_cmd)
  2328. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2329. _sde_encoder_update_rsc_client(drm_enc, true);
  2330. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2331. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2332. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2333. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2334. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2335. SDE_EVTLOG_FUNC_CASE1);
  2336. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2337. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2338. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2339. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2340. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2341. SDE_EVTLOG_FUNC_CASE2);
  2342. }
  2343. }
  2344. struct drm_connector *sde_encoder_get_connector(
  2345. struct drm_device *dev, struct drm_encoder *drm_enc)
  2346. {
  2347. struct drm_connector_list_iter conn_iter;
  2348. struct drm_connector *conn = NULL, *conn_search;
  2349. drm_connector_list_iter_begin(dev, &conn_iter);
  2350. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2351. if (conn_search->encoder == drm_enc) {
  2352. conn = conn_search;
  2353. break;
  2354. }
  2355. }
  2356. drm_connector_list_iter_end(&conn_iter);
  2357. return conn;
  2358. }
  2359. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2360. {
  2361. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2362. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2363. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2364. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2365. struct sde_rm_hw_request request_hw;
  2366. int i, j;
  2367. sde_enc->cur_channel_cnt = 0;
  2368. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2369. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2370. sde_enc->hw_pp[i] = NULL;
  2371. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2372. break;
  2373. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2374. sde_enc->cur_channel_cnt++;
  2375. }
  2376. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2377. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2378. if (phys) {
  2379. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2380. SDE_HW_BLK_QDSS);
  2381. for (j = 0; j < QDSS_MAX; j++) {
  2382. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2383. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2384. break;
  2385. }
  2386. }
  2387. }
  2388. }
  2389. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2390. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2391. sde_enc->hw_dsc[i] = NULL;
  2392. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2393. continue;
  2394. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2395. }
  2396. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2397. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2398. sde_enc->hw_vdc[i] = NULL;
  2399. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2400. continue;
  2401. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2402. }
  2403. /* Get PP for DSC configuration */
  2404. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2405. struct sde_hw_pingpong *pp = NULL;
  2406. unsigned long features = 0;
  2407. if (!sde_enc->hw_dsc[i])
  2408. continue;
  2409. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2410. request_hw.type = SDE_HW_BLK_PINGPONG;
  2411. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2412. break;
  2413. pp = to_sde_hw_pingpong(request_hw.hw);
  2414. features = pp->ops.get_hw_caps(pp);
  2415. if (test_bit(SDE_PINGPONG_DSC, &features))
  2416. sde_enc->hw_dsc_pp[i] = pp;
  2417. else
  2418. sde_enc->hw_dsc_pp[i] = NULL;
  2419. }
  2420. }
  2421. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2422. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2423. {
  2424. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2425. enum sde_intf_mode intf_mode;
  2426. struct drm_display_mode *old_adj_mode = NULL;
  2427. int ret;
  2428. bool is_cmd_mode = false, res_switch = false;
  2429. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2430. is_cmd_mode = true;
  2431. if (pre_modeset) {
  2432. if (sde_enc->cur_master)
  2433. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2434. if (old_adj_mode && is_cmd_mode)
  2435. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2436. DRM_MODE_MATCH_TIMINGS);
  2437. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2438. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2439. /*
  2440. * add tx wait for sim panel to avoid wd timer getting
  2441. * updated in middle of frame to avoid early vsync
  2442. */
  2443. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2444. if (ret && ret != -EWOULDBLOCK) {
  2445. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2446. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2447. return ret;
  2448. }
  2449. }
  2450. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2451. if (msm_is_mode_seamless_dms(msm_mode) ||
  2452. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2453. is_cmd_mode)) {
  2454. /* restore resource state before releasing them */
  2455. ret = sde_encoder_resource_control(drm_enc,
  2456. SDE_ENC_RC_EVENT_PRE_MODESET);
  2457. if (ret) {
  2458. SDE_ERROR_ENC(sde_enc,
  2459. "sde resource control failed: %d\n",
  2460. ret);
  2461. return ret;
  2462. }
  2463. /*
  2464. * Disable dce before switching the mode and after pre-
  2465. * modeset to guarantee previous kickoff has finished.
  2466. */
  2467. sde_encoder_dce_disable(sde_enc);
  2468. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2469. _sde_encoder_modeset_helper_locked(drm_enc,
  2470. SDE_ENC_RC_EVENT_PRE_MODESET);
  2471. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2472. msm_mode);
  2473. }
  2474. } else {
  2475. if (msm_is_mode_seamless_dms(msm_mode) ||
  2476. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2477. is_cmd_mode))
  2478. sde_encoder_resource_control(&sde_enc->base,
  2479. SDE_ENC_RC_EVENT_POST_MODESET);
  2480. else if (msm_is_mode_seamless_poms(msm_mode))
  2481. _sde_encoder_modeset_helper_locked(drm_enc,
  2482. SDE_ENC_RC_EVENT_POST_MODESET);
  2483. }
  2484. return 0;
  2485. }
  2486. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2487. struct drm_display_mode *mode,
  2488. struct drm_display_mode *adj_mode)
  2489. {
  2490. struct sde_encoder_virt *sde_enc;
  2491. struct sde_kms *sde_kms;
  2492. struct drm_connector *conn;
  2493. struct drm_crtc_state *crtc_state;
  2494. struct sde_crtc_state *sde_crtc_state;
  2495. struct sde_connector_state *c_state;
  2496. struct msm_display_mode *msm_mode;
  2497. struct sde_crtc *sde_crtc;
  2498. int i = 0, ret;
  2499. int num_lm, num_intf, num_pp_per_intf;
  2500. if (!drm_enc) {
  2501. SDE_ERROR("invalid encoder\n");
  2502. return;
  2503. }
  2504. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2505. SDE_ERROR("power resource is not enabled\n");
  2506. return;
  2507. }
  2508. sde_kms = sde_encoder_get_kms(drm_enc);
  2509. if (!sde_kms)
  2510. return;
  2511. sde_enc = to_sde_encoder_virt(drm_enc);
  2512. SDE_DEBUG_ENC(sde_enc, "\n");
  2513. SDE_EVT32(DRMID(drm_enc));
  2514. /*
  2515. * cache the crtc in sde_enc on enable for duration of use case
  2516. * for correctly servicing asynchronous irq events and timers
  2517. */
  2518. if (!drm_enc->crtc) {
  2519. SDE_ERROR("invalid crtc\n");
  2520. return;
  2521. }
  2522. sde_enc->crtc = drm_enc->crtc;
  2523. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2524. crtc_state = sde_crtc->base.state;
  2525. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2526. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2527. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2528. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2529. /* get and store the mode_info */
  2530. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2531. if (!conn) {
  2532. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2533. return;
  2534. } else if (!conn->state) {
  2535. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2536. return;
  2537. }
  2538. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2539. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2540. c_state = to_sde_connector_state(conn->state);
  2541. if (!c_state) {
  2542. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2543. return;
  2544. }
  2545. /* cancel delayed off work, if any */
  2546. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2547. /* release resources before seamless mode change */
  2548. msm_mode = &c_state->msm_mode;
  2549. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2550. if (ret)
  2551. return;
  2552. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2553. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2554. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2555. sde_crtc_state->cached_cwb_enc_mask);
  2556. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2557. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2558. }
  2559. /* reserve dynamic resources now, indicating non test-only */
  2560. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2561. if (ret) {
  2562. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2563. return;
  2564. }
  2565. /* assign the reserved HW blocks to this encoder */
  2566. _sde_encoder_virt_populate_hw_res(drm_enc);
  2567. /* determine left HW PP block to map to INTF */
  2568. num_lm = sde_enc->mode_info.topology.num_lm;
  2569. num_intf = sde_enc->mode_info.topology.num_intf;
  2570. num_pp_per_intf = num_lm / num_intf;
  2571. if (!num_pp_per_intf)
  2572. num_pp_per_intf = 1;
  2573. /* perform mode_set on phys_encs */
  2574. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2575. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2576. if (phys) {
  2577. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2578. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2579. i, num_pp_per_intf);
  2580. return;
  2581. }
  2582. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2583. phys->connector = conn;
  2584. if (phys->ops.mode_set)
  2585. phys->ops.mode_set(phys, mode, adj_mode,
  2586. &sde_crtc->reinit_crtc_mixers);
  2587. }
  2588. }
  2589. /* update resources after seamless mode change */
  2590. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2591. }
  2592. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2593. {
  2594. struct sde_encoder_virt *sde_enc = NULL;
  2595. if (!drm_enc) {
  2596. SDE_ERROR("invalid encoder\n");
  2597. return;
  2598. }
  2599. sde_enc = to_sde_encoder_virt(drm_enc);
  2600. /*
  2601. * disable the vsync source after updating the
  2602. * rsc state. rsc state update might have vsync wait
  2603. * and vsync source must be disabled after it.
  2604. * It will avoid generating any vsync from this point
  2605. * till mode-2 entry. It is SW workaround for HW
  2606. * limitation and should not be removed without
  2607. * checking the updated design.
  2608. */
  2609. sde_encoder_control_te(sde_enc, false);
  2610. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2611. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2612. }
  2613. static int _sde_encoder_input_connect(struct input_handler *handler,
  2614. struct input_dev *dev, const struct input_device_id *id)
  2615. {
  2616. struct input_handle *handle;
  2617. int rc = 0;
  2618. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2619. if (!handle)
  2620. return -ENOMEM;
  2621. handle->dev = dev;
  2622. handle->handler = handler;
  2623. handle->name = handler->name;
  2624. rc = input_register_handle(handle);
  2625. if (rc) {
  2626. pr_err("failed to register input handle\n");
  2627. goto error;
  2628. }
  2629. rc = input_open_device(handle);
  2630. if (rc) {
  2631. pr_err("failed to open input device\n");
  2632. goto error_unregister;
  2633. }
  2634. return 0;
  2635. error_unregister:
  2636. input_unregister_handle(handle);
  2637. error:
  2638. kfree(handle);
  2639. return rc;
  2640. }
  2641. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2642. {
  2643. input_close_device(handle);
  2644. input_unregister_handle(handle);
  2645. kfree(handle);
  2646. }
  2647. /**
  2648. * Structure for specifying event parameters on which to receive callbacks.
  2649. * This structure will trigger a callback in case of a touch event (specified by
  2650. * EV_ABS) where there is a change in X and Y coordinates,
  2651. */
  2652. static const struct input_device_id sde_input_ids[] = {
  2653. {
  2654. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2655. .evbit = { BIT_MASK(EV_ABS) },
  2656. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2657. BIT_MASK(ABS_MT_POSITION_X) |
  2658. BIT_MASK(ABS_MT_POSITION_Y) },
  2659. },
  2660. { },
  2661. };
  2662. static void _sde_encoder_input_handler_register(
  2663. struct drm_encoder *drm_enc)
  2664. {
  2665. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2666. int rc;
  2667. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2668. !sde_enc->input_event_enabled)
  2669. return;
  2670. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2671. sde_enc->input_handler->private = sde_enc;
  2672. /* register input handler if not already registered */
  2673. rc = input_register_handler(sde_enc->input_handler);
  2674. if (rc) {
  2675. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2676. rc);
  2677. kfree(sde_enc->input_handler);
  2678. }
  2679. }
  2680. }
  2681. static void _sde_encoder_input_handler_unregister(
  2682. struct drm_encoder *drm_enc)
  2683. {
  2684. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2685. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2686. !sde_enc->input_event_enabled)
  2687. return;
  2688. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2689. input_unregister_handler(sde_enc->input_handler);
  2690. sde_enc->input_handler->private = NULL;
  2691. }
  2692. }
  2693. static int _sde_encoder_input_handler(
  2694. struct sde_encoder_virt *sde_enc)
  2695. {
  2696. struct input_handler *input_handler = NULL;
  2697. int rc = 0;
  2698. if (sde_enc->input_handler) {
  2699. SDE_ERROR_ENC(sde_enc,
  2700. "input_handle is active. unexpected\n");
  2701. return -EINVAL;
  2702. }
  2703. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2704. if (!input_handler)
  2705. return -ENOMEM;
  2706. input_handler->event = sde_encoder_input_event_handler;
  2707. input_handler->connect = _sde_encoder_input_connect;
  2708. input_handler->disconnect = _sde_encoder_input_disconnect;
  2709. input_handler->name = "sde";
  2710. input_handler->id_table = sde_input_ids;
  2711. sde_enc->input_handler = input_handler;
  2712. return rc;
  2713. }
  2714. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2715. {
  2716. struct sde_encoder_virt *sde_enc = NULL;
  2717. struct sde_kms *sde_kms;
  2718. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2719. SDE_ERROR("invalid parameters\n");
  2720. return;
  2721. }
  2722. sde_kms = sde_encoder_get_kms(drm_enc);
  2723. if (!sde_kms)
  2724. return;
  2725. sde_enc = to_sde_encoder_virt(drm_enc);
  2726. if (!sde_enc || !sde_enc->cur_master) {
  2727. SDE_DEBUG("invalid sde encoder/master\n");
  2728. return;
  2729. }
  2730. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2731. sde_enc->cur_master->hw_mdptop &&
  2732. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2733. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2734. sde_enc->cur_master->hw_mdptop);
  2735. if (sde_enc->cur_master->hw_mdptop &&
  2736. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2737. !sde_in_trusted_vm(sde_kms))
  2738. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2739. sde_enc->cur_master->hw_mdptop,
  2740. sde_kms->catalog);
  2741. if (sde_enc->cur_master->hw_ctl &&
  2742. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2743. !sde_enc->cur_master->cont_splash_enabled)
  2744. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2745. sde_enc->cur_master->hw_ctl,
  2746. &sde_enc->cur_master->intf_cfg_v1);
  2747. if (sde_enc->cur_master->hw_ctl)
  2748. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2749. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2750. if (!sde_encoder_in_cont_splash(drm_enc))
  2751. _sde_encoder_update_ppb_size(drm_enc);
  2752. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2753. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2754. _sde_encoder_control_fal10_veto(drm_enc, true);
  2755. }
  2756. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2757. {
  2758. struct sde_kms *sde_kms;
  2759. void *dither_cfg = NULL;
  2760. int ret = 0, i = 0;
  2761. size_t len = 0;
  2762. enum sde_rm_topology_name topology;
  2763. struct drm_encoder *drm_enc;
  2764. struct msm_display_dsc_info *dsc = NULL;
  2765. struct sde_encoder_virt *sde_enc;
  2766. struct sde_hw_pingpong *hw_pp;
  2767. u32 bpp, bpc;
  2768. int num_lm;
  2769. if (!phys || !phys->connector || !phys->hw_pp ||
  2770. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2771. return;
  2772. sde_kms = sde_encoder_get_kms(phys->parent);
  2773. if (!sde_kms)
  2774. return;
  2775. topology = sde_connector_get_topology_name(phys->connector);
  2776. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2777. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2778. (phys->split_role == ENC_ROLE_SLAVE)))
  2779. return;
  2780. drm_enc = phys->parent;
  2781. sde_enc = to_sde_encoder_virt(drm_enc);
  2782. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2783. bpc = dsc->config.bits_per_component;
  2784. bpp = dsc->config.bits_per_pixel;
  2785. /* disable dither for 10 bpp or 10bpc dsc config */
  2786. if (bpp == 10 || bpc == 10) {
  2787. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2788. return;
  2789. }
  2790. ret = sde_connector_get_dither_cfg(phys->connector,
  2791. phys->connector->state, &dither_cfg,
  2792. &len, sde_enc->idle_pc_restore);
  2793. /* skip reg writes when return values are invalid or no data */
  2794. if (ret && ret == -ENODATA)
  2795. return;
  2796. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2797. for (i = 0; i < num_lm; i++) {
  2798. hw_pp = sde_enc->hw_pp[i];
  2799. phys->hw_pp->ops.setup_dither(hw_pp,
  2800. dither_cfg, len);
  2801. }
  2802. }
  2803. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2804. {
  2805. struct sde_encoder_virt *sde_enc = NULL;
  2806. int i;
  2807. if (!drm_enc) {
  2808. SDE_ERROR("invalid encoder\n");
  2809. return;
  2810. }
  2811. sde_enc = to_sde_encoder_virt(drm_enc);
  2812. if (!sde_enc->cur_master) {
  2813. SDE_DEBUG("virt encoder has no master\n");
  2814. return;
  2815. }
  2816. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2817. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2818. sde_enc->idle_pc_restore = true;
  2819. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2820. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2821. if (!phys)
  2822. continue;
  2823. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2824. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2825. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2826. phys->ops.restore(phys);
  2827. _sde_encoder_setup_dither(phys);
  2828. }
  2829. if (sde_enc->cur_master->ops.restore)
  2830. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2831. _sde_encoder_virt_enable_helper(drm_enc);
  2832. sde_encoder_control_te(sde_enc, true);
  2833. /*
  2834. * During IPC misr ctl register is reset.
  2835. * Need to reconfigure misr after every IPC.
  2836. */
  2837. if (atomic_read(&sde_enc->misr_enable))
  2838. sde_enc->misr_reconfigure = true;
  2839. }
  2840. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2841. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2842. {
  2843. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2844. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2845. int i;
  2846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2848. if (!phys)
  2849. continue;
  2850. phys->comp_type = comp_info->comp_type;
  2851. phys->comp_ratio = comp_info->comp_ratio;
  2852. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2853. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2854. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2855. phys->dsc_extra_pclk_cycle_cnt =
  2856. comp_info->dsc_info.pclk_per_line;
  2857. phys->dsc_extra_disp_width =
  2858. comp_info->dsc_info.extra_width;
  2859. phys->dce_bytes_per_line =
  2860. comp_info->dsc_info.bytes_per_pkt *
  2861. comp_info->dsc_info.pkt_per_line;
  2862. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2863. phys->dce_bytes_per_line =
  2864. comp_info->vdc_info.bytes_per_pkt *
  2865. comp_info->vdc_info.pkt_per_line;
  2866. }
  2867. if (phys != sde_enc->cur_master) {
  2868. /**
  2869. * on DMS request, the encoder will be enabled
  2870. * already. Invoke restore to reconfigure the
  2871. * new mode.
  2872. */
  2873. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2874. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2875. phys->ops.restore)
  2876. phys->ops.restore(phys);
  2877. else if (phys->ops.enable)
  2878. phys->ops.enable(phys);
  2879. }
  2880. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2881. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2882. phys->ops.setup_misr(phys, true,
  2883. sde_enc->misr_frame_count);
  2884. }
  2885. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2886. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2887. sde_enc->cur_master->ops.restore)
  2888. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2889. else if (sde_enc->cur_master->ops.enable)
  2890. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2891. }
  2892. static void sde_encoder_off_work(struct kthread_work *work)
  2893. {
  2894. struct sde_encoder_virt *sde_enc = container_of(work,
  2895. struct sde_encoder_virt, delayed_off_work.work);
  2896. struct drm_encoder *drm_enc;
  2897. if (!sde_enc) {
  2898. SDE_ERROR("invalid sde encoder\n");
  2899. return;
  2900. }
  2901. drm_enc = &sde_enc->base;
  2902. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2903. sde_encoder_idle_request(drm_enc);
  2904. SDE_ATRACE_END("sde_encoder_off_work");
  2905. }
  2906. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2907. {
  2908. struct sde_encoder_virt *sde_enc = NULL;
  2909. bool has_master_enc = false;
  2910. int i, ret = 0;
  2911. struct sde_connector_state *c_state;
  2912. struct drm_display_mode *cur_mode = NULL;
  2913. struct msm_display_mode *msm_mode;
  2914. if (!drm_enc || !drm_enc->crtc) {
  2915. SDE_ERROR("invalid encoder\n");
  2916. return;
  2917. }
  2918. sde_enc = to_sde_encoder_virt(drm_enc);
  2919. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2920. SDE_ERROR("power resource is not enabled\n");
  2921. return;
  2922. }
  2923. if (!sde_enc->crtc)
  2924. sde_enc->crtc = drm_enc->crtc;
  2925. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2926. SDE_DEBUG_ENC(sde_enc, "\n");
  2927. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2928. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2929. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2930. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2931. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2932. sde_enc->cur_master = phys;
  2933. has_master_enc = true;
  2934. break;
  2935. }
  2936. }
  2937. if (!has_master_enc) {
  2938. sde_enc->cur_master = NULL;
  2939. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2940. return;
  2941. }
  2942. _sde_encoder_input_handler_register(drm_enc);
  2943. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2944. if (!c_state) {
  2945. SDE_ERROR("invalid connector state\n");
  2946. return;
  2947. }
  2948. msm_mode = &c_state->msm_mode;
  2949. if ((drm_enc->crtc->state->connectors_changed &&
  2950. sde_encoder_in_clone_mode(drm_enc)) ||
  2951. !(msm_is_mode_seamless_vrr(msm_mode)
  2952. || msm_is_mode_seamless_dms(msm_mode)
  2953. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2954. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2955. sde_encoder_off_work);
  2956. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2957. if (ret) {
  2958. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2959. ret);
  2960. return;
  2961. }
  2962. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2963. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2964. /* turn off vsync_in to update tear check configuration */
  2965. sde_encoder_control_te(sde_enc, false);
  2966. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2967. _sde_encoder_virt_enable_helper(drm_enc);
  2968. sde_encoder_control_te(sde_enc, true);
  2969. }
  2970. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2971. {
  2972. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2973. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2974. int i = 0;
  2975. _sde_encoder_control_fal10_veto(drm_enc, false);
  2976. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2977. if (sde_enc->phys_encs[i]) {
  2978. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2979. sde_enc->phys_encs[i]->connector = NULL;
  2980. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2981. }
  2982. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2983. }
  2984. sde_enc->cur_master = NULL;
  2985. /*
  2986. * clear the cached crtc in sde_enc on use case finish, after all the
  2987. * outstanding events and timers have been completed
  2988. */
  2989. sde_enc->crtc = NULL;
  2990. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2991. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2992. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2993. }
  2994. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2995. {
  2996. struct sde_encoder_virt *sde_enc = NULL;
  2997. struct sde_connector *sde_conn;
  2998. struct sde_kms *sde_kms;
  2999. enum sde_intf_mode intf_mode;
  3000. int ret, i = 0;
  3001. if (!drm_enc) {
  3002. SDE_ERROR("invalid encoder\n");
  3003. return;
  3004. } else if (!drm_enc->dev) {
  3005. SDE_ERROR("invalid dev\n");
  3006. return;
  3007. } else if (!drm_enc->dev->dev_private) {
  3008. SDE_ERROR("invalid dev_private\n");
  3009. return;
  3010. }
  3011. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3012. SDE_ERROR("power resource is not enabled\n");
  3013. return;
  3014. }
  3015. sde_enc = to_sde_encoder_virt(drm_enc);
  3016. if (!sde_enc->cur_master) {
  3017. SDE_ERROR("Invalid cur_master\n");
  3018. return;
  3019. }
  3020. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3021. SDE_DEBUG_ENC(sde_enc, "\n");
  3022. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3023. if (!sde_kms)
  3024. return;
  3025. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3026. SDE_EVT32(DRMID(drm_enc));
  3027. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3028. /* disable autorefresh */
  3029. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3030. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3031. if (phys && phys->ops.disable_autorefresh)
  3032. phys->ops.disable_autorefresh(phys);
  3033. }
  3034. /* wait for idle */
  3035. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3036. }
  3037. _sde_encoder_input_handler_unregister(drm_enc);
  3038. flush_delayed_work(&sde_conn->status_work);
  3039. /*
  3040. * For primary command mode and video mode encoders, execute the
  3041. * resource control pre-stop operations before the physical encoders
  3042. * are disabled, to allow the rsc to transition its states properly.
  3043. *
  3044. * For other encoder types, rsc should not be enabled until after
  3045. * they have been fully disabled, so delay the pre-stop operations
  3046. * until after the physical disable calls have returned.
  3047. */
  3048. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3049. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3050. sde_encoder_resource_control(drm_enc,
  3051. SDE_ENC_RC_EVENT_PRE_STOP);
  3052. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3053. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3054. if (phys && phys->ops.disable)
  3055. phys->ops.disable(phys);
  3056. }
  3057. } else {
  3058. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3061. if (phys && phys->ops.disable)
  3062. phys->ops.disable(phys);
  3063. }
  3064. sde_encoder_resource_control(drm_enc,
  3065. SDE_ENC_RC_EVENT_PRE_STOP);
  3066. }
  3067. /*
  3068. * disable dce after the transfer is complete (for command mode)
  3069. * and after physical encoder is disabled, to make sure timing
  3070. * engine is already disabled (for video mode).
  3071. */
  3072. if (!sde_in_trusted_vm(sde_kms))
  3073. sde_encoder_dce_disable(sde_enc);
  3074. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3075. /* reset connector topology name property */
  3076. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3077. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3078. ret = sde_rm_update_topology(&sde_kms->rm,
  3079. sde_enc->cur_master->connector->state, NULL);
  3080. if (ret) {
  3081. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3082. return;
  3083. }
  3084. }
  3085. if (!sde_encoder_in_clone_mode(drm_enc))
  3086. sde_encoder_virt_reset(drm_enc);
  3087. }
  3088. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3089. {
  3090. /* trigger hw-fences override signal */
  3091. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3092. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3093. }
  3094. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3095. struct sde_encoder_phys_wb *wb_enc)
  3096. {
  3097. struct sde_encoder_virt *sde_enc;
  3098. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3099. struct sde_ctl_flush_cfg cfg;
  3100. struct sde_hw_dsc *hw_dsc = NULL;
  3101. int i;
  3102. ctl->ops.reset(ctl);
  3103. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3104. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3105. if (wb_enc) {
  3106. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3107. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3108. false, phys_enc->hw_pp->idx);
  3109. if (ctl->ops.update_bitmask)
  3110. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3111. wb_enc->hw_wb->idx, true);
  3112. }
  3113. } else {
  3114. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3115. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3116. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3117. sde_enc->phys_encs[i]->hw_intf, false,
  3118. sde_enc->phys_encs[i]->hw_pp->idx);
  3119. if (ctl->ops.update_bitmask)
  3120. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3121. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3122. }
  3123. }
  3124. }
  3125. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3126. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3127. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3128. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3129. phys_enc->hw_pp->merge_3d->idx, true);
  3130. }
  3131. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3132. phys_enc->hw_pp) {
  3133. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3134. false, phys_enc->hw_pp->idx);
  3135. if (ctl->ops.update_bitmask)
  3136. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3137. phys_enc->hw_cdm->idx, true);
  3138. }
  3139. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3140. phys_enc->hw_pp) {
  3141. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3142. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3143. if (ctl->ops.update_dnsc_blur_bitmask)
  3144. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3145. }
  3146. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3147. ctl->ops.reset_post_disable)
  3148. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3149. phys_enc->hw_pp->merge_3d ?
  3150. phys_enc->hw_pp->merge_3d->idx : 0);
  3151. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3152. hw_dsc = sde_enc->hw_dsc[i];
  3153. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3154. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3155. if (ctl->ops.update_bitmask)
  3156. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3157. }
  3158. }
  3159. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3160. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3161. ctl->ops.get_pending_flush(ctl, &cfg);
  3162. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3163. ctl->ops.trigger_flush(ctl);
  3164. ctl->ops.trigger_start(ctl);
  3165. ctl->ops.clear_pending_flush(ctl);
  3166. }
  3167. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3168. {
  3169. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3170. struct sde_ctl_flush_cfg cfg;
  3171. ctl->ops.reset(ctl);
  3172. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3173. ctl->ops.get_pending_flush(ctl, &cfg);
  3174. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3175. ctl->ops.trigger_flush(ctl);
  3176. ctl->ops.trigger_start(ctl);
  3177. }
  3178. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3179. enum sde_intf_type type, u32 controller_id)
  3180. {
  3181. int i = 0;
  3182. for (i = 0; i < catalog->intf_count; i++) {
  3183. if (catalog->intf[i].type == type
  3184. && catalog->intf[i].controller_id == controller_id) {
  3185. return catalog->intf[i].id;
  3186. }
  3187. }
  3188. return INTF_MAX;
  3189. }
  3190. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3191. enum sde_intf_type type, u32 controller_id)
  3192. {
  3193. if (controller_id < catalog->wb_count)
  3194. return catalog->wb[controller_id].id;
  3195. return WB_MAX;
  3196. }
  3197. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3198. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3199. {
  3200. u64 start_timestamp, end_timestamp;
  3201. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3202. SDE_ERROR("invalid inputs\n");
  3203. return;
  3204. }
  3205. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3206. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3207. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3208. &start_timestamp, &end_timestamp);
  3209. trace_sde_hw_fence_status(crtc->base.id, "input",
  3210. start_timestamp, end_timestamp);
  3211. }
  3212. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3213. && hw_ctl->ops.hw_fence_output_status) {
  3214. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3215. &start_timestamp, &end_timestamp);
  3216. trace_sde_hw_fence_status(crtc->base.id, "output",
  3217. start_timestamp, end_timestamp);
  3218. }
  3219. }
  3220. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3221. struct drm_crtc *crtc)
  3222. {
  3223. struct sde_hw_uidle *uidle;
  3224. struct sde_uidle_cntr cntr;
  3225. struct sde_uidle_status status;
  3226. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3227. pr_err("invalid params %d %d\n",
  3228. !sde_kms, !crtc);
  3229. return;
  3230. }
  3231. /* check if perf counters are enabled and setup */
  3232. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3233. return;
  3234. uidle = sde_kms->hw_uidle;
  3235. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3236. && uidle->ops.uidle_get_status) {
  3237. uidle->ops.uidle_get_status(uidle, &status);
  3238. trace_sde_perf_uidle_status(
  3239. crtc->base.id,
  3240. status.uidle_danger_status_0,
  3241. status.uidle_danger_status_1,
  3242. status.uidle_safe_status_0,
  3243. status.uidle_safe_status_1,
  3244. status.uidle_idle_status_0,
  3245. status.uidle_idle_status_1,
  3246. status.uidle_fal_status_0,
  3247. status.uidle_fal_status_1,
  3248. status.uidle_status,
  3249. status.uidle_en_fal10);
  3250. }
  3251. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3252. && uidle->ops.uidle_get_cntr) {
  3253. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3254. trace_sde_perf_uidle_cntr(
  3255. crtc->base.id,
  3256. cntr.fal1_gate_cntr,
  3257. cntr.fal10_gate_cntr,
  3258. cntr.fal_wait_gate_cntr,
  3259. cntr.fal1_num_transitions_cntr,
  3260. cntr.fal10_num_transitions_cntr,
  3261. cntr.min_gate_cntr,
  3262. cntr.max_gate_cntr);
  3263. }
  3264. }
  3265. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3266. struct sde_encoder_phys *phy_enc)
  3267. {
  3268. struct sde_encoder_virt *sde_enc = NULL;
  3269. unsigned long lock_flags;
  3270. ktime_t ts = 0;
  3271. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3272. return;
  3273. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3274. sde_enc = to_sde_encoder_virt(drm_enc);
  3275. /*
  3276. * calculate accurate vsync timestamp when available
  3277. * set current time otherwise
  3278. */
  3279. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3280. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3281. if (!ts)
  3282. ts = ktime_get();
  3283. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3284. phy_enc->last_vsync_timestamp = ts;
  3285. atomic_inc(&phy_enc->vsync_cnt);
  3286. if (sde_enc->crtc_vblank_cb)
  3287. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3288. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3289. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3290. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3291. if (phy_enc->sde_kms->debugfs_hw_fence)
  3292. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3293. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3294. SDE_ATRACE_END("encoder_vblank_callback");
  3295. }
  3296. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3297. struct sde_encoder_phys *phy_enc)
  3298. {
  3299. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3300. if (!phy_enc)
  3301. return;
  3302. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3303. atomic_inc(&phy_enc->underrun_cnt);
  3304. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3305. if (sde_enc->cur_master &&
  3306. sde_enc->cur_master->ops.get_underrun_line_count)
  3307. sde_enc->cur_master->ops.get_underrun_line_count(
  3308. sde_enc->cur_master);
  3309. trace_sde_encoder_underrun(DRMID(drm_enc),
  3310. atomic_read(&phy_enc->underrun_cnt));
  3311. if (phy_enc->sde_kms &&
  3312. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3313. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3314. SDE_DBG_CTRL("stop_ftrace");
  3315. SDE_DBG_CTRL("panic_underrun");
  3316. SDE_ATRACE_END("encoder_underrun_callback");
  3317. }
  3318. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3319. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3320. {
  3321. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3322. unsigned long lock_flags;
  3323. bool enable;
  3324. int i;
  3325. enable = vbl_cb ? true : false;
  3326. if (!drm_enc) {
  3327. SDE_ERROR("invalid encoder\n");
  3328. return;
  3329. }
  3330. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3331. SDE_EVT32(DRMID(drm_enc), enable);
  3332. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3333. sde_enc->crtc_vblank_cb = vbl_cb;
  3334. sde_enc->crtc_vblank_cb_data = vbl_data;
  3335. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3336. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3337. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3338. if (phys && phys->ops.control_vblank_irq)
  3339. phys->ops.control_vblank_irq(phys, enable);
  3340. }
  3341. sde_enc->vblank_enabled = enable;
  3342. }
  3343. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3344. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3345. struct drm_crtc *crtc)
  3346. {
  3347. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3348. unsigned long lock_flags;
  3349. bool enable;
  3350. enable = frame_event_cb ? true : false;
  3351. if (!drm_enc) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return;
  3354. }
  3355. SDE_DEBUG_ENC(sde_enc, "\n");
  3356. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3357. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3358. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3359. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3360. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3361. }
  3362. static void sde_encoder_frame_done_callback(
  3363. struct drm_encoder *drm_enc,
  3364. struct sde_encoder_phys *ready_phys, u32 event)
  3365. {
  3366. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3367. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3368. unsigned int i;
  3369. bool trigger = true;
  3370. bool is_cmd_mode = false;
  3371. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3372. ktime_t ts = 0;
  3373. if (!sde_kms || !sde_enc->cur_master) {
  3374. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3375. sde_kms, sde_enc->cur_master);
  3376. return;
  3377. }
  3378. sde_enc->crtc_frame_event_cb_data.connector =
  3379. sde_enc->cur_master->connector;
  3380. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3381. is_cmd_mode = true;
  3382. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3383. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3384. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3385. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3386. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3387. /*
  3388. * get current ktime for other events and when precise timestamp is not
  3389. * available for retire-fence
  3390. */
  3391. if (!ts)
  3392. ts = ktime_get();
  3393. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3394. | SDE_ENCODER_FRAME_EVENT_ERROR
  3395. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3396. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3397. if (ready_phys->connector)
  3398. topology = sde_connector_get_topology_name(
  3399. ready_phys->connector);
  3400. /* One of the physical encoders has become idle */
  3401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3402. if (sde_enc->phys_encs[i] == ready_phys) {
  3403. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3404. atomic_read(&sde_enc->frame_done_cnt[i]));
  3405. if (!atomic_add_unless(
  3406. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3407. SDE_EVT32(DRMID(drm_enc), event,
  3408. ready_phys->intf_idx,
  3409. SDE_EVTLOG_ERROR);
  3410. SDE_ERROR_ENC(sde_enc,
  3411. "intf idx:%d, event:%d\n",
  3412. ready_phys->intf_idx, event);
  3413. return;
  3414. }
  3415. }
  3416. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3417. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3418. trigger = false;
  3419. }
  3420. if (trigger) {
  3421. if (sde_enc->crtc_frame_event_cb)
  3422. sde_enc->crtc_frame_event_cb(
  3423. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3424. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3425. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3426. -1, 0);
  3427. }
  3428. } else if (sde_enc->crtc_frame_event_cb) {
  3429. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3430. }
  3431. }
  3432. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3433. {
  3434. struct sde_encoder_virt *sde_enc;
  3435. if (!drm_enc) {
  3436. SDE_ERROR("invalid drm encoder\n");
  3437. return -EINVAL;
  3438. }
  3439. sde_enc = to_sde_encoder_virt(drm_enc);
  3440. sde_encoder_resource_control(&sde_enc->base,
  3441. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3442. return 0;
  3443. }
  3444. /**
  3445. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3446. * phys: Pointer to physical encoder structure
  3447. *
  3448. */
  3449. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3450. struct sde_kms *sde_kms)
  3451. {
  3452. struct sde_connector *c_conn;
  3453. int line_count;
  3454. c_conn = to_sde_connector(phys->connector);
  3455. if (!c_conn) {
  3456. SDE_ERROR("invalid connector");
  3457. return;
  3458. }
  3459. line_count = sde_connector_get_property(phys->connector->state,
  3460. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3461. if (c_conn->hwfence_wb_retire_fences_enable)
  3462. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3463. sde_kms->debugfs_hw_fence);
  3464. }
  3465. /**
  3466. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3467. * drm_enc: Pointer to drm encoder structure
  3468. * phys: Pointer to physical encoder structure
  3469. * extra_flush: Additional bit mask to include in flush trigger
  3470. * config_changed: if true new config is applied, avoid increment of retire
  3471. * count if false
  3472. */
  3473. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3474. struct sde_encoder_phys *phys,
  3475. struct sde_ctl_flush_cfg *extra_flush,
  3476. bool config_changed)
  3477. {
  3478. struct sde_hw_ctl *ctl;
  3479. unsigned long lock_flags;
  3480. struct sde_encoder_virt *sde_enc;
  3481. int pend_ret_fence_cnt;
  3482. struct sde_connector *c_conn;
  3483. if (!drm_enc || !phys) {
  3484. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3485. !drm_enc, !phys);
  3486. return;
  3487. }
  3488. sde_enc = to_sde_encoder_virt(drm_enc);
  3489. c_conn = to_sde_connector(phys->connector);
  3490. if (!phys->hw_pp) {
  3491. SDE_ERROR("invalid pingpong hw\n");
  3492. return;
  3493. }
  3494. ctl = phys->hw_ctl;
  3495. if (!ctl || !phys->ops.trigger_flush) {
  3496. SDE_ERROR("missing ctl/trigger cb\n");
  3497. return;
  3498. }
  3499. if (phys->split_role == ENC_ROLE_SKIP) {
  3500. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3501. "skip flush pp%d ctl%d\n",
  3502. phys->hw_pp->idx - PINGPONG_0,
  3503. ctl->idx - CTL_0);
  3504. return;
  3505. }
  3506. /* update pending counts and trigger kickoff ctl flush atomically */
  3507. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3508. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3509. atomic_inc(&phys->pending_retire_fence_cnt);
  3510. atomic_inc(&phys->pending_ctl_start_cnt);
  3511. }
  3512. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3513. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3514. ctl->ops.update_bitmask) {
  3515. /* perform peripheral flush on every frame update for dp dsc */
  3516. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3517. phys->comp_ratio && c_conn->ops.update_pps)
  3518. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3519. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3520. }
  3521. /* update flush mask to ignore fence error frame commit */
  3522. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3523. ctl->ops.clear_flush_mask(ctl, false);
  3524. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3525. }
  3526. if ((extra_flush && extra_flush->pending_flush_mask)
  3527. && ctl->ops.update_pending_flush)
  3528. ctl->ops.update_pending_flush(ctl, extra_flush);
  3529. phys->ops.trigger_flush(phys);
  3530. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3531. if (ctl->ops.get_pending_flush) {
  3532. struct sde_ctl_flush_cfg pending_flush = {0,};
  3533. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3534. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3535. ctl->idx - CTL_0,
  3536. pending_flush.pending_flush_mask,
  3537. pend_ret_fence_cnt);
  3538. } else {
  3539. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3540. ctl->idx - CTL_0,
  3541. pend_ret_fence_cnt);
  3542. }
  3543. }
  3544. /**
  3545. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3546. * phys: Pointer to physical encoder structure
  3547. */
  3548. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3549. {
  3550. struct sde_hw_ctl *ctl;
  3551. struct sde_encoder_virt *sde_enc;
  3552. if (!phys) {
  3553. SDE_ERROR("invalid argument(s)\n");
  3554. return;
  3555. }
  3556. if (!phys->hw_pp) {
  3557. SDE_ERROR("invalid pingpong hw\n");
  3558. return;
  3559. }
  3560. if (!phys->parent) {
  3561. SDE_ERROR("invalid parent\n");
  3562. return;
  3563. }
  3564. /* avoid ctrl start for encoder in clone mode */
  3565. if (phys->in_clone_mode)
  3566. return;
  3567. ctl = phys->hw_ctl;
  3568. sde_enc = to_sde_encoder_virt(phys->parent);
  3569. if (phys->split_role == ENC_ROLE_SKIP) {
  3570. SDE_DEBUG_ENC(sde_enc,
  3571. "skip start pp%d ctl%d\n",
  3572. phys->hw_pp->idx - PINGPONG_0,
  3573. ctl->idx - CTL_0);
  3574. return;
  3575. }
  3576. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3577. phys->ops.trigger_start(phys);
  3578. }
  3579. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3580. {
  3581. struct sde_hw_ctl *ctl;
  3582. if (!phys_enc) {
  3583. SDE_ERROR("invalid encoder\n");
  3584. return;
  3585. }
  3586. ctl = phys_enc->hw_ctl;
  3587. if (ctl && ctl->ops.trigger_flush)
  3588. ctl->ops.trigger_flush(ctl);
  3589. }
  3590. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3591. {
  3592. struct sde_hw_ctl *ctl;
  3593. if (!phys_enc) {
  3594. SDE_ERROR("invalid encoder\n");
  3595. return;
  3596. }
  3597. ctl = phys_enc->hw_ctl;
  3598. if (ctl && ctl->ops.trigger_start) {
  3599. ctl->ops.trigger_start(ctl);
  3600. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3601. }
  3602. }
  3603. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3604. {
  3605. struct sde_encoder_virt *sde_enc;
  3606. struct sde_connector *sde_con;
  3607. void *sde_con_disp;
  3608. struct sde_hw_ctl *ctl;
  3609. int rc;
  3610. if (!phys_enc) {
  3611. SDE_ERROR("invalid encoder\n");
  3612. return;
  3613. }
  3614. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3615. ctl = phys_enc->hw_ctl;
  3616. if (!ctl || !ctl->ops.reset)
  3617. return;
  3618. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3619. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3620. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3621. phys_enc->connector) {
  3622. sde_con = to_sde_connector(phys_enc->connector);
  3623. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3624. if (sde_con->ops.soft_reset) {
  3625. rc = sde_con->ops.soft_reset(sde_con_disp);
  3626. if (rc) {
  3627. SDE_ERROR_ENC(sde_enc,
  3628. "connector soft reset failure\n");
  3629. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3630. }
  3631. }
  3632. }
  3633. phys_enc->enable_state = SDE_ENC_ENABLED;
  3634. }
  3635. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3636. {
  3637. struct sde_crtc *sde_crtc;
  3638. struct sde_kms *sde_kms = NULL;
  3639. if (!sde_enc || !sde_enc->crtc) {
  3640. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3641. return;
  3642. }
  3643. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3644. if (!sde_kms) {
  3645. SDE_ERROR("invalid kms\n");
  3646. return;
  3647. }
  3648. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3649. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3650. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3651. sde_kms->debugfs_hw_fence : 0);
  3652. }
  3653. /**
  3654. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3655. * Iterate through the physical encoders and perform consolidated flush
  3656. * and/or control start triggering as needed. This is done in the virtual
  3657. * encoder rather than the individual physical ones in order to handle
  3658. * use cases that require visibility into multiple physical encoders at
  3659. * a time.
  3660. * sde_enc: Pointer to virtual encoder structure
  3661. * config_changed: if true new config is applied. Avoid regdma_flush and
  3662. * incrementing the retire count if false.
  3663. */
  3664. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3665. bool config_changed)
  3666. {
  3667. struct sde_hw_ctl *ctl;
  3668. uint32_t i;
  3669. struct sde_ctl_flush_cfg pending_flush = {0,};
  3670. u32 pending_kickoff_cnt;
  3671. struct msm_drm_private *priv = NULL;
  3672. struct sde_kms *sde_kms = NULL;
  3673. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3674. bool is_regdma_blocking = false, is_vid_mode = false;
  3675. struct sde_crtc *sde_crtc;
  3676. if (!sde_enc) {
  3677. SDE_ERROR("invalid encoder\n");
  3678. return;
  3679. }
  3680. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3681. /* reset input fence status and skip flush for fence error case. */
  3682. if (sde_crtc->input_fence_status < 0) {
  3683. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3684. sde_crtc->input_fence_status = 0;
  3685. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3686. sde_crtc->input_fence_status);
  3687. goto handle_elevated_ahb_vote;
  3688. }
  3689. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3690. is_vid_mode = true;
  3691. is_regdma_blocking = (is_vid_mode ||
  3692. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3693. /* don't perform flush/start operations for slave encoders */
  3694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3696. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3697. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3698. continue;
  3699. ctl = phys->hw_ctl;
  3700. if (!ctl)
  3701. continue;
  3702. if (phys->connector)
  3703. topology = sde_connector_get_topology_name(
  3704. phys->connector);
  3705. if (!phys->ops.needs_single_flush ||
  3706. !phys->ops.needs_single_flush(phys)) {
  3707. if (config_changed && ctl->ops.reg_dma_flush)
  3708. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3709. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3710. config_changed);
  3711. } else if (ctl->ops.get_pending_flush) {
  3712. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3713. }
  3714. }
  3715. /* for split flush, combine pending flush masks and send to master */
  3716. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3717. ctl = sde_enc->cur_master->hw_ctl;
  3718. if (config_changed && ctl->ops.reg_dma_flush)
  3719. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3720. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3721. &pending_flush,
  3722. config_changed);
  3723. }
  3724. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3725. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3726. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3727. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3728. continue;
  3729. if (!phys->ops.needs_single_flush ||
  3730. !phys->ops.needs_single_flush(phys)) {
  3731. pending_kickoff_cnt =
  3732. sde_encoder_phys_inc_pending(phys);
  3733. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3734. } else {
  3735. pending_kickoff_cnt =
  3736. sde_encoder_phys_inc_pending(phys);
  3737. SDE_EVT32(pending_kickoff_cnt,
  3738. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3739. }
  3740. }
  3741. if (atomic_read(&sde_enc->misr_enable))
  3742. sde_encoder_misr_configure(&sde_enc->base, true,
  3743. sde_enc->misr_frame_count);
  3744. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3745. if (crtc_misr_info.misr_enable && sde_crtc &&
  3746. sde_crtc->misr_reconfigure) {
  3747. sde_crtc_misr_setup(sde_enc->crtc, true,
  3748. crtc_misr_info.misr_frame_count);
  3749. sde_crtc->misr_reconfigure = false;
  3750. }
  3751. _sde_encoder_trigger_start(sde_enc->cur_master);
  3752. handle_elevated_ahb_vote:
  3753. if (sde_enc->elevated_ahb_vote) {
  3754. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3755. priv = sde_enc->base.dev->dev_private;
  3756. if (sde_kms != NULL) {
  3757. sde_power_scale_reg_bus(&priv->phandle,
  3758. VOTE_INDEX_LOW,
  3759. false);
  3760. }
  3761. sde_enc->elevated_ahb_vote = false;
  3762. }
  3763. }
  3764. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3765. struct drm_encoder *drm_enc,
  3766. unsigned long *affected_displays,
  3767. int num_active_phys)
  3768. {
  3769. struct sde_encoder_virt *sde_enc;
  3770. struct sde_encoder_phys *master;
  3771. enum sde_rm_topology_name topology;
  3772. bool is_right_only;
  3773. if (!drm_enc || !affected_displays)
  3774. return;
  3775. sde_enc = to_sde_encoder_virt(drm_enc);
  3776. master = sde_enc->cur_master;
  3777. if (!master || !master->connector)
  3778. return;
  3779. topology = sde_connector_get_topology_name(master->connector);
  3780. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3781. return;
  3782. /*
  3783. * For pingpong split, the slave pingpong won't generate IRQs. For
  3784. * right-only updates, we can't swap pingpongs, or simply swap the
  3785. * master/slave assignment, we actually have to swap the interfaces
  3786. * so that the master physical encoder will use a pingpong/interface
  3787. * that generates irqs on which to wait.
  3788. */
  3789. is_right_only = !test_bit(0, affected_displays) &&
  3790. test_bit(1, affected_displays);
  3791. if (is_right_only && !sde_enc->intfs_swapped) {
  3792. /* right-only update swap interfaces */
  3793. swap(sde_enc->phys_encs[0]->intf_idx,
  3794. sde_enc->phys_encs[1]->intf_idx);
  3795. sde_enc->intfs_swapped = true;
  3796. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3797. /* left-only or full update, swap back */
  3798. swap(sde_enc->phys_encs[0]->intf_idx,
  3799. sde_enc->phys_encs[1]->intf_idx);
  3800. sde_enc->intfs_swapped = false;
  3801. }
  3802. SDE_DEBUG_ENC(sde_enc,
  3803. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3804. is_right_only, sde_enc->intfs_swapped,
  3805. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3806. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3807. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3808. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3809. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3810. *affected_displays);
  3811. /* ppsplit always uses master since ppslave invalid for irqs*/
  3812. if (num_active_phys == 1)
  3813. *affected_displays = BIT(0);
  3814. }
  3815. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3816. struct sde_encoder_kickoff_params *params)
  3817. {
  3818. struct sde_encoder_virt *sde_enc;
  3819. struct sde_encoder_phys *phys;
  3820. int i, num_active_phys;
  3821. bool master_assigned = false;
  3822. if (!drm_enc || !params)
  3823. return;
  3824. sde_enc = to_sde_encoder_virt(drm_enc);
  3825. if (sde_enc->num_phys_encs <= 1)
  3826. return;
  3827. /* count bits set */
  3828. num_active_phys = hweight_long(params->affected_displays);
  3829. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3830. params->affected_displays, num_active_phys);
  3831. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3832. num_active_phys);
  3833. /* for left/right only update, ppsplit master switches interface */
  3834. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3835. &params->affected_displays, num_active_phys);
  3836. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3837. enum sde_enc_split_role prv_role, new_role;
  3838. bool active = false;
  3839. phys = sde_enc->phys_encs[i];
  3840. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3841. continue;
  3842. active = test_bit(i, &params->affected_displays);
  3843. prv_role = phys->split_role;
  3844. if (active && num_active_phys == 1)
  3845. new_role = ENC_ROLE_SOLO;
  3846. else if (active && !master_assigned)
  3847. new_role = ENC_ROLE_MASTER;
  3848. else if (active)
  3849. new_role = ENC_ROLE_SLAVE;
  3850. else
  3851. new_role = ENC_ROLE_SKIP;
  3852. phys->ops.update_split_role(phys, new_role);
  3853. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3854. sde_enc->cur_master = phys;
  3855. master_assigned = true;
  3856. }
  3857. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3858. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3859. phys->split_role, active);
  3860. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3861. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3862. phys->split_role, active, num_active_phys);
  3863. }
  3864. }
  3865. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3866. {
  3867. struct sde_encoder_virt *sde_enc;
  3868. struct msm_display_info *disp_info;
  3869. if (!drm_enc) {
  3870. SDE_ERROR("invalid encoder\n");
  3871. return false;
  3872. }
  3873. sde_enc = to_sde_encoder_virt(drm_enc);
  3874. disp_info = &sde_enc->disp_info;
  3875. return (disp_info->curr_panel_mode == mode);
  3876. }
  3877. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3878. {
  3879. struct sde_encoder_virt *sde_enc;
  3880. struct sde_encoder_phys *phys;
  3881. unsigned int i;
  3882. struct sde_hw_ctl *ctl;
  3883. if (!drm_enc) {
  3884. SDE_ERROR("invalid encoder\n");
  3885. return;
  3886. }
  3887. sde_enc = to_sde_encoder_virt(drm_enc);
  3888. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3889. phys = sde_enc->phys_encs[i];
  3890. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3891. sde_encoder_check_curr_mode(drm_enc,
  3892. MSM_DISPLAY_CMD_MODE)) {
  3893. ctl = phys->hw_ctl;
  3894. if (ctl->ops.trigger_pending)
  3895. /* update only for command mode primary ctl */
  3896. ctl->ops.trigger_pending(ctl);
  3897. }
  3898. }
  3899. sde_enc->idle_pc_restore = false;
  3900. }
  3901. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3902. {
  3903. struct sde_encoder_virt *sde_enc = container_of(work,
  3904. struct sde_encoder_virt, esd_trigger_work);
  3905. if (!sde_enc) {
  3906. SDE_ERROR("invalid sde encoder\n");
  3907. return;
  3908. }
  3909. sde_encoder_resource_control(&sde_enc->base,
  3910. SDE_ENC_RC_EVENT_KICKOFF);
  3911. }
  3912. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3913. {
  3914. struct sde_encoder_virt *sde_enc = container_of(work,
  3915. struct sde_encoder_virt, input_event_work);
  3916. if (!sde_enc) {
  3917. SDE_ERROR("invalid sde encoder\n");
  3918. return;
  3919. }
  3920. sde_encoder_resource_control(&sde_enc->base,
  3921. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3922. }
  3923. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3924. {
  3925. struct sde_encoder_virt *sde_enc = container_of(work,
  3926. struct sde_encoder_virt, early_wakeup_work);
  3927. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3928. if (!sde_kms)
  3929. return;
  3930. sde_vm_lock(sde_kms);
  3931. if (!sde_vm_owns_hw(sde_kms)) {
  3932. sde_vm_unlock(sde_kms);
  3933. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3934. DRMID(&sde_enc->base));
  3935. return;
  3936. }
  3937. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3938. sde_encoder_resource_control(&sde_enc->base,
  3939. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3940. SDE_ATRACE_END("encoder_early_wakeup");
  3941. sde_vm_unlock(sde_kms);
  3942. }
  3943. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3944. {
  3945. struct sde_encoder_virt *sde_enc = NULL;
  3946. struct msm_drm_thread *disp_thread = NULL;
  3947. struct msm_drm_private *priv = NULL;
  3948. priv = drm_enc->dev->dev_private;
  3949. sde_enc = to_sde_encoder_virt(drm_enc);
  3950. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3951. SDE_DEBUG_ENC(sde_enc,
  3952. "should only early wake up command mode display\n");
  3953. return;
  3954. }
  3955. if (!sde_enc->crtc || (sde_enc->crtc->index
  3956. >= ARRAY_SIZE(priv->event_thread))) {
  3957. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3958. sde_enc->crtc == NULL,
  3959. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3960. return;
  3961. }
  3962. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3963. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3964. kthread_queue_work(&disp_thread->worker,
  3965. &sde_enc->early_wakeup_work);
  3966. SDE_ATRACE_END("queue_early_wakeup_work");
  3967. }
  3968. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  3969. {
  3970. struct drm_encoder *drm_enc;
  3971. struct sde_encoder_virt *sde_enc;
  3972. struct sde_encoder_phys *cur_master;
  3973. struct sde_crtc *sde_crtc;
  3974. struct sde_crtc_state *sde_crtc_state;
  3975. bool encoder_detected = false;
  3976. bool handle_fence_error;
  3977. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  3978. if (!sde_kms || !sde_kms->dev) {
  3979. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  3980. return;
  3981. }
  3982. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  3983. sde_enc = to_sde_encoder_virt(drm_enc);
  3984. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  3985. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  3986. encoder_detected = true;
  3987. cur_master = sde_enc->phys_encs[0];
  3988. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  3989. break;
  3990. }
  3991. }
  3992. if (!encoder_detected) {
  3993. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  3994. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  3995. return;
  3996. }
  3997. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  3998. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  3999. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4000. return;
  4001. }
  4002. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4003. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4004. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4005. if (!handle_fence_error) {
  4006. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4007. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4008. return;
  4009. }
  4010. cur_master->sde_hw_fence_handle = handle;
  4011. if (error) {
  4012. sde_crtc->handle_fence_error_bw_update = true;
  4013. cur_master->sde_hw_fence_error_status = true;
  4014. cur_master->sde_hw_fence_error_value = error;
  4015. }
  4016. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4017. wake_up_all(&cur_master->pending_kickoff_wq);
  4018. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4019. }
  4020. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4021. {
  4022. static const uint64_t timeout_us = 50000;
  4023. static const uint64_t sleep_us = 20;
  4024. struct sde_encoder_virt *sde_enc;
  4025. ktime_t cur_ktime, exp_ktime;
  4026. uint32_t line_count, tmp, i;
  4027. if (!drm_enc) {
  4028. SDE_ERROR("invalid encoder\n");
  4029. return -EINVAL;
  4030. }
  4031. sde_enc = to_sde_encoder_virt(drm_enc);
  4032. if (!sde_enc->cur_master ||
  4033. !sde_enc->cur_master->ops.get_line_count) {
  4034. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4035. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4036. return -EINVAL;
  4037. }
  4038. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4039. line_count = sde_enc->cur_master->ops.get_line_count(
  4040. sde_enc->cur_master);
  4041. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4042. tmp = line_count;
  4043. line_count = sde_enc->cur_master->ops.get_line_count(
  4044. sde_enc->cur_master);
  4045. if (line_count < tmp) {
  4046. SDE_EVT32(DRMID(drm_enc), line_count);
  4047. return 0;
  4048. }
  4049. cur_ktime = ktime_get();
  4050. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4051. break;
  4052. usleep_range(sleep_us / 2, sleep_us);
  4053. }
  4054. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4055. return -ETIMEDOUT;
  4056. }
  4057. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4058. {
  4059. struct drm_encoder *drm_enc;
  4060. struct sde_rm_hw_iter rm_iter;
  4061. bool lm_valid = false;
  4062. bool intf_valid = false;
  4063. if (!phys_enc || !phys_enc->parent) {
  4064. SDE_ERROR("invalid encoder\n");
  4065. return -EINVAL;
  4066. }
  4067. drm_enc = phys_enc->parent;
  4068. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4069. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4070. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4071. phys_enc->has_intf_te)) {
  4072. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4073. SDE_HW_BLK_INTF);
  4074. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4075. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4076. if (!hw_intf)
  4077. continue;
  4078. if (phys_enc->hw_ctl->ops.update_bitmask)
  4079. phys_enc->hw_ctl->ops.update_bitmask(
  4080. phys_enc->hw_ctl,
  4081. SDE_HW_FLUSH_INTF,
  4082. hw_intf->idx, 1);
  4083. intf_valid = true;
  4084. }
  4085. if (!intf_valid) {
  4086. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4087. "intf not found to flush\n");
  4088. return -EFAULT;
  4089. }
  4090. } else {
  4091. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4092. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4093. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4094. if (!hw_lm)
  4095. continue;
  4096. /* update LM flush for HW without INTF TE */
  4097. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4098. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4099. phys_enc->hw_ctl,
  4100. hw_lm->idx, 1);
  4101. lm_valid = true;
  4102. }
  4103. if (!lm_valid) {
  4104. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4105. "lm not found to flush\n");
  4106. return -EFAULT;
  4107. }
  4108. }
  4109. return 0;
  4110. }
  4111. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4112. struct sde_encoder_virt *sde_enc)
  4113. {
  4114. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4115. struct sde_hw_mdp *mdptop = NULL;
  4116. sde_enc->dynamic_hdr_updated = false;
  4117. if (sde_enc->cur_master) {
  4118. mdptop = sde_enc->cur_master->hw_mdptop;
  4119. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4120. sde_enc->cur_master->connector);
  4121. }
  4122. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4123. return;
  4124. if (mdptop->ops.set_hdr_plus_metadata) {
  4125. sde_enc->dynamic_hdr_updated = true;
  4126. mdptop->ops.set_hdr_plus_metadata(
  4127. mdptop, dhdr_meta->dynamic_hdr_payload,
  4128. dhdr_meta->dynamic_hdr_payload_size,
  4129. sde_enc->cur_master->intf_idx == INTF_0 ?
  4130. 0 : 1);
  4131. }
  4132. }
  4133. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4134. {
  4135. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4136. struct sde_encoder_phys *phys;
  4137. int i;
  4138. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4139. phys = sde_enc->phys_encs[i];
  4140. if (phys && phys->ops.hw_reset)
  4141. phys->ops.hw_reset(phys);
  4142. }
  4143. }
  4144. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4145. struct sde_encoder_kickoff_params *params,
  4146. struct sde_encoder_virt *sde_enc,
  4147. struct sde_kms *sde_kms,
  4148. bool needs_hw_reset, bool is_cmd_mode)
  4149. {
  4150. int rc, ret = 0;
  4151. /* if any phys needs reset, reset all phys, in-order */
  4152. if (needs_hw_reset)
  4153. sde_encoder_needs_hw_reset(drm_enc);
  4154. _sde_encoder_update_master(drm_enc, params);
  4155. _sde_encoder_update_roi(drm_enc);
  4156. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4157. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4158. if (rc) {
  4159. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4160. sde_enc->cur_master->connector->base.id, rc);
  4161. ret = rc;
  4162. }
  4163. }
  4164. if (sde_enc->cur_master &&
  4165. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4166. !sde_enc->cur_master->cont_splash_enabled)) {
  4167. rc = sde_encoder_dce_setup(sde_enc, params);
  4168. if (rc) {
  4169. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4170. ret = rc;
  4171. }
  4172. }
  4173. sde_encoder_dce_flush(sde_enc);
  4174. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4175. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4176. sde_enc->cur_master, sde_kms->qdss_enabled);
  4177. return ret;
  4178. }
  4179. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4180. {
  4181. ktime_t current_ts, ept_ts;
  4182. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4183. u64 timeout_us = 0, ept;
  4184. bool is_cmd_mode;
  4185. char atrace_buf[64];
  4186. struct drm_connector *drm_conn;
  4187. struct msm_mode_info *info = &sde_enc->mode_info;
  4188. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4189. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4190. return;
  4191. drm_conn = sde_enc->cur_master->connector;
  4192. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4193. if (!ept)
  4194. return;
  4195. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4196. if (qsync_mode)
  4197. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4198. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4199. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4200. fps = sde_encoder_get_fps(&sde_enc->base);
  4201. min_fps = min(min_fps, fps);
  4202. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4203. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4204. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4205. && is_cmd_mode && qsync_mode) {
  4206. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4207. DRMID(&sde_enc->base), ept);
  4208. return;
  4209. }
  4210. avr_step_fps = info->avr_step_fps;
  4211. current_ts = ktime_get_ns();
  4212. /* ept is in ns and avr_step is mulitple of refresh rate */
  4213. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4214. : ept - (2 * NSEC_PER_MSEC);
  4215. /* ept time already elapsed */
  4216. if (ept_ts <= current_ts) {
  4217. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4218. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4219. return;
  4220. }
  4221. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4222. /* validate timeout is not beyond the min fps */
  4223. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4224. SDE_ERROR("enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu\n",
  4225. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts);
  4226. return;
  4227. }
  4228. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4229. SDE_ATRACE_BEGIN(atrace_buf);
  4230. usleep_range(timeout_us, timeout_us + 10);
  4231. SDE_ATRACE_END(atrace_buf);
  4232. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, ktime_to_us(current_ts),
  4233. ktime_to_us(ept_ts), timeout_us);
  4234. }
  4235. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4236. struct sde_encoder_kickoff_params *params)
  4237. {
  4238. struct sde_encoder_virt *sde_enc;
  4239. struct sde_encoder_phys *phys, *cur_master;
  4240. struct sde_kms *sde_kms = NULL;
  4241. struct sde_crtc *sde_crtc;
  4242. bool needs_hw_reset = false, is_cmd_mode;
  4243. int i, rc, ret = 0;
  4244. struct msm_display_info *disp_info;
  4245. if (!drm_enc || !params || !drm_enc->dev ||
  4246. !drm_enc->dev->dev_private) {
  4247. SDE_ERROR("invalid args\n");
  4248. return -EINVAL;
  4249. }
  4250. sde_enc = to_sde_encoder_virt(drm_enc);
  4251. sde_kms = sde_encoder_get_kms(drm_enc);
  4252. if (!sde_kms)
  4253. return -EINVAL;
  4254. disp_info = &sde_enc->disp_info;
  4255. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4256. SDE_DEBUG_ENC(sde_enc, "\n");
  4257. SDE_EVT32(DRMID(drm_enc));
  4258. cur_master = sde_enc->cur_master;
  4259. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4260. if (cur_master && cur_master->connector)
  4261. sde_enc->frame_trigger_mode =
  4262. sde_connector_get_property(cur_master->connector->state,
  4263. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4264. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4265. /* prepare for next kickoff, may include waiting on previous kickoff */
  4266. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4267. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4268. phys = sde_enc->phys_encs[i];
  4269. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4270. params->recovery_events_enabled =
  4271. sde_enc->recovery_events_enabled;
  4272. if (phys) {
  4273. if (phys->ops.prepare_for_kickoff) {
  4274. rc = phys->ops.prepare_for_kickoff(
  4275. phys, params);
  4276. if (rc)
  4277. ret = rc;
  4278. }
  4279. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4280. needs_hw_reset = true;
  4281. _sde_encoder_setup_dither(phys);
  4282. if (sde_enc->cur_master &&
  4283. sde_connector_is_qsync_updated(
  4284. sde_enc->cur_master->connector))
  4285. _helper_flush_qsync(phys);
  4286. }
  4287. }
  4288. if (is_cmd_mode && sde_enc->cur_master &&
  4289. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4290. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4291. _sde_encoder_update_rsc_client(drm_enc, true);
  4292. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4293. if (rc) {
  4294. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4295. ret = rc;
  4296. goto end;
  4297. }
  4298. _sde_encoder_delay_kickoff_processing(sde_enc);
  4299. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4300. needs_hw_reset, is_cmd_mode);
  4301. end:
  4302. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4303. return ret;
  4304. }
  4305. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4306. {
  4307. struct sde_encoder_virt *sde_enc;
  4308. struct sde_encoder_phys *phys;
  4309. struct sde_kms *sde_kms;
  4310. unsigned int i;
  4311. if (!drm_enc) {
  4312. SDE_ERROR("invalid encoder\n");
  4313. return;
  4314. }
  4315. SDE_ATRACE_BEGIN("encoder_kickoff");
  4316. sde_enc = to_sde_encoder_virt(drm_enc);
  4317. SDE_DEBUG_ENC(sde_enc, "\n");
  4318. if (sde_enc->delay_kickoff) {
  4319. u32 loop_count = 20;
  4320. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4321. for (i = 0; i < loop_count; i++) {
  4322. usleep_range(sleep, sleep * 2);
  4323. if (!sde_enc->delay_kickoff)
  4324. break;
  4325. }
  4326. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4327. }
  4328. /* update txq for any output retire hw-fence (wb-path) */
  4329. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4330. if (!sde_kms) {
  4331. SDE_ERROR("invalid sde_kms\n");
  4332. return;
  4333. }
  4334. if (sde_enc->cur_master)
  4335. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4336. /* All phys encs are ready to go, trigger the kickoff */
  4337. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4338. /* allow phys encs to handle any post-kickoff business */
  4339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4340. phys = sde_enc->phys_encs[i];
  4341. if (phys && phys->ops.handle_post_kickoff)
  4342. phys->ops.handle_post_kickoff(phys);
  4343. }
  4344. if (sde_enc->autorefresh_solver_disable &&
  4345. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4346. _sde_encoder_update_rsc_client(drm_enc, true);
  4347. SDE_ATRACE_END("encoder_kickoff");
  4348. }
  4349. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4350. struct sde_hw_pp_vsync_info *info)
  4351. {
  4352. struct sde_encoder_virt *sde_enc;
  4353. struct sde_encoder_phys *phys;
  4354. int i, ret;
  4355. if (!drm_enc || !info)
  4356. return;
  4357. sde_enc = to_sde_encoder_virt(drm_enc);
  4358. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4359. phys = sde_enc->phys_encs[i];
  4360. if (phys && phys->hw_intf && phys->hw_pp
  4361. && phys->hw_intf->ops.get_vsync_info) {
  4362. ret = phys->hw_intf->ops.get_vsync_info(
  4363. phys->hw_intf, &info[i]);
  4364. if (!ret) {
  4365. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4366. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4367. }
  4368. }
  4369. }
  4370. }
  4371. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4372. u32 *transfer_time_us)
  4373. {
  4374. struct sde_encoder_virt *sde_enc;
  4375. struct msm_mode_info *info;
  4376. if (!drm_enc || !transfer_time_us) {
  4377. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4378. !transfer_time_us);
  4379. return;
  4380. }
  4381. sde_enc = to_sde_encoder_virt(drm_enc);
  4382. info = &sde_enc->mode_info;
  4383. *transfer_time_us = info->mdp_transfer_time_us;
  4384. }
  4385. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4386. {
  4387. struct drm_encoder *src_enc = drm_enc;
  4388. struct sde_encoder_virt *sde_enc;
  4389. struct sde_kms *sde_kms;
  4390. u32 fps;
  4391. if (!drm_enc) {
  4392. SDE_ERROR("invalid encoder\n");
  4393. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4394. }
  4395. sde_kms = sde_encoder_get_kms(drm_enc);
  4396. if (!sde_kms)
  4397. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4398. if (sde_encoder_in_clone_mode(drm_enc))
  4399. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4400. if (!src_enc)
  4401. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4402. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4403. return MAX_KICKOFF_TIMEOUT_MS;
  4404. sde_enc = to_sde_encoder_virt(src_enc);
  4405. fps = sde_enc->mode_info.frame_rate;
  4406. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4407. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4408. else
  4409. return (SEC_TO_MILLI_SEC / fps) * 2;
  4410. }
  4411. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4412. {
  4413. struct sde_encoder_virt *sde_enc;
  4414. struct sde_encoder_phys *master;
  4415. bool is_vid_mode;
  4416. if (!drm_enc)
  4417. return -EINVAL;
  4418. sde_enc = to_sde_encoder_virt(drm_enc);
  4419. master = sde_enc->cur_master;
  4420. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4421. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4422. return -ENODATA;
  4423. if (!master->hw_intf->ops.get_avr_status)
  4424. return -EOPNOTSUPP;
  4425. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4426. }
  4427. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4428. struct drm_framebuffer *fb)
  4429. {
  4430. struct drm_encoder *drm_enc;
  4431. struct sde_hw_mixer_cfg mixer;
  4432. struct sde_rm_hw_iter lm_iter;
  4433. bool lm_valid = false;
  4434. if (!phys_enc || !phys_enc->parent) {
  4435. SDE_ERROR("invalid encoder\n");
  4436. return -EINVAL;
  4437. }
  4438. drm_enc = phys_enc->parent;
  4439. memset(&mixer, 0, sizeof(mixer));
  4440. /* reset associated CTL/LMs */
  4441. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4442. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4443. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4444. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4445. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4446. if (!hw_lm)
  4447. continue;
  4448. /* need to flush LM to remove it */
  4449. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4450. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4451. phys_enc->hw_ctl,
  4452. hw_lm->idx, 1);
  4453. if (fb) {
  4454. /* assume a single LM if targeting a frame buffer */
  4455. if (lm_valid)
  4456. continue;
  4457. mixer.out_height = fb->height;
  4458. mixer.out_width = fb->width;
  4459. if (hw_lm->ops.setup_mixer_out)
  4460. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4461. }
  4462. lm_valid = true;
  4463. /* only enable border color on LM */
  4464. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4465. phys_enc->hw_ctl->ops.setup_blendstage(
  4466. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4467. }
  4468. if (!lm_valid) {
  4469. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4470. return -EFAULT;
  4471. }
  4472. return 0;
  4473. }
  4474. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4475. struct sde_hw_ctl *ctl)
  4476. {
  4477. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4478. return;
  4479. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4480. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4481. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4482. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4483. }
  4484. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4485. {
  4486. struct sde_encoder_virt *sde_enc;
  4487. struct sde_encoder_phys *phys;
  4488. int i, rc = 0, ret = 0;
  4489. struct sde_hw_ctl *ctl;
  4490. if (!drm_enc) {
  4491. SDE_ERROR("invalid encoder\n");
  4492. return -EINVAL;
  4493. }
  4494. sde_enc = to_sde_encoder_virt(drm_enc);
  4495. /* update the qsync parameters for the current frame */
  4496. if (sde_enc->cur_master)
  4497. sde_connector_set_qsync_params(
  4498. sde_enc->cur_master->connector);
  4499. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4500. phys = sde_enc->phys_encs[i];
  4501. if (phys && phys->ops.prepare_commit)
  4502. phys->ops.prepare_commit(phys);
  4503. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4504. ret = -ETIMEDOUT;
  4505. if (phys && phys->hw_ctl) {
  4506. ctl = phys->hw_ctl;
  4507. /*
  4508. * avoid clearing the pending flush during the first
  4509. * frame update after idle power collpase as the
  4510. * restore path would have updated the pending flush
  4511. */
  4512. if (!sde_enc->idle_pc_restore &&
  4513. ctl->ops.clear_pending_flush)
  4514. ctl->ops.clear_pending_flush(ctl);
  4515. }
  4516. }
  4517. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4518. rc = sde_connector_prepare_commit(
  4519. sde_enc->cur_master->connector);
  4520. if (rc)
  4521. SDE_ERROR_ENC(sde_enc,
  4522. "prepare commit failed conn %d rc %d\n",
  4523. sde_enc->cur_master->connector->base.id,
  4524. rc);
  4525. }
  4526. return ret;
  4527. }
  4528. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4529. bool enable, u32 frame_count)
  4530. {
  4531. if (!phys_enc)
  4532. return;
  4533. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4534. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4535. enable, frame_count);
  4536. }
  4537. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4538. bool nonblock, u32 *misr_value)
  4539. {
  4540. if (!phys_enc)
  4541. return -EINVAL;
  4542. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4543. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4544. nonblock, misr_value) : -ENOTSUPP;
  4545. }
  4546. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4547. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4548. {
  4549. struct sde_encoder_virt *sde_enc;
  4550. int i;
  4551. if (!s || !s->private)
  4552. return -EINVAL;
  4553. sde_enc = s->private;
  4554. mutex_lock(&sde_enc->enc_lock);
  4555. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4556. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4557. if (!phys)
  4558. continue;
  4559. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4560. phys->intf_idx - INTF_0,
  4561. atomic_read(&phys->vsync_cnt),
  4562. atomic_read(&phys->underrun_cnt));
  4563. switch (phys->intf_mode) {
  4564. case INTF_MODE_VIDEO:
  4565. seq_puts(s, "mode: video\n");
  4566. break;
  4567. case INTF_MODE_CMD:
  4568. seq_puts(s, "mode: command\n");
  4569. break;
  4570. case INTF_MODE_WB_BLOCK:
  4571. seq_puts(s, "mode: wb block\n");
  4572. break;
  4573. case INTF_MODE_WB_LINE:
  4574. seq_puts(s, "mode: wb line\n");
  4575. break;
  4576. default:
  4577. seq_puts(s, "mode: ???\n");
  4578. break;
  4579. }
  4580. }
  4581. mutex_unlock(&sde_enc->enc_lock);
  4582. return 0;
  4583. }
  4584. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4585. struct file *file)
  4586. {
  4587. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4588. }
  4589. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4590. const char __user *user_buf, size_t count, loff_t *ppos)
  4591. {
  4592. struct sde_encoder_virt *sde_enc;
  4593. char buf[MISR_BUFF_SIZE + 1];
  4594. size_t buff_copy;
  4595. u32 frame_count, enable;
  4596. struct sde_kms *sde_kms = NULL;
  4597. struct drm_encoder *drm_enc;
  4598. if (!file || !file->private_data)
  4599. return -EINVAL;
  4600. sde_enc = file->private_data;
  4601. if (!sde_enc)
  4602. return -EINVAL;
  4603. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4604. if (!sde_kms)
  4605. return -EINVAL;
  4606. drm_enc = &sde_enc->base;
  4607. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4608. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4609. return -ENOTSUPP;
  4610. }
  4611. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4612. if (copy_from_user(buf, user_buf, buff_copy))
  4613. return -EINVAL;
  4614. buf[buff_copy] = 0; /* end of string */
  4615. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4616. return -EINVAL;
  4617. atomic_set(&sde_enc->misr_enable, enable);
  4618. sde_enc->misr_reconfigure = true;
  4619. sde_enc->misr_frame_count = frame_count;
  4620. return count;
  4621. }
  4622. static ssize_t _sde_encoder_misr_read(struct file *file,
  4623. char __user *user_buff, size_t count, loff_t *ppos)
  4624. {
  4625. struct sde_encoder_virt *sde_enc;
  4626. struct sde_kms *sde_kms = NULL;
  4627. struct drm_encoder *drm_enc;
  4628. int i = 0, len = 0;
  4629. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4630. int rc;
  4631. if (*ppos)
  4632. return 0;
  4633. if (!file || !file->private_data)
  4634. return -EINVAL;
  4635. sde_enc = file->private_data;
  4636. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4637. if (!sde_kms)
  4638. return -EINVAL;
  4639. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4640. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4641. return -ENOTSUPP;
  4642. }
  4643. drm_enc = &sde_enc->base;
  4644. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4645. if (rc < 0) {
  4646. SDE_ERROR("failed to enable power resource %d\n", rc);
  4647. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4648. return rc;
  4649. }
  4650. sde_vm_lock(sde_kms);
  4651. if (!sde_vm_owns_hw(sde_kms)) {
  4652. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4653. rc = -EOPNOTSUPP;
  4654. goto end;
  4655. }
  4656. if (!atomic_read(&sde_enc->misr_enable)) {
  4657. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4658. "disabled\n");
  4659. goto buff_check;
  4660. }
  4661. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4662. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4663. u32 misr_value = 0;
  4664. if (!phys || !phys->ops.collect_misr) {
  4665. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4666. "invalid\n");
  4667. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4668. continue;
  4669. }
  4670. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4671. if (rc) {
  4672. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4673. "invalid\n");
  4674. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4675. rc);
  4676. continue;
  4677. } else {
  4678. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4679. "Intf idx:%d\n",
  4680. phys->intf_idx - INTF_0);
  4681. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4682. "0x%x\n", misr_value);
  4683. }
  4684. }
  4685. buff_check:
  4686. if (count <= len) {
  4687. len = 0;
  4688. goto end;
  4689. }
  4690. if (copy_to_user(user_buff, buf, len)) {
  4691. len = -EFAULT;
  4692. goto end;
  4693. }
  4694. *ppos += len; /* increase offset */
  4695. end:
  4696. sde_vm_unlock(sde_kms);
  4697. pm_runtime_put_sync(drm_enc->dev->dev);
  4698. return len;
  4699. }
  4700. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4701. {
  4702. struct sde_encoder_virt *sde_enc;
  4703. struct sde_kms *sde_kms;
  4704. int i;
  4705. static const struct file_operations debugfs_status_fops = {
  4706. .open = _sde_encoder_debugfs_status_open,
  4707. .read = seq_read,
  4708. .llseek = seq_lseek,
  4709. .release = single_release,
  4710. };
  4711. static const struct file_operations debugfs_misr_fops = {
  4712. .open = simple_open,
  4713. .read = _sde_encoder_misr_read,
  4714. .write = _sde_encoder_misr_setup,
  4715. };
  4716. char name[SDE_NAME_SIZE];
  4717. if (!drm_enc) {
  4718. SDE_ERROR("invalid encoder\n");
  4719. return -EINVAL;
  4720. }
  4721. sde_enc = to_sde_encoder_virt(drm_enc);
  4722. sde_kms = sde_encoder_get_kms(drm_enc);
  4723. if (!sde_kms) {
  4724. SDE_ERROR("invalid sde_kms\n");
  4725. return -EINVAL;
  4726. }
  4727. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4728. /* create overall sub-directory for the encoder */
  4729. sde_enc->debugfs_root = debugfs_create_dir(name,
  4730. drm_enc->dev->primary->debugfs_root);
  4731. if (!sde_enc->debugfs_root)
  4732. return -ENOMEM;
  4733. /* don't error check these */
  4734. debugfs_create_file("status", 0400,
  4735. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4736. debugfs_create_file("misr_data", 0600,
  4737. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4738. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4739. &sde_enc->idle_pc_enabled);
  4740. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4741. &sde_enc->frame_trigger_mode);
  4742. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4743. (u32 *)&sde_enc->dynamic_irqs_config);
  4744. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4745. if (sde_enc->phys_encs[i] &&
  4746. sde_enc->phys_encs[i]->ops.late_register)
  4747. sde_enc->phys_encs[i]->ops.late_register(
  4748. sde_enc->phys_encs[i],
  4749. sde_enc->debugfs_root);
  4750. return 0;
  4751. }
  4752. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4753. {
  4754. struct sde_encoder_virt *sde_enc;
  4755. if (!drm_enc)
  4756. return;
  4757. sde_enc = to_sde_encoder_virt(drm_enc);
  4758. debugfs_remove_recursive(sde_enc->debugfs_root);
  4759. }
  4760. #else
  4761. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4762. {
  4763. return 0;
  4764. }
  4765. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4766. {
  4767. }
  4768. #endif /* CONFIG_DEBUG_FS */
  4769. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4770. {
  4771. return _sde_encoder_init_debugfs(encoder);
  4772. }
  4773. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4774. {
  4775. _sde_encoder_destroy_debugfs(encoder);
  4776. }
  4777. static int sde_encoder_virt_add_phys_encs(
  4778. struct msm_display_info *disp_info,
  4779. struct sde_encoder_virt *sde_enc,
  4780. struct sde_enc_phys_init_params *params)
  4781. {
  4782. struct sde_encoder_phys *enc = NULL;
  4783. u32 display_caps = disp_info->capabilities;
  4784. SDE_DEBUG_ENC(sde_enc, "\n");
  4785. /*
  4786. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4787. * in this function, check up-front.
  4788. */
  4789. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4790. ARRAY_SIZE(sde_enc->phys_encs)) {
  4791. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4792. sde_enc->num_phys_encs);
  4793. return -EINVAL;
  4794. }
  4795. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4796. enc = sde_encoder_phys_vid_init(params);
  4797. if (IS_ERR_OR_NULL(enc)) {
  4798. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4799. PTR_ERR(enc));
  4800. return !enc ? -EINVAL : PTR_ERR(enc);
  4801. }
  4802. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4803. }
  4804. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4805. enc = sde_encoder_phys_cmd_init(params);
  4806. if (IS_ERR_OR_NULL(enc)) {
  4807. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4808. PTR_ERR(enc));
  4809. return !enc ? -EINVAL : PTR_ERR(enc);
  4810. }
  4811. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4812. }
  4813. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4814. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4815. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4816. else
  4817. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4818. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4819. ++sde_enc->num_phys_encs;
  4820. return 0;
  4821. }
  4822. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4823. struct sde_enc_phys_init_params *params)
  4824. {
  4825. struct sde_encoder_phys *enc = NULL;
  4826. if (!sde_enc) {
  4827. SDE_ERROR("invalid encoder\n");
  4828. return -EINVAL;
  4829. }
  4830. SDE_DEBUG_ENC(sde_enc, "\n");
  4831. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4832. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4833. sde_enc->num_phys_encs);
  4834. return -EINVAL;
  4835. }
  4836. enc = sde_encoder_phys_wb_init(params);
  4837. if (IS_ERR_OR_NULL(enc)) {
  4838. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4839. PTR_ERR(enc));
  4840. return !enc ? -EINVAL : PTR_ERR(enc);
  4841. }
  4842. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4843. ++sde_enc->num_phys_encs;
  4844. return 0;
  4845. }
  4846. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4847. struct sde_kms *sde_kms,
  4848. struct msm_display_info *disp_info,
  4849. int *drm_enc_mode)
  4850. {
  4851. int ret = 0;
  4852. int i = 0;
  4853. enum sde_intf_type intf_type;
  4854. struct sde_encoder_virt_ops parent_ops = {
  4855. sde_encoder_vblank_callback,
  4856. sde_encoder_underrun_callback,
  4857. sde_encoder_frame_done_callback,
  4858. _sde_encoder_get_qsync_fps_callback,
  4859. };
  4860. struct sde_enc_phys_init_params phys_params;
  4861. if (!sde_enc || !sde_kms) {
  4862. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4863. !sde_enc, !sde_kms);
  4864. return -EINVAL;
  4865. }
  4866. memset(&phys_params, 0, sizeof(phys_params));
  4867. phys_params.sde_kms = sde_kms;
  4868. phys_params.parent = &sde_enc->base;
  4869. phys_params.parent_ops = parent_ops;
  4870. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4871. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4872. SDE_DEBUG("\n");
  4873. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4874. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4875. intf_type = INTF_DSI;
  4876. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4877. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4878. intf_type = INTF_HDMI;
  4879. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4880. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4881. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4882. else
  4883. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4884. intf_type = INTF_DP;
  4885. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4886. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4887. intf_type = INTF_WB;
  4888. } else {
  4889. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4890. return -EINVAL;
  4891. }
  4892. WARN_ON(disp_info->num_of_h_tiles < 1);
  4893. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4894. sde_enc->te_source = disp_info->te_source;
  4895. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4896. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4897. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4898. sde_kms->catalog->features);
  4899. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4900. sde_kms->catalog->features);
  4901. mutex_lock(&sde_enc->enc_lock);
  4902. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4903. /*
  4904. * Left-most tile is at index 0, content is controller id
  4905. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4906. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4907. */
  4908. u32 controller_id = disp_info->h_tile_instance[i];
  4909. if (disp_info->num_of_h_tiles > 1) {
  4910. if (i == 0)
  4911. phys_params.split_role = ENC_ROLE_MASTER;
  4912. else
  4913. phys_params.split_role = ENC_ROLE_SLAVE;
  4914. } else {
  4915. phys_params.split_role = ENC_ROLE_SOLO;
  4916. }
  4917. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4918. i, controller_id, phys_params.split_role);
  4919. if (intf_type == INTF_WB) {
  4920. phys_params.intf_idx = INTF_MAX;
  4921. phys_params.wb_idx = sde_encoder_get_wb(
  4922. sde_kms->catalog,
  4923. intf_type, controller_id);
  4924. if (phys_params.wb_idx == WB_MAX) {
  4925. SDE_ERROR_ENC(sde_enc,
  4926. "could not get wb: type %d, id %d\n",
  4927. intf_type, controller_id);
  4928. ret = -EINVAL;
  4929. }
  4930. } else {
  4931. phys_params.wb_idx = WB_MAX;
  4932. phys_params.intf_idx = sde_encoder_get_intf(
  4933. sde_kms->catalog, intf_type,
  4934. controller_id);
  4935. if (phys_params.intf_idx == INTF_MAX) {
  4936. SDE_ERROR_ENC(sde_enc,
  4937. "could not get wb: type %d, id %d\n",
  4938. intf_type, controller_id);
  4939. ret = -EINVAL;
  4940. }
  4941. }
  4942. if (!ret) {
  4943. if (intf_type == INTF_WB)
  4944. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4945. &phys_params);
  4946. else
  4947. ret = sde_encoder_virt_add_phys_encs(
  4948. disp_info,
  4949. sde_enc,
  4950. &phys_params);
  4951. if (ret)
  4952. SDE_ERROR_ENC(sde_enc,
  4953. "failed to add phys encs\n");
  4954. }
  4955. }
  4956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4957. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4958. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4959. if (vid_phys) {
  4960. atomic_set(&vid_phys->vsync_cnt, 0);
  4961. atomic_set(&vid_phys->underrun_cnt, 0);
  4962. }
  4963. if (cmd_phys) {
  4964. atomic_set(&cmd_phys->vsync_cnt, 0);
  4965. atomic_set(&cmd_phys->underrun_cnt, 0);
  4966. }
  4967. }
  4968. mutex_unlock(&sde_enc->enc_lock);
  4969. return ret;
  4970. }
  4971. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4972. .mode_set = sde_encoder_virt_mode_set,
  4973. .disable = sde_encoder_virt_disable,
  4974. .enable = sde_encoder_virt_enable,
  4975. .atomic_check = sde_encoder_virt_atomic_check,
  4976. };
  4977. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4978. .destroy = sde_encoder_destroy,
  4979. .late_register = sde_encoder_late_register,
  4980. .early_unregister = sde_encoder_early_unregister,
  4981. };
  4982. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4983. {
  4984. struct msm_drm_private *priv = dev->dev_private;
  4985. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4986. struct drm_encoder *drm_enc = NULL;
  4987. struct sde_encoder_virt *sde_enc = NULL;
  4988. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4989. char name[SDE_NAME_SIZE];
  4990. int ret = 0, i, intf_index = INTF_MAX;
  4991. struct sde_encoder_phys *phys = NULL;
  4992. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4993. if (!sde_enc) {
  4994. ret = -ENOMEM;
  4995. goto fail;
  4996. }
  4997. mutex_init(&sde_enc->enc_lock);
  4998. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4999. &drm_enc_mode);
  5000. if (ret)
  5001. goto fail;
  5002. sde_enc->cur_master = NULL;
  5003. spin_lock_init(&sde_enc->enc_spinlock);
  5004. mutex_init(&sde_enc->vblank_ctl_lock);
  5005. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5006. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5007. drm_enc = &sde_enc->base;
  5008. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5009. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5010. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5011. phys = sde_enc->phys_encs[i];
  5012. if (!phys)
  5013. continue;
  5014. if (phys->ops.is_master && phys->ops.is_master(phys))
  5015. intf_index = phys->intf_idx - INTF_0;
  5016. }
  5017. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5018. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5019. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5020. SDE_RSC_PRIMARY_DISP_CLIENT :
  5021. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5022. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5023. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5024. PTR_ERR(sde_enc->rsc_client));
  5025. sde_enc->rsc_client = NULL;
  5026. }
  5027. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5028. sde_enc->input_event_enabled) {
  5029. ret = _sde_encoder_input_handler(sde_enc);
  5030. if (ret)
  5031. SDE_ERROR(
  5032. "input handler registration failed, rc = %d\n", ret);
  5033. }
  5034. /* Keep posted start as default configuration in driver
  5035. if SBLUT is supported on target. Do not allow HAL to
  5036. override driver's default frame trigger mode.
  5037. */
  5038. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5039. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5040. mutex_init(&sde_enc->rc_lock);
  5041. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5042. sde_encoder_off_work);
  5043. sde_enc->vblank_enabled = false;
  5044. sde_enc->qdss_status = false;
  5045. kthread_init_work(&sde_enc->input_event_work,
  5046. sde_encoder_input_event_work_handler);
  5047. kthread_init_work(&sde_enc->early_wakeup_work,
  5048. sde_encoder_early_wakeup_work_handler);
  5049. kthread_init_work(&sde_enc->esd_trigger_work,
  5050. sde_encoder_esd_trigger_work_handler);
  5051. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5052. SDE_DEBUG_ENC(sde_enc, "created\n");
  5053. return drm_enc;
  5054. fail:
  5055. SDE_ERROR("failed to create encoder\n");
  5056. if (drm_enc)
  5057. sde_encoder_destroy(drm_enc);
  5058. return ERR_PTR(ret);
  5059. }
  5060. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5061. enum msm_event_wait event)
  5062. {
  5063. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5064. struct sde_encoder_virt *sde_enc = NULL;
  5065. int i, ret = 0;
  5066. char atrace_buf[32];
  5067. if (!drm_enc) {
  5068. SDE_ERROR("invalid encoder\n");
  5069. return -EINVAL;
  5070. }
  5071. sde_enc = to_sde_encoder_virt(drm_enc);
  5072. SDE_DEBUG_ENC(sde_enc, "\n");
  5073. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5074. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5075. switch (event) {
  5076. case MSM_ENC_COMMIT_DONE:
  5077. fn_wait = phys->ops.wait_for_commit_done;
  5078. break;
  5079. case MSM_ENC_TX_COMPLETE:
  5080. fn_wait = phys->ops.wait_for_tx_complete;
  5081. break;
  5082. case MSM_ENC_VBLANK:
  5083. fn_wait = phys->ops.wait_for_vblank;
  5084. break;
  5085. case MSM_ENC_ACTIVE_REGION:
  5086. fn_wait = phys->ops.wait_for_active;
  5087. break;
  5088. default:
  5089. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5090. event);
  5091. return -EINVAL;
  5092. }
  5093. if (phys && fn_wait) {
  5094. snprintf(atrace_buf, sizeof(atrace_buf),
  5095. "wait_completion_event_%d", event);
  5096. SDE_ATRACE_BEGIN(atrace_buf);
  5097. ret = fn_wait(phys);
  5098. SDE_ATRACE_END(atrace_buf);
  5099. if (ret) {
  5100. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5101. sde_enc->disp_info.intf_type, event, i, ret);
  5102. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5103. i, ret, SDE_EVTLOG_ERROR);
  5104. return ret;
  5105. }
  5106. }
  5107. }
  5108. return ret;
  5109. }
  5110. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5111. u32 jitter_num, u32 jitter_denom,
  5112. ktime_t *l_bound, ktime_t *u_bound)
  5113. {
  5114. ktime_t jitter_ns, frametime_ns;
  5115. frametime_ns = (1 * 1000000000) / frame_rate;
  5116. jitter_ns = jitter_num * frametime_ns;
  5117. do_div(jitter_ns, jitter_denom * 100);
  5118. *l_bound = frametime_ns - jitter_ns;
  5119. *u_bound = frametime_ns + jitter_ns;
  5120. }
  5121. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5122. {
  5123. struct sde_encoder_virt *sde_enc;
  5124. if (!drm_enc) {
  5125. SDE_ERROR("invalid encoder\n");
  5126. return 0;
  5127. }
  5128. sde_enc = to_sde_encoder_virt(drm_enc);
  5129. return sde_enc->mode_info.frame_rate;
  5130. }
  5131. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5132. {
  5133. struct sde_encoder_virt *sde_enc = NULL;
  5134. int i;
  5135. if (!encoder) {
  5136. SDE_ERROR("invalid encoder\n");
  5137. return INTF_MODE_NONE;
  5138. }
  5139. sde_enc = to_sde_encoder_virt(encoder);
  5140. if (sde_enc->cur_master)
  5141. return sde_enc->cur_master->intf_mode;
  5142. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5143. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5144. if (phys)
  5145. return phys->intf_mode;
  5146. }
  5147. return INTF_MODE_NONE;
  5148. }
  5149. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5150. {
  5151. struct sde_encoder_virt *sde_enc = NULL;
  5152. struct sde_encoder_phys *phys;
  5153. if (!encoder) {
  5154. SDE_ERROR("invalid encoder\n");
  5155. return 0;
  5156. }
  5157. sde_enc = to_sde_encoder_virt(encoder);
  5158. phys = sde_enc->cur_master;
  5159. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5160. }
  5161. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5162. ktime_t *tvblank)
  5163. {
  5164. struct sde_encoder_virt *sde_enc = NULL;
  5165. struct sde_encoder_phys *phys;
  5166. if (!encoder) {
  5167. SDE_ERROR("invalid encoder\n");
  5168. return false;
  5169. }
  5170. sde_enc = to_sde_encoder_virt(encoder);
  5171. phys = sde_enc->cur_master;
  5172. if (!phys)
  5173. return false;
  5174. *tvblank = phys->last_vsync_timestamp;
  5175. return *tvblank ? true : false;
  5176. }
  5177. static void _sde_encoder_cache_hw_res_cont_splash(
  5178. struct drm_encoder *encoder,
  5179. struct sde_kms *sde_kms)
  5180. {
  5181. int i, idx;
  5182. struct sde_encoder_virt *sde_enc;
  5183. struct sde_encoder_phys *phys_enc;
  5184. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5185. sde_enc = to_sde_encoder_virt(encoder);
  5186. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5187. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5188. sde_enc->hw_pp[i] = NULL;
  5189. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5190. break;
  5191. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5192. }
  5193. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5194. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5195. sde_enc->hw_dsc[i] = NULL;
  5196. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5197. break;
  5198. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5199. }
  5200. /*
  5201. * If we have multiple phys encoders with one controller, make
  5202. * sure to populate the controller pointer in both phys encoders.
  5203. */
  5204. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5205. phys_enc = sde_enc->phys_encs[idx];
  5206. phys_enc->hw_ctl = NULL;
  5207. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5208. SDE_HW_BLK_CTL);
  5209. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5210. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5211. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5212. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5213. phys_enc->intf_idx, phys_enc->hw_ctl);
  5214. }
  5215. }
  5216. }
  5217. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5218. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5219. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5220. phys->hw_intf = NULL;
  5221. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5222. break;
  5223. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5224. }
  5225. }
  5226. /**
  5227. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5228. * device bootup when cont_splash is enabled
  5229. * @drm_enc: Pointer to drm encoder structure
  5230. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5231. * @enable: boolean indicates enable or displae state of splash
  5232. * @Return: true if successful in updating the encoder structure
  5233. */
  5234. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5235. struct sde_splash_display *splash_display, bool enable)
  5236. {
  5237. struct sde_encoder_virt *sde_enc;
  5238. struct msm_drm_private *priv;
  5239. struct sde_kms *sde_kms;
  5240. struct drm_connector *conn = NULL;
  5241. struct sde_connector *sde_conn = NULL;
  5242. struct sde_connector_state *sde_conn_state = NULL;
  5243. struct drm_display_mode *drm_mode = NULL;
  5244. struct sde_encoder_phys *phys_enc;
  5245. struct drm_bridge *bridge;
  5246. int ret = 0, i;
  5247. struct msm_sub_mode sub_mode;
  5248. if (!encoder) {
  5249. SDE_ERROR("invalid drm enc\n");
  5250. return -EINVAL;
  5251. }
  5252. sde_enc = to_sde_encoder_virt(encoder);
  5253. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5254. if (!sde_kms) {
  5255. SDE_ERROR("invalid sde_kms\n");
  5256. return -EINVAL;
  5257. }
  5258. priv = encoder->dev->dev_private;
  5259. if (!priv->num_connectors) {
  5260. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5261. return -EINVAL;
  5262. }
  5263. SDE_DEBUG_ENC(sde_enc,
  5264. "num of connectors: %d\n", priv->num_connectors);
  5265. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5266. if (!enable) {
  5267. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5268. phys_enc = sde_enc->phys_encs[i];
  5269. if (phys_enc)
  5270. phys_enc->cont_splash_enabled = false;
  5271. }
  5272. return ret;
  5273. }
  5274. if (!splash_display) {
  5275. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5276. return -EINVAL;
  5277. }
  5278. for (i = 0; i < priv->num_connectors; i++) {
  5279. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5280. priv->connectors[i]->base.id);
  5281. sde_conn = to_sde_connector(priv->connectors[i]);
  5282. if (!sde_conn->encoder) {
  5283. SDE_DEBUG_ENC(sde_enc,
  5284. "encoder not attached to connector\n");
  5285. continue;
  5286. }
  5287. if (sde_conn->encoder->base.id
  5288. == encoder->base.id) {
  5289. conn = (priv->connectors[i]);
  5290. break;
  5291. }
  5292. }
  5293. if (!conn || !conn->state) {
  5294. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5295. return -EINVAL;
  5296. }
  5297. sde_conn_state = to_sde_connector_state(conn->state);
  5298. if (!sde_conn->ops.get_mode_info) {
  5299. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5300. return -EINVAL;
  5301. }
  5302. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5303. MSM_DISPLAY_DSC_MODE_DISABLED;
  5304. drm_mode = &encoder->crtc->state->adjusted_mode;
  5305. ret = sde_connector_get_mode_info(&sde_conn->base,
  5306. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5307. if (ret) {
  5308. SDE_ERROR_ENC(sde_enc,
  5309. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5310. return ret;
  5311. }
  5312. if (sde_conn->encoder) {
  5313. conn->state->best_encoder = sde_conn->encoder;
  5314. SDE_DEBUG_ENC(sde_enc,
  5315. "configured cstate->best_encoder to ID = %d\n",
  5316. conn->state->best_encoder->base.id);
  5317. } else {
  5318. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5319. conn->base.id);
  5320. }
  5321. sde_enc->crtc = encoder->crtc;
  5322. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5323. conn->state, false);
  5324. if (ret) {
  5325. SDE_ERROR_ENC(sde_enc,
  5326. "failed to reserve hw resources, %d\n", ret);
  5327. return ret;
  5328. }
  5329. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5330. sde_connector_get_topology_name(conn));
  5331. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5332. drm_mode->hdisplay, drm_mode->vdisplay);
  5333. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5334. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5335. if (bridge) {
  5336. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5337. /*
  5338. * For cont-splash use case, we update the mode
  5339. * configurations manually. This will skip the
  5340. * usually mode set call when actual frame is
  5341. * pushed from framework. The bridge needs to
  5342. * be updated with the current drm mode by
  5343. * calling the bridge mode set ops.
  5344. */
  5345. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5346. } else {
  5347. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5348. }
  5349. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5351. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5352. if (!phys) {
  5353. SDE_ERROR_ENC(sde_enc,
  5354. "phys encoders not initialized\n");
  5355. return -EINVAL;
  5356. }
  5357. /* update connector for master and slave phys encoders */
  5358. phys->connector = conn;
  5359. phys->cont_splash_enabled = true;
  5360. phys->hw_pp = sde_enc->hw_pp[i];
  5361. if (phys->ops.cont_splash_mode_set)
  5362. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5363. if (phys->ops.is_master && phys->ops.is_master(phys))
  5364. sde_enc->cur_master = phys;
  5365. }
  5366. return ret;
  5367. }
  5368. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5369. bool skip_pre_kickoff)
  5370. {
  5371. struct msm_drm_thread *event_thread = NULL;
  5372. struct msm_drm_private *priv = NULL;
  5373. struct sde_encoder_virt *sde_enc = NULL;
  5374. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5375. SDE_ERROR("invalid parameters\n");
  5376. return -EINVAL;
  5377. }
  5378. priv = enc->dev->dev_private;
  5379. sde_enc = to_sde_encoder_virt(enc);
  5380. if (!sde_enc->crtc || (sde_enc->crtc->index
  5381. >= ARRAY_SIZE(priv->event_thread))) {
  5382. SDE_DEBUG_ENC(sde_enc,
  5383. "invalid cached CRTC: %d or crtc index: %d\n",
  5384. sde_enc->crtc == NULL,
  5385. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5386. return -EINVAL;
  5387. }
  5388. SDE_EVT32_VERBOSE(DRMID(enc));
  5389. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5390. if (!skip_pre_kickoff) {
  5391. sde_enc->delay_kickoff = true;
  5392. kthread_queue_work(&event_thread->worker,
  5393. &sde_enc->esd_trigger_work);
  5394. kthread_flush_work(&sde_enc->esd_trigger_work);
  5395. }
  5396. /*
  5397. * panel may stop generating te signal (vsync) during esd failure. rsc
  5398. * hardware may hang without vsync. Avoid rsc hang by generating the
  5399. * vsync from watchdog timer instead of panel.
  5400. */
  5401. sde_encoder_helper_switch_vsync(enc, true);
  5402. if (!skip_pre_kickoff) {
  5403. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5404. sde_enc->delay_kickoff = false;
  5405. }
  5406. return 0;
  5407. }
  5408. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5409. {
  5410. struct sde_encoder_virt *sde_enc;
  5411. if (!encoder) {
  5412. SDE_ERROR("invalid drm enc\n");
  5413. return false;
  5414. }
  5415. sde_enc = to_sde_encoder_virt(encoder);
  5416. return sde_enc->recovery_events_enabled;
  5417. }
  5418. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5419. {
  5420. struct sde_encoder_virt *sde_enc;
  5421. if (!encoder) {
  5422. SDE_ERROR("invalid drm enc\n");
  5423. return;
  5424. }
  5425. sde_enc = to_sde_encoder_virt(encoder);
  5426. sde_enc->recovery_events_enabled = true;
  5427. }
  5428. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5429. {
  5430. struct sde_kms *sde_kms;
  5431. struct drm_connector *conn;
  5432. struct sde_connector_state *conn_state;
  5433. if (!drm_enc)
  5434. return false;
  5435. sde_kms = sde_encoder_get_kms(drm_enc);
  5436. if (!sde_kms)
  5437. return false;
  5438. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5439. if (!conn || !conn->state)
  5440. return false;
  5441. conn_state = to_sde_connector_state(conn->state);
  5442. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5443. }
  5444. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5445. {
  5446. struct drm_encoder *drm_enc;
  5447. struct sde_encoder_virt *sde_enc;
  5448. struct sde_encoder_phys *cur_master;
  5449. struct sde_hw_ctl *hw_ctl = NULL;
  5450. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5451. goto exit;
  5452. /* get encoder to find the hw_ctl for this connector */
  5453. drm_enc = c_conn->encoder;
  5454. if (!drm_enc)
  5455. goto exit;
  5456. sde_enc = to_sde_encoder_virt(drm_enc);
  5457. cur_master = sde_enc->phys_encs[0];
  5458. if (!cur_master || !cur_master->hw_ctl)
  5459. goto exit;
  5460. hw_ctl = cur_master->hw_ctl;
  5461. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5462. exit:
  5463. return hw_ctl;
  5464. }
  5465. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5466. {
  5467. struct sde_encoder_virt *sde_enc;
  5468. struct sde_encoder_phys *phys_enc;
  5469. u32 i;
  5470. sde_enc = to_sde_encoder_virt(drm_enc);
  5471. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5472. {
  5473. phys_enc = sde_enc->phys_encs[i];
  5474. if(phys_enc && phys_enc->ops.add_to_minidump)
  5475. phys_enc->ops.add_to_minidump(phys_enc);
  5476. phys_enc = sde_enc->phys_cmd_encs[i];
  5477. if(phys_enc && phys_enc->ops.add_to_minidump)
  5478. phys_enc->ops.add_to_minidump(phys_enc);
  5479. phys_enc = sde_enc->phys_vid_encs[i];
  5480. if(phys_enc && phys_enc->ops.add_to_minidump)
  5481. phys_enc->ops.add_to_minidump(phys_enc);
  5482. }
  5483. }
  5484. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5485. {
  5486. struct drm_event event;
  5487. struct drm_connector *connector;
  5488. struct sde_connector *c_conn = NULL;
  5489. struct sde_connector_state *c_state = NULL;
  5490. struct sde_encoder_virt *sde_enc = NULL;
  5491. struct sde_encoder_phys *phys = NULL;
  5492. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5493. int rc = 0, i = 0;
  5494. bool misr_updated = false, roi_updated = false;
  5495. struct msm_roi_list *prev_roi, *c_state_roi;
  5496. if (!drm_enc)
  5497. return;
  5498. sde_enc = to_sde_encoder_virt(drm_enc);
  5499. if (!atomic_read(&sde_enc->misr_enable)) {
  5500. SDE_DEBUG("MISR is disabled\n");
  5501. return;
  5502. }
  5503. connector = sde_enc->cur_master->connector;
  5504. if (!connector)
  5505. return;
  5506. c_conn = to_sde_connector(connector);
  5507. c_state = to_sde_connector_state(connector->state);
  5508. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5510. phys = sde_enc->phys_encs[i];
  5511. if (!phys || !phys->ops.collect_misr) {
  5512. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5513. continue;
  5514. }
  5515. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5516. if (rc) {
  5517. SDE_ERROR("failed to collect misr %d\n", rc);
  5518. return;
  5519. }
  5520. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5521. }
  5522. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5523. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5524. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5525. misr_updated = true;
  5526. }
  5527. }
  5528. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5529. c_state_roi = &c_state->rois;
  5530. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5531. roi_updated = true;
  5532. } else {
  5533. for (i = 0; i < prev_roi->num_rects; i++) {
  5534. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5535. roi_updated = true;
  5536. }
  5537. }
  5538. if (roi_updated)
  5539. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5540. if (misr_updated || roi_updated) {
  5541. event.type = DRM_EVENT_MISR_SIGN;
  5542. event.length = sizeof(c_conn->previous_misr_sign);
  5543. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5544. (u8 *)&c_conn->previous_misr_sign);
  5545. }
  5546. }