hal_6490.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016
  1. /*
  2. * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #include "hal_6490_tx.h"
  107. #include "hal_6490_rx.h"
  108. #include <hal_generic_api.h>
  109. #include <hal_wbm.h>
  110. /*
  111. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  112. * Interval from rx_msdu_start
  113. *
  114. * @buf: pointer to the start of RX PKT TLV header
  115. * Return: uint32_t(nss)
  116. */
  117. static uint32_t
  118. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  119. {
  120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  121. struct rx_msdu_start *msdu_start =
  122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  123. uint8_t mimo_ss_bitmap;
  124. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  125. return qdf_get_hweight8(mimo_ss_bitmap);
  126. }
  127. /**
  128. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  129. *
  130. * @ hw_desc_addr: Start address of Rx HW TLVs
  131. * @ rs: Status for monitor mode
  132. *
  133. * Return: void
  134. */
  135. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  136. struct mon_rx_status *rs)
  137. {
  138. struct rx_msdu_start *rx_msdu_start;
  139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  140. uint32_t reg_value;
  141. const uint32_t sgi_hw_to_cdp[] = {
  142. CDP_SGI_0_8_US,
  143. CDP_SGI_0_4_US,
  144. CDP_SGI_1_6_US,
  145. CDP_SGI_3_2_US,
  146. };
  147. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  148. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  149. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  150. RX_MSDU_START_5, USER_RSSI);
  151. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  152. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  153. rs->sgi = sgi_hw_to_cdp[reg_value];
  154. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  155. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  156. /* TODO: rs->beamformed should be set for SU beamforming also */
  157. }
  158. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  159. static uint32_t hal_get_link_desc_size_6490(void)
  160. {
  161. return LINK_DESC_SIZE;
  162. }
  163. /*
  164. * hal_rx_get_tlv_6490(): API to get the tlv
  165. *
  166. * @rx_tlv: TLV data extracted from the rx packet
  167. * Return: uint8_t
  168. */
  169. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  170. {
  171. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  172. }
  173. /**
  174. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  175. * - process other receive info TLV
  176. * @rx_tlv_hdr: pointer to TLV header
  177. * @ppdu_info: pointer to ppdu_info
  178. *
  179. * Return: None
  180. */
  181. static
  182. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  183. void *ppdu_info_handle)
  184. {
  185. uint32_t tlv_tag, tlv_len;
  186. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  187. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  188. void *other_tlv_hdr = NULL;
  189. void *other_tlv = NULL;
  190. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  191. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  192. temp_len = 0;
  193. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  194. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  195. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  196. temp_len += other_tlv_len;
  197. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  198. switch (other_tlv_tag) {
  199. default:
  200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  201. "%s unhandled TLV type: %d, TLV len:%d",
  202. __func__, other_tlv_tag, other_tlv_len);
  203. break;
  204. }
  205. }
  206. /**
  207. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  208. * human readable format.
  209. * @ msdu_start: pointer the msdu_start TLV in pkt.
  210. * @ dbg_level: log level.
  211. *
  212. * Return: void
  213. */
  214. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  215. {
  216. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  217. hal_verbose_debug(
  218. "rx_msdu_start tlv (1/2) - "
  219. "rxpcu_mpdu_filter_in_category: %x "
  220. "sw_frame_group_id: %x "
  221. "phy_ppdu_id: %x "
  222. "msdu_length: %x "
  223. "ipsec_esp: %x "
  224. "l3_offset: %x "
  225. "ipsec_ah: %x "
  226. "l4_offset: %x "
  227. "msdu_number: %x "
  228. "decap_format: %x "
  229. "ipv4_proto: %x "
  230. "ipv6_proto: %x "
  231. "tcp_proto: %x "
  232. "udp_proto: %x "
  233. "ip_frag: %x "
  234. "tcp_only_ack: %x "
  235. "da_is_bcast_mcast: %x "
  236. "ip4_protocol_ip6_next_header: %x "
  237. "toeplitz_hash_2_or_4: %x "
  238. "flow_id_toeplitz: %x "
  239. "user_rssi: %x "
  240. "pkt_type: %x "
  241. "stbc: %x "
  242. "sgi: %x "
  243. "rate_mcs: %x "
  244. "receive_bandwidth: %x "
  245. "reception_type: %x "
  246. "ppdu_start_timestamp: %u ",
  247. msdu_start->rxpcu_mpdu_filter_in_category,
  248. msdu_start->sw_frame_group_id,
  249. msdu_start->phy_ppdu_id,
  250. msdu_start->msdu_length,
  251. msdu_start->ipsec_esp,
  252. msdu_start->l3_offset,
  253. msdu_start->ipsec_ah,
  254. msdu_start->l4_offset,
  255. msdu_start->msdu_number,
  256. msdu_start->decap_format,
  257. msdu_start->ipv4_proto,
  258. msdu_start->ipv6_proto,
  259. msdu_start->tcp_proto,
  260. msdu_start->udp_proto,
  261. msdu_start->ip_frag,
  262. msdu_start->tcp_only_ack,
  263. msdu_start->da_is_bcast_mcast,
  264. msdu_start->ip4_protocol_ip6_next_header,
  265. msdu_start->toeplitz_hash_2_or_4,
  266. msdu_start->flow_id_toeplitz,
  267. msdu_start->user_rssi,
  268. msdu_start->pkt_type,
  269. msdu_start->stbc,
  270. msdu_start->sgi,
  271. msdu_start->rate_mcs,
  272. msdu_start->receive_bandwidth,
  273. msdu_start->reception_type,
  274. msdu_start->ppdu_start_timestamp);
  275. hal_verbose_debug(
  276. "rx_msdu_start tlv (2/2) - "
  277. "sw_phy_meta_data: %x ",
  278. msdu_start->sw_phy_meta_data);
  279. }
  280. /**
  281. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  282. * human readable format.
  283. * @ msdu_end: pointer the msdu_end TLV in pkt.
  284. * @ dbg_level: log level.
  285. *
  286. * Return: void
  287. */
  288. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  289. uint8_t dbg_level)
  290. {
  291. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  292. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  293. "rx_msdu_end tlv (1/3) - "
  294. "rxpcu_mpdu_filter_in_category: %x "
  295. "sw_frame_group_id: %x "
  296. "phy_ppdu_id: %x "
  297. "ip_hdr_chksum: %x "
  298. "tcp_udp_chksum: %x "
  299. "key_id_octet: %x "
  300. "cce_super_rule: %x "
  301. "cce_classify_not_done_truncat: %x "
  302. "cce_classify_not_done_cce_dis: %x "
  303. "ext_wapi_pn_63_48: %x "
  304. "ext_wapi_pn_95_64: %x "
  305. "ext_wapi_pn_127_96: %x "
  306. "reported_mpdu_length: %x "
  307. "first_msdu: %x "
  308. "last_msdu: %x "
  309. "sa_idx_timeout: %x "
  310. "da_idx_timeout: %x "
  311. "msdu_limit_error: %x "
  312. "flow_idx_timeout: %x "
  313. "flow_idx_invalid: %x "
  314. "wifi_parser_error: %x "
  315. "amsdu_parser_error: %x",
  316. msdu_end->rxpcu_mpdu_filter_in_category,
  317. msdu_end->sw_frame_group_id,
  318. msdu_end->phy_ppdu_id,
  319. msdu_end->ip_hdr_chksum,
  320. msdu_end->tcp_udp_chksum,
  321. msdu_end->key_id_octet,
  322. msdu_end->cce_super_rule,
  323. msdu_end->cce_classify_not_done_truncate,
  324. msdu_end->cce_classify_not_done_cce_dis,
  325. msdu_end->ext_wapi_pn_63_48,
  326. msdu_end->ext_wapi_pn_95_64,
  327. msdu_end->ext_wapi_pn_127_96,
  328. msdu_end->reported_mpdu_length,
  329. msdu_end->first_msdu,
  330. msdu_end->last_msdu,
  331. msdu_end->sa_idx_timeout,
  332. msdu_end->da_idx_timeout,
  333. msdu_end->msdu_limit_error,
  334. msdu_end->flow_idx_timeout,
  335. msdu_end->flow_idx_invalid,
  336. msdu_end->wifi_parser_error,
  337. msdu_end->amsdu_parser_error);
  338. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  339. "rx_msdu_end tlv (2/3)- "
  340. "sa_is_valid: %x "
  341. "da_is_valid: %x "
  342. "da_is_mcbc: %x "
  343. "l3_header_padding: %x "
  344. "ipv6_options_crc: %x "
  345. "tcp_seq_number: %x "
  346. "tcp_ack_number: %x "
  347. "tcp_flag: %x "
  348. "lro_eligible: %x "
  349. "window_size: %x "
  350. "da_offset: %x "
  351. "sa_offset: %x "
  352. "da_offset_valid: %x "
  353. "sa_offset_valid: %x "
  354. "rule_indication_31_0: %x "
  355. "rule_indication_63_32: %x "
  356. "sa_idx: %x "
  357. "da_idx: %x "
  358. "msdu_drop: %x "
  359. "reo_destination_indication: %x "
  360. "flow_idx: %x "
  361. "fse_metadata: %x "
  362. "cce_metadata: %x "
  363. "sa_sw_peer_id: %x ",
  364. msdu_end->sa_is_valid,
  365. msdu_end->da_is_valid,
  366. msdu_end->da_is_mcbc,
  367. msdu_end->l3_header_padding,
  368. msdu_end->ipv6_options_crc,
  369. msdu_end->tcp_seq_number,
  370. msdu_end->tcp_ack_number,
  371. msdu_end->tcp_flag,
  372. msdu_end->lro_eligible,
  373. msdu_end->window_size,
  374. msdu_end->da_offset,
  375. msdu_end->sa_offset,
  376. msdu_end->da_offset_valid,
  377. msdu_end->sa_offset_valid,
  378. msdu_end->rule_indication_31_0,
  379. msdu_end->rule_indication_63_32,
  380. msdu_end->sa_idx,
  381. msdu_end->da_idx_or_sw_peer_id,
  382. msdu_end->msdu_drop,
  383. msdu_end->reo_destination_indication,
  384. msdu_end->flow_idx,
  385. msdu_end->fse_metadata,
  386. msdu_end->cce_metadata,
  387. msdu_end->sa_sw_peer_id);
  388. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  389. "rx_msdu_end tlv (3/3)"
  390. "aggregation_count %x "
  391. "flow_aggregation_continuation %x "
  392. "fisa_timeout %x "
  393. "cumulative_l4_checksum %x "
  394. "cumulative_ip_length %x",
  395. msdu_end->aggregation_count,
  396. msdu_end->flow_aggregation_continuation,
  397. msdu_end->fisa_timeout,
  398. msdu_end->cumulative_l4_checksum,
  399. msdu_end->cumulative_ip_length);
  400. }
  401. /*
  402. * Get tid from RX_MPDU_START
  403. */
  404. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  405. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  406. RX_MPDU_INFO_7_TID_OFFSET)), \
  407. RX_MPDU_INFO_7_TID_MASK, \
  408. RX_MPDU_INFO_7_TID_LSB))
  409. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  410. {
  411. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  412. struct rx_mpdu_start *mpdu_start =
  413. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  414. uint32_t tid;
  415. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  416. return tid;
  417. }
  418. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  419. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  420. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  421. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  422. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  423. /*
  424. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  425. * Interval from rx_msdu_start
  426. *
  427. * @buf: pointer to the start of RX PKT TLV header
  428. * Return: uint32_t(reception_type)
  429. */
  430. static
  431. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  432. {
  433. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  434. struct rx_msdu_start *msdu_start =
  435. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  436. uint32_t reception_type;
  437. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  438. return reception_type;
  439. }
  440. /**
  441. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  442. * from rx_msdu_end TLV
  443. *
  444. * @ buf: pointer to the start of RX PKT TLV headers
  445. * Return: da index
  446. */
  447. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  448. {
  449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  450. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  451. uint16_t da_idx;
  452. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  453. return da_idx;
  454. }
  455. /**
  456. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  457. *
  458. * @nbuf: Network buffer
  459. * Returns: rx fragment number
  460. */
  461. static
  462. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  463. {
  464. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  465. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  466. /* Return first 4 bits as fragment number */
  467. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  468. DOT11_SEQ_FRAG_MASK);
  469. }
  470. /**
  471. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  472. * from rx_msdu_end TLV
  473. *
  474. * @ buf: pointer to the start of RX PKT TLV headers
  475. * Return: da_is_mcbc
  476. */
  477. static uint8_t
  478. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  479. {
  480. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  481. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  482. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  483. }
  484. /**
  485. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  486. * sa_is_valid bit from rx_msdu_end TLV
  487. *
  488. * @ buf: pointer to the start of RX PKT TLV headers
  489. * Return: sa_is_valid bit
  490. */
  491. static uint8_t
  492. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  493. {
  494. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  495. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  496. uint8_t sa_is_valid;
  497. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  498. return sa_is_valid;
  499. }
  500. /**
  501. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  502. * sa_idx from rx_msdu_end TLV
  503. *
  504. * @ buf: pointer to the start of RX PKT TLV headers
  505. * Return: sa_idx (SA AST index)
  506. */
  507. static
  508. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  509. {
  510. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  511. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  512. uint16_t sa_idx;
  513. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  514. return sa_idx;
  515. }
  516. /**
  517. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  518. *
  519. * @hal_soc_hdl: hal_soc handle
  520. * @hw_desc_addr: hardware descriptor address
  521. *
  522. * Return: 0 - success/ non-zero failure
  523. */
  524. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  525. {
  526. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  527. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  528. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  529. }
  530. /**
  531. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  532. * l3_header padding from rx_msdu_end TLV
  533. *
  534. * @ buf: pointer to the start of RX PKT TLV headers
  535. * Return: number of l3 header padding bytes
  536. */
  537. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  540. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  541. uint32_t l3_header_padding;
  542. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  543. return l3_header_padding;
  544. }
  545. /*
  546. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  547. *
  548. * @ buf: rx_tlv_hdr of the received packet
  549. * @ Return: encryption type
  550. */
  551. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  552. {
  553. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  554. struct rx_mpdu_start *mpdu_start =
  555. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  556. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  557. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  558. return encryption_info;
  559. }
  560. /*
  561. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  562. *
  563. * @ buf: rx_tlv_hdr of the received packet
  564. * @ Return: void
  565. */
  566. static void hal_rx_print_pn_6490(uint8_t *buf)
  567. {
  568. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  569. struct rx_mpdu_start *mpdu_start =
  570. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  571. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  572. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  573. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  574. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  575. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  576. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  577. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  578. }
  579. /**
  580. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  581. * from rx_msdu_end TLV
  582. *
  583. * @ buf: pointer to the start of RX PKT TLV headers
  584. * Return: first_msdu
  585. */
  586. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  587. {
  588. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  589. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  590. uint8_t first_msdu;
  591. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  592. return first_msdu;
  593. }
  594. /**
  595. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  596. * from rx_msdu_end TLV
  597. *
  598. * @ buf: pointer to the start of RX PKT TLV headers
  599. * Return: da_is_valid
  600. */
  601. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  602. {
  603. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  604. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  605. uint8_t da_is_valid;
  606. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  607. return da_is_valid;
  608. }
  609. /**
  610. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  611. * from rx_msdu_end TLV
  612. *
  613. * @ buf: pointer to the start of RX PKT TLV headers
  614. * Return: last_msdu
  615. */
  616. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  617. {
  618. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  619. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  620. uint8_t last_msdu;
  621. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  622. return last_msdu;
  623. }
  624. /*
  625. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  626. *
  627. * @nbuf: Network buffer
  628. * Returns: value of mpdu 4th address valid field
  629. */
  630. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  631. {
  632. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  633. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  634. bool ad4_valid = 0;
  635. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  636. return ad4_valid;
  637. }
  638. /**
  639. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  640. * @buf: network buffer
  641. *
  642. * Return: sw peer_id
  643. */
  644. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  645. {
  646. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  647. struct rx_mpdu_start *mpdu_start =
  648. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  649. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  650. &mpdu_start->rx_mpdu_info_details);
  651. }
  652. /**
  653. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  654. * from rx_mpdu_start
  655. *
  656. * @buf: pointer to the start of RX PKT TLV header
  657. * Return: uint32_t(to_ds)
  658. */
  659. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  660. {
  661. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  662. struct rx_mpdu_start *mpdu_start =
  663. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  664. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  665. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  666. }
  667. /*
  668. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  669. * from rx_mpdu_start
  670. *
  671. * @buf: pointer to the start of RX PKT TLV header
  672. * Return: uint32_t(fr_ds)
  673. */
  674. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  675. {
  676. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  677. struct rx_mpdu_start *mpdu_start =
  678. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  679. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  680. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  681. }
  682. /*
  683. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  684. * frame control valid
  685. *
  686. * @nbuf: Network buffer
  687. * Returns: value of frame control valid field
  688. */
  689. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  690. {
  691. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  692. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  693. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  694. }
  695. /*
  696. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  697. *
  698. * @buf: pointer to the start of RX PKT TLV headera
  699. * @mac_addr: pointer to mac address
  700. * Return: success/failure
  701. */
  702. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  703. {
  704. struct __attribute__((__packed__)) hal_addr1 {
  705. uint32_t ad1_31_0;
  706. uint16_t ad1_47_32;
  707. };
  708. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  709. struct rx_mpdu_start *mpdu_start =
  710. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  711. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  712. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  713. uint32_t mac_addr_ad1_valid;
  714. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  715. if (mac_addr_ad1_valid) {
  716. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  717. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  718. return QDF_STATUS_SUCCESS;
  719. }
  720. return QDF_STATUS_E_FAILURE;
  721. }
  722. /*
  723. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  724. * in the packet
  725. *
  726. * @buf: pointer to the start of RX PKT TLV header
  727. * @mac_addr: pointer to mac address
  728. * Return: success/failure
  729. */
  730. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  731. uint8_t *mac_addr)
  732. {
  733. struct __attribute__((__packed__)) hal_addr2 {
  734. uint16_t ad2_15_0;
  735. uint32_t ad2_47_16;
  736. };
  737. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  738. struct rx_mpdu_start *mpdu_start =
  739. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  740. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  741. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  742. uint32_t mac_addr_ad2_valid;
  743. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  744. if (mac_addr_ad2_valid) {
  745. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  746. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  747. return QDF_STATUS_SUCCESS;
  748. }
  749. return QDF_STATUS_E_FAILURE;
  750. }
  751. /*
  752. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  753. * in the packet
  754. *
  755. * @buf: pointer to the start of RX PKT TLV header
  756. * @mac_addr: pointer to mac address
  757. * Return: success/failure
  758. */
  759. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  760. {
  761. struct __attribute__((__packed__)) hal_addr3 {
  762. uint32_t ad3_31_0;
  763. uint16_t ad3_47_32;
  764. };
  765. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  766. struct rx_mpdu_start *mpdu_start =
  767. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  768. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  769. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  770. uint32_t mac_addr_ad3_valid;
  771. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  772. if (mac_addr_ad3_valid) {
  773. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  774. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  775. return QDF_STATUS_SUCCESS;
  776. }
  777. return QDF_STATUS_E_FAILURE;
  778. }
  779. /*
  780. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  781. * in the packet
  782. *
  783. * @buf: pointer to the start of RX PKT TLV header
  784. * @mac_addr: pointer to mac address
  785. * Return: success/failure
  786. */
  787. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  788. {
  789. struct __attribute__((__packed__)) hal_addr4 {
  790. uint32_t ad4_31_0;
  791. uint16_t ad4_47_32;
  792. };
  793. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  794. struct rx_mpdu_start *mpdu_start =
  795. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  796. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  797. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  798. uint32_t mac_addr_ad4_valid;
  799. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  800. if (mac_addr_ad4_valid) {
  801. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  802. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  803. return QDF_STATUS_SUCCESS;
  804. }
  805. return QDF_STATUS_E_FAILURE;
  806. }
  807. /*
  808. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  809. * sequence control valid
  810. *
  811. * @nbuf: Network buffer
  812. * Returns: value of sequence control valid field
  813. */
  814. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  815. {
  816. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  817. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  818. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  819. }
  820. /**
  821. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  822. *
  823. * @ buf: pointer to rx pkt TLV.
  824. *
  825. * Return: true on unicast.
  826. */
  827. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  828. {
  829. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  830. struct rx_mpdu_start *mpdu_start =
  831. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  832. uint32_t grp_id;
  833. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  834. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  835. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  836. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  837. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  838. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  839. }
  840. /**
  841. * hal_rx_tid_get_6490: get tid based on qos control valid.
  842. * @hal_soc_hdl: hal_soc handle
  843. * @ buf: pointer to rx pkt TLV.
  844. *
  845. * Return: tid
  846. */
  847. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  848. {
  849. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  850. struct rx_mpdu_start *mpdu_start =
  851. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  852. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  853. uint8_t qos_control_valid =
  854. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  855. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  856. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  857. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  858. if (qos_control_valid)
  859. return hal_rx_mpdu_start_tid_get_6490(buf);
  860. return HAL_RX_NON_QOS_TID;
  861. }
  862. /**
  863. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  864. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  865. * @rxdma_dst_ring_desc: Rx HW descriptor
  866. *
  867. * Return: ppdu id
  868. */
  869. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  870. void *rxdma_dst_ring_desc)
  871. {
  872. struct rx_mpdu_info *rx_mpdu_info;
  873. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  874. rx_mpdu_info =
  875. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  876. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  877. }
  878. /**
  879. * hal_reo_status_get_header_6490 - Process reo desc info
  880. * @d - Pointer to reo descriptior
  881. * @b - tlv type info
  882. * @h1 - Pointer to hal_reo_status_header where info to be stored
  883. *
  884. * Return - none.
  885. *
  886. */
  887. static void hal_reo_status_get_header_6490(uint32_t *d, int b, void *h1)
  888. {
  889. uint32_t val1 = 0;
  890. struct hal_reo_status_header *h =
  891. (struct hal_reo_status_header *)h1;
  892. switch (b) {
  893. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  894. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  895. STATUS_HEADER_REO_STATUS_NUMBER)];
  896. break;
  897. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  898. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  899. STATUS_HEADER_REO_STATUS_NUMBER)];
  900. break;
  901. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  902. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  903. STATUS_HEADER_REO_STATUS_NUMBER)];
  904. break;
  905. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  906. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  907. STATUS_HEADER_REO_STATUS_NUMBER)];
  908. break;
  909. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  910. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  911. STATUS_HEADER_REO_STATUS_NUMBER)];
  912. break;
  913. case HAL_REO_DESC_THRES_STATUS_TLV:
  914. val1 =
  915. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  916. STATUS_HEADER_REO_STATUS_NUMBER)];
  917. break;
  918. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  919. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  920. STATUS_HEADER_REO_STATUS_NUMBER)];
  921. break;
  922. default:
  923. qdf_nofl_err("ERROR: Unknown tlv\n");
  924. break;
  925. }
  926. h->cmd_num =
  927. HAL_GET_FIELD(
  928. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  929. val1);
  930. h->exec_time =
  931. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  932. CMD_EXECUTION_TIME, val1);
  933. h->status =
  934. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  935. REO_CMD_EXECUTION_STATUS, val1);
  936. switch (b) {
  937. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  938. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  939. STATUS_HEADER_TIMESTAMP)];
  940. break;
  941. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  942. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  943. STATUS_HEADER_TIMESTAMP)];
  944. break;
  945. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  946. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  947. STATUS_HEADER_TIMESTAMP)];
  948. break;
  949. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  950. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  951. STATUS_HEADER_TIMESTAMP)];
  952. break;
  953. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  954. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  955. STATUS_HEADER_TIMESTAMP)];
  956. break;
  957. case HAL_REO_DESC_THRES_STATUS_TLV:
  958. val1 =
  959. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  960. STATUS_HEADER_TIMESTAMP)];
  961. break;
  962. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  963. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  964. STATUS_HEADER_TIMESTAMP)];
  965. break;
  966. default:
  967. qdf_nofl_err("ERROR: Unknown tlv\n");
  968. break;
  969. }
  970. h->tstamp =
  971. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  972. }
  973. /**
  974. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  975. * @desc: Handle to Tx Descriptor
  976. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  977. * enabling the interpretation of the 'Mesh Control Present' bit
  978. * (bit 8) of QoS Control (otherwise this bit is ignored),
  979. * For native WiFi frames, this indicates that a 'Mesh Control' field
  980. * is present between the header and the LLC.
  981. *
  982. * Return: void
  983. */
  984. static inline
  985. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  986. {
  987. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  988. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  989. }
  990. static
  991. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  992. {
  993. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  994. }
  995. static
  996. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  997. {
  998. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  999. }
  1000. static
  1001. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1002. {
  1003. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1004. }
  1005. static
  1006. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1007. {
  1008. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1009. }
  1010. static
  1011. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1012. {
  1013. return HAL_RX_GET_FC_VALID(buf);
  1014. }
  1015. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1016. {
  1017. return HAL_RX_GET_TO_DS_FLAG(buf);
  1018. }
  1019. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1020. {
  1021. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1022. }
  1023. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1024. {
  1025. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1026. }
  1027. static uint32_t
  1028. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1029. {
  1030. return HAL_RX_GET_PPDU_ID(buf);
  1031. }
  1032. /**
  1033. * hal_reo_config_6490(): Set reo config parameters
  1034. * @soc: hal soc handle
  1035. * @reg_val: value to be set
  1036. * @reo_params: reo parameters
  1037. *
  1038. * Return: void
  1039. */
  1040. static
  1041. void hal_reo_config_6490(struct hal_soc *soc,
  1042. uint32_t reg_val,
  1043. struct hal_reo_params *reo_params)
  1044. {
  1045. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1046. }
  1047. /**
  1048. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1049. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1050. *
  1051. * Return - Pointer to rx_msdu_desc_info structure.
  1052. *
  1053. */
  1054. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1055. {
  1056. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1057. }
  1058. /**
  1059. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1060. * @link_desc - Pointer to link desc
  1061. *
  1062. * Return - Pointer to rx_msdu_details structure
  1063. *
  1064. */
  1065. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1066. {
  1067. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1068. }
  1069. /**
  1070. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1071. * from rx_msdu_end TLV
  1072. * @buf: pointer to the start of RX PKT TLV headers
  1073. *
  1074. * Return: flow index value from MSDU END TLV
  1075. */
  1076. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1077. {
  1078. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1079. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1080. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1081. }
  1082. /**
  1083. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1084. * from rx_msdu_end TLV
  1085. * @buf: pointer to the start of RX PKT TLV headers
  1086. *
  1087. * Return: flow index invalid value from MSDU END TLV
  1088. */
  1089. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1093. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1094. }
  1095. /**
  1096. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1097. * from rx_msdu_end TLV
  1098. * @buf: pointer to the start of RX PKT TLV headers
  1099. *
  1100. * Return: flow index timeout value from MSDU END TLV
  1101. */
  1102. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1103. {
  1104. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1105. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1106. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1107. }
  1108. /**
  1109. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1110. * from rx_msdu_end TLV
  1111. * @buf: pointer to the start of RX PKT TLV headers
  1112. *
  1113. * Return: fse metadata value from MSDU END TLV
  1114. */
  1115. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1116. {
  1117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1118. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1119. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1120. }
  1121. /**
  1122. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1123. * from rx_msdu_end TLV
  1124. * @buf: pointer to the start of RX PKT TLV headers
  1125. *
  1126. * Return: cce_metadata
  1127. */
  1128. static uint16_t
  1129. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1130. {
  1131. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1132. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1133. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1134. }
  1135. /**
  1136. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1137. * and flow index timeout from rx_msdu_end TLV
  1138. * @buf: pointer to the start of RX PKT TLV headers
  1139. * @flow_invalid: pointer to return value of flow_idx_valid
  1140. * @flow_timeout: pointer to return value of flow_idx_timeout
  1141. * @flow_index: pointer to return value of flow_idx
  1142. *
  1143. * Return: none
  1144. */
  1145. static inline void
  1146. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1147. bool *flow_invalid,
  1148. bool *flow_timeout,
  1149. uint32_t *flow_index)
  1150. {
  1151. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1152. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1153. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1154. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1155. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1156. }
  1157. /**
  1158. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1159. * @buf: rx_tlv_hdr
  1160. *
  1161. * Return: tcp checksum
  1162. */
  1163. static uint16_t
  1164. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1165. {
  1166. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1167. }
  1168. /**
  1169. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1170. *
  1171. * @nbuf: Network buffer
  1172. * Returns: rx sequence number
  1173. */
  1174. static
  1175. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1176. {
  1177. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1178. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1179. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1180. }
  1181. /**
  1182. * hal_get_window_address_6490(): Function to get hp/tp address
  1183. * @hal_soc: Pointer to hal_soc
  1184. * @addr: address offset of register
  1185. *
  1186. * Return: modified address offset of register
  1187. */
  1188. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1189. qdf_iomem_t addr)
  1190. {
  1191. return addr;
  1192. }
  1193. /**
  1194. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1195. * checksum
  1196. * @buf: buffer pointer
  1197. *
  1198. * Return: cumulative checksum
  1199. */
  1200. static inline
  1201. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1202. {
  1203. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1204. }
  1205. /**
  1206. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1207. * ip length
  1208. * @buf: buffer pointer
  1209. *
  1210. * Return: cumulative length
  1211. */
  1212. static inline
  1213. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1214. {
  1215. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1216. }
  1217. /**
  1218. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1219. * @buf: buffer
  1220. *
  1221. * Return: udp proto bit
  1222. */
  1223. static inline
  1224. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1225. {
  1226. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1227. }
  1228. /**
  1229. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1230. * continuation
  1231. * @buf: buffer
  1232. *
  1233. * Return: flow agg
  1234. */
  1235. static inline
  1236. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1237. {
  1238. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1239. }
  1240. /**
  1241. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1242. * @buf: buffer
  1243. *
  1244. * Return: flow agg count
  1245. */
  1246. static inline
  1247. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1248. {
  1249. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1250. }
  1251. /**
  1252. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1253. * @buf: buffer
  1254. *
  1255. * Return: fisa timeout
  1256. */
  1257. static inline
  1258. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1259. {
  1260. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1261. }
  1262. /**
  1263. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1264. * ring remap register
  1265. * @hal_soc: Pointer to hal_soc
  1266. *
  1267. * Return: none.
  1268. */
  1269. static void
  1270. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1271. {
  1272. /*
  1273. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1274. * frame routed to REO2TCL ring.
  1275. */
  1276. uint32_t dst_remap_ix0 =
  1277. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1278. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1279. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1280. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1281. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1282. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1283. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 6) |
  1284. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1285. HAL_REG_WRITE(hal_soc,
  1286. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1287. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1288. dst_remap_ix0);
  1289. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1290. HAL_REG_READ(
  1291. hal_soc,
  1292. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1293. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1294. }
  1295. struct hal_hw_txrx_ops qca6490_hal_hw_txrx_ops = {
  1296. /* init and setup */
  1297. hal_srng_dst_hw_init_generic,
  1298. hal_srng_src_hw_init_generic,
  1299. hal_get_hw_hptp_generic,
  1300. hal_reo_setup_generic,
  1301. hal_setup_link_idle_list_generic,
  1302. hal_get_window_address_6490,
  1303. hal_reo_set_err_dst_remap_6490,
  1304. /* tx */
  1305. hal_tx_desc_set_dscp_tid_table_id_6490,
  1306. hal_tx_set_dscp_tid_map_6490,
  1307. hal_tx_update_dscp_tid_6490,
  1308. hal_tx_desc_set_lmac_id_6490,
  1309. hal_tx_desc_set_buf_addr_generic,
  1310. hal_tx_desc_set_search_type_generic,
  1311. hal_tx_desc_set_search_index_generic,
  1312. hal_tx_desc_set_cache_set_num_generic,
  1313. hal_tx_comp_get_status_generic,
  1314. hal_tx_comp_get_release_reason_generic,
  1315. hal_get_wbm_internal_error_generic,
  1316. hal_tx_desc_set_mesh_en_6490,
  1317. hal_tx_init_cmd_credit_ring_6490,
  1318. /* rx */
  1319. hal_rx_msdu_start_nss_get_6490,
  1320. hal_rx_mon_hw_desc_get_mpdu_status_6490,
  1321. hal_rx_get_tlv_6490,
  1322. hal_rx_proc_phyrx_other_receive_info_tlv_6490,
  1323. hal_rx_dump_msdu_start_tlv_6490,
  1324. hal_rx_dump_msdu_end_tlv_6490,
  1325. hal_get_link_desc_size_6490,
  1326. hal_rx_mpdu_start_tid_get_6490,
  1327. hal_rx_msdu_start_reception_type_get_6490,
  1328. hal_rx_msdu_end_da_idx_get_6490,
  1329. hal_rx_msdu_desc_info_get_ptr_6490,
  1330. hal_rx_link_desc_msdu0_ptr_6490,
  1331. hal_reo_status_get_header_6490,
  1332. hal_rx_status_get_tlv_info_generic,
  1333. hal_rx_wbm_err_info_get_generic,
  1334. hal_rx_dump_mpdu_start_tlv_generic,
  1335. hal_tx_set_pcp_tid_map_generic,
  1336. hal_tx_update_pcp_tid_generic,
  1337. hal_tx_update_tidmap_prty_generic,
  1338. hal_rx_get_rx_fragment_number_6490,
  1339. hal_rx_msdu_end_da_is_mcbc_get_6490,
  1340. hal_rx_msdu_end_sa_is_valid_get_6490,
  1341. hal_rx_msdu_end_sa_idx_get_6490,
  1342. hal_rx_desc_is_first_msdu_6490,
  1343. hal_rx_msdu_end_l3_hdr_padding_get_6490,
  1344. hal_rx_encryption_info_valid_6490,
  1345. hal_rx_print_pn_6490,
  1346. hal_rx_msdu_end_first_msdu_get_6490,
  1347. hal_rx_msdu_end_da_is_valid_get_6490,
  1348. hal_rx_msdu_end_last_msdu_get_6490,
  1349. hal_rx_get_mpdu_mac_ad4_valid_6490,
  1350. hal_rx_mpdu_start_sw_peer_id_get_6490,
  1351. hal_rx_mpdu_get_to_ds_6490,
  1352. hal_rx_mpdu_get_fr_ds_6490,
  1353. hal_rx_get_mpdu_frame_control_valid_6490,
  1354. hal_rx_mpdu_get_addr1_6490,
  1355. hal_rx_mpdu_get_addr2_6490,
  1356. hal_rx_mpdu_get_addr3_6490,
  1357. hal_rx_mpdu_get_addr4_6490,
  1358. hal_rx_get_mpdu_sequence_control_valid_6490,
  1359. hal_rx_is_unicast_6490,
  1360. hal_rx_tid_get_6490,
  1361. hal_rx_hw_desc_get_ppduid_get_6490,
  1362. NULL,
  1363. NULL,
  1364. hal_rx_msdu0_buffer_addr_lsb_6490,
  1365. hal_rx_msdu_desc_info_ptr_get_6490,
  1366. hal_ent_mpdu_desc_info_6490,
  1367. hal_dst_mpdu_desc_info_6490,
  1368. hal_rx_get_fc_valid_6490,
  1369. hal_rx_get_to_ds_flag_6490,
  1370. hal_rx_get_mac_addr2_valid_6490,
  1371. hal_rx_get_filter_category_6490,
  1372. hal_rx_get_ppdu_id_6490,
  1373. hal_reo_config_6490,
  1374. hal_rx_msdu_flow_idx_get_6490,
  1375. hal_rx_msdu_flow_idx_invalid_6490,
  1376. hal_rx_msdu_flow_idx_timeout_6490,
  1377. hal_rx_msdu_fse_metadata_get_6490,
  1378. hal_rx_msdu_cce_metadata_get_6490,
  1379. hal_rx_msdu_get_flow_params_6490,
  1380. hal_rx_tlv_get_tcp_chksum_6490,
  1381. hal_rx_get_rx_sequence_6490,
  1382. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1383. defined(WLAN_ENH_CFR_ENABLE)
  1384. hal_rx_get_bb_info_6490,
  1385. hal_rx_get_rtt_info_6490,
  1386. #else
  1387. NULL,
  1388. NULL,
  1389. #endif
  1390. /* rx - msdu end fast path info fields */
  1391. hal_rx_msdu_packet_metadata_get_generic,
  1392. hal_rx_get_fisa_cumulative_l4_checksum_6490,
  1393. hal_rx_get_fisa_cumulative_ip_length_6490,
  1394. hal_rx_get_udp_proto_6490,
  1395. hal_rx_get_flow_agg_continuation_6490,
  1396. hal_rx_get_flow_agg_count_6490,
  1397. hal_rx_get_fisa_timeout_6490,
  1398. NULL,
  1399. NULL,
  1400. };
  1401. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1402. /* TODO: max_rings can populated by querying HW capabilities */
  1403. { /* REO_DST */
  1404. .start_ring_id = HAL_SRNG_REO2SW1,
  1405. .max_rings = 4,
  1406. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1407. .lmac_ring = FALSE,
  1408. .ring_dir = HAL_SRNG_DST_RING,
  1409. .reg_start = {
  1410. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1411. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1412. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1413. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1414. },
  1415. .reg_size = {
  1416. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1417. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1418. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1419. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1420. },
  1421. .max_size =
  1422. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1423. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1424. },
  1425. { /* REO_EXCEPTION */
  1426. /* Designating REO2TCL ring as exception ring. This ring is
  1427. * similar to other REO2SW rings though it is named as REO2TCL.
  1428. * Any of theREO2SW rings can be used as exception ring.
  1429. */
  1430. .start_ring_id = HAL_SRNG_REO2TCL,
  1431. .max_rings = 1,
  1432. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1433. .lmac_ring = FALSE,
  1434. .ring_dir = HAL_SRNG_DST_RING,
  1435. .reg_start = {
  1436. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1437. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1438. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1439. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1440. },
  1441. /* Single ring - provide ring size if multiple rings of this
  1442. * type are supported
  1443. */
  1444. .reg_size = {},
  1445. .max_size =
  1446. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1447. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1448. },
  1449. { /* REO_REINJECT */
  1450. .start_ring_id = HAL_SRNG_SW2REO,
  1451. .max_rings = 1,
  1452. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1453. .lmac_ring = FALSE,
  1454. .ring_dir = HAL_SRNG_SRC_RING,
  1455. .reg_start = {
  1456. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1457. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1458. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1459. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1460. },
  1461. /* Single ring - provide ring size if multiple rings of this
  1462. * type are supported
  1463. */
  1464. .reg_size = {},
  1465. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1466. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1467. },
  1468. { /* REO_CMD */
  1469. .start_ring_id = HAL_SRNG_REO_CMD,
  1470. .max_rings = 1,
  1471. .entry_size = (sizeof(struct tlv_32_hdr) +
  1472. sizeof(struct reo_get_queue_stats)) >> 2,
  1473. .lmac_ring = FALSE,
  1474. .ring_dir = HAL_SRNG_SRC_RING,
  1475. .reg_start = {
  1476. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1477. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1478. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1479. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1480. },
  1481. /* Single ring - provide ring size if multiple rings of this
  1482. * type are supported
  1483. */
  1484. .reg_size = {},
  1485. .max_size =
  1486. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1487. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1488. },
  1489. { /* REO_STATUS */
  1490. .start_ring_id = HAL_SRNG_REO_STATUS,
  1491. .max_rings = 1,
  1492. .entry_size = (sizeof(struct tlv_32_hdr) +
  1493. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1494. .lmac_ring = FALSE,
  1495. .ring_dir = HAL_SRNG_DST_RING,
  1496. .reg_start = {
  1497. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1498. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1499. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1500. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1501. },
  1502. /* Single ring - provide ring size if multiple rings of this
  1503. * type are supported
  1504. */
  1505. .reg_size = {},
  1506. .max_size =
  1507. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1508. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1509. },
  1510. { /* TCL_DATA */
  1511. .start_ring_id = HAL_SRNG_SW2TCL1,
  1512. .max_rings = 3,
  1513. .entry_size = (sizeof(struct tlv_32_hdr) +
  1514. sizeof(struct tcl_data_cmd)) >> 2,
  1515. .lmac_ring = FALSE,
  1516. .ring_dir = HAL_SRNG_SRC_RING,
  1517. .reg_start = {
  1518. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1519. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1520. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1521. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1522. },
  1523. .reg_size = {
  1524. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1525. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1526. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1527. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1528. },
  1529. .max_size =
  1530. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1531. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1532. },
  1533. { /* TCL_CMD */
  1534. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1535. .max_rings = 1,
  1536. .entry_size = (sizeof(struct tlv_32_hdr) +
  1537. sizeof(struct tcl_gse_cmd)) >> 2,
  1538. .lmac_ring = FALSE,
  1539. .ring_dir = HAL_SRNG_SRC_RING,
  1540. .reg_start = {
  1541. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1542. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1543. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1544. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1545. },
  1546. /* Single ring - provide ring size if multiple rings of this
  1547. * type are supported
  1548. */
  1549. .reg_size = {},
  1550. .max_size =
  1551. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1552. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1553. },
  1554. { /* TCL_STATUS */
  1555. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1556. .max_rings = 1,
  1557. .entry_size = (sizeof(struct tlv_32_hdr) +
  1558. sizeof(struct tcl_status_ring)) >> 2,
  1559. .lmac_ring = FALSE,
  1560. .ring_dir = HAL_SRNG_DST_RING,
  1561. .reg_start = {
  1562. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1563. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1564. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1565. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1566. },
  1567. /* Single ring - provide ring size if multiple rings of this
  1568. * type are supported
  1569. */
  1570. .reg_size = {},
  1571. .max_size =
  1572. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1573. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1574. },
  1575. { /* CE_SRC */
  1576. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1577. .max_rings = 12,
  1578. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1579. .lmac_ring = FALSE,
  1580. .ring_dir = HAL_SRNG_SRC_RING,
  1581. .reg_start = {
  1582. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1583. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1584. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1585. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1586. },
  1587. .reg_size = {
  1588. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1589. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1590. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1591. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1592. },
  1593. .max_size =
  1594. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1595. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1596. },
  1597. { /* CE_DST */
  1598. .start_ring_id = HAL_SRNG_CE_0_DST,
  1599. .max_rings = 12,
  1600. .entry_size = 8 >> 2,
  1601. /*TODO: entry_size above should actually be
  1602. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1603. * of struct ce_dst_desc in HW header files
  1604. */
  1605. .lmac_ring = FALSE,
  1606. .ring_dir = HAL_SRNG_SRC_RING,
  1607. .reg_start = {
  1608. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1609. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1610. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1611. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1612. },
  1613. .reg_size = {
  1614. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1615. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1616. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1617. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1618. },
  1619. .max_size =
  1620. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1621. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1622. },
  1623. { /* CE_DST_STATUS */
  1624. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1625. .max_rings = 12,
  1626. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1627. .lmac_ring = FALSE,
  1628. .ring_dir = HAL_SRNG_DST_RING,
  1629. .reg_start = {
  1630. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1631. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1632. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1633. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1634. },
  1635. /* TODO: check destination status ring registers */
  1636. .reg_size = {
  1637. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1638. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1639. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1640. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1641. },
  1642. .max_size =
  1643. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1644. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1645. },
  1646. { /* WBM_IDLE_LINK */
  1647. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1648. .max_rings = 1,
  1649. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1650. .lmac_ring = FALSE,
  1651. .ring_dir = HAL_SRNG_SRC_RING,
  1652. .reg_start = {
  1653. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1654. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1655. },
  1656. /* Single ring - provide ring size if multiple rings of this
  1657. * type are supported
  1658. */
  1659. .reg_size = {},
  1660. .max_size =
  1661. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1662. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1663. },
  1664. { /* SW2WBM_RELEASE */
  1665. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1666. .max_rings = 1,
  1667. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1668. .lmac_ring = FALSE,
  1669. .ring_dir = HAL_SRNG_SRC_RING,
  1670. .reg_start = {
  1671. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1672. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1673. },
  1674. /* Single ring - provide ring size if multiple rings of this
  1675. * type are supported
  1676. */
  1677. .reg_size = {},
  1678. .max_size =
  1679. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1680. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1681. },
  1682. { /* WBM2SW_RELEASE */
  1683. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1684. .max_rings = 4,
  1685. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1686. .lmac_ring = FALSE,
  1687. .ring_dir = HAL_SRNG_DST_RING,
  1688. .reg_start = {
  1689. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1690. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1691. },
  1692. .reg_size = {
  1693. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1694. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1695. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1696. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1697. },
  1698. .max_size =
  1699. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1700. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1701. },
  1702. { /* RXDMA_BUF */
  1703. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1704. #ifdef IPA_OFFLOAD
  1705. .max_rings = 3,
  1706. #else
  1707. .max_rings = 2,
  1708. #endif
  1709. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1710. .lmac_ring = TRUE,
  1711. .ring_dir = HAL_SRNG_SRC_RING,
  1712. /* reg_start is not set because LMAC rings are not accessed
  1713. * from host
  1714. */
  1715. .reg_start = {},
  1716. .reg_size = {},
  1717. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1718. },
  1719. { /* RXDMA_DST */
  1720. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1721. .max_rings = 1,
  1722. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1723. .lmac_ring = TRUE,
  1724. .ring_dir = HAL_SRNG_DST_RING,
  1725. /* reg_start is not set because LMAC rings are not accessed
  1726. * from host
  1727. */
  1728. .reg_start = {},
  1729. .reg_size = {},
  1730. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1731. },
  1732. { /* RXDMA_MONITOR_BUF */
  1733. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1734. .max_rings = 1,
  1735. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1736. .lmac_ring = TRUE,
  1737. .ring_dir = HAL_SRNG_SRC_RING,
  1738. /* reg_start is not set because LMAC rings are not accessed
  1739. * from host
  1740. */
  1741. .reg_start = {},
  1742. .reg_size = {},
  1743. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1744. },
  1745. { /* RXDMA_MONITOR_STATUS */
  1746. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1747. .max_rings = 1,
  1748. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1749. .lmac_ring = TRUE,
  1750. .ring_dir = HAL_SRNG_SRC_RING,
  1751. /* reg_start is not set because LMAC rings are not accessed
  1752. * from host
  1753. */
  1754. .reg_start = {},
  1755. .reg_size = {},
  1756. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1757. },
  1758. { /* RXDMA_MONITOR_DST */
  1759. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1760. .max_rings = 1,
  1761. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1762. .lmac_ring = TRUE,
  1763. .ring_dir = HAL_SRNG_DST_RING,
  1764. /* reg_start is not set because LMAC rings are not accessed
  1765. * from host
  1766. */
  1767. .reg_start = {},
  1768. .reg_size = {},
  1769. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1770. },
  1771. { /* RXDMA_MONITOR_DESC */
  1772. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1773. .max_rings = 1,
  1774. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1775. .lmac_ring = TRUE,
  1776. .ring_dir = HAL_SRNG_SRC_RING,
  1777. /* reg_start is not set because LMAC rings are not accessed
  1778. * from host
  1779. */
  1780. .reg_start = {},
  1781. .reg_size = {},
  1782. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1783. },
  1784. { /* DIR_BUF_RX_DMA_SRC */
  1785. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1786. /*
  1787. * one ring is for spectral scan
  1788. * the other is for cfr
  1789. */
  1790. .max_rings = 2,
  1791. .entry_size = 2,
  1792. .lmac_ring = TRUE,
  1793. .ring_dir = HAL_SRNG_SRC_RING,
  1794. /* reg_start is not set because LMAC rings are not accessed
  1795. * from host
  1796. */
  1797. .reg_start = {},
  1798. .reg_size = {},
  1799. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1800. },
  1801. #ifdef WLAN_FEATURE_CIF_CFR
  1802. { /* WIFI_POS_SRC */
  1803. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1804. .max_rings = 1,
  1805. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1806. .lmac_ring = TRUE,
  1807. .ring_dir = HAL_SRNG_SRC_RING,
  1808. /* reg_start is not set because LMAC rings are not accessed
  1809. * from host
  1810. */
  1811. .reg_start = {},
  1812. .reg_size = {},
  1813. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1814. },
  1815. #endif
  1816. };
  1817. int32_t hal_hw_reg_offset_qca6490[] = {
  1818. /* dst */
  1819. REG_OFFSET(DST, HP),
  1820. REG_OFFSET(DST, TP),
  1821. REG_OFFSET(DST, ID),
  1822. REG_OFFSET(DST, MISC),
  1823. REG_OFFSET(DST, HP_ADDR_LSB),
  1824. REG_OFFSET(DST, HP_ADDR_MSB),
  1825. REG_OFFSET(DST, MSI1_BASE_LSB),
  1826. REG_OFFSET(DST, MSI1_BASE_MSB),
  1827. REG_OFFSET(DST, MSI1_DATA),
  1828. REG_OFFSET(DST, BASE_LSB),
  1829. REG_OFFSET(DST, BASE_MSB),
  1830. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1831. /* src */
  1832. REG_OFFSET(SRC, HP),
  1833. REG_OFFSET(SRC, TP),
  1834. REG_OFFSET(SRC, ID),
  1835. REG_OFFSET(SRC, MISC),
  1836. REG_OFFSET(SRC, TP_ADDR_LSB),
  1837. REG_OFFSET(SRC, TP_ADDR_MSB),
  1838. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1839. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1840. REG_OFFSET(SRC, MSI1_DATA),
  1841. REG_OFFSET(SRC, BASE_LSB),
  1842. REG_OFFSET(SRC, BASE_MSB),
  1843. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1844. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1845. };
  1846. /**
  1847. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  1848. * offset and srng table
  1849. */
  1850. void hal_qca6490_attach(struct hal_soc *hal_soc)
  1851. {
  1852. hal_soc->hw_srng_table = hw_srng_table_6490;
  1853. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6490;
  1854. hal_soc->ops = &qca6490_hal_hw_txrx_ops;
  1855. }