reg_struct.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. /*
  2. * Copyright (c) 2015-2016 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef REG_STRUCT_H
  19. #define REG_STRUCT_H
  20. struct targetdef_s {
  21. uint32_t d_RTC_SOC_BASE_ADDRESS;
  22. uint32_t d_RTC_WMAC_BASE_ADDRESS;
  23. uint32_t d_SYSTEM_SLEEP_OFFSET;
  24. uint32_t d_WLAN_SYSTEM_SLEEP_OFFSET;
  25. uint32_t d_WLAN_SYSTEM_SLEEP_DISABLE_LSB;
  26. uint32_t d_WLAN_SYSTEM_SLEEP_DISABLE_MASK;
  27. uint32_t d_CLOCK_CONTROL_OFFSET;
  28. uint32_t d_CLOCK_CONTROL_SI0_CLK_MASK;
  29. uint32_t d_RESET_CONTROL_OFFSET;
  30. uint32_t d_RESET_CONTROL_MBOX_RST_MASK;
  31. uint32_t d_RESET_CONTROL_SI0_RST_MASK;
  32. uint32_t d_WLAN_RESET_CONTROL_OFFSET;
  33. uint32_t d_WLAN_RESET_CONTROL_COLD_RST_MASK;
  34. uint32_t d_WLAN_RESET_CONTROL_WARM_RST_MASK;
  35. uint32_t d_GPIO_BASE_ADDRESS;
  36. uint32_t d_GPIO_PIN0_OFFSET;
  37. uint32_t d_GPIO_PIN1_OFFSET;
  38. uint32_t d_GPIO_PIN0_CONFIG_MASK;
  39. uint32_t d_GPIO_PIN1_CONFIG_MASK;
  40. uint32_t d_SI_CONFIG_BIDIR_OD_DATA_LSB;
  41. uint32_t d_SI_CONFIG_BIDIR_OD_DATA_MASK;
  42. uint32_t d_SI_CONFIG_I2C_LSB;
  43. uint32_t d_SI_CONFIG_I2C_MASK;
  44. uint32_t d_SI_CONFIG_POS_SAMPLE_LSB;
  45. uint32_t d_SI_CONFIG_POS_SAMPLE_MASK;
  46. uint32_t d_SI_CONFIG_INACTIVE_CLK_LSB;
  47. uint32_t d_SI_CONFIG_INACTIVE_CLK_MASK;
  48. uint32_t d_SI_CONFIG_INACTIVE_DATA_LSB;
  49. uint32_t d_SI_CONFIG_INACTIVE_DATA_MASK;
  50. uint32_t d_SI_CONFIG_DIVIDER_LSB;
  51. uint32_t d_SI_CONFIG_DIVIDER_MASK;
  52. uint32_t d_SI_BASE_ADDRESS;
  53. uint32_t d_SI_CONFIG_OFFSET;
  54. uint32_t d_SI_TX_DATA0_OFFSET;
  55. uint32_t d_SI_TX_DATA1_OFFSET;
  56. uint32_t d_SI_RX_DATA0_OFFSET;
  57. uint32_t d_SI_RX_DATA1_OFFSET;
  58. uint32_t d_SI_CS_OFFSET;
  59. uint32_t d_SI_CS_DONE_ERR_MASK;
  60. uint32_t d_SI_CS_DONE_INT_MASK;
  61. uint32_t d_SI_CS_START_LSB;
  62. uint32_t d_SI_CS_START_MASK;
  63. uint32_t d_SI_CS_RX_CNT_LSB;
  64. uint32_t d_SI_CS_RX_CNT_MASK;
  65. uint32_t d_SI_CS_TX_CNT_LSB;
  66. uint32_t d_SI_CS_TX_CNT_MASK;
  67. uint32_t d_BOARD_DATA_SZ;
  68. uint32_t d_BOARD_EXT_DATA_SZ;
  69. uint32_t d_MBOX_BASE_ADDRESS;
  70. uint32_t d_LOCAL_SCRATCH_OFFSET;
  71. uint32_t d_CPU_CLOCK_OFFSET;
  72. uint32_t d_LPO_CAL_OFFSET;
  73. uint32_t d_GPIO_PIN10_OFFSET;
  74. uint32_t d_GPIO_PIN11_OFFSET;
  75. uint32_t d_GPIO_PIN12_OFFSET;
  76. uint32_t d_GPIO_PIN13_OFFSET;
  77. uint32_t d_CLOCK_GPIO_OFFSET;
  78. uint32_t d_CPU_CLOCK_STANDARD_LSB;
  79. uint32_t d_CPU_CLOCK_STANDARD_MASK;
  80. uint32_t d_LPO_CAL_ENABLE_LSB;
  81. uint32_t d_LPO_CAL_ENABLE_MASK;
  82. uint32_t d_CLOCK_GPIO_BT_CLK_OUT_EN_LSB;
  83. uint32_t d_CLOCK_GPIO_BT_CLK_OUT_EN_MASK;
  84. uint32_t d_ANALOG_INTF_BASE_ADDRESS;
  85. uint32_t d_WLAN_MAC_BASE_ADDRESS;
  86. uint32_t d_CE0_BASE_ADDRESS;
  87. uint32_t d_CE1_BASE_ADDRESS;
  88. uint32_t d_FW_INDICATOR_ADDRESS;
  89. uint32_t d_FW_CPU_PLL_CONFIG;
  90. uint32_t d_DRAM_BASE_ADDRESS;
  91. uint32_t d_SOC_CORE_BASE_ADDRESS;
  92. uint32_t d_CORE_CTRL_ADDRESS;
  93. uint32_t d_CE_COUNT;
  94. uint32_t d_MSI_NUM_REQUEST;
  95. uint32_t d_MSI_ASSIGN_FW;
  96. uint32_t d_MSI_ASSIGN_CE_INITIAL;
  97. uint32_t d_PCIE_INTR_ENABLE_ADDRESS;
  98. uint32_t d_PCIE_INTR_CLR_ADDRESS;
  99. uint32_t d_PCIE_INTR_FIRMWARE_MASK;
  100. uint32_t d_PCIE_INTR_CE_MASK_ALL;
  101. uint32_t d_CORE_CTRL_CPU_INTR_MASK;
  102. uint32_t d_WIFICMN_PCIE_BAR_REG_ADDRESS;
  103. /* htt_rx.c */
  104. /* htt tx */
  105. uint32_t d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK;
  106. uint32_t d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK;
  107. uint32_t d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK;
  108. uint32_t d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK;
  109. uint32_t d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB;
  110. uint32_t d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB;
  111. uint32_t d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB;
  112. uint32_t d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB;
  113. /* copy_engine.c */
  114. uint32_t d_DST_WR_INDEX_ADDRESS;
  115. uint32_t d_SRC_WATERMARK_ADDRESS;
  116. uint32_t d_SRC_WATERMARK_LOW_MASK;
  117. uint32_t d_SRC_WATERMARK_HIGH_MASK;
  118. uint32_t d_DST_WATERMARK_LOW_MASK;
  119. uint32_t d_DST_WATERMARK_HIGH_MASK;
  120. uint32_t d_CURRENT_SRRI_ADDRESS;
  121. uint32_t d_CURRENT_DRRI_ADDRESS;
  122. uint32_t d_HOST_IS_SRC_RING_HIGH_WATERMARK_MASK;
  123. uint32_t d_HOST_IS_SRC_RING_LOW_WATERMARK_MASK;
  124. uint32_t d_HOST_IS_DST_RING_HIGH_WATERMARK_MASK;
  125. uint32_t d_HOST_IS_DST_RING_LOW_WATERMARK_MASK;
  126. uint32_t d_HOST_IS_ADDRESS;
  127. uint32_t d_HOST_IS_COPY_COMPLETE_MASK;
  128. uint32_t d_CE_CMD_ADDRESS;
  129. uint32_t d_CE_CMD_HALT_MASK;
  130. uint32_t d_CE_WRAPPER_BASE_ADDRESS;
  131. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS;
  132. uint32_t d_HOST_IE_ADDRESS;
  133. uint32_t d_HOST_IE_COPY_COMPLETE_MASK;
  134. uint32_t d_SR_BA_ADDRESS;
  135. uint32_t d_SR_SIZE_ADDRESS;
  136. uint32_t d_CE_CTRL1_ADDRESS;
  137. uint32_t d_CE_CTRL1_DMAX_LENGTH_MASK;
  138. uint32_t d_DR_BA_ADDRESS;
  139. uint32_t d_DR_SIZE_ADDRESS;
  140. uint32_t d_MISC_IE_ADDRESS;
  141. uint32_t d_MISC_IS_AXI_ERR_MASK;
  142. uint32_t d_MISC_IS_DST_ADDR_ERR_MASK;
  143. uint32_t d_MISC_IS_SRC_LEN_ERR_MASK;
  144. uint32_t d_MISC_IS_DST_MAX_LEN_VIO_MASK;
  145. uint32_t d_MISC_IS_DST_RING_OVERFLOW_MASK;
  146. uint32_t d_MISC_IS_SRC_RING_OVERFLOW_MASK;
  147. uint32_t d_SRC_WATERMARK_LOW_LSB;
  148. uint32_t d_SRC_WATERMARK_HIGH_LSB;
  149. uint32_t d_DST_WATERMARK_LOW_LSB;
  150. uint32_t d_DST_WATERMARK_HIGH_LSB;
  151. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK;
  152. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB;
  153. uint32_t d_CE_CTRL1_DMAX_LENGTH_LSB;
  154. uint32_t d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK;
  155. uint32_t d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK;
  156. uint32_t d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB;
  157. uint32_t d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB;
  158. uint32_t d_CE_CMD_HALT_STATUS_MASK;
  159. uint32_t d_CE_CMD_HALT_STATUS_LSB;
  160. uint32_t d_SR_WR_INDEX_ADDRESS;
  161. uint32_t d_DST_WATERMARK_ADDRESS;
  162. /* htt_rx.c */
  163. uint32_t d_RX_MSDU_END_4_FIRST_MSDU_MASK;
  164. uint32_t d_RX_MSDU_END_4_FIRST_MSDU_LSB;
  165. uint32_t d_RX_MPDU_START_0_RETRY_LSB;
  166. uint32_t d_RX_MPDU_START_0_RETRY_MASK;
  167. uint32_t d_RX_MPDU_START_0_SEQ_NUM_MASK;
  168. uint32_t d_RX_MPDU_START_0_SEQ_NUM_LSB;
  169. uint32_t d_RX_MPDU_START_2_PN_47_32_LSB;
  170. uint32_t d_RX_MPDU_START_2_PN_47_32_MASK;
  171. uint32_t d_RX_MPDU_START_2_TID_LSB;
  172. uint32_t d_RX_MPDU_START_2_TID_MASK;
  173. uint32_t d_RX_MSDU_END_1_EXT_WAPI_PN_63_48_MASK;
  174. uint32_t d_RX_MSDU_END_1_EXT_WAPI_PN_63_48_LSB;
  175. uint32_t d_RX_MSDU_END_1_KEY_ID_OCT_MASK;
  176. uint32_t d_RX_MSDU_END_1_KEY_ID_OCT_LSB;
  177. uint32_t d_RX_MSDU_END_4_LAST_MSDU_MASK;
  178. uint32_t d_RX_MSDU_END_4_LAST_MSDU_LSB;
  179. uint32_t d_RX_ATTENTION_0_MCAST_BCAST_MASK;
  180. uint32_t d_RX_ATTENTION_0_MCAST_BCAST_LSB;
  181. uint32_t d_RX_ATTENTION_0_FRAGMENT_MASK;
  182. uint32_t d_RX_ATTENTION_0_FRAGMENT_LSB;
  183. uint32_t d_RX_ATTENTION_0_MPDU_LENGTH_ERR_MASK;
  184. uint32_t d_RX_FRAG_INFO_0_RING2_MORE_COUNT_MASK;
  185. uint32_t d_RX_FRAG_INFO_0_RING2_MORE_COUNT_LSB;
  186. uint32_t d_RX_MSDU_START_0_MSDU_LENGTH_MASK;
  187. uint32_t d_RX_MSDU_START_0_MSDU_LENGTH_LSB;
  188. uint32_t d_RX_MSDU_START_2_DECAP_FORMAT_OFFSET;
  189. uint32_t d_RX_MSDU_START_2_DECAP_FORMAT_MASK;
  190. uint32_t d_RX_MSDU_START_2_DECAP_FORMAT_LSB;
  191. uint32_t d_RX_MPDU_START_0_ENCRYPTED_MASK;
  192. uint32_t d_RX_MPDU_START_0_ENCRYPTED_LSB;
  193. uint32_t d_RX_ATTENTION_0_MORE_DATA_MASK;
  194. uint32_t d_RX_ATTENTION_0_MSDU_DONE_MASK;
  195. uint32_t d_RX_ATTENTION_0_TCP_UDP_CHKSUM_FAIL_MASK;
  196. /* end */
  197. /* PLL start */
  198. uint32_t d_EFUSE_OFFSET;
  199. uint32_t d_EFUSE_XTAL_SEL_MSB;
  200. uint32_t d_EFUSE_XTAL_SEL_LSB;
  201. uint32_t d_EFUSE_XTAL_SEL_MASK;
  202. uint32_t d_BB_PLL_CONFIG_OFFSET;
  203. uint32_t d_BB_PLL_CONFIG_OUTDIV_MSB;
  204. uint32_t d_BB_PLL_CONFIG_OUTDIV_LSB;
  205. uint32_t d_BB_PLL_CONFIG_OUTDIV_MASK;
  206. uint32_t d_BB_PLL_CONFIG_FRAC_MSB;
  207. uint32_t d_BB_PLL_CONFIG_FRAC_LSB;
  208. uint32_t d_BB_PLL_CONFIG_FRAC_MASK;
  209. uint32_t d_WLAN_PLL_SETTLE_TIME_MSB;
  210. uint32_t d_WLAN_PLL_SETTLE_TIME_LSB;
  211. uint32_t d_WLAN_PLL_SETTLE_TIME_MASK;
  212. uint32_t d_WLAN_PLL_SETTLE_OFFSET;
  213. uint32_t d_WLAN_PLL_SETTLE_SW_MASK;
  214. uint32_t d_WLAN_PLL_SETTLE_RSTMASK;
  215. uint32_t d_WLAN_PLL_SETTLE_RESET;
  216. uint32_t d_WLAN_PLL_CONTROL_NOPWD_MSB;
  217. uint32_t d_WLAN_PLL_CONTROL_NOPWD_LSB;
  218. uint32_t d_WLAN_PLL_CONTROL_NOPWD_MASK;
  219. uint32_t d_WLAN_PLL_CONTROL_BYPASS_MSB;
  220. uint32_t d_WLAN_PLL_CONTROL_BYPASS_LSB;
  221. uint32_t d_WLAN_PLL_CONTROL_BYPASS_MASK;
  222. uint32_t d_WLAN_PLL_CONTROL_BYPASS_RESET;
  223. uint32_t d_WLAN_PLL_CONTROL_CLK_SEL_MSB;
  224. uint32_t d_WLAN_PLL_CONTROL_CLK_SEL_LSB;
  225. uint32_t d_WLAN_PLL_CONTROL_CLK_SEL_MASK;
  226. uint32_t d_WLAN_PLL_CONTROL_CLK_SEL_RESET;
  227. uint32_t d_WLAN_PLL_CONTROL_REFDIV_MSB;
  228. uint32_t d_WLAN_PLL_CONTROL_REFDIV_LSB;
  229. uint32_t d_WLAN_PLL_CONTROL_REFDIV_MASK;
  230. uint32_t d_WLAN_PLL_CONTROL_REFDIV_RESET;
  231. uint32_t d_WLAN_PLL_CONTROL_DIV_MSB;
  232. uint32_t d_WLAN_PLL_CONTROL_DIV_LSB;
  233. uint32_t d_WLAN_PLL_CONTROL_DIV_MASK;
  234. uint32_t d_WLAN_PLL_CONTROL_DIV_RESET;
  235. uint32_t d_WLAN_PLL_CONTROL_OFFSET;
  236. uint32_t d_WLAN_PLL_CONTROL_SW_MASK;
  237. uint32_t d_WLAN_PLL_CONTROL_RSTMASK;
  238. uint32_t d_WLAN_PLL_CONTROL_RESET;
  239. uint32_t d_SOC_CORE_CLK_CTRL_OFFSET;
  240. uint32_t d_SOC_CORE_CLK_CTRL_DIV_MSB;
  241. uint32_t d_SOC_CORE_CLK_CTRL_DIV_LSB;
  242. uint32_t d_SOC_CORE_CLK_CTRL_DIV_MASK;
  243. uint32_t d_RTC_SYNC_STATUS_PLL_CHANGING_MSB;
  244. uint32_t d_RTC_SYNC_STATUS_PLL_CHANGING_LSB;
  245. uint32_t d_RTC_SYNC_STATUS_PLL_CHANGING_MASK;
  246. uint32_t d_RTC_SYNC_STATUS_PLL_CHANGING_RESET;
  247. uint32_t d_RTC_SYNC_STATUS_OFFSET;
  248. uint32_t d_SOC_CPU_CLOCK_OFFSET;
  249. uint32_t d_SOC_CPU_CLOCK_STANDARD_MSB;
  250. uint32_t d_SOC_CPU_CLOCK_STANDARD_LSB;
  251. uint32_t d_SOC_CPU_CLOCK_STANDARD_MASK;
  252. /* PLL end */
  253. uint32_t d_SOC_POWER_REG_OFFSET;
  254. uint32_t d_PCIE_INTR_CAUSE_ADDRESS;
  255. uint32_t d_SOC_RESET_CONTROL_ADDRESS;
  256. uint32_t d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK;
  257. uint32_t d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB;
  258. uint32_t d_SOC_RESET_CONTROL_CE_RST_MASK;
  259. uint32_t d_SOC_RESET_CONTROL_CPU_WARM_RST_MASK;
  260. uint32_t d_CPU_INTR_ADDRESS;
  261. uint32_t d_SOC_LF_TIMER_CONTROL0_ADDRESS;
  262. uint32_t d_SOC_LF_TIMER_CONTROL0_ENABLE_MASK;
  263. /* chip id start */
  264. uint32_t d_SI_CONFIG_ERR_INT_MASK;
  265. uint32_t d_SI_CONFIG_ERR_INT_LSB;
  266. uint32_t d_GPIO_ENABLE_W1TS_LOW_ADDRESS;
  267. uint32_t d_GPIO_PIN0_CONFIG_LSB;
  268. uint32_t d_GPIO_PIN0_PAD_PULL_LSB;
  269. uint32_t d_GPIO_PIN0_PAD_PULL_MASK;
  270. uint32_t d_SOC_CHIP_ID_ADDRESS;
  271. uint32_t d_SOC_CHIP_ID_VERSION_MASK;
  272. uint32_t d_SOC_CHIP_ID_VERSION_LSB;
  273. uint32_t d_SOC_CHIP_ID_REVISION_MASK;
  274. uint32_t d_SOC_CHIP_ID_REVISION_LSB;
  275. uint32_t d_SOC_CHIP_ID_REVISION_MSB;
  276. uint32_t d_FW_AXI_MSI_ADDR;
  277. uint32_t d_FW_AXI_MSI_DATA;
  278. uint32_t d_WLAN_SUBSYSTEM_CORE_ID_ADDRESS;
  279. uint32_t d_FPGA_VERSION_ADDRESS;
  280. /* chip id end */
  281. uint32_t d_A_SOC_CORE_SCRATCH_0_ADDRESS;
  282. uint32_t d_A_SOC_CORE_SCRATCH_1_ADDRESS;
  283. uint32_t d_A_SOC_CORE_SCRATCH_2_ADDRESS;
  284. uint32_t d_A_SOC_CORE_SCRATCH_3_ADDRESS;
  285. uint32_t d_A_SOC_CORE_SCRATCH_4_ADDRESS;
  286. uint32_t d_A_SOC_CORE_SCRATCH_5_ADDRESS;
  287. uint32_t d_A_SOC_CORE_SCRATCH_6_ADDRESS;
  288. uint32_t d_A_SOC_CORE_SCRATCH_7_ADDRESS;
  289. uint32_t d_A_SOC_CORE_SPARE_0_REGISTER;
  290. uint32_t d_PCIE_INTR_FIRMWARE_ROUTE_MASK;
  291. uint32_t d_A_SOC_CORE_PCIE_INTR_CAUSE_GRP1;
  292. uint32_t d_A_SOC_CORE_SPARE_1_REGISTER;
  293. uint32_t d_A_SOC_CORE_PCIE_INTR_CLR_GRP1;
  294. uint32_t d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP1;
  295. uint32_t d_A_SOC_PCIE_PCIE_SCRATCH_0;
  296. uint32_t d_A_SOC_PCIE_PCIE_SCRATCH_1;
  297. uint32_t d_A_WIFI_APB_1_A_WFSS_CE_TARGET_HOST_DELTA;
  298. uint32_t d_A_SOC_PCIE_PCIE_SCRATCH_2;
  299. uint32_t d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK;
  300. uint32_t d_WLAN_DEBUG_INPUT_SEL_OFFSET;
  301. uint32_t d_WLAN_DEBUG_INPUT_SEL_SRC_MSB;
  302. uint32_t d_WLAN_DEBUG_INPUT_SEL_SRC_LSB;
  303. uint32_t d_WLAN_DEBUG_INPUT_SEL_SRC_MASK;
  304. uint32_t d_WLAN_DEBUG_CONTROL_OFFSET;
  305. uint32_t d_WLAN_DEBUG_CONTROL_ENABLE_MSB;
  306. uint32_t d_WLAN_DEBUG_CONTROL_ENABLE_LSB;
  307. uint32_t d_WLAN_DEBUG_CONTROL_ENABLE_MASK;
  308. uint32_t d_WLAN_DEBUG_OUT_OFFSET;
  309. uint32_t d_WLAN_DEBUG_OUT_DATA_MSB;
  310. uint32_t d_WLAN_DEBUG_OUT_DATA_LSB;
  311. uint32_t d_WLAN_DEBUG_OUT_DATA_MASK;
  312. uint32_t d_AMBA_DEBUG_BUS_OFFSET;
  313. uint32_t d_AMBA_DEBUG_BUS_PCIE_DEBUG_SEL_MSB;
  314. uint32_t d_AMBA_DEBUG_BUS_PCIE_DEBUG_SEL_LSB;
  315. uint32_t d_AMBA_DEBUG_BUS_PCIE_DEBUG_SEL_MASK;
  316. uint32_t d_AMBA_DEBUG_BUS_SEL_MSB;
  317. uint32_t d_AMBA_DEBUG_BUS_SEL_LSB;
  318. uint32_t d_AMBA_DEBUG_BUS_SEL_MASK;
  319. #ifdef QCA_WIFI_3_0_ADRASTEA
  320. uint32_t d_Q6_ENABLE_REGISTER_0;
  321. uint32_t d_Q6_ENABLE_REGISTER_1;
  322. uint32_t d_Q6_CAUSE_REGISTER_0;
  323. uint32_t d_Q6_CAUSE_REGISTER_1;
  324. uint32_t d_Q6_CLEAR_REGISTER_0;
  325. uint32_t d_Q6_CLEAR_REGISTER_1;
  326. #endif
  327. #ifdef CONFIG_BYPASS_QMI
  328. uint32_t d_BYPASS_QMI_TEMP_REGISTER;
  329. #endif
  330. uint32_t d_WIFICMN_INT_STATUS_ADDRESS;
  331. };
  332. struct hostdef_s {
  333. uint32_t d_INT_STATUS_ENABLE_ERROR_LSB;
  334. uint32_t d_INT_STATUS_ENABLE_ERROR_MASK;
  335. uint32_t d_INT_STATUS_ENABLE_CPU_LSB;
  336. uint32_t d_INT_STATUS_ENABLE_CPU_MASK;
  337. uint32_t d_INT_STATUS_ENABLE_COUNTER_LSB;
  338. uint32_t d_INT_STATUS_ENABLE_COUNTER_MASK;
  339. uint32_t d_INT_STATUS_ENABLE_MBOX_DATA_LSB;
  340. uint32_t d_INT_STATUS_ENABLE_MBOX_DATA_MASK;
  341. uint32_t d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB;
  342. uint32_t d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK;
  343. uint32_t d_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB;
  344. uint32_t d_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK;
  345. uint32_t d_COUNTER_INT_STATUS_ENABLE_BIT_LSB;
  346. uint32_t d_COUNTER_INT_STATUS_ENABLE_BIT_MASK;
  347. uint32_t d_INT_STATUS_ENABLE_ADDRESS;
  348. uint32_t d_CPU_INT_STATUS_ENABLE_BIT_LSB;
  349. uint32_t d_CPU_INT_STATUS_ENABLE_BIT_MASK;
  350. uint32_t d_HOST_INT_STATUS_ADDRESS;
  351. uint32_t d_CPU_INT_STATUS_ADDRESS;
  352. uint32_t d_ERROR_INT_STATUS_ADDRESS;
  353. uint32_t d_ERROR_INT_STATUS_WAKEUP_MASK;
  354. uint32_t d_ERROR_INT_STATUS_WAKEUP_LSB;
  355. uint32_t d_ERROR_INT_STATUS_RX_UNDERFLOW_MASK;
  356. uint32_t d_ERROR_INT_STATUS_RX_UNDERFLOW_LSB;
  357. uint32_t d_ERROR_INT_STATUS_TX_OVERFLOW_MASK;
  358. uint32_t d_ERROR_INT_STATUS_TX_OVERFLOW_LSB;
  359. uint32_t d_COUNT_DEC_ADDRESS;
  360. uint32_t d_HOST_INT_STATUS_CPU_MASK;
  361. uint32_t d_HOST_INT_STATUS_CPU_LSB;
  362. uint32_t d_HOST_INT_STATUS_ERROR_MASK;
  363. uint32_t d_HOST_INT_STATUS_ERROR_LSB;
  364. uint32_t d_HOST_INT_STATUS_COUNTER_MASK;
  365. uint32_t d_HOST_INT_STATUS_COUNTER_LSB;
  366. uint32_t d_RX_LOOKAHEAD_VALID_ADDRESS;
  367. uint32_t d_WINDOW_DATA_ADDRESS;
  368. uint32_t d_WINDOW_READ_ADDR_ADDRESS;
  369. uint32_t d_WINDOW_WRITE_ADDR_ADDRESS;
  370. uint32_t d_SOC_GLOBAL_RESET_ADDRESS;
  371. uint32_t d_RTC_STATE_ADDRESS;
  372. uint32_t d_RTC_STATE_COLD_RESET_MASK;
  373. uint32_t d_PCIE_LOCAL_BASE_ADDRESS;
  374. uint32_t d_PCIE_SOC_WAKE_RESET;
  375. uint32_t d_PCIE_SOC_WAKE_ADDRESS;
  376. uint32_t d_PCIE_SOC_WAKE_V_MASK;
  377. uint32_t d_RTC_STATE_V_MASK;
  378. uint32_t d_RTC_STATE_V_LSB;
  379. uint32_t d_FW_IND_EVENT_PENDING;
  380. uint32_t d_FW_IND_INITIALIZED;
  381. uint32_t d_FW_IND_HELPER;
  382. uint32_t d_RTC_STATE_V_ON;
  383. #if defined(SDIO_3_0)
  384. uint32_t d_HOST_INT_STATUS_MBOX_DATA_MASK;
  385. uint32_t d_HOST_INT_STATUS_MBOX_DATA_LSB;
  386. #endif
  387. uint32_t d_PCIE_SOC_RDY_STATUS_ADDRESS;
  388. uint32_t d_PCIE_SOC_RDY_STATUS_BAR_MASK;
  389. uint32_t d_SOC_PCIE_BASE_ADDRESS;
  390. uint32_t d_MSI_MAGIC_ADR_ADDRESS;
  391. uint32_t d_MSI_MAGIC_ADDRESS;
  392. uint32_t d_HOST_CE_COUNT;
  393. uint32_t d_ENABLE_MSI;
  394. uint32_t d_MUX_ID_MASK;
  395. uint32_t d_TRANSACTION_ID_MASK;
  396. uint32_t d_DESC_DATA_FLAG_MASK;
  397. uint32_t d_A_SOC_PCIE_PCIE_BAR0_START;
  398. uint32_t d_FW_IND_HOST_READY;
  399. };
  400. struct host_shadow_regs_s {
  401. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_0;
  402. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_1;
  403. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_2;
  404. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_3;
  405. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_4;
  406. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_5;
  407. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_6;
  408. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_7;
  409. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_8;
  410. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_9;
  411. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_10;
  412. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_11;
  413. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_12;
  414. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_13;
  415. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_14;
  416. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_15;
  417. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_16;
  418. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_17;
  419. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_18;
  420. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_19;
  421. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_20;
  422. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_21;
  423. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_22;
  424. uint32_t d_A_LOCAL_SHADOW_REG_VALUE_23;
  425. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_0;
  426. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_1;
  427. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_2;
  428. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_3;
  429. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_4;
  430. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_5;
  431. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_6;
  432. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_7;
  433. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_8;
  434. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_9;
  435. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_10;
  436. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_11;
  437. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_12;
  438. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_13;
  439. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_14;
  440. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_15;
  441. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_16;
  442. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_17;
  443. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_18;
  444. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_19;
  445. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_20;
  446. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_21;
  447. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_22;
  448. uint32_t d_A_LOCAL_SHADOW_REG_ADDRESS_23;
  449. };
  450. /*
  451. * @d_DST_WR_INDEX_ADDRESS: Destination ring write index
  452. *
  453. * @d_SRC_WATERMARK_ADDRESS: Source ring watermark
  454. *
  455. * @d_SRC_WATERMARK_LOW_MASK: Bits indicating low watermark from Source ring
  456. * watermark
  457. *
  458. * @d_SRC_WATERMARK_HIGH_MASK: Bits indicating high watermark from Source ring
  459. * watermark
  460. *
  461. * @d_DST_WATERMARK_LOW_MASK: Bits indicating low watermark from Destination
  462. * ring watermark
  463. *
  464. * @d_DST_WATERMARK_HIGH_MASK: Bits indicating high watermark from Destination
  465. * ring watermark
  466. *
  467. * @d_CURRENT_SRRI_ADDRESS: Current source ring read index.The Start Offset
  468. * will be reflected after a CE transfer is completed.
  469. *
  470. * @d_CURRENT_DRRI_ADDRESS: Current Destination ring read index. The Start
  471. * Offset will be reflected after a CE transfer
  472. * is completed.
  473. *
  474. * @d_HOST_IS_SRC_RING_HIGH_WATERMARK_MASK: Source ring high watermark
  475. * Interrupt Status
  476. *
  477. * @d_HOST_IS_SRC_RING_LOW_WATERMARK_MASK: Source ring low watermark
  478. * Interrupt Status
  479. *
  480. * @d_HOST_IS_DST_RING_HIGH_WATERMARK_MASK: Destination ring high watermark
  481. * Interrupt Status
  482. *
  483. * @d_HOST_IS_DST_RING_LOW_WATERMARK_MASK: Source ring low watermark
  484. * Interrupt Status
  485. *
  486. * @d_HOST_IS_ADDRESS: Host Interrupt Status Register
  487. *
  488. * @d_MISC_IS_ADDRESS: Miscellaneous Interrupt Status Register
  489. *
  490. * @d_HOST_IS_COPY_COMPLETE_MASK: Bits indicating Copy complete interrupt
  491. * status from the Host Interrupt Status
  492. * register
  493. *
  494. * @d_CE_WRAPPER_BASE_ADDRESS: Copy Engine Wrapper Base Address
  495. *
  496. * @d_CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS: CE Wrapper summary for interrupts
  497. * to host
  498. *
  499. * @d_CE_WRAPPER_INDEX_BASE_LOW: The LSB Base address to which source and
  500. * destination read indices are written
  501. *
  502. * @d_CE_WRAPPER_INDEX_BASE_HIGH: The MSB Base address to which source and
  503. * destination read indices are written
  504. *
  505. * @d_HOST_IE_ADDRESS: Host Line Interrupt Enable Register
  506. *
  507. * @d_HOST_IE_COPY_COMPLETE_MASK: Bits indicating Copy complete interrupt
  508. * enable from the IE register
  509. *
  510. * @d_SR_BA_ADDRESS: LSB of Source Ring Base Address
  511. *
  512. * @d_SR_BA_ADDRESS_HIGH: MSB of Source Ring Base Address
  513. *
  514. * @d_SR_SIZE_ADDRESS: Source Ring size - number of entries and Start Offset
  515. *
  516. * @d_CE_CTRL1_ADDRESS: CE Control register
  517. *
  518. * @d_CE_CTRL1_DMAX_LENGTH_MASK: Destination buffer Max Length used for error
  519. * check
  520. *
  521. * @d_DR_BA_ADDRESS: Destination Ring Base Address Low
  522. *
  523. * @d_DR_BA_ADDRESS_HIGH: Destination Ring Base Address High
  524. *
  525. * @d_DR_SIZE_ADDRESS: Destination Ring size - number of entries Start Offset
  526. *
  527. * @d_CE_CMD_REGISTER: Implements commands to all CE Halt Flush
  528. *
  529. * @d_CE_MSI_ADDRESS: CE MSI LOW Address register
  530. *
  531. * @d_CE_MSI_ADDRESS_HIGH: CE MSI High Address register
  532. *
  533. * @d_CE_MSI_DATA: CE MSI Data Register
  534. *
  535. * @d_CE_MSI_ENABLE_BIT: Bit in CTRL1 register indication the MSI enable
  536. *
  537. * @d_MISC_IE_ADDRESS: Miscellaneous Interrupt Enable Register
  538. *
  539. * @d_MISC_IS_AXI_ERR_MASK:
  540. * Bit in Misc IS indicating AXI Timeout Interrupt status
  541. *
  542. * @d_MISC_IS_DST_ADDR_ERR_MASK:
  543. * Bit in Misc IS indicating Destination Address Error
  544. *
  545. * @d_MISC_IS_SRC_LEN_ERR_MASK: Bit in Misc IS indicating Source Zero Length
  546. * Error Interrupt status
  547. *
  548. * @d_MISC_IS_DST_MAX_LEN_VIO_MASK: Bit in Misc IS indicating Destination Max
  549. * Length Violated Interrupt status
  550. *
  551. * @d_MISC_IS_DST_RING_OVERFLOW_MASK: Bit in Misc IS indicating Destination
  552. * Ring Overflow Interrupt status
  553. *
  554. * @d_MISC_IS_SRC_RING_OVERFLOW_MASK: Bit in Misc IS indicating Source Ring
  555. * Overflow Interrupt status
  556. *
  557. * @d_SRC_WATERMARK_LOW_LSB: Source Ring Low Watermark LSB
  558. *
  559. * @d_SRC_WATERMARK_HIGH_LSB: Source Ring Low Watermark MSB
  560. *
  561. * @d_DST_WATERMARK_LOW_LSB: Destination Ring Low Watermark LSB
  562. *
  563. * @d_DST_WATERMARK_HIGH_LSB: Destination Ring High Watermark LSB
  564. *
  565. * @d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK:
  566. * Bits in d_CE_WRAPPER_INTERRUPT_SUMMARY_ADDR
  567. * indicating Copy engine miscellaneous interrupt summary
  568. *
  569. * @d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB:
  570. * Bits in d_CE_WRAPPER_INTERRUPT_SUMMARY_ADDR
  571. * indicating Host interrupts summary
  572. *
  573. * @d_CE_CTRL1_DMAX_LENGTH_LSB:
  574. * LSB of Destination buffer Max Length used for error check
  575. *
  576. * @d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK:
  577. * Bits indicating Source ring Byte Swap enable.
  578. * Treats source ring memory organisation as big-endian.
  579. *
  580. * @d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK:
  581. * Bits indicating Destination ring byte swap enable.
  582. * Treats destination ring memory organisation as big-endian
  583. *
  584. * @d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB:
  585. * LSB of Source ring Byte Swap enable
  586. *
  587. * @d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB:
  588. * LSB of Destination ring Byte Swap enable
  589. *
  590. * @d_CE_WRAPPER_DEBUG_OFFSET: Offset of CE OBS BUS Select register
  591. *
  592. * @d_CE_WRAPPER_DEBUG_SEL_MSB:
  593. * MSB of Control register selecting inputs for trace/debug
  594. *
  595. * @d_CE_WRAPPER_DEBUG_SEL_LSB:
  596. * LSB of Control register selecting inputs for trace/debug
  597. *
  598. * @d_CE_WRAPPER_DEBUG_SEL_MASK:
  599. * Bit mask for trace/debug Control register
  600. *
  601. * @d_CE_DEBUG_OFFSET: Offset of Copy Engine FSM Debug Status
  602. *
  603. * @d_CE_DEBUG_SEL_MSB: MSB of Copy Engine FSM Debug Status
  604. *
  605. * @d_CE_DEBUG_SEL_LSB: LSB of Copy Engine FSM Debug Status
  606. *
  607. * @d_CE_DEBUG_SEL_MASK: Bits indicating Copy Engine FSM Debug Status
  608. *
  609. */
  610. struct ce_reg_def {
  611. /* copy_engine.c */
  612. uint32_t d_DST_WR_INDEX_ADDRESS;
  613. uint32_t d_SRC_WATERMARK_ADDRESS;
  614. uint32_t d_SRC_WATERMARK_LOW_MASK;
  615. uint32_t d_SRC_WATERMARK_HIGH_MASK;
  616. uint32_t d_DST_WATERMARK_LOW_MASK;
  617. uint32_t d_DST_WATERMARK_HIGH_MASK;
  618. uint32_t d_CURRENT_SRRI_ADDRESS;
  619. uint32_t d_CURRENT_DRRI_ADDRESS;
  620. uint32_t d_HOST_IS_SRC_RING_HIGH_WATERMARK_MASK;
  621. uint32_t d_HOST_IS_SRC_RING_LOW_WATERMARK_MASK;
  622. uint32_t d_HOST_IS_DST_RING_HIGH_WATERMARK_MASK;
  623. uint32_t d_HOST_IS_DST_RING_LOW_WATERMARK_MASK;
  624. uint32_t d_HOST_IS_ADDRESS;
  625. uint32_t d_MISC_IS_ADDRESS;
  626. uint32_t d_HOST_IS_COPY_COMPLETE_MASK;
  627. uint32_t d_CE_WRAPPER_BASE_ADDRESS;
  628. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS;
  629. uint32_t d_CE_DDR_ADDRESS_FOR_RRI_LOW;
  630. uint32_t d_CE_DDR_ADDRESS_FOR_RRI_HIGH;
  631. uint32_t d_HOST_IE_ADDRESS;
  632. uint32_t d_HOST_IE_COPY_COMPLETE_MASK;
  633. uint32_t d_SR_BA_ADDRESS;
  634. uint32_t d_SR_BA_ADDRESS_HIGH;
  635. uint32_t d_SR_SIZE_ADDRESS;
  636. uint32_t d_CE_CTRL1_ADDRESS;
  637. uint32_t d_CE_CTRL1_DMAX_LENGTH_MASK;
  638. uint32_t d_DR_BA_ADDRESS;
  639. uint32_t d_DR_BA_ADDRESS_HIGH;
  640. uint32_t d_DR_SIZE_ADDRESS;
  641. uint32_t d_CE_CMD_REGISTER;
  642. uint32_t d_CE_MSI_ADDRESS;
  643. uint32_t d_CE_MSI_ADDRESS_HIGH;
  644. uint32_t d_CE_MSI_DATA;
  645. uint32_t d_CE_MSI_ENABLE_BIT;
  646. uint32_t d_MISC_IE_ADDRESS;
  647. uint32_t d_MISC_IS_AXI_ERR_MASK;
  648. uint32_t d_MISC_IS_DST_ADDR_ERR_MASK;
  649. uint32_t d_MISC_IS_SRC_LEN_ERR_MASK;
  650. uint32_t d_MISC_IS_DST_MAX_LEN_VIO_MASK;
  651. uint32_t d_MISC_IS_DST_RING_OVERFLOW_MASK;
  652. uint32_t d_MISC_IS_SRC_RING_OVERFLOW_MASK;
  653. uint32_t d_SRC_WATERMARK_LOW_LSB;
  654. uint32_t d_SRC_WATERMARK_HIGH_LSB;
  655. uint32_t d_DST_WATERMARK_LOW_LSB;
  656. uint32_t d_DST_WATERMARK_HIGH_LSB;
  657. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK;
  658. uint32_t d_CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB;
  659. uint32_t d_CE_CTRL1_DMAX_LENGTH_LSB;
  660. uint32_t d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK;
  661. uint32_t d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK;
  662. uint32_t d_CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB;
  663. uint32_t d_CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB;
  664. uint32_t d_CE_CTRL1_IDX_UPD_EN_MASK;
  665. uint32_t d_CE_WRAPPER_DEBUG_OFFSET;
  666. uint32_t d_CE_WRAPPER_DEBUG_SEL_MSB;
  667. uint32_t d_CE_WRAPPER_DEBUG_SEL_LSB;
  668. uint32_t d_CE_WRAPPER_DEBUG_SEL_MASK;
  669. uint32_t d_CE_DEBUG_OFFSET;
  670. uint32_t d_CE_DEBUG_SEL_MSB;
  671. uint32_t d_CE_DEBUG_SEL_LSB;
  672. uint32_t d_CE_DEBUG_SEL_MASK;
  673. uint32_t d_CE0_BASE_ADDRESS;
  674. uint32_t d_CE1_BASE_ADDRESS;
  675. uint32_t d_A_WIFI_APB_3_A_WCMN_APPS_CE_INTR_ENABLES;
  676. uint32_t d_A_WIFI_APB_3_A_WCMN_APPS_CE_INTR_STATUS;
  677. };
  678. #endif