dsi_display.c 208 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. #define SEC_PANEL_NAME_MAX_LEN 256
  31. u8 dbgfs_tx_cmd_buf[SZ_4K];
  32. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  33. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  34. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  35. {.boot_param = dsi_display_primary},
  36. {.boot_param = dsi_display_secondary},
  37. };
  38. static const struct of_device_id dsi_display_dt_match[] = {
  39. {.compatible = "qcom,dsi-display"},
  40. {}
  41. };
  42. bool is_skip_op_required(struct dsi_display *display)
  43. {
  44. if (!display)
  45. return false;
  46. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  47. }
  48. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  49. u32 mask, bool enable)
  50. {
  51. int i;
  52. struct dsi_display_ctrl *ctrl;
  53. if (!display)
  54. return;
  55. display_for_each_ctrl(i, display) {
  56. ctrl = &display->ctrl[i];
  57. if (!ctrl)
  58. continue;
  59. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  60. }
  61. }
  62. static int dsi_display_config_clk_gating(struct dsi_display *display,
  63. bool enable)
  64. {
  65. int rc = 0, i = 0;
  66. struct dsi_display_ctrl *mctrl, *ctrl;
  67. enum dsi_clk_gate_type clk_selection;
  68. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  69. if (!display) {
  70. DSI_ERR("Invalid params\n");
  71. return -EINVAL;
  72. }
  73. if (display->panel->host_config.force_hs_clk_lane) {
  74. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  75. return 0;
  76. }
  77. mctrl = &display->ctrl[display->clk_master_idx];
  78. if (!mctrl) {
  79. DSI_ERR("Invalid controller\n");
  80. return -EINVAL;
  81. }
  82. clk_selection = display->clk_gating_config;
  83. if (!enable) {
  84. /* for disable path, make sure to disable all clk gating */
  85. clk_selection = DSI_CLK_ALL;
  86. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  87. /* Default selection, no overrides */
  88. clk_selection = default_clk_select;
  89. } else if (clk_selection == DSI_CLK_NONE) {
  90. clk_selection = 0;
  91. }
  92. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  93. enable ? "Enabling" : "Disabling",
  94. clk_selection & BYTE_CLK ? "yes" : "no",
  95. clk_selection & PIXEL_CLK ? "yes" : "no",
  96. clk_selection & DSI_PHY ? "yes" : "no");
  97. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  98. if (rc) {
  99. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  100. display->name, enable ? "enable" : "disable",
  101. clk_selection, rc);
  102. return rc;
  103. }
  104. display_for_each_ctrl(i, display) {
  105. ctrl = &display->ctrl[i];
  106. if (!ctrl->ctrl || (ctrl == mctrl))
  107. continue;
  108. /**
  109. * In Split DSI usecase we should not enable clock gating on
  110. * DSI PHY1 to ensure no display atrifacts are seen.
  111. */
  112. clk_selection &= ~DSI_PHY;
  113. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  114. clk_selection);
  115. if (rc) {
  116. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  117. display->name, enable ? "enable" : "disable",
  118. clk_selection, rc);
  119. return rc;
  120. }
  121. }
  122. return 0;
  123. }
  124. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  125. bool enable)
  126. {
  127. int i;
  128. struct dsi_display_ctrl *ctrl;
  129. if (!display)
  130. return;
  131. display_for_each_ctrl(i, display) {
  132. ctrl = &display->ctrl[i];
  133. if (!ctrl)
  134. continue;
  135. ctrl->ctrl->esd_check_underway = enable;
  136. }
  137. }
  138. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  139. {
  140. int i;
  141. struct dsi_display_ctrl *ctrl;
  142. if (!display)
  143. return;
  144. display_for_each_ctrl(i, display) {
  145. ctrl = &display->ctrl[i];
  146. if (!ctrl)
  147. continue;
  148. dsi_ctrl_irq_update(ctrl->ctrl, en);
  149. }
  150. }
  151. void dsi_rect_intersect(const struct dsi_rect *r1,
  152. const struct dsi_rect *r2,
  153. struct dsi_rect *result)
  154. {
  155. int l, t, r, b;
  156. if (!r1 || !r2 || !result)
  157. return;
  158. l = max(r1->x, r2->x);
  159. t = max(r1->y, r2->y);
  160. r = min((r1->x + r1->w), (r2->x + r2->w));
  161. b = min((r1->y + r1->h), (r2->y + r2->h));
  162. if (r <= l || b <= t) {
  163. memset(result, 0, sizeof(*result));
  164. } else {
  165. result->x = l;
  166. result->y = t;
  167. result->w = r - l;
  168. result->h = b - t;
  169. }
  170. }
  171. int dsi_display_set_backlight(struct drm_connector *connector,
  172. void *display, u32 bl_lvl)
  173. {
  174. struct dsi_display *dsi_display = display;
  175. struct dsi_panel *panel;
  176. u32 bl_scale, bl_scale_sv;
  177. u64 bl_temp;
  178. int rc = 0;
  179. if (dsi_display == NULL || dsi_display->panel == NULL)
  180. return -EINVAL;
  181. panel = dsi_display->panel;
  182. mutex_lock(&panel->panel_lock);
  183. if (!dsi_panel_initialized(panel)) {
  184. rc = -EINVAL;
  185. goto error;
  186. }
  187. panel->bl_config.bl_level = bl_lvl;
  188. /* scale backlight */
  189. bl_scale = panel->bl_config.bl_scale;
  190. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  191. bl_scale_sv = panel->bl_config.bl_scale_sv;
  192. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  193. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  194. bl_scale, bl_scale_sv, (u32)bl_temp);
  195. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  196. DSI_CORE_CLK, DSI_CLK_ON);
  197. if (rc) {
  198. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  199. dsi_display->name, rc);
  200. goto error;
  201. }
  202. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  203. if (rc)
  204. DSI_ERR("unable to set backlight\n");
  205. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  206. DSI_CORE_CLK, DSI_CLK_OFF);
  207. if (rc) {
  208. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  209. dsi_display->name, rc);
  210. goto error;
  211. }
  212. error:
  213. mutex_unlock(&panel->panel_lock);
  214. return rc;
  215. }
  216. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  217. {
  218. int rc = 0;
  219. int i;
  220. struct dsi_display_ctrl *m_ctrl, *ctrl;
  221. bool skip_op = is_skip_op_required(display);
  222. m_ctrl = &display->ctrl[display->cmd_master_idx];
  223. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  224. if (display->cmd_engine_refcount > 0) {
  225. display->cmd_engine_refcount++;
  226. goto done;
  227. }
  228. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  229. DSI_CTRL_ENGINE_ON, skip_op);
  230. if (rc) {
  231. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  232. display->name, skip_op, rc);
  233. goto done;
  234. }
  235. display_for_each_ctrl(i, display) {
  236. ctrl = &display->ctrl[i];
  237. if (!ctrl->ctrl || (ctrl == m_ctrl))
  238. continue;
  239. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  240. DSI_CTRL_ENGINE_ON, skip_op);
  241. if (rc) {
  242. DSI_ERR(
  243. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  244. display->name, skip_op, rc);
  245. goto error_disable_master;
  246. }
  247. }
  248. display->cmd_engine_refcount++;
  249. goto done;
  250. error_disable_master:
  251. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  252. DSI_CTRL_ENGINE_OFF, skip_op);
  253. done:
  254. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  255. return rc;
  256. }
  257. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  258. {
  259. int rc = 0;
  260. int i;
  261. struct dsi_display_ctrl *m_ctrl, *ctrl;
  262. bool skip_op = is_skip_op_required(display);
  263. m_ctrl = &display->ctrl[display->cmd_master_idx];
  264. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  265. if (display->cmd_engine_refcount == 0) {
  266. DSI_ERR("[%s] Invalid refcount\n", display->name);
  267. goto done;
  268. } else if (display->cmd_engine_refcount > 1) {
  269. display->cmd_engine_refcount--;
  270. goto done;
  271. }
  272. display_for_each_ctrl(i, display) {
  273. ctrl = &display->ctrl[i];
  274. if (!ctrl->ctrl || (ctrl == m_ctrl))
  275. continue;
  276. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  277. DSI_CTRL_ENGINE_OFF, skip_op);
  278. if (rc)
  279. DSI_ERR(
  280. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  281. display->name, skip_op, rc);
  282. }
  283. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  284. DSI_CTRL_ENGINE_OFF, skip_op);
  285. if (rc) {
  286. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  287. display->name, skip_op, rc);
  288. goto error;
  289. }
  290. error:
  291. display->cmd_engine_refcount = 0;
  292. done:
  293. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  294. return rc;
  295. }
  296. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  297. {
  298. struct dsi_display *display;
  299. struct dsi_display_ctrl *display_ctrl;
  300. int rc, cnt;
  301. if (!cb_data) {
  302. DSI_ERR("aspace cb called with invalid cb_data\n");
  303. return;
  304. }
  305. display = (struct dsi_display *)cb_data;
  306. /*
  307. * acquire panel_lock to make sure no commands are in-progress
  308. * while detaching the non-secure context banks
  309. */
  310. dsi_panel_acquire_panel_lock(display->panel);
  311. if (is_detach) {
  312. /* invalidate the stored iova */
  313. display->cmd_buffer_iova = 0;
  314. /* return the virtual address mapping */
  315. msm_gem_put_vaddr(display->tx_cmd_buf);
  316. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  317. } else {
  318. rc = msm_gem_get_iova(display->tx_cmd_buf,
  319. display->aspace, &(display->cmd_buffer_iova));
  320. if (rc) {
  321. DSI_ERR("failed to get the iova rc %d\n", rc);
  322. goto end;
  323. }
  324. display->vaddr =
  325. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  326. if (IS_ERR_OR_NULL(display->vaddr)) {
  327. DSI_ERR("failed to get va rc %d\n", rc);
  328. goto end;
  329. }
  330. }
  331. display_for_each_ctrl(cnt, display) {
  332. display_ctrl = &display->ctrl[cnt];
  333. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  334. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  335. display_ctrl->ctrl->vaddr = display->vaddr;
  336. display_ctrl->ctrl->secure_mode = is_detach;
  337. }
  338. end:
  339. /* release panel_lock */
  340. dsi_panel_release_panel_lock(display->panel);
  341. }
  342. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  343. {
  344. struct dsi_display *display = (struct dsi_display *)data;
  345. /*
  346. * This irq handler is used for sole purpose of identifying
  347. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  348. * in case of display not being initialized yet
  349. */
  350. if (!display)
  351. return IRQ_HANDLED;
  352. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  353. complete_all(&display->esd_te_gate);
  354. return IRQ_HANDLED;
  355. }
  356. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  357. bool enable)
  358. {
  359. if (!display) {
  360. DSI_ERR("Invalid params\n");
  361. return;
  362. }
  363. /* Handle unbalanced irq enable/disable calls */
  364. if (enable && !display->is_te_irq_enabled) {
  365. enable_irq(gpio_to_irq(display->disp_te_gpio));
  366. display->is_te_irq_enabled = true;
  367. } else if (!enable && display->is_te_irq_enabled) {
  368. disable_irq(gpio_to_irq(display->disp_te_gpio));
  369. display->is_te_irq_enabled = false;
  370. }
  371. }
  372. static void dsi_display_register_te_irq(struct dsi_display *display)
  373. {
  374. int rc = 0;
  375. struct platform_device *pdev;
  376. struct device *dev;
  377. unsigned int te_irq;
  378. pdev = display->pdev;
  379. if (!pdev) {
  380. DSI_ERR("invalid platform device\n");
  381. return;
  382. }
  383. dev = &pdev->dev;
  384. if (!dev) {
  385. DSI_ERR("invalid device\n");
  386. return;
  387. }
  388. if (display->trusted_vm_env) {
  389. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  390. return;
  391. }
  392. if (!gpio_is_valid(display->disp_te_gpio)) {
  393. rc = -EINVAL;
  394. goto error;
  395. }
  396. init_completion(&display->esd_te_gate);
  397. te_irq = gpio_to_irq(display->disp_te_gpio);
  398. /* Avoid deferred spurious irqs with disable_irq() */
  399. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  400. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  401. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  402. "TE_GPIO", display);
  403. if (rc) {
  404. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  405. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  406. goto error;
  407. }
  408. disable_irq(te_irq);
  409. display->is_te_irq_enabled = false;
  410. return;
  411. error:
  412. /* disable the TE based ESD check */
  413. DSI_WARN("Unable to register for TE IRQ\n");
  414. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  415. display->panel->esd_config.esd_enabled = false;
  416. }
  417. /* Allocate memory for cmd dma tx buffer */
  418. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  419. {
  420. int rc = 0, cnt = 0;
  421. struct dsi_display_ctrl *display_ctrl;
  422. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  423. SZ_4K,
  424. MSM_BO_UNCACHED);
  425. if ((display->tx_cmd_buf) == NULL) {
  426. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  427. rc = -ENOMEM;
  428. goto error;
  429. }
  430. display->cmd_buffer_size = SZ_4K;
  431. display->aspace = msm_gem_smmu_address_space_get(
  432. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  433. if (PTR_ERR(display->aspace) == -ENODEV) {
  434. display->aspace = NULL;
  435. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  436. } else if (IS_ERR_OR_NULL(display->aspace)) {
  437. rc = PTR_ERR(display->aspace);
  438. display->aspace = NULL;
  439. DSI_ERR("failed to get aspace %d\n", rc);
  440. goto free_gem;
  441. } else if (display->aspace) {
  442. /* register to aspace */
  443. rc = msm_gem_address_space_register_cb(display->aspace,
  444. dsi_display_aspace_cb_locked, (void *)display);
  445. if (rc) {
  446. DSI_ERR("failed to register callback %d\n", rc);
  447. goto free_gem;
  448. }
  449. }
  450. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  451. &(display->cmd_buffer_iova));
  452. if (rc) {
  453. DSI_ERR("failed to get the iova rc %d\n", rc);
  454. goto free_aspace_cb;
  455. }
  456. display->vaddr =
  457. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  458. if (IS_ERR_OR_NULL(display->vaddr)) {
  459. DSI_ERR("failed to get va rc %d\n", rc);
  460. rc = -EINVAL;
  461. goto put_iova;
  462. }
  463. display_for_each_ctrl(cnt, display) {
  464. display_ctrl = &display->ctrl[cnt];
  465. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  466. display_ctrl->ctrl->cmd_buffer_iova =
  467. display->cmd_buffer_iova;
  468. display_ctrl->ctrl->vaddr = display->vaddr;
  469. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  470. }
  471. return rc;
  472. put_iova:
  473. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  474. free_aspace_cb:
  475. msm_gem_address_space_unregister_cb(display->aspace,
  476. dsi_display_aspace_cb_locked, display);
  477. free_gem:
  478. mutex_lock(&display->drm_dev->struct_mutex);
  479. msm_gem_free_object(display->tx_cmd_buf);
  480. mutex_unlock(&display->drm_dev->struct_mutex);
  481. error:
  482. return rc;
  483. }
  484. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  485. {
  486. int i, j = 0;
  487. int len = 0, *lenp;
  488. int group = 0, count = 0;
  489. struct drm_panel_esd_config *config;
  490. if (!panel)
  491. return false;
  492. config = &(panel->esd_config);
  493. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  494. count = config->status_cmd.count;
  495. for (i = 0; i < count; i++)
  496. len += lenp[i];
  497. for (i = 0; i < len; i++)
  498. j += len;
  499. for (j = 0; j < config->groups; ++j) {
  500. for (i = 0; i < len; ++i) {
  501. if (config->return_buf[i] !=
  502. config->status_value[group + i]) {
  503. DRM_ERROR("mismatch: 0x%x\n",
  504. config->return_buf[i]);
  505. break;
  506. }
  507. }
  508. if (i == len)
  509. return true;
  510. group += len;
  511. }
  512. return false;
  513. }
  514. static void dsi_display_parse_te_data(struct dsi_display *display)
  515. {
  516. struct platform_device *pdev;
  517. struct device *dev;
  518. int rc = 0;
  519. u32 val = 0;
  520. pdev = display->pdev;
  521. if (!pdev) {
  522. DSI_ERR("Invalid platform device\n");
  523. return;
  524. }
  525. dev = &pdev->dev;
  526. if (!dev) {
  527. DSI_ERR("Invalid platform device\n");
  528. return;
  529. }
  530. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  531. "qcom,platform-te-gpio", 0);
  532. if (display->fw)
  533. rc = dsi_parser_read_u32(display->parser_node,
  534. "qcom,panel-te-source", &val);
  535. else
  536. rc = of_property_read_u32(dev->of_node,
  537. "qcom,panel-te-source", &val);
  538. if (rc || (val > MAX_TE_SOURCE_ID)) {
  539. DSI_ERR("invalid vsync source selection\n");
  540. val = 0;
  541. }
  542. display->te_source = val;
  543. }
  544. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  545. struct dsi_cmd_desc *cmd)
  546. {
  547. struct dsi_display_ctrl *ctrl, *m_ctrl;
  548. struct mipi_dsi_msg *msg = &cmd->msg;
  549. u32 flags = 0;
  550. int i = 0;
  551. m_ctrl = &display->ctrl[display->clk_master_idx];
  552. display_for_each_ctrl(i, display) {
  553. ctrl = &display->ctrl[i];
  554. if (!ctrl->ctrl)
  555. continue;
  556. /*
  557. * Set cmd transfer mode flags.
  558. * 1) Default selection is CMD fetch from memory.
  559. * 2) In secure session override and use FIFO rather than
  560. * memory.
  561. * 3) If cmd_len is greater than FIFO size non embedded mode of
  562. * tx is used.
  563. */
  564. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  565. if (ctrl->ctrl->secure_mode) {
  566. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  567. flags |= DSI_CTRL_CMD_FIFO_STORE;
  568. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  569. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  570. }
  571. /* Set flags needed for broadcast. Read commands are always unicast */
  572. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  573. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  574. /*
  575. * Set flags for command scheduling.
  576. * 1) In video mode command DMA scheduling is default.
  577. * 2) In command mode command DMA scheduling depends on message
  578. * flag and TE needs to be running.
  579. */
  580. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  581. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  582. } else {
  583. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  584. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  585. if (!display->enabled)
  586. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  587. }
  588. /* Set flags for last command */
  589. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND))
  590. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  591. /*
  592. * Set flags for asynchronous wait.
  593. * Asynchronous wait is supported in the following scenarios
  594. * 1) queue_cmd_waits is set by connector and
  595. * - commands are not sent using DSI FIFO memory
  596. * - commands are not sent in non-embedded mode
  597. * - not a video mode panel
  598. * - no explicit msg post_wait_ms is specified
  599. * - not a read command
  600. * 2) if async override msg flag is present
  601. */
  602. if (display->queue_cmd_waits)
  603. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  604. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  605. !(display->panel->panel_mode == DSI_OP_VIDEO_MODE) &&
  606. (cmd->post_wait_ms == 0) &&
  607. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  608. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  609. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  610. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  611. }
  612. cmd->ctrl_flags |= flags;
  613. }
  614. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  615. struct dsi_display *display)
  616. {
  617. int i, rc = 0, count = 0, start = 0, *lenp;
  618. struct drm_panel_esd_config *config;
  619. struct dsi_cmd_desc *cmds;
  620. struct dsi_panel *panel;
  621. u32 flags = 0;
  622. if (!display->panel || !ctrl || !ctrl->ctrl)
  623. return -EINVAL;
  624. panel = display->panel;
  625. /*
  626. * When DSI controller is not in initialized state, we do not want to
  627. * report a false ESD failure and hence we defer until next read
  628. * happen.
  629. */
  630. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  631. return 1;
  632. config = &(panel->esd_config);
  633. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  634. count = config->status_cmd.count;
  635. cmds = config->status_cmd.cmds;
  636. flags = DSI_CTRL_CMD_READ;
  637. for (i = 0; i < count; ++i) {
  638. memset(config->status_buf, 0x0, SZ_4K);
  639. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  640. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  641. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  642. cmds[i].msg.rx_buf = config->status_buf;
  643. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  644. cmds[i].ctrl_flags = flags;
  645. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  646. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  647. if (rc <= 0) {
  648. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  649. return rc;
  650. }
  651. memcpy(config->return_buf + start,
  652. config->status_buf, lenp[i]);
  653. start += lenp[i];
  654. }
  655. return rc;
  656. }
  657. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  658. struct dsi_display *display)
  659. {
  660. int rc = 0;
  661. rc = dsi_display_read_status(ctrl, display);
  662. if (rc <= 0) {
  663. goto exit;
  664. } else {
  665. /*
  666. * panel status read successfully.
  667. * check for validity of the data read back.
  668. */
  669. rc = dsi_display_validate_reg_read(display->panel);
  670. if (!rc) {
  671. rc = -EINVAL;
  672. goto exit;
  673. }
  674. }
  675. exit:
  676. return rc;
  677. }
  678. static int dsi_display_status_reg_read(struct dsi_display *display)
  679. {
  680. int rc = 0, i;
  681. struct dsi_display_ctrl *m_ctrl, *ctrl;
  682. DSI_DEBUG(" ++\n");
  683. m_ctrl = &display->ctrl[display->cmd_master_idx];
  684. if (display->tx_cmd_buf == NULL) {
  685. rc = dsi_host_alloc_cmd_tx_buffer(display);
  686. if (rc) {
  687. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  688. goto done;
  689. }
  690. }
  691. rc = dsi_display_cmd_engine_enable(display);
  692. if (rc) {
  693. DSI_ERR("cmd engine enable failed\n");
  694. return -EPERM;
  695. }
  696. rc = dsi_display_validate_status(m_ctrl, display);
  697. if (rc <= 0) {
  698. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  699. display->name, rc);
  700. goto exit;
  701. }
  702. if (!display->panel->sync_broadcast_en)
  703. goto exit;
  704. display_for_each_ctrl(i, display) {
  705. ctrl = &display->ctrl[i];
  706. if (ctrl == m_ctrl)
  707. continue;
  708. rc = dsi_display_validate_status(ctrl, display);
  709. if (rc <= 0) {
  710. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  711. display->name, rc);
  712. goto exit;
  713. }
  714. }
  715. exit:
  716. dsi_display_cmd_engine_disable(display);
  717. done:
  718. return rc;
  719. }
  720. static int dsi_display_status_bta_request(struct dsi_display *display)
  721. {
  722. int rc = 0;
  723. DSI_DEBUG(" ++\n");
  724. /* TODO: trigger SW BTA and wait for acknowledgment */
  725. return rc;
  726. }
  727. static int dsi_display_status_check_te(struct dsi_display *display,
  728. int rechecks)
  729. {
  730. int rc = 1, i = 0;
  731. int const esd_te_timeout = msecs_to_jiffies(3*20);
  732. if (!rechecks)
  733. return rc;
  734. dsi_display_change_te_irq_status(display, true);
  735. for (i = 0; i < rechecks; i++) {
  736. reinit_completion(&display->esd_te_gate);
  737. if (!wait_for_completion_timeout(&display->esd_te_gate,
  738. esd_te_timeout)) {
  739. DSI_ERR("TE check failed\n");
  740. dsi_display_change_te_irq_status(display, false);
  741. return -EINVAL;
  742. }
  743. }
  744. dsi_display_change_te_irq_status(display, false);
  745. return rc;
  746. }
  747. int dsi_display_check_status(struct drm_connector *connector, void *display,
  748. bool te_check_override)
  749. {
  750. struct dsi_display *dsi_display = display;
  751. struct dsi_panel *panel;
  752. u32 status_mode;
  753. int rc = 0x1, ret;
  754. u32 mask;
  755. int te_rechecks = 1;
  756. if (!dsi_display || !dsi_display->panel)
  757. return -EINVAL;
  758. panel = dsi_display->panel;
  759. dsi_panel_acquire_panel_lock(panel);
  760. if (!panel->panel_initialized) {
  761. DSI_DEBUG("Panel not initialized\n");
  762. goto release_panel_lock;
  763. }
  764. /* Prevent another ESD check,when ESD recovery is underway */
  765. if (atomic_read(&panel->esd_recovery_pending))
  766. goto release_panel_lock;
  767. status_mode = panel->esd_config.status_mode;
  768. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) ||
  769. (dsi_display->sw_te_using_wd))
  770. goto release_panel_lock;
  771. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  772. rc = -EINVAL;
  773. goto release_panel_lock;
  774. }
  775. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  776. if (te_check_override)
  777. te_rechecks = MAX_TE_RECHECKS;
  778. if ((dsi_display->trusted_vm_env) ||
  779. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  780. te_rechecks = 0;
  781. ret = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  782. DSI_ALL_CLKS, DSI_CLK_ON);
  783. if (ret)
  784. goto release_panel_lock;
  785. /* Mask error interrupts before attempting ESD read */
  786. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  787. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  788. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask, true);
  789. if (status_mode == ESD_MODE_REG_READ) {
  790. rc = dsi_display_status_reg_read(dsi_display);
  791. } else if (status_mode == ESD_MODE_SW_BTA) {
  792. rc = dsi_display_status_bta_request(dsi_display);
  793. } else if (status_mode == ESD_MODE_PANEL_TE) {
  794. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  795. te_check_override = false;
  796. } else {
  797. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  798. panel->esd_config.esd_enabled = false;
  799. }
  800. if (rc <= 0 && te_check_override)
  801. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  802. /* Unmask error interrupts if check passed*/
  803. if (rc > 0) {
  804. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  805. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask,
  806. false);
  807. if (te_check_override && panel->esd_config.esd_enabled == false)
  808. rc = dsi_display_status_check_te(dsi_display,
  809. te_rechecks);
  810. }
  811. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  812. DSI_ALL_CLKS, DSI_CLK_OFF);
  813. /* Handle Panel failures during display disable sequence */
  814. if (rc <=0)
  815. atomic_set(&panel->esd_recovery_pending, 1);
  816. release_panel_lock:
  817. dsi_panel_release_panel_lock(panel);
  818. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  819. return rc;
  820. }
  821. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  822. bool *state)
  823. {
  824. struct dsi_display_ctrl *ctrl;
  825. int i, rc = -EINVAL;
  826. display_for_each_ctrl(i, dsi_display) {
  827. ctrl = &dsi_display->ctrl[i];
  828. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  829. if (rc)
  830. break;
  831. }
  832. return rc;
  833. }
  834. static int dsi_display_cmd_rx(struct dsi_display *display,
  835. struct dsi_cmd_desc *cmd)
  836. {
  837. struct dsi_display_ctrl *m_ctrl = NULL;
  838. u32 mask = 0, flags = 0;
  839. int rc = 0;
  840. if (!display || !display->panel)
  841. return -EINVAL;
  842. m_ctrl = &display->ctrl[display->cmd_master_idx];
  843. if (!m_ctrl || !m_ctrl->ctrl)
  844. return -EINVAL;
  845. /* acquire panel_lock to make sure no commands are in progress */
  846. dsi_panel_acquire_panel_lock(display->panel);
  847. if (!display->panel->panel_initialized) {
  848. DSI_DEBUG("panel not initialized\n");
  849. goto release_panel_lock;
  850. }
  851. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  852. DSI_ALL_CLKS, DSI_CLK_ON);
  853. if (rc)
  854. goto release_panel_lock;
  855. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  856. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  857. rc = dsi_display_cmd_engine_enable(display);
  858. if (rc) {
  859. DSI_ERR("cmd engine enable failed rc = %d\n", rc);
  860. goto error;
  861. }
  862. flags = DSI_CTRL_CMD_READ;
  863. cmd->ctrl_flags = flags;
  864. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  865. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  866. if (rc <= 0)
  867. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  868. dsi_display_cmd_engine_disable(display);
  869. error:
  870. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  871. dsi_display_clk_ctrl(display->dsi_clk_handle,
  872. DSI_ALL_CLKS, DSI_CLK_OFF);
  873. release_panel_lock:
  874. dsi_panel_release_panel_lock(display->panel);
  875. return rc;
  876. }
  877. int dsi_display_cmd_transfer(struct drm_connector *connector,
  878. void *display, const char *cmd_buf,
  879. u32 cmd_buf_len)
  880. {
  881. struct dsi_display *dsi_display = display;
  882. int rc = 0, cnt = 0, i = 0;
  883. bool state = false, transfer = false;
  884. struct dsi_panel_cmd_set *set;
  885. if (!dsi_display || !cmd_buf) {
  886. DSI_ERR("[DSI] invalid params\n");
  887. return -EINVAL;
  888. }
  889. DSI_DEBUG("[DSI] Display command transfer\n");
  890. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  891. transfer = true;
  892. mutex_lock(&dsi_display->display_lock);
  893. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  894. /**
  895. * Handle scenario where a command transfer is initiated through
  896. * sysfs interface when device is in suepnd state.
  897. */
  898. if (!rc && !state) {
  899. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  900. );
  901. rc = -EPERM;
  902. goto end;
  903. }
  904. if (rc || !state) {
  905. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  906. state, rc);
  907. rc = -EPERM;
  908. goto end;
  909. }
  910. /*
  911. * Reset the dbgfs buffer if the commands sent exceed the available
  912. * buffer size. For video mode, limiting the buffer size to 2K to
  913. * ensure no performance issues.
  914. */
  915. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  916. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  917. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  918. dsi_display->tx_cmd_buf_ndx = 0;
  919. }
  920. } else {
  921. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  922. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  923. dsi_display->tx_cmd_buf_ndx = 0;
  924. }
  925. }
  926. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  927. cmd_buf_len);
  928. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  929. if (transfer) {
  930. struct dsi_cmd_desc *cmds;
  931. set = &dsi_display->cmd_set;
  932. set->count = 0;
  933. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  934. dsi_display->tx_cmd_buf_ndx, &cnt);
  935. dsi_panel_alloc_cmd_packets(set, cnt);
  936. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  937. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  938. cmds = set->cmds;
  939. dsi_display->tx_cmd_buf_ndx = 0;
  940. for (i = 0; i < cnt; i++) {
  941. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  942. if (rc < 0) {
  943. DSI_ERR("failed to send command, rc=%d\n", rc);
  944. break;
  945. }
  946. if (cmds->post_wait_ms)
  947. usleep_range(cmds->post_wait_ms*1000,
  948. ((cmds->post_wait_ms*1000)+10));
  949. cmds++;
  950. }
  951. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  952. dsi_panel_destroy_cmd_packets(set);
  953. dsi_panel_dealloc_cmd_packets(set);
  954. }
  955. end:
  956. mutex_unlock(&dsi_display->display_lock);
  957. return rc;
  958. }
  959. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  960. bool enable)
  961. {
  962. int i;
  963. struct dsi_display_ctrl *ctrl;
  964. if (!display || !display->panel->host_config.force_hs_clk_lane)
  965. return;
  966. display_for_each_ctrl(i, display) {
  967. ctrl = &display->ctrl[i];
  968. /*
  969. * For phy ver 4.0 chipsets, configure DSI controller and
  970. * DSI PHY to force clk lane to HS mode always whereas
  971. * for other phy ver chipsets, configure DSI controller only.
  972. */
  973. if (ctrl->phy->hw.ops.set_continuous_clk) {
  974. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  975. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  976. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  977. } else {
  978. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  979. }
  980. }
  981. }
  982. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  983. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  984. {
  985. struct dsi_display *dsi_display = display;
  986. struct dsi_cmd_desc cmd = {};
  987. bool state = false;
  988. int rc = -1;
  989. if (!dsi_display || !cmd_buf || !recv_buf) {
  990. DSI_ERR("[DSI] invalid params\n");
  991. return -EINVAL;
  992. }
  993. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  994. if (rc) {
  995. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  996. return rc;
  997. }
  998. cmd.msg.rx_buf = recv_buf;
  999. cmd.msg.rx_len = recv_buf_len;
  1000. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  1001. mutex_lock(&dsi_display->display_lock);
  1002. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  1003. if (rc || !state) {
  1004. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  1005. state, rc);
  1006. rc = -EPERM;
  1007. goto end;
  1008. }
  1009. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1010. if (rc <= 0)
  1011. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1012. end:
  1013. mutex_unlock(&dsi_display->display_lock);
  1014. return rc;
  1015. }
  1016. int dsi_display_soft_reset(void *display)
  1017. {
  1018. struct dsi_display *dsi_display;
  1019. struct dsi_display_ctrl *ctrl;
  1020. int rc = 0;
  1021. int i;
  1022. if (!display)
  1023. return -EINVAL;
  1024. dsi_display = display;
  1025. display_for_each_ctrl(i, dsi_display) {
  1026. ctrl = &dsi_display->ctrl[i];
  1027. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1028. if (rc) {
  1029. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1030. dsi_display->name, i, rc);
  1031. break;
  1032. }
  1033. }
  1034. return rc;
  1035. }
  1036. enum dsi_pixel_format dsi_display_get_dst_format(
  1037. struct drm_connector *connector,
  1038. void *display)
  1039. {
  1040. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1041. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1042. if (!dsi_display || !dsi_display->panel) {
  1043. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1044. dsi_display,
  1045. ((dsi_display) ? dsi_display->panel : NULL));
  1046. return format;
  1047. }
  1048. format = dsi_display->panel->host_config.dst_format;
  1049. return format;
  1050. }
  1051. static void _dsi_display_setup_misr(struct dsi_display *display)
  1052. {
  1053. int i;
  1054. display_for_each_ctrl(i, display) {
  1055. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1056. display->misr_enable,
  1057. display->misr_frame_count);
  1058. }
  1059. }
  1060. int dsi_display_set_power(struct drm_connector *connector,
  1061. int power_mode, void *disp)
  1062. {
  1063. struct dsi_display *display = disp;
  1064. int rc = 0;
  1065. if (!display || !display->panel) {
  1066. DSI_ERR("invalid display/panel\n");
  1067. return -EINVAL;
  1068. }
  1069. switch (power_mode) {
  1070. case SDE_MODE_DPMS_LP1:
  1071. rc = dsi_panel_set_lp1(display->panel);
  1072. break;
  1073. case SDE_MODE_DPMS_LP2:
  1074. rc = dsi_panel_set_lp2(display->panel);
  1075. break;
  1076. case SDE_MODE_DPMS_ON:
  1077. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1078. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1079. rc = dsi_panel_set_nolp(display->panel);
  1080. break;
  1081. case SDE_MODE_DPMS_OFF:
  1082. default:
  1083. return rc;
  1084. }
  1085. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1086. DSI_DEBUG("Power mode transition from %d to %d %s",
  1087. display->panel->power_mode, power_mode,
  1088. rc ? "failed" : "successful");
  1089. if (!rc)
  1090. display->panel->power_mode = power_mode;
  1091. return rc;
  1092. }
  1093. #ifdef CONFIG_DEBUG_FS
  1094. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1095. {
  1096. u32 status_mode = 0;
  1097. if (!display->panel) {
  1098. DSI_ERR("Invalid panel data\n");
  1099. return false;
  1100. }
  1101. status_mode = display->panel->esd_config.status_mode;
  1102. if (status_mode == ESD_MODE_PANEL_TE &&
  1103. gpio_is_valid(display->disp_te_gpio))
  1104. return true;
  1105. return false;
  1106. }
  1107. static ssize_t debugfs_dump_info_read(struct file *file,
  1108. char __user *user_buf,
  1109. size_t user_len,
  1110. loff_t *ppos)
  1111. {
  1112. struct dsi_display *display = file->private_data;
  1113. char *buf;
  1114. u32 len = 0;
  1115. int i;
  1116. if (!display)
  1117. return -ENODEV;
  1118. if (*ppos)
  1119. return 0;
  1120. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1121. if (!buf)
  1122. return -ENOMEM;
  1123. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1124. len += snprintf(buf + len, (SZ_4K - len),
  1125. "\tResolution = %dx%d\n",
  1126. display->config.video_timing.h_active,
  1127. display->config.video_timing.v_active);
  1128. display_for_each_ctrl(i, display) {
  1129. len += snprintf(buf + len, (SZ_4K - len),
  1130. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1131. i, display->ctrl[i].ctrl->name,
  1132. display->ctrl[i].phy->name);
  1133. }
  1134. len += snprintf(buf + len, (SZ_4K - len),
  1135. "\tPanel = %s\n", display->panel->name);
  1136. len += snprintf(buf + len, (SZ_4K - len),
  1137. "\tClock master = %s\n",
  1138. display->ctrl[display->clk_master_idx].ctrl->name);
  1139. if (len > user_len)
  1140. len = user_len;
  1141. if (copy_to_user(user_buf, buf, len)) {
  1142. kfree(buf);
  1143. return -EFAULT;
  1144. }
  1145. *ppos += len;
  1146. kfree(buf);
  1147. return len;
  1148. }
  1149. static ssize_t debugfs_misr_setup(struct file *file,
  1150. const char __user *user_buf,
  1151. size_t user_len,
  1152. loff_t *ppos)
  1153. {
  1154. struct dsi_display *display = file->private_data;
  1155. char *buf;
  1156. int rc = 0;
  1157. size_t len;
  1158. u32 enable, frame_count;
  1159. if (!display)
  1160. return -ENODEV;
  1161. if (*ppos)
  1162. return 0;
  1163. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1164. if (!buf)
  1165. return -ENOMEM;
  1166. /* leave room for termination char */
  1167. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1168. if (copy_from_user(buf, user_buf, len)) {
  1169. rc = -EINVAL;
  1170. goto error;
  1171. }
  1172. buf[len] = '\0'; /* terminate the string */
  1173. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1174. rc = -EINVAL;
  1175. goto error;
  1176. }
  1177. display->misr_enable = enable;
  1178. display->misr_frame_count = frame_count;
  1179. mutex_lock(&display->display_lock);
  1180. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1181. DSI_CORE_CLK, DSI_CLK_ON);
  1182. if (rc) {
  1183. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1184. display->name, rc);
  1185. goto unlock;
  1186. }
  1187. _dsi_display_setup_misr(display);
  1188. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1189. DSI_CORE_CLK, DSI_CLK_OFF);
  1190. if (rc) {
  1191. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1192. display->name, rc);
  1193. goto unlock;
  1194. }
  1195. rc = user_len;
  1196. unlock:
  1197. mutex_unlock(&display->display_lock);
  1198. error:
  1199. kfree(buf);
  1200. return rc;
  1201. }
  1202. static ssize_t debugfs_misr_read(struct file *file,
  1203. char __user *user_buf,
  1204. size_t user_len,
  1205. loff_t *ppos)
  1206. {
  1207. struct dsi_display *display = file->private_data;
  1208. char *buf;
  1209. u32 len = 0;
  1210. int rc = 0;
  1211. struct dsi_ctrl *dsi_ctrl;
  1212. int i;
  1213. u32 misr;
  1214. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1215. if (!display)
  1216. return -ENODEV;
  1217. if (*ppos)
  1218. return 0;
  1219. buf = kzalloc(max_len, GFP_KERNEL);
  1220. if (ZERO_OR_NULL_PTR(buf))
  1221. return -ENOMEM;
  1222. mutex_lock(&display->display_lock);
  1223. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1224. DSI_CORE_CLK, DSI_CLK_ON);
  1225. if (rc) {
  1226. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1227. display->name, rc);
  1228. goto error;
  1229. }
  1230. display_for_each_ctrl(i, display) {
  1231. dsi_ctrl = display->ctrl[i].ctrl;
  1232. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1233. len += snprintf((buf + len), max_len - len,
  1234. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1235. if (len >= max_len)
  1236. break;
  1237. }
  1238. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1239. DSI_CORE_CLK, DSI_CLK_OFF);
  1240. if (rc) {
  1241. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1242. display->name, rc);
  1243. goto error;
  1244. }
  1245. if (copy_to_user(user_buf, buf, max_len)) {
  1246. rc = -EFAULT;
  1247. goto error;
  1248. }
  1249. *ppos += len;
  1250. error:
  1251. mutex_unlock(&display->display_lock);
  1252. kfree(buf);
  1253. return len;
  1254. }
  1255. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1256. const char __user *user_buf,
  1257. size_t user_len,
  1258. loff_t *ppos)
  1259. {
  1260. struct dsi_display *display = file->private_data;
  1261. char *buf;
  1262. int rc = 0;
  1263. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1264. u32 esd_trigger;
  1265. size_t len;
  1266. if (!display)
  1267. return -ENODEV;
  1268. if (*ppos)
  1269. return 0;
  1270. if (user_len > sizeof(u32))
  1271. return -EINVAL;
  1272. if (!user_len || !user_buf)
  1273. return -EINVAL;
  1274. if (!display->panel ||
  1275. atomic_read(&display->panel->esd_recovery_pending))
  1276. return user_len;
  1277. if (!esd_config->esd_enabled) {
  1278. DSI_ERR("ESD feature is not enabled\n");
  1279. return -EINVAL;
  1280. }
  1281. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1282. if (!buf)
  1283. return -ENOMEM;
  1284. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1285. if (copy_from_user(buf, user_buf, len)) {
  1286. rc = -EINVAL;
  1287. goto error;
  1288. }
  1289. buf[len] = '\0'; /* terminate the string */
  1290. if (kstrtouint(buf, 10, &esd_trigger)) {
  1291. rc = -EINVAL;
  1292. goto error;
  1293. }
  1294. if (esd_trigger != 1) {
  1295. rc = -EINVAL;
  1296. goto error;
  1297. }
  1298. display->esd_trigger = esd_trigger;
  1299. if (display->esd_trigger) {
  1300. DSI_INFO("ESD attack triggered by user\n");
  1301. rc = dsi_panel_trigger_esd_attack(display->panel,
  1302. display->trusted_vm_env);
  1303. if (rc) {
  1304. DSI_ERR("Failed to trigger ESD attack\n");
  1305. goto error;
  1306. }
  1307. }
  1308. rc = len;
  1309. error:
  1310. kfree(buf);
  1311. return rc;
  1312. }
  1313. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1314. const char __user *user_buf,
  1315. size_t user_len,
  1316. loff_t *ppos)
  1317. {
  1318. struct dsi_display *display = file->private_data;
  1319. struct drm_panel_esd_config *esd_config;
  1320. char *buf;
  1321. int rc = 0;
  1322. size_t len;
  1323. if (!display)
  1324. return -ENODEV;
  1325. if (*ppos)
  1326. return 0;
  1327. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1328. if (ZERO_OR_NULL_PTR(buf))
  1329. return -ENOMEM;
  1330. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1331. if (copy_from_user(buf, user_buf, len)) {
  1332. rc = -EINVAL;
  1333. goto error;
  1334. }
  1335. buf[len] = '\0'; /* terminate the string */
  1336. if (!display->panel) {
  1337. rc = -EINVAL;
  1338. goto error;
  1339. }
  1340. esd_config = &display->panel->esd_config;
  1341. if (!esd_config) {
  1342. DSI_ERR("Invalid panel esd config\n");
  1343. rc = -EINVAL;
  1344. goto error;
  1345. }
  1346. if (!esd_config->esd_enabled) {
  1347. rc = -EINVAL;
  1348. goto error;
  1349. }
  1350. if (!strcmp(buf, "te_signal_check\n")) {
  1351. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  1352. DSI_INFO("TE based ESD check for Video Mode panels is not allowed\n");
  1353. rc = -EINVAL;
  1354. goto error;
  1355. }
  1356. DSI_INFO("ESD check is switched to TE mode by user\n");
  1357. esd_config->status_mode = ESD_MODE_PANEL_TE;
  1358. dsi_display_change_te_irq_status(display, true);
  1359. }
  1360. if (!strcmp(buf, "reg_read\n")) {
  1361. DSI_INFO("ESD check is switched to reg read by user\n");
  1362. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1363. if (rc) {
  1364. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1365. rc);
  1366. rc = user_len;
  1367. goto error;
  1368. }
  1369. esd_config->status_mode = ESD_MODE_REG_READ;
  1370. if (dsi_display_is_te_based_esd(display))
  1371. dsi_display_change_te_irq_status(display, false);
  1372. }
  1373. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1374. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1375. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1376. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1377. rc = len;
  1378. error:
  1379. kfree(buf);
  1380. return rc;
  1381. }
  1382. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1383. char __user *user_buf,
  1384. size_t user_len,
  1385. loff_t *ppos)
  1386. {
  1387. struct dsi_display *display = file->private_data;
  1388. struct drm_panel_esd_config *esd_config;
  1389. char *buf;
  1390. int rc = 0;
  1391. size_t len = 0;
  1392. if (!display)
  1393. return -ENODEV;
  1394. if (*ppos)
  1395. return 0;
  1396. if (!display->panel) {
  1397. DSI_ERR("invalid panel data\n");
  1398. return -EINVAL;
  1399. }
  1400. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1401. if (ZERO_OR_NULL_PTR(buf))
  1402. return -ENOMEM;
  1403. esd_config = &display->panel->esd_config;
  1404. if (!esd_config) {
  1405. DSI_ERR("Invalid panel esd config\n");
  1406. rc = -EINVAL;
  1407. goto error;
  1408. }
  1409. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1410. if (!esd_config->esd_enabled) {
  1411. rc = snprintf(buf, len, "ESD feature not enabled");
  1412. goto output_mode;
  1413. }
  1414. switch (esd_config->status_mode) {
  1415. case ESD_MODE_REG_READ:
  1416. rc = snprintf(buf, len, "reg_read");
  1417. break;
  1418. case ESD_MODE_PANEL_TE:
  1419. rc = snprintf(buf, len, "te_signal_check");
  1420. break;
  1421. case ESD_MODE_SW_SIM_FAILURE:
  1422. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1423. break;
  1424. case ESD_MODE_SW_SIM_SUCCESS:
  1425. rc = snprintf(buf, len, "esd_sw_sim_success");
  1426. break;
  1427. default:
  1428. rc = snprintf(buf, len, "invalid");
  1429. break;
  1430. }
  1431. output_mode:
  1432. if (!rc) {
  1433. rc = -EINVAL;
  1434. goto error;
  1435. }
  1436. if (copy_to_user(user_buf, buf, len)) {
  1437. rc = -EFAULT;
  1438. goto error;
  1439. }
  1440. *ppos += len;
  1441. error:
  1442. kfree(buf);
  1443. return len;
  1444. }
  1445. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1446. const char __user *user_buf,
  1447. size_t user_len,
  1448. loff_t *ppos)
  1449. {
  1450. struct dsi_display *display = file->private_data;
  1451. struct dsi_display_ctrl *display_ctrl;
  1452. char *buf;
  1453. int rc = 0;
  1454. u32 line = 0, window = 0;
  1455. size_t len;
  1456. int i;
  1457. if (!display)
  1458. return -ENODEV;
  1459. if (*ppos)
  1460. return 0;
  1461. buf = kzalloc(256, GFP_KERNEL);
  1462. if (ZERO_OR_NULL_PTR(buf))
  1463. return -ENOMEM;
  1464. len = min_t(size_t, user_len, 255);
  1465. if (copy_from_user(buf, user_buf, len)) {
  1466. rc = -EINVAL;
  1467. goto error;
  1468. }
  1469. buf[len] = '\0'; /* terminate the string */
  1470. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1471. return -EFAULT;
  1472. display_for_each_ctrl(i, display) {
  1473. struct dsi_ctrl *ctrl;
  1474. display_ctrl = &display->ctrl[i];
  1475. if (!display_ctrl->ctrl)
  1476. continue;
  1477. ctrl = display_ctrl->ctrl;
  1478. ctrl->host_config.common_config.dma_sched_line = line;
  1479. ctrl->host_config.common_config.dma_sched_window = window;
  1480. }
  1481. rc = len;
  1482. error:
  1483. kfree(buf);
  1484. return rc;
  1485. }
  1486. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1487. char __user *user_buf,
  1488. size_t user_len,
  1489. loff_t *ppos)
  1490. {
  1491. struct dsi_display *display = file->private_data;
  1492. struct dsi_display_ctrl *m_ctrl;
  1493. struct dsi_ctrl *ctrl;
  1494. char *buf;
  1495. u32 len = 0;
  1496. int rc = 0;
  1497. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1498. if (!display)
  1499. return -ENODEV;
  1500. if (*ppos)
  1501. return 0;
  1502. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1503. ctrl = m_ctrl->ctrl;
  1504. buf = kzalloc(max_len, GFP_KERNEL);
  1505. if (ZERO_OR_NULL_PTR(buf))
  1506. return -ENOMEM;
  1507. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1508. ctrl->host_config.common_config.dma_sched_line);
  1509. len += scnprintf((buf + len), max_len - len,
  1510. "Schedule command window width: %d\n",
  1511. ctrl->host_config.common_config.dma_sched_window);
  1512. if (len > max_len)
  1513. len = max_len;
  1514. if (copy_to_user(user_buf, buf, len)) {
  1515. rc = -EFAULT;
  1516. goto error;
  1517. }
  1518. *ppos += len;
  1519. error:
  1520. kfree(buf);
  1521. return len;
  1522. }
  1523. static const struct file_operations dump_info_fops = {
  1524. .open = simple_open,
  1525. .read = debugfs_dump_info_read,
  1526. };
  1527. static const struct file_operations misr_data_fops = {
  1528. .open = simple_open,
  1529. .read = debugfs_misr_read,
  1530. .write = debugfs_misr_setup,
  1531. };
  1532. static const struct file_operations esd_trigger_fops = {
  1533. .open = simple_open,
  1534. .write = debugfs_esd_trigger_check,
  1535. };
  1536. static const struct file_operations esd_check_mode_fops = {
  1537. .open = simple_open,
  1538. .write = debugfs_alter_esd_check_mode,
  1539. .read = debugfs_read_esd_check_mode,
  1540. };
  1541. static const struct file_operations dsi_command_scheduling_fops = {
  1542. .open = simple_open,
  1543. .write = debugfs_update_cmd_scheduling_params,
  1544. .read = debugfs_read_cmd_scheduling_params,
  1545. };
  1546. static int dsi_display_debugfs_init(struct dsi_display *display)
  1547. {
  1548. int rc = 0;
  1549. struct dentry *dir, *dump_file, *misr_data;
  1550. char name[MAX_NAME_SIZE];
  1551. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1552. char secondary_panel_str[] = "_secondary";
  1553. int i;
  1554. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1555. if (strcmp(display->display_type, "secondary") == 0)
  1556. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1557. dir = debugfs_create_dir(panel_name, NULL);
  1558. if (IS_ERR_OR_NULL(dir)) {
  1559. rc = PTR_ERR(dir);
  1560. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1561. display->name, rc);
  1562. goto error;
  1563. }
  1564. dump_file = debugfs_create_file("dump_info",
  1565. 0400,
  1566. dir,
  1567. display,
  1568. &dump_info_fops);
  1569. if (IS_ERR_OR_NULL(dump_file)) {
  1570. rc = PTR_ERR(dump_file);
  1571. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1572. display->name, rc);
  1573. goto error_remove_dir;
  1574. }
  1575. dump_file = debugfs_create_file("esd_trigger",
  1576. 0644,
  1577. dir,
  1578. display,
  1579. &esd_trigger_fops);
  1580. if (IS_ERR_OR_NULL(dump_file)) {
  1581. rc = PTR_ERR(dump_file);
  1582. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1583. display->name, rc);
  1584. goto error_remove_dir;
  1585. }
  1586. dump_file = debugfs_create_file("esd_check_mode",
  1587. 0644,
  1588. dir,
  1589. display,
  1590. &esd_check_mode_fops);
  1591. if (IS_ERR_OR_NULL(dump_file)) {
  1592. rc = PTR_ERR(dump_file);
  1593. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1594. display->name, rc);
  1595. goto error_remove_dir;
  1596. }
  1597. dump_file = debugfs_create_file("cmd_sched_params",
  1598. 0644,
  1599. dir,
  1600. display,
  1601. &dsi_command_scheduling_fops);
  1602. if (IS_ERR_OR_NULL(dump_file)) {
  1603. rc = PTR_ERR(dump_file);
  1604. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1605. display->name, rc);
  1606. goto error_remove_dir;
  1607. }
  1608. misr_data = debugfs_create_file("misr_data",
  1609. 0600,
  1610. dir,
  1611. display,
  1612. &misr_data_fops);
  1613. if (IS_ERR_OR_NULL(misr_data)) {
  1614. rc = PTR_ERR(misr_data);
  1615. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1616. display->name, rc);
  1617. goto error_remove_dir;
  1618. }
  1619. display_for_each_ctrl(i, display) {
  1620. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1621. if (!phy || !phy->name)
  1622. continue;
  1623. snprintf(name, ARRAY_SIZE(name),
  1624. "%s_allow_phy_power_off", phy->name);
  1625. dump_file = debugfs_create_bool(name, 0600, dir,
  1626. &phy->allow_phy_power_off);
  1627. if (IS_ERR_OR_NULL(dump_file)) {
  1628. rc = PTR_ERR(dump_file);
  1629. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1630. display->name, name, rc);
  1631. goto error_remove_dir;
  1632. }
  1633. snprintf(name, ARRAY_SIZE(name),
  1634. "%s_regulator_min_datarate_bps", phy->name);
  1635. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1636. }
  1637. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1638. &display->panel->ulps_feature_enabled)) {
  1639. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1640. display->name);
  1641. goto error_remove_dir;
  1642. }
  1643. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1644. &display->panel->ulps_suspend_enabled)) {
  1645. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1646. display->name);
  1647. goto error_remove_dir;
  1648. }
  1649. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1650. &display->ulps_enabled)) {
  1651. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1652. display->name);
  1653. goto error_remove_dir;
  1654. }
  1655. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1656. display->root = dir;
  1657. dsi_parser_dbg_init(display->parser, dir);
  1658. return rc;
  1659. error_remove_dir:
  1660. debugfs_remove(dir);
  1661. error:
  1662. return rc;
  1663. }
  1664. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1665. {
  1666. debugfs_remove_recursive(display->root);
  1667. return 0;
  1668. }
  1669. #else
  1670. static int dsi_display_debugfs_init(struct dsi_display *display)
  1671. {
  1672. return 0;
  1673. }
  1674. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1675. {
  1676. return 0;
  1677. }
  1678. #endif /* CONFIG_DEBUG_FS */
  1679. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1680. struct dsi_display_mode *mode)
  1681. {
  1682. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1683. bool is_split_link = host->split_link.split_link_enabled;
  1684. u32 sublinks_count = host->split_link.num_sublinks;
  1685. if (is_split_link && sublinks_count > 1) {
  1686. mode->timing.h_active /= sublinks_count;
  1687. mode->timing.h_front_porch /= sublinks_count;
  1688. mode->timing.h_sync_width /= sublinks_count;
  1689. mode->timing.h_back_porch /= sublinks_count;
  1690. mode->timing.h_skew /= sublinks_count;
  1691. mode->pixel_clk_khz /= sublinks_count;
  1692. } else {
  1693. if (mode->priv_info->dsc_enabled)
  1694. mode->priv_info->dsc.config.pic_width =
  1695. mode->timing.h_active;
  1696. mode->timing.h_active /= display->ctrl_count;
  1697. mode->timing.h_front_porch /= display->ctrl_count;
  1698. mode->timing.h_sync_width /= display->ctrl_count;
  1699. mode->timing.h_back_porch /= display->ctrl_count;
  1700. mode->timing.h_skew /= display->ctrl_count;
  1701. mode->pixel_clk_khz /= display->ctrl_count;
  1702. }
  1703. }
  1704. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1705. bool enable)
  1706. {
  1707. /* TODO: make checks based on cont. splash */
  1708. DSI_DEBUG("checking ulps req validity\n");
  1709. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1710. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1711. return false;
  1712. }
  1713. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1714. !display->panel->ulps_suspend_enabled) {
  1715. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1716. return false;
  1717. }
  1718. if (!dsi_panel_initialized(display->panel) &&
  1719. !display->panel->ulps_suspend_enabled) {
  1720. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1721. return false;
  1722. }
  1723. if (enable && display->ulps_enabled) {
  1724. DSI_DEBUG("ULPS already enabled\n");
  1725. return false;
  1726. } else if (!enable && !display->ulps_enabled) {
  1727. DSI_DEBUG("ULPS already disabled\n");
  1728. return false;
  1729. }
  1730. /*
  1731. * No need to enter ULPS when transitioning from splash screen to
  1732. * boot animation or trusted vm environments since it is expected
  1733. * that the clocks would be turned right back on.
  1734. */
  1735. if (enable && is_skip_op_required(display))
  1736. return false;
  1737. return true;
  1738. }
  1739. /**
  1740. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1741. * @dsi_display: DSI display handle.
  1742. * @enable: enable/disable ULPS.
  1743. *
  1744. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1745. *
  1746. * Return: error code.
  1747. */
  1748. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1749. {
  1750. int rc = 0;
  1751. int i = 0;
  1752. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1753. if (!display) {
  1754. DSI_ERR("Invalid params\n");
  1755. return -EINVAL;
  1756. }
  1757. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1758. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1759. __func__, enable);
  1760. return 0;
  1761. }
  1762. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1763. /*
  1764. * ULPS entry-exit can be either through the DSI controller or
  1765. * the DSI PHY depending on hardware variation. For some chipsets,
  1766. * both controller version and phy version ulps entry-exit ops can
  1767. * be present. To handle such cases, send ulps request through PHY,
  1768. * if ulps request is handled in PHY, then no need to send request
  1769. * through controller.
  1770. */
  1771. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1772. display->clamp_enabled);
  1773. if (rc == DSI_PHY_ULPS_ERROR) {
  1774. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1775. return -EINVAL;
  1776. }
  1777. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1778. display_for_each_ctrl(i, display) {
  1779. ctrl = &display->ctrl[i];
  1780. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1781. continue;
  1782. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1783. enable, display->clamp_enabled);
  1784. if (rc == DSI_PHY_ULPS_ERROR) {
  1785. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1786. enable);
  1787. return -EINVAL;
  1788. }
  1789. }
  1790. }
  1791. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1792. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1793. if (rc) {
  1794. DSI_ERR("Ulps controller state change(%d) failed\n",
  1795. enable);
  1796. return rc;
  1797. }
  1798. display_for_each_ctrl(i, display) {
  1799. ctrl = &display->ctrl[i];
  1800. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1801. continue;
  1802. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1803. if (rc) {
  1804. DSI_ERR("Ulps controller state change(%d) failed\n",
  1805. enable);
  1806. return rc;
  1807. }
  1808. }
  1809. }
  1810. display->ulps_enabled = enable;
  1811. return 0;
  1812. }
  1813. /**
  1814. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1815. * @dsi_display: DSI display handle.
  1816. * @enable: enable/disable clamping.
  1817. *
  1818. * Return: error code.
  1819. */
  1820. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1821. {
  1822. int rc = 0;
  1823. int i = 0;
  1824. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1825. bool ulps_enabled = false;
  1826. if (!display) {
  1827. DSI_ERR("Invalid params\n");
  1828. return -EINVAL;
  1829. }
  1830. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1831. ulps_enabled = display->ulps_enabled;
  1832. /*
  1833. * Clamp control can be either through the DSI controller or
  1834. * the DSI PHY depending on hardware variation
  1835. */
  1836. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1837. if (rc) {
  1838. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1839. return rc;
  1840. }
  1841. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1842. if (rc) {
  1843. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1844. return rc;
  1845. }
  1846. display_for_each_ctrl(i, display) {
  1847. ctrl = &display->ctrl[i];
  1848. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1849. continue;
  1850. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1851. if (rc) {
  1852. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1853. return rc;
  1854. }
  1855. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1856. if (rc) {
  1857. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1858. enable);
  1859. return rc;
  1860. }
  1861. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1862. enable ? "enabled" : "disabled", i);
  1863. }
  1864. display->clamp_enabled = enable;
  1865. return 0;
  1866. }
  1867. /**
  1868. * dsi_display_setup_ctrl() - setup DSI controller.
  1869. * @dsi_display: DSI display handle.
  1870. *
  1871. * Return: error code.
  1872. */
  1873. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1874. {
  1875. int rc = 0;
  1876. int i = 0;
  1877. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1878. if (!display) {
  1879. DSI_ERR("Invalid params\n");
  1880. return -EINVAL;
  1881. }
  1882. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1883. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1884. if (rc) {
  1885. DSI_ERR("DSI controller setup failed\n");
  1886. return rc;
  1887. }
  1888. display_for_each_ctrl(i, display) {
  1889. ctrl = &display->ctrl[i];
  1890. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1891. continue;
  1892. rc = dsi_ctrl_setup(ctrl->ctrl);
  1893. if (rc) {
  1894. DSI_ERR("DSI controller setup failed\n");
  1895. return rc;
  1896. }
  1897. }
  1898. return 0;
  1899. }
  1900. static int dsi_display_phy_enable(struct dsi_display *display);
  1901. /**
  1902. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1903. * @dsi_display: DSI display handle.
  1904. * @mmss_clamp: True if clamp is enabled.
  1905. *
  1906. * Return: error code.
  1907. */
  1908. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1909. bool mmss_clamp)
  1910. {
  1911. int rc = 0;
  1912. int i = 0;
  1913. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1914. if (!display) {
  1915. DSI_ERR("Invalid params\n");
  1916. return -EINVAL;
  1917. }
  1918. if (mmss_clamp && !display->phy_idle_power_off) {
  1919. dsi_display_phy_enable(display);
  1920. return 0;
  1921. }
  1922. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1923. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1924. if (rc) {
  1925. DSI_ERR("DSI controller setup failed\n");
  1926. return rc;
  1927. }
  1928. display_for_each_ctrl(i, display) {
  1929. ctrl = &display->ctrl[i];
  1930. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1931. continue;
  1932. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1933. if (rc) {
  1934. DSI_ERR("DSI controller setup failed\n");
  1935. return rc;
  1936. }
  1937. }
  1938. display->phy_idle_power_off = false;
  1939. return 0;
  1940. }
  1941. /**
  1942. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1943. * @dsi_display: DSI display handle.
  1944. *
  1945. * Return: error code.
  1946. */
  1947. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1948. {
  1949. int rc = 0;
  1950. int i = 0;
  1951. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1952. if (!display) {
  1953. DSI_ERR("Invalid params\n");
  1954. return -EINVAL;
  1955. }
  1956. display_for_each_ctrl(i, display) {
  1957. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1958. if (!phy)
  1959. continue;
  1960. if (!phy->allow_phy_power_off) {
  1961. DSI_DEBUG("phy doesn't support this feature\n");
  1962. return 0;
  1963. }
  1964. }
  1965. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1966. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1967. if (rc) {
  1968. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1969. display->name, rc);
  1970. return rc;
  1971. }
  1972. display_for_each_ctrl(i, display) {
  1973. ctrl = &display->ctrl[i];
  1974. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1975. continue;
  1976. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  1977. if (rc) {
  1978. DSI_ERR("DSI controller setup failed\n");
  1979. return rc;
  1980. }
  1981. }
  1982. display->phy_idle_power_off = true;
  1983. return 0;
  1984. }
  1985. void dsi_display_enable_event(struct drm_connector *connector,
  1986. struct dsi_display *display,
  1987. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  1988. bool enable)
  1989. {
  1990. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  1991. int i;
  1992. if (!display) {
  1993. DSI_ERR("invalid display\n");
  1994. return;
  1995. }
  1996. if (event_info)
  1997. event_info->event_idx = event_idx;
  1998. switch (event_idx) {
  1999. case SDE_CONN_EVENT_VID_DONE:
  2000. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2001. break;
  2002. case SDE_CONN_EVENT_CMD_DONE:
  2003. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2004. break;
  2005. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2006. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2007. if (event_info) {
  2008. display_for_each_ctrl(i, display)
  2009. display->ctrl[i].ctrl->recovery_cb =
  2010. *event_info;
  2011. }
  2012. break;
  2013. case SDE_CONN_EVENT_PANEL_ID:
  2014. if (event_info)
  2015. display_for_each_ctrl(i, display)
  2016. display->ctrl[i].ctrl->panel_id_cb
  2017. = *event_info;
  2018. break;
  2019. default:
  2020. /* nothing to do */
  2021. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2022. return;
  2023. }
  2024. if (enable) {
  2025. display_for_each_ctrl(i, display)
  2026. dsi_ctrl_enable_status_interrupt(
  2027. display->ctrl[i].ctrl, irq_status_idx,
  2028. event_info);
  2029. } else {
  2030. display_for_each_ctrl(i, display)
  2031. dsi_ctrl_disable_status_interrupt(
  2032. display->ctrl[i].ctrl, irq_status_idx);
  2033. }
  2034. }
  2035. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2036. {
  2037. int rc = 0;
  2038. int i;
  2039. struct dsi_display_ctrl *ctrl;
  2040. /* Sequence does not matter for split dsi usecases */
  2041. display_for_each_ctrl(i, display) {
  2042. ctrl = &display->ctrl[i];
  2043. if (!ctrl->ctrl)
  2044. continue;
  2045. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2046. DSI_CTRL_POWER_VREG_ON);
  2047. if (rc) {
  2048. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2049. ctrl->ctrl->name, rc);
  2050. goto error;
  2051. }
  2052. }
  2053. return rc;
  2054. error:
  2055. for (i = i - 1; i >= 0; i--) {
  2056. ctrl = &display->ctrl[i];
  2057. if (!ctrl->ctrl)
  2058. continue;
  2059. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2060. DSI_CTRL_POWER_VREG_OFF);
  2061. }
  2062. return rc;
  2063. }
  2064. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2065. {
  2066. int rc = 0;
  2067. int i;
  2068. struct dsi_display_ctrl *ctrl;
  2069. /* Sequence does not matter for split dsi usecases */
  2070. display_for_each_ctrl(i, display) {
  2071. ctrl = &display->ctrl[i];
  2072. if (!ctrl->ctrl)
  2073. continue;
  2074. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2075. DSI_CTRL_POWER_VREG_OFF);
  2076. if (rc) {
  2077. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2078. ctrl->ctrl->name, rc);
  2079. goto error;
  2080. }
  2081. }
  2082. error:
  2083. return rc;
  2084. }
  2085. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2086. unsigned int display_type)
  2087. {
  2088. char *boot_str = NULL;
  2089. char *str = NULL;
  2090. char *sw_te = NULL;
  2091. unsigned long cmdline_topology = NO_OVERRIDE;
  2092. unsigned long cmdline_timing = NO_OVERRIDE;
  2093. unsigned long panel_id = NO_OVERRIDE;
  2094. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2095. DSI_ERR("display_type=%d not supported\n", display_type);
  2096. goto end;
  2097. }
  2098. if (display_type == DSI_PRIMARY)
  2099. boot_str = dsi_display_primary;
  2100. else
  2101. boot_str = dsi_display_secondary;
  2102. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2103. if (sw_te)
  2104. display->sw_te_using_wd = true;
  2105. str = strnstr(boot_str, ":panelid", strlen(boot_str));
  2106. if (str) {
  2107. if (kstrtol(str + strlen(":panelid"), INT_BASE_10,
  2108. (unsigned long *)&panel_id)) {
  2109. DSI_INFO("panel id not found: %s\n", boot_str);
  2110. } else {
  2111. DSI_INFO("panel id found: %lx\n", panel_id);
  2112. display->panel_id = panel_id;
  2113. }
  2114. }
  2115. str = strnstr(boot_str, ":config", strlen(boot_str));
  2116. if (str) {
  2117. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2118. DSI_ERR("invalid config index override: %s\n",
  2119. boot_str);
  2120. goto end;
  2121. }
  2122. }
  2123. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2124. if (str) {
  2125. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2126. DSI_ERR("invalid timing index override: %s\n",
  2127. boot_str);
  2128. cmdline_topology = NO_OVERRIDE;
  2129. goto end;
  2130. }
  2131. }
  2132. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2133. end:
  2134. display->cmdline_topology = cmdline_topology;
  2135. display->cmdline_timing = cmdline_timing;
  2136. }
  2137. /**
  2138. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2139. *
  2140. * Return: returns error status
  2141. */
  2142. static int dsi_display_parse_boot_display_selection(void)
  2143. {
  2144. char *pos = NULL;
  2145. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2146. int i, j;
  2147. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2148. strlcpy(disp_buf, boot_displays[i].boot_param,
  2149. MAX_CMDLINE_PARAM_LEN);
  2150. pos = strnstr(disp_buf, ":", MAX_CMDLINE_PARAM_LEN);
  2151. /* Use ':' as a delimiter to retrieve the display name */
  2152. if (!pos) {
  2153. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2154. continue;
  2155. }
  2156. for (j = 0; (disp_buf + j) < pos; j++)
  2157. boot_displays[i].name[j] = *(disp_buf + j);
  2158. boot_displays[i].name[j] = '\0';
  2159. boot_displays[i].boot_disp_en = true;
  2160. }
  2161. return 0;
  2162. }
  2163. static int dsi_display_phy_power_on(struct dsi_display *display)
  2164. {
  2165. int rc = 0;
  2166. int i;
  2167. struct dsi_display_ctrl *ctrl;
  2168. /* Sequence does not matter for split dsi usecases */
  2169. display_for_each_ctrl(i, display) {
  2170. ctrl = &display->ctrl[i];
  2171. if (!ctrl->ctrl)
  2172. continue;
  2173. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2174. if (rc) {
  2175. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2176. ctrl->phy->name, rc);
  2177. goto error;
  2178. }
  2179. }
  2180. return rc;
  2181. error:
  2182. for (i = i - 1; i >= 0; i--) {
  2183. ctrl = &display->ctrl[i];
  2184. if (!ctrl->phy)
  2185. continue;
  2186. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2187. }
  2188. return rc;
  2189. }
  2190. static int dsi_display_phy_power_off(struct dsi_display *display)
  2191. {
  2192. int rc = 0;
  2193. int i;
  2194. struct dsi_display_ctrl *ctrl;
  2195. /* Sequence does not matter for split dsi usecases */
  2196. display_for_each_ctrl(i, display) {
  2197. ctrl = &display->ctrl[i];
  2198. if (!ctrl->phy)
  2199. continue;
  2200. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2201. if (rc) {
  2202. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2203. ctrl->ctrl->name, rc);
  2204. goto error;
  2205. }
  2206. }
  2207. error:
  2208. return rc;
  2209. }
  2210. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2211. {
  2212. int rc = 0;
  2213. struct dsi_display *display = priv;
  2214. struct dsi_display_ctrl *m_ctrl;
  2215. if (!display) {
  2216. DSI_ERR("invalid arguments\n");
  2217. return -EINVAL;
  2218. }
  2219. m_ctrl = &display->ctrl[display->clk_master_idx];
  2220. if (!m_ctrl->phy) {
  2221. DSI_ERR("[%s] PHY not found\n", display->name);
  2222. return -EINVAL;
  2223. }
  2224. rc = dsi_phy_pll_toggle(m_ctrl->phy, prepare);
  2225. return rc;
  2226. }
  2227. int dsi_display_phy_configure(void *priv, bool commit)
  2228. {
  2229. int rc = 0;
  2230. struct dsi_display *display = priv;
  2231. struct dsi_display_ctrl *m_ctrl;
  2232. struct dsi_pll_resource *pll_res;
  2233. struct dsi_ctrl *ctrl;
  2234. if (!display) {
  2235. DSI_ERR("invalid arguments\n");
  2236. return -EINVAL;
  2237. }
  2238. m_ctrl = &display->ctrl[display->clk_master_idx];
  2239. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2240. DSI_ERR("[%s] PHY not found\n", display->name);
  2241. return -EINVAL;
  2242. }
  2243. pll_res = m_ctrl->phy->pll;
  2244. if (!pll_res) {
  2245. DSI_ERR("[%s] PLL res not found\n", display->name);
  2246. return -EINVAL;
  2247. }
  2248. ctrl = m_ctrl->ctrl;
  2249. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2250. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2251. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2252. return rc;
  2253. }
  2254. static int dsi_display_set_clk_src(struct dsi_display *display)
  2255. {
  2256. int rc = 0;
  2257. int i;
  2258. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2259. /*
  2260. * In case of split DSI usecases, the clock for master controller should
  2261. * be enabled before the other controller. Master controller in the
  2262. * clock context refers to the controller that sources the clock.
  2263. */
  2264. m_ctrl = &display->ctrl[display->clk_master_idx];
  2265. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl,
  2266. &display->clock_info.pll_clks);
  2267. if (rc) {
  2268. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n",
  2269. display->name, rc);
  2270. return rc;
  2271. }
  2272. /* Turn on rest of the controllers */
  2273. display_for_each_ctrl(i, display) {
  2274. ctrl = &display->ctrl[i];
  2275. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2276. continue;
  2277. rc = dsi_ctrl_set_clock_source(ctrl->ctrl,
  2278. &display->clock_info.pll_clks);
  2279. if (rc) {
  2280. DSI_ERR("[%s] failed to set source clocks, rc=%d\n",
  2281. display->name, rc);
  2282. return rc;
  2283. }
  2284. }
  2285. return 0;
  2286. }
  2287. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2288. bool enable)
  2289. {
  2290. int rc = 0;
  2291. int i;
  2292. struct dsi_display_ctrl *ctrl;
  2293. display_for_each_ctrl(i, display) {
  2294. ctrl = &display->ctrl[i];
  2295. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2296. if (rc) {
  2297. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2298. display->name, enable ? "mask" : "unmask", rc);
  2299. return rc;
  2300. }
  2301. }
  2302. return 0;
  2303. }
  2304. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2305. {
  2306. struct dsi_display_ctrl *ctrl;
  2307. int i;
  2308. if (!display)
  2309. return;
  2310. display_for_each_ctrl(i, display) {
  2311. ctrl = &display->ctrl[i];
  2312. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2313. }
  2314. /*
  2315. * After retime buffer synchronization we need to turn of clk_en_sel
  2316. * bit on each phy. Avoid this for Cphy.
  2317. */
  2318. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2319. return;
  2320. display_for_each_ctrl(i, display) {
  2321. ctrl = &display->ctrl[i];
  2322. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2323. }
  2324. }
  2325. static int dsi_display_ctrl_update(struct dsi_display *display)
  2326. {
  2327. int rc = 0;
  2328. int i;
  2329. struct dsi_display_ctrl *ctrl;
  2330. display_for_each_ctrl(i, display) {
  2331. ctrl = &display->ctrl[i];
  2332. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2333. if (rc) {
  2334. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2335. display->name, i, rc);
  2336. goto error_host_deinit;
  2337. }
  2338. }
  2339. return 0;
  2340. error_host_deinit:
  2341. for (i = i - 1; i >= 0; i--) {
  2342. ctrl = &display->ctrl[i];
  2343. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2344. }
  2345. return rc;
  2346. }
  2347. static int dsi_display_ctrl_init(struct dsi_display *display)
  2348. {
  2349. int rc = 0;
  2350. int i;
  2351. struct dsi_display_ctrl *ctrl;
  2352. bool skip_op = is_skip_op_required(display);
  2353. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2354. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2355. * we will programe DSI controller as part of core clock enable.
  2356. * After that we should not re-configure DSI controller again here for
  2357. * usecases where we are resuming from ulps suspend as it might put
  2358. * the HW in bad state.
  2359. */
  2360. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2361. display_for_each_ctrl(i, display) {
  2362. ctrl = &display->ctrl[i];
  2363. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2364. if (rc) {
  2365. DSI_ERR(
  2366. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2367. display->name, i, skip_op, rc);
  2368. goto error_host_deinit;
  2369. }
  2370. }
  2371. } else {
  2372. display_for_each_ctrl(i, display) {
  2373. ctrl = &display->ctrl[i];
  2374. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2375. DSI_CTRL_OP_HOST_INIT,
  2376. true);
  2377. if (rc)
  2378. DSI_DEBUG("host init update failed rc=%d\n",
  2379. rc);
  2380. }
  2381. }
  2382. return rc;
  2383. error_host_deinit:
  2384. for (i = i - 1; i >= 0; i--) {
  2385. ctrl = &display->ctrl[i];
  2386. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2387. }
  2388. return rc;
  2389. }
  2390. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2391. {
  2392. int rc = 0;
  2393. int i;
  2394. struct dsi_display_ctrl *ctrl;
  2395. display_for_each_ctrl(i, display) {
  2396. ctrl = &display->ctrl[i];
  2397. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2398. if (rc) {
  2399. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2400. display->name, i, rc);
  2401. }
  2402. }
  2403. return rc;
  2404. }
  2405. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2406. {
  2407. int rc = 0;
  2408. int i;
  2409. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2410. bool skip_op = is_skip_op_required(display);
  2411. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2412. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2413. DSI_CTRL_ENGINE_ON, skip_op);
  2414. if (rc) {
  2415. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2416. display->name, skip_op, rc);
  2417. goto error;
  2418. }
  2419. display_for_each_ctrl(i, display) {
  2420. ctrl = &display->ctrl[i];
  2421. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2422. continue;
  2423. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2424. DSI_CTRL_ENGINE_ON, skip_op);
  2425. if (rc) {
  2426. DSI_ERR(
  2427. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2428. display->name, skip_op, rc);
  2429. goto error_disable_master;
  2430. }
  2431. }
  2432. return rc;
  2433. error_disable_master:
  2434. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2435. DSI_CTRL_ENGINE_OFF, skip_op);
  2436. error:
  2437. return rc;
  2438. }
  2439. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2440. {
  2441. int rc = 0;
  2442. int i;
  2443. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2444. bool skip_op = is_skip_op_required(display);
  2445. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2446. /*
  2447. * For platforms where ULPS is controlled by DSI controller block,
  2448. * do not disable dsi controller block if lanes are to be
  2449. * kept in ULPS during suspend. So just update the SW state
  2450. * and return early.
  2451. */
  2452. if (display->panel->ulps_suspend_enabled &&
  2453. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2454. display_for_each_ctrl(i, display) {
  2455. ctrl = &display->ctrl[i];
  2456. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2457. DSI_CTRL_OP_HOST_ENGINE,
  2458. false);
  2459. if (rc)
  2460. DSI_DEBUG("host state update failed %d\n", rc);
  2461. }
  2462. return rc;
  2463. }
  2464. display_for_each_ctrl(i, display) {
  2465. ctrl = &display->ctrl[i];
  2466. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2467. continue;
  2468. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2469. DSI_CTRL_ENGINE_OFF, skip_op);
  2470. if (rc)
  2471. DSI_ERR(
  2472. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2473. display->name, skip_op, rc);
  2474. }
  2475. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2476. DSI_CTRL_ENGINE_OFF, skip_op);
  2477. if (rc) {
  2478. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2479. display->name, skip_op, rc);
  2480. goto error;
  2481. }
  2482. error:
  2483. return rc;
  2484. }
  2485. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2486. {
  2487. int rc = 0;
  2488. int i;
  2489. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2490. bool skip_op = is_skip_op_required(display);
  2491. m_ctrl = &display->ctrl[display->video_master_idx];
  2492. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2493. DSI_CTRL_ENGINE_ON, skip_op);
  2494. if (rc) {
  2495. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2496. display->name, skip_op, rc);
  2497. goto error;
  2498. }
  2499. display_for_each_ctrl(i, display) {
  2500. ctrl = &display->ctrl[i];
  2501. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2502. continue;
  2503. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2504. DSI_CTRL_ENGINE_ON, skip_op);
  2505. if (rc) {
  2506. DSI_ERR(
  2507. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2508. display->name, skip_op, rc);
  2509. goto error_disable_master;
  2510. }
  2511. }
  2512. return rc;
  2513. error_disable_master:
  2514. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2515. DSI_CTRL_ENGINE_OFF, skip_op);
  2516. error:
  2517. return rc;
  2518. }
  2519. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2520. {
  2521. int rc = 0;
  2522. int i;
  2523. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2524. bool skip_op = is_skip_op_required(display);
  2525. m_ctrl = &display->ctrl[display->video_master_idx];
  2526. display_for_each_ctrl(i, display) {
  2527. ctrl = &display->ctrl[i];
  2528. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2529. continue;
  2530. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2531. DSI_CTRL_ENGINE_OFF, skip_op);
  2532. if (rc)
  2533. DSI_ERR(
  2534. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2535. display->name, skip_op, rc);
  2536. }
  2537. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2538. DSI_CTRL_ENGINE_OFF, skip_op);
  2539. if (rc)
  2540. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2541. display->name, skip_op, rc);
  2542. return rc;
  2543. }
  2544. static int dsi_display_phy_enable(struct dsi_display *display)
  2545. {
  2546. int rc = 0;
  2547. int i;
  2548. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2549. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2550. bool skip_op = is_skip_op_required(display);
  2551. m_ctrl = &display->ctrl[display->clk_master_idx];
  2552. if (display->ctrl_count > 1)
  2553. m_src = DSI_PLL_SOURCE_NATIVE;
  2554. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2555. m_src, true, skip_op);
  2556. if (rc) {
  2557. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2558. display->name, skip_op, rc);
  2559. goto error;
  2560. }
  2561. display_for_each_ctrl(i, display) {
  2562. ctrl = &display->ctrl[i];
  2563. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2564. continue;
  2565. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2566. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2567. if (rc) {
  2568. DSI_ERR(
  2569. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2570. display->name, skip_op, rc);
  2571. goto error_disable_master;
  2572. }
  2573. }
  2574. return rc;
  2575. error_disable_master:
  2576. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2577. error:
  2578. return rc;
  2579. }
  2580. static int dsi_display_phy_disable(struct dsi_display *display)
  2581. {
  2582. int rc = 0;
  2583. int i;
  2584. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2585. bool skip_op = is_skip_op_required(display);
  2586. m_ctrl = &display->ctrl[display->clk_master_idx];
  2587. display_for_each_ctrl(i, display) {
  2588. ctrl = &display->ctrl[i];
  2589. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2590. continue;
  2591. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2592. if (rc)
  2593. DSI_ERR(
  2594. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2595. display->name, skip_op, rc);
  2596. }
  2597. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2598. if (rc)
  2599. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2600. display->name, skip_op, rc);
  2601. return rc;
  2602. }
  2603. static int dsi_display_wake_up(struct dsi_display *display)
  2604. {
  2605. return 0;
  2606. }
  2607. static void dsi_display_mask_overflow(struct dsi_display *display, u32 flags,
  2608. bool enable)
  2609. {
  2610. struct dsi_display_ctrl *ctrl;
  2611. int i;
  2612. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2613. return;
  2614. display_for_each_ctrl(i, display) {
  2615. ctrl = &display->ctrl[i];
  2616. if (!ctrl)
  2617. continue;
  2618. dsi_ctrl_mask_overflow(ctrl->ctrl, enable);
  2619. }
  2620. }
  2621. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2622. {
  2623. int rc = 0;
  2624. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2625. int i;
  2626. /*
  2627. * 1. Setup commands in FIFO
  2628. * 2. Trigger commands
  2629. */
  2630. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2631. dsi_display_mask_overflow(display, cmd->ctrl_flags, true);
  2632. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2633. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2634. if (rc) {
  2635. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2636. display->name, rc);
  2637. goto error;
  2638. }
  2639. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2640. display_for_each_ctrl(i, display) {
  2641. ctrl = &display->ctrl[i];
  2642. if (ctrl == m_ctrl)
  2643. continue;
  2644. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2645. if (rc) {
  2646. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2647. display->name, rc);
  2648. goto error;
  2649. }
  2650. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2651. if (rc) {
  2652. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2653. display->name, rc);
  2654. goto error;
  2655. }
  2656. }
  2657. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2658. if (rc) {
  2659. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2660. display->name, rc);
  2661. goto error;
  2662. }
  2663. error:
  2664. dsi_display_mask_overflow(display, cmd->ctrl_flags, false);
  2665. return rc;
  2666. }
  2667. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2668. {
  2669. int rc = 0;
  2670. int i;
  2671. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2672. /*
  2673. * For continuous splash and trusted vm environment,
  2674. * ctrl states are updated separately and hence we do
  2675. * an early return
  2676. */
  2677. if (is_skip_op_required(display)) {
  2678. DSI_DEBUG(
  2679. "cont splash/trusted vm use case, phy sw reset not required\n");
  2680. return 0;
  2681. }
  2682. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2683. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2684. if (rc) {
  2685. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2686. goto error;
  2687. }
  2688. display_for_each_ctrl(i, display) {
  2689. ctrl = &display->ctrl[i];
  2690. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2691. continue;
  2692. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2693. if (rc) {
  2694. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2695. display->name, rc);
  2696. goto error;
  2697. }
  2698. }
  2699. error:
  2700. return rc;
  2701. }
  2702. static int dsi_host_attach(struct mipi_dsi_host *host,
  2703. struct mipi_dsi_device *dsi)
  2704. {
  2705. return 0;
  2706. }
  2707. static int dsi_host_detach(struct mipi_dsi_host *host,
  2708. struct mipi_dsi_device *dsi)
  2709. {
  2710. return 0;
  2711. }
  2712. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2713. {
  2714. struct dsi_display *display;
  2715. int rc = 0, ret = 0;
  2716. if (!host || !cmd) {
  2717. DSI_ERR("Invalid params\n");
  2718. return 0;
  2719. }
  2720. display = to_dsi_display(host);
  2721. /* Avoid sending DCS commands when ESD recovery is pending */
  2722. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2723. DSI_DEBUG("ESD recovery pending\n");
  2724. return 0;
  2725. }
  2726. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2727. DSI_ALL_CLKS, DSI_CLK_ON);
  2728. if (rc) {
  2729. DSI_ERR("[%s] failed to enable all DSI clocks, rc=%d\n",
  2730. display->name, rc);
  2731. goto error;
  2732. }
  2733. rc = dsi_display_wake_up(display);
  2734. if (rc) {
  2735. DSI_ERR("[%s] failed to wake up display, rc=%d\n",
  2736. display->name, rc);
  2737. goto error_disable_clks;
  2738. }
  2739. rc = dsi_display_cmd_engine_enable(display);
  2740. if (rc) {
  2741. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2742. display->name, rc);
  2743. goto error_disable_clks;
  2744. }
  2745. if (display->tx_cmd_buf == NULL) {
  2746. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2747. if (rc) {
  2748. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2749. goto error_disable_cmd_engine;
  2750. }
  2751. }
  2752. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2753. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2754. rc = dsi_display_broadcast_cmd(display, cmd);
  2755. if (rc) {
  2756. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2757. goto error_disable_cmd_engine;
  2758. }
  2759. } else {
  2760. int idx = cmd->ctrl;
  2761. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2762. if (rc) {
  2763. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2764. display->name, rc);
  2765. goto error_disable_cmd_engine;
  2766. }
  2767. }
  2768. error_disable_cmd_engine:
  2769. ret = dsi_display_cmd_engine_disable(display);
  2770. if (ret) {
  2771. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  2772. display->name, ret);
  2773. }
  2774. error_disable_clks:
  2775. ret = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2776. DSI_ALL_CLKS, DSI_CLK_OFF);
  2777. if (ret) {
  2778. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  2779. display->name, ret);
  2780. }
  2781. error:
  2782. return rc;
  2783. }
  2784. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2785. {
  2786. int rc = 0;
  2787. struct dsi_cmd_desc cmd;
  2788. if (!msg) {
  2789. DSI_ERR("Invalid params\n");
  2790. return 0;
  2791. }
  2792. memcpy(&cmd.msg, msg, sizeof(*msg));
  2793. cmd.ctrl = 0;
  2794. cmd.post_wait_ms = 0;
  2795. cmd.ctrl_flags = 0;
  2796. rc = dsi_host_transfer_sub(host, &cmd);
  2797. return rc;
  2798. }
  2799. static struct mipi_dsi_host_ops dsi_host_ops = {
  2800. .attach = dsi_host_attach,
  2801. .detach = dsi_host_detach,
  2802. .transfer = dsi_host_transfer,
  2803. };
  2804. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2805. {
  2806. int rc = 0;
  2807. struct mipi_dsi_host *host = &display->host;
  2808. host->dev = &display->pdev->dev;
  2809. host->ops = &dsi_host_ops;
  2810. rc = mipi_dsi_host_register(host);
  2811. if (rc) {
  2812. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2813. display->name, rc);
  2814. goto error;
  2815. }
  2816. error:
  2817. return rc;
  2818. }
  2819. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2820. {
  2821. int rc = 0;
  2822. struct mipi_dsi_host *host = &display->host;
  2823. mipi_dsi_host_unregister(host);
  2824. host->dev = NULL;
  2825. host->ops = NULL;
  2826. return rc;
  2827. }
  2828. static bool dsi_display_check_prefix(const char *clk_prefix,
  2829. const char *clk_name)
  2830. {
  2831. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2832. }
  2833. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2834. char *dsi_clk_name)
  2835. {
  2836. if (display->fw)
  2837. return dsi_parser_count_strings(display->parser_node,
  2838. dsi_clk_name);
  2839. else
  2840. return of_property_count_strings(display->panel_node,
  2841. dsi_clk_name);
  2842. }
  2843. static void dsi_display_get_clock_name(struct dsi_display *display,
  2844. char *dsi_clk_name, int index,
  2845. const char **clk_name)
  2846. {
  2847. if (display->fw)
  2848. dsi_parser_read_string_index(display->parser_node,
  2849. dsi_clk_name, index, clk_name);
  2850. else
  2851. of_property_read_string_index(display->panel_node,
  2852. dsi_clk_name, index, clk_name);
  2853. }
  2854. static int dsi_display_clocks_init(struct dsi_display *display)
  2855. {
  2856. int i, rc = 0, num_clk = 0;
  2857. const char *clk_name;
  2858. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2859. struct clk *dsi_clk;
  2860. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2861. char *dsi_clock_name;
  2862. if (!strcmp(display->display_type, "primary"))
  2863. dsi_clock_name = "qcom,dsi-select-clocks";
  2864. else
  2865. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2866. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2867. for (i = 0; i < num_clk; i++) {
  2868. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2869. &clk_name);
  2870. DSI_DEBUG("clock name:%s\n", clk_name);
  2871. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2872. if (IS_ERR_OR_NULL(dsi_clk)) {
  2873. rc = PTR_ERR(dsi_clk);
  2874. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2875. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2876. pll->byte_clk = NULL;
  2877. goto error;
  2878. }
  2879. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2880. pll->pixel_clk = NULL;
  2881. goto error;
  2882. }
  2883. }
  2884. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2885. pll->byte_clk = dsi_clk;
  2886. continue;
  2887. }
  2888. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2889. pll->pixel_clk = dsi_clk;
  2890. continue;
  2891. }
  2892. }
  2893. return 0;
  2894. error:
  2895. return rc;
  2896. }
  2897. static int dsi_display_clk_ctrl_cb(void *priv,
  2898. struct dsi_clk_ctrl_info clk_state_info)
  2899. {
  2900. int rc = 0;
  2901. struct dsi_display *display = NULL;
  2902. void *clk_handle = NULL;
  2903. if (!priv) {
  2904. DSI_ERR("Invalid params\n");
  2905. return -EINVAL;
  2906. }
  2907. display = priv;
  2908. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2909. clk_handle = display->mdp_clk_handle;
  2910. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2911. clk_handle = display->dsi_clk_handle;
  2912. } else {
  2913. DSI_ERR("invalid clk handle, return error\n");
  2914. return -EINVAL;
  2915. }
  2916. /*
  2917. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2918. * to turn off DSI clocks.
  2919. */
  2920. rc = dsi_display_clk_ctrl(clk_handle,
  2921. clk_state_info.clk_type, clk_state_info.clk_state);
  2922. if (rc) {
  2923. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2924. display->name, clk_state_info.clk_state,
  2925. clk_state_info.clk_type, rc);
  2926. return rc;
  2927. }
  2928. return 0;
  2929. }
  2930. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2931. {
  2932. int i;
  2933. struct dsi_display_ctrl *ctrl;
  2934. if (!display)
  2935. return;
  2936. display_for_each_ctrl(i, display) {
  2937. ctrl = &display->ctrl[i];
  2938. if (!ctrl)
  2939. continue;
  2940. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2941. }
  2942. }
  2943. int dsi_pre_clkoff_cb(void *priv,
  2944. enum dsi_clk_type clk,
  2945. enum dsi_lclk_type l_type,
  2946. enum dsi_clk_state new_state)
  2947. {
  2948. int rc = 0, i;
  2949. struct dsi_display *display = priv;
  2950. struct dsi_display_ctrl *ctrl;
  2951. /*
  2952. * If Idle Power Collapse occurs immediately after a CMD
  2953. * transfer with an asynchronous wait for DMA done, ensure
  2954. * that the work queued is scheduled and completed before turning
  2955. * off the clocks and disabling interrupts to validate the command
  2956. * transfer.
  2957. */
  2958. display_for_each_ctrl(i, display) {
  2959. ctrl = &display->ctrl[i];
  2960. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  2961. continue;
  2962. flush_workqueue(display->dma_cmd_workq);
  2963. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  2964. ctrl->ctrl->dma_wait_queued = false;
  2965. }
  2966. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2967. (l_type & DSI_LINK_LP_CLK)) {
  2968. /*
  2969. * If continuous clock is enabled then disable it
  2970. * before entering into ULPS Mode.
  2971. */
  2972. if (display->panel->host_config.force_hs_clk_lane)
  2973. _dsi_display_continuous_clk_ctrl(display, false);
  2974. /*
  2975. * If ULPS feature is enabled, enter ULPS first.
  2976. * However, when blanking the panel, we should enter ULPS
  2977. * only if ULPS during suspend feature is enabled.
  2978. */
  2979. if (!dsi_panel_initialized(display->panel)) {
  2980. if (display->panel->ulps_suspend_enabled)
  2981. rc = dsi_display_set_ulps(display, true);
  2982. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2983. rc = dsi_display_set_ulps(display, true);
  2984. }
  2985. if (rc)
  2986. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2987. __func__, rc);
  2988. }
  2989. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2990. (l_type & DSI_LINK_HS_CLK)) {
  2991. /*
  2992. * PHY clock gating should be disabled before the PLL and the
  2993. * branch clocks are turned off. Otherwise, it is possible that
  2994. * the clock RCGs may not be turned off correctly resulting
  2995. * in clock warnings.
  2996. */
  2997. rc = dsi_display_config_clk_gating(display, false);
  2998. if (rc)
  2999. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  3000. display->name, rc);
  3001. }
  3002. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3003. /*
  3004. * Enable DSI clamps only if entering idle power collapse or
  3005. * when ULPS during suspend is enabled..
  3006. */
  3007. if (dsi_panel_initialized(display->panel) ||
  3008. display->panel->ulps_suspend_enabled) {
  3009. dsi_display_phy_idle_off(display);
  3010. rc = dsi_display_set_clamp(display, true);
  3011. if (rc)
  3012. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3013. __func__, rc);
  3014. rc = dsi_display_phy_reset_config(display, false);
  3015. if (rc)
  3016. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3017. __func__, rc);
  3018. } else {
  3019. /* Make sure that controller is not in ULPS state when
  3020. * the DSI link is not active.
  3021. */
  3022. rc = dsi_display_set_ulps(display, false);
  3023. if (rc)
  3024. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3025. __func__, rc);
  3026. }
  3027. /* dsi will not be able to serve irqs from here on */
  3028. dsi_display_ctrl_irq_update(display, false);
  3029. /* cache the MISR values */
  3030. display_for_each_ctrl(i, display) {
  3031. ctrl = &display->ctrl[i];
  3032. if (!ctrl->ctrl)
  3033. continue;
  3034. dsi_ctrl_cache_misr(ctrl->ctrl);
  3035. }
  3036. }
  3037. return rc;
  3038. }
  3039. int dsi_post_clkon_cb(void *priv,
  3040. enum dsi_clk_type clk,
  3041. enum dsi_lclk_type l_type,
  3042. enum dsi_clk_state curr_state)
  3043. {
  3044. int rc = 0;
  3045. struct dsi_display *display = priv;
  3046. bool mmss_clamp = false;
  3047. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3048. mmss_clamp = display->clamp_enabled;
  3049. /*
  3050. * controller setup is needed if coming out of idle
  3051. * power collapse with clamps enabled.
  3052. */
  3053. if (mmss_clamp)
  3054. dsi_display_ctrl_setup(display);
  3055. /*
  3056. * Phy setup is needed if coming out of idle
  3057. * power collapse with clamps enabled.
  3058. */
  3059. if (display->phy_idle_power_off || mmss_clamp)
  3060. dsi_display_phy_idle_on(display, mmss_clamp);
  3061. if (display->ulps_enabled && mmss_clamp) {
  3062. /*
  3063. * ULPS Entry Request. This is needed if the lanes were
  3064. * in ULPS prior to power collapse, since after
  3065. * power collapse and reset, the DSI controller resets
  3066. * back to idle state and not ULPS. This ulps entry
  3067. * request will transition the state of the DSI
  3068. * controller to ULPS which will match the state of the
  3069. * DSI phy. This needs to be done prior to disabling
  3070. * the DSI clamps.
  3071. *
  3072. * Also, reset the ulps flag so that ulps_config
  3073. * function would reconfigure the controller state to
  3074. * ULPS.
  3075. */
  3076. display->ulps_enabled = false;
  3077. rc = dsi_display_set_ulps(display, true);
  3078. if (rc) {
  3079. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3080. __func__, rc);
  3081. goto error;
  3082. }
  3083. }
  3084. rc = dsi_display_phy_reset_config(display, true);
  3085. if (rc) {
  3086. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3087. __func__, rc);
  3088. goto error;
  3089. }
  3090. rc = dsi_display_set_clamp(display, false);
  3091. if (rc) {
  3092. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3093. __func__, rc);
  3094. goto error;
  3095. }
  3096. }
  3097. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3098. /*
  3099. * Toggle the resync FIFO everytime clock changes, except
  3100. * when cont-splash screen transition is going on.
  3101. * Toggling resync FIFO during cont splash transition
  3102. * can lead to blinks on the display.
  3103. */
  3104. if (!display->is_cont_splash_enabled)
  3105. dsi_display_toggle_resync_fifo(display);
  3106. if (display->ulps_enabled) {
  3107. rc = dsi_display_set_ulps(display, false);
  3108. if (rc) {
  3109. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3110. __func__, rc);
  3111. goto error;
  3112. }
  3113. }
  3114. if (display->panel->host_config.force_hs_clk_lane)
  3115. _dsi_display_continuous_clk_ctrl(display, true);
  3116. rc = dsi_display_config_clk_gating(display, true);
  3117. if (rc) {
  3118. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3119. display->name, rc);
  3120. goto error;
  3121. }
  3122. }
  3123. /* enable dsi to serve irqs */
  3124. if (clk & DSI_CORE_CLK)
  3125. dsi_display_ctrl_irq_update(display, true);
  3126. error:
  3127. return rc;
  3128. }
  3129. int dsi_post_clkoff_cb(void *priv,
  3130. enum dsi_clk_type clk_type,
  3131. enum dsi_lclk_type l_type,
  3132. enum dsi_clk_state curr_state)
  3133. {
  3134. int rc = 0;
  3135. struct dsi_display *display = priv;
  3136. if (!display) {
  3137. DSI_ERR("%s: Invalid arg\n", __func__);
  3138. return -EINVAL;
  3139. }
  3140. if ((clk_type & DSI_CORE_CLK) &&
  3141. (curr_state == DSI_CLK_OFF)) {
  3142. rc = dsi_display_phy_power_off(display);
  3143. if (rc)
  3144. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3145. display->name, rc);
  3146. rc = dsi_display_ctrl_power_off(display);
  3147. if (rc)
  3148. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3149. display->name, rc);
  3150. }
  3151. return rc;
  3152. }
  3153. int dsi_pre_clkon_cb(void *priv,
  3154. enum dsi_clk_type clk_type,
  3155. enum dsi_lclk_type l_type,
  3156. enum dsi_clk_state new_state)
  3157. {
  3158. int rc = 0;
  3159. struct dsi_display *display = priv;
  3160. if (!display) {
  3161. DSI_ERR("%s: invalid input\n", __func__);
  3162. return -EINVAL;
  3163. }
  3164. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3165. /*
  3166. * Enable DSI core power
  3167. * 1.> PANEL_PM are controlled as part of
  3168. * panel_power_ctrl. Needed not be handled here.
  3169. * 2.> CTRL_PM need to be enabled/disabled
  3170. * only during unblank/blank. Their state should
  3171. * not be changed during static screen.
  3172. */
  3173. DSI_DEBUG("updating power states for ctrl and phy\n");
  3174. rc = dsi_display_ctrl_power_on(display);
  3175. if (rc) {
  3176. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3177. display->name, rc);
  3178. return rc;
  3179. }
  3180. rc = dsi_display_phy_power_on(display);
  3181. if (rc) {
  3182. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3183. display->name, rc);
  3184. return rc;
  3185. }
  3186. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3187. }
  3188. return rc;
  3189. }
  3190. static void __set_lane_map_v2(u8 *lane_map_v2,
  3191. enum dsi_phy_data_lanes lane0,
  3192. enum dsi_phy_data_lanes lane1,
  3193. enum dsi_phy_data_lanes lane2,
  3194. enum dsi_phy_data_lanes lane3)
  3195. {
  3196. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3197. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3198. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3199. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3200. }
  3201. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3202. {
  3203. int rc = 0, i = 0;
  3204. const char *data;
  3205. u8 temp[DSI_LANE_MAX - 1];
  3206. if (!display) {
  3207. DSI_ERR("invalid params\n");
  3208. return -EINVAL;
  3209. }
  3210. /* lane-map-v2 supersedes lane-map-v1 setting */
  3211. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3212. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3213. if (!rc) {
  3214. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3215. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3216. return 0;
  3217. } else if (rc != EINVAL) {
  3218. DSI_DEBUG("Incorrect mapping, configure default\n");
  3219. goto set_default;
  3220. }
  3221. /* lane-map older version, for DSI controller version < 2.0 */
  3222. data = of_get_property(display->pdev->dev.of_node,
  3223. "qcom,lane-map", NULL);
  3224. if (!data)
  3225. goto set_default;
  3226. if (!strcmp(data, "lane_map_3012")) {
  3227. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3228. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3229. DSI_PHYSICAL_LANE_1,
  3230. DSI_PHYSICAL_LANE_2,
  3231. DSI_PHYSICAL_LANE_3,
  3232. DSI_PHYSICAL_LANE_0);
  3233. } else if (!strcmp(data, "lane_map_2301")) {
  3234. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3235. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3236. DSI_PHYSICAL_LANE_2,
  3237. DSI_PHYSICAL_LANE_3,
  3238. DSI_PHYSICAL_LANE_0,
  3239. DSI_PHYSICAL_LANE_1);
  3240. } else if (!strcmp(data, "lane_map_1230")) {
  3241. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3242. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3243. DSI_PHYSICAL_LANE_3,
  3244. DSI_PHYSICAL_LANE_0,
  3245. DSI_PHYSICAL_LANE_1,
  3246. DSI_PHYSICAL_LANE_2);
  3247. } else if (!strcmp(data, "lane_map_0321")) {
  3248. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3249. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3250. DSI_PHYSICAL_LANE_0,
  3251. DSI_PHYSICAL_LANE_3,
  3252. DSI_PHYSICAL_LANE_2,
  3253. DSI_PHYSICAL_LANE_1);
  3254. } else if (!strcmp(data, "lane_map_1032")) {
  3255. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3256. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3257. DSI_PHYSICAL_LANE_1,
  3258. DSI_PHYSICAL_LANE_0,
  3259. DSI_PHYSICAL_LANE_3,
  3260. DSI_PHYSICAL_LANE_2);
  3261. } else if (!strcmp(data, "lane_map_2103")) {
  3262. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3263. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3264. DSI_PHYSICAL_LANE_2,
  3265. DSI_PHYSICAL_LANE_1,
  3266. DSI_PHYSICAL_LANE_0,
  3267. DSI_PHYSICAL_LANE_3);
  3268. } else if (!strcmp(data, "lane_map_3210")) {
  3269. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3270. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3271. DSI_PHYSICAL_LANE_3,
  3272. DSI_PHYSICAL_LANE_2,
  3273. DSI_PHYSICAL_LANE_1,
  3274. DSI_PHYSICAL_LANE_0);
  3275. } else {
  3276. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3277. __func__, data);
  3278. goto set_default;
  3279. }
  3280. return 0;
  3281. set_default:
  3282. /* default lane mapping */
  3283. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3284. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3285. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3286. return 0;
  3287. }
  3288. static int dsi_display_get_phandle_index(
  3289. struct dsi_display *display,
  3290. const char *propname, int count, int index)
  3291. {
  3292. struct device_node *disp_node = display->panel_node;
  3293. u32 *val = NULL;
  3294. int rc = 0;
  3295. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3296. if (ZERO_OR_NULL_PTR(val)) {
  3297. rc = -ENOMEM;
  3298. goto end;
  3299. }
  3300. if (index >= count)
  3301. goto end;
  3302. if (display->fw)
  3303. rc = dsi_parser_read_u32_array(display->parser_node,
  3304. propname, val, count);
  3305. else
  3306. rc = of_property_read_u32_array(disp_node, propname,
  3307. val, count);
  3308. if (rc)
  3309. goto end;
  3310. rc = val[index];
  3311. DSI_DEBUG("%s index=%d\n", propname, rc);
  3312. end:
  3313. kfree(val);
  3314. return rc;
  3315. }
  3316. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3317. const char *propname)
  3318. {
  3319. if (display->fw)
  3320. return dsi_parser_count_u32_elems(display->parser_node,
  3321. propname);
  3322. else
  3323. return of_property_count_u32_elems(display->panel_node,
  3324. propname);
  3325. }
  3326. static int dsi_display_parse_dt(struct dsi_display *display)
  3327. {
  3328. int i, rc = 0;
  3329. u32 phy_count = 0;
  3330. struct device_node *of_node = display->pdev->dev.of_node;
  3331. char *dsi_ctrl_name, *dsi_phy_name;
  3332. if (!strcmp(display->display_type, "primary")) {
  3333. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3334. dsi_phy_name = "qcom,dsi-phy-num";
  3335. } else {
  3336. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3337. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3338. }
  3339. display->ctrl_count = dsi_display_get_phandle_count(display,
  3340. dsi_ctrl_name);
  3341. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3342. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3343. display->ctrl_count, phy_count);
  3344. if (!phy_count || !display->ctrl_count) {
  3345. DSI_ERR("no ctrl/phys found\n");
  3346. rc = -ENODEV;
  3347. goto error;
  3348. }
  3349. if (phy_count != display->ctrl_count) {
  3350. DSI_ERR("different ctrl and phy counts\n");
  3351. rc = -ENODEV;
  3352. goto error;
  3353. }
  3354. display_for_each_ctrl(i, display) {
  3355. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3356. int index;
  3357. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3358. display->ctrl_count, i);
  3359. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3360. "qcom,dsi-ctrl", index);
  3361. of_node_put(ctrl->ctrl_of_node);
  3362. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3363. display->ctrl_count, i);
  3364. ctrl->phy_of_node = of_parse_phandle(of_node,
  3365. "qcom,dsi-phy", index);
  3366. of_node_put(ctrl->phy_of_node);
  3367. }
  3368. /* Parse TE data */
  3369. dsi_display_parse_te_data(display);
  3370. /* Parse all external bridges from port 0 */
  3371. display_for_each_ctrl(i, display) {
  3372. display->ext_bridge[i].node_of =
  3373. of_graph_get_remote_node(of_node, 0, i);
  3374. if (display->ext_bridge[i].node_of)
  3375. display->ext_bridge_cnt++;
  3376. else
  3377. break;
  3378. }
  3379. DSI_DEBUG("success\n");
  3380. error:
  3381. return rc;
  3382. }
  3383. static int dsi_display_res_init(struct dsi_display *display)
  3384. {
  3385. int rc = 0;
  3386. int i;
  3387. struct dsi_display_ctrl *ctrl;
  3388. display_for_each_ctrl(i, display) {
  3389. ctrl = &display->ctrl[i];
  3390. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3391. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3392. rc = PTR_ERR(ctrl->ctrl);
  3393. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3394. ctrl->ctrl = NULL;
  3395. goto error_ctrl_put;
  3396. }
  3397. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3398. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3399. rc = PTR_ERR(ctrl->phy);
  3400. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3401. dsi_ctrl_put(ctrl->ctrl);
  3402. ctrl->phy = NULL;
  3403. goto error_ctrl_put;
  3404. }
  3405. }
  3406. display->panel = dsi_panel_get(&display->pdev->dev,
  3407. display->panel_node,
  3408. display->parser_node,
  3409. display->display_type,
  3410. display->cmdline_topology,
  3411. display->trusted_vm_env);
  3412. if (IS_ERR_OR_NULL(display->panel)) {
  3413. rc = PTR_ERR(display->panel);
  3414. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3415. display->panel = NULL;
  3416. goto error_ctrl_put;
  3417. }
  3418. display_for_each_ctrl(i, display) {
  3419. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3420. phy->cfg.force_clk_lane_hs =
  3421. display->panel->host_config.force_hs_clk_lane;
  3422. phy->cfg.phy_type =
  3423. display->panel->host_config.phy_type;
  3424. }
  3425. rc = dsi_display_parse_lane_map(display);
  3426. if (rc) {
  3427. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3428. goto error_ctrl_put;
  3429. }
  3430. rc = dsi_display_clocks_init(display);
  3431. if (rc) {
  3432. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3433. goto error_ctrl_put;
  3434. }
  3435. /**
  3436. * In trusted vm, the connectors will not be enabled
  3437. * until the HW resources are assigned and accepted.
  3438. */
  3439. if (display->trusted_vm_env)
  3440. display->is_active = false;
  3441. else
  3442. display->is_active = true;
  3443. return 0;
  3444. error_ctrl_put:
  3445. for (i = i - 1; i >= 0; i--) {
  3446. ctrl = &display->ctrl[i];
  3447. dsi_ctrl_put(ctrl->ctrl);
  3448. dsi_phy_put(ctrl->phy);
  3449. }
  3450. return rc;
  3451. }
  3452. static int dsi_display_res_deinit(struct dsi_display *display)
  3453. {
  3454. int rc = 0;
  3455. int i;
  3456. struct dsi_display_ctrl *ctrl;
  3457. display_for_each_ctrl(i, display) {
  3458. ctrl = &display->ctrl[i];
  3459. dsi_phy_put(ctrl->phy);
  3460. dsi_ctrl_put(ctrl->ctrl);
  3461. }
  3462. if (display->panel)
  3463. dsi_panel_put(display->panel);
  3464. return rc;
  3465. }
  3466. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3467. struct dsi_display_mode *mode,
  3468. u32 flags)
  3469. {
  3470. int rc = 0;
  3471. int i;
  3472. struct dsi_display_ctrl *ctrl;
  3473. /*
  3474. * To set a mode:
  3475. * 1. Controllers should be turned off.
  3476. * 2. Link clocks should be off.
  3477. * 3. Phy should be disabled.
  3478. */
  3479. display_for_each_ctrl(i, display) {
  3480. ctrl = &display->ctrl[i];
  3481. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3482. (ctrl->phy_enabled)) {
  3483. rc = -EINVAL;
  3484. goto error;
  3485. }
  3486. }
  3487. error:
  3488. return rc;
  3489. }
  3490. static bool dsi_display_is_seamless_dfps_possible(
  3491. const struct dsi_display *display,
  3492. const struct dsi_display_mode *tgt,
  3493. const enum dsi_dfps_type dfps_type)
  3494. {
  3495. struct dsi_display_mode *cur;
  3496. if (!display || !tgt || !display->panel) {
  3497. DSI_ERR("Invalid params\n");
  3498. return false;
  3499. }
  3500. cur = display->panel->cur_mode;
  3501. if (cur->timing.h_active != tgt->timing.h_active) {
  3502. DSI_DEBUG("timing.h_active differs %d %d\n",
  3503. cur->timing.h_active, tgt->timing.h_active);
  3504. return false;
  3505. }
  3506. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3507. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3508. cur->timing.h_back_porch,
  3509. tgt->timing.h_back_porch);
  3510. return false;
  3511. }
  3512. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3513. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3514. cur->timing.h_sync_width,
  3515. tgt->timing.h_sync_width);
  3516. return false;
  3517. }
  3518. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3519. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3520. cur->timing.h_front_porch,
  3521. tgt->timing.h_front_porch);
  3522. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3523. return false;
  3524. }
  3525. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3526. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3527. cur->timing.h_skew,
  3528. tgt->timing.h_skew);
  3529. return false;
  3530. }
  3531. /* skip polarity comparison */
  3532. if (cur->timing.v_active != tgt->timing.v_active) {
  3533. DSI_DEBUG("timing.v_active differs %d %d\n",
  3534. cur->timing.v_active,
  3535. tgt->timing.v_active);
  3536. return false;
  3537. }
  3538. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3539. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3540. cur->timing.v_back_porch,
  3541. tgt->timing.v_back_porch);
  3542. return false;
  3543. }
  3544. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3545. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3546. cur->timing.v_sync_width,
  3547. tgt->timing.v_sync_width);
  3548. return false;
  3549. }
  3550. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3551. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3552. cur->timing.v_front_porch,
  3553. tgt->timing.v_front_porch);
  3554. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3555. return false;
  3556. }
  3557. /* skip polarity comparison */
  3558. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3559. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3560. cur->timing.refresh_rate,
  3561. tgt->timing.refresh_rate);
  3562. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3563. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3564. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3565. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3566. DSI_DEBUG("flags differs %d %d\n",
  3567. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3568. return true;
  3569. }
  3570. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3571. {
  3572. struct dsi_host_common_cfg *config;
  3573. struct dsi_display_ctrl *m_ctrl;
  3574. int phy_ver;
  3575. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3576. config = &display->panel->host_config;
  3577. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3578. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3579. config->byte_intf_clk_div = 1;
  3580. else
  3581. config->byte_intf_clk_div = 2;
  3582. }
  3583. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3584. u32 bit_clk_rate)
  3585. {
  3586. int rc = 0;
  3587. int i;
  3588. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3589. if (!display->panel) {
  3590. DSI_ERR("Invalid params\n");
  3591. return -EINVAL;
  3592. }
  3593. if (bit_clk_rate == 0) {
  3594. DSI_ERR("Invalid bit clock rate\n");
  3595. return -EINVAL;
  3596. }
  3597. display->config.bit_clk_rate_hz = bit_clk_rate;
  3598. display_for_each_ctrl(i, display) {
  3599. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3600. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3601. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3602. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3603. byte_intf_clk_rate;
  3604. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3605. struct dsi_host_common_cfg *host_cfg;
  3606. mutex_lock(&ctrl->ctrl_lock);
  3607. host_cfg = &display->panel->host_config;
  3608. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3609. num_of_lanes++;
  3610. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3611. num_of_lanes++;
  3612. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3613. num_of_lanes++;
  3614. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3615. num_of_lanes++;
  3616. if (num_of_lanes == 0) {
  3617. DSI_ERR("Invalid lane count\n");
  3618. rc = -EINVAL;
  3619. goto error;
  3620. }
  3621. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3622. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3623. bit_rate_per_lane = bit_rate;
  3624. do_div(bit_rate_per_lane, num_of_lanes);
  3625. pclk_rate = bit_rate;
  3626. do_div(pclk_rate, bpp);
  3627. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3628. bit_rate_per_lane = bit_rate;
  3629. do_div(bit_rate_per_lane, num_of_lanes);
  3630. byte_clk_rate = bit_rate_per_lane;
  3631. do_div(byte_clk_rate, 8);
  3632. byte_intf_clk_rate = byte_clk_rate;
  3633. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3634. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3635. } else {
  3636. bit_rate_per_lane = bit_clk_rate;
  3637. pclk_rate *= bits_per_symbol;
  3638. do_div(pclk_rate, num_of_symbols);
  3639. byte_clk_rate = bit_clk_rate;
  3640. do_div(byte_clk_rate, num_of_symbols);
  3641. /* For CPHY, byte_intf_clk is same as byte_clk */
  3642. byte_intf_clk_rate = byte_clk_rate;
  3643. }
  3644. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3645. bit_rate, bit_rate_per_lane);
  3646. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3647. byte_clk_rate, byte_intf_clk_rate);
  3648. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3649. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3650. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3651. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3652. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3653. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3654. ctrl->clk_freq, ctrl->cell_index);
  3655. if (rc) {
  3656. DSI_ERR("Failed to update link frequencies\n");
  3657. goto error;
  3658. }
  3659. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3660. error:
  3661. mutex_unlock(&ctrl->ctrl_lock);
  3662. /* TODO: recover ctrl->clk_freq in case of failure */
  3663. if (rc)
  3664. return rc;
  3665. }
  3666. return 0;
  3667. }
  3668. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3669. struct dsi_dyn_clk_delay *delay,
  3670. struct dsi_display_mode *mode)
  3671. {
  3672. u32 esc_clk_rate_hz;
  3673. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3674. u32 hsync_period = 0;
  3675. struct dsi_display_ctrl *m_ctrl;
  3676. struct dsi_ctrl *dsi_ctrl;
  3677. struct dsi_phy_cfg *cfg;
  3678. int phy_ver;
  3679. m_ctrl = &display->ctrl[display->clk_master_idx];
  3680. dsi_ctrl = m_ctrl->ctrl;
  3681. cfg = &(m_ctrl->phy->cfg);
  3682. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3683. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3684. esc_clk_rate_hz);
  3685. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3686. esc_clk_rate_hz);
  3687. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3688. esc_clk_rate_hz);
  3689. hsync_period = dsi_h_total_dce(&mode->timing);
  3690. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3691. if (!display->panel->video_config.eof_bllp_lp11_en)
  3692. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3693. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3694. (display->config.common_config.t_clk_post + 1)) /
  3695. byte_to_esc_ratio) +
  3696. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3697. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3698. ((cfg->timing.lane_v3[3] * 4) +
  3699. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3700. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3701. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3702. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3703. hr_bit_to_esc_ratio);
  3704. delay->pipe_delay2 = 0;
  3705. if (display->panel->host_config.force_hs_clk_lane)
  3706. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3707. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3708. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3709. hr_bit_to_esc_ratio);
  3710. /*
  3711. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3712. * 25us pll delay recommended for phy ver 4.0
  3713. */
  3714. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3715. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3716. delay->pll_delay = 100;
  3717. else
  3718. delay->pll_delay = 25;
  3719. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3720. }
  3721. /*
  3722. * dsi_display_is_type_cphy - check if panel type is cphy
  3723. * @display: Pointer to private display structure
  3724. * Returns: True if panel type is cphy
  3725. */
  3726. static inline bool dsi_display_is_type_cphy(struct dsi_display *display)
  3727. {
  3728. return (display->panel->host_config.phy_type ==
  3729. DSI_PHY_TYPE_CPHY) ? true : false;
  3730. }
  3731. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3732. struct link_clk_freq *bkp_freq)
  3733. {
  3734. int rc = 0, i;
  3735. u8 ctrl_version;
  3736. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3737. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3738. struct dsi_clk_link_set *enable_clk;
  3739. m_ctrl = &display->ctrl[display->clk_master_idx];
  3740. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3741. ctrl_version = m_ctrl->ctrl->version;
  3742. enable_clk = &display->clock_info.pll_clks;
  3743. dsi_clk_prepare_enable(enable_clk);
  3744. dsi_display_phy_configure(display, false);
  3745. display_for_each_ctrl(i, display) {
  3746. ctrl = &display->ctrl[i];
  3747. if (!ctrl->ctrl)
  3748. continue;
  3749. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3750. ctrl->ctrl->clk_freq.byte_clk_rate,
  3751. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3752. if (rc) {
  3753. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3754. goto recover_byte_clk;
  3755. }
  3756. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3757. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3758. if (rc) {
  3759. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3760. goto recover_pix_clk;
  3761. }
  3762. }
  3763. display_for_each_ctrl(i, display) {
  3764. ctrl = &display->ctrl[i];
  3765. if (ctrl == m_ctrl)
  3766. continue;
  3767. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3768. }
  3769. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3770. /*
  3771. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3772. * and with constant fps, as dynamic refresh will applied with
  3773. * next mdp intf ctrl flush.
  3774. */
  3775. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3776. (dyn_clk_caps->maintain_const_fps))
  3777. goto defer_dfps_wait;
  3778. /* wait for dynamic refresh done */
  3779. display_for_each_ctrl(i, display) {
  3780. ctrl = &display->ctrl[i];
  3781. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3782. if (rc) {
  3783. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3784. goto recover_pix_clk;
  3785. } else {
  3786. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3787. i ? "slave" : "master");
  3788. }
  3789. }
  3790. display_for_each_ctrl(i, display) {
  3791. ctrl = &display->ctrl[i];
  3792. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3793. }
  3794. defer_dfps_wait:
  3795. if (rc)
  3796. DSI_ERR("could not switch back to src clks %d\n", rc);
  3797. dsi_clk_disable_unprepare(enable_clk);
  3798. return rc;
  3799. recover_pix_clk:
  3800. display_for_each_ctrl(i, display) {
  3801. ctrl = &display->ctrl[i];
  3802. if (!ctrl->ctrl)
  3803. continue;
  3804. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3805. bkp_freq->pix_clk_rate, i);
  3806. }
  3807. recover_byte_clk:
  3808. display_for_each_ctrl(i, display) {
  3809. ctrl = &display->ctrl[i];
  3810. if (!ctrl->ctrl)
  3811. continue;
  3812. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3813. bkp_freq->byte_clk_rate,
  3814. bkp_freq->byte_intf_clk_rate, i);
  3815. }
  3816. return rc;
  3817. }
  3818. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3819. struct dsi_display_mode *mode)
  3820. {
  3821. int rc = 0, mask, i;
  3822. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3823. struct dsi_dyn_clk_delay delay;
  3824. struct link_clk_freq bkp_freq;
  3825. dsi_panel_acquire_panel_lock(display->panel);
  3826. m_ctrl = &display->ctrl[display->clk_master_idx];
  3827. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3828. /* mask PLL unlock, FIFO overflow and underflow errors */
  3829. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3830. BIT(DSI_FIFO_OVERFLOW);
  3831. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3832. /* update the phy timings based on new mode */
  3833. display_for_each_ctrl(i, display) {
  3834. ctrl = &display->ctrl[i];
  3835. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3836. }
  3837. /* back up existing rates to handle failure case */
  3838. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3839. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3840. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3841. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3842. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3843. if (rc) {
  3844. DSI_ERR("failed set link frequencies %d\n", rc);
  3845. goto exit;
  3846. }
  3847. /* calculate pipe delays */
  3848. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3849. /* configure dynamic refresh ctrl registers */
  3850. display_for_each_ctrl(i, display) {
  3851. ctrl = &display->ctrl[i];
  3852. if (!ctrl->phy)
  3853. continue;
  3854. if (ctrl == m_ctrl)
  3855. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3856. else
  3857. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3858. false);
  3859. }
  3860. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3861. exit:
  3862. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3863. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3864. DSI_CLK_OFF);
  3865. /* store newly calculated phy timings in mode private info */
  3866. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3867. mode->priv_info->phy_timing_val,
  3868. mode->priv_info->phy_timing_len);
  3869. dsi_panel_release_panel_lock(display->panel);
  3870. return rc;
  3871. }
  3872. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3873. int clk_rate)
  3874. {
  3875. int rc = 0;
  3876. if (clk_rate <= 0) {
  3877. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3878. return -EINVAL;
  3879. }
  3880. if (clk_rate == display->cached_clk_rate) {
  3881. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3882. return rc;
  3883. }
  3884. display->cached_clk_rate = clk_rate;
  3885. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3886. if (!rc) {
  3887. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  3888. __func__, clk_rate);
  3889. atomic_set(&display->clkrate_change_pending, 1);
  3890. } else {
  3891. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3892. __func__, clk_rate, rc);
  3893. /* Caching clock failed, so don't go on doing so. */
  3894. atomic_set(&display->clkrate_change_pending, 0);
  3895. display->cached_clk_rate = 0;
  3896. }
  3897. return rc;
  3898. }
  3899. static int dsi_display_dfps_update(struct dsi_display *display,
  3900. struct dsi_display_mode *dsi_mode)
  3901. {
  3902. struct dsi_mode_info *timing;
  3903. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3904. struct dsi_display_mode *panel_mode;
  3905. struct dsi_dfps_capabilities dfps_caps;
  3906. int rc = 0;
  3907. int i = 0;
  3908. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3909. if (!display || !dsi_mode || !display->panel) {
  3910. DSI_ERR("Invalid params\n");
  3911. return -EINVAL;
  3912. }
  3913. timing = &dsi_mode->timing;
  3914. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3915. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3916. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3917. DSI_ERR("dfps or constant fps not supported\n");
  3918. return -ENOTSUPP;
  3919. }
  3920. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3921. DSI_ERR("dfps clock method not supported\n");
  3922. return -ENOTSUPP;
  3923. }
  3924. /* For split DSI, update the clock master first */
  3925. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3926. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3927. m_ctrl = &display->ctrl[display->clk_master_idx];
  3928. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3929. if (rc) {
  3930. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3931. display->name, i, rc);
  3932. goto error;
  3933. }
  3934. /* Update the rest of the controllers */
  3935. display_for_each_ctrl(i, display) {
  3936. ctrl = &display->ctrl[i];
  3937. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3938. continue;
  3939. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3940. if (rc) {
  3941. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3942. display->name, i, rc);
  3943. goto error;
  3944. }
  3945. }
  3946. panel_mode = display->panel->cur_mode;
  3947. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3948. /*
  3949. * dsi_mode_flags flags are used to communicate with other drm driver
  3950. * components, and are transient. They aren't inherently part of the
  3951. * display panel's mode and shouldn't be saved into the cached currently
  3952. * active mode.
  3953. */
  3954. panel_mode->dsi_mode_flags = 0;
  3955. error:
  3956. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  3957. return rc;
  3958. }
  3959. static int dsi_display_dfps_calc_front_porch(
  3960. u32 old_fps,
  3961. u32 new_fps,
  3962. u32 a_total,
  3963. u32 b_total,
  3964. u32 b_fp,
  3965. u32 *b_fp_out)
  3966. {
  3967. s32 b_fp_new;
  3968. int add_porches, diff;
  3969. if (!b_fp_out) {
  3970. DSI_ERR("Invalid params\n");
  3971. return -EINVAL;
  3972. }
  3973. if (!a_total || !new_fps) {
  3974. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  3975. return -EINVAL;
  3976. }
  3977. /*
  3978. * Keep clock, other porches constant, use new fps, calc front porch
  3979. * new_vtotal = old_vtotal * (old_fps / new_fps )
  3980. * new_vfp - old_vfp = new_vtotal - old_vtotal
  3981. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  3982. */
  3983. diff = abs(old_fps - new_fps);
  3984. add_porches = mult_frac(b_total, diff, new_fps);
  3985. if (old_fps > new_fps)
  3986. b_fp_new = b_fp + add_porches;
  3987. else
  3988. b_fp_new = b_fp - add_porches;
  3989. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  3990. new_fps, a_total, b_total, b_fp, b_fp_new);
  3991. if (b_fp_new < 0) {
  3992. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  3993. return -EINVAL;
  3994. }
  3995. /**
  3996. * TODO: To differentiate from clock method when communicating to the
  3997. * other components, perhaps we should set clk here to original value
  3998. */
  3999. *b_fp_out = b_fp_new;
  4000. return 0;
  4001. }
  4002. /**
  4003. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4004. * @display: DSI display handle.
  4005. * @adj_mode: Mode value structure to be changed.
  4006. * It contains old timing values and latest fps value.
  4007. * New timing values are updated based on new fps.
  4008. * @curr_refresh_rate: Current fps rate.
  4009. * If zero , current fps rate is taken from
  4010. * display->panel->cur_mode.
  4011. * Return: error code.
  4012. */
  4013. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4014. struct dsi_display_mode *adj_mode,
  4015. u32 curr_refresh_rate)
  4016. {
  4017. struct dsi_dfps_capabilities dfps_caps;
  4018. struct dsi_display_mode per_ctrl_mode;
  4019. struct dsi_mode_info *timing;
  4020. struct dsi_ctrl *m_ctrl;
  4021. int rc = 0;
  4022. if (!display || !adj_mode) {
  4023. DSI_ERR("Invalid params\n");
  4024. return -EINVAL;
  4025. }
  4026. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4027. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4028. if (!dfps_caps.dfps_support) {
  4029. DSI_ERR("dfps not supported by panel\n");
  4030. return -EINVAL;
  4031. }
  4032. per_ctrl_mode = *adj_mode;
  4033. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4034. if (!curr_refresh_rate) {
  4035. if (!dsi_display_is_seamless_dfps_possible(display,
  4036. &per_ctrl_mode, dfps_caps.type)) {
  4037. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4038. return -EINVAL;
  4039. }
  4040. if (display->panel->cur_mode) {
  4041. curr_refresh_rate =
  4042. display->panel->cur_mode->timing.refresh_rate;
  4043. } else {
  4044. DSI_ERR("cur_mode is not initialized\n");
  4045. return -EINVAL;
  4046. }
  4047. }
  4048. /* TODO: Remove this direct reference to the dsi_ctrl */
  4049. timing = &per_ctrl_mode.timing;
  4050. switch (dfps_caps.type) {
  4051. case DSI_DFPS_IMMEDIATE_VFP:
  4052. rc = dsi_display_dfps_calc_front_porch(
  4053. curr_refresh_rate,
  4054. timing->refresh_rate,
  4055. dsi_h_total_dce(timing),
  4056. DSI_V_TOTAL(timing),
  4057. timing->v_front_porch,
  4058. &adj_mode->timing.v_front_porch);
  4059. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4060. curr_refresh_rate, timing->refresh_rate,
  4061. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4062. break;
  4063. case DSI_DFPS_IMMEDIATE_HFP:
  4064. rc = dsi_display_dfps_calc_front_porch(
  4065. curr_refresh_rate,
  4066. timing->refresh_rate,
  4067. DSI_V_TOTAL(timing),
  4068. dsi_h_total_dce(timing),
  4069. timing->h_front_porch,
  4070. &adj_mode->timing.h_front_porch);
  4071. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4072. curr_refresh_rate, timing->refresh_rate,
  4073. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4074. if (!rc)
  4075. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4076. break;
  4077. default:
  4078. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4079. rc = -ENOTSUPP;
  4080. }
  4081. return rc;
  4082. }
  4083. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4084. struct dsi_display_mode *adj_mode)
  4085. {
  4086. int rc = 0;
  4087. if (!display || !adj_mode) {
  4088. DSI_ERR("Invalid params\n");
  4089. return false;
  4090. }
  4091. /* Currently the only seamless transition is dynamic fps */
  4092. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4093. if (rc) {
  4094. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4095. } else {
  4096. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4097. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4098. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4099. }
  4100. return rc;
  4101. }
  4102. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4103. struct dsi_display_mode *to_mode)
  4104. {
  4105. u32 cur_fps, to_fps;
  4106. u32 cur_h_active, to_h_active;
  4107. u32 cur_v_active, to_v_active;
  4108. cur_fps = cur_mode->timing.refresh_rate;
  4109. to_fps = to_mode->timing.refresh_rate;
  4110. cur_h_active = cur_mode->timing.h_active;
  4111. cur_v_active = cur_mode->timing.v_active;
  4112. to_h_active = to_mode->timing.h_active;
  4113. to_v_active = to_mode->timing.v_active;
  4114. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4115. (cur_fps != to_fps)) {
  4116. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4117. DSI_DEBUG("DMS Modeset with FPS change\n");
  4118. } else {
  4119. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4120. }
  4121. }
  4122. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4123. struct dsi_display_mode *mode,
  4124. u32 flags)
  4125. {
  4126. int rc = 0, clk_rate = 0;
  4127. int i;
  4128. struct dsi_display_ctrl *ctrl;
  4129. struct dsi_display_ctrl *mctrl;
  4130. struct dsi_display_mode_priv_info *priv_info;
  4131. bool commit_phy_timing = false;
  4132. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4133. priv_info = mode->priv_info;
  4134. if (!priv_info) {
  4135. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4136. display->name);
  4137. return -EINVAL;
  4138. }
  4139. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4140. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4141. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4142. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4143. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4144. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4145. mode,
  4146. &display->config);
  4147. if (rc) {
  4148. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4149. display->name, rc);
  4150. goto error;
  4151. }
  4152. memcpy(&display->config.lane_map, &display->lane_map,
  4153. sizeof(display->lane_map));
  4154. mctrl = &display->ctrl[display->clk_master_idx];
  4155. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4156. if (mode->dsi_mode_flags &
  4157. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4158. display_for_each_ctrl(i, display) {
  4159. ctrl = &display->ctrl[i];
  4160. if (!ctrl->ctrl || (ctrl != mctrl))
  4161. continue;
  4162. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4163. true);
  4164. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4165. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4166. (dyn_clk_caps->maintain_const_fps)) {
  4167. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4168. true);
  4169. }
  4170. }
  4171. rc = dsi_display_dfps_update(display, mode);
  4172. if (rc) {
  4173. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4174. display->name, rc);
  4175. goto error;
  4176. }
  4177. display_for_each_ctrl(i, display) {
  4178. ctrl = &display->ctrl[i];
  4179. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4180. &display->config, mode, mode->dsi_mode_flags,
  4181. display->dsi_clk_handle);
  4182. if (rc) {
  4183. DSI_ERR("failed to update ctrl config\n");
  4184. goto error;
  4185. }
  4186. }
  4187. if (priv_info->phy_timing_len) {
  4188. display_for_each_ctrl(i, display) {
  4189. ctrl = &display->ctrl[i];
  4190. rc = dsi_phy_set_timing_params(ctrl->phy,
  4191. priv_info->phy_timing_val,
  4192. priv_info->phy_timing_len,
  4193. commit_phy_timing);
  4194. if (rc)
  4195. DSI_ERR("Fail to add timing params\n");
  4196. }
  4197. }
  4198. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4199. return rc;
  4200. }
  4201. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4202. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4203. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4204. if (rc)
  4205. DSI_ERR("dynamic clk change failed %d\n", rc);
  4206. /*
  4207. * skip rest of the opearations since
  4208. * dsi_display_dynamic_clk_switch_vid() already takes
  4209. * care of them.
  4210. */
  4211. return rc;
  4212. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4213. clk_rate = mode->timing.clk_rate_hz;
  4214. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4215. clk_rate);
  4216. if (rc) {
  4217. DSI_ERR("Failed to configure dynamic clk\n");
  4218. return rc;
  4219. }
  4220. }
  4221. }
  4222. display_for_each_ctrl(i, display) {
  4223. ctrl = &display->ctrl[i];
  4224. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4225. mode, mode->dsi_mode_flags,
  4226. display->dsi_clk_handle);
  4227. if (rc) {
  4228. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4229. display->name, rc);
  4230. goto error;
  4231. }
  4232. }
  4233. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4234. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4235. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4236. u64 to_bitclk = mode->timing.clk_rate_hz;
  4237. commit_phy_timing = true;
  4238. /* No need to set clkrate pending flag if clocks are same */
  4239. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4240. atomic_set(&display->clkrate_change_pending, 1);
  4241. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4242. }
  4243. if (priv_info->phy_timing_len) {
  4244. display_for_each_ctrl(i, display) {
  4245. ctrl = &display->ctrl[i];
  4246. rc = dsi_phy_set_timing_params(ctrl->phy,
  4247. priv_info->phy_timing_val,
  4248. priv_info->phy_timing_len,
  4249. commit_phy_timing);
  4250. if (rc)
  4251. DSI_ERR("failed to add DSI PHY timing params\n");
  4252. }
  4253. }
  4254. error:
  4255. return rc;
  4256. }
  4257. /**
  4258. * _dsi_display_dev_init - initializes the display device
  4259. * Initialization will acquire references to the resources required for the
  4260. * display hardware to function.
  4261. * @display: Handle to the display
  4262. * Returns: Zero on success
  4263. */
  4264. static int _dsi_display_dev_init(struct dsi_display *display)
  4265. {
  4266. int rc = 0;
  4267. if (!display) {
  4268. DSI_ERR("invalid display\n");
  4269. return -EINVAL;
  4270. }
  4271. if (!display->panel_node && !display->fw)
  4272. return 0;
  4273. mutex_lock(&display->display_lock);
  4274. display->parser = dsi_parser_get(&display->pdev->dev);
  4275. if (display->fw && display->parser)
  4276. display->parser_node = dsi_parser_get_head_node(
  4277. display->parser, display->fw->data,
  4278. display->fw->size);
  4279. rc = dsi_display_parse_dt(display);
  4280. if (rc) {
  4281. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4282. goto error;
  4283. }
  4284. rc = dsi_display_res_init(display);
  4285. if (rc) {
  4286. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4287. display->name, rc);
  4288. goto error;
  4289. }
  4290. error:
  4291. mutex_unlock(&display->display_lock);
  4292. return rc;
  4293. }
  4294. /**
  4295. * _dsi_display_dev_deinit - deinitializes the display device
  4296. * All the resources acquired during device init will be released.
  4297. * @display: Handle to the display
  4298. * Returns: Zero on success
  4299. */
  4300. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4301. {
  4302. int rc = 0;
  4303. if (!display) {
  4304. DSI_ERR("invalid display\n");
  4305. return -EINVAL;
  4306. }
  4307. mutex_lock(&display->display_lock);
  4308. rc = dsi_display_res_deinit(display);
  4309. if (rc)
  4310. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4311. display->name, rc);
  4312. mutex_unlock(&display->display_lock);
  4313. return rc;
  4314. }
  4315. /**
  4316. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4317. * @dsi_display: Pointer to dsi display
  4318. * Returns: Zero on success
  4319. */
  4320. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4321. {
  4322. struct dsi_display *display = dsi_display;
  4323. int rc = 0;
  4324. /* Remove the panel vote that was added during dsi display probe */
  4325. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4326. if (rc)
  4327. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4328. display->panel->name, rc);
  4329. return rc;
  4330. }
  4331. /**
  4332. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4333. * @dsi_display: Pointer to dsi display
  4334. * Returns: Zero on success
  4335. */
  4336. int dsi_display_cont_splash_config(void *dsi_display)
  4337. {
  4338. struct dsi_display *display = dsi_display;
  4339. int rc = 0;
  4340. /* Vote for gdsc required to read register address space */
  4341. if (!display) {
  4342. DSI_ERR("invalid input display param\n");
  4343. return -EINVAL;
  4344. }
  4345. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4346. if (rc < 0) {
  4347. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4348. rc);
  4349. return rc;
  4350. }
  4351. mutex_lock(&display->display_lock);
  4352. display->is_cont_splash_enabled = true;
  4353. /* Update splash status for clock manager */
  4354. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4355. display->is_cont_splash_enabled);
  4356. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4357. /* Set up ctrl isr before enabling core clk */
  4358. dsi_display_ctrl_isr_configure(display, true);
  4359. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4360. * regulator are inplicit from pre clk on callback
  4361. */
  4362. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4363. DSI_ALL_CLKS, DSI_CLK_ON);
  4364. if (rc) {
  4365. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4366. display->name, rc);
  4367. goto clk_manager_update;
  4368. }
  4369. mutex_unlock(&display->display_lock);
  4370. /* Set the current brightness level */
  4371. dsi_panel_bl_handoff(display->panel);
  4372. return rc;
  4373. clk_manager_update:
  4374. dsi_display_ctrl_isr_configure(display, false);
  4375. /* Update splash status for clock manager */
  4376. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4377. false);
  4378. pm_runtime_put_sync(display->drm_dev->dev);
  4379. display->is_cont_splash_enabled = false;
  4380. mutex_unlock(&display->display_lock);
  4381. return rc;
  4382. }
  4383. /**
  4384. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4385. * @display: Pointer to dsi display
  4386. * Returns: Zero on success
  4387. */
  4388. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4389. {
  4390. int rc = 0;
  4391. if (!display->is_cont_splash_enabled)
  4392. return 0;
  4393. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4394. DSI_ALL_CLKS, DSI_CLK_OFF);
  4395. if (rc)
  4396. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4397. display->name, rc);
  4398. pm_runtime_put_sync(display->drm_dev->dev);
  4399. display->is_cont_splash_enabled = false;
  4400. /* Update splash status for clock manager */
  4401. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4402. display->is_cont_splash_enabled);
  4403. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4404. return rc;
  4405. }
  4406. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4407. {
  4408. int rc = 0;
  4409. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4410. if (!rc) {
  4411. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4412. display->cached_clk_rate);
  4413. atomic_set(&display->clkrate_change_pending, 0);
  4414. } else {
  4415. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4416. display->cached_clk_rate, rc);
  4417. }
  4418. return rc;
  4419. }
  4420. static int dsi_display_validate_split_link(struct dsi_display *display)
  4421. {
  4422. int i, rc = 0;
  4423. struct dsi_display_ctrl *ctrl;
  4424. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4425. if (!host->split_link.split_link_enabled)
  4426. return 0;
  4427. if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4428. DSI_ERR("[%s] split link is not supported in command mode\n",
  4429. display->name);
  4430. rc = -ENOTSUPP;
  4431. goto error;
  4432. }
  4433. display_for_each_ctrl(i, display) {
  4434. ctrl = &display->ctrl[i];
  4435. if (!ctrl->ctrl->split_link_supported) {
  4436. DSI_ERR("[%s] split link is not supported by hw\n",
  4437. display->name);
  4438. rc = -ENOTSUPP;
  4439. goto error;
  4440. }
  4441. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4442. }
  4443. DSI_DEBUG("Split link is enabled\n");
  4444. return 0;
  4445. error:
  4446. host->split_link.split_link_enabled = false;
  4447. return rc;
  4448. }
  4449. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4450. {
  4451. int rc = 0;
  4452. struct dsi_display *display;
  4453. if (!data)
  4454. return -EINVAL;
  4455. rc = dsi_ctrl_get_io_resources(io_res);
  4456. if (rc)
  4457. goto end;
  4458. rc = dsi_phy_get_io_resources(io_res);
  4459. if (rc)
  4460. goto end;
  4461. display = (struct dsi_display *)data;
  4462. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4463. end:
  4464. return rc;
  4465. }
  4466. static int dsi_display_pre_release(void *data)
  4467. {
  4468. if (!data)
  4469. return -EINVAL;
  4470. dsi_display_ctrl_irq_update((struct dsi_display *)data, false);
  4471. return 0;
  4472. }
  4473. static int dsi_display_pre_acquire(void *data)
  4474. {
  4475. if (!data)
  4476. return -EINVAL;
  4477. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4478. return 0;
  4479. }
  4480. /**
  4481. * dsi_display_bind - bind dsi device with controlling device
  4482. * @dev: Pointer to base of platform device
  4483. * @master: Pointer to container of drm device
  4484. * @data: Pointer to private data
  4485. * Returns: Zero on success
  4486. */
  4487. static int dsi_display_bind(struct device *dev,
  4488. struct device *master,
  4489. void *data)
  4490. {
  4491. struct dsi_display_ctrl *display_ctrl;
  4492. struct drm_device *drm;
  4493. struct dsi_display *display;
  4494. struct dsi_clk_info info;
  4495. struct clk_ctrl_cb clk_cb;
  4496. void *handle = NULL;
  4497. struct platform_device *pdev = to_platform_device(dev);
  4498. char *client1 = "dsi_clk_client";
  4499. char *client2 = "mdp_event_client";
  4500. struct msm_vm_ops vm_event_ops = {
  4501. .vm_get_io_resources = dsi_display_get_io_resources,
  4502. .vm_pre_hw_release = dsi_display_pre_release,
  4503. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4504. };
  4505. int i, rc = 0;
  4506. if (!dev || !pdev || !master) {
  4507. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4508. dev, pdev, master);
  4509. return -EINVAL;
  4510. }
  4511. drm = dev_get_drvdata(master);
  4512. display = platform_get_drvdata(pdev);
  4513. if (!drm || !display) {
  4514. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4515. drm, display);
  4516. return -EINVAL;
  4517. }
  4518. if (!display->panel_node && !display->fw)
  4519. return 0;
  4520. if (!display->fw)
  4521. display->name = display->panel_node->name;
  4522. /* defer bind if ext bridge driver is not loaded */
  4523. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4524. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4525. if (!of_drm_find_bridge(
  4526. display->ext_bridge[i].node_of)) {
  4527. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4528. display->ext_bridge[i].node_of->full_name);
  4529. return -EPROBE_DEFER;
  4530. }
  4531. }
  4532. }
  4533. mutex_lock(&display->display_lock);
  4534. rc = dsi_display_validate_split_link(display);
  4535. if (rc) {
  4536. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4537. display->name, rc);
  4538. goto error;
  4539. }
  4540. rc = dsi_display_debugfs_init(display);
  4541. if (rc) {
  4542. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4543. goto error;
  4544. }
  4545. atomic_set(&display->clkrate_change_pending, 0);
  4546. display->cached_clk_rate = 0;
  4547. memset(&info, 0x0, sizeof(info));
  4548. display_for_each_ctrl(i, display) {
  4549. display_ctrl = &display->ctrl[i];
  4550. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4551. if (rc) {
  4552. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4553. display->name, i, rc);
  4554. goto error_ctrl_deinit;
  4555. }
  4556. display_ctrl->ctrl->horiz_index = i;
  4557. rc = dsi_phy_drv_init(display_ctrl->phy);
  4558. if (rc) {
  4559. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4560. display->name, i, rc);
  4561. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4562. goto error_ctrl_deinit;
  4563. }
  4564. display_ctrl->ctrl->dma_cmd_workq = display->dma_cmd_workq;
  4565. memcpy(&info.c_clks[i],
  4566. (&display_ctrl->ctrl->clk_info.core_clks),
  4567. sizeof(struct dsi_core_clk_info));
  4568. memcpy(&info.l_hs_clks[i],
  4569. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4570. sizeof(struct dsi_link_hs_clk_info));
  4571. memcpy(&info.l_lp_clks[i],
  4572. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4573. sizeof(struct dsi_link_lp_clk_info));
  4574. info.c_clks[i].drm = drm;
  4575. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4576. }
  4577. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4578. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4579. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4580. info.post_clkon_cb = dsi_post_clkon_cb;
  4581. info.phy_config_cb = dsi_display_phy_configure;
  4582. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4583. info.priv_data = display;
  4584. info.master_ndx = display->clk_master_idx;
  4585. info.dsi_ctrl_count = display->ctrl_count;
  4586. snprintf(info.name, MAX_STRING_LEN,
  4587. "DSI_MNGR-%s", display->name);
  4588. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4589. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4590. rc = PTR_ERR(display->clk_mngr);
  4591. display->clk_mngr = NULL;
  4592. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4593. goto error_ctrl_deinit;
  4594. }
  4595. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4596. if (IS_ERR_OR_NULL(handle)) {
  4597. rc = PTR_ERR(handle);
  4598. DSI_ERR("failed to register %s client, rc = %d\n",
  4599. client1, rc);
  4600. goto error_clk_deinit;
  4601. } else {
  4602. display->dsi_clk_handle = handle;
  4603. }
  4604. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4605. if (IS_ERR_OR_NULL(handle)) {
  4606. rc = PTR_ERR(handle);
  4607. DSI_ERR("failed to register %s client, rc = %d\n",
  4608. client2, rc);
  4609. goto error_clk_client_deinit;
  4610. } else {
  4611. display->mdp_clk_handle = handle;
  4612. }
  4613. clk_cb.priv = display;
  4614. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4615. display_for_each_ctrl(i, display) {
  4616. display_ctrl = &display->ctrl[i];
  4617. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4618. if (rc) {
  4619. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4620. display->name, i, rc);
  4621. goto error_ctrl_deinit;
  4622. }
  4623. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4624. if (rc) {
  4625. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4626. display->name, i, rc);
  4627. goto error_ctrl_deinit;
  4628. }
  4629. }
  4630. dsi_display_update_byte_intf_div(display);
  4631. rc = dsi_display_mipi_host_init(display);
  4632. if (rc) {
  4633. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4634. display->name, rc);
  4635. goto error_ctrl_deinit;
  4636. }
  4637. rc = dsi_panel_drv_init(display->panel, &display->host);
  4638. if (rc) {
  4639. if (rc != -EPROBE_DEFER)
  4640. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4641. display->name, rc);
  4642. goto error_host_deinit;
  4643. }
  4644. DSI_INFO("Successfully bind display panel '%s'\n", display->name);
  4645. display->drm_dev = drm;
  4646. display_for_each_ctrl(i, display) {
  4647. display_ctrl = &display->ctrl[i];
  4648. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4649. continue;
  4650. display_ctrl->ctrl->drm_dev = drm;
  4651. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4652. &display_ctrl->ctrl->clk_freq);
  4653. if (rc) {
  4654. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4655. display->name, rc);
  4656. goto error;
  4657. }
  4658. }
  4659. /* register te irq handler */
  4660. dsi_display_register_te_irq(display);
  4661. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4662. goto error;
  4663. error_host_deinit:
  4664. (void)dsi_display_mipi_host_deinit(display);
  4665. error_clk_client_deinit:
  4666. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4667. error_clk_deinit:
  4668. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4669. error_ctrl_deinit:
  4670. for (i = i - 1; i >= 0; i--) {
  4671. display_ctrl = &display->ctrl[i];
  4672. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4673. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4674. }
  4675. (void)dsi_display_debugfs_deinit(display);
  4676. error:
  4677. mutex_unlock(&display->display_lock);
  4678. return rc;
  4679. }
  4680. /**
  4681. * dsi_display_unbind - unbind dsi from controlling device
  4682. * @dev: Pointer to base of platform device
  4683. * @master: Pointer to container of drm device
  4684. * @data: Pointer to private data
  4685. */
  4686. static void dsi_display_unbind(struct device *dev,
  4687. struct device *master, void *data)
  4688. {
  4689. struct dsi_display_ctrl *display_ctrl;
  4690. struct dsi_display *display;
  4691. struct platform_device *pdev = to_platform_device(dev);
  4692. int i, rc = 0;
  4693. if (!dev || !pdev || !master) {
  4694. DSI_ERR("invalid param(s)\n");
  4695. return;
  4696. }
  4697. display = platform_get_drvdata(pdev);
  4698. if (!display || !display->panel_node) {
  4699. DSI_ERR("invalid display\n");
  4700. return;
  4701. }
  4702. mutex_lock(&display->display_lock);
  4703. rc = dsi_display_mipi_host_deinit(display);
  4704. if (rc)
  4705. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4706. display->name,
  4707. rc);
  4708. display_for_each_ctrl(i, display) {
  4709. display_ctrl = &display->ctrl[i];
  4710. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4711. if (rc)
  4712. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4713. display->name, i, rc);
  4714. display->ctrl->ctrl->dma_cmd_workq = NULL;
  4715. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4716. if (rc)
  4717. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4718. display->name, i, rc);
  4719. }
  4720. atomic_set(&display->clkrate_change_pending, 0);
  4721. (void)dsi_display_debugfs_deinit(display);
  4722. mutex_unlock(&display->display_lock);
  4723. }
  4724. static const struct component_ops dsi_display_comp_ops = {
  4725. .bind = dsi_display_bind,
  4726. .unbind = dsi_display_unbind,
  4727. };
  4728. static struct platform_driver dsi_display_driver = {
  4729. .probe = dsi_display_dev_probe,
  4730. .remove = dsi_display_dev_remove,
  4731. .driver = {
  4732. .name = "msm-dsi-display",
  4733. .of_match_table = dsi_display_dt_match,
  4734. .suppress_bind_attrs = true,
  4735. },
  4736. };
  4737. static int dsi_display_init(struct dsi_display *display)
  4738. {
  4739. int rc = 0;
  4740. struct platform_device *pdev = display->pdev;
  4741. mutex_init(&display->display_lock);
  4742. rc = _dsi_display_dev_init(display);
  4743. if (rc) {
  4744. DSI_ERR("device init failed, rc=%d\n", rc);
  4745. goto end;
  4746. }
  4747. /*
  4748. * Vote on panel regulator is added to make sure panel regulators
  4749. * are ON for cont-splash enabled usecase.
  4750. * This panel regulator vote will be removed only in:
  4751. * 1) device suspend when cont-splash is enabled.
  4752. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4753. * For GKI, adding this vote will make sure that sync_state
  4754. * kernel driver doesn't disable the panel regulators after
  4755. * dsi probe is complete.
  4756. */
  4757. if (display->panel) {
  4758. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4759. true);
  4760. if (rc) {
  4761. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4762. display->panel->name, rc);
  4763. return rc;
  4764. }
  4765. }
  4766. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4767. if (rc)
  4768. DSI_ERR("component add failed, rc=%d\n", rc);
  4769. DSI_DEBUG("component add success: %s\n", display->name);
  4770. end:
  4771. return rc;
  4772. }
  4773. static void dsi_display_firmware_display(const struct firmware *fw,
  4774. void *context)
  4775. {
  4776. struct dsi_display *display = context;
  4777. if (fw) {
  4778. DSI_INFO("reading data from firmware, size=%zd\n",
  4779. fw->size);
  4780. display->fw = fw;
  4781. if (!strcmp(display->display_type, "primary"))
  4782. display->name = "dsi_firmware_display";
  4783. else if (!strcmp(display->display_type, "secondary"))
  4784. display->name = "dsi_firmware_display_secondary";
  4785. } else {
  4786. DSI_INFO("no firmware available, fallback to device node\n");
  4787. }
  4788. if (dsi_display_init(display))
  4789. return;
  4790. DSI_DEBUG("success\n");
  4791. }
  4792. int dsi_display_dev_probe(struct platform_device *pdev)
  4793. {
  4794. struct dsi_display *display = NULL;
  4795. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4796. int rc = 0, index = DSI_PRIMARY;
  4797. bool firm_req = false;
  4798. struct dsi_display_boot_param *boot_disp;
  4799. if (!pdev || !pdev->dev.of_node) {
  4800. DSI_ERR("pdev not found\n");
  4801. rc = -ENODEV;
  4802. goto end;
  4803. }
  4804. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4805. if (!display) {
  4806. rc = -ENOMEM;
  4807. goto end;
  4808. }
  4809. display->dma_cmd_workq = create_singlethread_workqueue(
  4810. "dsi_dma_cmd_workq");
  4811. if (!display->dma_cmd_workq) {
  4812. DSI_ERR("failed to create work queue\n");
  4813. rc = -EINVAL;
  4814. goto end;
  4815. }
  4816. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4817. if (!mdp_node) {
  4818. DSI_ERR("mdp_node not found\n");
  4819. rc = -ENODEV;
  4820. goto end;
  4821. }
  4822. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4823. "qcom,sde-trusted-vm-env");
  4824. if (display->trusted_vm_env)
  4825. DSI_INFO("Display enabled with trusted vm path\n");
  4826. /* initialize panel id to UINT64_MAX */
  4827. display->panel_id = ~0x0;
  4828. display->display_type = of_get_property(pdev->dev.of_node,
  4829. "label", NULL);
  4830. if (!display->display_type)
  4831. display->display_type = "primary";
  4832. if (!strcmp(display->display_type, "secondary"))
  4833. index = DSI_SECONDARY;
  4834. boot_disp = &boot_displays[index];
  4835. node = pdev->dev.of_node;
  4836. if (boot_disp->boot_disp_en) {
  4837. /* The panel name should be same as UEFI name index */
  4838. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4839. if (!panel_node)
  4840. DSI_WARN("panel_node %s not found\n", boot_disp->name);
  4841. } else {
  4842. panel_node = of_parse_phandle(node,
  4843. "qcom,dsi-default-panel", 0);
  4844. if (!panel_node)
  4845. DSI_WARN("default panel not found\n");
  4846. }
  4847. boot_disp->node = pdev->dev.of_node;
  4848. boot_disp->disp = display;
  4849. display->panel_node = panel_node;
  4850. display->pdev = pdev;
  4851. display->boot_disp = boot_disp;
  4852. dsi_display_parse_cmdline_topology(display, index);
  4853. platform_set_drvdata(pdev, display);
  4854. /* initialize display in firmware callback */
  4855. if (!boot_disp->boot_disp_en &&
  4856. IS_ENABLED(CONFIG_DSI_PARSER) &&
  4857. !display->trusted_vm_env) {
  4858. if (!strcmp(display->display_type, "primary"))
  4859. firm_req = !request_firmware_nowait(
  4860. THIS_MODULE, 1, "dsi_prop",
  4861. &pdev->dev, GFP_KERNEL, display,
  4862. dsi_display_firmware_display);
  4863. else if (!strcmp(display->display_type, "secondary"))
  4864. firm_req = !request_firmware_nowait(
  4865. THIS_MODULE, 1, "dsi_prop_sec",
  4866. &pdev->dev, GFP_KERNEL, display,
  4867. dsi_display_firmware_display);
  4868. }
  4869. if (!firm_req) {
  4870. rc = dsi_display_init(display);
  4871. if (rc)
  4872. goto end;
  4873. }
  4874. return 0;
  4875. end:
  4876. if (display)
  4877. devm_kfree(&pdev->dev, display);
  4878. return rc;
  4879. }
  4880. int dsi_display_dev_remove(struct platform_device *pdev)
  4881. {
  4882. int rc = 0, i = 0;
  4883. struct dsi_display *display;
  4884. struct dsi_display_ctrl *ctrl;
  4885. if (!pdev) {
  4886. DSI_ERR("Invalid device\n");
  4887. return -EINVAL;
  4888. }
  4889. display = platform_get_drvdata(pdev);
  4890. /* decrement ref count */
  4891. of_node_put(display->panel_node);
  4892. if (display->dma_cmd_workq) {
  4893. flush_workqueue(display->dma_cmd_workq);
  4894. destroy_workqueue(display->dma_cmd_workq);
  4895. display->dma_cmd_workq = NULL;
  4896. display_for_each_ctrl(i, display) {
  4897. ctrl = &display->ctrl[i];
  4898. if (!ctrl->ctrl)
  4899. continue;
  4900. ctrl->ctrl->dma_cmd_workq = NULL;
  4901. }
  4902. }
  4903. (void)_dsi_display_dev_deinit(display);
  4904. platform_set_drvdata(pdev, NULL);
  4905. devm_kfree(&pdev->dev, display);
  4906. return rc;
  4907. }
  4908. int dsi_display_get_num_of_displays(void)
  4909. {
  4910. int i, count = 0;
  4911. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4912. struct dsi_display *display = boot_displays[i].disp;
  4913. if ((display && display->panel_node) ||
  4914. (display && display->fw))
  4915. count++;
  4916. }
  4917. return count;
  4918. }
  4919. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  4920. {
  4921. int index = 0, count = 0;
  4922. if (!display_array || !max_display_count) {
  4923. DSI_ERR("invalid params\n");
  4924. return 0;
  4925. }
  4926. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  4927. struct dsi_display *display = boot_displays[index].disp;
  4928. if ((display && display->panel_node) ||
  4929. (display && display->fw))
  4930. display_array[count++] = display;
  4931. }
  4932. return count;
  4933. }
  4934. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  4935. {
  4936. if (!display)
  4937. return;
  4938. mutex_lock(&display->display_lock);
  4939. display->is_active = is_active;
  4940. mutex_unlock(&display->display_lock);
  4941. }
  4942. int dsi_display_drm_bridge_init(struct dsi_display *display,
  4943. struct drm_encoder *enc)
  4944. {
  4945. int rc = 0;
  4946. struct dsi_bridge *bridge;
  4947. struct msm_drm_private *priv = NULL;
  4948. if (!display || !display->drm_dev || !enc) {
  4949. DSI_ERR("invalid param(s)\n");
  4950. return -EINVAL;
  4951. }
  4952. mutex_lock(&display->display_lock);
  4953. priv = display->drm_dev->dev_private;
  4954. if (!priv) {
  4955. DSI_ERR("Private data is not present\n");
  4956. rc = -EINVAL;
  4957. goto error;
  4958. }
  4959. if (display->bridge) {
  4960. DSI_ERR("display is already initialize\n");
  4961. goto error;
  4962. }
  4963. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  4964. if (IS_ERR_OR_NULL(bridge)) {
  4965. rc = PTR_ERR(bridge);
  4966. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  4967. goto error;
  4968. }
  4969. display->bridge = bridge;
  4970. priv->bridges[priv->num_bridges++] = &bridge->base;
  4971. error:
  4972. mutex_unlock(&display->display_lock);
  4973. return rc;
  4974. }
  4975. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  4976. {
  4977. int rc = 0;
  4978. if (!display) {
  4979. DSI_ERR("Invalid params\n");
  4980. return -EINVAL;
  4981. }
  4982. mutex_lock(&display->display_lock);
  4983. dsi_drm_bridge_cleanup(display->bridge);
  4984. display->bridge = NULL;
  4985. mutex_unlock(&display->display_lock);
  4986. return rc;
  4987. }
  4988. /* Hook functions to call external connector, pointer validation is
  4989. * done in dsi_display_drm_ext_bridge_init.
  4990. */
  4991. static enum drm_connector_status dsi_display_drm_ext_detect(
  4992. struct drm_connector *connector,
  4993. bool force,
  4994. void *disp)
  4995. {
  4996. struct dsi_display *display = disp;
  4997. return display->ext_conn->funcs->detect(display->ext_conn, force);
  4998. }
  4999. static int dsi_display_drm_ext_get_modes(
  5000. struct drm_connector *connector, void *disp,
  5001. const struct msm_resource_caps_info *avail_res)
  5002. {
  5003. struct dsi_display *display = disp;
  5004. struct drm_display_mode *pmode, *pt;
  5005. int count;
  5006. /* if there are modes defined in panel, ignore external modes */
  5007. if (display->panel->num_timing_nodes)
  5008. return dsi_connector_get_modes(connector, disp, avail_res);
  5009. count = display->ext_conn->helper_private->get_modes(
  5010. display->ext_conn);
  5011. list_for_each_entry_safe(pmode, pt,
  5012. &display->ext_conn->probed_modes, head) {
  5013. list_move_tail(&pmode->head, &connector->probed_modes);
  5014. }
  5015. connector->display_info = display->ext_conn->display_info;
  5016. return count;
  5017. }
  5018. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5019. struct drm_connector *connector,
  5020. struct drm_display_mode *mode,
  5021. void *disp, const struct msm_resource_caps_info *avail_res)
  5022. {
  5023. struct dsi_display *display = disp;
  5024. enum drm_mode_status status;
  5025. /* always do internal mode_valid check */
  5026. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5027. if (status != MODE_OK)
  5028. return status;
  5029. return display->ext_conn->helper_private->mode_valid(
  5030. display->ext_conn, mode);
  5031. }
  5032. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5033. void *disp,
  5034. struct drm_atomic_state *state)
  5035. {
  5036. struct dsi_display *display = disp;
  5037. struct drm_connector_state *c_state;
  5038. c_state = drm_atomic_get_new_connector_state(state, connector);
  5039. return display->ext_conn->helper_private->atomic_check(
  5040. display->ext_conn, state);
  5041. }
  5042. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5043. struct msm_display_info *info, void *disp)
  5044. {
  5045. struct dsi_display *display;
  5046. int i;
  5047. if (!info || !disp) {
  5048. DSI_ERR("invalid params\n");
  5049. return -EINVAL;
  5050. }
  5051. display = disp;
  5052. if (!display->panel) {
  5053. DSI_ERR("invalid display panel\n");
  5054. return -EINVAL;
  5055. }
  5056. mutex_lock(&display->display_lock);
  5057. memset(info, 0, sizeof(struct msm_display_info));
  5058. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5059. info->num_of_h_tiles = display->ctrl_count;
  5060. for (i = 0; i < info->num_of_h_tiles; i++)
  5061. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5062. info->is_connected = connector->status != connector_status_disconnected;
  5063. if (!strcmp(display->display_type, "primary"))
  5064. info->display_type = SDE_CONNECTOR_PRIMARY;
  5065. else if (!strcmp(display->display_type, "secondary"))
  5066. info->display_type = SDE_CONNECTOR_SECONDARY;
  5067. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5068. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5069. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5070. mutex_unlock(&display->display_lock);
  5071. return 0;
  5072. }
  5073. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5074. const struct drm_display_mode *drm_mode,
  5075. struct msm_mode_info *mode_info,
  5076. void *display, const struct msm_resource_caps_info *avail_res)
  5077. {
  5078. struct msm_display_topology *topology;
  5079. if (!drm_mode || !mode_info ||
  5080. !avail_res || !avail_res->max_mixer_width)
  5081. return -EINVAL;
  5082. memset(mode_info, 0, sizeof(*mode_info));
  5083. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5084. mode_info->vtotal = drm_mode->vtotal;
  5085. topology = &mode_info->topology;
  5086. topology->num_lm = (avail_res->max_mixer_width
  5087. <= drm_mode->hdisplay) ? 2 : 1;
  5088. topology->num_enc = 0;
  5089. topology->num_intf = topology->num_lm;
  5090. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5091. return 0;
  5092. }
  5093. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5094. struct drm_bridge *bridge)
  5095. {
  5096. struct msm_drm_private *priv;
  5097. struct sde_kms *sde_kms;
  5098. struct drm_connector *conn;
  5099. struct drm_connector_list_iter conn_iter;
  5100. struct sde_connector *sde_conn;
  5101. struct dsi_display *display;
  5102. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5103. int i;
  5104. if (!bridge || !bridge->encoder) {
  5105. SDE_ERROR("invalid argument\n");
  5106. return NULL;
  5107. }
  5108. priv = bridge->dev->dev_private;
  5109. sde_kms = to_sde_kms(priv->kms);
  5110. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5111. drm_for_each_connector_iter(conn, &conn_iter) {
  5112. sde_conn = to_sde_connector(conn);
  5113. if (sde_conn->encoder == bridge->encoder) {
  5114. display = sde_conn->display;
  5115. display_for_each_ctrl(i, display) {
  5116. if (display->ext_bridge[i].bridge == bridge) {
  5117. dsi_bridge = &display->ext_bridge[i];
  5118. break;
  5119. }
  5120. }
  5121. }
  5122. }
  5123. drm_connector_list_iter_end(&conn_iter);
  5124. return dsi_bridge;
  5125. }
  5126. static void dsi_display_drm_ext_adjust_timing(
  5127. const struct dsi_display *display,
  5128. struct drm_display_mode *mode)
  5129. {
  5130. mode->hdisplay /= display->ctrl_count;
  5131. mode->hsync_start /= display->ctrl_count;
  5132. mode->hsync_end /= display->ctrl_count;
  5133. mode->htotal /= display->ctrl_count;
  5134. mode->hskew /= display->ctrl_count;
  5135. mode->clock /= display->ctrl_count;
  5136. }
  5137. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5138. struct drm_bridge *bridge,
  5139. const struct drm_display_info *info,
  5140. const struct drm_display_mode *mode)
  5141. {
  5142. struct dsi_display_ext_bridge *ext_bridge;
  5143. struct drm_display_mode tmp;
  5144. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5145. if (!ext_bridge)
  5146. return MODE_ERROR;
  5147. tmp = *mode;
  5148. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5149. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5150. }
  5151. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5152. struct drm_bridge *bridge,
  5153. const struct drm_display_mode *mode,
  5154. struct drm_display_mode *adjusted_mode)
  5155. {
  5156. struct dsi_display_ext_bridge *ext_bridge;
  5157. struct drm_display_mode tmp;
  5158. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5159. if (!ext_bridge)
  5160. return false;
  5161. tmp = *mode;
  5162. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5163. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5164. }
  5165. static void dsi_display_drm_ext_bridge_mode_set(
  5166. struct drm_bridge *bridge,
  5167. const struct drm_display_mode *mode,
  5168. const struct drm_display_mode *adjusted_mode)
  5169. {
  5170. struct dsi_display_ext_bridge *ext_bridge;
  5171. struct drm_display_mode tmp;
  5172. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5173. if (!ext_bridge)
  5174. return;
  5175. tmp = *mode;
  5176. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5177. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5178. }
  5179. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5180. struct mipi_dsi_device *dsi)
  5181. {
  5182. struct dsi_display *display = to_dsi_display(host);
  5183. struct dsi_panel *panel;
  5184. if (!host || !dsi || !display->panel) {
  5185. DSI_ERR("Invalid param\n");
  5186. return -EINVAL;
  5187. }
  5188. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5189. dsi->name, dsi->channel, dsi->lanes,
  5190. dsi->format, dsi->mode_flags);
  5191. panel = display->panel;
  5192. panel->host_config.data_lanes = 0;
  5193. if (dsi->lanes > 0)
  5194. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5195. if (dsi->lanes > 1)
  5196. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5197. if (dsi->lanes > 2)
  5198. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5199. if (dsi->lanes > 3)
  5200. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5201. switch (dsi->format) {
  5202. case MIPI_DSI_FMT_RGB888:
  5203. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5204. break;
  5205. case MIPI_DSI_FMT_RGB666:
  5206. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5207. break;
  5208. case MIPI_DSI_FMT_RGB666_PACKED:
  5209. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5210. break;
  5211. case MIPI_DSI_FMT_RGB565:
  5212. default:
  5213. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5214. break;
  5215. }
  5216. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5217. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5218. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5219. panel->video_config.traffic_mode =
  5220. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5221. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5222. panel->video_config.traffic_mode =
  5223. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5224. else
  5225. panel->video_config.traffic_mode =
  5226. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5227. panel->video_config.hsa_lp11_en =
  5228. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5229. panel->video_config.hbp_lp11_en =
  5230. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5231. panel->video_config.hfp_lp11_en =
  5232. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5233. panel->video_config.pulse_mode_hsa_he =
  5234. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5235. } else {
  5236. panel->panel_mode = DSI_OP_CMD_MODE;
  5237. DSI_ERR("command mode not supported by ext bridge\n");
  5238. return -ENOTSUPP;
  5239. }
  5240. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5241. return 0;
  5242. }
  5243. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5244. .attach = dsi_host_ext_attach,
  5245. .detach = dsi_host_detach,
  5246. .transfer = dsi_host_transfer,
  5247. };
  5248. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5249. {
  5250. if (!display || !display->panel) {
  5251. pr_err("invalid param(s)\n");
  5252. return NULL;
  5253. }
  5254. return &display->panel->drm_panel;
  5255. }
  5256. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5257. struct drm_encoder *encoder, struct drm_connector *connector)
  5258. {
  5259. struct drm_device *drm;
  5260. struct drm_bridge *bridge;
  5261. struct drm_bridge *ext_bridge;
  5262. struct drm_connector *ext_conn;
  5263. struct sde_connector *sde_conn;
  5264. struct drm_bridge *prev_bridge;
  5265. int rc = 0, i;
  5266. if (!display || !encoder || !connector)
  5267. return -EINVAL;
  5268. drm = encoder->dev;
  5269. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5270. sde_conn = to_sde_connector(connector);
  5271. prev_bridge = bridge;
  5272. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5273. return 0;
  5274. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5275. struct dsi_display_ext_bridge *ext_bridge_info =
  5276. &display->ext_bridge[i];
  5277. struct drm_encoder *c_encoder;
  5278. /* return if ext bridge is already initialized */
  5279. if (ext_bridge_info->bridge)
  5280. return 0;
  5281. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5282. if (IS_ERR_OR_NULL(ext_bridge)) {
  5283. rc = PTR_ERR(ext_bridge);
  5284. DSI_ERR("failed to find ext bridge\n");
  5285. goto error;
  5286. }
  5287. /* override functions for mode adjustment */
  5288. if (display->ext_bridge_cnt > 1) {
  5289. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5290. if (ext_bridge->funcs->mode_fixup)
  5291. ext_bridge_info->bridge_funcs.mode_fixup =
  5292. dsi_display_drm_ext_bridge_mode_fixup;
  5293. if (ext_bridge->funcs->mode_valid)
  5294. ext_bridge_info->bridge_funcs.mode_valid =
  5295. dsi_display_drm_ext_bridge_mode_valid;
  5296. if (ext_bridge->funcs->mode_set)
  5297. ext_bridge_info->bridge_funcs.mode_set =
  5298. dsi_display_drm_ext_bridge_mode_set;
  5299. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5300. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5301. }
  5302. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge, 0);
  5303. if (rc) {
  5304. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5305. display->name, rc);
  5306. goto error;
  5307. }
  5308. ext_bridge_info->display = display;
  5309. ext_bridge_info->bridge = ext_bridge;
  5310. prev_bridge = ext_bridge;
  5311. /* ext bridge will init its own connector during attach,
  5312. * we need to extract it out of the connector list
  5313. */
  5314. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5315. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5316. struct drm_connector, head);
  5317. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5318. break;
  5319. if (!c_encoder) {
  5320. DSI_ERR("failed to get encoder\n");
  5321. rc = PTR_ERR(c_encoder);
  5322. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5323. goto error;
  5324. }
  5325. if (ext_conn && ext_conn != connector &&
  5326. c_encoder->base.id == bridge->encoder->base.id) {
  5327. list_del_init(&ext_conn->head);
  5328. display->ext_conn = ext_conn;
  5329. }
  5330. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5331. /* if there is no valid external connector created, or in split
  5332. * mode, default setting is used from panel defined in DT file.
  5333. */
  5334. if (!display->ext_conn ||
  5335. !display->ext_conn->funcs ||
  5336. !display->ext_conn->helper_private ||
  5337. display->ext_bridge_cnt > 1) {
  5338. display->ext_conn = NULL;
  5339. continue;
  5340. }
  5341. /* otherwise, hook up the functions to use external connector */
  5342. if (display->ext_conn->funcs->detect)
  5343. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5344. if (display->ext_conn->helper_private->get_modes)
  5345. sde_conn->ops.get_modes =
  5346. dsi_display_drm_ext_get_modes;
  5347. if (display->ext_conn->helper_private->mode_valid)
  5348. sde_conn->ops.mode_valid =
  5349. dsi_display_drm_ext_mode_valid;
  5350. if (display->ext_conn->helper_private->atomic_check)
  5351. sde_conn->ops.atomic_check =
  5352. dsi_display_drm_ext_atomic_check;
  5353. sde_conn->ops.get_info =
  5354. dsi_display_ext_get_info;
  5355. sde_conn->ops.get_mode_info =
  5356. dsi_display_ext_get_mode_info;
  5357. /* add support to attach/detach */
  5358. display->host.ops = &dsi_host_ext_ops;
  5359. }
  5360. return 0;
  5361. error:
  5362. return rc;
  5363. }
  5364. int dsi_display_get_info(struct drm_connector *connector,
  5365. struct msm_display_info *info, void *disp)
  5366. {
  5367. struct dsi_display *display;
  5368. struct dsi_panel_phy_props phy_props;
  5369. struct dsi_host_common_cfg *host;
  5370. int i, rc;
  5371. if (!info || !disp) {
  5372. DSI_ERR("invalid params\n");
  5373. return -EINVAL;
  5374. }
  5375. display = disp;
  5376. if (!display->panel) {
  5377. DSI_ERR("invalid display panel\n");
  5378. return -EINVAL;
  5379. }
  5380. mutex_lock(&display->display_lock);
  5381. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5382. if (rc) {
  5383. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5384. display->name, rc);
  5385. goto error;
  5386. }
  5387. memset(info, 0, sizeof(struct msm_display_info));
  5388. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5389. info->num_of_h_tiles = display->ctrl_count;
  5390. for (i = 0; i < info->num_of_h_tiles; i++)
  5391. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5392. info->is_connected = display->is_active;
  5393. if (!strcmp(display->display_type, "primary"))
  5394. info->display_type = SDE_CONNECTOR_PRIMARY;
  5395. else if (!strcmp(display->display_type, "secondary"))
  5396. info->display_type = SDE_CONNECTOR_SECONDARY;
  5397. info->width_mm = phy_props.panel_width_mm;
  5398. info->height_mm = phy_props.panel_height_mm;
  5399. info->max_width = 1920;
  5400. info->max_height = 1080;
  5401. info->qsync_min_fps =
  5402. display->panel->qsync_caps.qsync_min_fps;
  5403. info->has_qsync_min_fps_list =
  5404. (display->panel->qsync_caps.qsync_min_fps_list_len > 0) ?
  5405. true : false;
  5406. info->poms_align_vsync = display->panel->poms_align_vsync;
  5407. switch (display->panel->panel_mode) {
  5408. case DSI_OP_VIDEO_MODE:
  5409. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5410. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5411. if (display->panel->panel_mode_switch_enabled)
  5412. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5413. break;
  5414. case DSI_OP_CMD_MODE:
  5415. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5416. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5417. if (display->panel->panel_mode_switch_enabled)
  5418. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5419. info->is_te_using_watchdog_timer =
  5420. display->panel->te_using_watchdog_timer |
  5421. display->sw_te_using_wd;
  5422. break;
  5423. default:
  5424. DSI_ERR("unknwown dsi panel mode %d\n",
  5425. display->panel->panel_mode);
  5426. break;
  5427. }
  5428. if (display->panel->esd_config.esd_enabled &&
  5429. !display->sw_te_using_wd)
  5430. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5431. info->te_source = display->te_source;
  5432. host = &display->panel->host_config;
  5433. if (host->split_link.split_link_enabled)
  5434. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5435. info->dsc_count = display->panel->dsc_count;
  5436. info->lm_count = display->panel->lm_count;
  5437. error:
  5438. mutex_unlock(&display->display_lock);
  5439. return rc;
  5440. }
  5441. int dsi_display_get_mode_count(struct dsi_display *display,
  5442. u32 *count)
  5443. {
  5444. if (!display || !display->panel) {
  5445. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5446. display ? display->panel != NULL : 0);
  5447. return -EINVAL;
  5448. }
  5449. mutex_lock(&display->display_lock);
  5450. *count = display->panel->num_display_modes;
  5451. mutex_unlock(&display->display_lock);
  5452. return 0;
  5453. }
  5454. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5455. struct dsi_display_mode *dsi_mode,
  5456. int lanes, int bpp)
  5457. {
  5458. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5459. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5460. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5461. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5462. /* Constant FPS is not supported on command mode */
  5463. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5464. return;
  5465. if (!dyn_clk_caps->maintain_const_fps)
  5466. return;
  5467. /*
  5468. * When there is a dynamic clock switch, there is small change
  5469. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5470. * is adjusted. It has been assumed that the refined porch values
  5471. * are supported by the panel. This logic can be enhanced further
  5472. * in future by taking min/max porches supported by the panel.
  5473. */
  5474. switch (dyn_clk_caps->type) {
  5475. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5476. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5477. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5478. do_div(old_htotal, display->ctrl_count);
  5479. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5480. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5481. if (dsi_display_is_type_cphy(display)) {
  5482. new_htotal = new_htotal * bits_per_symbol;
  5483. div = div * num_of_symbols;
  5484. }
  5485. do_div(new_htotal, div);
  5486. if (old_htotal > new_htotal)
  5487. dsi_mode->timing.h_front_porch -=
  5488. ((old_htotal - new_htotal) * display->ctrl_count);
  5489. else
  5490. dsi_mode->timing.h_front_porch +=
  5491. ((new_htotal - old_htotal) * display->ctrl_count);
  5492. break;
  5493. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5494. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5495. do_div(htotal, display->ctrl_count);
  5496. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5497. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5498. if (dsi_display_is_type_cphy(display)) {
  5499. new_vtotal = new_vtotal * bits_per_symbol;
  5500. div = div * num_of_symbols;
  5501. }
  5502. do_div(new_vtotal, div);
  5503. dsi_mode->timing.v_front_porch = new_vtotal -
  5504. dsi_mode->timing.v_back_porch -
  5505. dsi_mode->timing.v_sync_width -
  5506. dsi_mode->timing.v_active;
  5507. break;
  5508. default:
  5509. break;
  5510. }
  5511. }
  5512. static void _dsi_display_populate_bit_clks(struct dsi_display *display,
  5513. int start, int end, u32 *mode_idx)
  5514. {
  5515. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5516. struct dsi_display_mode *src, *dst;
  5517. struct dsi_host_common_cfg *cfg;
  5518. struct dsi_display_mode_priv_info *priv_info;
  5519. int i, j, total_modes, bpp, lanes = 0;
  5520. size_t size = 0;
  5521. if (!display || !mode_idx)
  5522. return;
  5523. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5524. if (!dyn_clk_caps->dyn_clk_support)
  5525. return;
  5526. cfg = &(display->panel->host_config);
  5527. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5528. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5529. lanes++;
  5530. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5531. lanes++;
  5532. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5533. lanes++;
  5534. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5535. lanes++;
  5536. total_modes = display->panel->num_display_modes;
  5537. for (i = start; i < end; i++) {
  5538. src = &display->modes[i];
  5539. if (!src)
  5540. return;
  5541. /*
  5542. * TODO: currently setting the first bit rate in
  5543. * the list as preferred rate. But ideally should
  5544. * be based on user or device tree preferrence.
  5545. */
  5546. src->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[0];
  5547. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5548. src->pixel_clk_khz =
  5549. div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5550. src->pixel_clk_khz /= 1000;
  5551. src->pixel_clk_khz *= display->ctrl_count;
  5552. }
  5553. for (i = 1; i < dyn_clk_caps->bit_clk_list_len; i++) {
  5554. if (*mode_idx >= total_modes)
  5555. return;
  5556. for (j = start; j < end; j++) {
  5557. src = &display->modes[j];
  5558. dst = &display->modes[*mode_idx];
  5559. if (!src || !dst) {
  5560. DSI_ERR("invalid mode index\n");
  5561. return;
  5562. }
  5563. memcpy(dst, src, sizeof(struct dsi_display_mode));
  5564. size = sizeof(struct dsi_display_mode_priv_info);
  5565. priv_info = kzalloc(size, GFP_KERNEL);
  5566. dst->priv_info = priv_info;
  5567. if (dst->priv_info)
  5568. memcpy(dst->priv_info, src->priv_info, size);
  5569. dst->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[i];
  5570. dsi_display_adjust_mode_timing(display, dst, lanes,
  5571. bpp);
  5572. dst->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5573. dst->pixel_clk_khz =
  5574. div_u64(dst->timing.clk_rate_hz * lanes, bpp);
  5575. dst->pixel_clk_khz /= 1000;
  5576. dst->pixel_clk_khz *= display->ctrl_count;
  5577. (*mode_idx)++;
  5578. }
  5579. }
  5580. }
  5581. void dsi_display_put_mode(struct dsi_display *display,
  5582. struct dsi_display_mode *mode)
  5583. {
  5584. dsi_panel_put_mode(mode);
  5585. }
  5586. int dsi_display_get_modes(struct dsi_display *display,
  5587. struct dsi_display_mode **out_modes)
  5588. {
  5589. struct dsi_dfps_capabilities dfps_caps;
  5590. struct dsi_display_ctrl *ctrl;
  5591. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5592. bool is_split_link, support_cmd_mode, support_video_mode;
  5593. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5594. u32 sublinks_count, mode_idx, array_idx = 0;
  5595. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5596. int i, start, end, rc = -EINVAL;
  5597. if (!display || !out_modes) {
  5598. DSI_ERR("Invalid params\n");
  5599. return -EINVAL;
  5600. }
  5601. *out_modes = NULL;
  5602. ctrl = &display->ctrl[0];
  5603. mutex_lock(&display->display_lock);
  5604. if (display->modes)
  5605. goto exit;
  5606. display_mode_count = display->panel->num_display_modes;
  5607. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5608. GFP_KERNEL);
  5609. if (!display->modes) {
  5610. rc = -ENOMEM;
  5611. goto error;
  5612. }
  5613. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5614. if (rc) {
  5615. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5616. display->name);
  5617. goto error;
  5618. }
  5619. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5620. timing_mode_count = display->panel->num_timing_nodes;
  5621. /* Validate command line timing */
  5622. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5623. (display->cmdline_timing >= timing_mode_count))
  5624. display->cmdline_timing = NO_OVERRIDE;
  5625. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5626. struct dsi_display_mode display_mode;
  5627. int topology_override = NO_OVERRIDE;
  5628. bool is_preferred = false;
  5629. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5630. if (display->cmdline_timing == mode_idx) {
  5631. topology_override = display->cmdline_topology;
  5632. is_preferred = true;
  5633. }
  5634. memset(&display_mode, 0, sizeof(display_mode));
  5635. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5636. &display_mode,
  5637. topology_override);
  5638. if (rc) {
  5639. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5640. display->name, mode_idx);
  5641. goto error;
  5642. }
  5643. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5644. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5645. /* Setup widebus support */
  5646. display_mode.priv_info->widebus_support =
  5647. ctrl->ctrl->hw.widebus_support;
  5648. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5649. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5650. /* Calculate dsi frame transfer time */
  5651. if (support_cmd_mode) {
  5652. dsi_panel_calc_dsi_transfer_time(
  5653. &display->panel->host_config,
  5654. &display_mode, frame_threshold_us);
  5655. display_mode.priv_info->dsi_transfer_time_us =
  5656. display_mode.timing.dsi_transfer_time_us;
  5657. display_mode.priv_info->min_dsi_clk_hz =
  5658. display_mode.timing.min_dsi_clk_hz;
  5659. display_mode.priv_info->mdp_transfer_time_us =
  5660. display_mode.timing.mdp_transfer_time_us;
  5661. }
  5662. is_split_link = host->split_link.split_link_enabled;
  5663. sublinks_count = host->split_link.num_sublinks;
  5664. if (is_split_link && sublinks_count > 1) {
  5665. display_mode.timing.h_active *= sublinks_count;
  5666. display_mode.timing.h_front_porch *= sublinks_count;
  5667. display_mode.timing.h_sync_width *= sublinks_count;
  5668. display_mode.timing.h_back_porch *= sublinks_count;
  5669. display_mode.timing.h_skew *= sublinks_count;
  5670. display_mode.pixel_clk_khz *= sublinks_count;
  5671. } else {
  5672. display_mode.timing.h_active *= display->ctrl_count;
  5673. display_mode.timing.h_front_porch *=
  5674. display->ctrl_count;
  5675. display_mode.timing.h_sync_width *=
  5676. display->ctrl_count;
  5677. display_mode.timing.h_back_porch *=
  5678. display->ctrl_count;
  5679. display_mode.timing.h_skew *= display->ctrl_count;
  5680. display_mode.pixel_clk_khz *= display->ctrl_count;
  5681. }
  5682. start = array_idx;
  5683. for (i = 0; i < num_dfps_rates; i++) {
  5684. struct dsi_display_mode *sub_mode =
  5685. &display->modes[array_idx];
  5686. u32 curr_refresh_rate;
  5687. if (!sub_mode) {
  5688. DSI_ERR("invalid mode data\n");
  5689. rc = -EFAULT;
  5690. goto error;
  5691. }
  5692. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5693. array_idx++;
  5694. if (!dfps_caps.dfps_support || !support_video_mode)
  5695. continue;
  5696. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5697. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5698. dsi_display_get_dfps_timing(display, sub_mode,
  5699. curr_refresh_rate);
  5700. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5701. }
  5702. end = array_idx;
  5703. _dsi_display_populate_bit_clks(display, start, end, &array_idx);
  5704. if (is_preferred) {
  5705. /* Set first timing sub mode as preferred mode */
  5706. display->modes[start].is_preferred = true;
  5707. }
  5708. }
  5709. exit:
  5710. *out_modes = display->modes;
  5711. rc = 0;
  5712. error:
  5713. if (rc)
  5714. kfree(display->modes);
  5715. mutex_unlock(&display->display_lock);
  5716. return rc;
  5717. }
  5718. int dsi_display_get_panel_vfp(void *dsi_display,
  5719. int h_active, int v_active)
  5720. {
  5721. int i, rc = 0;
  5722. u32 count, refresh_rate = 0;
  5723. struct dsi_dfps_capabilities dfps_caps;
  5724. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5725. struct dsi_host_common_cfg *host;
  5726. if (!display || !display->panel)
  5727. return -EINVAL;
  5728. mutex_lock(&display->display_lock);
  5729. count = display->panel->num_display_modes;
  5730. if (display->panel->cur_mode)
  5731. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5732. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5733. if (dfps_caps.dfps_support)
  5734. refresh_rate = dfps_caps.max_refresh_rate;
  5735. if (!refresh_rate) {
  5736. mutex_unlock(&display->display_lock);
  5737. DSI_ERR("Null Refresh Rate\n");
  5738. return -EINVAL;
  5739. }
  5740. host = &display->panel->host_config;
  5741. if (host->split_link.split_link_enabled)
  5742. h_active *= host->split_link.num_sublinks;
  5743. else
  5744. h_active *= display->ctrl_count;
  5745. for (i = 0; i < count; i++) {
  5746. struct dsi_display_mode *m = &display->modes[i];
  5747. if (m && v_active == m->timing.v_active &&
  5748. h_active == m->timing.h_active &&
  5749. refresh_rate == m->timing.refresh_rate) {
  5750. rc = m->timing.v_front_porch;
  5751. break;
  5752. }
  5753. }
  5754. mutex_unlock(&display->display_lock);
  5755. return rc;
  5756. }
  5757. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5758. {
  5759. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5760. u32 count, i;
  5761. int rc = 0;
  5762. *num_lm = 0;
  5763. mutex_lock(&display->display_lock);
  5764. count = display->panel->num_display_modes;
  5765. mutex_unlock(&display->display_lock);
  5766. if (!display->modes) {
  5767. struct dsi_display_mode *m;
  5768. rc = dsi_display_get_modes(display, &m);
  5769. if (rc)
  5770. return rc;
  5771. }
  5772. mutex_lock(&display->display_lock);
  5773. for (i = 0; i < count; i++) {
  5774. struct dsi_display_mode *m = &display->modes[i];
  5775. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5776. }
  5777. mutex_unlock(&display->display_lock);
  5778. return rc;
  5779. }
  5780. int dsi_display_get_qsync_min_fps(void *display_dsi, u32 mode_fps)
  5781. {
  5782. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5783. struct dsi_panel *panel;
  5784. u32 i;
  5785. if (display == NULL || display->panel == NULL)
  5786. return -EINVAL;
  5787. panel = display->panel;
  5788. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5789. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5790. return panel->qsync_caps.qsync_min_fps_list[i];
  5791. }
  5792. SDE_EVT32(mode_fps);
  5793. DSI_DEBUG("Invalid mode_fps %d\n", mode_fps);
  5794. return -EINVAL;
  5795. }
  5796. int dsi_display_find_mode(struct dsi_display *display,
  5797. const struct dsi_display_mode *cmp,
  5798. struct dsi_display_mode **out_mode)
  5799. {
  5800. u32 count, i;
  5801. int rc;
  5802. if (!display || !out_mode)
  5803. return -EINVAL;
  5804. *out_mode = NULL;
  5805. mutex_lock(&display->display_lock);
  5806. count = display->panel->num_display_modes;
  5807. mutex_unlock(&display->display_lock);
  5808. if (!display->modes) {
  5809. struct dsi_display_mode *m;
  5810. rc = dsi_display_get_modes(display, &m);
  5811. if (rc)
  5812. return rc;
  5813. }
  5814. mutex_lock(&display->display_lock);
  5815. for (i = 0; i < count; i++) {
  5816. struct dsi_display_mode *m = &display->modes[i];
  5817. if (cmp->timing.v_active == m->timing.v_active &&
  5818. cmp->timing.h_active == m->timing.h_active &&
  5819. cmp->timing.refresh_rate == m->timing.refresh_rate) {
  5820. *out_mode = m;
  5821. rc = 0;
  5822. break;
  5823. }
  5824. }
  5825. mutex_unlock(&display->display_lock);
  5826. if (!*out_mode) {
  5827. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  5828. display->name, cmp->timing.v_active,
  5829. cmp->timing.h_active, cmp->timing.refresh_rate,
  5830. cmp->pixel_clk_khz);
  5831. rc = -ENOENT;
  5832. }
  5833. return rc;
  5834. }
  5835. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  5836. struct dsi_display_mode *adj)
  5837. {
  5838. /*
  5839. * If there is a change in the hfp or vfp of the current and adjoining
  5840. * mode,then either it is a dfps mode switch or dynamic clk change with
  5841. * constant fps.
  5842. */
  5843. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  5844. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  5845. return true;
  5846. else
  5847. return false;
  5848. }
  5849. /**
  5850. * dsi_display_validate_mode_change() - Validate mode change case.
  5851. * @display: DSI display handle.
  5852. * @cur_mode: Current mode.
  5853. * @adj_mode: Mode to be set.
  5854. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  5855. * is change in hfp or vfp but vactive and hactive are same.
  5856. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  5857. * is change in clk but vactive and hactive are same.
  5858. * Return: error code.
  5859. */
  5860. int dsi_display_validate_mode_change(struct dsi_display *display,
  5861. struct dsi_display_mode *cur_mode,
  5862. struct dsi_display_mode *adj_mode)
  5863. {
  5864. int rc = 0;
  5865. struct dsi_dfps_capabilities dfps_caps;
  5866. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5867. struct sde_connector *sde_conn;
  5868. if (!display || !adj_mode || !display->drm_conn) {
  5869. DSI_ERR("Invalid params\n");
  5870. return -EINVAL;
  5871. }
  5872. if (!display->panel || !display->panel->cur_mode) {
  5873. DSI_DEBUG("Current panel mode not set\n");
  5874. return rc;
  5875. }
  5876. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  5877. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  5878. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  5879. return rc;
  5880. }
  5881. sde_conn = to_sde_connector(display->drm_conn);
  5882. mutex_lock(&display->display_lock);
  5883. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  5884. display->config.panel_mode == DSI_OP_CMD_MODE) {
  5885. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  5886. DSI_DEBUG("Panel operating mode change to video detected\n");
  5887. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  5888. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  5889. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  5890. DSI_DEBUG("Panel operating mode change to command detected\n");
  5891. } else {
  5892. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5893. /* dfps and dynamic clock with const fps use case */
  5894. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  5895. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5896. if (dfps_caps.dfps_support ||
  5897. dyn_clk_caps->maintain_const_fps) {
  5898. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  5899. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  5900. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1,
  5901. cur_mode->timing.refresh_rate,
  5902. adj_mode->timing.refresh_rate,
  5903. cur_mode->timing.h_front_porch,
  5904. adj_mode->timing.h_front_porch,
  5905. cur_mode->timing.v_front_porch,
  5906. adj_mode->timing.v_front_porch);
  5907. }
  5908. }
  5909. /* dynamic clk change use case */
  5910. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  5911. if (dyn_clk_caps->dyn_clk_support) {
  5912. DSI_DEBUG("dynamic clk change detected\n");
  5913. if ((adj_mode->dsi_mode_flags &
  5914. DSI_MODE_FLAG_VRR) &&
  5915. (!dyn_clk_caps->maintain_const_fps)) {
  5916. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  5917. rc = -ENOTSUPP;
  5918. goto error;
  5919. }
  5920. adj_mode->dsi_mode_flags |=
  5921. DSI_MODE_FLAG_DYN_CLK;
  5922. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  5923. cur_mode->pixel_clk_khz,
  5924. adj_mode->pixel_clk_khz);
  5925. }
  5926. }
  5927. }
  5928. error:
  5929. mutex_unlock(&display->display_lock);
  5930. return rc;
  5931. }
  5932. int dsi_display_validate_mode(struct dsi_display *display,
  5933. struct dsi_display_mode *mode,
  5934. u32 flags)
  5935. {
  5936. int rc = 0;
  5937. int i;
  5938. struct dsi_display_ctrl *ctrl;
  5939. struct dsi_display_mode adj_mode;
  5940. if (!display || !mode) {
  5941. DSI_ERR("Invalid params\n");
  5942. return -EINVAL;
  5943. }
  5944. mutex_lock(&display->display_lock);
  5945. adj_mode = *mode;
  5946. adjust_timing_by_ctrl_count(display, &adj_mode);
  5947. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  5948. if (rc) {
  5949. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  5950. display->name, rc);
  5951. goto error;
  5952. }
  5953. display_for_each_ctrl(i, display) {
  5954. ctrl = &display->ctrl[i];
  5955. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  5956. if (rc) {
  5957. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  5958. display->name, rc);
  5959. goto error;
  5960. }
  5961. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  5962. if (rc) {
  5963. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  5964. display->name, rc);
  5965. goto error;
  5966. }
  5967. }
  5968. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  5969. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  5970. rc = dsi_display_validate_mode_seamless(display, mode);
  5971. if (rc) {
  5972. DSI_ERR("[%s] seamless not possible rc=%d\n",
  5973. display->name, rc);
  5974. goto error;
  5975. }
  5976. }
  5977. error:
  5978. mutex_unlock(&display->display_lock);
  5979. return rc;
  5980. }
  5981. int dsi_display_set_mode(struct dsi_display *display,
  5982. struct dsi_display_mode *mode,
  5983. u32 flags)
  5984. {
  5985. int rc = 0;
  5986. struct dsi_display_mode adj_mode;
  5987. struct dsi_mode_info timing;
  5988. if (!display || !mode || !display->panel) {
  5989. DSI_ERR("Invalid params\n");
  5990. return -EINVAL;
  5991. }
  5992. mutex_lock(&display->display_lock);
  5993. adj_mode = *mode;
  5994. timing = adj_mode.timing;
  5995. adjust_timing_by_ctrl_count(display, &adj_mode);
  5996. if (!display->panel->cur_mode) {
  5997. display->panel->cur_mode =
  5998. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  5999. if (!display->panel->cur_mode) {
  6000. rc = -ENOMEM;
  6001. goto error;
  6002. }
  6003. }
  6004. /*For dynamic DSI setting, use specified clock rate */
  6005. if (display->cached_clk_rate > 0)
  6006. adj_mode.priv_info->clk_rate_hz = display->cached_clk_rate;
  6007. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6008. if (rc) {
  6009. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6010. goto error;
  6011. }
  6012. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6013. if (rc) {
  6014. DSI_ERR("[%s] failed to set mode\n", display->name);
  6015. goto error;
  6016. }
  6017. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d\n",
  6018. adj_mode.priv_info->mdp_transfer_time_us,
  6019. timing.h_active, timing.v_active, timing.refresh_rate);
  6020. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6021. timing.h_active, timing.v_active, timing.refresh_rate);
  6022. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6023. error:
  6024. mutex_unlock(&display->display_lock);
  6025. return rc;
  6026. }
  6027. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  6028. {
  6029. int rc = 0;
  6030. int i;
  6031. struct dsi_display_ctrl *ctrl;
  6032. if (!display) {
  6033. DSI_ERR("Invalid params\n");
  6034. return -EINVAL;
  6035. }
  6036. display_for_each_ctrl(i, display) {
  6037. ctrl = &display->ctrl[i];
  6038. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  6039. if (rc) {
  6040. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  6041. display->name, i);
  6042. goto error;
  6043. }
  6044. }
  6045. display->is_tpg_enabled = enable;
  6046. error:
  6047. return rc;
  6048. }
  6049. static int dsi_display_pre_switch(struct dsi_display *display)
  6050. {
  6051. int rc = 0;
  6052. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6053. DSI_CORE_CLK, DSI_CLK_ON);
  6054. if (rc) {
  6055. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6056. display->name, rc);
  6057. goto error;
  6058. }
  6059. rc = dsi_display_ctrl_update(display);
  6060. if (rc) {
  6061. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6062. display->name, rc);
  6063. goto error_ctrl_clk_off;
  6064. }
  6065. if (!display->trusted_vm_env) {
  6066. rc = dsi_display_set_clk_src(display);
  6067. if (rc) {
  6068. DSI_ERR(
  6069. "[%s] failed to set DSI link clock source, rc=%d\n",
  6070. display->name, rc);
  6071. goto error_ctrl_deinit;
  6072. }
  6073. }
  6074. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6075. DSI_LINK_CLK, DSI_CLK_ON);
  6076. if (rc) {
  6077. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6078. display->name, rc);
  6079. goto error_ctrl_deinit;
  6080. }
  6081. goto error;
  6082. error_ctrl_deinit:
  6083. (void)dsi_display_ctrl_deinit(display);
  6084. error_ctrl_clk_off:
  6085. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6086. DSI_CORE_CLK, DSI_CLK_OFF);
  6087. error:
  6088. return rc;
  6089. }
  6090. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6091. {
  6092. int i;
  6093. struct dsi_display_ctrl *ctrl;
  6094. display_for_each_ctrl(i, display) {
  6095. ctrl = &display->ctrl[i];
  6096. if (!ctrl->ctrl)
  6097. continue;
  6098. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6099. return false;
  6100. }
  6101. return true;
  6102. }
  6103. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6104. {
  6105. struct dsi_display *display = NULL;
  6106. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6107. if (!display || !display->panel ||
  6108. atomic_read(&display->panel->esd_recovery_pending)) {
  6109. DSI_DEBUG("Invalid recovery use case\n");
  6110. return;
  6111. }
  6112. mutex_lock(&display->display_lock);
  6113. if (!_dsi_display_validate_host_state(display)) {
  6114. mutex_unlock(&display->display_lock);
  6115. return;
  6116. }
  6117. DSI_INFO("handle DSI FIFO underflow error\n");
  6118. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6119. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6120. DSI_ALL_CLKS, DSI_CLK_ON);
  6121. dsi_display_soft_reset(display);
  6122. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6123. DSI_ALL_CLKS, DSI_CLK_OFF);
  6124. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6125. mutex_unlock(&display->display_lock);
  6126. }
  6127. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6128. {
  6129. struct dsi_display *display = NULL;
  6130. struct dsi_display_ctrl *ctrl;
  6131. int i, rc;
  6132. int mask = BIT(20); /* clock lane */
  6133. int (*cb_func)(void *event_usr_ptr,
  6134. uint32_t event_idx, uint32_t instance_idx,
  6135. uint32_t data0, uint32_t data1,
  6136. uint32_t data2, uint32_t data3);
  6137. void *data;
  6138. u32 version = 0;
  6139. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6140. if (!display || !display->panel ||
  6141. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6142. atomic_read(&display->panel->esd_recovery_pending)) {
  6143. DSI_DEBUG("Invalid recovery use case\n");
  6144. return;
  6145. }
  6146. mutex_lock(&display->display_lock);
  6147. if (!_dsi_display_validate_host_state(display)) {
  6148. mutex_unlock(&display->display_lock);
  6149. return;
  6150. }
  6151. DSI_INFO("handle DSI FIFO overflow error\n");
  6152. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6153. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6154. DSI_ALL_CLKS, DSI_CLK_ON);
  6155. /*
  6156. * below recovery sequence is not applicable to
  6157. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6158. */
  6159. ctrl = &display->ctrl[display->clk_master_idx];
  6160. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6161. if (!version || (version < 0x20020001))
  6162. goto end;
  6163. /* reset ctrl and lanes */
  6164. display_for_each_ctrl(i, display) {
  6165. ctrl = &display->ctrl[i];
  6166. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6167. rc = dsi_phy_lane_reset(ctrl->phy);
  6168. }
  6169. /* wait for display line count to be in active area */
  6170. ctrl = &display->ctrl[display->clk_master_idx];
  6171. if (ctrl->ctrl->recovery_cb.event_cb) {
  6172. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6173. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6174. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6175. display->clk_master_idx, 0, 0, 0, 0);
  6176. if (rc < 0) {
  6177. DSI_DEBUG("sde callback failed\n");
  6178. goto end;
  6179. }
  6180. }
  6181. /* Enable Video mode for DSI controller */
  6182. display_for_each_ctrl(i, display) {
  6183. ctrl = &display->ctrl[i];
  6184. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6185. }
  6186. /*
  6187. * Add sufficient delay to make sure
  6188. * pixel transmission has started
  6189. */
  6190. udelay(200);
  6191. end:
  6192. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6193. DSI_ALL_CLKS, DSI_CLK_OFF);
  6194. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6195. mutex_unlock(&display->display_lock);
  6196. }
  6197. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6198. {
  6199. struct dsi_display *display = NULL;
  6200. struct dsi_display_ctrl *ctrl;
  6201. int i, rc;
  6202. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6203. int (*cb_func)(void *event_usr_ptr,
  6204. uint32_t event_idx, uint32_t instance_idx,
  6205. uint32_t data0, uint32_t data1,
  6206. uint32_t data2, uint32_t data3);
  6207. void *data;
  6208. u32 version = 0;
  6209. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6210. if (!display || !display->panel ||
  6211. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6212. atomic_read(&display->panel->esd_recovery_pending)) {
  6213. DSI_DEBUG("Invalid recovery use case\n");
  6214. return;
  6215. }
  6216. mutex_lock(&display->display_lock);
  6217. if (!_dsi_display_validate_host_state(display)) {
  6218. mutex_unlock(&display->display_lock);
  6219. return;
  6220. }
  6221. DSI_INFO("handle DSI LP RX Timeout error\n");
  6222. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6223. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6224. DSI_ALL_CLKS, DSI_CLK_ON);
  6225. /*
  6226. * below recovery sequence is not applicable to
  6227. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6228. */
  6229. ctrl = &display->ctrl[display->clk_master_idx];
  6230. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6231. if (!version || (version < 0x20020001))
  6232. goto end;
  6233. /* reset ctrl and lanes */
  6234. display_for_each_ctrl(i, display) {
  6235. ctrl = &display->ctrl[i];
  6236. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6237. rc = dsi_phy_lane_reset(ctrl->phy);
  6238. }
  6239. ctrl = &display->ctrl[display->clk_master_idx];
  6240. if (ctrl->ctrl->recovery_cb.event_cb) {
  6241. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6242. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6243. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6244. display->clk_master_idx, 0, 0, 0, 0);
  6245. if (rc < 0) {
  6246. DSI_DEBUG("Target is in suspend/shutdown\n");
  6247. goto end;
  6248. }
  6249. }
  6250. /* Enable Video mode for DSI controller */
  6251. display_for_each_ctrl(i, display) {
  6252. ctrl = &display->ctrl[i];
  6253. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6254. }
  6255. /*
  6256. * Add sufficient delay to make sure
  6257. * pixel transmission as started
  6258. */
  6259. udelay(200);
  6260. end:
  6261. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6262. DSI_ALL_CLKS, DSI_CLK_OFF);
  6263. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6264. mutex_unlock(&display->display_lock);
  6265. }
  6266. static int dsi_display_cb_error_handler(void *data,
  6267. uint32_t event_idx, uint32_t instance_idx,
  6268. uint32_t data0, uint32_t data1,
  6269. uint32_t data2, uint32_t data3)
  6270. {
  6271. struct dsi_display *display = data;
  6272. if (!display || !(display->err_workq))
  6273. return -EINVAL;
  6274. switch (event_idx) {
  6275. case DSI_FIFO_UNDERFLOW:
  6276. queue_work(display->err_workq, &display->fifo_underflow_work);
  6277. break;
  6278. case DSI_FIFO_OVERFLOW:
  6279. queue_work(display->err_workq, &display->fifo_overflow_work);
  6280. break;
  6281. case DSI_LP_Rx_TIMEOUT:
  6282. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6283. break;
  6284. default:
  6285. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6286. break;
  6287. }
  6288. return 0;
  6289. }
  6290. static void dsi_display_register_error_handler(struct dsi_display *display)
  6291. {
  6292. int i = 0;
  6293. struct dsi_display_ctrl *ctrl;
  6294. struct dsi_event_cb_info event_info;
  6295. if (!display)
  6296. return;
  6297. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6298. if (!display->err_workq) {
  6299. DSI_ERR("failed to create dsi workq!\n");
  6300. return;
  6301. }
  6302. INIT_WORK(&display->fifo_underflow_work,
  6303. dsi_display_handle_fifo_underflow);
  6304. INIT_WORK(&display->fifo_overflow_work,
  6305. dsi_display_handle_fifo_overflow);
  6306. INIT_WORK(&display->lp_rx_timeout_work,
  6307. dsi_display_handle_lp_rx_timeout);
  6308. memset(&event_info, 0, sizeof(event_info));
  6309. event_info.event_cb = dsi_display_cb_error_handler;
  6310. event_info.event_usr_ptr = display;
  6311. display_for_each_ctrl(i, display) {
  6312. ctrl = &display->ctrl[i];
  6313. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6314. }
  6315. }
  6316. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6317. {
  6318. int i = 0;
  6319. struct dsi_display_ctrl *ctrl;
  6320. if (!display)
  6321. return;
  6322. display_for_each_ctrl(i, display) {
  6323. ctrl = &display->ctrl[i];
  6324. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6325. 0, sizeof(struct dsi_event_cb_info));
  6326. }
  6327. if (display->err_workq) {
  6328. destroy_workqueue(display->err_workq);
  6329. display->err_workq = NULL;
  6330. }
  6331. }
  6332. int dsi_display_prepare(struct dsi_display *display)
  6333. {
  6334. int rc = 0;
  6335. struct dsi_display_mode *mode;
  6336. if (!display) {
  6337. DSI_ERR("Invalid params\n");
  6338. return -EINVAL;
  6339. }
  6340. if (!display->panel->cur_mode) {
  6341. DSI_ERR("no valid mode set for the display\n");
  6342. return -EINVAL;
  6343. }
  6344. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6345. mutex_lock(&display->display_lock);
  6346. mode = display->panel->cur_mode;
  6347. dsi_display_set_ctrl_esd_check_flag(display, false);
  6348. /* Set up ctrl isr before enabling core clk */
  6349. if (!display->trusted_vm_env)
  6350. dsi_display_ctrl_isr_configure(display, true);
  6351. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6352. if (display->is_cont_splash_enabled &&
  6353. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6354. DSI_ERR("DMS not supported on first frame\n");
  6355. rc = -EINVAL;
  6356. goto error;
  6357. }
  6358. if (!is_skip_op_required(display)) {
  6359. /* update dsi ctrl for new mode */
  6360. rc = dsi_display_pre_switch(display);
  6361. if (rc)
  6362. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6363. display->name, rc);
  6364. goto error;
  6365. }
  6366. }
  6367. if (!display->poms_pending &&
  6368. (!is_skip_op_required(display))) {
  6369. /*
  6370. * For continuous splash/trusted vm, we skip panel
  6371. * pre prepare since the regulator vote is already
  6372. * taken care in splash resource init
  6373. */
  6374. rc = dsi_panel_pre_prepare(display->panel);
  6375. if (rc) {
  6376. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6377. display->name, rc);
  6378. goto error;
  6379. }
  6380. }
  6381. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6382. DSI_CORE_CLK, DSI_CLK_ON);
  6383. if (rc) {
  6384. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6385. display->name, rc);
  6386. goto error_panel_post_unprep;
  6387. }
  6388. /*
  6389. * If ULPS during suspend feature is enabled, then DSI PHY was
  6390. * left on during suspend. In this case, we do not need to reset/init
  6391. * PHY. This would have already been done when the CORE clocks are
  6392. * turned on. However, if cont splash is disabled, the first time DSI
  6393. * is powered on, phy init needs to be done unconditionally.
  6394. */
  6395. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6396. rc = dsi_display_phy_sw_reset(display);
  6397. if (rc) {
  6398. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6399. display->name, rc);
  6400. goto error_ctrl_clk_off;
  6401. }
  6402. rc = dsi_display_phy_enable(display);
  6403. if (rc) {
  6404. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6405. display->name, rc);
  6406. goto error_ctrl_clk_off;
  6407. }
  6408. }
  6409. if (!display->trusted_vm_env) {
  6410. rc = dsi_display_set_clk_src(display);
  6411. if (rc) {
  6412. DSI_ERR(
  6413. "[%s] failed to set DSI link clock source, rc=%d\n",
  6414. display->name, rc);
  6415. goto error_phy_disable;
  6416. }
  6417. }
  6418. rc = dsi_display_ctrl_init(display);
  6419. if (rc) {
  6420. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6421. display->name, rc);
  6422. goto error_phy_disable;
  6423. }
  6424. /* Set up DSI ERROR event callback */
  6425. dsi_display_register_error_handler(display);
  6426. rc = dsi_display_ctrl_host_enable(display);
  6427. if (rc) {
  6428. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6429. display->name, rc);
  6430. goto error_ctrl_deinit;
  6431. }
  6432. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6433. DSI_LINK_CLK, DSI_CLK_ON);
  6434. if (rc) {
  6435. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6436. display->name, rc);
  6437. goto error_host_engine_off;
  6438. }
  6439. if (!is_skip_op_required(display)) {
  6440. /*
  6441. * For continuous splash/trusted vm, skip panel prepare and
  6442. * ctl reset since the pnael and ctrl is already in active
  6443. * state and panel on commands are not needed
  6444. */
  6445. rc = dsi_display_soft_reset(display);
  6446. if (rc) {
  6447. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6448. display->name, rc);
  6449. goto error_ctrl_link_off;
  6450. }
  6451. if (!display->poms_pending) {
  6452. rc = dsi_panel_prepare(display->panel);
  6453. if (rc) {
  6454. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6455. display->name, rc);
  6456. goto error_ctrl_link_off;
  6457. }
  6458. }
  6459. }
  6460. goto error;
  6461. error_ctrl_link_off:
  6462. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6463. DSI_LINK_CLK, DSI_CLK_OFF);
  6464. error_host_engine_off:
  6465. (void)dsi_display_ctrl_host_disable(display);
  6466. error_ctrl_deinit:
  6467. (void)dsi_display_ctrl_deinit(display);
  6468. error_phy_disable:
  6469. (void)dsi_display_phy_disable(display);
  6470. error_ctrl_clk_off:
  6471. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6472. DSI_CORE_CLK, DSI_CLK_OFF);
  6473. error_panel_post_unprep:
  6474. (void)dsi_panel_post_unprepare(display->panel);
  6475. error:
  6476. mutex_unlock(&display->display_lock);
  6477. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6478. return rc;
  6479. }
  6480. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6481. const struct dsi_display_ctrl *ctrl,
  6482. const struct msm_roi_list *req_rois,
  6483. struct dsi_rect *out_roi)
  6484. {
  6485. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6486. struct dsi_display_mode *cur_mode;
  6487. struct msm_roi_caps *roi_caps;
  6488. struct dsi_rect req_roi = { 0 };
  6489. int rc = 0;
  6490. cur_mode = display->panel->cur_mode;
  6491. if (!cur_mode)
  6492. return 0;
  6493. roi_caps = &cur_mode->priv_info->roi_caps;
  6494. if (req_rois->num_rects > roi_caps->num_roi) {
  6495. DSI_ERR("request for %d rois greater than max %d\n",
  6496. req_rois->num_rects,
  6497. roi_caps->num_roi);
  6498. rc = -EINVAL;
  6499. goto exit;
  6500. }
  6501. /**
  6502. * if no rois, user wants to reset back to full resolution
  6503. * note: h_active is already divided by ctrl_count
  6504. */
  6505. if (!req_rois->num_rects) {
  6506. *out_roi = *bounds;
  6507. goto exit;
  6508. }
  6509. /* intersect with the bounds */
  6510. req_roi.x = req_rois->roi[0].x1;
  6511. req_roi.y = req_rois->roi[0].y1;
  6512. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6513. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6514. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6515. exit:
  6516. /* adjust the ctrl origin to be top left within the ctrl */
  6517. out_roi->x = out_roi->x - bounds->x;
  6518. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6519. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6520. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6521. bounds->x, bounds->y, bounds->w, bounds->h,
  6522. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6523. return rc;
  6524. }
  6525. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6526. {
  6527. int i;
  6528. int rc = 0;
  6529. if (!display->panel->qsync_caps.qsync_min_fps) {
  6530. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6531. return 0;
  6532. }
  6533. mutex_lock(&display->display_lock);
  6534. display_for_each_ctrl(i, display) {
  6535. if (enable) {
  6536. /* send the commands to enable qsync */
  6537. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6538. if (rc) {
  6539. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6540. goto exit;
  6541. }
  6542. } else {
  6543. /* send the commands to enable qsync */
  6544. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6545. if (rc) {
  6546. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6547. goto exit;
  6548. }
  6549. }
  6550. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6551. }
  6552. exit:
  6553. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  6554. mutex_unlock(&display->display_lock);
  6555. return rc;
  6556. }
  6557. static int dsi_display_set_roi(struct dsi_display *display,
  6558. struct msm_roi_list *rois)
  6559. {
  6560. struct dsi_display_mode *cur_mode;
  6561. struct msm_roi_caps *roi_caps;
  6562. int rc = 0;
  6563. int i;
  6564. if (!display || !rois || !display->panel)
  6565. return -EINVAL;
  6566. cur_mode = display->panel->cur_mode;
  6567. if (!cur_mode)
  6568. return 0;
  6569. roi_caps = &cur_mode->priv_info->roi_caps;
  6570. if (!roi_caps->enabled)
  6571. return 0;
  6572. display_for_each_ctrl(i, display) {
  6573. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6574. struct dsi_rect ctrl_roi;
  6575. bool changed = false;
  6576. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6577. if (rc) {
  6578. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6579. return rc;
  6580. }
  6581. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6582. if (rc) {
  6583. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6584. return rc;
  6585. }
  6586. if (!changed)
  6587. continue;
  6588. /* send the new roi to the panel via dcs commands */
  6589. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6590. if (rc) {
  6591. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6592. return rc;
  6593. }
  6594. /* re-program the ctrl with the timing based on the new roi */
  6595. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6596. if (rc) {
  6597. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6598. return rc;
  6599. }
  6600. }
  6601. return rc;
  6602. }
  6603. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6604. struct dsi_display *display,
  6605. struct msm_display_kickoff_params *params)
  6606. {
  6607. int rc = 0, ret = 0;
  6608. int i;
  6609. /* check and setup MISR */
  6610. if (display->misr_enable)
  6611. _dsi_display_setup_misr(display);
  6612. /* dynamic DSI clock setting */
  6613. if (atomic_read(&display->clkrate_change_pending)) {
  6614. mutex_lock(&display->display_lock);
  6615. /*
  6616. * acquire panel_lock to make sure no commands are in progress
  6617. */
  6618. dsi_panel_acquire_panel_lock(display->panel);
  6619. /*
  6620. * Wait for DSI command engine not to be busy sending data
  6621. * from display engine.
  6622. * If waiting fails, return "rc" instead of below "ret" so as
  6623. * not to impact DRM commit. The clock updating would be
  6624. * deferred to the next DRM commit.
  6625. */
  6626. display_for_each_ctrl(i, display) {
  6627. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6628. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6629. if (ret)
  6630. goto wait_failure;
  6631. }
  6632. /*
  6633. * Don't check the return value so as not to impact DRM commit
  6634. * when error occurs.
  6635. */
  6636. (void)dsi_display_force_update_dsi_clk(display);
  6637. wait_failure:
  6638. /* release panel_lock */
  6639. dsi_panel_release_panel_lock(display->panel);
  6640. mutex_unlock(&display->display_lock);
  6641. }
  6642. if (!ret)
  6643. rc = dsi_display_set_roi(display, params->rois);
  6644. return rc;
  6645. }
  6646. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6647. {
  6648. int rc = 0;
  6649. if (!display || !display->panel) {
  6650. DSI_ERR("Invalid params\n");
  6651. return -EINVAL;
  6652. }
  6653. if (!display->panel->cur_mode) {
  6654. DSI_ERR("no valid mode set for the display\n");
  6655. return -EINVAL;
  6656. }
  6657. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6658. rc = dsi_display_vid_engine_enable(display);
  6659. if (rc) {
  6660. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6661. display->name, rc);
  6662. goto error_out;
  6663. }
  6664. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6665. rc = dsi_display_cmd_engine_enable(display);
  6666. if (rc) {
  6667. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6668. display->name, rc);
  6669. goto error_out;
  6670. }
  6671. } else {
  6672. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6673. rc = -EINVAL;
  6674. }
  6675. error_out:
  6676. return rc;
  6677. }
  6678. int dsi_display_pre_commit(void *display,
  6679. struct msm_display_conn_params *params)
  6680. {
  6681. bool enable = false;
  6682. int rc = 0;
  6683. if (!display || !params) {
  6684. pr_err("Invalid params\n");
  6685. return -EINVAL;
  6686. }
  6687. if (params->qsync_update) {
  6688. enable = (params->qsync_mode > 0) ? true : false;
  6689. rc = dsi_display_qsync(display, enable);
  6690. if (rc)
  6691. pr_err("%s failed to send qsync commands\n",
  6692. __func__);
  6693. SDE_EVT32(params->qsync_mode, rc);
  6694. }
  6695. return rc;
  6696. }
  6697. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6698. {
  6699. if (display->panel_id != ~0x0 &&
  6700. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6701. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6702. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6703. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6704. 0, ((display->panel_id & 0xffffffff00000000) >> 31),
  6705. (display->panel_id & 0xffffffff), 0, 0);
  6706. }
  6707. }
  6708. int dsi_display_enable(struct dsi_display *display)
  6709. {
  6710. int rc = 0;
  6711. struct dsi_display_mode *mode;
  6712. if (!display || !display->panel) {
  6713. DSI_ERR("Invalid params\n");
  6714. return -EINVAL;
  6715. }
  6716. if (!display->panel->cur_mode) {
  6717. DSI_ERR("no valid mode set for the display\n");
  6718. return -EINVAL;
  6719. }
  6720. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6721. /*
  6722. * Engine states and panel states are populated during splash
  6723. * resource/trusted vm and hence we return early
  6724. */
  6725. if (is_skip_op_required(display)) {
  6726. dsi_display_config_ctrl_for_cont_splash(display);
  6727. rc = dsi_display_splash_res_cleanup(display);
  6728. if (rc) {
  6729. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6730. rc);
  6731. return -EINVAL;
  6732. }
  6733. display->panel->panel_initialized = true;
  6734. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6735. dsi_display_panel_id_notification(display);
  6736. return 0;
  6737. }
  6738. mutex_lock(&display->display_lock);
  6739. mode = display->panel->cur_mode;
  6740. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6741. rc = dsi_panel_post_switch(display->panel);
  6742. if (rc) {
  6743. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6744. display->name, rc);
  6745. goto error;
  6746. }
  6747. } else if (!display->poms_pending) {
  6748. rc = dsi_panel_enable(display->panel);
  6749. if (rc) {
  6750. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6751. display->name, rc);
  6752. goto error;
  6753. }
  6754. }
  6755. dsi_display_panel_id_notification(display);
  6756. /* Block sending pps command if modeset is due to fps difference */
  6757. if ((mode->priv_info->dsc_enabled ||
  6758. mode->priv_info->vdc_enabled) &&
  6759. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6760. rc = dsi_panel_update_pps(display->panel);
  6761. if (rc) {
  6762. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6763. display->name, rc);
  6764. goto error;
  6765. }
  6766. }
  6767. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6768. rc = dsi_panel_switch(display->panel);
  6769. if (rc)
  6770. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6771. display->name, rc);
  6772. goto error;
  6773. }
  6774. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6775. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6776. rc = dsi_display_vid_engine_enable(display);
  6777. if (rc) {
  6778. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6779. display->name, rc);
  6780. goto error_disable_panel;
  6781. }
  6782. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6783. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6784. rc = dsi_display_cmd_engine_enable(display);
  6785. if (rc) {
  6786. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6787. display->name, rc);
  6788. goto error_disable_panel;
  6789. }
  6790. } else {
  6791. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6792. rc = -EINVAL;
  6793. goto error_disable_panel;
  6794. }
  6795. goto error;
  6796. error_disable_panel:
  6797. (void)dsi_panel_disable(display->panel);
  6798. error:
  6799. mutex_unlock(&display->display_lock);
  6800. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6801. return rc;
  6802. }
  6803. int dsi_display_post_enable(struct dsi_display *display)
  6804. {
  6805. int rc = 0;
  6806. if (!display) {
  6807. DSI_ERR("Invalid params\n");
  6808. return -EINVAL;
  6809. }
  6810. mutex_lock(&display->display_lock);
  6811. if (display->panel->cur_mode->dsi_mode_flags &
  6812. DSI_MODE_FLAG_POMS_TO_CMD) {
  6813. dsi_panel_switch_cmd_mode_in(display->panel);
  6814. } else if (display->panel->cur_mode->dsi_mode_flags &
  6815. DSI_MODE_FLAG_POMS_TO_VID)
  6816. dsi_panel_switch_video_mode_in(display->panel);
  6817. else {
  6818. rc = dsi_panel_post_enable(display->panel);
  6819. if (rc)
  6820. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6821. display->name, rc);
  6822. }
  6823. /* remove the clk vote for CMD mode panels */
  6824. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6825. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6826. DSI_ALL_CLKS, DSI_CLK_OFF);
  6827. mutex_unlock(&display->display_lock);
  6828. return rc;
  6829. }
  6830. int dsi_display_pre_disable(struct dsi_display *display)
  6831. {
  6832. int rc = 0;
  6833. if (!display) {
  6834. DSI_ERR("Invalid params\n");
  6835. return -EINVAL;
  6836. }
  6837. mutex_lock(&display->display_lock);
  6838. /* enable the clk vote for CMD mode panels */
  6839. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6840. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6841. DSI_ALL_CLKS, DSI_CLK_ON);
  6842. if (display->poms_pending) {
  6843. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6844. dsi_panel_switch_cmd_mode_out(display->panel);
  6845. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6846. /*
  6847. * Add unbalanced vote for clock & cmd engine to enable
  6848. * async trigger of pre video to cmd mode switch.
  6849. */
  6850. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6851. DSI_ALL_CLKS, DSI_CLK_ON);
  6852. if (rc) {
  6853. DSI_ERR("[%s]failed to enable all clocks,rc=%d",
  6854. display->name, rc);
  6855. goto exit;
  6856. }
  6857. rc = dsi_display_cmd_engine_enable(display);
  6858. if (rc) {
  6859. DSI_ERR("[%s]failed to enable cmd engine,rc=%d",
  6860. display->name, rc);
  6861. goto error_disable_clks;
  6862. }
  6863. dsi_panel_switch_video_mode_out(display->panel);
  6864. }
  6865. } else {
  6866. rc = dsi_panel_pre_disable(display->panel);
  6867. if (rc)
  6868. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  6869. display->name, rc);
  6870. }
  6871. goto exit;
  6872. error_disable_clks:
  6873. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6874. DSI_ALL_CLKS, DSI_CLK_OFF);
  6875. if (rc)
  6876. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  6877. display->name, rc);
  6878. exit:
  6879. mutex_unlock(&display->display_lock);
  6880. return rc;
  6881. }
  6882. static void dsi_display_handle_poms_te(struct work_struct *work)
  6883. {
  6884. struct dsi_display *display = NULL;
  6885. struct delayed_work *dw = to_delayed_work(work);
  6886. struct mipi_dsi_device *dsi = NULL;
  6887. struct dsi_panel *panel = NULL;
  6888. int rc = 0;
  6889. display = container_of(dw, struct dsi_display, poms_te_work);
  6890. if (!display || !display->panel) {
  6891. DSI_ERR("Invalid params\n");
  6892. return;
  6893. }
  6894. panel = display->panel;
  6895. mutex_lock(&panel->panel_lock);
  6896. if (!dsi_panel_initialized(panel)) {
  6897. rc = -EINVAL;
  6898. goto error;
  6899. }
  6900. dsi = &panel->mipi_device;
  6901. rc = mipi_dsi_dcs_set_tear_off(dsi);
  6902. error:
  6903. mutex_unlock(&panel->panel_lock);
  6904. if (rc < 0)
  6905. DSI_ERR("failed to set tear off\n");
  6906. }
  6907. int dsi_display_disable(struct dsi_display *display)
  6908. {
  6909. int rc = 0;
  6910. if (!display) {
  6911. DSI_ERR("Invalid params\n");
  6912. return -EINVAL;
  6913. }
  6914. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6915. mutex_lock(&display->display_lock);
  6916. /* cancel delayed work */
  6917. if (display->poms_pending &&
  6918. display->panel->poms_align_vsync)
  6919. cancel_delayed_work_sync(&display->poms_te_work);
  6920. rc = dsi_display_wake_up(display);
  6921. if (rc)
  6922. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6923. display->name, rc);
  6924. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6925. rc = dsi_display_vid_engine_disable(display);
  6926. if (rc)
  6927. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  6928. display->name, rc);
  6929. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6930. /**
  6931. * On POMS request , disable panel TE through
  6932. * delayed work queue.
  6933. */
  6934. if (display->poms_pending &&
  6935. display->panel->poms_align_vsync) {
  6936. INIT_DELAYED_WORK(&display->poms_te_work,
  6937. dsi_display_handle_poms_te);
  6938. queue_delayed_work(system_wq,
  6939. &display->poms_te_work,
  6940. msecs_to_jiffies(100));
  6941. }
  6942. rc = dsi_display_cmd_engine_disable(display);
  6943. if (rc)
  6944. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  6945. display->name, rc);
  6946. } else {
  6947. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6948. rc = -EINVAL;
  6949. }
  6950. if (!display->poms_pending && !is_skip_op_required(display)) {
  6951. rc = dsi_panel_disable(display->panel);
  6952. if (rc)
  6953. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  6954. display->name, rc);
  6955. }
  6956. if (is_skip_op_required(display)) {
  6957. /* applicable only for trusted vm */
  6958. display->panel->panel_initialized = false;
  6959. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  6960. }
  6961. mutex_unlock(&display->display_lock);
  6962. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6963. return rc;
  6964. }
  6965. int dsi_display_update_pps(char *pps_cmd, void *disp)
  6966. {
  6967. struct dsi_display *display;
  6968. if (pps_cmd == NULL || disp == NULL) {
  6969. DSI_ERR("Invalid parameter\n");
  6970. return -EINVAL;
  6971. }
  6972. display = disp;
  6973. mutex_lock(&display->display_lock);
  6974. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  6975. mutex_unlock(&display->display_lock);
  6976. return 0;
  6977. }
  6978. int dsi_display_dump_clks_state(struct dsi_display *display)
  6979. {
  6980. int rc = 0;
  6981. if (!display) {
  6982. DSI_ERR("invalid display argument\n");
  6983. return -EINVAL;
  6984. }
  6985. if (!display->clk_mngr) {
  6986. DSI_ERR("invalid clk manager\n");
  6987. return -EINVAL;
  6988. }
  6989. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  6990. DSI_ERR("invalid clk handles\n");
  6991. return -EINVAL;
  6992. }
  6993. mutex_lock(&display->display_lock);
  6994. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  6995. if (rc) {
  6996. DSI_ERR("failed to dump dsi clock state\n");
  6997. goto end;
  6998. }
  6999. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7000. if (rc) {
  7001. DSI_ERR("failed to dump mdp clock state\n");
  7002. goto end;
  7003. }
  7004. end:
  7005. mutex_unlock(&display->display_lock);
  7006. return rc;
  7007. }
  7008. int dsi_display_unprepare(struct dsi_display *display)
  7009. {
  7010. int rc = 0, i;
  7011. struct dsi_display_ctrl *ctrl;
  7012. if (!display) {
  7013. DSI_ERR("Invalid params\n");
  7014. return -EINVAL;
  7015. }
  7016. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7017. mutex_lock(&display->display_lock);
  7018. rc = dsi_display_wake_up(display);
  7019. if (rc)
  7020. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7021. display->name, rc);
  7022. if (!display->poms_pending && !is_skip_op_required(display)) {
  7023. rc = dsi_panel_unprepare(display->panel);
  7024. if (rc)
  7025. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7026. display->name, rc);
  7027. }
  7028. /* Remove additional vote added for pre_mode_switch_to_cmd */
  7029. if (display->poms_pending &&
  7030. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7031. display_for_each_ctrl(i, display) {
  7032. ctrl = &display->ctrl[i];
  7033. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  7034. continue;
  7035. flush_workqueue(display->dma_cmd_workq);
  7036. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  7037. ctrl->ctrl->dma_wait_queued = false;
  7038. }
  7039. dsi_display_cmd_engine_disable(display);
  7040. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7041. DSI_ALL_CLKS, DSI_CLK_OFF);
  7042. }
  7043. rc = dsi_display_ctrl_host_disable(display);
  7044. if (rc)
  7045. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7046. display->name, rc);
  7047. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7048. DSI_LINK_CLK, DSI_CLK_OFF);
  7049. if (rc)
  7050. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7051. display->name, rc);
  7052. rc = dsi_display_ctrl_deinit(display);
  7053. if (rc)
  7054. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7055. display->name, rc);
  7056. if (!display->panel->ulps_suspend_enabled) {
  7057. rc = dsi_display_phy_disable(display);
  7058. if (rc)
  7059. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7060. display->name, rc);
  7061. }
  7062. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7063. DSI_CORE_CLK, DSI_CLK_OFF);
  7064. if (rc)
  7065. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7066. display->name, rc);
  7067. /* destrory dsi isr set up */
  7068. dsi_display_ctrl_isr_configure(display, false);
  7069. if (!display->poms_pending && !is_skip_op_required(display)) {
  7070. rc = dsi_panel_post_unprepare(display->panel);
  7071. if (rc)
  7072. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7073. display->name, rc);
  7074. }
  7075. mutex_unlock(&display->display_lock);
  7076. /* Free up DSI ERROR event callback */
  7077. dsi_display_unregister_error_handler(display);
  7078. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7079. return rc;
  7080. }
  7081. void __init dsi_display_register(void)
  7082. {
  7083. dsi_phy_drv_register();
  7084. dsi_ctrl_drv_register();
  7085. dsi_display_parse_boot_display_selection();
  7086. platform_driver_register(&dsi_display_driver);
  7087. }
  7088. void __exit dsi_display_unregister(void)
  7089. {
  7090. platform_driver_unregister(&dsi_display_driver);
  7091. dsi_ctrl_drv_unregister();
  7092. dsi_phy_drv_unregister();
  7093. }
  7094. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7095. 0600);
  7096. MODULE_PARM_DESC(dsi_display0,
  7097. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7098. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7099. 0600);
  7100. MODULE_PARM_DESC(dsi_display1,
  7101. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");