cam_packet_util.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/slab.h>
  8. #include "cam_mem_mgr.h"
  9. #include "cam_packet_util.h"
  10. #include "cam_debug_util.h"
  11. #include "cam_common_util.h"
  12. #define CAM_UNIQUE_SRC_HDL_MAX 50
  13. #define CAM_PRESIL_UNIQUE_HDL_MAX 50
  14. struct cam_patch_unique_src_buf_tbl {
  15. int32_t hdl;
  16. dma_addr_t iova;
  17. size_t buf_size;
  18. uint32_t flags;
  19. };
  20. int cam_packet_util_get_packet_addr(struct cam_packet **packet,
  21. uint64_t packet_handle, uint32_t offset)
  22. {
  23. uintptr_t packet_addr;
  24. size_t len;
  25. int rc = 0;
  26. if (!packet) {
  27. CAM_ERR(CAM_UTIL, "Invalid parameter packet is NULL");
  28. return -EINVAL;
  29. }
  30. rc = cam_mem_get_cpu_buf(packet_handle, &packet_addr,
  31. &len);
  32. if (rc) {
  33. CAM_ERR(CAM_UTIL, "Failed to get packet address from handle: 0x%llx rc: %d",
  34. packet_handle, rc);
  35. *packet = NULL;
  36. return rc;
  37. }
  38. *packet = (struct cam_packet *)((uint8_t *)packet_addr + offset);
  39. return rc;
  40. }
  41. void cam_packet_util_put_packet_addr(uint64_t packet_handle)
  42. {
  43. cam_mem_put_cpu_buf(packet_handle);
  44. }
  45. int cam_packet_util_get_cmd_mem_addr(int handle, uint32_t **buf_addr,
  46. size_t *len)
  47. {
  48. int rc = 0;
  49. uintptr_t kmd_buf_addr = 0;
  50. rc = cam_mem_get_cpu_buf(handle, &kmd_buf_addr, len);
  51. if (rc) {
  52. CAM_ERR(CAM_UTIL, "Unable to get the virtual address %d", rc);
  53. rc = -EINVAL;
  54. } else {
  55. if (kmd_buf_addr && *len) {
  56. *buf_addr = (uint32_t *)kmd_buf_addr;
  57. } else {
  58. cam_mem_put_cpu_buf(handle);
  59. CAM_ERR(CAM_UTIL, "Invalid addr and length :%zd", *len);
  60. rc = -ENOMEM;
  61. }
  62. }
  63. return rc;
  64. }
  65. int cam_packet_util_validate_cmd_desc(struct cam_cmd_buf_desc *cmd_desc)
  66. {
  67. if (!cmd_desc) {
  68. CAM_ERR(CAM_UTIL, "Invalid cmd desc");
  69. return -EINVAL;
  70. }
  71. if ((cmd_desc->length > cmd_desc->size) ||
  72. (cmd_desc->mem_handle <= 0)) {
  73. CAM_ERR(CAM_UTIL, "invalid cmd arg %d %d %d %d",
  74. cmd_desc->offset, cmd_desc->length,
  75. cmd_desc->mem_handle, cmd_desc->size);
  76. return -EINVAL;
  77. }
  78. return 0;
  79. }
  80. int cam_packet_util_validate_packet(struct cam_packet *packet,
  81. size_t remain_len)
  82. {
  83. size_t sum_cmd_desc = 0;
  84. size_t sum_io_cfgs = 0;
  85. size_t sum_patch_desc = 0;
  86. size_t pkt_wo_payload = 0;
  87. if (!packet)
  88. return -EINVAL;
  89. if ((size_t)packet->header.size > remain_len) {
  90. CAM_ERR(CAM_UTIL,
  91. "Invalid packet size: %zu, CPU buf length: %zu",
  92. (size_t)packet->header.size, remain_len);
  93. return -EINVAL;
  94. }
  95. CAM_DBG(CAM_UTIL, "num cmd buf:%d num of io config:%d kmd buf index:%d",
  96. packet->num_cmd_buf, packet->num_io_configs,
  97. packet->kmd_cmd_buf_index);
  98. sum_cmd_desc = packet->num_cmd_buf * sizeof(struct cam_cmd_buf_desc);
  99. sum_io_cfgs = packet->num_io_configs * sizeof(struct cam_buf_io_cfg);
  100. sum_patch_desc = packet->num_patches * sizeof(struct cam_patch_desc);
  101. pkt_wo_payload = offsetof(struct cam_packet, payload);
  102. if ((!packet->header.size) ||
  103. ((size_t)packet->header.size <= pkt_wo_payload) ||
  104. ((pkt_wo_payload + (size_t)packet->cmd_buf_offset +
  105. sum_cmd_desc) > (size_t)packet->header.size) ||
  106. ((pkt_wo_payload + (size_t)packet->io_configs_offset +
  107. sum_io_cfgs) > (size_t)packet->header.size) ||
  108. ((pkt_wo_payload + (size_t)packet->patch_offset +
  109. sum_patch_desc) > (size_t)packet->header.size)) {
  110. CAM_ERR(CAM_UTIL, "params not within mem len:%zu %zu %zu %zu",
  111. (size_t)packet->header.size, sum_cmd_desc,
  112. sum_io_cfgs, sum_patch_desc);
  113. return -EINVAL;
  114. }
  115. return 0;
  116. }
  117. int cam_packet_util_get_kmd_buffer(struct cam_packet *packet,
  118. struct cam_kmd_buf_info *kmd_buf)
  119. {
  120. int rc = 0;
  121. size_t len = 0;
  122. size_t remain_len = 0;
  123. struct cam_cmd_buf_desc *cmd_desc;
  124. uint32_t *cpu_addr;
  125. if (!packet || !kmd_buf) {
  126. CAM_ERR(CAM_UTIL, "Invalid arg %pK %pK", packet, kmd_buf);
  127. return -EINVAL;
  128. }
  129. if (!packet->num_cmd_buf) {
  130. CAM_ERR(CAM_UTIL, "Invalid num_cmd_buf = %d", packet->num_cmd_buf);
  131. return -EINVAL;
  132. }
  133. if ((packet->kmd_cmd_buf_index < 0) ||
  134. (packet->kmd_cmd_buf_index >= packet->num_cmd_buf)) {
  135. CAM_ERR(CAM_UTIL, "Invalid kmd buf index: %d",
  136. packet->kmd_cmd_buf_index);
  137. return -EINVAL;
  138. }
  139. /* Take first command descriptor and add offset to it for kmd*/
  140. cmd_desc = (struct cam_cmd_buf_desc *) ((uint8_t *)
  141. &packet->payload + packet->cmd_buf_offset);
  142. cmd_desc += packet->kmd_cmd_buf_index;
  143. rc = cam_packet_util_validate_cmd_desc(cmd_desc);
  144. if (rc)
  145. return rc;
  146. rc = cam_packet_util_get_cmd_mem_addr(cmd_desc->mem_handle, &cpu_addr,
  147. &len);
  148. if (rc)
  149. return rc;
  150. remain_len = len;
  151. if (((size_t)cmd_desc->offset >= len) ||
  152. ((size_t)cmd_desc->size > (len - (size_t)cmd_desc->offset))) {
  153. CAM_ERR(CAM_UTIL, "invalid memory len:%zd and cmd desc size:%d",
  154. len, cmd_desc->size);
  155. rc = -EINVAL;
  156. goto rel_kmd_buf;
  157. }
  158. remain_len -= (size_t)cmd_desc->offset;
  159. if ((size_t)packet->kmd_cmd_buf_offset >= remain_len) {
  160. CAM_ERR(CAM_UTIL, "Invalid kmd cmd buf offset: %zu",
  161. (size_t)packet->kmd_cmd_buf_offset);
  162. rc = -EINVAL;
  163. goto rel_kmd_buf;
  164. }
  165. cpu_addr += (cmd_desc->offset / 4) + (packet->kmd_cmd_buf_offset / 4);
  166. CAM_DBG(CAM_UTIL, "total size %d, cmd size: %d, KMD buffer size: %d",
  167. cmd_desc->size, cmd_desc->length,
  168. cmd_desc->size - cmd_desc->length);
  169. CAM_DBG(CAM_UTIL, "hdl 0x%x, cmd offset %d, kmd offset %d, addr 0x%pK",
  170. cmd_desc->mem_handle, cmd_desc->offset,
  171. packet->kmd_cmd_buf_offset, cpu_addr);
  172. kmd_buf->cpu_addr = cpu_addr;
  173. kmd_buf->handle = cmd_desc->mem_handle;
  174. kmd_buf->offset = cmd_desc->offset + packet->kmd_cmd_buf_offset;
  175. kmd_buf->size = cmd_desc->size - cmd_desc->length;
  176. kmd_buf->used_bytes = 0;
  177. rel_kmd_buf:
  178. cam_mem_put_cpu_buf(cmd_desc->mem_handle);
  179. return rc;
  180. }
  181. void cam_packet_util_dump_patch_info(struct cam_packet *packet,
  182. int32_t iommu_hdl, int32_t sec_iommu_hdl, struct cam_hw_dump_pf_args *pf_args)
  183. {
  184. struct cam_patch_desc *patch_desc = NULL;
  185. struct cam_context_pf_info *pf_context_info = NULL;
  186. dma_addr_t iova_addr;
  187. size_t dst_buf_len;
  188. size_t src_buf_size;
  189. int i, rc = 0;
  190. int32_t hdl;
  191. uintptr_t cpu_addr = 0;
  192. uint32_t *dst_cpu_addr;
  193. uint32_t flags, buf_fd;
  194. uint32_t value = 0;
  195. if (!packet) {
  196. CAM_ERR(CAM_UTIL, "Invalid packet");
  197. return;
  198. }
  199. patch_desc = (struct cam_patch_desc *)
  200. ((uint32_t *) &packet->payload +
  201. packet->patch_offset/4);
  202. if (pf_args) {
  203. pf_context_info = &(pf_args->pf_context_info);
  204. buf_fd = pf_args->pf_smmu_info->buf_info;
  205. }
  206. CAM_INFO(CAM_UTIL, "Total num of patches : %d",
  207. packet->num_patches);
  208. for (i = 0; i < packet->num_patches; i++) {
  209. hdl = cam_mem_is_secure_buf(patch_desc[i].src_buf_hdl) ?
  210. sec_iommu_hdl : iommu_hdl;
  211. rc = cam_mem_get_io_buf(patch_desc[i].src_buf_hdl,
  212. hdl, &iova_addr, &src_buf_size, &flags, NULL);
  213. if (rc < 0) {
  214. CAM_ERR(CAM_UTIL,
  215. "unable to get src buf address for hdl 0x%x",
  216. hdl);
  217. return;
  218. }
  219. if (pf_args &&
  220. GET_FD_FROM_HANDLE(patch_desc[i].src_buf_hdl) == buf_fd &&
  221. pf_context_info->mem_type == CAM_FAULT_BUF_NOT_FOUND) {
  222. /* found PF at this hdl */
  223. pf_context_info->mem_type = CAM_FAULT_PATCH_BUF;
  224. pf_context_info->patch_idx = i;
  225. pf_context_info->buf_hdl = patch_desc[i].src_buf_hdl;
  226. pf_context_info->offset = patch_desc[i].src_offset;
  227. pf_context_info->mem_flag = flags;
  228. pf_context_info->delta =
  229. CAM_SMMU_GET_IOVA_DELTA(pf_args->pf_smmu_info->iova, iova_addr);
  230. pf_context_info->req_id = packet->header.request_id;
  231. pf_context_info->ctx_found = true;
  232. CAM_ERR(CAM_UTIL, "Found PF at patch: %d src buf hdl: 0x%llx",
  233. i, patch_desc[i].src_buf_hdl);
  234. }
  235. rc = cam_mem_get_cpu_buf(patch_desc[i].dst_buf_hdl,
  236. &cpu_addr, &dst_buf_len);
  237. if (rc < 0 || !cpu_addr || (dst_buf_len == 0)) {
  238. CAM_ERR(CAM_UTIL, "unable to get dst buf address");
  239. return;
  240. }
  241. dst_cpu_addr = (uint32_t *)cpu_addr;
  242. dst_cpu_addr = (uint32_t *)((uint8_t *)dst_cpu_addr +
  243. patch_desc[i].dst_offset);
  244. value = *dst_cpu_addr;
  245. CAM_INFO(CAM_UTIL,
  246. "i = %d src_buf 0x%llx src_hdl 0x%x src_buf_with_offset 0x%llx src_size 0x%llx src_flags: %x dst %p dst_offset %u dst_hdl 0x%x value 0x%x",
  247. i, iova_addr, patch_desc[i].src_buf_hdl,
  248. (iova_addr + patch_desc[i].src_offset),
  249. src_buf_size, flags, dst_cpu_addr,
  250. patch_desc[i].dst_offset,
  251. patch_desc[i].dst_buf_hdl, value);
  252. if (!(*dst_cpu_addr))
  253. CAM_ERR(CAM_ICP, "Null at dst addr %p", dst_cpu_addr);
  254. cam_mem_put_cpu_buf(patch_desc[i].dst_buf_hdl);
  255. }
  256. }
  257. static int cam_packet_util_get_patch_iova(
  258. struct cam_patch_unique_src_buf_tbl *tbl,
  259. int32_t hdl, uint32_t buf_hdl, dma_addr_t *iova,
  260. size_t *buf_size, uint32_t *flags, struct list_head *mapped_io_list)
  261. {
  262. int idx = 0;
  263. int rc = 0;
  264. size_t src_buf_size;
  265. dma_addr_t iova_addr;
  266. bool is_found = false;
  267. for (idx = 0; idx < CAM_UNIQUE_SRC_HDL_MAX; idx++) {
  268. if (buf_hdl == tbl[idx].hdl) {
  269. CAM_DBG(CAM_UTIL,
  270. "Matched entry for src_buf_hdl: 0x%x with src_hdl[%d]: 0x%x",
  271. buf_hdl, idx, tbl[idx].hdl);
  272. *iova = tbl[idx].iova;
  273. *buf_size = tbl[idx].buf_size;
  274. *flags = tbl[idx].flags;
  275. is_found = true;
  276. break;
  277. } else if ((tbl[idx].hdl == 0) || (tbl[idx].iova == 0)) {
  278. CAM_DBG(CAM_UTIL, "New src handle detected 0x%x", buf_hdl);
  279. is_found = false;
  280. break;
  281. }
  282. CAM_DBG(CAM_UTIL,
  283. "Index: %d is filled with differnt src_hdl: 0x%x",
  284. idx, buf_hdl);
  285. }
  286. if (!is_found) {
  287. CAM_DBG(CAM_UTIL, "src_hdl 0x%x not found in table entries",
  288. buf_hdl);
  289. rc = cam_mem_get_io_buf(buf_hdl, hdl, &iova_addr, &src_buf_size, flags,
  290. mapped_io_list);
  291. if (rc < 0) {
  292. CAM_ERR(CAM_UTIL,
  293. "unable to get iova for src_hdl: 0x%x",
  294. buf_hdl);
  295. return rc;
  296. }
  297. /* Update the table entry with unique src buf handle */
  298. if (idx < CAM_UNIQUE_SRC_HDL_MAX && tbl[idx].hdl == 0) {
  299. tbl[idx].buf_size = src_buf_size;
  300. tbl[idx].iova = iova_addr;
  301. tbl[idx].hdl = buf_hdl;
  302. tbl[idx].flags = *flags;
  303. CAM_DBG(CAM_UTIL,
  304. "Updated table index: %d with src_buf_hdl: 0x%x flags: %x",
  305. idx, tbl[idx].hdl, *flags);
  306. }
  307. *iova = iova_addr;
  308. *buf_size = src_buf_size;
  309. }
  310. return rc;
  311. }
  312. int cam_packet_util_process_patches(struct cam_packet *packet,
  313. struct list_head *mapped_io_list, int32_t iommu_hdl, int32_t sec_mmu_hdl,
  314. bool exp_mem)
  315. {
  316. struct cam_patch_desc *patch_desc = NULL;
  317. dma_addr_t iova_addr;
  318. uintptr_t cpu_addr = 0;
  319. dma_addr_t temp;
  320. uint32_t *dst_cpu_addr;
  321. size_t dst_buf_len;
  322. size_t src_buf_size;
  323. int i = 0;
  324. int rc = 0;
  325. uint32_t flags = 0;
  326. int32_t hdl;
  327. struct cam_patch_unique_src_buf_tbl
  328. tbl[CAM_UNIQUE_SRC_HDL_MAX];
  329. memset(tbl, 0, CAM_UNIQUE_SRC_HDL_MAX *
  330. sizeof(struct cam_patch_unique_src_buf_tbl));
  331. /* process patch descriptor */
  332. patch_desc = (struct cam_patch_desc *)
  333. ((uint32_t *) &packet->payload +
  334. packet->patch_offset/4);
  335. CAM_DBG(CAM_UTIL, "packet = %pK patch_desc = %pK size = %lu",
  336. (void *)packet, (void *)patch_desc,
  337. sizeof(struct cam_patch_desc));
  338. for (i = 0; i < packet->num_patches; i++) {
  339. hdl = cam_mem_is_secure_buf(patch_desc[i].src_buf_hdl) ?
  340. sec_mmu_hdl : iommu_hdl;
  341. rc = cam_packet_util_get_patch_iova(&tbl[0], hdl, patch_desc[i].src_buf_hdl,
  342. &iova_addr, &src_buf_size, &flags, mapped_io_list);
  343. if (rc) {
  344. CAM_ERR(CAM_UTIL,
  345. "get_iova failed for patch[%d], src_buf_hdl: 0x%x: rc: %d",
  346. i, patch_desc[i].src_buf_hdl, rc);
  347. return rc;
  348. }
  349. if ((size_t)patch_desc[i].src_offset >= src_buf_size) {
  350. CAM_ERR(CAM_UTIL,
  351. "Invalid src buf patch offset: patch:src_offset: 0x%x, src_buf_size: %zu",
  352. patch_desc[i].src_offset, src_buf_size);
  353. return -EINVAL;
  354. }
  355. temp = iova_addr;
  356. rc = cam_mem_get_cpu_buf(patch_desc[i].dst_buf_hdl,
  357. &cpu_addr, &dst_buf_len);
  358. if (rc < 0 || !cpu_addr || (dst_buf_len == 0)) {
  359. CAM_ERR(CAM_UTIL, "unable to get dst buf address");
  360. return rc;
  361. }
  362. dst_cpu_addr = (uint32_t *)cpu_addr;
  363. CAM_DBG(CAM_UTIL, "i = %d patch info = %x %x %x %x", i,
  364. patch_desc[i].dst_buf_hdl, patch_desc[i].dst_offset,
  365. patch_desc[i].src_buf_hdl, patch_desc[i].src_offset);
  366. if ((dst_buf_len < sizeof(void *)) ||
  367. ((dst_buf_len - sizeof(void *)) <
  368. (size_t)patch_desc[i].dst_offset)) {
  369. CAM_ERR(CAM_UTIL,
  370. "Invalid dst buf patch offset");
  371. cam_mem_put_cpu_buf((int32_t)patch_desc[i].dst_buf_hdl);
  372. return -EINVAL;
  373. }
  374. dst_cpu_addr = (uint32_t *)((uint8_t *)dst_cpu_addr +
  375. patch_desc[i].dst_offset);
  376. temp += patch_desc[i].src_offset;
  377. if (exp_mem && cam_smmu_is_expanded_memory()) {
  378. if ((flags & CAM_MEM_FLAG_HW_SHARED_ACCESS) ||
  379. (flags & CAM_MEM_FLAG_CMD_BUF_TYPE)) {
  380. *dst_cpu_addr = temp;
  381. } else {
  382. if (CAM_36BIT_INTF_GET_IOVA_OFFSET(temp))
  383. CAM_ERR(CAM_UTIL,
  384. "Buffer address 0x%lx not aligned to 256bytes",
  385. temp);
  386. *dst_cpu_addr = CAM_36BIT_INTF_GET_IOVA_BASE(temp);
  387. }
  388. } else {
  389. *dst_cpu_addr = temp;
  390. }
  391. CAM_DBG(CAM_UTIL,
  392. "patch is done for dst %pK with base iova 0x%lx final iova 0x%lx patched value 0x%x, shared=%s, cmd=%s, HwAndCDM %s",
  393. dst_cpu_addr, iova_addr, temp, *dst_cpu_addr,
  394. CAM_BOOL_TO_YESNO(flags & CAM_MEM_FLAG_HW_SHARED_ACCESS),
  395. CAM_BOOL_TO_YESNO(flags & CAM_MEM_FLAG_CMD_BUF_TYPE),
  396. CAM_BOOL_TO_YESNO(flags & CAM_MEM_FLAG_HW_AND_CDM_OR_SHARED));
  397. cam_mem_put_cpu_buf((int32_t)patch_desc[i].dst_buf_hdl);
  398. }
  399. return rc;
  400. }
  401. void cam_packet_util_dump_io_bufs(struct cam_packet *packet,
  402. int32_t iommu_hdl, int32_t sec_mmu_hdl,
  403. struct cam_hw_dump_pf_args *pf_args, bool res_id_support)
  404. {
  405. struct cam_buf_io_cfg *io_cfg;
  406. struct cam_context_pf_info *pf_context_info;
  407. int32_t mmu_hdl, buf_fd;
  408. dma_addr_t iova_addr;
  409. size_t src_buf_size;
  410. int i, j, rc = 0;
  411. uint32_t resource_type;
  412. if (!packet) {
  413. CAM_ERR(CAM_UTIL, "Invalid packet");
  414. return;
  415. }
  416. io_cfg = (struct cam_buf_io_cfg *)((uint32_t *)&packet->payload +
  417. packet->io_configs_offset / 4);
  418. buf_fd = pf_args->pf_smmu_info->buf_info;
  419. pf_context_info = &(pf_args->pf_context_info);
  420. resource_type = pf_context_info->resource_type;
  421. for (i = 0; i < packet->num_io_configs; i++) {
  422. if (res_id_support && io_cfg[i].resource_type !=
  423. pf_context_info->resource_type)
  424. continue;
  425. for (j = 0; j < CAM_PACKET_MAX_PLANES; j++) {
  426. if (!io_cfg[i].mem_handle[j])
  427. break;
  428. CAM_INFO(CAM_UTIL, "port: 0x%x f: %u format: %d dir %d",
  429. io_cfg[i].resource_type,
  430. io_cfg[i].fence,
  431. io_cfg[i].format,
  432. io_cfg[i].direction);
  433. mmu_hdl = cam_mem_is_secure_buf(
  434. io_cfg[i].mem_handle[j]) ? sec_mmu_hdl :
  435. iommu_hdl;
  436. rc = cam_mem_get_io_buf(io_cfg[i].mem_handle[j],
  437. mmu_hdl, &iova_addr, &src_buf_size, NULL, NULL);
  438. if (rc < 0) {
  439. CAM_ERR(CAM_UTIL,
  440. "get src buf address fail mem_handle 0x%x",
  441. io_cfg[i].mem_handle[j]);
  442. continue;
  443. }
  444. if (GET_FD_FROM_HANDLE(io_cfg[i].mem_handle[j]) == buf_fd) {
  445. pf_context_info->mem_type = CAM_FAULT_IO_CFG_BUF;
  446. pf_context_info->buf_hdl = io_cfg[i].mem_handle[j];
  447. pf_context_info->offset = io_cfg[i].offsets[j];
  448. pf_context_info->resource_type = io_cfg[i].resource_type;
  449. pf_context_info->delta =
  450. CAM_SMMU_GET_IOVA_DELTA(pf_args->pf_smmu_info->iova,
  451. iova_addr);
  452. pf_context_info->req_id = packet->header.request_id;
  453. pf_context_info->ctx_found = true;
  454. resource_type = pf_context_info->resource_type;
  455. CAM_INFO(CAM_UTIL,
  456. "Found PF at port: 0x%x mem 0x%x fd: %d plane id: %d delta: %llu",
  457. io_cfg[i].resource_type,
  458. io_cfg[i].mem_handle[j],
  459. buf_fd,
  460. j, pf_context_info->delta);
  461. }
  462. CAM_INFO(CAM_UTIL,
  463. "pln %d w %d h %d s %u size %zu addr 0x%llx end_addr 0x%llx offset %u memh 0x%x",
  464. j, io_cfg[i].planes[j].width,
  465. io_cfg[i].planes[j].height,
  466. io_cfg[i].planes[j].plane_stride,
  467. src_buf_size, iova_addr,
  468. iova_addr + src_buf_size,
  469. io_cfg[i].offsets[j],
  470. io_cfg[i].mem_handle[j]);
  471. }
  472. if (res_id_support)
  473. return;
  474. }
  475. if (res_id_support)
  476. CAM_ERR(CAM_UTIL,
  477. "getting io port for mid resource id failed req id: %llu res id: 0x%x",
  478. packet->header.request_id, resource_type);
  479. }
  480. int cam_packet_util_process_generic_cmd_buffer(
  481. struct cam_cmd_buf_desc *cmd_buf,
  482. cam_packet_generic_blob_handler blob_handler_cb, void *user_data)
  483. {
  484. int rc = 0;
  485. uintptr_t cpu_addr = 0;
  486. size_t buf_size;
  487. size_t remain_len = 0;
  488. uint32_t *blob_ptr;
  489. uint32_t blob_type, blob_size, blob_block_size, len_read;
  490. if (!cmd_buf || !blob_handler_cb) {
  491. CAM_ERR(CAM_UTIL, "Invalid args %pK %pK",
  492. cmd_buf, blob_handler_cb);
  493. return -EINVAL;
  494. }
  495. if (!cmd_buf->length || !cmd_buf->size) {
  496. CAM_ERR(CAM_UTIL, "Invalid cmd buf size %d %d",
  497. cmd_buf->length, cmd_buf->size);
  498. return -EINVAL;
  499. }
  500. rc = cam_mem_get_cpu_buf(cmd_buf->mem_handle, &cpu_addr, &buf_size);
  501. if (rc || !cpu_addr || (buf_size == 0)) {
  502. CAM_ERR(CAM_UTIL, "Failed in Get cpu addr, rc=%d, cpu_addr=%pK",
  503. rc, (void *)cpu_addr);
  504. return rc;
  505. }
  506. remain_len = buf_size;
  507. if ((buf_size < sizeof(uint32_t)) ||
  508. ((size_t)cmd_buf->offset > (buf_size - sizeof(uint32_t)))) {
  509. CAM_ERR(CAM_UTIL, "Invalid offset for cmd buf: %zu",
  510. (size_t)cmd_buf->offset);
  511. rc = -EINVAL;
  512. goto end;
  513. }
  514. remain_len -= (size_t)cmd_buf->offset;
  515. if (remain_len < (size_t)cmd_buf->length) {
  516. CAM_ERR(CAM_UTIL, "Invalid length for cmd buf: %zu",
  517. (size_t)cmd_buf->length);
  518. rc = -EINVAL;
  519. goto end;
  520. }
  521. blob_ptr = (uint32_t *)(((uint8_t *)cpu_addr) +
  522. cmd_buf->offset);
  523. CAM_DBG(CAM_UTIL,
  524. "GenericCmdBuffer cpuaddr=%pK, blobptr=%pK, len=%d",
  525. (void *)cpu_addr, (void *)blob_ptr, cmd_buf->length);
  526. len_read = 0;
  527. while (len_read < cmd_buf->length) {
  528. blob_type =
  529. ((*blob_ptr) & CAM_GENERIC_BLOB_CMDBUFFER_TYPE_MASK) >>
  530. CAM_GENERIC_BLOB_CMDBUFFER_TYPE_SHIFT;
  531. blob_size =
  532. ((*blob_ptr) & CAM_GENERIC_BLOB_CMDBUFFER_SIZE_MASK) >>
  533. CAM_GENERIC_BLOB_CMDBUFFER_SIZE_SHIFT;
  534. blob_block_size = sizeof(uint32_t) +
  535. (((blob_size + sizeof(uint32_t) - 1) /
  536. sizeof(uint32_t)) * sizeof(uint32_t));
  537. CAM_DBG(CAM_UTIL,
  538. "Blob type=%d size=%d block_size=%d len_read=%d total=%d",
  539. blob_type, blob_size, blob_block_size, len_read,
  540. cmd_buf->length);
  541. if (len_read + blob_block_size > cmd_buf->length) {
  542. CAM_ERR(CAM_UTIL, "Invalid Blob %d %d %d %d",
  543. blob_type, blob_size, len_read,
  544. cmd_buf->length);
  545. rc = -EINVAL;
  546. goto end;
  547. }
  548. len_read += blob_block_size;
  549. rc = blob_handler_cb(user_data, blob_type, blob_size,
  550. (uint8_t *)(blob_ptr + 1));
  551. if (rc) {
  552. CAM_ERR(CAM_UTIL, "Error in handling blob type %d %d",
  553. blob_type, blob_size);
  554. goto end;
  555. }
  556. blob_ptr += (blob_block_size / sizeof(uint32_t));
  557. }
  558. end:
  559. cam_mem_put_cpu_buf(cmd_buf->mem_handle);
  560. return rc;
  561. }
  562. int cam_presil_retrieve_buffers_from_packet(struct cam_packet *packet, int iommu_hdl,
  563. int out_res_id)
  564. {
  565. int rc = 0, i, j;
  566. struct cam_buf_io_cfg *io_cfg = NULL;
  567. dma_addr_t io_addr[CAM_PACKET_MAX_PLANES];
  568. size_t size;
  569. if (!packet || (iommu_hdl < 0)) {
  570. CAM_ERR(CAM_PRESIL, "Invalid params packet %pK iommu_hdl: %d", packet, iommu_hdl);
  571. return -EINVAL;
  572. }
  573. CAM_DBG(CAM_PRESIL, "Retrieving output buffer corresponding to res: 0x%x", out_res_id);
  574. io_cfg = (struct cam_buf_io_cfg *)((uint8_t *)&packet->payload + packet->io_configs_offset);
  575. for (i = 0; i < packet->num_io_configs; i++) {
  576. if ((io_cfg[i].direction != CAM_BUF_OUTPUT) ||
  577. (io_cfg[i].resource_type != out_res_id))
  578. continue;
  579. memset(io_addr, 0, sizeof(io_addr));
  580. for (j = 0; j < CAM_PACKET_MAX_PLANES; j++) {
  581. if (!io_cfg[i].mem_handle[j])
  582. break;
  583. rc = cam_mem_get_io_buf(io_cfg[i].mem_handle[j], iommu_hdl, &io_addr[j],
  584. &size, NULL, NULL);
  585. if (rc) {
  586. CAM_ERR(CAM_PRESIL, "no io addr for plane%d", j);
  587. rc = -ENOMEM;
  588. return rc;
  589. }
  590. /* For presil, address should be within 32 bit */
  591. if (io_addr[j] >> 32) {
  592. CAM_ERR(CAM_PRESIL,
  593. "Invalid address, presil mapped address should be 32 bit");
  594. rc = -EINVAL;
  595. return rc;
  596. }
  597. CAM_INFO(CAM_PRESIL,
  598. "Retrieving IO CFG buffer:%d addr: 0x%x offset 0x%x res_id: 0x%x",
  599. io_cfg[i].mem_handle[j], io_addr[j], io_cfg[i].offsets[j],
  600. io_cfg[i].resource_type);
  601. cam_mem_mgr_retrieve_buffer_from_presil(io_cfg[i].mem_handle[j], size,
  602. io_cfg[i].offsets[j], iommu_hdl);
  603. }
  604. }
  605. return rc;
  606. }
  607. static void cam_presil_add_unique_buf_hdl_to_list(int32_t buf_hdl,
  608. int32_t *hdl_list, int *num_hdls, int max_handles)
  609. {
  610. int k;
  611. bool hdl_found = false;
  612. if (!buf_hdl)
  613. return;
  614. if (*num_hdls >= max_handles) {
  615. CAM_ERR(CAM_PRESIL, "Failed to add entry num_hdls: %d max_handles:%d", *num_hdls,
  616. max_handles);
  617. return;
  618. }
  619. for (k = 0; k < *num_hdls; k++) {
  620. if (hdl_list[k] == buf_hdl) {
  621. hdl_found = true;
  622. break;
  623. }
  624. }
  625. if (!hdl_found)
  626. hdl_list[(*num_hdls)++] = buf_hdl;
  627. }
  628. int cam_presil_send_buffers_from_packet(struct cam_packet *packet, int img_iommu_hdl,
  629. int cdm_iommu_hdl)
  630. {
  631. struct cam_buf_io_cfg *io_cfg = NULL;
  632. struct cam_cmd_buf_desc *cmd_desc = NULL;
  633. struct cam_patch_desc *patch_desc = NULL;
  634. int i, j, rc = 0;
  635. int32_t unique_img_buffers[CAM_PRESIL_UNIQUE_HDL_MAX] = {0};
  636. int32_t unique_cmd_buffers[CAM_PRESIL_UNIQUE_HDL_MAX] = {0};
  637. int num_img_handles = 0, num_cmd_handles = 0;
  638. if(!packet) {
  639. CAM_ERR(CAM_PRESIL, "Packet is NULL");
  640. return -EINVAL;
  641. }
  642. if (img_iommu_hdl == -1) {
  643. goto send_cmd_buffers;
  644. }
  645. /* Adding IO config buffer handles to list*/
  646. io_cfg = (struct cam_buf_io_cfg *)((uint8_t *)&packet->payload + packet->io_configs_offset);
  647. for (i = 0; i < packet->num_io_configs; i++) {
  648. if (io_cfg[i].direction == CAM_BUF_OUTPUT)
  649. continue;
  650. for (j = 0; j < CAM_PACKET_MAX_PLANES; j++) {
  651. if (!io_cfg[i].mem_handle[j])
  652. break;
  653. CAM_DBG(CAM_PRESIL, "Adding IO CFG buffer:%d", io_cfg[i].mem_handle[j]);
  654. cam_presil_add_unique_buf_hdl_to_list(io_cfg[i].mem_handle[j],
  655. unique_img_buffers, &num_img_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  656. }
  657. }
  658. for (i = 0; i < num_img_handles; i++) {
  659. CAM_DBG(CAM_PRESIL, "Sending Image buffer i:%d mem_handle:%d", i,
  660. unique_img_buffers[i]);
  661. rc = cam_mem_mgr_send_buffer_to_presil(img_iommu_hdl,
  662. unique_img_buffers[i]);
  663. if (rc) {
  664. CAM_ERR(CAM_PRESIL, "Failed to send buffer i:%d mem_handle:%d rc:%d",
  665. i, unique_img_buffers[i], rc);
  666. return rc;
  667. }
  668. }
  669. send_cmd_buffers:
  670. if (cdm_iommu_hdl == -1) {
  671. goto end;
  672. }
  673. /* Adding CMD buffer handles to list*/
  674. cmd_desc = (struct cam_cmd_buf_desc *) ((uint8_t *)&packet->payload +
  675. packet->cmd_buf_offset);
  676. for (i = 0; i < packet->num_cmd_buf; i++) {
  677. rc = cam_packet_util_validate_cmd_desc(&cmd_desc[i]);
  678. if (rc)
  679. return rc;
  680. CAM_DBG(CAM_PRESIL, "Adding CMD buffer:%d", cmd_desc[i].mem_handle);
  681. cam_presil_add_unique_buf_hdl_to_list(cmd_desc[i].mem_handle,
  682. unique_cmd_buffers, &num_cmd_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  683. }
  684. /* Adding Patch src buffer handles to list */
  685. patch_desc = (struct cam_patch_desc *) ((uint8_t *)&packet->payload + packet->patch_offset);
  686. for (i = 0; i < packet->num_patches; i++) {
  687. CAM_DBG(CAM_PRESIL, "Adding Patch src buffer:%d", patch_desc[i].src_buf_hdl);
  688. cam_presil_add_unique_buf_hdl_to_list(patch_desc[i].src_buf_hdl,
  689. unique_cmd_buffers, &num_cmd_handles, CAM_PRESIL_UNIQUE_HDL_MAX);
  690. }
  691. for (i = 0; i < num_cmd_handles; i++) {
  692. CAM_DBG(CAM_PRESIL, "Sending Command buffer i:%d mem_handle:%d", i,
  693. unique_cmd_buffers[i]);
  694. rc = cam_mem_mgr_send_buffer_to_presil(cdm_iommu_hdl,
  695. unique_cmd_buffers[i]);
  696. if (rc) {
  697. CAM_ERR(CAM_PRESIL, "Failed to send buffer i:%d mem_handle:%d rc:%d",
  698. i, unique_cmd_buffers[i], rc);
  699. return rc;
  700. }
  701. }
  702. end:
  703. return rc;
  704. }