sde_encoder.c 160 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. /**
  68. * enum sde_enc_rc_events - events for resource control state machine
  69. * @SDE_ENC_RC_EVENT_KICKOFF:
  70. * This event happens at NORMAL priority.
  71. * Event that signals the start of the transfer. When this event is
  72. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  73. * Regardless of the previous state, the resource should be in ON state
  74. * at the end of this event. At the end of this event, a delayed work is
  75. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  76. * ktime.
  77. * @SDE_ENC_RC_EVENT_PRE_STOP:
  78. * This event happens at NORMAL priority.
  79. * This event, when received during the ON state, set RSC to IDLE, and
  80. * and leave the RC STATE in the PRE_OFF state.
  81. * It should be followed by the STOP event as part of encoder disable.
  82. * If received during IDLE or OFF states, it will do nothing.
  83. * @SDE_ENC_RC_EVENT_STOP:
  84. * This event happens at NORMAL priority.
  85. * When this event is received, disable all the MDP/DSI core clocks, and
  86. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  87. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  88. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  89. * Resource state should be in OFF at the end of the event.
  90. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  91. * This event happens at NORMAL priority from a work item.
  92. * Event signals that there is a seamless mode switch is in prgoress. A
  93. * client needs to leave clocks ON to reduce the mode switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to update the rsc with new vtotal and update
  98. * pm_qos vote.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. if (enable)
  130. SDE_EVT32(DRMID(drm_enc), enable);
  131. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  132. }
  133. }
  134. }
  135. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  136. {
  137. struct sde_encoder_virt *sde_enc;
  138. struct sde_encoder_phys *cur_master;
  139. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  140. ktime_t tvblank, cur_time;
  141. struct intf_status intf_status = {0};
  142. unsigned long features;
  143. u32 fps;
  144. bool is_cmd, is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. cur_master = sde_enc->cur_master;
  147. fps = sde_encoder_get_fps(drm_enc);
  148. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  149. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  150. if (!cur_master || !cur_master->hw_intf || !fps
  151. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  152. return 0;
  153. features = cur_master->hw_intf->cap->features;
  154. /*
  155. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  156. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  157. * at panel vsync and not at MDP VSYNC
  158. */
  159. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  160. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  161. if (intf_status.is_prog_fetch_en)
  162. return 0;
  163. }
  164. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  165. qtmr_counter = arch_timer_read_counter();
  166. cur_time = ktime_get_ns();
  167. /* check for counter rollover between the two timestamps [56 bits] */
  168. if (qtmr_counter < vsync_counter) {
  169. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  170. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  171. qtmr_counter >> 32, qtmr_counter, hw_diff,
  172. fps, SDE_EVTLOG_FUNC_CASE1);
  173. } else {
  174. hw_diff = qtmr_counter - vsync_counter;
  175. }
  176. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  177. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  178. /* avoid setting timestamp, if diff is more than one vsync */
  179. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  180. tvblank = 0;
  181. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  182. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. fps, SDE_EVTLOG_ERROR);
  184. } else {
  185. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  186. }
  187. SDE_DEBUG_ENC(sde_enc,
  188. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  189. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  190. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  191. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  192. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  193. return tvblank;
  194. }
  195. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  196. {
  197. bool clone_mode;
  198. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  199. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  200. if (sde_kms->catalog && !sde_kms->catalog->uidle_cfg.uidle_rev)
  201. return;
  202. if (!sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override) {
  203. SDE_ERROR("invalid args\n");
  204. return;
  205. }
  206. /*
  207. * clone mode is the only scenario where we want to enable software override
  208. * of fal10 veto.
  209. */
  210. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  211. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  212. if (clone_mode && veto) {
  213. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  214. sde_enc->fal10_veto_override = true;
  215. } else if (sde_enc->fal10_veto_override && !veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = false;
  218. }
  219. }
  220. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  221. {
  222. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  223. struct msm_drm_private *priv;
  224. struct sde_kms *sde_kms;
  225. struct device *cpu_dev;
  226. struct cpumask *cpu_mask = NULL;
  227. int cpu = 0;
  228. u32 cpu_dma_latency;
  229. priv = drm_enc->dev->dev_private;
  230. sde_kms = to_sde_kms(priv->kms);
  231. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  232. return;
  233. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  234. cpumask_clear(&sde_enc->valid_cpu_mask);
  235. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  236. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  237. if (!cpu_mask &&
  238. sde_encoder_check_curr_mode(drm_enc,
  239. MSM_DISPLAY_CMD_MODE))
  240. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  241. if (!cpu_mask)
  242. return;
  243. for_each_cpu(cpu, cpu_mask) {
  244. cpu_dev = get_cpu_device(cpu);
  245. if (!cpu_dev) {
  246. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  247. cpu);
  248. return;
  249. }
  250. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  251. dev_pm_qos_add_request(cpu_dev,
  252. &sde_enc->pm_qos_cpu_req[cpu],
  253. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  254. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  255. }
  256. }
  257. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  258. {
  259. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  260. struct device *cpu_dev;
  261. int cpu = 0;
  262. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. continue;
  268. }
  269. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  270. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  271. }
  272. cpumask_clear(&sde_enc->valid_cpu_mask);
  273. }
  274. static bool _sde_encoder_is_autorefresh_enabled(
  275. struct sde_encoder_virt *sde_enc)
  276. {
  277. struct drm_connector *drm_conn;
  278. if (!sde_enc->cur_master ||
  279. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  280. return false;
  281. drm_conn = sde_enc->cur_master->connector;
  282. if (!drm_conn || !drm_conn->state)
  283. return false;
  284. return sde_connector_get_property(drm_conn->state,
  285. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  286. }
  287. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  288. struct sde_hw_qdss *hw_qdss,
  289. struct sde_encoder_phys *phys, bool enable)
  290. {
  291. if (sde_enc->qdss_status == enable)
  292. return;
  293. sde_enc->qdss_status = enable;
  294. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  295. sde_enc->qdss_status);
  296. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  297. }
  298. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  299. s64 timeout_ms, struct sde_encoder_wait_info *info)
  300. {
  301. int rc = 0;
  302. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  303. ktime_t cur_ktime;
  304. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  305. do {
  306. rc = wait_event_timeout(*(info->wq),
  307. atomic_read(info->atomic_cnt) == info->count_check,
  308. wait_time_jiffies);
  309. cur_ktime = ktime_get();
  310. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  311. timeout_ms, atomic_read(info->atomic_cnt),
  312. info->count_check);
  313. /* If we timed out, counter is valid and time is less, wait again */
  314. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  315. (rc == 0) &&
  316. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  317. return rc;
  318. }
  319. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  320. {
  321. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  322. return sde_enc &&
  323. (sde_enc->disp_info.display_type ==
  324. SDE_CONNECTOR_PRIMARY);
  325. }
  326. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  327. {
  328. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  329. return sde_enc &&
  330. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  331. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  332. }
  333. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  334. {
  335. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  336. return sde_enc &&
  337. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  338. }
  339. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  340. {
  341. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  342. return sde_enc && sde_enc->cur_master &&
  343. sde_enc->cur_master->cont_splash_enabled;
  344. }
  345. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  346. enum sde_intr_idx intr_idx)
  347. {
  348. SDE_EVT32(DRMID(phys_enc->parent),
  349. phys_enc->intf_idx - INTF_0,
  350. phys_enc->hw_pp->idx - PINGPONG_0,
  351. intr_idx);
  352. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  353. if (phys_enc->parent_ops.handle_frame_done)
  354. phys_enc->parent_ops.handle_frame_done(
  355. phys_enc->parent, phys_enc,
  356. SDE_ENCODER_FRAME_EVENT_ERROR);
  357. }
  358. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  359. enum sde_intr_idx intr_idx,
  360. struct sde_encoder_wait_info *wait_info)
  361. {
  362. struct sde_encoder_irq *irq;
  363. u32 irq_status;
  364. int ret, i;
  365. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  366. SDE_ERROR("invalid params\n");
  367. return -EINVAL;
  368. }
  369. irq = &phys_enc->irq[intr_idx];
  370. /* note: do master / slave checking outside */
  371. /* return EWOULDBLOCK since we know the wait isn't necessary */
  372. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  373. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  374. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  375. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  376. return -EWOULDBLOCK;
  377. }
  378. if (irq->irq_idx < 0) {
  379. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  380. irq->name, irq->hw_idx);
  381. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  382. irq->irq_idx);
  383. return 0;
  384. }
  385. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  386. atomic_read(wait_info->atomic_cnt));
  387. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  388. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  389. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  390. /*
  391. * Some module X may disable interrupt for longer duration
  392. * and it may trigger all interrupts including timer interrupt
  393. * when module X again enable the interrupt.
  394. * That may cause interrupt wait timeout API in this API.
  395. * It is handled by split the wait timer in two halves.
  396. */
  397. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  398. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  399. irq->hw_idx,
  400. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  401. wait_info);
  402. if (ret)
  403. break;
  404. }
  405. if (ret <= 0) {
  406. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  407. irq->irq_idx, true);
  408. if (irq_status) {
  409. unsigned long flags;
  410. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  411. irq->hw_idx, irq->irq_idx,
  412. phys_enc->hw_pp->idx - PINGPONG_0,
  413. atomic_read(wait_info->atomic_cnt));
  414. SDE_DEBUG_PHYS(phys_enc,
  415. "done but irq %d not triggered\n",
  416. irq->irq_idx);
  417. local_irq_save(flags);
  418. irq->cb.func(phys_enc, irq->irq_idx);
  419. local_irq_restore(flags);
  420. ret = 0;
  421. } else {
  422. ret = -ETIMEDOUT;
  423. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  424. irq->hw_idx, irq->irq_idx,
  425. phys_enc->hw_pp->idx - PINGPONG_0,
  426. atomic_read(wait_info->atomic_cnt), irq_status,
  427. SDE_EVTLOG_ERROR);
  428. }
  429. } else {
  430. ret = 0;
  431. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  432. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt));
  434. }
  435. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  436. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  437. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  438. return ret;
  439. }
  440. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  441. enum sde_intr_idx intr_idx)
  442. {
  443. struct sde_encoder_irq *irq;
  444. int ret = 0;
  445. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  446. SDE_ERROR("invalid params\n");
  447. return -EINVAL;
  448. }
  449. irq = &phys_enc->irq[intr_idx];
  450. if (irq->irq_idx >= 0) {
  451. SDE_DEBUG_PHYS(phys_enc,
  452. "skipping already registered irq %s type %d\n",
  453. irq->name, irq->intr_type);
  454. return 0;
  455. }
  456. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  457. irq->intr_type, irq->hw_idx);
  458. if (irq->irq_idx < 0) {
  459. SDE_ERROR_PHYS(phys_enc,
  460. "failed to lookup IRQ index for %s type:%d\n",
  461. irq->name, irq->intr_type);
  462. return -EINVAL;
  463. }
  464. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  465. &irq->cb);
  466. if (ret) {
  467. SDE_ERROR_PHYS(phys_enc,
  468. "failed to register IRQ callback for %s\n",
  469. irq->name);
  470. irq->irq_idx = -EINVAL;
  471. return ret;
  472. }
  473. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  474. if (ret) {
  475. SDE_ERROR_PHYS(phys_enc,
  476. "enable IRQ for intr:%s failed, irq_idx %d\n",
  477. irq->name, irq->irq_idx);
  478. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  479. irq->irq_idx, &irq->cb);
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  481. irq->irq_idx, SDE_EVTLOG_ERROR);
  482. irq->irq_idx = -EINVAL;
  483. return ret;
  484. }
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  486. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  487. irq->name, irq->irq_idx);
  488. return ret;
  489. }
  490. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  491. enum sde_intr_idx intr_idx)
  492. {
  493. struct sde_encoder_irq *irq;
  494. int ret;
  495. if (!phys_enc) {
  496. SDE_ERROR("invalid encoder\n");
  497. return -EINVAL;
  498. }
  499. irq = &phys_enc->irq[intr_idx];
  500. /* silently skip irqs that weren't registered */
  501. if (irq->irq_idx < 0) {
  502. SDE_ERROR(
  503. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  504. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  505. irq->irq_idx);
  506. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  507. irq->irq_idx, SDE_EVTLOG_ERROR);
  508. return 0;
  509. }
  510. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  511. if (ret)
  512. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  513. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  514. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  515. &irq->cb);
  516. if (ret)
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  518. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  520. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  521. irq->irq_idx = -EINVAL;
  522. return 0;
  523. }
  524. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  525. struct sde_encoder_hw_resources *hw_res,
  526. struct drm_connector_state *conn_state)
  527. {
  528. struct sde_encoder_virt *sde_enc = NULL;
  529. int ret, i = 0;
  530. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  531. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  532. -EINVAL, !drm_enc, !hw_res, !conn_state,
  533. hw_res ? !hw_res->comp_info : 0);
  534. return;
  535. }
  536. sde_enc = to_sde_encoder_virt(drm_enc);
  537. SDE_DEBUG_ENC(sde_enc, "\n");
  538. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  539. hw_res->display_type = sde_enc->disp_info.display_type;
  540. /* Query resources used by phys encs, expected to be without overlap */
  541. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  542. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  543. if (phys && phys->ops.get_hw_resources)
  544. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  545. }
  546. /*
  547. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  548. * called from atomic_check phase. Use the below API to get mode
  549. * information of the temporary conn_state passed
  550. */
  551. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  552. if (ret)
  553. SDE_ERROR("failed to get topology ret %d\n", ret);
  554. ret = sde_connector_state_get_compression_info(conn_state,
  555. hw_res->comp_info);
  556. if (ret)
  557. SDE_ERROR("failed to get compression info ret %d\n", ret);
  558. }
  559. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  560. {
  561. struct sde_encoder_virt *sde_enc = NULL;
  562. int i = 0;
  563. unsigned int num_encs;
  564. if (!drm_enc) {
  565. SDE_ERROR("invalid encoder\n");
  566. return;
  567. }
  568. sde_enc = to_sde_encoder_virt(drm_enc);
  569. SDE_DEBUG_ENC(sde_enc, "\n");
  570. num_encs = sde_enc->num_phys_encs;
  571. mutex_lock(&sde_enc->enc_lock);
  572. sde_rsc_client_destroy(sde_enc->rsc_client);
  573. for (i = 0; i < num_encs; i++) {
  574. struct sde_encoder_phys *phys;
  575. phys = sde_enc->phys_vid_encs[i];
  576. if (phys && phys->ops.destroy) {
  577. phys->ops.destroy(phys);
  578. --sde_enc->num_phys_encs;
  579. sde_enc->phys_vid_encs[i] = NULL;
  580. }
  581. phys = sde_enc->phys_cmd_encs[i];
  582. if (phys && phys->ops.destroy) {
  583. phys->ops.destroy(phys);
  584. --sde_enc->num_phys_encs;
  585. sde_enc->phys_cmd_encs[i] = NULL;
  586. }
  587. phys = sde_enc->phys_encs[i];
  588. if (phys && phys->ops.destroy) {
  589. phys->ops.destroy(phys);
  590. --sde_enc->num_phys_encs;
  591. sde_enc->phys_encs[i] = NULL;
  592. }
  593. }
  594. if (sde_enc->num_phys_encs)
  595. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  596. sde_enc->num_phys_encs);
  597. sde_enc->num_phys_encs = 0;
  598. mutex_unlock(&sde_enc->enc_lock);
  599. drm_encoder_cleanup(drm_enc);
  600. mutex_destroy(&sde_enc->enc_lock);
  601. kfree(sde_enc->input_handler);
  602. sde_enc->input_handler = NULL;
  603. kfree(sde_enc);
  604. }
  605. void sde_encoder_helper_update_intf_cfg(
  606. struct sde_encoder_phys *phys_enc)
  607. {
  608. struct sde_encoder_virt *sde_enc;
  609. struct sde_hw_intf_cfg_v1 *intf_cfg;
  610. enum sde_3d_blend_mode mode_3d;
  611. if (!phys_enc || !phys_enc->hw_pp) {
  612. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  613. return;
  614. }
  615. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  616. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  617. SDE_DEBUG_ENC(sde_enc,
  618. "intf_cfg updated for %d at idx %d\n",
  619. phys_enc->intf_idx,
  620. intf_cfg->intf_count);
  621. /* setup interface configuration */
  622. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  623. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  624. return;
  625. }
  626. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  627. if (phys_enc == sde_enc->cur_master) {
  628. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  629. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  630. else
  631. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  632. }
  633. /* configure this interface as master for split display */
  634. if (phys_enc->split_role == ENC_ROLE_MASTER)
  635. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  636. /* setup which pp blk will connect to this intf */
  637. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  638. phys_enc->hw_intf->ops.bind_pingpong_blk(
  639. phys_enc->hw_intf,
  640. true,
  641. phys_enc->hw_pp->idx);
  642. /*setup merge_3d configuration */
  643. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  644. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  645. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  646. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  647. phys_enc->hw_pp->merge_3d->idx;
  648. if (phys_enc->hw_pp->ops.setup_3d_mode)
  649. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  650. mode_3d);
  651. }
  652. void sde_encoder_helper_split_config(
  653. struct sde_encoder_phys *phys_enc,
  654. enum sde_intf interface)
  655. {
  656. struct sde_encoder_virt *sde_enc;
  657. struct split_pipe_cfg *cfg;
  658. struct sde_hw_mdp *hw_mdptop;
  659. enum sde_rm_topology_name topology;
  660. struct msm_display_info *disp_info;
  661. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  662. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  663. return;
  664. }
  665. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  666. hw_mdptop = phys_enc->hw_mdptop;
  667. disp_info = &sde_enc->disp_info;
  668. cfg = &phys_enc->hw_intf->cfg;
  669. memset(cfg, 0, sizeof(*cfg));
  670. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  671. return;
  672. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  673. cfg->split_link_en = true;
  674. /**
  675. * disable split modes since encoder will be operating in as the only
  676. * encoder, either for the entire use case in the case of, for example,
  677. * single DSI, or for this frame in the case of left/right only partial
  678. * update.
  679. */
  680. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  681. if (hw_mdptop->ops.setup_split_pipe)
  682. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  683. if (hw_mdptop->ops.setup_pp_split)
  684. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  685. return;
  686. }
  687. cfg->en = true;
  688. cfg->mode = phys_enc->intf_mode;
  689. cfg->intf = interface;
  690. if (cfg->en && phys_enc->ops.needs_single_flush &&
  691. phys_enc->ops.needs_single_flush(phys_enc))
  692. cfg->split_flush_en = true;
  693. topology = sde_connector_get_topology_name(phys_enc->connector);
  694. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  695. cfg->pp_split_slave = cfg->intf;
  696. else
  697. cfg->pp_split_slave = INTF_MAX;
  698. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  699. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  700. if (hw_mdptop->ops.setup_split_pipe)
  701. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  702. } else if (sde_enc->hw_pp[0]) {
  703. /*
  704. * slave encoder
  705. * - determine split index from master index,
  706. * assume master is first pp
  707. */
  708. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  709. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  710. cfg->pp_split_index);
  711. if (hw_mdptop->ops.setup_pp_split)
  712. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  713. }
  714. }
  715. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  716. {
  717. struct sde_encoder_virt *sde_enc;
  718. int i = 0;
  719. if (!drm_enc)
  720. return false;
  721. sde_enc = to_sde_encoder_virt(drm_enc);
  722. if (!sde_enc)
  723. return false;
  724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  726. if (phys && phys->in_clone_mode)
  727. return true;
  728. }
  729. return false;
  730. }
  731. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  732. struct drm_crtc *crtc)
  733. {
  734. struct sde_encoder_virt *sde_enc;
  735. int i;
  736. if (!drm_enc)
  737. return false;
  738. sde_enc = to_sde_encoder_virt(drm_enc);
  739. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  740. return false;
  741. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  742. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  743. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  744. return true;
  745. }
  746. return false;
  747. }
  748. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  749. struct drm_crtc_state *crtc_state)
  750. {
  751. struct sde_encoder_virt *sde_enc;
  752. struct sde_crtc_state *sde_crtc_state;
  753. int i = 0;
  754. if (!drm_enc || !crtc_state) {
  755. SDE_DEBUG("invalid params\n");
  756. return;
  757. }
  758. sde_enc = to_sde_encoder_virt(drm_enc);
  759. sde_crtc_state = to_sde_crtc_state(crtc_state);
  760. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  761. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  762. return;
  763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  765. if (phys) {
  766. phys->in_clone_mode = true;
  767. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  768. }
  769. }
  770. sde_crtc_state->cwb_enc_mask = 0;
  771. }
  772. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  773. struct drm_crtc_state *crtc_state,
  774. struct drm_connector_state *conn_state)
  775. {
  776. const struct drm_display_mode *mode;
  777. struct drm_display_mode *adj_mode;
  778. int i = 0;
  779. int ret = 0;
  780. mode = &crtc_state->mode;
  781. adj_mode = &crtc_state->adjusted_mode;
  782. /* perform atomic check on the first physical encoder (master) */
  783. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  784. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  785. if (phys && phys->ops.atomic_check)
  786. ret = phys->ops.atomic_check(phys, crtc_state,
  787. conn_state);
  788. else if (phys && phys->ops.mode_fixup)
  789. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  790. ret = -EINVAL;
  791. if (ret) {
  792. SDE_ERROR_ENC(sde_enc,
  793. "mode unsupported, phys idx %d\n", i);
  794. break;
  795. }
  796. }
  797. return ret;
  798. }
  799. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  800. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  801. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  802. {
  803. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  804. int ret = 0;
  805. if (crtc_state->mode_changed || crtc_state->active_changed) {
  806. struct sde_rect mode_roi, roi;
  807. u32 width, height;
  808. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  809. mode_roi.x = 0;
  810. mode_roi.y = 0;
  811. mode_roi.w = width;
  812. mode_roi.h = height;
  813. if (sde_conn_state->rois.num_rects) {
  814. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  815. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  816. SDE_ERROR_ENC(sde_enc,
  817. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  818. roi.x, roi.y, roi.w, roi.h);
  819. ret = -EINVAL;
  820. }
  821. }
  822. if (sde_crtc_state->user_roi_list.num_rects) {
  823. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  824. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  827. roi.x, roi.y, roi.w, roi.h);
  828. ret = -EINVAL;
  829. }
  830. }
  831. }
  832. return ret;
  833. }
  834. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  835. struct drm_crtc_state *crtc_state,
  836. struct drm_connector_state *conn_state,
  837. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  838. struct sde_connector *sde_conn,
  839. struct sde_connector_state *sde_conn_state)
  840. {
  841. int ret = 0;
  842. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  843. struct msm_sub_mode sub_mode;
  844. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  845. struct msm_display_topology *topology = NULL;
  846. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  847. CONNECTOR_PROP_DSC_MODE);
  848. ret = sde_connector_get_mode_info(&sde_conn->base,
  849. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  850. if (ret) {
  851. SDE_ERROR_ENC(sde_enc,
  852. "failed to get mode info, rc = %d\n", ret);
  853. return ret;
  854. }
  855. if (sde_conn_state->mode_info.comp_info.comp_type &&
  856. sde_conn_state->mode_info.comp_info.comp_ratio >=
  857. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  858. SDE_ERROR_ENC(sde_enc,
  859. "invalid compression ratio: %d\n",
  860. sde_conn_state->mode_info.comp_info.comp_ratio);
  861. ret = -EINVAL;
  862. return ret;
  863. }
  864. /* Reserve dynamic resources, indicating atomic_check phase */
  865. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  866. conn_state, true);
  867. if (ret) {
  868. if (ret != -EAGAIN)
  869. SDE_ERROR_ENC(sde_enc,
  870. "RM failed to reserve resources, rc = %d\n", ret);
  871. return ret;
  872. }
  873. /**
  874. * Update connector state with the topology selected for the
  875. * resource set validated. Reset the topology if we are
  876. * de-activating crtc.
  877. */
  878. if (crtc_state->active) {
  879. topology = &sde_conn_state->mode_info.topology;
  880. ret = sde_rm_update_topology(&sde_kms->rm,
  881. conn_state, topology);
  882. if (ret) {
  883. SDE_ERROR_ENC(sde_enc,
  884. "RM failed to update topology, rc: %d\n", ret);
  885. return ret;
  886. }
  887. }
  888. ret = sde_connector_set_blob_data(conn_state->connector,
  889. conn_state,
  890. CONNECTOR_PROP_SDE_INFO);
  891. if (ret) {
  892. SDE_ERROR_ENC(sde_enc,
  893. "connector failed to update info, rc: %d\n",
  894. ret);
  895. return ret;
  896. }
  897. }
  898. return ret;
  899. }
  900. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  901. u32 *qsync_fps, struct drm_connector_state *conn_state)
  902. {
  903. struct sde_encoder_virt *sde_enc;
  904. int rc = 0;
  905. struct sde_connector *sde_conn;
  906. if (!qsync_fps)
  907. return;
  908. *qsync_fps = 0;
  909. if (!drm_enc) {
  910. SDE_ERROR("invalid drm encoder\n");
  911. return;
  912. }
  913. sde_enc = to_sde_encoder_virt(drm_enc);
  914. if (!sde_enc->cur_master) {
  915. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  916. return;
  917. }
  918. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  919. if (sde_conn->ops.get_qsync_min_fps)
  920. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  921. if (rc < 0) {
  922. SDE_ERROR("invalid qsync min fps %d\n", rc);
  923. return;
  924. }
  925. *qsync_fps = rc;
  926. }
  927. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  928. struct sde_connector_state *sde_conn_state, u32 step)
  929. {
  930. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  931. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  932. u32 min_fps, req_fps = 0;
  933. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  934. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  935. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  936. CONNECTOR_PROP_QSYNC_MODE);
  937. if (has_panel_req) {
  938. if (!sde_conn->ops.get_avr_step_req) {
  939. SDE_ERROR("unable to retrieve required step rate\n");
  940. return -EINVAL;
  941. }
  942. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  943. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  944. if (qsync_mode && req_fps != step) {
  945. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  946. step, req_fps, nom_fps);
  947. return -EINVAL;
  948. }
  949. }
  950. if (!step)
  951. return 0;
  952. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  953. &sde_conn_state->base);
  954. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  955. (vtotal * nom_fps) % step) {
  956. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  957. min_fps, step, vtotal);
  958. return -EINVAL;
  959. }
  960. return 0;
  961. }
  962. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  963. struct sde_connector_state *sde_conn_state)
  964. {
  965. int rc = 0;
  966. u32 avr_step;
  967. bool qsync_dirty, has_modeset;
  968. struct drm_connector_state *conn_state = &sde_conn_state->base;
  969. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  970. CONNECTOR_PROP_QSYNC_MODE);
  971. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  972. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  973. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  974. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  975. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  976. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  977. sde_conn_state->msm_mode.private_flags);
  978. return -EINVAL;
  979. }
  980. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  981. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  982. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  983. return rc;
  984. }
  985. static int sde_encoder_virt_atomic_check(
  986. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  987. struct drm_connector_state *conn_state)
  988. {
  989. struct sde_encoder_virt *sde_enc;
  990. struct sde_kms *sde_kms;
  991. const struct drm_display_mode *mode;
  992. struct drm_display_mode *adj_mode;
  993. struct sde_connector *sde_conn = NULL;
  994. struct sde_connector_state *sde_conn_state = NULL;
  995. struct sde_crtc_state *sde_crtc_state = NULL;
  996. enum sde_rm_topology_name old_top;
  997. enum sde_rm_topology_name top_name;
  998. struct msm_display_info *disp_info;
  999. int ret = 0;
  1000. if (!drm_enc || !crtc_state || !conn_state) {
  1001. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1002. !drm_enc, !crtc_state, !conn_state);
  1003. return -EINVAL;
  1004. }
  1005. sde_enc = to_sde_encoder_virt(drm_enc);
  1006. disp_info = &sde_enc->disp_info;
  1007. SDE_DEBUG_ENC(sde_enc, "\n");
  1008. sde_kms = sde_encoder_get_kms(drm_enc);
  1009. if (!sde_kms)
  1010. return -EINVAL;
  1011. mode = &crtc_state->mode;
  1012. adj_mode = &crtc_state->adjusted_mode;
  1013. sde_conn = to_sde_connector(conn_state->connector);
  1014. sde_conn_state = to_sde_connector_state(conn_state);
  1015. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1016. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1017. if (ret)
  1018. return ret;
  1019. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1020. crtc_state->active_changed, crtc_state->connectors_changed);
  1021. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1022. conn_state);
  1023. if (ret)
  1024. return ret;
  1025. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1026. conn_state, sde_conn_state, sde_crtc_state);
  1027. if (ret)
  1028. return ret;
  1029. /**
  1030. * record topology in previous atomic state to be able to handle
  1031. * topology transitions correctly.
  1032. */
  1033. old_top = sde_connector_get_property(conn_state,
  1034. CONNECTOR_PROP_TOPOLOGY_NAME);
  1035. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1036. if (ret)
  1037. return ret;
  1038. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1039. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1040. if (ret)
  1041. return ret;
  1042. top_name = sde_connector_get_property(conn_state,
  1043. CONNECTOR_PROP_TOPOLOGY_NAME);
  1044. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1045. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1046. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1047. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1048. top_name);
  1049. return -EINVAL;
  1050. }
  1051. }
  1052. ret = sde_connector_roi_v1_check_roi(conn_state);
  1053. if (ret) {
  1054. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1055. ret);
  1056. return ret;
  1057. }
  1058. drm_mode_set_crtcinfo(adj_mode, 0);
  1059. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1060. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1061. sde_conn_state->msm_mode.private_flags,
  1062. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1063. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1064. return ret;
  1065. }
  1066. static void _sde_encoder_get_connector_roi(
  1067. struct sde_encoder_virt *sde_enc,
  1068. struct sde_rect *merged_conn_roi)
  1069. {
  1070. struct drm_connector *drm_conn;
  1071. struct sde_connector_state *c_state;
  1072. if (!sde_enc || !merged_conn_roi)
  1073. return;
  1074. drm_conn = sde_enc->phys_encs[0]->connector;
  1075. if (!drm_conn || !drm_conn->state)
  1076. return;
  1077. c_state = to_sde_connector_state(drm_conn->state);
  1078. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1079. }
  1080. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1081. {
  1082. struct sde_encoder_virt *sde_enc;
  1083. struct drm_connector *drm_conn;
  1084. struct drm_display_mode *adj_mode;
  1085. struct sde_rect roi;
  1086. if (!drm_enc) {
  1087. SDE_ERROR("invalid encoder parameter\n");
  1088. return -EINVAL;
  1089. }
  1090. sde_enc = to_sde_encoder_virt(drm_enc);
  1091. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1092. SDE_ERROR("invalid crtc parameter\n");
  1093. return -EINVAL;
  1094. }
  1095. if (!sde_enc->cur_master) {
  1096. SDE_ERROR("invalid cur_master parameter\n");
  1097. return -EINVAL;
  1098. }
  1099. adj_mode = &sde_enc->cur_master->cached_mode;
  1100. drm_conn = sde_enc->cur_master->connector;
  1101. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1102. if (sde_kms_rect_is_null(&roi)) {
  1103. roi.w = adj_mode->hdisplay;
  1104. roi.h = adj_mode->vdisplay;
  1105. }
  1106. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1107. sizeof(sde_enc->prv_conn_roi));
  1108. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1109. return 0;
  1110. }
  1111. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1112. {
  1113. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1114. struct sde_kms *sde_kms;
  1115. struct sde_hw_mdp *hw_mdptop;
  1116. struct sde_encoder_virt *sde_enc;
  1117. int i;
  1118. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1119. if (!sde_enc) {
  1120. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1121. return;
  1122. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1123. SDE_ERROR("invalid num phys enc %d/%d\n",
  1124. sde_enc->num_phys_encs,
  1125. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1126. return;
  1127. }
  1128. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1129. if (!sde_kms) {
  1130. SDE_ERROR("invalid sde_kms\n");
  1131. return;
  1132. }
  1133. hw_mdptop = sde_kms->hw_mdp;
  1134. if (!hw_mdptop) {
  1135. SDE_ERROR("invalid mdptop\n");
  1136. return;
  1137. }
  1138. if (hw_mdptop->ops.setup_vsync_source) {
  1139. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1140. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1141. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1142. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1143. vsync_cfg.vsync_source = vsync_source;
  1144. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1145. }
  1146. }
  1147. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1148. struct msm_display_info *disp_info)
  1149. {
  1150. struct sde_encoder_phys *phys;
  1151. struct sde_connector *sde_conn;
  1152. int i;
  1153. u32 vsync_source;
  1154. if (!sde_enc || !disp_info) {
  1155. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1156. sde_enc != NULL, disp_info != NULL);
  1157. return;
  1158. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1159. SDE_ERROR("invalid num phys enc %d/%d\n",
  1160. sde_enc->num_phys_encs,
  1161. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1162. return;
  1163. }
  1164. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1165. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1166. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1167. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1168. else
  1169. vsync_source = sde_enc->te_source;
  1170. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1171. disp_info->is_te_using_watchdog_timer);
  1172. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1173. phys = sde_enc->phys_encs[i];
  1174. if (phys && phys->ops.setup_vsync_source)
  1175. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1176. }
  1177. }
  1178. }
  1179. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1180. bool watchdog_te)
  1181. {
  1182. struct sde_encoder_virt *sde_enc;
  1183. struct msm_display_info disp_info;
  1184. if (!drm_enc) {
  1185. pr_err("invalid drm encoder\n");
  1186. return -EINVAL;
  1187. }
  1188. sde_enc = to_sde_encoder_virt(drm_enc);
  1189. sde_encoder_control_te(drm_enc, false);
  1190. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1191. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1192. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1193. sde_encoder_control_te(drm_enc, true);
  1194. return 0;
  1195. }
  1196. static int _sde_encoder_rsc_client_update_vsync_wait(
  1197. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1198. int wait_vblank_crtc_id)
  1199. {
  1200. int wait_refcount = 0, ret = 0;
  1201. int pipe = -1;
  1202. int wait_count = 0;
  1203. struct drm_crtc *primary_crtc;
  1204. struct drm_crtc *crtc;
  1205. crtc = sde_enc->crtc;
  1206. if (wait_vblank_crtc_id)
  1207. wait_refcount =
  1208. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1209. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1210. SDE_EVTLOG_FUNC_ENTRY);
  1211. if (crtc->base.id != wait_vblank_crtc_id) {
  1212. primary_crtc = drm_crtc_find(drm_enc->dev,
  1213. NULL, wait_vblank_crtc_id);
  1214. if (!primary_crtc) {
  1215. SDE_ERROR_ENC(sde_enc,
  1216. "failed to find primary crtc id %d\n",
  1217. wait_vblank_crtc_id);
  1218. return -EINVAL;
  1219. }
  1220. pipe = drm_crtc_index(primary_crtc);
  1221. }
  1222. /**
  1223. * note: VBLANK is expected to be enabled at this point in
  1224. * resource control state machine if on primary CRTC
  1225. */
  1226. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1227. if (sde_rsc_client_is_state_update_complete(
  1228. sde_enc->rsc_client))
  1229. break;
  1230. if (crtc->base.id == wait_vblank_crtc_id)
  1231. ret = sde_encoder_wait_for_event(drm_enc,
  1232. MSM_ENC_VBLANK);
  1233. else
  1234. drm_wait_one_vblank(drm_enc->dev, pipe);
  1235. if (ret) {
  1236. SDE_ERROR_ENC(sde_enc,
  1237. "wait for vblank failed ret:%d\n", ret);
  1238. /**
  1239. * rsc hardware may hang without vsync. avoid rsc hang
  1240. * by generating the vsync from watchdog timer.
  1241. */
  1242. if (crtc->base.id == wait_vblank_crtc_id)
  1243. sde_encoder_helper_switch_vsync(drm_enc, true);
  1244. }
  1245. }
  1246. if (wait_count >= MAX_RSC_WAIT)
  1247. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1248. SDE_EVTLOG_ERROR);
  1249. if (wait_refcount)
  1250. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1251. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1252. SDE_EVTLOG_FUNC_EXIT);
  1253. return ret;
  1254. }
  1255. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1256. {
  1257. struct sde_encoder_virt *sde_enc;
  1258. struct msm_display_info *disp_info;
  1259. struct sde_rsc_cmd_config *rsc_config;
  1260. struct drm_crtc *crtc;
  1261. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1262. int ret;
  1263. /**
  1264. * Already checked drm_enc, sde_enc is valid in function
  1265. * _sde_encoder_update_rsc_client() which pass the parameters
  1266. * to this function.
  1267. */
  1268. sde_enc = to_sde_encoder_virt(drm_enc);
  1269. crtc = sde_enc->crtc;
  1270. disp_info = &sde_enc->disp_info;
  1271. rsc_config = &sde_enc->rsc_config;
  1272. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1273. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1274. /* update it only once */
  1275. sde_enc->rsc_state_init = true;
  1276. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1277. rsc_state, rsc_config, crtc->base.id,
  1278. &wait_vblank_crtc_id);
  1279. } else {
  1280. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1281. rsc_state, NULL, crtc->base.id,
  1282. &wait_vblank_crtc_id);
  1283. }
  1284. /**
  1285. * if RSC performed a state change that requires a VBLANK wait, it will
  1286. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1287. *
  1288. * if we are the primary display, we will need to enable and wait
  1289. * locally since we hold the commit thread
  1290. *
  1291. * if we are an external display, we must send a signal to the primary
  1292. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1293. * by the primary panel's VBLANK signals
  1294. */
  1295. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1296. if (ret) {
  1297. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1298. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1299. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1300. sde_enc, wait_vblank_crtc_id);
  1301. }
  1302. return ret;
  1303. }
  1304. static int _sde_encoder_update_rsc_client(
  1305. struct drm_encoder *drm_enc, bool enable)
  1306. {
  1307. struct sde_encoder_virt *sde_enc;
  1308. struct drm_crtc *crtc;
  1309. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1310. struct sde_rsc_cmd_config *rsc_config;
  1311. int ret;
  1312. struct msm_display_info *disp_info;
  1313. struct msm_mode_info *mode_info;
  1314. u32 qsync_mode = 0, v_front_porch;
  1315. struct drm_display_mode *mode;
  1316. bool is_vid_mode;
  1317. struct drm_encoder *enc;
  1318. if (!drm_enc || !drm_enc->dev) {
  1319. SDE_ERROR("invalid encoder arguments\n");
  1320. return -EINVAL;
  1321. }
  1322. sde_enc = to_sde_encoder_virt(drm_enc);
  1323. mode_info = &sde_enc->mode_info;
  1324. crtc = sde_enc->crtc;
  1325. if (!sde_enc->crtc) {
  1326. SDE_ERROR("invalid crtc parameter\n");
  1327. return -EINVAL;
  1328. }
  1329. disp_info = &sde_enc->disp_info;
  1330. rsc_config = &sde_enc->rsc_config;
  1331. if (!sde_enc->rsc_client) {
  1332. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1333. return 0;
  1334. }
  1335. /**
  1336. * only primary command mode panel without Qsync can request CMD state.
  1337. * all other panels/displays can request for VID state including
  1338. * secondary command mode panel.
  1339. * Clone mode encoder can request CLK STATE only.
  1340. */
  1341. if (sde_enc->cur_master) {
  1342. qsync_mode = sde_connector_get_qsync_mode(
  1343. sde_enc->cur_master->connector);
  1344. sde_enc->autorefresh_solver_disable =
  1345. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1346. }
  1347. /* left primary encoder keep vote */
  1348. if (sde_encoder_in_clone_mode(drm_enc)) {
  1349. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1350. return 0;
  1351. }
  1352. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1353. (disp_info->display_type && qsync_mode) ||
  1354. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1355. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1356. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1357. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1358. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1359. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1360. drm_for_each_encoder(enc, drm_enc->dev) {
  1361. if (enc->base.id != drm_enc->base.id &&
  1362. sde_encoder_in_cont_splash(enc))
  1363. rsc_state = SDE_RSC_CLK_STATE;
  1364. }
  1365. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1366. MSM_DISPLAY_VIDEO_MODE);
  1367. mode = &sde_enc->crtc->state->mode;
  1368. v_front_porch = mode->vsync_start - mode->vdisplay;
  1369. /* compare specific items and reconfigure the rsc */
  1370. if ((rsc_config->fps != mode_info->frame_rate) ||
  1371. (rsc_config->vtotal != mode_info->vtotal) ||
  1372. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1373. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1374. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1375. rsc_config->fps = mode_info->frame_rate;
  1376. rsc_config->vtotal = mode_info->vtotal;
  1377. rsc_config->prefill_lines = mode_info->prefill_lines;
  1378. rsc_config->jitter_numer = mode_info->jitter_numer;
  1379. rsc_config->jitter_denom = mode_info->jitter_denom;
  1380. sde_enc->rsc_state_init = false;
  1381. }
  1382. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1383. rsc_config->fps, sde_enc->rsc_state_init);
  1384. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1385. return ret;
  1386. }
  1387. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1388. {
  1389. struct sde_encoder_virt *sde_enc;
  1390. int i;
  1391. if (!drm_enc) {
  1392. SDE_ERROR("invalid encoder\n");
  1393. return;
  1394. }
  1395. sde_enc = to_sde_encoder_virt(drm_enc);
  1396. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1397. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1398. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1399. if (phys && phys->ops.irq_control)
  1400. phys->ops.irq_control(phys, enable);
  1401. }
  1402. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1403. }
  1404. /* keep track of the userspace vblank during modeset */
  1405. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1406. u32 sw_event)
  1407. {
  1408. struct sde_encoder_virt *sde_enc;
  1409. bool enable;
  1410. int i;
  1411. if (!drm_enc) {
  1412. SDE_ERROR("invalid encoder\n");
  1413. return;
  1414. }
  1415. sde_enc = to_sde_encoder_virt(drm_enc);
  1416. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1417. sw_event, sde_enc->vblank_enabled);
  1418. /* nothing to do if vblank not enabled by userspace */
  1419. if (!sde_enc->vblank_enabled)
  1420. return;
  1421. /* disable vblank on pre_modeset */
  1422. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1423. enable = false;
  1424. /* enable vblank on post_modeset */
  1425. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1426. enable = true;
  1427. else
  1428. return;
  1429. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1430. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1431. if (phys && phys->ops.control_vblank_irq)
  1432. phys->ops.control_vblank_irq(phys, enable);
  1433. }
  1434. }
  1435. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1436. {
  1437. struct sde_encoder_virt *sde_enc;
  1438. if (!drm_enc)
  1439. return NULL;
  1440. sde_enc = to_sde_encoder_virt(drm_enc);
  1441. return sde_enc->rsc_client;
  1442. }
  1443. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1444. bool enable)
  1445. {
  1446. struct sde_kms *sde_kms;
  1447. struct sde_encoder_virt *sde_enc;
  1448. int rc;
  1449. sde_enc = to_sde_encoder_virt(drm_enc);
  1450. sde_kms = sde_encoder_get_kms(drm_enc);
  1451. if (!sde_kms)
  1452. return -EINVAL;
  1453. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1454. SDE_EVT32(DRMID(drm_enc), enable);
  1455. if (!sde_enc->cur_master) {
  1456. SDE_ERROR("encoder master not set\n");
  1457. return -EINVAL;
  1458. }
  1459. if (enable) {
  1460. /* enable SDE core clks */
  1461. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1462. if (rc < 0) {
  1463. SDE_ERROR("failed to enable power resource %d\n", rc);
  1464. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1465. return rc;
  1466. }
  1467. sde_enc->elevated_ahb_vote = true;
  1468. /* enable DSI clks */
  1469. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1470. true);
  1471. if (rc) {
  1472. SDE_ERROR("failed to enable clk control %d\n", rc);
  1473. pm_runtime_put_sync(drm_enc->dev->dev);
  1474. return rc;
  1475. }
  1476. /* enable all the irq */
  1477. sde_encoder_irq_control(drm_enc, true);
  1478. _sde_encoder_pm_qos_add_request(drm_enc);
  1479. } else {
  1480. _sde_encoder_pm_qos_remove_request(drm_enc);
  1481. /* disable all the irq */
  1482. sde_encoder_irq_control(drm_enc, false);
  1483. /* disable DSI clks */
  1484. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1485. /* disable SDE core clks */
  1486. pm_runtime_put_sync(drm_enc->dev->dev);
  1487. }
  1488. return 0;
  1489. }
  1490. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1491. bool enable, u32 frame_count)
  1492. {
  1493. struct sde_encoder_virt *sde_enc;
  1494. int i;
  1495. if (!drm_enc) {
  1496. SDE_ERROR("invalid encoder\n");
  1497. return;
  1498. }
  1499. sde_enc = to_sde_encoder_virt(drm_enc);
  1500. if (!sde_enc->misr_reconfigure)
  1501. return;
  1502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1503. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1504. if (!phys || !phys->ops.setup_misr)
  1505. continue;
  1506. phys->ops.setup_misr(phys, enable, frame_count);
  1507. }
  1508. sde_enc->misr_reconfigure = false;
  1509. }
  1510. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1511. unsigned int type, unsigned int code, int value)
  1512. {
  1513. struct drm_encoder *drm_enc = NULL;
  1514. struct sde_encoder_virt *sde_enc = NULL;
  1515. struct msm_drm_thread *disp_thread = NULL;
  1516. struct msm_drm_private *priv = NULL;
  1517. if (!handle || !handle->handler || !handle->handler->private) {
  1518. SDE_ERROR("invalid encoder for the input event\n");
  1519. return;
  1520. }
  1521. drm_enc = (struct drm_encoder *)handle->handler->private;
  1522. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1523. SDE_ERROR("invalid parameters\n");
  1524. return;
  1525. }
  1526. priv = drm_enc->dev->dev_private;
  1527. sde_enc = to_sde_encoder_virt(drm_enc);
  1528. if (!sde_enc->crtc || (sde_enc->crtc->index
  1529. >= ARRAY_SIZE(priv->disp_thread))) {
  1530. SDE_DEBUG_ENC(sde_enc,
  1531. "invalid cached CRTC: %d or crtc index: %d\n",
  1532. sde_enc->crtc == NULL,
  1533. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1534. return;
  1535. }
  1536. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1537. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1538. kthread_queue_work(&disp_thread->worker,
  1539. &sde_enc->input_event_work);
  1540. }
  1541. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1542. {
  1543. struct sde_encoder_virt *sde_enc;
  1544. if (!drm_enc) {
  1545. SDE_ERROR("invalid encoder\n");
  1546. return;
  1547. }
  1548. sde_enc = to_sde_encoder_virt(drm_enc);
  1549. /* return early if there is no state change */
  1550. if (sde_enc->idle_pc_enabled == enable)
  1551. return;
  1552. sde_enc->idle_pc_enabled = enable;
  1553. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1554. SDE_EVT32(sde_enc->idle_pc_enabled);
  1555. }
  1556. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1557. u32 sw_event)
  1558. {
  1559. struct drm_encoder *drm_enc = &sde_enc->base;
  1560. struct msm_drm_private *priv;
  1561. unsigned int lp, idle_pc_duration;
  1562. struct msm_drm_thread *disp_thread;
  1563. /* return early if called from esd thread */
  1564. if (sde_enc->delay_kickoff)
  1565. return;
  1566. /* set idle timeout based on master connector's lp value */
  1567. if (sde_enc->cur_master)
  1568. lp = sde_connector_get_lp(
  1569. sde_enc->cur_master->connector);
  1570. else
  1571. lp = SDE_MODE_DPMS_ON;
  1572. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1573. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1574. else
  1575. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1576. priv = drm_enc->dev->dev_private;
  1577. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1578. kthread_mod_delayed_work(
  1579. &disp_thread->worker,
  1580. &sde_enc->delayed_off_work,
  1581. msecs_to_jiffies(idle_pc_duration));
  1582. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1583. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1584. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1585. sw_event);
  1586. }
  1587. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1588. u32 sw_event)
  1589. {
  1590. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1591. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1592. sw_event);
  1593. }
  1594. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1595. {
  1596. struct sde_encoder_virt *sde_enc;
  1597. if (!encoder)
  1598. return;
  1599. sde_enc = to_sde_encoder_virt(encoder);
  1600. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1601. }
  1602. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1603. u32 sw_event)
  1604. {
  1605. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1606. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1607. else
  1608. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1609. }
  1610. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1611. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1612. {
  1613. int ret = 0;
  1614. mutex_lock(&sde_enc->rc_lock);
  1615. /* return if the resource control is already in ON state */
  1616. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1617. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1618. sw_event);
  1619. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1620. SDE_EVTLOG_FUNC_CASE1);
  1621. goto end;
  1622. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1623. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1624. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1625. sw_event, sde_enc->rc_state);
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. SDE_EVTLOG_ERROR);
  1628. goto end;
  1629. }
  1630. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1631. sde_encoder_irq_control(drm_enc, true);
  1632. _sde_encoder_pm_qos_add_request(drm_enc);
  1633. } else {
  1634. /* enable all the clks and resources */
  1635. ret = _sde_encoder_resource_control_helper(drm_enc,
  1636. true);
  1637. if (ret) {
  1638. SDE_ERROR_ENC(sde_enc,
  1639. "sw_event:%d, rc in state %d\n",
  1640. sw_event, sde_enc->rc_state);
  1641. SDE_EVT32(DRMID(drm_enc), sw_event,
  1642. sde_enc->rc_state,
  1643. SDE_EVTLOG_ERROR);
  1644. goto end;
  1645. }
  1646. _sde_encoder_update_rsc_client(drm_enc, true);
  1647. }
  1648. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1649. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1650. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1651. end:
  1652. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1653. mutex_unlock(&sde_enc->rc_lock);
  1654. return ret;
  1655. }
  1656. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1657. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1658. {
  1659. /* cancel delayed off work, if any */
  1660. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1661. mutex_lock(&sde_enc->rc_lock);
  1662. if (is_vid_mode &&
  1663. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1664. sde_encoder_irq_control(drm_enc, true);
  1665. }
  1666. /* skip if is already OFF or IDLE, resources are off already */
  1667. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1668. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1669. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1670. sw_event, sde_enc->rc_state);
  1671. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1672. SDE_EVTLOG_FUNC_CASE3);
  1673. goto end;
  1674. }
  1675. /**
  1676. * IRQs are still enabled currently, which allows wait for
  1677. * VBLANK which RSC may require to correctly transition to OFF
  1678. */
  1679. _sde_encoder_update_rsc_client(drm_enc, false);
  1680. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1681. SDE_ENC_RC_STATE_PRE_OFF,
  1682. SDE_EVTLOG_FUNC_CASE3);
  1683. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1684. end:
  1685. mutex_unlock(&sde_enc->rc_lock);
  1686. return 0;
  1687. }
  1688. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1689. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1690. {
  1691. int ret = 0;
  1692. mutex_lock(&sde_enc->rc_lock);
  1693. /* return if the resource control is already in OFF state */
  1694. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1695. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1696. sw_event);
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1698. SDE_EVTLOG_FUNC_CASE4);
  1699. goto end;
  1700. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1701. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1702. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1703. sw_event, sde_enc->rc_state);
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_EVTLOG_ERROR);
  1706. ret = -EINVAL;
  1707. goto end;
  1708. }
  1709. /**
  1710. * expect to arrive here only if in either idle state or pre-off
  1711. * and in IDLE state the resources are already disabled
  1712. */
  1713. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1714. _sde_encoder_resource_control_helper(drm_enc, false);
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1717. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1718. end:
  1719. mutex_unlock(&sde_enc->rc_lock);
  1720. return ret;
  1721. }
  1722. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1723. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1724. {
  1725. int ret = 0;
  1726. mutex_lock(&sde_enc->rc_lock);
  1727. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1728. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1729. sw_event);
  1730. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1731. SDE_EVTLOG_FUNC_CASE5);
  1732. goto end;
  1733. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1734. /* enable all the clks and resources */
  1735. ret = _sde_encoder_resource_control_helper(drm_enc,
  1736. true);
  1737. if (ret) {
  1738. SDE_ERROR_ENC(sde_enc,
  1739. "sw_event:%d, rc in state %d\n",
  1740. sw_event, sde_enc->rc_state);
  1741. SDE_EVT32(DRMID(drm_enc), sw_event,
  1742. sde_enc->rc_state,
  1743. SDE_EVTLOG_ERROR);
  1744. goto end;
  1745. }
  1746. _sde_encoder_update_rsc_client(drm_enc, true);
  1747. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1748. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1749. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1750. }
  1751. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1752. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1753. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1754. _sde_encoder_pm_qos_remove_request(drm_enc);
  1755. end:
  1756. mutex_unlock(&sde_enc->rc_lock);
  1757. return ret;
  1758. }
  1759. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1760. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1761. {
  1762. int ret = 0;
  1763. mutex_lock(&sde_enc->rc_lock);
  1764. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1765. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1766. sw_event);
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1768. SDE_EVTLOG_FUNC_CASE5);
  1769. goto end;
  1770. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1771. SDE_ERROR_ENC(sde_enc,
  1772. "sw_event:%d, rc:%d !MODESET state\n",
  1773. sw_event, sde_enc->rc_state);
  1774. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1775. SDE_EVTLOG_ERROR);
  1776. ret = -EINVAL;
  1777. goto end;
  1778. }
  1779. _sde_encoder_update_rsc_client(drm_enc, true);
  1780. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1781. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1782. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1783. _sde_encoder_pm_qos_add_request(drm_enc);
  1784. end:
  1785. mutex_unlock(&sde_enc->rc_lock);
  1786. return ret;
  1787. }
  1788. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1789. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1790. {
  1791. struct msm_drm_private *priv;
  1792. struct sde_kms *sde_kms;
  1793. struct drm_crtc *crtc = drm_enc->crtc;
  1794. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1795. struct sde_connector *sde_conn;
  1796. priv = drm_enc->dev->dev_private;
  1797. sde_kms = to_sde_kms(priv->kms);
  1798. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1799. mutex_lock(&sde_enc->rc_lock);
  1800. if (sde_conn->panel_dead) {
  1801. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1802. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1803. goto end;
  1804. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1805. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1806. sw_event, sde_enc->rc_state);
  1807. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1808. goto end;
  1809. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1810. sde_crtc->kickoff_in_progress) {
  1811. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1812. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1813. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1814. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1815. goto end;
  1816. }
  1817. if (is_vid_mode) {
  1818. sde_encoder_irq_control(drm_enc, false);
  1819. _sde_encoder_pm_qos_remove_request(drm_enc);
  1820. } else {
  1821. /* disable all the clks and resources */
  1822. _sde_encoder_update_rsc_client(drm_enc, false);
  1823. _sde_encoder_resource_control_helper(drm_enc, false);
  1824. if (!sde_kms->perf.bw_vote_mode)
  1825. memset(&sde_crtc->cur_perf, 0,
  1826. sizeof(struct sde_core_perf_params));
  1827. }
  1828. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1829. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1830. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1831. end:
  1832. mutex_unlock(&sde_enc->rc_lock);
  1833. return 0;
  1834. }
  1835. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1836. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1837. struct msm_drm_private *priv, bool is_vid_mode)
  1838. {
  1839. bool autorefresh_enabled = false;
  1840. struct msm_drm_thread *disp_thread;
  1841. int ret = 0;
  1842. if (!sde_enc->crtc ||
  1843. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1844. SDE_DEBUG_ENC(sde_enc,
  1845. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1846. sde_enc->crtc == NULL,
  1847. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1848. sw_event);
  1849. return -EINVAL;
  1850. }
  1851. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1852. mutex_lock(&sde_enc->rc_lock);
  1853. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1854. if (sde_enc->cur_master &&
  1855. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1856. autorefresh_enabled =
  1857. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1858. sde_enc->cur_master);
  1859. if (autorefresh_enabled) {
  1860. SDE_DEBUG_ENC(sde_enc,
  1861. "not handling early wakeup since auto refresh is enabled\n");
  1862. goto end;
  1863. }
  1864. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1865. kthread_mod_delayed_work(&disp_thread->worker,
  1866. &sde_enc->delayed_off_work,
  1867. msecs_to_jiffies(
  1868. IDLE_POWERCOLLAPSE_DURATION));
  1869. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1870. /* enable all the clks and resources */
  1871. ret = _sde_encoder_resource_control_helper(drm_enc,
  1872. true);
  1873. if (ret) {
  1874. SDE_ERROR_ENC(sde_enc,
  1875. "sw_event:%d, rc in state %d\n",
  1876. sw_event, sde_enc->rc_state);
  1877. SDE_EVT32(DRMID(drm_enc), sw_event,
  1878. sde_enc->rc_state,
  1879. SDE_EVTLOG_ERROR);
  1880. goto end;
  1881. }
  1882. _sde_encoder_update_rsc_client(drm_enc, true);
  1883. /*
  1884. * In some cases, commit comes with slight delay
  1885. * (> 80 ms)after early wake up, prevent clock switch
  1886. * off to avoid jank in next update. So, increase the
  1887. * command mode idle timeout sufficiently to prevent
  1888. * such case.
  1889. */
  1890. kthread_mod_delayed_work(&disp_thread->worker,
  1891. &sde_enc->delayed_off_work,
  1892. msecs_to_jiffies(
  1893. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1894. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1895. }
  1896. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1897. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1898. end:
  1899. mutex_unlock(&sde_enc->rc_lock);
  1900. return ret;
  1901. }
  1902. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1903. u32 sw_event)
  1904. {
  1905. struct sde_encoder_virt *sde_enc;
  1906. struct msm_drm_private *priv;
  1907. int ret = 0;
  1908. bool is_vid_mode = false;
  1909. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1910. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1911. sw_event);
  1912. return -EINVAL;
  1913. }
  1914. sde_enc = to_sde_encoder_virt(drm_enc);
  1915. priv = drm_enc->dev->dev_private;
  1916. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1917. is_vid_mode = true;
  1918. /*
  1919. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1920. * events and return early for other events (ie wb display).
  1921. */
  1922. if (!sde_enc->idle_pc_enabled &&
  1923. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1924. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1925. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1926. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1927. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1928. return 0;
  1929. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1930. sw_event, sde_enc->idle_pc_enabled);
  1931. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1932. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1933. switch (sw_event) {
  1934. case SDE_ENC_RC_EVENT_KICKOFF:
  1935. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1936. is_vid_mode);
  1937. break;
  1938. case SDE_ENC_RC_EVENT_PRE_STOP:
  1939. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1940. is_vid_mode);
  1941. break;
  1942. case SDE_ENC_RC_EVENT_STOP:
  1943. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1944. break;
  1945. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1946. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1947. break;
  1948. case SDE_ENC_RC_EVENT_POST_MODESET:
  1949. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1950. break;
  1951. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1952. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1953. is_vid_mode);
  1954. break;
  1955. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1956. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1957. priv, is_vid_mode);
  1958. break;
  1959. default:
  1960. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1961. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1962. break;
  1963. }
  1964. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1965. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1966. return ret;
  1967. }
  1968. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1969. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1970. {
  1971. int i = 0;
  1972. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1973. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1974. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1975. if (poms_to_vid)
  1976. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1977. else if (poms_to_cmd)
  1978. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1979. _sde_encoder_update_rsc_client(drm_enc, true);
  1980. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1981. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1982. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1983. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1984. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1985. SDE_EVTLOG_FUNC_CASE1);
  1986. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1987. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1988. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1989. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1990. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1991. SDE_EVTLOG_FUNC_CASE2);
  1992. }
  1993. }
  1994. struct drm_connector *sde_encoder_get_connector(
  1995. struct drm_device *dev, struct drm_encoder *drm_enc)
  1996. {
  1997. struct drm_connector_list_iter conn_iter;
  1998. struct drm_connector *conn = NULL, *conn_search;
  1999. drm_connector_list_iter_begin(dev, &conn_iter);
  2000. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2001. if (conn_search->encoder == drm_enc) {
  2002. conn = conn_search;
  2003. break;
  2004. }
  2005. }
  2006. drm_connector_list_iter_end(&conn_iter);
  2007. return conn;
  2008. }
  2009. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2010. {
  2011. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2012. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2013. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2014. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2015. struct sde_rm_hw_request request_hw;
  2016. int i, j;
  2017. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2018. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2019. sde_enc->hw_pp[i] = NULL;
  2020. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2021. break;
  2022. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2023. }
  2024. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2025. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2026. if (phys) {
  2027. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2028. SDE_HW_BLK_QDSS);
  2029. for (j = 0; j < QDSS_MAX; j++) {
  2030. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2031. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2032. break;
  2033. }
  2034. }
  2035. }
  2036. }
  2037. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2038. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2039. sde_enc->hw_dsc[i] = NULL;
  2040. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2041. break;
  2042. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2043. }
  2044. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2045. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2046. sde_enc->hw_vdc[i] = NULL;
  2047. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2048. break;
  2049. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2050. }
  2051. /* Get PP for DSC configuration */
  2052. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2053. struct sde_hw_pingpong *pp = NULL;
  2054. unsigned long features = 0;
  2055. if (!sde_enc->hw_dsc[i])
  2056. continue;
  2057. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2058. request_hw.type = SDE_HW_BLK_PINGPONG;
  2059. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2060. break;
  2061. pp = to_sde_hw_pingpong(request_hw.hw);
  2062. features = pp->ops.get_hw_caps(pp);
  2063. if (test_bit(SDE_PINGPONG_DSC, &features))
  2064. sde_enc->hw_dsc_pp[i] = pp;
  2065. else
  2066. sde_enc->hw_dsc_pp[i] = NULL;
  2067. }
  2068. }
  2069. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2070. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2071. {
  2072. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2073. enum sde_intf_mode intf_mode;
  2074. struct drm_display_mode *old_adj_mode = NULL;
  2075. int ret;
  2076. bool is_cmd_mode = false, res_switch = false;
  2077. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2078. is_cmd_mode = true;
  2079. if (pre_modeset) {
  2080. if (sde_enc->cur_master)
  2081. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2082. if (old_adj_mode && is_cmd_mode)
  2083. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2084. DRM_MODE_MATCH_TIMINGS);
  2085. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2086. /*
  2087. * add tx wait for sim panel to avoid wd timer getting
  2088. * updated in middle of frame to avoid early vsync
  2089. */
  2090. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2091. if (ret && ret != -EWOULDBLOCK) {
  2092. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2093. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2094. return ret;
  2095. }
  2096. }
  2097. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2098. if (msm_is_mode_seamless_dms(msm_mode) ||
  2099. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2100. is_cmd_mode)) {
  2101. /* restore resource state before releasing them */
  2102. ret = sde_encoder_resource_control(drm_enc,
  2103. SDE_ENC_RC_EVENT_PRE_MODESET);
  2104. if (ret) {
  2105. SDE_ERROR_ENC(sde_enc,
  2106. "sde resource control failed: %d\n",
  2107. ret);
  2108. return ret;
  2109. }
  2110. /*
  2111. * Disable dce before switching the mode and after pre-
  2112. * modeset to guarantee previous kickoff has finished.
  2113. */
  2114. sde_encoder_dce_disable(sde_enc);
  2115. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2116. _sde_encoder_modeset_helper_locked(drm_enc,
  2117. SDE_ENC_RC_EVENT_PRE_MODESET);
  2118. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2119. msm_mode);
  2120. }
  2121. } else {
  2122. if (msm_is_mode_seamless_dms(msm_mode) ||
  2123. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2124. is_cmd_mode))
  2125. sde_encoder_resource_control(&sde_enc->base,
  2126. SDE_ENC_RC_EVENT_POST_MODESET);
  2127. else if (msm_is_mode_seamless_poms(msm_mode))
  2128. _sde_encoder_modeset_helper_locked(drm_enc,
  2129. SDE_ENC_RC_EVENT_POST_MODESET);
  2130. }
  2131. return 0;
  2132. }
  2133. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2134. struct drm_display_mode *mode,
  2135. struct drm_display_mode *adj_mode)
  2136. {
  2137. struct sde_encoder_virt *sde_enc;
  2138. struct sde_kms *sde_kms;
  2139. struct drm_connector *conn;
  2140. struct sde_connector_state *c_state;
  2141. struct msm_display_mode *msm_mode;
  2142. struct sde_crtc *sde_crtc;
  2143. int i = 0, ret;
  2144. int num_lm, num_intf, num_pp_per_intf;
  2145. if (!drm_enc) {
  2146. SDE_ERROR("invalid encoder\n");
  2147. return;
  2148. }
  2149. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2150. SDE_ERROR("power resource is not enabled\n");
  2151. return;
  2152. }
  2153. sde_kms = sde_encoder_get_kms(drm_enc);
  2154. if (!sde_kms)
  2155. return;
  2156. sde_enc = to_sde_encoder_virt(drm_enc);
  2157. SDE_DEBUG_ENC(sde_enc, "\n");
  2158. SDE_EVT32(DRMID(drm_enc));
  2159. /*
  2160. * cache the crtc in sde_enc on enable for duration of use case
  2161. * for correctly servicing asynchronous irq events and timers
  2162. */
  2163. if (!drm_enc->crtc) {
  2164. SDE_ERROR("invalid crtc\n");
  2165. return;
  2166. }
  2167. sde_enc->crtc = drm_enc->crtc;
  2168. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2169. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2170. /* get and store the mode_info */
  2171. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2172. if (!conn) {
  2173. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2174. return;
  2175. } else if (!conn->state) {
  2176. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2177. return;
  2178. }
  2179. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2180. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2181. c_state = to_sde_connector_state(conn->state);
  2182. if (!c_state) {
  2183. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2184. return;
  2185. }
  2186. /* cancel delayed off work, if any */
  2187. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2188. /* release resources before seamless mode change */
  2189. msm_mode = &c_state->msm_mode;
  2190. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2191. if (ret)
  2192. return;
  2193. /* reserve dynamic resources now, indicating non test-only */
  2194. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2195. if (ret) {
  2196. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2197. return;
  2198. }
  2199. /* assign the reserved HW blocks to this encoder */
  2200. _sde_encoder_virt_populate_hw_res(drm_enc);
  2201. /* determine left HW PP block to map to INTF */
  2202. num_lm = sde_enc->mode_info.topology.num_lm;
  2203. num_intf = sde_enc->mode_info.topology.num_intf;
  2204. num_pp_per_intf = num_lm / num_intf;
  2205. if (!num_pp_per_intf)
  2206. num_pp_per_intf = 1;
  2207. /* perform mode_set on phys_encs */
  2208. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2209. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2210. if (phys) {
  2211. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2212. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2213. i, num_pp_per_intf);
  2214. return;
  2215. }
  2216. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2217. phys->connector = conn;
  2218. if (phys->ops.mode_set)
  2219. phys->ops.mode_set(phys, mode, adj_mode,
  2220. &sde_crtc->reinit_crtc_mixers);
  2221. }
  2222. }
  2223. /* update resources after seamless mode change */
  2224. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2225. }
  2226. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2227. {
  2228. struct sde_encoder_virt *sde_enc;
  2229. struct sde_encoder_phys *phys;
  2230. int i;
  2231. if (!drm_enc) {
  2232. SDE_ERROR("invalid parameters\n");
  2233. return;
  2234. }
  2235. sde_enc = to_sde_encoder_virt(drm_enc);
  2236. if (!sde_enc) {
  2237. SDE_ERROR("invalid sde encoder\n");
  2238. return;
  2239. }
  2240. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2241. phys = sde_enc->phys_encs[i];
  2242. if (phys && phys->ops.control_te)
  2243. phys->ops.control_te(phys, enable);
  2244. }
  2245. }
  2246. static int _sde_encoder_input_connect(struct input_handler *handler,
  2247. struct input_dev *dev, const struct input_device_id *id)
  2248. {
  2249. struct input_handle *handle;
  2250. int rc = 0;
  2251. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2252. if (!handle)
  2253. return -ENOMEM;
  2254. handle->dev = dev;
  2255. handle->handler = handler;
  2256. handle->name = handler->name;
  2257. rc = input_register_handle(handle);
  2258. if (rc) {
  2259. pr_err("failed to register input handle\n");
  2260. goto error;
  2261. }
  2262. rc = input_open_device(handle);
  2263. if (rc) {
  2264. pr_err("failed to open input device\n");
  2265. goto error_unregister;
  2266. }
  2267. return 0;
  2268. error_unregister:
  2269. input_unregister_handle(handle);
  2270. error:
  2271. kfree(handle);
  2272. return rc;
  2273. }
  2274. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2275. {
  2276. input_close_device(handle);
  2277. input_unregister_handle(handle);
  2278. kfree(handle);
  2279. }
  2280. /**
  2281. * Structure for specifying event parameters on which to receive callbacks.
  2282. * This structure will trigger a callback in case of a touch event (specified by
  2283. * EV_ABS) where there is a change in X and Y coordinates,
  2284. */
  2285. static const struct input_device_id sde_input_ids[] = {
  2286. {
  2287. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2288. .evbit = { BIT_MASK(EV_ABS) },
  2289. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2290. BIT_MASK(ABS_MT_POSITION_X) |
  2291. BIT_MASK(ABS_MT_POSITION_Y) },
  2292. },
  2293. { },
  2294. };
  2295. static void _sde_encoder_input_handler_register(
  2296. struct drm_encoder *drm_enc)
  2297. {
  2298. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2299. int rc;
  2300. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2301. !sde_enc->input_event_enabled)
  2302. return;
  2303. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2304. sde_enc->input_handler->private = sde_enc;
  2305. /* register input handler if not already registered */
  2306. rc = input_register_handler(sde_enc->input_handler);
  2307. if (rc) {
  2308. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2309. rc);
  2310. kfree(sde_enc->input_handler);
  2311. }
  2312. }
  2313. }
  2314. static void _sde_encoder_input_handler_unregister(
  2315. struct drm_encoder *drm_enc)
  2316. {
  2317. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2318. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2319. !sde_enc->input_event_enabled)
  2320. return;
  2321. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2322. input_unregister_handler(sde_enc->input_handler);
  2323. sde_enc->input_handler->private = NULL;
  2324. }
  2325. }
  2326. static int _sde_encoder_input_handler(
  2327. struct sde_encoder_virt *sde_enc)
  2328. {
  2329. struct input_handler *input_handler = NULL;
  2330. int rc = 0;
  2331. if (sde_enc->input_handler) {
  2332. SDE_ERROR_ENC(sde_enc,
  2333. "input_handle is active. unexpected\n");
  2334. return -EINVAL;
  2335. }
  2336. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2337. if (!input_handler)
  2338. return -ENOMEM;
  2339. input_handler->event = sde_encoder_input_event_handler;
  2340. input_handler->connect = _sde_encoder_input_connect;
  2341. input_handler->disconnect = _sde_encoder_input_disconnect;
  2342. input_handler->name = "sde";
  2343. input_handler->id_table = sde_input_ids;
  2344. sde_enc->input_handler = input_handler;
  2345. return rc;
  2346. }
  2347. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2348. {
  2349. struct sde_encoder_virt *sde_enc = NULL;
  2350. struct sde_kms *sde_kms;
  2351. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2352. SDE_ERROR("invalid parameters\n");
  2353. return;
  2354. }
  2355. sde_kms = sde_encoder_get_kms(drm_enc);
  2356. if (!sde_kms)
  2357. return;
  2358. sde_enc = to_sde_encoder_virt(drm_enc);
  2359. if (!sde_enc || !sde_enc->cur_master) {
  2360. SDE_DEBUG("invalid sde encoder/master\n");
  2361. return;
  2362. }
  2363. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2364. sde_enc->cur_master->hw_mdptop &&
  2365. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2366. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2367. sde_enc->cur_master->hw_mdptop);
  2368. if (sde_enc->cur_master->hw_mdptop &&
  2369. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2370. !sde_in_trusted_vm(sde_kms))
  2371. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2372. sde_enc->cur_master->hw_mdptop,
  2373. sde_kms->catalog);
  2374. if (sde_enc->cur_master->hw_ctl &&
  2375. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2376. !sde_enc->cur_master->cont_splash_enabled)
  2377. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2378. sde_enc->cur_master->hw_ctl,
  2379. &sde_enc->cur_master->intf_cfg_v1);
  2380. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2381. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2382. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2383. _sde_encoder_control_fal10_veto(drm_enc, true);
  2384. }
  2385. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2386. {
  2387. struct sde_kms *sde_kms;
  2388. void *dither_cfg = NULL;
  2389. int ret = 0, i = 0;
  2390. size_t len = 0;
  2391. enum sde_rm_topology_name topology;
  2392. struct drm_encoder *drm_enc;
  2393. struct msm_display_dsc_info *dsc = NULL;
  2394. struct sde_encoder_virt *sde_enc;
  2395. struct sde_hw_pingpong *hw_pp;
  2396. u32 bpp, bpc;
  2397. int num_lm;
  2398. if (!phys || !phys->connector || !phys->hw_pp ||
  2399. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2400. return;
  2401. sde_kms = sde_encoder_get_kms(phys->parent);
  2402. if (!sde_kms)
  2403. return;
  2404. topology = sde_connector_get_topology_name(phys->connector);
  2405. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2406. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2407. (phys->split_role == ENC_ROLE_SLAVE)))
  2408. return;
  2409. drm_enc = phys->parent;
  2410. sde_enc = to_sde_encoder_virt(drm_enc);
  2411. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2412. bpc = dsc->config.bits_per_component;
  2413. bpp = dsc->config.bits_per_pixel;
  2414. /* disable dither for 10 bpp or 10bpc dsc config */
  2415. if (bpp == 10 || bpc == 10) {
  2416. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2417. return;
  2418. }
  2419. ret = sde_connector_get_dither_cfg(phys->connector,
  2420. phys->connector->state, &dither_cfg,
  2421. &len, sde_enc->idle_pc_restore);
  2422. /* skip reg writes when return values are invalid or no data */
  2423. if (ret && ret == -ENODATA)
  2424. return;
  2425. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2426. for (i = 0; i < num_lm; i++) {
  2427. hw_pp = sde_enc->hw_pp[i];
  2428. phys->hw_pp->ops.setup_dither(hw_pp,
  2429. dither_cfg, len);
  2430. }
  2431. }
  2432. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2433. {
  2434. struct sde_encoder_virt *sde_enc = NULL;
  2435. int i;
  2436. if (!drm_enc) {
  2437. SDE_ERROR("invalid encoder\n");
  2438. return;
  2439. }
  2440. sde_enc = to_sde_encoder_virt(drm_enc);
  2441. if (!sde_enc->cur_master) {
  2442. SDE_DEBUG("virt encoder has no master\n");
  2443. return;
  2444. }
  2445. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2446. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2447. sde_enc->idle_pc_restore = true;
  2448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2450. if (!phys)
  2451. continue;
  2452. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2453. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2454. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2455. phys->ops.restore(phys);
  2456. _sde_encoder_setup_dither(phys);
  2457. }
  2458. if (sde_enc->cur_master->ops.restore)
  2459. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2460. _sde_encoder_virt_enable_helper(drm_enc);
  2461. sde_encoder_control_te(drm_enc, true);
  2462. }
  2463. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2464. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2465. {
  2466. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2467. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2468. int i;
  2469. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2470. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2471. if (!phys)
  2472. continue;
  2473. phys->comp_type = comp_info->comp_type;
  2474. phys->comp_ratio = comp_info->comp_ratio;
  2475. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2476. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2477. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2478. phys->dsc_extra_pclk_cycle_cnt =
  2479. comp_info->dsc_info.pclk_per_line;
  2480. phys->dsc_extra_disp_width =
  2481. comp_info->dsc_info.extra_width;
  2482. phys->dce_bytes_per_line =
  2483. comp_info->dsc_info.bytes_per_pkt *
  2484. comp_info->dsc_info.pkt_per_line;
  2485. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2486. phys->dce_bytes_per_line =
  2487. comp_info->vdc_info.bytes_per_pkt *
  2488. comp_info->vdc_info.pkt_per_line;
  2489. }
  2490. if (phys != sde_enc->cur_master) {
  2491. /**
  2492. * on DMS request, the encoder will be enabled
  2493. * already. Invoke restore to reconfigure the
  2494. * new mode.
  2495. */
  2496. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2497. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2498. phys->ops.restore)
  2499. phys->ops.restore(phys);
  2500. else if (phys->ops.enable)
  2501. phys->ops.enable(phys);
  2502. }
  2503. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2504. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2505. phys->ops.setup_misr(phys, true,
  2506. sde_enc->misr_frame_count);
  2507. }
  2508. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2509. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2510. sde_enc->cur_master->ops.restore)
  2511. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2512. else if (sde_enc->cur_master->ops.enable)
  2513. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2514. }
  2515. static void sde_encoder_off_work(struct kthread_work *work)
  2516. {
  2517. struct sde_encoder_virt *sde_enc = container_of(work,
  2518. struct sde_encoder_virt, delayed_off_work.work);
  2519. struct drm_encoder *drm_enc;
  2520. if (!sde_enc) {
  2521. SDE_ERROR("invalid sde encoder\n");
  2522. return;
  2523. }
  2524. drm_enc = &sde_enc->base;
  2525. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2526. sde_encoder_idle_request(drm_enc);
  2527. SDE_ATRACE_END("sde_encoder_off_work");
  2528. }
  2529. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2530. {
  2531. struct sde_encoder_virt *sde_enc = NULL;
  2532. bool has_master_enc = false;
  2533. int i, ret = 0;
  2534. struct sde_connector_state *c_state;
  2535. struct drm_display_mode *cur_mode = NULL;
  2536. struct msm_display_mode *msm_mode;
  2537. if (!drm_enc || !drm_enc->crtc) {
  2538. SDE_ERROR("invalid encoder\n");
  2539. return;
  2540. }
  2541. sde_enc = to_sde_encoder_virt(drm_enc);
  2542. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2543. SDE_ERROR("power resource is not enabled\n");
  2544. return;
  2545. }
  2546. if (!sde_enc->crtc)
  2547. sde_enc->crtc = drm_enc->crtc;
  2548. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2549. SDE_DEBUG_ENC(sde_enc, "\n");
  2550. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2551. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2552. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2553. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2554. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2555. sde_enc->cur_master = phys;
  2556. has_master_enc = true;
  2557. break;
  2558. }
  2559. }
  2560. if (!has_master_enc) {
  2561. sde_enc->cur_master = NULL;
  2562. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2563. return;
  2564. }
  2565. _sde_encoder_input_handler_register(drm_enc);
  2566. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2567. if (!c_state) {
  2568. SDE_ERROR("invalid connector state\n");
  2569. return;
  2570. }
  2571. msm_mode = &c_state->msm_mode;
  2572. if ((drm_enc->crtc->state->connectors_changed &&
  2573. sde_encoder_in_clone_mode(drm_enc)) ||
  2574. !(msm_is_mode_seamless_vrr(msm_mode)
  2575. || msm_is_mode_seamless_dms(msm_mode)
  2576. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2577. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2578. sde_encoder_off_work);
  2579. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2580. if (ret) {
  2581. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2582. ret);
  2583. return;
  2584. }
  2585. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2586. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2587. /* turn off vsync_in to update tear check configuration */
  2588. sde_encoder_control_te(drm_enc, false);
  2589. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2590. _sde_encoder_virt_enable_helper(drm_enc);
  2591. sde_encoder_control_te(drm_enc, true);
  2592. }
  2593. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2594. {
  2595. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2596. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2597. int i = 0;
  2598. _sde_encoder_control_fal10_veto(drm_enc, false);
  2599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2600. if (sde_enc->phys_encs[i]) {
  2601. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2602. sde_enc->phys_encs[i]->connector = NULL;
  2603. }
  2604. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2605. }
  2606. sde_enc->cur_master = NULL;
  2607. /*
  2608. * clear the cached crtc in sde_enc on use case finish, after all the
  2609. * outstanding events and timers have been completed
  2610. */
  2611. sde_enc->crtc = NULL;
  2612. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2613. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2614. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2615. }
  2616. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2617. {
  2618. struct sde_encoder_virt *sde_enc = NULL;
  2619. struct sde_connector *sde_conn;
  2620. struct sde_kms *sde_kms;
  2621. enum sde_intf_mode intf_mode;
  2622. int ret, i = 0;
  2623. if (!drm_enc) {
  2624. SDE_ERROR("invalid encoder\n");
  2625. return;
  2626. } else if (!drm_enc->dev) {
  2627. SDE_ERROR("invalid dev\n");
  2628. return;
  2629. } else if (!drm_enc->dev->dev_private) {
  2630. SDE_ERROR("invalid dev_private\n");
  2631. return;
  2632. }
  2633. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2634. SDE_ERROR("power resource is not enabled\n");
  2635. return;
  2636. }
  2637. sde_enc = to_sde_encoder_virt(drm_enc);
  2638. if (!sde_enc->cur_master) {
  2639. SDE_ERROR("Invalid cur_master\n");
  2640. return;
  2641. }
  2642. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2643. SDE_DEBUG_ENC(sde_enc, "\n");
  2644. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2645. if (!sde_kms)
  2646. return;
  2647. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2648. SDE_EVT32(DRMID(drm_enc));
  2649. /* wait for idle */
  2650. if (!sde_encoder_in_clone_mode(drm_enc))
  2651. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2652. _sde_encoder_input_handler_unregister(drm_enc);
  2653. flush_delayed_work(&sde_conn->status_work);
  2654. /*
  2655. * For primary command mode and video mode encoders, execute the
  2656. * resource control pre-stop operations before the physical encoders
  2657. * are disabled, to allow the rsc to transition its states properly.
  2658. *
  2659. * For other encoder types, rsc should not be enabled until after
  2660. * they have been fully disabled, so delay the pre-stop operations
  2661. * until after the physical disable calls have returned.
  2662. */
  2663. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2664. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2665. sde_encoder_resource_control(drm_enc,
  2666. SDE_ENC_RC_EVENT_PRE_STOP);
  2667. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2668. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2669. if (phys && phys->ops.disable)
  2670. phys->ops.disable(phys);
  2671. }
  2672. } else {
  2673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2674. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2675. if (phys && phys->ops.disable)
  2676. phys->ops.disable(phys);
  2677. }
  2678. sde_encoder_resource_control(drm_enc,
  2679. SDE_ENC_RC_EVENT_PRE_STOP);
  2680. }
  2681. /*
  2682. * disable dce after the transfer is complete (for command mode)
  2683. * and after physical encoder is disabled, to make sure timing
  2684. * engine is already disabled (for video mode).
  2685. */
  2686. if (!sde_in_trusted_vm(sde_kms))
  2687. sde_encoder_dce_disable(sde_enc);
  2688. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2689. /* reset connector topology name property */
  2690. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2691. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2692. ret = sde_rm_update_topology(&sde_kms->rm,
  2693. sde_enc->cur_master->connector->state, NULL);
  2694. if (ret) {
  2695. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2696. return;
  2697. }
  2698. }
  2699. if (!sde_encoder_in_clone_mode(drm_enc))
  2700. sde_encoder_virt_reset(drm_enc);
  2701. }
  2702. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2703. struct sde_encoder_phys_wb *wb_enc)
  2704. {
  2705. struct sde_encoder_virt *sde_enc;
  2706. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2707. struct sde_ctl_flush_cfg cfg;
  2708. struct sde_hw_dsc *hw_dsc = NULL;
  2709. int i;
  2710. ctl->ops.reset(ctl);
  2711. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2712. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2713. if (wb_enc) {
  2714. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2715. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2716. false, phys_enc->hw_pp->idx);
  2717. if (ctl->ops.update_bitmask)
  2718. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2719. wb_enc->hw_wb->idx, true);
  2720. }
  2721. } else {
  2722. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2723. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2724. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2725. sde_enc->phys_encs[i]->hw_intf, false,
  2726. sde_enc->phys_encs[i]->hw_pp->idx);
  2727. if (ctl->ops.update_bitmask)
  2728. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2729. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2730. }
  2731. }
  2732. }
  2733. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2734. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2735. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2736. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2737. phys_enc->hw_pp->merge_3d->idx, true);
  2738. }
  2739. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2740. phys_enc->hw_pp) {
  2741. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2742. false, phys_enc->hw_pp->idx);
  2743. if (ctl->ops.update_bitmask)
  2744. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2745. phys_enc->hw_cdm->idx, true);
  2746. }
  2747. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2748. phys_enc->hw_pp) {
  2749. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2750. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2751. if (ctl->ops.update_dnsc_blur_bitmask)
  2752. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2753. }
  2754. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2755. ctl->ops.reset_post_disable)
  2756. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2757. phys_enc->hw_pp->merge_3d ?
  2758. phys_enc->hw_pp->merge_3d->idx : 0);
  2759. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2760. hw_dsc = sde_enc->hw_dsc[i];
  2761. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2762. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2763. if (ctl->ops.update_bitmask)
  2764. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2765. }
  2766. }
  2767. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2768. ctl->ops.get_pending_flush(ctl, &cfg);
  2769. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2770. ctl->ops.trigger_flush(ctl);
  2771. ctl->ops.trigger_start(ctl);
  2772. ctl->ops.clear_pending_flush(ctl);
  2773. }
  2774. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2775. {
  2776. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2777. struct sde_ctl_flush_cfg cfg;
  2778. ctl->ops.reset(ctl);
  2779. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2780. ctl->ops.get_pending_flush(ctl, &cfg);
  2781. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2782. ctl->ops.trigger_flush(ctl);
  2783. ctl->ops.trigger_start(ctl);
  2784. }
  2785. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2786. enum sde_intf_type type, u32 controller_id)
  2787. {
  2788. int i = 0;
  2789. for (i = 0; i < catalog->intf_count; i++) {
  2790. if (catalog->intf[i].type == type
  2791. && catalog->intf[i].controller_id == controller_id) {
  2792. return catalog->intf[i].id;
  2793. }
  2794. }
  2795. return INTF_MAX;
  2796. }
  2797. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2798. enum sde_intf_type type, u32 controller_id)
  2799. {
  2800. if (controller_id < catalog->wb_count)
  2801. return catalog->wb[controller_id].id;
  2802. return WB_MAX;
  2803. }
  2804. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2805. struct drm_crtc *crtc)
  2806. {
  2807. struct sde_hw_uidle *uidle;
  2808. struct sde_uidle_cntr cntr;
  2809. struct sde_uidle_status status;
  2810. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2811. pr_err("invalid params %d %d\n",
  2812. !sde_kms, !crtc);
  2813. return;
  2814. }
  2815. /* check if perf counters are enabled and setup */
  2816. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2817. return;
  2818. uidle = sde_kms->hw_uidle;
  2819. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2820. && uidle->ops.uidle_get_status) {
  2821. uidle->ops.uidle_get_status(uidle, &status);
  2822. trace_sde_perf_uidle_status(
  2823. crtc->base.id,
  2824. status.uidle_danger_status_0,
  2825. status.uidle_danger_status_1,
  2826. status.uidle_safe_status_0,
  2827. status.uidle_safe_status_1,
  2828. status.uidle_idle_status_0,
  2829. status.uidle_idle_status_1,
  2830. status.uidle_fal_status_0,
  2831. status.uidle_fal_status_1,
  2832. status.uidle_status,
  2833. status.uidle_en_fal10);
  2834. }
  2835. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2836. && uidle->ops.uidle_get_cntr) {
  2837. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2838. trace_sde_perf_uidle_cntr(
  2839. crtc->base.id,
  2840. cntr.fal1_gate_cntr,
  2841. cntr.fal10_gate_cntr,
  2842. cntr.fal_wait_gate_cntr,
  2843. cntr.fal1_num_transitions_cntr,
  2844. cntr.fal10_num_transitions_cntr,
  2845. cntr.min_gate_cntr,
  2846. cntr.max_gate_cntr);
  2847. }
  2848. }
  2849. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2850. struct sde_encoder_phys *phy_enc)
  2851. {
  2852. struct sde_encoder_virt *sde_enc = NULL;
  2853. unsigned long lock_flags;
  2854. ktime_t ts = 0;
  2855. if (!drm_enc || !phy_enc)
  2856. return;
  2857. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2858. sde_enc = to_sde_encoder_virt(drm_enc);
  2859. /*
  2860. * calculate accurate vsync timestamp when available
  2861. * set current time otherwise
  2862. */
  2863. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2864. phy_enc->sde_kms->catalog->features))
  2865. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2866. if (!ts)
  2867. ts = ktime_get();
  2868. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2869. phy_enc->last_vsync_timestamp = ts;
  2870. atomic_inc(&phy_enc->vsync_cnt);
  2871. if (sde_enc->crtc_vblank_cb)
  2872. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2873. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2874. if (phy_enc->sde_kms &&
  2875. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2876. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2877. SDE_ATRACE_END("encoder_vblank_callback");
  2878. }
  2879. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2880. struct sde_encoder_phys *phy_enc)
  2881. {
  2882. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2883. if (!phy_enc)
  2884. return;
  2885. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2886. atomic_inc(&phy_enc->underrun_cnt);
  2887. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2888. if (sde_enc->cur_master &&
  2889. sde_enc->cur_master->ops.get_underrun_line_count)
  2890. sde_enc->cur_master->ops.get_underrun_line_count(
  2891. sde_enc->cur_master);
  2892. trace_sde_encoder_underrun(DRMID(drm_enc),
  2893. atomic_read(&phy_enc->underrun_cnt));
  2894. if (phy_enc->sde_kms &&
  2895. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2896. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2897. SDE_DBG_CTRL("stop_ftrace");
  2898. SDE_DBG_CTRL("panic_underrun");
  2899. SDE_ATRACE_END("encoder_underrun_callback");
  2900. }
  2901. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2902. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2903. {
  2904. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2905. unsigned long lock_flags;
  2906. bool enable;
  2907. int i;
  2908. enable = vbl_cb ? true : false;
  2909. if (!drm_enc) {
  2910. SDE_ERROR("invalid encoder\n");
  2911. return;
  2912. }
  2913. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2914. SDE_EVT32(DRMID(drm_enc), enable);
  2915. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2916. sde_enc->crtc_vblank_cb = vbl_cb;
  2917. sde_enc->crtc_vblank_cb_data = vbl_data;
  2918. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2919. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2920. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2921. if (phys && phys->ops.control_vblank_irq)
  2922. phys->ops.control_vblank_irq(phys, enable);
  2923. }
  2924. sde_enc->vblank_enabled = enable;
  2925. }
  2926. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2927. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2928. struct drm_crtc *crtc)
  2929. {
  2930. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2931. unsigned long lock_flags;
  2932. bool enable;
  2933. enable = frame_event_cb ? true : false;
  2934. if (!drm_enc) {
  2935. SDE_ERROR("invalid encoder\n");
  2936. return;
  2937. }
  2938. SDE_DEBUG_ENC(sde_enc, "\n");
  2939. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2940. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2941. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2942. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2943. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2944. }
  2945. static void sde_encoder_frame_done_callback(
  2946. struct drm_encoder *drm_enc,
  2947. struct sde_encoder_phys *ready_phys, u32 event)
  2948. {
  2949. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2950. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2951. unsigned int i;
  2952. bool trigger = true;
  2953. bool is_cmd_mode = false;
  2954. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2955. ktime_t ts = 0;
  2956. if (!sde_kms || !sde_enc->cur_master) {
  2957. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2958. sde_kms, sde_enc->cur_master);
  2959. return;
  2960. }
  2961. sde_enc->crtc_frame_event_cb_data.connector =
  2962. sde_enc->cur_master->connector;
  2963. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2964. is_cmd_mode = true;
  2965. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2966. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2967. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2968. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2969. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2970. /*
  2971. * get current ktime for other events and when precise timestamp is not
  2972. * available for retire-fence
  2973. */
  2974. if (!ts)
  2975. ts = ktime_get();
  2976. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2977. | SDE_ENCODER_FRAME_EVENT_ERROR
  2978. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  2979. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  2980. if (ready_phys->connector)
  2981. topology = sde_connector_get_topology_name(
  2982. ready_phys->connector);
  2983. /* One of the physical encoders has become idle */
  2984. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2985. if (sde_enc->phys_encs[i] == ready_phys) {
  2986. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2987. atomic_read(&sde_enc->frame_done_cnt[i]));
  2988. if (!atomic_add_unless(
  2989. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2990. SDE_EVT32(DRMID(drm_enc), event,
  2991. ready_phys->intf_idx,
  2992. SDE_EVTLOG_ERROR);
  2993. SDE_ERROR_ENC(sde_enc,
  2994. "intf idx:%d, event:%d\n",
  2995. ready_phys->intf_idx, event);
  2996. return;
  2997. }
  2998. }
  2999. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3000. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3001. trigger = false;
  3002. }
  3003. if (trigger) {
  3004. if (sde_enc->crtc_frame_event_cb)
  3005. sde_enc->crtc_frame_event_cb(
  3006. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3007. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3008. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3009. -1, 0);
  3010. }
  3011. } else if (sde_enc->crtc_frame_event_cb) {
  3012. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3013. }
  3014. }
  3015. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3016. {
  3017. struct sde_encoder_virt *sde_enc;
  3018. if (!drm_enc) {
  3019. SDE_ERROR("invalid drm encoder\n");
  3020. return -EINVAL;
  3021. }
  3022. sde_enc = to_sde_encoder_virt(drm_enc);
  3023. sde_encoder_resource_control(&sde_enc->base,
  3024. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3025. return 0;
  3026. }
  3027. /**
  3028. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3029. * drm_enc: Pointer to drm encoder structure
  3030. * phys: Pointer to physical encoder structure
  3031. * extra_flush: Additional bit mask to include in flush trigger
  3032. * config_changed: if true new config is applied, avoid increment of retire
  3033. * count if false
  3034. */
  3035. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3036. struct sde_encoder_phys *phys,
  3037. struct sde_ctl_flush_cfg *extra_flush,
  3038. bool config_changed)
  3039. {
  3040. struct sde_hw_ctl *ctl;
  3041. unsigned long lock_flags;
  3042. struct sde_encoder_virt *sde_enc;
  3043. int pend_ret_fence_cnt;
  3044. struct sde_connector *c_conn;
  3045. if (!drm_enc || !phys) {
  3046. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3047. !drm_enc, !phys);
  3048. return;
  3049. }
  3050. sde_enc = to_sde_encoder_virt(drm_enc);
  3051. c_conn = to_sde_connector(phys->connector);
  3052. if (!phys->hw_pp) {
  3053. SDE_ERROR("invalid pingpong hw\n");
  3054. return;
  3055. }
  3056. ctl = phys->hw_ctl;
  3057. if (!ctl || !phys->ops.trigger_flush) {
  3058. SDE_ERROR("missing ctl/trigger cb\n");
  3059. return;
  3060. }
  3061. if (phys->split_role == ENC_ROLE_SKIP) {
  3062. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3063. "skip flush pp%d ctl%d\n",
  3064. phys->hw_pp->idx - PINGPONG_0,
  3065. ctl->idx - CTL_0);
  3066. return;
  3067. }
  3068. /* update pending counts and trigger kickoff ctl flush atomically */
  3069. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3070. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3071. atomic_inc(&phys->pending_retire_fence_cnt);
  3072. atomic_inc(&phys->pending_ctl_start_cnt);
  3073. }
  3074. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3075. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3076. ctl->ops.update_bitmask) {
  3077. /* perform peripheral flush on every frame update for dp dsc */
  3078. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3079. phys->comp_ratio && c_conn->ops.update_pps) {
  3080. c_conn->ops.update_pps(phys->connector, NULL,
  3081. c_conn->display);
  3082. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3083. phys->hw_intf->idx, 1);
  3084. }
  3085. if (sde_enc->dynamic_hdr_updated)
  3086. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3087. phys->hw_intf->idx, 1);
  3088. }
  3089. if ((extra_flush && extra_flush->pending_flush_mask)
  3090. && ctl->ops.update_pending_flush)
  3091. ctl->ops.update_pending_flush(ctl, extra_flush);
  3092. phys->ops.trigger_flush(phys);
  3093. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3094. if (ctl->ops.get_pending_flush) {
  3095. struct sde_ctl_flush_cfg pending_flush = {0,};
  3096. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3097. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3098. ctl->idx - CTL_0,
  3099. pending_flush.pending_flush_mask,
  3100. pend_ret_fence_cnt);
  3101. } else {
  3102. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3103. ctl->idx - CTL_0,
  3104. pend_ret_fence_cnt);
  3105. }
  3106. }
  3107. /**
  3108. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3109. * phys: Pointer to physical encoder structure
  3110. */
  3111. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3112. {
  3113. struct sde_hw_ctl *ctl;
  3114. struct sde_encoder_virt *sde_enc;
  3115. if (!phys) {
  3116. SDE_ERROR("invalid argument(s)\n");
  3117. return;
  3118. }
  3119. if (!phys->hw_pp) {
  3120. SDE_ERROR("invalid pingpong hw\n");
  3121. return;
  3122. }
  3123. if (!phys->parent) {
  3124. SDE_ERROR("invalid parent\n");
  3125. return;
  3126. }
  3127. /* avoid ctrl start for encoder in clone mode */
  3128. if (phys->in_clone_mode)
  3129. return;
  3130. ctl = phys->hw_ctl;
  3131. sde_enc = to_sde_encoder_virt(phys->parent);
  3132. if (phys->split_role == ENC_ROLE_SKIP) {
  3133. SDE_DEBUG_ENC(sde_enc,
  3134. "skip start pp%d ctl%d\n",
  3135. phys->hw_pp->idx - PINGPONG_0,
  3136. ctl->idx - CTL_0);
  3137. return;
  3138. }
  3139. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3140. phys->ops.trigger_start(phys);
  3141. }
  3142. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3143. {
  3144. struct sde_hw_ctl *ctl;
  3145. if (!phys_enc) {
  3146. SDE_ERROR("invalid encoder\n");
  3147. return;
  3148. }
  3149. ctl = phys_enc->hw_ctl;
  3150. if (ctl && ctl->ops.trigger_flush)
  3151. ctl->ops.trigger_flush(ctl);
  3152. }
  3153. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3154. {
  3155. struct sde_hw_ctl *ctl;
  3156. if (!phys_enc) {
  3157. SDE_ERROR("invalid encoder\n");
  3158. return;
  3159. }
  3160. ctl = phys_enc->hw_ctl;
  3161. if (ctl && ctl->ops.trigger_start) {
  3162. ctl->ops.trigger_start(ctl);
  3163. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3164. }
  3165. }
  3166. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3167. {
  3168. struct sde_encoder_virt *sde_enc;
  3169. struct sde_connector *sde_con;
  3170. void *sde_con_disp;
  3171. struct sde_hw_ctl *ctl;
  3172. int rc;
  3173. if (!phys_enc) {
  3174. SDE_ERROR("invalid encoder\n");
  3175. return;
  3176. }
  3177. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3178. ctl = phys_enc->hw_ctl;
  3179. if (!ctl || !ctl->ops.reset)
  3180. return;
  3181. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3182. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3183. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3184. phys_enc->connector) {
  3185. sde_con = to_sde_connector(phys_enc->connector);
  3186. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3187. if (sde_con->ops.soft_reset) {
  3188. rc = sde_con->ops.soft_reset(sde_con_disp);
  3189. if (rc) {
  3190. SDE_ERROR_ENC(sde_enc,
  3191. "connector soft reset failure\n");
  3192. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3193. }
  3194. }
  3195. }
  3196. phys_enc->enable_state = SDE_ENC_ENABLED;
  3197. }
  3198. /**
  3199. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3200. * Iterate through the physical encoders and perform consolidated flush
  3201. * and/or control start triggering as needed. This is done in the virtual
  3202. * encoder rather than the individual physical ones in order to handle
  3203. * use cases that require visibility into multiple physical encoders at
  3204. * a time.
  3205. * sde_enc: Pointer to virtual encoder structure
  3206. * config_changed: if true new config is applied. Avoid regdma_flush and
  3207. * incrementing the retire count if false.
  3208. */
  3209. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3210. bool config_changed)
  3211. {
  3212. struct sde_hw_ctl *ctl;
  3213. uint32_t i;
  3214. struct sde_ctl_flush_cfg pending_flush = {0,};
  3215. u32 pending_kickoff_cnt;
  3216. struct msm_drm_private *priv = NULL;
  3217. struct sde_kms *sde_kms = NULL;
  3218. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3219. bool is_regdma_blocking = false, is_vid_mode = false;
  3220. struct sde_crtc *sde_crtc;
  3221. if (!sde_enc) {
  3222. SDE_ERROR("invalid encoder\n");
  3223. return;
  3224. }
  3225. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3226. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3227. is_vid_mode = true;
  3228. is_regdma_blocking = (is_vid_mode ||
  3229. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3230. /* don't perform flush/start operations for slave encoders */
  3231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3232. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3233. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3234. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3235. continue;
  3236. ctl = phys->hw_ctl;
  3237. if (!ctl)
  3238. continue;
  3239. if (phys->connector)
  3240. topology = sde_connector_get_topology_name(
  3241. phys->connector);
  3242. if (!phys->ops.needs_single_flush ||
  3243. !phys->ops.needs_single_flush(phys)) {
  3244. if (config_changed && ctl->ops.reg_dma_flush)
  3245. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3246. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3247. config_changed);
  3248. } else if (ctl->ops.get_pending_flush) {
  3249. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3250. }
  3251. }
  3252. /* for split flush, combine pending flush masks and send to master */
  3253. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3254. ctl = sde_enc->cur_master->hw_ctl;
  3255. if (config_changed && ctl->ops.reg_dma_flush)
  3256. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3257. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3258. &pending_flush,
  3259. config_changed);
  3260. }
  3261. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3262. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3263. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3264. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3265. continue;
  3266. if (!phys->ops.needs_single_flush ||
  3267. !phys->ops.needs_single_flush(phys)) {
  3268. pending_kickoff_cnt =
  3269. sde_encoder_phys_inc_pending(phys);
  3270. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3271. } else {
  3272. pending_kickoff_cnt =
  3273. sde_encoder_phys_inc_pending(phys);
  3274. SDE_EVT32(pending_kickoff_cnt,
  3275. pending_flush.pending_flush_mask,
  3276. SDE_EVTLOG_FUNC_CASE2);
  3277. }
  3278. }
  3279. if (sde_enc->misr_enable)
  3280. sde_encoder_misr_configure(&sde_enc->base, true,
  3281. sde_enc->misr_frame_count);
  3282. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3283. if (crtc_misr_info.misr_enable && sde_crtc &&
  3284. sde_crtc->misr_reconfigure) {
  3285. sde_crtc_misr_setup(sde_enc->crtc, true,
  3286. crtc_misr_info.misr_frame_count);
  3287. sde_crtc->misr_reconfigure = false;
  3288. }
  3289. _sde_encoder_trigger_start(sde_enc->cur_master);
  3290. if (sde_enc->elevated_ahb_vote) {
  3291. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3292. priv = sde_enc->base.dev->dev_private;
  3293. if (sde_kms != NULL) {
  3294. sde_power_scale_reg_bus(&priv->phandle,
  3295. VOTE_INDEX_LOW,
  3296. false);
  3297. }
  3298. sde_enc->elevated_ahb_vote = false;
  3299. }
  3300. }
  3301. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3302. struct drm_encoder *drm_enc,
  3303. unsigned long *affected_displays,
  3304. int num_active_phys)
  3305. {
  3306. struct sde_encoder_virt *sde_enc;
  3307. struct sde_encoder_phys *master;
  3308. enum sde_rm_topology_name topology;
  3309. bool is_right_only;
  3310. if (!drm_enc || !affected_displays)
  3311. return;
  3312. sde_enc = to_sde_encoder_virt(drm_enc);
  3313. master = sde_enc->cur_master;
  3314. if (!master || !master->connector)
  3315. return;
  3316. topology = sde_connector_get_topology_name(master->connector);
  3317. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3318. return;
  3319. /*
  3320. * For pingpong split, the slave pingpong won't generate IRQs. For
  3321. * right-only updates, we can't swap pingpongs, or simply swap the
  3322. * master/slave assignment, we actually have to swap the interfaces
  3323. * so that the master physical encoder will use a pingpong/interface
  3324. * that generates irqs on which to wait.
  3325. */
  3326. is_right_only = !test_bit(0, affected_displays) &&
  3327. test_bit(1, affected_displays);
  3328. if (is_right_only && !sde_enc->intfs_swapped) {
  3329. /* right-only update swap interfaces */
  3330. swap(sde_enc->phys_encs[0]->intf_idx,
  3331. sde_enc->phys_encs[1]->intf_idx);
  3332. sde_enc->intfs_swapped = true;
  3333. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3334. /* left-only or full update, swap back */
  3335. swap(sde_enc->phys_encs[0]->intf_idx,
  3336. sde_enc->phys_encs[1]->intf_idx);
  3337. sde_enc->intfs_swapped = false;
  3338. }
  3339. SDE_DEBUG_ENC(sde_enc,
  3340. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3341. is_right_only, sde_enc->intfs_swapped,
  3342. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3343. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3344. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3345. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3346. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3347. *affected_displays);
  3348. /* ppsplit always uses master since ppslave invalid for irqs*/
  3349. if (num_active_phys == 1)
  3350. *affected_displays = BIT(0);
  3351. }
  3352. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3353. struct sde_encoder_kickoff_params *params)
  3354. {
  3355. struct sde_encoder_virt *sde_enc;
  3356. struct sde_encoder_phys *phys;
  3357. int i, num_active_phys;
  3358. bool master_assigned = false;
  3359. if (!drm_enc || !params)
  3360. return;
  3361. sde_enc = to_sde_encoder_virt(drm_enc);
  3362. if (sde_enc->num_phys_encs <= 1)
  3363. return;
  3364. /* count bits set */
  3365. num_active_phys = hweight_long(params->affected_displays);
  3366. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3367. params->affected_displays, num_active_phys);
  3368. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3369. num_active_phys);
  3370. /* for left/right only update, ppsplit master switches interface */
  3371. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3372. &params->affected_displays, num_active_phys);
  3373. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3374. enum sde_enc_split_role prv_role, new_role;
  3375. bool active = false;
  3376. phys = sde_enc->phys_encs[i];
  3377. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3378. continue;
  3379. active = test_bit(i, &params->affected_displays);
  3380. prv_role = phys->split_role;
  3381. if (active && num_active_phys == 1)
  3382. new_role = ENC_ROLE_SOLO;
  3383. else if (active && !master_assigned)
  3384. new_role = ENC_ROLE_MASTER;
  3385. else if (active)
  3386. new_role = ENC_ROLE_SLAVE;
  3387. else
  3388. new_role = ENC_ROLE_SKIP;
  3389. phys->ops.update_split_role(phys, new_role);
  3390. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3391. sde_enc->cur_master = phys;
  3392. master_assigned = true;
  3393. }
  3394. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3395. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3396. phys->split_role, active);
  3397. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3398. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3399. phys->split_role, active, num_active_phys);
  3400. }
  3401. }
  3402. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3403. {
  3404. struct sde_encoder_virt *sde_enc;
  3405. struct msm_display_info *disp_info;
  3406. if (!drm_enc) {
  3407. SDE_ERROR("invalid encoder\n");
  3408. return false;
  3409. }
  3410. sde_enc = to_sde_encoder_virt(drm_enc);
  3411. disp_info = &sde_enc->disp_info;
  3412. return (disp_info->curr_panel_mode == mode);
  3413. }
  3414. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3415. {
  3416. struct sde_encoder_virt *sde_enc;
  3417. struct sde_encoder_phys *phys;
  3418. unsigned int i;
  3419. struct sde_hw_ctl *ctl;
  3420. if (!drm_enc) {
  3421. SDE_ERROR("invalid encoder\n");
  3422. return;
  3423. }
  3424. sde_enc = to_sde_encoder_virt(drm_enc);
  3425. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3426. phys = sde_enc->phys_encs[i];
  3427. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3428. sde_encoder_check_curr_mode(drm_enc,
  3429. MSM_DISPLAY_CMD_MODE)) {
  3430. ctl = phys->hw_ctl;
  3431. if (ctl->ops.trigger_pending)
  3432. /* update only for command mode primary ctl */
  3433. ctl->ops.trigger_pending(ctl);
  3434. }
  3435. }
  3436. sde_enc->idle_pc_restore = false;
  3437. }
  3438. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3439. {
  3440. struct sde_encoder_virt *sde_enc = container_of(work,
  3441. struct sde_encoder_virt, esd_trigger_work);
  3442. if (!sde_enc) {
  3443. SDE_ERROR("invalid sde encoder\n");
  3444. return;
  3445. }
  3446. sde_encoder_resource_control(&sde_enc->base,
  3447. SDE_ENC_RC_EVENT_KICKOFF);
  3448. }
  3449. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3450. {
  3451. struct sde_encoder_virt *sde_enc = container_of(work,
  3452. struct sde_encoder_virt, input_event_work);
  3453. if (!sde_enc) {
  3454. SDE_ERROR("invalid sde encoder\n");
  3455. return;
  3456. }
  3457. sde_encoder_resource_control(&sde_enc->base,
  3458. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3459. }
  3460. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3461. {
  3462. struct sde_encoder_virt *sde_enc = container_of(work,
  3463. struct sde_encoder_virt, early_wakeup_work);
  3464. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3465. sde_vm_lock(sde_kms);
  3466. if (!sde_vm_owns_hw(sde_kms)) {
  3467. sde_vm_unlock(sde_kms);
  3468. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3469. DRMID(&sde_enc->base));
  3470. return;
  3471. }
  3472. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3473. sde_encoder_resource_control(&sde_enc->base,
  3474. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3475. SDE_ATRACE_END("encoder_early_wakeup");
  3476. sde_vm_unlock(sde_kms);
  3477. }
  3478. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3479. {
  3480. struct sde_encoder_virt *sde_enc = NULL;
  3481. struct msm_drm_thread *disp_thread = NULL;
  3482. struct msm_drm_private *priv = NULL;
  3483. priv = drm_enc->dev->dev_private;
  3484. sde_enc = to_sde_encoder_virt(drm_enc);
  3485. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3486. SDE_DEBUG_ENC(sde_enc,
  3487. "should only early wake up command mode display\n");
  3488. return;
  3489. }
  3490. if (!sde_enc->crtc || (sde_enc->crtc->index
  3491. >= ARRAY_SIZE(priv->event_thread))) {
  3492. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3493. sde_enc->crtc == NULL,
  3494. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3495. return;
  3496. }
  3497. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3498. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3499. kthread_queue_work(&disp_thread->worker,
  3500. &sde_enc->early_wakeup_work);
  3501. SDE_ATRACE_END("queue_early_wakeup_work");
  3502. }
  3503. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3504. {
  3505. static const uint64_t timeout_us = 50000;
  3506. static const uint64_t sleep_us = 20;
  3507. struct sde_encoder_virt *sde_enc;
  3508. ktime_t cur_ktime, exp_ktime;
  3509. uint32_t line_count, tmp, i;
  3510. if (!drm_enc) {
  3511. SDE_ERROR("invalid encoder\n");
  3512. return -EINVAL;
  3513. }
  3514. sde_enc = to_sde_encoder_virt(drm_enc);
  3515. if (!sde_enc->cur_master ||
  3516. !sde_enc->cur_master->ops.get_line_count) {
  3517. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3518. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3519. return -EINVAL;
  3520. }
  3521. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3522. line_count = sde_enc->cur_master->ops.get_line_count(
  3523. sde_enc->cur_master);
  3524. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3525. tmp = line_count;
  3526. line_count = sde_enc->cur_master->ops.get_line_count(
  3527. sde_enc->cur_master);
  3528. if (line_count < tmp) {
  3529. SDE_EVT32(DRMID(drm_enc), line_count);
  3530. return 0;
  3531. }
  3532. cur_ktime = ktime_get();
  3533. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3534. break;
  3535. usleep_range(sleep_us / 2, sleep_us);
  3536. }
  3537. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3538. return -ETIMEDOUT;
  3539. }
  3540. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3541. {
  3542. struct drm_encoder *drm_enc;
  3543. struct sde_rm_hw_iter rm_iter;
  3544. bool lm_valid = false;
  3545. bool intf_valid = false;
  3546. if (!phys_enc || !phys_enc->parent) {
  3547. SDE_ERROR("invalid encoder\n");
  3548. return -EINVAL;
  3549. }
  3550. drm_enc = phys_enc->parent;
  3551. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3552. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3553. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3554. phys_enc->has_intf_te)) {
  3555. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3556. SDE_HW_BLK_INTF);
  3557. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3558. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3559. if (!hw_intf)
  3560. continue;
  3561. if (phys_enc->hw_ctl->ops.update_bitmask)
  3562. phys_enc->hw_ctl->ops.update_bitmask(
  3563. phys_enc->hw_ctl,
  3564. SDE_HW_FLUSH_INTF,
  3565. hw_intf->idx, 1);
  3566. intf_valid = true;
  3567. }
  3568. if (!intf_valid) {
  3569. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3570. "intf not found to flush\n");
  3571. return -EFAULT;
  3572. }
  3573. } else {
  3574. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3575. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3576. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3577. if (!hw_lm)
  3578. continue;
  3579. /* update LM flush for HW without INTF TE */
  3580. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3581. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3582. phys_enc->hw_ctl,
  3583. hw_lm->idx, 1);
  3584. lm_valid = true;
  3585. }
  3586. if (!lm_valid) {
  3587. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3588. "lm not found to flush\n");
  3589. return -EFAULT;
  3590. }
  3591. }
  3592. return 0;
  3593. }
  3594. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3595. struct sde_encoder_virt *sde_enc)
  3596. {
  3597. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3598. struct sde_hw_mdp *mdptop = NULL;
  3599. sde_enc->dynamic_hdr_updated = false;
  3600. if (sde_enc->cur_master) {
  3601. mdptop = sde_enc->cur_master->hw_mdptop;
  3602. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3603. sde_enc->cur_master->connector);
  3604. }
  3605. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3606. return;
  3607. if (mdptop->ops.set_hdr_plus_metadata) {
  3608. sde_enc->dynamic_hdr_updated = true;
  3609. mdptop->ops.set_hdr_plus_metadata(
  3610. mdptop, dhdr_meta->dynamic_hdr_payload,
  3611. dhdr_meta->dynamic_hdr_payload_size,
  3612. sde_enc->cur_master->intf_idx == INTF_0 ?
  3613. 0 : 1);
  3614. }
  3615. }
  3616. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3617. {
  3618. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3619. struct sde_encoder_phys *phys;
  3620. int i;
  3621. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3622. phys = sde_enc->phys_encs[i];
  3623. if (phys && phys->ops.hw_reset)
  3624. phys->ops.hw_reset(phys);
  3625. }
  3626. }
  3627. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3628. struct sde_encoder_kickoff_params *params,
  3629. struct sde_encoder_virt *sde_enc,
  3630. struct sde_kms *sde_kms,
  3631. bool needs_hw_reset, bool is_cmd_mode)
  3632. {
  3633. int rc, ret = 0;
  3634. /* if any phys needs reset, reset all phys, in-order */
  3635. if (needs_hw_reset)
  3636. sde_encoder_needs_hw_reset(drm_enc);
  3637. _sde_encoder_update_master(drm_enc, params);
  3638. _sde_encoder_update_roi(drm_enc);
  3639. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3640. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3641. if (rc) {
  3642. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3643. sde_enc->cur_master->connector->base.id, rc);
  3644. ret = rc;
  3645. }
  3646. }
  3647. if (sde_enc->cur_master &&
  3648. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3649. !sde_enc->cur_master->cont_splash_enabled)) {
  3650. rc = sde_encoder_dce_setup(sde_enc, params);
  3651. if (rc) {
  3652. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3653. ret = rc;
  3654. }
  3655. }
  3656. sde_encoder_dce_flush(sde_enc);
  3657. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3658. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3659. sde_enc->cur_master, sde_kms->qdss_enabled);
  3660. return ret;
  3661. }
  3662. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3663. struct sde_encoder_kickoff_params *params)
  3664. {
  3665. struct sde_encoder_virt *sde_enc;
  3666. struct sde_encoder_phys *phys, *cur_master;
  3667. struct sde_kms *sde_kms = NULL;
  3668. struct sde_crtc *sde_crtc;
  3669. bool needs_hw_reset = false, is_cmd_mode;
  3670. int i, rc, ret = 0;
  3671. struct msm_display_info *disp_info;
  3672. if (!drm_enc || !params || !drm_enc->dev ||
  3673. !drm_enc->dev->dev_private) {
  3674. SDE_ERROR("invalid args\n");
  3675. return -EINVAL;
  3676. }
  3677. sde_enc = to_sde_encoder_virt(drm_enc);
  3678. sde_kms = sde_encoder_get_kms(drm_enc);
  3679. if (!sde_kms)
  3680. return -EINVAL;
  3681. disp_info = &sde_enc->disp_info;
  3682. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3683. SDE_DEBUG_ENC(sde_enc, "\n");
  3684. SDE_EVT32(DRMID(drm_enc));
  3685. cur_master = sde_enc->cur_master;
  3686. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3687. if (cur_master && cur_master->connector)
  3688. sde_enc->frame_trigger_mode =
  3689. sde_connector_get_property(cur_master->connector->state,
  3690. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3691. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3692. /* prepare for next kickoff, may include waiting on previous kickoff */
  3693. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3695. phys = sde_enc->phys_encs[i];
  3696. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3697. params->recovery_events_enabled =
  3698. sde_enc->recovery_events_enabled;
  3699. if (phys) {
  3700. if (phys->ops.prepare_for_kickoff) {
  3701. rc = phys->ops.prepare_for_kickoff(
  3702. phys, params);
  3703. if (rc)
  3704. ret = rc;
  3705. }
  3706. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3707. needs_hw_reset = true;
  3708. _sde_encoder_setup_dither(phys);
  3709. if (sde_enc->cur_master &&
  3710. sde_connector_is_qsync_updated(
  3711. sde_enc->cur_master->connector))
  3712. _helper_flush_qsync(phys);
  3713. }
  3714. }
  3715. if (is_cmd_mode && sde_enc->cur_master &&
  3716. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3717. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3718. _sde_encoder_update_rsc_client(drm_enc, true);
  3719. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3720. if (rc) {
  3721. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3722. ret = rc;
  3723. goto end;
  3724. }
  3725. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3726. needs_hw_reset, is_cmd_mode);
  3727. end:
  3728. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3729. return ret;
  3730. }
  3731. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3732. {
  3733. struct sde_encoder_virt *sde_enc;
  3734. struct sde_encoder_phys *phys;
  3735. unsigned int i;
  3736. if (!drm_enc) {
  3737. SDE_ERROR("invalid encoder\n");
  3738. return;
  3739. }
  3740. SDE_ATRACE_BEGIN("encoder_kickoff");
  3741. sde_enc = to_sde_encoder_virt(drm_enc);
  3742. SDE_DEBUG_ENC(sde_enc, "\n");
  3743. if (sde_enc->delay_kickoff) {
  3744. u32 loop_count = 20;
  3745. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3746. for (i = 0; i < loop_count; i++) {
  3747. usleep_range(sleep, sleep * 2);
  3748. if (!sde_enc->delay_kickoff)
  3749. break;
  3750. }
  3751. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3752. }
  3753. /* All phys encs are ready to go, trigger the kickoff */
  3754. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3755. /* allow phys encs to handle any post-kickoff business */
  3756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3757. phys = sde_enc->phys_encs[i];
  3758. if (phys && phys->ops.handle_post_kickoff)
  3759. phys->ops.handle_post_kickoff(phys);
  3760. }
  3761. if (sde_enc->autorefresh_solver_disable &&
  3762. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3763. _sde_encoder_update_rsc_client(drm_enc, true);
  3764. SDE_ATRACE_END("encoder_kickoff");
  3765. }
  3766. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3767. struct sde_hw_pp_vsync_info *info)
  3768. {
  3769. struct sde_encoder_virt *sde_enc;
  3770. struct sde_encoder_phys *phys;
  3771. int i, ret;
  3772. if (!drm_enc || !info)
  3773. return;
  3774. sde_enc = to_sde_encoder_virt(drm_enc);
  3775. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3776. phys = sde_enc->phys_encs[i];
  3777. if (phys && phys->hw_intf && phys->hw_pp
  3778. && phys->hw_intf->ops.get_vsync_info) {
  3779. ret = phys->hw_intf->ops.get_vsync_info(
  3780. phys->hw_intf, &info[i]);
  3781. if (!ret) {
  3782. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3783. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3784. }
  3785. }
  3786. }
  3787. }
  3788. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3789. u32 *transfer_time_us)
  3790. {
  3791. struct sde_encoder_virt *sde_enc;
  3792. struct msm_mode_info *info;
  3793. if (!drm_enc || !transfer_time_us) {
  3794. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3795. !transfer_time_us);
  3796. return;
  3797. }
  3798. sde_enc = to_sde_encoder_virt(drm_enc);
  3799. info = &sde_enc->mode_info;
  3800. *transfer_time_us = info->mdp_transfer_time_us;
  3801. }
  3802. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3803. {
  3804. struct drm_encoder *src_enc = drm_enc;
  3805. struct sde_encoder_virt *sde_enc;
  3806. u32 fps;
  3807. if (!drm_enc) {
  3808. SDE_ERROR("invalid encoder\n");
  3809. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3810. }
  3811. if (sde_encoder_in_clone_mode(drm_enc))
  3812. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3813. if (!src_enc)
  3814. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3815. sde_enc = to_sde_encoder_virt(src_enc);
  3816. fps = sde_enc->mode_info.frame_rate;
  3817. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3818. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3819. else
  3820. return (SEC_TO_MILLI_SEC / fps) * 2;
  3821. }
  3822. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3823. {
  3824. struct sde_encoder_virt *sde_enc;
  3825. struct sde_encoder_phys *master;
  3826. bool is_vid_mode;
  3827. if (!drm_enc)
  3828. return -EINVAL;
  3829. sde_enc = to_sde_encoder_virt(drm_enc);
  3830. master = sde_enc->cur_master;
  3831. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3832. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3833. return -ENODATA;
  3834. if (!master->hw_intf->ops.get_avr_status)
  3835. return -EOPNOTSUPP;
  3836. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3837. }
  3838. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3839. struct drm_framebuffer *fb)
  3840. {
  3841. struct drm_encoder *drm_enc;
  3842. struct sde_hw_mixer_cfg mixer;
  3843. struct sde_rm_hw_iter lm_iter;
  3844. bool lm_valid = false;
  3845. if (!phys_enc || !phys_enc->parent) {
  3846. SDE_ERROR("invalid encoder\n");
  3847. return -EINVAL;
  3848. }
  3849. drm_enc = phys_enc->parent;
  3850. memset(&mixer, 0, sizeof(mixer));
  3851. /* reset associated CTL/LMs */
  3852. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3853. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3854. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3855. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3856. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3857. if (!hw_lm)
  3858. continue;
  3859. /* need to flush LM to remove it */
  3860. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3861. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3862. phys_enc->hw_ctl,
  3863. hw_lm->idx, 1);
  3864. if (fb) {
  3865. /* assume a single LM if targeting a frame buffer */
  3866. if (lm_valid)
  3867. continue;
  3868. mixer.out_height = fb->height;
  3869. mixer.out_width = fb->width;
  3870. if (hw_lm->ops.setup_mixer_out)
  3871. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3872. }
  3873. lm_valid = true;
  3874. /* only enable border color on LM */
  3875. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3876. phys_enc->hw_ctl->ops.setup_blendstage(
  3877. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3878. }
  3879. if (!lm_valid) {
  3880. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3881. return -EFAULT;
  3882. }
  3883. return 0;
  3884. }
  3885. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3886. {
  3887. struct sde_encoder_virt *sde_enc;
  3888. struct sde_encoder_phys *phys;
  3889. int i, rc = 0, ret = 0;
  3890. struct sde_hw_ctl *ctl;
  3891. if (!drm_enc) {
  3892. SDE_ERROR("invalid encoder\n");
  3893. return -EINVAL;
  3894. }
  3895. sde_enc = to_sde_encoder_virt(drm_enc);
  3896. /* update the qsync parameters for the current frame */
  3897. if (sde_enc->cur_master)
  3898. sde_connector_set_qsync_params(
  3899. sde_enc->cur_master->connector);
  3900. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3901. phys = sde_enc->phys_encs[i];
  3902. if (phys && phys->ops.prepare_commit)
  3903. phys->ops.prepare_commit(phys);
  3904. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3905. ret = -ETIMEDOUT;
  3906. if (phys && phys->hw_ctl) {
  3907. ctl = phys->hw_ctl;
  3908. /*
  3909. * avoid clearing the pending flush during the first
  3910. * frame update after idle power collpase as the
  3911. * restore path would have updated the pending flush
  3912. */
  3913. if (!sde_enc->idle_pc_restore &&
  3914. ctl->ops.clear_pending_flush)
  3915. ctl->ops.clear_pending_flush(ctl);
  3916. }
  3917. }
  3918. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3919. rc = sde_connector_prepare_commit(
  3920. sde_enc->cur_master->connector);
  3921. if (rc)
  3922. SDE_ERROR_ENC(sde_enc,
  3923. "prepare commit failed conn %d rc %d\n",
  3924. sde_enc->cur_master->connector->base.id,
  3925. rc);
  3926. }
  3927. return ret;
  3928. }
  3929. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3930. bool enable, u32 frame_count)
  3931. {
  3932. if (!phys_enc)
  3933. return;
  3934. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3935. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3936. enable, frame_count);
  3937. }
  3938. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3939. bool nonblock, u32 *misr_value)
  3940. {
  3941. if (!phys_enc)
  3942. return -EINVAL;
  3943. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3944. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3945. nonblock, misr_value) : -ENOTSUPP;
  3946. }
  3947. #if IS_ENABLED(CONFIG_DEBUG_FS)
  3948. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3949. {
  3950. struct sde_encoder_virt *sde_enc;
  3951. int i;
  3952. if (!s || !s->private)
  3953. return -EINVAL;
  3954. sde_enc = s->private;
  3955. mutex_lock(&sde_enc->enc_lock);
  3956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3957. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3958. if (!phys)
  3959. continue;
  3960. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3961. phys->intf_idx - INTF_0,
  3962. atomic_read(&phys->vsync_cnt),
  3963. atomic_read(&phys->underrun_cnt));
  3964. switch (phys->intf_mode) {
  3965. case INTF_MODE_VIDEO:
  3966. seq_puts(s, "mode: video\n");
  3967. break;
  3968. case INTF_MODE_CMD:
  3969. seq_puts(s, "mode: command\n");
  3970. break;
  3971. case INTF_MODE_WB_BLOCK:
  3972. seq_puts(s, "mode: wb block\n");
  3973. break;
  3974. case INTF_MODE_WB_LINE:
  3975. seq_puts(s, "mode: wb line\n");
  3976. break;
  3977. default:
  3978. seq_puts(s, "mode: ???\n");
  3979. break;
  3980. }
  3981. }
  3982. mutex_unlock(&sde_enc->enc_lock);
  3983. return 0;
  3984. }
  3985. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3986. struct file *file)
  3987. {
  3988. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3989. }
  3990. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3991. const char __user *user_buf, size_t count, loff_t *ppos)
  3992. {
  3993. struct sde_encoder_virt *sde_enc;
  3994. char buf[MISR_BUFF_SIZE + 1];
  3995. size_t buff_copy;
  3996. u32 frame_count, enable;
  3997. struct sde_kms *sde_kms = NULL;
  3998. struct drm_encoder *drm_enc;
  3999. if (!file || !file->private_data)
  4000. return -EINVAL;
  4001. sde_enc = file->private_data;
  4002. if (!sde_enc)
  4003. return -EINVAL;
  4004. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4005. if (!sde_kms)
  4006. return -EINVAL;
  4007. drm_enc = &sde_enc->base;
  4008. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4009. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4010. return -ENOTSUPP;
  4011. }
  4012. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4013. if (copy_from_user(buf, user_buf, buff_copy))
  4014. return -EINVAL;
  4015. buf[buff_copy] = 0; /* end of string */
  4016. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4017. return -EINVAL;
  4018. sde_enc->misr_enable = enable;
  4019. sde_enc->misr_reconfigure = true;
  4020. sde_enc->misr_frame_count = frame_count;
  4021. return count;
  4022. }
  4023. static ssize_t _sde_encoder_misr_read(struct file *file,
  4024. char __user *user_buff, size_t count, loff_t *ppos)
  4025. {
  4026. struct sde_encoder_virt *sde_enc;
  4027. struct sde_kms *sde_kms = NULL;
  4028. struct drm_encoder *drm_enc;
  4029. int i = 0, len = 0;
  4030. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4031. int rc;
  4032. if (*ppos)
  4033. return 0;
  4034. if (!file || !file->private_data)
  4035. return -EINVAL;
  4036. sde_enc = file->private_data;
  4037. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4038. if (!sde_kms)
  4039. return -EINVAL;
  4040. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4041. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4042. return -ENOTSUPP;
  4043. }
  4044. drm_enc = &sde_enc->base;
  4045. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4046. if (rc < 0) {
  4047. SDE_ERROR("failed to enable power resource %d\n", rc);
  4048. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4049. return rc;
  4050. }
  4051. sde_vm_lock(sde_kms);
  4052. if (!sde_vm_owns_hw(sde_kms)) {
  4053. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4054. rc = -EOPNOTSUPP;
  4055. goto end;
  4056. }
  4057. if (!sde_enc->misr_enable) {
  4058. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4059. "disabled\n");
  4060. goto buff_check;
  4061. }
  4062. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4063. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4064. u32 misr_value = 0;
  4065. if (!phys || !phys->ops.collect_misr) {
  4066. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4067. "invalid\n");
  4068. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4069. continue;
  4070. }
  4071. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4072. if (rc) {
  4073. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4074. "invalid\n");
  4075. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4076. rc);
  4077. continue;
  4078. } else {
  4079. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4080. "Intf idx:%d\n",
  4081. phys->intf_idx - INTF_0);
  4082. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4083. "0x%x\n", misr_value);
  4084. }
  4085. }
  4086. buff_check:
  4087. if (count <= len) {
  4088. len = 0;
  4089. goto end;
  4090. }
  4091. if (copy_to_user(user_buff, buf, len)) {
  4092. len = -EFAULT;
  4093. goto end;
  4094. }
  4095. *ppos += len; /* increase offset */
  4096. end:
  4097. sde_vm_unlock(sde_kms);
  4098. pm_runtime_put_sync(drm_enc->dev->dev);
  4099. return len;
  4100. }
  4101. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4102. {
  4103. struct sde_encoder_virt *sde_enc;
  4104. struct sde_kms *sde_kms;
  4105. int i;
  4106. static const struct file_operations debugfs_status_fops = {
  4107. .open = _sde_encoder_debugfs_status_open,
  4108. .read = seq_read,
  4109. .llseek = seq_lseek,
  4110. .release = single_release,
  4111. };
  4112. static const struct file_operations debugfs_misr_fops = {
  4113. .open = simple_open,
  4114. .read = _sde_encoder_misr_read,
  4115. .write = _sde_encoder_misr_setup,
  4116. };
  4117. char name[SDE_NAME_SIZE];
  4118. if (!drm_enc) {
  4119. SDE_ERROR("invalid encoder\n");
  4120. return -EINVAL;
  4121. }
  4122. sde_enc = to_sde_encoder_virt(drm_enc);
  4123. sde_kms = sde_encoder_get_kms(drm_enc);
  4124. if (!sde_kms) {
  4125. SDE_ERROR("invalid sde_kms\n");
  4126. return -EINVAL;
  4127. }
  4128. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4129. /* create overall sub-directory for the encoder */
  4130. sde_enc->debugfs_root = debugfs_create_dir(name,
  4131. drm_enc->dev->primary->debugfs_root);
  4132. if (!sde_enc->debugfs_root)
  4133. return -ENOMEM;
  4134. /* don't error check these */
  4135. debugfs_create_file("status", 0400,
  4136. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4137. debugfs_create_file("misr_data", 0600,
  4138. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4139. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4140. &sde_enc->idle_pc_enabled);
  4141. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4142. &sde_enc->frame_trigger_mode);
  4143. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4144. if (sde_enc->phys_encs[i] &&
  4145. sde_enc->phys_encs[i]->ops.late_register)
  4146. sde_enc->phys_encs[i]->ops.late_register(
  4147. sde_enc->phys_encs[i],
  4148. sde_enc->debugfs_root);
  4149. return 0;
  4150. }
  4151. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4152. {
  4153. struct sde_encoder_virt *sde_enc;
  4154. if (!drm_enc)
  4155. return;
  4156. sde_enc = to_sde_encoder_virt(drm_enc);
  4157. debugfs_remove_recursive(sde_enc->debugfs_root);
  4158. }
  4159. #else
  4160. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4161. {
  4162. return 0;
  4163. }
  4164. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4165. {
  4166. }
  4167. #endif /* CONFIG_DEBUG_FS */
  4168. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4169. {
  4170. return _sde_encoder_init_debugfs(encoder);
  4171. }
  4172. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4173. {
  4174. _sde_encoder_destroy_debugfs(encoder);
  4175. }
  4176. static int sde_encoder_virt_add_phys_encs(
  4177. struct msm_display_info *disp_info,
  4178. struct sde_encoder_virt *sde_enc,
  4179. struct sde_enc_phys_init_params *params)
  4180. {
  4181. struct sde_encoder_phys *enc = NULL;
  4182. u32 display_caps = disp_info->capabilities;
  4183. SDE_DEBUG_ENC(sde_enc, "\n");
  4184. /*
  4185. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4186. * in this function, check up-front.
  4187. */
  4188. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4189. ARRAY_SIZE(sde_enc->phys_encs)) {
  4190. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4191. sde_enc->num_phys_encs);
  4192. return -EINVAL;
  4193. }
  4194. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4195. enc = sde_encoder_phys_vid_init(params);
  4196. if (IS_ERR_OR_NULL(enc)) {
  4197. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4198. PTR_ERR(enc));
  4199. return !enc ? -EINVAL : PTR_ERR(enc);
  4200. }
  4201. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4202. }
  4203. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4204. enc = sde_encoder_phys_cmd_init(params);
  4205. if (IS_ERR_OR_NULL(enc)) {
  4206. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4207. PTR_ERR(enc));
  4208. return !enc ? -EINVAL : PTR_ERR(enc);
  4209. }
  4210. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4211. }
  4212. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4213. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4214. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4215. else
  4216. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4217. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4218. ++sde_enc->num_phys_encs;
  4219. return 0;
  4220. }
  4221. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4222. struct sde_enc_phys_init_params *params)
  4223. {
  4224. struct sde_encoder_phys *enc = NULL;
  4225. if (!sde_enc) {
  4226. SDE_ERROR("invalid encoder\n");
  4227. return -EINVAL;
  4228. }
  4229. SDE_DEBUG_ENC(sde_enc, "\n");
  4230. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4231. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4232. sde_enc->num_phys_encs);
  4233. return -EINVAL;
  4234. }
  4235. enc = sde_encoder_phys_wb_init(params);
  4236. if (IS_ERR_OR_NULL(enc)) {
  4237. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4238. PTR_ERR(enc));
  4239. return !enc ? -EINVAL : PTR_ERR(enc);
  4240. }
  4241. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4242. ++sde_enc->num_phys_encs;
  4243. return 0;
  4244. }
  4245. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4246. struct sde_kms *sde_kms,
  4247. struct msm_display_info *disp_info,
  4248. int *drm_enc_mode)
  4249. {
  4250. int ret = 0;
  4251. int i = 0;
  4252. enum sde_intf_type intf_type;
  4253. struct sde_encoder_virt_ops parent_ops = {
  4254. sde_encoder_vblank_callback,
  4255. sde_encoder_underrun_callback,
  4256. sde_encoder_frame_done_callback,
  4257. _sde_encoder_get_qsync_fps_callback,
  4258. };
  4259. struct sde_enc_phys_init_params phys_params;
  4260. if (!sde_enc || !sde_kms) {
  4261. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4262. !sde_enc, !sde_kms);
  4263. return -EINVAL;
  4264. }
  4265. memset(&phys_params, 0, sizeof(phys_params));
  4266. phys_params.sde_kms = sde_kms;
  4267. phys_params.parent = &sde_enc->base;
  4268. phys_params.parent_ops = parent_ops;
  4269. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4270. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4271. SDE_DEBUG("\n");
  4272. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4273. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4274. intf_type = INTF_DSI;
  4275. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4276. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4277. intf_type = INTF_HDMI;
  4278. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4279. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4280. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4281. else
  4282. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4283. intf_type = INTF_DP;
  4284. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4285. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4286. intf_type = INTF_WB;
  4287. } else {
  4288. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4289. return -EINVAL;
  4290. }
  4291. WARN_ON(disp_info->num_of_h_tiles < 1);
  4292. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4293. sde_enc->te_source = disp_info->te_source;
  4294. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4295. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4296. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4297. sde_kms->catalog->features);
  4298. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4299. sde_kms->catalog->features);
  4300. mutex_lock(&sde_enc->enc_lock);
  4301. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4302. /*
  4303. * Left-most tile is at index 0, content is controller id
  4304. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4305. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4306. */
  4307. u32 controller_id = disp_info->h_tile_instance[i];
  4308. if (disp_info->num_of_h_tiles > 1) {
  4309. if (i == 0)
  4310. phys_params.split_role = ENC_ROLE_MASTER;
  4311. else
  4312. phys_params.split_role = ENC_ROLE_SLAVE;
  4313. } else {
  4314. phys_params.split_role = ENC_ROLE_SOLO;
  4315. }
  4316. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4317. i, controller_id, phys_params.split_role);
  4318. if (intf_type == INTF_WB) {
  4319. phys_params.intf_idx = INTF_MAX;
  4320. phys_params.wb_idx = sde_encoder_get_wb(
  4321. sde_kms->catalog,
  4322. intf_type, controller_id);
  4323. if (phys_params.wb_idx == WB_MAX) {
  4324. SDE_ERROR_ENC(sde_enc,
  4325. "could not get wb: type %d, id %d\n",
  4326. intf_type, controller_id);
  4327. ret = -EINVAL;
  4328. }
  4329. } else {
  4330. phys_params.wb_idx = WB_MAX;
  4331. phys_params.intf_idx = sde_encoder_get_intf(
  4332. sde_kms->catalog, intf_type,
  4333. controller_id);
  4334. if (phys_params.intf_idx == INTF_MAX) {
  4335. SDE_ERROR_ENC(sde_enc,
  4336. "could not get wb: type %d, id %d\n",
  4337. intf_type, controller_id);
  4338. ret = -EINVAL;
  4339. }
  4340. }
  4341. if (!ret) {
  4342. if (intf_type == INTF_WB)
  4343. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4344. &phys_params);
  4345. else
  4346. ret = sde_encoder_virt_add_phys_encs(
  4347. disp_info,
  4348. sde_enc,
  4349. &phys_params);
  4350. if (ret)
  4351. SDE_ERROR_ENC(sde_enc,
  4352. "failed to add phys encs\n");
  4353. }
  4354. }
  4355. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4356. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4357. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4358. if (vid_phys) {
  4359. atomic_set(&vid_phys->vsync_cnt, 0);
  4360. atomic_set(&vid_phys->underrun_cnt, 0);
  4361. }
  4362. if (cmd_phys) {
  4363. atomic_set(&cmd_phys->vsync_cnt, 0);
  4364. atomic_set(&cmd_phys->underrun_cnt, 0);
  4365. }
  4366. }
  4367. mutex_unlock(&sde_enc->enc_lock);
  4368. return ret;
  4369. }
  4370. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4371. .mode_set = sde_encoder_virt_mode_set,
  4372. .disable = sde_encoder_virt_disable,
  4373. .enable = sde_encoder_virt_enable,
  4374. .atomic_check = sde_encoder_virt_atomic_check,
  4375. };
  4376. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4377. .destroy = sde_encoder_destroy,
  4378. .late_register = sde_encoder_late_register,
  4379. .early_unregister = sde_encoder_early_unregister,
  4380. };
  4381. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4382. {
  4383. struct msm_drm_private *priv = dev->dev_private;
  4384. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4385. struct drm_encoder *drm_enc = NULL;
  4386. struct sde_encoder_virt *sde_enc = NULL;
  4387. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4388. char name[SDE_NAME_SIZE];
  4389. int ret = 0, i, intf_index = INTF_MAX;
  4390. struct sde_encoder_phys *phys = NULL;
  4391. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4392. if (!sde_enc) {
  4393. ret = -ENOMEM;
  4394. goto fail;
  4395. }
  4396. mutex_init(&sde_enc->enc_lock);
  4397. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4398. &drm_enc_mode);
  4399. if (ret)
  4400. goto fail;
  4401. sde_enc->cur_master = NULL;
  4402. spin_lock_init(&sde_enc->enc_spinlock);
  4403. mutex_init(&sde_enc->vblank_ctl_lock);
  4404. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4405. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4406. drm_enc = &sde_enc->base;
  4407. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4408. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4409. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4410. phys = sde_enc->phys_encs[i];
  4411. if (!phys)
  4412. continue;
  4413. if (phys->ops.is_master && phys->ops.is_master(phys))
  4414. intf_index = phys->intf_idx - INTF_0;
  4415. }
  4416. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4417. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4418. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4419. SDE_RSC_PRIMARY_DISP_CLIENT :
  4420. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4421. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4422. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4423. PTR_ERR(sde_enc->rsc_client));
  4424. sde_enc->rsc_client = NULL;
  4425. }
  4426. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4427. sde_enc->input_event_enabled) {
  4428. ret = _sde_encoder_input_handler(sde_enc);
  4429. if (ret)
  4430. SDE_ERROR(
  4431. "input handler registration failed, rc = %d\n", ret);
  4432. }
  4433. /* Keep posted start as default configuration in driver
  4434. if SBLUT is supported on target. Do not allow HAL to
  4435. override driver's default frame trigger mode.
  4436. */
  4437. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4438. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4439. mutex_init(&sde_enc->rc_lock);
  4440. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4441. sde_encoder_off_work);
  4442. sde_enc->vblank_enabled = false;
  4443. sde_enc->qdss_status = false;
  4444. kthread_init_work(&sde_enc->input_event_work,
  4445. sde_encoder_input_event_work_handler);
  4446. kthread_init_work(&sde_enc->early_wakeup_work,
  4447. sde_encoder_early_wakeup_work_handler);
  4448. kthread_init_work(&sde_enc->esd_trigger_work,
  4449. sde_encoder_esd_trigger_work_handler);
  4450. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4451. SDE_DEBUG_ENC(sde_enc, "created\n");
  4452. return drm_enc;
  4453. fail:
  4454. SDE_ERROR("failed to create encoder\n");
  4455. if (drm_enc)
  4456. sde_encoder_destroy(drm_enc);
  4457. return ERR_PTR(ret);
  4458. }
  4459. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4460. enum msm_event_wait event)
  4461. {
  4462. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4463. struct sde_encoder_virt *sde_enc = NULL;
  4464. int i, ret = 0;
  4465. char atrace_buf[32];
  4466. if (!drm_enc) {
  4467. SDE_ERROR("invalid encoder\n");
  4468. return -EINVAL;
  4469. }
  4470. sde_enc = to_sde_encoder_virt(drm_enc);
  4471. SDE_DEBUG_ENC(sde_enc, "\n");
  4472. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4473. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4474. switch (event) {
  4475. case MSM_ENC_COMMIT_DONE:
  4476. fn_wait = phys->ops.wait_for_commit_done;
  4477. break;
  4478. case MSM_ENC_TX_COMPLETE:
  4479. fn_wait = phys->ops.wait_for_tx_complete;
  4480. break;
  4481. case MSM_ENC_VBLANK:
  4482. fn_wait = phys->ops.wait_for_vblank;
  4483. break;
  4484. case MSM_ENC_ACTIVE_REGION:
  4485. fn_wait = phys->ops.wait_for_active;
  4486. break;
  4487. default:
  4488. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4489. event);
  4490. return -EINVAL;
  4491. }
  4492. if (phys && fn_wait) {
  4493. snprintf(atrace_buf, sizeof(atrace_buf),
  4494. "wait_completion_event_%d", event);
  4495. SDE_ATRACE_BEGIN(atrace_buf);
  4496. ret = fn_wait(phys);
  4497. SDE_ATRACE_END(atrace_buf);
  4498. if (ret)
  4499. return ret;
  4500. }
  4501. }
  4502. return ret;
  4503. }
  4504. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4505. u64 *l_bound, u64 *u_bound)
  4506. {
  4507. struct sde_encoder_virt *sde_enc;
  4508. u64 jitter_ns, frametime_ns;
  4509. struct msm_mode_info *info;
  4510. if (!drm_enc) {
  4511. SDE_ERROR("invalid encoder\n");
  4512. return;
  4513. }
  4514. sde_enc = to_sde_encoder_virt(drm_enc);
  4515. info = &sde_enc->mode_info;
  4516. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4517. jitter_ns = info->jitter_numer * frametime_ns;
  4518. do_div(jitter_ns, info->jitter_denom * 100);
  4519. *l_bound = frametime_ns - jitter_ns;
  4520. *u_bound = frametime_ns + jitter_ns;
  4521. }
  4522. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4523. {
  4524. struct sde_encoder_virt *sde_enc;
  4525. if (!drm_enc) {
  4526. SDE_ERROR("invalid encoder\n");
  4527. return 0;
  4528. }
  4529. sde_enc = to_sde_encoder_virt(drm_enc);
  4530. return sde_enc->mode_info.frame_rate;
  4531. }
  4532. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4533. {
  4534. struct sde_encoder_virt *sde_enc = NULL;
  4535. int i;
  4536. if (!encoder) {
  4537. SDE_ERROR("invalid encoder\n");
  4538. return INTF_MODE_NONE;
  4539. }
  4540. sde_enc = to_sde_encoder_virt(encoder);
  4541. if (sde_enc->cur_master)
  4542. return sde_enc->cur_master->intf_mode;
  4543. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4544. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4545. if (phys)
  4546. return phys->intf_mode;
  4547. }
  4548. return INTF_MODE_NONE;
  4549. }
  4550. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4551. {
  4552. struct sde_encoder_virt *sde_enc = NULL;
  4553. struct sde_encoder_phys *phys;
  4554. if (!encoder) {
  4555. SDE_ERROR("invalid encoder\n");
  4556. return 0;
  4557. }
  4558. sde_enc = to_sde_encoder_virt(encoder);
  4559. phys = sde_enc->cur_master;
  4560. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4561. }
  4562. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4563. ktime_t *tvblank)
  4564. {
  4565. struct sde_encoder_virt *sde_enc = NULL;
  4566. struct sde_encoder_phys *phys;
  4567. if (!encoder) {
  4568. SDE_ERROR("invalid encoder\n");
  4569. return false;
  4570. }
  4571. sde_enc = to_sde_encoder_virt(encoder);
  4572. phys = sde_enc->cur_master;
  4573. if (!phys)
  4574. return false;
  4575. *tvblank = phys->last_vsync_timestamp;
  4576. return *tvblank ? true : false;
  4577. }
  4578. static void _sde_encoder_cache_hw_res_cont_splash(
  4579. struct drm_encoder *encoder,
  4580. struct sde_kms *sde_kms)
  4581. {
  4582. int i, idx;
  4583. struct sde_encoder_virt *sde_enc;
  4584. struct sde_encoder_phys *phys_enc;
  4585. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4586. sde_enc = to_sde_encoder_virt(encoder);
  4587. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4588. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4589. sde_enc->hw_pp[i] = NULL;
  4590. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4591. break;
  4592. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4593. }
  4594. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4595. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4596. sde_enc->hw_dsc[i] = NULL;
  4597. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4598. break;
  4599. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4600. }
  4601. /*
  4602. * If we have multiple phys encoders with one controller, make
  4603. * sure to populate the controller pointer in both phys encoders.
  4604. */
  4605. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4606. phys_enc = sde_enc->phys_encs[idx];
  4607. phys_enc->hw_ctl = NULL;
  4608. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4609. SDE_HW_BLK_CTL);
  4610. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4611. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4612. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4613. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4614. phys_enc->intf_idx, phys_enc->hw_ctl);
  4615. }
  4616. }
  4617. }
  4618. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4619. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4620. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4621. phys->hw_intf = NULL;
  4622. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4623. break;
  4624. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4625. }
  4626. }
  4627. /**
  4628. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4629. * device bootup when cont_splash is enabled
  4630. * @drm_enc: Pointer to drm encoder structure
  4631. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4632. * @enable: boolean indicates enable or displae state of splash
  4633. * @Return: true if successful in updating the encoder structure
  4634. */
  4635. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4636. struct sde_splash_display *splash_display, bool enable)
  4637. {
  4638. struct sde_encoder_virt *sde_enc;
  4639. struct msm_drm_private *priv;
  4640. struct sde_kms *sde_kms;
  4641. struct drm_connector *conn = NULL;
  4642. struct sde_connector *sde_conn = NULL;
  4643. struct sde_connector_state *sde_conn_state = NULL;
  4644. struct drm_display_mode *drm_mode = NULL;
  4645. struct sde_encoder_phys *phys_enc;
  4646. struct drm_bridge *bridge;
  4647. int ret = 0, i;
  4648. struct msm_sub_mode sub_mode;
  4649. if (!encoder) {
  4650. SDE_ERROR("invalid drm enc\n");
  4651. return -EINVAL;
  4652. }
  4653. sde_enc = to_sde_encoder_virt(encoder);
  4654. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4655. if (!sde_kms) {
  4656. SDE_ERROR("invalid sde_kms\n");
  4657. return -EINVAL;
  4658. }
  4659. priv = encoder->dev->dev_private;
  4660. if (!priv->num_connectors) {
  4661. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4662. return -EINVAL;
  4663. }
  4664. SDE_DEBUG_ENC(sde_enc,
  4665. "num of connectors: %d\n", priv->num_connectors);
  4666. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4667. if (!enable) {
  4668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4669. phys_enc = sde_enc->phys_encs[i];
  4670. if (phys_enc)
  4671. phys_enc->cont_splash_enabled = false;
  4672. }
  4673. return ret;
  4674. }
  4675. if (!splash_display) {
  4676. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4677. return -EINVAL;
  4678. }
  4679. for (i = 0; i < priv->num_connectors; i++) {
  4680. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4681. priv->connectors[i]->base.id);
  4682. sde_conn = to_sde_connector(priv->connectors[i]);
  4683. if (!sde_conn->encoder) {
  4684. SDE_DEBUG_ENC(sde_enc,
  4685. "encoder not attached to connector\n");
  4686. continue;
  4687. }
  4688. if (sde_conn->encoder->base.id
  4689. == encoder->base.id) {
  4690. conn = (priv->connectors[i]);
  4691. break;
  4692. }
  4693. }
  4694. if (!conn || !conn->state) {
  4695. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4696. return -EINVAL;
  4697. }
  4698. sde_conn_state = to_sde_connector_state(conn->state);
  4699. if (!sde_conn->ops.get_mode_info) {
  4700. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4701. return -EINVAL;
  4702. }
  4703. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4704. MSM_DISPLAY_DSC_MODE_DISABLED;
  4705. drm_mode = &encoder->crtc->state->adjusted_mode;
  4706. ret = sde_connector_get_mode_info(&sde_conn->base,
  4707. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4708. if (ret) {
  4709. SDE_ERROR_ENC(sde_enc,
  4710. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4711. return ret;
  4712. }
  4713. if (sde_conn->encoder) {
  4714. conn->state->best_encoder = sde_conn->encoder;
  4715. SDE_DEBUG_ENC(sde_enc,
  4716. "configured cstate->best_encoder to ID = %d\n",
  4717. conn->state->best_encoder->base.id);
  4718. } else {
  4719. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4720. conn->base.id);
  4721. }
  4722. sde_enc->crtc = encoder->crtc;
  4723. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4724. conn->state, false);
  4725. if (ret) {
  4726. SDE_ERROR_ENC(sde_enc,
  4727. "failed to reserve hw resources, %d\n", ret);
  4728. return ret;
  4729. }
  4730. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4731. sde_connector_get_topology_name(conn));
  4732. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4733. drm_mode->hdisplay, drm_mode->vdisplay);
  4734. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4735. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4736. if (bridge) {
  4737. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4738. /*
  4739. * For cont-splash use case, we update the mode
  4740. * configurations manually. This will skip the
  4741. * usually mode set call when actual frame is
  4742. * pushed from framework. The bridge needs to
  4743. * be updated with the current drm mode by
  4744. * calling the bridge mode set ops.
  4745. */
  4746. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4747. } else {
  4748. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4749. }
  4750. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4753. if (!phys) {
  4754. SDE_ERROR_ENC(sde_enc,
  4755. "phys encoders not initialized\n");
  4756. return -EINVAL;
  4757. }
  4758. /* update connector for master and slave phys encoders */
  4759. phys->connector = conn;
  4760. phys->cont_splash_enabled = true;
  4761. phys->hw_pp = sde_enc->hw_pp[i];
  4762. if (phys->ops.cont_splash_mode_set)
  4763. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4764. if (phys->ops.is_master && phys->ops.is_master(phys))
  4765. sde_enc->cur_master = phys;
  4766. }
  4767. return ret;
  4768. }
  4769. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4770. bool skip_pre_kickoff)
  4771. {
  4772. struct msm_drm_thread *event_thread = NULL;
  4773. struct msm_drm_private *priv = NULL;
  4774. struct sde_encoder_virt *sde_enc = NULL;
  4775. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4776. SDE_ERROR("invalid parameters\n");
  4777. return -EINVAL;
  4778. }
  4779. priv = enc->dev->dev_private;
  4780. sde_enc = to_sde_encoder_virt(enc);
  4781. if (!sde_enc->crtc || (sde_enc->crtc->index
  4782. >= ARRAY_SIZE(priv->event_thread))) {
  4783. SDE_DEBUG_ENC(sde_enc,
  4784. "invalid cached CRTC: %d or crtc index: %d\n",
  4785. sde_enc->crtc == NULL,
  4786. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4787. return -EINVAL;
  4788. }
  4789. SDE_EVT32_VERBOSE(DRMID(enc));
  4790. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4791. if (!skip_pre_kickoff) {
  4792. sde_enc->delay_kickoff = true;
  4793. kthread_queue_work(&event_thread->worker,
  4794. &sde_enc->esd_trigger_work);
  4795. kthread_flush_work(&sde_enc->esd_trigger_work);
  4796. }
  4797. /*
  4798. * panel may stop generating te signal (vsync) during esd failure. rsc
  4799. * hardware may hang without vsync. Avoid rsc hang by generating the
  4800. * vsync from watchdog timer instead of panel.
  4801. */
  4802. sde_encoder_helper_switch_vsync(enc, true);
  4803. if (!skip_pre_kickoff) {
  4804. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4805. sde_enc->delay_kickoff = false;
  4806. }
  4807. return 0;
  4808. }
  4809. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4810. {
  4811. struct sde_encoder_virt *sde_enc;
  4812. if (!encoder) {
  4813. SDE_ERROR("invalid drm enc\n");
  4814. return false;
  4815. }
  4816. sde_enc = to_sde_encoder_virt(encoder);
  4817. return sde_enc->recovery_events_enabled;
  4818. }
  4819. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4820. {
  4821. struct sde_encoder_virt *sde_enc;
  4822. if (!encoder) {
  4823. SDE_ERROR("invalid drm enc\n");
  4824. return;
  4825. }
  4826. sde_enc = to_sde_encoder_virt(encoder);
  4827. sde_enc->recovery_events_enabled = true;
  4828. }
  4829. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4830. {
  4831. struct sde_kms *sde_kms;
  4832. struct drm_connector *conn;
  4833. struct sde_connector_state *conn_state;
  4834. if (!drm_enc)
  4835. return false;
  4836. sde_kms = sde_encoder_get_kms(drm_enc);
  4837. if (!sde_kms)
  4838. return false;
  4839. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4840. if (!conn || !conn->state)
  4841. return false;
  4842. conn_state = to_sde_connector_state(conn->state);
  4843. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4844. }
  4845. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4846. {
  4847. struct sde_encoder_virt *sde_enc;
  4848. struct sde_encoder_phys *phys_enc;
  4849. u32 i;
  4850. sde_enc = to_sde_encoder_virt(drm_enc);
  4851. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4852. {
  4853. phys_enc = sde_enc->phys_encs[i];
  4854. if(phys_enc && phys_enc->ops.add_to_minidump)
  4855. phys_enc->ops.add_to_minidump(phys_enc);
  4856. phys_enc = sde_enc->phys_cmd_encs[i];
  4857. if(phys_enc && phys_enc->ops.add_to_minidump)
  4858. phys_enc->ops.add_to_minidump(phys_enc);
  4859. phys_enc = sde_enc->phys_vid_encs[i];
  4860. if(phys_enc && phys_enc->ops.add_to_minidump)
  4861. phys_enc->ops.add_to_minidump(phys_enc);
  4862. }
  4863. }