sde_crtc.c 166 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. unsigned int fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 0;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. if ((msm_is_mode_seamless(adjusted_mode) ||
  355. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  356. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  357. (!crtc->enabled)) {
  358. SDE_ERROR("crtc state prevents seamless transition\n");
  359. return false;
  360. }
  361. return true;
  362. }
  363. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  364. struct sde_plane_state *pstate, struct sde_format *format)
  365. {
  366. uint32_t blend_op, fg_alpha, bg_alpha;
  367. uint32_t blend_type;
  368. struct sde_hw_mixer *lm = mixer->hw_lm;
  369. /* default to opaque blending */
  370. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  371. bg_alpha = 0xFF - fg_alpha;
  372. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  373. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  374. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  375. switch (blend_type) {
  376. case SDE_DRM_BLEND_OP_OPAQUE:
  377. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  378. SDE_BLEND_BG_ALPHA_BG_CONST;
  379. break;
  380. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  381. if (format->alpha_enable) {
  382. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  383. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  384. if (fg_alpha != 0xff) {
  385. bg_alpha = fg_alpha;
  386. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  387. SDE_BLEND_BG_INV_MOD_ALPHA;
  388. } else {
  389. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  390. }
  391. }
  392. break;
  393. case SDE_DRM_BLEND_OP_COVERAGE:
  394. if (format->alpha_enable) {
  395. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  396. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  397. if (fg_alpha != 0xff) {
  398. bg_alpha = fg_alpha;
  399. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  400. SDE_BLEND_BG_MOD_ALPHA |
  401. SDE_BLEND_BG_INV_MOD_ALPHA;
  402. } else {
  403. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  404. }
  405. }
  406. break;
  407. default:
  408. /* do nothing */
  409. break;
  410. }
  411. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  412. bg_alpha, blend_op);
  413. SDE_DEBUG(
  414. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  415. (char *) &format->base.pixel_format,
  416. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  417. }
  418. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  419. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  420. struct sde_hw_dim_layer *dim_layer)
  421. {
  422. struct sde_crtc_state *cstate;
  423. struct sde_hw_mixer *lm;
  424. struct sde_hw_dim_layer split_dim_layer;
  425. int i;
  426. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  427. SDE_DEBUG("empty dim_layer\n");
  428. return;
  429. }
  430. cstate = to_sde_crtc_state(crtc->state);
  431. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  432. dim_layer->flags, dim_layer->stage);
  433. split_dim_layer.stage = dim_layer->stage;
  434. split_dim_layer.color_fill = dim_layer->color_fill;
  435. /*
  436. * traverse through the layer mixers attached to crtc and find the
  437. * intersecting dim layer rect in each LM and program accordingly.
  438. */
  439. for (i = 0; i < sde_crtc->num_mixers; i++) {
  440. split_dim_layer.flags = dim_layer->flags;
  441. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  442. &split_dim_layer.rect);
  443. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  444. /*
  445. * no extra programming required for non-intersecting
  446. * layer mixers with INCLUSIVE dim layer
  447. */
  448. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  449. continue;
  450. /*
  451. * program the other non-intersecting layer mixers with
  452. * INCLUSIVE dim layer of full size for uniformity
  453. * with EXCLUSIVE dim layer config.
  454. */
  455. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  456. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  457. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  458. sizeof(split_dim_layer.rect));
  459. } else {
  460. split_dim_layer.rect.x =
  461. split_dim_layer.rect.x -
  462. cstate->lm_roi[i].x;
  463. split_dim_layer.rect.y =
  464. split_dim_layer.rect.y -
  465. cstate->lm_roi[i].y;
  466. }
  467. SDE_EVT32_VERBOSE(DRMID(crtc),
  468. cstate->lm_roi[i].x,
  469. cstate->lm_roi[i].y,
  470. cstate->lm_roi[i].w,
  471. cstate->lm_roi[i].h,
  472. dim_layer->rect.x,
  473. dim_layer->rect.y,
  474. dim_layer->rect.w,
  475. dim_layer->rect.h,
  476. split_dim_layer.rect.x,
  477. split_dim_layer.rect.y,
  478. split_dim_layer.rect.w,
  479. split_dim_layer.rect.h);
  480. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  481. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  482. split_dim_layer.rect.w, split_dim_layer.rect.h);
  483. lm = mixer[i].hw_lm;
  484. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  485. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  486. }
  487. }
  488. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  489. const struct sde_rect **crtc_roi)
  490. {
  491. struct sde_crtc_state *crtc_state;
  492. if (!state || !crtc_roi)
  493. return;
  494. crtc_state = to_sde_crtc_state(state);
  495. *crtc_roi = &crtc_state->crtc_roi;
  496. }
  497. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  498. {
  499. struct sde_crtc_state *cstate;
  500. struct sde_crtc *sde_crtc;
  501. if (!state || !state->crtc)
  502. return false;
  503. sde_crtc = to_sde_crtc(state->crtc);
  504. cstate = to_sde_crtc_state(state);
  505. return msm_property_is_dirty(&sde_crtc->property_info,
  506. &cstate->property_state, CRTC_PROP_ROI_V1);
  507. }
  508. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  509. void __user *usr_ptr)
  510. {
  511. struct drm_crtc *crtc;
  512. struct sde_crtc_state *cstate;
  513. struct sde_drm_roi_v1 roi_v1;
  514. int i;
  515. if (!state) {
  516. SDE_ERROR("invalid args\n");
  517. return -EINVAL;
  518. }
  519. cstate = to_sde_crtc_state(state);
  520. crtc = cstate->base.crtc;
  521. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  522. if (!usr_ptr) {
  523. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  524. return 0;
  525. }
  526. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  527. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  528. return -EINVAL;
  529. }
  530. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  531. if (roi_v1.num_rects == 0) {
  532. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  533. return 0;
  534. }
  535. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  536. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  537. roi_v1.num_rects);
  538. return -EINVAL;
  539. }
  540. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  541. for (i = 0; i < roi_v1.num_rects; ++i) {
  542. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  543. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  544. DRMID(crtc), i,
  545. cstate->user_roi_list.roi[i].x1,
  546. cstate->user_roi_list.roi[i].y1,
  547. cstate->user_roi_list.roi[i].x2,
  548. cstate->user_roi_list.roi[i].y2);
  549. SDE_EVT32_VERBOSE(DRMID(crtc),
  550. cstate->user_roi_list.roi[i].x1,
  551. cstate->user_roi_list.roi[i].y1,
  552. cstate->user_roi_list.roi[i].x2,
  553. cstate->user_roi_list.roi[i].y2);
  554. }
  555. return 0;
  556. }
  557. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  558. {
  559. int i;
  560. struct sde_crtc_state *cstate;
  561. bool is_3dmux_dsc = false;
  562. cstate = to_sde_crtc_state(state);
  563. for (i = 0; i < cstate->num_connectors; i++) {
  564. struct drm_connector *conn = cstate->connectors[i];
  565. if (sde_connector_get_topology_name(conn) ==
  566. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  567. is_3dmux_dsc = true;
  568. }
  569. return is_3dmux_dsc;
  570. }
  571. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  572. struct drm_crtc_state *state)
  573. {
  574. struct drm_connector *conn;
  575. struct drm_connector_state *conn_state;
  576. struct sde_crtc *sde_crtc;
  577. struct sde_crtc_state *crtc_state;
  578. struct sde_rect *crtc_roi;
  579. struct msm_mode_info mode_info;
  580. int i = 0;
  581. int rc;
  582. bool is_crtc_roi_dirty;
  583. bool is_any_conn_roi_dirty;
  584. if (!crtc || !state)
  585. return -EINVAL;
  586. sde_crtc = to_sde_crtc(crtc);
  587. crtc_state = to_sde_crtc_state(state);
  588. crtc_roi = &crtc_state->crtc_roi;
  589. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  590. is_any_conn_roi_dirty = false;
  591. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  592. struct sde_connector *sde_conn;
  593. struct sde_connector_state *sde_conn_state;
  594. struct sde_rect conn_roi;
  595. if (!conn_state || conn_state->crtc != crtc)
  596. continue;
  597. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  598. if (rc) {
  599. SDE_ERROR("failed to get mode info\n");
  600. return -EINVAL;
  601. }
  602. sde_conn = to_sde_connector(conn_state->connector);
  603. sde_conn_state = to_sde_connector_state(conn_state);
  604. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  605. msm_property_is_dirty(
  606. &sde_conn->property_info,
  607. &sde_conn_state->property_state,
  608. CONNECTOR_PROP_ROI_V1);
  609. if (!mode_info.roi_caps.enabled)
  610. continue;
  611. /*
  612. * current driver only supports same connector and crtc size,
  613. * but if support for different sizes is added, driver needs
  614. * to check the connector roi here to make sure is full screen
  615. * for dsc 3d-mux topology that doesn't support partial update.
  616. */
  617. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  618. sizeof(crtc_state->user_roi_list))) {
  619. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  620. sde_crtc->name);
  621. return -EINVAL;
  622. }
  623. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  624. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  625. conn_roi.x, conn_roi.y,
  626. conn_roi.w, conn_roi.h);
  627. }
  628. /*
  629. * Check against CRTC ROI and Connector ROI not being updated together.
  630. * This restriction should be relaxed when Connector ROI scaling is
  631. * supported.
  632. */
  633. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  634. SDE_ERROR("connector/crtc rois not updated together\n");
  635. return -EINVAL;
  636. }
  637. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  638. /* clear the ROI to null if it matches full screen anyways */
  639. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  640. crtc_roi->w == state->adjusted_mode.hdisplay &&
  641. crtc_roi->h == state->adjusted_mode.vdisplay)
  642. memset(crtc_roi, 0, sizeof(*crtc_roi));
  643. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  644. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  645. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  646. crtc_roi->h);
  647. return 0;
  648. }
  649. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  650. struct drm_crtc_state *state)
  651. {
  652. struct sde_crtc *sde_crtc;
  653. struct sde_crtc_state *crtc_state;
  654. struct drm_connector *conn;
  655. struct drm_connector_state *conn_state;
  656. int i;
  657. if (!crtc || !state)
  658. return -EINVAL;
  659. sde_crtc = to_sde_crtc(crtc);
  660. crtc_state = to_sde_crtc_state(state);
  661. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  662. return 0;
  663. /* partial update active, check if autorefresh is also requested */
  664. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  665. uint64_t autorefresh;
  666. if (!conn_state || conn_state->crtc != crtc)
  667. continue;
  668. autorefresh = sde_connector_get_property(conn_state,
  669. CONNECTOR_PROP_AUTOREFRESH);
  670. if (autorefresh) {
  671. SDE_ERROR(
  672. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  673. sde_crtc->name, autorefresh);
  674. return -EINVAL;
  675. }
  676. }
  677. return 0;
  678. }
  679. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  680. struct drm_crtc_state *state, int lm_idx)
  681. {
  682. struct sde_crtc *sde_crtc;
  683. struct sde_crtc_state *crtc_state;
  684. const struct sde_rect *crtc_roi;
  685. const struct sde_rect *lm_bounds;
  686. struct sde_rect *lm_roi;
  687. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  688. return -EINVAL;
  689. sde_crtc = to_sde_crtc(crtc);
  690. crtc_state = to_sde_crtc_state(state);
  691. crtc_roi = &crtc_state->crtc_roi;
  692. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  693. lm_roi = &crtc_state->lm_roi[lm_idx];
  694. if (sde_kms_rect_is_null(crtc_roi))
  695. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  696. else
  697. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  698. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  699. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  700. /*
  701. * partial update is not supported with 3dmux dsc or dest scaler.
  702. * hence, crtc roi must match the mixer dimensions.
  703. */
  704. if (crtc_state->num_ds_enabled ||
  705. _sde_crtc_setup_is_3dmux_dsc(state)) {
  706. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  707. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  708. return -EINVAL;
  709. }
  710. }
  711. /* if any dimension is zero, clear all dimensions for clarity */
  712. if (sde_kms_rect_is_null(lm_roi))
  713. memset(lm_roi, 0, sizeof(*lm_roi));
  714. return 0;
  715. }
  716. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  717. struct drm_crtc_state *state)
  718. {
  719. struct sde_crtc *sde_crtc;
  720. struct sde_crtc_state *crtc_state;
  721. u32 disp_bitmask = 0;
  722. int i;
  723. if (!crtc || !state) {
  724. pr_err("Invalid crtc or state\n");
  725. return 0;
  726. }
  727. sde_crtc = to_sde_crtc(crtc);
  728. crtc_state = to_sde_crtc_state(state);
  729. /* pingpong split: one ROI, one LM, two physical displays */
  730. if (crtc_state->is_ppsplit) {
  731. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  732. struct sde_rect *roi = &crtc_state->lm_roi[0];
  733. if (sde_kms_rect_is_null(roi))
  734. disp_bitmask = 0;
  735. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  736. disp_bitmask = BIT(0); /* left only */
  737. else if (roi->x >= lm_split_width)
  738. disp_bitmask = BIT(1); /* right only */
  739. else
  740. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  741. } else {
  742. for (i = 0; i < sde_crtc->num_mixers; i++) {
  743. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  744. disp_bitmask |= BIT(i);
  745. }
  746. }
  747. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  748. return disp_bitmask;
  749. }
  750. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  751. struct drm_crtc_state *state)
  752. {
  753. struct sde_crtc *sde_crtc;
  754. struct sde_crtc_state *crtc_state;
  755. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  756. if (!crtc || !state)
  757. return -EINVAL;
  758. sde_crtc = to_sde_crtc(crtc);
  759. crtc_state = to_sde_crtc_state(state);
  760. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  761. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  762. sde_crtc->name, sde_crtc->num_mixers);
  763. return -EINVAL;
  764. }
  765. /*
  766. * If using pingpong split: one ROI, one LM, two physical displays
  767. * then the ROI must be centered on the panel split boundary and
  768. * be of equal width across the split.
  769. */
  770. if (crtc_state->is_ppsplit) {
  771. u16 panel_split_width;
  772. u32 display_mask;
  773. roi[0] = &crtc_state->lm_roi[0];
  774. if (sde_kms_rect_is_null(roi[0]))
  775. return 0;
  776. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  777. if (display_mask != (BIT(0) | BIT(1)))
  778. return 0;
  779. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  780. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  781. SDE_ERROR("%s: roi x %d w %d split %d\n",
  782. sde_crtc->name, roi[0]->x, roi[0]->w,
  783. panel_split_width);
  784. return -EINVAL;
  785. }
  786. return 0;
  787. }
  788. /*
  789. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  790. * LMs and be of equal width.
  791. */
  792. if (sde_crtc->num_mixers < 2)
  793. return 0;
  794. roi[0] = &crtc_state->lm_roi[0];
  795. roi[1] = &crtc_state->lm_roi[1];
  796. /* if one of the roi is null it's a left/right-only update */
  797. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  798. return 0;
  799. /* check lm rois are equal width & first roi ends at 2nd roi */
  800. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  801. SDE_ERROR(
  802. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  803. sde_crtc->name, roi[0]->x, roi[0]->w,
  804. roi[1]->x, roi[1]->w);
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  810. struct drm_crtc_state *state)
  811. {
  812. struct sde_crtc *sde_crtc;
  813. struct sde_crtc_state *crtc_state;
  814. const struct sde_rect *crtc_roi;
  815. const struct drm_plane_state *pstate;
  816. struct drm_plane *plane;
  817. if (!crtc || !state)
  818. return -EINVAL;
  819. /*
  820. * Reject commit if a Plane CRTC destination coordinates fall outside
  821. * the partial CRTC ROI. LM output is determined via connector ROIs,
  822. * if they are specified, not Plane CRTC ROIs.
  823. */
  824. sde_crtc = to_sde_crtc(crtc);
  825. crtc_state = to_sde_crtc_state(state);
  826. crtc_roi = &crtc_state->crtc_roi;
  827. if (sde_kms_rect_is_null(crtc_roi))
  828. return 0;
  829. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  830. struct sde_rect plane_roi, intersection;
  831. if (IS_ERR_OR_NULL(pstate)) {
  832. int rc = PTR_ERR(pstate);
  833. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  834. sde_crtc->name, plane->base.id, rc);
  835. return rc;
  836. }
  837. plane_roi.x = pstate->crtc_x;
  838. plane_roi.y = pstate->crtc_y;
  839. plane_roi.w = pstate->crtc_w;
  840. plane_roi.h = pstate->crtc_h;
  841. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  842. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  843. SDE_ERROR(
  844. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  845. sde_crtc->name, plane->base.id,
  846. plane_roi.x, plane_roi.y,
  847. plane_roi.w, plane_roi.h,
  848. crtc_roi->x, crtc_roi->y,
  849. crtc_roi->w, crtc_roi->h);
  850. return -E2BIG;
  851. }
  852. }
  853. return 0;
  854. }
  855. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  856. struct drm_crtc_state *state)
  857. {
  858. struct sde_crtc *sde_crtc;
  859. struct sde_crtc_state *sde_crtc_state;
  860. struct msm_mode_info mode_info;
  861. int rc, lm_idx, i;
  862. if (!crtc || !state)
  863. return -EINVAL;
  864. memset(&mode_info, 0, sizeof(mode_info));
  865. sde_crtc = to_sde_crtc(crtc);
  866. sde_crtc_state = to_sde_crtc_state(state);
  867. /*
  868. * check connector array cached at modeset time since incoming atomic
  869. * state may not include any connectors if they aren't modified
  870. */
  871. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  872. struct drm_connector *conn = sde_crtc_state->connectors[i];
  873. if (!conn || !conn->state)
  874. continue;
  875. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  876. if (rc) {
  877. SDE_ERROR("failed to get mode info\n");
  878. return -EINVAL;
  879. }
  880. if (!mode_info.roi_caps.enabled)
  881. continue;
  882. if (sde_crtc_state->user_roi_list.num_rects >
  883. mode_info.roi_caps.num_roi) {
  884. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  885. sde_crtc_state->user_roi_list.num_rects,
  886. mode_info.roi_caps.num_roi);
  887. return -E2BIG;
  888. }
  889. rc = _sde_crtc_set_crtc_roi(crtc, state);
  890. if (rc)
  891. return rc;
  892. rc = _sde_crtc_check_autorefresh(crtc, state);
  893. if (rc)
  894. return rc;
  895. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  896. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  897. if (rc)
  898. return rc;
  899. }
  900. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  901. if (rc)
  902. return rc;
  903. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  904. if (rc)
  905. return rc;
  906. }
  907. return 0;
  908. }
  909. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  910. {
  911. struct sde_crtc *sde_crtc;
  912. struct sde_crtc_state *crtc_state;
  913. const struct sde_rect *lm_roi;
  914. struct sde_hw_mixer *hw_lm;
  915. int lm_idx, lm_horiz_position;
  916. if (!crtc)
  917. return;
  918. sde_crtc = to_sde_crtc(crtc);
  919. crtc_state = to_sde_crtc_state(crtc->state);
  920. lm_horiz_position = 0;
  921. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  922. struct sde_hw_mixer_cfg cfg;
  923. lm_roi = &crtc_state->lm_roi[lm_idx];
  924. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  925. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  926. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  927. if (sde_kms_rect_is_null(lm_roi))
  928. continue;
  929. hw_lm->cfg.out_width = lm_roi->w;
  930. hw_lm->cfg.out_height = lm_roi->h;
  931. hw_lm->cfg.right_mixer = lm_horiz_position;
  932. cfg.out_width = lm_roi->w;
  933. cfg.out_height = lm_roi->h;
  934. cfg.right_mixer = lm_horiz_position++;
  935. cfg.flags = 0;
  936. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  937. }
  938. }
  939. struct plane_state {
  940. struct sde_plane_state *sde_pstate;
  941. const struct drm_plane_state *drm_pstate;
  942. int stage;
  943. u32 pipe_id;
  944. };
  945. static int pstate_cmp(const void *a, const void *b)
  946. {
  947. struct plane_state *pa = (struct plane_state *)a;
  948. struct plane_state *pb = (struct plane_state *)b;
  949. int rc = 0;
  950. int pa_zpos, pb_zpos;
  951. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  952. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  953. if (pa_zpos != pb_zpos)
  954. rc = pa_zpos - pb_zpos;
  955. else
  956. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  957. return rc;
  958. }
  959. /*
  960. * validate and set source split:
  961. * use pstates sorted by stage to check planes on same stage
  962. * we assume that all pipes are in source split so its valid to compare
  963. * without taking into account left/right mixer placement
  964. */
  965. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  966. struct plane_state *pstates, int cnt)
  967. {
  968. struct plane_state *prv_pstate, *cur_pstate;
  969. struct sde_rect left_rect, right_rect;
  970. struct sde_kms *sde_kms;
  971. int32_t left_pid, right_pid;
  972. int32_t stage;
  973. int i, rc = 0;
  974. sde_kms = _sde_crtc_get_kms(crtc);
  975. if (!sde_kms || !sde_kms->catalog) {
  976. SDE_ERROR("invalid parameters\n");
  977. return -EINVAL;
  978. }
  979. for (i = 1; i < cnt; i++) {
  980. prv_pstate = &pstates[i - 1];
  981. cur_pstate = &pstates[i];
  982. if (prv_pstate->stage != cur_pstate->stage)
  983. continue;
  984. stage = cur_pstate->stage;
  985. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  986. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  987. prv_pstate->drm_pstate->crtc_y,
  988. prv_pstate->drm_pstate->crtc_w,
  989. prv_pstate->drm_pstate->crtc_h, false);
  990. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  991. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  992. cur_pstate->drm_pstate->crtc_y,
  993. cur_pstate->drm_pstate->crtc_w,
  994. cur_pstate->drm_pstate->crtc_h, false);
  995. if (right_rect.x < left_rect.x) {
  996. swap(left_pid, right_pid);
  997. swap(left_rect, right_rect);
  998. swap(prv_pstate, cur_pstate);
  999. }
  1000. /*
  1001. * - planes are enumerated in pipe-priority order such that
  1002. * planes with lower drm_id must be left-most in a shared
  1003. * blend-stage when using source split.
  1004. * - planes in source split must be contiguous in width
  1005. * - planes in source split must have same dest yoff and height
  1006. */
  1007. if ((right_pid < left_pid) &&
  1008. !sde_kms->catalog->pipe_order_type) {
  1009. SDE_ERROR(
  1010. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1011. stage, left_pid, right_pid);
  1012. return -EINVAL;
  1013. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1014. SDE_ERROR(
  1015. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1016. stage, left_rect.x, left_rect.w,
  1017. right_rect.x, right_rect.w);
  1018. return -EINVAL;
  1019. } else if ((left_rect.y != right_rect.y) ||
  1020. (left_rect.h != right_rect.h)) {
  1021. SDE_ERROR(
  1022. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1023. stage, left_rect.y, left_rect.h,
  1024. right_rect.y, right_rect.h);
  1025. return -EINVAL;
  1026. }
  1027. }
  1028. return rc;
  1029. }
  1030. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1031. struct plane_state *pstates, int cnt)
  1032. {
  1033. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1034. struct sde_kms *sde_kms;
  1035. struct sde_rect left_rect, right_rect;
  1036. int32_t left_pid, right_pid;
  1037. int32_t stage;
  1038. int i;
  1039. sde_kms = _sde_crtc_get_kms(crtc);
  1040. if (!sde_kms || !sde_kms->catalog) {
  1041. SDE_ERROR("invalid parameters\n");
  1042. return;
  1043. }
  1044. if (!sde_kms->catalog->pipe_order_type)
  1045. return;
  1046. for (i = 0; i < cnt; i++) {
  1047. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1048. cur_pstate = &pstates[i];
  1049. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1050. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1051. /*
  1052. * reset if prv or nxt pipes are not in the same stage
  1053. * as the cur pipe
  1054. */
  1055. if ((!nxt_pstate)
  1056. || (nxt_pstate->stage != cur_pstate->stage))
  1057. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1058. continue;
  1059. }
  1060. stage = cur_pstate->stage;
  1061. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1062. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1063. prv_pstate->drm_pstate->crtc_y,
  1064. prv_pstate->drm_pstate->crtc_w,
  1065. prv_pstate->drm_pstate->crtc_h, false);
  1066. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1067. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1068. cur_pstate->drm_pstate->crtc_y,
  1069. cur_pstate->drm_pstate->crtc_w,
  1070. cur_pstate->drm_pstate->crtc_h, false);
  1071. if (right_rect.x < left_rect.x) {
  1072. swap(left_pid, right_pid);
  1073. swap(left_rect, right_rect);
  1074. swap(prv_pstate, cur_pstate);
  1075. }
  1076. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1077. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1078. }
  1079. for (i = 0; i < cnt; i++) {
  1080. cur_pstate = &pstates[i];
  1081. sde_plane_setup_src_split_order(
  1082. cur_pstate->drm_pstate->plane,
  1083. cur_pstate->sde_pstate->multirect_index,
  1084. cur_pstate->sde_pstate->pipe_order_flags);
  1085. }
  1086. }
  1087. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1088. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1089. struct sde_crtc_mixer *mixer)
  1090. {
  1091. struct drm_plane *plane;
  1092. struct drm_framebuffer *fb;
  1093. struct drm_plane_state *state;
  1094. struct sde_crtc_state *cstate;
  1095. struct sde_plane_state *pstate = NULL;
  1096. struct plane_state *pstates = NULL;
  1097. struct sde_format *format;
  1098. struct sde_hw_ctl *ctl;
  1099. struct sde_hw_mixer *lm;
  1100. struct sde_hw_stage_cfg *stage_cfg;
  1101. struct sde_rect plane_crtc_roi;
  1102. uint32_t stage_idx, lm_idx;
  1103. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1104. int i, cnt = 0;
  1105. bool bg_alpha_enable = false;
  1106. if (!sde_crtc || !crtc->state || !mixer) {
  1107. SDE_ERROR("invalid sde_crtc or mixer\n");
  1108. return;
  1109. }
  1110. ctl = mixer->hw_ctl;
  1111. lm = mixer->hw_lm;
  1112. stage_cfg = &sde_crtc->stage_cfg;
  1113. cstate = to_sde_crtc_state(crtc->state);
  1114. pstates = kcalloc(SDE_PSTATES_MAX,
  1115. sizeof(struct plane_state), GFP_KERNEL);
  1116. if (!pstates)
  1117. return;
  1118. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1119. state = plane->state;
  1120. if (!state)
  1121. continue;
  1122. plane_crtc_roi.x = state->crtc_x;
  1123. plane_crtc_roi.y = state->crtc_y;
  1124. plane_crtc_roi.w = state->crtc_w;
  1125. plane_crtc_roi.h = state->crtc_h;
  1126. pstate = to_sde_plane_state(state);
  1127. fb = state->fb;
  1128. sde_plane_ctl_flush(plane, ctl, true);
  1129. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1130. crtc->base.id,
  1131. pstate->stage,
  1132. plane->base.id,
  1133. sde_plane_pipe(plane) - SSPP_VIG0,
  1134. state->fb ? state->fb->base.id : -1);
  1135. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1136. if (!format) {
  1137. SDE_ERROR("invalid format\n");
  1138. goto end;
  1139. }
  1140. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1141. bg_alpha_enable = true;
  1142. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1143. state->fb ? state->fb->base.id : -1,
  1144. state->src_x >> 16, state->src_y >> 16,
  1145. state->src_w >> 16, state->src_h >> 16,
  1146. state->crtc_x, state->crtc_y,
  1147. state->crtc_w, state->crtc_h,
  1148. pstate->rotation);
  1149. stage_idx = zpos_cnt[pstate->stage]++;
  1150. stage_cfg->stage[pstate->stage][stage_idx] =
  1151. sde_plane_pipe(plane);
  1152. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1153. pstate->multirect_index;
  1154. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1155. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1156. pstate->multirect_index, pstate->multirect_mode,
  1157. format->base.pixel_format, fb ? fb->modifier : 0);
  1158. /* blend config update */
  1159. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1160. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1161. format);
  1162. if (bg_alpha_enable && !format->alpha_enable)
  1163. mixer[lm_idx].mixer_op_mode = 0;
  1164. else
  1165. mixer[lm_idx].mixer_op_mode |=
  1166. 1 << pstate->stage;
  1167. }
  1168. if (cnt >= SDE_PSTATES_MAX)
  1169. continue;
  1170. pstates[cnt].sde_pstate = pstate;
  1171. pstates[cnt].drm_pstate = state;
  1172. pstates[cnt].stage = sde_plane_get_property(
  1173. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1174. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1175. cnt++;
  1176. }
  1177. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1178. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1179. if (lm && lm->ops.setup_dim_layer) {
  1180. cstate = to_sde_crtc_state(crtc->state);
  1181. for (i = 0; i < cstate->num_dim_layers; i++)
  1182. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1183. mixer, &cstate->dim_layer[i]);
  1184. }
  1185. _sde_crtc_program_lm_output_roi(crtc);
  1186. end:
  1187. kfree(pstates);
  1188. }
  1189. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1190. struct drm_crtc *crtc)
  1191. {
  1192. struct sde_crtc *sde_crtc;
  1193. struct sde_crtc_state *cstate;
  1194. struct drm_encoder *drm_enc;
  1195. bool is_right_only;
  1196. bool encoder_in_dsc_merge = false;
  1197. if (!crtc || !crtc->state)
  1198. return;
  1199. sde_crtc = to_sde_crtc(crtc);
  1200. cstate = to_sde_crtc_state(crtc->state);
  1201. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1202. return;
  1203. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1204. crtc->state->encoder_mask) {
  1205. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1206. encoder_in_dsc_merge = true;
  1207. break;
  1208. }
  1209. }
  1210. /**
  1211. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1212. * This is due to two reasons:
  1213. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1214. * the left DSC must be used, right DSC cannot be used alone.
  1215. * For right-only partial update, this means swap layer mixers to map
  1216. * Left LM to Right INTF. On later HW this was relaxed.
  1217. * - In DSC Merge mode, the physical encoder has already registered
  1218. * PP0 as the master, to switch to right-only we would have to
  1219. * reprogram to be driven by PP1 instead.
  1220. * To support both cases, we prefer to support the mixer swap solution.
  1221. */
  1222. if (!encoder_in_dsc_merge)
  1223. return;
  1224. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1225. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1226. if (is_right_only && !sde_crtc->mixers_swapped) {
  1227. /* right-only update swap mixers */
  1228. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1229. sde_crtc->mixers_swapped = true;
  1230. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1231. /* left-only or full update, swap back */
  1232. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1233. sde_crtc->mixers_swapped = false;
  1234. }
  1235. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1236. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1237. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1238. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1239. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1240. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1241. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1242. }
  1243. /**
  1244. * _sde_crtc_blend_setup - configure crtc mixers
  1245. * @crtc: Pointer to drm crtc structure
  1246. * @old_state: Pointer to old crtc state
  1247. * @add_planes: Whether or not to add planes to mixers
  1248. */
  1249. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1250. struct drm_crtc_state *old_state, bool add_planes)
  1251. {
  1252. struct sde_crtc *sde_crtc;
  1253. struct sde_crtc_state *sde_crtc_state;
  1254. struct sde_crtc_mixer *mixer;
  1255. struct sde_hw_ctl *ctl;
  1256. struct sde_hw_mixer *lm;
  1257. struct sde_ctl_flush_cfg cfg = {0,};
  1258. int i;
  1259. if (!crtc)
  1260. return;
  1261. sde_crtc = to_sde_crtc(crtc);
  1262. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1263. mixer = sde_crtc->mixers;
  1264. SDE_DEBUG("%s\n", sde_crtc->name);
  1265. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1266. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1267. return;
  1268. }
  1269. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1270. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1271. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1272. return;
  1273. }
  1274. mixer[i].mixer_op_mode = 0;
  1275. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1276. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1277. mixer[i].hw_ctl);
  1278. /* clear dim_layer settings */
  1279. lm = mixer[i].hw_lm;
  1280. if (lm->ops.clear_dim_layer)
  1281. lm->ops.clear_dim_layer(lm);
  1282. }
  1283. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1284. /* initialize stage cfg */
  1285. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1286. if (add_planes)
  1287. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1288. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1289. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1290. ctl = mixer[i].hw_ctl;
  1291. lm = mixer[i].hw_lm;
  1292. if (sde_kms_rect_is_null(lm_roi)) {
  1293. SDE_DEBUG(
  1294. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1295. sde_crtc->name, lm->idx - LM_0,
  1296. ctl->idx - CTL_0);
  1297. continue;
  1298. }
  1299. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1300. /* stage config flush mask */
  1301. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1302. ctl->ops.get_pending_flush(ctl, &cfg);
  1303. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1304. mixer[i].hw_lm->idx - LM_0,
  1305. mixer[i].mixer_op_mode,
  1306. ctl->idx - CTL_0,
  1307. cfg.pending_flush_mask);
  1308. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1309. &sde_crtc->stage_cfg);
  1310. }
  1311. _sde_crtc_program_lm_output_roi(crtc);
  1312. }
  1313. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1314. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1315. {
  1316. struct drm_plane *plane;
  1317. struct sde_plane_state *sde_pstate;
  1318. uint32_t mode = 0;
  1319. int rc;
  1320. if (!crtc) {
  1321. SDE_ERROR("invalid state\n");
  1322. return -EINVAL;
  1323. }
  1324. *fb_ns = 0;
  1325. *fb_sec = 0;
  1326. *fb_sec_dir = 0;
  1327. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1328. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1329. rc = PTR_ERR(plane);
  1330. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1331. DRMID(crtc), DRMID(plane), rc);
  1332. return rc;
  1333. }
  1334. sde_pstate = to_sde_plane_state(plane->state);
  1335. mode = sde_plane_get_property(sde_pstate,
  1336. PLANE_PROP_FB_TRANSLATION_MODE);
  1337. switch (mode) {
  1338. case SDE_DRM_FB_NON_SEC:
  1339. (*fb_ns)++;
  1340. break;
  1341. case SDE_DRM_FB_SEC:
  1342. (*fb_sec)++;
  1343. break;
  1344. case SDE_DRM_FB_SEC_DIR_TRANS:
  1345. (*fb_sec_dir)++;
  1346. break;
  1347. default:
  1348. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1349. DRMID(plane), mode);
  1350. return -EINVAL;
  1351. }
  1352. }
  1353. return 0;
  1354. }
  1355. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1356. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1357. {
  1358. struct drm_plane *plane;
  1359. const struct drm_plane_state *pstate;
  1360. struct sde_plane_state *sde_pstate;
  1361. uint32_t mode = 0;
  1362. int rc;
  1363. if (!state) {
  1364. SDE_ERROR("invalid state\n");
  1365. return -EINVAL;
  1366. }
  1367. *fb_ns = 0;
  1368. *fb_sec = 0;
  1369. *fb_sec_dir = 0;
  1370. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1371. if (IS_ERR_OR_NULL(pstate)) {
  1372. rc = PTR_ERR(pstate);
  1373. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1374. DRMID(state->crtc), DRMID(plane), rc);
  1375. return rc;
  1376. }
  1377. sde_pstate = to_sde_plane_state(pstate);
  1378. mode = sde_plane_get_property(sde_pstate,
  1379. PLANE_PROP_FB_TRANSLATION_MODE);
  1380. switch (mode) {
  1381. case SDE_DRM_FB_NON_SEC:
  1382. (*fb_ns)++;
  1383. break;
  1384. case SDE_DRM_FB_SEC:
  1385. (*fb_sec)++;
  1386. break;
  1387. case SDE_DRM_FB_SEC_DIR_TRANS:
  1388. (*fb_sec_dir)++;
  1389. break;
  1390. default:
  1391. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1392. DRMID(plane), mode);
  1393. return -EINVAL;
  1394. }
  1395. }
  1396. return 0;
  1397. }
  1398. static void _sde_drm_fb_sec_dir_trans(
  1399. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1400. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1401. {
  1402. /* secure display usecase */
  1403. if ((smmu_state->state == ATTACHED)
  1404. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1405. smmu_state->state = catalog->sui_ns_allowed ?
  1406. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1407. smmu_state->secure_level = secure_level;
  1408. smmu_state->transition_type = PRE_COMMIT;
  1409. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1410. if (old_valid_fb)
  1411. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1412. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1413. if (catalog->sui_misr_supported)
  1414. smmu_state->sui_misr_state =
  1415. SUI_MISR_ENABLE_REQ;
  1416. /* secure camera usecase */
  1417. } else if (smmu_state->state == ATTACHED) {
  1418. smmu_state->state = DETACH_SEC_REQ;
  1419. smmu_state->secure_level = secure_level;
  1420. smmu_state->transition_type = PRE_COMMIT;
  1421. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1422. }
  1423. }
  1424. static void _sde_drm_fb_transactions(
  1425. struct sde_kms_smmu_state_data *smmu_state,
  1426. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1427. int *ops)
  1428. {
  1429. if (((smmu_state->state == DETACHED)
  1430. || (smmu_state->state == DETACH_ALL_REQ))
  1431. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1432. && ((smmu_state->state == DETACHED_SEC)
  1433. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1434. smmu_state->state = catalog->sui_ns_allowed ?
  1435. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1436. smmu_state->transition_type = post_commit ?
  1437. POST_COMMIT : PRE_COMMIT;
  1438. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1439. if (old_valid_fb)
  1440. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1441. if (catalog->sui_misr_supported)
  1442. smmu_state->sui_misr_state =
  1443. SUI_MISR_DISABLE_REQ;
  1444. } else if ((smmu_state->state == DETACHED_SEC)
  1445. || (smmu_state->state == DETACH_SEC_REQ)) {
  1446. smmu_state->state = ATTACH_SEC_REQ;
  1447. smmu_state->transition_type = post_commit ?
  1448. POST_COMMIT : PRE_COMMIT;
  1449. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1450. if (old_valid_fb)
  1451. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1452. }
  1453. }
  1454. /**
  1455. * sde_crtc_get_secure_transition_ops - determines the operations that
  1456. * need to be performed before transitioning to secure state
  1457. * This function should be called after swapping the new state
  1458. * @crtc: Pointer to drm crtc structure
  1459. * Returns the bitmask of operations need to be performed, -Error in
  1460. * case of error cases
  1461. */
  1462. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1463. struct drm_crtc_state *old_crtc_state,
  1464. bool old_valid_fb)
  1465. {
  1466. struct drm_plane *plane;
  1467. struct drm_encoder *encoder;
  1468. struct sde_crtc *sde_crtc;
  1469. struct sde_kms *sde_kms;
  1470. struct sde_mdss_cfg *catalog;
  1471. struct sde_kms_smmu_state_data *smmu_state;
  1472. uint32_t translation_mode = 0, secure_level;
  1473. int ops = 0;
  1474. bool post_commit = false;
  1475. if (!crtc || !crtc->state) {
  1476. SDE_ERROR("invalid crtc\n");
  1477. return -EINVAL;
  1478. }
  1479. sde_kms = _sde_crtc_get_kms(crtc);
  1480. if (!sde_kms)
  1481. return -EINVAL;
  1482. smmu_state = &sde_kms->smmu_state;
  1483. smmu_state->prev_state = smmu_state->state;
  1484. sde_crtc = to_sde_crtc(crtc);
  1485. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1486. catalog = sde_kms->catalog;
  1487. /*
  1488. * SMMU operations need to be delayed in case of video mode panels
  1489. * when switching back to non_secure mode
  1490. */
  1491. drm_for_each_encoder_mask(encoder, crtc->dev,
  1492. crtc->state->encoder_mask) {
  1493. if (sde_encoder_is_dsi_display(encoder))
  1494. post_commit |= sde_encoder_check_curr_mode(encoder,
  1495. MSM_DISPLAY_VIDEO_MODE);
  1496. }
  1497. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1498. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1499. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1500. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1501. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1502. if (!plane->state)
  1503. continue;
  1504. translation_mode = sde_plane_get_property(
  1505. to_sde_plane_state(plane->state),
  1506. PLANE_PROP_FB_TRANSLATION_MODE);
  1507. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1508. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1509. DRMID(crtc), translation_mode);
  1510. return -EINVAL;
  1511. }
  1512. /* we can break if we find sec_dir plane */
  1513. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1514. break;
  1515. }
  1516. mutex_lock(&sde_kms->secure_transition_lock);
  1517. switch (translation_mode) {
  1518. case SDE_DRM_FB_SEC_DIR_TRANS:
  1519. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1520. catalog, old_valid_fb, &ops);
  1521. break;
  1522. case SDE_DRM_FB_SEC:
  1523. case SDE_DRM_FB_NON_SEC:
  1524. _sde_drm_fb_transactions(smmu_state, catalog,
  1525. old_valid_fb, post_commit, &ops);
  1526. break;
  1527. default:
  1528. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1529. DRMID(crtc), translation_mode);
  1530. ops = -EINVAL;
  1531. }
  1532. /* log only during actual transition times */
  1533. if (ops) {
  1534. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1535. DRMID(crtc), smmu_state->state,
  1536. secure_level, smmu_state->secure_level,
  1537. smmu_state->transition_type, ops);
  1538. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1539. smmu_state->state, smmu_state->transition_type,
  1540. smmu_state->secure_level, old_valid_fb,
  1541. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1542. }
  1543. mutex_unlock(&sde_kms->secure_transition_lock);
  1544. return ops;
  1545. }
  1546. /**
  1547. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1548. * LUTs are configured only once during boot
  1549. * @sde_crtc: Pointer to sde crtc
  1550. * @cstate: Pointer to sde crtc state
  1551. */
  1552. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1553. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1554. {
  1555. struct sde_hw_scaler3_lut_cfg *cfg;
  1556. struct sde_kms *sde_kms;
  1557. u32 *lut_data = NULL;
  1558. size_t len = 0;
  1559. int ret = 0;
  1560. if (!sde_crtc || !cstate) {
  1561. SDE_ERROR("invalid args\n");
  1562. return -EINVAL;
  1563. }
  1564. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1565. if (!sde_kms)
  1566. return -EINVAL;
  1567. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1568. return 0;
  1569. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1570. &cstate->property_state, &len, lut_idx);
  1571. if (!lut_data || !len) {
  1572. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1573. lut_idx, lut_data, len);
  1574. lut_data = NULL;
  1575. len = 0;
  1576. }
  1577. cfg = &cstate->scl3_lut_cfg;
  1578. switch (lut_idx) {
  1579. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1580. cfg->dir_lut = lut_data;
  1581. cfg->dir_len = len;
  1582. break;
  1583. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1584. cfg->cir_lut = lut_data;
  1585. cfg->cir_len = len;
  1586. break;
  1587. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1588. cfg->sep_lut = lut_data;
  1589. cfg->sep_len = len;
  1590. break;
  1591. default:
  1592. ret = -EINVAL;
  1593. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1594. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1595. break;
  1596. }
  1597. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1598. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1599. cfg->is_configured);
  1600. return ret;
  1601. }
  1602. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1603. {
  1604. struct sde_crtc *sde_crtc;
  1605. if (!crtc) {
  1606. SDE_ERROR("invalid crtc\n");
  1607. return;
  1608. }
  1609. sde_crtc = to_sde_crtc(crtc);
  1610. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1611. }
  1612. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1613. {
  1614. int i;
  1615. /**
  1616. * Check if sufficient hw resources are
  1617. * available as per target caps & topology
  1618. */
  1619. if (!sde_crtc) {
  1620. SDE_ERROR("invalid argument\n");
  1621. return -EINVAL;
  1622. }
  1623. if (!sde_crtc->num_mixers ||
  1624. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1625. SDE_ERROR("%s: invalid number mixers: %d\n",
  1626. sde_crtc->name, sde_crtc->num_mixers);
  1627. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1628. SDE_EVTLOG_ERROR);
  1629. return -EINVAL;
  1630. }
  1631. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1632. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1633. || !sde_crtc->mixers[i].hw_ds) {
  1634. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1635. sde_crtc->name, i);
  1636. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1637. i, sde_crtc->mixers[i].hw_lm,
  1638. sde_crtc->mixers[i].hw_ctl,
  1639. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1640. return -EINVAL;
  1641. }
  1642. }
  1643. return 0;
  1644. }
  1645. /**
  1646. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1647. * @crtc: Pointer to drm crtc
  1648. */
  1649. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1650. {
  1651. struct sde_crtc *sde_crtc;
  1652. struct sde_crtc_state *cstate;
  1653. struct sde_hw_mixer *hw_lm;
  1654. struct sde_hw_ctl *hw_ctl;
  1655. struct sde_hw_ds *hw_ds;
  1656. struct sde_hw_ds_cfg *cfg;
  1657. struct sde_kms *kms;
  1658. u32 op_mode = 0;
  1659. u32 lm_idx = 0, num_mixers = 0;
  1660. int i, count = 0;
  1661. bool ds_dirty = false;
  1662. if (!crtc)
  1663. return;
  1664. sde_crtc = to_sde_crtc(crtc);
  1665. cstate = to_sde_crtc_state(crtc->state);
  1666. kms = _sde_crtc_get_kms(crtc);
  1667. num_mixers = sde_crtc->num_mixers;
  1668. count = cstate->num_ds;
  1669. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1670. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1671. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1672. /**
  1673. * destination scaler configuration will be done either
  1674. * or on set property or on power collapse (idle/suspend)
  1675. */
  1676. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1677. if (sde_crtc->ds_reconfig) {
  1678. SDE_DEBUG("reconfigure dest scaler block\n");
  1679. sde_crtc->ds_reconfig = false;
  1680. }
  1681. if (!ds_dirty) {
  1682. SDE_DEBUG("no change in settings, skip commit\n");
  1683. } else if (!kms || !kms->catalog) {
  1684. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1685. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1686. SDE_DEBUG("dest scaler feature not supported\n");
  1687. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1688. //do nothing
  1689. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1690. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1691. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1692. } else {
  1693. for (i = 0; i < count; i++) {
  1694. cfg = &cstate->ds_cfg[i];
  1695. if (!cfg->flags)
  1696. continue;
  1697. lm_idx = cfg->idx;
  1698. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1699. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1700. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1701. /* Setup op mode - Dual/single */
  1702. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1703. op_mode |= BIT(hw_ds->idx - DS_0);
  1704. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1705. op_mode |= (cstate->num_ds_enabled ==
  1706. CRTC_DUAL_MIXERS) ?
  1707. SDE_DS_OP_MODE_DUAL : 0;
  1708. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1709. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1710. }
  1711. /* Setup scaler */
  1712. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1713. (cfg->flags &
  1714. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1715. if (hw_ds->ops.setup_scaler)
  1716. hw_ds->ops.setup_scaler(hw_ds,
  1717. &cfg->scl3_cfg,
  1718. &cstate->scl3_lut_cfg);
  1719. }
  1720. /*
  1721. * Dest scaler shares the flush bit of the LM in control
  1722. */
  1723. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1724. hw_ctl->ops.update_bitmask_mixer(
  1725. hw_ctl, hw_lm->idx, 1);
  1726. }
  1727. }
  1728. }
  1729. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1730. {
  1731. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1732. struct sde_crtc *sde_crtc;
  1733. struct msm_drm_private *priv;
  1734. struct sde_crtc_frame_event *fevent;
  1735. struct sde_crtc_frame_event_cb_data *cb_data;
  1736. struct drm_plane *plane;
  1737. u32 ubwc_error;
  1738. unsigned long flags;
  1739. u32 crtc_id;
  1740. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1741. if (!data) {
  1742. SDE_ERROR("invalid parameters\n");
  1743. return;
  1744. }
  1745. crtc = cb_data->crtc;
  1746. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1747. SDE_ERROR("invalid parameters\n");
  1748. return;
  1749. }
  1750. sde_crtc = to_sde_crtc(crtc);
  1751. priv = crtc->dev->dev_private;
  1752. crtc_id = drm_crtc_index(crtc);
  1753. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1754. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1755. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1756. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1757. struct sde_crtc_frame_event, list);
  1758. if (fevent)
  1759. list_del_init(&fevent->list);
  1760. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1761. if (!fevent) {
  1762. SDE_ERROR("crtc%d event %d overflow\n",
  1763. crtc->base.id, event);
  1764. SDE_EVT32(DRMID(crtc), event);
  1765. return;
  1766. }
  1767. /* log and clear plane ubwc errors if any */
  1768. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1769. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1770. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1771. drm_for_each_plane_mask(plane, crtc->dev,
  1772. sde_crtc->plane_mask_old) {
  1773. ubwc_error = sde_plane_get_ubwc_error(plane);
  1774. if (ubwc_error) {
  1775. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1776. ubwc_error, SDE_EVTLOG_ERROR);
  1777. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1778. DRMID(crtc), DRMID(plane),
  1779. ubwc_error);
  1780. sde_plane_clear_ubwc_error(plane);
  1781. }
  1782. }
  1783. }
  1784. fevent->event = event;
  1785. fevent->crtc = crtc;
  1786. fevent->connector = cb_data->connector;
  1787. fevent->ts = ktime_get();
  1788. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1789. }
  1790. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1791. struct drm_crtc_state *old_state)
  1792. {
  1793. struct drm_device *dev;
  1794. struct sde_crtc *sde_crtc;
  1795. struct sde_crtc_state *cstate;
  1796. struct drm_connector *conn;
  1797. struct drm_encoder *encoder;
  1798. struct drm_connector_list_iter conn_iter;
  1799. if (!crtc || !crtc->state) {
  1800. SDE_ERROR("invalid crtc\n");
  1801. return;
  1802. }
  1803. dev = crtc->dev;
  1804. sde_crtc = to_sde_crtc(crtc);
  1805. cstate = to_sde_crtc_state(crtc->state);
  1806. SDE_EVT32_VERBOSE(DRMID(crtc));
  1807. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1808. /* identify connectors attached to this crtc */
  1809. cstate->num_connectors = 0;
  1810. drm_connector_list_iter_begin(dev, &conn_iter);
  1811. drm_for_each_connector_iter(conn, &conn_iter)
  1812. if (conn->state && conn->state->crtc == crtc &&
  1813. cstate->num_connectors < MAX_CONNECTORS) {
  1814. encoder = conn->state->best_encoder;
  1815. if (encoder)
  1816. sde_encoder_register_frame_event_callback(
  1817. encoder,
  1818. sde_crtc_frame_event_cb,
  1819. crtc);
  1820. cstate->connectors[cstate->num_connectors++] = conn;
  1821. sde_connector_prepare_fence(conn);
  1822. }
  1823. drm_connector_list_iter_end(&conn_iter);
  1824. /* prepare main output fence */
  1825. sde_fence_prepare(sde_crtc->output_fence);
  1826. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1827. }
  1828. /**
  1829. * sde_crtc_complete_flip - signal pending page_flip events
  1830. * Any pending vblank events are added to the vblank_event_list
  1831. * so that the next vblank interrupt shall signal them.
  1832. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1833. * This API signals any pending PAGE_FLIP events requested through
  1834. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1835. * if file!=NULL, this is preclose potential cancel-flip path
  1836. * @crtc: Pointer to drm crtc structure
  1837. * @file: Pointer to drm file
  1838. */
  1839. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1840. struct drm_file *file)
  1841. {
  1842. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1843. struct drm_device *dev = crtc->dev;
  1844. struct drm_pending_vblank_event *event;
  1845. unsigned long flags;
  1846. spin_lock_irqsave(&dev->event_lock, flags);
  1847. event = sde_crtc->event;
  1848. if (!event)
  1849. goto end;
  1850. /*
  1851. * if regular vblank case (!file) or if cancel-flip from
  1852. * preclose on file that requested flip, then send the
  1853. * event:
  1854. */
  1855. if (!file || (event->base.file_priv == file)) {
  1856. sde_crtc->event = NULL;
  1857. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1858. sde_crtc->name, event);
  1859. SDE_EVT32_VERBOSE(DRMID(crtc));
  1860. drm_crtc_send_vblank_event(crtc, event);
  1861. }
  1862. end:
  1863. spin_unlock_irqrestore(&dev->event_lock, flags);
  1864. }
  1865. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc)
  1866. {
  1867. struct drm_encoder *encoder;
  1868. if (!crtc || !crtc->dev) {
  1869. SDE_ERROR("invalid crtc\n");
  1870. return INTF_MODE_NONE;
  1871. }
  1872. drm_for_each_encoder_mask(encoder, crtc->dev,
  1873. crtc->state->encoder_mask) {
  1874. /* continue if copy encoder is encountered */
  1875. if (sde_encoder_in_clone_mode(encoder))
  1876. continue;
  1877. return sde_encoder_get_intf_mode(encoder);
  1878. }
  1879. return INTF_MODE_NONE;
  1880. }
  1881. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1882. {
  1883. struct drm_encoder *encoder;
  1884. if (!crtc || !crtc->dev) {
  1885. SDE_ERROR("invalid crtc\n");
  1886. return INTF_MODE_NONE;
  1887. }
  1888. drm_for_each_encoder(encoder, crtc->dev)
  1889. if ((encoder->crtc == crtc)
  1890. && !sde_encoder_in_cont_splash(encoder))
  1891. return sde_encoder_get_fps(encoder);
  1892. return 0;
  1893. }
  1894. static void sde_crtc_vblank_cb(void *data)
  1895. {
  1896. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1897. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1898. /* keep statistics on vblank callback - with auto reset via debugfs */
  1899. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1900. sde_crtc->vblank_cb_time = ktime_get();
  1901. else
  1902. sde_crtc->vblank_cb_count++;
  1903. sde_crtc->vblank_last_cb_time = ktime_get();
  1904. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1905. drm_crtc_handle_vblank(crtc);
  1906. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1907. SDE_EVT32_VERBOSE(DRMID(crtc));
  1908. }
  1909. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1910. ktime_t ts, enum sde_fence_event fence_event)
  1911. {
  1912. if (!connector) {
  1913. SDE_ERROR("invalid param\n");
  1914. return;
  1915. }
  1916. SDE_ATRACE_BEGIN("signal_retire_fence");
  1917. sde_connector_complete_commit(connector, ts, fence_event);
  1918. SDE_ATRACE_END("signal_retire_fence");
  1919. }
  1920. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1921. {
  1922. struct msm_drm_private *priv;
  1923. struct sde_crtc_frame_event *fevent;
  1924. struct drm_crtc *crtc;
  1925. struct sde_crtc *sde_crtc;
  1926. struct sde_kms *sde_kms;
  1927. unsigned long flags;
  1928. bool in_clone_mode = false;
  1929. if (!work) {
  1930. SDE_ERROR("invalid work handle\n");
  1931. return;
  1932. }
  1933. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1934. if (!fevent->crtc || !fevent->crtc->state) {
  1935. SDE_ERROR("invalid crtc\n");
  1936. return;
  1937. }
  1938. crtc = fevent->crtc;
  1939. sde_crtc = to_sde_crtc(crtc);
  1940. sde_kms = _sde_crtc_get_kms(crtc);
  1941. if (!sde_kms) {
  1942. SDE_ERROR("invalid kms handle\n");
  1943. return;
  1944. }
  1945. priv = sde_kms->dev->dev_private;
  1946. SDE_ATRACE_BEGIN("crtc_frame_event");
  1947. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1948. ktime_to_ns(fevent->ts));
  1949. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1950. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1951. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1952. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1953. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1954. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1955. /* this should not happen */
  1956. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1957. crtc->base.id,
  1958. ktime_to_ns(fevent->ts),
  1959. atomic_read(&sde_crtc->frame_pending));
  1960. SDE_EVT32(DRMID(crtc), fevent->event,
  1961. SDE_EVTLOG_FUNC_CASE1);
  1962. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1963. /* release bandwidth and other resources */
  1964. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1965. crtc->base.id,
  1966. ktime_to_ns(fevent->ts));
  1967. SDE_EVT32(DRMID(crtc), fevent->event,
  1968. SDE_EVTLOG_FUNC_CASE2);
  1969. sde_core_perf_crtc_release_bw(crtc);
  1970. } else {
  1971. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1972. SDE_EVTLOG_FUNC_CASE3);
  1973. }
  1974. }
  1975. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1976. SDE_ATRACE_BEGIN("signal_release_fence");
  1977. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1978. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1979. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1980. SDE_ATRACE_END("signal_release_fence");
  1981. }
  1982. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1983. /* this api should be called without spin_lock */
  1984. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1985. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1986. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1987. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1988. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1989. crtc->base.id, ktime_to_ns(fevent->ts));
  1990. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1991. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1992. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1993. SDE_ATRACE_END("crtc_frame_event");
  1994. }
  1995. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1996. struct drm_crtc_state *old_state)
  1997. {
  1998. struct sde_crtc *sde_crtc;
  1999. if (!crtc || !crtc->state) {
  2000. SDE_ERROR("invalid crtc\n");
  2001. return;
  2002. }
  2003. sde_crtc = to_sde_crtc(crtc);
  2004. SDE_EVT32_VERBOSE(DRMID(crtc));
  2005. sde_core_perf_crtc_update(crtc, 0, false);
  2006. }
  2007. /**
  2008. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2009. * @cstate: Pointer to sde crtc state
  2010. */
  2011. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2012. {
  2013. if (!cstate) {
  2014. SDE_ERROR("invalid cstate\n");
  2015. return;
  2016. }
  2017. cstate->input_fence_timeout_ns =
  2018. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2019. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2020. }
  2021. /**
  2022. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2023. * @cstate: Pointer to sde crtc state
  2024. */
  2025. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2026. {
  2027. u32 i;
  2028. if (!cstate)
  2029. return;
  2030. for (i = 0; i < cstate->num_dim_layers; i++)
  2031. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2032. cstate->num_dim_layers = 0;
  2033. }
  2034. /**
  2035. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2036. * @cstate: Pointer to sde crtc state
  2037. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2038. */
  2039. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2040. void __user *usr_ptr)
  2041. {
  2042. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2043. struct sde_drm_dim_layer_cfg *user_cfg;
  2044. struct sde_hw_dim_layer *dim_layer;
  2045. u32 count, i;
  2046. if (!cstate) {
  2047. SDE_ERROR("invalid cstate\n");
  2048. return;
  2049. }
  2050. dim_layer = cstate->dim_layer;
  2051. if (!usr_ptr) {
  2052. /* usr_ptr is null when setting the default property value */
  2053. _sde_crtc_clear_dim_layers_v1(cstate);
  2054. SDE_DEBUG("dim_layer data removed\n");
  2055. return;
  2056. }
  2057. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2058. SDE_ERROR("failed to copy dim_layer data\n");
  2059. return;
  2060. }
  2061. count = dim_layer_v1.num_layers;
  2062. if (count > SDE_MAX_DIM_LAYERS) {
  2063. SDE_ERROR("invalid number of dim_layers:%d", count);
  2064. return;
  2065. }
  2066. /* populate from user space */
  2067. cstate->num_dim_layers = count;
  2068. for (i = 0; i < count; i++) {
  2069. user_cfg = &dim_layer_v1.layer_cfg[i];
  2070. dim_layer[i].flags = user_cfg->flags;
  2071. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2072. dim_layer[i].rect.x = user_cfg->rect.x1;
  2073. dim_layer[i].rect.y = user_cfg->rect.y1;
  2074. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2075. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2076. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2077. user_cfg->color_fill.color_0,
  2078. user_cfg->color_fill.color_1,
  2079. user_cfg->color_fill.color_2,
  2080. user_cfg->color_fill.color_3,
  2081. };
  2082. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2083. i, dim_layer[i].flags, dim_layer[i].stage);
  2084. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2085. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2086. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2087. dim_layer[i].color_fill.color_0,
  2088. dim_layer[i].color_fill.color_1,
  2089. dim_layer[i].color_fill.color_2,
  2090. dim_layer[i].color_fill.color_3);
  2091. }
  2092. }
  2093. /**
  2094. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2095. * @sde_crtc : Pointer to sde crtc
  2096. * @cstate : Pointer to sde crtc state
  2097. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2098. */
  2099. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2100. struct sde_crtc_state *cstate,
  2101. void __user *usr_ptr)
  2102. {
  2103. struct sde_drm_dest_scaler_data ds_data;
  2104. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2105. struct sde_drm_scaler_v2 scaler_v2;
  2106. void __user *scaler_v2_usr;
  2107. int i, count;
  2108. if (!sde_crtc || !cstate) {
  2109. SDE_ERROR("invalid sde_crtc/state\n");
  2110. return -EINVAL;
  2111. }
  2112. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2113. if (!usr_ptr) {
  2114. SDE_DEBUG("ds data removed\n");
  2115. return 0;
  2116. }
  2117. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2118. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2119. sde_crtc->name);
  2120. return -EINVAL;
  2121. }
  2122. count = ds_data.num_dest_scaler;
  2123. if (!count) {
  2124. SDE_DEBUG("no ds data available\n");
  2125. return 0;
  2126. }
  2127. if (count > SDE_MAX_DS_COUNT) {
  2128. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2129. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2130. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2131. return -EINVAL;
  2132. }
  2133. /* Populate from user space */
  2134. for (i = 0; i < count; i++) {
  2135. ds_cfg_usr = &ds_data.ds_cfg[i];
  2136. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2137. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2138. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2139. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2140. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2141. if (ds_cfg_usr->scaler_cfg) {
  2142. scaler_v2_usr =
  2143. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2144. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2145. sizeof(scaler_v2))) {
  2146. SDE_ERROR("%s:scaler: copy from user failed\n",
  2147. sde_crtc->name);
  2148. return -EINVAL;
  2149. }
  2150. }
  2151. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2152. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2153. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2154. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2155. scaler_v2.dst_width, scaler_v2.dst_height);
  2156. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2157. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2158. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2159. scaler_v2.dst_width, scaler_v2.dst_height);
  2160. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2161. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2162. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2163. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2164. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2165. ds_cfg_usr->lm_height);
  2166. }
  2167. cstate->num_ds = count;
  2168. cstate->ds_dirty = true;
  2169. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2170. return 0;
  2171. }
  2172. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2173. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2174. u32 prev_lm_width, u32 prev_lm_height)
  2175. {
  2176. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2177. || !cfg->lm_width || !cfg->lm_height) {
  2178. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2179. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2180. hdisplay, mode->vdisplay);
  2181. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2182. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2183. return -E2BIG;
  2184. }
  2185. if (!prev_lm_width && !prev_lm_height) {
  2186. prev_lm_width = cfg->lm_width;
  2187. prev_lm_height = cfg->lm_height;
  2188. } else {
  2189. if (cfg->lm_width != prev_lm_width ||
  2190. cfg->lm_height != prev_lm_height) {
  2191. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2192. crtc->base.id, cfg->lm_width,
  2193. cfg->lm_height, prev_lm_width,
  2194. prev_lm_height);
  2195. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2196. cfg->lm_height, prev_lm_width,
  2197. prev_lm_height, SDE_EVTLOG_ERROR);
  2198. return -EINVAL;
  2199. }
  2200. }
  2201. return 0;
  2202. }
  2203. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2204. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2205. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2206. u32 max_in_width, u32 max_out_width)
  2207. {
  2208. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2209. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2210. /**
  2211. * Scaler src and dst width shouldn't exceed the maximum
  2212. * width limitation. Also, if there is no partial update
  2213. * dst width and height must match display resolution.
  2214. */
  2215. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2216. cfg->scl3_cfg.dst_width > max_out_width ||
  2217. !cfg->scl3_cfg.src_width[0] ||
  2218. !cfg->scl3_cfg.dst_width ||
  2219. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2220. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2221. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2222. SDE_ERROR("crtc%d: ", crtc->base.id);
  2223. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2224. cfg->scl3_cfg.src_width[0],
  2225. cfg->scl3_cfg.dst_width,
  2226. cfg->scl3_cfg.dst_height,
  2227. hdisplay, mode->vdisplay);
  2228. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2229. sde_crtc->num_mixers, cfg->flags,
  2230. hw_ds->idx - DS_0);
  2231. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2232. cfg->scl3_cfg.enable,
  2233. cfg->scl3_cfg.de.enable);
  2234. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2235. cfg->scl3_cfg.de.enable, cfg->flags,
  2236. max_in_width, max_out_width,
  2237. cfg->scl3_cfg.src_width[0],
  2238. cfg->scl3_cfg.dst_width,
  2239. cfg->scl3_cfg.dst_height, hdisplay,
  2240. mode->vdisplay, sde_crtc->num_mixers,
  2241. SDE_EVTLOG_ERROR);
  2242. cfg->flags &=
  2243. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2244. cfg->flags &=
  2245. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2246. return -EINVAL;
  2247. }
  2248. }
  2249. return 0;
  2250. }
  2251. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2252. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2253. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2254. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2255. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2256. u32 max_out_width)
  2257. {
  2258. int i, ret;
  2259. u32 lm_idx;
  2260. for (i = 0; i < cstate->num_ds; i++) {
  2261. cfg = &cstate->ds_cfg[i];
  2262. lm_idx = cfg->idx;
  2263. /**
  2264. * Validate against topology
  2265. * No of dest scalers should match the num of mixers
  2266. * unless it is partial update left only/right only use case
  2267. */
  2268. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2269. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2270. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2271. crtc->base.id, i, lm_idx, cfg->flags);
  2272. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2273. SDE_EVTLOG_ERROR);
  2274. return -EINVAL;
  2275. }
  2276. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2277. if (!max_in_width && !max_out_width) {
  2278. max_in_width = hw_ds->scl->top->maxinputwidth;
  2279. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2280. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2281. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2282. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2283. max_in_width, max_out_width, cstate->num_ds);
  2284. }
  2285. /* Check LM width and height */
  2286. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2287. prev_lm_width, prev_lm_height);
  2288. if (ret)
  2289. return ret;
  2290. /* Check scaler data */
  2291. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2292. hw_ds, cfg, hdisplay,
  2293. max_in_width, max_out_width);
  2294. if (ret)
  2295. return ret;
  2296. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2297. (*num_ds_enable)++;
  2298. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2299. hw_ds->idx - DS_0, cfg->flags);
  2300. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2301. }
  2302. return 0;
  2303. }
  2304. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2305. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2306. u32 num_ds_enable)
  2307. {
  2308. int i;
  2309. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2310. cstate->num_ds_enabled, num_ds_enable);
  2311. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2312. cstate->num_ds, cstate->ds_dirty);
  2313. if (cstate->num_ds_enabled != num_ds_enable) {
  2314. /* Disabling destination scaler */
  2315. if (!num_ds_enable) {
  2316. for (i = 0; i < cstate->num_ds; i++) {
  2317. cfg = &cstate->ds_cfg[i];
  2318. cfg->idx = i;
  2319. /* Update scaler settings in disable case */
  2320. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2321. cfg->scl3_cfg.enable = 0;
  2322. cfg->scl3_cfg.de.enable = 0;
  2323. }
  2324. }
  2325. cstate->num_ds_enabled = num_ds_enable;
  2326. cstate->ds_dirty = true;
  2327. } else {
  2328. if (!cstate->num_ds_enabled)
  2329. cstate->ds_dirty = false;
  2330. }
  2331. }
  2332. /**
  2333. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2334. * @crtc : Pointer to drm crtc
  2335. * @state : Pointer to drm crtc state
  2336. */
  2337. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2338. struct drm_crtc_state *state)
  2339. {
  2340. struct sde_crtc *sde_crtc;
  2341. struct sde_crtc_state *cstate;
  2342. struct drm_display_mode *mode;
  2343. struct sde_kms *kms;
  2344. struct sde_hw_ds *hw_ds;
  2345. struct sde_hw_ds_cfg *cfg;
  2346. u32 ret = 0;
  2347. u32 num_ds_enable = 0, hdisplay = 0;
  2348. u32 max_in_width = 0, max_out_width = 0;
  2349. u32 prev_lm_width = 0, prev_lm_height = 0;
  2350. if (!crtc || !state)
  2351. return -EINVAL;
  2352. sde_crtc = to_sde_crtc(crtc);
  2353. cstate = to_sde_crtc_state(state);
  2354. kms = _sde_crtc_get_kms(crtc);
  2355. mode = &state->adjusted_mode;
  2356. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2357. if (!cstate->ds_dirty) {
  2358. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2359. return 0;
  2360. }
  2361. if (!kms || !kms->catalog) {
  2362. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2363. return -EINVAL;
  2364. }
  2365. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2366. SDE_DEBUG("dest scaler feature not supported\n");
  2367. return 0;
  2368. }
  2369. if (!sde_crtc->num_mixers) {
  2370. SDE_DEBUG("mixers not allocated\n");
  2371. return 0;
  2372. }
  2373. ret = _sde_validate_hw_resources(sde_crtc);
  2374. if (ret)
  2375. goto err;
  2376. /**
  2377. * No of dest scalers shouldn't exceed hw ds block count and
  2378. * also, match the num of mixers unless it is partial update
  2379. * left only/right only use case - currently PU + DS is not supported
  2380. */
  2381. if (cstate->num_ds > kms->catalog->ds_count ||
  2382. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2383. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2384. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2385. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2386. cstate->ds_cfg[0].flags);
  2387. ret = -EINVAL;
  2388. goto err;
  2389. }
  2390. /**
  2391. * Check if DS needs to be enabled or disabled
  2392. * In case of enable, validate the data
  2393. */
  2394. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2395. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2396. cstate->num_ds, cstate->ds_cfg[0].flags);
  2397. goto disable;
  2398. }
  2399. /* Display resolution */
  2400. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2401. /* Validate the DS data */
  2402. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2403. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2404. prev_lm_width, prev_lm_height,
  2405. max_in_width, max_out_width);
  2406. if (ret)
  2407. goto err;
  2408. disable:
  2409. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2410. num_ds_enable);
  2411. return 0;
  2412. err:
  2413. cstate->ds_dirty = false;
  2414. return ret;
  2415. }
  2416. /**
  2417. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2418. * @crtc: Pointer to CRTC object
  2419. */
  2420. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2421. {
  2422. struct drm_plane *plane = NULL;
  2423. uint32_t wait_ms = 1;
  2424. ktime_t kt_end, kt_wait;
  2425. int rc = 0;
  2426. SDE_DEBUG("\n");
  2427. if (!crtc || !crtc->state) {
  2428. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2429. return;
  2430. }
  2431. /* use monotonic timer to limit total fence wait time */
  2432. kt_end = ktime_add_ns(ktime_get(),
  2433. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2434. /*
  2435. * Wait for fences sequentially, as all of them need to be signalled
  2436. * before we can proceed.
  2437. *
  2438. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2439. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2440. * that each plane can check its fence status and react appropriately
  2441. * if its fence has timed out. Call input fence wait multiple times if
  2442. * fence wait is interrupted due to interrupt call.
  2443. */
  2444. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2445. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2446. do {
  2447. kt_wait = ktime_sub(kt_end, ktime_get());
  2448. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2449. wait_ms = ktime_to_ms(kt_wait);
  2450. else
  2451. wait_ms = 0;
  2452. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2453. } while (wait_ms && rc == -ERESTARTSYS);
  2454. }
  2455. SDE_ATRACE_END("plane_wait_input_fence");
  2456. }
  2457. static void _sde_crtc_setup_mixer_for_encoder(
  2458. struct drm_crtc *crtc,
  2459. struct drm_encoder *enc)
  2460. {
  2461. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2462. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2463. struct sde_rm *rm = &sde_kms->rm;
  2464. struct sde_crtc_mixer *mixer;
  2465. struct sde_hw_ctl *last_valid_ctl = NULL;
  2466. int i;
  2467. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2468. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2469. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2470. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2471. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2472. /* Set up all the mixers and ctls reserved by this encoder */
  2473. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2474. mixer = &sde_crtc->mixers[i];
  2475. if (!sde_rm_get_hw(rm, &lm_iter))
  2476. break;
  2477. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2478. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2479. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2480. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2481. mixer->hw_lm->idx - LM_0);
  2482. mixer->hw_ctl = last_valid_ctl;
  2483. } else {
  2484. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2485. last_valid_ctl = mixer->hw_ctl;
  2486. sde_crtc->num_ctls++;
  2487. }
  2488. /* Shouldn't happen, mixers are always >= ctls */
  2489. if (!mixer->hw_ctl) {
  2490. SDE_ERROR("no valid ctls found for lm %d\n",
  2491. mixer->hw_lm->idx - LM_0);
  2492. return;
  2493. }
  2494. /* Dspp may be null */
  2495. (void) sde_rm_get_hw(rm, &dspp_iter);
  2496. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2497. /* DS may be null */
  2498. (void) sde_rm_get_hw(rm, &ds_iter);
  2499. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2500. mixer->encoder = enc;
  2501. sde_crtc->num_mixers++;
  2502. SDE_DEBUG("setup mixer %d: lm %d\n",
  2503. i, mixer->hw_lm->idx - LM_0);
  2504. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2505. i, mixer->hw_ctl->idx - CTL_0);
  2506. if (mixer->hw_ds)
  2507. SDE_DEBUG("setup mixer %d: ds %d\n",
  2508. i, mixer->hw_ds->idx - DS_0);
  2509. }
  2510. }
  2511. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2512. {
  2513. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2514. struct drm_encoder *enc;
  2515. sde_crtc->num_ctls = 0;
  2516. sde_crtc->num_mixers = 0;
  2517. sde_crtc->mixers_swapped = false;
  2518. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2519. mutex_lock(&sde_crtc->crtc_lock);
  2520. /* Check for mixers on all encoders attached to this crtc */
  2521. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2522. if (enc->crtc != crtc)
  2523. continue;
  2524. /* avoid overwriting mixers info from a copy encoder */
  2525. if (sde_encoder_in_clone_mode(enc))
  2526. continue;
  2527. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2528. }
  2529. mutex_unlock(&sde_crtc->crtc_lock);
  2530. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2531. }
  2532. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2533. {
  2534. int i;
  2535. struct sde_crtc_state *cstate;
  2536. cstate = to_sde_crtc_state(state);
  2537. cstate->is_ppsplit = false;
  2538. for (i = 0; i < cstate->num_connectors; i++) {
  2539. struct drm_connector *conn = cstate->connectors[i];
  2540. if (sde_connector_get_topology_name(conn) ==
  2541. SDE_RM_TOPOLOGY_PPSPLIT)
  2542. cstate->is_ppsplit = true;
  2543. }
  2544. }
  2545. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2546. struct drm_crtc_state *state)
  2547. {
  2548. struct sde_crtc *sde_crtc;
  2549. struct sde_crtc_state *cstate;
  2550. struct drm_display_mode *adj_mode;
  2551. u32 crtc_split_width;
  2552. int i;
  2553. if (!crtc || !state) {
  2554. SDE_ERROR("invalid args\n");
  2555. return;
  2556. }
  2557. sde_crtc = to_sde_crtc(crtc);
  2558. cstate = to_sde_crtc_state(state);
  2559. adj_mode = &state->adjusted_mode;
  2560. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2561. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2562. cstate->lm_bounds[i].x = crtc_split_width * i;
  2563. cstate->lm_bounds[i].y = 0;
  2564. cstate->lm_bounds[i].w = crtc_split_width;
  2565. cstate->lm_bounds[i].h =
  2566. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2567. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2568. sizeof(cstate->lm_roi[i]));
  2569. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2570. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2571. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2572. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2573. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2574. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2575. }
  2576. drm_mode_debug_printmodeline(adj_mode);
  2577. }
  2578. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2579. struct drm_crtc_state *old_state)
  2580. {
  2581. struct sde_crtc *sde_crtc;
  2582. struct drm_encoder *encoder;
  2583. struct drm_device *dev;
  2584. struct sde_kms *sde_kms;
  2585. struct sde_splash_display *splash_display;
  2586. bool cont_splash_enabled = false;
  2587. size_t i;
  2588. if (!crtc) {
  2589. SDE_ERROR("invalid crtc\n");
  2590. return;
  2591. }
  2592. if (!crtc->state->enable) {
  2593. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2594. crtc->base.id, crtc->state->enable);
  2595. return;
  2596. }
  2597. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2598. SDE_ERROR("power resource is not enabled\n");
  2599. return;
  2600. }
  2601. sde_kms = _sde_crtc_get_kms(crtc);
  2602. if (!sde_kms)
  2603. return;
  2604. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2605. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2606. sde_crtc = to_sde_crtc(crtc);
  2607. dev = crtc->dev;
  2608. if (!sde_crtc->num_mixers) {
  2609. _sde_crtc_setup_mixers(crtc);
  2610. _sde_crtc_setup_is_ppsplit(crtc->state);
  2611. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2612. }
  2613. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2614. if (encoder->crtc != crtc)
  2615. continue;
  2616. /* encoder will trigger pending mask now */
  2617. sde_encoder_trigger_kickoff_pending(encoder);
  2618. }
  2619. /*
  2620. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2621. * it means we are trying to flush a CRTC whose state is disabled:
  2622. * nothing else needs to be done.
  2623. */
  2624. if (unlikely(!sde_crtc->num_mixers))
  2625. goto end;
  2626. _sde_crtc_blend_setup(crtc, old_state, true);
  2627. _sde_crtc_dest_scaler_setup(crtc);
  2628. /* cancel the idle notify delayed work */
  2629. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2630. MSM_DISPLAY_VIDEO_MODE) &&
  2631. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2632. SDE_DEBUG("idle notify work cancelled\n");
  2633. /*
  2634. * Since CP properties use AXI buffer to program the
  2635. * HW, check if context bank is in attached state,
  2636. * apply color processing properties only if
  2637. * smmu state is attached,
  2638. */
  2639. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2640. splash_display = &sde_kms->splash_data.splash_display[i];
  2641. if (splash_display->cont_splash_enabled &&
  2642. splash_display->encoder &&
  2643. crtc == splash_display->encoder->crtc)
  2644. cont_splash_enabled = true;
  2645. }
  2646. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2647. (cont_splash_enabled || sde_crtc->enabled))
  2648. sde_cp_crtc_apply_properties(crtc);
  2649. /*
  2650. * PP_DONE irq is only used by command mode for now.
  2651. * It is better to request pending before FLUSH and START trigger
  2652. * to make sure no pp_done irq missed.
  2653. * This is safe because no pp_done will happen before SW trigger
  2654. * in command mode.
  2655. */
  2656. end:
  2657. SDE_ATRACE_END("crtc_atomic_begin");
  2658. }
  2659. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2660. struct drm_crtc_state *old_crtc_state)
  2661. {
  2662. struct drm_encoder *encoder;
  2663. struct sde_crtc *sde_crtc;
  2664. struct drm_device *dev;
  2665. struct drm_plane *plane;
  2666. struct msm_drm_private *priv;
  2667. struct msm_drm_thread *event_thread;
  2668. struct sde_crtc_state *cstate;
  2669. struct sde_kms *sde_kms;
  2670. int idle_time = 0;
  2671. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2672. SDE_ERROR("invalid crtc\n");
  2673. return;
  2674. }
  2675. if (!crtc->state->enable) {
  2676. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2677. crtc->base.id, crtc->state->enable);
  2678. return;
  2679. }
  2680. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2681. SDE_ERROR("power resource is not enabled\n");
  2682. return;
  2683. }
  2684. sde_kms = _sde_crtc_get_kms(crtc);
  2685. if (!sde_kms) {
  2686. SDE_ERROR("invalid kms\n");
  2687. return;
  2688. }
  2689. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2690. sde_crtc = to_sde_crtc(crtc);
  2691. cstate = to_sde_crtc_state(crtc->state);
  2692. dev = crtc->dev;
  2693. priv = dev->dev_private;
  2694. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2695. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2696. return;
  2697. }
  2698. event_thread = &priv->event_thread[crtc->index];
  2699. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2700. /*
  2701. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2702. * it means we are trying to flush a CRTC whose state is disabled:
  2703. * nothing else needs to be done.
  2704. */
  2705. if (unlikely(!sde_crtc->num_mixers))
  2706. return;
  2707. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2708. /*
  2709. * For planes without commit update, drm framework will not add
  2710. * those planes to current state since hardware update is not
  2711. * required. However, if those planes were power collapsed since
  2712. * last commit cycle, driver has to restore the hardware state
  2713. * of those planes explicitly here prior to plane flush.
  2714. * Also use this iteration to see if any plane requires cache,
  2715. * so during the perf update driver can activate/deactivate
  2716. * the cache accordingly.
  2717. */
  2718. sde_crtc->new_perf.llcc_active = false;
  2719. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2720. sde_plane_restore(plane);
  2721. if (sde_plane_is_cache_required(plane))
  2722. sde_crtc->new_perf.llcc_active = true;
  2723. }
  2724. /* wait for acquire fences before anything else is done */
  2725. _sde_crtc_wait_for_fences(crtc);
  2726. /* schedule the idle notify delayed work */
  2727. if (idle_time && sde_encoder_check_curr_mode(
  2728. sde_crtc->mixers[0].encoder,
  2729. MSM_DISPLAY_VIDEO_MODE)) {
  2730. kthread_queue_delayed_work(&event_thread->worker,
  2731. &sde_crtc->idle_notify_work,
  2732. msecs_to_jiffies(idle_time));
  2733. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2734. }
  2735. if (!cstate->rsc_update) {
  2736. drm_for_each_encoder_mask(encoder, dev,
  2737. crtc->state->encoder_mask) {
  2738. cstate->rsc_client =
  2739. sde_encoder_get_rsc_client(encoder);
  2740. }
  2741. cstate->rsc_update = true;
  2742. }
  2743. /* update performance setting before crtc kickoff */
  2744. sde_core_perf_crtc_update(crtc, 1, false);
  2745. /*
  2746. * Final plane updates: Give each plane a chance to complete all
  2747. * required writes/flushing before crtc's "flush
  2748. * everything" call below.
  2749. */
  2750. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2751. if (sde_kms->smmu_state.transition_error)
  2752. sde_plane_set_error(plane, true);
  2753. sde_plane_flush(plane);
  2754. }
  2755. /* Kickoff will be scheduled by outer layer */
  2756. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2757. }
  2758. /**
  2759. * sde_crtc_destroy_state - state destroy hook
  2760. * @crtc: drm CRTC
  2761. * @state: CRTC state object to release
  2762. */
  2763. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2764. struct drm_crtc_state *state)
  2765. {
  2766. struct sde_crtc *sde_crtc;
  2767. struct sde_crtc_state *cstate;
  2768. struct drm_encoder *enc;
  2769. struct sde_kms *sde_kms;
  2770. if (!crtc || !state) {
  2771. SDE_ERROR("invalid argument(s)\n");
  2772. return;
  2773. }
  2774. sde_crtc = to_sde_crtc(crtc);
  2775. cstate = to_sde_crtc_state(state);
  2776. sde_kms = _sde_crtc_get_kms(crtc);
  2777. if (!sde_kms) {
  2778. SDE_ERROR("invalid sde_kms\n");
  2779. return;
  2780. }
  2781. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2782. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2783. sde_rm_release(&sde_kms->rm, enc, true);
  2784. __drm_atomic_helper_crtc_destroy_state(state);
  2785. /* destroy value helper */
  2786. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2787. &cstate->property_state);
  2788. }
  2789. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2790. {
  2791. struct sde_crtc *sde_crtc;
  2792. int i;
  2793. if (!crtc) {
  2794. SDE_ERROR("invalid argument\n");
  2795. return -EINVAL;
  2796. }
  2797. sde_crtc = to_sde_crtc(crtc);
  2798. if (!atomic_read(&sde_crtc->frame_pending)) {
  2799. SDE_DEBUG("no frames pending\n");
  2800. return 0;
  2801. }
  2802. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2803. /*
  2804. * flush all the event thread work to make sure all the
  2805. * FRAME_EVENTS from encoder are propagated to crtc
  2806. */
  2807. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2808. if (list_empty(&sde_crtc->frame_events[i].list))
  2809. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2810. }
  2811. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2812. return 0;
  2813. }
  2814. /**
  2815. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2816. * @crtc: Pointer to crtc structure
  2817. */
  2818. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2819. {
  2820. struct drm_plane *plane;
  2821. struct drm_plane_state *state;
  2822. struct sde_crtc *sde_crtc;
  2823. struct sde_crtc_mixer *mixer;
  2824. struct sde_hw_ctl *ctl;
  2825. if (!crtc)
  2826. return;
  2827. sde_crtc = to_sde_crtc(crtc);
  2828. mixer = sde_crtc->mixers;
  2829. if (!mixer)
  2830. return;
  2831. ctl = mixer->hw_ctl;
  2832. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2833. state = plane->state;
  2834. if (!state)
  2835. continue;
  2836. /* clear plane flush bitmask */
  2837. sde_plane_ctl_flush(plane, ctl, false);
  2838. }
  2839. }
  2840. /**
  2841. * sde_crtc_reset_hw - attempt hardware reset on errors
  2842. * @crtc: Pointer to DRM crtc instance
  2843. * @old_state: Pointer to crtc state for previous commit
  2844. * @recovery_events: Whether or not recovery events are enabled
  2845. * Returns: Zero if current commit should still be attempted
  2846. */
  2847. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2848. bool recovery_events)
  2849. {
  2850. struct drm_plane *plane_halt[MAX_PLANES];
  2851. struct drm_plane *plane;
  2852. struct drm_encoder *encoder;
  2853. struct sde_crtc *sde_crtc;
  2854. struct sde_crtc_state *cstate;
  2855. struct sde_hw_ctl *ctl;
  2856. signed int i, plane_count;
  2857. int rc;
  2858. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2859. return -EINVAL;
  2860. sde_crtc = to_sde_crtc(crtc);
  2861. cstate = to_sde_crtc_state(crtc->state);
  2862. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2863. /* optionally generate a panic instead of performing a h/w reset */
  2864. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2865. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2866. ctl = sde_crtc->mixers[i].hw_ctl;
  2867. if (!ctl || !ctl->ops.reset)
  2868. continue;
  2869. rc = ctl->ops.reset(ctl);
  2870. if (rc) {
  2871. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2872. crtc->base.id, ctl->idx - CTL_0);
  2873. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2874. SDE_EVTLOG_ERROR);
  2875. break;
  2876. }
  2877. }
  2878. /* Early out if simple ctl reset succeeded */
  2879. if (i == sde_crtc->num_ctls)
  2880. return 0;
  2881. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2882. /* force all components in the system into reset at the same time */
  2883. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2884. ctl = sde_crtc->mixers[i].hw_ctl;
  2885. if (!ctl || !ctl->ops.hard_reset)
  2886. continue;
  2887. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2888. ctl->ops.hard_reset(ctl, true);
  2889. }
  2890. plane_count = 0;
  2891. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2892. if (plane_count >= ARRAY_SIZE(plane_halt))
  2893. break;
  2894. plane_halt[plane_count++] = plane;
  2895. sde_plane_halt_requests(plane, true);
  2896. sde_plane_set_revalidate(plane, true);
  2897. }
  2898. /* provide safe "border color only" commit configuration for later */
  2899. _sde_crtc_remove_pipe_flush(crtc);
  2900. _sde_crtc_blend_setup(crtc, old_state, false);
  2901. /* take h/w components out of reset */
  2902. for (i = plane_count - 1; i >= 0; --i)
  2903. sde_plane_halt_requests(plane_halt[i], false);
  2904. /* attempt to poll for start of frame cycle before reset release */
  2905. list_for_each_entry(encoder,
  2906. &crtc->dev->mode_config.encoder_list, head) {
  2907. if (encoder->crtc != crtc)
  2908. continue;
  2909. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2910. sde_encoder_poll_line_counts(encoder);
  2911. }
  2912. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2913. ctl = sde_crtc->mixers[i].hw_ctl;
  2914. if (!ctl || !ctl->ops.hard_reset)
  2915. continue;
  2916. ctl->ops.hard_reset(ctl, false);
  2917. }
  2918. list_for_each_entry(encoder,
  2919. &crtc->dev->mode_config.encoder_list, head) {
  2920. if (encoder->crtc != crtc)
  2921. continue;
  2922. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2923. sde_encoder_kickoff(encoder, false);
  2924. }
  2925. /* panic the device if VBIF is not in good state */
  2926. return !recovery_events ? 0 : -EAGAIN;
  2927. }
  2928. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2929. struct drm_crtc_state *old_state)
  2930. {
  2931. struct drm_encoder *encoder;
  2932. struct drm_device *dev;
  2933. struct sde_crtc *sde_crtc;
  2934. struct msm_drm_private *priv;
  2935. struct sde_kms *sde_kms;
  2936. struct sde_crtc_state *cstate;
  2937. bool is_error = false, reset_req;
  2938. unsigned long flags;
  2939. enum sde_crtc_idle_pc_state idle_pc_state;
  2940. struct sde_encoder_kickoff_params params = { 0 };
  2941. if (!crtc) {
  2942. SDE_ERROR("invalid argument\n");
  2943. return;
  2944. }
  2945. dev = crtc->dev;
  2946. sde_crtc = to_sde_crtc(crtc);
  2947. sde_kms = _sde_crtc_get_kms(crtc);
  2948. reset_req = false;
  2949. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2950. SDE_ERROR("invalid argument\n");
  2951. return;
  2952. }
  2953. priv = sde_kms->dev->dev_private;
  2954. cstate = to_sde_crtc_state(crtc->state);
  2955. /*
  2956. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2957. * it means we are trying to start a CRTC whose state is disabled:
  2958. * nothing else needs to be done.
  2959. */
  2960. if (unlikely(!sde_crtc->num_mixers))
  2961. return;
  2962. SDE_ATRACE_BEGIN("crtc_commit");
  2963. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2964. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2965. if (encoder->crtc != crtc)
  2966. continue;
  2967. /*
  2968. * Encoder will flush/start now, unless it has a tx pending.
  2969. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2970. */
  2971. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2972. crtc->state);
  2973. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2974. reset_req = true;
  2975. if (idle_pc_state != IDLE_PC_NONE)
  2976. sde_encoder_control_idle_pc(encoder,
  2977. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2978. }
  2979. /*
  2980. * Optionally attempt h/w recovery if any errors were detected while
  2981. * preparing for the kickoff
  2982. */
  2983. if (reset_req) {
  2984. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2985. if (sde_crtc->frame_trigger_mode
  2986. != FRAME_DONE_WAIT_POSTED_START &&
  2987. sde_crtc_reset_hw(crtc, old_state,
  2988. params.recovery_events_enabled))
  2989. is_error = true;
  2990. }
  2991. sde_crtc_calc_fps(sde_crtc);
  2992. SDE_ATRACE_BEGIN("flush_event_thread");
  2993. _sde_crtc_flush_event_thread(crtc);
  2994. SDE_ATRACE_END("flush_event_thread");
  2995. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  2996. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  2997. /* acquire bandwidth and other resources */
  2998. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  2999. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3000. } else {
  3001. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3002. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3003. }
  3004. sde_crtc->play_count++;
  3005. sde_vbif_clear_errors(sde_kms);
  3006. if (is_error) {
  3007. _sde_crtc_remove_pipe_flush(crtc);
  3008. _sde_crtc_blend_setup(crtc, old_state, false);
  3009. }
  3010. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3011. if (encoder->crtc != crtc)
  3012. continue;
  3013. sde_encoder_kickoff(encoder, false);
  3014. }
  3015. /* store the event after frame trigger */
  3016. if (sde_crtc->event) {
  3017. WARN_ON(sde_crtc->event);
  3018. } else {
  3019. spin_lock_irqsave(&dev->event_lock, flags);
  3020. sde_crtc->event = crtc->state->event;
  3021. spin_unlock_irqrestore(&dev->event_lock, flags);
  3022. }
  3023. SDE_ATRACE_END("crtc_commit");
  3024. }
  3025. /**
  3026. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3027. * @sde_crtc: Pointer to sde crtc structure
  3028. * @enable: Whether to enable/disable vblanks
  3029. *
  3030. * @Return: error code
  3031. */
  3032. static int _sde_crtc_vblank_enable_no_lock(
  3033. struct sde_crtc *sde_crtc, bool enable)
  3034. {
  3035. struct drm_crtc *crtc;
  3036. struct drm_encoder *enc;
  3037. if (!sde_crtc) {
  3038. SDE_ERROR("invalid crtc\n");
  3039. return -EINVAL;
  3040. }
  3041. crtc = &sde_crtc->base;
  3042. if (enable) {
  3043. int ret;
  3044. /* drop lock since power crtc cb may try to re-acquire lock */
  3045. mutex_unlock(&sde_crtc->crtc_lock);
  3046. ret = pm_runtime_get_sync(crtc->dev->dev);
  3047. mutex_lock(&sde_crtc->crtc_lock);
  3048. if (ret < 0)
  3049. return ret;
  3050. drm_for_each_encoder_mask(enc, crtc->dev,
  3051. crtc->state->encoder_mask) {
  3052. if (enc->crtc != crtc)
  3053. continue;
  3054. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3055. sde_crtc->enabled);
  3056. sde_encoder_register_vblank_callback(enc,
  3057. sde_crtc_vblank_cb, (void *)crtc);
  3058. }
  3059. } else {
  3060. drm_for_each_encoder_mask(enc, crtc->dev,
  3061. crtc->state->encoder_mask) {
  3062. if (enc->crtc != crtc)
  3063. continue;
  3064. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3065. sde_crtc->enabled);
  3066. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3067. }
  3068. /* drop lock since power crtc cb may try to re-acquire lock */
  3069. mutex_unlock(&sde_crtc->crtc_lock);
  3070. pm_runtime_put_sync(crtc->dev->dev);
  3071. mutex_lock(&sde_crtc->crtc_lock);
  3072. }
  3073. return 0;
  3074. }
  3075. /**
  3076. * sde_crtc_duplicate_state - state duplicate hook
  3077. * @crtc: Pointer to drm crtc structure
  3078. * @Returns: Pointer to new drm_crtc_state structure
  3079. */
  3080. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3081. {
  3082. struct sde_crtc *sde_crtc;
  3083. struct sde_crtc_state *cstate, *old_cstate;
  3084. if (!crtc || !crtc->state) {
  3085. SDE_ERROR("invalid argument(s)\n");
  3086. return NULL;
  3087. }
  3088. sde_crtc = to_sde_crtc(crtc);
  3089. old_cstate = to_sde_crtc_state(crtc->state);
  3090. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3091. if (!cstate) {
  3092. SDE_ERROR("failed to allocate state\n");
  3093. return NULL;
  3094. }
  3095. /* duplicate value helper */
  3096. msm_property_duplicate_state(&sde_crtc->property_info,
  3097. old_cstate, cstate,
  3098. &cstate->property_state, cstate->property_values);
  3099. /* clear destination scaler dirty bit */
  3100. cstate->ds_dirty = false;
  3101. /* duplicate base helper */
  3102. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3103. return &cstate->base;
  3104. }
  3105. /**
  3106. * sde_crtc_reset - reset hook for CRTCs
  3107. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3108. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3109. * @crtc: Pointer to drm crtc structure
  3110. */
  3111. static void sde_crtc_reset(struct drm_crtc *crtc)
  3112. {
  3113. struct sde_crtc *sde_crtc;
  3114. struct sde_crtc_state *cstate;
  3115. if (!crtc) {
  3116. SDE_ERROR("invalid crtc\n");
  3117. return;
  3118. }
  3119. /* revert suspend actions, if necessary */
  3120. if (!sde_crtc_is_reset_required(crtc)) {
  3121. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3122. return;
  3123. }
  3124. /* remove previous state, if present */
  3125. if (crtc->state) {
  3126. sde_crtc_destroy_state(crtc, crtc->state);
  3127. crtc->state = 0;
  3128. }
  3129. sde_crtc = to_sde_crtc(crtc);
  3130. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3131. if (!cstate) {
  3132. SDE_ERROR("failed to allocate state\n");
  3133. return;
  3134. }
  3135. /* reset value helper */
  3136. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3137. &cstate->property_state,
  3138. cstate->property_values);
  3139. _sde_crtc_set_input_fence_timeout(cstate);
  3140. cstate->base.crtc = crtc;
  3141. crtc->state = &cstate->base;
  3142. }
  3143. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3144. {
  3145. struct drm_crtc *crtc = arg;
  3146. struct sde_crtc *sde_crtc;
  3147. struct sde_crtc_state *cstate;
  3148. struct drm_plane *plane;
  3149. struct drm_encoder *encoder;
  3150. u32 power_on;
  3151. unsigned long flags;
  3152. struct sde_crtc_irq_info *node = NULL;
  3153. int ret = 0;
  3154. struct drm_event event;
  3155. struct msm_drm_private *priv;
  3156. if (!crtc) {
  3157. SDE_ERROR("invalid crtc\n");
  3158. return;
  3159. }
  3160. sde_crtc = to_sde_crtc(crtc);
  3161. cstate = to_sde_crtc_state(crtc->state);
  3162. priv = crtc->dev->dev_private;
  3163. mutex_lock(&sde_crtc->crtc_lock);
  3164. SDE_EVT32(DRMID(crtc), event_type);
  3165. switch (event_type) {
  3166. case SDE_POWER_EVENT_POST_ENABLE:
  3167. /* disable mdp LUT memory retention */
  3168. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3169. CLKFLAG_NORETAIN_MEM);
  3170. if (ret)
  3171. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3172. /* restore encoder; crtc will be programmed during commit */
  3173. drm_for_each_encoder_mask(encoder, crtc->dev,
  3174. crtc->state->encoder_mask) {
  3175. sde_encoder_virt_restore(encoder);
  3176. }
  3177. /* restore UIDLE */
  3178. sde_core_perf_crtc_update_uidle(crtc, true);
  3179. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3180. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3181. ret = 0;
  3182. if (node->func)
  3183. ret = node->func(crtc, true, &node->irq);
  3184. if (ret)
  3185. SDE_ERROR("%s failed to enable event %x\n",
  3186. sde_crtc->name, node->event);
  3187. }
  3188. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3189. sde_cp_crtc_post_ipc(crtc);
  3190. break;
  3191. case SDE_POWER_EVENT_PRE_DISABLE:
  3192. /* enable mdp LUT memory retention */
  3193. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3194. CLKFLAG_RETAIN_MEM);
  3195. if (ret)
  3196. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3197. drm_for_each_encoder_mask(encoder, crtc->dev,
  3198. crtc->state->encoder_mask) {
  3199. /*
  3200. * disable the vsync source after updating the
  3201. * rsc state. rsc state update might have vsync wait
  3202. * and vsync source must be disabled after it.
  3203. * It will avoid generating any vsync from this point
  3204. * till mode-2 entry. It is SW workaround for HW
  3205. * limitation and should not be removed without
  3206. * checking the updated design.
  3207. */
  3208. sde_encoder_control_te(encoder, false);
  3209. }
  3210. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3211. node = NULL;
  3212. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3213. ret = 0;
  3214. if (node->func)
  3215. ret = node->func(crtc, false, &node->irq);
  3216. if (ret)
  3217. SDE_ERROR("%s failed to disable event %x\n",
  3218. sde_crtc->name, node->event);
  3219. }
  3220. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3221. sde_cp_crtc_pre_ipc(crtc);
  3222. break;
  3223. case SDE_POWER_EVENT_POST_DISABLE:
  3224. /*
  3225. * set revalidate flag in planes, so it will be re-programmed
  3226. * in the next frame update
  3227. */
  3228. drm_atomic_crtc_for_each_plane(plane, crtc)
  3229. sde_plane_set_revalidate(plane, true);
  3230. sde_cp_crtc_suspend(crtc);
  3231. /**
  3232. * destination scaler if enabled should be reconfigured
  3233. * in the next frame update
  3234. */
  3235. if (cstate->num_ds_enabled)
  3236. sde_crtc->ds_reconfig = true;
  3237. event.type = DRM_EVENT_SDE_POWER;
  3238. event.length = sizeof(power_on);
  3239. power_on = 0;
  3240. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3241. (u8 *)&power_on);
  3242. break;
  3243. default:
  3244. SDE_DEBUG("event:%d not handled\n", event_type);
  3245. break;
  3246. }
  3247. mutex_unlock(&sde_crtc->crtc_lock);
  3248. }
  3249. static void sde_crtc_disable(struct drm_crtc *crtc)
  3250. {
  3251. struct sde_kms *sde_kms;
  3252. struct sde_crtc *sde_crtc;
  3253. struct sde_crtc_state *cstate;
  3254. struct drm_encoder *encoder;
  3255. struct msm_drm_private *priv;
  3256. unsigned long flags;
  3257. struct sde_crtc_irq_info *node = NULL;
  3258. struct drm_event event;
  3259. u32 power_on;
  3260. bool in_cont_splash = false;
  3261. int ret, i;
  3262. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3263. SDE_ERROR("invalid crtc\n");
  3264. return;
  3265. }
  3266. sde_kms = _sde_crtc_get_kms(crtc);
  3267. if (!sde_kms) {
  3268. SDE_ERROR("invalid kms\n");
  3269. return;
  3270. }
  3271. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3272. SDE_ERROR("power resource is not enabled\n");
  3273. return;
  3274. }
  3275. sde_crtc = to_sde_crtc(crtc);
  3276. cstate = to_sde_crtc_state(crtc->state);
  3277. priv = crtc->dev->dev_private;
  3278. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3279. drm_crtc_vblank_off(crtc);
  3280. mutex_lock(&sde_crtc->crtc_lock);
  3281. SDE_EVT32_VERBOSE(DRMID(crtc));
  3282. /* update color processing on suspend */
  3283. event.type = DRM_EVENT_CRTC_POWER;
  3284. event.length = sizeof(u32);
  3285. sde_cp_crtc_suspend(crtc);
  3286. power_on = 0;
  3287. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3288. (u8 *)&power_on);
  3289. /* destination scaler if enabled should be reconfigured on resume */
  3290. if (cstate->num_ds_enabled)
  3291. sde_crtc->ds_reconfig = true;
  3292. _sde_crtc_flush_event_thread(crtc);
  3293. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3294. crtc->state->active, crtc->state->enable);
  3295. sde_crtc->enabled = false;
  3296. /* Try to disable uidle */
  3297. sde_core_perf_crtc_update_uidle(crtc, false);
  3298. if (atomic_read(&sde_crtc->frame_pending)) {
  3299. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3300. atomic_read(&sde_crtc->frame_pending));
  3301. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3302. SDE_EVTLOG_FUNC_CASE2);
  3303. sde_core_perf_crtc_release_bw(crtc);
  3304. atomic_set(&sde_crtc->frame_pending, 0);
  3305. }
  3306. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3307. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3308. ret = 0;
  3309. if (node->func)
  3310. ret = node->func(crtc, false, &node->irq);
  3311. if (ret)
  3312. SDE_ERROR("%s failed to disable event %x\n",
  3313. sde_crtc->name, node->event);
  3314. }
  3315. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3316. drm_for_each_encoder_mask(encoder, crtc->dev,
  3317. crtc->state->encoder_mask) {
  3318. if (sde_encoder_in_cont_splash(encoder)) {
  3319. in_cont_splash = true;
  3320. break;
  3321. }
  3322. }
  3323. /* avoid clk/bw downvote if cont-splash is enabled */
  3324. if (!in_cont_splash)
  3325. sde_core_perf_crtc_update(crtc, 0, true);
  3326. drm_for_each_encoder_mask(encoder, crtc->dev,
  3327. crtc->state->encoder_mask) {
  3328. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3329. cstate->rsc_client = NULL;
  3330. cstate->rsc_update = false;
  3331. /*
  3332. * reset idle power-collapse to original state during suspend;
  3333. * user-mode will change the state on resume, if required
  3334. */
  3335. if (sde_kms->catalog->has_idle_pc)
  3336. sde_encoder_control_idle_pc(encoder, true);
  3337. }
  3338. if (sde_crtc->power_event)
  3339. sde_power_handle_unregister_event(&priv->phandle,
  3340. sde_crtc->power_event);
  3341. /**
  3342. * All callbacks are unregistered and frame done waits are complete
  3343. * at this point. No buffers are accessed by hardware.
  3344. * reset the fence timeline if crtc will not be enabled for this commit
  3345. */
  3346. if (!crtc->state->active || !crtc->state->enable) {
  3347. sde_fence_signal(sde_crtc->output_fence,
  3348. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3349. for (i = 0; i < cstate->num_connectors; ++i)
  3350. sde_connector_commit_reset(cstate->connectors[i],
  3351. ktime_get());
  3352. }
  3353. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3354. sde_crtc->num_mixers = 0;
  3355. sde_crtc->mixers_swapped = false;
  3356. /* disable clk & bw control until clk & bw properties are set */
  3357. cstate->bw_control = false;
  3358. cstate->bw_split_vote = false;
  3359. mutex_unlock(&sde_crtc->crtc_lock);
  3360. }
  3361. static void sde_crtc_enable(struct drm_crtc *crtc,
  3362. struct drm_crtc_state *old_crtc_state)
  3363. {
  3364. struct sde_crtc *sde_crtc;
  3365. struct drm_encoder *encoder;
  3366. struct msm_drm_private *priv;
  3367. unsigned long flags;
  3368. struct sde_crtc_irq_info *node = NULL;
  3369. struct drm_event event;
  3370. u32 power_on;
  3371. int ret, i;
  3372. struct sde_crtc_state *cstate;
  3373. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3374. SDE_ERROR("invalid crtc\n");
  3375. return;
  3376. }
  3377. priv = crtc->dev->dev_private;
  3378. cstate = to_sde_crtc_state(crtc->state);
  3379. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3380. SDE_ERROR("power resource is not enabled\n");
  3381. return;
  3382. }
  3383. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3384. SDE_EVT32_VERBOSE(DRMID(crtc));
  3385. sde_crtc = to_sde_crtc(crtc);
  3386. drm_crtc_vblank_on(crtc);
  3387. mutex_lock(&sde_crtc->crtc_lock);
  3388. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3389. /*
  3390. * Try to enable uidle (if possible), we do this before the call
  3391. * to return early during seamless dms mode, so any fps
  3392. * change is also consider to enable/disable UIDLE
  3393. */
  3394. sde_core_perf_crtc_update_uidle(crtc, true);
  3395. /* return early if crtc is already enabled, do this after UIDLE check */
  3396. if (sde_crtc->enabled) {
  3397. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3398. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3399. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3400. sde_crtc->name);
  3401. else
  3402. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3403. mutex_unlock(&sde_crtc->crtc_lock);
  3404. return;
  3405. }
  3406. drm_for_each_encoder_mask(encoder, crtc->dev,
  3407. crtc->state->encoder_mask) {
  3408. sde_encoder_register_frame_event_callback(encoder,
  3409. sde_crtc_frame_event_cb, crtc);
  3410. }
  3411. sde_crtc->enabled = true;
  3412. /* update color processing on resume */
  3413. event.type = DRM_EVENT_CRTC_POWER;
  3414. event.length = sizeof(u32);
  3415. sde_cp_crtc_resume(crtc);
  3416. power_on = 1;
  3417. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3418. (u8 *)&power_on);
  3419. mutex_unlock(&sde_crtc->crtc_lock);
  3420. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3421. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3422. ret = 0;
  3423. if (node->func)
  3424. ret = node->func(crtc, true, &node->irq);
  3425. if (ret)
  3426. SDE_ERROR("%s failed to enable event %x\n",
  3427. sde_crtc->name, node->event);
  3428. }
  3429. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3430. sde_crtc->power_event = sde_power_handle_register_event(
  3431. &priv->phandle,
  3432. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3433. SDE_POWER_EVENT_PRE_DISABLE,
  3434. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3435. /* Enable ESD thread */
  3436. for (i = 0; i < cstate->num_connectors; i++)
  3437. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3438. }
  3439. /* no input validation - caller API has all the checks */
  3440. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3441. struct plane_state pstates[], int cnt)
  3442. {
  3443. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3444. struct drm_display_mode *mode = &state->adjusted_mode;
  3445. const struct drm_plane_state *pstate;
  3446. struct sde_plane_state *sde_pstate;
  3447. int rc = 0, i;
  3448. /* Check dim layer rect bounds and stage */
  3449. for (i = 0; i < cstate->num_dim_layers; i++) {
  3450. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3451. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3452. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3453. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3454. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3455. (!cstate->dim_layer[i].rect.w) ||
  3456. (!cstate->dim_layer[i].rect.h)) {
  3457. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3458. cstate->dim_layer[i].rect.x,
  3459. cstate->dim_layer[i].rect.y,
  3460. cstate->dim_layer[i].rect.w,
  3461. cstate->dim_layer[i].rect.h,
  3462. cstate->dim_layer[i].stage);
  3463. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3464. mode->vdisplay);
  3465. rc = -E2BIG;
  3466. goto end;
  3467. }
  3468. }
  3469. /* log all src and excl_rect, useful for debugging */
  3470. for (i = 0; i < cnt; i++) {
  3471. pstate = pstates[i].drm_pstate;
  3472. sde_pstate = to_sde_plane_state(pstate);
  3473. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3474. pstate->plane->base.id, pstates[i].stage,
  3475. pstate->crtc_x, pstate->crtc_y,
  3476. pstate->crtc_w, pstate->crtc_h,
  3477. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3478. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3479. }
  3480. end:
  3481. return rc;
  3482. }
  3483. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3484. struct drm_crtc_state *state, struct plane_state pstates[],
  3485. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3486. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3487. {
  3488. struct drm_plane *plane;
  3489. int i;
  3490. if (secure == SDE_DRM_SEC_ONLY) {
  3491. /*
  3492. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3493. * - fb_sec_dir is for secure camera preview and
  3494. * secure display use case
  3495. * - fb_sec is for secure video playback
  3496. * - fb_ns is for normal non secure use cases
  3497. */
  3498. if (fb_ns || fb_sec) {
  3499. SDE_ERROR(
  3500. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3501. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3502. return -EINVAL;
  3503. }
  3504. /*
  3505. * - only one blending stage is allowed in sec_crtc
  3506. * - validate if pipe is allowed for sec-ui updates
  3507. */
  3508. for (i = 1; i < cnt; i++) {
  3509. if (!pstates[i].drm_pstate
  3510. || !pstates[i].drm_pstate->plane) {
  3511. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3512. DRMID(crtc), i);
  3513. return -EINVAL;
  3514. }
  3515. plane = pstates[i].drm_pstate->plane;
  3516. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3517. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3518. DRMID(crtc), plane->base.id);
  3519. return -EINVAL;
  3520. } else if (pstates[i].stage != pstates[i-1].stage) {
  3521. SDE_ERROR(
  3522. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3523. DRMID(crtc), i, pstates[i].stage,
  3524. i-1, pstates[i-1].stage);
  3525. return -EINVAL;
  3526. }
  3527. }
  3528. /* check if all the dim_layers are in the same stage */
  3529. for (i = 1; i < cstate->num_dim_layers; i++) {
  3530. if (cstate->dim_layer[i].stage !=
  3531. cstate->dim_layer[i-1].stage) {
  3532. SDE_ERROR(
  3533. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3534. DRMID(crtc),
  3535. i, cstate->dim_layer[i].stage,
  3536. i-1, cstate->dim_layer[i-1].stage);
  3537. return -EINVAL;
  3538. }
  3539. }
  3540. /*
  3541. * if secure-ui supported blendstage is specified,
  3542. * - fail empty commit
  3543. * - validate dim_layer or plane is staged in the supported
  3544. * blendstage
  3545. */
  3546. if (sde_kms->catalog->sui_supported_blendstage) {
  3547. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3548. cstate->dim_layer[0].stage;
  3549. if ((!cnt && !cstate->num_dim_layers) ||
  3550. (sde_kms->catalog->sui_supported_blendstage
  3551. != (sec_stage - SDE_STAGE_0))) {
  3552. SDE_ERROR(
  3553. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3554. DRMID(crtc), cnt,
  3555. cstate->num_dim_layers, sec_stage);
  3556. return -EINVAL;
  3557. }
  3558. }
  3559. }
  3560. return 0;
  3561. }
  3562. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3563. struct drm_crtc_state *state, int fb_sec_dir)
  3564. {
  3565. struct drm_encoder *encoder;
  3566. int encoder_cnt = 0;
  3567. if (fb_sec_dir) {
  3568. drm_for_each_encoder_mask(encoder, crtc->dev,
  3569. state->encoder_mask)
  3570. encoder_cnt++;
  3571. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3572. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3573. DRMID(crtc), encoder_cnt);
  3574. return -EINVAL;
  3575. }
  3576. }
  3577. return 0;
  3578. }
  3579. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3580. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3581. int fb_ns, int fb_sec, int fb_sec_dir)
  3582. {
  3583. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3584. struct drm_encoder *encoder;
  3585. int is_video_mode = false;
  3586. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3587. if (sde_encoder_is_dsi_display(encoder))
  3588. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3589. MSM_DISPLAY_VIDEO_MODE);
  3590. }
  3591. /*
  3592. * In video mode check for null commit before transition
  3593. * from secure to non secure and vice versa
  3594. */
  3595. if (is_video_mode && smmu_state &&
  3596. state->plane_mask && crtc->state->plane_mask &&
  3597. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3598. (secure == SDE_DRM_SEC_ONLY))) ||
  3599. (fb_ns && ((smmu_state->state == DETACHED) ||
  3600. (smmu_state->state == DETACH_ALL_REQ))) ||
  3601. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3602. (smmu_state->state == DETACH_SEC_REQ)) &&
  3603. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3604. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3605. smmu_state->state, smmu_state->secure_level,
  3606. secure, crtc->state->plane_mask, state->plane_mask);
  3607. SDE_ERROR(
  3608. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3609. DRMID(crtc), secure, smmu_state->state,
  3610. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3611. return -EINVAL;
  3612. }
  3613. return 0;
  3614. }
  3615. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3616. struct drm_crtc_state *state, struct plane_state pstates[],
  3617. int cnt)
  3618. {
  3619. struct sde_crtc_state *cstate;
  3620. struct sde_kms *sde_kms;
  3621. uint32_t secure;
  3622. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3623. int rc;
  3624. if (!crtc || !state) {
  3625. SDE_ERROR("invalid arguments\n");
  3626. return -EINVAL;
  3627. }
  3628. sde_kms = _sde_crtc_get_kms(crtc);
  3629. if (!sde_kms || !sde_kms->catalog) {
  3630. SDE_ERROR("invalid kms\n");
  3631. return -EINVAL;
  3632. }
  3633. cstate = to_sde_crtc_state(state);
  3634. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3635. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3636. &fb_sec, &fb_sec_dir);
  3637. if (rc)
  3638. return rc;
  3639. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3640. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3641. if (rc)
  3642. return rc;
  3643. /*
  3644. * secure_crtc is not allowed in a shared toppolgy
  3645. * across different encoders.
  3646. */
  3647. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3648. if (rc)
  3649. return rc;
  3650. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3651. secure, fb_ns, fb_sec, fb_sec_dir);
  3652. if (rc)
  3653. return rc;
  3654. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3655. return 0;
  3656. }
  3657. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3658. struct drm_crtc_state *state,
  3659. struct drm_display_mode *mode,
  3660. struct plane_state *pstates,
  3661. struct drm_plane *plane,
  3662. struct sde_multirect_plane_states *multirect_plane,
  3663. int *cnt)
  3664. {
  3665. struct sde_crtc *sde_crtc;
  3666. struct sde_crtc_state *cstate;
  3667. const struct drm_plane_state *pstate;
  3668. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3669. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3670. sde_crtc = to_sde_crtc(crtc);
  3671. cstate = to_sde_crtc_state(state);
  3672. memset(pipe_staged, 0, sizeof(pipe_staged));
  3673. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3674. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3675. if (cstate->num_ds_enabled)
  3676. mixer_width = mixer_width * cstate->num_ds_enabled;
  3677. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3678. if (IS_ERR_OR_NULL(pstate)) {
  3679. rc = PTR_ERR(pstate);
  3680. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3681. sde_crtc->name, plane->base.id, rc);
  3682. return rc;
  3683. }
  3684. if (*cnt >= SDE_PSTATES_MAX)
  3685. continue;
  3686. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3687. pstates[*cnt].drm_pstate = pstate;
  3688. pstates[*cnt].stage = sde_plane_get_property(
  3689. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3690. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3691. /* check dim layer stage with every plane */
  3692. for (i = 0; i < cstate->num_dim_layers; i++) {
  3693. if (cstate->dim_layer[i].stage ==
  3694. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3695. SDE_ERROR(
  3696. "plane:%d/dim_layer:%i-same stage:%d\n",
  3697. plane->base.id, i,
  3698. cstate->dim_layer[i].stage);
  3699. return -EINVAL;
  3700. }
  3701. }
  3702. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3703. multirect_plane[multirect_count].r0 =
  3704. pipe_staged[pstates[*cnt].pipe_id];
  3705. multirect_plane[multirect_count].r1 = pstate;
  3706. multirect_count++;
  3707. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3708. } else {
  3709. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3710. }
  3711. (*cnt)++;
  3712. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3713. mode->vdisplay) ||
  3714. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3715. mode->hdisplay)) {
  3716. SDE_ERROR("invalid vertical/horizontal destination\n");
  3717. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3718. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3719. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3720. return -E2BIG;
  3721. }
  3722. if (cstate->num_ds_enabled &&
  3723. ((pstate->crtc_h > mixer_height) ||
  3724. (pstate->crtc_w > mixer_width))) {
  3725. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3726. pstate->crtc_w, pstate->crtc_h,
  3727. mixer_width, mixer_height);
  3728. return -E2BIG;
  3729. }
  3730. }
  3731. for (i = 1; i < SSPP_MAX; i++) {
  3732. if (pipe_staged[i]) {
  3733. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3734. SDE_ERROR(
  3735. "r1 only virt plane:%d not supported\n",
  3736. pipe_staged[i]->plane->base.id);
  3737. return -EINVAL;
  3738. }
  3739. sde_plane_clear_multirect(pipe_staged[i]);
  3740. }
  3741. }
  3742. for (i = 0; i < multirect_count; i++) {
  3743. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3744. SDE_ERROR(
  3745. "multirect validation failed for planes (%d - %d)\n",
  3746. multirect_plane[i].r0->plane->base.id,
  3747. multirect_plane[i].r1->plane->base.id);
  3748. return -EINVAL;
  3749. }
  3750. }
  3751. return rc;
  3752. }
  3753. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3754. struct sde_crtc *sde_crtc,
  3755. struct plane_state *pstates,
  3756. struct sde_crtc_state *cstate,
  3757. struct drm_display_mode *mode,
  3758. int cnt)
  3759. {
  3760. int rc = 0, i, z_pos;
  3761. u32 zpos_cnt = 0;
  3762. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3763. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3764. if (rc)
  3765. return rc;
  3766. if (!sde_is_custom_client()) {
  3767. int stage_old = pstates[0].stage;
  3768. z_pos = 0;
  3769. for (i = 0; i < cnt; i++) {
  3770. if (stage_old != pstates[i].stage)
  3771. ++z_pos;
  3772. stage_old = pstates[i].stage;
  3773. pstates[i].stage = z_pos;
  3774. }
  3775. }
  3776. z_pos = -1;
  3777. for (i = 0; i < cnt; i++) {
  3778. /* reset counts at every new blend stage */
  3779. if (pstates[i].stage != z_pos) {
  3780. zpos_cnt = 0;
  3781. z_pos = pstates[i].stage;
  3782. }
  3783. /* verify z_pos setting before using it */
  3784. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3785. SDE_ERROR("> %d plane stages assigned\n",
  3786. SDE_STAGE_MAX - SDE_STAGE_0);
  3787. return -EINVAL;
  3788. } else if (zpos_cnt == 2) {
  3789. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3790. return -EINVAL;
  3791. } else {
  3792. zpos_cnt++;
  3793. }
  3794. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3795. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3796. }
  3797. return rc;
  3798. }
  3799. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3800. struct drm_crtc_state *state,
  3801. struct plane_state *pstates,
  3802. struct sde_multirect_plane_states *multirect_plane)
  3803. {
  3804. struct sde_crtc *sde_crtc;
  3805. struct sde_crtc_state *cstate;
  3806. struct sde_kms *kms;
  3807. struct drm_plane *plane;
  3808. struct drm_display_mode *mode;
  3809. int rc = 0, cnt = 0;
  3810. kms = _sde_crtc_get_kms(crtc);
  3811. if (!kms || !kms->catalog) {
  3812. SDE_ERROR("invalid parameters\n");
  3813. return -EINVAL;
  3814. }
  3815. sde_crtc = to_sde_crtc(crtc);
  3816. cstate = to_sde_crtc_state(state);
  3817. mode = &state->adjusted_mode;
  3818. /* get plane state for all drm planes associated with crtc state */
  3819. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3820. plane, multirect_plane, &cnt);
  3821. if (rc)
  3822. return rc;
  3823. /* assign mixer stages based on sorted zpos property */
  3824. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3825. if (rc)
  3826. return rc;
  3827. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3828. if (rc)
  3829. return rc;
  3830. /*
  3831. * validate and set source split:
  3832. * use pstates sorted by stage to check planes on same stage
  3833. * we assume that all pipes are in source split so its valid to compare
  3834. * without taking into account left/right mixer placement
  3835. */
  3836. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3837. if (rc)
  3838. return rc;
  3839. return 0;
  3840. }
  3841. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3842. struct drm_crtc_state *state)
  3843. {
  3844. struct drm_device *dev;
  3845. struct sde_crtc *sde_crtc;
  3846. struct plane_state *pstates = NULL;
  3847. struct sde_crtc_state *cstate;
  3848. struct drm_display_mode *mode;
  3849. int rc = 0;
  3850. struct sde_multirect_plane_states *multirect_plane = NULL;
  3851. struct drm_connector *conn;
  3852. struct drm_connector_list_iter conn_iter;
  3853. if (!crtc) {
  3854. SDE_ERROR("invalid crtc\n");
  3855. return -EINVAL;
  3856. }
  3857. dev = crtc->dev;
  3858. sde_crtc = to_sde_crtc(crtc);
  3859. cstate = to_sde_crtc_state(state);
  3860. if (!state->enable || !state->active) {
  3861. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3862. crtc->base.id, state->enable, state->active);
  3863. goto end;
  3864. }
  3865. pstates = kcalloc(SDE_PSTATES_MAX,
  3866. sizeof(struct plane_state), GFP_KERNEL);
  3867. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3868. sizeof(struct sde_multirect_plane_states),
  3869. GFP_KERNEL);
  3870. if (!pstates || !multirect_plane) {
  3871. rc = -ENOMEM;
  3872. goto end;
  3873. }
  3874. mode = &state->adjusted_mode;
  3875. SDE_DEBUG("%s: check", sde_crtc->name);
  3876. /* force a full mode set if active state changed */
  3877. if (state->active_changed)
  3878. state->mode_changed = true;
  3879. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3880. if (rc) {
  3881. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3882. crtc->base.id, rc);
  3883. goto end;
  3884. }
  3885. /* identify connectors attached to this crtc */
  3886. cstate->num_connectors = 0;
  3887. drm_connector_list_iter_begin(dev, &conn_iter);
  3888. drm_for_each_connector_iter(conn, &conn_iter)
  3889. if (conn->state && conn->state->crtc == crtc &&
  3890. cstate->num_connectors < MAX_CONNECTORS) {
  3891. cstate->connectors[cstate->num_connectors++] = conn;
  3892. }
  3893. drm_connector_list_iter_end(&conn_iter);
  3894. _sde_crtc_setup_is_ppsplit(state);
  3895. _sde_crtc_setup_lm_bounds(crtc, state);
  3896. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3897. multirect_plane);
  3898. if (rc) {
  3899. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3900. goto end;
  3901. }
  3902. rc = sde_core_perf_crtc_check(crtc, state);
  3903. if (rc) {
  3904. SDE_ERROR("crtc%d failed performance check %d\n",
  3905. crtc->base.id, rc);
  3906. goto end;
  3907. }
  3908. rc = _sde_crtc_check_rois(crtc, state);
  3909. if (rc) {
  3910. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3911. goto end;
  3912. }
  3913. end:
  3914. kfree(pstates);
  3915. kfree(multirect_plane);
  3916. return rc;
  3917. }
  3918. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3919. {
  3920. struct sde_crtc *sde_crtc;
  3921. int ret;
  3922. if (!crtc) {
  3923. SDE_ERROR("invalid crtc\n");
  3924. return -EINVAL;
  3925. }
  3926. sde_crtc = to_sde_crtc(crtc);
  3927. mutex_lock(&sde_crtc->crtc_lock);
  3928. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3929. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3930. if (ret)
  3931. SDE_ERROR("%s vblank enable failed: %d\n",
  3932. sde_crtc->name, ret);
  3933. mutex_unlock(&sde_crtc->crtc_lock);
  3934. return 0;
  3935. }
  3936. /**
  3937. * sde_crtc_install_properties - install all drm properties for crtc
  3938. * @crtc: Pointer to drm crtc structure
  3939. */
  3940. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3941. struct sde_mdss_cfg *catalog)
  3942. {
  3943. struct sde_crtc *sde_crtc;
  3944. struct drm_device *dev;
  3945. struct sde_kms_info *info;
  3946. struct sde_kms *sde_kms;
  3947. static const struct drm_prop_enum_list e_secure_level[] = {
  3948. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  3949. {SDE_DRM_SEC_ONLY, "sec_only"},
  3950. };
  3951. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  3952. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  3953. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  3954. };
  3955. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  3956. {IDLE_PC_NONE, "idle_pc_none"},
  3957. {IDLE_PC_ENABLE, "idle_pc_enable"},
  3958. {IDLE_PC_DISABLE, "idle_pc_disable"},
  3959. };
  3960. SDE_DEBUG("\n");
  3961. if (!crtc || !catalog) {
  3962. SDE_ERROR("invalid crtc or catalog\n");
  3963. return;
  3964. }
  3965. sde_crtc = to_sde_crtc(crtc);
  3966. dev = crtc->dev;
  3967. sde_kms = _sde_crtc_get_kms(crtc);
  3968. if (!sde_kms) {
  3969. SDE_ERROR("invalid argument\n");
  3970. return;
  3971. }
  3972. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  3973. if (!info) {
  3974. SDE_ERROR("failed to allocate info memory\n");
  3975. return;
  3976. }
  3977. /* range properties */
  3978. msm_property_install_range(&sde_crtc->property_info,
  3979. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  3980. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  3981. msm_property_install_volatile_range(&sde_crtc->property_info,
  3982. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  3983. msm_property_install_range(&sde_crtc->property_info,
  3984. "output_fence_offset", 0x0, 0, 1, 0,
  3985. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  3986. msm_property_install_range(&sde_crtc->property_info,
  3987. "core_clk", 0x0, 0, U64_MAX,
  3988. sde_kms->perf.max_core_clk_rate,
  3989. CRTC_PROP_CORE_CLK);
  3990. msm_property_install_range(&sde_crtc->property_info,
  3991. "core_ab", 0x0, 0, U64_MAX,
  3992. catalog->perf.max_bw_high * 1000ULL,
  3993. CRTC_PROP_CORE_AB);
  3994. msm_property_install_range(&sde_crtc->property_info,
  3995. "core_ib", 0x0, 0, U64_MAX,
  3996. catalog->perf.max_bw_high * 1000ULL,
  3997. CRTC_PROP_CORE_IB);
  3998. msm_property_install_range(&sde_crtc->property_info,
  3999. "llcc_ab", 0x0, 0, U64_MAX,
  4000. catalog->perf.max_bw_high * 1000ULL,
  4001. CRTC_PROP_LLCC_AB);
  4002. msm_property_install_range(&sde_crtc->property_info,
  4003. "llcc_ib", 0x0, 0, U64_MAX,
  4004. catalog->perf.max_bw_high * 1000ULL,
  4005. CRTC_PROP_LLCC_IB);
  4006. msm_property_install_range(&sde_crtc->property_info,
  4007. "dram_ab", 0x0, 0, U64_MAX,
  4008. catalog->perf.max_bw_high * 1000ULL,
  4009. CRTC_PROP_DRAM_AB);
  4010. msm_property_install_range(&sde_crtc->property_info,
  4011. "dram_ib", 0x0, 0, U64_MAX,
  4012. catalog->perf.max_bw_high * 1000ULL,
  4013. CRTC_PROP_DRAM_IB);
  4014. msm_property_install_range(&sde_crtc->property_info,
  4015. "rot_prefill_bw", 0, 0, U64_MAX,
  4016. catalog->perf.max_bw_high * 1000ULL,
  4017. CRTC_PROP_ROT_PREFILL_BW);
  4018. msm_property_install_range(&sde_crtc->property_info,
  4019. "rot_clk", 0, 0, U64_MAX,
  4020. sde_kms->perf.max_core_clk_rate,
  4021. CRTC_PROP_ROT_CLK);
  4022. msm_property_install_range(&sde_crtc->property_info,
  4023. "idle_time", 0, 0, U64_MAX, 0,
  4024. CRTC_PROP_IDLE_TIMEOUT);
  4025. if (catalog->has_idle_pc)
  4026. msm_property_install_enum(&sde_crtc->property_info,
  4027. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4028. ARRAY_SIZE(e_idle_pc_state),
  4029. CRTC_PROP_IDLE_PC_STATE);
  4030. if (catalog->has_cwb_support)
  4031. msm_property_install_enum(&sde_crtc->property_info,
  4032. "capture_mode", 0, 0, e_cwb_data_points,
  4033. ARRAY_SIZE(e_cwb_data_points),
  4034. CRTC_PROP_CAPTURE_OUTPUT);
  4035. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4036. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4037. msm_property_install_volatile_range(&sde_crtc->property_info,
  4038. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4039. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4040. 0x0, 0, e_secure_level,
  4041. ARRAY_SIZE(e_secure_level),
  4042. CRTC_PROP_SECURITY_LEVEL);
  4043. sde_kms_info_reset(info);
  4044. if (catalog->has_dim_layer) {
  4045. msm_property_install_volatile_range(&sde_crtc->property_info,
  4046. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4047. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4048. SDE_MAX_DIM_LAYERS);
  4049. }
  4050. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4051. sde_kms_info_add_keyint(info, "max_linewidth",
  4052. catalog->max_mixer_width);
  4053. sde_kms_info_add_keyint(info, "max_blendstages",
  4054. catalog->max_mixer_blendstages);
  4055. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4056. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4057. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4058. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4059. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4060. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4061. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4062. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4063. catalog->macrotile_mode);
  4064. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4065. catalog->mdp[0].highest_bank_bit);
  4066. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4067. catalog->mdp[0].ubwc_swizzle);
  4068. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4069. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4070. else
  4071. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4072. if (sde_is_custom_client()) {
  4073. /* No support for SMART_DMA_V1 yet */
  4074. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4075. sde_kms_info_add_keystr(info,
  4076. "smart_dma_rev", "smart_dma_v2");
  4077. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4078. sde_kms_info_add_keystr(info,
  4079. "smart_dma_rev", "smart_dma_v2p5");
  4080. }
  4081. if (catalog->mdp[0].has_dest_scaler) {
  4082. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4083. catalog->mdp[0].has_dest_scaler);
  4084. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4085. catalog->ds_count);
  4086. if (catalog->ds[0].top) {
  4087. sde_kms_info_add_keyint(info,
  4088. "max_dest_scaler_input_width",
  4089. catalog->ds[0].top->maxinputwidth);
  4090. sde_kms_info_add_keyint(info,
  4091. "max_dest_scaler_output_width",
  4092. catalog->ds[0].top->maxinputwidth);
  4093. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4094. catalog->ds[0].top->maxupscale);
  4095. }
  4096. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4097. msm_property_install_volatile_range(
  4098. &sde_crtc->property_info, "dest_scaler",
  4099. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4100. msm_property_install_blob(&sde_crtc->property_info,
  4101. "ds_lut_ed", 0,
  4102. CRTC_PROP_DEST_SCALER_LUT_ED);
  4103. msm_property_install_blob(&sde_crtc->property_info,
  4104. "ds_lut_cir", 0,
  4105. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4106. msm_property_install_blob(&sde_crtc->property_info,
  4107. "ds_lut_sep", 0,
  4108. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4109. } else if (catalog->ds[0].features
  4110. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4111. msm_property_install_volatile_range(
  4112. &sde_crtc->property_info, "dest_scaler",
  4113. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4114. }
  4115. }
  4116. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4117. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4118. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4119. if (catalog->perf.max_bw_low)
  4120. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4121. catalog->perf.max_bw_low * 1000LL);
  4122. if (catalog->perf.max_bw_high)
  4123. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4124. catalog->perf.max_bw_high * 1000LL);
  4125. if (catalog->perf.min_core_ib)
  4126. sde_kms_info_add_keyint(info, "min_core_ib",
  4127. catalog->perf.min_core_ib * 1000LL);
  4128. if (catalog->perf.min_llcc_ib)
  4129. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4130. catalog->perf.min_llcc_ib * 1000LL);
  4131. if (catalog->perf.min_dram_ib)
  4132. sde_kms_info_add_keyint(info, "min_dram_ib",
  4133. catalog->perf.min_dram_ib * 1000LL);
  4134. if (sde_kms->perf.max_core_clk_rate)
  4135. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4136. sde_kms->perf.max_core_clk_rate);
  4137. sde_kms_info_add_keystr(info, "core_ib_ff",
  4138. catalog->perf.core_ib_ff);
  4139. sde_kms_info_add_keystr(info, "core_clk_ff",
  4140. catalog->perf.core_clk_ff);
  4141. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4142. catalog->perf.comp_ratio_rt);
  4143. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4144. catalog->perf.comp_ratio_nrt);
  4145. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4146. catalog->perf.dest_scale_prefill_lines);
  4147. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4148. catalog->perf.undersized_prefill_lines);
  4149. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4150. catalog->perf.macrotile_prefill_lines);
  4151. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4152. catalog->perf.yuv_nv12_prefill_lines);
  4153. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4154. catalog->perf.linear_prefill_lines);
  4155. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4156. catalog->perf.downscaling_prefill_lines);
  4157. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4158. catalog->perf.xtra_prefill_lines);
  4159. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4160. catalog->perf.amortizable_threshold);
  4161. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4162. catalog->perf.min_prefill_lines);
  4163. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4164. catalog->perf.num_mnoc_ports);
  4165. sde_kms_info_add_keyint(info, "axi_bus_width",
  4166. catalog->perf.axi_bus_width);
  4167. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4168. catalog->sui_supported_blendstage);
  4169. if (catalog->ubwc_bw_calc_version)
  4170. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4171. catalog->ubwc_bw_calc_version);
  4172. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4173. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4174. kfree(info);
  4175. }
  4176. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4177. const struct drm_crtc_state *state, uint64_t *val)
  4178. {
  4179. struct sde_crtc *sde_crtc;
  4180. struct sde_crtc_state *cstate;
  4181. uint32_t offset;
  4182. bool is_vid = false;
  4183. struct drm_encoder *encoder;
  4184. sde_crtc = to_sde_crtc(crtc);
  4185. cstate = to_sde_crtc_state(state);
  4186. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4187. if (sde_encoder_check_curr_mode(encoder,
  4188. MSM_DISPLAY_VIDEO_MODE))
  4189. is_vid = true;
  4190. if (is_vid)
  4191. break;
  4192. }
  4193. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4194. /*
  4195. * Increment trigger offset for vidoe mode alone as its release fence
  4196. * can be triggered only after the next frame-update. For cmd mode &
  4197. * virtual displays the release fence for the current frame can be
  4198. * triggered right after PP_DONE/WB_DONE interrupt
  4199. */
  4200. if (is_vid)
  4201. offset++;
  4202. /*
  4203. * Hwcomposer now queries the fences using the commit list in atomic
  4204. * commit ioctl. The offset should be set to next timeline
  4205. * which will be incremented during the prepare commit phase
  4206. */
  4207. offset++;
  4208. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4209. }
  4210. /**
  4211. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4212. * @crtc: Pointer to drm crtc structure
  4213. * @state: Pointer to drm crtc state structure
  4214. * @property: Pointer to targeted drm property
  4215. * @val: Updated property value
  4216. * @Returns: Zero on success
  4217. */
  4218. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4219. struct drm_crtc_state *state,
  4220. struct drm_property *property,
  4221. uint64_t val)
  4222. {
  4223. struct sde_crtc *sde_crtc;
  4224. struct sde_crtc_state *cstate;
  4225. int idx, ret;
  4226. uint64_t fence_user_fd;
  4227. uint64_t __user prev_user_fd;
  4228. if (!crtc || !state || !property) {
  4229. SDE_ERROR("invalid argument(s)\n");
  4230. return -EINVAL;
  4231. }
  4232. sde_crtc = to_sde_crtc(crtc);
  4233. cstate = to_sde_crtc_state(state);
  4234. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4235. /* check with cp property system first */
  4236. ret = sde_cp_crtc_set_property(crtc, property, val);
  4237. if (ret != -ENOENT)
  4238. goto exit;
  4239. /* if not handled by cp, check msm_property system */
  4240. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4241. &cstate->property_state, property, val);
  4242. if (ret)
  4243. goto exit;
  4244. idx = msm_property_index(&sde_crtc->property_info, property);
  4245. switch (idx) {
  4246. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4247. _sde_crtc_set_input_fence_timeout(cstate);
  4248. break;
  4249. case CRTC_PROP_DIM_LAYER_V1:
  4250. _sde_crtc_set_dim_layer_v1(cstate,
  4251. (void __user *)(uintptr_t)val);
  4252. break;
  4253. case CRTC_PROP_ROI_V1:
  4254. ret = _sde_crtc_set_roi_v1(state,
  4255. (void __user *)(uintptr_t)val);
  4256. break;
  4257. case CRTC_PROP_DEST_SCALER:
  4258. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4259. (void __user *)(uintptr_t)val);
  4260. break;
  4261. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4262. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4263. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4264. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4265. break;
  4266. case CRTC_PROP_CORE_CLK:
  4267. case CRTC_PROP_CORE_AB:
  4268. case CRTC_PROP_CORE_IB:
  4269. cstate->bw_control = true;
  4270. break;
  4271. case CRTC_PROP_LLCC_AB:
  4272. case CRTC_PROP_LLCC_IB:
  4273. case CRTC_PROP_DRAM_AB:
  4274. case CRTC_PROP_DRAM_IB:
  4275. cstate->bw_control = true;
  4276. cstate->bw_split_vote = true;
  4277. break;
  4278. case CRTC_PROP_OUTPUT_FENCE:
  4279. if (!val)
  4280. goto exit;
  4281. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4282. sizeof(uint64_t));
  4283. if (ret) {
  4284. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4285. ret = -EFAULT;
  4286. goto exit;
  4287. }
  4288. /*
  4289. * client is expected to reset the property to -1 before
  4290. * requesting for the release fence
  4291. */
  4292. if (prev_user_fd == -1) {
  4293. ret = _sde_crtc_get_output_fence(crtc, state,
  4294. &fence_user_fd);
  4295. if (ret) {
  4296. SDE_ERROR("fence create failed rc:%d\n", ret);
  4297. goto exit;
  4298. }
  4299. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4300. &fence_user_fd, sizeof(uint64_t));
  4301. if (ret) {
  4302. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4303. put_unused_fd(fence_user_fd);
  4304. ret = -EFAULT;
  4305. goto exit;
  4306. }
  4307. }
  4308. break;
  4309. default:
  4310. /* nothing to do */
  4311. break;
  4312. }
  4313. exit:
  4314. if (ret) {
  4315. if (ret != -EPERM)
  4316. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4317. crtc->name, DRMID(property),
  4318. property->name, ret);
  4319. else
  4320. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4321. crtc->name, DRMID(property),
  4322. property->name, ret);
  4323. } else {
  4324. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4325. property->base.id, val);
  4326. }
  4327. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4328. return ret;
  4329. }
  4330. /**
  4331. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4332. * @crtc: Pointer to drm crtc structure
  4333. * @state: Pointer to drm crtc state structure
  4334. * @property: Pointer to targeted drm property
  4335. * @val: Pointer to variable for receiving property value
  4336. * @Returns: Zero on success
  4337. */
  4338. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4339. const struct drm_crtc_state *state,
  4340. struct drm_property *property,
  4341. uint64_t *val)
  4342. {
  4343. struct sde_crtc *sde_crtc;
  4344. struct sde_crtc_state *cstate;
  4345. int ret = -EINVAL, i;
  4346. if (!crtc || !state) {
  4347. SDE_ERROR("invalid argument(s)\n");
  4348. goto end;
  4349. }
  4350. sde_crtc = to_sde_crtc(crtc);
  4351. cstate = to_sde_crtc_state(state);
  4352. i = msm_property_index(&sde_crtc->property_info, property);
  4353. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4354. *val = ~0;
  4355. ret = 0;
  4356. } else {
  4357. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4358. &cstate->property_state, property, val);
  4359. if (ret)
  4360. ret = sde_cp_crtc_get_property(crtc, property, val);
  4361. }
  4362. if (ret)
  4363. DRM_ERROR("get property failed\n");
  4364. end:
  4365. return ret;
  4366. }
  4367. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4368. struct drm_crtc_state *crtc_state)
  4369. {
  4370. struct sde_crtc *sde_crtc;
  4371. struct sde_crtc_state *cstate;
  4372. struct drm_property *drm_prop;
  4373. enum msm_mdp_crtc_property prop_idx;
  4374. if (!crtc || !crtc_state) {
  4375. SDE_ERROR("invalid params\n");
  4376. return -EINVAL;
  4377. }
  4378. sde_crtc = to_sde_crtc(crtc);
  4379. cstate = to_sde_crtc_state(crtc_state);
  4380. sde_cp_crtc_clear(crtc);
  4381. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4382. uint64_t val = cstate->property_values[prop_idx].value;
  4383. uint64_t def;
  4384. int ret;
  4385. drm_prop = msm_property_index_to_drm_property(
  4386. &sde_crtc->property_info, prop_idx);
  4387. if (!drm_prop) {
  4388. /* not all props will be installed, based on caps */
  4389. SDE_DEBUG("%s: invalid property index %d\n",
  4390. sde_crtc->name, prop_idx);
  4391. continue;
  4392. }
  4393. def = msm_property_get_default(&sde_crtc->property_info,
  4394. prop_idx);
  4395. if (val == def)
  4396. continue;
  4397. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4398. sde_crtc->name, drm_prop->name, prop_idx, val,
  4399. def);
  4400. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4401. def);
  4402. if (ret) {
  4403. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4404. sde_crtc->name, prop_idx, ret);
  4405. continue;
  4406. }
  4407. }
  4408. return 0;
  4409. }
  4410. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4411. {
  4412. struct sde_crtc *sde_crtc;
  4413. struct sde_crtc_mixer *m;
  4414. int i;
  4415. if (!crtc) {
  4416. SDE_ERROR("invalid argument\n");
  4417. return;
  4418. }
  4419. sde_crtc = to_sde_crtc(crtc);
  4420. sde_crtc->misr_enable_sui = enable;
  4421. sde_crtc->misr_frame_count = frame_count;
  4422. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4423. m = &sde_crtc->mixers[i];
  4424. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4425. continue;
  4426. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4427. }
  4428. }
  4429. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4430. struct sde_crtc_misr_info *crtc_misr_info)
  4431. {
  4432. struct sde_crtc *sde_crtc;
  4433. struct sde_kms *sde_kms;
  4434. if (!crtc_misr_info) {
  4435. SDE_ERROR("invalid misr info\n");
  4436. return;
  4437. }
  4438. crtc_misr_info->misr_enable = false;
  4439. crtc_misr_info->misr_frame_count = 0;
  4440. if (!crtc) {
  4441. SDE_ERROR("invalid crtc\n");
  4442. return;
  4443. }
  4444. sde_kms = _sde_crtc_get_kms(crtc);
  4445. if (!sde_kms) {
  4446. SDE_ERROR("invalid sde_kms\n");
  4447. return;
  4448. }
  4449. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4450. return;
  4451. sde_crtc = to_sde_crtc(crtc);
  4452. crtc_misr_info->misr_enable =
  4453. sde_crtc->misr_enable_debugfs ? true : false;
  4454. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4455. }
  4456. #ifdef CONFIG_DEBUG_FS
  4457. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4458. {
  4459. struct sde_crtc *sde_crtc;
  4460. struct sde_plane_state *pstate = NULL;
  4461. struct sde_crtc_mixer *m;
  4462. struct drm_crtc *crtc;
  4463. struct drm_plane *plane;
  4464. struct drm_display_mode *mode;
  4465. struct drm_framebuffer *fb;
  4466. struct drm_plane_state *state;
  4467. struct sde_crtc_state *cstate;
  4468. int i, out_width, out_height;
  4469. if (!s || !s->private)
  4470. return -EINVAL;
  4471. sde_crtc = s->private;
  4472. crtc = &sde_crtc->base;
  4473. cstate = to_sde_crtc_state(crtc->state);
  4474. mutex_lock(&sde_crtc->crtc_lock);
  4475. mode = &crtc->state->adjusted_mode;
  4476. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4477. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4478. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4479. mode->hdisplay, mode->vdisplay);
  4480. seq_puts(s, "\n");
  4481. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4482. m = &sde_crtc->mixers[i];
  4483. if (!m->hw_lm)
  4484. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4485. else if (!m->hw_ctl)
  4486. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4487. else
  4488. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4489. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4490. out_width, out_height);
  4491. }
  4492. seq_puts(s, "\n");
  4493. for (i = 0; i < cstate->num_dim_layers; i++) {
  4494. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4495. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4496. i, dim_layer->stage, dim_layer->flags);
  4497. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4498. dim_layer->rect.x, dim_layer->rect.y,
  4499. dim_layer->rect.w, dim_layer->rect.h);
  4500. seq_printf(s,
  4501. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4502. dim_layer->color_fill.color_0,
  4503. dim_layer->color_fill.color_1,
  4504. dim_layer->color_fill.color_2,
  4505. dim_layer->color_fill.color_3);
  4506. seq_puts(s, "\n");
  4507. }
  4508. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4509. pstate = to_sde_plane_state(plane->state);
  4510. state = plane->state;
  4511. if (!pstate || !state)
  4512. continue;
  4513. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4514. plane->base.id, pstate->stage, pstate->rotation);
  4515. if (plane->state->fb) {
  4516. fb = plane->state->fb;
  4517. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4518. fb->base.id, (char *) &fb->format->format,
  4519. fb->width, fb->height);
  4520. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4521. seq_printf(s, "cpp[%d]:%u ",
  4522. i, fb->format->cpp[i]);
  4523. seq_puts(s, "\n\t");
  4524. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4525. seq_puts(s, "\n");
  4526. seq_puts(s, "\t");
  4527. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4528. seq_printf(s, "pitches[%d]:%8u ", i,
  4529. fb->pitches[i]);
  4530. seq_puts(s, "\n");
  4531. seq_puts(s, "\t");
  4532. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4533. seq_printf(s, "offsets[%d]:%8u ", i,
  4534. fb->offsets[i]);
  4535. seq_puts(s, "\n");
  4536. }
  4537. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4538. state->src_x >> 16, state->src_y >> 16,
  4539. state->src_w >> 16, state->src_h >> 16);
  4540. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4541. state->crtc_x, state->crtc_y, state->crtc_w,
  4542. state->crtc_h);
  4543. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4544. pstate->multirect_mode, pstate->multirect_index);
  4545. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4546. pstate->excl_rect.x, pstate->excl_rect.y,
  4547. pstate->excl_rect.w, pstate->excl_rect.h);
  4548. seq_puts(s, "\n");
  4549. }
  4550. if (sde_crtc->vblank_cb_count) {
  4551. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4552. u32 diff_ms = ktime_to_ms(diff);
  4553. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4554. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4555. seq_printf(s,
  4556. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4557. fps, sde_crtc->vblank_cb_count,
  4558. ktime_to_ms(diff), sde_crtc->play_count);
  4559. /* reset time & count for next measurement */
  4560. sde_crtc->vblank_cb_count = 0;
  4561. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4562. }
  4563. mutex_unlock(&sde_crtc->crtc_lock);
  4564. return 0;
  4565. }
  4566. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4567. {
  4568. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4569. }
  4570. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4571. const char __user *user_buf, size_t count, loff_t *ppos)
  4572. {
  4573. struct drm_crtc *crtc;
  4574. struct sde_crtc *sde_crtc;
  4575. int rc;
  4576. char buf[MISR_BUFF_SIZE + 1];
  4577. u32 frame_count, enable;
  4578. size_t buff_copy;
  4579. struct sde_kms *sde_kms;
  4580. if (!file || !file->private_data)
  4581. return -EINVAL;
  4582. sde_crtc = file->private_data;
  4583. crtc = &sde_crtc->base;
  4584. sde_kms = _sde_crtc_get_kms(crtc);
  4585. if (!sde_kms) {
  4586. SDE_ERROR("invalid sde_kms\n");
  4587. return -EINVAL;
  4588. }
  4589. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4590. if (copy_from_user(buf, user_buf, buff_copy)) {
  4591. SDE_ERROR("buffer copy failed\n");
  4592. return -EINVAL;
  4593. }
  4594. buf[buff_copy] = 0; /* end of string */
  4595. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4596. return -EINVAL;
  4597. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4598. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4599. DRMID(crtc));
  4600. return -EINVAL;
  4601. }
  4602. rc = pm_runtime_get_sync(crtc->dev->dev);
  4603. if (rc < 0)
  4604. return rc;
  4605. sde_crtc->misr_enable_debugfs = enable;
  4606. sde_crtc_misr_setup(crtc, enable, frame_count);
  4607. pm_runtime_put_sync(crtc->dev->dev);
  4608. return count;
  4609. }
  4610. static ssize_t _sde_crtc_misr_read(struct file *file,
  4611. char __user *user_buff, size_t count, loff_t *ppos)
  4612. {
  4613. struct drm_crtc *crtc;
  4614. struct sde_crtc *sde_crtc;
  4615. struct sde_kms *sde_kms;
  4616. struct sde_crtc_mixer *m;
  4617. int i = 0, rc;
  4618. ssize_t len = 0;
  4619. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4620. if (*ppos)
  4621. return 0;
  4622. if (!file || !file->private_data)
  4623. return -EINVAL;
  4624. sde_crtc = file->private_data;
  4625. crtc = &sde_crtc->base;
  4626. sde_kms = _sde_crtc_get_kms(crtc);
  4627. if (!sde_kms)
  4628. return -EINVAL;
  4629. rc = pm_runtime_get_sync(crtc->dev->dev);
  4630. if (rc < 0)
  4631. return rc;
  4632. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4633. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4634. goto end;
  4635. }
  4636. if (!sde_crtc->misr_enable_debugfs) {
  4637. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4638. "disabled\n");
  4639. goto buff_check;
  4640. }
  4641. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4642. u32 misr_value = 0;
  4643. m = &sde_crtc->mixers[i];
  4644. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4645. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4646. "invalid\n");
  4647. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4648. continue;
  4649. }
  4650. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4651. if (rc) {
  4652. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4653. "invalid\n");
  4654. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4655. DRMID(crtc), rc);
  4656. continue;
  4657. } else {
  4658. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4659. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4660. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4661. "0x%x\n", misr_value);
  4662. }
  4663. }
  4664. buff_check:
  4665. if (count <= len) {
  4666. len = 0;
  4667. goto end;
  4668. }
  4669. if (copy_to_user(user_buff, buf, len)) {
  4670. len = -EFAULT;
  4671. goto end;
  4672. }
  4673. *ppos += len; /* increase offset */
  4674. end:
  4675. pm_runtime_put_sync(crtc->dev->dev);
  4676. return len;
  4677. }
  4678. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4679. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4680. { \
  4681. return single_open(file, __prefix ## _show, inode->i_private); \
  4682. } \
  4683. static const struct file_operations __prefix ## _fops = { \
  4684. .owner = THIS_MODULE, \
  4685. .open = __prefix ## _open, \
  4686. .release = single_release, \
  4687. .read = seq_read, \
  4688. .llseek = seq_lseek, \
  4689. }
  4690. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4691. {
  4692. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4693. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4694. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4695. int i;
  4696. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4697. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4698. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc));
  4699. seq_printf(s, "core_clk_rate: %llu\n",
  4700. sde_crtc->cur_perf.core_clk_rate);
  4701. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4702. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4703. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4704. sde_power_handle_get_dbus_name(i),
  4705. sde_crtc->cur_perf.bw_ctl[i]);
  4706. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4707. sde_power_handle_get_dbus_name(i),
  4708. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4709. }
  4710. return 0;
  4711. }
  4712. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4713. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4714. {
  4715. struct drm_crtc *crtc;
  4716. struct drm_plane *plane;
  4717. struct drm_connector *conn;
  4718. struct drm_mode_object *drm_obj;
  4719. struct sde_crtc *sde_crtc;
  4720. struct sde_crtc_state *cstate;
  4721. struct sde_fence_context *ctx;
  4722. struct drm_connector_list_iter conn_iter;
  4723. struct drm_device *dev;
  4724. if (!s || !s->private)
  4725. return -EINVAL;
  4726. sde_crtc = s->private;
  4727. crtc = &sde_crtc->base;
  4728. dev = crtc->dev;
  4729. cstate = to_sde_crtc_state(crtc->state);
  4730. /* Dump input fence info */
  4731. seq_puts(s, "===Input fence===\n");
  4732. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4733. struct sde_plane_state *pstate;
  4734. struct dma_fence *fence;
  4735. pstate = to_sde_plane_state(plane->state);
  4736. if (!pstate)
  4737. continue;
  4738. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4739. pstate->stage);
  4740. fence = pstate->input_fence;
  4741. if (fence)
  4742. sde_fence_list_dump(fence, &s);
  4743. }
  4744. /* Dump release fence info */
  4745. seq_puts(s, "\n");
  4746. seq_puts(s, "===Release fence===\n");
  4747. ctx = sde_crtc->output_fence;
  4748. drm_obj = &crtc->base;
  4749. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4750. seq_puts(s, "\n");
  4751. /* Dump retire fence info */
  4752. seq_puts(s, "===Retire fence===\n");
  4753. drm_connector_list_iter_begin(dev, &conn_iter);
  4754. drm_for_each_connector_iter(conn, &conn_iter)
  4755. if (conn->state && conn->state->crtc == crtc &&
  4756. cstate->num_connectors < MAX_CONNECTORS) {
  4757. struct sde_connector *c_conn;
  4758. c_conn = to_sde_connector(conn);
  4759. ctx = c_conn->retire_fence;
  4760. drm_obj = &conn->base;
  4761. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4762. }
  4763. drm_connector_list_iter_end(&conn_iter);
  4764. seq_puts(s, "\n");
  4765. return 0;
  4766. }
  4767. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4768. {
  4769. return single_open(file, _sde_debugfs_fence_status_show,
  4770. inode->i_private);
  4771. }
  4772. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4773. {
  4774. struct sde_crtc *sde_crtc;
  4775. struct sde_kms *sde_kms;
  4776. static const struct file_operations debugfs_status_fops = {
  4777. .open = _sde_debugfs_status_open,
  4778. .read = seq_read,
  4779. .llseek = seq_lseek,
  4780. .release = single_release,
  4781. };
  4782. static const struct file_operations debugfs_misr_fops = {
  4783. .open = simple_open,
  4784. .read = _sde_crtc_misr_read,
  4785. .write = _sde_crtc_misr_setup,
  4786. };
  4787. static const struct file_operations debugfs_fps_fops = {
  4788. .open = _sde_debugfs_fps_status,
  4789. .read = seq_read,
  4790. };
  4791. static const struct file_operations debugfs_fence_fops = {
  4792. .open = _sde_debugfs_fence_status,
  4793. .read = seq_read,
  4794. };
  4795. if (!crtc)
  4796. return -EINVAL;
  4797. sde_crtc = to_sde_crtc(crtc);
  4798. sde_kms = _sde_crtc_get_kms(crtc);
  4799. if (!sde_kms)
  4800. return -EINVAL;
  4801. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4802. crtc->dev->primary->debugfs_root);
  4803. if (!sde_crtc->debugfs_root)
  4804. return -ENOMEM;
  4805. /* don't error check these */
  4806. debugfs_create_file("status", 0400,
  4807. sde_crtc->debugfs_root,
  4808. sde_crtc, &debugfs_status_fops);
  4809. debugfs_create_file("state", 0400,
  4810. sde_crtc->debugfs_root,
  4811. &sde_crtc->base,
  4812. &sde_crtc_debugfs_state_fops);
  4813. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4814. sde_crtc, &debugfs_misr_fops);
  4815. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4816. sde_crtc, &debugfs_fps_fops);
  4817. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4818. sde_crtc, &debugfs_fence_fops);
  4819. return 0;
  4820. }
  4821. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4822. {
  4823. struct sde_crtc *sde_crtc;
  4824. if (!crtc)
  4825. return;
  4826. sde_crtc = to_sde_crtc(crtc);
  4827. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4828. }
  4829. #else
  4830. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4831. {
  4832. return 0;
  4833. }
  4834. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4835. {
  4836. }
  4837. #endif /* CONFIG_DEBUG_FS */
  4838. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4839. {
  4840. return _sde_crtc_init_debugfs(crtc);
  4841. }
  4842. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4843. {
  4844. _sde_crtc_destroy_debugfs(crtc);
  4845. }
  4846. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4847. .set_config = drm_atomic_helper_set_config,
  4848. .destroy = sde_crtc_destroy,
  4849. .page_flip = drm_atomic_helper_page_flip,
  4850. .atomic_set_property = sde_crtc_atomic_set_property,
  4851. .atomic_get_property = sde_crtc_atomic_get_property,
  4852. .reset = sde_crtc_reset,
  4853. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4854. .atomic_destroy_state = sde_crtc_destroy_state,
  4855. .late_register = sde_crtc_late_register,
  4856. .early_unregister = sde_crtc_early_unregister,
  4857. };
  4858. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4859. .mode_fixup = sde_crtc_mode_fixup,
  4860. .disable = sde_crtc_disable,
  4861. .atomic_enable = sde_crtc_enable,
  4862. .atomic_check = sde_crtc_atomic_check,
  4863. .atomic_begin = sde_crtc_atomic_begin,
  4864. .atomic_flush = sde_crtc_atomic_flush,
  4865. };
  4866. static void _sde_crtc_event_cb(struct kthread_work *work)
  4867. {
  4868. struct sde_crtc_event *event;
  4869. struct sde_crtc *sde_crtc;
  4870. unsigned long irq_flags;
  4871. if (!work) {
  4872. SDE_ERROR("invalid work item\n");
  4873. return;
  4874. }
  4875. event = container_of(work, struct sde_crtc_event, kt_work);
  4876. /* set sde_crtc to NULL for static work structures */
  4877. sde_crtc = event->sde_crtc;
  4878. if (!sde_crtc)
  4879. return;
  4880. if (event->cb_func)
  4881. event->cb_func(&sde_crtc->base, event->usr);
  4882. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4883. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4884. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4885. }
  4886. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4887. void (*func)(struct drm_crtc *crtc, void *usr),
  4888. void *usr, bool color_processing_event)
  4889. {
  4890. unsigned long irq_flags;
  4891. struct sde_crtc *sde_crtc;
  4892. struct msm_drm_private *priv;
  4893. struct sde_crtc_event *event = NULL;
  4894. u32 crtc_id;
  4895. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4896. SDE_ERROR("invalid parameters\n");
  4897. return -EINVAL;
  4898. }
  4899. sde_crtc = to_sde_crtc(crtc);
  4900. priv = crtc->dev->dev_private;
  4901. crtc_id = drm_crtc_index(crtc);
  4902. /*
  4903. * Obtain an event struct from the private cache. This event
  4904. * queue may be called from ISR contexts, so use a private
  4905. * cache to avoid calling any memory allocation functions.
  4906. */
  4907. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4908. if (!list_empty(&sde_crtc->event_free_list)) {
  4909. event = list_first_entry(&sde_crtc->event_free_list,
  4910. struct sde_crtc_event, list);
  4911. list_del_init(&event->list);
  4912. }
  4913. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4914. if (!event)
  4915. return -ENOMEM;
  4916. /* populate event node */
  4917. event->sde_crtc = sde_crtc;
  4918. event->cb_func = func;
  4919. event->usr = usr;
  4920. /* queue new event request */
  4921. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4922. if (color_processing_event)
  4923. kthread_queue_work(&priv->pp_event_worker,
  4924. &event->kt_work);
  4925. else
  4926. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4927. &event->kt_work);
  4928. return 0;
  4929. }
  4930. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4931. {
  4932. int i, rc = 0;
  4933. if (!sde_crtc) {
  4934. SDE_ERROR("invalid crtc\n");
  4935. return -EINVAL;
  4936. }
  4937. spin_lock_init(&sde_crtc->event_lock);
  4938. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4939. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4940. list_add_tail(&sde_crtc->event_cache[i].list,
  4941. &sde_crtc->event_free_list);
  4942. return rc;
  4943. }
  4944. /*
  4945. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4946. */
  4947. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4948. {
  4949. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4950. idle_notify_work.work);
  4951. struct drm_crtc *crtc;
  4952. struct drm_event event;
  4953. int ret = 0;
  4954. if (!sde_crtc) {
  4955. SDE_ERROR("invalid sde crtc\n");
  4956. } else {
  4957. crtc = &sde_crtc->base;
  4958. event.type = DRM_EVENT_IDLE_NOTIFY;
  4959. event.length = sizeof(u32);
  4960. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4961. &event, (u8 *)&ret);
  4962. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  4963. }
  4964. }
  4965. /* initialize crtc */
  4966. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  4967. {
  4968. struct drm_crtc *crtc = NULL;
  4969. struct sde_crtc *sde_crtc = NULL;
  4970. struct msm_drm_private *priv = NULL;
  4971. struct sde_kms *kms = NULL;
  4972. int i, rc;
  4973. priv = dev->dev_private;
  4974. kms = to_sde_kms(priv->kms);
  4975. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  4976. if (!sde_crtc)
  4977. return ERR_PTR(-ENOMEM);
  4978. crtc = &sde_crtc->base;
  4979. crtc->dev = dev;
  4980. mutex_init(&sde_crtc->crtc_lock);
  4981. spin_lock_init(&sde_crtc->spin_lock);
  4982. atomic_set(&sde_crtc->frame_pending, 0);
  4983. sde_crtc->enabled = false;
  4984. /* Below parameters are for fps calculation for sysfs node */
  4985. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  4986. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  4987. sizeof(ktime_t), GFP_KERNEL);
  4988. if (!sde_crtc->fps_info.time_buf)
  4989. SDE_ERROR("invalid buffer\n");
  4990. else
  4991. memset(sde_crtc->fps_info.time_buf, 0,
  4992. sizeof(*(sde_crtc->fps_info.time_buf)));
  4993. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  4994. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  4995. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  4996. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  4997. list_add(&sde_crtc->frame_events[i].list,
  4998. &sde_crtc->frame_event_list);
  4999. kthread_init_work(&sde_crtc->frame_events[i].work,
  5000. sde_crtc_frame_event_work);
  5001. }
  5002. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5003. NULL);
  5004. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5005. /* save user friendly CRTC name for later */
  5006. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5007. /* initialize event handling */
  5008. rc = _sde_crtc_init_events(sde_crtc);
  5009. if (rc) {
  5010. drm_crtc_cleanup(crtc);
  5011. kfree(sde_crtc);
  5012. return ERR_PTR(rc);
  5013. }
  5014. /* initialize output fence support */
  5015. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5016. if (IS_ERR(sde_crtc->output_fence)) {
  5017. rc = PTR_ERR(sde_crtc->output_fence);
  5018. SDE_ERROR("failed to init fence, %d\n", rc);
  5019. drm_crtc_cleanup(crtc);
  5020. kfree(sde_crtc);
  5021. return ERR_PTR(rc);
  5022. }
  5023. /* create CRTC properties */
  5024. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5025. priv->crtc_property, sde_crtc->property_data,
  5026. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5027. sizeof(struct sde_crtc_state));
  5028. sde_crtc_install_properties(crtc, kms->catalog);
  5029. /* Install color processing properties */
  5030. sde_cp_crtc_init(crtc);
  5031. sde_cp_crtc_install_properties(crtc);
  5032. sde_crtc->cur_perf.llcc_active = false;
  5033. sde_crtc->new_perf.llcc_active = false;
  5034. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5035. __sde_crtc_idle_notify_work);
  5036. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5037. crtc->base.id,
  5038. sde_crtc->new_perf.llcc_active,
  5039. sde_crtc->cur_perf.llcc_active);
  5040. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5041. return crtc;
  5042. }
  5043. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5044. {
  5045. struct sde_crtc *sde_crtc;
  5046. int rc = 0;
  5047. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5048. SDE_ERROR("invalid input param(s)\n");
  5049. rc = -EINVAL;
  5050. goto end;
  5051. }
  5052. sde_crtc = to_sde_crtc(crtc);
  5053. sde_crtc->sysfs_dev = device_create_with_groups(
  5054. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5055. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5056. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5057. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5058. PTR_ERR(sde_crtc->sysfs_dev));
  5059. if (!sde_crtc->sysfs_dev)
  5060. rc = -EINVAL;
  5061. else
  5062. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5063. goto end;
  5064. }
  5065. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5066. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5067. if (!sde_crtc->vsync_event_sf)
  5068. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5069. crtc->base.id);
  5070. end:
  5071. return rc;
  5072. }
  5073. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5074. struct drm_crtc *crtc_drm, u32 event)
  5075. {
  5076. struct sde_crtc *crtc = NULL;
  5077. struct sde_crtc_irq_info *node;
  5078. unsigned long flags;
  5079. bool found = false;
  5080. int ret, i = 0;
  5081. bool add_event = false;
  5082. crtc = to_sde_crtc(crtc_drm);
  5083. spin_lock_irqsave(&crtc->spin_lock, flags);
  5084. list_for_each_entry(node, &crtc->user_event_list, list) {
  5085. if (node->event == event) {
  5086. found = true;
  5087. break;
  5088. }
  5089. }
  5090. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5091. /* event already enabled */
  5092. if (found)
  5093. return 0;
  5094. node = NULL;
  5095. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5096. if (custom_events[i].event == event &&
  5097. custom_events[i].func) {
  5098. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5099. if (!node)
  5100. return -ENOMEM;
  5101. INIT_LIST_HEAD(&node->list);
  5102. node->func = custom_events[i].func;
  5103. node->event = event;
  5104. node->state = IRQ_NOINIT;
  5105. spin_lock_init(&node->state_lock);
  5106. break;
  5107. }
  5108. }
  5109. if (!node) {
  5110. SDE_ERROR("unsupported event %x\n", event);
  5111. return -EINVAL;
  5112. }
  5113. ret = 0;
  5114. if (crtc_drm->enabled) {
  5115. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5116. if (ret < 0) {
  5117. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5118. kfree(node);
  5119. return ret;
  5120. }
  5121. INIT_LIST_HEAD(&node->irq.list);
  5122. mutex_lock(&crtc->crtc_lock);
  5123. ret = node->func(crtc_drm, true, &node->irq);
  5124. if (!ret) {
  5125. spin_lock_irqsave(&crtc->spin_lock, flags);
  5126. list_add_tail(&node->list, &crtc->user_event_list);
  5127. add_event = true;
  5128. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5129. }
  5130. mutex_unlock(&crtc->crtc_lock);
  5131. pm_runtime_put_sync(crtc_drm->dev->dev);
  5132. }
  5133. if (add_event)
  5134. return 0;
  5135. if (!ret) {
  5136. spin_lock_irqsave(&crtc->spin_lock, flags);
  5137. list_add_tail(&node->list, &crtc->user_event_list);
  5138. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5139. } else {
  5140. kfree(node);
  5141. }
  5142. return ret;
  5143. }
  5144. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5145. struct drm_crtc *crtc_drm, u32 event)
  5146. {
  5147. struct sde_crtc *crtc = NULL;
  5148. struct sde_crtc_irq_info *node = NULL;
  5149. unsigned long flags;
  5150. bool found = false;
  5151. int ret;
  5152. crtc = to_sde_crtc(crtc_drm);
  5153. spin_lock_irqsave(&crtc->spin_lock, flags);
  5154. list_for_each_entry(node, &crtc->user_event_list, list) {
  5155. if (node->event == event) {
  5156. list_del(&node->list);
  5157. found = true;
  5158. break;
  5159. }
  5160. }
  5161. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5162. /* event already disabled */
  5163. if (!found)
  5164. return 0;
  5165. /**
  5166. * crtc is disabled interrupts are cleared remove from the list,
  5167. * no need to disable/de-register.
  5168. */
  5169. if (!crtc_drm->enabled) {
  5170. kfree(node);
  5171. return 0;
  5172. }
  5173. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5174. if (ret < 0) {
  5175. SDE_ERROR("failed to enable power resource %d\n", ret);
  5176. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5177. kfree(node);
  5178. return ret;
  5179. }
  5180. ret = node->func(crtc_drm, false, &node->irq);
  5181. kfree(node);
  5182. pm_runtime_put_sync(crtc_drm->dev->dev);
  5183. return ret;
  5184. }
  5185. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5186. struct drm_crtc *crtc_drm, u32 event, bool en)
  5187. {
  5188. struct sde_crtc *crtc = NULL;
  5189. int ret;
  5190. crtc = to_sde_crtc(crtc_drm);
  5191. if (!crtc || !kms || !kms->dev) {
  5192. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5193. kms, ((kms) ? (kms->dev) : NULL));
  5194. return -EINVAL;
  5195. }
  5196. if (en)
  5197. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5198. else
  5199. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5200. return ret;
  5201. }
  5202. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5203. bool en, struct sde_irq_callback *irq)
  5204. {
  5205. return 0;
  5206. }
  5207. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5208. struct sde_irq_callback *noirq)
  5209. {
  5210. /*
  5211. * IRQ object noirq is not being used here since there is
  5212. * no crtc irq from pm event.
  5213. */
  5214. return 0;
  5215. }
  5216. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5217. bool en, struct sde_irq_callback *irq)
  5218. {
  5219. return 0;
  5220. }
  5221. /**
  5222. * sde_crtc_update_cont_splash_settings - update mixer settings
  5223. * and initial clk during device bootup for cont_splash use case
  5224. * @crtc: Pointer to drm crtc structure
  5225. */
  5226. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5227. {
  5228. struct sde_kms *kms = NULL;
  5229. struct msm_drm_private *priv;
  5230. struct sde_crtc *sde_crtc;
  5231. u64 rate;
  5232. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5233. SDE_ERROR("invalid crtc\n");
  5234. return;
  5235. }
  5236. priv = crtc->dev->dev_private;
  5237. kms = to_sde_kms(priv->kms);
  5238. if (!kms || !kms->catalog) {
  5239. SDE_ERROR("invalid parameters\n");
  5240. return;
  5241. }
  5242. _sde_crtc_setup_mixers(crtc);
  5243. crtc->enabled = true;
  5244. /* update core clk value for initial state with cont-splash */
  5245. sde_crtc = to_sde_crtc(crtc);
  5246. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5247. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5248. rate : kms->perf.max_core_clk_rate;
  5249. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5250. }