hal_6750.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /*
  2. * Copyright (c) 2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #include "hal_6750_tx.h"
  107. #include "hal_6750_rx.h"
  108. #include <hal_generic_api.h>
  109. #include <hal_wbm.h>
  110. /*
  111. * hal_rx_msdu_start_nss_get_6750(): API to get the NSS
  112. * Interval from rx_msdu_start
  113. *
  114. * @buf: pointer to the start of RX PKT TLV header
  115. * Return: uint32_t(nss)
  116. */
  117. static uint32_t
  118. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  119. {
  120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  121. struct rx_msdu_start *msdu_start =
  122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  123. uint8_t mimo_ss_bitmap;
  124. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  125. return qdf_get_hweight8(mimo_ss_bitmap);
  126. }
  127. /**
  128. * hal_rx_mon_hw_desc_get_mpdu_status_6750(): Retrieve MPDU status
  129. *
  130. * @ hw_desc_addr: Start address of Rx HW TLVs
  131. * @ rs: Status for monitor mode
  132. *
  133. * Return: void
  134. */
  135. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  136. struct mon_rx_status *rs)
  137. {
  138. struct rx_msdu_start *rx_msdu_start;
  139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  140. uint32_t reg_value;
  141. const uint32_t sgi_hw_to_cdp[] = {
  142. CDP_SGI_0_8_US,
  143. CDP_SGI_0_4_US,
  144. CDP_SGI_1_6_US,
  145. CDP_SGI_3_2_US,
  146. };
  147. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  148. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  149. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  150. RX_MSDU_START_5, USER_RSSI);
  151. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  152. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  153. rs->sgi = sgi_hw_to_cdp[reg_value];
  154. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  155. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  156. /* TODO: rs->beamformed should be set for SU beamforming also */
  157. }
  158. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  159. static uint32_t hal_get_link_desc_size_6750(void)
  160. {
  161. return LINK_DESC_SIZE;
  162. }
  163. /*
  164. * hal_rx_get_tlv_6750(): API to get the tlv
  165. *
  166. * @rx_tlv: TLV data extracted from the rx packet
  167. * Return: uint8_t
  168. */
  169. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  170. {
  171. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  172. }
  173. /**
  174. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  175. * - process other receive info TLV
  176. * @rx_tlv_hdr: pointer to TLV header
  177. * @ppdu_info: pointer to ppdu_info
  178. *
  179. * Return: None
  180. */
  181. static
  182. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  183. void *ppdu_info_handle)
  184. {
  185. uint32_t tlv_tag, tlv_len;
  186. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  187. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  188. void *other_tlv_hdr = NULL;
  189. void *other_tlv = NULL;
  190. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  191. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  192. temp_len = 0;
  193. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  194. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  195. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  196. temp_len += other_tlv_len;
  197. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  198. switch (other_tlv_tag) {
  199. default:
  200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  201. "%s unhandled TLV type: %d, TLV len:%d",
  202. __func__, other_tlv_tag, other_tlv_len);
  203. break;
  204. }
  205. }
  206. /**
  207. * hal_rx_dump_msdu_start_tlv_6750() : dump RX msdu_start TLV in structured
  208. * human readable format.
  209. * @ msdu_start: pointer the msdu_start TLV in pkt.
  210. * @ dbg_level: log level.
  211. *
  212. * Return: void
  213. */
  214. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  215. {
  216. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  217. hal_verbose_debug(
  218. "rx_msdu_start tlv (1/2) - "
  219. "rxpcu_mpdu_filter_in_category: %x "
  220. "sw_frame_group_id: %x "
  221. "phy_ppdu_id: %x "
  222. "msdu_length: %x "
  223. "ipsec_esp: %x "
  224. "l3_offset: %x "
  225. "ipsec_ah: %x "
  226. "l4_offset: %x "
  227. "msdu_number: %x "
  228. "decap_format: %x "
  229. "ipv4_proto: %x "
  230. "ipv6_proto: %x "
  231. "tcp_proto: %x "
  232. "udp_proto: %x "
  233. "ip_frag: %x "
  234. "tcp_only_ack: %x "
  235. "da_is_bcast_mcast: %x "
  236. "ip4_protocol_ip6_next_header: %x "
  237. "toeplitz_hash_2_or_4: %x "
  238. "flow_id_toeplitz: %x "
  239. "user_rssi: %x "
  240. "pkt_type: %x "
  241. "stbc: %x "
  242. "sgi: %x "
  243. "rate_mcs: %x "
  244. "receive_bandwidth: %x "
  245. "reception_type: %x "
  246. "ppdu_start_timestamp: %u ",
  247. msdu_start->rxpcu_mpdu_filter_in_category,
  248. msdu_start->sw_frame_group_id,
  249. msdu_start->phy_ppdu_id,
  250. msdu_start->msdu_length,
  251. msdu_start->ipsec_esp,
  252. msdu_start->l3_offset,
  253. msdu_start->ipsec_ah,
  254. msdu_start->l4_offset,
  255. msdu_start->msdu_number,
  256. msdu_start->decap_format,
  257. msdu_start->ipv4_proto,
  258. msdu_start->ipv6_proto,
  259. msdu_start->tcp_proto,
  260. msdu_start->udp_proto,
  261. msdu_start->ip_frag,
  262. msdu_start->tcp_only_ack,
  263. msdu_start->da_is_bcast_mcast,
  264. msdu_start->ip4_protocol_ip6_next_header,
  265. msdu_start->toeplitz_hash_2_or_4,
  266. msdu_start->flow_id_toeplitz,
  267. msdu_start->user_rssi,
  268. msdu_start->pkt_type,
  269. msdu_start->stbc,
  270. msdu_start->sgi,
  271. msdu_start->rate_mcs,
  272. msdu_start->receive_bandwidth,
  273. msdu_start->reception_type,
  274. msdu_start->ppdu_start_timestamp);
  275. hal_verbose_debug(
  276. "rx_msdu_start tlv (2/2) - "
  277. "sw_phy_meta_data: %x ",
  278. msdu_start->sw_phy_meta_data);
  279. }
  280. /**
  281. * hal_rx_dump_msdu_end_tlv_6750: dump RX msdu_end TLV in structured
  282. * human readable format.
  283. * @ msdu_end: pointer the msdu_end TLV in pkt.
  284. * @ dbg_level: log level.
  285. *
  286. * Return: void
  287. */
  288. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  289. uint8_t dbg_level)
  290. {
  291. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  292. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  293. "rx_msdu_end tlv (1/2) - "
  294. "rxpcu_mpdu_filter_in_category: %x "
  295. "sw_frame_group_id: %x "
  296. "phy_ppdu_id: %x "
  297. "ip_hdr_chksum: %x "
  298. "tcp_udp_chksum: %x "
  299. "key_id_octet: %x "
  300. "cce_super_rule: %x "
  301. "cce_classify_not_done_truncat: %x "
  302. "cce_classify_not_done_cce_dis: %x "
  303. "reported_mpdu_length: %x "
  304. "first_msdu: %x "
  305. "last_msdu: %x "
  306. "sa_idx_timeout: %x "
  307. "da_idx_timeout: %x "
  308. "msdu_limit_error: %x "
  309. "flow_idx_timeout: %x "
  310. "flow_idx_invalid: %x "
  311. "wifi_parser_error: %x "
  312. "amsdu_parser_error: %x",
  313. msdu_end->rxpcu_mpdu_filter_in_category,
  314. msdu_end->sw_frame_group_id,
  315. msdu_end->phy_ppdu_id,
  316. msdu_end->ip_hdr_chksum,
  317. msdu_end->tcp_udp_chksum,
  318. msdu_end->key_id_octet,
  319. msdu_end->cce_super_rule,
  320. msdu_end->cce_classify_not_done_truncate,
  321. msdu_end->cce_classify_not_done_cce_dis,
  322. msdu_end->reported_mpdu_length,
  323. msdu_end->first_msdu,
  324. msdu_end->last_msdu,
  325. msdu_end->sa_idx_timeout,
  326. msdu_end->da_idx_timeout,
  327. msdu_end->msdu_limit_error,
  328. msdu_end->flow_idx_timeout,
  329. msdu_end->flow_idx_invalid,
  330. msdu_end->wifi_parser_error,
  331. msdu_end->amsdu_parser_error);
  332. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  333. "rx_msdu_end tlv (2/2)- "
  334. "sa_is_valid: %x "
  335. "da_is_valid: %x "
  336. "da_is_mcbc: %x "
  337. "l3_header_padding: %x "
  338. "ipv6_options_crc: %x "
  339. "tcp_seq_number: %x "
  340. "tcp_ack_number: %x "
  341. "tcp_flag: %x "
  342. "lro_eligible: %x "
  343. "window_size: %x "
  344. "da_offset: %x "
  345. "sa_offset: %x "
  346. "da_offset_valid: %x "
  347. "sa_offset_valid: %x "
  348. "rule_indication_31_0: %x "
  349. "rule_indication_63_32: %x "
  350. "sa_idx: %x "
  351. "da_idx: %x "
  352. "msdu_drop: %x "
  353. "reo_destination_indication: %x "
  354. "flow_idx: %x "
  355. "fse_metadata: %x "
  356. "cce_metadata: %x "
  357. "sa_sw_peer_id: %x ",
  358. msdu_end->sa_is_valid,
  359. msdu_end->da_is_valid,
  360. msdu_end->da_is_mcbc,
  361. msdu_end->l3_header_padding,
  362. msdu_end->ipv6_options_crc,
  363. msdu_end->tcp_seq_number,
  364. msdu_end->tcp_ack_number,
  365. msdu_end->tcp_flag,
  366. msdu_end->lro_eligible,
  367. msdu_end->window_size,
  368. msdu_end->da_offset,
  369. msdu_end->sa_offset,
  370. msdu_end->da_offset_valid,
  371. msdu_end->sa_offset_valid,
  372. msdu_end->rule_indication_31_0,
  373. msdu_end->rule_indication_63_32,
  374. msdu_end->sa_idx,
  375. msdu_end->da_idx_or_sw_peer_id,
  376. msdu_end->msdu_drop,
  377. msdu_end->reo_destination_indication,
  378. msdu_end->flow_idx,
  379. msdu_end->fse_metadata,
  380. msdu_end->cce_metadata,
  381. msdu_end->sa_sw_peer_id);
  382. }
  383. /*
  384. * Get tid from RX_MPDU_START
  385. */
  386. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  387. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  388. RX_MPDU_INFO_7_TID_OFFSET)), \
  389. RX_MPDU_INFO_7_TID_MASK, \
  390. RX_MPDU_INFO_7_TID_LSB))
  391. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  392. {
  393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  394. struct rx_mpdu_start *mpdu_start =
  395. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  396. uint32_t tid;
  397. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  398. return tid;
  399. }
  400. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  401. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  402. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  403. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  404. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  405. /*
  406. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  407. * Interval from rx_msdu_start
  408. *
  409. * @buf: pointer to the start of RX PKT TLV header
  410. * Return: uint32_t(reception_type)
  411. */
  412. static
  413. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  414. {
  415. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  416. struct rx_msdu_start *msdu_start =
  417. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  418. uint32_t reception_type;
  419. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  420. return reception_type;
  421. }
  422. /**
  423. * hal_rx_msdu_end_da_idx_get_6750: API to get da_idx
  424. * from rx_msdu_end TLV
  425. *
  426. * @ buf: pointer to the start of RX PKT TLV headers
  427. * Return: da index
  428. */
  429. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  430. {
  431. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  432. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  433. uint16_t da_idx;
  434. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  435. return da_idx;
  436. }
  437. /**
  438. * hal_rx_get_rx_fragment_number_6750(): Function to retrieve rx fragment number
  439. *
  440. * @nbuf: Network buffer
  441. * Returns: rx fragment number
  442. */
  443. static
  444. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  445. {
  446. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  447. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  448. /* Return first 4 bits as fragment number */
  449. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  450. DOT11_SEQ_FRAG_MASK);
  451. }
  452. /**
  453. * hal_rx_msdu_end_da_is_mcbc_get_6750(): API to check if pkt is MCBC
  454. * from rx_msdu_end TLV
  455. *
  456. * @ buf: pointer to the start of RX PKT TLV headers
  457. * Return: da_is_mcbc
  458. */
  459. static uint8_t
  460. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  461. {
  462. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  463. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  464. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  465. }
  466. /**
  467. * hal_rx_msdu_end_sa_is_valid_get_6750(): API to get_6750 the
  468. * sa_is_valid bit from rx_msdu_end TLV
  469. *
  470. * @ buf: pointer to the start of RX PKT TLV headers
  471. * Return: sa_is_valid bit
  472. */
  473. static uint8_t
  474. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  475. {
  476. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  477. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  478. uint8_t sa_is_valid;
  479. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  480. return sa_is_valid;
  481. }
  482. /**
  483. * hal_rx_msdu_end_sa_idx_get_6750(): API to get_6750 the
  484. * sa_idx from rx_msdu_end TLV
  485. *
  486. * @ buf: pointer to the start of RX PKT TLV headers
  487. * Return: sa_idx (SA AST index)
  488. */
  489. static
  490. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  491. {
  492. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  493. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  494. uint16_t sa_idx;
  495. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  496. return sa_idx;
  497. }
  498. /**
  499. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  500. *
  501. * @hal_soc_hdl: hal_soc handle
  502. * @hw_desc_addr: hardware descriptor address
  503. *
  504. * Return: 0 - success/ non-zero failure
  505. */
  506. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  507. {
  508. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  509. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  510. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  511. }
  512. /**
  513. * hal_rx_msdu_end_l3_hdr_padding_get_6750(): API to get_6750 the
  514. * l3_header padding from rx_msdu_end TLV
  515. *
  516. * @ buf: pointer to the start of RX PKT TLV headers
  517. * Return: number of l3 header padding bytes
  518. */
  519. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  523. uint32_t l3_header_padding;
  524. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  525. return l3_header_padding;
  526. }
  527. /*
  528. * @ hal_rx_encryption_info_valid_6750: Returns encryption type.
  529. *
  530. * @ buf: rx_tlv_hdr of the received packet
  531. * @ Return: encryption type
  532. */
  533. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  534. {
  535. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  536. struct rx_mpdu_start *mpdu_start =
  537. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  538. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  539. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  540. return encryption_info;
  541. }
  542. /*
  543. * @ hal_rx_print_pn_6750: Prints the PN of rx packet.
  544. *
  545. * @ buf: rx_tlv_hdr of the received packet
  546. * @ Return: void
  547. */
  548. static void hal_rx_print_pn_6750(uint8_t *buf)
  549. {
  550. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  551. struct rx_mpdu_start *mpdu_start =
  552. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  553. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  554. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  555. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  556. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  557. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  558. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  559. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  560. }
  561. /**
  562. * hal_rx_msdu_end_first_msdu_get_6750: API to get first msdu status
  563. * from rx_msdu_end TLV
  564. *
  565. * @ buf: pointer to the start of RX PKT TLV headers
  566. * Return: first_msdu
  567. */
  568. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  569. {
  570. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  571. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  572. uint8_t first_msdu;
  573. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  574. return first_msdu;
  575. }
  576. /**
  577. * hal_rx_msdu_end_da_is_valid_get_6750: API to check if da is valid
  578. * from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: da_is_valid
  582. */
  583. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  584. {
  585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  587. uint8_t da_is_valid;
  588. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  589. return da_is_valid;
  590. }
  591. /**
  592. * hal_rx_msdu_end_last_msdu_get_6750: API to get last msdu status
  593. * from rx_msdu_end TLV
  594. *
  595. * @ buf: pointer to the start of RX PKT TLV headers
  596. * Return: last_msdu
  597. */
  598. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  602. uint8_t last_msdu;
  603. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  604. return last_msdu;
  605. }
  606. /*
  607. * hal_rx_get_mpdu_mac_ad4_valid_6750(): Retrieves if mpdu 4th addr is valid
  608. *
  609. * @nbuf: Network buffer
  610. * Returns: value of mpdu 4th address valid field
  611. */
  612. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  613. {
  614. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  615. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  616. bool ad4_valid = 0;
  617. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  618. return ad4_valid;
  619. }
  620. /**
  621. * hal_rx_mpdu_start_sw_peer_id_get_6750: Retrieve sw peer_id
  622. * @buf: network buffer
  623. *
  624. * Return: sw peer_id
  625. */
  626. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  627. {
  628. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  629. struct rx_mpdu_start *mpdu_start =
  630. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  631. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  632. &mpdu_start->rx_mpdu_info_details);
  633. }
  634. /**
  635. * hal_rx_mpdu_get_to_ds_6750(): API to get the tods info
  636. * from rx_mpdu_start
  637. *
  638. * @buf: pointer to the start of RX PKT TLV header
  639. * Return: uint32_t(to_ds)
  640. */
  641. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  647. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  648. }
  649. /*
  650. * hal_rx_mpdu_get_fr_ds_6750(): API to get the from ds info
  651. * from rx_mpdu_start
  652. *
  653. * @buf: pointer to the start of RX PKT TLV header
  654. * Return: uint32_t(fr_ds)
  655. */
  656. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  662. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  663. }
  664. /*
  665. * hal_rx_get_mpdu_frame_control_valid_6750(): Retrieves mpdu
  666. * frame control valid
  667. *
  668. * @nbuf: Network buffer
  669. * Returns: value of frame control valid field
  670. */
  671. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  672. {
  673. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  674. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  675. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  676. }
  677. /*
  678. * hal_rx_mpdu_get_addr1_6750(): API to check get address1 of the mpdu
  679. *
  680. * @buf: pointer to the start of RX PKT TLV headera
  681. * @mac_addr: pointer to mac address
  682. * Return: success/failure
  683. */
  684. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  685. {
  686. struct __attribute__((__packed__)) hal_addr1 {
  687. uint32_t ad1_31_0;
  688. uint16_t ad1_47_32;
  689. };
  690. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  691. struct rx_mpdu_start *mpdu_start =
  692. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  693. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  694. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  695. uint32_t mac_addr_ad1_valid;
  696. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  697. if (mac_addr_ad1_valid) {
  698. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  699. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  700. return QDF_STATUS_SUCCESS;
  701. }
  702. return QDF_STATUS_E_FAILURE;
  703. }
  704. /*
  705. * hal_rx_mpdu_get_addr2_6750(): API to check get address2 of the mpdu
  706. * in the packet
  707. *
  708. * @buf: pointer to the start of RX PKT TLV header
  709. * @mac_addr: pointer to mac address
  710. * Return: success/failure
  711. */
  712. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  713. uint8_t *mac_addr)
  714. {
  715. struct __attribute__((__packed__)) hal_addr2 {
  716. uint16_t ad2_15_0;
  717. uint32_t ad2_47_16;
  718. };
  719. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  720. struct rx_mpdu_start *mpdu_start =
  721. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  722. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  723. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  724. uint32_t mac_addr_ad2_valid;
  725. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  726. if (mac_addr_ad2_valid) {
  727. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  728. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  729. return QDF_STATUS_SUCCESS;
  730. }
  731. return QDF_STATUS_E_FAILURE;
  732. }
  733. /*
  734. * hal_rx_mpdu_get_addr3_6750(): API to get address3 of the mpdu
  735. * in the packet
  736. *
  737. * @buf: pointer to the start of RX PKT TLV header
  738. * @mac_addr: pointer to mac address
  739. * Return: success/failure
  740. */
  741. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  742. {
  743. struct __attribute__((__packed__)) hal_addr3 {
  744. uint32_t ad3_31_0;
  745. uint16_t ad3_47_32;
  746. };
  747. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  748. struct rx_mpdu_start *mpdu_start =
  749. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  750. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  751. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  752. uint32_t mac_addr_ad3_valid;
  753. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  754. if (mac_addr_ad3_valid) {
  755. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  756. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  757. return QDF_STATUS_SUCCESS;
  758. }
  759. return QDF_STATUS_E_FAILURE;
  760. }
  761. /*
  762. * hal_rx_mpdu_get_addr4_6750(): API to get address4 of the mpdu
  763. * in the packet
  764. *
  765. * @buf: pointer to the start of RX PKT TLV header
  766. * @mac_addr: pointer to mac address
  767. * Return: success/failure
  768. */
  769. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  770. {
  771. struct __attribute__((__packed__)) hal_addr4 {
  772. uint32_t ad4_31_0;
  773. uint16_t ad4_47_32;
  774. };
  775. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  776. struct rx_mpdu_start *mpdu_start =
  777. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  778. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  779. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  780. uint32_t mac_addr_ad4_valid;
  781. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  782. if (mac_addr_ad4_valid) {
  783. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  784. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  785. return QDF_STATUS_SUCCESS;
  786. }
  787. return QDF_STATUS_E_FAILURE;
  788. }
  789. /*
  790. * hal_rx_get_mpdu_sequence_control_valid_6750(): Get mpdu
  791. * sequence control valid
  792. *
  793. * @nbuf: Network buffer
  794. * Returns: value of sequence control valid field
  795. */
  796. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  799. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  800. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  801. }
  802. /**
  803. * hal_rx_is_unicast_6750: check packet is unicast frame or not.
  804. *
  805. * @ buf: pointer to rx pkt TLV.
  806. *
  807. * Return: true on unicast.
  808. */
  809. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  810. {
  811. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  812. struct rx_mpdu_start *mpdu_start =
  813. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  814. uint32_t grp_id;
  815. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  816. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  817. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  818. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  819. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  820. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  821. }
  822. /**
  823. * hal_rx_tid_get_6750: get tid based on qos control valid.
  824. * @hal_soc_hdl: hal_soc handle
  825. * @ buf: pointer to rx pkt TLV.
  826. *
  827. * Return: tid
  828. */
  829. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  830. {
  831. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  832. struct rx_mpdu_start *mpdu_start =
  833. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  834. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  835. uint8_t qos_control_valid =
  836. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  837. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  838. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  839. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  840. if (qos_control_valid)
  841. return hal_rx_mpdu_start_tid_get_6750(buf);
  842. return HAL_RX_NON_QOS_TID;
  843. }
  844. /**
  845. * hal_rx_hw_desc_get_ppduid_get_6750(): retrieve ppdu id
  846. * @rx_tlv_hdr: rx tlv header
  847. * @rxdma_dst_ring_desc: rxdma HW descriptor
  848. *
  849. * Return: ppdu id
  850. */
  851. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  852. void *rxdma_dst_ring_desc)
  853. {
  854. struct rx_mpdu_info *rx_mpdu_info;
  855. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  856. rx_mpdu_info =
  857. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  858. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  859. }
  860. /**
  861. * hal_reo_status_get_header_6750 - Process reo desc info
  862. * @d - Pointer to reo descriptior
  863. * @b - tlv type info
  864. * @h1 - Pointer to hal_reo_status_header where info to be stored
  865. *
  866. * Return - none.
  867. *
  868. */
  869. static void hal_reo_status_get_header_6750(uint32_t *d, int b, void *h1)
  870. {
  871. uint32_t val1 = 0;
  872. struct hal_reo_status_header *h =
  873. (struct hal_reo_status_header *)h1;
  874. switch (b) {
  875. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  876. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  877. STATUS_HEADER_REO_STATUS_NUMBER)];
  878. break;
  879. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  880. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  881. STATUS_HEADER_REO_STATUS_NUMBER)];
  882. break;
  883. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  884. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  885. STATUS_HEADER_REO_STATUS_NUMBER)];
  886. break;
  887. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  888. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  889. STATUS_HEADER_REO_STATUS_NUMBER)];
  890. break;
  891. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  892. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  893. STATUS_HEADER_REO_STATUS_NUMBER)];
  894. break;
  895. case HAL_REO_DESC_THRES_STATUS_TLV:
  896. val1 =
  897. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  898. STATUS_HEADER_REO_STATUS_NUMBER)];
  899. break;
  900. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  901. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  902. STATUS_HEADER_REO_STATUS_NUMBER)];
  903. break;
  904. default:
  905. qdf_nofl_err("ERROR: Unknown tlv\n");
  906. break;
  907. }
  908. h->cmd_num =
  909. HAL_GET_FIELD(
  910. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  911. val1);
  912. h->exec_time =
  913. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  914. CMD_EXECUTION_TIME, val1);
  915. h->status =
  916. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  917. REO_CMD_EXECUTION_STATUS, val1);
  918. switch (b) {
  919. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  920. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  921. STATUS_HEADER_TIMESTAMP)];
  922. break;
  923. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  924. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  925. STATUS_HEADER_TIMESTAMP)];
  926. break;
  927. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  928. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  929. STATUS_HEADER_TIMESTAMP)];
  930. break;
  931. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  933. STATUS_HEADER_TIMESTAMP)];
  934. break;
  935. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  937. STATUS_HEADER_TIMESTAMP)];
  938. break;
  939. case HAL_REO_DESC_THRES_STATUS_TLV:
  940. val1 =
  941. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  942. STATUS_HEADER_TIMESTAMP)];
  943. break;
  944. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  945. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  946. STATUS_HEADER_TIMESTAMP)];
  947. break;
  948. default:
  949. qdf_nofl_err("ERROR: Unknown tlv\n");
  950. break;
  951. }
  952. h->tstamp =
  953. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  954. }
  955. /**
  956. * hal_tx_desc_set_mesh_en_6750 - Set mesh_enable flag in Tx descriptor
  957. * @desc: Handle to Tx Descriptor
  958. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  959. * enabling the interpretation of the 'Mesh Control Present' bit
  960. * (bit 8) of QoS Control (otherwise this bit is ignored),
  961. * For native WiFi frames, this indicates that a 'Mesh Control' field
  962. * is present between the header and the LLC.
  963. *
  964. * Return: void
  965. */
  966. static inline
  967. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  968. {
  969. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  970. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  971. }
  972. static
  973. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  974. {
  975. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  976. }
  977. static
  978. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  979. {
  980. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  981. }
  982. static
  983. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  984. {
  985. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  986. }
  987. static
  988. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  989. {
  990. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  991. }
  992. static
  993. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  994. {
  995. return HAL_RX_GET_FC_VALID(buf);
  996. }
  997. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  998. {
  999. return HAL_RX_GET_TO_DS_FLAG(buf);
  1000. }
  1001. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1002. {
  1003. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1004. }
  1005. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1006. {
  1007. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1008. }
  1009. static uint32_t
  1010. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1011. {
  1012. return HAL_RX_GET_PPDU_ID(buf);
  1013. }
  1014. /**
  1015. * hal_reo_config_6750(): Set reo config parameters
  1016. * @soc: hal soc handle
  1017. * @reg_val: value to be set
  1018. * @reo_params: reo parameters
  1019. *
  1020. * Return: void
  1021. */
  1022. static
  1023. void hal_reo_config_6750(struct hal_soc *soc,
  1024. uint32_t reg_val,
  1025. struct hal_reo_params *reo_params)
  1026. {
  1027. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1028. }
  1029. /**
  1030. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1031. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1032. *
  1033. * Return - Pointer to rx_msdu_desc_info structure.
  1034. *
  1035. */
  1036. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1037. {
  1038. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1039. }
  1040. /**
  1041. * hal_rx_link_desc_msdu0_ptr_6750 - Get pointer to rx_msdu details
  1042. * @link_desc - Pointer to link desc
  1043. *
  1044. * Return - Pointer to rx_msdu_details structure
  1045. *
  1046. */
  1047. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1048. {
  1049. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1050. }
  1051. /**
  1052. * hal_rx_msdu_flow_idx_get_6750: API to get flow index
  1053. * from rx_msdu_end TLV
  1054. * @buf: pointer to the start of RX PKT TLV headers
  1055. *
  1056. * Return: flow index value from MSDU END TLV
  1057. */
  1058. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1059. {
  1060. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1061. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1062. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1063. }
  1064. /**
  1065. * hal_rx_msdu_flow_idx_invalid_6750: API to get flow index invalid
  1066. * from rx_msdu_end TLV
  1067. * @buf: pointer to the start of RX PKT TLV headers
  1068. *
  1069. * Return: flow index invalid value from MSDU END TLV
  1070. */
  1071. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1072. {
  1073. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1074. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1075. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1076. }
  1077. /**
  1078. * hal_rx_msdu_flow_idx_timeout_6750: API to get flow index timeout
  1079. * from rx_msdu_end TLV
  1080. * @buf: pointer to the start of RX PKT TLV headers
  1081. *
  1082. * Return: flow index timeout value from MSDU END TLV
  1083. */
  1084. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1085. {
  1086. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1087. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1088. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1089. }
  1090. /**
  1091. * hal_rx_msdu_fse_metadata_get_6750: API to get FSE metadata
  1092. * from rx_msdu_end TLV
  1093. * @buf: pointer to the start of RX PKT TLV headers
  1094. *
  1095. * Return: fse metadata value from MSDU END TLV
  1096. */
  1097. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1098. {
  1099. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1100. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1101. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1102. }
  1103. /**
  1104. * hal_rx_msdu_cce_metadata_get_6750: API to get CCE metadata
  1105. * from rx_msdu_end TLV
  1106. * @buf: pointer to the start of RX PKT TLV headers
  1107. *
  1108. * Return: cce_metadata
  1109. */
  1110. static uint16_t
  1111. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1112. {
  1113. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1114. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1115. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1116. }
  1117. /**
  1118. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1119. * @buf: rx_tlv_hdr
  1120. *
  1121. * Return: tcp checksum
  1122. */
  1123. static uint16_t
  1124. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1125. {
  1126. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1127. }
  1128. /**
  1129. * hal_rx_get_rx_sequence_6750(): Function to retrieve rx sequence number
  1130. *
  1131. * @nbuf: Network buffer
  1132. * Returns: rx sequence number
  1133. */
  1134. static
  1135. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1136. {
  1137. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1138. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1139. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1140. }
  1141. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1142. #define CE_WINDOW_REMAP_RANGE 0x37
  1143. /**
  1144. * hal_get_window_address_6750(): Function to get hp/tp address
  1145. * @hal_soc: Pointer to hal_soc
  1146. * @addr: address offset of register
  1147. *
  1148. * Return: modified address offset of register
  1149. */
  1150. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1151. qdf_iomem_t addr)
  1152. {
  1153. qdf_iomem_t new_addr;
  1154. uint32_t offset;
  1155. uint32_t window;
  1156. offset = addr - hal_soc->dev_base_addr;
  1157. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1158. /*
  1159. * If offset lies within UMAC register range, use 2nd window
  1160. */
  1161. if (window == UMAC_WINDOW_REMAP_RANGE) {
  1162. new_addr = (hal_soc->dev_base_addr + WINDOW_START +
  1163. (offset & WINDOW_RANGE_MASK));
  1164. /*
  1165. * If offset lies within CE register range, use 3rd window
  1166. */
  1167. } else if (window == CE_WINDOW_REMAP_RANGE) {
  1168. new_addr = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1169. (offset & WINDOW_RANGE_MASK));
  1170. } else {
  1171. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1172. "%s: ERROR: Accessing Wrong register\n", __func__);
  1173. qdf_assert_always(0);
  1174. return 0;
  1175. }
  1176. return new_addr;
  1177. }
  1178. struct hal_hw_txrx_ops qca6750_hal_hw_txrx_ops = {
  1179. /* init and setup */
  1180. hal_srng_dst_hw_init_generic,
  1181. hal_srng_src_hw_init_generic,
  1182. hal_get_hw_hptp_generic,
  1183. hal_reo_setup_generic,
  1184. hal_setup_link_idle_list_generic,
  1185. hal_get_window_address_6750,
  1186. /* tx */
  1187. hal_tx_desc_set_dscp_tid_table_id_6750,
  1188. hal_tx_set_dscp_tid_map_6750,
  1189. hal_tx_update_dscp_tid_6750,
  1190. hal_tx_desc_set_lmac_id_6750,
  1191. hal_tx_desc_set_buf_addr_generic,
  1192. hal_tx_desc_set_search_type_generic,
  1193. hal_tx_desc_set_search_index_generic,
  1194. hal_tx_desc_set_cache_set_num_generic,
  1195. hal_tx_comp_get_status_generic,
  1196. hal_tx_comp_get_release_reason_generic,
  1197. hal_get_wbm_internal_error_generic,
  1198. hal_tx_desc_set_mesh_en_6750,
  1199. hal_tx_init_cmd_credit_ring_6750,
  1200. /* rx */
  1201. hal_rx_msdu_start_nss_get_6750,
  1202. hal_rx_mon_hw_desc_get_mpdu_status_6750,
  1203. hal_rx_get_tlv_6750,
  1204. hal_rx_proc_phyrx_other_receive_info_tlv_6750,
  1205. hal_rx_dump_msdu_start_tlv_6750,
  1206. hal_rx_dump_msdu_end_tlv_6750,
  1207. hal_get_link_desc_size_6750,
  1208. hal_rx_mpdu_start_tid_get_6750,
  1209. hal_rx_msdu_start_reception_type_get_6750,
  1210. hal_rx_msdu_end_da_idx_get_6750,
  1211. hal_rx_msdu_desc_info_get_ptr_6750,
  1212. hal_rx_link_desc_msdu0_ptr_6750,
  1213. hal_reo_status_get_header_6750,
  1214. hal_rx_status_get_tlv_info_generic,
  1215. hal_rx_wbm_err_info_get_generic,
  1216. hal_rx_dump_mpdu_start_tlv_generic,
  1217. hal_tx_set_pcp_tid_map_generic,
  1218. hal_tx_update_pcp_tid_generic,
  1219. hal_tx_update_tidmap_prty_generic,
  1220. hal_rx_get_rx_fragment_number_6750,
  1221. hal_rx_msdu_end_da_is_mcbc_get_6750,
  1222. hal_rx_msdu_end_sa_is_valid_get_6750,
  1223. hal_rx_msdu_end_sa_idx_get_6750,
  1224. hal_rx_desc_is_first_msdu_6750,
  1225. hal_rx_msdu_end_l3_hdr_padding_get_6750,
  1226. hal_rx_encryption_info_valid_6750,
  1227. hal_rx_print_pn_6750,
  1228. hal_rx_msdu_end_first_msdu_get_6750,
  1229. hal_rx_msdu_end_da_is_valid_get_6750,
  1230. hal_rx_msdu_end_last_msdu_get_6750,
  1231. hal_rx_get_mpdu_mac_ad4_valid_6750,
  1232. hal_rx_mpdu_start_sw_peer_id_get_6750,
  1233. hal_rx_mpdu_get_to_ds_6750,
  1234. hal_rx_mpdu_get_fr_ds_6750,
  1235. hal_rx_get_mpdu_frame_control_valid_6750,
  1236. hal_rx_mpdu_get_addr1_6750,
  1237. hal_rx_mpdu_get_addr2_6750,
  1238. hal_rx_mpdu_get_addr3_6750,
  1239. hal_rx_mpdu_get_addr4_6750,
  1240. hal_rx_get_mpdu_sequence_control_valid_6750,
  1241. hal_rx_is_unicast_6750,
  1242. hal_rx_tid_get_6750,
  1243. hal_rx_hw_desc_get_ppduid_get_6750,
  1244. NULL,
  1245. NULL,
  1246. hal_rx_msdu0_buffer_addr_lsb_6750,
  1247. hal_rx_msdu_desc_info_ptr_get_6750,
  1248. hal_ent_mpdu_desc_info_6750,
  1249. hal_dst_mpdu_desc_info_6750,
  1250. hal_rx_get_fc_valid_6750,
  1251. hal_rx_get_to_ds_flag_6750,
  1252. hal_rx_get_mac_addr2_valid_6750,
  1253. hal_rx_get_filter_category_6750,
  1254. hal_rx_get_ppdu_id_6750,
  1255. hal_reo_config_6750,
  1256. hal_rx_msdu_flow_idx_get_6750,
  1257. hal_rx_msdu_flow_idx_invalid_6750,
  1258. hal_rx_msdu_flow_idx_timeout_6750,
  1259. hal_rx_msdu_fse_metadata_get_6750,
  1260. hal_rx_msdu_cce_metadata_get_6750,
  1261. NULL,
  1262. hal_rx_tlv_get_tcp_chksum_6750,
  1263. hal_rx_get_rx_sequence_6750,
  1264. NULL,
  1265. NULL,
  1266. /* rx - msdu end fast path info fields */
  1267. hal_rx_msdu_packet_metadata_get_generic,
  1268. NULL,
  1269. NULL,
  1270. NULL,
  1271. NULL,
  1272. NULL,
  1273. NULL,
  1274. NULL,
  1275. };
  1276. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1277. /* TODO: max_rings can populated by querying HW capabilities */
  1278. { /* REO_DST */
  1279. .start_ring_id = HAL_SRNG_REO2SW1,
  1280. .max_rings = 4,
  1281. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1282. .lmac_ring = FALSE,
  1283. .ring_dir = HAL_SRNG_DST_RING,
  1284. .reg_start = {
  1285. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1286. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1287. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1288. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1289. },
  1290. .reg_size = {
  1291. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1292. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1293. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1294. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1295. },
  1296. .max_size =
  1297. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1298. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1299. },
  1300. { /* REO_EXCEPTION */
  1301. /* Designating REO2TCL ring as exception ring. This ring is
  1302. * similar to other REO2SW rings though it is named as REO2TCL.
  1303. * Any of theREO2SW rings can be used as exception ring.
  1304. */
  1305. .start_ring_id = HAL_SRNG_REO2TCL,
  1306. .max_rings = 1,
  1307. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1308. .lmac_ring = FALSE,
  1309. .ring_dir = HAL_SRNG_DST_RING,
  1310. .reg_start = {
  1311. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1312. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1313. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1314. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1315. },
  1316. /* Single ring - provide ring size if multiple rings of this
  1317. * type are supported
  1318. */
  1319. .reg_size = {},
  1320. .max_size =
  1321. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1322. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1323. },
  1324. { /* REO_REINJECT */
  1325. .start_ring_id = HAL_SRNG_SW2REO,
  1326. .max_rings = 1,
  1327. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1328. .lmac_ring = FALSE,
  1329. .ring_dir = HAL_SRNG_SRC_RING,
  1330. .reg_start = {
  1331. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1332. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1333. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1334. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1335. },
  1336. /* Single ring - provide ring size if multiple rings of this
  1337. * type are supported
  1338. */
  1339. .reg_size = {},
  1340. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1341. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1342. },
  1343. { /* REO_CMD */
  1344. .start_ring_id = HAL_SRNG_REO_CMD,
  1345. .max_rings = 1,
  1346. .entry_size = (sizeof(struct tlv_32_hdr) +
  1347. sizeof(struct reo_get_queue_stats)) >> 2,
  1348. .lmac_ring = FALSE,
  1349. .ring_dir = HAL_SRNG_SRC_RING,
  1350. .reg_start = {
  1351. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1352. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1353. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1354. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1355. },
  1356. /* Single ring - provide ring size if multiple rings of this
  1357. * type are supported
  1358. */
  1359. .reg_size = {},
  1360. .max_size =
  1361. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1362. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1363. },
  1364. { /* REO_STATUS */
  1365. .start_ring_id = HAL_SRNG_REO_STATUS,
  1366. .max_rings = 1,
  1367. .entry_size = (sizeof(struct tlv_32_hdr) +
  1368. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1369. .lmac_ring = FALSE,
  1370. .ring_dir = HAL_SRNG_DST_RING,
  1371. .reg_start = {
  1372. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1373. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1374. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1375. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1376. },
  1377. /* Single ring - provide ring size if multiple rings of this
  1378. * type are supported
  1379. */
  1380. .reg_size = {},
  1381. .max_size =
  1382. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1383. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1384. },
  1385. { /* TCL_DATA */
  1386. .start_ring_id = HAL_SRNG_SW2TCL1,
  1387. .max_rings = 3,
  1388. .entry_size = (sizeof(struct tlv_32_hdr) +
  1389. sizeof(struct tcl_data_cmd)) >> 2,
  1390. .lmac_ring = FALSE,
  1391. .ring_dir = HAL_SRNG_SRC_RING,
  1392. .reg_start = {
  1393. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1394. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1395. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1396. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1397. },
  1398. .reg_size = {
  1399. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1400. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1401. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1402. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1403. },
  1404. .max_size =
  1405. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1406. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1407. },
  1408. { /* TCL_CMD */
  1409. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1410. .max_rings = 1,
  1411. .entry_size = (sizeof(struct tlv_32_hdr) +
  1412. sizeof(struct tcl_gse_cmd)) >> 2,
  1413. .lmac_ring = FALSE,
  1414. .ring_dir = HAL_SRNG_SRC_RING,
  1415. .reg_start = {
  1416. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1417. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1418. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1419. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1420. },
  1421. /* Single ring - provide ring size if multiple rings of this
  1422. * type are supported
  1423. */
  1424. .reg_size = {},
  1425. .max_size =
  1426. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1427. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1428. },
  1429. { /* TCL_STATUS */
  1430. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1431. .max_rings = 1,
  1432. .entry_size = (sizeof(struct tlv_32_hdr) +
  1433. sizeof(struct tcl_status_ring)) >> 2,
  1434. .lmac_ring = FALSE,
  1435. .ring_dir = HAL_SRNG_DST_RING,
  1436. .reg_start = {
  1437. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1438. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1439. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1440. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1441. },
  1442. /* Single ring - provide ring size if multiple rings of this
  1443. * type are supported
  1444. */
  1445. .reg_size = {},
  1446. .max_size =
  1447. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1448. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1449. },
  1450. { /* CE_SRC */
  1451. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1452. .max_rings = 12,
  1453. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1454. .lmac_ring = FALSE,
  1455. .ring_dir = HAL_SRNG_SRC_RING,
  1456. .reg_start = {
  1457. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1458. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1459. },
  1460. .reg_size = {
  1461. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1462. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1463. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1464. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1465. },
  1466. .max_size =
  1467. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1468. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1469. },
  1470. { /* CE_DST */
  1471. .start_ring_id = HAL_SRNG_CE_0_DST,
  1472. .max_rings = 12,
  1473. .entry_size = 8 >> 2,
  1474. /*TODO: entry_size above should actually be
  1475. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1476. * of struct ce_dst_desc in HW header files
  1477. */
  1478. .lmac_ring = FALSE,
  1479. .ring_dir = HAL_SRNG_SRC_RING,
  1480. .reg_start = {
  1481. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1482. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1483. },
  1484. .reg_size = {
  1485. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1486. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1487. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1488. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1489. },
  1490. .max_size =
  1491. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1492. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1493. },
  1494. { /* CE_DST_STATUS */
  1495. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1496. .max_rings = 12,
  1497. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1498. .lmac_ring = FALSE,
  1499. .ring_dir = HAL_SRNG_DST_RING,
  1500. .reg_start = {
  1501. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1502. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1503. },
  1504. /* TODO: check destination status ring registers */
  1505. .reg_size = {
  1506. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1507. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1508. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1509. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1510. },
  1511. .max_size =
  1512. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1513. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1514. },
  1515. { /* WBM_IDLE_LINK */
  1516. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1517. .max_rings = 1,
  1518. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1519. .lmac_ring = FALSE,
  1520. .ring_dir = HAL_SRNG_SRC_RING,
  1521. .reg_start = {
  1522. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1523. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1524. },
  1525. /* Single ring - provide ring size if multiple rings of this
  1526. * type are supported
  1527. */
  1528. .reg_size = {},
  1529. .max_size =
  1530. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1531. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1532. },
  1533. { /* SW2WBM_RELEASE */
  1534. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1535. .max_rings = 1,
  1536. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1537. .lmac_ring = FALSE,
  1538. .ring_dir = HAL_SRNG_SRC_RING,
  1539. .reg_start = {
  1540. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1541. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1542. },
  1543. /* Single ring - provide ring size if multiple rings of this
  1544. * type are supported
  1545. */
  1546. .reg_size = {},
  1547. .max_size =
  1548. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1549. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1550. },
  1551. { /* WBM2SW_RELEASE */
  1552. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1553. .max_rings = 4,
  1554. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1555. .lmac_ring = FALSE,
  1556. .ring_dir = HAL_SRNG_DST_RING,
  1557. .reg_start = {
  1558. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1559. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1560. },
  1561. .reg_size = {
  1562. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1563. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1564. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1565. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1566. },
  1567. .max_size =
  1568. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1569. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1570. },
  1571. { /* RXDMA_BUF */
  1572. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1573. #ifdef IPA_OFFLOAD
  1574. .max_rings = 3,
  1575. #else
  1576. .max_rings = 2,
  1577. #endif
  1578. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1579. .lmac_ring = TRUE,
  1580. .ring_dir = HAL_SRNG_SRC_RING,
  1581. /* reg_start is not set because LMAC rings are not accessed
  1582. * from host
  1583. */
  1584. .reg_start = {},
  1585. .reg_size = {},
  1586. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1587. },
  1588. { /* RXDMA_DST */
  1589. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1590. .max_rings = 1,
  1591. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1592. .lmac_ring = TRUE,
  1593. .ring_dir = HAL_SRNG_DST_RING,
  1594. /* reg_start is not set because LMAC rings are not accessed
  1595. * from host
  1596. */
  1597. .reg_start = {},
  1598. .reg_size = {},
  1599. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1600. },
  1601. { /* RXDMA_MONITOR_BUF */
  1602. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1603. .max_rings = 1,
  1604. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1605. .lmac_ring = TRUE,
  1606. .ring_dir = HAL_SRNG_SRC_RING,
  1607. /* reg_start is not set because LMAC rings are not accessed
  1608. * from host
  1609. */
  1610. .reg_start = {},
  1611. .reg_size = {},
  1612. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1613. },
  1614. { /* RXDMA_MONITOR_STATUS */
  1615. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1616. .max_rings = 1,
  1617. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1618. .lmac_ring = TRUE,
  1619. .ring_dir = HAL_SRNG_SRC_RING,
  1620. /* reg_start is not set because LMAC rings are not accessed
  1621. * from host
  1622. */
  1623. .reg_start = {},
  1624. .reg_size = {},
  1625. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1626. },
  1627. { /* RXDMA_MONITOR_DST */
  1628. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1629. .max_rings = 1,
  1630. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1631. .lmac_ring = TRUE,
  1632. .ring_dir = HAL_SRNG_DST_RING,
  1633. /* reg_start is not set because LMAC rings are not accessed
  1634. * from host
  1635. */
  1636. .reg_start = {},
  1637. .reg_size = {},
  1638. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1639. },
  1640. { /* RXDMA_MONITOR_DESC */
  1641. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1642. .max_rings = 1,
  1643. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1644. .lmac_ring = TRUE,
  1645. .ring_dir = HAL_SRNG_SRC_RING,
  1646. /* reg_start is not set because LMAC rings are not accessed
  1647. * from host
  1648. */
  1649. .reg_start = {},
  1650. .reg_size = {},
  1651. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1652. },
  1653. { /* DIR_BUF_RX_DMA_SRC */
  1654. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1655. .max_rings = 1,
  1656. .entry_size = 2,
  1657. .lmac_ring = TRUE,
  1658. .ring_dir = HAL_SRNG_SRC_RING,
  1659. /* reg_start is not set because LMAC rings are not accessed
  1660. * from host
  1661. */
  1662. .reg_start = {},
  1663. .reg_size = {},
  1664. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1665. },
  1666. #ifdef WLAN_FEATURE_CIF_CFR
  1667. { /* WIFI_POS_SRC */
  1668. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1669. .max_rings = 1,
  1670. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1671. .lmac_ring = TRUE,
  1672. .ring_dir = HAL_SRNG_SRC_RING,
  1673. /* reg_start is not set because LMAC rings are not accessed
  1674. * from host
  1675. */
  1676. .reg_start = {},
  1677. .reg_size = {},
  1678. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1679. },
  1680. #endif
  1681. };
  1682. int32_t hal_hw_reg_offset_qca6750[] = {
  1683. /* dst */
  1684. REG_OFFSET(DST, HP),
  1685. REG_OFFSET(DST, TP),
  1686. REG_OFFSET(DST, ID),
  1687. REG_OFFSET(DST, MISC),
  1688. REG_OFFSET(DST, HP_ADDR_LSB),
  1689. REG_OFFSET(DST, HP_ADDR_MSB),
  1690. REG_OFFSET(DST, MSI1_BASE_LSB),
  1691. REG_OFFSET(DST, MSI1_BASE_MSB),
  1692. REG_OFFSET(DST, MSI1_DATA),
  1693. REG_OFFSET(DST, BASE_LSB),
  1694. REG_OFFSET(DST, BASE_MSB),
  1695. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1696. /* src */
  1697. REG_OFFSET(SRC, HP),
  1698. REG_OFFSET(SRC, TP),
  1699. REG_OFFSET(SRC, ID),
  1700. REG_OFFSET(SRC, MISC),
  1701. REG_OFFSET(SRC, TP_ADDR_LSB),
  1702. REG_OFFSET(SRC, TP_ADDR_MSB),
  1703. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1704. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1705. REG_OFFSET(SRC, MSI1_DATA),
  1706. REG_OFFSET(SRC, BASE_LSB),
  1707. REG_OFFSET(SRC, BASE_MSB),
  1708. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1709. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1710. };
  1711. /**
  1712. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  1713. * offset and srng table
  1714. */
  1715. void hal_qca6750_attach(struct hal_soc *hal_soc)
  1716. {
  1717. hal_soc->hw_srng_table = hw_srng_table_6750;
  1718. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6750;
  1719. hal_soc->ops = &qca6750_hal_hw_txrx_ops;
  1720. }