msm-dai-q6-v2.c 385 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/sp_params.h>
  19. #include <dsp/q6core.h>
  20. #include "msm-dai-q6-v2.h"
  21. #include <asoc/core.h>
  22. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  23. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  24. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  25. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  26. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  27. #define MSM_DAI_SEN_AUXPCM_DT_DEV_ID 6
  28. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  29. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  30. #define spdif_clock_value(rate) (2*rate*32*2)
  31. #define CHANNEL_STATUS_SIZE 24
  32. #define CHANNEL_STATUS_MASK_INIT 0x0
  33. #define CHANNEL_STATUS_MASK 0x4
  34. #define PREEMPH_MASK 0x38
  35. #define PREEMPH_SHIFT 3
  36. #define GET_PREEMPH(b) ((b & PREEMPH_MASK) >> PREEMPH_SHIFT)
  37. #define AFE_API_VERSION_CLOCK_SET 1
  38. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  39. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  40. SNDRV_PCM_FMTBIT_S24_LE | \
  41. SNDRV_PCM_FMTBIT_S32_LE)
  42. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  43. enum {
  44. ENC_FMT_NONE,
  45. DEC_FMT_NONE = ENC_FMT_NONE,
  46. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  47. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  48. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  49. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  50. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  51. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  52. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  53. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  54. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  55. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  56. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  57. ENC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  58. DEC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  59. };
  60. enum {
  61. SPKR_1,
  62. SPKR_2,
  63. };
  64. static const struct afe_clk_set lpass_clk_set_default = {
  65. AFE_API_VERSION_CLOCK_SET,
  66. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  67. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  68. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  69. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  70. 0,
  71. };
  72. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  73. AFE_API_VERSION_I2S_CONFIG,
  74. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  75. 0,
  76. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  77. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  78. Q6AFE_LPASS_MODE_CLK1_VALID,
  79. 0,
  80. };
  81. enum {
  82. STATUS_PORT_STARTED, /* track if AFE port has started */
  83. /* track AFE Tx port status for bi-directional transfers */
  84. STATUS_TX_PORT,
  85. /* track AFE Rx port status for bi-directional transfers */
  86. STATUS_RX_PORT,
  87. STATUS_MAX
  88. };
  89. enum {
  90. RATE_8KHZ,
  91. RATE_16KHZ,
  92. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  93. };
  94. enum {
  95. IDX_PRIMARY_TDM_RX_0,
  96. IDX_PRIMARY_TDM_RX_1,
  97. IDX_PRIMARY_TDM_RX_2,
  98. IDX_PRIMARY_TDM_RX_3,
  99. IDX_PRIMARY_TDM_RX_4,
  100. IDX_PRIMARY_TDM_RX_5,
  101. IDX_PRIMARY_TDM_RX_6,
  102. IDX_PRIMARY_TDM_RX_7,
  103. IDX_PRIMARY_TDM_TX_0,
  104. IDX_PRIMARY_TDM_TX_1,
  105. IDX_PRIMARY_TDM_TX_2,
  106. IDX_PRIMARY_TDM_TX_3,
  107. IDX_PRIMARY_TDM_TX_4,
  108. IDX_PRIMARY_TDM_TX_5,
  109. IDX_PRIMARY_TDM_TX_6,
  110. IDX_PRIMARY_TDM_TX_7,
  111. IDX_SECONDARY_TDM_RX_0,
  112. IDX_SECONDARY_TDM_RX_1,
  113. IDX_SECONDARY_TDM_RX_2,
  114. IDX_SECONDARY_TDM_RX_3,
  115. IDX_SECONDARY_TDM_RX_4,
  116. IDX_SECONDARY_TDM_RX_5,
  117. IDX_SECONDARY_TDM_RX_6,
  118. IDX_SECONDARY_TDM_RX_7,
  119. IDX_SECONDARY_TDM_TX_0,
  120. IDX_SECONDARY_TDM_TX_1,
  121. IDX_SECONDARY_TDM_TX_2,
  122. IDX_SECONDARY_TDM_TX_3,
  123. IDX_SECONDARY_TDM_TX_4,
  124. IDX_SECONDARY_TDM_TX_5,
  125. IDX_SECONDARY_TDM_TX_6,
  126. IDX_SECONDARY_TDM_TX_7,
  127. IDX_TERTIARY_TDM_RX_0,
  128. IDX_TERTIARY_TDM_RX_1,
  129. IDX_TERTIARY_TDM_RX_2,
  130. IDX_TERTIARY_TDM_RX_3,
  131. IDX_TERTIARY_TDM_RX_4,
  132. IDX_TERTIARY_TDM_RX_5,
  133. IDX_TERTIARY_TDM_RX_6,
  134. IDX_TERTIARY_TDM_RX_7,
  135. IDX_TERTIARY_TDM_TX_0,
  136. IDX_TERTIARY_TDM_TX_1,
  137. IDX_TERTIARY_TDM_TX_2,
  138. IDX_TERTIARY_TDM_TX_3,
  139. IDX_TERTIARY_TDM_TX_4,
  140. IDX_TERTIARY_TDM_TX_5,
  141. IDX_TERTIARY_TDM_TX_6,
  142. IDX_TERTIARY_TDM_TX_7,
  143. IDX_QUATERNARY_TDM_RX_0,
  144. IDX_QUATERNARY_TDM_RX_1,
  145. IDX_QUATERNARY_TDM_RX_2,
  146. IDX_QUATERNARY_TDM_RX_3,
  147. IDX_QUATERNARY_TDM_RX_4,
  148. IDX_QUATERNARY_TDM_RX_5,
  149. IDX_QUATERNARY_TDM_RX_6,
  150. IDX_QUATERNARY_TDM_RX_7,
  151. IDX_QUATERNARY_TDM_TX_0,
  152. IDX_QUATERNARY_TDM_TX_1,
  153. IDX_QUATERNARY_TDM_TX_2,
  154. IDX_QUATERNARY_TDM_TX_3,
  155. IDX_QUATERNARY_TDM_TX_4,
  156. IDX_QUATERNARY_TDM_TX_5,
  157. IDX_QUATERNARY_TDM_TX_6,
  158. IDX_QUATERNARY_TDM_TX_7,
  159. IDX_QUINARY_TDM_RX_0,
  160. IDX_QUINARY_TDM_RX_1,
  161. IDX_QUINARY_TDM_RX_2,
  162. IDX_QUINARY_TDM_RX_3,
  163. IDX_QUINARY_TDM_RX_4,
  164. IDX_QUINARY_TDM_RX_5,
  165. IDX_QUINARY_TDM_RX_6,
  166. IDX_QUINARY_TDM_RX_7,
  167. IDX_QUINARY_TDM_TX_0,
  168. IDX_QUINARY_TDM_TX_1,
  169. IDX_QUINARY_TDM_TX_2,
  170. IDX_QUINARY_TDM_TX_3,
  171. IDX_QUINARY_TDM_TX_4,
  172. IDX_QUINARY_TDM_TX_5,
  173. IDX_QUINARY_TDM_TX_6,
  174. IDX_QUINARY_TDM_TX_7,
  175. IDX_SENARY_TDM_RX_0,
  176. IDX_SENARY_TDM_RX_1,
  177. IDX_SENARY_TDM_RX_2,
  178. IDX_SENARY_TDM_RX_3,
  179. IDX_SENARY_TDM_RX_4,
  180. IDX_SENARY_TDM_RX_5,
  181. IDX_SENARY_TDM_RX_6,
  182. IDX_SENARY_TDM_RX_7,
  183. IDX_SENARY_TDM_TX_0,
  184. IDX_SENARY_TDM_TX_1,
  185. IDX_SENARY_TDM_TX_2,
  186. IDX_SENARY_TDM_TX_3,
  187. IDX_SENARY_TDM_TX_4,
  188. IDX_SENARY_TDM_TX_5,
  189. IDX_SENARY_TDM_TX_6,
  190. IDX_SENARY_TDM_TX_7,
  191. IDX_TDM_MAX,
  192. };
  193. enum {
  194. IDX_GROUP_PRIMARY_TDM_RX,
  195. IDX_GROUP_PRIMARY_TDM_TX,
  196. IDX_GROUP_SECONDARY_TDM_RX,
  197. IDX_GROUP_SECONDARY_TDM_TX,
  198. IDX_GROUP_TERTIARY_TDM_RX,
  199. IDX_GROUP_TERTIARY_TDM_TX,
  200. IDX_GROUP_QUATERNARY_TDM_RX,
  201. IDX_GROUP_QUATERNARY_TDM_TX,
  202. IDX_GROUP_QUINARY_TDM_RX,
  203. IDX_GROUP_QUINARY_TDM_TX,
  204. IDX_GROUP_SENARY_TDM_RX,
  205. IDX_GROUP_SENARY_TDM_TX,
  206. IDX_GROUP_TDM_MAX,
  207. };
  208. struct msm_dai_q6_dai_data {
  209. DECLARE_BITMAP(status_mask, STATUS_MAX);
  210. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  211. u32 rate;
  212. u32 channels;
  213. u32 bitwidth;
  214. u32 cal_mode;
  215. u32 afe_rx_in_channels;
  216. u16 afe_rx_in_bitformat;
  217. u32 afe_tx_out_channels;
  218. u16 afe_tx_out_bitformat;
  219. struct afe_enc_config enc_config;
  220. struct afe_dec_config dec_config;
  221. struct afe_ttp_config ttp_config;
  222. union afe_port_config port_config;
  223. u16 vi_feed_mono;
  224. u32 xt_logging_disable;
  225. };
  226. struct msm_dai_q6_spdif_dai_data {
  227. DECLARE_BITMAP(status_mask, STATUS_MAX);
  228. u32 rate;
  229. u32 channels;
  230. u32 bitwidth;
  231. u16 port_id;
  232. struct afe_spdif_port_config spdif_port;
  233. struct afe_event_fmt_update fmt_event;
  234. struct kobject *kobj;
  235. };
  236. struct msm_dai_q6_spdif_event_msg {
  237. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  238. struct afe_event_fmt_update fmt_event;
  239. };
  240. struct msm_dai_q6_mi2s_dai_config {
  241. u16 pdata_mi2s_lines;
  242. struct msm_dai_q6_dai_data mi2s_dai_data;
  243. };
  244. struct msm_dai_q6_mi2s_dai_data {
  245. u32 is_island_dai;
  246. struct msm_dai_q6_mi2s_dai_config tx_dai;
  247. struct msm_dai_q6_mi2s_dai_config rx_dai;
  248. };
  249. struct msm_dai_q6_meta_mi2s_dai_data {
  250. DECLARE_BITMAP(status_mask, STATUS_MAX);
  251. u16 num_member_ports;
  252. u16 member_port_id[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  253. u16 channel_mode[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  254. u32 rate;
  255. u32 channels;
  256. u32 bitwidth;
  257. union afe_port_config port_config;
  258. };
  259. struct msm_dai_q6_cdc_dma_dai_data {
  260. DECLARE_BITMAP(status_mask, STATUS_MAX);
  261. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  262. u32 rate;
  263. u32 channels;
  264. u32 bitwidth;
  265. u32 is_island_dai;
  266. u32 xt_logging_disable;
  267. union afe_port_config port_config;
  268. };
  269. struct msm_dai_q6_auxpcm_dai_data {
  270. /* BITMAP to track Rx and Tx port usage count */
  271. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  272. struct mutex rlock; /* auxpcm dev resource lock */
  273. u16 rx_pid; /* AUXPCM RX AFE port ID */
  274. u16 tx_pid; /* AUXPCM TX AFE port ID */
  275. u16 afe_clk_ver;
  276. u32 is_island_dai;
  277. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  278. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  279. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  280. };
  281. struct msm_dai_q6_tdm_dai_data {
  282. DECLARE_BITMAP(status_mask, STATUS_MAX);
  283. u32 rate;
  284. u32 channels;
  285. u32 bitwidth;
  286. u32 num_group_ports;
  287. u32 is_island_dai;
  288. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  289. union afe_port_group_config group_cfg; /* hold tdm group config */
  290. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  291. struct afe_param_id_tdm_lane_cfg lane_cfg; /* hold tdm lane config */
  292. };
  293. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  294. * 0: linear PCM
  295. * 1: non-linear PCM
  296. * 2: PCM data in IEC 60968 container
  297. * 3: compressed data in IEC 60958 container
  298. * 9: DSD over PCM (DoP) with marker byte
  299. */
  300. static const char *const mi2s_format[] = {
  301. "LPCM",
  302. "Compr",
  303. "LPCM-60958",
  304. "Compr-60958",
  305. "NA4",
  306. "NA5",
  307. "NA6",
  308. "NA7",
  309. "NA8",
  310. "DSD_DOP_W_MARKER"
  311. };
  312. static const char *const mi2s_vi_feed_mono[] = {
  313. "Left",
  314. "Right",
  315. };
  316. static const struct soc_enum mi2s_config_enum[] = {
  317. SOC_ENUM_SINGLE_EXT(10, mi2s_format),
  318. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  319. };
  320. static const char *const cdc_dma_format[] = {
  321. "UNPACKED",
  322. "PACKED_16B",
  323. };
  324. static const struct soc_enum cdc_dma_config_enum[] = {
  325. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  326. };
  327. static const char *const sb_format[] = {
  328. "UNPACKED",
  329. "PACKED_16B",
  330. "DSD_DOP",
  331. };
  332. static const struct soc_enum sb_config_enum[] = {
  333. SOC_ENUM_SINGLE_EXT(3, sb_format),
  334. };
  335. static const char * const xt_logging_disable_text[] = {
  336. "FALSE",
  337. "TRUE",
  338. };
  339. static const struct soc_enum xt_logging_disable_enum[] = {
  340. SOC_ENUM_SINGLE_EXT(2, xt_logging_disable_text),
  341. };
  342. static const char *const tdm_data_format[] = {
  343. "LPCM",
  344. "Compr",
  345. "Gen Compr"
  346. };
  347. static const char *const tdm_header_type[] = {
  348. "Invalid",
  349. "Default",
  350. "Entertainment",
  351. };
  352. static const struct soc_enum tdm_config_enum[] = {
  353. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  354. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  355. };
  356. static DEFINE_MUTEX(tdm_mutex);
  357. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  358. static struct afe_param_id_tdm_lane_cfg tdm_lane_cfg = {
  359. AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX,
  360. 0x0,
  361. };
  362. /* cache of group cfg per parent node */
  363. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  364. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  365. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  366. 0,
  367. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  368. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  369. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  370. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  371. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  372. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  373. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  374. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  375. 8,
  376. 48000,
  377. 32,
  378. 8,
  379. 32,
  380. 0xFF,
  381. };
  382. static u32 num_tdm_group_ports;
  383. static struct afe_clk_set tdm_clk_set = {
  384. AFE_API_VERSION_CLOCK_SET,
  385. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  386. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  387. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  388. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  389. 0,
  390. };
  391. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  392. {
  393. switch (id) {
  394. case IDX_GROUP_PRIMARY_TDM_RX:
  395. case IDX_GROUP_PRIMARY_TDM_TX:
  396. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  397. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  398. case IDX_GROUP_SECONDARY_TDM_RX:
  399. case IDX_GROUP_SECONDARY_TDM_TX:
  400. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  401. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  402. case IDX_GROUP_TERTIARY_TDM_RX:
  403. case IDX_GROUP_TERTIARY_TDM_TX:
  404. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  405. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  406. case IDX_GROUP_QUATERNARY_TDM_RX:
  407. case IDX_GROUP_QUATERNARY_TDM_TX:
  408. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  409. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  410. case IDX_GROUP_QUINARY_TDM_RX:
  411. case IDX_GROUP_QUINARY_TDM_TX:
  412. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  413. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  414. case IDX_GROUP_SENARY_TDM_RX:
  415. case IDX_GROUP_SENARY_TDM_TX:
  416. return atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_RX]) +
  417. atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_TX]);
  418. default: return -EINVAL;
  419. }
  420. }
  421. int msm_dai_q6_get_group_idx(u16 id)
  422. {
  423. switch (id) {
  424. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  425. case AFE_PORT_ID_PRIMARY_TDM_RX:
  426. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  427. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  428. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  429. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  430. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  431. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  432. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  433. return IDX_GROUP_PRIMARY_TDM_RX;
  434. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  435. case AFE_PORT_ID_PRIMARY_TDM_TX:
  436. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  437. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  438. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  439. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  440. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  441. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  442. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  443. return IDX_GROUP_PRIMARY_TDM_TX;
  444. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  445. case AFE_PORT_ID_SECONDARY_TDM_RX:
  446. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  447. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  448. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  449. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  450. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  451. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  452. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  453. return IDX_GROUP_SECONDARY_TDM_RX;
  454. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  455. case AFE_PORT_ID_SECONDARY_TDM_TX:
  456. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  457. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  458. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  459. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  460. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  461. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  462. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  463. return IDX_GROUP_SECONDARY_TDM_TX;
  464. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  465. case AFE_PORT_ID_TERTIARY_TDM_RX:
  466. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  467. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  468. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  469. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  470. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  471. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  472. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  473. return IDX_GROUP_TERTIARY_TDM_RX;
  474. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  475. case AFE_PORT_ID_TERTIARY_TDM_TX:
  476. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  477. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  478. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  479. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  480. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  481. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  482. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  483. return IDX_GROUP_TERTIARY_TDM_TX;
  484. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  485. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  486. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  487. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  488. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  489. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  490. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  491. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  492. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  493. return IDX_GROUP_QUATERNARY_TDM_RX;
  494. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  495. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  496. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  497. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  498. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  499. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  500. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  501. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  502. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  503. return IDX_GROUP_QUATERNARY_TDM_TX;
  504. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  505. case AFE_PORT_ID_QUINARY_TDM_RX:
  506. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  507. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  508. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  509. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  510. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  511. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  512. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  513. return IDX_GROUP_QUINARY_TDM_RX;
  514. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  515. case AFE_PORT_ID_QUINARY_TDM_TX:
  516. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  517. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  518. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  519. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  520. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  521. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  522. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  523. return IDX_GROUP_QUINARY_TDM_TX;
  524. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  525. case AFE_PORT_ID_SENARY_TDM_RX:
  526. case AFE_PORT_ID_SENARY_TDM_RX_1:
  527. case AFE_PORT_ID_SENARY_TDM_RX_2:
  528. case AFE_PORT_ID_SENARY_TDM_RX_3:
  529. case AFE_PORT_ID_SENARY_TDM_RX_4:
  530. case AFE_PORT_ID_SENARY_TDM_RX_5:
  531. case AFE_PORT_ID_SENARY_TDM_RX_6:
  532. case AFE_PORT_ID_SENARY_TDM_RX_7:
  533. return IDX_GROUP_SENARY_TDM_RX;
  534. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  535. case AFE_PORT_ID_SENARY_TDM_TX:
  536. case AFE_PORT_ID_SENARY_TDM_TX_1:
  537. case AFE_PORT_ID_SENARY_TDM_TX_2:
  538. case AFE_PORT_ID_SENARY_TDM_TX_3:
  539. case AFE_PORT_ID_SENARY_TDM_TX_4:
  540. case AFE_PORT_ID_SENARY_TDM_TX_5:
  541. case AFE_PORT_ID_SENARY_TDM_TX_6:
  542. case AFE_PORT_ID_SENARY_TDM_TX_7:
  543. return IDX_GROUP_SENARY_TDM_TX;
  544. default: return -EINVAL;
  545. }
  546. }
  547. int msm_dai_q6_get_port_idx(u16 id)
  548. {
  549. switch (id) {
  550. case AFE_PORT_ID_PRIMARY_TDM_RX:
  551. return IDX_PRIMARY_TDM_RX_0;
  552. case AFE_PORT_ID_PRIMARY_TDM_TX:
  553. return IDX_PRIMARY_TDM_TX_0;
  554. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  555. return IDX_PRIMARY_TDM_RX_1;
  556. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  557. return IDX_PRIMARY_TDM_TX_1;
  558. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  559. return IDX_PRIMARY_TDM_RX_2;
  560. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  561. return IDX_PRIMARY_TDM_TX_2;
  562. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  563. return IDX_PRIMARY_TDM_RX_3;
  564. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  565. return IDX_PRIMARY_TDM_TX_3;
  566. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  567. return IDX_PRIMARY_TDM_RX_4;
  568. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  569. return IDX_PRIMARY_TDM_TX_4;
  570. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  571. return IDX_PRIMARY_TDM_RX_5;
  572. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  573. return IDX_PRIMARY_TDM_TX_5;
  574. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  575. return IDX_PRIMARY_TDM_RX_6;
  576. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  577. return IDX_PRIMARY_TDM_TX_6;
  578. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  579. return IDX_PRIMARY_TDM_RX_7;
  580. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  581. return IDX_PRIMARY_TDM_TX_7;
  582. case AFE_PORT_ID_SECONDARY_TDM_RX:
  583. return IDX_SECONDARY_TDM_RX_0;
  584. case AFE_PORT_ID_SECONDARY_TDM_TX:
  585. return IDX_SECONDARY_TDM_TX_0;
  586. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  587. return IDX_SECONDARY_TDM_RX_1;
  588. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  589. return IDX_SECONDARY_TDM_TX_1;
  590. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  591. return IDX_SECONDARY_TDM_RX_2;
  592. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  593. return IDX_SECONDARY_TDM_TX_2;
  594. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  595. return IDX_SECONDARY_TDM_RX_3;
  596. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  597. return IDX_SECONDARY_TDM_TX_3;
  598. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  599. return IDX_SECONDARY_TDM_RX_4;
  600. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  601. return IDX_SECONDARY_TDM_TX_4;
  602. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  603. return IDX_SECONDARY_TDM_RX_5;
  604. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  605. return IDX_SECONDARY_TDM_TX_5;
  606. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  607. return IDX_SECONDARY_TDM_RX_6;
  608. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  609. return IDX_SECONDARY_TDM_TX_6;
  610. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  611. return IDX_SECONDARY_TDM_RX_7;
  612. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  613. return IDX_SECONDARY_TDM_TX_7;
  614. case AFE_PORT_ID_TERTIARY_TDM_RX:
  615. return IDX_TERTIARY_TDM_RX_0;
  616. case AFE_PORT_ID_TERTIARY_TDM_TX:
  617. return IDX_TERTIARY_TDM_TX_0;
  618. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  619. return IDX_TERTIARY_TDM_RX_1;
  620. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  621. return IDX_TERTIARY_TDM_TX_1;
  622. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  623. return IDX_TERTIARY_TDM_RX_2;
  624. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  625. return IDX_TERTIARY_TDM_TX_2;
  626. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  627. return IDX_TERTIARY_TDM_RX_3;
  628. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  629. return IDX_TERTIARY_TDM_TX_3;
  630. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  631. return IDX_TERTIARY_TDM_RX_4;
  632. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  633. return IDX_TERTIARY_TDM_TX_4;
  634. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  635. return IDX_TERTIARY_TDM_RX_5;
  636. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  637. return IDX_TERTIARY_TDM_TX_5;
  638. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  639. return IDX_TERTIARY_TDM_RX_6;
  640. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  641. return IDX_TERTIARY_TDM_TX_6;
  642. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  643. return IDX_TERTIARY_TDM_RX_7;
  644. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  645. return IDX_TERTIARY_TDM_TX_7;
  646. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  647. return IDX_QUATERNARY_TDM_RX_0;
  648. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  649. return IDX_QUATERNARY_TDM_TX_0;
  650. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  651. return IDX_QUATERNARY_TDM_RX_1;
  652. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  653. return IDX_QUATERNARY_TDM_TX_1;
  654. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  655. return IDX_QUATERNARY_TDM_RX_2;
  656. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  657. return IDX_QUATERNARY_TDM_TX_2;
  658. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  659. return IDX_QUATERNARY_TDM_RX_3;
  660. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  661. return IDX_QUATERNARY_TDM_TX_3;
  662. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  663. return IDX_QUATERNARY_TDM_RX_4;
  664. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  665. return IDX_QUATERNARY_TDM_TX_4;
  666. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  667. return IDX_QUATERNARY_TDM_RX_5;
  668. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  669. return IDX_QUATERNARY_TDM_TX_5;
  670. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  671. return IDX_QUATERNARY_TDM_RX_6;
  672. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  673. return IDX_QUATERNARY_TDM_TX_6;
  674. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  675. return IDX_QUATERNARY_TDM_RX_7;
  676. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  677. return IDX_QUATERNARY_TDM_TX_7;
  678. case AFE_PORT_ID_QUINARY_TDM_RX:
  679. return IDX_QUINARY_TDM_RX_0;
  680. case AFE_PORT_ID_QUINARY_TDM_TX:
  681. return IDX_QUINARY_TDM_TX_0;
  682. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  683. return IDX_QUINARY_TDM_RX_1;
  684. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  685. return IDX_QUINARY_TDM_TX_1;
  686. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  687. return IDX_QUINARY_TDM_RX_2;
  688. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  689. return IDX_QUINARY_TDM_TX_2;
  690. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  691. return IDX_QUINARY_TDM_RX_3;
  692. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  693. return IDX_QUINARY_TDM_TX_3;
  694. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  695. return IDX_QUINARY_TDM_RX_4;
  696. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  697. return IDX_QUINARY_TDM_TX_4;
  698. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  699. return IDX_QUINARY_TDM_RX_5;
  700. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  701. return IDX_QUINARY_TDM_TX_5;
  702. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  703. return IDX_QUINARY_TDM_RX_6;
  704. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  705. return IDX_QUINARY_TDM_TX_6;
  706. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  707. return IDX_QUINARY_TDM_RX_7;
  708. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  709. return IDX_QUINARY_TDM_TX_7;
  710. case AFE_PORT_ID_SENARY_TDM_RX:
  711. return IDX_SENARY_TDM_RX_0;
  712. case AFE_PORT_ID_SENARY_TDM_TX:
  713. return IDX_SENARY_TDM_TX_0;
  714. case AFE_PORT_ID_SENARY_TDM_RX_1:
  715. return IDX_SENARY_TDM_RX_1;
  716. case AFE_PORT_ID_SENARY_TDM_TX_1:
  717. return IDX_SENARY_TDM_TX_1;
  718. case AFE_PORT_ID_SENARY_TDM_RX_2:
  719. return IDX_SENARY_TDM_RX_2;
  720. case AFE_PORT_ID_SENARY_TDM_TX_2:
  721. return IDX_SENARY_TDM_TX_2;
  722. case AFE_PORT_ID_SENARY_TDM_RX_3:
  723. return IDX_SENARY_TDM_RX_3;
  724. case AFE_PORT_ID_SENARY_TDM_TX_3:
  725. return IDX_SENARY_TDM_TX_3;
  726. case AFE_PORT_ID_SENARY_TDM_RX_4:
  727. return IDX_SENARY_TDM_RX_4;
  728. case AFE_PORT_ID_SENARY_TDM_TX_4:
  729. return IDX_SENARY_TDM_TX_4;
  730. case AFE_PORT_ID_SENARY_TDM_RX_5:
  731. return IDX_SENARY_TDM_RX_5;
  732. case AFE_PORT_ID_SENARY_TDM_TX_5:
  733. return IDX_SENARY_TDM_TX_5;
  734. case AFE_PORT_ID_SENARY_TDM_RX_6:
  735. return IDX_SENARY_TDM_RX_6;
  736. case AFE_PORT_ID_SENARY_TDM_TX_6:
  737. return IDX_SENARY_TDM_TX_6;
  738. case AFE_PORT_ID_SENARY_TDM_RX_7:
  739. return IDX_SENARY_TDM_RX_7;
  740. case AFE_PORT_ID_SENARY_TDM_TX_7:
  741. return IDX_SENARY_TDM_TX_7;
  742. default: return -EINVAL;
  743. }
  744. }
  745. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  746. {
  747. /* Max num of slots is bits per frame divided
  748. * by bits per sample which is 16
  749. */
  750. switch (frame_rate) {
  751. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  752. return 0;
  753. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  754. return 1;
  755. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  756. return 2;
  757. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  758. return 4;
  759. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  760. return 8;
  761. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  762. return 16;
  763. default:
  764. pr_err("%s Invalid bits per frame %d\n",
  765. __func__, frame_rate);
  766. return 0;
  767. }
  768. }
  769. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  770. {
  771. struct snd_soc_dapm_route intercon;
  772. struct snd_soc_dapm_context *dapm;
  773. if (!dai) {
  774. pr_err("%s: Invalid params dai\n", __func__);
  775. return -EINVAL;
  776. }
  777. if (!dai->driver) {
  778. pr_err("%s: Invalid params dai driver\n", __func__);
  779. return -EINVAL;
  780. }
  781. dapm = snd_soc_component_get_dapm(dai->component);
  782. memset(&intercon, 0, sizeof(intercon));
  783. if (dai->driver->playback.stream_name &&
  784. dai->driver->playback.aif_name) {
  785. dev_dbg(dai->dev, "%s: add route for widget %s",
  786. __func__, dai->driver->playback.stream_name);
  787. intercon.source = dai->driver->playback.aif_name;
  788. intercon.sink = dai->driver->playback.stream_name;
  789. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  790. __func__, intercon.source, intercon.sink);
  791. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  792. snd_soc_dapm_ignore_suspend(dapm, intercon.sink);
  793. }
  794. if (dai->driver->capture.stream_name &&
  795. dai->driver->capture.aif_name) {
  796. dev_dbg(dai->dev, "%s: add route for widget %s",
  797. __func__, dai->driver->capture.stream_name);
  798. intercon.sink = dai->driver->capture.aif_name;
  799. intercon.source = dai->driver->capture.stream_name;
  800. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  801. __func__, intercon.source, intercon.sink);
  802. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  803. snd_soc_dapm_ignore_suspend(dapm, intercon.source);
  804. }
  805. return 0;
  806. }
  807. static int msm_dai_q6_auxpcm_hw_params(
  808. struct snd_pcm_substream *substream,
  809. struct snd_pcm_hw_params *params,
  810. struct snd_soc_dai *dai)
  811. {
  812. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  813. dev_get_drvdata(dai->dev);
  814. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  815. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  816. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  817. int rc = 0, slot_mapping_copy_len = 0;
  818. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  819. params_rate(params) != 16000)) {
  820. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  821. __func__, params_channels(params), params_rate(params));
  822. return -EINVAL;
  823. }
  824. mutex_lock(&aux_dai_data->rlock);
  825. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  826. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  827. /* AUXPCM DAI in use */
  828. if (dai_data->rate != params_rate(params)) {
  829. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  830. __func__);
  831. rc = -EINVAL;
  832. }
  833. mutex_unlock(&aux_dai_data->rlock);
  834. return rc;
  835. }
  836. dai_data->channels = params_channels(params);
  837. dai_data->rate = params_rate(params);
  838. if (dai_data->rate == 8000) {
  839. dai_data->port_config.pcm.pcm_cfg_minor_version =
  840. AFE_API_VERSION_PCM_CONFIG;
  841. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  842. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  843. dai_data->port_config.pcm.frame_setting =
  844. auxpcm_pdata->mode_8k.frame;
  845. dai_data->port_config.pcm.quantype =
  846. auxpcm_pdata->mode_8k.quant;
  847. dai_data->port_config.pcm.ctrl_data_out_enable =
  848. auxpcm_pdata->mode_8k.data;
  849. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  850. dai_data->port_config.pcm.num_channels = dai_data->channels;
  851. dai_data->port_config.pcm.bit_width = 16;
  852. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  853. auxpcm_pdata->mode_8k.num_slots)
  854. slot_mapping_copy_len =
  855. ARRAY_SIZE(
  856. dai_data->port_config.pcm.slot_number_mapping)
  857. * sizeof(uint16_t);
  858. else
  859. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  860. * sizeof(uint16_t);
  861. if (auxpcm_pdata->mode_8k.slot_mapping) {
  862. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  863. auxpcm_pdata->mode_8k.slot_mapping,
  864. slot_mapping_copy_len);
  865. } else {
  866. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  867. __func__);
  868. mutex_unlock(&aux_dai_data->rlock);
  869. return -EINVAL;
  870. }
  871. } else {
  872. dai_data->port_config.pcm.pcm_cfg_minor_version =
  873. AFE_API_VERSION_PCM_CONFIG;
  874. dai_data->port_config.pcm.aux_mode =
  875. auxpcm_pdata->mode_16k.mode;
  876. dai_data->port_config.pcm.sync_src =
  877. auxpcm_pdata->mode_16k.sync;
  878. dai_data->port_config.pcm.frame_setting =
  879. auxpcm_pdata->mode_16k.frame;
  880. dai_data->port_config.pcm.quantype =
  881. auxpcm_pdata->mode_16k.quant;
  882. dai_data->port_config.pcm.ctrl_data_out_enable =
  883. auxpcm_pdata->mode_16k.data;
  884. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  885. dai_data->port_config.pcm.num_channels = dai_data->channels;
  886. dai_data->port_config.pcm.bit_width = 16;
  887. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  888. auxpcm_pdata->mode_16k.num_slots)
  889. slot_mapping_copy_len =
  890. ARRAY_SIZE(
  891. dai_data->port_config.pcm.slot_number_mapping)
  892. * sizeof(uint16_t);
  893. else
  894. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  895. * sizeof(uint16_t);
  896. if (auxpcm_pdata->mode_16k.slot_mapping) {
  897. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  898. auxpcm_pdata->mode_16k.slot_mapping,
  899. slot_mapping_copy_len);
  900. } else {
  901. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  902. __func__);
  903. mutex_unlock(&aux_dai_data->rlock);
  904. return -EINVAL;
  905. }
  906. }
  907. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  908. __func__, dai_data->port_config.pcm.aux_mode,
  909. dai_data->port_config.pcm.sync_src,
  910. dai_data->port_config.pcm.frame_setting);
  911. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  912. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  913. __func__, dai_data->port_config.pcm.quantype,
  914. dai_data->port_config.pcm.ctrl_data_out_enable,
  915. dai_data->port_config.pcm.slot_number_mapping[0],
  916. dai_data->port_config.pcm.slot_number_mapping[1],
  917. dai_data->port_config.pcm.slot_number_mapping[2],
  918. dai_data->port_config.pcm.slot_number_mapping[3]);
  919. mutex_unlock(&aux_dai_data->rlock);
  920. return rc;
  921. }
  922. static int msm_dai_q6_auxpcm_set_clk(
  923. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  924. u16 port_id, bool enable)
  925. {
  926. int rc;
  927. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  928. aux_dai_data->afe_clk_ver, port_id, enable);
  929. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  930. aux_dai_data->clk_set.enable = enable;
  931. rc = afe_set_lpass_clock_v2(port_id,
  932. &aux_dai_data->clk_set);
  933. } else {
  934. if (!enable)
  935. aux_dai_data->clk_cfg.clk_val1 = 0;
  936. rc = afe_set_lpass_clock(port_id,
  937. &aux_dai_data->clk_cfg);
  938. }
  939. return rc;
  940. }
  941. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  942. struct snd_soc_dai *dai)
  943. {
  944. int rc = 0;
  945. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  946. dev_get_drvdata(dai->dev);
  947. mutex_lock(&aux_dai_data->rlock);
  948. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  949. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  950. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  951. __func__, dai->id);
  952. goto exit;
  953. }
  954. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  955. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  956. clear_bit(STATUS_TX_PORT,
  957. aux_dai_data->auxpcm_port_status);
  958. else {
  959. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  960. __func__);
  961. goto exit;
  962. }
  963. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  964. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  965. clear_bit(STATUS_RX_PORT,
  966. aux_dai_data->auxpcm_port_status);
  967. else {
  968. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  969. __func__);
  970. goto exit;
  971. }
  972. }
  973. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  974. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  975. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  976. __func__);
  977. goto exit;
  978. }
  979. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  980. __func__, dai->id);
  981. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  982. if (rc < 0)
  983. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  984. rc = afe_close(aux_dai_data->tx_pid);
  985. if (rc < 0)
  986. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  987. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  988. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  989. exit:
  990. mutex_unlock(&aux_dai_data->rlock);
  991. }
  992. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  993. struct snd_soc_dai *dai)
  994. {
  995. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  996. dev_get_drvdata(dai->dev);
  997. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  998. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  999. int rc = 0;
  1000. u32 pcm_clk_rate;
  1001. auxpcm_pdata = dai->dev->platform_data;
  1002. mutex_lock(&aux_dai_data->rlock);
  1003. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  1004. if (test_bit(STATUS_TX_PORT,
  1005. aux_dai_data->auxpcm_port_status)) {
  1006. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  1007. __func__);
  1008. goto exit;
  1009. } else
  1010. set_bit(STATUS_TX_PORT,
  1011. aux_dai_data->auxpcm_port_status);
  1012. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1013. if (test_bit(STATUS_RX_PORT,
  1014. aux_dai_data->auxpcm_port_status)) {
  1015. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  1016. __func__);
  1017. goto exit;
  1018. } else
  1019. set_bit(STATUS_RX_PORT,
  1020. aux_dai_data->auxpcm_port_status);
  1021. }
  1022. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  1023. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1024. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  1025. goto exit;
  1026. }
  1027. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  1028. __func__, dai->id);
  1029. rc = afe_q6_interface_prepare();
  1030. if (rc < 0) {
  1031. dev_err(dai->dev, "fail to open AFE APR\n");
  1032. goto fail;
  1033. }
  1034. /*
  1035. * For AUX PCM Interface the below sequence of clk
  1036. * settings and afe_open is a strict requirement.
  1037. *
  1038. * Also using afe_open instead of afe_port_start_nowait
  1039. * to make sure the port is open before deasserting the
  1040. * clock line. This is required because pcm register is
  1041. * not written before clock deassert. Hence the hw does
  1042. * not get updated with new setting if the below clock
  1043. * assert/deasset and afe_open sequence is not followed.
  1044. */
  1045. if (dai_data->rate == 8000) {
  1046. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  1047. } else if (dai_data->rate == 16000) {
  1048. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  1049. } else {
  1050. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  1051. dai_data->rate);
  1052. rc = -EINVAL;
  1053. goto fail;
  1054. }
  1055. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  1056. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  1057. sizeof(struct afe_clk_set));
  1058. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  1059. switch (dai->id) {
  1060. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  1061. if (pcm_clk_rate)
  1062. aux_dai_data->clk_set.clk_id =
  1063. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  1064. else
  1065. aux_dai_data->clk_set.clk_id =
  1066. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  1067. break;
  1068. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  1069. if (pcm_clk_rate)
  1070. aux_dai_data->clk_set.clk_id =
  1071. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  1072. else
  1073. aux_dai_data->clk_set.clk_id =
  1074. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  1075. break;
  1076. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  1077. if (pcm_clk_rate)
  1078. aux_dai_data->clk_set.clk_id =
  1079. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  1080. else
  1081. aux_dai_data->clk_set.clk_id =
  1082. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  1083. break;
  1084. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  1085. if (pcm_clk_rate)
  1086. aux_dai_data->clk_set.clk_id =
  1087. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  1088. else
  1089. aux_dai_data->clk_set.clk_id =
  1090. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  1091. break;
  1092. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  1093. if (pcm_clk_rate)
  1094. aux_dai_data->clk_set.clk_id =
  1095. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  1096. else
  1097. aux_dai_data->clk_set.clk_id =
  1098. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  1099. break;
  1100. case MSM_DAI_SEN_AUXPCM_DT_DEV_ID:
  1101. if (pcm_clk_rate)
  1102. aux_dai_data->clk_set.clk_id =
  1103. Q6AFE_LPASS_CLK_ID_SEN_PCM_IBIT;
  1104. else
  1105. aux_dai_data->clk_set.clk_id =
  1106. Q6AFE_LPASS_CLK_ID_SEN_PCM_EBIT;
  1107. break;
  1108. default:
  1109. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  1110. __func__, dai->id);
  1111. break;
  1112. }
  1113. } else {
  1114. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  1115. sizeof(struct afe_clk_cfg));
  1116. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  1117. }
  1118. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1119. aux_dai_data->rx_pid, true);
  1120. if (rc < 0) {
  1121. dev_err(dai->dev,
  1122. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1123. __func__);
  1124. goto fail;
  1125. }
  1126. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1127. aux_dai_data->tx_pid, true);
  1128. if (rc < 0) {
  1129. dev_err(dai->dev,
  1130. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1131. __func__);
  1132. goto fail;
  1133. }
  1134. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1135. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1136. goto exit;
  1137. fail:
  1138. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1139. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1140. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1141. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1142. exit:
  1143. mutex_unlock(&aux_dai_data->rlock);
  1144. return rc;
  1145. }
  1146. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1147. int cmd, struct snd_soc_dai *dai)
  1148. {
  1149. int rc = 0;
  1150. pr_debug("%s:port:%d cmd:%d\n",
  1151. __func__, dai->id, cmd);
  1152. switch (cmd) {
  1153. case SNDRV_PCM_TRIGGER_START:
  1154. case SNDRV_PCM_TRIGGER_RESUME:
  1155. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1156. /* afe_open will be called from prepare */
  1157. return 0;
  1158. case SNDRV_PCM_TRIGGER_STOP:
  1159. case SNDRV_PCM_TRIGGER_SUSPEND:
  1160. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1161. return 0;
  1162. default:
  1163. pr_err("%s: cmd %d\n", __func__, cmd);
  1164. rc = -EINVAL;
  1165. }
  1166. return rc;
  1167. }
  1168. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1169. {
  1170. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1171. int rc;
  1172. aux_dai_data = dev_get_drvdata(dai->dev);
  1173. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1174. __func__, dai->id);
  1175. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1176. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1177. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1178. if (rc < 0)
  1179. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1180. rc = afe_close(aux_dai_data->tx_pid);
  1181. if (rc < 0)
  1182. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1183. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1184. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1185. }
  1186. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1187. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1188. return 0;
  1189. }
  1190. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1191. struct snd_ctl_elem_value *ucontrol)
  1192. {
  1193. int value = ucontrol->value.integer.value[0];
  1194. u16 port_id = (u16)kcontrol->private_value;
  1195. pr_debug("%s: island mode = %d\n", __func__, value);
  1196. trace_printk("%s: island mode = %d\n", __func__, value);
  1197. afe_set_island_mode_cfg(port_id, value);
  1198. return 0;
  1199. }
  1200. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. int value;
  1204. u16 port_id = (u16)kcontrol->private_value;
  1205. afe_get_island_mode_cfg(port_id, &value);
  1206. ucontrol->value.integer.value[0] = value;
  1207. return 0;
  1208. }
  1209. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1210. {
  1211. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1212. kfree(knew);
  1213. }
  1214. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1215. const char *dai_name,
  1216. int dai_id, void *dai_data)
  1217. {
  1218. const char *mx_ctl_name = "TX island";
  1219. char *mixer_str = NULL;
  1220. int dai_str_len = 0, ctl_len = 0;
  1221. int rc = 0;
  1222. struct snd_kcontrol_new *knew = NULL;
  1223. struct snd_kcontrol *kctl = NULL;
  1224. dai_str_len = strlen(dai_name) + 1;
  1225. /* Add island related mixer controls */
  1226. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1227. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1228. if (!mixer_str)
  1229. return -ENOMEM;
  1230. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1231. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1232. if (!knew) {
  1233. kfree(mixer_str);
  1234. return -ENOMEM;
  1235. }
  1236. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1237. knew->info = snd_ctl_boolean_mono_info;
  1238. knew->get = msm_dai_q6_island_mode_get;
  1239. knew->put = msm_dai_q6_island_mode_put;
  1240. knew->name = mixer_str;
  1241. knew->private_value = dai_id;
  1242. kctl = snd_ctl_new1(knew, knew);
  1243. if (!kctl) {
  1244. kfree(knew);
  1245. kfree(mixer_str);
  1246. return -ENOMEM;
  1247. }
  1248. kctl->private_free = island_mx_ctl_private_free;
  1249. rc = snd_ctl_add(card, kctl);
  1250. if (rc < 0)
  1251. pr_err("%s: err add config ctl, DAI = %s\n",
  1252. __func__, dai_name);
  1253. kfree(mixer_str);
  1254. return rc;
  1255. }
  1256. /*
  1257. * For single CPU DAI registration, the dai id needs to be
  1258. * set explicitly in the dai probe as ASoC does not read
  1259. * the cpu->driver->id field rather it assigns the dai id
  1260. * from the device name that is in the form %s.%d. This dai
  1261. * id should be assigned to back-end AFE port id and used
  1262. * during dai prepare. For multiple dai registration, it
  1263. * is not required to call this function, however the dai->
  1264. * driver->id field must be defined and set to corresponding
  1265. * AFE Port id.
  1266. */
  1267. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1268. {
  1269. if (!dai->driver) {
  1270. dev_err(dai->dev, "DAI driver is not set\n");
  1271. return;
  1272. }
  1273. if (!dai->driver->id) {
  1274. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1275. return;
  1276. }
  1277. dai->id = dai->driver->id;
  1278. }
  1279. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1280. {
  1281. int rc = 0;
  1282. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1283. if (!dai) {
  1284. pr_err("%s: Invalid params dai\n", __func__);
  1285. return -EINVAL;
  1286. }
  1287. if (!dai->dev) {
  1288. pr_err("%s: Invalid params dai dev\n", __func__);
  1289. return -EINVAL;
  1290. }
  1291. msm_dai_q6_set_dai_id(dai);
  1292. dai_data = dev_get_drvdata(dai->dev);
  1293. if (dai_data->is_island_dai)
  1294. rc = msm_dai_q6_add_island_mx_ctls(
  1295. dai->component->card->snd_card,
  1296. dai->name, dai_data->tx_pid,
  1297. (void *)dai_data);
  1298. rc = msm_dai_q6_dai_add_route(dai);
  1299. return rc;
  1300. }
  1301. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1302. .prepare = msm_dai_q6_auxpcm_prepare,
  1303. .trigger = msm_dai_q6_auxpcm_trigger,
  1304. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1305. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1306. };
  1307. static const struct snd_soc_component_driver
  1308. msm_dai_q6_aux_pcm_dai_component = {
  1309. .name = "msm-auxpcm-dev",
  1310. };
  1311. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1312. {
  1313. .playback = {
  1314. .stream_name = "AUX PCM Playback",
  1315. .aif_name = "AUX_PCM_RX",
  1316. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1317. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1318. .channels_min = 1,
  1319. .channels_max = 1,
  1320. .rate_max = 16000,
  1321. .rate_min = 8000,
  1322. },
  1323. .capture = {
  1324. .stream_name = "AUX PCM Capture",
  1325. .aif_name = "AUX_PCM_TX",
  1326. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1327. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1328. .channels_min = 1,
  1329. .channels_max = 1,
  1330. .rate_max = 16000,
  1331. .rate_min = 8000,
  1332. },
  1333. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1334. .name = "Pri AUX PCM",
  1335. .ops = &msm_dai_q6_auxpcm_ops,
  1336. .probe = msm_dai_q6_aux_pcm_probe,
  1337. .remove = msm_dai_q6_dai_auxpcm_remove,
  1338. },
  1339. {
  1340. .playback = {
  1341. .stream_name = "Sec AUX PCM Playback",
  1342. .aif_name = "SEC_AUX_PCM_RX",
  1343. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1344. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1345. .channels_min = 1,
  1346. .channels_max = 1,
  1347. .rate_max = 16000,
  1348. .rate_min = 8000,
  1349. },
  1350. .capture = {
  1351. .stream_name = "Sec AUX PCM Capture",
  1352. .aif_name = "SEC_AUX_PCM_TX",
  1353. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1354. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1355. .channels_min = 1,
  1356. .channels_max = 1,
  1357. .rate_max = 16000,
  1358. .rate_min = 8000,
  1359. },
  1360. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1361. .name = "Sec AUX PCM",
  1362. .ops = &msm_dai_q6_auxpcm_ops,
  1363. .probe = msm_dai_q6_aux_pcm_probe,
  1364. .remove = msm_dai_q6_dai_auxpcm_remove,
  1365. },
  1366. {
  1367. .playback = {
  1368. .stream_name = "Tert AUX PCM Playback",
  1369. .aif_name = "TERT_AUX_PCM_RX",
  1370. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1371. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1372. .channels_min = 1,
  1373. .channels_max = 1,
  1374. .rate_max = 16000,
  1375. .rate_min = 8000,
  1376. },
  1377. .capture = {
  1378. .stream_name = "Tert AUX PCM Capture",
  1379. .aif_name = "TERT_AUX_PCM_TX",
  1380. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1381. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1382. .channels_min = 1,
  1383. .channels_max = 1,
  1384. .rate_max = 16000,
  1385. .rate_min = 8000,
  1386. },
  1387. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1388. .name = "Tert AUX PCM",
  1389. .ops = &msm_dai_q6_auxpcm_ops,
  1390. .probe = msm_dai_q6_aux_pcm_probe,
  1391. .remove = msm_dai_q6_dai_auxpcm_remove,
  1392. },
  1393. {
  1394. .playback = {
  1395. .stream_name = "Quat AUX PCM Playback",
  1396. .aif_name = "QUAT_AUX_PCM_RX",
  1397. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1398. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1399. .channels_min = 1,
  1400. .channels_max = 1,
  1401. .rate_max = 16000,
  1402. .rate_min = 8000,
  1403. },
  1404. .capture = {
  1405. .stream_name = "Quat AUX PCM Capture",
  1406. .aif_name = "QUAT_AUX_PCM_TX",
  1407. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1408. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1409. .channels_min = 1,
  1410. .channels_max = 1,
  1411. .rate_max = 16000,
  1412. .rate_min = 8000,
  1413. },
  1414. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1415. .name = "Quat AUX PCM",
  1416. .ops = &msm_dai_q6_auxpcm_ops,
  1417. .probe = msm_dai_q6_aux_pcm_probe,
  1418. .remove = msm_dai_q6_dai_auxpcm_remove,
  1419. },
  1420. {
  1421. .playback = {
  1422. .stream_name = "Quin AUX PCM Playback",
  1423. .aif_name = "QUIN_AUX_PCM_RX",
  1424. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1425. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1426. .channels_min = 1,
  1427. .channels_max = 1,
  1428. .rate_max = 16000,
  1429. .rate_min = 8000,
  1430. },
  1431. .capture = {
  1432. .stream_name = "Quin AUX PCM Capture",
  1433. .aif_name = "QUIN_AUX_PCM_TX",
  1434. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1435. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1436. .channels_min = 1,
  1437. .channels_max = 1,
  1438. .rate_max = 16000,
  1439. .rate_min = 8000,
  1440. },
  1441. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1442. .name = "Quin AUX PCM",
  1443. .ops = &msm_dai_q6_auxpcm_ops,
  1444. .probe = msm_dai_q6_aux_pcm_probe,
  1445. .remove = msm_dai_q6_dai_auxpcm_remove,
  1446. },
  1447. {
  1448. .playback = {
  1449. .stream_name = "Sen AUX PCM Playback",
  1450. .aif_name = "SEN_AUX_PCM_RX",
  1451. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1452. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1453. .channels_min = 1,
  1454. .channels_max = 1,
  1455. .rate_max = 16000,
  1456. .rate_min = 8000,
  1457. },
  1458. .capture = {
  1459. .stream_name = "Sen AUX PCM Capture",
  1460. .aif_name = "SEN_AUX_PCM_TX",
  1461. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1462. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1463. .channels_min = 1,
  1464. .channels_max = 1,
  1465. .rate_max = 16000,
  1466. .rate_min = 8000,
  1467. },
  1468. .id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID,
  1469. .name = "Sen AUX PCM",
  1470. .ops = &msm_dai_q6_auxpcm_ops,
  1471. .probe = msm_dai_q6_aux_pcm_probe,
  1472. .remove = msm_dai_q6_dai_auxpcm_remove,
  1473. },
  1474. };
  1475. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1476. struct snd_ctl_elem_value *ucontrol)
  1477. {
  1478. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1479. int value = ucontrol->value.integer.value[0];
  1480. dai_data->spdif_port.cfg.data_format = value;
  1481. pr_debug("%s: value = %d\n", __func__, value);
  1482. return 0;
  1483. }
  1484. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1485. struct snd_ctl_elem_value *ucontrol)
  1486. {
  1487. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1488. ucontrol->value.integer.value[0] =
  1489. dai_data->spdif_port.cfg.data_format;
  1490. return 0;
  1491. }
  1492. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1493. struct snd_ctl_elem_value *ucontrol)
  1494. {
  1495. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1496. int value = ucontrol->value.integer.value[0];
  1497. dai_data->spdif_port.cfg.src_sel = value;
  1498. pr_debug("%s: value = %d\n", __func__, value);
  1499. return 0;
  1500. }
  1501. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1502. struct snd_ctl_elem_value *ucontrol)
  1503. {
  1504. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1505. ucontrol->value.integer.value[0] =
  1506. dai_data->spdif_port.cfg.src_sel;
  1507. return 0;
  1508. }
  1509. static const char * const spdif_format[] = {
  1510. "LPCM",
  1511. "Compr"
  1512. };
  1513. static const char * const spdif_source[] = {
  1514. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1515. };
  1516. static const struct soc_enum spdif_rx_config_enum[] = {
  1517. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1518. };
  1519. static const struct soc_enum spdif_tx_config_enum[] = {
  1520. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1521. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1522. };
  1523. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1524. struct snd_ctl_elem_value *ucontrol)
  1525. {
  1526. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1527. int ret = 0;
  1528. dai_data->spdif_port.ch_status.status_type =
  1529. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1530. memset(dai_data->spdif_port.ch_status.status_mask,
  1531. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1532. dai_data->spdif_port.ch_status.status_mask[0] =
  1533. CHANNEL_STATUS_MASK;
  1534. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1535. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1536. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1537. pr_debug("%s: Port already started. Dynamic update\n",
  1538. __func__);
  1539. ret = afe_send_spdif_ch_status_cfg(
  1540. &dai_data->spdif_port.ch_status,
  1541. dai_data->port_id);
  1542. }
  1543. return ret;
  1544. }
  1545. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1546. struct snd_ctl_elem_value *ucontrol)
  1547. {
  1548. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1549. memcpy(ucontrol->value.iec958.status,
  1550. dai_data->spdif_port.ch_status.status_bits,
  1551. CHANNEL_STATUS_SIZE);
  1552. return 0;
  1553. }
  1554. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1555. struct snd_ctl_elem_info *uinfo)
  1556. {
  1557. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1558. uinfo->count = 1;
  1559. return 0;
  1560. }
  1561. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1562. /* Primary SPDIF output */
  1563. {
  1564. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1565. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1566. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1567. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1568. .info = msm_dai_q6_spdif_chstatus_info,
  1569. .get = msm_dai_q6_spdif_chstatus_get,
  1570. .put = msm_dai_q6_spdif_chstatus_put,
  1571. },
  1572. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1573. msm_dai_q6_spdif_format_get,
  1574. msm_dai_q6_spdif_format_put),
  1575. /* Secondary SPDIF output */
  1576. {
  1577. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1578. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1579. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1580. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1581. .info = msm_dai_q6_spdif_chstatus_info,
  1582. .get = msm_dai_q6_spdif_chstatus_get,
  1583. .put = msm_dai_q6_spdif_chstatus_put,
  1584. },
  1585. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1586. msm_dai_q6_spdif_format_get,
  1587. msm_dai_q6_spdif_format_put)
  1588. };
  1589. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1590. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1591. msm_dai_q6_spdif_source_get,
  1592. msm_dai_q6_spdif_source_put),
  1593. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1594. msm_dai_q6_spdif_format_get,
  1595. msm_dai_q6_spdif_format_put),
  1596. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1597. msm_dai_q6_spdif_source_get,
  1598. msm_dai_q6_spdif_source_put),
  1599. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1600. msm_dai_q6_spdif_format_get,
  1601. msm_dai_q6_spdif_format_put)
  1602. };
  1603. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1604. uint32_t *payload, void *private_data)
  1605. {
  1606. struct msm_dai_q6_spdif_event_msg *evt;
  1607. struct msm_dai_q6_spdif_dai_data *dai_data;
  1608. int preemph_old = 0;
  1609. int preemph_new = 0;
  1610. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1611. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1612. preemph_old = GET_PREEMPH(dai_data->fmt_event.channel_status[0]);
  1613. preemph_new = GET_PREEMPH(evt->fmt_event.channel_status[0]);
  1614. pr_debug("%s: old state %d, fmt %d, rate %d, preemph %d\n",
  1615. __func__, dai_data->fmt_event.status,
  1616. dai_data->fmt_event.data_format,
  1617. dai_data->fmt_event.sample_rate,
  1618. preemph_old);
  1619. pr_debug("%s: new state %d, fmt %d, rate %d, preemph %d\n",
  1620. __func__, evt->fmt_event.status,
  1621. evt->fmt_event.data_format,
  1622. evt->fmt_event.sample_rate,
  1623. preemph_new);
  1624. dai_data->fmt_event.status = evt->fmt_event.status;
  1625. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1626. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1627. dai_data->fmt_event.channel_status[0] =
  1628. evt->fmt_event.channel_status[0];
  1629. dai_data->fmt_event.channel_status[1] =
  1630. evt->fmt_event.channel_status[1];
  1631. dai_data->fmt_event.channel_status[2] =
  1632. evt->fmt_event.channel_status[2];
  1633. dai_data->fmt_event.channel_status[3] =
  1634. evt->fmt_event.channel_status[3];
  1635. dai_data->fmt_event.channel_status[4] =
  1636. evt->fmt_event.channel_status[4];
  1637. dai_data->fmt_event.channel_status[5] =
  1638. evt->fmt_event.channel_status[5];
  1639. }
  1640. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1641. struct snd_pcm_hw_params *params,
  1642. struct snd_soc_dai *dai)
  1643. {
  1644. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1645. dai_data->channels = params_channels(params);
  1646. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1647. switch (params_format(params)) {
  1648. case SNDRV_PCM_FORMAT_S16_LE:
  1649. dai_data->spdif_port.cfg.bit_width = 16;
  1650. break;
  1651. case SNDRV_PCM_FORMAT_S24_LE:
  1652. case SNDRV_PCM_FORMAT_S24_3LE:
  1653. dai_data->spdif_port.cfg.bit_width = 24;
  1654. break;
  1655. default:
  1656. pr_err("%s: format %d\n",
  1657. __func__, params_format(params));
  1658. return -EINVAL;
  1659. }
  1660. dai_data->rate = params_rate(params);
  1661. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1662. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1663. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1664. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1665. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1666. dai_data->channels, dai_data->rate,
  1667. dai_data->spdif_port.cfg.bit_width);
  1668. dai_data->spdif_port.cfg.reserved = 0;
  1669. return 0;
  1670. }
  1671. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1672. struct snd_soc_dai *dai)
  1673. {
  1674. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1675. int rc = 0;
  1676. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1677. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1678. __func__, *dai_data->status_mask);
  1679. return;
  1680. }
  1681. rc = afe_close(dai->id);
  1682. if (rc < 0)
  1683. dev_err(dai->dev, "fail to close AFE port\n");
  1684. dai_data->fmt_event.status = 0; /* report invalid line state */
  1685. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1686. *dai_data->status_mask);
  1687. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1688. }
  1689. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1690. struct snd_soc_dai *dai)
  1691. {
  1692. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1693. int rc = 0;
  1694. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1695. rc = afe_spdif_reg_event_cfg(dai->id,
  1696. AFE_MODULE_REGISTER_EVENT_FLAG,
  1697. msm_dai_q6_spdif_process_event,
  1698. dai_data);
  1699. if (rc < 0)
  1700. dev_err(dai->dev,
  1701. "fail to register event for port 0x%x\n",
  1702. dai->id);
  1703. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1704. dai_data->rate);
  1705. if (rc < 0)
  1706. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1707. dai->id);
  1708. else
  1709. set_bit(STATUS_PORT_STARTED,
  1710. dai_data->status_mask);
  1711. }
  1712. return rc;
  1713. }
  1714. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1715. struct device_attribute *attr, char *buf)
  1716. {
  1717. ssize_t ret;
  1718. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1719. if (!dai_data) {
  1720. pr_err("%s: invalid input\n", __func__);
  1721. return -EINVAL;
  1722. }
  1723. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1724. dai_data->fmt_event.status);
  1725. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1726. return ret;
  1727. }
  1728. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1729. struct device_attribute *attr, char *buf)
  1730. {
  1731. ssize_t ret;
  1732. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1733. if (!dai_data) {
  1734. pr_err("%s: invalid input\n", __func__);
  1735. return -EINVAL;
  1736. }
  1737. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1738. dai_data->fmt_event.data_format);
  1739. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1740. return ret;
  1741. }
  1742. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1743. struct device_attribute *attr, char *buf)
  1744. {
  1745. ssize_t ret;
  1746. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1747. if (!dai_data) {
  1748. pr_err("%s: invalid input\n", __func__);
  1749. return -EINVAL;
  1750. }
  1751. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1752. dai_data->fmt_event.sample_rate);
  1753. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1754. return ret;
  1755. }
  1756. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_preemph(struct device *dev,
  1757. struct device_attribute *attr, char *buf)
  1758. {
  1759. ssize_t ret;
  1760. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1761. int preemph = 0;
  1762. if (!dai_data) {
  1763. pr_err("%s: invalid input\n", __func__);
  1764. return -EINVAL;
  1765. }
  1766. preemph = GET_PREEMPH(dai_data->fmt_event.channel_status[0]);
  1767. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n", preemph);
  1768. pr_debug("%s: '%d'\n", __func__, preemph);
  1769. return ret;
  1770. }
  1771. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1772. NULL);
  1773. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1774. NULL);
  1775. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1776. NULL);
  1777. static DEVICE_ATTR(audio_preemph, 0444,
  1778. msm_dai_q6_spdif_sysfs_rda_audio_preemph, NULL);
  1779. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1780. &dev_attr_audio_state.attr,
  1781. &dev_attr_audio_format.attr,
  1782. &dev_attr_audio_rate.attr,
  1783. &dev_attr_audio_preemph.attr,
  1784. NULL,
  1785. };
  1786. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1787. .attrs = msm_dai_q6_spdif_fs_attrs,
  1788. };
  1789. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1790. struct msm_dai_q6_spdif_dai_data *dai_data)
  1791. {
  1792. int rc;
  1793. rc = sysfs_create_group(&dai->dev->kobj,
  1794. &msm_dai_q6_spdif_fs_attrs_group);
  1795. if (rc) {
  1796. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1797. return rc;
  1798. }
  1799. dai_data->kobj = &dai->dev->kobj;
  1800. return 0;
  1801. }
  1802. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1803. struct msm_dai_q6_spdif_dai_data *dai_data)
  1804. {
  1805. if (dai_data->kobj)
  1806. sysfs_remove_group(dai_data->kobj,
  1807. &msm_dai_q6_spdif_fs_attrs_group);
  1808. dai_data->kobj = NULL;
  1809. }
  1810. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1811. {
  1812. struct msm_dai_q6_spdif_dai_data *dai_data;
  1813. int rc = 0;
  1814. struct snd_soc_dapm_route intercon;
  1815. struct snd_soc_dapm_context *dapm;
  1816. if (!dai) {
  1817. pr_err("%s: dai not found!!\n", __func__);
  1818. return -EINVAL;
  1819. }
  1820. if (!dai->dev) {
  1821. pr_err("%s: Invalid params dai dev\n", __func__);
  1822. return -EINVAL;
  1823. }
  1824. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1825. GFP_KERNEL);
  1826. if (!dai_data)
  1827. return -ENOMEM;
  1828. else
  1829. dev_set_drvdata(dai->dev, dai_data);
  1830. msm_dai_q6_set_dai_id(dai);
  1831. dai_data->port_id = dai->id;
  1832. switch (dai->id) {
  1833. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1834. rc = snd_ctl_add(dai->component->card->snd_card,
  1835. snd_ctl_new1(&spdif_rx_config_controls[1],
  1836. dai_data));
  1837. break;
  1838. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1839. rc = snd_ctl_add(dai->component->card->snd_card,
  1840. snd_ctl_new1(&spdif_rx_config_controls[3],
  1841. dai_data));
  1842. break;
  1843. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1844. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1845. rc = snd_ctl_add(dai->component->card->snd_card,
  1846. snd_ctl_new1(&spdif_tx_config_controls[0],
  1847. dai_data));
  1848. rc = snd_ctl_add(dai->component->card->snd_card,
  1849. snd_ctl_new1(&spdif_tx_config_controls[1],
  1850. dai_data));
  1851. break;
  1852. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1853. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1854. rc = snd_ctl_add(dai->component->card->snd_card,
  1855. snd_ctl_new1(&spdif_tx_config_controls[2],
  1856. dai_data));
  1857. rc = snd_ctl_add(dai->component->card->snd_card,
  1858. snd_ctl_new1(&spdif_tx_config_controls[3],
  1859. dai_data));
  1860. break;
  1861. }
  1862. if (rc < 0)
  1863. dev_err(dai->dev,
  1864. "%s: err add config ctl, DAI = %s\n",
  1865. __func__, dai->name);
  1866. dapm = snd_soc_component_get_dapm(dai->component);
  1867. memset(&intercon, 0, sizeof(intercon));
  1868. if (!rc && dai && dai->driver) {
  1869. if (dai->driver->playback.stream_name &&
  1870. dai->driver->playback.aif_name) {
  1871. dev_dbg(dai->dev, "%s: add route for widget %s",
  1872. __func__, dai->driver->playback.stream_name);
  1873. intercon.source = dai->driver->playback.aif_name;
  1874. intercon.sink = dai->driver->playback.stream_name;
  1875. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1876. __func__, intercon.source, intercon.sink);
  1877. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1878. }
  1879. if (dai->driver->capture.stream_name &&
  1880. dai->driver->capture.aif_name) {
  1881. dev_dbg(dai->dev, "%s: add route for widget %s",
  1882. __func__, dai->driver->capture.stream_name);
  1883. intercon.sink = dai->driver->capture.aif_name;
  1884. intercon.source = dai->driver->capture.stream_name;
  1885. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1886. __func__, intercon.source, intercon.sink);
  1887. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1888. }
  1889. }
  1890. return rc;
  1891. }
  1892. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1893. {
  1894. struct msm_dai_q6_spdif_dai_data *dai_data;
  1895. int rc;
  1896. dai_data = dev_get_drvdata(dai->dev);
  1897. /* If AFE port is still up, close it */
  1898. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1899. rc = afe_spdif_reg_event_cfg(dai->id,
  1900. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1901. NULL,
  1902. dai_data);
  1903. if (rc < 0)
  1904. dev_err(dai->dev,
  1905. "fail to deregister event for port 0x%x\n",
  1906. dai->id);
  1907. rc = afe_close(dai->id); /* can block */
  1908. if (rc < 0)
  1909. dev_err(dai->dev, "fail to close AFE port\n");
  1910. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1911. }
  1912. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1913. kfree(dai_data);
  1914. return 0;
  1915. }
  1916. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1917. .prepare = msm_dai_q6_spdif_prepare,
  1918. .hw_params = msm_dai_q6_spdif_hw_params,
  1919. .shutdown = msm_dai_q6_spdif_shutdown,
  1920. };
  1921. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1922. {
  1923. .playback = {
  1924. .stream_name = "Primary SPDIF Playback",
  1925. .aif_name = "PRI_SPDIF_RX",
  1926. .rates = SNDRV_PCM_RATE_32000 |
  1927. SNDRV_PCM_RATE_44100 |
  1928. SNDRV_PCM_RATE_48000 |
  1929. SNDRV_PCM_RATE_88200 |
  1930. SNDRV_PCM_RATE_96000 |
  1931. SNDRV_PCM_RATE_176400 |
  1932. SNDRV_PCM_RATE_192000,
  1933. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1934. SNDRV_PCM_FMTBIT_S24_LE,
  1935. .channels_min = 1,
  1936. .channels_max = 2,
  1937. .rate_min = 32000,
  1938. .rate_max = 192000,
  1939. },
  1940. .name = "PRI_SPDIF_RX",
  1941. .ops = &msm_dai_q6_spdif_ops,
  1942. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1943. .probe = msm_dai_q6_spdif_dai_probe,
  1944. .remove = msm_dai_q6_spdif_dai_remove,
  1945. },
  1946. {
  1947. .playback = {
  1948. .stream_name = "Secondary SPDIF Playback",
  1949. .aif_name = "SEC_SPDIF_RX",
  1950. .rates = SNDRV_PCM_RATE_32000 |
  1951. SNDRV_PCM_RATE_44100 |
  1952. SNDRV_PCM_RATE_48000 |
  1953. SNDRV_PCM_RATE_88200 |
  1954. SNDRV_PCM_RATE_96000 |
  1955. SNDRV_PCM_RATE_176400 |
  1956. SNDRV_PCM_RATE_192000,
  1957. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1958. SNDRV_PCM_FMTBIT_S24_LE,
  1959. .channels_min = 1,
  1960. .channels_max = 2,
  1961. .rate_min = 32000,
  1962. .rate_max = 192000,
  1963. },
  1964. .name = "SEC_SPDIF_RX",
  1965. .ops = &msm_dai_q6_spdif_ops,
  1966. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1967. .probe = msm_dai_q6_spdif_dai_probe,
  1968. .remove = msm_dai_q6_spdif_dai_remove,
  1969. },
  1970. };
  1971. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1972. {
  1973. .capture = {
  1974. .stream_name = "Primary SPDIF Capture",
  1975. .aif_name = "PRI_SPDIF_TX",
  1976. .rates = SNDRV_PCM_RATE_32000 |
  1977. SNDRV_PCM_RATE_44100 |
  1978. SNDRV_PCM_RATE_48000 |
  1979. SNDRV_PCM_RATE_88200 |
  1980. SNDRV_PCM_RATE_96000 |
  1981. SNDRV_PCM_RATE_176400 |
  1982. SNDRV_PCM_RATE_192000,
  1983. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1984. SNDRV_PCM_FMTBIT_S24_LE,
  1985. .channels_min = 1,
  1986. .channels_max = 2,
  1987. .rate_min = 32000,
  1988. .rate_max = 192000,
  1989. },
  1990. .name = "PRI_SPDIF_TX",
  1991. .ops = &msm_dai_q6_spdif_ops,
  1992. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1993. .probe = msm_dai_q6_spdif_dai_probe,
  1994. .remove = msm_dai_q6_spdif_dai_remove,
  1995. },
  1996. {
  1997. .capture = {
  1998. .stream_name = "Secondary SPDIF Capture",
  1999. .aif_name = "SEC_SPDIF_TX",
  2000. .rates = SNDRV_PCM_RATE_32000 |
  2001. SNDRV_PCM_RATE_44100 |
  2002. SNDRV_PCM_RATE_48000 |
  2003. SNDRV_PCM_RATE_88200 |
  2004. SNDRV_PCM_RATE_96000 |
  2005. SNDRV_PCM_RATE_176400 |
  2006. SNDRV_PCM_RATE_192000,
  2007. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2008. SNDRV_PCM_FMTBIT_S24_LE,
  2009. .channels_min = 1,
  2010. .channels_max = 2,
  2011. .rate_min = 32000,
  2012. .rate_max = 192000,
  2013. },
  2014. .name = "SEC_SPDIF_TX",
  2015. .ops = &msm_dai_q6_spdif_ops,
  2016. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  2017. .probe = msm_dai_q6_spdif_dai_probe,
  2018. .remove = msm_dai_q6_spdif_dai_remove,
  2019. },
  2020. };
  2021. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  2022. .name = "msm-dai-q6-spdif",
  2023. };
  2024. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  2025. struct snd_soc_dai *dai)
  2026. {
  2027. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2028. int rc = 0;
  2029. uint16_t ttp_gen_enable = dai_data->ttp_config.ttp_gen_enable.enable;
  2030. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2031. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  2032. int bitwidth = 0;
  2033. switch (dai_data->afe_rx_in_bitformat) {
  2034. case SNDRV_PCM_FORMAT_S32_LE:
  2035. bitwidth = 32;
  2036. break;
  2037. case SNDRV_PCM_FORMAT_S24_LE:
  2038. bitwidth = 24;
  2039. break;
  2040. case SNDRV_PCM_FORMAT_S16_LE:
  2041. default:
  2042. bitwidth = 16;
  2043. break;
  2044. }
  2045. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  2046. __func__, dai_data->enc_config.format);
  2047. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2048. dai_data->rate,
  2049. dai_data->afe_rx_in_channels,
  2050. bitwidth,
  2051. &dai_data->enc_config, NULL);
  2052. if (rc < 0)
  2053. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  2054. __func__, rc);
  2055. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  2056. int bitwidth = 0;
  2057. /*
  2058. * If bitwidth is not configured set default value to
  2059. * zero, so that decoder port config uses slim device
  2060. * bit width value in afe decoder config.
  2061. */
  2062. switch (dai_data->afe_tx_out_bitformat) {
  2063. case SNDRV_PCM_FORMAT_S32_LE:
  2064. bitwidth = 32;
  2065. break;
  2066. case SNDRV_PCM_FORMAT_S24_LE:
  2067. bitwidth = 24;
  2068. break;
  2069. case SNDRV_PCM_FORMAT_S16_LE:
  2070. bitwidth = 16;
  2071. break;
  2072. default:
  2073. bitwidth = 0;
  2074. break;
  2075. }
  2076. if (ttp_gen_enable == true) {
  2077. pr_debug("%s: calling AFE_PORT_START_V3 with dec format: %d\n",
  2078. __func__, dai_data->dec_config.format);
  2079. rc = afe_port_start_v3(dai->id,
  2080. &dai_data->port_config,
  2081. dai_data->rate,
  2082. dai_data->afe_tx_out_channels,
  2083. bitwidth,
  2084. NULL, &dai_data->dec_config,
  2085. &dai_data->ttp_config);
  2086. } else {
  2087. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  2088. __func__, dai_data->dec_config.format);
  2089. rc = afe_port_start_v2(dai->id,
  2090. &dai_data->port_config,
  2091. dai_data->rate,
  2092. dai_data->afe_tx_out_channels,
  2093. bitwidth,
  2094. NULL, &dai_data->dec_config);
  2095. }
  2096. if (rc < 0) {
  2097. pr_err("%s: fail to open AFE port 0x%x\n",
  2098. __func__, dai->id);
  2099. }
  2100. } else {
  2101. rc = afe_port_start(dai->id, &dai_data->port_config,
  2102. dai_data->rate);
  2103. }
  2104. if (rc < 0)
  2105. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  2106. dai->id);
  2107. else
  2108. set_bit(STATUS_PORT_STARTED,
  2109. dai_data->status_mask);
  2110. }
  2111. return rc;
  2112. }
  2113. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  2114. struct snd_soc_dai *dai, int stream)
  2115. {
  2116. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2117. dai_data->channels = params_channels(params);
  2118. switch (dai_data->channels) {
  2119. case 2:
  2120. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2121. break;
  2122. case 1:
  2123. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2124. break;
  2125. default:
  2126. return -EINVAL;
  2127. pr_err("%s: err channels %d\n",
  2128. __func__, dai_data->channels);
  2129. break;
  2130. }
  2131. switch (params_format(params)) {
  2132. case SNDRV_PCM_FORMAT_S16_LE:
  2133. case SNDRV_PCM_FORMAT_SPECIAL:
  2134. dai_data->port_config.i2s.bit_width = 16;
  2135. break;
  2136. case SNDRV_PCM_FORMAT_S24_LE:
  2137. case SNDRV_PCM_FORMAT_S24_3LE:
  2138. dai_data->port_config.i2s.bit_width = 24;
  2139. break;
  2140. default:
  2141. pr_err("%s: format %d\n",
  2142. __func__, params_format(params));
  2143. return -EINVAL;
  2144. }
  2145. dai_data->rate = params_rate(params);
  2146. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2147. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2148. AFE_API_VERSION_I2S_CONFIG;
  2149. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2150. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  2151. dai_data->channels, dai_data->rate);
  2152. dai_data->port_config.i2s.channel_mode = 1;
  2153. return 0;
  2154. }
  2155. static u16 num_of_bits_set(u16 sd_line_mask)
  2156. {
  2157. u8 num_bits_set = 0;
  2158. while (sd_line_mask) {
  2159. num_bits_set++;
  2160. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  2161. }
  2162. return num_bits_set;
  2163. }
  2164. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  2165. struct snd_soc_dai *dai, int stream)
  2166. {
  2167. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2168. struct msm_i2s_data *i2s_pdata =
  2169. (struct msm_i2s_data *) dai->dev->platform_data;
  2170. dai_data->channels = params_channels(params);
  2171. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  2172. switch (dai_data->channels) {
  2173. case 2:
  2174. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2175. break;
  2176. case 1:
  2177. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2178. break;
  2179. default:
  2180. pr_warn("%s: greater than stereo has not been validated %d",
  2181. __func__, dai_data->channels);
  2182. break;
  2183. }
  2184. }
  2185. dai_data->rate = params_rate(params);
  2186. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2187. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2188. AFE_API_VERSION_I2S_CONFIG;
  2189. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2190. /* Q6 only supports 16 as now */
  2191. dai_data->port_config.i2s.bit_width = 16;
  2192. dai_data->port_config.i2s.channel_mode = 1;
  2193. return 0;
  2194. }
  2195. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2196. struct snd_soc_dai *dai, int stream)
  2197. {
  2198. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2199. dai_data->channels = params_channels(params);
  2200. dai_data->rate = params_rate(params);
  2201. switch (params_format(params)) {
  2202. case SNDRV_PCM_FORMAT_S16_LE:
  2203. case SNDRV_PCM_FORMAT_SPECIAL:
  2204. dai_data->port_config.slim_sch.bit_width = 16;
  2205. break;
  2206. case SNDRV_PCM_FORMAT_S24_LE:
  2207. case SNDRV_PCM_FORMAT_S24_3LE:
  2208. dai_data->port_config.slim_sch.bit_width = 24;
  2209. break;
  2210. case SNDRV_PCM_FORMAT_S32_LE:
  2211. dai_data->port_config.slim_sch.bit_width = 32;
  2212. break;
  2213. default:
  2214. pr_err("%s: format %d\n",
  2215. __func__, params_format(params));
  2216. return -EINVAL;
  2217. }
  2218. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2219. AFE_API_VERSION_SLIMBUS_CONFIG;
  2220. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2221. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2222. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2223. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2224. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2225. "sample_rate %d\n", __func__,
  2226. dai_data->port_config.slim_sch.slimbus_dev_id,
  2227. dai_data->port_config.slim_sch.bit_width,
  2228. dai_data->port_config.slim_sch.data_format,
  2229. dai_data->port_config.slim_sch.num_channels,
  2230. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2231. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2232. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2233. dai_data->rate);
  2234. return 0;
  2235. }
  2236. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2237. struct snd_soc_dai *dai, int stream)
  2238. {
  2239. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2240. dai_data->channels = params_channels(params);
  2241. dai_data->rate = params_rate(params);
  2242. switch (params_format(params)) {
  2243. case SNDRV_PCM_FORMAT_S16_LE:
  2244. case SNDRV_PCM_FORMAT_SPECIAL:
  2245. dai_data->port_config.usb_audio.bit_width = 16;
  2246. break;
  2247. case SNDRV_PCM_FORMAT_S24_LE:
  2248. case SNDRV_PCM_FORMAT_S24_3LE:
  2249. dai_data->port_config.usb_audio.bit_width = 24;
  2250. break;
  2251. case SNDRV_PCM_FORMAT_S32_LE:
  2252. dai_data->port_config.usb_audio.bit_width = 32;
  2253. break;
  2254. default:
  2255. dev_err(dai->dev, "%s: invalid format %d\n",
  2256. __func__, params_format(params));
  2257. return -EINVAL;
  2258. }
  2259. dai_data->port_config.usb_audio.cfg_minor_version =
  2260. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2261. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2262. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2263. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2264. "num_channel %hu sample_rate %d\n", __func__,
  2265. dai_data->port_config.usb_audio.dev_token,
  2266. dai_data->port_config.usb_audio.bit_width,
  2267. dai_data->port_config.usb_audio.data_format,
  2268. dai_data->port_config.usb_audio.num_channels,
  2269. dai_data->port_config.usb_audio.sample_rate);
  2270. return 0;
  2271. }
  2272. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2273. struct snd_soc_dai *dai, int stream)
  2274. {
  2275. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2276. dai_data->channels = params_channels(params);
  2277. dai_data->rate = params_rate(params);
  2278. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2279. dai_data->channels, dai_data->rate);
  2280. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2281. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2282. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2283. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2284. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2285. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2286. dai_data->port_config.int_bt_fm.bit_width = 16;
  2287. return 0;
  2288. }
  2289. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2290. struct snd_soc_dai *dai)
  2291. {
  2292. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2293. dai_data->rate = params_rate(params);
  2294. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2295. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2296. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2297. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2298. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2299. AFE_API_VERSION_RT_PROXY_CONFIG;
  2300. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2301. dai_data->port_config.rtproxy.interleaved = 1;
  2302. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2303. dai_data->port_config.rtproxy.jitter_allowance =
  2304. dai_data->port_config.rtproxy.frame_size/2;
  2305. dai_data->port_config.rtproxy.low_water_mark = 0;
  2306. dai_data->port_config.rtproxy.high_water_mark = 0;
  2307. return 0;
  2308. }
  2309. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2310. struct snd_soc_dai *dai, int stream)
  2311. {
  2312. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2313. dai_data->channels = params_channels(params);
  2314. dai_data->rate = params_rate(params);
  2315. /* Q6 only supports 16 as now */
  2316. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2317. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2318. dai_data->port_config.pseudo_port.num_channels =
  2319. params_channels(params);
  2320. dai_data->port_config.pseudo_port.bit_width = 16;
  2321. dai_data->port_config.pseudo_port.data_format = 0;
  2322. dai_data->port_config.pseudo_port.timing_mode =
  2323. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2324. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2325. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2326. "timing Mode %hu sample_rate %d\n", __func__,
  2327. dai_data->port_config.pseudo_port.bit_width,
  2328. dai_data->port_config.pseudo_port.num_channels,
  2329. dai_data->port_config.pseudo_port.data_format,
  2330. dai_data->port_config.pseudo_port.timing_mode,
  2331. dai_data->port_config.pseudo_port.sample_rate);
  2332. return 0;
  2333. }
  2334. /* Current implementation assumes hw_param is called once
  2335. * This may not be the case but what to do when ADM and AFE
  2336. * port are already opened and parameter changes
  2337. */
  2338. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2339. struct snd_pcm_hw_params *params,
  2340. struct snd_soc_dai *dai)
  2341. {
  2342. int rc = 0;
  2343. switch (dai->id) {
  2344. case PRIMARY_I2S_TX:
  2345. case PRIMARY_I2S_RX:
  2346. case SECONDARY_I2S_RX:
  2347. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2348. break;
  2349. case MI2S_RX:
  2350. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2351. break;
  2352. case SLIMBUS_0_RX:
  2353. case SLIMBUS_1_RX:
  2354. case SLIMBUS_2_RX:
  2355. case SLIMBUS_3_RX:
  2356. case SLIMBUS_4_RX:
  2357. case SLIMBUS_5_RX:
  2358. case SLIMBUS_6_RX:
  2359. case SLIMBUS_7_RX:
  2360. case SLIMBUS_8_RX:
  2361. case SLIMBUS_9_RX:
  2362. case SLIMBUS_0_TX:
  2363. case SLIMBUS_1_TX:
  2364. case SLIMBUS_2_TX:
  2365. case SLIMBUS_3_TX:
  2366. case SLIMBUS_4_TX:
  2367. case SLIMBUS_5_TX:
  2368. case SLIMBUS_6_TX:
  2369. case SLIMBUS_7_TX:
  2370. case SLIMBUS_8_TX:
  2371. case SLIMBUS_9_TX:
  2372. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2373. substream->stream);
  2374. break;
  2375. case INT_BT_SCO_RX:
  2376. case INT_BT_SCO_TX:
  2377. case INT_BT_A2DP_RX:
  2378. case INT_FM_RX:
  2379. case INT_FM_TX:
  2380. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2381. break;
  2382. case AFE_PORT_ID_USB_RX:
  2383. case AFE_PORT_ID_USB_TX:
  2384. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2385. substream->stream);
  2386. break;
  2387. case RT_PROXY_DAI_001_TX:
  2388. case RT_PROXY_DAI_001_RX:
  2389. case RT_PROXY_DAI_002_TX:
  2390. case RT_PROXY_DAI_002_RX:
  2391. case RT_PROXY_PORT_002_TX:
  2392. case RT_PROXY_PORT_002_RX:
  2393. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2394. break;
  2395. case VOICE_PLAYBACK_TX:
  2396. case VOICE2_PLAYBACK_TX:
  2397. case VOICE_RECORD_RX:
  2398. case VOICE_RECORD_TX:
  2399. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2400. dai, substream->stream);
  2401. break;
  2402. default:
  2403. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2404. rc = -EINVAL;
  2405. break;
  2406. }
  2407. return rc;
  2408. }
  2409. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2410. struct snd_soc_dai *dai)
  2411. {
  2412. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2413. int rc = 0;
  2414. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2415. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2416. rc = afe_close(dai->id); /* can block */
  2417. if (rc < 0)
  2418. dev_err(dai->dev, "fail to close AFE port\n");
  2419. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2420. *dai_data->status_mask);
  2421. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2422. }
  2423. }
  2424. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2425. {
  2426. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2427. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2428. case SND_SOC_DAIFMT_CBS_CFS:
  2429. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2430. break;
  2431. case SND_SOC_DAIFMT_CBM_CFM:
  2432. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2433. break;
  2434. default:
  2435. pr_err("%s: fmt 0x%x\n",
  2436. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2437. return -EINVAL;
  2438. }
  2439. return 0;
  2440. }
  2441. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2442. {
  2443. int rc = 0;
  2444. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2445. dai->id, fmt);
  2446. switch (dai->id) {
  2447. case PRIMARY_I2S_TX:
  2448. case PRIMARY_I2S_RX:
  2449. case MI2S_RX:
  2450. case SECONDARY_I2S_RX:
  2451. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2452. break;
  2453. default:
  2454. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2455. rc = -EINVAL;
  2456. break;
  2457. }
  2458. return rc;
  2459. }
  2460. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2461. unsigned int tx_num, unsigned int *tx_slot,
  2462. unsigned int rx_num, unsigned int *rx_slot)
  2463. {
  2464. int rc = 0;
  2465. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2466. unsigned int i = 0;
  2467. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2468. switch (dai->id) {
  2469. case SLIMBUS_0_RX:
  2470. case SLIMBUS_1_RX:
  2471. case SLIMBUS_2_RX:
  2472. case SLIMBUS_3_RX:
  2473. case SLIMBUS_4_RX:
  2474. case SLIMBUS_5_RX:
  2475. case SLIMBUS_6_RX:
  2476. case SLIMBUS_7_RX:
  2477. case SLIMBUS_8_RX:
  2478. case SLIMBUS_9_RX:
  2479. /*
  2480. * channel number to be between 128 and 255.
  2481. * For RX port use channel numbers
  2482. * from 138 to 144 for pre-Taiko
  2483. * from 144 to 159 for Taiko
  2484. */
  2485. if (!rx_slot) {
  2486. pr_err("%s: rx slot not found\n", __func__);
  2487. return -EINVAL;
  2488. }
  2489. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2490. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2491. return -EINVAL;
  2492. }
  2493. for (i = 0; i < rx_num; i++) {
  2494. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2495. rx_slot[i];
  2496. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2497. __func__, i, rx_slot[i]);
  2498. }
  2499. dai_data->port_config.slim_sch.num_channels = rx_num;
  2500. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2501. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2502. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2503. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2504. break;
  2505. case SLIMBUS_0_TX:
  2506. case SLIMBUS_1_TX:
  2507. case SLIMBUS_2_TX:
  2508. case SLIMBUS_3_TX:
  2509. case SLIMBUS_4_TX:
  2510. case SLIMBUS_5_TX:
  2511. case SLIMBUS_6_TX:
  2512. case SLIMBUS_7_TX:
  2513. case SLIMBUS_8_TX:
  2514. case SLIMBUS_9_TX:
  2515. /*
  2516. * channel number to be between 128 and 255.
  2517. * For TX port use channel numbers
  2518. * from 128 to 137 for pre-Taiko
  2519. * from 128 to 143 for Taiko
  2520. */
  2521. if (!tx_slot) {
  2522. pr_err("%s: tx slot not found\n", __func__);
  2523. return -EINVAL;
  2524. }
  2525. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2526. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2527. return -EINVAL;
  2528. }
  2529. for (i = 0; i < tx_num; i++) {
  2530. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2531. tx_slot[i];
  2532. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2533. __func__, i, tx_slot[i]);
  2534. }
  2535. dai_data->port_config.slim_sch.num_channels = tx_num;
  2536. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2537. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2538. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2539. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2540. break;
  2541. default:
  2542. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2543. rc = -EINVAL;
  2544. break;
  2545. }
  2546. return rc;
  2547. }
  2548. /* all ports with excursion logging requirement can use this digital_mute api */
  2549. static int msm_dai_q6_spk_digital_mute(struct snd_soc_dai *dai,
  2550. int mute)
  2551. {
  2552. int port_id = dai->id;
  2553. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2554. if (mute && !dai_data->xt_logging_disable)
  2555. afe_get_sp_xt_logging_data(port_id);
  2556. return 0;
  2557. }
  2558. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2559. .prepare = msm_dai_q6_prepare,
  2560. .hw_params = msm_dai_q6_hw_params,
  2561. .shutdown = msm_dai_q6_shutdown,
  2562. .set_fmt = msm_dai_q6_set_fmt,
  2563. .set_channel_map = msm_dai_q6_set_channel_map,
  2564. };
  2565. static struct snd_soc_dai_ops msm_dai_slimbus_0_rx_ops = {
  2566. .prepare = msm_dai_q6_prepare,
  2567. .hw_params = msm_dai_q6_hw_params,
  2568. .shutdown = msm_dai_q6_shutdown,
  2569. .set_fmt = msm_dai_q6_set_fmt,
  2570. .set_channel_map = msm_dai_q6_set_channel_map,
  2571. .digital_mute = msm_dai_q6_spk_digital_mute,
  2572. };
  2573. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2574. struct snd_ctl_elem_value *ucontrol)
  2575. {
  2576. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2577. u16 port_id = ((struct soc_enum *)
  2578. kcontrol->private_value)->reg;
  2579. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2580. pr_debug("%s: setting cal_mode to %d\n",
  2581. __func__, dai_data->cal_mode);
  2582. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2583. return 0;
  2584. }
  2585. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2586. struct snd_ctl_elem_value *ucontrol)
  2587. {
  2588. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2589. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2590. return 0;
  2591. }
  2592. static int msm_dai_q6_cdc_dma_xt_logging_disable_put(
  2593. struct snd_kcontrol *kcontrol,
  2594. struct snd_ctl_elem_value *ucontrol)
  2595. {
  2596. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  2597. if (dai_data) {
  2598. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2599. pr_debug("%s: setting xt logging disable to %d\n",
  2600. __func__, dai_data->xt_logging_disable);
  2601. }
  2602. return 0;
  2603. }
  2604. static int msm_dai_q6_cdc_dma_xt_logging_disable_get(
  2605. struct snd_kcontrol *kcontrol,
  2606. struct snd_ctl_elem_value *ucontrol)
  2607. {
  2608. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  2609. if (dai_data)
  2610. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2611. return 0;
  2612. }
  2613. static int msm_dai_q6_sb_xt_logging_disable_put(
  2614. struct snd_kcontrol *kcontrol,
  2615. struct snd_ctl_elem_value *ucontrol)
  2616. {
  2617. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2618. if (dai_data) {
  2619. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2620. pr_debug("%s: setting xt logging disable to %d\n",
  2621. __func__, dai_data->xt_logging_disable);
  2622. }
  2623. return 0;
  2624. }
  2625. static int msm_dai_q6_sb_xt_logging_disable_get(struct snd_kcontrol *kcontrol,
  2626. struct snd_ctl_elem_value *ucontrol)
  2627. {
  2628. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2629. if (dai_data)
  2630. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2631. return 0;
  2632. }
  2633. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2634. struct snd_ctl_elem_value *ucontrol)
  2635. {
  2636. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2637. int value = ucontrol->value.integer.value[0];
  2638. if (dai_data) {
  2639. dai_data->port_config.slim_sch.data_format = value;
  2640. pr_debug("%s: format = %d\n", __func__, value);
  2641. }
  2642. return 0;
  2643. }
  2644. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2645. struct snd_ctl_elem_value *ucontrol)
  2646. {
  2647. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2648. if (dai_data)
  2649. ucontrol->value.integer.value[0] =
  2650. dai_data->port_config.slim_sch.data_format;
  2651. return 0;
  2652. }
  2653. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2654. struct snd_ctl_elem_value *ucontrol)
  2655. {
  2656. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2657. u32 val = ucontrol->value.integer.value[0];
  2658. if (dai_data) {
  2659. dai_data->port_config.usb_audio.dev_token = val;
  2660. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2661. dai_data->port_config.usb_audio.dev_token);
  2662. } else {
  2663. pr_err("%s: dai_data is NULL\n", __func__);
  2664. }
  2665. return 0;
  2666. }
  2667. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2668. struct snd_ctl_elem_value *ucontrol)
  2669. {
  2670. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2671. if (dai_data) {
  2672. ucontrol->value.integer.value[0] =
  2673. dai_data->port_config.usb_audio.dev_token;
  2674. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2675. dai_data->port_config.usb_audio.dev_token);
  2676. } else {
  2677. pr_err("%s: dai_data is NULL\n", __func__);
  2678. }
  2679. return 0;
  2680. }
  2681. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2682. struct snd_ctl_elem_value *ucontrol)
  2683. {
  2684. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2685. u32 val = ucontrol->value.integer.value[0];
  2686. if (dai_data) {
  2687. dai_data->port_config.usb_audio.endian = val;
  2688. pr_debug("%s: endian = 0x%x\n", __func__,
  2689. dai_data->port_config.usb_audio.endian);
  2690. } else {
  2691. pr_err("%s: dai_data is NULL\n", __func__);
  2692. return -EINVAL;
  2693. }
  2694. return 0;
  2695. }
  2696. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2697. struct snd_ctl_elem_value *ucontrol)
  2698. {
  2699. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2700. if (dai_data) {
  2701. ucontrol->value.integer.value[0] =
  2702. dai_data->port_config.usb_audio.endian;
  2703. pr_debug("%s: endian = 0x%x\n", __func__,
  2704. dai_data->port_config.usb_audio.endian);
  2705. } else {
  2706. pr_err("%s: dai_data is NULL\n", __func__);
  2707. return -EINVAL;
  2708. }
  2709. return 0;
  2710. }
  2711. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2712. struct snd_ctl_elem_value *ucontrol)
  2713. {
  2714. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2715. u32 val = ucontrol->value.integer.value[0];
  2716. if (!dai_data) {
  2717. pr_err("%s: dai_data is NULL\n", __func__);
  2718. return -EINVAL;
  2719. }
  2720. dai_data->port_config.usb_audio.service_interval = val;
  2721. pr_debug("%s: new service interval = %u\n", __func__,
  2722. dai_data->port_config.usb_audio.service_interval);
  2723. return 0;
  2724. }
  2725. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2726. struct snd_ctl_elem_value *ucontrol)
  2727. {
  2728. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2729. if (!dai_data) {
  2730. pr_err("%s: dai_data is NULL\n", __func__);
  2731. return -EINVAL;
  2732. }
  2733. ucontrol->value.integer.value[0] =
  2734. dai_data->port_config.usb_audio.service_interval;
  2735. pr_debug("%s: service interval = %d\n", __func__,
  2736. dai_data->port_config.usb_audio.service_interval);
  2737. return 0;
  2738. }
  2739. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2740. struct snd_ctl_elem_info *uinfo)
  2741. {
  2742. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2743. uinfo->count = sizeof(struct afe_enc_config);
  2744. return 0;
  2745. }
  2746. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2747. struct snd_ctl_elem_value *ucontrol)
  2748. {
  2749. int ret = 0;
  2750. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2751. if (dai_data) {
  2752. int format_size = sizeof(dai_data->enc_config.format);
  2753. pr_debug("%s: encoder config for %d format\n",
  2754. __func__, dai_data->enc_config.format);
  2755. memcpy(ucontrol->value.bytes.data,
  2756. &dai_data->enc_config.format,
  2757. format_size);
  2758. switch (dai_data->enc_config.format) {
  2759. case ENC_FMT_SBC:
  2760. memcpy(ucontrol->value.bytes.data + format_size,
  2761. &dai_data->enc_config.data,
  2762. sizeof(struct asm_sbc_enc_cfg_t));
  2763. break;
  2764. case ENC_FMT_AAC_V2:
  2765. memcpy(ucontrol->value.bytes.data + format_size,
  2766. &dai_data->enc_config.data,
  2767. sizeof(struct asm_aac_enc_cfg_t));
  2768. break;
  2769. case ENC_FMT_APTX:
  2770. memcpy(ucontrol->value.bytes.data + format_size,
  2771. &dai_data->enc_config.data,
  2772. sizeof(struct asm_aptx_enc_cfg_t));
  2773. break;
  2774. case ENC_FMT_APTX_HD:
  2775. memcpy(ucontrol->value.bytes.data + format_size,
  2776. &dai_data->enc_config.data,
  2777. sizeof(struct asm_custom_enc_cfg_t));
  2778. break;
  2779. case ENC_FMT_CELT:
  2780. memcpy(ucontrol->value.bytes.data + format_size,
  2781. &dai_data->enc_config.data,
  2782. sizeof(struct asm_celt_enc_cfg_t));
  2783. break;
  2784. case ENC_FMT_LDAC:
  2785. memcpy(ucontrol->value.bytes.data + format_size,
  2786. &dai_data->enc_config.data,
  2787. sizeof(struct asm_ldac_enc_cfg_t));
  2788. break;
  2789. case ENC_FMT_APTX_ADAPTIVE:
  2790. memcpy(ucontrol->value.bytes.data + format_size,
  2791. &dai_data->enc_config.data,
  2792. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2793. break;
  2794. case ENC_FMT_APTX_AD_SPEECH:
  2795. memcpy(ucontrol->value.bytes.data + format_size,
  2796. &dai_data->enc_config.data,
  2797. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2798. break;
  2799. default:
  2800. pr_debug("%s: unknown format = %d\n",
  2801. __func__, dai_data->enc_config.format);
  2802. ret = -EINVAL;
  2803. break;
  2804. }
  2805. }
  2806. return ret;
  2807. }
  2808. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2809. struct snd_ctl_elem_value *ucontrol)
  2810. {
  2811. int ret = 0;
  2812. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2813. if (dai_data) {
  2814. int format_size = sizeof(dai_data->enc_config.format);
  2815. memset(&dai_data->enc_config, 0x0,
  2816. sizeof(struct afe_enc_config));
  2817. memcpy(&dai_data->enc_config.format,
  2818. ucontrol->value.bytes.data,
  2819. format_size);
  2820. pr_debug("%s: Received encoder config for %d format\n",
  2821. __func__, dai_data->enc_config.format);
  2822. switch (dai_data->enc_config.format) {
  2823. case ENC_FMT_SBC:
  2824. memcpy(&dai_data->enc_config.data,
  2825. ucontrol->value.bytes.data + format_size,
  2826. sizeof(struct asm_sbc_enc_cfg_t));
  2827. break;
  2828. case ENC_FMT_AAC_V2:
  2829. memcpy(&dai_data->enc_config.data,
  2830. ucontrol->value.bytes.data + format_size,
  2831. sizeof(struct asm_aac_enc_cfg_t));
  2832. break;
  2833. case ENC_FMT_APTX:
  2834. memcpy(&dai_data->enc_config.data,
  2835. ucontrol->value.bytes.data + format_size,
  2836. sizeof(struct asm_aptx_enc_cfg_t));
  2837. break;
  2838. case ENC_FMT_APTX_HD:
  2839. memcpy(&dai_data->enc_config.data,
  2840. ucontrol->value.bytes.data + format_size,
  2841. sizeof(struct asm_custom_enc_cfg_t));
  2842. break;
  2843. case ENC_FMT_CELT:
  2844. memcpy(&dai_data->enc_config.data,
  2845. ucontrol->value.bytes.data + format_size,
  2846. sizeof(struct asm_celt_enc_cfg_t));
  2847. break;
  2848. case ENC_FMT_LDAC:
  2849. memcpy(&dai_data->enc_config.data,
  2850. ucontrol->value.bytes.data + format_size,
  2851. sizeof(struct asm_ldac_enc_cfg_t));
  2852. break;
  2853. case ENC_FMT_APTX_ADAPTIVE:
  2854. memcpy(&dai_data->enc_config.data,
  2855. ucontrol->value.bytes.data + format_size,
  2856. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2857. break;
  2858. case ENC_FMT_APTX_AD_SPEECH:
  2859. memcpy(&dai_data->enc_config.data,
  2860. ucontrol->value.bytes.data + format_size,
  2861. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2862. break;
  2863. default:
  2864. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2865. __func__, dai_data->enc_config.format);
  2866. ret = -EINVAL;
  2867. break;
  2868. }
  2869. } else
  2870. ret = -EINVAL;
  2871. return ret;
  2872. }
  2873. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2874. static const struct soc_enum afe_chs_enum[] = {
  2875. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2876. };
  2877. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2878. "S32_LE"};
  2879. static const struct soc_enum afe_bit_format_enum[] = {
  2880. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2881. };
  2882. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2883. static const struct soc_enum tws_chs_mode_enum[] = {
  2884. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2885. };
  2886. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2887. struct snd_ctl_elem_value *ucontrol)
  2888. {
  2889. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2890. if (dai_data) {
  2891. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2892. pr_debug("%s:afe input channel = %d\n",
  2893. __func__, dai_data->afe_rx_in_channels);
  2894. }
  2895. return 0;
  2896. }
  2897. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2898. struct snd_ctl_elem_value *ucontrol)
  2899. {
  2900. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2901. if (dai_data) {
  2902. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2903. pr_debug("%s: updating afe input channel : %d\n",
  2904. __func__, dai_data->afe_rx_in_channels);
  2905. }
  2906. return 0;
  2907. }
  2908. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  2909. struct snd_ctl_elem_value *ucontrol)
  2910. {
  2911. struct snd_soc_dai *dai = kcontrol->private_data;
  2912. struct msm_dai_q6_dai_data *dai_data = NULL;
  2913. if (dai)
  2914. dai_data = dev_get_drvdata(dai->dev);
  2915. if (dai_data) {
  2916. ucontrol->value.integer.value[0] =
  2917. dai_data->enc_config.mono_mode;
  2918. pr_debug("%s:tws channel mode = %d\n",
  2919. __func__, dai_data->enc_config.mono_mode);
  2920. }
  2921. return 0;
  2922. }
  2923. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  2924. struct snd_ctl_elem_value *ucontrol)
  2925. {
  2926. struct snd_soc_dai *dai = kcontrol->private_data;
  2927. struct msm_dai_q6_dai_data *dai_data = NULL;
  2928. int ret = 0;
  2929. u32 format = 0;
  2930. if (dai)
  2931. dai_data = dev_get_drvdata(dai->dev);
  2932. if (dai_data)
  2933. format = dai_data->enc_config.format;
  2934. else
  2935. goto exit;
  2936. if (format == ENC_FMT_APTX || format == ENC_FMT_APTX_ADAPTIVE) {
  2937. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2938. ret = afe_set_tws_channel_mode(format,
  2939. dai->id, ucontrol->value.integer.value[0]);
  2940. if (ret < 0) {
  2941. pr_err("%s: channel mode setting failed for TWS\n",
  2942. __func__);
  2943. goto exit;
  2944. } else {
  2945. pr_debug("%s: updating tws channel mode : %d\n",
  2946. __func__, dai_data->enc_config.mono_mode);
  2947. }
  2948. }
  2949. if (ucontrol->value.integer.value[0] ==
  2950. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  2951. ucontrol->value.integer.value[0] ==
  2952. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  2953. dai_data->enc_config.mono_mode =
  2954. ucontrol->value.integer.value[0];
  2955. else
  2956. return -EINVAL;
  2957. }
  2958. exit:
  2959. return ret;
  2960. }
  2961. static int msm_dai_q6_afe_input_bit_format_get(
  2962. struct snd_kcontrol *kcontrol,
  2963. struct snd_ctl_elem_value *ucontrol)
  2964. {
  2965. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2966. if (!dai_data) {
  2967. pr_err("%s: Invalid dai data\n", __func__);
  2968. return -EINVAL;
  2969. }
  2970. switch (dai_data->afe_rx_in_bitformat) {
  2971. case SNDRV_PCM_FORMAT_S32_LE:
  2972. ucontrol->value.integer.value[0] = 2;
  2973. break;
  2974. case SNDRV_PCM_FORMAT_S24_LE:
  2975. ucontrol->value.integer.value[0] = 1;
  2976. break;
  2977. case SNDRV_PCM_FORMAT_S16_LE:
  2978. default:
  2979. ucontrol->value.integer.value[0] = 0;
  2980. break;
  2981. }
  2982. pr_debug("%s: afe input bit format : %ld\n",
  2983. __func__, ucontrol->value.integer.value[0]);
  2984. return 0;
  2985. }
  2986. static int msm_dai_q6_afe_input_bit_format_put(
  2987. struct snd_kcontrol *kcontrol,
  2988. struct snd_ctl_elem_value *ucontrol)
  2989. {
  2990. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2991. if (!dai_data) {
  2992. pr_err("%s: Invalid dai data\n", __func__);
  2993. return -EINVAL;
  2994. }
  2995. switch (ucontrol->value.integer.value[0]) {
  2996. case 2:
  2997. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2998. break;
  2999. case 1:
  3000. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  3001. break;
  3002. case 0:
  3003. default:
  3004. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  3005. break;
  3006. }
  3007. pr_debug("%s: updating afe input bit format : %d\n",
  3008. __func__, dai_data->afe_rx_in_bitformat);
  3009. return 0;
  3010. }
  3011. static int msm_dai_q6_afe_output_bit_format_get(
  3012. struct snd_kcontrol *kcontrol,
  3013. struct snd_ctl_elem_value *ucontrol)
  3014. {
  3015. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3016. if (!dai_data) {
  3017. pr_err("%s: Invalid dai data\n", __func__);
  3018. return -EINVAL;
  3019. }
  3020. switch (dai_data->afe_tx_out_bitformat) {
  3021. case SNDRV_PCM_FORMAT_S32_LE:
  3022. ucontrol->value.integer.value[0] = 2;
  3023. break;
  3024. case SNDRV_PCM_FORMAT_S24_LE:
  3025. ucontrol->value.integer.value[0] = 1;
  3026. break;
  3027. case SNDRV_PCM_FORMAT_S16_LE:
  3028. default:
  3029. ucontrol->value.integer.value[0] = 0;
  3030. break;
  3031. }
  3032. pr_debug("%s: afe output bit format : %ld\n",
  3033. __func__, ucontrol->value.integer.value[0]);
  3034. return 0;
  3035. }
  3036. static int msm_dai_q6_afe_output_bit_format_put(
  3037. struct snd_kcontrol *kcontrol,
  3038. struct snd_ctl_elem_value *ucontrol)
  3039. {
  3040. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3041. if (!dai_data) {
  3042. pr_err("%s: Invalid dai data\n", __func__);
  3043. return -EINVAL;
  3044. }
  3045. switch (ucontrol->value.integer.value[0]) {
  3046. case 2:
  3047. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  3048. break;
  3049. case 1:
  3050. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  3051. break;
  3052. case 0:
  3053. default:
  3054. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  3055. break;
  3056. }
  3057. pr_debug("%s: updating afe output bit format : %d\n",
  3058. __func__, dai_data->afe_tx_out_bitformat);
  3059. return 0;
  3060. }
  3061. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  3062. struct snd_ctl_elem_value *ucontrol)
  3063. {
  3064. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3065. if (dai_data) {
  3066. ucontrol->value.integer.value[0] =
  3067. dai_data->afe_tx_out_channels;
  3068. pr_debug("%s:afe output channel = %d\n",
  3069. __func__, dai_data->afe_tx_out_channels);
  3070. }
  3071. return 0;
  3072. }
  3073. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  3074. struct snd_ctl_elem_value *ucontrol)
  3075. {
  3076. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3077. if (dai_data) {
  3078. dai_data->afe_tx_out_channels =
  3079. ucontrol->value.integer.value[0];
  3080. pr_debug("%s: updating afe output channel : %d\n",
  3081. __func__, dai_data->afe_tx_out_channels);
  3082. }
  3083. return 0;
  3084. }
  3085. static int msm_dai_q6_afe_scrambler_mode_get(
  3086. struct snd_kcontrol *kcontrol,
  3087. struct snd_ctl_elem_value *ucontrol)
  3088. {
  3089. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3090. if (!dai_data) {
  3091. pr_err("%s: Invalid dai data\n", __func__);
  3092. return -EINVAL;
  3093. }
  3094. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  3095. return 0;
  3096. }
  3097. static int msm_dai_q6_afe_scrambler_mode_put(
  3098. struct snd_kcontrol *kcontrol,
  3099. struct snd_ctl_elem_value *ucontrol)
  3100. {
  3101. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3102. if (!dai_data) {
  3103. pr_err("%s: Invalid dai data\n", __func__);
  3104. return -EINVAL;
  3105. }
  3106. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  3107. pr_debug("%s: afe scrambler mode : %d\n",
  3108. __func__, dai_data->enc_config.scrambler_mode);
  3109. return 0;
  3110. }
  3111. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  3112. {
  3113. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3114. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3115. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3116. .name = "SLIM_7_RX Encoder Config",
  3117. .info = msm_dai_q6_afe_enc_cfg_info,
  3118. .get = msm_dai_q6_afe_enc_cfg_get,
  3119. .put = msm_dai_q6_afe_enc_cfg_put,
  3120. },
  3121. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  3122. msm_dai_q6_afe_input_channel_get,
  3123. msm_dai_q6_afe_input_channel_put),
  3124. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  3125. msm_dai_q6_afe_input_bit_format_get,
  3126. msm_dai_q6_afe_input_bit_format_put),
  3127. SOC_SINGLE_EXT("AFE Scrambler Mode",
  3128. 0, 0, 1, 0,
  3129. msm_dai_q6_afe_scrambler_mode_get,
  3130. msm_dai_q6_afe_scrambler_mode_put),
  3131. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  3132. msm_dai_q6_tws_channel_mode_get,
  3133. msm_dai_q6_tws_channel_mode_put),
  3134. {
  3135. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3136. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3137. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3138. .name = "SLIM_7_RX APTX_AD Enc Cfg",
  3139. .info = msm_dai_q6_afe_enc_cfg_info,
  3140. .get = msm_dai_q6_afe_enc_cfg_get,
  3141. .put = msm_dai_q6_afe_enc_cfg_put,
  3142. }
  3143. };
  3144. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  3145. struct snd_ctl_elem_info *uinfo)
  3146. {
  3147. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3148. uinfo->count = sizeof(struct afe_dec_config);
  3149. return 0;
  3150. }
  3151. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3152. struct snd_ctl_elem_value *ucontrol)
  3153. {
  3154. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3155. u32 format_size = 0;
  3156. u32 abr_size = 0;
  3157. if (!dai_data) {
  3158. pr_err("%s: Invalid dai data\n", __func__);
  3159. return -EINVAL;
  3160. }
  3161. format_size = sizeof(dai_data->dec_config.format);
  3162. memcpy(ucontrol->value.bytes.data,
  3163. &dai_data->dec_config.format,
  3164. format_size);
  3165. pr_debug("%s: abr_dec_cfg for %d format\n",
  3166. __func__, dai_data->dec_config.format);
  3167. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3168. memcpy(ucontrol->value.bytes.data + format_size,
  3169. &dai_data->dec_config.abr_dec_cfg,
  3170. sizeof(struct afe_imc_dec_enc_info));
  3171. switch (dai_data->dec_config.format) {
  3172. case DEC_FMT_APTX_AD_SPEECH:
  3173. pr_debug("%s: afe_dec_cfg for %d format\n",
  3174. __func__, dai_data->dec_config.format);
  3175. memcpy(ucontrol->value.bytes.data + format_size + abr_size,
  3176. &dai_data->dec_config.data,
  3177. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3178. break;
  3179. default:
  3180. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3181. __func__, dai_data->dec_config.format);
  3182. break;
  3183. }
  3184. return 0;
  3185. }
  3186. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3187. struct snd_ctl_elem_value *ucontrol)
  3188. {
  3189. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3190. u32 format_size = 0;
  3191. u32 abr_size = 0;
  3192. if (!dai_data) {
  3193. pr_err("%s: Invalid dai data\n", __func__);
  3194. return -EINVAL;
  3195. }
  3196. memset(&dai_data->dec_config, 0x0,
  3197. sizeof(struct afe_dec_config));
  3198. format_size = sizeof(dai_data->dec_config.format);
  3199. memcpy(&dai_data->dec_config.format,
  3200. ucontrol->value.bytes.data,
  3201. format_size);
  3202. pr_debug("%s: abr_dec_cfg for %d format\n",
  3203. __func__, dai_data->dec_config.format);
  3204. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3205. memcpy(&dai_data->dec_config.abr_dec_cfg,
  3206. ucontrol->value.bytes.data + format_size,
  3207. sizeof(struct afe_imc_dec_enc_info));
  3208. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  3209. switch (dai_data->dec_config.format) {
  3210. case DEC_FMT_APTX_AD_SPEECH:
  3211. pr_debug("%s: afe_dec_cfg for %d format\n",
  3212. __func__, dai_data->dec_config.format);
  3213. memcpy(&dai_data->dec_config.data,
  3214. ucontrol->value.bytes.data + format_size + abr_size,
  3215. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3216. break;
  3217. default:
  3218. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3219. __func__, dai_data->dec_config.format);
  3220. break;
  3221. }
  3222. return 0;
  3223. }
  3224. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3225. struct snd_ctl_elem_value *ucontrol)
  3226. {
  3227. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3228. u32 format_size = 0;
  3229. int ret = 0;
  3230. if (!dai_data) {
  3231. pr_err("%s: Invalid dai data\n", __func__);
  3232. return -EINVAL;
  3233. }
  3234. format_size = sizeof(dai_data->dec_config.format);
  3235. memcpy(ucontrol->value.bytes.data,
  3236. &dai_data->dec_config.format,
  3237. format_size);
  3238. switch (dai_data->dec_config.format) {
  3239. case DEC_FMT_AAC_V2:
  3240. memcpy(ucontrol->value.bytes.data + format_size,
  3241. &dai_data->dec_config.data,
  3242. sizeof(struct asm_aac_dec_cfg_v2_t));
  3243. break;
  3244. case DEC_FMT_APTX_ADAPTIVE:
  3245. memcpy(ucontrol->value.bytes.data + format_size,
  3246. &dai_data->dec_config.data,
  3247. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3248. break;
  3249. case DEC_FMT_SBC:
  3250. case DEC_FMT_MP3:
  3251. /* No decoder specific data available */
  3252. break;
  3253. default:
  3254. pr_err("%s: Invalid format %d\n",
  3255. __func__, dai_data->dec_config.format);
  3256. ret = -EINVAL;
  3257. break;
  3258. }
  3259. return ret;
  3260. }
  3261. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3262. struct snd_ctl_elem_value *ucontrol)
  3263. {
  3264. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3265. u32 format_size = 0;
  3266. int ret = 0;
  3267. if (!dai_data) {
  3268. pr_err("%s: Invalid dai data\n", __func__);
  3269. return -EINVAL;
  3270. }
  3271. memset(&dai_data->dec_config, 0x0,
  3272. sizeof(struct afe_dec_config));
  3273. format_size = sizeof(dai_data->dec_config.format);
  3274. memcpy(&dai_data->dec_config.format,
  3275. ucontrol->value.bytes.data,
  3276. format_size);
  3277. pr_debug("%s: Received decoder config for %d format\n",
  3278. __func__, dai_data->dec_config.format);
  3279. switch (dai_data->dec_config.format) {
  3280. case DEC_FMT_AAC_V2:
  3281. memcpy(&dai_data->dec_config.data,
  3282. ucontrol->value.bytes.data + format_size,
  3283. sizeof(struct asm_aac_dec_cfg_v2_t));
  3284. break;
  3285. case DEC_FMT_SBC:
  3286. memcpy(&dai_data->dec_config.data,
  3287. ucontrol->value.bytes.data + format_size,
  3288. sizeof(struct asm_sbc_dec_cfg_t));
  3289. break;
  3290. case DEC_FMT_APTX_ADAPTIVE:
  3291. memcpy(&dai_data->dec_config.data,
  3292. ucontrol->value.bytes.data + format_size,
  3293. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3294. break;
  3295. default:
  3296. pr_err("%s: Invalid format %d\n",
  3297. __func__, dai_data->dec_config.format);
  3298. ret = -EINVAL;
  3299. break;
  3300. }
  3301. return ret;
  3302. }
  3303. static int msm_dai_q6_afe_enable_ttp_info(struct snd_kcontrol *kcontrol,
  3304. struct snd_ctl_elem_info *uinfo)
  3305. {
  3306. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3307. uinfo->count = sizeof(struct afe_ttp_gen_enable_t);
  3308. return 0;
  3309. }
  3310. static int msm_dai_q6_afe_enable_ttp_get(struct snd_kcontrol *kcontrol,
  3311. struct snd_ctl_elem_value *ucontrol)
  3312. {
  3313. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3314. pr_debug("%s:\n", __func__);
  3315. if (!dai_data) {
  3316. pr_err("%s: Invalid dai data\n", __func__);
  3317. return -EINVAL;
  3318. }
  3319. memcpy(ucontrol->value.bytes.data,
  3320. &dai_data->ttp_config.ttp_gen_enable,
  3321. sizeof(struct afe_ttp_gen_enable_t));
  3322. return 0;
  3323. }
  3324. static int msm_dai_q6_afe_enable_ttp_put(struct snd_kcontrol *kcontrol,
  3325. struct snd_ctl_elem_value *ucontrol)
  3326. {
  3327. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3328. pr_debug("%s:\n", __func__);
  3329. if (!dai_data) {
  3330. pr_err("%s: Invalid dai data\n", __func__);
  3331. return -EINVAL;
  3332. }
  3333. memcpy(&dai_data->ttp_config.ttp_gen_enable,
  3334. ucontrol->value.bytes.data,
  3335. sizeof(struct afe_ttp_gen_enable_t));
  3336. return 0;
  3337. }
  3338. static int msm_dai_q6_afe_ttp_cfg_info(struct snd_kcontrol *kcontrol,
  3339. struct snd_ctl_elem_info *uinfo)
  3340. {
  3341. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3342. uinfo->count = sizeof(struct afe_ttp_gen_cfg_t);
  3343. return 0;
  3344. }
  3345. static int msm_dai_q6_afe_ttp_cfg_get(struct snd_kcontrol *kcontrol,
  3346. struct snd_ctl_elem_value *ucontrol)
  3347. {
  3348. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3349. pr_debug("%s:\n", __func__);
  3350. if (!dai_data) {
  3351. pr_err("%s: Invalid dai data\n", __func__);
  3352. return -EINVAL;
  3353. }
  3354. memcpy(ucontrol->value.bytes.data,
  3355. &dai_data->ttp_config.ttp_gen_cfg,
  3356. sizeof(struct afe_ttp_gen_cfg_t));
  3357. return 0;
  3358. }
  3359. static int msm_dai_q6_afe_ttp_cfg_put(struct snd_kcontrol *kcontrol,
  3360. struct snd_ctl_elem_value *ucontrol)
  3361. {
  3362. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3363. pr_debug("%s: Received ttp config\n", __func__);
  3364. if (!dai_data) {
  3365. pr_err("%s: Invalid dai data\n", __func__);
  3366. return -EINVAL;
  3367. }
  3368. memcpy(&dai_data->ttp_config.ttp_gen_cfg,
  3369. ucontrol->value.bytes.data, sizeof(struct afe_ttp_gen_cfg_t));
  3370. return 0;
  3371. }
  3372. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  3373. {
  3374. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3375. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3376. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3377. .name = "SLIM_7_TX Decoder Config",
  3378. .info = msm_dai_q6_afe_dec_cfg_info,
  3379. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3380. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3381. },
  3382. {
  3383. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3384. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3385. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3386. .name = "SLIM_9_TX Decoder Config",
  3387. .info = msm_dai_q6_afe_dec_cfg_info,
  3388. .get = msm_dai_q6_afe_dec_cfg_get,
  3389. .put = msm_dai_q6_afe_dec_cfg_put,
  3390. },
  3391. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3392. msm_dai_q6_afe_output_channel_get,
  3393. msm_dai_q6_afe_output_channel_put),
  3394. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3395. msm_dai_q6_afe_output_bit_format_get,
  3396. msm_dai_q6_afe_output_bit_format_put),
  3397. };
  3398. static const struct snd_kcontrol_new afe_ttp_config_controls[] = {
  3399. {
  3400. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3401. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3402. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3403. .name = "TTP Enable",
  3404. .info = msm_dai_q6_afe_enable_ttp_info,
  3405. .get = msm_dai_q6_afe_enable_ttp_get,
  3406. .put = msm_dai_q6_afe_enable_ttp_put,
  3407. },
  3408. {
  3409. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3410. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3411. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3412. .name = "AFE TTP config",
  3413. .info = msm_dai_q6_afe_ttp_cfg_info,
  3414. .get = msm_dai_q6_afe_ttp_cfg_get,
  3415. .put = msm_dai_q6_afe_ttp_cfg_put,
  3416. },
  3417. };
  3418. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3419. struct snd_ctl_elem_info *uinfo)
  3420. {
  3421. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3422. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3423. return 0;
  3424. }
  3425. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3426. struct snd_ctl_elem_value *ucontrol)
  3427. {
  3428. int ret = -EINVAL;
  3429. struct afe_param_id_dev_timing_stats timing_stats;
  3430. struct snd_soc_dai *dai = kcontrol->private_data;
  3431. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3432. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3433. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3434. __func__, *dai_data->status_mask);
  3435. goto done;
  3436. }
  3437. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3438. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3439. if (ret) {
  3440. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3441. __func__, dai->id, ret);
  3442. goto done;
  3443. }
  3444. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3445. sizeof(struct afe_param_id_dev_timing_stats));
  3446. done:
  3447. return ret;
  3448. }
  3449. static const char * const afe_cal_mode_text[] = {
  3450. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3451. };
  3452. static const struct soc_enum slim_2_rx_enum =
  3453. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3454. afe_cal_mode_text);
  3455. static const struct soc_enum rt_proxy_1_rx_enum =
  3456. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3457. afe_cal_mode_text);
  3458. static const struct soc_enum rt_proxy_1_tx_enum =
  3459. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3460. afe_cal_mode_text);
  3461. static const struct snd_kcontrol_new sb_config_controls[] = {
  3462. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3463. msm_dai_q6_sb_format_get,
  3464. msm_dai_q6_sb_format_put),
  3465. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3466. msm_dai_q6_cal_info_get,
  3467. msm_dai_q6_cal_info_put),
  3468. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3469. msm_dai_q6_sb_format_get,
  3470. msm_dai_q6_sb_format_put),
  3471. SOC_ENUM_EXT("SLIM_0_RX XTLoggingDisable", xt_logging_disable_enum[0],
  3472. msm_dai_q6_sb_xt_logging_disable_get,
  3473. msm_dai_q6_sb_xt_logging_disable_put),
  3474. };
  3475. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3476. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3477. msm_dai_q6_cal_info_get,
  3478. msm_dai_q6_cal_info_put),
  3479. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3480. msm_dai_q6_cal_info_get,
  3481. msm_dai_q6_cal_info_put),
  3482. };
  3483. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3484. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3485. msm_dai_q6_usb_audio_cfg_get,
  3486. msm_dai_q6_usb_audio_cfg_put),
  3487. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3488. msm_dai_q6_usb_audio_endian_cfg_get,
  3489. msm_dai_q6_usb_audio_endian_cfg_put),
  3490. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3491. msm_dai_q6_usb_audio_cfg_get,
  3492. msm_dai_q6_usb_audio_cfg_put),
  3493. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3494. msm_dai_q6_usb_audio_endian_cfg_get,
  3495. msm_dai_q6_usb_audio_endian_cfg_put),
  3496. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3497. UINT_MAX, 0,
  3498. msm_dai_q6_usb_audio_svc_interval_get,
  3499. msm_dai_q6_usb_audio_svc_interval_put),
  3500. };
  3501. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3502. {
  3503. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3504. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3505. .name = "SLIMBUS_0_RX DRIFT",
  3506. .info = msm_dai_q6_slim_rx_drift_info,
  3507. .get = msm_dai_q6_slim_rx_drift_get,
  3508. },
  3509. {
  3510. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3511. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3512. .name = "SLIMBUS_6_RX DRIFT",
  3513. .info = msm_dai_q6_slim_rx_drift_info,
  3514. .get = msm_dai_q6_slim_rx_drift_get,
  3515. },
  3516. {
  3517. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3518. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3519. .name = "SLIMBUS_7_RX DRIFT",
  3520. .info = msm_dai_q6_slim_rx_drift_info,
  3521. .get = msm_dai_q6_slim_rx_drift_get,
  3522. },
  3523. };
  3524. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3525. {
  3526. int rc = 0;
  3527. int slim_dev_id = 0;
  3528. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3529. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3530. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3531. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3532. &slim_dev_id);
  3533. if (rc) {
  3534. dev_dbg(dai->dev,
  3535. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3536. return;
  3537. }
  3538. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3539. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3540. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3541. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3542. }
  3543. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3544. {
  3545. struct msm_dai_q6_dai_data *dai_data;
  3546. int rc = 0;
  3547. if (!dai) {
  3548. pr_err("%s: Invalid params dai\n", __func__);
  3549. return -EINVAL;
  3550. }
  3551. if (!dai->dev) {
  3552. pr_err("%s: Invalid params dai dev\n", __func__);
  3553. return -EINVAL;
  3554. }
  3555. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3556. if (!dai_data)
  3557. return -ENOMEM;
  3558. else
  3559. dev_set_drvdata(dai->dev, dai_data);
  3560. msm_dai_q6_set_dai_id(dai);
  3561. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3562. msm_dai_q6_set_slim_dev_id(dai);
  3563. switch (dai->id) {
  3564. case SLIMBUS_4_TX:
  3565. rc = snd_ctl_add(dai->component->card->snd_card,
  3566. snd_ctl_new1(&sb_config_controls[0],
  3567. dai_data));
  3568. break;
  3569. case SLIMBUS_2_RX:
  3570. rc = snd_ctl_add(dai->component->card->snd_card,
  3571. snd_ctl_new1(&sb_config_controls[1],
  3572. dai_data));
  3573. rc = snd_ctl_add(dai->component->card->snd_card,
  3574. snd_ctl_new1(&sb_config_controls[2],
  3575. dai_data));
  3576. break;
  3577. case SLIMBUS_7_RX:
  3578. rc = snd_ctl_add(dai->component->card->snd_card,
  3579. snd_ctl_new1(&afe_enc_config_controls[0],
  3580. dai_data));
  3581. rc = snd_ctl_add(dai->component->card->snd_card,
  3582. snd_ctl_new1(&afe_enc_config_controls[1],
  3583. dai_data));
  3584. rc = snd_ctl_add(dai->component->card->snd_card,
  3585. snd_ctl_new1(&afe_enc_config_controls[2],
  3586. dai_data));
  3587. rc = snd_ctl_add(dai->component->card->snd_card,
  3588. snd_ctl_new1(&afe_enc_config_controls[3],
  3589. dai_data));
  3590. rc = snd_ctl_add(dai->component->card->snd_card,
  3591. snd_ctl_new1(&afe_enc_config_controls[4],
  3592. dai));
  3593. rc = snd_ctl_add(dai->component->card->snd_card,
  3594. snd_ctl_new1(&afe_enc_config_controls[5],
  3595. dai_data));
  3596. rc = snd_ctl_add(dai->component->card->snd_card,
  3597. snd_ctl_new1(&avd_drift_config_controls[2],
  3598. dai));
  3599. break;
  3600. case SLIMBUS_7_TX:
  3601. rc = snd_ctl_add(dai->component->card->snd_card,
  3602. snd_ctl_new1(&afe_dec_config_controls[0],
  3603. dai_data));
  3604. break;
  3605. case SLIMBUS_9_TX:
  3606. rc = snd_ctl_add(dai->component->card->snd_card,
  3607. snd_ctl_new1(&afe_dec_config_controls[1],
  3608. dai_data));
  3609. rc = snd_ctl_add(dai->component->card->snd_card,
  3610. snd_ctl_new1(&afe_dec_config_controls[2],
  3611. dai_data));
  3612. rc = snd_ctl_add(dai->component->card->snd_card,
  3613. snd_ctl_new1(&afe_dec_config_controls[3],
  3614. dai_data));
  3615. rc = snd_ctl_add(dai->component->card->snd_card,
  3616. snd_ctl_new1(&afe_ttp_config_controls[0],
  3617. dai_data));
  3618. rc = snd_ctl_add(dai->component->card->snd_card,
  3619. snd_ctl_new1(&afe_ttp_config_controls[1],
  3620. dai_data));
  3621. break;
  3622. case RT_PROXY_DAI_001_RX:
  3623. rc = snd_ctl_add(dai->component->card->snd_card,
  3624. snd_ctl_new1(&rt_proxy_config_controls[0],
  3625. dai_data));
  3626. break;
  3627. case RT_PROXY_DAI_001_TX:
  3628. rc = snd_ctl_add(dai->component->card->snd_card,
  3629. snd_ctl_new1(&rt_proxy_config_controls[1],
  3630. dai_data));
  3631. break;
  3632. case AFE_PORT_ID_USB_RX:
  3633. rc = snd_ctl_add(dai->component->card->snd_card,
  3634. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3635. dai_data));
  3636. rc = snd_ctl_add(dai->component->card->snd_card,
  3637. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3638. dai_data));
  3639. rc = snd_ctl_add(dai->component->card->snd_card,
  3640. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3641. dai_data));
  3642. break;
  3643. case AFE_PORT_ID_USB_TX:
  3644. rc = snd_ctl_add(dai->component->card->snd_card,
  3645. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3646. dai_data));
  3647. rc = snd_ctl_add(dai->component->card->snd_card,
  3648. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3649. dai_data));
  3650. break;
  3651. case SLIMBUS_0_RX:
  3652. rc = snd_ctl_add(dai->component->card->snd_card,
  3653. snd_ctl_new1(&avd_drift_config_controls[0],
  3654. dai));
  3655. rc = snd_ctl_add(dai->component->card->snd_card,
  3656. snd_ctl_new1(&sb_config_controls[3],
  3657. dai_data));
  3658. break;
  3659. case SLIMBUS_6_RX:
  3660. rc = snd_ctl_add(dai->component->card->snd_card,
  3661. snd_ctl_new1(&avd_drift_config_controls[1],
  3662. dai));
  3663. break;
  3664. }
  3665. if (rc < 0)
  3666. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3667. __func__, dai->name);
  3668. rc = msm_dai_q6_dai_add_route(dai);
  3669. return rc;
  3670. }
  3671. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3672. {
  3673. struct msm_dai_q6_dai_data *dai_data;
  3674. int rc;
  3675. dai_data = dev_get_drvdata(dai->dev);
  3676. /* If AFE port is still up, close it */
  3677. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3678. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3679. rc = afe_close(dai->id); /* can block */
  3680. if (rc < 0)
  3681. dev_err(dai->dev, "fail to close AFE port\n");
  3682. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3683. }
  3684. kfree(dai_data);
  3685. return 0;
  3686. }
  3687. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3688. {
  3689. .playback = {
  3690. .stream_name = "AFE Playback",
  3691. .aif_name = "PCM_RX",
  3692. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3693. SNDRV_PCM_RATE_16000,
  3694. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3695. SNDRV_PCM_FMTBIT_S24_LE,
  3696. .channels_min = 1,
  3697. .channels_max = 2,
  3698. .rate_min = 8000,
  3699. .rate_max = 48000,
  3700. },
  3701. .ops = &msm_dai_q6_ops,
  3702. .id = RT_PROXY_DAI_001_RX,
  3703. .probe = msm_dai_q6_dai_probe,
  3704. .remove = msm_dai_q6_dai_remove,
  3705. },
  3706. {
  3707. .playback = {
  3708. .stream_name = "AFE-PROXY RX",
  3709. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3710. SNDRV_PCM_RATE_16000,
  3711. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3712. SNDRV_PCM_FMTBIT_S24_LE,
  3713. .channels_min = 1,
  3714. .channels_max = 2,
  3715. .rate_min = 8000,
  3716. .rate_max = 48000,
  3717. },
  3718. .ops = &msm_dai_q6_ops,
  3719. .id = RT_PROXY_DAI_002_RX,
  3720. .probe = msm_dai_q6_dai_probe,
  3721. .remove = msm_dai_q6_dai_remove,
  3722. },
  3723. };
  3724. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3725. {
  3726. .capture = {
  3727. .stream_name = "AFE Loopback Capture",
  3728. .aif_name = "AFE_LOOPBACK_TX",
  3729. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3730. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3731. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3732. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3733. SNDRV_PCM_RATE_192000,
  3734. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3735. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3736. SNDRV_PCM_FMTBIT_S32_LE ),
  3737. .channels_min = 1,
  3738. .channels_max = 8,
  3739. .rate_min = 8000,
  3740. .rate_max = 192000,
  3741. },
  3742. .id = AFE_LOOPBACK_TX,
  3743. .probe = msm_dai_q6_dai_probe,
  3744. .remove = msm_dai_q6_dai_remove,
  3745. },
  3746. };
  3747. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3748. {
  3749. .capture = {
  3750. .stream_name = "AFE Capture",
  3751. .aif_name = "PCM_TX",
  3752. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3753. SNDRV_PCM_RATE_16000,
  3754. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3755. .channels_min = 1,
  3756. .channels_max = 8,
  3757. .rate_min = 8000,
  3758. .rate_max = 48000,
  3759. },
  3760. .ops = &msm_dai_q6_ops,
  3761. .id = RT_PROXY_DAI_002_TX,
  3762. .probe = msm_dai_q6_dai_probe,
  3763. .remove = msm_dai_q6_dai_remove,
  3764. },
  3765. {
  3766. .capture = {
  3767. .stream_name = "AFE-PROXY TX",
  3768. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3769. SNDRV_PCM_RATE_16000,
  3770. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3771. .channels_min = 1,
  3772. .channels_max = 8,
  3773. .rate_min = 8000,
  3774. .rate_max = 48000,
  3775. },
  3776. .ops = &msm_dai_q6_ops,
  3777. .id = RT_PROXY_DAI_001_TX,
  3778. .probe = msm_dai_q6_dai_probe,
  3779. .remove = msm_dai_q6_dai_remove,
  3780. },
  3781. };
  3782. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3783. .playback = {
  3784. .stream_name = "Internal BT-SCO Playback",
  3785. .aif_name = "INT_BT_SCO_RX",
  3786. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3787. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3788. .channels_min = 1,
  3789. .channels_max = 1,
  3790. .rate_max = 16000,
  3791. .rate_min = 8000,
  3792. },
  3793. .ops = &msm_dai_q6_ops,
  3794. .id = INT_BT_SCO_RX,
  3795. .probe = msm_dai_q6_dai_probe,
  3796. .remove = msm_dai_q6_dai_remove,
  3797. };
  3798. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3799. .playback = {
  3800. .stream_name = "Internal BT-A2DP Playback",
  3801. .aif_name = "INT_BT_A2DP_RX",
  3802. .rates = SNDRV_PCM_RATE_48000,
  3803. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3804. .channels_min = 1,
  3805. .channels_max = 2,
  3806. .rate_max = 48000,
  3807. .rate_min = 48000,
  3808. },
  3809. .ops = &msm_dai_q6_ops,
  3810. .id = INT_BT_A2DP_RX,
  3811. .probe = msm_dai_q6_dai_probe,
  3812. .remove = msm_dai_q6_dai_remove,
  3813. };
  3814. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3815. .capture = {
  3816. .stream_name = "Internal BT-SCO Capture",
  3817. .aif_name = "INT_BT_SCO_TX",
  3818. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3819. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3820. .channels_min = 1,
  3821. .channels_max = 1,
  3822. .rate_max = 16000,
  3823. .rate_min = 8000,
  3824. },
  3825. .ops = &msm_dai_q6_ops,
  3826. .id = INT_BT_SCO_TX,
  3827. .probe = msm_dai_q6_dai_probe,
  3828. .remove = msm_dai_q6_dai_remove,
  3829. };
  3830. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3831. .playback = {
  3832. .stream_name = "Internal FM Playback",
  3833. .aif_name = "INT_FM_RX",
  3834. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3835. SNDRV_PCM_RATE_16000,
  3836. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3837. .channels_min = 2,
  3838. .channels_max = 2,
  3839. .rate_max = 48000,
  3840. .rate_min = 8000,
  3841. },
  3842. .ops = &msm_dai_q6_ops,
  3843. .id = INT_FM_RX,
  3844. .probe = msm_dai_q6_dai_probe,
  3845. .remove = msm_dai_q6_dai_remove,
  3846. };
  3847. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3848. .capture = {
  3849. .stream_name = "Internal FM Capture",
  3850. .aif_name = "INT_FM_TX",
  3851. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3852. SNDRV_PCM_RATE_16000,
  3853. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3854. .channels_min = 2,
  3855. .channels_max = 2,
  3856. .rate_max = 48000,
  3857. .rate_min = 8000,
  3858. },
  3859. .ops = &msm_dai_q6_ops,
  3860. .id = INT_FM_TX,
  3861. .probe = msm_dai_q6_dai_probe,
  3862. .remove = msm_dai_q6_dai_remove,
  3863. };
  3864. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3865. {
  3866. .playback = {
  3867. .stream_name = "Voice Farend Playback",
  3868. .aif_name = "VOICE_PLAYBACK_TX",
  3869. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3870. SNDRV_PCM_RATE_16000,
  3871. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3872. .channels_min = 1,
  3873. .channels_max = 2,
  3874. .rate_min = 8000,
  3875. .rate_max = 48000,
  3876. },
  3877. .ops = &msm_dai_q6_ops,
  3878. .id = VOICE_PLAYBACK_TX,
  3879. .probe = msm_dai_q6_dai_probe,
  3880. .remove = msm_dai_q6_dai_remove,
  3881. },
  3882. {
  3883. .playback = {
  3884. .stream_name = "Voice2 Farend Playback",
  3885. .aif_name = "VOICE2_PLAYBACK_TX",
  3886. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3887. SNDRV_PCM_RATE_16000,
  3888. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3889. .channels_min = 1,
  3890. .channels_max = 2,
  3891. .rate_min = 8000,
  3892. .rate_max = 48000,
  3893. },
  3894. .ops = &msm_dai_q6_ops,
  3895. .id = VOICE2_PLAYBACK_TX,
  3896. .probe = msm_dai_q6_dai_probe,
  3897. .remove = msm_dai_q6_dai_remove,
  3898. },
  3899. };
  3900. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3901. {
  3902. .capture = {
  3903. .stream_name = "Voice Uplink Capture",
  3904. .aif_name = "INCALL_RECORD_TX",
  3905. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3906. SNDRV_PCM_RATE_16000,
  3907. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3908. .channels_min = 1,
  3909. .channels_max = 2,
  3910. .rate_min = 8000,
  3911. .rate_max = 48000,
  3912. },
  3913. .ops = &msm_dai_q6_ops,
  3914. .id = VOICE_RECORD_TX,
  3915. .probe = msm_dai_q6_dai_probe,
  3916. .remove = msm_dai_q6_dai_remove,
  3917. },
  3918. {
  3919. .capture = {
  3920. .stream_name = "Voice Downlink Capture",
  3921. .aif_name = "INCALL_RECORD_RX",
  3922. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3923. SNDRV_PCM_RATE_16000,
  3924. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3925. .channels_min = 1,
  3926. .channels_max = 2,
  3927. .rate_min = 8000,
  3928. .rate_max = 48000,
  3929. },
  3930. .ops = &msm_dai_q6_ops,
  3931. .id = VOICE_RECORD_RX,
  3932. .probe = msm_dai_q6_dai_probe,
  3933. .remove = msm_dai_q6_dai_remove,
  3934. },
  3935. };
  3936. static struct snd_soc_dai_driver msm_dai_q6_proxy_tx_dai = {
  3937. .capture = {
  3938. .stream_name = "Proxy Capture",
  3939. .aif_name = "PROXY_TX",
  3940. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3941. SNDRV_PCM_RATE_16000,
  3942. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3943. .channels_min = 1,
  3944. .channels_max = 2,
  3945. .rate_min = 8000,
  3946. .rate_max = 48000,
  3947. },
  3948. .ops = &msm_dai_q6_ops,
  3949. .id = RT_PROXY_PORT_002_TX,
  3950. .probe = msm_dai_q6_dai_probe,
  3951. .remove = msm_dai_q6_dai_remove,
  3952. };
  3953. static struct snd_soc_dai_driver msm_dai_q6_proxy_rx_dai = {
  3954. .playback = {
  3955. .stream_name = "Proxy Playback",
  3956. .aif_name = "PROXY_RX",
  3957. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3958. SNDRV_PCM_RATE_16000,
  3959. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3960. .channels_min = 1,
  3961. .channels_max = 2,
  3962. .rate_min = 8000,
  3963. .rate_max = 48000,
  3964. },
  3965. .ops = &msm_dai_q6_ops,
  3966. .id = RT_PROXY_PORT_002_RX,
  3967. .probe = msm_dai_q6_dai_probe,
  3968. .remove = msm_dai_q6_dai_remove,
  3969. };
  3970. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3971. .playback = {
  3972. .stream_name = "USB Audio Playback",
  3973. .aif_name = "USB_AUDIO_RX",
  3974. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3975. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3976. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3977. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3978. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3979. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3980. SNDRV_PCM_RATE_384000,
  3981. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3982. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3983. .channels_min = 1,
  3984. .channels_max = 8,
  3985. .rate_max = 384000,
  3986. .rate_min = 8000,
  3987. },
  3988. .ops = &msm_dai_q6_ops,
  3989. .id = AFE_PORT_ID_USB_RX,
  3990. .probe = msm_dai_q6_dai_probe,
  3991. .remove = msm_dai_q6_dai_remove,
  3992. };
  3993. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3994. .capture = {
  3995. .stream_name = "USB Audio Capture",
  3996. .aif_name = "USB_AUDIO_TX",
  3997. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3998. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3999. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4000. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  4001. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  4002. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  4003. SNDRV_PCM_RATE_384000,
  4004. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  4005. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  4006. .channels_min = 1,
  4007. .channels_max = 8,
  4008. .rate_max = 384000,
  4009. .rate_min = 8000,
  4010. },
  4011. .ops = &msm_dai_q6_ops,
  4012. .id = AFE_PORT_ID_USB_TX,
  4013. .probe = msm_dai_q6_dai_probe,
  4014. .remove = msm_dai_q6_dai_remove,
  4015. };
  4016. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  4017. {
  4018. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4019. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  4020. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  4021. uint32_t val = 0;
  4022. const char *intf_name;
  4023. int rc = 0, i = 0, len = 0;
  4024. const uint32_t *slot_mapping_array = NULL;
  4025. u32 array_length = 0;
  4026. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  4027. GFP_KERNEL);
  4028. if (!dai_data)
  4029. return -ENOMEM;
  4030. rc = of_property_read_u32(pdev->dev.of_node,
  4031. "qcom,msm-dai-is-island-supported",
  4032. &dai_data->is_island_dai);
  4033. if (rc)
  4034. dev_dbg(&pdev->dev, "island supported entry not found\n");
  4035. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  4036. GFP_KERNEL);
  4037. if (!auxpcm_pdata) {
  4038. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  4039. goto fail_pdata_nomem;
  4040. }
  4041. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  4042. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  4043. rc = of_property_read_u32_array(pdev->dev.of_node,
  4044. "qcom,msm-cpudai-auxpcm-mode",
  4045. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4046. if (rc) {
  4047. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  4048. __func__);
  4049. goto fail_invalid_dt;
  4050. }
  4051. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  4052. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  4053. rc = of_property_read_u32_array(pdev->dev.of_node,
  4054. "qcom,msm-cpudai-auxpcm-sync",
  4055. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4056. if (rc) {
  4057. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  4058. __func__);
  4059. goto fail_invalid_dt;
  4060. }
  4061. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  4062. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  4063. rc = of_property_read_u32_array(pdev->dev.of_node,
  4064. "qcom,msm-cpudai-auxpcm-frame",
  4065. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4066. if (rc) {
  4067. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  4068. __func__);
  4069. goto fail_invalid_dt;
  4070. }
  4071. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  4072. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  4073. rc = of_property_read_u32_array(pdev->dev.of_node,
  4074. "qcom,msm-cpudai-auxpcm-quant",
  4075. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4076. if (rc) {
  4077. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  4078. __func__);
  4079. goto fail_invalid_dt;
  4080. }
  4081. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  4082. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  4083. rc = of_property_read_u32_array(pdev->dev.of_node,
  4084. "qcom,msm-cpudai-auxpcm-num-slots",
  4085. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4086. if (rc) {
  4087. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  4088. __func__);
  4089. goto fail_invalid_dt;
  4090. }
  4091. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  4092. if (auxpcm_pdata->mode_8k.num_slots >
  4093. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  4094. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  4095. __func__,
  4096. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  4097. auxpcm_pdata->mode_8k.num_slots);
  4098. rc = -EINVAL;
  4099. goto fail_invalid_dt;
  4100. }
  4101. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  4102. if (auxpcm_pdata->mode_16k.num_slots >
  4103. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  4104. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  4105. __func__,
  4106. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  4107. auxpcm_pdata->mode_16k.num_slots);
  4108. rc = -EINVAL;
  4109. goto fail_invalid_dt;
  4110. }
  4111. slot_mapping_array = of_get_property(pdev->dev.of_node,
  4112. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  4113. if (slot_mapping_array == NULL) {
  4114. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  4115. __func__);
  4116. rc = -EINVAL;
  4117. goto fail_invalid_dt;
  4118. }
  4119. array_length = auxpcm_pdata->mode_8k.num_slots +
  4120. auxpcm_pdata->mode_16k.num_slots;
  4121. if (len != sizeof(uint32_t) * array_length) {
  4122. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  4123. __func__, len, sizeof(uint32_t) * array_length);
  4124. rc = -EINVAL;
  4125. goto fail_invalid_dt;
  4126. }
  4127. auxpcm_pdata->mode_8k.slot_mapping =
  4128. kzalloc(sizeof(uint16_t) *
  4129. auxpcm_pdata->mode_8k.num_slots,
  4130. GFP_KERNEL);
  4131. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  4132. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  4133. __func__);
  4134. rc = -ENOMEM;
  4135. goto fail_invalid_dt;
  4136. }
  4137. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  4138. auxpcm_pdata->mode_8k.slot_mapping[i] =
  4139. (u16)be32_to_cpu(slot_mapping_array[i]);
  4140. auxpcm_pdata->mode_16k.slot_mapping =
  4141. kzalloc(sizeof(uint16_t) *
  4142. auxpcm_pdata->mode_16k.num_slots,
  4143. GFP_KERNEL);
  4144. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  4145. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  4146. __func__);
  4147. rc = -ENOMEM;
  4148. goto fail_invalid_16k_slot_mapping;
  4149. }
  4150. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  4151. auxpcm_pdata->mode_16k.slot_mapping[i] =
  4152. (u16)be32_to_cpu(slot_mapping_array[i +
  4153. auxpcm_pdata->mode_8k.num_slots]);
  4154. rc = of_property_read_u32_array(pdev->dev.of_node,
  4155. "qcom,msm-cpudai-auxpcm-data",
  4156. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4157. if (rc) {
  4158. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  4159. __func__);
  4160. goto fail_invalid_dt1;
  4161. }
  4162. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  4163. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  4164. rc = of_property_read_u32_array(pdev->dev.of_node,
  4165. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  4166. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4167. if (rc) {
  4168. dev_err(&pdev->dev,
  4169. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  4170. __func__);
  4171. goto fail_invalid_dt1;
  4172. }
  4173. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  4174. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  4175. rc = of_property_read_string(pdev->dev.of_node,
  4176. "qcom,msm-auxpcm-interface", &intf_name);
  4177. if (rc) {
  4178. dev_err(&pdev->dev,
  4179. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  4180. __func__);
  4181. goto fail_nodev_intf;
  4182. }
  4183. if (!strcmp(intf_name, "primary")) {
  4184. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  4185. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  4186. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  4187. i = 0;
  4188. } else if (!strcmp(intf_name, "secondary")) {
  4189. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  4190. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  4191. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  4192. i = 1;
  4193. } else if (!strcmp(intf_name, "tertiary")) {
  4194. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  4195. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  4196. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  4197. i = 2;
  4198. } else if (!strcmp(intf_name, "quaternary")) {
  4199. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  4200. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  4201. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  4202. i = 3;
  4203. } else if (!strcmp(intf_name, "quinary")) {
  4204. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  4205. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  4206. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  4207. i = 4;
  4208. } else if (!strcmp(intf_name, "senary")) {
  4209. dai_data->rx_pid = AFE_PORT_ID_SENARY_PCM_RX;
  4210. dai_data->tx_pid = AFE_PORT_ID_SENARY_PCM_TX;
  4211. pdev->id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID;
  4212. i = 5;
  4213. } else {
  4214. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  4215. __func__, intf_name);
  4216. goto fail_invalid_intf;
  4217. }
  4218. rc = of_property_read_u32(pdev->dev.of_node,
  4219. "qcom,msm-cpudai-afe-clk-ver", &val);
  4220. if (rc)
  4221. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  4222. else
  4223. dai_data->afe_clk_ver = val;
  4224. mutex_init(&dai_data->rlock);
  4225. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  4226. dev_set_drvdata(&pdev->dev, dai_data);
  4227. pdev->dev.platform_data = (void *) auxpcm_pdata;
  4228. rc = snd_soc_register_component(&pdev->dev,
  4229. &msm_dai_q6_aux_pcm_dai_component,
  4230. &msm_dai_q6_aux_pcm_dai[i], 1);
  4231. if (rc) {
  4232. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  4233. __func__, rc);
  4234. goto fail_reg_dai;
  4235. }
  4236. return rc;
  4237. fail_reg_dai:
  4238. fail_invalid_intf:
  4239. fail_nodev_intf:
  4240. fail_invalid_dt1:
  4241. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  4242. fail_invalid_16k_slot_mapping:
  4243. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  4244. fail_invalid_dt:
  4245. kfree(auxpcm_pdata);
  4246. fail_pdata_nomem:
  4247. kfree(dai_data);
  4248. return rc;
  4249. }
  4250. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  4251. {
  4252. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4253. dai_data = dev_get_drvdata(&pdev->dev);
  4254. snd_soc_unregister_component(&pdev->dev);
  4255. mutex_destroy(&dai_data->rlock);
  4256. kfree(dai_data);
  4257. kfree(pdev->dev.platform_data);
  4258. return 0;
  4259. }
  4260. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  4261. { .compatible = "qcom,msm-auxpcm-dev", },
  4262. {}
  4263. };
  4264. static struct platform_driver msm_auxpcm_dev_driver = {
  4265. .probe = msm_auxpcm_dev_probe,
  4266. .remove = msm_auxpcm_dev_remove,
  4267. .driver = {
  4268. .name = "msm-auxpcm-dev",
  4269. .owner = THIS_MODULE,
  4270. .of_match_table = msm_auxpcm_dev_dt_match,
  4271. .suppress_bind_attrs = true,
  4272. },
  4273. };
  4274. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  4275. {
  4276. .playback = {
  4277. .stream_name = "Slimbus Playback",
  4278. .aif_name = "SLIMBUS_0_RX",
  4279. .rates = SNDRV_PCM_RATE_8000_384000,
  4280. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4281. .channels_min = 1,
  4282. .channels_max = 8,
  4283. .rate_min = 8000,
  4284. .rate_max = 384000,
  4285. },
  4286. .ops = &msm_dai_slimbus_0_rx_ops,
  4287. .id = SLIMBUS_0_RX,
  4288. .probe = msm_dai_q6_dai_probe,
  4289. .remove = msm_dai_q6_dai_remove,
  4290. },
  4291. {
  4292. .playback = {
  4293. .stream_name = "Slimbus1 Playback",
  4294. .aif_name = "SLIMBUS_1_RX",
  4295. .rates = SNDRV_PCM_RATE_8000_384000,
  4296. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4297. .channels_min = 1,
  4298. .channels_max = 2,
  4299. .rate_min = 8000,
  4300. .rate_max = 384000,
  4301. },
  4302. .ops = &msm_dai_q6_ops,
  4303. .id = SLIMBUS_1_RX,
  4304. .probe = msm_dai_q6_dai_probe,
  4305. .remove = msm_dai_q6_dai_remove,
  4306. },
  4307. {
  4308. .playback = {
  4309. .stream_name = "Slimbus2 Playback",
  4310. .aif_name = "SLIMBUS_2_RX",
  4311. .rates = SNDRV_PCM_RATE_8000_384000,
  4312. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4313. .channels_min = 1,
  4314. .channels_max = 8,
  4315. .rate_min = 8000,
  4316. .rate_max = 384000,
  4317. },
  4318. .ops = &msm_dai_q6_ops,
  4319. .id = SLIMBUS_2_RX,
  4320. .probe = msm_dai_q6_dai_probe,
  4321. .remove = msm_dai_q6_dai_remove,
  4322. },
  4323. {
  4324. .playback = {
  4325. .stream_name = "Slimbus3 Playback",
  4326. .aif_name = "SLIMBUS_3_RX",
  4327. .rates = SNDRV_PCM_RATE_8000_384000,
  4328. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4329. .channels_min = 1,
  4330. .channels_max = 2,
  4331. .rate_min = 8000,
  4332. .rate_max = 384000,
  4333. },
  4334. .ops = &msm_dai_q6_ops,
  4335. .id = SLIMBUS_3_RX,
  4336. .probe = msm_dai_q6_dai_probe,
  4337. .remove = msm_dai_q6_dai_remove,
  4338. },
  4339. {
  4340. .playback = {
  4341. .stream_name = "Slimbus4 Playback",
  4342. .aif_name = "SLIMBUS_4_RX",
  4343. .rates = SNDRV_PCM_RATE_8000_384000,
  4344. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4345. .channels_min = 1,
  4346. .channels_max = 2,
  4347. .rate_min = 8000,
  4348. .rate_max = 384000,
  4349. },
  4350. .ops = &msm_dai_q6_ops,
  4351. .id = SLIMBUS_4_RX,
  4352. .probe = msm_dai_q6_dai_probe,
  4353. .remove = msm_dai_q6_dai_remove,
  4354. },
  4355. {
  4356. .playback = {
  4357. .stream_name = "Slimbus6 Playback",
  4358. .aif_name = "SLIMBUS_6_RX",
  4359. .rates = SNDRV_PCM_RATE_8000_384000,
  4360. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4361. .channels_min = 1,
  4362. .channels_max = 2,
  4363. .rate_min = 8000,
  4364. .rate_max = 384000,
  4365. },
  4366. .ops = &msm_dai_q6_ops,
  4367. .id = SLIMBUS_6_RX,
  4368. .probe = msm_dai_q6_dai_probe,
  4369. .remove = msm_dai_q6_dai_remove,
  4370. },
  4371. {
  4372. .playback = {
  4373. .stream_name = "Slimbus5 Playback",
  4374. .aif_name = "SLIMBUS_5_RX",
  4375. .rates = SNDRV_PCM_RATE_8000_384000,
  4376. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4377. .channels_min = 1,
  4378. .channels_max = 2,
  4379. .rate_min = 8000,
  4380. .rate_max = 384000,
  4381. },
  4382. .ops = &msm_dai_q6_ops,
  4383. .id = SLIMBUS_5_RX,
  4384. .probe = msm_dai_q6_dai_probe,
  4385. .remove = msm_dai_q6_dai_remove,
  4386. },
  4387. {
  4388. .playback = {
  4389. .stream_name = "Slimbus7 Playback",
  4390. .aif_name = "SLIMBUS_7_RX",
  4391. .rates = SNDRV_PCM_RATE_8000_384000,
  4392. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4393. .channels_min = 1,
  4394. .channels_max = 8,
  4395. .rate_min = 8000,
  4396. .rate_max = 384000,
  4397. },
  4398. .ops = &msm_dai_q6_ops,
  4399. .id = SLIMBUS_7_RX,
  4400. .probe = msm_dai_q6_dai_probe,
  4401. .remove = msm_dai_q6_dai_remove,
  4402. },
  4403. {
  4404. .playback = {
  4405. .stream_name = "Slimbus8 Playback",
  4406. .aif_name = "SLIMBUS_8_RX",
  4407. .rates = SNDRV_PCM_RATE_8000_384000,
  4408. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4409. .channels_min = 1,
  4410. .channels_max = 8,
  4411. .rate_min = 8000,
  4412. .rate_max = 384000,
  4413. },
  4414. .ops = &msm_dai_q6_ops,
  4415. .id = SLIMBUS_8_RX,
  4416. .probe = msm_dai_q6_dai_probe,
  4417. .remove = msm_dai_q6_dai_remove,
  4418. },
  4419. {
  4420. .playback = {
  4421. .stream_name = "Slimbus9 Playback",
  4422. .aif_name = "SLIMBUS_9_RX",
  4423. .rates = SNDRV_PCM_RATE_8000_384000,
  4424. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4425. .channels_min = 1,
  4426. .channels_max = 8,
  4427. .rate_min = 8000,
  4428. .rate_max = 384000,
  4429. },
  4430. .ops = &msm_dai_q6_ops,
  4431. .id = SLIMBUS_9_RX,
  4432. .probe = msm_dai_q6_dai_probe,
  4433. .remove = msm_dai_q6_dai_remove,
  4434. },
  4435. };
  4436. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  4437. {
  4438. .capture = {
  4439. .stream_name = "Slimbus Capture",
  4440. .aif_name = "SLIMBUS_0_TX",
  4441. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4442. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4443. SNDRV_PCM_RATE_192000,
  4444. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4445. SNDRV_PCM_FMTBIT_S24_LE |
  4446. SNDRV_PCM_FMTBIT_S24_3LE,
  4447. .channels_min = 1,
  4448. .channels_max = 8,
  4449. .rate_min = 8000,
  4450. .rate_max = 192000,
  4451. },
  4452. .ops = &msm_dai_q6_ops,
  4453. .id = SLIMBUS_0_TX,
  4454. .probe = msm_dai_q6_dai_probe,
  4455. .remove = msm_dai_q6_dai_remove,
  4456. },
  4457. {
  4458. .capture = {
  4459. .stream_name = "Slimbus1 Capture",
  4460. .aif_name = "SLIMBUS_1_TX",
  4461. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4462. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4463. SNDRV_PCM_RATE_192000,
  4464. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4465. SNDRV_PCM_FMTBIT_S24_LE |
  4466. SNDRV_PCM_FMTBIT_S24_3LE,
  4467. .channels_min = 1,
  4468. .channels_max = 2,
  4469. .rate_min = 8000,
  4470. .rate_max = 192000,
  4471. },
  4472. .ops = &msm_dai_q6_ops,
  4473. .id = SLIMBUS_1_TX,
  4474. .probe = msm_dai_q6_dai_probe,
  4475. .remove = msm_dai_q6_dai_remove,
  4476. },
  4477. {
  4478. .capture = {
  4479. .stream_name = "Slimbus2 Capture",
  4480. .aif_name = "SLIMBUS_2_TX",
  4481. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4482. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4483. SNDRV_PCM_RATE_192000,
  4484. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4485. SNDRV_PCM_FMTBIT_S24_LE,
  4486. .channels_min = 1,
  4487. .channels_max = 8,
  4488. .rate_min = 8000,
  4489. .rate_max = 192000,
  4490. },
  4491. .ops = &msm_dai_q6_ops,
  4492. .id = SLIMBUS_2_TX,
  4493. .probe = msm_dai_q6_dai_probe,
  4494. .remove = msm_dai_q6_dai_remove,
  4495. },
  4496. {
  4497. .capture = {
  4498. .stream_name = "Slimbus3 Capture",
  4499. .aif_name = "SLIMBUS_3_TX",
  4500. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4501. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4502. SNDRV_PCM_RATE_192000,
  4503. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4504. SNDRV_PCM_FMTBIT_S24_LE,
  4505. .channels_min = 2,
  4506. .channels_max = 4,
  4507. .rate_min = 8000,
  4508. .rate_max = 192000,
  4509. },
  4510. .ops = &msm_dai_q6_ops,
  4511. .id = SLIMBUS_3_TX,
  4512. .probe = msm_dai_q6_dai_probe,
  4513. .remove = msm_dai_q6_dai_remove,
  4514. },
  4515. {
  4516. .capture = {
  4517. .stream_name = "Slimbus4 Capture",
  4518. .aif_name = "SLIMBUS_4_TX",
  4519. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4520. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4521. SNDRV_PCM_RATE_192000,
  4522. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4523. SNDRV_PCM_FMTBIT_S24_LE |
  4524. SNDRV_PCM_FMTBIT_S32_LE,
  4525. .channels_min = 2,
  4526. .channels_max = 4,
  4527. .rate_min = 8000,
  4528. .rate_max = 192000,
  4529. },
  4530. .ops = &msm_dai_q6_ops,
  4531. .id = SLIMBUS_4_TX,
  4532. .probe = msm_dai_q6_dai_probe,
  4533. .remove = msm_dai_q6_dai_remove,
  4534. },
  4535. {
  4536. .capture = {
  4537. .stream_name = "Slimbus5 Capture",
  4538. .aif_name = "SLIMBUS_5_TX",
  4539. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4540. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4541. SNDRV_PCM_RATE_192000,
  4542. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4543. SNDRV_PCM_FMTBIT_S24_LE,
  4544. .channels_min = 1,
  4545. .channels_max = 8,
  4546. .rate_min = 8000,
  4547. .rate_max = 192000,
  4548. },
  4549. .ops = &msm_dai_q6_ops,
  4550. .id = SLIMBUS_5_TX,
  4551. .probe = msm_dai_q6_dai_probe,
  4552. .remove = msm_dai_q6_dai_remove,
  4553. },
  4554. {
  4555. .capture = {
  4556. .stream_name = "Slimbus6 Capture",
  4557. .aif_name = "SLIMBUS_6_TX",
  4558. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4559. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4560. SNDRV_PCM_RATE_192000,
  4561. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4562. SNDRV_PCM_FMTBIT_S24_LE,
  4563. .channels_min = 1,
  4564. .channels_max = 2,
  4565. .rate_min = 8000,
  4566. .rate_max = 192000,
  4567. },
  4568. .ops = &msm_dai_q6_ops,
  4569. .id = SLIMBUS_6_TX,
  4570. .probe = msm_dai_q6_dai_probe,
  4571. .remove = msm_dai_q6_dai_remove,
  4572. },
  4573. {
  4574. .capture = {
  4575. .stream_name = "Slimbus7 Capture",
  4576. .aif_name = "SLIMBUS_7_TX",
  4577. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4578. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4579. SNDRV_PCM_RATE_192000,
  4580. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4581. SNDRV_PCM_FMTBIT_S24_LE |
  4582. SNDRV_PCM_FMTBIT_S32_LE,
  4583. .channels_min = 1,
  4584. .channels_max = 8,
  4585. .rate_min = 8000,
  4586. .rate_max = 192000,
  4587. },
  4588. .ops = &msm_dai_q6_ops,
  4589. .id = SLIMBUS_7_TX,
  4590. .probe = msm_dai_q6_dai_probe,
  4591. .remove = msm_dai_q6_dai_remove,
  4592. },
  4593. {
  4594. .capture = {
  4595. .stream_name = "Slimbus8 Capture",
  4596. .aif_name = "SLIMBUS_8_TX",
  4597. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4598. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4599. SNDRV_PCM_RATE_192000,
  4600. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4601. SNDRV_PCM_FMTBIT_S24_LE |
  4602. SNDRV_PCM_FMTBIT_S32_LE,
  4603. .channels_min = 1,
  4604. .channels_max = 8,
  4605. .rate_min = 8000,
  4606. .rate_max = 192000,
  4607. },
  4608. .ops = &msm_dai_q6_ops,
  4609. .id = SLIMBUS_8_TX,
  4610. .probe = msm_dai_q6_dai_probe,
  4611. .remove = msm_dai_q6_dai_remove,
  4612. },
  4613. {
  4614. .capture = {
  4615. .stream_name = "Slimbus9 Capture",
  4616. .aif_name = "SLIMBUS_9_TX",
  4617. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4618. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4619. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4620. SNDRV_PCM_RATE_192000,
  4621. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4622. SNDRV_PCM_FMTBIT_S24_LE |
  4623. SNDRV_PCM_FMTBIT_S32_LE,
  4624. .channels_min = 1,
  4625. .channels_max = 8,
  4626. .rate_min = 8000,
  4627. .rate_max = 192000,
  4628. },
  4629. .ops = &msm_dai_q6_ops,
  4630. .id = SLIMBUS_9_TX,
  4631. .probe = msm_dai_q6_dai_probe,
  4632. .remove = msm_dai_q6_dai_remove,
  4633. },
  4634. };
  4635. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4636. struct snd_ctl_elem_value *ucontrol)
  4637. {
  4638. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4639. int value = ucontrol->value.integer.value[0];
  4640. dai_data->port_config.i2s.data_format = value;
  4641. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4642. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4643. dai_data->port_config.i2s.channel_mode);
  4644. return 0;
  4645. }
  4646. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4647. struct snd_ctl_elem_value *ucontrol)
  4648. {
  4649. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4650. ucontrol->value.integer.value[0] =
  4651. dai_data->port_config.i2s.data_format;
  4652. return 0;
  4653. }
  4654. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4655. struct snd_ctl_elem_value *ucontrol)
  4656. {
  4657. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4658. int value = ucontrol->value.integer.value[0];
  4659. dai_data->vi_feed_mono = value;
  4660. pr_debug("%s: value = %d\n", __func__, value);
  4661. return 0;
  4662. }
  4663. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4664. struct snd_ctl_elem_value *ucontrol)
  4665. {
  4666. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4667. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4668. return 0;
  4669. }
  4670. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4671. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4672. msm_dai_q6_mi2s_format_get,
  4673. msm_dai_q6_mi2s_format_put),
  4674. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4675. msm_dai_q6_mi2s_format_get,
  4676. msm_dai_q6_mi2s_format_put),
  4677. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4678. msm_dai_q6_mi2s_format_get,
  4679. msm_dai_q6_mi2s_format_put),
  4680. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4681. msm_dai_q6_mi2s_format_get,
  4682. msm_dai_q6_mi2s_format_put),
  4683. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4684. msm_dai_q6_mi2s_format_get,
  4685. msm_dai_q6_mi2s_format_put),
  4686. SOC_ENUM_EXT("SENARY MI2S RX Format", mi2s_config_enum[0],
  4687. msm_dai_q6_mi2s_format_get,
  4688. msm_dai_q6_mi2s_format_put),
  4689. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4690. msm_dai_q6_mi2s_format_get,
  4691. msm_dai_q6_mi2s_format_put),
  4692. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4693. msm_dai_q6_mi2s_format_get,
  4694. msm_dai_q6_mi2s_format_put),
  4695. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4696. msm_dai_q6_mi2s_format_get,
  4697. msm_dai_q6_mi2s_format_put),
  4698. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4699. msm_dai_q6_mi2s_format_get,
  4700. msm_dai_q6_mi2s_format_put),
  4701. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4702. msm_dai_q6_mi2s_format_get,
  4703. msm_dai_q6_mi2s_format_put),
  4704. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4705. msm_dai_q6_mi2s_format_get,
  4706. msm_dai_q6_mi2s_format_put),
  4707. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4708. msm_dai_q6_mi2s_format_get,
  4709. msm_dai_q6_mi2s_format_put),
  4710. };
  4711. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4712. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4713. msm_dai_q6_mi2s_vi_feed_mono_get,
  4714. msm_dai_q6_mi2s_vi_feed_mono_put),
  4715. };
  4716. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4717. {
  4718. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4719. dev_get_drvdata(dai->dev);
  4720. struct msm_mi2s_pdata *mi2s_pdata =
  4721. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4722. struct snd_kcontrol *kcontrol = NULL;
  4723. int rc = 0;
  4724. const struct snd_kcontrol_new *ctrl = NULL;
  4725. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4726. u16 dai_id = 0;
  4727. dai->id = mi2s_pdata->intf_id;
  4728. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4729. if (dai->id == MSM_PRIM_MI2S)
  4730. ctrl = &mi2s_config_controls[0];
  4731. if (dai->id == MSM_SEC_MI2S)
  4732. ctrl = &mi2s_config_controls[1];
  4733. if (dai->id == MSM_TERT_MI2S)
  4734. ctrl = &mi2s_config_controls[2];
  4735. if (dai->id == MSM_QUAT_MI2S)
  4736. ctrl = &mi2s_config_controls[3];
  4737. if (dai->id == MSM_QUIN_MI2S)
  4738. ctrl = &mi2s_config_controls[4];
  4739. if (dai->id == MSM_SENARY_MI2S)
  4740. ctrl = &mi2s_config_controls[5];
  4741. }
  4742. if (ctrl) {
  4743. kcontrol = snd_ctl_new1(ctrl,
  4744. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4745. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4746. if (rc < 0) {
  4747. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4748. __func__, dai->name);
  4749. goto rtn;
  4750. }
  4751. }
  4752. ctrl = NULL;
  4753. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4754. if (dai->id == MSM_PRIM_MI2S)
  4755. ctrl = &mi2s_config_controls[6];
  4756. if (dai->id == MSM_SEC_MI2S)
  4757. ctrl = &mi2s_config_controls[7];
  4758. if (dai->id == MSM_TERT_MI2S)
  4759. ctrl = &mi2s_config_controls[8];
  4760. if (dai->id == MSM_QUAT_MI2S)
  4761. ctrl = &mi2s_config_controls[9];
  4762. if (dai->id == MSM_QUIN_MI2S)
  4763. ctrl = &mi2s_config_controls[10];
  4764. if (dai->id == MSM_SENARY_MI2S)
  4765. ctrl = &mi2s_config_controls[11];
  4766. if (dai->id == MSM_INT5_MI2S)
  4767. ctrl = &mi2s_config_controls[12];
  4768. }
  4769. if (ctrl) {
  4770. rc = snd_ctl_add(dai->component->card->snd_card,
  4771. snd_ctl_new1(ctrl,
  4772. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4773. if (rc < 0) {
  4774. if (kcontrol)
  4775. snd_ctl_remove(dai->component->card->snd_card,
  4776. kcontrol);
  4777. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4778. __func__, dai->name);
  4779. }
  4780. }
  4781. if (dai->id == MSM_INT5_MI2S)
  4782. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4783. if (vi_feed_ctrl) {
  4784. rc = snd_ctl_add(dai->component->card->snd_card,
  4785. snd_ctl_new1(vi_feed_ctrl,
  4786. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4787. if (rc < 0) {
  4788. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4789. __func__, dai->name);
  4790. }
  4791. }
  4792. if (mi2s_dai_data->is_island_dai) {
  4793. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4794. &dai_id);
  4795. rc = msm_dai_q6_add_island_mx_ctls(
  4796. dai->component->card->snd_card,
  4797. dai->name, dai_id,
  4798. (void *)mi2s_dai_data);
  4799. }
  4800. rc = msm_dai_q6_dai_add_route(dai);
  4801. rtn:
  4802. return rc;
  4803. }
  4804. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4805. {
  4806. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4807. dev_get_drvdata(dai->dev);
  4808. int rc;
  4809. /* If AFE port is still up, close it */
  4810. if (test_bit(STATUS_PORT_STARTED,
  4811. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4812. rc = afe_close(MI2S_RX); /* can block */
  4813. if (rc < 0)
  4814. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4815. clear_bit(STATUS_PORT_STARTED,
  4816. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4817. }
  4818. if (test_bit(STATUS_PORT_STARTED,
  4819. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4820. rc = afe_close(MI2S_TX); /* can block */
  4821. if (rc < 0)
  4822. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4823. clear_bit(STATUS_PORT_STARTED,
  4824. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4825. }
  4826. return 0;
  4827. }
  4828. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4829. struct snd_soc_dai *dai)
  4830. {
  4831. return 0;
  4832. }
  4833. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4834. {
  4835. int ret = 0;
  4836. switch (stream) {
  4837. case SNDRV_PCM_STREAM_PLAYBACK:
  4838. switch (mi2s_id) {
  4839. case MSM_PRIM_MI2S:
  4840. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4841. break;
  4842. case MSM_SEC_MI2S:
  4843. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4844. break;
  4845. case MSM_TERT_MI2S:
  4846. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4847. break;
  4848. case MSM_QUAT_MI2S:
  4849. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4850. break;
  4851. case MSM_SEC_MI2S_SD1:
  4852. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4853. break;
  4854. case MSM_QUIN_MI2S:
  4855. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4856. break;
  4857. case MSM_SENARY_MI2S:
  4858. *port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  4859. break;
  4860. case MSM_INT0_MI2S:
  4861. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4862. break;
  4863. case MSM_INT1_MI2S:
  4864. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4865. break;
  4866. case MSM_INT2_MI2S:
  4867. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4868. break;
  4869. case MSM_INT3_MI2S:
  4870. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4871. break;
  4872. case MSM_INT4_MI2S:
  4873. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4874. break;
  4875. case MSM_INT5_MI2S:
  4876. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4877. break;
  4878. case MSM_INT6_MI2S:
  4879. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4880. break;
  4881. default:
  4882. pr_err("%s: playback err id 0x%x\n",
  4883. __func__, mi2s_id);
  4884. ret = -1;
  4885. break;
  4886. }
  4887. break;
  4888. case SNDRV_PCM_STREAM_CAPTURE:
  4889. switch (mi2s_id) {
  4890. case MSM_PRIM_MI2S:
  4891. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4892. break;
  4893. case MSM_SEC_MI2S:
  4894. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4895. break;
  4896. case MSM_TERT_MI2S:
  4897. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4898. break;
  4899. case MSM_QUAT_MI2S:
  4900. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4901. break;
  4902. case MSM_QUIN_MI2S:
  4903. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4904. break;
  4905. case MSM_SENARY_MI2S:
  4906. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4907. break;
  4908. case MSM_INT0_MI2S:
  4909. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4910. break;
  4911. case MSM_INT1_MI2S:
  4912. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4913. break;
  4914. case MSM_INT2_MI2S:
  4915. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4916. break;
  4917. case MSM_INT3_MI2S:
  4918. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4919. break;
  4920. case MSM_INT4_MI2S:
  4921. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4922. break;
  4923. case MSM_INT5_MI2S:
  4924. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4925. break;
  4926. case MSM_INT6_MI2S:
  4927. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4928. break;
  4929. default:
  4930. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4931. ret = -1;
  4932. break;
  4933. }
  4934. break;
  4935. default:
  4936. pr_err("%s: default err %d\n", __func__, stream);
  4937. ret = -1;
  4938. break;
  4939. }
  4940. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4941. return ret;
  4942. }
  4943. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4944. struct snd_soc_dai *dai)
  4945. {
  4946. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4947. dev_get_drvdata(dai->dev);
  4948. struct msm_dai_q6_dai_data *dai_data =
  4949. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4950. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4951. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4952. u16 port_id = 0;
  4953. int rc = 0;
  4954. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4955. &port_id) != 0) {
  4956. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4957. __func__, port_id);
  4958. return -EINVAL;
  4959. }
  4960. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4961. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4962. dai->id, port_id, dai_data->channels, dai_data->rate);
  4963. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4964. /* PORT START should be set if prepare called
  4965. * in active state.
  4966. */
  4967. rc = afe_port_start(port_id, &dai_data->port_config,
  4968. dai_data->rate);
  4969. if (rc < 0)
  4970. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4971. dai->id);
  4972. else
  4973. set_bit(STATUS_PORT_STARTED,
  4974. dai_data->status_mask);
  4975. }
  4976. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4977. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4978. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4979. __func__);
  4980. }
  4981. return rc;
  4982. }
  4983. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4984. struct snd_pcm_hw_params *params,
  4985. struct snd_soc_dai *dai)
  4986. {
  4987. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4988. dev_get_drvdata(dai->dev);
  4989. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4990. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4991. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4992. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4993. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4994. dai_data->channels = params_channels(params);
  4995. switch (dai_data->channels) {
  4996. case 15:
  4997. case 16:
  4998. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4999. case AFE_PORT_I2S_16CHS:
  5000. dai_data->port_config.i2s.channel_mode
  5001. = AFE_PORT_I2S_16CHS;
  5002. break;
  5003. default:
  5004. goto error_invalid_data;
  5005. };
  5006. break;
  5007. case 13:
  5008. case 14:
  5009. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5010. case AFE_PORT_I2S_14CHS:
  5011. case AFE_PORT_I2S_16CHS:
  5012. dai_data->port_config.i2s.channel_mode
  5013. = AFE_PORT_I2S_14CHS;
  5014. break;
  5015. default:
  5016. goto error_invalid_data;
  5017. };
  5018. break;
  5019. case 11:
  5020. case 12:
  5021. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5022. case AFE_PORT_I2S_12CHS:
  5023. case AFE_PORT_I2S_14CHS:
  5024. case AFE_PORT_I2S_16CHS:
  5025. dai_data->port_config.i2s.channel_mode
  5026. = AFE_PORT_I2S_12CHS;
  5027. break;
  5028. default:
  5029. goto error_invalid_data;
  5030. };
  5031. break;
  5032. case 9:
  5033. case 10:
  5034. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5035. case AFE_PORT_I2S_10CHS:
  5036. case AFE_PORT_I2S_12CHS:
  5037. case AFE_PORT_I2S_14CHS:
  5038. case AFE_PORT_I2S_16CHS:
  5039. dai_data->port_config.i2s.channel_mode
  5040. = AFE_PORT_I2S_10CHS;
  5041. break;
  5042. default:
  5043. goto error_invalid_data;
  5044. };
  5045. break;
  5046. case 8:
  5047. case 7:
  5048. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  5049. goto error_invalid_data;
  5050. else
  5051. if (mi2s_dai_config->pdata_mi2s_lines
  5052. == AFE_PORT_I2S_8CHS_2)
  5053. dai_data->port_config.i2s.channel_mode =
  5054. AFE_PORT_I2S_8CHS_2;
  5055. else
  5056. dai_data->port_config.i2s.channel_mode =
  5057. AFE_PORT_I2S_8CHS;
  5058. break;
  5059. case 6:
  5060. case 5:
  5061. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  5062. goto error_invalid_data;
  5063. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  5064. break;
  5065. case 4:
  5066. case 3:
  5067. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5068. case AFE_PORT_I2S_SD0:
  5069. case AFE_PORT_I2S_SD1:
  5070. case AFE_PORT_I2S_SD2:
  5071. case AFE_PORT_I2S_SD3:
  5072. case AFE_PORT_I2S_SD4:
  5073. case AFE_PORT_I2S_SD5:
  5074. case AFE_PORT_I2S_SD6:
  5075. case AFE_PORT_I2S_SD7:
  5076. goto error_invalid_data;
  5077. break;
  5078. case AFE_PORT_I2S_QUAD01:
  5079. case AFE_PORT_I2S_QUAD23:
  5080. case AFE_PORT_I2S_QUAD45:
  5081. case AFE_PORT_I2S_QUAD67:
  5082. dai_data->port_config.i2s.channel_mode =
  5083. mi2s_dai_config->pdata_mi2s_lines;
  5084. break;
  5085. case AFE_PORT_I2S_8CHS_2:
  5086. dai_data->port_config.i2s.channel_mode =
  5087. AFE_PORT_I2S_QUAD45;
  5088. break;
  5089. default:
  5090. dai_data->port_config.i2s.channel_mode =
  5091. AFE_PORT_I2S_QUAD01;
  5092. break;
  5093. };
  5094. break;
  5095. case 2:
  5096. case 1:
  5097. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  5098. goto error_invalid_data;
  5099. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5100. case AFE_PORT_I2S_SD0:
  5101. case AFE_PORT_I2S_SD1:
  5102. case AFE_PORT_I2S_SD2:
  5103. case AFE_PORT_I2S_SD3:
  5104. case AFE_PORT_I2S_SD4:
  5105. case AFE_PORT_I2S_SD5:
  5106. case AFE_PORT_I2S_SD6:
  5107. case AFE_PORT_I2S_SD7:
  5108. dai_data->port_config.i2s.channel_mode =
  5109. mi2s_dai_config->pdata_mi2s_lines;
  5110. break;
  5111. case AFE_PORT_I2S_QUAD01:
  5112. case AFE_PORT_I2S_6CHS:
  5113. case AFE_PORT_I2S_8CHS:
  5114. case AFE_PORT_I2S_10CHS:
  5115. case AFE_PORT_I2S_12CHS:
  5116. case AFE_PORT_I2S_14CHS:
  5117. case AFE_PORT_I2S_16CHS:
  5118. if (dai_data->vi_feed_mono == SPKR_1)
  5119. dai_data->port_config.i2s.channel_mode =
  5120. AFE_PORT_I2S_SD0;
  5121. else
  5122. dai_data->port_config.i2s.channel_mode =
  5123. AFE_PORT_I2S_SD1;
  5124. break;
  5125. case AFE_PORT_I2S_QUAD23:
  5126. dai_data->port_config.i2s.channel_mode =
  5127. AFE_PORT_I2S_SD2;
  5128. break;
  5129. case AFE_PORT_I2S_QUAD45:
  5130. dai_data->port_config.i2s.channel_mode =
  5131. AFE_PORT_I2S_SD4;
  5132. break;
  5133. case AFE_PORT_I2S_QUAD67:
  5134. dai_data->port_config.i2s.channel_mode =
  5135. AFE_PORT_I2S_SD6;
  5136. break;
  5137. }
  5138. if (dai_data->channels == 2)
  5139. dai_data->port_config.i2s.mono_stereo =
  5140. MSM_AFE_CH_STEREO;
  5141. else
  5142. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  5143. break;
  5144. default:
  5145. pr_err("%s: default err channels %d\n",
  5146. __func__, dai_data->channels);
  5147. goto error_invalid_data;
  5148. }
  5149. dai_data->rate = params_rate(params);
  5150. switch (params_format(params)) {
  5151. case SNDRV_PCM_FORMAT_S16_LE:
  5152. case SNDRV_PCM_FORMAT_SPECIAL:
  5153. dai_data->port_config.i2s.bit_width = 16;
  5154. dai_data->bitwidth = 16;
  5155. break;
  5156. case SNDRV_PCM_FORMAT_S24_LE:
  5157. case SNDRV_PCM_FORMAT_S24_3LE:
  5158. dai_data->port_config.i2s.bit_width = 24;
  5159. dai_data->bitwidth = 24;
  5160. break;
  5161. case SNDRV_PCM_FORMAT_S32_LE:
  5162. dai_data->port_config.i2s.bit_width = 32;
  5163. dai_data->bitwidth = 32;
  5164. break;
  5165. default:
  5166. pr_err("%s: format %d\n",
  5167. __func__, params_format(params));
  5168. return -EINVAL;
  5169. }
  5170. dai_data->port_config.i2s.i2s_cfg_minor_version =
  5171. AFE_API_VERSION_I2S_CONFIG;
  5172. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  5173. if ((test_bit(STATUS_PORT_STARTED,
  5174. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  5175. test_bit(STATUS_PORT_STARTED,
  5176. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  5177. (test_bit(STATUS_PORT_STARTED,
  5178. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  5179. test_bit(STATUS_PORT_STARTED,
  5180. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  5181. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  5182. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  5183. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  5184. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  5185. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  5186. "Tx sample_rate = %u bit_width = %hu\n"
  5187. "Rx sample_rate = %u bit_width = %hu\n"
  5188. , __func__,
  5189. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  5190. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  5191. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  5192. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  5193. return -EINVAL;
  5194. }
  5195. }
  5196. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  5197. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  5198. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  5199. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  5200. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  5201. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  5202. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  5203. i2s->sample_rate, i2s->data_format, i2s->reserved);
  5204. return 0;
  5205. error_invalid_data:
  5206. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  5207. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  5208. return -EINVAL;
  5209. }
  5210. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  5211. {
  5212. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5213. dev_get_drvdata(dai->dev);
  5214. if (test_bit(STATUS_PORT_STARTED,
  5215. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  5216. test_bit(STATUS_PORT_STARTED,
  5217. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  5218. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  5219. __func__);
  5220. return -EPERM;
  5221. }
  5222. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  5223. case SND_SOC_DAIFMT_CBS_CFS:
  5224. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5225. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5226. break;
  5227. case SND_SOC_DAIFMT_CBM_CFM:
  5228. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5229. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5230. break;
  5231. default:
  5232. pr_err("%s: fmt %d\n",
  5233. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  5234. return -EINVAL;
  5235. }
  5236. return 0;
  5237. }
  5238. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  5239. struct snd_soc_dai *dai)
  5240. {
  5241. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5242. dev_get_drvdata(dai->dev);
  5243. struct msm_dai_q6_dai_data *dai_data =
  5244. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5245. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5246. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5247. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  5248. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5249. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  5250. }
  5251. return 0;
  5252. }
  5253. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  5254. struct snd_soc_dai *dai)
  5255. {
  5256. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5257. dev_get_drvdata(dai->dev);
  5258. struct msm_dai_q6_dai_data *dai_data =
  5259. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5260. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5261. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5262. u16 port_id = 0;
  5263. int rc = 0;
  5264. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  5265. &port_id) != 0) {
  5266. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  5267. __func__, port_id);
  5268. }
  5269. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  5270. __func__, port_id);
  5271. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  5272. rc = afe_close(port_id);
  5273. if (rc < 0)
  5274. dev_err(dai->dev, "fail to close AFE port\n");
  5275. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  5276. }
  5277. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  5278. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5279. }
  5280. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  5281. .startup = msm_dai_q6_mi2s_startup,
  5282. .prepare = msm_dai_q6_mi2s_prepare,
  5283. .hw_params = msm_dai_q6_mi2s_hw_params,
  5284. .hw_free = msm_dai_q6_mi2s_hw_free,
  5285. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  5286. .shutdown = msm_dai_q6_mi2s_shutdown,
  5287. };
  5288. /* Channel min and max are initialized base on platform data */
  5289. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  5290. {
  5291. .playback = {
  5292. .stream_name = "Primary MI2S Playback",
  5293. .aif_name = "PRI_MI2S_RX",
  5294. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5295. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5296. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5297. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  5298. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  5299. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  5300. SNDRV_PCM_RATE_384000,
  5301. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5302. SNDRV_PCM_FMTBIT_S24_LE |
  5303. SNDRV_PCM_FMTBIT_S24_3LE,
  5304. .rate_min = 8000,
  5305. .rate_max = 384000,
  5306. },
  5307. .capture = {
  5308. .stream_name = "Primary MI2S Capture",
  5309. .aif_name = "PRI_MI2S_TX",
  5310. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5311. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5312. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5313. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5314. SNDRV_PCM_RATE_192000,
  5315. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5316. .rate_min = 8000,
  5317. .rate_max = 192000,
  5318. },
  5319. .ops = &msm_dai_q6_mi2s_ops,
  5320. .name = "Primary MI2S",
  5321. .id = MSM_PRIM_MI2S,
  5322. .probe = msm_dai_q6_dai_mi2s_probe,
  5323. .remove = msm_dai_q6_dai_mi2s_remove,
  5324. },
  5325. {
  5326. .playback = {
  5327. .stream_name = "Secondary MI2S Playback",
  5328. .aif_name = "SEC_MI2S_RX",
  5329. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5330. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5331. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5332. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5333. SNDRV_PCM_RATE_192000,
  5334. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5335. .rate_min = 8000,
  5336. .rate_max = 192000,
  5337. },
  5338. .capture = {
  5339. .stream_name = "Secondary MI2S Capture",
  5340. .aif_name = "SEC_MI2S_TX",
  5341. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5342. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5343. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5344. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5345. SNDRV_PCM_RATE_192000,
  5346. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5347. .rate_min = 8000,
  5348. .rate_max = 192000,
  5349. },
  5350. .ops = &msm_dai_q6_mi2s_ops,
  5351. .name = "Secondary MI2S",
  5352. .id = MSM_SEC_MI2S,
  5353. .probe = msm_dai_q6_dai_mi2s_probe,
  5354. .remove = msm_dai_q6_dai_mi2s_remove,
  5355. },
  5356. {
  5357. .playback = {
  5358. .stream_name = "Tertiary MI2S Playback",
  5359. .aif_name = "TERT_MI2S_RX",
  5360. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5361. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5362. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5363. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5364. SNDRV_PCM_RATE_192000,
  5365. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5366. .rate_min = 8000,
  5367. .rate_max = 192000,
  5368. },
  5369. .capture = {
  5370. .stream_name = "Tertiary MI2S Capture",
  5371. .aif_name = "TERT_MI2S_TX",
  5372. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5373. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5374. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5375. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5376. SNDRV_PCM_RATE_192000,
  5377. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5378. .rate_min = 8000,
  5379. .rate_max = 192000,
  5380. },
  5381. .ops = &msm_dai_q6_mi2s_ops,
  5382. .name = "Tertiary MI2S",
  5383. .id = MSM_TERT_MI2S,
  5384. .probe = msm_dai_q6_dai_mi2s_probe,
  5385. .remove = msm_dai_q6_dai_mi2s_remove,
  5386. },
  5387. {
  5388. .playback = {
  5389. .stream_name = "Quaternary MI2S Playback",
  5390. .aif_name = "QUAT_MI2S_RX",
  5391. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5392. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5393. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5394. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5395. SNDRV_PCM_RATE_192000,
  5396. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5397. .rate_min = 8000,
  5398. .rate_max = 192000,
  5399. },
  5400. .capture = {
  5401. .stream_name = "Quaternary MI2S Capture",
  5402. .aif_name = "QUAT_MI2S_TX",
  5403. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5404. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5405. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5406. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5407. SNDRV_PCM_RATE_192000,
  5408. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5409. .rate_min = 8000,
  5410. .rate_max = 192000,
  5411. },
  5412. .ops = &msm_dai_q6_mi2s_ops,
  5413. .name = "Quaternary MI2S",
  5414. .id = MSM_QUAT_MI2S,
  5415. .probe = msm_dai_q6_dai_mi2s_probe,
  5416. .remove = msm_dai_q6_dai_mi2s_remove,
  5417. },
  5418. {
  5419. .playback = {
  5420. .stream_name = "Quinary MI2S Playback",
  5421. .aif_name = "QUIN_MI2S_RX",
  5422. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5423. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5424. SNDRV_PCM_RATE_192000,
  5425. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5426. .rate_min = 8000,
  5427. .rate_max = 192000,
  5428. },
  5429. .capture = {
  5430. .stream_name = "Quinary MI2S Capture",
  5431. .aif_name = "QUIN_MI2S_TX",
  5432. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5433. SNDRV_PCM_RATE_16000,
  5434. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5435. .rate_min = 8000,
  5436. .rate_max = 48000,
  5437. },
  5438. .ops = &msm_dai_q6_mi2s_ops,
  5439. .name = "Quinary MI2S",
  5440. .id = MSM_QUIN_MI2S,
  5441. .probe = msm_dai_q6_dai_mi2s_probe,
  5442. .remove = msm_dai_q6_dai_mi2s_remove,
  5443. },
  5444. {
  5445. .playback = {
  5446. .stream_name = "Senary MI2S Playback",
  5447. .aif_name = "SEN_MI2S_RX",
  5448. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5449. SNDRV_PCM_RATE_16000,
  5450. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5451. .rate_min = 8000,
  5452. .rate_max = 48000,
  5453. },
  5454. .capture = {
  5455. .stream_name = "Senary MI2S Capture",
  5456. .aif_name = "SENARY_MI2S_TX",
  5457. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5458. SNDRV_PCM_RATE_16000,
  5459. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5460. .rate_min = 8000,
  5461. .rate_max = 48000,
  5462. },
  5463. .ops = &msm_dai_q6_mi2s_ops,
  5464. .name = "Senary MI2S",
  5465. .id = MSM_SENARY_MI2S,
  5466. .probe = msm_dai_q6_dai_mi2s_probe,
  5467. .remove = msm_dai_q6_dai_mi2s_remove,
  5468. },
  5469. {
  5470. .playback = {
  5471. .stream_name = "Secondary MI2S Playback SD1",
  5472. .aif_name = "SEC_MI2S_RX_SD1",
  5473. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5474. SNDRV_PCM_RATE_16000,
  5475. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5476. .rate_min = 8000,
  5477. .rate_max = 48000,
  5478. },
  5479. .id = MSM_SEC_MI2S_SD1,
  5480. },
  5481. {
  5482. .playback = {
  5483. .stream_name = "INT0 MI2S Playback",
  5484. .aif_name = "INT0_MI2S_RX",
  5485. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5486. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5487. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5488. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5489. SNDRV_PCM_FMTBIT_S24_LE |
  5490. SNDRV_PCM_FMTBIT_S24_3LE,
  5491. .rate_min = 8000,
  5492. .rate_max = 192000,
  5493. },
  5494. .capture = {
  5495. .stream_name = "INT0 MI2S Capture",
  5496. .aif_name = "INT0_MI2S_TX",
  5497. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5498. SNDRV_PCM_RATE_16000,
  5499. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5500. .rate_min = 8000,
  5501. .rate_max = 48000,
  5502. },
  5503. .ops = &msm_dai_q6_mi2s_ops,
  5504. .name = "INT0 MI2S",
  5505. .id = MSM_INT0_MI2S,
  5506. .probe = msm_dai_q6_dai_mi2s_probe,
  5507. .remove = msm_dai_q6_dai_mi2s_remove,
  5508. },
  5509. {
  5510. .playback = {
  5511. .stream_name = "INT1 MI2S Playback",
  5512. .aif_name = "INT1_MI2S_RX",
  5513. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5514. SNDRV_PCM_RATE_16000,
  5515. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5516. SNDRV_PCM_FMTBIT_S24_LE |
  5517. SNDRV_PCM_FMTBIT_S24_3LE,
  5518. .rate_min = 8000,
  5519. .rate_max = 48000,
  5520. },
  5521. .capture = {
  5522. .stream_name = "INT1 MI2S Capture",
  5523. .aif_name = "INT1_MI2S_TX",
  5524. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5525. SNDRV_PCM_RATE_16000,
  5526. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5527. .rate_min = 8000,
  5528. .rate_max = 48000,
  5529. },
  5530. .ops = &msm_dai_q6_mi2s_ops,
  5531. .name = "INT1 MI2S",
  5532. .id = MSM_INT1_MI2S,
  5533. .probe = msm_dai_q6_dai_mi2s_probe,
  5534. .remove = msm_dai_q6_dai_mi2s_remove,
  5535. },
  5536. {
  5537. .playback = {
  5538. .stream_name = "INT2 MI2S Playback",
  5539. .aif_name = "INT2_MI2S_RX",
  5540. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5541. SNDRV_PCM_RATE_16000,
  5542. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5543. SNDRV_PCM_FMTBIT_S24_LE |
  5544. SNDRV_PCM_FMTBIT_S24_3LE,
  5545. .rate_min = 8000,
  5546. .rate_max = 48000,
  5547. },
  5548. .capture = {
  5549. .stream_name = "INT2 MI2S Capture",
  5550. .aif_name = "INT2_MI2S_TX",
  5551. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5552. SNDRV_PCM_RATE_16000,
  5553. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5554. .rate_min = 8000,
  5555. .rate_max = 48000,
  5556. },
  5557. .ops = &msm_dai_q6_mi2s_ops,
  5558. .name = "INT2 MI2S",
  5559. .id = MSM_INT2_MI2S,
  5560. .probe = msm_dai_q6_dai_mi2s_probe,
  5561. .remove = msm_dai_q6_dai_mi2s_remove,
  5562. },
  5563. {
  5564. .playback = {
  5565. .stream_name = "INT3 MI2S Playback",
  5566. .aif_name = "INT3_MI2S_RX",
  5567. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5568. SNDRV_PCM_RATE_16000,
  5569. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5570. SNDRV_PCM_FMTBIT_S24_LE |
  5571. SNDRV_PCM_FMTBIT_S24_3LE,
  5572. .rate_min = 8000,
  5573. .rate_max = 48000,
  5574. },
  5575. .capture = {
  5576. .stream_name = "INT3 MI2S Capture",
  5577. .aif_name = "INT3_MI2S_TX",
  5578. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5579. SNDRV_PCM_RATE_16000,
  5580. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5581. .rate_min = 8000,
  5582. .rate_max = 48000,
  5583. },
  5584. .ops = &msm_dai_q6_mi2s_ops,
  5585. .name = "INT3 MI2S",
  5586. .id = MSM_INT3_MI2S,
  5587. .probe = msm_dai_q6_dai_mi2s_probe,
  5588. .remove = msm_dai_q6_dai_mi2s_remove,
  5589. },
  5590. {
  5591. .playback = {
  5592. .stream_name = "INT4 MI2S Playback",
  5593. .aif_name = "INT4_MI2S_RX",
  5594. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5595. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5596. SNDRV_PCM_RATE_192000,
  5597. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5598. SNDRV_PCM_FMTBIT_S24_LE |
  5599. SNDRV_PCM_FMTBIT_S24_3LE,
  5600. .rate_min = 8000,
  5601. .rate_max = 192000,
  5602. },
  5603. .capture = {
  5604. .stream_name = "INT4 MI2S Capture",
  5605. .aif_name = "INT4_MI2S_TX",
  5606. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5607. SNDRV_PCM_RATE_16000,
  5608. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5609. .rate_min = 8000,
  5610. .rate_max = 48000,
  5611. },
  5612. .ops = &msm_dai_q6_mi2s_ops,
  5613. .name = "INT4 MI2S",
  5614. .id = MSM_INT4_MI2S,
  5615. .probe = msm_dai_q6_dai_mi2s_probe,
  5616. .remove = msm_dai_q6_dai_mi2s_remove,
  5617. },
  5618. {
  5619. .playback = {
  5620. .stream_name = "INT5 MI2S Playback",
  5621. .aif_name = "INT5_MI2S_RX",
  5622. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5623. SNDRV_PCM_RATE_16000,
  5624. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5625. SNDRV_PCM_FMTBIT_S24_LE |
  5626. SNDRV_PCM_FMTBIT_S24_3LE,
  5627. .rate_min = 8000,
  5628. .rate_max = 48000,
  5629. },
  5630. .capture = {
  5631. .stream_name = "INT5 MI2S Capture",
  5632. .aif_name = "INT5_MI2S_TX",
  5633. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5634. SNDRV_PCM_RATE_16000,
  5635. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5636. .rate_min = 8000,
  5637. .rate_max = 48000,
  5638. },
  5639. .ops = &msm_dai_q6_mi2s_ops,
  5640. .name = "INT5 MI2S",
  5641. .id = MSM_INT5_MI2S,
  5642. .probe = msm_dai_q6_dai_mi2s_probe,
  5643. .remove = msm_dai_q6_dai_mi2s_remove,
  5644. },
  5645. {
  5646. .playback = {
  5647. .stream_name = "INT6 MI2S Playback",
  5648. .aif_name = "INT6_MI2S_RX",
  5649. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5650. SNDRV_PCM_RATE_16000,
  5651. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5652. SNDRV_PCM_FMTBIT_S24_LE |
  5653. SNDRV_PCM_FMTBIT_S24_3LE,
  5654. .rate_min = 8000,
  5655. .rate_max = 48000,
  5656. },
  5657. .capture = {
  5658. .stream_name = "INT6 MI2S Capture",
  5659. .aif_name = "INT6_MI2S_TX",
  5660. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5661. SNDRV_PCM_RATE_16000,
  5662. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5663. .rate_min = 8000,
  5664. .rate_max = 48000,
  5665. },
  5666. .ops = &msm_dai_q6_mi2s_ops,
  5667. .name = "INT6 MI2S",
  5668. .id = MSM_INT6_MI2S,
  5669. .probe = msm_dai_q6_dai_mi2s_probe,
  5670. .remove = msm_dai_q6_dai_mi2s_remove,
  5671. },
  5672. };
  5673. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5674. unsigned int *ch_cnt)
  5675. {
  5676. u8 num_of_sd_lines;
  5677. num_of_sd_lines = num_of_bits_set(sd_lines);
  5678. switch (num_of_sd_lines) {
  5679. case 0:
  5680. pr_debug("%s: no line is assigned\n", __func__);
  5681. break;
  5682. case 1:
  5683. switch (sd_lines) {
  5684. case MSM_MI2S_SD0:
  5685. *config_ptr = AFE_PORT_I2S_SD0;
  5686. break;
  5687. case MSM_MI2S_SD1:
  5688. *config_ptr = AFE_PORT_I2S_SD1;
  5689. break;
  5690. case MSM_MI2S_SD2:
  5691. *config_ptr = AFE_PORT_I2S_SD2;
  5692. break;
  5693. case MSM_MI2S_SD3:
  5694. *config_ptr = AFE_PORT_I2S_SD3;
  5695. break;
  5696. case MSM_MI2S_SD4:
  5697. *config_ptr = AFE_PORT_I2S_SD4;
  5698. break;
  5699. case MSM_MI2S_SD5:
  5700. *config_ptr = AFE_PORT_I2S_SD5;
  5701. break;
  5702. case MSM_MI2S_SD6:
  5703. *config_ptr = AFE_PORT_I2S_SD6;
  5704. break;
  5705. case MSM_MI2S_SD7:
  5706. *config_ptr = AFE_PORT_I2S_SD7;
  5707. break;
  5708. default:
  5709. pr_err("%s: invalid SD lines %d\n",
  5710. __func__, sd_lines);
  5711. goto error_invalid_data;
  5712. }
  5713. break;
  5714. case 2:
  5715. switch (sd_lines) {
  5716. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5717. *config_ptr = AFE_PORT_I2S_QUAD01;
  5718. break;
  5719. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5720. *config_ptr = AFE_PORT_I2S_QUAD23;
  5721. break;
  5722. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5723. *config_ptr = AFE_PORT_I2S_QUAD45;
  5724. break;
  5725. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5726. *config_ptr = AFE_PORT_I2S_QUAD67;
  5727. break;
  5728. default:
  5729. pr_err("%s: invalid SD lines %d\n",
  5730. __func__, sd_lines);
  5731. goto error_invalid_data;
  5732. }
  5733. break;
  5734. case 3:
  5735. switch (sd_lines) {
  5736. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5737. *config_ptr = AFE_PORT_I2S_6CHS;
  5738. break;
  5739. default:
  5740. pr_err("%s: invalid SD lines %d\n",
  5741. __func__, sd_lines);
  5742. goto error_invalid_data;
  5743. }
  5744. break;
  5745. case 4:
  5746. switch (sd_lines) {
  5747. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5748. *config_ptr = AFE_PORT_I2S_8CHS;
  5749. break;
  5750. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5751. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5752. break;
  5753. default:
  5754. pr_err("%s: invalid SD lines %d\n",
  5755. __func__, sd_lines);
  5756. goto error_invalid_data;
  5757. }
  5758. break;
  5759. case 5:
  5760. switch (sd_lines) {
  5761. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5762. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5763. *config_ptr = AFE_PORT_I2S_10CHS;
  5764. break;
  5765. default:
  5766. pr_err("%s: invalid SD lines %d\n",
  5767. __func__, sd_lines);
  5768. goto error_invalid_data;
  5769. }
  5770. break;
  5771. case 6:
  5772. switch (sd_lines) {
  5773. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5774. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5775. *config_ptr = AFE_PORT_I2S_12CHS;
  5776. break;
  5777. default:
  5778. pr_err("%s: invalid SD lines %d\n",
  5779. __func__, sd_lines);
  5780. goto error_invalid_data;
  5781. }
  5782. break;
  5783. case 7:
  5784. switch (sd_lines) {
  5785. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5786. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5787. *config_ptr = AFE_PORT_I2S_14CHS;
  5788. break;
  5789. default:
  5790. pr_err("%s: invalid SD lines %d\n",
  5791. __func__, sd_lines);
  5792. goto error_invalid_data;
  5793. }
  5794. break;
  5795. case 8:
  5796. switch (sd_lines) {
  5797. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5798. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5799. *config_ptr = AFE_PORT_I2S_16CHS;
  5800. break;
  5801. default:
  5802. pr_err("%s: invalid SD lines %d\n",
  5803. __func__, sd_lines);
  5804. goto error_invalid_data;
  5805. }
  5806. break;
  5807. default:
  5808. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5809. goto error_invalid_data;
  5810. }
  5811. *ch_cnt = num_of_sd_lines;
  5812. return 0;
  5813. error_invalid_data:
  5814. pr_err("%s: invalid data\n", __func__);
  5815. return -EINVAL;
  5816. }
  5817. static u16 msm_dai_q6_mi2s_get_num_channels(u16 config)
  5818. {
  5819. switch (config) {
  5820. case AFE_PORT_I2S_SD0:
  5821. case AFE_PORT_I2S_SD1:
  5822. case AFE_PORT_I2S_SD2:
  5823. case AFE_PORT_I2S_SD3:
  5824. case AFE_PORT_I2S_SD4:
  5825. case AFE_PORT_I2S_SD5:
  5826. case AFE_PORT_I2S_SD6:
  5827. case AFE_PORT_I2S_SD7:
  5828. return 2;
  5829. case AFE_PORT_I2S_QUAD01:
  5830. case AFE_PORT_I2S_QUAD23:
  5831. case AFE_PORT_I2S_QUAD45:
  5832. case AFE_PORT_I2S_QUAD67:
  5833. return 4;
  5834. case AFE_PORT_I2S_6CHS:
  5835. return 6;
  5836. case AFE_PORT_I2S_8CHS:
  5837. case AFE_PORT_I2S_8CHS_2:
  5838. return 8;
  5839. case AFE_PORT_I2S_10CHS:
  5840. return 10;
  5841. case AFE_PORT_I2S_12CHS:
  5842. return 12;
  5843. case AFE_PORT_I2S_14CHS:
  5844. return 14;
  5845. case AFE_PORT_I2S_16CHS:
  5846. return 16;
  5847. default:
  5848. pr_err("%s: invalid config\n", __func__);
  5849. return 0;
  5850. }
  5851. }
  5852. static int msm_dai_q6_mi2s_platform_data_validation(
  5853. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5854. {
  5855. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5856. struct msm_mi2s_pdata *mi2s_pdata =
  5857. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5858. unsigned int ch_cnt;
  5859. int rc = 0;
  5860. u16 sd_line;
  5861. if (mi2s_pdata == NULL) {
  5862. pr_err("%s: mi2s_pdata NULL", __func__);
  5863. return -EINVAL;
  5864. }
  5865. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5866. &sd_line, &ch_cnt);
  5867. if (rc < 0) {
  5868. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5869. goto rtn;
  5870. }
  5871. if (ch_cnt) {
  5872. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5873. sd_line;
  5874. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5875. dai_driver->playback.channels_min = 1;
  5876. dai_driver->playback.channels_max = ch_cnt << 1;
  5877. } else {
  5878. dai_driver->playback.channels_min = 0;
  5879. dai_driver->playback.channels_max = 0;
  5880. }
  5881. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5882. &sd_line, &ch_cnt);
  5883. if (rc < 0) {
  5884. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5885. goto rtn;
  5886. }
  5887. if (ch_cnt) {
  5888. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5889. sd_line;
  5890. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5891. dai_driver->capture.channels_min = 1;
  5892. dai_driver->capture.channels_max = ch_cnt << 1;
  5893. } else {
  5894. dai_driver->capture.channels_min = 0;
  5895. dai_driver->capture.channels_max = 0;
  5896. }
  5897. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5898. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5899. dai_data->tx_dai.pdata_mi2s_lines);
  5900. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5901. __func__, dai_driver->playback.channels_max,
  5902. dai_driver->capture.channels_max);
  5903. rtn:
  5904. return rc;
  5905. }
  5906. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5907. .name = "msm-dai-q6-mi2s",
  5908. };
  5909. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5910. {
  5911. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5912. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5913. u32 tx_line = 0;
  5914. u32 rx_line = 0;
  5915. u32 mi2s_intf = 0;
  5916. struct msm_mi2s_pdata *mi2s_pdata;
  5917. int rc;
  5918. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5919. &mi2s_intf);
  5920. if (rc) {
  5921. dev_err(&pdev->dev,
  5922. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5923. goto rtn;
  5924. }
  5925. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5926. mi2s_intf);
  5927. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5928. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5929. dev_err(&pdev->dev,
  5930. "%s: Invalid MI2S ID %u from Device Tree\n",
  5931. __func__, mi2s_intf);
  5932. rc = -ENXIO;
  5933. goto rtn;
  5934. }
  5935. pdev->id = mi2s_intf;
  5936. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5937. if (!mi2s_pdata) {
  5938. rc = -ENOMEM;
  5939. goto rtn;
  5940. }
  5941. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5942. &rx_line);
  5943. if (rc) {
  5944. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5945. "qcom,msm-mi2s-rx-lines");
  5946. goto free_pdata;
  5947. }
  5948. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5949. &tx_line);
  5950. if (rc) {
  5951. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5952. "qcom,msm-mi2s-tx-lines");
  5953. goto free_pdata;
  5954. }
  5955. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5956. dev_name(&pdev->dev), rx_line, tx_line);
  5957. mi2s_pdata->rx_sd_lines = rx_line;
  5958. mi2s_pdata->tx_sd_lines = tx_line;
  5959. mi2s_pdata->intf_id = mi2s_intf;
  5960. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5961. GFP_KERNEL);
  5962. if (!dai_data) {
  5963. rc = -ENOMEM;
  5964. goto free_pdata;
  5965. } else
  5966. dev_set_drvdata(&pdev->dev, dai_data);
  5967. rc = of_property_read_u32(pdev->dev.of_node,
  5968. "qcom,msm-dai-is-island-supported",
  5969. &dai_data->is_island_dai);
  5970. if (rc)
  5971. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5972. pdev->dev.platform_data = mi2s_pdata;
  5973. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5974. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5975. if (rc < 0)
  5976. goto free_dai_data;
  5977. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5978. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5979. if (rc < 0)
  5980. goto err_register;
  5981. return 0;
  5982. err_register:
  5983. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5984. free_dai_data:
  5985. kfree(dai_data);
  5986. free_pdata:
  5987. kfree(mi2s_pdata);
  5988. rtn:
  5989. return rc;
  5990. }
  5991. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5992. {
  5993. snd_soc_unregister_component(&pdev->dev);
  5994. return 0;
  5995. }
  5996. static int msm_dai_q6_dai_meta_mi2s_probe(struct snd_soc_dai *dai)
  5997. {
  5998. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  5999. (struct msm_meta_mi2s_pdata *) dai->dev->platform_data;
  6000. int rc = 0;
  6001. dai->id = meta_mi2s_pdata->intf_id;
  6002. rc = msm_dai_q6_dai_add_route(dai);
  6003. return rc;
  6004. }
  6005. static int msm_dai_q6_dai_meta_mi2s_remove(struct snd_soc_dai *dai)
  6006. {
  6007. return 0;
  6008. }
  6009. static int msm_dai_q6_meta_mi2s_startup(struct snd_pcm_substream *substream,
  6010. struct snd_soc_dai *dai)
  6011. {
  6012. return 0;
  6013. }
  6014. static int msm_meta_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  6015. {
  6016. int ret = 0;
  6017. switch (stream) {
  6018. case SNDRV_PCM_STREAM_PLAYBACK:
  6019. switch (mi2s_id) {
  6020. case MSM_PRIM_META_MI2S:
  6021. *port_id = AFE_PORT_ID_PRIMARY_META_MI2S_RX;
  6022. break;
  6023. case MSM_SEC_META_MI2S:
  6024. *port_id = AFE_PORT_ID_SECONDARY_META_MI2S_RX;
  6025. break;
  6026. default:
  6027. pr_err("%s: playback err id 0x%x\n",
  6028. __func__, mi2s_id);
  6029. ret = -1;
  6030. break;
  6031. }
  6032. break;
  6033. case SNDRV_PCM_STREAM_CAPTURE:
  6034. switch (mi2s_id) {
  6035. default:
  6036. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  6037. ret = -1;
  6038. break;
  6039. }
  6040. break;
  6041. default:
  6042. pr_err("%s: default err %d\n", __func__, stream);
  6043. ret = -1;
  6044. break;
  6045. }
  6046. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  6047. return ret;
  6048. }
  6049. static int msm_dai_q6_meta_mi2s_prepare(struct snd_pcm_substream *substream,
  6050. struct snd_soc_dai *dai)
  6051. {
  6052. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6053. dev_get_drvdata(dai->dev);
  6054. u16 port_id = 0;
  6055. int rc = 0;
  6056. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  6057. &port_id) != 0) {
  6058. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  6059. __func__, port_id);
  6060. return -EINVAL;
  6061. }
  6062. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  6063. "dai_data->channels = %u sample_rate = %u\n", __func__,
  6064. dai->id, port_id, dai_data->channels, dai_data->rate);
  6065. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6066. /* PORT START should be set if prepare called
  6067. * in active state.
  6068. */
  6069. rc = afe_port_start(port_id, &dai_data->port_config,
  6070. dai_data->rate);
  6071. if (rc < 0)
  6072. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  6073. dai->id);
  6074. else
  6075. set_bit(STATUS_PORT_STARTED,
  6076. dai_data->status_mask);
  6077. }
  6078. return rc;
  6079. }
  6080. static int msm_dai_q6_meta_mi2s_hw_params(struct snd_pcm_substream *substream,
  6081. struct snd_pcm_hw_params *params,
  6082. struct snd_soc_dai *dai)
  6083. {
  6084. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6085. dev_get_drvdata(dai->dev);
  6086. struct afe_param_id_meta_i2s_cfg *port_cfg =
  6087. &dai_data->port_config.meta_i2s;
  6088. int idx = 0;
  6089. u16 port_channels = 0;
  6090. u16 channels_left = 0;
  6091. dai_data->channels = params_channels(params);
  6092. channels_left = dai_data->channels;
  6093. /* map requested channels to channels that member ports provide */
  6094. for (idx = 0; idx < dai_data->num_member_ports; idx++) {
  6095. port_channels = msm_dai_q6_mi2s_get_num_channels(
  6096. dai_data->channel_mode[idx]);
  6097. if (channels_left >= port_channels) {
  6098. port_cfg->member_port_id[idx] =
  6099. dai_data->member_port_id[idx];
  6100. port_cfg->member_port_channel_mode[idx] =
  6101. dai_data->channel_mode[idx];
  6102. channels_left -= port_channels;
  6103. } else {
  6104. switch (channels_left) {
  6105. case 15:
  6106. case 16:
  6107. switch (dai_data->channel_mode[idx]) {
  6108. case AFE_PORT_I2S_16CHS:
  6109. port_cfg->member_port_channel_mode[idx]
  6110. = AFE_PORT_I2S_16CHS;
  6111. break;
  6112. default:
  6113. goto error_invalid_data;
  6114. };
  6115. break;
  6116. case 13:
  6117. case 14:
  6118. switch (dai_data->channel_mode[idx]) {
  6119. case AFE_PORT_I2S_14CHS:
  6120. case AFE_PORT_I2S_16CHS:
  6121. port_cfg->member_port_channel_mode[idx]
  6122. = AFE_PORT_I2S_14CHS;
  6123. break;
  6124. default:
  6125. goto error_invalid_data;
  6126. };
  6127. break;
  6128. case 11:
  6129. case 12:
  6130. switch (dai_data->channel_mode[idx]) {
  6131. case AFE_PORT_I2S_12CHS:
  6132. case AFE_PORT_I2S_14CHS:
  6133. case AFE_PORT_I2S_16CHS:
  6134. port_cfg->member_port_channel_mode[idx]
  6135. = AFE_PORT_I2S_12CHS;
  6136. break;
  6137. default:
  6138. goto error_invalid_data;
  6139. };
  6140. break;
  6141. case 9:
  6142. case 10:
  6143. switch (dai_data->channel_mode[idx]) {
  6144. case AFE_PORT_I2S_10CHS:
  6145. case AFE_PORT_I2S_12CHS:
  6146. case AFE_PORT_I2S_14CHS:
  6147. case AFE_PORT_I2S_16CHS:
  6148. port_cfg->member_port_channel_mode[idx]
  6149. = AFE_PORT_I2S_10CHS;
  6150. break;
  6151. default:
  6152. goto error_invalid_data;
  6153. };
  6154. break;
  6155. case 8:
  6156. case 7:
  6157. switch (dai_data->channel_mode[idx]) {
  6158. case AFE_PORT_I2S_8CHS:
  6159. case AFE_PORT_I2S_10CHS:
  6160. case AFE_PORT_I2S_12CHS:
  6161. case AFE_PORT_I2S_14CHS:
  6162. case AFE_PORT_I2S_16CHS:
  6163. port_cfg->member_port_channel_mode[idx]
  6164. = AFE_PORT_I2S_8CHS;
  6165. break;
  6166. case AFE_PORT_I2S_8CHS_2:
  6167. port_cfg->member_port_channel_mode[idx]
  6168. = AFE_PORT_I2S_8CHS_2;
  6169. break;
  6170. default:
  6171. goto error_invalid_data;
  6172. };
  6173. break;
  6174. case 6:
  6175. case 5:
  6176. switch (dai_data->channel_mode[idx]) {
  6177. case AFE_PORT_I2S_6CHS:
  6178. case AFE_PORT_I2S_8CHS:
  6179. case AFE_PORT_I2S_10CHS:
  6180. case AFE_PORT_I2S_12CHS:
  6181. case AFE_PORT_I2S_14CHS:
  6182. case AFE_PORT_I2S_16CHS:
  6183. port_cfg->member_port_channel_mode[idx]
  6184. = AFE_PORT_I2S_6CHS;
  6185. break;
  6186. default:
  6187. goto error_invalid_data;
  6188. };
  6189. break;
  6190. case 4:
  6191. case 3:
  6192. switch (dai_data->channel_mode[idx]) {
  6193. case AFE_PORT_I2S_SD0:
  6194. case AFE_PORT_I2S_SD1:
  6195. case AFE_PORT_I2S_SD2:
  6196. case AFE_PORT_I2S_SD3:
  6197. case AFE_PORT_I2S_SD4:
  6198. case AFE_PORT_I2S_SD5:
  6199. case AFE_PORT_I2S_SD6:
  6200. case AFE_PORT_I2S_SD7:
  6201. goto error_invalid_data;
  6202. case AFE_PORT_I2S_QUAD01:
  6203. case AFE_PORT_I2S_QUAD23:
  6204. case AFE_PORT_I2S_QUAD45:
  6205. case AFE_PORT_I2S_QUAD67:
  6206. port_cfg->member_port_channel_mode[idx]
  6207. = dai_data->channel_mode[idx];
  6208. break;
  6209. case AFE_PORT_I2S_8CHS_2:
  6210. port_cfg->member_port_channel_mode[idx]
  6211. = AFE_PORT_I2S_QUAD45;
  6212. break;
  6213. default:
  6214. port_cfg->member_port_channel_mode[idx]
  6215. = AFE_PORT_I2S_QUAD01;
  6216. };
  6217. break;
  6218. case 2:
  6219. case 1:
  6220. if (dai_data->channel_mode[idx] <
  6221. AFE_PORT_I2S_SD0)
  6222. goto error_invalid_data;
  6223. switch (dai_data->channel_mode[idx]) {
  6224. case AFE_PORT_I2S_SD0:
  6225. case AFE_PORT_I2S_SD1:
  6226. case AFE_PORT_I2S_SD2:
  6227. case AFE_PORT_I2S_SD3:
  6228. case AFE_PORT_I2S_SD4:
  6229. case AFE_PORT_I2S_SD5:
  6230. case AFE_PORT_I2S_SD6:
  6231. case AFE_PORT_I2S_SD7:
  6232. port_cfg->member_port_channel_mode[idx]
  6233. = dai_data->channel_mode[idx];
  6234. break;
  6235. case AFE_PORT_I2S_QUAD01:
  6236. case AFE_PORT_I2S_6CHS:
  6237. case AFE_PORT_I2S_8CHS:
  6238. case AFE_PORT_I2S_10CHS:
  6239. case AFE_PORT_I2S_12CHS:
  6240. case AFE_PORT_I2S_14CHS:
  6241. case AFE_PORT_I2S_16CHS:
  6242. port_cfg->member_port_channel_mode[idx]
  6243. = AFE_PORT_I2S_SD0;
  6244. break;
  6245. case AFE_PORT_I2S_QUAD23:
  6246. port_cfg->member_port_channel_mode[idx]
  6247. = AFE_PORT_I2S_SD2;
  6248. break;
  6249. case AFE_PORT_I2S_QUAD45:
  6250. case AFE_PORT_I2S_8CHS_2:
  6251. port_cfg->member_port_channel_mode[idx]
  6252. = AFE_PORT_I2S_SD4;
  6253. break;
  6254. case AFE_PORT_I2S_QUAD67:
  6255. port_cfg->member_port_channel_mode[idx]
  6256. = AFE_PORT_I2S_SD6;
  6257. break;
  6258. }
  6259. break;
  6260. case 0:
  6261. port_cfg->member_port_channel_mode[idx] = 0;
  6262. }
  6263. if (port_cfg->member_port_channel_mode[idx] == 0) {
  6264. port_cfg->member_port_id[idx] =
  6265. AFE_PORT_ID_INVALID;
  6266. } else {
  6267. port_cfg->member_port_id[idx] =
  6268. dai_data->member_port_id[idx];
  6269. channels_left -=
  6270. msm_dai_q6_mi2s_get_num_channels(
  6271. port_cfg->member_port_channel_mode[idx]);
  6272. }
  6273. }
  6274. }
  6275. if (channels_left > 0) {
  6276. pr_err("%s: too many channels %d\n",
  6277. __func__, dai_data->channels);
  6278. return -EINVAL;
  6279. }
  6280. dai_data->rate = params_rate(params);
  6281. port_cfg->sample_rate = dai_data->rate;
  6282. switch (params_format(params)) {
  6283. case SNDRV_PCM_FORMAT_S16_LE:
  6284. case SNDRV_PCM_FORMAT_SPECIAL:
  6285. port_cfg->bit_width = 16;
  6286. dai_data->bitwidth = 16;
  6287. break;
  6288. case SNDRV_PCM_FORMAT_S24_LE:
  6289. case SNDRV_PCM_FORMAT_S24_3LE:
  6290. port_cfg->bit_width = 24;
  6291. dai_data->bitwidth = 24;
  6292. break;
  6293. default:
  6294. pr_err("%s: format %d\n",
  6295. __func__, params_format(params));
  6296. return -EINVAL;
  6297. }
  6298. port_cfg->minor_version = AFE_API_VERSION_META_I2S_CONFIG;
  6299. port_cfg->data_format = AFE_LINEAR_PCM_DATA;
  6300. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  6301. "bit_width = %hu ws_src = 0x%x sample_rate = %u\n"
  6302. "member_ports 0x%x 0x%x 0x%x 0x%x\n"
  6303. "sd_lines 0x%x 0x%x 0x%x 0x%x\n",
  6304. __func__, dai->id, dai_data->channels,
  6305. port_cfg->bit_width, port_cfg->ws_src, port_cfg->sample_rate,
  6306. port_cfg->member_port_id[0],
  6307. port_cfg->member_port_id[1],
  6308. port_cfg->member_port_id[2],
  6309. port_cfg->member_port_id[3],
  6310. port_cfg->member_port_channel_mode[0],
  6311. port_cfg->member_port_channel_mode[1],
  6312. port_cfg->member_port_channel_mode[2],
  6313. port_cfg->member_port_channel_mode[3]);
  6314. return 0;
  6315. error_invalid_data:
  6316. pr_err("%s: error when assigning member port %d channels (channels_left %d)\n",
  6317. __func__, idx, channels_left);
  6318. return -EINVAL;
  6319. }
  6320. static int msm_dai_q6_meta_mi2s_set_fmt(struct snd_soc_dai *dai,
  6321. unsigned int fmt)
  6322. {
  6323. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6324. dev_get_drvdata(dai->dev);
  6325. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6326. dev_err(dai->dev, "%s: err chg meta i2s mode while dai running",
  6327. __func__);
  6328. return -EPERM;
  6329. }
  6330. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  6331. case SND_SOC_DAIFMT_CBS_CFS:
  6332. dai_data->port_config.meta_i2s.ws_src = 1;
  6333. break;
  6334. case SND_SOC_DAIFMT_CBM_CFM:
  6335. dai_data->port_config.meta_i2s.ws_src = 0;
  6336. break;
  6337. default:
  6338. pr_err("%s: fmt %d\n",
  6339. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  6340. return -EINVAL;
  6341. }
  6342. return 0;
  6343. }
  6344. static void msm_dai_q6_meta_mi2s_shutdown(struct snd_pcm_substream *substream,
  6345. struct snd_soc_dai *dai)
  6346. {
  6347. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6348. dev_get_drvdata(dai->dev);
  6349. u16 port_id = 0;
  6350. int rc = 0;
  6351. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  6352. &port_id) != 0) {
  6353. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  6354. __func__, port_id);
  6355. }
  6356. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  6357. __func__, port_id);
  6358. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6359. rc = afe_close(port_id);
  6360. if (rc < 0)
  6361. dev_err(dai->dev, "fail to close AFE port\n");
  6362. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  6363. }
  6364. }
  6365. static struct snd_soc_dai_ops msm_dai_q6_meta_mi2s_ops = {
  6366. .startup = msm_dai_q6_meta_mi2s_startup,
  6367. .prepare = msm_dai_q6_meta_mi2s_prepare,
  6368. .hw_params = msm_dai_q6_meta_mi2s_hw_params,
  6369. .set_fmt = msm_dai_q6_meta_mi2s_set_fmt,
  6370. .shutdown = msm_dai_q6_meta_mi2s_shutdown,
  6371. };
  6372. /* Channel min and max are initialized base on platform data */
  6373. static struct snd_soc_dai_driver msm_dai_q6_meta_mi2s_dai[] = {
  6374. {
  6375. .playback = {
  6376. .stream_name = "Primary META MI2S Playback",
  6377. .aif_name = "PRI_META_MI2S_RX",
  6378. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6379. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6380. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6381. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  6382. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  6383. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  6384. SNDRV_PCM_RATE_384000,
  6385. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6386. SNDRV_PCM_FMTBIT_S24_LE |
  6387. SNDRV_PCM_FMTBIT_S24_3LE,
  6388. .rate_min = 8000,
  6389. .rate_max = 384000,
  6390. },
  6391. .ops = &msm_dai_q6_meta_mi2s_ops,
  6392. .name = "Primary META MI2S",
  6393. .id = AFE_PORT_ID_PRIMARY_META_MI2S_RX,
  6394. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6395. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6396. },
  6397. {
  6398. .playback = {
  6399. .stream_name = "Secondary META MI2S Playback",
  6400. .aif_name = "SEC_META_MI2S_RX",
  6401. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6402. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6403. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6404. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  6405. SNDRV_PCM_RATE_192000,
  6406. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  6407. .rate_min = 8000,
  6408. .rate_max = 192000,
  6409. },
  6410. .ops = &msm_dai_q6_meta_mi2s_ops,
  6411. .name = "Secondary META MI2S",
  6412. .id = AFE_PORT_ID_SECONDARY_META_MI2S_RX,
  6413. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6414. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6415. },
  6416. };
  6417. static int msm_dai_q6_meta_mi2s_platform_data_validation(
  6418. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  6419. {
  6420. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6421. dev_get_drvdata(&pdev->dev);
  6422. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  6423. (struct msm_meta_mi2s_pdata *) pdev->dev.platform_data;
  6424. int rc = 0;
  6425. int idx = 0;
  6426. u16 channel_mode = 0;
  6427. unsigned int ch_cnt = 0;
  6428. unsigned int ch_cnt_sum = 0;
  6429. struct afe_param_id_meta_i2s_cfg *port_cfg =
  6430. &dai_data->port_config.meta_i2s;
  6431. if (meta_mi2s_pdata == NULL) {
  6432. pr_err("%s: meta_mi2s_pdata NULL", __func__);
  6433. return -EINVAL;
  6434. }
  6435. dai_data->num_member_ports = meta_mi2s_pdata->num_member_ports;
  6436. for (idx = 0; idx < meta_mi2s_pdata->num_member_ports; idx++) {
  6437. rc = msm_dai_q6_mi2s_get_lineconfig(
  6438. meta_mi2s_pdata->sd_lines[idx],
  6439. &channel_mode,
  6440. &ch_cnt);
  6441. if (rc < 0) {
  6442. dev_err(&pdev->dev, "invalid META MI2S RX sd line config\n");
  6443. goto rtn;
  6444. }
  6445. if (ch_cnt) {
  6446. msm_mi2s_get_port_id(meta_mi2s_pdata->member_port[idx],
  6447. SNDRV_PCM_STREAM_PLAYBACK,
  6448. &dai_data->member_port_id[idx]);
  6449. dai_data->channel_mode[idx] = channel_mode;
  6450. port_cfg->member_port_id[idx] =
  6451. dai_data->member_port_id[idx];
  6452. port_cfg->member_port_channel_mode[idx] = channel_mode;
  6453. }
  6454. ch_cnt_sum += ch_cnt;
  6455. }
  6456. if (ch_cnt_sum) {
  6457. dai_driver->playback.channels_min = 1;
  6458. dai_driver->playback.channels_max = ch_cnt_sum << 1;
  6459. } else {
  6460. dai_driver->playback.channels_min = 0;
  6461. dai_driver->playback.channels_max = 0;
  6462. }
  6463. dev_dbg(&pdev->dev, "%s: sdline 0x%x 0x%x 0x%x 0x%x\n", __func__,
  6464. dai_data->channel_mode[0], dai_data->channel_mode[1],
  6465. dai_data->channel_mode[2], dai_data->channel_mode[3]);
  6466. dev_dbg(&pdev->dev, "%s: playback ch_max %d\n",
  6467. __func__, dai_driver->playback.channels_max);
  6468. rtn:
  6469. return rc;
  6470. }
  6471. static const struct snd_soc_component_driver msm_q6_meta_mi2s_dai_component = {
  6472. .name = "msm-dai-q6-meta-mi2s",
  6473. };
  6474. static int msm_dai_q6_meta_mi2s_dev_probe(struct platform_device *pdev)
  6475. {
  6476. struct msm_dai_q6_meta_mi2s_dai_data *dai_data;
  6477. const char *q6_meta_mi2s_dev_id = "qcom,msm-dai-q6-meta-mi2s-dev-id";
  6478. u32 dev_id = 0;
  6479. u32 meta_mi2s_intf = 0;
  6480. struct msm_meta_mi2s_pdata *meta_mi2s_pdata;
  6481. int rc;
  6482. rc = of_property_read_u32(pdev->dev.of_node, q6_meta_mi2s_dev_id,
  6483. &dev_id);
  6484. if (rc) {
  6485. dev_err(&pdev->dev,
  6486. "%s: missing %s in dt node\n", __func__,
  6487. q6_meta_mi2s_dev_id);
  6488. goto rtn;
  6489. }
  6490. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  6491. dev_id);
  6492. switch (dev_id) {
  6493. case AFE_PORT_ID_PRIMARY_META_MI2S_RX:
  6494. meta_mi2s_intf = 0;
  6495. break;
  6496. case AFE_PORT_ID_SECONDARY_META_MI2S_RX:
  6497. meta_mi2s_intf = 1;
  6498. break;
  6499. default:
  6500. dev_err(&pdev->dev,
  6501. "%s: Invalid META MI2S ID 0x%x from Device Tree\n",
  6502. __func__, dev_id);
  6503. rc = -ENXIO;
  6504. goto rtn;
  6505. }
  6506. pdev->id = dev_id;
  6507. meta_mi2s_pdata = kzalloc(sizeof(struct msm_meta_mi2s_pdata),
  6508. GFP_KERNEL);
  6509. if (!meta_mi2s_pdata) {
  6510. rc = -ENOMEM;
  6511. goto rtn;
  6512. }
  6513. rc = of_property_read_u32(pdev->dev.of_node,
  6514. "qcom,msm-mi2s-num-members",
  6515. &meta_mi2s_pdata->num_member_ports);
  6516. if (rc) {
  6517. dev_err(&pdev->dev, "%s: invalid num from DT file %s\n",
  6518. __func__, "qcom,msm-mi2s-num-members");
  6519. goto free_pdata;
  6520. }
  6521. if (meta_mi2s_pdata->num_member_ports >
  6522. MAX_NUM_I2S_META_PORT_MEMBER_PORTS) {
  6523. dev_err(&pdev->dev, "%s: num-members %d too large from DT file\n",
  6524. __func__, meta_mi2s_pdata->num_member_ports);
  6525. goto free_pdata;
  6526. }
  6527. rc = of_property_read_u32_array(pdev->dev.of_node,
  6528. "qcom,msm-mi2s-member-id",
  6529. meta_mi2s_pdata->member_port,
  6530. meta_mi2s_pdata->num_member_ports);
  6531. if (rc) {
  6532. dev_err(&pdev->dev, "%s: member-id from DT file %s\n",
  6533. __func__, "qcom,msm-mi2s-member-id");
  6534. goto free_pdata;
  6535. }
  6536. rc = of_property_read_u32_array(pdev->dev.of_node,
  6537. "qcom,msm-mi2s-rx-lines",
  6538. meta_mi2s_pdata->sd_lines,
  6539. meta_mi2s_pdata->num_member_ports);
  6540. if (rc) {
  6541. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n",
  6542. __func__, "qcom,msm-mi2s-rx-lines");
  6543. goto free_pdata;
  6544. }
  6545. dev_dbg(&pdev->dev, "dev name %s num-members=%d\n",
  6546. dev_name(&pdev->dev), meta_mi2s_pdata->num_member_ports);
  6547. dev_dbg(&pdev->dev, "member array (%d, %d, %d, %d)\n",
  6548. meta_mi2s_pdata->member_port[0],
  6549. meta_mi2s_pdata->member_port[1],
  6550. meta_mi2s_pdata->member_port[2],
  6551. meta_mi2s_pdata->member_port[3]);
  6552. dev_dbg(&pdev->dev, "sd-lines array (0x%x, 0x%x, 0x%x, 0x%x)\n",
  6553. meta_mi2s_pdata->sd_lines[0],
  6554. meta_mi2s_pdata->sd_lines[1],
  6555. meta_mi2s_pdata->sd_lines[2],
  6556. meta_mi2s_pdata->sd_lines[3]);
  6557. meta_mi2s_pdata->intf_id = meta_mi2s_intf;
  6558. dai_data = kzalloc(sizeof(struct msm_dai_q6_meta_mi2s_dai_data),
  6559. GFP_KERNEL);
  6560. if (!dai_data) {
  6561. rc = -ENOMEM;
  6562. goto free_pdata;
  6563. } else
  6564. dev_set_drvdata(&pdev->dev, dai_data);
  6565. pdev->dev.platform_data = meta_mi2s_pdata;
  6566. rc = msm_dai_q6_meta_mi2s_platform_data_validation(pdev,
  6567. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf]);
  6568. if (rc < 0)
  6569. goto free_dai_data;
  6570. rc = snd_soc_register_component(&pdev->dev,
  6571. &msm_q6_meta_mi2s_dai_component,
  6572. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf], 1);
  6573. if (rc < 0)
  6574. goto err_register;
  6575. return 0;
  6576. err_register:
  6577. dev_err(&pdev->dev, "fail to %s\n", __func__);
  6578. free_dai_data:
  6579. kfree(dai_data);
  6580. free_pdata:
  6581. kfree(meta_mi2s_pdata);
  6582. rtn:
  6583. return rc;
  6584. }
  6585. static int msm_dai_q6_meta_mi2s_dev_remove(struct platform_device *pdev)
  6586. {
  6587. snd_soc_unregister_component(&pdev->dev);
  6588. return 0;
  6589. }
  6590. static const struct snd_soc_component_driver msm_dai_q6_component = {
  6591. .name = "msm-dai-q6-dev",
  6592. };
  6593. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  6594. {
  6595. int rc, id, i, len;
  6596. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6597. char stream_name[80];
  6598. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6599. if (rc) {
  6600. dev_err(&pdev->dev,
  6601. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6602. return rc;
  6603. }
  6604. pdev->id = id;
  6605. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6606. dev_name(&pdev->dev), pdev->id);
  6607. switch (id) {
  6608. case SLIMBUS_0_RX:
  6609. strlcpy(stream_name, "Slimbus Playback", 80);
  6610. goto register_slim_playback;
  6611. case SLIMBUS_2_RX:
  6612. strlcpy(stream_name, "Slimbus2 Playback", 80);
  6613. goto register_slim_playback;
  6614. case SLIMBUS_1_RX:
  6615. strlcpy(stream_name, "Slimbus1 Playback", 80);
  6616. goto register_slim_playback;
  6617. case SLIMBUS_3_RX:
  6618. strlcpy(stream_name, "Slimbus3 Playback", 80);
  6619. goto register_slim_playback;
  6620. case SLIMBUS_4_RX:
  6621. strlcpy(stream_name, "Slimbus4 Playback", 80);
  6622. goto register_slim_playback;
  6623. case SLIMBUS_5_RX:
  6624. strlcpy(stream_name, "Slimbus5 Playback", 80);
  6625. goto register_slim_playback;
  6626. case SLIMBUS_6_RX:
  6627. strlcpy(stream_name, "Slimbus6 Playback", 80);
  6628. goto register_slim_playback;
  6629. case SLIMBUS_7_RX:
  6630. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  6631. goto register_slim_playback;
  6632. case SLIMBUS_8_RX:
  6633. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  6634. goto register_slim_playback;
  6635. case SLIMBUS_9_RX:
  6636. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  6637. goto register_slim_playback;
  6638. register_slim_playback:
  6639. rc = -ENODEV;
  6640. len = strnlen(stream_name, 80);
  6641. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  6642. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  6643. !strcmp(stream_name,
  6644. msm_dai_q6_slimbus_rx_dai[i]
  6645. .playback.stream_name)) {
  6646. rc = snd_soc_register_component(&pdev->dev,
  6647. &msm_dai_q6_component,
  6648. &msm_dai_q6_slimbus_rx_dai[i], 1);
  6649. break;
  6650. }
  6651. }
  6652. if (rc)
  6653. pr_err("%s: Device not found stream name %s\n",
  6654. __func__, stream_name);
  6655. break;
  6656. case SLIMBUS_0_TX:
  6657. strlcpy(stream_name, "Slimbus Capture", 80);
  6658. goto register_slim_capture;
  6659. case SLIMBUS_1_TX:
  6660. strlcpy(stream_name, "Slimbus1 Capture", 80);
  6661. goto register_slim_capture;
  6662. case SLIMBUS_2_TX:
  6663. strlcpy(stream_name, "Slimbus2 Capture", 80);
  6664. goto register_slim_capture;
  6665. case SLIMBUS_3_TX:
  6666. strlcpy(stream_name, "Slimbus3 Capture", 80);
  6667. goto register_slim_capture;
  6668. case SLIMBUS_4_TX:
  6669. strlcpy(stream_name, "Slimbus4 Capture", 80);
  6670. goto register_slim_capture;
  6671. case SLIMBUS_5_TX:
  6672. strlcpy(stream_name, "Slimbus5 Capture", 80);
  6673. goto register_slim_capture;
  6674. case SLIMBUS_6_TX:
  6675. strlcpy(stream_name, "Slimbus6 Capture", 80);
  6676. goto register_slim_capture;
  6677. case SLIMBUS_7_TX:
  6678. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  6679. goto register_slim_capture;
  6680. case SLIMBUS_8_TX:
  6681. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  6682. goto register_slim_capture;
  6683. case SLIMBUS_9_TX:
  6684. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  6685. goto register_slim_capture;
  6686. register_slim_capture:
  6687. rc = -ENODEV;
  6688. len = strnlen(stream_name, 80);
  6689. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  6690. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  6691. !strcmp(stream_name,
  6692. msm_dai_q6_slimbus_tx_dai[i]
  6693. .capture.stream_name)) {
  6694. rc = snd_soc_register_component(&pdev->dev,
  6695. &msm_dai_q6_component,
  6696. &msm_dai_q6_slimbus_tx_dai[i], 1);
  6697. break;
  6698. }
  6699. }
  6700. if (rc)
  6701. pr_err("%s: Device not found stream name %s\n",
  6702. __func__, stream_name);
  6703. break;
  6704. case AFE_LOOPBACK_TX:
  6705. rc = snd_soc_register_component(&pdev->dev,
  6706. &msm_dai_q6_component,
  6707. &msm_dai_q6_afe_lb_tx_dai[0],
  6708. 1);
  6709. break;
  6710. case INT_BT_SCO_RX:
  6711. rc = snd_soc_register_component(&pdev->dev,
  6712. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  6713. break;
  6714. case INT_BT_SCO_TX:
  6715. rc = snd_soc_register_component(&pdev->dev,
  6716. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  6717. break;
  6718. case INT_BT_A2DP_RX:
  6719. rc = snd_soc_register_component(&pdev->dev,
  6720. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  6721. break;
  6722. case INT_FM_RX:
  6723. rc = snd_soc_register_component(&pdev->dev,
  6724. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  6725. break;
  6726. case INT_FM_TX:
  6727. rc = snd_soc_register_component(&pdev->dev,
  6728. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  6729. break;
  6730. case AFE_PORT_ID_USB_RX:
  6731. rc = snd_soc_register_component(&pdev->dev,
  6732. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  6733. break;
  6734. case AFE_PORT_ID_USB_TX:
  6735. rc = snd_soc_register_component(&pdev->dev,
  6736. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  6737. break;
  6738. case RT_PROXY_DAI_001_RX:
  6739. strlcpy(stream_name, "AFE Playback", 80);
  6740. goto register_afe_playback;
  6741. case RT_PROXY_DAI_002_RX:
  6742. strlcpy(stream_name, "AFE-PROXY RX", 80);
  6743. register_afe_playback:
  6744. rc = -ENODEV;
  6745. len = strnlen(stream_name, 80);
  6746. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  6747. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  6748. !strcmp(stream_name,
  6749. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  6750. rc = snd_soc_register_component(&pdev->dev,
  6751. &msm_dai_q6_component,
  6752. &msm_dai_q6_afe_rx_dai[i], 1);
  6753. break;
  6754. }
  6755. }
  6756. if (rc)
  6757. pr_err("%s: Device not found stream name %s\n",
  6758. __func__, stream_name);
  6759. break;
  6760. case RT_PROXY_DAI_001_TX:
  6761. strlcpy(stream_name, "AFE-PROXY TX", 80);
  6762. goto register_afe_capture;
  6763. case RT_PROXY_DAI_002_TX:
  6764. strlcpy(stream_name, "AFE Capture", 80);
  6765. register_afe_capture:
  6766. rc = -ENODEV;
  6767. len = strnlen(stream_name, 80);
  6768. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  6769. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  6770. !strcmp(stream_name,
  6771. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  6772. rc = snd_soc_register_component(&pdev->dev,
  6773. &msm_dai_q6_component,
  6774. &msm_dai_q6_afe_tx_dai[i], 1);
  6775. break;
  6776. }
  6777. }
  6778. if (rc)
  6779. pr_err("%s: Device not found stream name %s\n",
  6780. __func__, stream_name);
  6781. break;
  6782. case VOICE_PLAYBACK_TX:
  6783. strlcpy(stream_name, "Voice Farend Playback", 80);
  6784. goto register_voice_playback;
  6785. case VOICE2_PLAYBACK_TX:
  6786. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  6787. register_voice_playback:
  6788. rc = -ENODEV;
  6789. len = strnlen(stream_name, 80);
  6790. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  6791. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  6792. && !strcmp(stream_name,
  6793. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  6794. rc = snd_soc_register_component(&pdev->dev,
  6795. &msm_dai_q6_component,
  6796. &msm_dai_q6_voc_playback_dai[i], 1);
  6797. break;
  6798. }
  6799. }
  6800. if (rc)
  6801. pr_err("%s Device not found stream name %s\n",
  6802. __func__, stream_name);
  6803. break;
  6804. case VOICE_RECORD_RX:
  6805. strlcpy(stream_name, "Voice Downlink Capture", 80);
  6806. goto register_uplink_capture;
  6807. case VOICE_RECORD_TX:
  6808. strlcpy(stream_name, "Voice Uplink Capture", 80);
  6809. register_uplink_capture:
  6810. rc = -ENODEV;
  6811. len = strnlen(stream_name, 80);
  6812. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  6813. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  6814. && !strcmp(stream_name,
  6815. msm_dai_q6_incall_record_dai[i].
  6816. capture.stream_name)) {
  6817. rc = snd_soc_register_component(&pdev->dev,
  6818. &msm_dai_q6_component,
  6819. &msm_dai_q6_incall_record_dai[i], 1);
  6820. break;
  6821. }
  6822. }
  6823. if (rc)
  6824. pr_err("%s: Device not found stream name %s\n",
  6825. __func__, stream_name);
  6826. break;
  6827. case RT_PROXY_PORT_002_RX:
  6828. rc = snd_soc_register_component(&pdev->dev,
  6829. &msm_dai_q6_component, &msm_dai_q6_proxy_rx_dai, 1);
  6830. break;
  6831. case RT_PROXY_PORT_002_TX:
  6832. rc = snd_soc_register_component(&pdev->dev,
  6833. &msm_dai_q6_component, &msm_dai_q6_proxy_tx_dai, 1);
  6834. break;
  6835. default:
  6836. rc = -ENODEV;
  6837. break;
  6838. }
  6839. return rc;
  6840. }
  6841. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  6842. {
  6843. snd_soc_unregister_component(&pdev->dev);
  6844. return 0;
  6845. }
  6846. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  6847. { .compatible = "qcom,msm-dai-q6-dev", },
  6848. { }
  6849. };
  6850. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  6851. static struct platform_driver msm_dai_q6_dev = {
  6852. .probe = msm_dai_q6_dev_probe,
  6853. .remove = msm_dai_q6_dev_remove,
  6854. .driver = {
  6855. .name = "msm-dai-q6-dev",
  6856. .owner = THIS_MODULE,
  6857. .of_match_table = msm_dai_q6_dev_dt_match,
  6858. .suppress_bind_attrs = true,
  6859. },
  6860. };
  6861. static int msm_dai_q6_probe(struct platform_device *pdev)
  6862. {
  6863. int rc;
  6864. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6865. dev_name(&pdev->dev), pdev->id);
  6866. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6867. if (rc) {
  6868. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6869. __func__, rc);
  6870. } else
  6871. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6872. return rc;
  6873. }
  6874. static int msm_dai_q6_remove(struct platform_device *pdev)
  6875. {
  6876. of_platform_depopulate(&pdev->dev);
  6877. return 0;
  6878. }
  6879. static const struct of_device_id msm_dai_q6_dt_match[] = {
  6880. { .compatible = "qcom,msm-dai-q6", },
  6881. { }
  6882. };
  6883. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  6884. static struct platform_driver msm_dai_q6 = {
  6885. .probe = msm_dai_q6_probe,
  6886. .remove = msm_dai_q6_remove,
  6887. .driver = {
  6888. .name = "msm-dai-q6",
  6889. .owner = THIS_MODULE,
  6890. .of_match_table = msm_dai_q6_dt_match,
  6891. .suppress_bind_attrs = true,
  6892. },
  6893. };
  6894. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  6895. {
  6896. int rc;
  6897. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6898. if (rc) {
  6899. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6900. __func__, rc);
  6901. } else
  6902. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6903. return rc;
  6904. }
  6905. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  6906. {
  6907. return 0;
  6908. }
  6909. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  6910. { .compatible = "qcom,msm-dai-mi2s", },
  6911. { }
  6912. };
  6913. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  6914. static struct platform_driver msm_dai_mi2s_q6 = {
  6915. .probe = msm_dai_mi2s_q6_probe,
  6916. .remove = msm_dai_mi2s_q6_remove,
  6917. .driver = {
  6918. .name = "msm-dai-mi2s",
  6919. .owner = THIS_MODULE,
  6920. .of_match_table = msm_dai_mi2s_dt_match,
  6921. .suppress_bind_attrs = true,
  6922. },
  6923. };
  6924. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  6925. { .compatible = "qcom,msm-dai-q6-mi2s", },
  6926. { }
  6927. };
  6928. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  6929. static struct platform_driver msm_dai_q6_mi2s_driver = {
  6930. .probe = msm_dai_q6_mi2s_dev_probe,
  6931. .remove = msm_dai_q6_mi2s_dev_remove,
  6932. .driver = {
  6933. .name = "msm-dai-q6-mi2s",
  6934. .owner = THIS_MODULE,
  6935. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  6936. .suppress_bind_attrs = true,
  6937. },
  6938. };
  6939. static const struct of_device_id msm_dai_q6_meta_mi2s_dev_dt_match[] = {
  6940. { .compatible = "qcom,msm-dai-q6-meta-mi2s", },
  6941. { }
  6942. };
  6943. MODULE_DEVICE_TABLE(of, msm_dai_q6_meta_mi2s_dev_dt_match);
  6944. static struct platform_driver msm_dai_q6_meta_mi2s_driver = {
  6945. .probe = msm_dai_q6_meta_mi2s_dev_probe,
  6946. .remove = msm_dai_q6_meta_mi2s_dev_remove,
  6947. .driver = {
  6948. .name = "msm-dai-q6-meta-mi2s",
  6949. .owner = THIS_MODULE,
  6950. .of_match_table = msm_dai_q6_meta_mi2s_dev_dt_match,
  6951. .suppress_bind_attrs = true,
  6952. },
  6953. };
  6954. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  6955. {
  6956. int rc, id;
  6957. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6958. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6959. if (rc) {
  6960. dev_err(&pdev->dev,
  6961. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6962. return rc;
  6963. }
  6964. pdev->id = id;
  6965. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6966. dev_name(&pdev->dev), pdev->id);
  6967. switch (pdev->id) {
  6968. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  6969. rc = snd_soc_register_component(&pdev->dev,
  6970. &msm_dai_spdif_q6_component,
  6971. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  6972. break;
  6973. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  6974. rc = snd_soc_register_component(&pdev->dev,
  6975. &msm_dai_spdif_q6_component,
  6976. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  6977. break;
  6978. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  6979. rc = snd_soc_register_component(&pdev->dev,
  6980. &msm_dai_spdif_q6_component,
  6981. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  6982. break;
  6983. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  6984. rc = snd_soc_register_component(&pdev->dev,
  6985. &msm_dai_spdif_q6_component,
  6986. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  6987. break;
  6988. default:
  6989. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  6990. rc = -ENODEV;
  6991. break;
  6992. }
  6993. return rc;
  6994. }
  6995. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  6996. {
  6997. snd_soc_unregister_component(&pdev->dev);
  6998. return 0;
  6999. }
  7000. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  7001. {.compatible = "qcom,msm-dai-q6-spdif"},
  7002. {}
  7003. };
  7004. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  7005. static struct platform_driver msm_dai_q6_spdif_driver = {
  7006. .probe = msm_dai_q6_spdif_dev_probe,
  7007. .remove = msm_dai_q6_spdif_dev_remove,
  7008. .driver = {
  7009. .name = "msm-dai-q6-spdif",
  7010. .owner = THIS_MODULE,
  7011. .of_match_table = msm_dai_q6_spdif_dt_match,
  7012. .suppress_bind_attrs = true,
  7013. },
  7014. };
  7015. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  7016. struct afe_clk_set *clk_set, u32 mode)
  7017. {
  7018. switch (group_id) {
  7019. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  7020. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  7021. if (mode)
  7022. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  7023. else
  7024. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  7025. break;
  7026. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  7027. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  7028. if (mode)
  7029. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  7030. else
  7031. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  7032. break;
  7033. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  7034. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  7035. if (mode)
  7036. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  7037. else
  7038. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  7039. break;
  7040. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  7041. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  7042. if (mode)
  7043. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  7044. else
  7045. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  7046. break;
  7047. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  7048. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  7049. if (mode)
  7050. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  7051. else
  7052. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  7053. break;
  7054. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  7055. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  7056. if (mode)
  7057. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_IBIT;
  7058. else
  7059. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_EBIT;
  7060. break;
  7061. default:
  7062. return -EINVAL;
  7063. }
  7064. return 0;
  7065. }
  7066. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  7067. {
  7068. int rc = 0;
  7069. const uint32_t *port_id_array = NULL;
  7070. uint32_t array_length = 0;
  7071. int i = 0;
  7072. int group_idx = 0;
  7073. u32 clk_mode = 0;
  7074. /* extract tdm group info into static */
  7075. rc = of_property_read_u32(pdev->dev.of_node,
  7076. "qcom,msm-cpudai-tdm-group-id",
  7077. (u32 *)&tdm_group_cfg.group_id);
  7078. if (rc) {
  7079. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  7080. __func__, "qcom,msm-cpudai-tdm-group-id");
  7081. goto rtn;
  7082. }
  7083. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  7084. __func__, tdm_group_cfg.group_id);
  7085. rc = of_property_read_u32(pdev->dev.of_node,
  7086. "qcom,msm-cpudai-tdm-group-num-ports",
  7087. &num_tdm_group_ports);
  7088. if (rc) {
  7089. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  7090. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  7091. goto rtn;
  7092. }
  7093. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  7094. __func__, num_tdm_group_ports);
  7095. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  7096. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  7097. __func__, num_tdm_group_ports,
  7098. AFE_GROUP_DEVICE_NUM_PORTS);
  7099. rc = -EINVAL;
  7100. goto rtn;
  7101. }
  7102. port_id_array = of_get_property(pdev->dev.of_node,
  7103. "qcom,msm-cpudai-tdm-group-port-id",
  7104. &array_length);
  7105. if (port_id_array == NULL) {
  7106. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  7107. __func__);
  7108. rc = -EINVAL;
  7109. goto rtn;
  7110. }
  7111. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  7112. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  7113. __func__, array_length,
  7114. sizeof(uint32_t) * num_tdm_group_ports);
  7115. rc = -EINVAL;
  7116. goto rtn;
  7117. }
  7118. for (i = 0; i < num_tdm_group_ports; i++)
  7119. tdm_group_cfg.port_id[i] =
  7120. (u16)be32_to_cpu(port_id_array[i]);
  7121. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  7122. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  7123. tdm_group_cfg.port_id[i] =
  7124. AFE_PORT_INVALID;
  7125. /* extract tdm clk info into static */
  7126. rc = of_property_read_u32(pdev->dev.of_node,
  7127. "qcom,msm-cpudai-tdm-clk-rate",
  7128. &tdm_clk_set.clk_freq_in_hz);
  7129. if (rc) {
  7130. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  7131. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  7132. goto rtn;
  7133. }
  7134. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  7135. __func__, tdm_clk_set.clk_freq_in_hz);
  7136. /* initialize static tdm clk attribute to default value */
  7137. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  7138. /* extract tdm clk attribute into static */
  7139. if (of_find_property(pdev->dev.of_node,
  7140. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  7141. rc = of_property_read_u16(pdev->dev.of_node,
  7142. "qcom,msm-cpudai-tdm-clk-attribute",
  7143. &tdm_clk_set.clk_attri);
  7144. if (rc) {
  7145. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  7146. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  7147. goto rtn;
  7148. }
  7149. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  7150. __func__, tdm_clk_set.clk_attri);
  7151. } else
  7152. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  7153. /* extract tdm lane cfg to static */
  7154. tdm_lane_cfg.port_id = tdm_group_cfg.group_id;
  7155. tdm_lane_cfg.lane_mask = AFE_LANE_MASK_INVALID;
  7156. if (of_find_property(pdev->dev.of_node,
  7157. "qcom,msm-cpudai-tdm-lane-mask", NULL)) {
  7158. rc = of_property_read_u16(pdev->dev.of_node,
  7159. "qcom,msm-cpudai-tdm-lane-mask",
  7160. &tdm_lane_cfg.lane_mask);
  7161. if (rc) {
  7162. dev_err(&pdev->dev, "%s: value for tdm lane mask not found %s\n",
  7163. __func__, "qcom,msm-cpudai-tdm-lane-mask");
  7164. goto rtn;
  7165. }
  7166. dev_dbg(&pdev->dev, "%s: tdm lane mask from DT file %d\n",
  7167. __func__, tdm_lane_cfg.lane_mask);
  7168. } else
  7169. dev_dbg(&pdev->dev, "%s: tdm lane mask not found\n", __func__);
  7170. /* extract tdm clk src master/slave info into static */
  7171. rc = of_property_read_u32(pdev->dev.of_node,
  7172. "qcom,msm-cpudai-tdm-clk-internal",
  7173. &clk_mode);
  7174. if (rc) {
  7175. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  7176. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  7177. goto rtn;
  7178. }
  7179. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  7180. __func__, clk_mode);
  7181. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  7182. &tdm_clk_set, clk_mode);
  7183. if (rc) {
  7184. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  7185. __func__, tdm_group_cfg.group_id);
  7186. goto rtn;
  7187. }
  7188. /* other initializations within device group */
  7189. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  7190. if (group_idx < 0) {
  7191. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  7192. __func__, tdm_group_cfg.group_id);
  7193. rc = -EINVAL;
  7194. goto rtn;
  7195. }
  7196. atomic_set(&tdm_group_ref[group_idx], 0);
  7197. /* probe child node info */
  7198. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  7199. if (rc) {
  7200. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  7201. __func__, rc);
  7202. goto rtn;
  7203. } else
  7204. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  7205. rtn:
  7206. return rc;
  7207. }
  7208. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  7209. {
  7210. return 0;
  7211. }
  7212. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  7213. { .compatible = "qcom,msm-dai-tdm", },
  7214. {}
  7215. };
  7216. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  7217. static struct platform_driver msm_dai_tdm_q6 = {
  7218. .probe = msm_dai_tdm_q6_probe,
  7219. .remove = msm_dai_tdm_q6_remove,
  7220. .driver = {
  7221. .name = "msm-dai-tdm",
  7222. .owner = THIS_MODULE,
  7223. .of_match_table = msm_dai_tdm_dt_match,
  7224. .suppress_bind_attrs = true,
  7225. },
  7226. };
  7227. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  7228. struct snd_ctl_elem_value *ucontrol)
  7229. {
  7230. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7231. int value = ucontrol->value.integer.value[0];
  7232. switch (value) {
  7233. case 0:
  7234. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  7235. break;
  7236. case 1:
  7237. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  7238. break;
  7239. case 2:
  7240. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  7241. break;
  7242. default:
  7243. pr_err("%s: data_format invalid\n", __func__);
  7244. break;
  7245. }
  7246. pr_debug("%s: data_format = %d\n",
  7247. __func__, dai_data->port_cfg.tdm.data_format);
  7248. return 0;
  7249. }
  7250. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  7251. struct snd_ctl_elem_value *ucontrol)
  7252. {
  7253. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7254. ucontrol->value.integer.value[0] =
  7255. dai_data->port_cfg.tdm.data_format;
  7256. pr_debug("%s: data_format = %d\n",
  7257. __func__, dai_data->port_cfg.tdm.data_format);
  7258. return 0;
  7259. }
  7260. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  7261. struct snd_ctl_elem_value *ucontrol)
  7262. {
  7263. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7264. int value = ucontrol->value.integer.value[0];
  7265. dai_data->port_cfg.custom_tdm_header.header_type = value;
  7266. pr_debug("%s: header_type = %d\n",
  7267. __func__,
  7268. dai_data->port_cfg.custom_tdm_header.header_type);
  7269. return 0;
  7270. }
  7271. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  7272. struct snd_ctl_elem_value *ucontrol)
  7273. {
  7274. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7275. ucontrol->value.integer.value[0] =
  7276. dai_data->port_cfg.custom_tdm_header.header_type;
  7277. pr_debug("%s: header_type = %d\n",
  7278. __func__,
  7279. dai_data->port_cfg.custom_tdm_header.header_type);
  7280. return 0;
  7281. }
  7282. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  7283. struct snd_ctl_elem_value *ucontrol)
  7284. {
  7285. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7286. int i = 0;
  7287. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7288. dai_data->port_cfg.custom_tdm_header.header[i] =
  7289. (u16)ucontrol->value.integer.value[i];
  7290. pr_debug("%s: header #%d = 0x%x\n",
  7291. __func__, i,
  7292. dai_data->port_cfg.custom_tdm_header.header[i]);
  7293. }
  7294. return 0;
  7295. }
  7296. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  7297. struct snd_ctl_elem_value *ucontrol)
  7298. {
  7299. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7300. int i = 0;
  7301. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7302. ucontrol->value.integer.value[i] =
  7303. dai_data->port_cfg.custom_tdm_header.header[i];
  7304. pr_debug("%s: header #%d = 0x%x\n",
  7305. __func__, i,
  7306. dai_data->port_cfg.custom_tdm_header.header[i]);
  7307. }
  7308. return 0;
  7309. }
  7310. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  7311. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  7312. msm_dai_q6_tdm_data_format_get,
  7313. msm_dai_q6_tdm_data_format_put),
  7314. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  7315. msm_dai_q6_tdm_data_format_get,
  7316. msm_dai_q6_tdm_data_format_put),
  7317. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  7318. msm_dai_q6_tdm_data_format_get,
  7319. msm_dai_q6_tdm_data_format_put),
  7320. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  7321. msm_dai_q6_tdm_data_format_get,
  7322. msm_dai_q6_tdm_data_format_put),
  7323. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  7324. msm_dai_q6_tdm_data_format_get,
  7325. msm_dai_q6_tdm_data_format_put),
  7326. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  7327. msm_dai_q6_tdm_data_format_get,
  7328. msm_dai_q6_tdm_data_format_put),
  7329. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  7330. msm_dai_q6_tdm_data_format_get,
  7331. msm_dai_q6_tdm_data_format_put),
  7332. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  7333. msm_dai_q6_tdm_data_format_get,
  7334. msm_dai_q6_tdm_data_format_put),
  7335. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  7336. msm_dai_q6_tdm_data_format_get,
  7337. msm_dai_q6_tdm_data_format_put),
  7338. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  7339. msm_dai_q6_tdm_data_format_get,
  7340. msm_dai_q6_tdm_data_format_put),
  7341. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  7342. msm_dai_q6_tdm_data_format_get,
  7343. msm_dai_q6_tdm_data_format_put),
  7344. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  7345. msm_dai_q6_tdm_data_format_get,
  7346. msm_dai_q6_tdm_data_format_put),
  7347. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  7348. msm_dai_q6_tdm_data_format_get,
  7349. msm_dai_q6_tdm_data_format_put),
  7350. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  7351. msm_dai_q6_tdm_data_format_get,
  7352. msm_dai_q6_tdm_data_format_put),
  7353. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  7354. msm_dai_q6_tdm_data_format_get,
  7355. msm_dai_q6_tdm_data_format_put),
  7356. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  7357. msm_dai_q6_tdm_data_format_get,
  7358. msm_dai_q6_tdm_data_format_put),
  7359. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  7360. msm_dai_q6_tdm_data_format_get,
  7361. msm_dai_q6_tdm_data_format_put),
  7362. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  7363. msm_dai_q6_tdm_data_format_get,
  7364. msm_dai_q6_tdm_data_format_put),
  7365. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  7366. msm_dai_q6_tdm_data_format_get,
  7367. msm_dai_q6_tdm_data_format_put),
  7368. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  7369. msm_dai_q6_tdm_data_format_get,
  7370. msm_dai_q6_tdm_data_format_put),
  7371. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  7372. msm_dai_q6_tdm_data_format_get,
  7373. msm_dai_q6_tdm_data_format_put),
  7374. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  7375. msm_dai_q6_tdm_data_format_get,
  7376. msm_dai_q6_tdm_data_format_put),
  7377. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  7378. msm_dai_q6_tdm_data_format_get,
  7379. msm_dai_q6_tdm_data_format_put),
  7380. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  7381. msm_dai_q6_tdm_data_format_get,
  7382. msm_dai_q6_tdm_data_format_put),
  7383. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  7384. msm_dai_q6_tdm_data_format_get,
  7385. msm_dai_q6_tdm_data_format_put),
  7386. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  7387. msm_dai_q6_tdm_data_format_get,
  7388. msm_dai_q6_tdm_data_format_put),
  7389. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  7390. msm_dai_q6_tdm_data_format_get,
  7391. msm_dai_q6_tdm_data_format_put),
  7392. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  7393. msm_dai_q6_tdm_data_format_get,
  7394. msm_dai_q6_tdm_data_format_put),
  7395. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  7396. msm_dai_q6_tdm_data_format_get,
  7397. msm_dai_q6_tdm_data_format_put),
  7398. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  7399. msm_dai_q6_tdm_data_format_get,
  7400. msm_dai_q6_tdm_data_format_put),
  7401. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  7402. msm_dai_q6_tdm_data_format_get,
  7403. msm_dai_q6_tdm_data_format_put),
  7404. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  7405. msm_dai_q6_tdm_data_format_get,
  7406. msm_dai_q6_tdm_data_format_put),
  7407. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7408. msm_dai_q6_tdm_data_format_get,
  7409. msm_dai_q6_tdm_data_format_put),
  7410. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7411. msm_dai_q6_tdm_data_format_get,
  7412. msm_dai_q6_tdm_data_format_put),
  7413. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7414. msm_dai_q6_tdm_data_format_get,
  7415. msm_dai_q6_tdm_data_format_put),
  7416. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7417. msm_dai_q6_tdm_data_format_get,
  7418. msm_dai_q6_tdm_data_format_put),
  7419. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7420. msm_dai_q6_tdm_data_format_get,
  7421. msm_dai_q6_tdm_data_format_put),
  7422. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7423. msm_dai_q6_tdm_data_format_get,
  7424. msm_dai_q6_tdm_data_format_put),
  7425. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7426. msm_dai_q6_tdm_data_format_get,
  7427. msm_dai_q6_tdm_data_format_put),
  7428. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7429. msm_dai_q6_tdm_data_format_get,
  7430. msm_dai_q6_tdm_data_format_put),
  7431. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7432. msm_dai_q6_tdm_data_format_get,
  7433. msm_dai_q6_tdm_data_format_put),
  7434. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7435. msm_dai_q6_tdm_data_format_get,
  7436. msm_dai_q6_tdm_data_format_put),
  7437. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7438. msm_dai_q6_tdm_data_format_get,
  7439. msm_dai_q6_tdm_data_format_put),
  7440. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7441. msm_dai_q6_tdm_data_format_get,
  7442. msm_dai_q6_tdm_data_format_put),
  7443. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7444. msm_dai_q6_tdm_data_format_get,
  7445. msm_dai_q6_tdm_data_format_put),
  7446. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7447. msm_dai_q6_tdm_data_format_get,
  7448. msm_dai_q6_tdm_data_format_put),
  7449. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7450. msm_dai_q6_tdm_data_format_get,
  7451. msm_dai_q6_tdm_data_format_put),
  7452. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7453. msm_dai_q6_tdm_data_format_get,
  7454. msm_dai_q6_tdm_data_format_put),
  7455. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7456. msm_dai_q6_tdm_data_format_get,
  7457. msm_dai_q6_tdm_data_format_put),
  7458. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7459. msm_dai_q6_tdm_data_format_get,
  7460. msm_dai_q6_tdm_data_format_put),
  7461. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7462. msm_dai_q6_tdm_data_format_get,
  7463. msm_dai_q6_tdm_data_format_put),
  7464. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7465. msm_dai_q6_tdm_data_format_get,
  7466. msm_dai_q6_tdm_data_format_put),
  7467. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7468. msm_dai_q6_tdm_data_format_get,
  7469. msm_dai_q6_tdm_data_format_put),
  7470. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7471. msm_dai_q6_tdm_data_format_get,
  7472. msm_dai_q6_tdm_data_format_put),
  7473. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7474. msm_dai_q6_tdm_data_format_get,
  7475. msm_dai_q6_tdm_data_format_put),
  7476. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7477. msm_dai_q6_tdm_data_format_get,
  7478. msm_dai_q6_tdm_data_format_put),
  7479. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7480. msm_dai_q6_tdm_data_format_get,
  7481. msm_dai_q6_tdm_data_format_put),
  7482. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7483. msm_dai_q6_tdm_data_format_get,
  7484. msm_dai_q6_tdm_data_format_put),
  7485. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7486. msm_dai_q6_tdm_data_format_get,
  7487. msm_dai_q6_tdm_data_format_put),
  7488. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7489. msm_dai_q6_tdm_data_format_get,
  7490. msm_dai_q6_tdm_data_format_put),
  7491. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7492. msm_dai_q6_tdm_data_format_get,
  7493. msm_dai_q6_tdm_data_format_put),
  7494. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7495. msm_dai_q6_tdm_data_format_get,
  7496. msm_dai_q6_tdm_data_format_put),
  7497. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7498. msm_dai_q6_tdm_data_format_get,
  7499. msm_dai_q6_tdm_data_format_put),
  7500. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7501. msm_dai_q6_tdm_data_format_get,
  7502. msm_dai_q6_tdm_data_format_put),
  7503. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7504. msm_dai_q6_tdm_data_format_get,
  7505. msm_dai_q6_tdm_data_format_put),
  7506. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7507. msm_dai_q6_tdm_data_format_get,
  7508. msm_dai_q6_tdm_data_format_put),
  7509. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7510. msm_dai_q6_tdm_data_format_get,
  7511. msm_dai_q6_tdm_data_format_put),
  7512. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7513. msm_dai_q6_tdm_data_format_get,
  7514. msm_dai_q6_tdm_data_format_put),
  7515. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7516. msm_dai_q6_tdm_data_format_get,
  7517. msm_dai_q6_tdm_data_format_put),
  7518. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7519. msm_dai_q6_tdm_data_format_get,
  7520. msm_dai_q6_tdm_data_format_put),
  7521. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7522. msm_dai_q6_tdm_data_format_get,
  7523. msm_dai_q6_tdm_data_format_put),
  7524. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7525. msm_dai_q6_tdm_data_format_get,
  7526. msm_dai_q6_tdm_data_format_put),
  7527. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7528. msm_dai_q6_tdm_data_format_get,
  7529. msm_dai_q6_tdm_data_format_put),
  7530. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7531. msm_dai_q6_tdm_data_format_get,
  7532. msm_dai_q6_tdm_data_format_put),
  7533. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7534. msm_dai_q6_tdm_data_format_get,
  7535. msm_dai_q6_tdm_data_format_put),
  7536. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7537. msm_dai_q6_tdm_data_format_get,
  7538. msm_dai_q6_tdm_data_format_put),
  7539. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7540. msm_dai_q6_tdm_data_format_get,
  7541. msm_dai_q6_tdm_data_format_put),
  7542. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7543. msm_dai_q6_tdm_data_format_get,
  7544. msm_dai_q6_tdm_data_format_put),
  7545. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7546. msm_dai_q6_tdm_data_format_get,
  7547. msm_dai_q6_tdm_data_format_put),
  7548. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7549. msm_dai_q6_tdm_data_format_get,
  7550. msm_dai_q6_tdm_data_format_put),
  7551. SOC_ENUM_EXT("SEN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7552. msm_dai_q6_tdm_data_format_get,
  7553. msm_dai_q6_tdm_data_format_put),
  7554. SOC_ENUM_EXT("SEN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7555. msm_dai_q6_tdm_data_format_get,
  7556. msm_dai_q6_tdm_data_format_put),
  7557. SOC_ENUM_EXT("SEN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7558. msm_dai_q6_tdm_data_format_get,
  7559. msm_dai_q6_tdm_data_format_put),
  7560. SOC_ENUM_EXT("SEN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7561. msm_dai_q6_tdm_data_format_get,
  7562. msm_dai_q6_tdm_data_format_put),
  7563. SOC_ENUM_EXT("SEN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7564. msm_dai_q6_tdm_data_format_get,
  7565. msm_dai_q6_tdm_data_format_put),
  7566. SOC_ENUM_EXT("SEN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7567. msm_dai_q6_tdm_data_format_get,
  7568. msm_dai_q6_tdm_data_format_put),
  7569. SOC_ENUM_EXT("SEN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7570. msm_dai_q6_tdm_data_format_get,
  7571. msm_dai_q6_tdm_data_format_put),
  7572. SOC_ENUM_EXT("SEN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7573. msm_dai_q6_tdm_data_format_get,
  7574. msm_dai_q6_tdm_data_format_put),
  7575. SOC_ENUM_EXT("SEN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7576. msm_dai_q6_tdm_data_format_get,
  7577. msm_dai_q6_tdm_data_format_put),
  7578. SOC_ENUM_EXT("SEN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7579. msm_dai_q6_tdm_data_format_get,
  7580. msm_dai_q6_tdm_data_format_put),
  7581. SOC_ENUM_EXT("SEN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7582. msm_dai_q6_tdm_data_format_get,
  7583. msm_dai_q6_tdm_data_format_put),
  7584. SOC_ENUM_EXT("SEN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7585. msm_dai_q6_tdm_data_format_get,
  7586. msm_dai_q6_tdm_data_format_put),
  7587. SOC_ENUM_EXT("SEN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7588. msm_dai_q6_tdm_data_format_get,
  7589. msm_dai_q6_tdm_data_format_put),
  7590. SOC_ENUM_EXT("SEN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7591. msm_dai_q6_tdm_data_format_get,
  7592. msm_dai_q6_tdm_data_format_put),
  7593. SOC_ENUM_EXT("SEN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7594. msm_dai_q6_tdm_data_format_get,
  7595. msm_dai_q6_tdm_data_format_put),
  7596. SOC_ENUM_EXT("SEN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7597. msm_dai_q6_tdm_data_format_get,
  7598. msm_dai_q6_tdm_data_format_put),
  7599. };
  7600. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  7601. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  7602. msm_dai_q6_tdm_header_type_get,
  7603. msm_dai_q6_tdm_header_type_put),
  7604. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  7605. msm_dai_q6_tdm_header_type_get,
  7606. msm_dai_q6_tdm_header_type_put),
  7607. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  7608. msm_dai_q6_tdm_header_type_get,
  7609. msm_dai_q6_tdm_header_type_put),
  7610. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  7611. msm_dai_q6_tdm_header_type_get,
  7612. msm_dai_q6_tdm_header_type_put),
  7613. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  7614. msm_dai_q6_tdm_header_type_get,
  7615. msm_dai_q6_tdm_header_type_put),
  7616. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  7617. msm_dai_q6_tdm_header_type_get,
  7618. msm_dai_q6_tdm_header_type_put),
  7619. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  7620. msm_dai_q6_tdm_header_type_get,
  7621. msm_dai_q6_tdm_header_type_put),
  7622. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  7623. msm_dai_q6_tdm_header_type_get,
  7624. msm_dai_q6_tdm_header_type_put),
  7625. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  7626. msm_dai_q6_tdm_header_type_get,
  7627. msm_dai_q6_tdm_header_type_put),
  7628. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  7629. msm_dai_q6_tdm_header_type_get,
  7630. msm_dai_q6_tdm_header_type_put),
  7631. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  7632. msm_dai_q6_tdm_header_type_get,
  7633. msm_dai_q6_tdm_header_type_put),
  7634. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  7635. msm_dai_q6_tdm_header_type_get,
  7636. msm_dai_q6_tdm_header_type_put),
  7637. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  7638. msm_dai_q6_tdm_header_type_get,
  7639. msm_dai_q6_tdm_header_type_put),
  7640. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  7641. msm_dai_q6_tdm_header_type_get,
  7642. msm_dai_q6_tdm_header_type_put),
  7643. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  7644. msm_dai_q6_tdm_header_type_get,
  7645. msm_dai_q6_tdm_header_type_put),
  7646. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  7647. msm_dai_q6_tdm_header_type_get,
  7648. msm_dai_q6_tdm_header_type_put),
  7649. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  7650. msm_dai_q6_tdm_header_type_get,
  7651. msm_dai_q6_tdm_header_type_put),
  7652. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  7653. msm_dai_q6_tdm_header_type_get,
  7654. msm_dai_q6_tdm_header_type_put),
  7655. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  7656. msm_dai_q6_tdm_header_type_get,
  7657. msm_dai_q6_tdm_header_type_put),
  7658. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  7659. msm_dai_q6_tdm_header_type_get,
  7660. msm_dai_q6_tdm_header_type_put),
  7661. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  7662. msm_dai_q6_tdm_header_type_get,
  7663. msm_dai_q6_tdm_header_type_put),
  7664. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  7665. msm_dai_q6_tdm_header_type_get,
  7666. msm_dai_q6_tdm_header_type_put),
  7667. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  7668. msm_dai_q6_tdm_header_type_get,
  7669. msm_dai_q6_tdm_header_type_put),
  7670. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  7671. msm_dai_q6_tdm_header_type_get,
  7672. msm_dai_q6_tdm_header_type_put),
  7673. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  7674. msm_dai_q6_tdm_header_type_get,
  7675. msm_dai_q6_tdm_header_type_put),
  7676. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  7677. msm_dai_q6_tdm_header_type_get,
  7678. msm_dai_q6_tdm_header_type_put),
  7679. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  7680. msm_dai_q6_tdm_header_type_get,
  7681. msm_dai_q6_tdm_header_type_put),
  7682. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  7683. msm_dai_q6_tdm_header_type_get,
  7684. msm_dai_q6_tdm_header_type_put),
  7685. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  7686. msm_dai_q6_tdm_header_type_get,
  7687. msm_dai_q6_tdm_header_type_put),
  7688. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  7689. msm_dai_q6_tdm_header_type_get,
  7690. msm_dai_q6_tdm_header_type_put),
  7691. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  7692. msm_dai_q6_tdm_header_type_get,
  7693. msm_dai_q6_tdm_header_type_put),
  7694. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  7695. msm_dai_q6_tdm_header_type_get,
  7696. msm_dai_q6_tdm_header_type_put),
  7697. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7698. msm_dai_q6_tdm_header_type_get,
  7699. msm_dai_q6_tdm_header_type_put),
  7700. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7701. msm_dai_q6_tdm_header_type_get,
  7702. msm_dai_q6_tdm_header_type_put),
  7703. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7704. msm_dai_q6_tdm_header_type_get,
  7705. msm_dai_q6_tdm_header_type_put),
  7706. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7707. msm_dai_q6_tdm_header_type_get,
  7708. msm_dai_q6_tdm_header_type_put),
  7709. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7710. msm_dai_q6_tdm_header_type_get,
  7711. msm_dai_q6_tdm_header_type_put),
  7712. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7713. msm_dai_q6_tdm_header_type_get,
  7714. msm_dai_q6_tdm_header_type_put),
  7715. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7716. msm_dai_q6_tdm_header_type_get,
  7717. msm_dai_q6_tdm_header_type_put),
  7718. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7719. msm_dai_q6_tdm_header_type_get,
  7720. msm_dai_q6_tdm_header_type_put),
  7721. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7722. msm_dai_q6_tdm_header_type_get,
  7723. msm_dai_q6_tdm_header_type_put),
  7724. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7725. msm_dai_q6_tdm_header_type_get,
  7726. msm_dai_q6_tdm_header_type_put),
  7727. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7728. msm_dai_q6_tdm_header_type_get,
  7729. msm_dai_q6_tdm_header_type_put),
  7730. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7731. msm_dai_q6_tdm_header_type_get,
  7732. msm_dai_q6_tdm_header_type_put),
  7733. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7734. msm_dai_q6_tdm_header_type_get,
  7735. msm_dai_q6_tdm_header_type_put),
  7736. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7737. msm_dai_q6_tdm_header_type_get,
  7738. msm_dai_q6_tdm_header_type_put),
  7739. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7740. msm_dai_q6_tdm_header_type_get,
  7741. msm_dai_q6_tdm_header_type_put),
  7742. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7743. msm_dai_q6_tdm_header_type_get,
  7744. msm_dai_q6_tdm_header_type_put),
  7745. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7746. msm_dai_q6_tdm_header_type_get,
  7747. msm_dai_q6_tdm_header_type_put),
  7748. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7749. msm_dai_q6_tdm_header_type_get,
  7750. msm_dai_q6_tdm_header_type_put),
  7751. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7752. msm_dai_q6_tdm_header_type_get,
  7753. msm_dai_q6_tdm_header_type_put),
  7754. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7755. msm_dai_q6_tdm_header_type_get,
  7756. msm_dai_q6_tdm_header_type_put),
  7757. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7758. msm_dai_q6_tdm_header_type_get,
  7759. msm_dai_q6_tdm_header_type_put),
  7760. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7761. msm_dai_q6_tdm_header_type_get,
  7762. msm_dai_q6_tdm_header_type_put),
  7763. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7764. msm_dai_q6_tdm_header_type_get,
  7765. msm_dai_q6_tdm_header_type_put),
  7766. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7767. msm_dai_q6_tdm_header_type_get,
  7768. msm_dai_q6_tdm_header_type_put),
  7769. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7770. msm_dai_q6_tdm_header_type_get,
  7771. msm_dai_q6_tdm_header_type_put),
  7772. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7773. msm_dai_q6_tdm_header_type_get,
  7774. msm_dai_q6_tdm_header_type_put),
  7775. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7776. msm_dai_q6_tdm_header_type_get,
  7777. msm_dai_q6_tdm_header_type_put),
  7778. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7779. msm_dai_q6_tdm_header_type_get,
  7780. msm_dai_q6_tdm_header_type_put),
  7781. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7782. msm_dai_q6_tdm_header_type_get,
  7783. msm_dai_q6_tdm_header_type_put),
  7784. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7785. msm_dai_q6_tdm_header_type_get,
  7786. msm_dai_q6_tdm_header_type_put),
  7787. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7788. msm_dai_q6_tdm_header_type_get,
  7789. msm_dai_q6_tdm_header_type_put),
  7790. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7791. msm_dai_q6_tdm_header_type_get,
  7792. msm_dai_q6_tdm_header_type_put),
  7793. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7794. msm_dai_q6_tdm_header_type_get,
  7795. msm_dai_q6_tdm_header_type_put),
  7796. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7797. msm_dai_q6_tdm_header_type_get,
  7798. msm_dai_q6_tdm_header_type_put),
  7799. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7800. msm_dai_q6_tdm_header_type_get,
  7801. msm_dai_q6_tdm_header_type_put),
  7802. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7803. msm_dai_q6_tdm_header_type_get,
  7804. msm_dai_q6_tdm_header_type_put),
  7805. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7806. msm_dai_q6_tdm_header_type_get,
  7807. msm_dai_q6_tdm_header_type_put),
  7808. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7809. msm_dai_q6_tdm_header_type_get,
  7810. msm_dai_q6_tdm_header_type_put),
  7811. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7812. msm_dai_q6_tdm_header_type_get,
  7813. msm_dai_q6_tdm_header_type_put),
  7814. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7815. msm_dai_q6_tdm_header_type_get,
  7816. msm_dai_q6_tdm_header_type_put),
  7817. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7818. msm_dai_q6_tdm_header_type_get,
  7819. msm_dai_q6_tdm_header_type_put),
  7820. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7821. msm_dai_q6_tdm_header_type_get,
  7822. msm_dai_q6_tdm_header_type_put),
  7823. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7824. msm_dai_q6_tdm_header_type_get,
  7825. msm_dai_q6_tdm_header_type_put),
  7826. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7827. msm_dai_q6_tdm_header_type_get,
  7828. msm_dai_q6_tdm_header_type_put),
  7829. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7830. msm_dai_q6_tdm_header_type_get,
  7831. msm_dai_q6_tdm_header_type_put),
  7832. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7833. msm_dai_q6_tdm_header_type_get,
  7834. msm_dai_q6_tdm_header_type_put),
  7835. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7836. msm_dai_q6_tdm_header_type_get,
  7837. msm_dai_q6_tdm_header_type_put),
  7838. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7839. msm_dai_q6_tdm_header_type_get,
  7840. msm_dai_q6_tdm_header_type_put),
  7841. SOC_ENUM_EXT("SEN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7842. msm_dai_q6_tdm_header_type_get,
  7843. msm_dai_q6_tdm_header_type_put),
  7844. SOC_ENUM_EXT("SEN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7845. msm_dai_q6_tdm_header_type_get,
  7846. msm_dai_q6_tdm_header_type_put),
  7847. SOC_ENUM_EXT("SEN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7848. msm_dai_q6_tdm_header_type_get,
  7849. msm_dai_q6_tdm_header_type_put),
  7850. SOC_ENUM_EXT("SEN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7851. msm_dai_q6_tdm_header_type_get,
  7852. msm_dai_q6_tdm_header_type_put),
  7853. SOC_ENUM_EXT("SEN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7854. msm_dai_q6_tdm_header_type_get,
  7855. msm_dai_q6_tdm_header_type_put),
  7856. SOC_ENUM_EXT("SEN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7857. msm_dai_q6_tdm_header_type_get,
  7858. msm_dai_q6_tdm_header_type_put),
  7859. SOC_ENUM_EXT("SEN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7860. msm_dai_q6_tdm_header_type_get,
  7861. msm_dai_q6_tdm_header_type_put),
  7862. SOC_ENUM_EXT("SEN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7863. msm_dai_q6_tdm_header_type_get,
  7864. msm_dai_q6_tdm_header_type_put),
  7865. SOC_ENUM_EXT("SEN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7866. msm_dai_q6_tdm_header_type_get,
  7867. msm_dai_q6_tdm_header_type_put),
  7868. SOC_ENUM_EXT("SEN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7869. msm_dai_q6_tdm_header_type_get,
  7870. msm_dai_q6_tdm_header_type_put),
  7871. SOC_ENUM_EXT("SEN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7872. msm_dai_q6_tdm_header_type_get,
  7873. msm_dai_q6_tdm_header_type_put),
  7874. SOC_ENUM_EXT("SEN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7875. msm_dai_q6_tdm_header_type_get,
  7876. msm_dai_q6_tdm_header_type_put),
  7877. SOC_ENUM_EXT("SEN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7878. msm_dai_q6_tdm_header_type_get,
  7879. msm_dai_q6_tdm_header_type_put),
  7880. SOC_ENUM_EXT("SEN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7881. msm_dai_q6_tdm_header_type_get,
  7882. msm_dai_q6_tdm_header_type_put),
  7883. SOC_ENUM_EXT("SEN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7884. msm_dai_q6_tdm_header_type_get,
  7885. msm_dai_q6_tdm_header_type_put),
  7886. SOC_ENUM_EXT("SEN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7887. msm_dai_q6_tdm_header_type_get,
  7888. msm_dai_q6_tdm_header_type_put),
  7889. };
  7890. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  7891. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  7892. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7893. msm_dai_q6_tdm_header_get,
  7894. msm_dai_q6_tdm_header_put),
  7895. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  7896. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7897. msm_dai_q6_tdm_header_get,
  7898. msm_dai_q6_tdm_header_put),
  7899. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  7900. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7901. msm_dai_q6_tdm_header_get,
  7902. msm_dai_q6_tdm_header_put),
  7903. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  7904. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7905. msm_dai_q6_tdm_header_get,
  7906. msm_dai_q6_tdm_header_put),
  7907. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  7908. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7909. msm_dai_q6_tdm_header_get,
  7910. msm_dai_q6_tdm_header_put),
  7911. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  7912. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7913. msm_dai_q6_tdm_header_get,
  7914. msm_dai_q6_tdm_header_put),
  7915. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  7916. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7917. msm_dai_q6_tdm_header_get,
  7918. msm_dai_q6_tdm_header_put),
  7919. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  7920. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7921. msm_dai_q6_tdm_header_get,
  7922. msm_dai_q6_tdm_header_put),
  7923. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  7924. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7925. msm_dai_q6_tdm_header_get,
  7926. msm_dai_q6_tdm_header_put),
  7927. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  7928. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7929. msm_dai_q6_tdm_header_get,
  7930. msm_dai_q6_tdm_header_put),
  7931. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  7932. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7933. msm_dai_q6_tdm_header_get,
  7934. msm_dai_q6_tdm_header_put),
  7935. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  7936. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7937. msm_dai_q6_tdm_header_get,
  7938. msm_dai_q6_tdm_header_put),
  7939. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  7940. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7941. msm_dai_q6_tdm_header_get,
  7942. msm_dai_q6_tdm_header_put),
  7943. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  7944. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7945. msm_dai_q6_tdm_header_get,
  7946. msm_dai_q6_tdm_header_put),
  7947. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  7948. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7949. msm_dai_q6_tdm_header_get,
  7950. msm_dai_q6_tdm_header_put),
  7951. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  7952. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7953. msm_dai_q6_tdm_header_get,
  7954. msm_dai_q6_tdm_header_put),
  7955. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  7956. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7957. msm_dai_q6_tdm_header_get,
  7958. msm_dai_q6_tdm_header_put),
  7959. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  7960. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7961. msm_dai_q6_tdm_header_get,
  7962. msm_dai_q6_tdm_header_put),
  7963. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  7964. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7965. msm_dai_q6_tdm_header_get,
  7966. msm_dai_q6_tdm_header_put),
  7967. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  7968. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7969. msm_dai_q6_tdm_header_get,
  7970. msm_dai_q6_tdm_header_put),
  7971. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  7972. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7973. msm_dai_q6_tdm_header_get,
  7974. msm_dai_q6_tdm_header_put),
  7975. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  7976. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7977. msm_dai_q6_tdm_header_get,
  7978. msm_dai_q6_tdm_header_put),
  7979. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  7980. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7981. msm_dai_q6_tdm_header_get,
  7982. msm_dai_q6_tdm_header_put),
  7983. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  7984. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7985. msm_dai_q6_tdm_header_get,
  7986. msm_dai_q6_tdm_header_put),
  7987. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  7988. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7989. msm_dai_q6_tdm_header_get,
  7990. msm_dai_q6_tdm_header_put),
  7991. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  7992. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7993. msm_dai_q6_tdm_header_get,
  7994. msm_dai_q6_tdm_header_put),
  7995. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  7996. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7997. msm_dai_q6_tdm_header_get,
  7998. msm_dai_q6_tdm_header_put),
  7999. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  8000. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8001. msm_dai_q6_tdm_header_get,
  8002. msm_dai_q6_tdm_header_put),
  8003. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  8004. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8005. msm_dai_q6_tdm_header_get,
  8006. msm_dai_q6_tdm_header_put),
  8007. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  8008. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8009. msm_dai_q6_tdm_header_get,
  8010. msm_dai_q6_tdm_header_put),
  8011. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  8012. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8013. msm_dai_q6_tdm_header_get,
  8014. msm_dai_q6_tdm_header_put),
  8015. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  8016. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8017. msm_dai_q6_tdm_header_get,
  8018. msm_dai_q6_tdm_header_put),
  8019. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  8020. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8021. msm_dai_q6_tdm_header_get,
  8022. msm_dai_q6_tdm_header_put),
  8023. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  8024. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8025. msm_dai_q6_tdm_header_get,
  8026. msm_dai_q6_tdm_header_put),
  8027. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  8028. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8029. msm_dai_q6_tdm_header_get,
  8030. msm_dai_q6_tdm_header_put),
  8031. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  8032. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8033. msm_dai_q6_tdm_header_get,
  8034. msm_dai_q6_tdm_header_put),
  8035. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  8036. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8037. msm_dai_q6_tdm_header_get,
  8038. msm_dai_q6_tdm_header_put),
  8039. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  8040. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8041. msm_dai_q6_tdm_header_get,
  8042. msm_dai_q6_tdm_header_put),
  8043. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  8044. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8045. msm_dai_q6_tdm_header_get,
  8046. msm_dai_q6_tdm_header_put),
  8047. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  8048. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8049. msm_dai_q6_tdm_header_get,
  8050. msm_dai_q6_tdm_header_put),
  8051. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  8052. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8053. msm_dai_q6_tdm_header_get,
  8054. msm_dai_q6_tdm_header_put),
  8055. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  8056. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8057. msm_dai_q6_tdm_header_get,
  8058. msm_dai_q6_tdm_header_put),
  8059. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  8060. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8061. msm_dai_q6_tdm_header_get,
  8062. msm_dai_q6_tdm_header_put),
  8063. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  8064. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8065. msm_dai_q6_tdm_header_get,
  8066. msm_dai_q6_tdm_header_put),
  8067. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  8068. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8069. msm_dai_q6_tdm_header_get,
  8070. msm_dai_q6_tdm_header_put),
  8071. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  8072. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8073. msm_dai_q6_tdm_header_get,
  8074. msm_dai_q6_tdm_header_put),
  8075. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  8076. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8077. msm_dai_q6_tdm_header_get,
  8078. msm_dai_q6_tdm_header_put),
  8079. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  8080. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8081. msm_dai_q6_tdm_header_get,
  8082. msm_dai_q6_tdm_header_put),
  8083. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  8084. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8085. msm_dai_q6_tdm_header_get,
  8086. msm_dai_q6_tdm_header_put),
  8087. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  8088. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8089. msm_dai_q6_tdm_header_get,
  8090. msm_dai_q6_tdm_header_put),
  8091. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  8092. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8093. msm_dai_q6_tdm_header_get,
  8094. msm_dai_q6_tdm_header_put),
  8095. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  8096. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8097. msm_dai_q6_tdm_header_get,
  8098. msm_dai_q6_tdm_header_put),
  8099. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  8100. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8101. msm_dai_q6_tdm_header_get,
  8102. msm_dai_q6_tdm_header_put),
  8103. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  8104. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8105. msm_dai_q6_tdm_header_get,
  8106. msm_dai_q6_tdm_header_put),
  8107. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  8108. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8109. msm_dai_q6_tdm_header_get,
  8110. msm_dai_q6_tdm_header_put),
  8111. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  8112. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8113. msm_dai_q6_tdm_header_get,
  8114. msm_dai_q6_tdm_header_put),
  8115. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  8116. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8117. msm_dai_q6_tdm_header_get,
  8118. msm_dai_q6_tdm_header_put),
  8119. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  8120. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8121. msm_dai_q6_tdm_header_get,
  8122. msm_dai_q6_tdm_header_put),
  8123. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  8124. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8125. msm_dai_q6_tdm_header_get,
  8126. msm_dai_q6_tdm_header_put),
  8127. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  8128. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8129. msm_dai_q6_tdm_header_get,
  8130. msm_dai_q6_tdm_header_put),
  8131. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  8132. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8133. msm_dai_q6_tdm_header_get,
  8134. msm_dai_q6_tdm_header_put),
  8135. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  8136. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8137. msm_dai_q6_tdm_header_get,
  8138. msm_dai_q6_tdm_header_put),
  8139. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  8140. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8141. msm_dai_q6_tdm_header_get,
  8142. msm_dai_q6_tdm_header_put),
  8143. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  8144. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8145. msm_dai_q6_tdm_header_get,
  8146. msm_dai_q6_tdm_header_put),
  8147. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  8148. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8149. msm_dai_q6_tdm_header_get,
  8150. msm_dai_q6_tdm_header_put),
  8151. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  8152. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8153. msm_dai_q6_tdm_header_get,
  8154. msm_dai_q6_tdm_header_put),
  8155. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  8156. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8157. msm_dai_q6_tdm_header_get,
  8158. msm_dai_q6_tdm_header_put),
  8159. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  8160. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8161. msm_dai_q6_tdm_header_get,
  8162. msm_dai_q6_tdm_header_put),
  8163. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  8164. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8165. msm_dai_q6_tdm_header_get,
  8166. msm_dai_q6_tdm_header_put),
  8167. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  8168. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8169. msm_dai_q6_tdm_header_get,
  8170. msm_dai_q6_tdm_header_put),
  8171. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  8172. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8173. msm_dai_q6_tdm_header_get,
  8174. msm_dai_q6_tdm_header_put),
  8175. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  8176. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8177. msm_dai_q6_tdm_header_get,
  8178. msm_dai_q6_tdm_header_put),
  8179. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  8180. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8181. msm_dai_q6_tdm_header_get,
  8182. msm_dai_q6_tdm_header_put),
  8183. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  8184. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8185. msm_dai_q6_tdm_header_get,
  8186. msm_dai_q6_tdm_header_put),
  8187. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  8188. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8189. msm_dai_q6_tdm_header_get,
  8190. msm_dai_q6_tdm_header_put),
  8191. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  8192. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8193. msm_dai_q6_tdm_header_get,
  8194. msm_dai_q6_tdm_header_put),
  8195. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  8196. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8197. msm_dai_q6_tdm_header_get,
  8198. msm_dai_q6_tdm_header_put),
  8199. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  8200. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8201. msm_dai_q6_tdm_header_get,
  8202. msm_dai_q6_tdm_header_put),
  8203. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  8204. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8205. msm_dai_q6_tdm_header_get,
  8206. msm_dai_q6_tdm_header_put),
  8207. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  8208. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8209. msm_dai_q6_tdm_header_get,
  8210. msm_dai_q6_tdm_header_put),
  8211. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_0 Header",
  8212. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8213. msm_dai_q6_tdm_header_get,
  8214. msm_dai_q6_tdm_header_put),
  8215. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_1 Header",
  8216. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8217. msm_dai_q6_tdm_header_get,
  8218. msm_dai_q6_tdm_header_put),
  8219. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_2 Header",
  8220. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8221. msm_dai_q6_tdm_header_get,
  8222. msm_dai_q6_tdm_header_put),
  8223. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_3 Header",
  8224. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8225. msm_dai_q6_tdm_header_get,
  8226. msm_dai_q6_tdm_header_put),
  8227. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_4 Header",
  8228. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8229. msm_dai_q6_tdm_header_get,
  8230. msm_dai_q6_tdm_header_put),
  8231. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_5 Header",
  8232. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8233. msm_dai_q6_tdm_header_get,
  8234. msm_dai_q6_tdm_header_put),
  8235. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_6 Header",
  8236. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8237. msm_dai_q6_tdm_header_get,
  8238. msm_dai_q6_tdm_header_put),
  8239. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_7 Header",
  8240. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8241. msm_dai_q6_tdm_header_get,
  8242. msm_dai_q6_tdm_header_put),
  8243. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_0 Header",
  8244. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8245. msm_dai_q6_tdm_header_get,
  8246. msm_dai_q6_tdm_header_put),
  8247. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_1 Header",
  8248. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8249. msm_dai_q6_tdm_header_get,
  8250. msm_dai_q6_tdm_header_put),
  8251. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_2 Header",
  8252. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8253. msm_dai_q6_tdm_header_get,
  8254. msm_dai_q6_tdm_header_put),
  8255. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_3 Header",
  8256. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8257. msm_dai_q6_tdm_header_get,
  8258. msm_dai_q6_tdm_header_put),
  8259. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_4 Header",
  8260. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8261. msm_dai_q6_tdm_header_get,
  8262. msm_dai_q6_tdm_header_put),
  8263. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_5 Header",
  8264. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8265. msm_dai_q6_tdm_header_get,
  8266. msm_dai_q6_tdm_header_put),
  8267. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_6 Header",
  8268. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8269. msm_dai_q6_tdm_header_get,
  8270. msm_dai_q6_tdm_header_put),
  8271. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_7 Header",
  8272. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8273. msm_dai_q6_tdm_header_get,
  8274. msm_dai_q6_tdm_header_put),
  8275. };
  8276. static int msm_dai_q6_tdm_set_clk(
  8277. struct msm_dai_q6_tdm_dai_data *dai_data,
  8278. u16 port_id, bool enable)
  8279. {
  8280. int rc = 0;
  8281. dai_data->clk_set.enable = enable;
  8282. rc = afe_set_lpass_clock_v2(port_id,
  8283. &dai_data->clk_set);
  8284. if (rc < 0)
  8285. pr_err("%s: afe lpass clock failed, err:%d\n",
  8286. __func__, rc);
  8287. return rc;
  8288. }
  8289. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  8290. {
  8291. int rc = 0;
  8292. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  8293. struct snd_kcontrol *data_format_kcontrol = NULL;
  8294. struct snd_kcontrol *header_type_kcontrol = NULL;
  8295. struct snd_kcontrol *header_kcontrol = NULL;
  8296. int port_idx = 0;
  8297. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  8298. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  8299. const struct snd_kcontrol_new *header_ctrl = NULL;
  8300. tdm_dai_data = dev_get_drvdata(dai->dev);
  8301. msm_dai_q6_set_dai_id(dai);
  8302. port_idx = msm_dai_q6_get_port_idx(dai->id);
  8303. if (port_idx < 0) {
  8304. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8305. __func__, dai->id);
  8306. rc = -EINVAL;
  8307. goto rtn;
  8308. }
  8309. data_format_ctrl =
  8310. &tdm_config_controls_data_format[port_idx];
  8311. header_type_ctrl =
  8312. &tdm_config_controls_header_type[port_idx];
  8313. header_ctrl =
  8314. &tdm_config_controls_header[port_idx];
  8315. if (data_format_ctrl) {
  8316. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  8317. tdm_dai_data);
  8318. rc = snd_ctl_add(dai->component->card->snd_card,
  8319. data_format_kcontrol);
  8320. if (rc < 0) {
  8321. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  8322. __func__, dai->name);
  8323. goto rtn;
  8324. }
  8325. }
  8326. if (header_type_ctrl) {
  8327. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  8328. tdm_dai_data);
  8329. rc = snd_ctl_add(dai->component->card->snd_card,
  8330. header_type_kcontrol);
  8331. if (rc < 0) {
  8332. if (data_format_kcontrol)
  8333. snd_ctl_remove(dai->component->card->snd_card,
  8334. data_format_kcontrol);
  8335. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  8336. __func__, dai->name);
  8337. goto rtn;
  8338. }
  8339. }
  8340. if (header_ctrl) {
  8341. header_kcontrol = snd_ctl_new1(header_ctrl,
  8342. tdm_dai_data);
  8343. rc = snd_ctl_add(dai->component->card->snd_card,
  8344. header_kcontrol);
  8345. if (rc < 0) {
  8346. if (header_type_kcontrol)
  8347. snd_ctl_remove(dai->component->card->snd_card,
  8348. header_type_kcontrol);
  8349. if (data_format_kcontrol)
  8350. snd_ctl_remove(dai->component->card->snd_card,
  8351. data_format_kcontrol);
  8352. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  8353. __func__, dai->name);
  8354. goto rtn;
  8355. }
  8356. }
  8357. if (tdm_dai_data->is_island_dai)
  8358. rc = msm_dai_q6_add_island_mx_ctls(
  8359. dai->component->card->snd_card,
  8360. dai->name,
  8361. dai->id, (void *)tdm_dai_data);
  8362. rc = msm_dai_q6_dai_add_route(dai);
  8363. rtn:
  8364. return rc;
  8365. }
  8366. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  8367. {
  8368. int rc = 0;
  8369. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  8370. dev_get_drvdata(dai->dev);
  8371. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  8372. int group_idx = 0;
  8373. atomic_t *group_ref = NULL;
  8374. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8375. if (group_idx < 0) {
  8376. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8377. __func__, dai->id);
  8378. return -EINVAL;
  8379. }
  8380. group_ref = &tdm_group_ref[group_idx];
  8381. /* If AFE port is still up, close it */
  8382. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  8383. rc = afe_close(dai->id); /* can block */
  8384. if (rc < 0) {
  8385. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  8386. __func__, dai->id);
  8387. }
  8388. atomic_dec(group_ref);
  8389. clear_bit(STATUS_PORT_STARTED,
  8390. tdm_dai_data->status_mask);
  8391. if (atomic_read(group_ref) == 0) {
  8392. rc = afe_port_group_enable(group_id,
  8393. NULL, false, NULL);
  8394. if (rc < 0) {
  8395. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  8396. group_id);
  8397. }
  8398. }
  8399. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8400. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  8401. dai->id, false);
  8402. if (rc < 0) {
  8403. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  8404. __func__, dai->id);
  8405. }
  8406. }
  8407. }
  8408. return 0;
  8409. }
  8410. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  8411. unsigned int tx_mask,
  8412. unsigned int rx_mask,
  8413. int slots, int slot_width)
  8414. {
  8415. int rc = 0;
  8416. struct msm_dai_q6_tdm_dai_data *dai_data =
  8417. dev_get_drvdata(dai->dev);
  8418. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8419. &dai_data->group_cfg.tdm_cfg;
  8420. unsigned int cap_mask;
  8421. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8422. /* HW only supports 16 and 32 bit slot width configuration */
  8423. if ((slot_width != 16) && (slot_width != 32)) {
  8424. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  8425. __func__, slot_width);
  8426. return -EINVAL;
  8427. }
  8428. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  8429. switch (slots) {
  8430. case 1:
  8431. cap_mask = 0x01;
  8432. break;
  8433. case 2:
  8434. cap_mask = 0x03;
  8435. break;
  8436. case 4:
  8437. cap_mask = 0x0F;
  8438. break;
  8439. case 8:
  8440. cap_mask = 0xFF;
  8441. break;
  8442. case 16:
  8443. cap_mask = 0xFFFF;
  8444. break;
  8445. case 32:
  8446. cap_mask = 0xFFFFFFFF;
  8447. break;
  8448. default:
  8449. dev_err(dai->dev, "%s: invalid slots %d\n",
  8450. __func__, slots);
  8451. return -EINVAL;
  8452. }
  8453. switch (dai->id) {
  8454. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8455. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8456. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8457. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8458. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8459. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8460. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8461. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8462. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8463. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8464. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8465. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8466. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8467. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8468. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8469. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8470. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8471. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8472. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8473. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8474. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8475. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8476. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8477. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8478. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8479. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8480. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8481. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8482. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8483. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8484. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8485. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8486. case AFE_PORT_ID_QUINARY_TDM_RX:
  8487. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8488. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8489. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8490. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8491. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8492. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8493. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8494. case AFE_PORT_ID_SENARY_TDM_RX:
  8495. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8496. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8497. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8498. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8499. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8500. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8501. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8502. tdm_group->nslots_per_frame = slots;
  8503. tdm_group->slot_width = slot_width;
  8504. tdm_group->slot_mask = rx_mask & cap_mask;
  8505. break;
  8506. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8507. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8508. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8509. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8510. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8511. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8512. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8513. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8514. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8515. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8516. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8517. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8518. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8519. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8520. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8521. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8522. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8523. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8524. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8525. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8526. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8527. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8528. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8529. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8530. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8531. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8532. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8533. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8534. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8535. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8536. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8537. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8538. case AFE_PORT_ID_QUINARY_TDM_TX:
  8539. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8540. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8541. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8542. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8543. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8544. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8545. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8546. case AFE_PORT_ID_SENARY_TDM_TX:
  8547. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8548. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8549. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8550. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8551. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8552. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8553. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8554. tdm_group->nslots_per_frame = slots;
  8555. tdm_group->slot_width = slot_width;
  8556. tdm_group->slot_mask = tx_mask & cap_mask;
  8557. break;
  8558. default:
  8559. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8560. __func__, dai->id);
  8561. return -EINVAL;
  8562. }
  8563. return rc;
  8564. }
  8565. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  8566. int clk_id, unsigned int freq, int dir)
  8567. {
  8568. struct msm_dai_q6_tdm_dai_data *dai_data =
  8569. dev_get_drvdata(dai->dev);
  8570. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  8571. (dai->id <= AFE_PORT_ID_SENARY_TDM_TX_7)) {
  8572. dai_data->clk_set.clk_freq_in_hz = freq;
  8573. } else {
  8574. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8575. __func__, dai->id);
  8576. return -EINVAL;
  8577. }
  8578. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  8579. __func__, dai->id, freq);
  8580. return 0;
  8581. }
  8582. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  8583. unsigned int tx_num, unsigned int *tx_slot,
  8584. unsigned int rx_num, unsigned int *rx_slot)
  8585. {
  8586. int rc = 0;
  8587. struct msm_dai_q6_tdm_dai_data *dai_data =
  8588. dev_get_drvdata(dai->dev);
  8589. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8590. &dai_data->port_cfg.slot_mapping;
  8591. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8592. &dai_data->port_cfg.slot_mapping_v2;
  8593. int i = 0;
  8594. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8595. switch (dai->id) {
  8596. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8597. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8598. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8599. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8600. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8601. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8602. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8603. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8604. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8605. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8606. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8607. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8608. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8609. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8610. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8611. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8612. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8613. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8614. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8615. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8616. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8617. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8618. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8619. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8620. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8621. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8622. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8623. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8624. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8625. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8626. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8627. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8628. case AFE_PORT_ID_QUINARY_TDM_RX:
  8629. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8630. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8631. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8632. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8633. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8634. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8635. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8636. case AFE_PORT_ID_SENARY_TDM_RX:
  8637. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8638. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8639. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8640. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8641. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8642. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8643. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8644. if (q6core_get_avcs_api_version_per_service(
  8645. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8646. if (!rx_slot) {
  8647. dev_err(dai->dev, "%s: rx slot not found\n",
  8648. __func__);
  8649. return -EINVAL;
  8650. }
  8651. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8652. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8653. __func__,
  8654. rx_num);
  8655. return -EINVAL;
  8656. }
  8657. for (i = 0; i < rx_num; i++)
  8658. slot_mapping_v2->offset[i] = rx_slot[i];
  8659. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8660. i++)
  8661. slot_mapping_v2->offset[i] =
  8662. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8663. slot_mapping_v2->num_channel = rx_num;
  8664. } else {
  8665. if (!rx_slot) {
  8666. dev_err(dai->dev, "%s: rx slot not found\n",
  8667. __func__);
  8668. return -EINVAL;
  8669. }
  8670. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8671. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8672. __func__,
  8673. rx_num);
  8674. return -EINVAL;
  8675. }
  8676. for (i = 0; i < rx_num; i++)
  8677. slot_mapping->offset[i] = rx_slot[i];
  8678. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8679. slot_mapping->offset[i] =
  8680. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8681. slot_mapping->num_channel = rx_num;
  8682. }
  8683. break;
  8684. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8685. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8686. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8687. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8688. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8689. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8690. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8691. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8692. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8693. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8694. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8695. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8696. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8697. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8698. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8699. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8700. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8701. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8702. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8703. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8704. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8705. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8706. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8707. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8708. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8709. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8710. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8711. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8712. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8713. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8714. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8715. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8716. case AFE_PORT_ID_QUINARY_TDM_TX:
  8717. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8718. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8719. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8720. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8721. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8722. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8723. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8724. case AFE_PORT_ID_SENARY_TDM_TX:
  8725. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8726. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8727. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8728. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8729. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8730. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8731. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8732. if (q6core_get_avcs_api_version_per_service(
  8733. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8734. if (!tx_slot) {
  8735. dev_err(dai->dev, "%s: tx slot not found\n",
  8736. __func__);
  8737. return -EINVAL;
  8738. }
  8739. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8740. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8741. __func__,
  8742. tx_num);
  8743. return -EINVAL;
  8744. }
  8745. for (i = 0; i < tx_num; i++)
  8746. slot_mapping_v2->offset[i] = tx_slot[i];
  8747. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8748. i++)
  8749. slot_mapping_v2->offset[i] =
  8750. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8751. slot_mapping_v2->num_channel = tx_num;
  8752. } else {
  8753. if (!tx_slot) {
  8754. dev_err(dai->dev, "%s: tx slot not found\n",
  8755. __func__);
  8756. return -EINVAL;
  8757. }
  8758. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8759. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8760. __func__,
  8761. tx_num);
  8762. return -EINVAL;
  8763. }
  8764. for (i = 0; i < tx_num; i++)
  8765. slot_mapping->offset[i] = tx_slot[i];
  8766. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8767. slot_mapping->offset[i] =
  8768. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8769. slot_mapping->num_channel = tx_num;
  8770. }
  8771. break;
  8772. default:
  8773. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8774. __func__, dai->id);
  8775. return -EINVAL;
  8776. }
  8777. return rc;
  8778. }
  8779. static unsigned int tdm_param_set_slot_mask(u16 *slot_offset, int slot_width,
  8780. int slots_per_frame)
  8781. {
  8782. unsigned int i = 0;
  8783. unsigned int slot_index = 0;
  8784. unsigned long slot_mask = 0;
  8785. unsigned int slot_width_bytes = slot_width / 8;
  8786. unsigned int channel_count = AFE_PORT_MAX_AUDIO_CHAN_CNT;
  8787. if (q6core_get_avcs_api_version_per_service(
  8788. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3)
  8789. channel_count = AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8790. if (slot_width_bytes == 0) {
  8791. pr_err("%s: slot width is zero\n", __func__);
  8792. return slot_mask;
  8793. }
  8794. for (i = 0; i < channel_count; i++) {
  8795. if (slot_offset[i] != AFE_SLOT_MAPPING_OFFSET_INVALID) {
  8796. slot_index = slot_offset[i] / slot_width_bytes;
  8797. if (slot_index < slots_per_frame)
  8798. set_bit(slot_index, &slot_mask);
  8799. else {
  8800. pr_err("%s: invalid slot map setting\n",
  8801. __func__);
  8802. return 0;
  8803. }
  8804. } else {
  8805. break;
  8806. }
  8807. }
  8808. return slot_mask;
  8809. }
  8810. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  8811. struct snd_pcm_hw_params *params,
  8812. struct snd_soc_dai *dai)
  8813. {
  8814. struct msm_dai_q6_tdm_dai_data *dai_data =
  8815. dev_get_drvdata(dai->dev);
  8816. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8817. &dai_data->group_cfg.tdm_cfg;
  8818. struct afe_param_id_tdm_cfg *tdm =
  8819. &dai_data->port_cfg.tdm;
  8820. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8821. &dai_data->port_cfg.slot_mapping;
  8822. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8823. &dai_data->port_cfg.slot_mapping_v2;
  8824. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  8825. &dai_data->port_cfg.custom_tdm_header;
  8826. pr_debug("%s: dev_name: %s\n",
  8827. __func__, dev_name(dai->dev));
  8828. if ((params_channels(params) == 0) ||
  8829. (params_channels(params) > 32)) {
  8830. dev_err(dai->dev, "%s: invalid param channels %d\n",
  8831. __func__, params_channels(params));
  8832. return -EINVAL;
  8833. }
  8834. switch (params_format(params)) {
  8835. case SNDRV_PCM_FORMAT_S16_LE:
  8836. dai_data->bitwidth = 16;
  8837. break;
  8838. case SNDRV_PCM_FORMAT_S24_LE:
  8839. case SNDRV_PCM_FORMAT_S24_3LE:
  8840. dai_data->bitwidth = 24;
  8841. break;
  8842. case SNDRV_PCM_FORMAT_S32_LE:
  8843. dai_data->bitwidth = 32;
  8844. break;
  8845. default:
  8846. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  8847. __func__, params_format(params));
  8848. return -EINVAL;
  8849. }
  8850. dai_data->channels = params_channels(params);
  8851. dai_data->rate = params_rate(params);
  8852. /*
  8853. * update tdm group config param
  8854. * NOTE: group config is set to the same as slot config.
  8855. */
  8856. tdm_group->bit_width = tdm_group->slot_width;
  8857. /*
  8858. * for multi lane scenario
  8859. * Total number of active channels = number of active lanes * number of active slots.
  8860. */
  8861. if (dai_data->lane_cfg.lane_mask != AFE_LANE_MASK_INVALID)
  8862. tdm_group->num_channels = tdm_group->nslots_per_frame
  8863. * num_of_bits_set(dai_data->lane_cfg.lane_mask);
  8864. else
  8865. tdm_group->num_channels = tdm_group->nslots_per_frame;
  8866. tdm_group->sample_rate = dai_data->rate;
  8867. pr_debug("%s: TDM GROUP:\n"
  8868. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8869. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  8870. __func__,
  8871. tdm_group->num_channels,
  8872. tdm_group->sample_rate,
  8873. tdm_group->bit_width,
  8874. tdm_group->nslots_per_frame,
  8875. tdm_group->slot_width,
  8876. tdm_group->slot_mask);
  8877. pr_debug("%s: TDM GROUP:\n"
  8878. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  8879. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  8880. __func__,
  8881. tdm_group->port_id[0],
  8882. tdm_group->port_id[1],
  8883. tdm_group->port_id[2],
  8884. tdm_group->port_id[3],
  8885. tdm_group->port_id[4],
  8886. tdm_group->port_id[5],
  8887. tdm_group->port_id[6],
  8888. tdm_group->port_id[7]);
  8889. pr_debug("%s: TDM GROUP ID 0x%x lane mask 0x%x:\n",
  8890. __func__,
  8891. tdm_group->group_id,
  8892. dai_data->lane_cfg.lane_mask);
  8893. /*
  8894. * update tdm config param
  8895. * NOTE: channels/rate/bitwidth are per stream property
  8896. */
  8897. tdm->num_channels = dai_data->channels;
  8898. tdm->sample_rate = dai_data->rate;
  8899. tdm->bit_width = dai_data->bitwidth;
  8900. /*
  8901. * port slot config is the same as group slot config
  8902. * port slot mask should be set according to offset
  8903. */
  8904. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  8905. tdm->slot_width = tdm_group->slot_width;
  8906. if (q6core_get_avcs_api_version_per_service(
  8907. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3)
  8908. tdm->slot_mask = tdm_param_set_slot_mask(
  8909. slot_mapping_v2->offset,
  8910. tdm_group->slot_width,
  8911. tdm_group->nslots_per_frame);
  8912. else
  8913. tdm->slot_mask = tdm_param_set_slot_mask(slot_mapping->offset,
  8914. tdm_group->slot_width,
  8915. tdm_group->nslots_per_frame);
  8916. pr_debug("%s: TDM:\n"
  8917. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8918. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  8919. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  8920. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  8921. __func__,
  8922. tdm->num_channels,
  8923. tdm->sample_rate,
  8924. tdm->bit_width,
  8925. tdm->nslots_per_frame,
  8926. tdm->slot_width,
  8927. tdm->slot_mask,
  8928. tdm->data_format,
  8929. tdm->sync_mode,
  8930. tdm->sync_src,
  8931. tdm->ctrl_data_out_enable,
  8932. tdm->ctrl_invert_sync_pulse,
  8933. tdm->ctrl_sync_data_delay);
  8934. if (q6core_get_avcs_api_version_per_service(
  8935. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8936. /*
  8937. * update slot mapping v2 config param
  8938. * NOTE: channels/rate/bitwidth are per stream property
  8939. */
  8940. slot_mapping_v2->bitwidth = dai_data->bitwidth;
  8941. pr_debug("%s: SLOT MAPPING_V2:\n"
  8942. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8943. __func__,
  8944. slot_mapping_v2->num_channel,
  8945. slot_mapping_v2->bitwidth,
  8946. slot_mapping_v2->data_align_type);
  8947. pr_debug("%s: SLOT MAPPING V2:\n"
  8948. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8949. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n"
  8950. "offset[8]=0x%x offset[9]=0x%x offset[10]=0x%x offset[11]=0x%x\n"
  8951. "offset[12]=0x%x offset[13]=0x%x offset[14]=0x%x offset[15]=0x%x\n"
  8952. "offset[16]=0x%x offset[17]=0x%x offset[18]=0x%x offset[19]=0x%x\n"
  8953. "offset[20]=0x%x offset[21]=0x%x offset[22]=0x%x offset[23]=0x%x\n"
  8954. "offset[24]=0x%x offset[25]=0x%x offset[26]=0x%x offset[27]=0x%x\n"
  8955. "offset[28]=0x%x offset[29]=0x%x offset[30]=0x%x offset[31]=0x%x\n",
  8956. __func__,
  8957. slot_mapping_v2->offset[0],
  8958. slot_mapping_v2->offset[1],
  8959. slot_mapping_v2->offset[2],
  8960. slot_mapping_v2->offset[3],
  8961. slot_mapping_v2->offset[4],
  8962. slot_mapping_v2->offset[5],
  8963. slot_mapping_v2->offset[6],
  8964. slot_mapping_v2->offset[7],
  8965. slot_mapping_v2->offset[8],
  8966. slot_mapping_v2->offset[9],
  8967. slot_mapping_v2->offset[10],
  8968. slot_mapping_v2->offset[11],
  8969. slot_mapping_v2->offset[12],
  8970. slot_mapping_v2->offset[13],
  8971. slot_mapping_v2->offset[14],
  8972. slot_mapping_v2->offset[15],
  8973. slot_mapping_v2->offset[16],
  8974. slot_mapping_v2->offset[17],
  8975. slot_mapping_v2->offset[18],
  8976. slot_mapping_v2->offset[19],
  8977. slot_mapping_v2->offset[20],
  8978. slot_mapping_v2->offset[21],
  8979. slot_mapping_v2->offset[22],
  8980. slot_mapping_v2->offset[23],
  8981. slot_mapping_v2->offset[24],
  8982. slot_mapping_v2->offset[25],
  8983. slot_mapping_v2->offset[26],
  8984. slot_mapping_v2->offset[27],
  8985. slot_mapping_v2->offset[28],
  8986. slot_mapping_v2->offset[29],
  8987. slot_mapping_v2->offset[30],
  8988. slot_mapping_v2->offset[31]);
  8989. } else {
  8990. /*
  8991. * update slot mapping config param
  8992. * NOTE: channels/rate/bitwidth are per stream property
  8993. */
  8994. slot_mapping->bitwidth = dai_data->bitwidth;
  8995. pr_debug("%s: SLOT MAPPING:\n"
  8996. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8997. __func__,
  8998. slot_mapping->num_channel,
  8999. slot_mapping->bitwidth,
  9000. slot_mapping->data_align_type);
  9001. pr_debug("%s: SLOT MAPPING:\n"
  9002. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  9003. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  9004. __func__,
  9005. slot_mapping->offset[0],
  9006. slot_mapping->offset[1],
  9007. slot_mapping->offset[2],
  9008. slot_mapping->offset[3],
  9009. slot_mapping->offset[4],
  9010. slot_mapping->offset[5],
  9011. slot_mapping->offset[6],
  9012. slot_mapping->offset[7]);
  9013. }
  9014. /*
  9015. * update custom header config param
  9016. * NOTE: channels/rate/bitwidth are per playback stream property.
  9017. * custom tdm header only applicable to playback stream.
  9018. */
  9019. if (custom_tdm_header->header_type !=
  9020. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  9021. pr_debug("%s: CUSTOM TDM HEADER:\n"
  9022. "start_offset=0x%x header_width=%d\n"
  9023. "num_frame_repeat=%d header_type=0x%x\n",
  9024. __func__,
  9025. custom_tdm_header->start_offset,
  9026. custom_tdm_header->header_width,
  9027. custom_tdm_header->num_frame_repeat,
  9028. custom_tdm_header->header_type);
  9029. pr_debug("%s: CUSTOM TDM HEADER:\n"
  9030. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  9031. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  9032. __func__,
  9033. custom_tdm_header->header[0],
  9034. custom_tdm_header->header[1],
  9035. custom_tdm_header->header[2],
  9036. custom_tdm_header->header[3],
  9037. custom_tdm_header->header[4],
  9038. custom_tdm_header->header[5],
  9039. custom_tdm_header->header[6],
  9040. custom_tdm_header->header[7]);
  9041. }
  9042. return 0;
  9043. }
  9044. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  9045. struct snd_soc_dai *dai)
  9046. {
  9047. int rc = 0;
  9048. struct msm_dai_q6_tdm_dai_data *dai_data =
  9049. dev_get_drvdata(dai->dev);
  9050. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  9051. int group_idx = 0;
  9052. atomic_t *group_ref = NULL;
  9053. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  9054. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  9055. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  9056. dev_dbg(dai->dev,
  9057. "%s: Custom tdm header not supported\n", __func__);
  9058. group_idx = msm_dai_q6_get_group_idx(dai->id);
  9059. if (group_idx < 0) {
  9060. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  9061. __func__, dai->id);
  9062. return -EINVAL;
  9063. }
  9064. mutex_lock(&tdm_mutex);
  9065. group_ref = &tdm_group_ref[group_idx];
  9066. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9067. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9068. /* TX and RX share the same clk. So enable the clk
  9069. * per TDM interface. */
  9070. rc = msm_dai_q6_tdm_set_clk(dai_data,
  9071. dai->id, true);
  9072. if (rc < 0) {
  9073. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  9074. __func__, dai->id);
  9075. goto rtn;
  9076. }
  9077. }
  9078. /* PORT START should be set if prepare called
  9079. * in active state.
  9080. */
  9081. if (atomic_read(group_ref) == 0) {
  9082. /*
  9083. * if only one port, don't do group enable as there
  9084. * is no group need for only one port
  9085. */
  9086. if (dai_data->num_group_ports > 1) {
  9087. rc = afe_port_group_enable(group_id,
  9088. &dai_data->group_cfg, true,
  9089. &dai_data->lane_cfg);
  9090. if (rc < 0) {
  9091. dev_err(dai->dev,
  9092. "%s: fail to enable AFE group 0x%x\n",
  9093. __func__, group_id);
  9094. goto rtn;
  9095. }
  9096. }
  9097. }
  9098. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  9099. dai_data->rate, dai_data->num_group_ports);
  9100. if (rc < 0) {
  9101. if (atomic_read(group_ref) == 0) {
  9102. afe_port_group_enable(group_id,
  9103. NULL, false, NULL);
  9104. }
  9105. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9106. msm_dai_q6_tdm_set_clk(dai_data,
  9107. dai->id, false);
  9108. }
  9109. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  9110. __func__, dai->id);
  9111. } else {
  9112. set_bit(STATUS_PORT_STARTED,
  9113. dai_data->status_mask);
  9114. atomic_inc(group_ref);
  9115. }
  9116. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  9117. /* NOTE: AFE should error out if HW resource contention */
  9118. }
  9119. rtn:
  9120. mutex_unlock(&tdm_mutex);
  9121. return rc;
  9122. }
  9123. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  9124. struct snd_soc_dai *dai)
  9125. {
  9126. int rc = 0;
  9127. struct msm_dai_q6_tdm_dai_data *dai_data =
  9128. dev_get_drvdata(dai->dev);
  9129. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  9130. int group_idx = 0;
  9131. atomic_t *group_ref = NULL;
  9132. group_idx = msm_dai_q6_get_group_idx(dai->id);
  9133. if (group_idx < 0) {
  9134. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  9135. __func__, dai->id);
  9136. return;
  9137. }
  9138. mutex_lock(&tdm_mutex);
  9139. group_ref = &tdm_group_ref[group_idx];
  9140. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9141. rc = afe_close(dai->id);
  9142. if (rc < 0) {
  9143. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  9144. __func__, dai->id);
  9145. }
  9146. atomic_dec(group_ref);
  9147. clear_bit(STATUS_PORT_STARTED,
  9148. dai_data->status_mask);
  9149. if (atomic_read(group_ref) == 0) {
  9150. rc = afe_port_group_enable(group_id,
  9151. NULL, false, NULL);
  9152. if (rc < 0) {
  9153. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  9154. __func__, group_id);
  9155. }
  9156. }
  9157. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9158. rc = msm_dai_q6_tdm_set_clk(dai_data,
  9159. dai->id, false);
  9160. if (rc < 0) {
  9161. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  9162. __func__, dai->id);
  9163. }
  9164. }
  9165. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  9166. /* NOTE: AFE should error out if HW resource contention */
  9167. }
  9168. mutex_unlock(&tdm_mutex);
  9169. }
  9170. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  9171. .prepare = msm_dai_q6_tdm_prepare,
  9172. .hw_params = msm_dai_q6_tdm_hw_params,
  9173. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  9174. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  9175. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  9176. .shutdown = msm_dai_q6_tdm_shutdown,
  9177. };
  9178. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  9179. {
  9180. .playback = {
  9181. .stream_name = "Primary TDM0 Playback",
  9182. .aif_name = "PRI_TDM_RX_0",
  9183. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9184. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9185. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9186. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9187. SNDRV_PCM_FMTBIT_S24_LE |
  9188. SNDRV_PCM_FMTBIT_S32_LE,
  9189. .channels_min = 1,
  9190. .channels_max = 16,
  9191. .rate_min = 8000,
  9192. .rate_max = 352800,
  9193. },
  9194. .name = "PRI_TDM_RX_0",
  9195. .ops = &msm_dai_q6_tdm_ops,
  9196. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  9197. .probe = msm_dai_q6_dai_tdm_probe,
  9198. .remove = msm_dai_q6_dai_tdm_remove,
  9199. },
  9200. {
  9201. .playback = {
  9202. .stream_name = "Primary TDM1 Playback",
  9203. .aif_name = "PRI_TDM_RX_1",
  9204. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9205. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9206. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9207. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9208. SNDRV_PCM_FMTBIT_S24_LE |
  9209. SNDRV_PCM_FMTBIT_S32_LE,
  9210. .channels_min = 1,
  9211. .channels_max = 16,
  9212. .rate_min = 8000,
  9213. .rate_max = 352800,
  9214. },
  9215. .name = "PRI_TDM_RX_1",
  9216. .ops = &msm_dai_q6_tdm_ops,
  9217. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  9218. .probe = msm_dai_q6_dai_tdm_probe,
  9219. .remove = msm_dai_q6_dai_tdm_remove,
  9220. },
  9221. {
  9222. .playback = {
  9223. .stream_name = "Primary TDM2 Playback",
  9224. .aif_name = "PRI_TDM_RX_2",
  9225. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9226. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9227. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9228. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9229. SNDRV_PCM_FMTBIT_S24_LE |
  9230. SNDRV_PCM_FMTBIT_S32_LE,
  9231. .channels_min = 1,
  9232. .channels_max = 16,
  9233. .rate_min = 8000,
  9234. .rate_max = 352800,
  9235. },
  9236. .name = "PRI_TDM_RX_2",
  9237. .ops = &msm_dai_q6_tdm_ops,
  9238. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  9239. .probe = msm_dai_q6_dai_tdm_probe,
  9240. .remove = msm_dai_q6_dai_tdm_remove,
  9241. },
  9242. {
  9243. .playback = {
  9244. .stream_name = "Primary TDM3 Playback",
  9245. .aif_name = "PRI_TDM_RX_3",
  9246. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9247. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9248. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9249. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9250. SNDRV_PCM_FMTBIT_S24_LE |
  9251. SNDRV_PCM_FMTBIT_S32_LE,
  9252. .channels_min = 1,
  9253. .channels_max = 16,
  9254. .rate_min = 8000,
  9255. .rate_max = 352800,
  9256. },
  9257. .name = "PRI_TDM_RX_3",
  9258. .ops = &msm_dai_q6_tdm_ops,
  9259. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  9260. .probe = msm_dai_q6_dai_tdm_probe,
  9261. .remove = msm_dai_q6_dai_tdm_remove,
  9262. },
  9263. {
  9264. .playback = {
  9265. .stream_name = "Primary TDM4 Playback",
  9266. .aif_name = "PRI_TDM_RX_4",
  9267. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9268. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9269. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9270. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9271. SNDRV_PCM_FMTBIT_S24_LE |
  9272. SNDRV_PCM_FMTBIT_S32_LE,
  9273. .channels_min = 1,
  9274. .channels_max = 16,
  9275. .rate_min = 8000,
  9276. .rate_max = 352800,
  9277. },
  9278. .name = "PRI_TDM_RX_4",
  9279. .ops = &msm_dai_q6_tdm_ops,
  9280. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  9281. .probe = msm_dai_q6_dai_tdm_probe,
  9282. .remove = msm_dai_q6_dai_tdm_remove,
  9283. },
  9284. {
  9285. .playback = {
  9286. .stream_name = "Primary TDM5 Playback",
  9287. .aif_name = "PRI_TDM_RX_5",
  9288. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9289. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9290. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9291. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9292. SNDRV_PCM_FMTBIT_S24_LE |
  9293. SNDRV_PCM_FMTBIT_S32_LE,
  9294. .channels_min = 1,
  9295. .channels_max = 16,
  9296. .rate_min = 8000,
  9297. .rate_max = 352800,
  9298. },
  9299. .name = "PRI_TDM_RX_5",
  9300. .ops = &msm_dai_q6_tdm_ops,
  9301. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  9302. .probe = msm_dai_q6_dai_tdm_probe,
  9303. .remove = msm_dai_q6_dai_tdm_remove,
  9304. },
  9305. {
  9306. .playback = {
  9307. .stream_name = "Primary TDM6 Playback",
  9308. .aif_name = "PRI_TDM_RX_6",
  9309. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9310. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9311. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9312. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9313. SNDRV_PCM_FMTBIT_S24_LE |
  9314. SNDRV_PCM_FMTBIT_S32_LE,
  9315. .channels_min = 1,
  9316. .channels_max = 16,
  9317. .rate_min = 8000,
  9318. .rate_max = 352800,
  9319. },
  9320. .name = "PRI_TDM_RX_6",
  9321. .ops = &msm_dai_q6_tdm_ops,
  9322. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  9323. .probe = msm_dai_q6_dai_tdm_probe,
  9324. .remove = msm_dai_q6_dai_tdm_remove,
  9325. },
  9326. {
  9327. .playback = {
  9328. .stream_name = "Primary TDM7 Playback",
  9329. .aif_name = "PRI_TDM_RX_7",
  9330. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9331. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9332. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9333. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9334. SNDRV_PCM_FMTBIT_S24_LE |
  9335. SNDRV_PCM_FMTBIT_S32_LE,
  9336. .channels_min = 1,
  9337. .channels_max = 16,
  9338. .rate_min = 8000,
  9339. .rate_max = 352800,
  9340. },
  9341. .name = "PRI_TDM_RX_7",
  9342. .ops = &msm_dai_q6_tdm_ops,
  9343. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  9344. .probe = msm_dai_q6_dai_tdm_probe,
  9345. .remove = msm_dai_q6_dai_tdm_remove,
  9346. },
  9347. {
  9348. .capture = {
  9349. .stream_name = "Primary TDM0 Capture",
  9350. .aif_name = "PRI_TDM_TX_0",
  9351. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9352. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9353. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9354. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9355. SNDRV_PCM_FMTBIT_S24_LE |
  9356. SNDRV_PCM_FMTBIT_S32_LE,
  9357. .channels_min = 1,
  9358. .channels_max = 16,
  9359. .rate_min = 8000,
  9360. .rate_max = 352800,
  9361. },
  9362. .name = "PRI_TDM_TX_0",
  9363. .ops = &msm_dai_q6_tdm_ops,
  9364. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  9365. .probe = msm_dai_q6_dai_tdm_probe,
  9366. .remove = msm_dai_q6_dai_tdm_remove,
  9367. },
  9368. {
  9369. .capture = {
  9370. .stream_name = "Primary TDM1 Capture",
  9371. .aif_name = "PRI_TDM_TX_1",
  9372. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9373. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9374. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9375. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9376. SNDRV_PCM_FMTBIT_S24_LE |
  9377. SNDRV_PCM_FMTBIT_S32_LE,
  9378. .channels_min = 1,
  9379. .channels_max = 16,
  9380. .rate_min = 8000,
  9381. .rate_max = 352800,
  9382. },
  9383. .name = "PRI_TDM_TX_1",
  9384. .ops = &msm_dai_q6_tdm_ops,
  9385. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  9386. .probe = msm_dai_q6_dai_tdm_probe,
  9387. .remove = msm_dai_q6_dai_tdm_remove,
  9388. },
  9389. {
  9390. .capture = {
  9391. .stream_name = "Primary TDM2 Capture",
  9392. .aif_name = "PRI_TDM_TX_2",
  9393. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9394. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9395. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9396. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9397. SNDRV_PCM_FMTBIT_S24_LE |
  9398. SNDRV_PCM_FMTBIT_S32_LE,
  9399. .channels_min = 1,
  9400. .channels_max = 16,
  9401. .rate_min = 8000,
  9402. .rate_max = 352800,
  9403. },
  9404. .name = "PRI_TDM_TX_2",
  9405. .ops = &msm_dai_q6_tdm_ops,
  9406. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  9407. .probe = msm_dai_q6_dai_tdm_probe,
  9408. .remove = msm_dai_q6_dai_tdm_remove,
  9409. },
  9410. {
  9411. .capture = {
  9412. .stream_name = "Primary TDM3 Capture",
  9413. .aif_name = "PRI_TDM_TX_3",
  9414. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9415. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9416. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9417. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9418. SNDRV_PCM_FMTBIT_S24_LE |
  9419. SNDRV_PCM_FMTBIT_S32_LE,
  9420. .channels_min = 1,
  9421. .channels_max = 16,
  9422. .rate_min = 8000,
  9423. .rate_max = 352800,
  9424. },
  9425. .name = "PRI_TDM_TX_3",
  9426. .ops = &msm_dai_q6_tdm_ops,
  9427. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  9428. .probe = msm_dai_q6_dai_tdm_probe,
  9429. .remove = msm_dai_q6_dai_tdm_remove,
  9430. },
  9431. {
  9432. .capture = {
  9433. .stream_name = "Primary TDM4 Capture",
  9434. .aif_name = "PRI_TDM_TX_4",
  9435. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9436. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9437. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9438. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9439. SNDRV_PCM_FMTBIT_S24_LE |
  9440. SNDRV_PCM_FMTBIT_S32_LE,
  9441. .channels_min = 1,
  9442. .channels_max = 16,
  9443. .rate_min = 8000,
  9444. .rate_max = 352800,
  9445. },
  9446. .name = "PRI_TDM_TX_4",
  9447. .ops = &msm_dai_q6_tdm_ops,
  9448. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  9449. .probe = msm_dai_q6_dai_tdm_probe,
  9450. .remove = msm_dai_q6_dai_tdm_remove,
  9451. },
  9452. {
  9453. .capture = {
  9454. .stream_name = "Primary TDM5 Capture",
  9455. .aif_name = "PRI_TDM_TX_5",
  9456. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9457. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9458. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9459. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9460. SNDRV_PCM_FMTBIT_S24_LE |
  9461. SNDRV_PCM_FMTBIT_S32_LE,
  9462. .channels_min = 1,
  9463. .channels_max = 16,
  9464. .rate_min = 8000,
  9465. .rate_max = 352800,
  9466. },
  9467. .name = "PRI_TDM_TX_5",
  9468. .ops = &msm_dai_q6_tdm_ops,
  9469. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  9470. .probe = msm_dai_q6_dai_tdm_probe,
  9471. .remove = msm_dai_q6_dai_tdm_remove,
  9472. },
  9473. {
  9474. .capture = {
  9475. .stream_name = "Primary TDM6 Capture",
  9476. .aif_name = "PRI_TDM_TX_6",
  9477. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9478. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9479. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9480. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9481. SNDRV_PCM_FMTBIT_S24_LE |
  9482. SNDRV_PCM_FMTBIT_S32_LE,
  9483. .channels_min = 1,
  9484. .channels_max = 16,
  9485. .rate_min = 8000,
  9486. .rate_max = 352800,
  9487. },
  9488. .name = "PRI_TDM_TX_6",
  9489. .ops = &msm_dai_q6_tdm_ops,
  9490. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  9491. .probe = msm_dai_q6_dai_tdm_probe,
  9492. .remove = msm_dai_q6_dai_tdm_remove,
  9493. },
  9494. {
  9495. .capture = {
  9496. .stream_name = "Primary TDM7 Capture",
  9497. .aif_name = "PRI_TDM_TX_7",
  9498. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9499. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9500. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9501. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9502. SNDRV_PCM_FMTBIT_S24_LE |
  9503. SNDRV_PCM_FMTBIT_S32_LE,
  9504. .channels_min = 1,
  9505. .channels_max = 16,
  9506. .rate_min = 8000,
  9507. .rate_max = 352800,
  9508. },
  9509. .name = "PRI_TDM_TX_7",
  9510. .ops = &msm_dai_q6_tdm_ops,
  9511. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  9512. .probe = msm_dai_q6_dai_tdm_probe,
  9513. .remove = msm_dai_q6_dai_tdm_remove,
  9514. },
  9515. {
  9516. .playback = {
  9517. .stream_name = "Secondary TDM0 Playback",
  9518. .aif_name = "SEC_TDM_RX_0",
  9519. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9520. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9521. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9522. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9523. SNDRV_PCM_FMTBIT_S24_LE |
  9524. SNDRV_PCM_FMTBIT_S32_LE,
  9525. .channels_min = 1,
  9526. .channels_max = 16,
  9527. .rate_min = 8000,
  9528. .rate_max = 352800,
  9529. },
  9530. .name = "SEC_TDM_RX_0",
  9531. .ops = &msm_dai_q6_tdm_ops,
  9532. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  9533. .probe = msm_dai_q6_dai_tdm_probe,
  9534. .remove = msm_dai_q6_dai_tdm_remove,
  9535. },
  9536. {
  9537. .playback = {
  9538. .stream_name = "Secondary TDM1 Playback",
  9539. .aif_name = "SEC_TDM_RX_1",
  9540. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9541. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9542. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9543. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9544. SNDRV_PCM_FMTBIT_S24_LE |
  9545. SNDRV_PCM_FMTBIT_S32_LE,
  9546. .channels_min = 1,
  9547. .channels_max = 16,
  9548. .rate_min = 8000,
  9549. .rate_max = 352800,
  9550. },
  9551. .name = "SEC_TDM_RX_1",
  9552. .ops = &msm_dai_q6_tdm_ops,
  9553. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  9554. .probe = msm_dai_q6_dai_tdm_probe,
  9555. .remove = msm_dai_q6_dai_tdm_remove,
  9556. },
  9557. {
  9558. .playback = {
  9559. .stream_name = "Secondary TDM2 Playback",
  9560. .aif_name = "SEC_TDM_RX_2",
  9561. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9562. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9563. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9564. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9565. SNDRV_PCM_FMTBIT_S24_LE |
  9566. SNDRV_PCM_FMTBIT_S32_LE,
  9567. .channels_min = 1,
  9568. .channels_max = 16,
  9569. .rate_min = 8000,
  9570. .rate_max = 352800,
  9571. },
  9572. .name = "SEC_TDM_RX_2",
  9573. .ops = &msm_dai_q6_tdm_ops,
  9574. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  9575. .probe = msm_dai_q6_dai_tdm_probe,
  9576. .remove = msm_dai_q6_dai_tdm_remove,
  9577. },
  9578. {
  9579. .playback = {
  9580. .stream_name = "Secondary TDM3 Playback",
  9581. .aif_name = "SEC_TDM_RX_3",
  9582. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9583. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9584. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9585. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9586. SNDRV_PCM_FMTBIT_S24_LE |
  9587. SNDRV_PCM_FMTBIT_S32_LE,
  9588. .channels_min = 1,
  9589. .channels_max = 16,
  9590. .rate_min = 8000,
  9591. .rate_max = 352800,
  9592. },
  9593. .name = "SEC_TDM_RX_3",
  9594. .ops = &msm_dai_q6_tdm_ops,
  9595. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  9596. .probe = msm_dai_q6_dai_tdm_probe,
  9597. .remove = msm_dai_q6_dai_tdm_remove,
  9598. },
  9599. {
  9600. .playback = {
  9601. .stream_name = "Secondary TDM4 Playback",
  9602. .aif_name = "SEC_TDM_RX_4",
  9603. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9604. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9605. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9606. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9607. SNDRV_PCM_FMTBIT_S24_LE |
  9608. SNDRV_PCM_FMTBIT_S32_LE,
  9609. .channels_min = 1,
  9610. .channels_max = 16,
  9611. .rate_min = 8000,
  9612. .rate_max = 352800,
  9613. },
  9614. .name = "SEC_TDM_RX_4",
  9615. .ops = &msm_dai_q6_tdm_ops,
  9616. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  9617. .probe = msm_dai_q6_dai_tdm_probe,
  9618. .remove = msm_dai_q6_dai_tdm_remove,
  9619. },
  9620. {
  9621. .playback = {
  9622. .stream_name = "Secondary TDM5 Playback",
  9623. .aif_name = "SEC_TDM_RX_5",
  9624. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9625. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9626. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9627. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9628. SNDRV_PCM_FMTBIT_S24_LE |
  9629. SNDRV_PCM_FMTBIT_S32_LE,
  9630. .channels_min = 1,
  9631. .channels_max = 16,
  9632. .rate_min = 8000,
  9633. .rate_max = 352800,
  9634. },
  9635. .name = "SEC_TDM_RX_5",
  9636. .ops = &msm_dai_q6_tdm_ops,
  9637. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  9638. .probe = msm_dai_q6_dai_tdm_probe,
  9639. .remove = msm_dai_q6_dai_tdm_remove,
  9640. },
  9641. {
  9642. .playback = {
  9643. .stream_name = "Secondary TDM6 Playback",
  9644. .aif_name = "SEC_TDM_RX_6",
  9645. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9646. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9647. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9648. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9649. SNDRV_PCM_FMTBIT_S24_LE |
  9650. SNDRV_PCM_FMTBIT_S32_LE,
  9651. .channels_min = 1,
  9652. .channels_max = 16,
  9653. .rate_min = 8000,
  9654. .rate_max = 352800,
  9655. },
  9656. .name = "SEC_TDM_RX_6",
  9657. .ops = &msm_dai_q6_tdm_ops,
  9658. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  9659. .probe = msm_dai_q6_dai_tdm_probe,
  9660. .remove = msm_dai_q6_dai_tdm_remove,
  9661. },
  9662. {
  9663. .playback = {
  9664. .stream_name = "Secondary TDM7 Playback",
  9665. .aif_name = "SEC_TDM_RX_7",
  9666. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9667. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9668. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9669. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9670. SNDRV_PCM_FMTBIT_S24_LE |
  9671. SNDRV_PCM_FMTBIT_S32_LE,
  9672. .channels_min = 1,
  9673. .channels_max = 16,
  9674. .rate_min = 8000,
  9675. .rate_max = 352800,
  9676. },
  9677. .name = "SEC_TDM_RX_7",
  9678. .ops = &msm_dai_q6_tdm_ops,
  9679. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  9680. .probe = msm_dai_q6_dai_tdm_probe,
  9681. .remove = msm_dai_q6_dai_tdm_remove,
  9682. },
  9683. {
  9684. .capture = {
  9685. .stream_name = "Secondary TDM0 Capture",
  9686. .aif_name = "SEC_TDM_TX_0",
  9687. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9688. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9689. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9690. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9691. SNDRV_PCM_FMTBIT_S24_LE |
  9692. SNDRV_PCM_FMTBIT_S32_LE,
  9693. .channels_min = 1,
  9694. .channels_max = 16,
  9695. .rate_min = 8000,
  9696. .rate_max = 352800,
  9697. },
  9698. .name = "SEC_TDM_TX_0",
  9699. .ops = &msm_dai_q6_tdm_ops,
  9700. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  9701. .probe = msm_dai_q6_dai_tdm_probe,
  9702. .remove = msm_dai_q6_dai_tdm_remove,
  9703. },
  9704. {
  9705. .capture = {
  9706. .stream_name = "Secondary TDM1 Capture",
  9707. .aif_name = "SEC_TDM_TX_1",
  9708. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9709. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9710. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9711. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9712. SNDRV_PCM_FMTBIT_S24_LE |
  9713. SNDRV_PCM_FMTBIT_S32_LE,
  9714. .channels_min = 1,
  9715. .channels_max = 16,
  9716. .rate_min = 8000,
  9717. .rate_max = 352800,
  9718. },
  9719. .name = "SEC_TDM_TX_1",
  9720. .ops = &msm_dai_q6_tdm_ops,
  9721. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  9722. .probe = msm_dai_q6_dai_tdm_probe,
  9723. .remove = msm_dai_q6_dai_tdm_remove,
  9724. },
  9725. {
  9726. .capture = {
  9727. .stream_name = "Secondary TDM2 Capture",
  9728. .aif_name = "SEC_TDM_TX_2",
  9729. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9730. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9731. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9732. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9733. SNDRV_PCM_FMTBIT_S24_LE |
  9734. SNDRV_PCM_FMTBIT_S32_LE,
  9735. .channels_min = 1,
  9736. .channels_max = 16,
  9737. .rate_min = 8000,
  9738. .rate_max = 352800,
  9739. },
  9740. .name = "SEC_TDM_TX_2",
  9741. .ops = &msm_dai_q6_tdm_ops,
  9742. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  9743. .probe = msm_dai_q6_dai_tdm_probe,
  9744. .remove = msm_dai_q6_dai_tdm_remove,
  9745. },
  9746. {
  9747. .capture = {
  9748. .stream_name = "Secondary TDM3 Capture",
  9749. .aif_name = "SEC_TDM_TX_3",
  9750. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9751. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9752. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9753. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9754. SNDRV_PCM_FMTBIT_S24_LE |
  9755. SNDRV_PCM_FMTBIT_S32_LE,
  9756. .channels_min = 1,
  9757. .channels_max = 16,
  9758. .rate_min = 8000,
  9759. .rate_max = 352800,
  9760. },
  9761. .name = "SEC_TDM_TX_3",
  9762. .ops = &msm_dai_q6_tdm_ops,
  9763. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  9764. .probe = msm_dai_q6_dai_tdm_probe,
  9765. .remove = msm_dai_q6_dai_tdm_remove,
  9766. },
  9767. {
  9768. .capture = {
  9769. .stream_name = "Secondary TDM4 Capture",
  9770. .aif_name = "SEC_TDM_TX_4",
  9771. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9772. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9773. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9774. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9775. SNDRV_PCM_FMTBIT_S24_LE |
  9776. SNDRV_PCM_FMTBIT_S32_LE,
  9777. .channels_min = 1,
  9778. .channels_max = 16,
  9779. .rate_min = 8000,
  9780. .rate_max = 352800,
  9781. },
  9782. .name = "SEC_TDM_TX_4",
  9783. .ops = &msm_dai_q6_tdm_ops,
  9784. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  9785. .probe = msm_dai_q6_dai_tdm_probe,
  9786. .remove = msm_dai_q6_dai_tdm_remove,
  9787. },
  9788. {
  9789. .capture = {
  9790. .stream_name = "Secondary TDM5 Capture",
  9791. .aif_name = "SEC_TDM_TX_5",
  9792. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9793. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9794. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9795. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9796. SNDRV_PCM_FMTBIT_S24_LE |
  9797. SNDRV_PCM_FMTBIT_S32_LE,
  9798. .channels_min = 1,
  9799. .channels_max = 16,
  9800. .rate_min = 8000,
  9801. .rate_max = 352800,
  9802. },
  9803. .name = "SEC_TDM_TX_5",
  9804. .ops = &msm_dai_q6_tdm_ops,
  9805. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  9806. .probe = msm_dai_q6_dai_tdm_probe,
  9807. .remove = msm_dai_q6_dai_tdm_remove,
  9808. },
  9809. {
  9810. .capture = {
  9811. .stream_name = "Secondary TDM6 Capture",
  9812. .aif_name = "SEC_TDM_TX_6",
  9813. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9814. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9815. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9816. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9817. SNDRV_PCM_FMTBIT_S24_LE |
  9818. SNDRV_PCM_FMTBIT_S32_LE,
  9819. .channels_min = 1,
  9820. .channels_max = 16,
  9821. .rate_min = 8000,
  9822. .rate_max = 352800,
  9823. },
  9824. .name = "SEC_TDM_TX_6",
  9825. .ops = &msm_dai_q6_tdm_ops,
  9826. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  9827. .probe = msm_dai_q6_dai_tdm_probe,
  9828. .remove = msm_dai_q6_dai_tdm_remove,
  9829. },
  9830. {
  9831. .capture = {
  9832. .stream_name = "Secondary TDM7 Capture",
  9833. .aif_name = "SEC_TDM_TX_7",
  9834. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9835. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9836. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9837. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9838. SNDRV_PCM_FMTBIT_S24_LE |
  9839. SNDRV_PCM_FMTBIT_S32_LE,
  9840. .channels_min = 1,
  9841. .channels_max = 16,
  9842. .rate_min = 8000,
  9843. .rate_max = 352800,
  9844. },
  9845. .name = "SEC_TDM_TX_7",
  9846. .ops = &msm_dai_q6_tdm_ops,
  9847. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  9848. .probe = msm_dai_q6_dai_tdm_probe,
  9849. .remove = msm_dai_q6_dai_tdm_remove,
  9850. },
  9851. {
  9852. .playback = {
  9853. .stream_name = "Tertiary TDM0 Playback",
  9854. .aif_name = "TERT_TDM_RX_0",
  9855. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9856. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9857. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9858. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9859. SNDRV_PCM_FMTBIT_S24_LE |
  9860. SNDRV_PCM_FMTBIT_S32_LE,
  9861. .channels_min = 1,
  9862. .channels_max = 16,
  9863. .rate_min = 8000,
  9864. .rate_max = 352800,
  9865. },
  9866. .name = "TERT_TDM_RX_0",
  9867. .ops = &msm_dai_q6_tdm_ops,
  9868. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  9869. .probe = msm_dai_q6_dai_tdm_probe,
  9870. .remove = msm_dai_q6_dai_tdm_remove,
  9871. },
  9872. {
  9873. .playback = {
  9874. .stream_name = "Tertiary TDM1 Playback",
  9875. .aif_name = "TERT_TDM_RX_1",
  9876. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9877. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9878. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9879. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9880. SNDRV_PCM_FMTBIT_S24_LE |
  9881. SNDRV_PCM_FMTBIT_S32_LE,
  9882. .channels_min = 1,
  9883. .channels_max = 16,
  9884. .rate_min = 8000,
  9885. .rate_max = 352800,
  9886. },
  9887. .name = "TERT_TDM_RX_1",
  9888. .ops = &msm_dai_q6_tdm_ops,
  9889. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  9890. .probe = msm_dai_q6_dai_tdm_probe,
  9891. .remove = msm_dai_q6_dai_tdm_remove,
  9892. },
  9893. {
  9894. .playback = {
  9895. .stream_name = "Tertiary TDM2 Playback",
  9896. .aif_name = "TERT_TDM_RX_2",
  9897. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9898. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9899. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9900. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9901. SNDRV_PCM_FMTBIT_S24_LE |
  9902. SNDRV_PCM_FMTBIT_S32_LE,
  9903. .channels_min = 1,
  9904. .channels_max = 16,
  9905. .rate_min = 8000,
  9906. .rate_max = 352800,
  9907. },
  9908. .name = "TERT_TDM_RX_2",
  9909. .ops = &msm_dai_q6_tdm_ops,
  9910. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  9911. .probe = msm_dai_q6_dai_tdm_probe,
  9912. .remove = msm_dai_q6_dai_tdm_remove,
  9913. },
  9914. {
  9915. .playback = {
  9916. .stream_name = "Tertiary TDM3 Playback",
  9917. .aif_name = "TERT_TDM_RX_3",
  9918. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9919. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9920. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9921. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9922. SNDRV_PCM_FMTBIT_S24_LE |
  9923. SNDRV_PCM_FMTBIT_S32_LE,
  9924. .channels_min = 1,
  9925. .channels_max = 16,
  9926. .rate_min = 8000,
  9927. .rate_max = 352800,
  9928. },
  9929. .name = "TERT_TDM_RX_3",
  9930. .ops = &msm_dai_q6_tdm_ops,
  9931. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  9932. .probe = msm_dai_q6_dai_tdm_probe,
  9933. .remove = msm_dai_q6_dai_tdm_remove,
  9934. },
  9935. {
  9936. .playback = {
  9937. .stream_name = "Tertiary TDM4 Playback",
  9938. .aif_name = "TERT_TDM_RX_4",
  9939. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9940. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9941. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9942. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9943. SNDRV_PCM_FMTBIT_S24_LE |
  9944. SNDRV_PCM_FMTBIT_S32_LE,
  9945. .channels_min = 1,
  9946. .channels_max = 16,
  9947. .rate_min = 8000,
  9948. .rate_max = 352800,
  9949. },
  9950. .name = "TERT_TDM_RX_4",
  9951. .ops = &msm_dai_q6_tdm_ops,
  9952. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  9953. .probe = msm_dai_q6_dai_tdm_probe,
  9954. .remove = msm_dai_q6_dai_tdm_remove,
  9955. },
  9956. {
  9957. .playback = {
  9958. .stream_name = "Tertiary TDM5 Playback",
  9959. .aif_name = "TERT_TDM_RX_5",
  9960. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9961. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9962. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9963. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9964. SNDRV_PCM_FMTBIT_S24_LE |
  9965. SNDRV_PCM_FMTBIT_S32_LE,
  9966. .channels_min = 1,
  9967. .channels_max = 16,
  9968. .rate_min = 8000,
  9969. .rate_max = 352800,
  9970. },
  9971. .name = "TERT_TDM_RX_5",
  9972. .ops = &msm_dai_q6_tdm_ops,
  9973. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  9974. .probe = msm_dai_q6_dai_tdm_probe,
  9975. .remove = msm_dai_q6_dai_tdm_remove,
  9976. },
  9977. {
  9978. .playback = {
  9979. .stream_name = "Tertiary TDM6 Playback",
  9980. .aif_name = "TERT_TDM_RX_6",
  9981. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9982. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9983. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9984. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9985. SNDRV_PCM_FMTBIT_S24_LE |
  9986. SNDRV_PCM_FMTBIT_S32_LE,
  9987. .channels_min = 1,
  9988. .channels_max = 16,
  9989. .rate_min = 8000,
  9990. .rate_max = 352800,
  9991. },
  9992. .name = "TERT_TDM_RX_6",
  9993. .ops = &msm_dai_q6_tdm_ops,
  9994. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  9995. .probe = msm_dai_q6_dai_tdm_probe,
  9996. .remove = msm_dai_q6_dai_tdm_remove,
  9997. },
  9998. {
  9999. .playback = {
  10000. .stream_name = "Tertiary TDM7 Playback",
  10001. .aif_name = "TERT_TDM_RX_7",
  10002. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10003. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10004. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10005. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10006. SNDRV_PCM_FMTBIT_S24_LE |
  10007. SNDRV_PCM_FMTBIT_S32_LE,
  10008. .channels_min = 1,
  10009. .channels_max = 16,
  10010. .rate_min = 8000,
  10011. .rate_max = 352800,
  10012. },
  10013. .name = "TERT_TDM_RX_7",
  10014. .ops = &msm_dai_q6_tdm_ops,
  10015. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  10016. .probe = msm_dai_q6_dai_tdm_probe,
  10017. .remove = msm_dai_q6_dai_tdm_remove,
  10018. },
  10019. {
  10020. .capture = {
  10021. .stream_name = "Tertiary TDM0 Capture",
  10022. .aif_name = "TERT_TDM_TX_0",
  10023. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10024. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10025. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10026. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10027. SNDRV_PCM_FMTBIT_S24_LE |
  10028. SNDRV_PCM_FMTBIT_S32_LE,
  10029. .channels_min = 1,
  10030. .channels_max = 16,
  10031. .rate_min = 8000,
  10032. .rate_max = 352800,
  10033. },
  10034. .name = "TERT_TDM_TX_0",
  10035. .ops = &msm_dai_q6_tdm_ops,
  10036. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  10037. .probe = msm_dai_q6_dai_tdm_probe,
  10038. .remove = msm_dai_q6_dai_tdm_remove,
  10039. },
  10040. {
  10041. .capture = {
  10042. .stream_name = "Tertiary TDM1 Capture",
  10043. .aif_name = "TERT_TDM_TX_1",
  10044. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10045. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10046. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10047. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10048. SNDRV_PCM_FMTBIT_S24_LE |
  10049. SNDRV_PCM_FMTBIT_S32_LE,
  10050. .channels_min = 1,
  10051. .channels_max = 16,
  10052. .rate_min = 8000,
  10053. .rate_max = 352800,
  10054. },
  10055. .name = "TERT_TDM_TX_1",
  10056. .ops = &msm_dai_q6_tdm_ops,
  10057. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  10058. .probe = msm_dai_q6_dai_tdm_probe,
  10059. .remove = msm_dai_q6_dai_tdm_remove,
  10060. },
  10061. {
  10062. .capture = {
  10063. .stream_name = "Tertiary TDM2 Capture",
  10064. .aif_name = "TERT_TDM_TX_2",
  10065. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10066. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10067. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10068. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10069. SNDRV_PCM_FMTBIT_S24_LE |
  10070. SNDRV_PCM_FMTBIT_S32_LE,
  10071. .channels_min = 1,
  10072. .channels_max = 16,
  10073. .rate_min = 8000,
  10074. .rate_max = 352800,
  10075. },
  10076. .name = "TERT_TDM_TX_2",
  10077. .ops = &msm_dai_q6_tdm_ops,
  10078. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  10079. .probe = msm_dai_q6_dai_tdm_probe,
  10080. .remove = msm_dai_q6_dai_tdm_remove,
  10081. },
  10082. {
  10083. .capture = {
  10084. .stream_name = "Tertiary TDM3 Capture",
  10085. .aif_name = "TERT_TDM_TX_3",
  10086. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10087. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10088. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10089. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10090. SNDRV_PCM_FMTBIT_S24_LE |
  10091. SNDRV_PCM_FMTBIT_S32_LE,
  10092. .channels_min = 1,
  10093. .channels_max = 16,
  10094. .rate_min = 8000,
  10095. .rate_max = 352800,
  10096. },
  10097. .name = "TERT_TDM_TX_3",
  10098. .ops = &msm_dai_q6_tdm_ops,
  10099. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  10100. .probe = msm_dai_q6_dai_tdm_probe,
  10101. .remove = msm_dai_q6_dai_tdm_remove,
  10102. },
  10103. {
  10104. .capture = {
  10105. .stream_name = "Tertiary TDM4 Capture",
  10106. .aif_name = "TERT_TDM_TX_4",
  10107. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10108. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10109. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10110. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10111. SNDRV_PCM_FMTBIT_S24_LE |
  10112. SNDRV_PCM_FMTBIT_S32_LE,
  10113. .channels_min = 1,
  10114. .channels_max = 16,
  10115. .rate_min = 8000,
  10116. .rate_max = 352800,
  10117. },
  10118. .name = "TERT_TDM_TX_4",
  10119. .ops = &msm_dai_q6_tdm_ops,
  10120. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  10121. .probe = msm_dai_q6_dai_tdm_probe,
  10122. .remove = msm_dai_q6_dai_tdm_remove,
  10123. },
  10124. {
  10125. .capture = {
  10126. .stream_name = "Tertiary TDM5 Capture",
  10127. .aif_name = "TERT_TDM_TX_5",
  10128. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10129. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10130. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10131. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10132. SNDRV_PCM_FMTBIT_S24_LE |
  10133. SNDRV_PCM_FMTBIT_S32_LE,
  10134. .channels_min = 1,
  10135. .channels_max = 16,
  10136. .rate_min = 8000,
  10137. .rate_max = 352800,
  10138. },
  10139. .name = "TERT_TDM_TX_5",
  10140. .ops = &msm_dai_q6_tdm_ops,
  10141. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  10142. .probe = msm_dai_q6_dai_tdm_probe,
  10143. .remove = msm_dai_q6_dai_tdm_remove,
  10144. },
  10145. {
  10146. .capture = {
  10147. .stream_name = "Tertiary TDM6 Capture",
  10148. .aif_name = "TERT_TDM_TX_6",
  10149. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10150. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10151. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10152. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10153. SNDRV_PCM_FMTBIT_S24_LE |
  10154. SNDRV_PCM_FMTBIT_S32_LE,
  10155. .channels_min = 1,
  10156. .channels_max = 16,
  10157. .rate_min = 8000,
  10158. .rate_max = 352800,
  10159. },
  10160. .name = "TERT_TDM_TX_6",
  10161. .ops = &msm_dai_q6_tdm_ops,
  10162. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  10163. .probe = msm_dai_q6_dai_tdm_probe,
  10164. .remove = msm_dai_q6_dai_tdm_remove,
  10165. },
  10166. {
  10167. .capture = {
  10168. .stream_name = "Tertiary TDM7 Capture",
  10169. .aif_name = "TERT_TDM_TX_7",
  10170. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10171. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10172. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10173. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10174. SNDRV_PCM_FMTBIT_S24_LE |
  10175. SNDRV_PCM_FMTBIT_S32_LE,
  10176. .channels_min = 1,
  10177. .channels_max = 16,
  10178. .rate_min = 8000,
  10179. .rate_max = 352800,
  10180. },
  10181. .name = "TERT_TDM_TX_7",
  10182. .ops = &msm_dai_q6_tdm_ops,
  10183. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  10184. .probe = msm_dai_q6_dai_tdm_probe,
  10185. .remove = msm_dai_q6_dai_tdm_remove,
  10186. },
  10187. {
  10188. .playback = {
  10189. .stream_name = "Quaternary TDM0 Playback",
  10190. .aif_name = "QUAT_TDM_RX_0",
  10191. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10192. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10193. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10194. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10195. SNDRV_PCM_FMTBIT_S24_LE |
  10196. SNDRV_PCM_FMTBIT_S32_LE,
  10197. .channels_min = 1,
  10198. .channels_max = 16,
  10199. .rate_min = 8000,
  10200. .rate_max = 352800,
  10201. },
  10202. .name = "QUAT_TDM_RX_0",
  10203. .ops = &msm_dai_q6_tdm_ops,
  10204. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  10205. .probe = msm_dai_q6_dai_tdm_probe,
  10206. .remove = msm_dai_q6_dai_tdm_remove,
  10207. },
  10208. {
  10209. .playback = {
  10210. .stream_name = "Quaternary TDM1 Playback",
  10211. .aif_name = "QUAT_TDM_RX_1",
  10212. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10213. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10214. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10215. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10216. SNDRV_PCM_FMTBIT_S24_LE |
  10217. SNDRV_PCM_FMTBIT_S32_LE,
  10218. .channels_min = 1,
  10219. .channels_max = 16,
  10220. .rate_min = 8000,
  10221. .rate_max = 352800,
  10222. },
  10223. .name = "QUAT_TDM_RX_1",
  10224. .ops = &msm_dai_q6_tdm_ops,
  10225. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  10226. .probe = msm_dai_q6_dai_tdm_probe,
  10227. .remove = msm_dai_q6_dai_tdm_remove,
  10228. },
  10229. {
  10230. .playback = {
  10231. .stream_name = "Quaternary TDM2 Playback",
  10232. .aif_name = "QUAT_TDM_RX_2",
  10233. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10234. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10235. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10236. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10237. SNDRV_PCM_FMTBIT_S24_LE |
  10238. SNDRV_PCM_FMTBIT_S32_LE,
  10239. .channels_min = 1,
  10240. .channels_max = 16,
  10241. .rate_min = 8000,
  10242. .rate_max = 352800,
  10243. },
  10244. .name = "QUAT_TDM_RX_2",
  10245. .ops = &msm_dai_q6_tdm_ops,
  10246. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  10247. .probe = msm_dai_q6_dai_tdm_probe,
  10248. .remove = msm_dai_q6_dai_tdm_remove,
  10249. },
  10250. {
  10251. .playback = {
  10252. .stream_name = "Quaternary TDM3 Playback",
  10253. .aif_name = "QUAT_TDM_RX_3",
  10254. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10255. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10256. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10257. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10258. SNDRV_PCM_FMTBIT_S24_LE |
  10259. SNDRV_PCM_FMTBIT_S32_LE,
  10260. .channels_min = 1,
  10261. .channels_max = 16,
  10262. .rate_min = 8000,
  10263. .rate_max = 352800,
  10264. },
  10265. .name = "QUAT_TDM_RX_3",
  10266. .ops = &msm_dai_q6_tdm_ops,
  10267. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  10268. .probe = msm_dai_q6_dai_tdm_probe,
  10269. .remove = msm_dai_q6_dai_tdm_remove,
  10270. },
  10271. {
  10272. .playback = {
  10273. .stream_name = "Quaternary TDM4 Playback",
  10274. .aif_name = "QUAT_TDM_RX_4",
  10275. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10276. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10277. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10278. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10279. SNDRV_PCM_FMTBIT_S24_LE |
  10280. SNDRV_PCM_FMTBIT_S32_LE,
  10281. .channels_min = 1,
  10282. .channels_max = 16,
  10283. .rate_min = 8000,
  10284. .rate_max = 352800,
  10285. },
  10286. .name = "QUAT_TDM_RX_4",
  10287. .ops = &msm_dai_q6_tdm_ops,
  10288. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  10289. .probe = msm_dai_q6_dai_tdm_probe,
  10290. .remove = msm_dai_q6_dai_tdm_remove,
  10291. },
  10292. {
  10293. .playback = {
  10294. .stream_name = "Quaternary TDM5 Playback",
  10295. .aif_name = "QUAT_TDM_RX_5",
  10296. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10297. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10298. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10299. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10300. SNDRV_PCM_FMTBIT_S24_LE |
  10301. SNDRV_PCM_FMTBIT_S32_LE,
  10302. .channels_min = 1,
  10303. .channels_max = 16,
  10304. .rate_min = 8000,
  10305. .rate_max = 352800,
  10306. },
  10307. .name = "QUAT_TDM_RX_5",
  10308. .ops = &msm_dai_q6_tdm_ops,
  10309. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  10310. .probe = msm_dai_q6_dai_tdm_probe,
  10311. .remove = msm_dai_q6_dai_tdm_remove,
  10312. },
  10313. {
  10314. .playback = {
  10315. .stream_name = "Quaternary TDM6 Playback",
  10316. .aif_name = "QUAT_TDM_RX_6",
  10317. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10318. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10319. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10320. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10321. SNDRV_PCM_FMTBIT_S24_LE |
  10322. SNDRV_PCM_FMTBIT_S32_LE,
  10323. .channels_min = 1,
  10324. .channels_max = 16,
  10325. .rate_min = 8000,
  10326. .rate_max = 352800,
  10327. },
  10328. .name = "QUAT_TDM_RX_6",
  10329. .ops = &msm_dai_q6_tdm_ops,
  10330. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  10331. .probe = msm_dai_q6_dai_tdm_probe,
  10332. .remove = msm_dai_q6_dai_tdm_remove,
  10333. },
  10334. {
  10335. .playback = {
  10336. .stream_name = "Quaternary TDM7 Playback",
  10337. .aif_name = "QUAT_TDM_RX_7",
  10338. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10339. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10340. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10341. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10342. SNDRV_PCM_FMTBIT_S24_LE |
  10343. SNDRV_PCM_FMTBIT_S32_LE,
  10344. .channels_min = 1,
  10345. .channels_max = 16,
  10346. .rate_min = 8000,
  10347. .rate_max = 352800,
  10348. },
  10349. .name = "QUAT_TDM_RX_7",
  10350. .ops = &msm_dai_q6_tdm_ops,
  10351. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  10352. .probe = msm_dai_q6_dai_tdm_probe,
  10353. .remove = msm_dai_q6_dai_tdm_remove,
  10354. },
  10355. {
  10356. .capture = {
  10357. .stream_name = "Quaternary TDM0 Capture",
  10358. .aif_name = "QUAT_TDM_TX_0",
  10359. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10360. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10361. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10362. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10363. SNDRV_PCM_FMTBIT_S24_LE |
  10364. SNDRV_PCM_FMTBIT_S32_LE,
  10365. .channels_min = 1,
  10366. .channels_max = 16,
  10367. .rate_min = 8000,
  10368. .rate_max = 352800,
  10369. },
  10370. .name = "QUAT_TDM_TX_0",
  10371. .ops = &msm_dai_q6_tdm_ops,
  10372. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  10373. .probe = msm_dai_q6_dai_tdm_probe,
  10374. .remove = msm_dai_q6_dai_tdm_remove,
  10375. },
  10376. {
  10377. .capture = {
  10378. .stream_name = "Quaternary TDM1 Capture",
  10379. .aif_name = "QUAT_TDM_TX_1",
  10380. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10381. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10382. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10383. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10384. SNDRV_PCM_FMTBIT_S24_LE |
  10385. SNDRV_PCM_FMTBIT_S32_LE,
  10386. .channels_min = 1,
  10387. .channels_max = 16,
  10388. .rate_min = 8000,
  10389. .rate_max = 352800,
  10390. },
  10391. .name = "QUAT_TDM_TX_1",
  10392. .ops = &msm_dai_q6_tdm_ops,
  10393. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  10394. .probe = msm_dai_q6_dai_tdm_probe,
  10395. .remove = msm_dai_q6_dai_tdm_remove,
  10396. },
  10397. {
  10398. .capture = {
  10399. .stream_name = "Quaternary TDM2 Capture",
  10400. .aif_name = "QUAT_TDM_TX_2",
  10401. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10402. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10403. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10404. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10405. SNDRV_PCM_FMTBIT_S24_LE |
  10406. SNDRV_PCM_FMTBIT_S32_LE,
  10407. .channels_min = 1,
  10408. .channels_max = 16,
  10409. .rate_min = 8000,
  10410. .rate_max = 352800,
  10411. },
  10412. .name = "QUAT_TDM_TX_2",
  10413. .ops = &msm_dai_q6_tdm_ops,
  10414. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  10415. .probe = msm_dai_q6_dai_tdm_probe,
  10416. .remove = msm_dai_q6_dai_tdm_remove,
  10417. },
  10418. {
  10419. .capture = {
  10420. .stream_name = "Quaternary TDM3 Capture",
  10421. .aif_name = "QUAT_TDM_TX_3",
  10422. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10423. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10424. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10425. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10426. SNDRV_PCM_FMTBIT_S24_LE |
  10427. SNDRV_PCM_FMTBIT_S32_LE,
  10428. .channels_min = 1,
  10429. .channels_max = 16,
  10430. .rate_min = 8000,
  10431. .rate_max = 352800,
  10432. },
  10433. .name = "QUAT_TDM_TX_3",
  10434. .ops = &msm_dai_q6_tdm_ops,
  10435. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  10436. .probe = msm_dai_q6_dai_tdm_probe,
  10437. .remove = msm_dai_q6_dai_tdm_remove,
  10438. },
  10439. {
  10440. .capture = {
  10441. .stream_name = "Quaternary TDM4 Capture",
  10442. .aif_name = "QUAT_TDM_TX_4",
  10443. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10444. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10445. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10446. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10447. SNDRV_PCM_FMTBIT_S24_LE |
  10448. SNDRV_PCM_FMTBIT_S32_LE,
  10449. .channels_min = 1,
  10450. .channels_max = 16,
  10451. .rate_min = 8000,
  10452. .rate_max = 352800,
  10453. },
  10454. .name = "QUAT_TDM_TX_4",
  10455. .ops = &msm_dai_q6_tdm_ops,
  10456. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  10457. .probe = msm_dai_q6_dai_tdm_probe,
  10458. .remove = msm_dai_q6_dai_tdm_remove,
  10459. },
  10460. {
  10461. .capture = {
  10462. .stream_name = "Quaternary TDM5 Capture",
  10463. .aif_name = "QUAT_TDM_TX_5",
  10464. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10465. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10466. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10467. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10468. SNDRV_PCM_FMTBIT_S24_LE |
  10469. SNDRV_PCM_FMTBIT_S32_LE,
  10470. .channels_min = 1,
  10471. .channels_max = 16,
  10472. .rate_min = 8000,
  10473. .rate_max = 352800,
  10474. },
  10475. .name = "QUAT_TDM_TX_5",
  10476. .ops = &msm_dai_q6_tdm_ops,
  10477. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  10478. .probe = msm_dai_q6_dai_tdm_probe,
  10479. .remove = msm_dai_q6_dai_tdm_remove,
  10480. },
  10481. {
  10482. .capture = {
  10483. .stream_name = "Quaternary TDM6 Capture",
  10484. .aif_name = "QUAT_TDM_TX_6",
  10485. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10486. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10487. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10488. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10489. SNDRV_PCM_FMTBIT_S24_LE |
  10490. SNDRV_PCM_FMTBIT_S32_LE,
  10491. .channels_min = 1,
  10492. .channels_max = 16,
  10493. .rate_min = 8000,
  10494. .rate_max = 352800,
  10495. },
  10496. .name = "QUAT_TDM_TX_6",
  10497. .ops = &msm_dai_q6_tdm_ops,
  10498. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  10499. .probe = msm_dai_q6_dai_tdm_probe,
  10500. .remove = msm_dai_q6_dai_tdm_remove,
  10501. },
  10502. {
  10503. .capture = {
  10504. .stream_name = "Quaternary TDM7 Capture",
  10505. .aif_name = "QUAT_TDM_TX_7",
  10506. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10507. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10508. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10509. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10510. SNDRV_PCM_FMTBIT_S24_LE |
  10511. SNDRV_PCM_FMTBIT_S32_LE,
  10512. .channels_min = 1,
  10513. .channels_max = 16,
  10514. .rate_min = 8000,
  10515. .rate_max = 352800,
  10516. },
  10517. .name = "QUAT_TDM_TX_7",
  10518. .ops = &msm_dai_q6_tdm_ops,
  10519. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  10520. .probe = msm_dai_q6_dai_tdm_probe,
  10521. .remove = msm_dai_q6_dai_tdm_remove,
  10522. },
  10523. {
  10524. .playback = {
  10525. .stream_name = "Quinary TDM0 Playback",
  10526. .aif_name = "QUIN_TDM_RX_0",
  10527. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10528. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10529. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10530. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10531. SNDRV_PCM_FMTBIT_S24_LE |
  10532. SNDRV_PCM_FMTBIT_S32_LE,
  10533. .channels_min = 1,
  10534. .channels_max = 16,
  10535. .rate_min = 8000,
  10536. .rate_max = 352800,
  10537. },
  10538. .name = "QUIN_TDM_RX_0",
  10539. .ops = &msm_dai_q6_tdm_ops,
  10540. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  10541. .probe = msm_dai_q6_dai_tdm_probe,
  10542. .remove = msm_dai_q6_dai_tdm_remove,
  10543. },
  10544. {
  10545. .playback = {
  10546. .stream_name = "Quinary TDM1 Playback",
  10547. .aif_name = "QUIN_TDM_RX_1",
  10548. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10549. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10550. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10551. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10552. SNDRV_PCM_FMTBIT_S24_LE |
  10553. SNDRV_PCM_FMTBIT_S32_LE,
  10554. .channels_min = 1,
  10555. .channels_max = 16,
  10556. .rate_min = 8000,
  10557. .rate_max = 352800,
  10558. },
  10559. .name = "QUIN_TDM_RX_1",
  10560. .ops = &msm_dai_q6_tdm_ops,
  10561. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  10562. .probe = msm_dai_q6_dai_tdm_probe,
  10563. .remove = msm_dai_q6_dai_tdm_remove,
  10564. },
  10565. {
  10566. .playback = {
  10567. .stream_name = "Quinary TDM2 Playback",
  10568. .aif_name = "QUIN_TDM_RX_2",
  10569. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10570. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10571. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10572. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10573. SNDRV_PCM_FMTBIT_S24_LE |
  10574. SNDRV_PCM_FMTBIT_S32_LE,
  10575. .channels_min = 1,
  10576. .channels_max = 16,
  10577. .rate_min = 8000,
  10578. .rate_max = 352800,
  10579. },
  10580. .name = "QUIN_TDM_RX_2",
  10581. .ops = &msm_dai_q6_tdm_ops,
  10582. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  10583. .probe = msm_dai_q6_dai_tdm_probe,
  10584. .remove = msm_dai_q6_dai_tdm_remove,
  10585. },
  10586. {
  10587. .playback = {
  10588. .stream_name = "Quinary TDM3 Playback",
  10589. .aif_name = "QUIN_TDM_RX_3",
  10590. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10591. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10592. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10593. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10594. SNDRV_PCM_FMTBIT_S24_LE |
  10595. SNDRV_PCM_FMTBIT_S32_LE,
  10596. .channels_min = 1,
  10597. .channels_max = 16,
  10598. .rate_min = 8000,
  10599. .rate_max = 352800,
  10600. },
  10601. .name = "QUIN_TDM_RX_3",
  10602. .ops = &msm_dai_q6_tdm_ops,
  10603. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  10604. .probe = msm_dai_q6_dai_tdm_probe,
  10605. .remove = msm_dai_q6_dai_tdm_remove,
  10606. },
  10607. {
  10608. .playback = {
  10609. .stream_name = "Quinary TDM4 Playback",
  10610. .aif_name = "QUIN_TDM_RX_4",
  10611. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10612. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10613. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10614. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10615. SNDRV_PCM_FMTBIT_S24_LE |
  10616. SNDRV_PCM_FMTBIT_S32_LE,
  10617. .channels_min = 1,
  10618. .channels_max = 16,
  10619. .rate_min = 8000,
  10620. .rate_max = 352800,
  10621. },
  10622. .name = "QUIN_TDM_RX_4",
  10623. .ops = &msm_dai_q6_tdm_ops,
  10624. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  10625. .probe = msm_dai_q6_dai_tdm_probe,
  10626. .remove = msm_dai_q6_dai_tdm_remove,
  10627. },
  10628. {
  10629. .playback = {
  10630. .stream_name = "Quinary TDM5 Playback",
  10631. .aif_name = "QUIN_TDM_RX_5",
  10632. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10633. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10634. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10635. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10636. SNDRV_PCM_FMTBIT_S24_LE |
  10637. SNDRV_PCM_FMTBIT_S32_LE,
  10638. .channels_min = 1,
  10639. .channels_max = 16,
  10640. .rate_min = 8000,
  10641. .rate_max = 352800,
  10642. },
  10643. .name = "QUIN_TDM_RX_5",
  10644. .ops = &msm_dai_q6_tdm_ops,
  10645. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  10646. .probe = msm_dai_q6_dai_tdm_probe,
  10647. .remove = msm_dai_q6_dai_tdm_remove,
  10648. },
  10649. {
  10650. .playback = {
  10651. .stream_name = "Quinary TDM6 Playback",
  10652. .aif_name = "QUIN_TDM_RX_6",
  10653. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10654. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10655. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10656. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10657. SNDRV_PCM_FMTBIT_S24_LE |
  10658. SNDRV_PCM_FMTBIT_S32_LE,
  10659. .channels_min = 1,
  10660. .channels_max = 16,
  10661. .rate_min = 8000,
  10662. .rate_max = 352800,
  10663. },
  10664. .name = "QUIN_TDM_RX_6",
  10665. .ops = &msm_dai_q6_tdm_ops,
  10666. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  10667. .probe = msm_dai_q6_dai_tdm_probe,
  10668. .remove = msm_dai_q6_dai_tdm_remove,
  10669. },
  10670. {
  10671. .playback = {
  10672. .stream_name = "Quinary TDM7 Playback",
  10673. .aif_name = "QUIN_TDM_RX_7",
  10674. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10675. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10676. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10677. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10678. SNDRV_PCM_FMTBIT_S24_LE |
  10679. SNDRV_PCM_FMTBIT_S32_LE,
  10680. .channels_min = 1,
  10681. .channels_max = 16,
  10682. .rate_min = 8000,
  10683. .rate_max = 352800,
  10684. },
  10685. .name = "QUIN_TDM_RX_7",
  10686. .ops = &msm_dai_q6_tdm_ops,
  10687. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  10688. .probe = msm_dai_q6_dai_tdm_probe,
  10689. .remove = msm_dai_q6_dai_tdm_remove,
  10690. },
  10691. {
  10692. .capture = {
  10693. .stream_name = "Quinary TDM0 Capture",
  10694. .aif_name = "QUIN_TDM_TX_0",
  10695. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10696. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10697. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10698. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10699. SNDRV_PCM_FMTBIT_S24_LE |
  10700. SNDRV_PCM_FMTBIT_S32_LE,
  10701. .channels_min = 1,
  10702. .channels_max = 16,
  10703. .rate_min = 8000,
  10704. .rate_max = 352800,
  10705. },
  10706. .name = "QUIN_TDM_TX_0",
  10707. .ops = &msm_dai_q6_tdm_ops,
  10708. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  10709. .probe = msm_dai_q6_dai_tdm_probe,
  10710. .remove = msm_dai_q6_dai_tdm_remove,
  10711. },
  10712. {
  10713. .capture = {
  10714. .stream_name = "Quinary TDM1 Capture",
  10715. .aif_name = "QUIN_TDM_TX_1",
  10716. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10717. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10718. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10719. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10720. SNDRV_PCM_FMTBIT_S24_LE |
  10721. SNDRV_PCM_FMTBIT_S32_LE,
  10722. .channels_min = 1,
  10723. .channels_max = 16,
  10724. .rate_min = 8000,
  10725. .rate_max = 352800,
  10726. },
  10727. .name = "QUIN_TDM_TX_1",
  10728. .ops = &msm_dai_q6_tdm_ops,
  10729. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  10730. .probe = msm_dai_q6_dai_tdm_probe,
  10731. .remove = msm_dai_q6_dai_tdm_remove,
  10732. },
  10733. {
  10734. .capture = {
  10735. .stream_name = "Quinary TDM2 Capture",
  10736. .aif_name = "QUIN_TDM_TX_2",
  10737. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10738. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10739. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10740. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10741. SNDRV_PCM_FMTBIT_S24_LE |
  10742. SNDRV_PCM_FMTBIT_S32_LE,
  10743. .channels_min = 1,
  10744. .channels_max = 16,
  10745. .rate_min = 8000,
  10746. .rate_max = 352800,
  10747. },
  10748. .name = "QUIN_TDM_TX_2",
  10749. .ops = &msm_dai_q6_tdm_ops,
  10750. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  10751. .probe = msm_dai_q6_dai_tdm_probe,
  10752. .remove = msm_dai_q6_dai_tdm_remove,
  10753. },
  10754. {
  10755. .capture = {
  10756. .stream_name = "Quinary TDM3 Capture",
  10757. .aif_name = "QUIN_TDM_TX_3",
  10758. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10759. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10760. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10761. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10762. SNDRV_PCM_FMTBIT_S24_LE |
  10763. SNDRV_PCM_FMTBIT_S32_LE,
  10764. .channels_min = 1,
  10765. .channels_max = 16,
  10766. .rate_min = 8000,
  10767. .rate_max = 352800,
  10768. },
  10769. .name = "QUIN_TDM_TX_3",
  10770. .ops = &msm_dai_q6_tdm_ops,
  10771. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  10772. .probe = msm_dai_q6_dai_tdm_probe,
  10773. .remove = msm_dai_q6_dai_tdm_remove,
  10774. },
  10775. {
  10776. .capture = {
  10777. .stream_name = "Quinary TDM4 Capture",
  10778. .aif_name = "QUIN_TDM_TX_4",
  10779. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10780. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10781. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10782. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10783. SNDRV_PCM_FMTBIT_S24_LE |
  10784. SNDRV_PCM_FMTBIT_S32_LE,
  10785. .channels_min = 1,
  10786. .channels_max = 16,
  10787. .rate_min = 8000,
  10788. .rate_max = 352800,
  10789. },
  10790. .name = "QUIN_TDM_TX_4",
  10791. .ops = &msm_dai_q6_tdm_ops,
  10792. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  10793. .probe = msm_dai_q6_dai_tdm_probe,
  10794. .remove = msm_dai_q6_dai_tdm_remove,
  10795. },
  10796. {
  10797. .capture = {
  10798. .stream_name = "Quinary TDM5 Capture",
  10799. .aif_name = "QUIN_TDM_TX_5",
  10800. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10801. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10802. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10803. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10804. SNDRV_PCM_FMTBIT_S24_LE |
  10805. SNDRV_PCM_FMTBIT_S32_LE,
  10806. .channels_min = 1,
  10807. .channels_max = 16,
  10808. .rate_min = 8000,
  10809. .rate_max = 352800,
  10810. },
  10811. .name = "QUIN_TDM_TX_5",
  10812. .ops = &msm_dai_q6_tdm_ops,
  10813. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  10814. .probe = msm_dai_q6_dai_tdm_probe,
  10815. .remove = msm_dai_q6_dai_tdm_remove,
  10816. },
  10817. {
  10818. .capture = {
  10819. .stream_name = "Quinary TDM6 Capture",
  10820. .aif_name = "QUIN_TDM_TX_6",
  10821. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10822. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10823. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10824. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10825. SNDRV_PCM_FMTBIT_S24_LE |
  10826. SNDRV_PCM_FMTBIT_S32_LE,
  10827. .channels_min = 1,
  10828. .channels_max = 16,
  10829. .rate_min = 8000,
  10830. .rate_max = 352800,
  10831. },
  10832. .name = "QUIN_TDM_TX_6",
  10833. .ops = &msm_dai_q6_tdm_ops,
  10834. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  10835. .probe = msm_dai_q6_dai_tdm_probe,
  10836. .remove = msm_dai_q6_dai_tdm_remove,
  10837. },
  10838. {
  10839. .capture = {
  10840. .stream_name = "Quinary TDM7 Capture",
  10841. .aif_name = "QUIN_TDM_TX_7",
  10842. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10843. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10844. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10845. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10846. SNDRV_PCM_FMTBIT_S24_LE |
  10847. SNDRV_PCM_FMTBIT_S32_LE,
  10848. .channels_min = 1,
  10849. .channels_max = 16,
  10850. .rate_min = 8000,
  10851. .rate_max = 352800,
  10852. },
  10853. .name = "QUIN_TDM_TX_7",
  10854. .ops = &msm_dai_q6_tdm_ops,
  10855. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  10856. .probe = msm_dai_q6_dai_tdm_probe,
  10857. .remove = msm_dai_q6_dai_tdm_remove,
  10858. },
  10859. {
  10860. .playback = {
  10861. .stream_name = "Senary TDM0 Playback",
  10862. .aif_name = "SEN_TDM_RX_0",
  10863. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10864. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10865. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10866. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10867. SNDRV_PCM_FMTBIT_S24_LE |
  10868. SNDRV_PCM_FMTBIT_S32_LE,
  10869. .channels_min = 1,
  10870. .channels_max = 8,
  10871. .rate_min = 8000,
  10872. .rate_max = 352800,
  10873. },
  10874. .name = "SEN_TDM_RX_0",
  10875. .ops = &msm_dai_q6_tdm_ops,
  10876. .id = AFE_PORT_ID_SENARY_TDM_RX,
  10877. .probe = msm_dai_q6_dai_tdm_probe,
  10878. .remove = msm_dai_q6_dai_tdm_remove,
  10879. },
  10880. {
  10881. .playback = {
  10882. .stream_name = "Senary TDM1 Playback",
  10883. .aif_name = "SEN_TDM_RX_1",
  10884. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10885. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10886. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10887. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10888. SNDRV_PCM_FMTBIT_S24_LE |
  10889. SNDRV_PCM_FMTBIT_S32_LE,
  10890. .channels_min = 1,
  10891. .channels_max = 8,
  10892. .rate_min = 8000,
  10893. .rate_max = 352800,
  10894. },
  10895. .name = "SEN_TDM_RX_1",
  10896. .ops = &msm_dai_q6_tdm_ops,
  10897. .id = AFE_PORT_ID_SENARY_TDM_RX_1,
  10898. .probe = msm_dai_q6_dai_tdm_probe,
  10899. .remove = msm_dai_q6_dai_tdm_remove,
  10900. },
  10901. {
  10902. .playback = {
  10903. .stream_name = "Senary TDM2 Playback",
  10904. .aif_name = "SEN_TDM_RX_2",
  10905. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10906. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10907. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10908. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10909. SNDRV_PCM_FMTBIT_S24_LE |
  10910. SNDRV_PCM_FMTBIT_S32_LE,
  10911. .channels_min = 1,
  10912. .channels_max = 8,
  10913. .rate_min = 8000,
  10914. .rate_max = 352800,
  10915. },
  10916. .name = "SEN_TDM_RX_2",
  10917. .ops = &msm_dai_q6_tdm_ops,
  10918. .id = AFE_PORT_ID_SENARY_TDM_RX_2,
  10919. .probe = msm_dai_q6_dai_tdm_probe,
  10920. .remove = msm_dai_q6_dai_tdm_remove,
  10921. },
  10922. {
  10923. .playback = {
  10924. .stream_name = "Senary TDM3 Playback",
  10925. .aif_name = "SEN_TDM_RX_3",
  10926. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10927. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10928. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10929. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10930. SNDRV_PCM_FMTBIT_S24_LE |
  10931. SNDRV_PCM_FMTBIT_S32_LE,
  10932. .channels_min = 1,
  10933. .channels_max = 8,
  10934. .rate_min = 8000,
  10935. .rate_max = 352800,
  10936. },
  10937. .name = "SEN_TDM_RX_3",
  10938. .ops = &msm_dai_q6_tdm_ops,
  10939. .id = AFE_PORT_ID_SENARY_TDM_RX_3,
  10940. .probe = msm_dai_q6_dai_tdm_probe,
  10941. .remove = msm_dai_q6_dai_tdm_remove,
  10942. },
  10943. {
  10944. .playback = {
  10945. .stream_name = "Senary TDM4 Playback",
  10946. .aif_name = "SEN_TDM_RX_4",
  10947. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10948. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10949. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10950. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10951. SNDRV_PCM_FMTBIT_S24_LE |
  10952. SNDRV_PCM_FMTBIT_S32_LE,
  10953. .channels_min = 1,
  10954. .channels_max = 8,
  10955. .rate_min = 8000,
  10956. .rate_max = 352800,
  10957. },
  10958. .name = "SEN_TDM_RX_4",
  10959. .ops = &msm_dai_q6_tdm_ops,
  10960. .id = AFE_PORT_ID_SENARY_TDM_RX_4,
  10961. .probe = msm_dai_q6_dai_tdm_probe,
  10962. .remove = msm_dai_q6_dai_tdm_remove,
  10963. },
  10964. {
  10965. .playback = {
  10966. .stream_name = "Senary TDM5 Playback",
  10967. .aif_name = "SEN_TDM_RX_5",
  10968. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10969. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10970. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10971. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10972. SNDRV_PCM_FMTBIT_S24_LE |
  10973. SNDRV_PCM_FMTBIT_S32_LE,
  10974. .channels_min = 1,
  10975. .channels_max = 8,
  10976. .rate_min = 8000,
  10977. .rate_max = 352800,
  10978. },
  10979. .name = "SEN_TDM_RX_5",
  10980. .ops = &msm_dai_q6_tdm_ops,
  10981. .id = AFE_PORT_ID_SENARY_TDM_RX_5,
  10982. .probe = msm_dai_q6_dai_tdm_probe,
  10983. .remove = msm_dai_q6_dai_tdm_remove,
  10984. },
  10985. {
  10986. .playback = {
  10987. .stream_name = "Senary TDM6 Playback",
  10988. .aif_name = "SEN_TDM_RX_6",
  10989. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10990. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10991. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10992. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10993. SNDRV_PCM_FMTBIT_S24_LE |
  10994. SNDRV_PCM_FMTBIT_S32_LE,
  10995. .channels_min = 1,
  10996. .channels_max = 8,
  10997. .rate_min = 8000,
  10998. .rate_max = 352800,
  10999. },
  11000. .name = "SEN_TDM_RX_6",
  11001. .ops = &msm_dai_q6_tdm_ops,
  11002. .id = AFE_PORT_ID_SENARY_TDM_RX_6,
  11003. .probe = msm_dai_q6_dai_tdm_probe,
  11004. .remove = msm_dai_q6_dai_tdm_remove,
  11005. },
  11006. {
  11007. .playback = {
  11008. .stream_name = "Senary TDM7 Playback",
  11009. .aif_name = "SEN_TDM_RX_7",
  11010. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  11011. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  11012. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11013. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11014. SNDRV_PCM_FMTBIT_S24_LE |
  11015. SNDRV_PCM_FMTBIT_S32_LE,
  11016. .channels_min = 1,
  11017. .channels_max = 8,
  11018. .rate_min = 8000,
  11019. .rate_max = 352800,
  11020. },
  11021. .name = "SEN_TDM_RX_7",
  11022. .ops = &msm_dai_q6_tdm_ops,
  11023. .id = AFE_PORT_ID_SENARY_TDM_RX_7,
  11024. .probe = msm_dai_q6_dai_tdm_probe,
  11025. .remove = msm_dai_q6_dai_tdm_remove,
  11026. },
  11027. {
  11028. .capture = {
  11029. .stream_name = "Senary TDM0 Capture",
  11030. .aif_name = "SEN_TDM_TX_0",
  11031. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11032. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11033. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11034. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11035. SNDRV_PCM_FMTBIT_S24_LE |
  11036. SNDRV_PCM_FMTBIT_S32_LE,
  11037. .channels_min = 1,
  11038. .channels_max = 8,
  11039. .rate_min = 8000,
  11040. .rate_max = 352800,
  11041. },
  11042. .name = "SEN_TDM_TX_0",
  11043. .ops = &msm_dai_q6_tdm_ops,
  11044. .id = AFE_PORT_ID_SENARY_TDM_TX,
  11045. .probe = msm_dai_q6_dai_tdm_probe,
  11046. .remove = msm_dai_q6_dai_tdm_remove,
  11047. },
  11048. {
  11049. .capture = {
  11050. .stream_name = "Senary TDM1 Capture",
  11051. .aif_name = "SEN_TDM_TX_1",
  11052. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11053. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11054. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11055. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11056. SNDRV_PCM_FMTBIT_S24_LE |
  11057. SNDRV_PCM_FMTBIT_S32_LE,
  11058. .channels_min = 1,
  11059. .channels_max = 8,
  11060. .rate_min = 8000,
  11061. .rate_max = 352800,
  11062. },
  11063. .name = "SEN_TDM_TX_1",
  11064. .ops = &msm_dai_q6_tdm_ops,
  11065. .id = AFE_PORT_ID_SENARY_TDM_TX_1,
  11066. .probe = msm_dai_q6_dai_tdm_probe,
  11067. .remove = msm_dai_q6_dai_tdm_remove,
  11068. },
  11069. {
  11070. .capture = {
  11071. .stream_name = "Senary TDM2 Capture",
  11072. .aif_name = "SEN_TDM_TX_2",
  11073. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11074. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11075. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11076. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11077. SNDRV_PCM_FMTBIT_S24_LE |
  11078. SNDRV_PCM_FMTBIT_S32_LE,
  11079. .channels_min = 1,
  11080. .channels_max = 8,
  11081. .rate_min = 8000,
  11082. .rate_max = 352800,
  11083. },
  11084. .name = "SEN_TDM_TX_2",
  11085. .ops = &msm_dai_q6_tdm_ops,
  11086. .id = AFE_PORT_ID_SENARY_TDM_TX_2,
  11087. .probe = msm_dai_q6_dai_tdm_probe,
  11088. .remove = msm_dai_q6_dai_tdm_remove,
  11089. },
  11090. {
  11091. .capture = {
  11092. .stream_name = "Senary TDM3 Capture",
  11093. .aif_name = "SEN_TDM_TX_3",
  11094. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11095. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11096. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11097. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11098. SNDRV_PCM_FMTBIT_S24_LE |
  11099. SNDRV_PCM_FMTBIT_S32_LE,
  11100. .channels_min = 1,
  11101. .channels_max = 8,
  11102. .rate_min = 8000,
  11103. .rate_max = 352800,
  11104. },
  11105. .name = "SEN_TDM_TX_3",
  11106. .ops = &msm_dai_q6_tdm_ops,
  11107. .id = AFE_PORT_ID_SENARY_TDM_TX_3,
  11108. .probe = msm_dai_q6_dai_tdm_probe,
  11109. .remove = msm_dai_q6_dai_tdm_remove,
  11110. },
  11111. {
  11112. .capture = {
  11113. .stream_name = "Senary TDM4 Capture",
  11114. .aif_name = "SEN_TDM_TX_4",
  11115. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11116. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11117. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11118. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11119. SNDRV_PCM_FMTBIT_S24_LE |
  11120. SNDRV_PCM_FMTBIT_S32_LE,
  11121. .channels_min = 1,
  11122. .channels_max = 8,
  11123. .rate_min = 8000,
  11124. .rate_max = 352800,
  11125. },
  11126. .name = "SEN_TDM_TX_4",
  11127. .ops = &msm_dai_q6_tdm_ops,
  11128. .id = AFE_PORT_ID_SENARY_TDM_TX_4,
  11129. .probe = msm_dai_q6_dai_tdm_probe,
  11130. .remove = msm_dai_q6_dai_tdm_remove,
  11131. },
  11132. {
  11133. .capture = {
  11134. .stream_name = "Senary TDM5 Capture",
  11135. .aif_name = "SEN_TDM_TX_5",
  11136. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11137. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11138. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11139. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11140. SNDRV_PCM_FMTBIT_S24_LE |
  11141. SNDRV_PCM_FMTBIT_S32_LE,
  11142. .channels_min = 1,
  11143. .channels_max = 8,
  11144. .rate_min = 8000,
  11145. .rate_max = 352800,
  11146. },
  11147. .name = "SEN_TDM_TX_5",
  11148. .ops = &msm_dai_q6_tdm_ops,
  11149. .id = AFE_PORT_ID_SENARY_TDM_TX_5,
  11150. .probe = msm_dai_q6_dai_tdm_probe,
  11151. .remove = msm_dai_q6_dai_tdm_remove,
  11152. },
  11153. {
  11154. .capture = {
  11155. .stream_name = "Senary TDM6 Capture",
  11156. .aif_name = "SEN_TDM_TX_6",
  11157. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11158. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11159. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11160. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11161. SNDRV_PCM_FMTBIT_S24_LE |
  11162. SNDRV_PCM_FMTBIT_S32_LE,
  11163. .channels_min = 1,
  11164. .channels_max = 8,
  11165. .rate_min = 8000,
  11166. .rate_max = 352800,
  11167. },
  11168. .name = "SEN_TDM_TX_6",
  11169. .ops = &msm_dai_q6_tdm_ops,
  11170. .id = AFE_PORT_ID_SENARY_TDM_TX_6,
  11171. .probe = msm_dai_q6_dai_tdm_probe,
  11172. .remove = msm_dai_q6_dai_tdm_remove,
  11173. },
  11174. {
  11175. .capture = {
  11176. .stream_name = "Senary TDM7 Capture",
  11177. .aif_name = "SEN_TDM_TX_7",
  11178. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11179. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11180. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11181. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11182. SNDRV_PCM_FMTBIT_S24_LE |
  11183. SNDRV_PCM_FMTBIT_S32_LE,
  11184. .channels_min = 1,
  11185. .channels_max = 8,
  11186. .rate_min = 8000,
  11187. .rate_max = 352800,
  11188. },
  11189. .name = "SEN_TDM_TX_7",
  11190. .ops = &msm_dai_q6_tdm_ops,
  11191. .id = AFE_PORT_ID_SENARY_TDM_TX_7,
  11192. .probe = msm_dai_q6_dai_tdm_probe,
  11193. .remove = msm_dai_q6_dai_tdm_remove,
  11194. },
  11195. };
  11196. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  11197. .name = "msm-dai-q6-tdm",
  11198. };
  11199. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  11200. {
  11201. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  11202. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  11203. int rc = 0;
  11204. u32 tdm_dev_id = 0;
  11205. int port_idx = 0;
  11206. struct device_node *tdm_parent_node = NULL;
  11207. /* retrieve device/afe id */
  11208. rc = of_property_read_u32(pdev->dev.of_node,
  11209. "qcom,msm-cpudai-tdm-dev-id",
  11210. &tdm_dev_id);
  11211. if (rc) {
  11212. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  11213. __func__);
  11214. goto rtn;
  11215. }
  11216. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  11217. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  11218. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  11219. __func__, tdm_dev_id);
  11220. rc = -ENXIO;
  11221. goto rtn;
  11222. }
  11223. pdev->id = tdm_dev_id;
  11224. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  11225. GFP_KERNEL);
  11226. if (!dai_data) {
  11227. rc = -ENOMEM;
  11228. dev_err(&pdev->dev,
  11229. "%s Failed to allocate memory for tdm dai_data\n",
  11230. __func__);
  11231. goto rtn;
  11232. }
  11233. memset(dai_data, 0, sizeof(*dai_data));
  11234. rc = of_property_read_u32(pdev->dev.of_node,
  11235. "qcom,msm-dai-is-island-supported",
  11236. &dai_data->is_island_dai);
  11237. if (rc)
  11238. dev_dbg(&pdev->dev, "island supported entry not found\n");
  11239. /* TDM CFG */
  11240. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  11241. rc = of_property_read_u32(tdm_parent_node,
  11242. "qcom,msm-cpudai-tdm-sync-mode",
  11243. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  11244. if (rc) {
  11245. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  11246. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  11247. goto free_dai_data;
  11248. }
  11249. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  11250. __func__, dai_data->port_cfg.tdm.sync_mode);
  11251. rc = of_property_read_u32(tdm_parent_node,
  11252. "qcom,msm-cpudai-tdm-sync-src",
  11253. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  11254. if (rc) {
  11255. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  11256. __func__, "qcom,msm-cpudai-tdm-sync-src");
  11257. goto free_dai_data;
  11258. }
  11259. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  11260. __func__, dai_data->port_cfg.tdm.sync_src);
  11261. rc = of_property_read_u32(tdm_parent_node,
  11262. "qcom,msm-cpudai-tdm-data-out",
  11263. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  11264. if (rc) {
  11265. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  11266. __func__, "qcom,msm-cpudai-tdm-data-out");
  11267. goto free_dai_data;
  11268. }
  11269. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  11270. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  11271. rc = of_property_read_u32(tdm_parent_node,
  11272. "qcom,msm-cpudai-tdm-invert-sync",
  11273. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11274. if (rc) {
  11275. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  11276. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  11277. goto free_dai_data;
  11278. }
  11279. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  11280. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11281. rc = of_property_read_u32(tdm_parent_node,
  11282. "qcom,msm-cpudai-tdm-data-delay",
  11283. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11284. if (rc) {
  11285. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  11286. __func__, "qcom,msm-cpudai-tdm-data-delay");
  11287. goto free_dai_data;
  11288. }
  11289. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  11290. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11291. /* TDM CFG -- set default */
  11292. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  11293. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  11294. AFE_API_VERSION_TDM_CONFIG;
  11295. /* TDM SLOT MAPPING CFG */
  11296. rc = of_property_read_u32(pdev->dev.of_node,
  11297. "qcom,msm-cpudai-tdm-data-align",
  11298. &dai_data->port_cfg.slot_mapping.data_align_type);
  11299. if (rc) {
  11300. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  11301. __func__,
  11302. "qcom,msm-cpudai-tdm-data-align");
  11303. goto free_dai_data;
  11304. }
  11305. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  11306. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  11307. /* TDM SLOT MAPPING CFG -- set default */
  11308. dai_data->port_cfg.slot_mapping.minor_version =
  11309. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  11310. dai_data->port_cfg.slot_mapping_v2.minor_version =
  11311. AFE_API_VERSION_SLOT_MAPPING_CONFIG_V2;
  11312. /* CUSTOM TDM HEADER CFG */
  11313. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  11314. if (of_find_property(pdev->dev.of_node,
  11315. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  11316. of_find_property(pdev->dev.of_node,
  11317. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  11318. of_find_property(pdev->dev.of_node,
  11319. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  11320. /* if the property exist */
  11321. rc = of_property_read_u32(pdev->dev.of_node,
  11322. "qcom,msm-cpudai-tdm-header-start-offset",
  11323. (u32 *)&custom_tdm_header->start_offset);
  11324. if (rc) {
  11325. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  11326. __func__,
  11327. "qcom,msm-cpudai-tdm-header-start-offset");
  11328. goto free_dai_data;
  11329. }
  11330. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  11331. __func__, custom_tdm_header->start_offset);
  11332. rc = of_property_read_u32(pdev->dev.of_node,
  11333. "qcom,msm-cpudai-tdm-header-width",
  11334. (u32 *)&custom_tdm_header->header_width);
  11335. if (rc) {
  11336. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  11337. __func__, "qcom,msm-cpudai-tdm-header-width");
  11338. goto free_dai_data;
  11339. }
  11340. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  11341. __func__, custom_tdm_header->header_width);
  11342. rc = of_property_read_u32(pdev->dev.of_node,
  11343. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  11344. (u32 *)&custom_tdm_header->num_frame_repeat);
  11345. if (rc) {
  11346. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  11347. __func__,
  11348. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  11349. goto free_dai_data;
  11350. }
  11351. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  11352. __func__, custom_tdm_header->num_frame_repeat);
  11353. /* CUSTOM TDM HEADER CFG -- set default */
  11354. custom_tdm_header->minor_version =
  11355. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  11356. custom_tdm_header->header_type =
  11357. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11358. } else {
  11359. /* CUSTOM TDM HEADER CFG -- set default */
  11360. custom_tdm_header->header_type =
  11361. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11362. /* proceed with probe */
  11363. }
  11364. /* copy static clk per parent node */
  11365. dai_data->clk_set = tdm_clk_set;
  11366. /* copy static group cfg per parent node */
  11367. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  11368. /* copy static num group ports per parent node */
  11369. dai_data->num_group_ports = num_tdm_group_ports;
  11370. dai_data->lane_cfg = tdm_lane_cfg;
  11371. dev_set_drvdata(&pdev->dev, dai_data);
  11372. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  11373. if (port_idx < 0) {
  11374. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  11375. __func__, tdm_dev_id);
  11376. rc = -EINVAL;
  11377. goto free_dai_data;
  11378. }
  11379. rc = snd_soc_register_component(&pdev->dev,
  11380. &msm_q6_tdm_dai_component,
  11381. &msm_dai_q6_tdm_dai[port_idx], 1);
  11382. if (rc) {
  11383. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  11384. __func__, tdm_dev_id, rc);
  11385. goto err_register;
  11386. }
  11387. return 0;
  11388. err_register:
  11389. free_dai_data:
  11390. kfree(dai_data);
  11391. rtn:
  11392. return rc;
  11393. }
  11394. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  11395. {
  11396. struct msm_dai_q6_tdm_dai_data *dai_data =
  11397. dev_get_drvdata(&pdev->dev);
  11398. snd_soc_unregister_component(&pdev->dev);
  11399. kfree(dai_data);
  11400. return 0;
  11401. }
  11402. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  11403. { .compatible = "qcom,msm-dai-q6-tdm", },
  11404. {}
  11405. };
  11406. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  11407. static struct platform_driver msm_dai_q6_tdm_driver = {
  11408. .probe = msm_dai_q6_tdm_dev_probe,
  11409. .remove = msm_dai_q6_tdm_dev_remove,
  11410. .driver = {
  11411. .name = "msm-dai-q6-tdm",
  11412. .owner = THIS_MODULE,
  11413. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  11414. .suppress_bind_attrs = true,
  11415. },
  11416. };
  11417. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  11418. struct snd_ctl_elem_value *ucontrol)
  11419. {
  11420. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11421. int value = ucontrol->value.integer.value[0];
  11422. dai_data->port_config.cdc_dma.data_format = value;
  11423. pr_debug("%s: format = %d\n", __func__, value);
  11424. return 0;
  11425. }
  11426. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  11427. struct snd_ctl_elem_value *ucontrol)
  11428. {
  11429. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11430. ucontrol->value.integer.value[0] =
  11431. dai_data->port_config.cdc_dma.data_format;
  11432. return 0;
  11433. }
  11434. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  11435. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  11436. msm_dai_q6_cdc_dma_format_get,
  11437. msm_dai_q6_cdc_dma_format_put),
  11438. SOC_ENUM_EXT("WSA_CDC_DMA_0 RX XTLoggingDisable",
  11439. xt_logging_disable_enum[0],
  11440. msm_dai_q6_cdc_dma_xt_logging_disable_get,
  11441. msm_dai_q6_cdc_dma_xt_logging_disable_put),
  11442. };
  11443. /* SOC probe for codec DMA interface */
  11444. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  11445. {
  11446. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  11447. int rc = 0;
  11448. if (!dai) {
  11449. pr_err("%s: Invalid params dai\n", __func__);
  11450. return -EINVAL;
  11451. }
  11452. if (!dai->dev) {
  11453. pr_err("%s: Invalid params dai dev\n", __func__);
  11454. return -EINVAL;
  11455. }
  11456. msm_dai_q6_set_dai_id(dai);
  11457. dai_data = dev_get_drvdata(dai->dev);
  11458. switch (dai->id) {
  11459. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11460. rc = snd_ctl_add(dai->component->card->snd_card,
  11461. snd_ctl_new1(&cdc_dma_config_controls[0],
  11462. dai_data));
  11463. break;
  11464. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11465. rc = snd_ctl_add(dai->component->card->snd_card,
  11466. snd_ctl_new1(&cdc_dma_config_controls[1],
  11467. dai_data));
  11468. break;
  11469. default:
  11470. break;
  11471. }
  11472. if (rc < 0)
  11473. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  11474. __func__, dai->name);
  11475. if (dai_data->is_island_dai)
  11476. rc = msm_dai_q6_add_island_mx_ctls(
  11477. dai->component->card->snd_card,
  11478. dai->name, dai->id,
  11479. (void *)dai_data);
  11480. rc = msm_dai_q6_dai_add_route(dai);
  11481. return rc;
  11482. }
  11483. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  11484. {
  11485. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11486. dev_get_drvdata(dai->dev);
  11487. int rc = 0;
  11488. /* If AFE port is still up, close it */
  11489. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11490. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  11491. dai->id);
  11492. rc = afe_close(dai->id); /* can block */
  11493. if (rc < 0)
  11494. dev_err(dai->dev, "fail to close AFE port\n");
  11495. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11496. }
  11497. return rc;
  11498. }
  11499. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  11500. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  11501. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  11502. {
  11503. int rc = 0;
  11504. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11505. dev_get_drvdata(dai->dev);
  11506. unsigned int ch_mask = 0, ch_num = 0;
  11507. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  11508. switch (dai->id) {
  11509. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11510. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  11511. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  11512. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  11513. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  11514. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  11515. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  11516. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  11517. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  11518. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  11519. if (!rx_ch_mask) {
  11520. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  11521. return -EINVAL;
  11522. }
  11523. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11524. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  11525. __func__, rx_num_ch);
  11526. return -EINVAL;
  11527. }
  11528. ch_mask = *rx_ch_mask;
  11529. ch_num = rx_num_ch;
  11530. break;
  11531. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11532. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  11533. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  11534. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  11535. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  11536. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  11537. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  11538. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  11539. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  11540. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  11541. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  11542. if (!tx_ch_mask) {
  11543. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  11544. return -EINVAL;
  11545. }
  11546. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11547. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  11548. __func__, tx_num_ch);
  11549. return -EINVAL;
  11550. }
  11551. ch_mask = *tx_ch_mask;
  11552. ch_num = tx_num_ch;
  11553. break;
  11554. default:
  11555. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  11556. return -EINVAL;
  11557. }
  11558. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  11559. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  11560. dai->id, ch_num, ch_mask);
  11561. return rc;
  11562. }
  11563. static int msm_dai_q6_cdc_dma_hw_params(
  11564. struct snd_pcm_substream *substream,
  11565. struct snd_pcm_hw_params *params,
  11566. struct snd_soc_dai *dai)
  11567. {
  11568. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11569. dev_get_drvdata(dai->dev);
  11570. switch (params_format(params)) {
  11571. case SNDRV_PCM_FORMAT_S16_LE:
  11572. case SNDRV_PCM_FORMAT_SPECIAL:
  11573. dai_data->port_config.cdc_dma.bit_width = 16;
  11574. break;
  11575. case SNDRV_PCM_FORMAT_S24_LE:
  11576. case SNDRV_PCM_FORMAT_S24_3LE:
  11577. dai_data->port_config.cdc_dma.bit_width = 24;
  11578. break;
  11579. case SNDRV_PCM_FORMAT_S32_LE:
  11580. dai_data->port_config.cdc_dma.bit_width = 32;
  11581. break;
  11582. default:
  11583. dev_err(dai->dev, "%s: format %d\n",
  11584. __func__, params_format(params));
  11585. return -EINVAL;
  11586. }
  11587. dai_data->rate = params_rate(params);
  11588. dai_data->channels = params_channels(params);
  11589. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  11590. AFE_API_VERSION_CODEC_DMA_CONFIG;
  11591. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  11592. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  11593. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  11594. "num_channel %hu sample_rate %d\n", __func__,
  11595. dai_data->port_config.cdc_dma.bit_width,
  11596. dai_data->port_config.cdc_dma.data_format,
  11597. dai_data->port_config.cdc_dma.num_channels,
  11598. dai_data->rate);
  11599. return 0;
  11600. }
  11601. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  11602. struct snd_soc_dai *dai)
  11603. {
  11604. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11605. dev_get_drvdata(dai->dev);
  11606. int rc = 0;
  11607. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11608. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  11609. (dai_data->port_config.cdc_dma.data_format == 1))
  11610. dai_data->port_config.cdc_dma.data_format =
  11611. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  11612. rc = afe_port_start(dai->id, &dai_data->port_config,
  11613. dai_data->rate);
  11614. if (rc < 0)
  11615. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  11616. dai->id);
  11617. else
  11618. set_bit(STATUS_PORT_STARTED,
  11619. dai_data->status_mask);
  11620. }
  11621. return rc;
  11622. }
  11623. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  11624. struct snd_soc_dai *dai)
  11625. {
  11626. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  11627. int rc = 0;
  11628. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11629. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  11630. dai->id);
  11631. rc = afe_close(dai->id); /* can block */
  11632. if (rc < 0)
  11633. dev_err(dai->dev, "fail to close AFE port\n");
  11634. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  11635. *dai_data->status_mask);
  11636. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11637. }
  11638. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  11639. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  11640. }
  11641. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  11642. .prepare = msm_dai_q6_cdc_dma_prepare,
  11643. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11644. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11645. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11646. };
  11647. static struct snd_soc_dai_ops msm_dai_q6_cdc_wsa_dma_ops = {
  11648. .prepare = msm_dai_q6_cdc_dma_prepare,
  11649. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11650. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11651. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11652. .digital_mute = msm_dai_q6_spk_digital_mute,
  11653. };
  11654. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  11655. {
  11656. .playback = {
  11657. .stream_name = "WSA CDC DMA0 Playback",
  11658. .aif_name = "WSA_CDC_DMA_RX_0",
  11659. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11660. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11661. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11662. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11663. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11664. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11665. SNDRV_PCM_RATE_384000,
  11666. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11667. SNDRV_PCM_FMTBIT_S24_LE |
  11668. SNDRV_PCM_FMTBIT_S24_3LE |
  11669. SNDRV_PCM_FMTBIT_S32_LE,
  11670. .channels_min = 1,
  11671. .channels_max = 4,
  11672. .rate_min = 8000,
  11673. .rate_max = 384000,
  11674. },
  11675. .name = "WSA_CDC_DMA_RX_0",
  11676. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11677. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  11678. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11679. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11680. },
  11681. {
  11682. .capture = {
  11683. .stream_name = "WSA CDC DMA0 Capture",
  11684. .aif_name = "WSA_CDC_DMA_TX_0",
  11685. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11686. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11687. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11688. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11689. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11690. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11691. SNDRV_PCM_RATE_384000,
  11692. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11693. SNDRV_PCM_FMTBIT_S24_LE |
  11694. SNDRV_PCM_FMTBIT_S24_3LE |
  11695. SNDRV_PCM_FMTBIT_S32_LE,
  11696. .channels_min = 1,
  11697. .channels_max = 4,
  11698. .rate_min = 8000,
  11699. .rate_max = 384000,
  11700. },
  11701. .name = "WSA_CDC_DMA_TX_0",
  11702. .ops = &msm_dai_q6_cdc_dma_ops,
  11703. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  11704. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11705. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11706. },
  11707. {
  11708. .playback = {
  11709. .stream_name = "WSA CDC DMA1 Playback",
  11710. .aif_name = "WSA_CDC_DMA_RX_1",
  11711. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11712. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11713. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11714. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11715. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11716. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11717. SNDRV_PCM_RATE_384000,
  11718. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11719. SNDRV_PCM_FMTBIT_S24_LE |
  11720. SNDRV_PCM_FMTBIT_S24_3LE |
  11721. SNDRV_PCM_FMTBIT_S32_LE,
  11722. .channels_min = 1,
  11723. .channels_max = 2,
  11724. .rate_min = 8000,
  11725. .rate_max = 384000,
  11726. },
  11727. .name = "WSA_CDC_DMA_RX_1",
  11728. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11729. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  11730. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11731. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11732. },
  11733. {
  11734. .capture = {
  11735. .stream_name = "WSA CDC DMA1 Capture",
  11736. .aif_name = "WSA_CDC_DMA_TX_1",
  11737. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11738. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11739. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11740. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11741. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11742. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11743. SNDRV_PCM_RATE_384000,
  11744. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11745. SNDRV_PCM_FMTBIT_S24_LE |
  11746. SNDRV_PCM_FMTBIT_S24_3LE |
  11747. SNDRV_PCM_FMTBIT_S32_LE,
  11748. .channels_min = 1,
  11749. .channels_max = 2,
  11750. .rate_min = 8000,
  11751. .rate_max = 384000,
  11752. },
  11753. .name = "WSA_CDC_DMA_TX_1",
  11754. .ops = &msm_dai_q6_cdc_dma_ops,
  11755. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  11756. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11757. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11758. },
  11759. {
  11760. .capture = {
  11761. .stream_name = "WSA CDC DMA2 Capture",
  11762. .aif_name = "WSA_CDC_DMA_TX_2",
  11763. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11764. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11765. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11766. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11767. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11768. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11769. SNDRV_PCM_RATE_384000,
  11770. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11771. SNDRV_PCM_FMTBIT_S24_LE |
  11772. SNDRV_PCM_FMTBIT_S24_3LE |
  11773. SNDRV_PCM_FMTBIT_S32_LE,
  11774. .channels_min = 1,
  11775. .channels_max = 1,
  11776. .rate_min = 8000,
  11777. .rate_max = 384000,
  11778. },
  11779. .name = "WSA_CDC_DMA_TX_2",
  11780. .ops = &msm_dai_q6_cdc_dma_ops,
  11781. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  11782. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11783. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11784. },
  11785. {
  11786. .capture = {
  11787. .stream_name = "VA CDC DMA0 Capture",
  11788. .aif_name = "VA_CDC_DMA_TX_0",
  11789. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11790. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11791. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11792. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11793. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11794. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11795. SNDRV_PCM_RATE_384000,
  11796. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11797. SNDRV_PCM_FMTBIT_S24_LE |
  11798. SNDRV_PCM_FMTBIT_S24_3LE,
  11799. .channels_min = 1,
  11800. .channels_max = 8,
  11801. .rate_min = 8000,
  11802. .rate_max = 384000,
  11803. },
  11804. .name = "VA_CDC_DMA_TX_0",
  11805. .ops = &msm_dai_q6_cdc_dma_ops,
  11806. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  11807. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11808. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11809. },
  11810. {
  11811. .capture = {
  11812. .stream_name = "VA CDC DMA1 Capture",
  11813. .aif_name = "VA_CDC_DMA_TX_1",
  11814. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11815. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11816. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11817. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11818. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11819. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11820. SNDRV_PCM_RATE_384000,
  11821. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11822. SNDRV_PCM_FMTBIT_S24_LE |
  11823. SNDRV_PCM_FMTBIT_S24_3LE,
  11824. .channels_min = 1,
  11825. .channels_max = 8,
  11826. .rate_min = 8000,
  11827. .rate_max = 384000,
  11828. },
  11829. .name = "VA_CDC_DMA_TX_1",
  11830. .ops = &msm_dai_q6_cdc_dma_ops,
  11831. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  11832. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11833. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11834. },
  11835. {
  11836. .capture = {
  11837. .stream_name = "VA CDC DMA2 Capture",
  11838. .aif_name = "VA_CDC_DMA_TX_2",
  11839. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11840. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11841. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11842. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11843. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11844. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11845. SNDRV_PCM_RATE_384000,
  11846. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11847. SNDRV_PCM_FMTBIT_S24_LE |
  11848. SNDRV_PCM_FMTBIT_S24_3LE,
  11849. .channels_min = 1,
  11850. .channels_max = 8,
  11851. .rate_min = 8000,
  11852. .rate_max = 384000,
  11853. },
  11854. .name = "VA_CDC_DMA_TX_2",
  11855. .ops = &msm_dai_q6_cdc_dma_ops,
  11856. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  11857. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11858. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11859. },
  11860. {
  11861. .playback = {
  11862. .stream_name = "RX CDC DMA0 Playback",
  11863. .aif_name = "RX_CDC_DMA_RX_0",
  11864. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11865. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11866. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11867. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11868. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11869. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11870. SNDRV_PCM_RATE_384000,
  11871. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11872. SNDRV_PCM_FMTBIT_S24_LE |
  11873. SNDRV_PCM_FMTBIT_S24_3LE |
  11874. SNDRV_PCM_FMTBIT_S32_LE,
  11875. .channels_min = 1,
  11876. .channels_max = 2,
  11877. .rate_min = 8000,
  11878. .rate_max = 384000,
  11879. },
  11880. .ops = &msm_dai_q6_cdc_dma_ops,
  11881. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  11882. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11883. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11884. },
  11885. {
  11886. .capture = {
  11887. .stream_name = "TX CDC DMA0 Capture",
  11888. .aif_name = "TX_CDC_DMA_TX_0",
  11889. .rates = SNDRV_PCM_RATE_8000 |
  11890. SNDRV_PCM_RATE_16000 |
  11891. SNDRV_PCM_RATE_32000 |
  11892. SNDRV_PCM_RATE_48000 |
  11893. SNDRV_PCM_RATE_96000 |
  11894. SNDRV_PCM_RATE_192000 |
  11895. SNDRV_PCM_RATE_384000,
  11896. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11897. SNDRV_PCM_FMTBIT_S24_LE |
  11898. SNDRV_PCM_FMTBIT_S24_3LE |
  11899. SNDRV_PCM_FMTBIT_S32_LE,
  11900. .channels_min = 1,
  11901. .channels_max = 3,
  11902. .rate_min = 8000,
  11903. .rate_max = 384000,
  11904. },
  11905. .ops = &msm_dai_q6_cdc_dma_ops,
  11906. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  11907. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11908. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11909. },
  11910. {
  11911. .playback = {
  11912. .stream_name = "RX CDC DMA1 Playback",
  11913. .aif_name = "RX_CDC_DMA_RX_1",
  11914. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11915. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11916. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11917. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11918. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11919. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11920. SNDRV_PCM_RATE_384000,
  11921. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11922. SNDRV_PCM_FMTBIT_S24_LE |
  11923. SNDRV_PCM_FMTBIT_S24_3LE |
  11924. SNDRV_PCM_FMTBIT_S32_LE,
  11925. .channels_min = 1,
  11926. .channels_max = 2,
  11927. .rate_min = 8000,
  11928. .rate_max = 384000,
  11929. },
  11930. .ops = &msm_dai_q6_cdc_dma_ops,
  11931. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  11932. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11933. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11934. },
  11935. {
  11936. .capture = {
  11937. .stream_name = "TX CDC DMA1 Capture",
  11938. .aif_name = "TX_CDC_DMA_TX_1",
  11939. .rates = SNDRV_PCM_RATE_8000 |
  11940. SNDRV_PCM_RATE_16000 |
  11941. SNDRV_PCM_RATE_32000 |
  11942. SNDRV_PCM_RATE_48000 |
  11943. SNDRV_PCM_RATE_96000 |
  11944. SNDRV_PCM_RATE_192000 |
  11945. SNDRV_PCM_RATE_384000,
  11946. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11947. SNDRV_PCM_FMTBIT_S24_LE |
  11948. SNDRV_PCM_FMTBIT_S24_3LE |
  11949. SNDRV_PCM_FMTBIT_S32_LE,
  11950. .channels_min = 1,
  11951. .channels_max = 3,
  11952. .rate_min = 8000,
  11953. .rate_max = 384000,
  11954. },
  11955. .ops = &msm_dai_q6_cdc_dma_ops,
  11956. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  11957. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11958. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11959. },
  11960. {
  11961. .playback = {
  11962. .stream_name = "RX CDC DMA2 Playback",
  11963. .aif_name = "RX_CDC_DMA_RX_2",
  11964. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11965. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11966. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11967. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11968. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11969. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11970. SNDRV_PCM_RATE_384000,
  11971. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11972. SNDRV_PCM_FMTBIT_S24_LE |
  11973. SNDRV_PCM_FMTBIT_S24_3LE |
  11974. SNDRV_PCM_FMTBIT_S32_LE,
  11975. .channels_min = 1,
  11976. .channels_max = 1,
  11977. .rate_min = 8000,
  11978. .rate_max = 384000,
  11979. },
  11980. .ops = &msm_dai_q6_cdc_dma_ops,
  11981. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  11982. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11983. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11984. },
  11985. {
  11986. .capture = {
  11987. .stream_name = "TX CDC DMA2 Capture",
  11988. .aif_name = "TX_CDC_DMA_TX_2",
  11989. .rates = SNDRV_PCM_RATE_8000 |
  11990. SNDRV_PCM_RATE_16000 |
  11991. SNDRV_PCM_RATE_32000 |
  11992. SNDRV_PCM_RATE_48000 |
  11993. SNDRV_PCM_RATE_96000 |
  11994. SNDRV_PCM_RATE_192000 |
  11995. SNDRV_PCM_RATE_384000,
  11996. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11997. SNDRV_PCM_FMTBIT_S24_LE |
  11998. SNDRV_PCM_FMTBIT_S24_3LE |
  11999. SNDRV_PCM_FMTBIT_S32_LE,
  12000. .channels_min = 1,
  12001. .channels_max = 4,
  12002. .rate_min = 8000,
  12003. .rate_max = 384000,
  12004. },
  12005. .ops = &msm_dai_q6_cdc_dma_ops,
  12006. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  12007. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12008. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12009. }, {
  12010. .playback = {
  12011. .stream_name = "RX CDC DMA3 Playback",
  12012. .aif_name = "RX_CDC_DMA_RX_3",
  12013. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12014. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12015. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12016. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12017. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12018. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12019. SNDRV_PCM_RATE_384000,
  12020. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12021. SNDRV_PCM_FMTBIT_S24_LE |
  12022. SNDRV_PCM_FMTBIT_S24_3LE |
  12023. SNDRV_PCM_FMTBIT_S32_LE,
  12024. .channels_min = 1,
  12025. .channels_max = 1,
  12026. .rate_min = 8000,
  12027. .rate_max = 384000,
  12028. },
  12029. .ops = &msm_dai_q6_cdc_dma_ops,
  12030. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  12031. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12032. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12033. },
  12034. {
  12035. .capture = {
  12036. .stream_name = "TX CDC DMA3 Capture",
  12037. .aif_name = "TX_CDC_DMA_TX_3",
  12038. .rates = SNDRV_PCM_RATE_8000 |
  12039. SNDRV_PCM_RATE_16000 |
  12040. SNDRV_PCM_RATE_32000 |
  12041. SNDRV_PCM_RATE_48000 |
  12042. SNDRV_PCM_RATE_96000 |
  12043. SNDRV_PCM_RATE_192000 |
  12044. SNDRV_PCM_RATE_384000,
  12045. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12046. SNDRV_PCM_FMTBIT_S24_LE |
  12047. SNDRV_PCM_FMTBIT_S24_3LE |
  12048. SNDRV_PCM_FMTBIT_S32_LE,
  12049. .channels_min = 1,
  12050. .channels_max = 8,
  12051. .rate_min = 8000,
  12052. .rate_max = 384000,
  12053. },
  12054. .ops = &msm_dai_q6_cdc_dma_ops,
  12055. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  12056. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12057. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12058. },
  12059. {
  12060. .playback = {
  12061. .stream_name = "RX CDC DMA4 Playback",
  12062. .aif_name = "RX_CDC_DMA_RX_4",
  12063. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12064. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12065. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12066. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12067. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12068. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12069. SNDRV_PCM_RATE_384000,
  12070. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12071. SNDRV_PCM_FMTBIT_S24_LE |
  12072. SNDRV_PCM_FMTBIT_S24_3LE |
  12073. SNDRV_PCM_FMTBIT_S32_LE,
  12074. .channels_min = 1,
  12075. .channels_max = 6,
  12076. .rate_min = 8000,
  12077. .rate_max = 384000,
  12078. },
  12079. .ops = &msm_dai_q6_cdc_dma_ops,
  12080. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  12081. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12082. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12083. },
  12084. {
  12085. .capture = {
  12086. .stream_name = "TX CDC DMA4 Capture",
  12087. .aif_name = "TX_CDC_DMA_TX_4",
  12088. .rates = SNDRV_PCM_RATE_8000 |
  12089. SNDRV_PCM_RATE_16000 |
  12090. SNDRV_PCM_RATE_32000 |
  12091. SNDRV_PCM_RATE_48000 |
  12092. SNDRV_PCM_RATE_96000 |
  12093. SNDRV_PCM_RATE_192000 |
  12094. SNDRV_PCM_RATE_384000,
  12095. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12096. SNDRV_PCM_FMTBIT_S24_LE |
  12097. SNDRV_PCM_FMTBIT_S24_3LE |
  12098. SNDRV_PCM_FMTBIT_S32_LE,
  12099. .channels_min = 1,
  12100. .channels_max = 8,
  12101. .rate_min = 8000,
  12102. .rate_max = 384000,
  12103. },
  12104. .ops = &msm_dai_q6_cdc_dma_ops,
  12105. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  12106. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12107. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12108. },
  12109. {
  12110. .playback = {
  12111. .stream_name = "RX CDC DMA5 Playback",
  12112. .aif_name = "RX_CDC_DMA_RX_5",
  12113. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12114. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12115. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12116. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12117. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12118. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12119. SNDRV_PCM_RATE_384000,
  12120. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12121. SNDRV_PCM_FMTBIT_S24_LE |
  12122. SNDRV_PCM_FMTBIT_S24_3LE |
  12123. SNDRV_PCM_FMTBIT_S32_LE,
  12124. .channels_min = 1,
  12125. .channels_max = 1,
  12126. .rate_min = 8000,
  12127. .rate_max = 384000,
  12128. },
  12129. .ops = &msm_dai_q6_cdc_dma_ops,
  12130. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  12131. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12132. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12133. },
  12134. {
  12135. .capture = {
  12136. .stream_name = "TX CDC DMA5 Capture",
  12137. .aif_name = "TX_CDC_DMA_TX_5",
  12138. .rates = SNDRV_PCM_RATE_8000 |
  12139. SNDRV_PCM_RATE_16000 |
  12140. SNDRV_PCM_RATE_32000 |
  12141. SNDRV_PCM_RATE_48000 |
  12142. SNDRV_PCM_RATE_96000 |
  12143. SNDRV_PCM_RATE_192000 |
  12144. SNDRV_PCM_RATE_384000,
  12145. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12146. SNDRV_PCM_FMTBIT_S24_LE |
  12147. SNDRV_PCM_FMTBIT_S24_3LE |
  12148. SNDRV_PCM_FMTBIT_S32_LE,
  12149. .channels_min = 1,
  12150. .channels_max = 4,
  12151. .rate_min = 8000,
  12152. .rate_max = 384000,
  12153. },
  12154. .ops = &msm_dai_q6_cdc_dma_ops,
  12155. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  12156. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12157. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12158. },
  12159. {
  12160. .playback = {
  12161. .stream_name = "RX CDC DMA6 Playback",
  12162. .aif_name = "RX_CDC_DMA_RX_6",
  12163. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12164. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12165. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12166. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12167. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12168. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12169. SNDRV_PCM_RATE_384000,
  12170. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12171. SNDRV_PCM_FMTBIT_S24_LE |
  12172. SNDRV_PCM_FMTBIT_S24_3LE |
  12173. SNDRV_PCM_FMTBIT_S32_LE,
  12174. .channels_min = 1,
  12175. .channels_max = 4,
  12176. .rate_min = 8000,
  12177. .rate_max = 384000,
  12178. },
  12179. .ops = &msm_dai_q6_cdc_dma_ops,
  12180. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  12181. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12182. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12183. },
  12184. {
  12185. .playback = {
  12186. .stream_name = "RX CDC DMA7 Playback",
  12187. .aif_name = "RX_CDC_DMA_RX_7",
  12188. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12189. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12190. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12191. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12192. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12193. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12194. SNDRV_PCM_RATE_384000,
  12195. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12196. SNDRV_PCM_FMTBIT_S24_LE |
  12197. SNDRV_PCM_FMTBIT_S24_3LE |
  12198. SNDRV_PCM_FMTBIT_S32_LE,
  12199. .channels_min = 1,
  12200. .channels_max = 2,
  12201. .rate_min = 8000,
  12202. .rate_max = 384000,
  12203. },
  12204. .ops = &msm_dai_q6_cdc_dma_ops,
  12205. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  12206. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12207. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12208. },
  12209. };
  12210. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  12211. .name = "msm-dai-cdc-dma-dev",
  12212. };
  12213. /* DT related probe for each codec DMA interface device */
  12214. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  12215. {
  12216. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  12217. u32 cdc_dma_id = 0;
  12218. int i;
  12219. int rc = 0;
  12220. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  12221. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  12222. &cdc_dma_id);
  12223. if (rc) {
  12224. dev_err(&pdev->dev,
  12225. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  12226. return rc;
  12227. }
  12228. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  12229. dev_name(&pdev->dev), cdc_dma_id);
  12230. pdev->id = cdc_dma_id;
  12231. dai_data = devm_kzalloc(&pdev->dev,
  12232. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  12233. GFP_KERNEL);
  12234. if (!dai_data)
  12235. return -ENOMEM;
  12236. rc = of_property_read_u32(pdev->dev.of_node,
  12237. "qcom,msm-dai-is-island-supported",
  12238. &dai_data->is_island_dai);
  12239. if (rc)
  12240. dev_dbg(&pdev->dev, "island supported entry not found\n");
  12241. dev_set_drvdata(&pdev->dev, dai_data);
  12242. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  12243. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  12244. return snd_soc_register_component(&pdev->dev,
  12245. &msm_q6_cdc_dma_dai_component,
  12246. &msm_dai_q6_cdc_dma_dai[i], 1);
  12247. }
  12248. }
  12249. return -ENODEV;
  12250. }
  12251. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  12252. {
  12253. snd_soc_unregister_component(&pdev->dev);
  12254. return 0;
  12255. }
  12256. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  12257. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  12258. { }
  12259. };
  12260. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  12261. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  12262. .probe = msm_dai_q6_cdc_dma_dev_probe,
  12263. .remove = msm_dai_q6_cdc_dma_dev_remove,
  12264. .driver = {
  12265. .name = "msm-dai-cdc-dma-dev",
  12266. .owner = THIS_MODULE,
  12267. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  12268. .suppress_bind_attrs = true,
  12269. },
  12270. };
  12271. /* DT related probe for codec DMA interface device group */
  12272. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  12273. {
  12274. int rc;
  12275. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  12276. if (rc) {
  12277. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  12278. __func__, rc);
  12279. } else
  12280. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  12281. return rc;
  12282. }
  12283. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  12284. {
  12285. of_platform_depopulate(&pdev->dev);
  12286. return 0;
  12287. }
  12288. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  12289. { .compatible = "qcom,msm-dai-cdc-dma", },
  12290. { }
  12291. };
  12292. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  12293. static struct platform_driver msm_dai_cdc_dma_q6 = {
  12294. .probe = msm_dai_cdc_dma_q6_probe,
  12295. .remove = msm_dai_cdc_dma_q6_remove,
  12296. .driver = {
  12297. .name = "msm-dai-cdc-dma",
  12298. .owner = THIS_MODULE,
  12299. .of_match_table = msm_dai_cdc_dma_dt_match,
  12300. .suppress_bind_attrs = true,
  12301. },
  12302. };
  12303. int __init msm_dai_q6_init(void)
  12304. {
  12305. int rc;
  12306. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  12307. if (rc) {
  12308. pr_err("%s: fail to register auxpcm dev driver", __func__);
  12309. goto fail;
  12310. }
  12311. rc = platform_driver_register(&msm_dai_q6);
  12312. if (rc) {
  12313. pr_err("%s: fail to register dai q6 driver", __func__);
  12314. goto dai_q6_fail;
  12315. }
  12316. rc = platform_driver_register(&msm_dai_q6_dev);
  12317. if (rc) {
  12318. pr_err("%s: fail to register dai q6 dev driver", __func__);
  12319. goto dai_q6_dev_fail;
  12320. }
  12321. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  12322. if (rc) {
  12323. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  12324. goto dai_q6_mi2s_drv_fail;
  12325. }
  12326. rc = platform_driver_register(&msm_dai_q6_meta_mi2s_driver);
  12327. if (rc) {
  12328. pr_err("%s: fail to register dai META MI2S dev drv\n",
  12329. __func__);
  12330. goto dai_q6_meta_mi2s_drv_fail;
  12331. }
  12332. rc = platform_driver_register(&msm_dai_mi2s_q6);
  12333. if (rc) {
  12334. pr_err("%s: fail to register dai MI2S\n", __func__);
  12335. goto dai_mi2s_q6_fail;
  12336. }
  12337. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  12338. if (rc) {
  12339. pr_err("%s: fail to register dai SPDIF\n", __func__);
  12340. goto dai_spdif_q6_fail;
  12341. }
  12342. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  12343. if (rc) {
  12344. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  12345. goto dai_q6_tdm_drv_fail;
  12346. }
  12347. rc = platform_driver_register(&msm_dai_tdm_q6);
  12348. if (rc) {
  12349. pr_err("%s: fail to register dai TDM\n", __func__);
  12350. goto dai_tdm_q6_fail;
  12351. }
  12352. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  12353. if (rc) {
  12354. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  12355. goto dai_cdc_dma_q6_dev_fail;
  12356. }
  12357. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  12358. if (rc) {
  12359. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  12360. goto dai_cdc_dma_q6_fail;
  12361. }
  12362. return rc;
  12363. dai_cdc_dma_q6_fail:
  12364. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12365. dai_cdc_dma_q6_dev_fail:
  12366. platform_driver_unregister(&msm_dai_tdm_q6);
  12367. dai_tdm_q6_fail:
  12368. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12369. dai_q6_tdm_drv_fail:
  12370. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12371. dai_spdif_q6_fail:
  12372. platform_driver_unregister(&msm_dai_mi2s_q6);
  12373. dai_mi2s_q6_fail:
  12374. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12375. dai_q6_meta_mi2s_drv_fail:
  12376. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12377. dai_q6_mi2s_drv_fail:
  12378. platform_driver_unregister(&msm_dai_q6_dev);
  12379. dai_q6_dev_fail:
  12380. platform_driver_unregister(&msm_dai_q6);
  12381. dai_q6_fail:
  12382. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12383. fail:
  12384. return rc;
  12385. }
  12386. void msm_dai_q6_exit(void)
  12387. {
  12388. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  12389. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12390. platform_driver_unregister(&msm_dai_tdm_q6);
  12391. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12392. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12393. platform_driver_unregister(&msm_dai_mi2s_q6);
  12394. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12395. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12396. platform_driver_unregister(&msm_dai_q6_dev);
  12397. platform_driver_unregister(&msm_dai_q6);
  12398. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12399. }
  12400. /* Module information */
  12401. MODULE_DESCRIPTION("MSM DSP DAI driver");
  12402. MODULE_LICENSE("GPL v2");