sde_encoder.c 152 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. if (sde_conn && msm_atomic_needs_modeset(crtc_state)) {
  781. struct msm_display_topology *topology = NULL;
  782. ret = sde_connector_get_mode_info(&sde_conn->base,
  783. adj_mode, &sde_conn_state->mode_info);
  784. if (ret) {
  785. SDE_ERROR_ENC(sde_enc,
  786. "failed to get mode info, rc = %d\n", ret);
  787. return ret;
  788. }
  789. if (sde_conn_state->mode_info.comp_info.comp_type &&
  790. sde_conn_state->mode_info.comp_info.comp_ratio >=
  791. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  792. SDE_ERROR_ENC(sde_enc,
  793. "invalid compression ratio: %d\n",
  794. sde_conn_state->mode_info.comp_info.comp_ratio);
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. /* Reserve dynamic resources, indicating atomic_check phase */
  799. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  800. conn_state, true);
  801. if (ret) {
  802. SDE_ERROR_ENC(sde_enc,
  803. "RM failed to reserve resources, rc = %d\n",
  804. ret);
  805. return ret;
  806. }
  807. /**
  808. * Update connector state with the topology selected for the
  809. * resource set validated. Reset the topology if we are
  810. * de-activating crtc.
  811. */
  812. if (crtc_state->active)
  813. topology = &sde_conn_state->mode_info.topology;
  814. ret = sde_rm_update_topology(&sde_kms->rm,
  815. conn_state, topology);
  816. if (ret) {
  817. SDE_ERROR_ENC(sde_enc,
  818. "RM failed to update topology, rc: %d\n", ret);
  819. return ret;
  820. }
  821. ret = sde_connector_set_blob_data(conn_state->connector,
  822. conn_state,
  823. CONNECTOR_PROP_SDE_INFO);
  824. if (ret) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "connector failed to update info, rc: %d\n",
  827. ret);
  828. return ret;
  829. }
  830. }
  831. return ret;
  832. }
  833. static void _sde_encoder_get_qsync_fps_callback(
  834. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  835. {
  836. struct msm_display_info *disp_info;
  837. struct sde_encoder_virt *sde_enc;
  838. int rc = 0;
  839. struct sde_connector *sde_conn;
  840. if (!qsync_fps)
  841. return;
  842. *qsync_fps = 0;
  843. if (!drm_enc) {
  844. SDE_ERROR("invalid drm encoder\n");
  845. return;
  846. }
  847. sde_enc = to_sde_encoder_virt(drm_enc);
  848. disp_info = &sde_enc->disp_info;
  849. *qsync_fps = disp_info->qsync_min_fps;
  850. if (!disp_info->has_qsync_min_fps_list) {
  851. return;
  852. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  853. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  854. return;
  855. }
  856. /*
  857. * If "dsi-supported-qsync-min-fps-list" is defined, get
  858. * the qsync min fps corresponding to the fps in dfps list
  859. */
  860. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  861. if (sde_conn->ops.get_qsync_min_fps)
  862. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  863. if (rc <= 0) {
  864. SDE_ERROR("invalid qsync min fps %d\n", rc);
  865. return;
  866. }
  867. *qsync_fps = rc;
  868. }
  869. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  870. struct sde_connector_state *sde_conn_state, u32 step)
  871. {
  872. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  873. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  874. u32 min_fps, req_fps = 0;
  875. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  876. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  877. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  878. CONNECTOR_PROP_QSYNC_MODE);
  879. if (has_panel_req) {
  880. if (!sde_conn->ops.get_avr_step_req) {
  881. SDE_ERROR("unable to retrieve required step rate\n");
  882. return -EINVAL;
  883. }
  884. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  885. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  886. if (qsync_mode && req_fps != step) {
  887. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  888. step, req_fps, nom_fps);
  889. return -EINVAL;
  890. }
  891. }
  892. if (!step)
  893. return 0;
  894. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  895. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  896. (vtotal * nom_fps) % step) {
  897. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  898. min_fps, step, vtotal);
  899. return -EINVAL;
  900. }
  901. return 0;
  902. }
  903. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  904. struct sde_connector_state *sde_conn_state)
  905. {
  906. int rc = 0;
  907. u32 avr_step;
  908. bool qsync_dirty, has_modeset;
  909. struct drm_connector_state *conn_state = &sde_conn_state->base;
  910. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  911. CONNECTOR_PROP_QSYNC_MODE);
  912. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  913. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  914. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  915. if (has_modeset && qsync_dirty &&
  916. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  917. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  918. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  919. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  920. sde_conn_state->msm_mode.private_flags);
  921. return -EINVAL;
  922. }
  923. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  924. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  925. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  926. return rc;
  927. }
  928. static int sde_encoder_virt_atomic_check(
  929. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  930. struct drm_connector_state *conn_state)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct sde_kms *sde_kms;
  934. const struct drm_display_mode *mode;
  935. struct drm_display_mode *adj_mode;
  936. struct sde_connector *sde_conn = NULL;
  937. struct sde_connector_state *sde_conn_state = NULL;
  938. struct sde_crtc_state *sde_crtc_state = NULL;
  939. enum sde_rm_topology_name old_top;
  940. enum sde_rm_topology_name top_name;
  941. struct msm_display_info *disp_info;
  942. int ret = 0;
  943. if (!drm_enc || !crtc_state || !conn_state) {
  944. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  945. !drm_enc, !crtc_state, !conn_state);
  946. return -EINVAL;
  947. }
  948. sde_enc = to_sde_encoder_virt(drm_enc);
  949. disp_info = &sde_enc->disp_info;
  950. SDE_DEBUG_ENC(sde_enc, "\n");
  951. sde_kms = sde_encoder_get_kms(drm_enc);
  952. if (!sde_kms)
  953. return -EINVAL;
  954. mode = &crtc_state->mode;
  955. adj_mode = &crtc_state->adjusted_mode;
  956. sde_conn = to_sde_connector(conn_state->connector);
  957. sde_conn_state = to_sde_connector_state(conn_state);
  958. sde_crtc_state = to_sde_crtc_state(crtc_state);
  959. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  960. if (ret)
  961. return ret;
  962. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  963. crtc_state->active_changed, crtc_state->connectors_changed);
  964. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  965. conn_state);
  966. if (ret)
  967. return ret;
  968. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  969. conn_state, sde_conn_state, sde_crtc_state);
  970. if (ret)
  971. return ret;
  972. /**
  973. * record topology in previous atomic state to be able to handle
  974. * topology transitions correctly.
  975. */
  976. old_top = sde_connector_get_property(conn_state,
  977. CONNECTOR_PROP_TOPOLOGY_NAME);
  978. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  979. if (ret)
  980. return ret;
  981. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  982. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  983. if (ret)
  984. return ret;
  985. top_name = sde_connector_get_property(conn_state,
  986. CONNECTOR_PROP_TOPOLOGY_NAME);
  987. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  988. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  989. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  990. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  991. top_name);
  992. return -EINVAL;
  993. }
  994. }
  995. ret = sde_connector_roi_v1_check_roi(conn_state);
  996. if (ret) {
  997. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  998. ret);
  999. return ret;
  1000. }
  1001. drm_mode_set_crtcinfo(adj_mode, 0);
  1002. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1003. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1004. sde_conn_state->msm_mode.private_flags,
  1005. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1006. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1007. return ret;
  1008. }
  1009. static void _sde_encoder_get_connector_roi(
  1010. struct sde_encoder_virt *sde_enc,
  1011. struct sde_rect *merged_conn_roi)
  1012. {
  1013. struct drm_connector *drm_conn;
  1014. struct sde_connector_state *c_state;
  1015. if (!sde_enc || !merged_conn_roi)
  1016. return;
  1017. drm_conn = sde_enc->phys_encs[0]->connector;
  1018. if (!drm_conn || !drm_conn->state)
  1019. return;
  1020. c_state = to_sde_connector_state(drm_conn->state);
  1021. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1022. }
  1023. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1024. {
  1025. struct sde_encoder_virt *sde_enc;
  1026. struct drm_connector *drm_conn;
  1027. struct drm_display_mode *adj_mode;
  1028. struct sde_rect roi;
  1029. if (!drm_enc) {
  1030. SDE_ERROR("invalid encoder parameter\n");
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1035. SDE_ERROR("invalid crtc parameter\n");
  1036. return -EINVAL;
  1037. }
  1038. if (!sde_enc->cur_master) {
  1039. SDE_ERROR("invalid cur_master parameter\n");
  1040. return -EINVAL;
  1041. }
  1042. adj_mode = &sde_enc->cur_master->cached_mode;
  1043. drm_conn = sde_enc->cur_master->connector;
  1044. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1045. if (sde_kms_rect_is_null(&roi)) {
  1046. roi.w = adj_mode->hdisplay;
  1047. roi.h = adj_mode->vdisplay;
  1048. }
  1049. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1050. sizeof(sde_enc->prv_conn_roi));
  1051. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1052. return 0;
  1053. }
  1054. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1055. {
  1056. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1057. struct sde_kms *sde_kms;
  1058. struct sde_hw_mdp *hw_mdptop;
  1059. struct sde_encoder_virt *sde_enc;
  1060. int i;
  1061. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1062. if (!sde_enc) {
  1063. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1064. return;
  1065. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1066. SDE_ERROR("invalid num phys enc %d/%d\n",
  1067. sde_enc->num_phys_encs,
  1068. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1069. return;
  1070. }
  1071. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1072. if (!sde_kms) {
  1073. SDE_ERROR("invalid sde_kms\n");
  1074. return;
  1075. }
  1076. hw_mdptop = sde_kms->hw_mdp;
  1077. if (!hw_mdptop) {
  1078. SDE_ERROR("invalid mdptop\n");
  1079. return;
  1080. }
  1081. if (hw_mdptop->ops.setup_vsync_source) {
  1082. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1083. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1084. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1085. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1086. vsync_cfg.vsync_source = vsync_source;
  1087. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1088. }
  1089. }
  1090. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1091. struct msm_display_info *disp_info)
  1092. {
  1093. struct sde_encoder_phys *phys;
  1094. int i;
  1095. u32 vsync_source;
  1096. if (!sde_enc || !disp_info) {
  1097. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1098. sde_enc != NULL, disp_info != NULL);
  1099. return;
  1100. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1101. SDE_ERROR("invalid num phys enc %d/%d\n",
  1102. sde_enc->num_phys_encs,
  1103. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1104. return;
  1105. }
  1106. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1107. if (disp_info->is_te_using_watchdog_timer)
  1108. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1109. else
  1110. vsync_source = sde_enc->te_source;
  1111. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1112. disp_info->is_te_using_watchdog_timer);
  1113. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1114. phys = sde_enc->phys_encs[i];
  1115. if (phys && phys->ops.setup_vsync_source)
  1116. phys->ops.setup_vsync_source(phys, vsync_source);
  1117. }
  1118. }
  1119. }
  1120. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1121. bool watchdog_te)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. struct msm_display_info disp_info;
  1125. if (!drm_enc) {
  1126. pr_err("invalid drm encoder\n");
  1127. return -EINVAL;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. sde_encoder_control_te(drm_enc, false);
  1131. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1132. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1133. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1134. sde_encoder_control_te(drm_enc, true);
  1135. return 0;
  1136. }
  1137. static int _sde_encoder_rsc_client_update_vsync_wait(
  1138. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1139. int wait_vblank_crtc_id)
  1140. {
  1141. int wait_refcount = 0, ret = 0;
  1142. int pipe = -1;
  1143. int wait_count = 0;
  1144. struct drm_crtc *primary_crtc;
  1145. struct drm_crtc *crtc;
  1146. crtc = sde_enc->crtc;
  1147. if (wait_vblank_crtc_id)
  1148. wait_refcount =
  1149. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1150. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1151. SDE_EVTLOG_FUNC_ENTRY);
  1152. if (crtc->base.id != wait_vblank_crtc_id) {
  1153. primary_crtc = drm_crtc_find(drm_enc->dev,
  1154. NULL, wait_vblank_crtc_id);
  1155. if (!primary_crtc) {
  1156. SDE_ERROR_ENC(sde_enc,
  1157. "failed to find primary crtc id %d\n",
  1158. wait_vblank_crtc_id);
  1159. return -EINVAL;
  1160. }
  1161. pipe = drm_crtc_index(primary_crtc);
  1162. }
  1163. /**
  1164. * note: VBLANK is expected to be enabled at this point in
  1165. * resource control state machine if on primary CRTC
  1166. */
  1167. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1168. if (sde_rsc_client_is_state_update_complete(
  1169. sde_enc->rsc_client))
  1170. break;
  1171. if (crtc->base.id == wait_vblank_crtc_id)
  1172. ret = sde_encoder_wait_for_event(drm_enc,
  1173. MSM_ENC_VBLANK);
  1174. else
  1175. drm_wait_one_vblank(drm_enc->dev, pipe);
  1176. if (ret) {
  1177. SDE_ERROR_ENC(sde_enc,
  1178. "wait for vblank failed ret:%d\n", ret);
  1179. /**
  1180. * rsc hardware may hang without vsync. avoid rsc hang
  1181. * by generating the vsync from watchdog timer.
  1182. */
  1183. if (crtc->base.id == wait_vblank_crtc_id)
  1184. sde_encoder_helper_switch_vsync(drm_enc, true);
  1185. }
  1186. }
  1187. if (wait_count >= MAX_RSC_WAIT)
  1188. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1189. SDE_EVTLOG_ERROR);
  1190. if (wait_refcount)
  1191. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1192. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1193. SDE_EVTLOG_FUNC_EXIT);
  1194. return ret;
  1195. }
  1196. static int _sde_encoder_update_rsc_client(
  1197. struct drm_encoder *drm_enc, bool enable)
  1198. {
  1199. struct sde_encoder_virt *sde_enc;
  1200. struct drm_crtc *crtc;
  1201. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1202. struct sde_rsc_cmd_config *rsc_config;
  1203. int ret;
  1204. struct msm_display_info *disp_info;
  1205. struct msm_mode_info *mode_info;
  1206. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1207. u32 qsync_mode = 0, v_front_porch;
  1208. struct drm_display_mode *mode;
  1209. bool is_vid_mode;
  1210. struct drm_encoder *enc;
  1211. if (!drm_enc || !drm_enc->dev) {
  1212. SDE_ERROR("invalid encoder arguments\n");
  1213. return -EINVAL;
  1214. }
  1215. sde_enc = to_sde_encoder_virt(drm_enc);
  1216. mode_info = &sde_enc->mode_info;
  1217. crtc = sde_enc->crtc;
  1218. if (!sde_enc->crtc) {
  1219. SDE_ERROR("invalid crtc parameter\n");
  1220. return -EINVAL;
  1221. }
  1222. disp_info = &sde_enc->disp_info;
  1223. rsc_config = &sde_enc->rsc_config;
  1224. if (!sde_enc->rsc_client) {
  1225. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1226. return 0;
  1227. }
  1228. /**
  1229. * only primary command mode panel without Qsync can request CMD state.
  1230. * all other panels/displays can request for VID state including
  1231. * secondary command mode panel.
  1232. * Clone mode encoder can request CLK STATE only.
  1233. */
  1234. if (sde_enc->cur_master)
  1235. qsync_mode = sde_connector_get_qsync_mode(
  1236. sde_enc->cur_master->connector);
  1237. /* left primary encoder keep vote */
  1238. if (sde_encoder_in_clone_mode(drm_enc)) {
  1239. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1240. return 0;
  1241. }
  1242. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1243. (disp_info->display_type && qsync_mode))
  1244. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1245. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1246. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1247. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1248. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1249. drm_for_each_encoder(enc, drm_enc->dev) {
  1250. if (enc->base.id != drm_enc->base.id &&
  1251. sde_encoder_in_cont_splash(enc))
  1252. rsc_state = SDE_RSC_CLK_STATE;
  1253. }
  1254. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1255. MSM_DISPLAY_VIDEO_MODE);
  1256. mode = &sde_enc->crtc->state->mode;
  1257. v_front_porch = mode->vsync_start - mode->vdisplay;
  1258. /* compare specific items and reconfigure the rsc */
  1259. if ((rsc_config->fps != mode_info->frame_rate) ||
  1260. (rsc_config->vtotal != mode_info->vtotal) ||
  1261. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1262. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1263. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1264. rsc_config->fps = mode_info->frame_rate;
  1265. rsc_config->vtotal = mode_info->vtotal;
  1266. /*
  1267. * for video mode, prefill lines should not go beyond vertical
  1268. * front porch for RSCC configuration. This will ensure bw
  1269. * downvotes are not sent within the active region. Additional
  1270. * -1 is to give one line time for rscc mode min_threshold.
  1271. */
  1272. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1273. rsc_config->prefill_lines = v_front_porch - 1;
  1274. else
  1275. rsc_config->prefill_lines = mode_info->prefill_lines;
  1276. rsc_config->jitter_numer = mode_info->jitter_numer;
  1277. rsc_config->jitter_denom = mode_info->jitter_denom;
  1278. sde_enc->rsc_state_init = false;
  1279. }
  1280. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1281. rsc_config->fps, sde_enc->rsc_state_init);
  1282. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1283. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1284. /* update it only once */
  1285. sde_enc->rsc_state_init = true;
  1286. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1287. rsc_state, rsc_config, crtc->base.id,
  1288. &wait_vblank_crtc_id);
  1289. } else {
  1290. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1291. rsc_state, NULL, crtc->base.id,
  1292. &wait_vblank_crtc_id);
  1293. }
  1294. /**
  1295. * if RSC performed a state change that requires a VBLANK wait, it will
  1296. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1297. *
  1298. * if we are the primary display, we will need to enable and wait
  1299. * locally since we hold the commit thread
  1300. *
  1301. * if we are an external display, we must send a signal to the primary
  1302. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1303. * by the primary panel's VBLANK signals
  1304. */
  1305. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1306. if (ret) {
  1307. SDE_ERROR_ENC(sde_enc,
  1308. "sde rsc client update failed ret:%d\n", ret);
  1309. return ret;
  1310. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1311. return ret;
  1312. }
  1313. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1314. sde_enc, wait_vblank_crtc_id);
  1315. return ret;
  1316. }
  1317. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1318. {
  1319. struct sde_encoder_virt *sde_enc;
  1320. int i;
  1321. if (!drm_enc) {
  1322. SDE_ERROR("invalid encoder\n");
  1323. return;
  1324. }
  1325. sde_enc = to_sde_encoder_virt(drm_enc);
  1326. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1327. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1328. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1329. if (phys && phys->ops.irq_control)
  1330. phys->ops.irq_control(phys, enable);
  1331. }
  1332. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1333. }
  1334. /* keep track of the userspace vblank during modeset */
  1335. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1336. u32 sw_event)
  1337. {
  1338. struct sde_encoder_virt *sde_enc;
  1339. bool enable;
  1340. int i;
  1341. if (!drm_enc) {
  1342. SDE_ERROR("invalid encoder\n");
  1343. return;
  1344. }
  1345. sde_enc = to_sde_encoder_virt(drm_enc);
  1346. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1347. sw_event, sde_enc->vblank_enabled);
  1348. /* nothing to do if vblank not enabled by userspace */
  1349. if (!sde_enc->vblank_enabled)
  1350. return;
  1351. /* disable vblank on pre_modeset */
  1352. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1353. enable = false;
  1354. /* enable vblank on post_modeset */
  1355. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1356. enable = true;
  1357. else
  1358. return;
  1359. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1360. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1361. if (phys && phys->ops.control_vblank_irq)
  1362. phys->ops.control_vblank_irq(phys, enable);
  1363. }
  1364. }
  1365. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1366. {
  1367. struct sde_encoder_virt *sde_enc;
  1368. if (!drm_enc)
  1369. return NULL;
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. return sde_enc->rsc_client;
  1372. }
  1373. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1374. bool enable)
  1375. {
  1376. struct sde_kms *sde_kms;
  1377. struct sde_encoder_virt *sde_enc;
  1378. int rc;
  1379. sde_enc = to_sde_encoder_virt(drm_enc);
  1380. sde_kms = sde_encoder_get_kms(drm_enc);
  1381. if (!sde_kms)
  1382. return -EINVAL;
  1383. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1384. SDE_EVT32(DRMID(drm_enc), enable);
  1385. if (!sde_enc->cur_master) {
  1386. SDE_ERROR("encoder master not set\n");
  1387. return -EINVAL;
  1388. }
  1389. if (enable) {
  1390. /* enable SDE core clks */
  1391. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1392. if (rc < 0) {
  1393. SDE_ERROR("failed to enable power resource %d\n", rc);
  1394. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1395. return rc;
  1396. }
  1397. sde_enc->elevated_ahb_vote = true;
  1398. /* enable DSI clks */
  1399. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1400. true);
  1401. if (rc) {
  1402. SDE_ERROR("failed to enable clk control %d\n", rc);
  1403. pm_runtime_put_sync(drm_enc->dev->dev);
  1404. return rc;
  1405. }
  1406. /* enable all the irq */
  1407. sde_encoder_irq_control(drm_enc, true);
  1408. _sde_encoder_pm_qos_add_request(drm_enc);
  1409. } else {
  1410. _sde_encoder_pm_qos_remove_request(drm_enc);
  1411. /* disable all the irq */
  1412. sde_encoder_irq_control(drm_enc, false);
  1413. /* disable DSI clks */
  1414. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1415. /* disable SDE core clks */
  1416. pm_runtime_put_sync(drm_enc->dev->dev);
  1417. }
  1418. return 0;
  1419. }
  1420. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1421. bool enable, u32 frame_count)
  1422. {
  1423. struct sde_encoder_virt *sde_enc;
  1424. int i;
  1425. if (!drm_enc) {
  1426. SDE_ERROR("invalid encoder\n");
  1427. return;
  1428. }
  1429. sde_enc = to_sde_encoder_virt(drm_enc);
  1430. if (!sde_enc->misr_reconfigure)
  1431. return;
  1432. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1433. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1434. if (!phys || !phys->ops.setup_misr)
  1435. continue;
  1436. phys->ops.setup_misr(phys, enable, frame_count);
  1437. }
  1438. sde_enc->misr_reconfigure = false;
  1439. }
  1440. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1441. unsigned int type, unsigned int code, int value)
  1442. {
  1443. struct drm_encoder *drm_enc = NULL;
  1444. struct sde_encoder_virt *sde_enc = NULL;
  1445. struct msm_drm_thread *disp_thread = NULL;
  1446. struct msm_drm_private *priv = NULL;
  1447. if (!handle || !handle->handler || !handle->handler->private) {
  1448. SDE_ERROR("invalid encoder for the input event\n");
  1449. return;
  1450. }
  1451. drm_enc = (struct drm_encoder *)handle->handler->private;
  1452. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1453. SDE_ERROR("invalid parameters\n");
  1454. return;
  1455. }
  1456. priv = drm_enc->dev->dev_private;
  1457. sde_enc = to_sde_encoder_virt(drm_enc);
  1458. if (!sde_enc->crtc || (sde_enc->crtc->index
  1459. >= ARRAY_SIZE(priv->disp_thread))) {
  1460. SDE_DEBUG_ENC(sde_enc,
  1461. "invalid cached CRTC: %d or crtc index: %d\n",
  1462. sde_enc->crtc == NULL,
  1463. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1464. return;
  1465. }
  1466. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1467. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1468. kthread_queue_work(&disp_thread->worker,
  1469. &sde_enc->input_event_work);
  1470. }
  1471. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1472. {
  1473. struct sde_encoder_virt *sde_enc;
  1474. if (!drm_enc) {
  1475. SDE_ERROR("invalid encoder\n");
  1476. return;
  1477. }
  1478. sde_enc = to_sde_encoder_virt(drm_enc);
  1479. /* return early if there is no state change */
  1480. if (sde_enc->idle_pc_enabled == enable)
  1481. return;
  1482. sde_enc->idle_pc_enabled = enable;
  1483. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1484. SDE_EVT32(sde_enc->idle_pc_enabled);
  1485. }
  1486. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1487. u32 sw_event)
  1488. {
  1489. struct drm_encoder *drm_enc = &sde_enc->base;
  1490. struct msm_drm_private *priv;
  1491. unsigned int lp, idle_pc_duration;
  1492. struct msm_drm_thread *disp_thread;
  1493. /* return early if called from esd thread */
  1494. if (sde_enc->delay_kickoff)
  1495. return;
  1496. /* set idle timeout based on master connector's lp value */
  1497. if (sde_enc->cur_master)
  1498. lp = sde_connector_get_lp(
  1499. sde_enc->cur_master->connector);
  1500. else
  1501. lp = SDE_MODE_DPMS_ON;
  1502. if (lp == SDE_MODE_DPMS_LP2)
  1503. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1504. else
  1505. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1506. priv = drm_enc->dev->dev_private;
  1507. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1508. kthread_mod_delayed_work(
  1509. &disp_thread->worker,
  1510. &sde_enc->delayed_off_work,
  1511. msecs_to_jiffies(idle_pc_duration));
  1512. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1513. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1514. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1515. sw_event);
  1516. }
  1517. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1518. u32 sw_event)
  1519. {
  1520. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1521. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1522. sw_event);
  1523. }
  1524. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1525. u32 sw_event)
  1526. {
  1527. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1528. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1529. else
  1530. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1531. }
  1532. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1533. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1534. {
  1535. int ret = 0;
  1536. mutex_lock(&sde_enc->rc_lock);
  1537. /* return if the resource control is already in ON state */
  1538. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1539. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1540. sw_event);
  1541. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1542. SDE_EVTLOG_FUNC_CASE1);
  1543. goto end;
  1544. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1545. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1546. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1547. sw_event, sde_enc->rc_state);
  1548. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1549. SDE_EVTLOG_ERROR);
  1550. goto end;
  1551. }
  1552. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1553. sde_encoder_irq_control(drm_enc, true);
  1554. } else {
  1555. /* enable all the clks and resources */
  1556. ret = _sde_encoder_resource_control_helper(drm_enc,
  1557. true);
  1558. if (ret) {
  1559. SDE_ERROR_ENC(sde_enc,
  1560. "sw_event:%d, rc in state %d\n",
  1561. sw_event, sde_enc->rc_state);
  1562. SDE_EVT32(DRMID(drm_enc), sw_event,
  1563. sde_enc->rc_state,
  1564. SDE_EVTLOG_ERROR);
  1565. goto end;
  1566. }
  1567. _sde_encoder_update_rsc_client(drm_enc, true);
  1568. }
  1569. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1570. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1571. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1572. end:
  1573. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1574. mutex_unlock(&sde_enc->rc_lock);
  1575. return ret;
  1576. }
  1577. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1578. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1579. {
  1580. /* cancel delayed off work, if any */
  1581. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1582. mutex_lock(&sde_enc->rc_lock);
  1583. if (is_vid_mode &&
  1584. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1585. sde_encoder_irq_control(drm_enc, true);
  1586. }
  1587. /* skip if is already OFF or IDLE, resources are off already */
  1588. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1589. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1590. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1591. sw_event, sde_enc->rc_state);
  1592. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1593. SDE_EVTLOG_FUNC_CASE3);
  1594. goto end;
  1595. }
  1596. /**
  1597. * IRQs are still enabled currently, which allows wait for
  1598. * VBLANK which RSC may require to correctly transition to OFF
  1599. */
  1600. _sde_encoder_update_rsc_client(drm_enc, false);
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. SDE_ENC_RC_STATE_PRE_OFF,
  1603. SDE_EVTLOG_FUNC_CASE3);
  1604. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1605. end:
  1606. mutex_unlock(&sde_enc->rc_lock);
  1607. return 0;
  1608. }
  1609. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1610. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1611. {
  1612. int ret = 0;
  1613. mutex_lock(&sde_enc->rc_lock);
  1614. /* return if the resource control is already in OFF state */
  1615. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1616. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1617. sw_event);
  1618. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1619. SDE_EVTLOG_FUNC_CASE4);
  1620. goto end;
  1621. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1622. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1623. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1624. sw_event, sde_enc->rc_state);
  1625. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1626. SDE_EVTLOG_ERROR);
  1627. ret = -EINVAL;
  1628. goto end;
  1629. }
  1630. /**
  1631. * expect to arrive here only if in either idle state or pre-off
  1632. * and in IDLE state the resources are already disabled
  1633. */
  1634. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1635. _sde_encoder_resource_control_helper(drm_enc, false);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1638. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1639. end:
  1640. mutex_unlock(&sde_enc->rc_lock);
  1641. return ret;
  1642. }
  1643. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1644. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1645. {
  1646. int ret = 0;
  1647. /* cancel delayed off work, if any */
  1648. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1649. mutex_lock(&sde_enc->rc_lock);
  1650. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1651. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1652. sw_event);
  1653. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1654. SDE_EVTLOG_FUNC_CASE5);
  1655. goto end;
  1656. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1657. /* enable all the clks and resources */
  1658. ret = _sde_encoder_resource_control_helper(drm_enc,
  1659. true);
  1660. if (ret) {
  1661. SDE_ERROR_ENC(sde_enc,
  1662. "sw_event:%d, rc in state %d\n",
  1663. sw_event, sde_enc->rc_state);
  1664. SDE_EVT32(DRMID(drm_enc), sw_event,
  1665. sde_enc->rc_state,
  1666. SDE_EVTLOG_ERROR);
  1667. goto end;
  1668. }
  1669. _sde_encoder_update_rsc_client(drm_enc, true);
  1670. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1671. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1672. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1673. }
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1677. _sde_encoder_pm_qos_remove_request(drm_enc);
  1678. end:
  1679. mutex_unlock(&sde_enc->rc_lock);
  1680. return ret;
  1681. }
  1682. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1683. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1684. {
  1685. int ret = 0;
  1686. mutex_lock(&sde_enc->rc_lock);
  1687. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1688. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1689. sw_event);
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1691. SDE_EVTLOG_FUNC_CASE5);
  1692. goto end;
  1693. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1694. SDE_ERROR_ENC(sde_enc,
  1695. "sw_event:%d, rc:%d !MODESET state\n",
  1696. sw_event, sde_enc->rc_state);
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1698. SDE_EVTLOG_ERROR);
  1699. ret = -EINVAL;
  1700. goto end;
  1701. }
  1702. _sde_encoder_update_rsc_client(drm_enc, true);
  1703. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1704. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1705. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1706. _sde_encoder_pm_qos_add_request(drm_enc);
  1707. end:
  1708. mutex_unlock(&sde_enc->rc_lock);
  1709. return ret;
  1710. }
  1711. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1712. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1713. {
  1714. struct msm_drm_private *priv;
  1715. struct sde_kms *sde_kms;
  1716. struct drm_crtc *crtc = drm_enc->crtc;
  1717. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1718. priv = drm_enc->dev->dev_private;
  1719. sde_kms = to_sde_kms(priv->kms);
  1720. mutex_lock(&sde_enc->rc_lock);
  1721. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1722. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1723. sw_event, sde_enc->rc_state);
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1725. SDE_EVTLOG_ERROR);
  1726. goto end;
  1727. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1728. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1729. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1730. sde_crtc_frame_pending(sde_enc->crtc),
  1731. SDE_EVTLOG_ERROR);
  1732. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1733. goto end;
  1734. }
  1735. if (is_vid_mode) {
  1736. sde_encoder_irq_control(drm_enc, false);
  1737. } else {
  1738. /* disable all the clks and resources */
  1739. _sde_encoder_update_rsc_client(drm_enc, false);
  1740. _sde_encoder_resource_control_helper(drm_enc, false);
  1741. if (!sde_kms->perf.bw_vote_mode)
  1742. memset(&sde_crtc->cur_perf, 0,
  1743. sizeof(struct sde_core_perf_params));
  1744. }
  1745. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1746. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1747. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1748. end:
  1749. mutex_unlock(&sde_enc->rc_lock);
  1750. return 0;
  1751. }
  1752. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1753. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1754. struct msm_drm_private *priv, bool is_vid_mode)
  1755. {
  1756. bool autorefresh_enabled = false;
  1757. struct msm_drm_thread *disp_thread;
  1758. int ret = 0;
  1759. if (!sde_enc->crtc ||
  1760. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1761. SDE_DEBUG_ENC(sde_enc,
  1762. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1763. sde_enc->crtc == NULL,
  1764. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1765. sw_event);
  1766. return -EINVAL;
  1767. }
  1768. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1769. mutex_lock(&sde_enc->rc_lock);
  1770. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1771. if (sde_enc->cur_master &&
  1772. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1773. autorefresh_enabled =
  1774. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1775. sde_enc->cur_master);
  1776. if (autorefresh_enabled) {
  1777. SDE_DEBUG_ENC(sde_enc,
  1778. "not handling early wakeup since auto refresh is enabled\n");
  1779. goto end;
  1780. }
  1781. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1782. kthread_mod_delayed_work(&disp_thread->worker,
  1783. &sde_enc->delayed_off_work,
  1784. msecs_to_jiffies(
  1785. IDLE_POWERCOLLAPSE_DURATION));
  1786. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1787. /* enable all the clks and resources */
  1788. ret = _sde_encoder_resource_control_helper(drm_enc,
  1789. true);
  1790. if (ret) {
  1791. SDE_ERROR_ENC(sde_enc,
  1792. "sw_event:%d, rc in state %d\n",
  1793. sw_event, sde_enc->rc_state);
  1794. SDE_EVT32(DRMID(drm_enc), sw_event,
  1795. sde_enc->rc_state,
  1796. SDE_EVTLOG_ERROR);
  1797. goto end;
  1798. }
  1799. _sde_encoder_update_rsc_client(drm_enc, true);
  1800. /*
  1801. * In some cases, commit comes with slight delay
  1802. * (> 80 ms)after early wake up, prevent clock switch
  1803. * off to avoid jank in next update. So, increase the
  1804. * command mode idle timeout sufficiently to prevent
  1805. * such case.
  1806. */
  1807. kthread_mod_delayed_work(&disp_thread->worker,
  1808. &sde_enc->delayed_off_work,
  1809. msecs_to_jiffies(
  1810. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1811. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1812. }
  1813. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1814. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1815. end:
  1816. mutex_unlock(&sde_enc->rc_lock);
  1817. return ret;
  1818. }
  1819. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1820. u32 sw_event)
  1821. {
  1822. struct sde_encoder_virt *sde_enc;
  1823. struct msm_drm_private *priv;
  1824. int ret = 0;
  1825. bool is_vid_mode = false;
  1826. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1827. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1828. sw_event);
  1829. return -EINVAL;
  1830. }
  1831. sde_enc = to_sde_encoder_virt(drm_enc);
  1832. priv = drm_enc->dev->dev_private;
  1833. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1834. is_vid_mode = true;
  1835. /*
  1836. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1837. * events and return early for other events (ie wb display).
  1838. */
  1839. if (!sde_enc->idle_pc_enabled &&
  1840. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1841. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1842. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1843. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1844. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1845. return 0;
  1846. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1847. sw_event, sde_enc->idle_pc_enabled);
  1848. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1849. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1850. switch (sw_event) {
  1851. case SDE_ENC_RC_EVENT_KICKOFF:
  1852. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1853. is_vid_mode);
  1854. break;
  1855. case SDE_ENC_RC_EVENT_PRE_STOP:
  1856. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1857. is_vid_mode);
  1858. break;
  1859. case SDE_ENC_RC_EVENT_STOP:
  1860. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1861. break;
  1862. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1863. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1864. break;
  1865. case SDE_ENC_RC_EVENT_POST_MODESET:
  1866. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1867. break;
  1868. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1869. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1870. is_vid_mode);
  1871. break;
  1872. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1873. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1874. priv, is_vid_mode);
  1875. break;
  1876. default:
  1877. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1878. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1879. break;
  1880. }
  1881. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1882. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1883. return ret;
  1884. }
  1885. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1886. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1887. {
  1888. int i = 0;
  1889. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1890. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1891. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1892. if (poms_to_vid)
  1893. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1894. else if (poms_to_cmd)
  1895. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1896. _sde_encoder_update_rsc_client(drm_enc, true);
  1897. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1898. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1899. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1900. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1901. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1902. SDE_EVTLOG_FUNC_CASE1);
  1903. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1904. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1905. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1906. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1907. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1908. SDE_EVTLOG_FUNC_CASE2);
  1909. }
  1910. }
  1911. struct drm_connector *sde_encoder_get_connector(
  1912. struct drm_device *dev, struct drm_encoder *drm_enc)
  1913. {
  1914. struct drm_connector_list_iter conn_iter;
  1915. struct drm_connector *conn = NULL, *conn_search;
  1916. drm_connector_list_iter_begin(dev, &conn_iter);
  1917. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1918. if (conn_search->encoder == drm_enc) {
  1919. conn = conn_search;
  1920. break;
  1921. }
  1922. }
  1923. drm_connector_list_iter_end(&conn_iter);
  1924. return conn;
  1925. }
  1926. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1927. {
  1928. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1929. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1930. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1931. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1932. struct sde_rm_hw_request request_hw;
  1933. int i, j;
  1934. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1935. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1936. sde_enc->hw_pp[i] = NULL;
  1937. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1938. break;
  1939. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1940. }
  1941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1942. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1943. if (phys) {
  1944. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1945. SDE_HW_BLK_QDSS);
  1946. for (j = 0; j < QDSS_MAX; j++) {
  1947. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1948. phys->hw_qdss =
  1949. (struct sde_hw_qdss *)qdss_iter.hw;
  1950. break;
  1951. }
  1952. }
  1953. }
  1954. }
  1955. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1956. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1957. sde_enc->hw_dsc[i] = NULL;
  1958. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1959. break;
  1960. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1961. }
  1962. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1963. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1964. sde_enc->hw_vdc[i] = NULL;
  1965. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1966. break;
  1967. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1968. }
  1969. /* Get PP for DSC configuration */
  1970. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1971. struct sde_hw_pingpong *pp = NULL;
  1972. unsigned long features = 0;
  1973. if (!sde_enc->hw_dsc[i])
  1974. continue;
  1975. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1976. request_hw.type = SDE_HW_BLK_PINGPONG;
  1977. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1978. break;
  1979. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1980. features = pp->ops.get_hw_caps(pp);
  1981. if (test_bit(SDE_PINGPONG_DSC, &features))
  1982. sde_enc->hw_dsc_pp[i] = pp;
  1983. else
  1984. sde_enc->hw_dsc_pp[i] = NULL;
  1985. }
  1986. }
  1987. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1988. struct msm_display_mode *msm_mode, bool pre_modeset)
  1989. {
  1990. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1991. enum sde_intf_mode intf_mode;
  1992. int ret;
  1993. bool is_cmd_mode = false;
  1994. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1995. is_cmd_mode = true;
  1996. if (pre_modeset) {
  1997. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1998. if (msm_is_mode_seamless_dms(msm_mode) ||
  1999. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2000. is_cmd_mode)) {
  2001. /* restore resource state before releasing them */
  2002. ret = sde_encoder_resource_control(drm_enc,
  2003. SDE_ENC_RC_EVENT_PRE_MODESET);
  2004. if (ret) {
  2005. SDE_ERROR_ENC(sde_enc,
  2006. "sde resource control failed: %d\n",
  2007. ret);
  2008. return ret;
  2009. }
  2010. /*
  2011. * Disable dce before switching the mode and after pre-
  2012. * modeset to guarantee previous kickoff has finished.
  2013. */
  2014. sde_encoder_dce_disable(sde_enc);
  2015. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2016. _sde_encoder_modeset_helper_locked(drm_enc,
  2017. SDE_ENC_RC_EVENT_PRE_MODESET);
  2018. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2019. msm_mode);
  2020. }
  2021. } else {
  2022. if (msm_is_mode_seamless_dms(msm_mode) ||
  2023. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2024. is_cmd_mode))
  2025. sde_encoder_resource_control(&sde_enc->base,
  2026. SDE_ENC_RC_EVENT_POST_MODESET);
  2027. else if (msm_is_mode_seamless_poms(msm_mode))
  2028. _sde_encoder_modeset_helper_locked(drm_enc,
  2029. SDE_ENC_RC_EVENT_POST_MODESET);
  2030. }
  2031. return 0;
  2032. }
  2033. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2034. struct drm_display_mode *mode,
  2035. struct drm_display_mode *adj_mode)
  2036. {
  2037. struct sde_encoder_virt *sde_enc;
  2038. struct sde_kms *sde_kms;
  2039. struct drm_connector *conn;
  2040. struct sde_connector_state *c_state;
  2041. struct msm_display_mode *msm_mode;
  2042. int i = 0, ret;
  2043. int num_lm, num_intf, num_pp_per_intf;
  2044. if (!drm_enc) {
  2045. SDE_ERROR("invalid encoder\n");
  2046. return;
  2047. }
  2048. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2049. SDE_ERROR("power resource is not enabled\n");
  2050. return;
  2051. }
  2052. sde_kms = sde_encoder_get_kms(drm_enc);
  2053. if (!sde_kms)
  2054. return;
  2055. sde_enc = to_sde_encoder_virt(drm_enc);
  2056. SDE_DEBUG_ENC(sde_enc, "\n");
  2057. SDE_EVT32(DRMID(drm_enc));
  2058. /*
  2059. * cache the crtc in sde_enc on enable for duration of use case
  2060. * for correctly servicing asynchronous irq events and timers
  2061. */
  2062. if (!drm_enc->crtc) {
  2063. SDE_ERROR("invalid crtc\n");
  2064. return;
  2065. }
  2066. sde_enc->crtc = drm_enc->crtc;
  2067. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2068. /* get and store the mode_info */
  2069. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2070. if (!conn) {
  2071. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2072. return;
  2073. } else if (!conn->state) {
  2074. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2075. return;
  2076. }
  2077. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2078. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2079. c_state = to_sde_connector_state(conn->state);
  2080. if (!c_state) {
  2081. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2082. return;
  2083. }
  2084. /* release resources before seamless mode change */
  2085. msm_mode = &c_state->msm_mode;
  2086. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2087. if (ret)
  2088. return;
  2089. /* reserve dynamic resources now, indicating non test-only */
  2090. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2091. if (ret) {
  2092. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2093. return;
  2094. }
  2095. /* assign the reserved HW blocks to this encoder */
  2096. _sde_encoder_virt_populate_hw_res(drm_enc);
  2097. /* determine left HW PP block to map to INTF */
  2098. num_lm = sde_enc->mode_info.topology.num_lm;
  2099. num_intf = sde_enc->mode_info.topology.num_intf;
  2100. num_pp_per_intf = num_lm / num_intf;
  2101. if (!num_pp_per_intf)
  2102. num_pp_per_intf = 1;
  2103. /* perform mode_set on phys_encs */
  2104. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2105. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2106. if (phys) {
  2107. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  2108. sde_enc->topology.num_intf) {
  2109. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  2110. i * num_pp_per_intf);
  2111. return;
  2112. }
  2113. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2114. phys->connector = conn->state->connector;
  2115. if (phys->ops.mode_set)
  2116. phys->ops.mode_set(phys, mode, adj_mode);
  2117. }
  2118. }
  2119. /* update resources after seamless mode change */
  2120. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2121. }
  2122. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2123. {
  2124. struct sde_encoder_virt *sde_enc;
  2125. struct sde_encoder_phys *phys;
  2126. int i;
  2127. if (!drm_enc) {
  2128. SDE_ERROR("invalid parameters\n");
  2129. return;
  2130. }
  2131. sde_enc = to_sde_encoder_virt(drm_enc);
  2132. if (!sde_enc) {
  2133. SDE_ERROR("invalid sde encoder\n");
  2134. return;
  2135. }
  2136. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2137. phys = sde_enc->phys_encs[i];
  2138. if (phys && phys->ops.control_te)
  2139. phys->ops.control_te(phys, enable);
  2140. }
  2141. }
  2142. static int _sde_encoder_input_connect(struct input_handler *handler,
  2143. struct input_dev *dev, const struct input_device_id *id)
  2144. {
  2145. struct input_handle *handle;
  2146. int rc = 0;
  2147. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2148. if (!handle)
  2149. return -ENOMEM;
  2150. handle->dev = dev;
  2151. handle->handler = handler;
  2152. handle->name = handler->name;
  2153. rc = input_register_handle(handle);
  2154. if (rc) {
  2155. pr_err("failed to register input handle\n");
  2156. goto error;
  2157. }
  2158. rc = input_open_device(handle);
  2159. if (rc) {
  2160. pr_err("failed to open input device\n");
  2161. goto error_unregister;
  2162. }
  2163. return 0;
  2164. error_unregister:
  2165. input_unregister_handle(handle);
  2166. error:
  2167. kfree(handle);
  2168. return rc;
  2169. }
  2170. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2171. {
  2172. input_close_device(handle);
  2173. input_unregister_handle(handle);
  2174. kfree(handle);
  2175. }
  2176. /**
  2177. * Structure for specifying event parameters on which to receive callbacks.
  2178. * This structure will trigger a callback in case of a touch event (specified by
  2179. * EV_ABS) where there is a change in X and Y coordinates,
  2180. */
  2181. static const struct input_device_id sde_input_ids[] = {
  2182. {
  2183. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2184. .evbit = { BIT_MASK(EV_ABS) },
  2185. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2186. BIT_MASK(ABS_MT_POSITION_X) |
  2187. BIT_MASK(ABS_MT_POSITION_Y) },
  2188. },
  2189. { },
  2190. };
  2191. static void _sde_encoder_input_handler_register(
  2192. struct drm_encoder *drm_enc)
  2193. {
  2194. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2195. int rc;
  2196. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2197. !sde_enc->input_event_enabled)
  2198. return;
  2199. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2200. sde_enc->input_handler->private = sde_enc;
  2201. /* register input handler if not already registered */
  2202. rc = input_register_handler(sde_enc->input_handler);
  2203. if (rc) {
  2204. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2205. rc);
  2206. kfree(sde_enc->input_handler);
  2207. }
  2208. }
  2209. }
  2210. static void _sde_encoder_input_handler_unregister(
  2211. struct drm_encoder *drm_enc)
  2212. {
  2213. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2214. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2215. !sde_enc->input_event_enabled)
  2216. return;
  2217. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2218. input_unregister_handler(sde_enc->input_handler);
  2219. sde_enc->input_handler->private = NULL;
  2220. }
  2221. }
  2222. static int _sde_encoder_input_handler(
  2223. struct sde_encoder_virt *sde_enc)
  2224. {
  2225. struct input_handler *input_handler = NULL;
  2226. int rc = 0;
  2227. if (sde_enc->input_handler) {
  2228. SDE_ERROR_ENC(sde_enc,
  2229. "input_handle is active. unexpected\n");
  2230. return -EINVAL;
  2231. }
  2232. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2233. if (!input_handler)
  2234. return -ENOMEM;
  2235. input_handler->event = sde_encoder_input_event_handler;
  2236. input_handler->connect = _sde_encoder_input_connect;
  2237. input_handler->disconnect = _sde_encoder_input_disconnect;
  2238. input_handler->name = "sde";
  2239. input_handler->id_table = sde_input_ids;
  2240. sde_enc->input_handler = input_handler;
  2241. return rc;
  2242. }
  2243. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2244. {
  2245. struct sde_encoder_virt *sde_enc = NULL;
  2246. struct sde_kms *sde_kms;
  2247. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2248. SDE_ERROR("invalid parameters\n");
  2249. return;
  2250. }
  2251. sde_kms = sde_encoder_get_kms(drm_enc);
  2252. if (!sde_kms)
  2253. return;
  2254. sde_enc = to_sde_encoder_virt(drm_enc);
  2255. if (!sde_enc || !sde_enc->cur_master) {
  2256. SDE_DEBUG("invalid sde encoder/master\n");
  2257. return;
  2258. }
  2259. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2260. sde_enc->cur_master->hw_mdptop &&
  2261. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2262. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2263. sde_enc->cur_master->hw_mdptop);
  2264. if (sde_enc->cur_master->hw_mdptop &&
  2265. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2266. !sde_in_trusted_vm(sde_kms))
  2267. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2268. sde_enc->cur_master->hw_mdptop,
  2269. sde_kms->catalog);
  2270. if (sde_enc->cur_master->hw_ctl &&
  2271. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2272. !sde_enc->cur_master->cont_splash_enabled)
  2273. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2274. sde_enc->cur_master->hw_ctl,
  2275. &sde_enc->cur_master->intf_cfg_v1);
  2276. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2277. sde_encoder_control_te(drm_enc, true);
  2278. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2279. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2280. }
  2281. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2282. {
  2283. struct sde_kms *sde_kms;
  2284. void *dither_cfg = NULL;
  2285. int ret = 0, i = 0;
  2286. size_t len = 0;
  2287. enum sde_rm_topology_name topology;
  2288. struct drm_encoder *drm_enc;
  2289. struct msm_display_dsc_info *dsc = NULL;
  2290. struct sde_encoder_virt *sde_enc;
  2291. struct sde_hw_pingpong *hw_pp;
  2292. u32 bpp, bpc;
  2293. int num_lm;
  2294. if (!phys || !phys->connector || !phys->hw_pp ||
  2295. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2296. return;
  2297. sde_kms = sde_encoder_get_kms(phys->parent);
  2298. if (!sde_kms)
  2299. return;
  2300. topology = sde_connector_get_topology_name(phys->connector);
  2301. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2302. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2303. (phys->split_role == ENC_ROLE_SLAVE)))
  2304. return;
  2305. drm_enc = phys->parent;
  2306. sde_enc = to_sde_encoder_virt(drm_enc);
  2307. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2308. bpc = dsc->config.bits_per_component;
  2309. bpp = dsc->config.bits_per_pixel;
  2310. /* disable dither for 10 bpp or 10bpc dsc config */
  2311. if (bpp == 10 || bpc == 10) {
  2312. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2313. return;
  2314. }
  2315. ret = sde_connector_get_dither_cfg(phys->connector,
  2316. phys->connector->state, &dither_cfg,
  2317. &len, sde_enc->idle_pc_restore);
  2318. /* skip reg writes when return values are invalid or no data */
  2319. if (ret && ret == -ENODATA)
  2320. return;
  2321. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2322. for (i = 0; i < num_lm; i++) {
  2323. hw_pp = sde_enc->hw_pp[i];
  2324. phys->hw_pp->ops.setup_dither(hw_pp,
  2325. dither_cfg, len);
  2326. }
  2327. }
  2328. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2329. {
  2330. struct sde_encoder_virt *sde_enc = NULL;
  2331. int i;
  2332. if (!drm_enc) {
  2333. SDE_ERROR("invalid encoder\n");
  2334. return;
  2335. }
  2336. sde_enc = to_sde_encoder_virt(drm_enc);
  2337. if (!sde_enc->cur_master) {
  2338. SDE_DEBUG("virt encoder has no master\n");
  2339. return;
  2340. }
  2341. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2342. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2343. sde_enc->idle_pc_restore = true;
  2344. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2345. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2346. if (!phys)
  2347. continue;
  2348. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2349. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2350. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2351. phys->ops.restore(phys);
  2352. _sde_encoder_setup_dither(phys);
  2353. }
  2354. if (sde_enc->cur_master->ops.restore)
  2355. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2356. _sde_encoder_virt_enable_helper(drm_enc);
  2357. }
  2358. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2359. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2360. {
  2361. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2362. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2363. int i;
  2364. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2365. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2366. if (!phys)
  2367. continue;
  2368. phys->comp_type = comp_info->comp_type;
  2369. phys->comp_ratio = comp_info->comp_ratio;
  2370. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2371. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2372. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2373. phys->dsc_extra_pclk_cycle_cnt =
  2374. comp_info->dsc_info.pclk_per_line;
  2375. phys->dsc_extra_disp_width =
  2376. comp_info->dsc_info.extra_width;
  2377. phys->dce_bytes_per_line =
  2378. comp_info->dsc_info.bytes_per_pkt *
  2379. comp_info->dsc_info.pkt_per_line;
  2380. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2381. phys->dce_bytes_per_line =
  2382. comp_info->vdc_info.bytes_per_pkt *
  2383. comp_info->vdc_info.pkt_per_line;
  2384. }
  2385. if (phys != sde_enc->cur_master) {
  2386. /**
  2387. * on DMS request, the encoder will be enabled
  2388. * already. Invoke restore to reconfigure the
  2389. * new mode.
  2390. */
  2391. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2392. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2393. phys->ops.restore)
  2394. phys->ops.restore(phys);
  2395. else if (phys->ops.enable)
  2396. phys->ops.enable(phys);
  2397. }
  2398. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2399. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2400. phys->ops.setup_misr(phys, true,
  2401. sde_enc->misr_frame_count);
  2402. }
  2403. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2404. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2405. sde_enc->cur_master->ops.restore)
  2406. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2407. else if (sde_enc->cur_master->ops.enable)
  2408. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2409. }
  2410. static void sde_encoder_off_work(struct kthread_work *work)
  2411. {
  2412. struct sde_encoder_virt *sde_enc = container_of(work,
  2413. struct sde_encoder_virt, delayed_off_work.work);
  2414. struct drm_encoder *drm_enc;
  2415. if (!sde_enc) {
  2416. SDE_ERROR("invalid sde encoder\n");
  2417. return;
  2418. }
  2419. drm_enc = &sde_enc->base;
  2420. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2421. sde_encoder_idle_request(drm_enc);
  2422. SDE_ATRACE_END("sde_encoder_off_work");
  2423. }
  2424. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2425. {
  2426. struct sde_encoder_virt *sde_enc = NULL;
  2427. int i, ret = 0;
  2428. struct sde_connector_state *c_state;
  2429. struct drm_display_mode *cur_mode = NULL;
  2430. struct msm_display_mode *msm_mode;
  2431. if (!drm_enc || !drm_enc->crtc) {
  2432. SDE_ERROR("invalid encoder\n");
  2433. return;
  2434. }
  2435. sde_enc = to_sde_encoder_virt(drm_enc);
  2436. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2437. SDE_ERROR("power resource is not enabled\n");
  2438. return;
  2439. }
  2440. if (!sde_enc->crtc)
  2441. sde_enc->crtc = drm_enc->crtc;
  2442. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2443. SDE_DEBUG_ENC(sde_enc, "\n");
  2444. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2445. sde_enc->cur_master = NULL;
  2446. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2447. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2448. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2449. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2450. sde_enc->cur_master = phys;
  2451. break;
  2452. }
  2453. }
  2454. if (!sde_enc->cur_master) {
  2455. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2456. return;
  2457. }
  2458. _sde_encoder_input_handler_register(drm_enc);
  2459. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2460. if (!c_state) {
  2461. SDE_ERROR("invalid connector state\n");
  2462. return;
  2463. }
  2464. msm_mode = &c_state->msm_mode;
  2465. if ((drm_enc->crtc->state->connectors_changed &&
  2466. sde_encoder_in_clone_mode(drm_enc)) ||
  2467. !(msm_is_mode_seamless_vrr(msm_mode)
  2468. || msm_is_mode_seamless_dms(msm_mode)
  2469. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2470. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2471. sde_encoder_off_work);
  2472. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2473. if (ret) {
  2474. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2475. ret);
  2476. return;
  2477. }
  2478. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2479. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2480. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2481. _sde_encoder_virt_enable_helper(drm_enc);
  2482. }
  2483. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2484. {
  2485. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2486. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2487. int i = 0;
  2488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2489. if (sde_enc->phys_encs[i]) {
  2490. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2491. sde_enc->phys_encs[i]->connector = NULL;
  2492. }
  2493. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2494. }
  2495. sde_enc->cur_master = NULL;
  2496. /*
  2497. * clear the cached crtc in sde_enc on use case finish, after all the
  2498. * outstanding events and timers have been completed
  2499. */
  2500. sde_enc->crtc = NULL;
  2501. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2502. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2503. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2504. }
  2505. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2506. {
  2507. struct sde_encoder_virt *sde_enc = NULL;
  2508. struct sde_kms *sde_kms;
  2509. enum sde_intf_mode intf_mode;
  2510. int i = 0;
  2511. if (!drm_enc) {
  2512. SDE_ERROR("invalid encoder\n");
  2513. return;
  2514. } else if (!drm_enc->dev) {
  2515. SDE_ERROR("invalid dev\n");
  2516. return;
  2517. } else if (!drm_enc->dev->dev_private) {
  2518. SDE_ERROR("invalid dev_private\n");
  2519. return;
  2520. }
  2521. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2522. SDE_ERROR("power resource is not enabled\n");
  2523. return;
  2524. }
  2525. sde_enc = to_sde_encoder_virt(drm_enc);
  2526. SDE_DEBUG_ENC(sde_enc, "\n");
  2527. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2528. if (!sde_kms)
  2529. return;
  2530. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2531. SDE_EVT32(DRMID(drm_enc));
  2532. /* wait for idle */
  2533. if (!sde_encoder_in_clone_mode(drm_enc))
  2534. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2535. _sde_encoder_input_handler_unregister(drm_enc);
  2536. /*
  2537. * For primary command mode and video mode encoders, execute the
  2538. * resource control pre-stop operations before the physical encoders
  2539. * are disabled, to allow the rsc to transition its states properly.
  2540. *
  2541. * For other encoder types, rsc should not be enabled until after
  2542. * they have been fully disabled, so delay the pre-stop operations
  2543. * until after the physical disable calls have returned.
  2544. */
  2545. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2546. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2547. sde_encoder_resource_control(drm_enc,
  2548. SDE_ENC_RC_EVENT_PRE_STOP);
  2549. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2550. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2551. if (phys && phys->ops.disable)
  2552. phys->ops.disable(phys);
  2553. }
  2554. } else {
  2555. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2556. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2557. if (phys && phys->ops.disable)
  2558. phys->ops.disable(phys);
  2559. }
  2560. sde_encoder_resource_control(drm_enc,
  2561. SDE_ENC_RC_EVENT_PRE_STOP);
  2562. }
  2563. /*
  2564. * disable dce after the transfer is complete (for command mode)
  2565. * and after physical encoder is disabled, to make sure timing
  2566. * engine is already disabled (for video mode).
  2567. */
  2568. if (!sde_in_trusted_vm(sde_kms))
  2569. sde_encoder_dce_disable(sde_enc);
  2570. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2571. if (!sde_encoder_in_clone_mode(drm_enc))
  2572. sde_encoder_virt_reset(drm_enc);
  2573. }
  2574. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2575. struct sde_encoder_phys_wb *wb_enc)
  2576. {
  2577. struct sde_encoder_virt *sde_enc;
  2578. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2579. struct sde_ctl_flush_cfg cfg;
  2580. ctl->ops.reset(ctl);
  2581. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2582. if (wb_enc) {
  2583. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2584. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2585. false, phys_enc->hw_pp->idx);
  2586. if (ctl->ops.update_bitmask)
  2587. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2588. wb_enc->hw_wb->idx, true);
  2589. }
  2590. } else {
  2591. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2592. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2593. phys_enc->hw_intf, false,
  2594. phys_enc->hw_pp->idx);
  2595. if (ctl->ops.update_bitmask)
  2596. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2597. phys_enc->hw_intf->idx, true);
  2598. }
  2599. }
  2600. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2601. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2602. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2603. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2604. phys_enc->hw_pp->merge_3d->idx, true);
  2605. }
  2606. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2607. phys_enc->hw_pp) {
  2608. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2609. false, phys_enc->hw_pp->idx);
  2610. if (ctl->ops.update_bitmask)
  2611. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2612. phys_enc->hw_cdm->idx, true);
  2613. }
  2614. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2615. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2616. ctl->ops.reset_post_disable)
  2617. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2618. phys_enc->hw_pp->merge_3d ?
  2619. phys_enc->hw_pp->merge_3d->idx : 0);
  2620. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2621. ctl->ops.get_pending_flush(ctl, &cfg);
  2622. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2623. ctl->ops.trigger_flush(ctl);
  2624. ctl->ops.trigger_start(ctl);
  2625. ctl->ops.clear_pending_flush(ctl);
  2626. }
  2627. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2628. enum sde_intf_type type, u32 controller_id)
  2629. {
  2630. int i = 0;
  2631. for (i = 0; i < catalog->intf_count; i++) {
  2632. if (catalog->intf[i].type == type
  2633. && catalog->intf[i].controller_id == controller_id) {
  2634. return catalog->intf[i].id;
  2635. }
  2636. }
  2637. return INTF_MAX;
  2638. }
  2639. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2640. enum sde_intf_type type, u32 controller_id)
  2641. {
  2642. if (controller_id < catalog->wb_count)
  2643. return catalog->wb[controller_id].id;
  2644. return WB_MAX;
  2645. }
  2646. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2647. struct drm_crtc *crtc)
  2648. {
  2649. struct sde_hw_uidle *uidle;
  2650. struct sde_uidle_cntr cntr;
  2651. struct sde_uidle_status status;
  2652. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2653. pr_err("invalid params %d %d\n",
  2654. !sde_kms, !crtc);
  2655. return;
  2656. }
  2657. /* check if perf counters are enabled and setup */
  2658. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2659. return;
  2660. uidle = sde_kms->hw_uidle;
  2661. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2662. && uidle->ops.uidle_get_status) {
  2663. uidle->ops.uidle_get_status(uidle, &status);
  2664. trace_sde_perf_uidle_status(
  2665. crtc->base.id,
  2666. status.uidle_danger_status_0,
  2667. status.uidle_danger_status_1,
  2668. status.uidle_safe_status_0,
  2669. status.uidle_safe_status_1,
  2670. status.uidle_idle_status_0,
  2671. status.uidle_idle_status_1,
  2672. status.uidle_fal_status_0,
  2673. status.uidle_fal_status_1,
  2674. status.uidle_status,
  2675. status.uidle_en_fal10);
  2676. }
  2677. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2678. && uidle->ops.uidle_get_cntr) {
  2679. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2680. trace_sde_perf_uidle_cntr(
  2681. crtc->base.id,
  2682. cntr.fal1_gate_cntr,
  2683. cntr.fal10_gate_cntr,
  2684. cntr.fal_wait_gate_cntr,
  2685. cntr.fal1_num_transitions_cntr,
  2686. cntr.fal10_num_transitions_cntr,
  2687. cntr.min_gate_cntr,
  2688. cntr.max_gate_cntr);
  2689. }
  2690. }
  2691. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2692. struct sde_encoder_phys *phy_enc)
  2693. {
  2694. struct sde_encoder_virt *sde_enc = NULL;
  2695. unsigned long lock_flags;
  2696. ktime_t ts = 0;
  2697. if (!drm_enc || !phy_enc)
  2698. return;
  2699. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2700. sde_enc = to_sde_encoder_virt(drm_enc);
  2701. /*
  2702. * calculate accurate vsync timestamp when available
  2703. * set current time otherwise
  2704. */
  2705. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2706. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2707. if (!ts)
  2708. ts = ktime_get();
  2709. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2710. phy_enc->last_vsync_timestamp = ts;
  2711. atomic_inc(&phy_enc->vsync_cnt);
  2712. if (sde_enc->crtc_vblank_cb)
  2713. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2714. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2715. if (phy_enc->sde_kms &&
  2716. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2717. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2718. SDE_ATRACE_END("encoder_vblank_callback");
  2719. }
  2720. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2721. struct sde_encoder_phys *phy_enc)
  2722. {
  2723. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2724. if (!phy_enc)
  2725. return;
  2726. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2727. atomic_inc(&phy_enc->underrun_cnt);
  2728. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2729. if (sde_enc->cur_master &&
  2730. sde_enc->cur_master->ops.get_underrun_line_count)
  2731. sde_enc->cur_master->ops.get_underrun_line_count(
  2732. sde_enc->cur_master);
  2733. trace_sde_encoder_underrun(DRMID(drm_enc),
  2734. atomic_read(&phy_enc->underrun_cnt));
  2735. SDE_DBG_CTRL("stop_ftrace");
  2736. SDE_DBG_CTRL("panic_underrun");
  2737. SDE_ATRACE_END("encoder_underrun_callback");
  2738. }
  2739. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2740. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2741. {
  2742. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2743. unsigned long lock_flags;
  2744. bool enable;
  2745. int i;
  2746. enable = vbl_cb ? true : false;
  2747. if (!drm_enc) {
  2748. SDE_ERROR("invalid encoder\n");
  2749. return;
  2750. }
  2751. SDE_DEBUG_ENC(sde_enc, "\n");
  2752. SDE_EVT32(DRMID(drm_enc), enable);
  2753. if (sde_encoder_in_clone_mode(drm_enc)) {
  2754. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2755. return;
  2756. }
  2757. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2758. sde_enc->crtc_vblank_cb = vbl_cb;
  2759. sde_enc->crtc_vblank_cb_data = vbl_data;
  2760. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2763. if (phys && phys->ops.control_vblank_irq)
  2764. phys->ops.control_vblank_irq(phys, enable);
  2765. }
  2766. sde_enc->vblank_enabled = enable;
  2767. }
  2768. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2769. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2770. struct drm_crtc *crtc)
  2771. {
  2772. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2773. unsigned long lock_flags;
  2774. bool enable;
  2775. enable = frame_event_cb ? true : false;
  2776. if (!drm_enc) {
  2777. SDE_ERROR("invalid encoder\n");
  2778. return;
  2779. }
  2780. SDE_DEBUG_ENC(sde_enc, "\n");
  2781. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2782. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2783. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2784. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2785. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2786. }
  2787. static void sde_encoder_frame_done_callback(
  2788. struct drm_encoder *drm_enc,
  2789. struct sde_encoder_phys *ready_phys, u32 event)
  2790. {
  2791. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2792. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2793. unsigned int i;
  2794. bool trigger = true;
  2795. bool is_cmd_mode = false;
  2796. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2797. ktime_t ts = 0;
  2798. if (!sde_kms || !sde_enc->cur_master) {
  2799. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2800. sde_kms, sde_enc->cur_master);
  2801. return;
  2802. }
  2803. sde_enc->crtc_frame_event_cb_data.connector =
  2804. sde_enc->cur_master->connector;
  2805. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2806. is_cmd_mode = true;
  2807. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2808. if (sde_kms->catalog->has_precise_vsync_ts
  2809. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2810. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2811. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2812. /*
  2813. * get current ktime for other events and when precise timestamp is not
  2814. * available for retire-fence
  2815. */
  2816. if (!ts)
  2817. ts = ktime_get();
  2818. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2819. | SDE_ENCODER_FRAME_EVENT_ERROR
  2820. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2821. if (ready_phys->connector)
  2822. topology = sde_connector_get_topology_name(
  2823. ready_phys->connector);
  2824. /* One of the physical encoders has become idle */
  2825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2826. if (sde_enc->phys_encs[i] == ready_phys) {
  2827. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2828. atomic_read(&sde_enc->frame_done_cnt[i]));
  2829. if (!atomic_add_unless(
  2830. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2831. SDE_EVT32(DRMID(drm_enc), event,
  2832. ready_phys->intf_idx,
  2833. SDE_EVTLOG_ERROR);
  2834. SDE_ERROR_ENC(sde_enc,
  2835. "intf idx:%d, event:%d\n",
  2836. ready_phys->intf_idx, event);
  2837. return;
  2838. }
  2839. }
  2840. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2841. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2842. trigger = false;
  2843. }
  2844. if (trigger) {
  2845. if (sde_enc->crtc_frame_event_cb)
  2846. sde_enc->crtc_frame_event_cb(
  2847. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2848. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2849. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2850. -1, 0);
  2851. }
  2852. } else if (sde_enc->crtc_frame_event_cb) {
  2853. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2854. }
  2855. }
  2856. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2857. {
  2858. struct sde_encoder_virt *sde_enc;
  2859. if (!drm_enc) {
  2860. SDE_ERROR("invalid drm encoder\n");
  2861. return -EINVAL;
  2862. }
  2863. sde_enc = to_sde_encoder_virt(drm_enc);
  2864. sde_encoder_resource_control(&sde_enc->base,
  2865. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2866. return 0;
  2867. }
  2868. /**
  2869. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2870. * drm_enc: Pointer to drm encoder structure
  2871. * phys: Pointer to physical encoder structure
  2872. * extra_flush: Additional bit mask to include in flush trigger
  2873. * config_changed: if true new config is applied, avoid increment of retire
  2874. * count if false
  2875. */
  2876. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2877. struct sde_encoder_phys *phys,
  2878. struct sde_ctl_flush_cfg *extra_flush,
  2879. bool config_changed)
  2880. {
  2881. struct sde_hw_ctl *ctl;
  2882. unsigned long lock_flags;
  2883. struct sde_encoder_virt *sde_enc;
  2884. int pend_ret_fence_cnt;
  2885. struct sde_connector *c_conn;
  2886. if (!drm_enc || !phys) {
  2887. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2888. !drm_enc, !phys);
  2889. return;
  2890. }
  2891. sde_enc = to_sde_encoder_virt(drm_enc);
  2892. c_conn = to_sde_connector(phys->connector);
  2893. if (!phys->hw_pp) {
  2894. SDE_ERROR("invalid pingpong hw\n");
  2895. return;
  2896. }
  2897. ctl = phys->hw_ctl;
  2898. if (!ctl || !phys->ops.trigger_flush) {
  2899. SDE_ERROR("missing ctl/trigger cb\n");
  2900. return;
  2901. }
  2902. if (phys->split_role == ENC_ROLE_SKIP) {
  2903. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2904. "skip flush pp%d ctl%d\n",
  2905. phys->hw_pp->idx - PINGPONG_0,
  2906. ctl->idx - CTL_0);
  2907. return;
  2908. }
  2909. /* update pending counts and trigger kickoff ctl flush atomically */
  2910. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2911. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2912. atomic_inc(&phys->pending_retire_fence_cnt);
  2913. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2914. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2915. ctl->ops.update_bitmask) {
  2916. /* perform peripheral flush on every frame update for dp dsc */
  2917. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2918. phys->comp_ratio && c_conn->ops.update_pps) {
  2919. c_conn->ops.update_pps(phys->connector, NULL,
  2920. c_conn->display);
  2921. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2922. phys->hw_intf->idx, 1);
  2923. }
  2924. if (sde_enc->dynamic_hdr_updated)
  2925. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2926. phys->hw_intf->idx, 1);
  2927. }
  2928. if ((extra_flush && extra_flush->pending_flush_mask)
  2929. && ctl->ops.update_pending_flush)
  2930. ctl->ops.update_pending_flush(ctl, extra_flush);
  2931. phys->ops.trigger_flush(phys);
  2932. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2933. if (ctl->ops.get_pending_flush) {
  2934. struct sde_ctl_flush_cfg pending_flush = {0,};
  2935. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2936. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2937. ctl->idx - CTL_0,
  2938. pending_flush.pending_flush_mask,
  2939. pend_ret_fence_cnt);
  2940. } else {
  2941. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2942. ctl->idx - CTL_0,
  2943. pend_ret_fence_cnt);
  2944. }
  2945. }
  2946. /**
  2947. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2948. * phys: Pointer to physical encoder structure
  2949. */
  2950. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2951. {
  2952. struct sde_hw_ctl *ctl;
  2953. struct sde_encoder_virt *sde_enc;
  2954. if (!phys) {
  2955. SDE_ERROR("invalid argument(s)\n");
  2956. return;
  2957. }
  2958. if (!phys->hw_pp) {
  2959. SDE_ERROR("invalid pingpong hw\n");
  2960. return;
  2961. }
  2962. if (!phys->parent) {
  2963. SDE_ERROR("invalid parent\n");
  2964. return;
  2965. }
  2966. /* avoid ctrl start for encoder in clone mode */
  2967. if (phys->in_clone_mode)
  2968. return;
  2969. ctl = phys->hw_ctl;
  2970. sde_enc = to_sde_encoder_virt(phys->parent);
  2971. if (phys->split_role == ENC_ROLE_SKIP) {
  2972. SDE_DEBUG_ENC(sde_enc,
  2973. "skip start pp%d ctl%d\n",
  2974. phys->hw_pp->idx - PINGPONG_0,
  2975. ctl->idx - CTL_0);
  2976. return;
  2977. }
  2978. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2979. phys->ops.trigger_start(phys);
  2980. }
  2981. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2982. {
  2983. struct sde_hw_ctl *ctl;
  2984. if (!phys_enc) {
  2985. SDE_ERROR("invalid encoder\n");
  2986. return;
  2987. }
  2988. ctl = phys_enc->hw_ctl;
  2989. if (ctl && ctl->ops.trigger_flush)
  2990. ctl->ops.trigger_flush(ctl);
  2991. }
  2992. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2993. {
  2994. struct sde_hw_ctl *ctl;
  2995. if (!phys_enc) {
  2996. SDE_ERROR("invalid encoder\n");
  2997. return;
  2998. }
  2999. ctl = phys_enc->hw_ctl;
  3000. if (ctl && ctl->ops.trigger_start) {
  3001. ctl->ops.trigger_start(ctl);
  3002. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3003. }
  3004. }
  3005. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3006. {
  3007. struct sde_encoder_virt *sde_enc;
  3008. struct sde_connector *sde_con;
  3009. void *sde_con_disp;
  3010. struct sde_hw_ctl *ctl;
  3011. int rc;
  3012. if (!phys_enc) {
  3013. SDE_ERROR("invalid encoder\n");
  3014. return;
  3015. }
  3016. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3017. ctl = phys_enc->hw_ctl;
  3018. if (!ctl || !ctl->ops.reset)
  3019. return;
  3020. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3021. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3022. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3023. phys_enc->connector) {
  3024. sde_con = to_sde_connector(phys_enc->connector);
  3025. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3026. if (sde_con->ops.soft_reset) {
  3027. rc = sde_con->ops.soft_reset(sde_con_disp);
  3028. if (rc) {
  3029. SDE_ERROR_ENC(sde_enc,
  3030. "connector soft reset failure\n");
  3031. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3032. }
  3033. }
  3034. }
  3035. phys_enc->enable_state = SDE_ENC_ENABLED;
  3036. }
  3037. /**
  3038. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3039. * Iterate through the physical encoders and perform consolidated flush
  3040. * and/or control start triggering as needed. This is done in the virtual
  3041. * encoder rather than the individual physical ones in order to handle
  3042. * use cases that require visibility into multiple physical encoders at
  3043. * a time.
  3044. * sde_enc: Pointer to virtual encoder structure
  3045. * config_changed: if true new config is applied. Avoid regdma_flush and
  3046. * incrementing the retire count if false.
  3047. */
  3048. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3049. bool config_changed)
  3050. {
  3051. struct sde_hw_ctl *ctl;
  3052. uint32_t i;
  3053. struct sde_ctl_flush_cfg pending_flush = {0,};
  3054. u32 pending_kickoff_cnt;
  3055. struct msm_drm_private *priv = NULL;
  3056. struct sde_kms *sde_kms = NULL;
  3057. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3058. bool is_regdma_blocking = false, is_vid_mode = false;
  3059. struct sde_crtc *sde_crtc;
  3060. if (!sde_enc) {
  3061. SDE_ERROR("invalid encoder\n");
  3062. return;
  3063. }
  3064. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3065. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3066. is_vid_mode = true;
  3067. is_regdma_blocking = (is_vid_mode ||
  3068. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3069. /* don't perform flush/start operations for slave encoders */
  3070. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3071. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3072. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3073. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3074. continue;
  3075. ctl = phys->hw_ctl;
  3076. if (!ctl)
  3077. continue;
  3078. if (phys->connector)
  3079. topology = sde_connector_get_topology_name(
  3080. phys->connector);
  3081. if (!phys->ops.needs_single_flush ||
  3082. !phys->ops.needs_single_flush(phys)) {
  3083. if (config_changed && ctl->ops.reg_dma_flush)
  3084. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3085. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3086. config_changed);
  3087. } else if (ctl->ops.get_pending_flush) {
  3088. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3089. }
  3090. }
  3091. /* for split flush, combine pending flush masks and send to master */
  3092. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3093. ctl = sde_enc->cur_master->hw_ctl;
  3094. if (config_changed && ctl->ops.reg_dma_flush)
  3095. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3096. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3097. &pending_flush,
  3098. config_changed);
  3099. }
  3100. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3101. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3102. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3103. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3104. continue;
  3105. if (!phys->ops.needs_single_flush ||
  3106. !phys->ops.needs_single_flush(phys)) {
  3107. pending_kickoff_cnt =
  3108. sde_encoder_phys_inc_pending(phys);
  3109. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3110. } else {
  3111. pending_kickoff_cnt =
  3112. sde_encoder_phys_inc_pending(phys);
  3113. SDE_EVT32(pending_kickoff_cnt,
  3114. pending_flush.pending_flush_mask,
  3115. SDE_EVTLOG_FUNC_CASE2);
  3116. }
  3117. }
  3118. if (sde_enc->misr_enable)
  3119. sde_encoder_misr_configure(&sde_enc->base, true,
  3120. sde_enc->misr_frame_count);
  3121. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3122. if (crtc_misr_info.misr_enable && sde_crtc &&
  3123. sde_crtc->misr_reconfigure) {
  3124. sde_crtc_misr_setup(sde_enc->crtc, true,
  3125. crtc_misr_info.misr_frame_count);
  3126. sde_crtc->misr_reconfigure = false;
  3127. }
  3128. _sde_encoder_trigger_start(sde_enc->cur_master);
  3129. if (sde_enc->elevated_ahb_vote) {
  3130. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3131. priv = sde_enc->base.dev->dev_private;
  3132. if (sde_kms != NULL) {
  3133. sde_power_scale_reg_bus(&priv->phandle,
  3134. VOTE_INDEX_LOW,
  3135. false);
  3136. }
  3137. sde_enc->elevated_ahb_vote = false;
  3138. }
  3139. }
  3140. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3141. struct drm_encoder *drm_enc,
  3142. unsigned long *affected_displays,
  3143. int num_active_phys)
  3144. {
  3145. struct sde_encoder_virt *sde_enc;
  3146. struct sde_encoder_phys *master;
  3147. enum sde_rm_topology_name topology;
  3148. bool is_right_only;
  3149. if (!drm_enc || !affected_displays)
  3150. return;
  3151. sde_enc = to_sde_encoder_virt(drm_enc);
  3152. master = sde_enc->cur_master;
  3153. if (!master || !master->connector)
  3154. return;
  3155. topology = sde_connector_get_topology_name(master->connector);
  3156. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3157. return;
  3158. /*
  3159. * For pingpong split, the slave pingpong won't generate IRQs. For
  3160. * right-only updates, we can't swap pingpongs, or simply swap the
  3161. * master/slave assignment, we actually have to swap the interfaces
  3162. * so that the master physical encoder will use a pingpong/interface
  3163. * that generates irqs on which to wait.
  3164. */
  3165. is_right_only = !test_bit(0, affected_displays) &&
  3166. test_bit(1, affected_displays);
  3167. if (is_right_only && !sde_enc->intfs_swapped) {
  3168. /* right-only update swap interfaces */
  3169. swap(sde_enc->phys_encs[0]->intf_idx,
  3170. sde_enc->phys_encs[1]->intf_idx);
  3171. sde_enc->intfs_swapped = true;
  3172. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3173. /* left-only or full update, swap back */
  3174. swap(sde_enc->phys_encs[0]->intf_idx,
  3175. sde_enc->phys_encs[1]->intf_idx);
  3176. sde_enc->intfs_swapped = false;
  3177. }
  3178. SDE_DEBUG_ENC(sde_enc,
  3179. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3180. is_right_only, sde_enc->intfs_swapped,
  3181. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3182. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3183. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3184. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3185. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3186. *affected_displays);
  3187. /* ppsplit always uses master since ppslave invalid for irqs*/
  3188. if (num_active_phys == 1)
  3189. *affected_displays = BIT(0);
  3190. }
  3191. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3192. struct sde_encoder_kickoff_params *params)
  3193. {
  3194. struct sde_encoder_virt *sde_enc;
  3195. struct sde_encoder_phys *phys;
  3196. int i, num_active_phys;
  3197. bool master_assigned = false;
  3198. if (!drm_enc || !params)
  3199. return;
  3200. sde_enc = to_sde_encoder_virt(drm_enc);
  3201. if (sde_enc->num_phys_encs <= 1)
  3202. return;
  3203. /* count bits set */
  3204. num_active_phys = hweight_long(params->affected_displays);
  3205. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3206. params->affected_displays, num_active_phys);
  3207. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3208. num_active_phys);
  3209. /* for left/right only update, ppsplit master switches interface */
  3210. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3211. &params->affected_displays, num_active_phys);
  3212. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3213. enum sde_enc_split_role prv_role, new_role;
  3214. bool active = false;
  3215. phys = sde_enc->phys_encs[i];
  3216. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3217. continue;
  3218. active = test_bit(i, &params->affected_displays);
  3219. prv_role = phys->split_role;
  3220. if (active && num_active_phys == 1)
  3221. new_role = ENC_ROLE_SOLO;
  3222. else if (active && !master_assigned)
  3223. new_role = ENC_ROLE_MASTER;
  3224. else if (active)
  3225. new_role = ENC_ROLE_SLAVE;
  3226. else
  3227. new_role = ENC_ROLE_SKIP;
  3228. phys->ops.update_split_role(phys, new_role);
  3229. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3230. sde_enc->cur_master = phys;
  3231. master_assigned = true;
  3232. }
  3233. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3234. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3235. phys->split_role, active);
  3236. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3237. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3238. phys->split_role, active, num_active_phys);
  3239. }
  3240. }
  3241. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3242. {
  3243. struct sde_encoder_virt *sde_enc;
  3244. struct msm_display_info *disp_info;
  3245. if (!drm_enc) {
  3246. SDE_ERROR("invalid encoder\n");
  3247. return false;
  3248. }
  3249. sde_enc = to_sde_encoder_virt(drm_enc);
  3250. disp_info = &sde_enc->disp_info;
  3251. return (disp_info->curr_panel_mode == mode);
  3252. }
  3253. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3254. {
  3255. struct sde_encoder_virt *sde_enc;
  3256. struct sde_encoder_phys *phys;
  3257. unsigned int i;
  3258. struct sde_hw_ctl *ctl;
  3259. if (!drm_enc) {
  3260. SDE_ERROR("invalid encoder\n");
  3261. return;
  3262. }
  3263. sde_enc = to_sde_encoder_virt(drm_enc);
  3264. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3265. phys = sde_enc->phys_encs[i];
  3266. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3267. sde_encoder_check_curr_mode(drm_enc,
  3268. MSM_DISPLAY_CMD_MODE)) {
  3269. ctl = phys->hw_ctl;
  3270. if (ctl->ops.trigger_pending)
  3271. /* update only for command mode primary ctl */
  3272. ctl->ops.trigger_pending(ctl);
  3273. }
  3274. }
  3275. sde_enc->idle_pc_restore = false;
  3276. }
  3277. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3278. {
  3279. struct sde_encoder_virt *sde_enc = container_of(work,
  3280. struct sde_encoder_virt, esd_trigger_work);
  3281. if (!sde_enc) {
  3282. SDE_ERROR("invalid sde encoder\n");
  3283. return;
  3284. }
  3285. sde_encoder_resource_control(&sde_enc->base,
  3286. SDE_ENC_RC_EVENT_KICKOFF);
  3287. }
  3288. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3289. {
  3290. struct sde_encoder_virt *sde_enc = container_of(work,
  3291. struct sde_encoder_virt, input_event_work);
  3292. if (!sde_enc) {
  3293. SDE_ERROR("invalid sde encoder\n");
  3294. return;
  3295. }
  3296. sde_encoder_resource_control(&sde_enc->base,
  3297. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3298. }
  3299. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3300. {
  3301. struct sde_encoder_virt *sde_enc = container_of(work,
  3302. struct sde_encoder_virt, early_wakeup_work);
  3303. if (!sde_enc) {
  3304. SDE_ERROR("invalid sde encoder\n");
  3305. return;
  3306. }
  3307. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3308. sde_encoder_resource_control(&sde_enc->base,
  3309. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3310. SDE_ATRACE_END("encoder_early_wakeup");
  3311. }
  3312. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3313. {
  3314. struct sde_encoder_virt *sde_enc = NULL;
  3315. struct msm_drm_thread *disp_thread = NULL;
  3316. struct msm_drm_private *priv = NULL;
  3317. priv = drm_enc->dev->dev_private;
  3318. sde_enc = to_sde_encoder_virt(drm_enc);
  3319. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3320. SDE_DEBUG_ENC(sde_enc,
  3321. "should only early wake up command mode display\n");
  3322. return;
  3323. }
  3324. if (!sde_enc->crtc || (sde_enc->crtc->index
  3325. >= ARRAY_SIZE(priv->event_thread))) {
  3326. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3327. sde_enc->crtc == NULL,
  3328. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3329. return;
  3330. }
  3331. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3332. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3333. kthread_queue_work(&disp_thread->worker,
  3334. &sde_enc->early_wakeup_work);
  3335. SDE_ATRACE_END("queue_early_wakeup_work");
  3336. }
  3337. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3338. {
  3339. static const uint64_t timeout_us = 50000;
  3340. static const uint64_t sleep_us = 20;
  3341. struct sde_encoder_virt *sde_enc;
  3342. ktime_t cur_ktime, exp_ktime;
  3343. uint32_t line_count, tmp, i;
  3344. if (!drm_enc) {
  3345. SDE_ERROR("invalid encoder\n");
  3346. return -EINVAL;
  3347. }
  3348. sde_enc = to_sde_encoder_virt(drm_enc);
  3349. if (!sde_enc->cur_master ||
  3350. !sde_enc->cur_master->ops.get_line_count) {
  3351. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3352. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3353. return -EINVAL;
  3354. }
  3355. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3356. line_count = sde_enc->cur_master->ops.get_line_count(
  3357. sde_enc->cur_master);
  3358. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3359. tmp = line_count;
  3360. line_count = sde_enc->cur_master->ops.get_line_count(
  3361. sde_enc->cur_master);
  3362. if (line_count < tmp) {
  3363. SDE_EVT32(DRMID(drm_enc), line_count);
  3364. return 0;
  3365. }
  3366. cur_ktime = ktime_get();
  3367. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3368. break;
  3369. usleep_range(sleep_us / 2, sleep_us);
  3370. }
  3371. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3372. return -ETIMEDOUT;
  3373. }
  3374. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3375. {
  3376. struct drm_encoder *drm_enc;
  3377. struct sde_rm_hw_iter rm_iter;
  3378. bool lm_valid = false;
  3379. bool intf_valid = false;
  3380. if (!phys_enc || !phys_enc->parent) {
  3381. SDE_ERROR("invalid encoder\n");
  3382. return -EINVAL;
  3383. }
  3384. drm_enc = phys_enc->parent;
  3385. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3386. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3387. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3388. phys_enc->has_intf_te)) {
  3389. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3390. SDE_HW_BLK_INTF);
  3391. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3392. struct sde_hw_intf *hw_intf =
  3393. (struct sde_hw_intf *)rm_iter.hw;
  3394. if (!hw_intf)
  3395. continue;
  3396. if (phys_enc->hw_ctl->ops.update_bitmask)
  3397. phys_enc->hw_ctl->ops.update_bitmask(
  3398. phys_enc->hw_ctl,
  3399. SDE_HW_FLUSH_INTF,
  3400. hw_intf->idx, 1);
  3401. intf_valid = true;
  3402. }
  3403. if (!intf_valid) {
  3404. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3405. "intf not found to flush\n");
  3406. return -EFAULT;
  3407. }
  3408. } else {
  3409. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3410. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3411. struct sde_hw_mixer *hw_lm =
  3412. (struct sde_hw_mixer *)rm_iter.hw;
  3413. if (!hw_lm)
  3414. continue;
  3415. /* update LM flush for HW without INTF TE */
  3416. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3417. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3418. phys_enc->hw_ctl,
  3419. hw_lm->idx, 1);
  3420. lm_valid = true;
  3421. }
  3422. if (!lm_valid) {
  3423. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3424. "lm not found to flush\n");
  3425. return -EFAULT;
  3426. }
  3427. }
  3428. return 0;
  3429. }
  3430. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3431. struct sde_encoder_virt *sde_enc)
  3432. {
  3433. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3434. struct sde_hw_mdp *mdptop = NULL;
  3435. sde_enc->dynamic_hdr_updated = false;
  3436. if (sde_enc->cur_master) {
  3437. mdptop = sde_enc->cur_master->hw_mdptop;
  3438. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3439. sde_enc->cur_master->connector);
  3440. }
  3441. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3442. return;
  3443. if (mdptop->ops.set_hdr_plus_metadata) {
  3444. sde_enc->dynamic_hdr_updated = true;
  3445. mdptop->ops.set_hdr_plus_metadata(
  3446. mdptop, dhdr_meta->dynamic_hdr_payload,
  3447. dhdr_meta->dynamic_hdr_payload_size,
  3448. sde_enc->cur_master->intf_idx == INTF_0 ?
  3449. 0 : 1);
  3450. }
  3451. }
  3452. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3453. {
  3454. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3455. struct sde_encoder_phys *phys;
  3456. int i;
  3457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3458. phys = sde_enc->phys_encs[i];
  3459. if (phys && phys->ops.hw_reset)
  3460. phys->ops.hw_reset(phys);
  3461. }
  3462. }
  3463. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3464. struct sde_encoder_kickoff_params *params)
  3465. {
  3466. struct sde_encoder_virt *sde_enc;
  3467. struct sde_encoder_phys *phys;
  3468. struct sde_kms *sde_kms = NULL;
  3469. struct sde_crtc *sde_crtc;
  3470. bool needs_hw_reset = false, is_cmd_mode;
  3471. int i, rc, ret = 0;
  3472. struct msm_display_info *disp_info;
  3473. if (!drm_enc || !params || !drm_enc->dev ||
  3474. !drm_enc->dev->dev_private) {
  3475. SDE_ERROR("invalid args\n");
  3476. return -EINVAL;
  3477. }
  3478. sde_enc = to_sde_encoder_virt(drm_enc);
  3479. sde_kms = sde_encoder_get_kms(drm_enc);
  3480. if (!sde_kms)
  3481. return -EINVAL;
  3482. disp_info = &sde_enc->disp_info;
  3483. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3484. SDE_DEBUG_ENC(sde_enc, "\n");
  3485. SDE_EVT32(DRMID(drm_enc));
  3486. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3487. MSM_DISPLAY_CMD_MODE);
  3488. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3489. && is_cmd_mode)
  3490. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3491. sde_enc->cur_master->connector->state,
  3492. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3493. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3494. /* prepare for next kickoff, may include waiting on previous kickoff */
  3495. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3496. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3497. phys = sde_enc->phys_encs[i];
  3498. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3499. params->recovery_events_enabled =
  3500. sde_enc->recovery_events_enabled;
  3501. if (phys) {
  3502. if (phys->ops.prepare_for_kickoff) {
  3503. rc = phys->ops.prepare_for_kickoff(
  3504. phys, params);
  3505. if (rc)
  3506. ret = rc;
  3507. }
  3508. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3509. needs_hw_reset = true;
  3510. _sde_encoder_setup_dither(phys);
  3511. if (sde_enc->cur_master &&
  3512. sde_connector_is_qsync_updated(
  3513. sde_enc->cur_master->connector)) {
  3514. _helper_flush_qsync(phys);
  3515. if (is_cmd_mode)
  3516. _sde_encoder_update_rsc_client(drm_enc,
  3517. true);
  3518. }
  3519. }
  3520. }
  3521. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3522. if (rc) {
  3523. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3524. ret = rc;
  3525. goto end;
  3526. }
  3527. /* if any phys needs reset, reset all phys, in-order */
  3528. if (needs_hw_reset)
  3529. sde_encoder_needs_hw_reset(drm_enc);
  3530. _sde_encoder_update_master(drm_enc, params);
  3531. _sde_encoder_update_roi(drm_enc);
  3532. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3533. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3534. if (rc) {
  3535. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3536. sde_enc->cur_master->connector->base.id,
  3537. rc);
  3538. ret = rc;
  3539. }
  3540. }
  3541. if (sde_enc->cur_master &&
  3542. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3543. !sde_enc->cur_master->cont_splash_enabled)) {
  3544. rc = sde_encoder_dce_setup(sde_enc, params);
  3545. if (rc) {
  3546. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3547. ret = rc;
  3548. }
  3549. }
  3550. sde_encoder_dce_flush(sde_enc);
  3551. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3552. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3553. sde_enc->cur_master, sde_kms->qdss_enabled);
  3554. end:
  3555. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3556. return ret;
  3557. }
  3558. /**
  3559. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3560. * with the specified encoder, and unstage all pipes from it
  3561. * @encoder: encoder pointer
  3562. * Returns: 0 on success
  3563. */
  3564. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3565. {
  3566. struct sde_encoder_virt *sde_enc;
  3567. struct sde_encoder_phys *phys;
  3568. unsigned int i;
  3569. int rc = 0;
  3570. if (!drm_enc) {
  3571. SDE_ERROR("invalid encoder\n");
  3572. return -EINVAL;
  3573. }
  3574. sde_enc = to_sde_encoder_virt(drm_enc);
  3575. SDE_ATRACE_BEGIN("encoder_release_lm");
  3576. SDE_DEBUG_ENC(sde_enc, "\n");
  3577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3578. phys = sde_enc->phys_encs[i];
  3579. if (!phys)
  3580. continue;
  3581. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3582. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3583. if (rc)
  3584. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3585. }
  3586. SDE_ATRACE_END("encoder_release_lm");
  3587. return rc;
  3588. }
  3589. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3590. bool config_changed)
  3591. {
  3592. struct sde_encoder_virt *sde_enc;
  3593. struct sde_encoder_phys *phys;
  3594. unsigned int i;
  3595. if (!drm_enc) {
  3596. SDE_ERROR("invalid encoder\n");
  3597. return;
  3598. }
  3599. SDE_ATRACE_BEGIN("encoder_kickoff");
  3600. sde_enc = to_sde_encoder_virt(drm_enc);
  3601. SDE_DEBUG_ENC(sde_enc, "\n");
  3602. /* create a 'no pipes' commit to release buffers on errors */
  3603. if (is_error)
  3604. _sde_encoder_reset_ctl_hw(drm_enc);
  3605. if (sde_enc->delay_kickoff) {
  3606. u32 loop_count = 20;
  3607. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3608. for (i = 0; i < loop_count; i++) {
  3609. usleep_range(sleep, sleep * 2);
  3610. if (!sde_enc->delay_kickoff)
  3611. break;
  3612. }
  3613. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3614. }
  3615. /* All phys encs are ready to go, trigger the kickoff */
  3616. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3617. /* allow phys encs to handle any post-kickoff business */
  3618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3619. phys = sde_enc->phys_encs[i];
  3620. if (phys && phys->ops.handle_post_kickoff)
  3621. phys->ops.handle_post_kickoff(phys);
  3622. }
  3623. SDE_ATRACE_END("encoder_kickoff");
  3624. }
  3625. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3626. struct sde_hw_pp_vsync_info *info)
  3627. {
  3628. struct sde_encoder_virt *sde_enc;
  3629. struct sde_encoder_phys *phys;
  3630. int i, ret;
  3631. if (!drm_enc || !info)
  3632. return;
  3633. sde_enc = to_sde_encoder_virt(drm_enc);
  3634. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3635. phys = sde_enc->phys_encs[i];
  3636. if (phys && phys->hw_intf && phys->hw_pp
  3637. && phys->hw_intf->ops.get_vsync_info) {
  3638. ret = phys->hw_intf->ops.get_vsync_info(
  3639. phys->hw_intf, &info[i]);
  3640. if (!ret) {
  3641. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3642. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3643. }
  3644. }
  3645. }
  3646. }
  3647. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3648. u32 *transfer_time_us)
  3649. {
  3650. struct sde_encoder_virt *sde_enc;
  3651. struct msm_mode_info *info;
  3652. if (!drm_enc || !transfer_time_us) {
  3653. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3654. !transfer_time_us);
  3655. return;
  3656. }
  3657. sde_enc = to_sde_encoder_virt(drm_enc);
  3658. info = &sde_enc->mode_info;
  3659. *transfer_time_us = info->mdp_transfer_time_us;
  3660. }
  3661. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3662. {
  3663. struct sde_encoder_virt *sde_enc;
  3664. struct sde_encoder_phys *master;
  3665. bool is_vid_mode;
  3666. if (!drm_enc)
  3667. return -EINVAL;
  3668. sde_enc = to_sde_encoder_virt(drm_enc);
  3669. master = sde_enc->cur_master;
  3670. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3671. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3672. return -ENODATA;
  3673. if (!master->hw_intf->ops.get_avr_status)
  3674. return -EOPNOTSUPP;
  3675. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3676. }
  3677. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3678. struct drm_framebuffer *fb)
  3679. {
  3680. struct drm_encoder *drm_enc;
  3681. struct sde_hw_mixer_cfg mixer;
  3682. struct sde_rm_hw_iter lm_iter;
  3683. bool lm_valid = false;
  3684. if (!phys_enc || !phys_enc->parent) {
  3685. SDE_ERROR("invalid encoder\n");
  3686. return -EINVAL;
  3687. }
  3688. drm_enc = phys_enc->parent;
  3689. memset(&mixer, 0, sizeof(mixer));
  3690. /* reset associated CTL/LMs */
  3691. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3692. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3693. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3694. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3695. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3696. if (!hw_lm)
  3697. continue;
  3698. /* need to flush LM to remove it */
  3699. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3700. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3701. phys_enc->hw_ctl,
  3702. hw_lm->idx, 1);
  3703. if (fb) {
  3704. /* assume a single LM if targeting a frame buffer */
  3705. if (lm_valid)
  3706. continue;
  3707. mixer.out_height = fb->height;
  3708. mixer.out_width = fb->width;
  3709. if (hw_lm->ops.setup_mixer_out)
  3710. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3711. }
  3712. lm_valid = true;
  3713. /* only enable border color on LM */
  3714. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3715. phys_enc->hw_ctl->ops.setup_blendstage(
  3716. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3717. }
  3718. if (!lm_valid) {
  3719. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3720. return -EFAULT;
  3721. }
  3722. return 0;
  3723. }
  3724. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3725. {
  3726. struct sde_encoder_virt *sde_enc;
  3727. struct sde_encoder_phys *phys;
  3728. int i, rc = 0, ret = 0;
  3729. struct sde_hw_ctl *ctl;
  3730. if (!drm_enc) {
  3731. SDE_ERROR("invalid encoder\n");
  3732. return -EINVAL;
  3733. }
  3734. sde_enc = to_sde_encoder_virt(drm_enc);
  3735. /* update the qsync parameters for the current frame */
  3736. if (sde_enc->cur_master)
  3737. sde_connector_set_qsync_params(
  3738. sde_enc->cur_master->connector);
  3739. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3740. phys = sde_enc->phys_encs[i];
  3741. if (phys && phys->ops.prepare_commit)
  3742. phys->ops.prepare_commit(phys);
  3743. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3744. ret = -ETIMEDOUT;
  3745. if (phys && phys->hw_ctl) {
  3746. ctl = phys->hw_ctl;
  3747. /*
  3748. * avoid clearing the pending flush during the first
  3749. * frame update after idle power collpase as the
  3750. * restore path would have updated the pending flush
  3751. */
  3752. if (!sde_enc->idle_pc_restore &&
  3753. ctl->ops.clear_pending_flush)
  3754. ctl->ops.clear_pending_flush(ctl);
  3755. }
  3756. }
  3757. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3758. rc = sde_connector_prepare_commit(
  3759. sde_enc->cur_master->connector);
  3760. if (rc)
  3761. SDE_ERROR_ENC(sde_enc,
  3762. "prepare commit failed conn %d rc %d\n",
  3763. sde_enc->cur_master->connector->base.id,
  3764. rc);
  3765. }
  3766. return ret;
  3767. }
  3768. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3769. bool enable, u32 frame_count)
  3770. {
  3771. if (!phys_enc)
  3772. return;
  3773. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3774. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3775. enable, frame_count);
  3776. }
  3777. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3778. bool nonblock, u32 *misr_value)
  3779. {
  3780. if (!phys_enc)
  3781. return -EINVAL;
  3782. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3783. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3784. nonblock, misr_value) : -ENOTSUPP;
  3785. }
  3786. #ifdef CONFIG_DEBUG_FS
  3787. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3788. {
  3789. struct sde_encoder_virt *sde_enc;
  3790. int i;
  3791. if (!s || !s->private)
  3792. return -EINVAL;
  3793. sde_enc = s->private;
  3794. mutex_lock(&sde_enc->enc_lock);
  3795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3797. if (!phys)
  3798. continue;
  3799. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3800. phys->intf_idx - INTF_0,
  3801. atomic_read(&phys->vsync_cnt),
  3802. atomic_read(&phys->underrun_cnt));
  3803. switch (phys->intf_mode) {
  3804. case INTF_MODE_VIDEO:
  3805. seq_puts(s, "mode: video\n");
  3806. break;
  3807. case INTF_MODE_CMD:
  3808. seq_puts(s, "mode: command\n");
  3809. break;
  3810. case INTF_MODE_WB_BLOCK:
  3811. seq_puts(s, "mode: wb block\n");
  3812. break;
  3813. case INTF_MODE_WB_LINE:
  3814. seq_puts(s, "mode: wb line\n");
  3815. break;
  3816. default:
  3817. seq_puts(s, "mode: ???\n");
  3818. break;
  3819. }
  3820. }
  3821. mutex_unlock(&sde_enc->enc_lock);
  3822. return 0;
  3823. }
  3824. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3825. struct file *file)
  3826. {
  3827. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3828. }
  3829. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3830. const char __user *user_buf, size_t count, loff_t *ppos)
  3831. {
  3832. struct sde_encoder_virt *sde_enc;
  3833. char buf[MISR_BUFF_SIZE + 1];
  3834. size_t buff_copy;
  3835. u32 frame_count, enable;
  3836. struct sde_kms *sde_kms = NULL;
  3837. struct drm_encoder *drm_enc;
  3838. if (!file || !file->private_data)
  3839. return -EINVAL;
  3840. sde_enc = file->private_data;
  3841. if (!sde_enc)
  3842. return -EINVAL;
  3843. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3844. if (!sde_kms)
  3845. return -EINVAL;
  3846. drm_enc = &sde_enc->base;
  3847. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3848. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3849. return -ENOTSUPP;
  3850. }
  3851. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3852. if (copy_from_user(buf, user_buf, buff_copy))
  3853. return -EINVAL;
  3854. buf[buff_copy] = 0; /* end of string */
  3855. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3856. return -EINVAL;
  3857. sde_enc->misr_enable = enable;
  3858. sde_enc->misr_reconfigure = true;
  3859. sde_enc->misr_frame_count = frame_count;
  3860. return count;
  3861. }
  3862. static ssize_t _sde_encoder_misr_read(struct file *file,
  3863. char __user *user_buff, size_t count, loff_t *ppos)
  3864. {
  3865. struct sde_encoder_virt *sde_enc;
  3866. struct sde_kms *sde_kms = NULL;
  3867. struct drm_encoder *drm_enc;
  3868. struct sde_vm_ops *vm_ops;
  3869. int i = 0, len = 0;
  3870. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3871. int rc;
  3872. if (*ppos)
  3873. return 0;
  3874. if (!file || !file->private_data)
  3875. return -EINVAL;
  3876. sde_enc = file->private_data;
  3877. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3878. if (!sde_kms)
  3879. return -EINVAL;
  3880. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3881. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3882. return -ENOTSUPP;
  3883. }
  3884. drm_enc = &sde_enc->base;
  3885. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3886. if (rc < 0)
  3887. return rc;
  3888. vm_ops = sde_vm_get_ops(sde_kms);
  3889. sde_vm_lock(sde_kms);
  3890. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3891. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3892. rc = -EOPNOTSUPP;
  3893. goto end;
  3894. }
  3895. if (!sde_enc->misr_enable) {
  3896. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3897. "disabled\n");
  3898. goto buff_check;
  3899. }
  3900. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3901. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3902. u32 misr_value = 0;
  3903. if (!phys || !phys->ops.collect_misr) {
  3904. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3905. "invalid\n");
  3906. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3907. continue;
  3908. }
  3909. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3910. if (rc) {
  3911. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3912. "invalid\n");
  3913. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3914. rc);
  3915. continue;
  3916. } else {
  3917. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3918. "Intf idx:%d\n",
  3919. phys->intf_idx - INTF_0);
  3920. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3921. "0x%x\n", misr_value);
  3922. }
  3923. }
  3924. buff_check:
  3925. if (count <= len) {
  3926. len = 0;
  3927. goto end;
  3928. }
  3929. if (copy_to_user(user_buff, buf, len)) {
  3930. len = -EFAULT;
  3931. goto end;
  3932. }
  3933. *ppos += len; /* increase offset */
  3934. end:
  3935. sde_vm_unlock(sde_kms);
  3936. pm_runtime_put_sync(drm_enc->dev->dev);
  3937. return len;
  3938. }
  3939. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3940. {
  3941. struct sde_encoder_virt *sde_enc;
  3942. struct sde_kms *sde_kms;
  3943. int i;
  3944. static const struct file_operations debugfs_status_fops = {
  3945. .open = _sde_encoder_debugfs_status_open,
  3946. .read = seq_read,
  3947. .llseek = seq_lseek,
  3948. .release = single_release,
  3949. };
  3950. static const struct file_operations debugfs_misr_fops = {
  3951. .open = simple_open,
  3952. .read = _sde_encoder_misr_read,
  3953. .write = _sde_encoder_misr_setup,
  3954. };
  3955. char name[SDE_NAME_SIZE];
  3956. if (!drm_enc) {
  3957. SDE_ERROR("invalid encoder\n");
  3958. return -EINVAL;
  3959. }
  3960. sde_enc = to_sde_encoder_virt(drm_enc);
  3961. sde_kms = sde_encoder_get_kms(drm_enc);
  3962. if (!sde_kms) {
  3963. SDE_ERROR("invalid sde_kms\n");
  3964. return -EINVAL;
  3965. }
  3966. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3967. /* create overall sub-directory for the encoder */
  3968. sde_enc->debugfs_root = debugfs_create_dir(name,
  3969. drm_enc->dev->primary->debugfs_root);
  3970. if (!sde_enc->debugfs_root)
  3971. return -ENOMEM;
  3972. /* don't error check these */
  3973. debugfs_create_file("status", 0400,
  3974. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3975. debugfs_create_file("misr_data", 0600,
  3976. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3977. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3978. &sde_enc->idle_pc_enabled);
  3979. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3980. &sde_enc->frame_trigger_mode);
  3981. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3982. if (sde_enc->phys_encs[i] &&
  3983. sde_enc->phys_encs[i]->ops.late_register)
  3984. sde_enc->phys_encs[i]->ops.late_register(
  3985. sde_enc->phys_encs[i],
  3986. sde_enc->debugfs_root);
  3987. return 0;
  3988. }
  3989. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3990. {
  3991. struct sde_encoder_virt *sde_enc;
  3992. if (!drm_enc)
  3993. return;
  3994. sde_enc = to_sde_encoder_virt(drm_enc);
  3995. debugfs_remove_recursive(sde_enc->debugfs_root);
  3996. }
  3997. #else
  3998. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3999. {
  4000. return 0;
  4001. }
  4002. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4003. {
  4004. }
  4005. #endif
  4006. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4007. {
  4008. return _sde_encoder_init_debugfs(encoder);
  4009. }
  4010. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4011. {
  4012. _sde_encoder_destroy_debugfs(encoder);
  4013. }
  4014. static int sde_encoder_virt_add_phys_encs(
  4015. struct msm_display_info *disp_info,
  4016. struct sde_encoder_virt *sde_enc,
  4017. struct sde_enc_phys_init_params *params)
  4018. {
  4019. struct sde_encoder_phys *enc = NULL;
  4020. u32 display_caps = disp_info->capabilities;
  4021. SDE_DEBUG_ENC(sde_enc, "\n");
  4022. /*
  4023. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4024. * in this function, check up-front.
  4025. */
  4026. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4027. ARRAY_SIZE(sde_enc->phys_encs)) {
  4028. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4029. sde_enc->num_phys_encs);
  4030. return -EINVAL;
  4031. }
  4032. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4033. enc = sde_encoder_phys_vid_init(params);
  4034. if (IS_ERR_OR_NULL(enc)) {
  4035. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4036. PTR_ERR(enc));
  4037. return !enc ? -EINVAL : PTR_ERR(enc);
  4038. }
  4039. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4040. }
  4041. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4042. enc = sde_encoder_phys_cmd_init(params);
  4043. if (IS_ERR_OR_NULL(enc)) {
  4044. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4045. PTR_ERR(enc));
  4046. return !enc ? -EINVAL : PTR_ERR(enc);
  4047. }
  4048. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4049. }
  4050. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4051. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4052. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4053. else
  4054. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4055. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4056. ++sde_enc->num_phys_encs;
  4057. return 0;
  4058. }
  4059. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4060. struct sde_enc_phys_init_params *params)
  4061. {
  4062. struct sde_encoder_phys *enc = NULL;
  4063. if (!sde_enc) {
  4064. SDE_ERROR("invalid encoder\n");
  4065. return -EINVAL;
  4066. }
  4067. SDE_DEBUG_ENC(sde_enc, "\n");
  4068. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4069. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4070. sde_enc->num_phys_encs);
  4071. return -EINVAL;
  4072. }
  4073. enc = sde_encoder_phys_wb_init(params);
  4074. if (IS_ERR_OR_NULL(enc)) {
  4075. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4076. PTR_ERR(enc));
  4077. return !enc ? -EINVAL : PTR_ERR(enc);
  4078. }
  4079. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4080. ++sde_enc->num_phys_encs;
  4081. return 0;
  4082. }
  4083. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4084. struct sde_kms *sde_kms,
  4085. struct msm_display_info *disp_info,
  4086. int *drm_enc_mode)
  4087. {
  4088. int ret = 0;
  4089. int i = 0;
  4090. enum sde_intf_type intf_type;
  4091. struct sde_encoder_virt_ops parent_ops = {
  4092. sde_encoder_vblank_callback,
  4093. sde_encoder_underrun_callback,
  4094. sde_encoder_frame_done_callback,
  4095. _sde_encoder_get_qsync_fps_callback,
  4096. };
  4097. struct sde_enc_phys_init_params phys_params;
  4098. if (!sde_enc || !sde_kms) {
  4099. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4100. !sde_enc, !sde_kms);
  4101. return -EINVAL;
  4102. }
  4103. memset(&phys_params, 0, sizeof(phys_params));
  4104. phys_params.sde_kms = sde_kms;
  4105. phys_params.parent = &sde_enc->base;
  4106. phys_params.parent_ops = parent_ops;
  4107. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4108. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4109. SDE_DEBUG("\n");
  4110. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4111. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4112. intf_type = INTF_DSI;
  4113. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4114. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4115. intf_type = INTF_HDMI;
  4116. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4117. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4118. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4119. else
  4120. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4121. intf_type = INTF_DP;
  4122. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4123. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4124. intf_type = INTF_WB;
  4125. } else {
  4126. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4127. return -EINVAL;
  4128. }
  4129. WARN_ON(disp_info->num_of_h_tiles < 1);
  4130. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4131. sde_enc->te_source = disp_info->te_source;
  4132. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4133. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4134. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4135. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4136. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4137. mutex_lock(&sde_enc->enc_lock);
  4138. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4139. /*
  4140. * Left-most tile is at index 0, content is controller id
  4141. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4142. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4143. */
  4144. u32 controller_id = disp_info->h_tile_instance[i];
  4145. if (disp_info->num_of_h_tiles > 1) {
  4146. if (i == 0)
  4147. phys_params.split_role = ENC_ROLE_MASTER;
  4148. else
  4149. phys_params.split_role = ENC_ROLE_SLAVE;
  4150. } else {
  4151. phys_params.split_role = ENC_ROLE_SOLO;
  4152. }
  4153. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4154. i, controller_id, phys_params.split_role);
  4155. if (sde_enc->ops.phys_init) {
  4156. struct sde_encoder_phys *enc;
  4157. enc = sde_enc->ops.phys_init(intf_type,
  4158. controller_id,
  4159. &phys_params);
  4160. if (enc) {
  4161. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4162. enc;
  4163. ++sde_enc->num_phys_encs;
  4164. } else
  4165. SDE_ERROR_ENC(sde_enc,
  4166. "failed to add phys encs\n");
  4167. continue;
  4168. }
  4169. if (intf_type == INTF_WB) {
  4170. phys_params.intf_idx = INTF_MAX;
  4171. phys_params.wb_idx = sde_encoder_get_wb(
  4172. sde_kms->catalog,
  4173. intf_type, controller_id);
  4174. if (phys_params.wb_idx == WB_MAX) {
  4175. SDE_ERROR_ENC(sde_enc,
  4176. "could not get wb: type %d, id %d\n",
  4177. intf_type, controller_id);
  4178. ret = -EINVAL;
  4179. }
  4180. } else {
  4181. phys_params.wb_idx = WB_MAX;
  4182. phys_params.intf_idx = sde_encoder_get_intf(
  4183. sde_kms->catalog, intf_type,
  4184. controller_id);
  4185. if (phys_params.intf_idx == INTF_MAX) {
  4186. SDE_ERROR_ENC(sde_enc,
  4187. "could not get wb: type %d, id %d\n",
  4188. intf_type, controller_id);
  4189. ret = -EINVAL;
  4190. }
  4191. }
  4192. if (!ret) {
  4193. if (intf_type == INTF_WB)
  4194. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4195. &phys_params);
  4196. else
  4197. ret = sde_encoder_virt_add_phys_encs(
  4198. disp_info,
  4199. sde_enc,
  4200. &phys_params);
  4201. if (ret)
  4202. SDE_ERROR_ENC(sde_enc,
  4203. "failed to add phys encs\n");
  4204. }
  4205. }
  4206. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4207. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4208. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4209. if (vid_phys) {
  4210. atomic_set(&vid_phys->vsync_cnt, 0);
  4211. atomic_set(&vid_phys->underrun_cnt, 0);
  4212. }
  4213. if (cmd_phys) {
  4214. atomic_set(&cmd_phys->vsync_cnt, 0);
  4215. atomic_set(&cmd_phys->underrun_cnt, 0);
  4216. }
  4217. }
  4218. mutex_unlock(&sde_enc->enc_lock);
  4219. return ret;
  4220. }
  4221. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4222. .mode_set = sde_encoder_virt_mode_set,
  4223. .disable = sde_encoder_virt_disable,
  4224. .enable = sde_encoder_virt_enable,
  4225. .atomic_check = sde_encoder_virt_atomic_check,
  4226. };
  4227. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4228. .destroy = sde_encoder_destroy,
  4229. .late_register = sde_encoder_late_register,
  4230. .early_unregister = sde_encoder_early_unregister,
  4231. };
  4232. struct drm_encoder *sde_encoder_init_with_ops(
  4233. struct drm_device *dev,
  4234. struct msm_display_info *disp_info,
  4235. const struct sde_encoder_ops *ops)
  4236. {
  4237. struct msm_drm_private *priv = dev->dev_private;
  4238. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4239. struct drm_encoder *drm_enc = NULL;
  4240. struct sde_encoder_virt *sde_enc = NULL;
  4241. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4242. char name[SDE_NAME_SIZE];
  4243. int ret = 0, i, intf_index = INTF_MAX;
  4244. struct sde_encoder_phys *phys = NULL;
  4245. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4246. if (!sde_enc) {
  4247. ret = -ENOMEM;
  4248. goto fail;
  4249. }
  4250. if (ops)
  4251. sde_enc->ops = *ops;
  4252. mutex_init(&sde_enc->enc_lock);
  4253. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4254. &drm_enc_mode);
  4255. if (ret)
  4256. goto fail;
  4257. sde_enc->cur_master = NULL;
  4258. spin_lock_init(&sde_enc->enc_spinlock);
  4259. mutex_init(&sde_enc->vblank_ctl_lock);
  4260. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4261. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4262. drm_enc = &sde_enc->base;
  4263. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4264. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4265. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4266. phys = sde_enc->phys_encs[i];
  4267. if (!phys)
  4268. continue;
  4269. if (phys->ops.is_master && phys->ops.is_master(phys))
  4270. intf_index = phys->intf_idx - INTF_0;
  4271. }
  4272. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4273. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4274. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4275. SDE_RSC_PRIMARY_DISP_CLIENT :
  4276. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4277. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4278. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4279. PTR_ERR(sde_enc->rsc_client));
  4280. sde_enc->rsc_client = NULL;
  4281. }
  4282. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4283. sde_enc->input_event_enabled) {
  4284. ret = _sde_encoder_input_handler(sde_enc);
  4285. if (ret)
  4286. SDE_ERROR(
  4287. "input handler registration failed, rc = %d\n", ret);
  4288. }
  4289. mutex_init(&sde_enc->rc_lock);
  4290. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4291. sde_encoder_off_work);
  4292. sde_enc->vblank_enabled = false;
  4293. sde_enc->qdss_status = false;
  4294. kthread_init_work(&sde_enc->input_event_work,
  4295. sde_encoder_input_event_work_handler);
  4296. kthread_init_work(&sde_enc->early_wakeup_work,
  4297. sde_encoder_early_wakeup_work_handler);
  4298. kthread_init_work(&sde_enc->esd_trigger_work,
  4299. sde_encoder_esd_trigger_work_handler);
  4300. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4301. SDE_DEBUG_ENC(sde_enc, "created\n");
  4302. return drm_enc;
  4303. fail:
  4304. SDE_ERROR("failed to create encoder\n");
  4305. if (drm_enc)
  4306. sde_encoder_destroy(drm_enc);
  4307. return ERR_PTR(ret);
  4308. }
  4309. struct drm_encoder *sde_encoder_init(
  4310. struct drm_device *dev,
  4311. struct msm_display_info *disp_info)
  4312. {
  4313. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4314. }
  4315. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4316. enum msm_event_wait event)
  4317. {
  4318. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4319. struct sde_encoder_virt *sde_enc = NULL;
  4320. int i, ret = 0;
  4321. char atrace_buf[32];
  4322. if (!drm_enc) {
  4323. SDE_ERROR("invalid encoder\n");
  4324. return -EINVAL;
  4325. }
  4326. sde_enc = to_sde_encoder_virt(drm_enc);
  4327. SDE_DEBUG_ENC(sde_enc, "\n");
  4328. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4329. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4330. switch (event) {
  4331. case MSM_ENC_COMMIT_DONE:
  4332. fn_wait = phys->ops.wait_for_commit_done;
  4333. break;
  4334. case MSM_ENC_TX_COMPLETE:
  4335. fn_wait = phys->ops.wait_for_tx_complete;
  4336. break;
  4337. case MSM_ENC_VBLANK:
  4338. fn_wait = phys->ops.wait_for_vblank;
  4339. break;
  4340. case MSM_ENC_ACTIVE_REGION:
  4341. fn_wait = phys->ops.wait_for_active;
  4342. break;
  4343. default:
  4344. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4345. event);
  4346. return -EINVAL;
  4347. }
  4348. if (phys && fn_wait) {
  4349. snprintf(atrace_buf, sizeof(atrace_buf),
  4350. "wait_completion_event_%d", event);
  4351. SDE_ATRACE_BEGIN(atrace_buf);
  4352. ret = fn_wait(phys);
  4353. SDE_ATRACE_END(atrace_buf);
  4354. if (ret)
  4355. return ret;
  4356. }
  4357. }
  4358. return ret;
  4359. }
  4360. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4361. u64 *l_bound, u64 *u_bound)
  4362. {
  4363. struct sde_encoder_virt *sde_enc;
  4364. u64 jitter_ns, frametime_ns;
  4365. struct msm_mode_info *info;
  4366. if (!drm_enc) {
  4367. SDE_ERROR("invalid encoder\n");
  4368. return;
  4369. }
  4370. sde_enc = to_sde_encoder_virt(drm_enc);
  4371. info = &sde_enc->mode_info;
  4372. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4373. jitter_ns = info->jitter_numer * frametime_ns;
  4374. do_div(jitter_ns, info->jitter_denom * 100);
  4375. *l_bound = frametime_ns - jitter_ns;
  4376. *u_bound = frametime_ns + jitter_ns;
  4377. }
  4378. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4379. {
  4380. struct sde_encoder_virt *sde_enc;
  4381. if (!drm_enc) {
  4382. SDE_ERROR("invalid encoder\n");
  4383. return 0;
  4384. }
  4385. sde_enc = to_sde_encoder_virt(drm_enc);
  4386. return sde_enc->mode_info.frame_rate;
  4387. }
  4388. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4389. {
  4390. struct sde_encoder_virt *sde_enc = NULL;
  4391. int i;
  4392. if (!encoder) {
  4393. SDE_ERROR("invalid encoder\n");
  4394. return INTF_MODE_NONE;
  4395. }
  4396. sde_enc = to_sde_encoder_virt(encoder);
  4397. if (sde_enc->cur_master)
  4398. return sde_enc->cur_master->intf_mode;
  4399. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4400. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4401. if (phys)
  4402. return phys->intf_mode;
  4403. }
  4404. return INTF_MODE_NONE;
  4405. }
  4406. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4407. {
  4408. struct sde_encoder_virt *sde_enc = NULL;
  4409. struct sde_encoder_phys *phys;
  4410. if (!encoder) {
  4411. SDE_ERROR("invalid encoder\n");
  4412. return 0;
  4413. }
  4414. sde_enc = to_sde_encoder_virt(encoder);
  4415. phys = sde_enc->cur_master;
  4416. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4417. }
  4418. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4419. ktime_t *tvblank)
  4420. {
  4421. struct sde_encoder_virt *sde_enc = NULL;
  4422. struct sde_encoder_phys *phys;
  4423. if (!encoder) {
  4424. SDE_ERROR("invalid encoder\n");
  4425. return false;
  4426. }
  4427. sde_enc = to_sde_encoder_virt(encoder);
  4428. phys = sde_enc->cur_master;
  4429. if (!phys)
  4430. return false;
  4431. *tvblank = phys->last_vsync_timestamp;
  4432. return *tvblank ? true : false;
  4433. }
  4434. static void _sde_encoder_cache_hw_res_cont_splash(
  4435. struct drm_encoder *encoder,
  4436. struct sde_kms *sde_kms)
  4437. {
  4438. int i, idx;
  4439. struct sde_encoder_virt *sde_enc;
  4440. struct sde_encoder_phys *phys_enc;
  4441. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4442. sde_enc = to_sde_encoder_virt(encoder);
  4443. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4444. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4445. sde_enc->hw_pp[i] = NULL;
  4446. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4447. break;
  4448. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4449. }
  4450. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4451. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4452. sde_enc->hw_dsc[i] = NULL;
  4453. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4454. break;
  4455. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4456. }
  4457. /*
  4458. * If we have multiple phys encoders with one controller, make
  4459. * sure to populate the controller pointer in both phys encoders.
  4460. */
  4461. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4462. phys_enc = sde_enc->phys_encs[idx];
  4463. phys_enc->hw_ctl = NULL;
  4464. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4465. SDE_HW_BLK_CTL);
  4466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4467. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4468. phys_enc->hw_ctl =
  4469. (struct sde_hw_ctl *) ctl_iter.hw;
  4470. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4471. phys_enc->intf_idx, phys_enc->hw_ctl);
  4472. }
  4473. }
  4474. }
  4475. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4477. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4478. phys->hw_intf = NULL;
  4479. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4480. break;
  4481. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4482. }
  4483. }
  4484. /**
  4485. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4486. * device bootup when cont_splash is enabled
  4487. * @drm_enc: Pointer to drm encoder structure
  4488. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4489. * @enable: boolean indicates enable or displae state of splash
  4490. * @Return: true if successful in updating the encoder structure
  4491. */
  4492. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4493. struct sde_splash_display *splash_display, bool enable)
  4494. {
  4495. struct sde_encoder_virt *sde_enc;
  4496. struct msm_drm_private *priv;
  4497. struct sde_kms *sde_kms;
  4498. struct drm_connector *conn = NULL;
  4499. struct sde_connector *sde_conn = NULL;
  4500. struct sde_connector_state *sde_conn_state = NULL;
  4501. struct drm_display_mode *drm_mode = NULL;
  4502. struct sde_encoder_phys *phys_enc;
  4503. struct drm_bridge *bridge;
  4504. int ret = 0, i;
  4505. if (!encoder) {
  4506. SDE_ERROR("invalid drm enc\n");
  4507. return -EINVAL;
  4508. }
  4509. sde_enc = to_sde_encoder_virt(encoder);
  4510. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4511. if (!sde_kms) {
  4512. SDE_ERROR("invalid sde_kms\n");
  4513. return -EINVAL;
  4514. }
  4515. priv = encoder->dev->dev_private;
  4516. if (!priv->num_connectors) {
  4517. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4518. return -EINVAL;
  4519. }
  4520. SDE_DEBUG_ENC(sde_enc,
  4521. "num of connectors: %d\n", priv->num_connectors);
  4522. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4523. if (!enable) {
  4524. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4525. phys_enc = sde_enc->phys_encs[i];
  4526. if (phys_enc)
  4527. phys_enc->cont_splash_enabled = false;
  4528. }
  4529. return ret;
  4530. }
  4531. if (!splash_display) {
  4532. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4533. return -EINVAL;
  4534. }
  4535. for (i = 0; i < priv->num_connectors; i++) {
  4536. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4537. priv->connectors[i]->base.id);
  4538. sde_conn = to_sde_connector(priv->connectors[i]);
  4539. if (!sde_conn->encoder) {
  4540. SDE_DEBUG_ENC(sde_enc,
  4541. "encoder not attached to connector\n");
  4542. continue;
  4543. }
  4544. if (sde_conn->encoder->base.id
  4545. == encoder->base.id) {
  4546. conn = (priv->connectors[i]);
  4547. break;
  4548. }
  4549. }
  4550. if (!conn || !conn->state) {
  4551. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4552. return -EINVAL;
  4553. }
  4554. sde_conn_state = to_sde_connector_state(conn->state);
  4555. if (!sde_conn->ops.get_mode_info) {
  4556. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4557. return -EINVAL;
  4558. }
  4559. drm_mode = &encoder->crtc->state->adjusted_mode;
  4560. ret = sde_connector_get_mode_info(&sde_conn->base,
  4561. drm_mode, &sde_conn_state->mode_info);
  4562. if (ret) {
  4563. SDE_ERROR_ENC(sde_enc,
  4564. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4565. return ret;
  4566. }
  4567. if (sde_conn->encoder) {
  4568. conn->state->best_encoder = sde_conn->encoder;
  4569. SDE_DEBUG_ENC(sde_enc,
  4570. "configured cstate->best_encoder to ID = %d\n",
  4571. conn->state->best_encoder->base.id);
  4572. } else {
  4573. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4574. conn->base.id);
  4575. }
  4576. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4577. conn->state, false);
  4578. if (ret) {
  4579. SDE_ERROR_ENC(sde_enc,
  4580. "failed to reserve hw resources, %d\n", ret);
  4581. return ret;
  4582. }
  4583. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4584. sde_connector_get_topology_name(conn));
  4585. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4586. drm_mode->hdisplay, drm_mode->vdisplay);
  4587. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4588. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4589. if (bridge) {
  4590. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4591. /*
  4592. * For cont-splash use case, we update the mode
  4593. * configurations manually. This will skip the
  4594. * usually mode set call when actual frame is
  4595. * pushed from framework. The bridge needs to
  4596. * be updated with the current drm mode by
  4597. * calling the bridge mode set ops.
  4598. */
  4599. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4600. } else {
  4601. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4602. }
  4603. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4606. if (!phys) {
  4607. SDE_ERROR_ENC(sde_enc,
  4608. "phys encoders not initialized\n");
  4609. return -EINVAL;
  4610. }
  4611. /* update connector for master and slave phys encoders */
  4612. phys->connector = conn;
  4613. phys->cont_splash_enabled = true;
  4614. phys->hw_pp = sde_enc->hw_pp[i];
  4615. if (phys->ops.cont_splash_mode_set)
  4616. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4617. if (phys->ops.is_master && phys->ops.is_master(phys))
  4618. sde_enc->cur_master = phys;
  4619. }
  4620. return ret;
  4621. }
  4622. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4623. bool skip_pre_kickoff)
  4624. {
  4625. struct msm_drm_thread *event_thread = NULL;
  4626. struct msm_drm_private *priv = NULL;
  4627. struct sde_encoder_virt *sde_enc = NULL;
  4628. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4629. SDE_ERROR("invalid parameters\n");
  4630. return -EINVAL;
  4631. }
  4632. priv = enc->dev->dev_private;
  4633. sde_enc = to_sde_encoder_virt(enc);
  4634. if (!sde_enc->crtc || (sde_enc->crtc->index
  4635. >= ARRAY_SIZE(priv->event_thread))) {
  4636. SDE_DEBUG_ENC(sde_enc,
  4637. "invalid cached CRTC: %d or crtc index: %d\n",
  4638. sde_enc->crtc == NULL,
  4639. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4640. return -EINVAL;
  4641. }
  4642. SDE_EVT32_VERBOSE(DRMID(enc));
  4643. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4644. if (!skip_pre_kickoff) {
  4645. sde_enc->delay_kickoff = true;
  4646. kthread_queue_work(&event_thread->worker,
  4647. &sde_enc->esd_trigger_work);
  4648. kthread_flush_work(&sde_enc->esd_trigger_work);
  4649. }
  4650. /*
  4651. * panel may stop generating te signal (vsync) during esd failure. rsc
  4652. * hardware may hang without vsync. Avoid rsc hang by generating the
  4653. * vsync from watchdog timer instead of panel.
  4654. */
  4655. sde_encoder_helper_switch_vsync(enc, true);
  4656. if (!skip_pre_kickoff) {
  4657. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4658. sde_enc->delay_kickoff = false;
  4659. }
  4660. return 0;
  4661. }
  4662. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4663. {
  4664. struct sde_encoder_virt *sde_enc;
  4665. if (!encoder) {
  4666. SDE_ERROR("invalid drm enc\n");
  4667. return false;
  4668. }
  4669. sde_enc = to_sde_encoder_virt(encoder);
  4670. return sde_enc->recovery_events_enabled;
  4671. }
  4672. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4673. {
  4674. struct sde_encoder_virt *sde_enc;
  4675. if (!encoder) {
  4676. SDE_ERROR("invalid drm enc\n");
  4677. return;
  4678. }
  4679. sde_enc = to_sde_encoder_virt(encoder);
  4680. sde_enc->recovery_events_enabled = true;
  4681. }