hal_rx.h 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  156. ((*(((unsigned int *) buff_addr_info) + \
  157. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  158. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  159. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  160. /*
  161. * macro to set the LSW of the nbuf data physical address
  162. * to the WBM ring entry
  163. */
  164. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  165. ((*(((unsigned int *) buff_addr_info) + \
  166. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  167. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  168. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  169. /*
  170. * macro to set the LSB of MSW of the nbuf data physical address
  171. * to the WBM ring entry
  172. */
  173. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  174. ((*(((unsigned int *) buff_addr_info) + \
  175. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  176. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  177. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  178. /*
  179. * macro to set the manager into the rxdma ring entry
  180. */
  181. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  182. ((*(((unsigned int *) buff_addr_info) + \
  183. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  184. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  185. ((*(((unsigned int *) buff_addr_info) + \
  186. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  187. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  188. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  189. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  191. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  192. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  193. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  194. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  196. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  197. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  198. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  199. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  200. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  201. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  202. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  203. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  204. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  205. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  206. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  207. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  208. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  209. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  210. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  211. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  212. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  213. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  214. /* TODO: Convert the following structure fields accesseses to offsets */
  215. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  216. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  217. (((struct reo_destination_ring *) \
  218. reo_desc)->buf_or_link_desc_addr_info)))
  219. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  220. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  221. (((struct reo_destination_ring *) \
  222. reo_desc)->buf_or_link_desc_addr_info)))
  223. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  224. (HAL_RX_BUF_COOKIE_GET(& \
  225. (((struct reo_destination_ring *) \
  226. reo_desc)->buf_or_link_desc_addr_info)))
  227. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  228. ((mpdu_info_ptr \
  229. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  230. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  231. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  232. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  233. ((mpdu_info_ptr \
  234. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  235. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  236. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  237. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  238. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  239. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  240. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  241. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  242. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  243. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  244. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  245. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  246. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  247. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  248. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  249. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  250. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  251. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  253. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  254. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  255. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  256. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  257. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  258. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  260. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  261. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  262. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  263. /*
  264. * NOTE: None of the following _GET macros need a right
  265. * shift by the corresponding _LSB. This is because, they are
  266. * finally taken and "OR'ed" into a single word again.
  267. */
  268. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  269. ((*(((uint32_t *)msdu_info_ptr) + \
  270. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  271. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  272. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  273. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  274. ((*(((uint32_t *)msdu_info_ptr) + \
  275. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  276. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  277. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  278. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  279. ((*(((uint32_t *)msdu_info_ptr) + \
  280. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  281. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  282. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  283. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  284. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  285. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  286. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  287. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  288. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  289. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  290. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  291. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  292. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  293. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  294. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  295. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  296. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  297. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  298. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  299. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  300. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  301. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  302. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  303. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  304. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  305. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  306. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  307. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  308. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  309. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  310. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  311. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  312. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  313. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  314. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  315. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  316. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  317. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  318. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  319. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  320. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  321. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  322. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  323. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  324. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  325. ((struct rx_msdu_desc_info *) \
  326. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  327. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  328. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  329. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  330. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  331. RX_MPDU_INFO_4_PN_31_0_MASK, \
  332. RX_MPDU_INFO_4_PN_31_0_LSB))
  333. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  334. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  335. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  336. RX_MPDU_INFO_5_PN_63_32_MASK, \
  337. RX_MPDU_INFO_5_PN_63_32_LSB))
  338. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  339. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  340. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  341. RX_MPDU_INFO_6_PN_95_64_MASK, \
  342. RX_MPDU_INFO_6_PN_95_64_LSB))
  343. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  344. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  345. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  346. RX_MPDU_INFO_7_PN_127_96_MASK, \
  347. RX_MPDU_INFO_7_PN_127_96_LSB))
  348. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  349. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  350. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  351. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  352. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  353. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  354. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  355. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  356. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  357. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  358. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  359. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  360. {
  361. struct reo_destination_ring *reo_dst_ring;
  362. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  363. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  364. qdf_mem_copy(&mpdu_info,
  365. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  366. sizeof(struct rx_mpdu_desc_info));
  367. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  368. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  369. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  370. mpdu_desc_info->peer_meta_data =
  371. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  372. }
  373. /*
  374. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  375. * @ Specifically flags needed are:
  376. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  377. * @ msdu_continuation, sa_is_valid,
  378. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  379. * @ da_is_MCBC
  380. *
  381. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  382. * @ descriptor
  383. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  384. * @ Return: void
  385. */
  386. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  387. struct hal_rx_msdu_desc_info *msdu_desc_info)
  388. {
  389. struct reo_destination_ring *reo_dst_ring;
  390. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  391. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  392. qdf_mem_copy(&msdu_info,
  393. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  394. sizeof(struct rx_msdu_desc_info));
  395. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  396. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  397. }
  398. /*
  399. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  400. * rxdma ring entry.
  401. * @rxdma_entry: descriptor entry
  402. * @paddr: physical address of nbuf data pointer.
  403. * @cookie: SW cookie used as a index to SW rx desc.
  404. * @manager: who owns the nbuf (host, NSS, etc...).
  405. *
  406. */
  407. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  408. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  409. {
  410. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  411. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  412. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  413. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  414. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  415. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  416. }
  417. /*
  418. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  419. * pre-header.
  420. */
  421. /*
  422. * Every Rx packet starts at an offset from the top of the buffer.
  423. * If the host hasn't subscribed to any specific TLV, there is
  424. * still space reserved for the following TLV's from the start of
  425. * the buffer:
  426. * -- RX ATTENTION
  427. * -- RX MPDU START
  428. * -- RX MSDU START
  429. * -- RX MSDU END
  430. * -- RX MPDU END
  431. * -- RX PACKET HEADER (802.11)
  432. * If the host subscribes to any of the TLV's above, that TLV
  433. * if populated by the HW
  434. */
  435. #define NUM_DWORDS_TAG 1
  436. /* By default the packet header TLV is 128 bytes */
  437. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  438. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  439. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  440. #define RX_PKT_OFFSET_WORDS \
  441. ( \
  442. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  443. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  444. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  445. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  446. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  447. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  448. )
  449. #define RX_PKT_OFFSET_BYTES \
  450. (RX_PKT_OFFSET_WORDS << 2)
  451. #define RX_PKT_HDR_TLV_LEN 120
  452. /*
  453. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  454. */
  455. struct rx_attention_tlv {
  456. uint32_t tag;
  457. struct rx_attention rx_attn;
  458. };
  459. struct rx_mpdu_start_tlv {
  460. uint32_t tag;
  461. struct rx_mpdu_start rx_mpdu_start;
  462. };
  463. struct rx_msdu_start_tlv {
  464. uint32_t tag;
  465. struct rx_msdu_start rx_msdu_start;
  466. };
  467. struct rx_msdu_end_tlv {
  468. uint32_t tag;
  469. struct rx_msdu_end rx_msdu_end;
  470. };
  471. struct rx_mpdu_end_tlv {
  472. uint32_t tag;
  473. struct rx_mpdu_end rx_mpdu_end;
  474. };
  475. struct rx_pkt_hdr_tlv {
  476. uint32_t tag; /* 4 B */
  477. uint32_t phy_ppdu_id; /* 4 B */
  478. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  479. };
  480. #define RXDMA_OPTIMIZATION
  481. #ifdef RXDMA_OPTIMIZATION
  482. /*
  483. * The RX_PADDING_BYTES is required so that the TLV's don't
  484. * spread across the 128 byte boundary
  485. * RXDMA optimization requires:
  486. * 1) MSDU_END & ATTENTION TLV's follow in that order
  487. * 2) TLV's don't span across 128 byte lines
  488. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  489. */
  490. #if defined(WCSS_VERSION) && \
  491. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  492. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  493. #define RX_PADDING0_BYTES 4
  494. #endif
  495. #define RX_PADDING1_BYTES 16
  496. struct rx_pkt_tlvs {
  497. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  498. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  499. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  500. #if defined(WCSS_VERSION) && \
  501. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  502. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  503. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  504. #endif
  505. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  506. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  507. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  508. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  509. };
  510. #else /* RXDMA_OPTIMIZATION */
  511. struct rx_pkt_tlvs {
  512. struct rx_attention_tlv attn_tlv;
  513. struct rx_mpdu_start_tlv mpdu_start_tlv;
  514. struct rx_msdu_start_tlv msdu_start_tlv;
  515. struct rx_msdu_end_tlv msdu_end_tlv;
  516. struct rx_mpdu_end_tlv mpdu_end_tlv;
  517. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  518. };
  519. #endif /* RXDMA_OPTIMIZATION */
  520. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  521. static inline uint8_t
  522. *hal_rx_pkt_hdr_get(uint8_t *buf)
  523. {
  524. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  525. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  526. }
  527. /*
  528. * @ hal_rx_encryption_info_valid: Returns encryption type.
  529. *
  530. * @ buf: rx_tlv_hdr of the received packet
  531. * @ Return: encryption type
  532. */
  533. static inline uint32_t
  534. hal_rx_encryption_info_valid(uint8_t *buf)
  535. {
  536. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  537. struct rx_mpdu_start *mpdu_start =
  538. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  539. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  540. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  541. return encryption_info;
  542. }
  543. /*
  544. * @ hal_rx_print_pn: Prints the PN of rx packet.
  545. *
  546. * @ buf: rx_tlv_hdr of the received packet
  547. * @ Return: void
  548. */
  549. static inline void
  550. hal_rx_print_pn(uint8_t *buf)
  551. {
  552. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  553. struct rx_mpdu_start *mpdu_start =
  554. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  555. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  556. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  557. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  558. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  559. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  560. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  561. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  562. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  563. }
  564. /*
  565. * Get msdu_done bit from the RX_ATTENTION TLV
  566. */
  567. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  568. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  569. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  570. RX_ATTENTION_2_MSDU_DONE_MASK, \
  571. RX_ATTENTION_2_MSDU_DONE_LSB))
  572. static inline uint32_t
  573. hal_rx_attn_msdu_done_get(uint8_t *buf)
  574. {
  575. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  576. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  577. uint32_t msdu_done;
  578. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  579. return msdu_done;
  580. }
  581. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  582. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  583. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  584. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  585. RX_ATTENTION_1_FIRST_MPDU_LSB))
  586. /*
  587. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  588. * @buf: pointer to rx_pkt_tlvs
  589. *
  590. * reutm: uint32_t(first_msdu)
  591. */
  592. static inline uint32_t
  593. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  594. {
  595. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  596. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  597. uint32_t first_mpdu;
  598. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  599. return first_mpdu;
  600. }
  601. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  602. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  603. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  604. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  605. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  606. /*
  607. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  608. * from rx attention
  609. * @buf: pointer to rx_pkt_tlvs
  610. *
  611. * Return: tcp_udp_cksum_fail
  612. */
  613. static inline bool
  614. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  615. {
  616. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  617. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  618. bool tcp_udp_cksum_fail;
  619. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  620. return tcp_udp_cksum_fail;
  621. }
  622. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  623. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  624. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  625. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  626. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  627. /*
  628. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  629. * from rx attention
  630. * @buf: pointer to rx_pkt_tlvs
  631. *
  632. * Return: ip_cksum_fail
  633. */
  634. static inline bool
  635. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  639. bool ip_cksum_fail;
  640. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  641. return ip_cksum_fail;
  642. }
  643. /*
  644. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  645. */
  646. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  647. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  648. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  649. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  650. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  651. static inline uint32_t
  652. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  653. {
  654. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  655. struct rx_mpdu_start *mpdu_start =
  656. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  657. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  658. uint32_t peer_meta_data;
  659. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  660. return peer_meta_data;
  661. }
  662. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  663. ((*(((uint32_t *)_rx_mpdu_info) + \
  664. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  665. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  666. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  667. /*
  668. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  669. *
  670. * @ buf: rx_tlv_hdr of the received packet
  671. * @ peer_mdata: peer meta data to be set.
  672. * @ Return: void
  673. */
  674. static inline void
  675. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. struct rx_mpdu_start *mpdu_start =
  679. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  680. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  681. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  682. }
  683. #if defined(WCSS_VERSION) && \
  684. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  685. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  686. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  687. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  688. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  689. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  690. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  691. #else
  692. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  693. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  694. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  695. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  696. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  697. #endif
  698. /**
  699. * LRO information needed from the TLVs
  700. */
  701. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  702. (_HAL_MS( \
  703. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  704. msdu_end_tlv.rx_msdu_end), \
  705. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  706. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  707. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  708. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  709. (_HAL_MS( \
  710. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  711. msdu_end_tlv.rx_msdu_end), \
  712. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  713. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  714. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  715. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  716. (_HAL_MS( \
  717. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  718. msdu_end_tlv.rx_msdu_end), \
  719. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  720. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  721. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  722. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  723. (_HAL_MS( \
  724. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  725. msdu_end_tlv.rx_msdu_end), \
  726. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  727. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  728. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  729. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  730. (_HAL_MS( \
  731. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  732. msdu_end_tlv.rx_msdu_end), \
  733. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  734. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  735. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  736. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  737. (_HAL_MS( \
  738. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  739. msdu_start_tlv.rx_msdu_start), \
  740. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  741. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  742. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  743. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  744. (_HAL_MS( \
  745. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  746. msdu_start_tlv.rx_msdu_start), \
  747. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  748. RX_MSDU_START_2_TCP_PROTO_MASK, \
  749. RX_MSDU_START_2_TCP_PROTO_LSB))
  750. #define HAL_RX_TLV_GET_IPV6(buf) \
  751. (_HAL_MS( \
  752. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  753. msdu_start_tlv.rx_msdu_start), \
  754. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  755. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  756. RX_MSDU_START_2_IPV6_PROTO_LSB))
  757. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  758. (_HAL_MS( \
  759. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  760. msdu_start_tlv.rx_msdu_start), \
  761. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  762. RX_MSDU_START_1_L3_OFFSET_MASK, \
  763. RX_MSDU_START_1_L3_OFFSET_LSB))
  764. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  765. (_HAL_MS( \
  766. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  767. msdu_start_tlv.rx_msdu_start), \
  768. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  769. RX_MSDU_START_1_L4_OFFSET_MASK, \
  770. RX_MSDU_START_1_L4_OFFSET_LSB))
  771. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  772. (_HAL_MS( \
  773. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  774. msdu_start_tlv.rx_msdu_start), \
  775. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  776. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  777. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  778. /**
  779. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  780. * l3_header padding from rx_msdu_end TLV
  781. *
  782. * @ buf: pointer to the start of RX PKT TLV headers
  783. * Return: number of l3 header padding bytes
  784. */
  785. static inline uint32_t
  786. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  787. {
  788. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  789. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  790. uint32_t l3_header_padding;
  791. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  792. return l3_header_padding;
  793. }
  794. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  795. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  796. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  797. RX_MSDU_END_13_SA_IDX_MASK, \
  798. RX_MSDU_END_13_SA_IDX_LSB))
  799. /**
  800. * hal_rx_msdu_end_sa_idx_get(): API to get the
  801. * sa_idx from rx_msdu_end TLV
  802. *
  803. * @ buf: pointer to the start of RX PKT TLV headers
  804. * Return: sa_idx (SA AST index)
  805. */
  806. static inline uint16_t
  807. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  808. {
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  811. uint16_t sa_idx;
  812. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  813. return sa_idx;
  814. }
  815. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  816. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  817. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  818. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  819. RX_MSDU_END_5_SA_IS_VALID_LSB))
  820. /**
  821. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  822. * sa_is_valid bit from rx_msdu_end TLV
  823. *
  824. * @ buf: pointer to the start of RX PKT TLV headers
  825. * Return: sa_is_valid bit
  826. */
  827. static inline uint8_t
  828. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  829. {
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  832. uint8_t sa_is_valid;
  833. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  834. return sa_is_valid;
  835. }
  836. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  837. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  838. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  839. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  840. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  841. /**
  842. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  843. * sa_sw_peer_id from rx_msdu_end TLV
  844. *
  845. * @ buf: pointer to the start of RX PKT TLV headers
  846. * Return: sa_sw_peer_id index
  847. */
  848. static inline uint32_t
  849. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  850. {
  851. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  852. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  853. uint32_t sa_sw_peer_id;
  854. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  855. return sa_sw_peer_id;
  856. }
  857. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  858. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  859. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  860. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  861. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  862. /**
  863. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  864. * from rx_msdu_start TLV
  865. *
  866. * @ buf: pointer to the start of RX PKT TLV headers
  867. * Return: msdu length
  868. */
  869. static inline uint32_t
  870. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  871. {
  872. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  873. struct rx_msdu_start *msdu_start =
  874. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  875. uint32_t msdu_len;
  876. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  877. return msdu_len;
  878. }
  879. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  880. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  881. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  882. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  883. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  884. /*
  885. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  886. * Interval from rx_msdu_start
  887. *
  888. * @buf: pointer to the start of RX PKT TLV header
  889. * Return: uint32_t(bw)
  890. */
  891. static inline uint32_t
  892. hal_rx_msdu_start_bw_get(uint8_t *buf)
  893. {
  894. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  895. struct rx_msdu_start *msdu_start =
  896. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  897. uint32_t bw;
  898. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  899. return bw;
  900. }
  901. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  902. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  903. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  904. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  905. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  906. /*
  907. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  908. * Interval from rx_msdu_start
  909. *
  910. * @buf: pointer to the start of RX PKT TLV header
  911. * Return: uint32_t(reception_type)
  912. */
  913. static inline uint32_t
  914. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  915. {
  916. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  917. struct rx_msdu_start *msdu_start =
  918. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  919. uint32_t reception_type;
  920. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  921. return reception_type;
  922. }
  923. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  924. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  925. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  926. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  927. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  928. /**
  929. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  930. * from rx_msdu_start TLV
  931. *
  932. * @ buf: pointer to the start of RX PKT TLV headers
  933. * Return: toeplitz hash
  934. */
  935. static inline uint32_t
  936. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  937. {
  938. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  939. struct rx_msdu_start *msdu_start =
  940. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  941. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  942. }
  943. /*
  944. * Get qos_control_valid from RX_MPDU_START
  945. */
  946. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  947. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  948. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  949. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  950. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  951. static inline uint32_t
  952. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  953. {
  954. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  955. struct rx_mpdu_start *mpdu_start =
  956. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  957. uint32_t qos_control_valid;
  958. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  959. &(mpdu_start->rx_mpdu_info_details));
  960. return qos_control_valid;
  961. }
  962. /*
  963. * Get tid from RX_MPDU_START
  964. */
  965. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  966. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  967. RX_MPDU_INFO_3_TID_OFFSET)), \
  968. RX_MPDU_INFO_3_TID_MASK, \
  969. RX_MPDU_INFO_3_TID_LSB))
  970. static inline uint32_t
  971. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  972. {
  973. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  974. struct rx_mpdu_start *mpdu_start =
  975. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  976. uint32_t tid;
  977. tid = HAL_RX_MPDU_INFO_TID_GET(
  978. &(mpdu_start->rx_mpdu_info_details));
  979. return tid;
  980. }
  981. /*
  982. * Get SW peer id from RX_MPDU_START
  983. */
  984. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  985. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  986. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  987. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  988. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  989. static inline uint32_t
  990. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  991. {
  992. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  993. struct rx_mpdu_start *mpdu_start =
  994. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  995. uint32_t sw_peer_id;
  996. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  997. &(mpdu_start->rx_mpdu_info_details));
  998. return sw_peer_id;
  999. }
  1000. #if defined(WCSS_VERSION) && \
  1001. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1002. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1003. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1004. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1005. RX_MSDU_START_5_SGI_OFFSET)), \
  1006. RX_MSDU_START_5_SGI_MASK, \
  1007. RX_MSDU_START_5_SGI_LSB))
  1008. #else
  1009. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1010. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1011. RX_MSDU_START_6_SGI_OFFSET)), \
  1012. RX_MSDU_START_6_SGI_MASK, \
  1013. RX_MSDU_START_6_SGI_LSB))
  1014. #endif
  1015. /**
  1016. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1017. * Interval from rx_msdu_start TLV
  1018. *
  1019. * @buf: pointer to the start of RX PKT TLV headers
  1020. * Return: uint32_t(sgi)
  1021. */
  1022. static inline uint32_t
  1023. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1024. {
  1025. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1026. struct rx_msdu_start *msdu_start =
  1027. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1028. uint32_t sgi;
  1029. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1030. return sgi;
  1031. }
  1032. #if defined(WCSS_VERSION) && \
  1033. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1034. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1035. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1036. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1037. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1038. RX_MSDU_START_5_RATE_MCS_MASK, \
  1039. RX_MSDU_START_5_RATE_MCS_LSB))
  1040. #else
  1041. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1042. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1043. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1044. RX_MSDU_START_6_RATE_MCS_MASK, \
  1045. RX_MSDU_START_6_RATE_MCS_LSB))
  1046. #endif
  1047. /**
  1048. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1049. * from rx_msdu_start TLV
  1050. *
  1051. * @buf: pointer to the start of RX PKT TLV headers
  1052. * Return: uint32_t(rate_mcs)
  1053. */
  1054. static inline uint32_t
  1055. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1056. {
  1057. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1058. struct rx_msdu_start *msdu_start =
  1059. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1060. uint32_t rate_mcs;
  1061. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1062. return rate_mcs;
  1063. }
  1064. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1065. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1066. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1067. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1068. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1069. /*
  1070. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1071. * packet from rx_attention
  1072. *
  1073. * @buf: pointer to the start of RX PKT TLV header
  1074. * Return: uint32_t(decryt status)
  1075. */
  1076. static inline uint32_t
  1077. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1078. {
  1079. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1080. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1081. uint32_t is_decrypt = 0;
  1082. uint32_t decrypt_status;
  1083. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1084. if (!decrypt_status)
  1085. is_decrypt = 1;
  1086. return is_decrypt;
  1087. }
  1088. /*
  1089. * Get key index from RX_MSDU_END
  1090. */
  1091. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1092. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1093. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1094. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1095. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1096. /*
  1097. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1098. * from rx_msdu_end
  1099. *
  1100. * @buf: pointer to the start of RX PKT TLV header
  1101. * Return: uint32_t(key id)
  1102. */
  1103. static inline uint32_t
  1104. hal_rx_msdu_get_keyid(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. uint32_t keyid_octet;
  1109. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1110. return keyid_octet & 0x3;
  1111. }
  1112. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1113. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1114. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1115. RX_MSDU_START_5_USER_RSSI_MASK, \
  1116. RX_MSDU_START_5_USER_RSSI_LSB))
  1117. /*
  1118. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1119. * from rx_msdu_start
  1120. *
  1121. * @buf: pointer to the start of RX PKT TLV header
  1122. * Return: uint32_t(rssi)
  1123. */
  1124. static inline uint32_t
  1125. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1126. {
  1127. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1128. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1129. uint32_t rssi;
  1130. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1131. return rssi;
  1132. }
  1133. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1134. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1135. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1136. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1137. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1138. /*
  1139. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1140. * from rx_msdu_start
  1141. *
  1142. * @buf: pointer to the start of RX PKT TLV header
  1143. * Return: uint32_t(frequency)
  1144. */
  1145. static inline uint32_t
  1146. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1147. {
  1148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1149. struct rx_msdu_start *msdu_start =
  1150. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1151. uint32_t freq;
  1152. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1153. return freq;
  1154. }
  1155. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1156. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1157. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1158. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1159. RX_MSDU_START_5_PKT_TYPE_LSB))
  1160. /*
  1161. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1162. * from rx_msdu_start
  1163. *
  1164. * @buf: pointer to the start of RX PKT TLV header
  1165. * Return: uint32_t(pkt type)
  1166. */
  1167. static inline uint32_t
  1168. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1169. {
  1170. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1171. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1172. uint32_t pkt_type;
  1173. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1174. return pkt_type;
  1175. }
  1176. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1177. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1178. RX_MSDU_START_5_NSS_OFFSET)), \
  1179. RX_MSDU_START_5_NSS_MASK, \
  1180. RX_MSDU_START_5_NSS_LSB))
  1181. /*
  1182. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1183. * Interval from rx_msdu_start
  1184. *
  1185. * @buf: pointer to the start of RX PKT TLV header
  1186. * Return: uint32_t(nss)
  1187. */
  1188. static inline uint32_t
  1189. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1190. {
  1191. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1192. struct rx_msdu_start *msdu_start =
  1193. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1194. uint32_t nss;
  1195. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1196. return nss;
  1197. }
  1198. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1199. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1200. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1201. RX_MPDU_INFO_2_TO_DS_MASK, \
  1202. RX_MPDU_INFO_2_TO_DS_LSB))
  1203. /*
  1204. * hal_rx_mpdu_get_tods(): API to get the tods info
  1205. * from rx_mpdu_start
  1206. *
  1207. * @buf: pointer to the start of RX PKT TLV header
  1208. * Return: uint32_t(to_ds)
  1209. */
  1210. static inline uint32_t
  1211. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1212. {
  1213. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1214. struct rx_mpdu_start *mpdu_start =
  1215. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1216. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1217. uint32_t to_ds;
  1218. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1219. return to_ds;
  1220. }
  1221. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1223. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1224. RX_MPDU_INFO_2_FR_DS_MASK, \
  1225. RX_MPDU_INFO_2_FR_DS_LSB))
  1226. /*
  1227. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1228. * from rx_mpdu_start
  1229. *
  1230. * @buf: pointer to the start of RX PKT TLV header
  1231. * Return: uint32_t(fr_ds)
  1232. */
  1233. static inline uint32_t
  1234. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1235. {
  1236. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1237. struct rx_mpdu_start *mpdu_start =
  1238. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1239. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1240. uint32_t fr_ds;
  1241. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1242. return fr_ds;
  1243. }
  1244. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1245. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1246. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1247. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1248. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1249. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1250. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1251. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1252. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1253. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1254. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1255. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1256. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1257. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1258. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1259. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1260. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1261. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1262. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1263. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1264. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1265. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1266. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1267. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1268. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1269. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1270. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1271. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1272. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1273. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1274. /*
  1275. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1276. *
  1277. * @buf: pointer to the start of RX PKT TLV headera
  1278. * @mac_addr: pointer to mac address
  1279. * Return: sucess/failure
  1280. */
  1281. static inline
  1282. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1283. {
  1284. struct __attribute__((__packed__)) hal_addr1 {
  1285. uint32_t ad1_31_0;
  1286. uint16_t ad1_47_32;
  1287. };
  1288. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1289. struct rx_mpdu_start *mpdu_start =
  1290. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1291. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1292. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1293. uint32_t mac_addr_ad1_valid;
  1294. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1295. if (mac_addr_ad1_valid) {
  1296. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1297. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1298. return QDF_STATUS_SUCCESS;
  1299. }
  1300. return QDF_STATUS_E_FAILURE;
  1301. }
  1302. /*
  1303. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1304. * in the packet
  1305. *
  1306. * @buf: pointer to the start of RX PKT TLV header
  1307. * @mac_addr: pointer to mac address
  1308. * Return: sucess/failure
  1309. */
  1310. static inline
  1311. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1312. {
  1313. struct __attribute__((__packed__)) hal_addr2 {
  1314. uint16_t ad2_15_0;
  1315. uint32_t ad2_47_16;
  1316. };
  1317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1318. struct rx_mpdu_start *mpdu_start =
  1319. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1320. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1321. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1322. uint32_t mac_addr_ad2_valid;
  1323. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1324. if (mac_addr_ad2_valid) {
  1325. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1326. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1327. return QDF_STATUS_SUCCESS;
  1328. }
  1329. return QDF_STATUS_E_FAILURE;
  1330. }
  1331. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1332. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1333. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1334. RX_MSDU_END_13_DA_IDX_MASK, \
  1335. RX_MSDU_END_13_DA_IDX_LSB))
  1336. /**
  1337. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1338. * from rx_msdu_end TLV
  1339. *
  1340. * @ buf: pointer to the start of RX PKT TLV headers
  1341. * Return: da index
  1342. */
  1343. static inline uint16_t
  1344. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1345. {
  1346. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1347. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1348. uint16_t da_idx;
  1349. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1350. return da_idx;
  1351. }
  1352. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1353. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1354. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1355. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1356. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1357. /**
  1358. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1359. * from rx_msdu_end TLV
  1360. *
  1361. * @ buf: pointer to the start of RX PKT TLV headers
  1362. * Return: da_is_valid
  1363. */
  1364. static inline uint8_t
  1365. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1366. {
  1367. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1368. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1369. uint8_t da_is_valid;
  1370. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1371. return da_is_valid;
  1372. }
  1373. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1374. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1375. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1376. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1377. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1378. /**
  1379. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1380. * from rx_msdu_end TLV
  1381. *
  1382. * @ buf: pointer to the start of RX PKT TLV headers
  1383. * Return: da_is_mcbc
  1384. */
  1385. static inline uint8_t
  1386. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1387. {
  1388. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1389. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1390. uint8_t da_is_mcbc;
  1391. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1392. return da_is_mcbc;
  1393. }
  1394. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1395. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1396. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1397. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1398. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1399. /**
  1400. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1401. * from rx_msdu_end TLV
  1402. *
  1403. * @ buf: pointer to the start of RX PKT TLV headers
  1404. * Return: first_msdu
  1405. */
  1406. static inline uint8_t
  1407. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1408. {
  1409. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1410. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1411. uint8_t first_msdu;
  1412. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1413. return first_msdu;
  1414. }
  1415. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1416. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1417. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1418. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1419. RX_MSDU_END_5_LAST_MSDU_LSB))
  1420. /**
  1421. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1422. * from rx_msdu_end TLV
  1423. *
  1424. * @ buf: pointer to the start of RX PKT TLV headers
  1425. * Return: last_msdu
  1426. */
  1427. static inline uint8_t
  1428. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1429. {
  1430. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1431. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1432. uint8_t last_msdu;
  1433. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1434. return last_msdu;
  1435. }
  1436. /*******************************************************************************
  1437. * RX ERROR APIS
  1438. ******************************************************************************/
  1439. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1440. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1441. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1442. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1443. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1444. /**
  1445. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1446. * from rx_mpdu_end TLV
  1447. *
  1448. * @buf: pointer to the start of RX PKT TLV headers
  1449. * Return: uint32_t(decrypt_err)
  1450. */
  1451. static inline uint32_t
  1452. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1453. {
  1454. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1455. struct rx_mpdu_end *mpdu_end =
  1456. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1457. uint32_t decrypt_err;
  1458. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1459. return decrypt_err;
  1460. }
  1461. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1462. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1463. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1464. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1465. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1466. /**
  1467. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1468. * from rx_mpdu_end TLV
  1469. *
  1470. * @buf: pointer to the start of RX PKT TLV headers
  1471. * Return: uint32_t(mic_err)
  1472. */
  1473. static inline uint32_t
  1474. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1475. {
  1476. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1477. struct rx_mpdu_end *mpdu_end =
  1478. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1479. uint32_t mic_err;
  1480. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1481. return mic_err;
  1482. }
  1483. /*******************************************************************************
  1484. * RX REO ERROR APIS
  1485. ******************************************************************************/
  1486. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1487. ((struct rx_msdu_details *) \
  1488. _OFFSET_TO_BYTE_PTR((link_desc),\
  1489. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1490. #define HAL_RX_NUM_MSDU_DESC 6
  1491. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1492. /* TODO: rework the structure */
  1493. struct hal_rx_msdu_list {
  1494. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1495. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1496. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1497. };
  1498. struct hal_buf_info {
  1499. uint64_t paddr;
  1500. uint32_t sw_cookie;
  1501. };
  1502. /* This special cookie value will be used to indicate FW allocated buffers
  1503. * received through RXDMA2SW ring for RXDMA WARs */
  1504. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1505. /**
  1506. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1507. * from the MSDU link descriptor
  1508. *
  1509. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1510. * MSDU link descriptor (struct rx_msdu_link)
  1511. *
  1512. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1513. *
  1514. * @num_msdus: Number of MSDUs in the MPDU
  1515. *
  1516. * Return: void
  1517. */
  1518. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1519. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1520. {
  1521. struct rx_msdu_details *msdu_details;
  1522. struct rx_msdu_desc_info *msdu_desc_info;
  1523. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1524. int i;
  1525. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1526. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1527. "[%s][%d] msdu_link=%pK msdu_details=%pK\n",
  1528. __func__, __LINE__, msdu_link, msdu_details);
  1529. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1530. /* num_msdus received in mpdu descriptor may be incorrect
  1531. * sometimes due to HW issue. Check msdu buffer address also */
  1532. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1533. &msdu_details[i].buffer_addr_info_details) == 0) {
  1534. /* set the last msdu bit in the prev msdu_desc_info */
  1535. msdu_desc_info =
  1536. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i - 1]);
  1537. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1538. break;
  1539. }
  1540. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1541. /* set first MSDU bit or the last MSDU bit */
  1542. if (!i)
  1543. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1544. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1545. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1546. msdu_list->msdu_info[i].msdu_flags =
  1547. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1548. msdu_list->msdu_info[i].msdu_len =
  1549. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1550. msdu_list->sw_cookie[i] =
  1551. HAL_RX_BUF_COOKIE_GET(
  1552. &msdu_details[i].buffer_addr_info_details);
  1553. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1554. &msdu_details[i].buffer_addr_info_details);
  1555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1556. "[%s][%d] i=%d sw_cookie=%d\n",
  1557. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1558. }
  1559. *num_msdus = i;
  1560. }
  1561. /**
  1562. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1563. * cookie from the REO destination ring element
  1564. *
  1565. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1566. * the current descriptor
  1567. * @ buf_info: structure to return the buffer information
  1568. * Return: void
  1569. */
  1570. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1571. struct hal_buf_info *buf_info)
  1572. {
  1573. struct reo_destination_ring *reo_ring =
  1574. (struct reo_destination_ring *)rx_desc;
  1575. buf_info->paddr =
  1576. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1577. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1578. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1579. }
  1580. /**
  1581. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1582. *
  1583. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1584. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1585. * descriptor
  1586. */
  1587. enum hal_rx_reo_buf_type {
  1588. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1589. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1590. };
  1591. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1592. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1593. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1594. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1595. /**
  1596. * enum hal_reo_error_code: Error code describing the type of error detected
  1597. *
  1598. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1599. * REO_ENTRANCE ring is set to 0
  1600. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1601. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1602. * having been setup
  1603. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1604. * Retry bit set: duplicate frame
  1605. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1606. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1607. * received with 2K jump in SN
  1608. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1609. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1610. * with SN falling within the OOR window
  1611. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1612. * OOR window
  1613. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1614. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1615. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1616. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1617. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1618. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1619. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1620. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1621. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1622. * in the process of making updates to this descriptor
  1623. */
  1624. enum hal_reo_error_code {
  1625. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1626. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1627. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1628. HAL_REO_ERR_NON_BA_DUPLICATE,
  1629. HAL_REO_ERR_BA_DUPLICATE,
  1630. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1631. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1632. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1633. HAL_REO_ERR_BAR_FRAME_OOR,
  1634. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1635. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1636. HAL_REO_ERR_PN_CHECK_FAILED,
  1637. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1638. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1639. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1640. HAL_REO_ERR_MAX
  1641. };
  1642. /**
  1643. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1644. *
  1645. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1646. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1647. * overflow
  1648. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1649. * incomplete
  1650. * MPDU from the PHY
  1651. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1652. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1653. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1654. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1655. * encrypted but wasn’t
  1656. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1657. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1658. * the max allowed
  1659. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1660. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1661. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1662. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1663. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1664. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1665. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1666. */
  1667. enum hal_rxdma_error_code {
  1668. HAL_RXDMA_ERR_OVERFLOW = 0,
  1669. HAL_RXDMA_ERR_MPDU_LENGTH,
  1670. HAL_RXDMA_ERR_FCS,
  1671. HAL_RXDMA_ERR_DECRYPT,
  1672. HAL_RXDMA_ERR_TKIP_MIC,
  1673. HAL_RXDMA_ERR_UNENCRYPTED,
  1674. HAL_RXDMA_ERR_MSDU_LEN,
  1675. HAL_RXDMA_ERR_MSDU_LIMIT,
  1676. HAL_RXDMA_ERR_WIFI_PARSE,
  1677. HAL_RXDMA_ERR_AMSDU_PARSE,
  1678. HAL_RXDMA_ERR_SA_TIMEOUT,
  1679. HAL_RXDMA_ERR_DA_TIMEOUT,
  1680. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1681. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1682. HAL_RXDMA_ERR_WAR = 31,
  1683. HAL_RXDMA_ERR_MAX
  1684. };
  1685. /**
  1686. * HW BM action settings in WBM release ring
  1687. */
  1688. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1689. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1690. /**
  1691. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1692. * release of this buffer or descriptor
  1693. *
  1694. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1695. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1696. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1697. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1698. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1699. */
  1700. enum hal_rx_wbm_error_source {
  1701. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1702. HAL_RX_WBM_ERR_SRC_RXDMA,
  1703. HAL_RX_WBM_ERR_SRC_REO,
  1704. HAL_RX_WBM_ERR_SRC_FW,
  1705. HAL_RX_WBM_ERR_SRC_SW,
  1706. };
  1707. /**
  1708. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1709. * released
  1710. *
  1711. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1712. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1713. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1714. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1715. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1716. */
  1717. enum hal_rx_wbm_buf_type {
  1718. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1719. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1720. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1721. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1722. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1723. };
  1724. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1725. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1726. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1727. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1728. /**
  1729. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1730. * PN check failure
  1731. *
  1732. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1733. *
  1734. * Return: true: error caused by PN check, false: other error
  1735. */
  1736. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1737. {
  1738. struct reo_destination_ring *reo_desc =
  1739. (struct reo_destination_ring *)rx_desc;
  1740. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1741. HAL_REO_ERR_PN_CHECK_FAILED) |
  1742. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1743. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1744. true : false;
  1745. }
  1746. /**
  1747. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1748. * the sequence number
  1749. *
  1750. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1751. *
  1752. * Return: true: error caused by 2K jump, false: other error
  1753. */
  1754. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1755. {
  1756. struct reo_destination_ring *reo_desc =
  1757. (struct reo_destination_ring *)rx_desc;
  1758. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1759. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1760. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1761. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1762. true : false;
  1763. }
  1764. /**
  1765. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1766. *
  1767. * @ soc : HAL version of the SOC pointer
  1768. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1769. * @ buf_addr_info : void pointer to the buffer_addr_info
  1770. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1771. *
  1772. * Return: void
  1773. */
  1774. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1775. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1776. void *src_srng_desc, void *buf_addr_info,
  1777. uint8_t bm_action)
  1778. {
  1779. struct wbm_release_ring *wbm_rel_srng =
  1780. (struct wbm_release_ring *)src_srng_desc;
  1781. /* Structure copy !!! */
  1782. wbm_rel_srng->released_buff_or_desc_addr_info =
  1783. *((struct buffer_addr_info *)buf_addr_info);
  1784. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1785. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1786. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1787. bm_action);
  1788. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1789. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1790. }
  1791. /*
  1792. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1793. * REO entrance ring
  1794. *
  1795. * @ soc: HAL version of the SOC pointer
  1796. * @ pa: Physical address of the MSDU Link Descriptor
  1797. * @ cookie: SW cookie to get to the virtual address
  1798. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1799. * to the error enabled REO queue
  1800. *
  1801. * Return: void
  1802. */
  1803. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1804. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1805. {
  1806. /* TODO */
  1807. }
  1808. /**
  1809. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1810. * BUFFER_ADDR_INFO, give the RX descriptor
  1811. * (Assumption -- BUFFER_ADDR_INFO is the
  1812. * first field in the descriptor structure)
  1813. */
  1814. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1815. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1816. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1817. /**
  1818. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1819. * from the BUFFER_ADDR_INFO structure
  1820. * given a REO destination ring descriptor.
  1821. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1822. *
  1823. * Return: uint8_t (value of the return_buffer_manager)
  1824. */
  1825. static inline
  1826. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1827. {
  1828. /*
  1829. * The following macro takes buf_addr_info as argument,
  1830. * but since buf_addr_info is the first field in ring_desc
  1831. * Hence the following call is OK
  1832. */
  1833. return HAL_RX_BUF_RBM_GET(ring_desc);
  1834. }
  1835. /*******************************************************************************
  1836. * RX WBM ERROR APIS
  1837. ******************************************************************************/
  1838. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1839. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1840. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1841. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1842. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1843. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1844. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1845. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1846. /**
  1847. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1848. * the frame to this release ring
  1849. *
  1850. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1851. * frame to this queue
  1852. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1853. * received routing instructions. No error within REO was detected
  1854. */
  1855. enum hal_rx_wbm_reo_push_reason {
  1856. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1857. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1858. };
  1859. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1860. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1861. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1862. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1863. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1864. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1865. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1866. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1867. /**
  1868. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1869. * this release ring
  1870. *
  1871. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1872. * this frame to this queue
  1873. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1874. * per received routing instructions. No error within RXDMA was detected
  1875. */
  1876. enum hal_rx_wbm_rxdma_push_reason {
  1877. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1878. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1879. };
  1880. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1881. (((*(((uint32_t *) wbm_desc) + \
  1882. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1883. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1884. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1885. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1886. (((*(((uint32_t *) wbm_desc) + \
  1887. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1888. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1889. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1890. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1891. (((*(((uint32_t *) wbm_desc) + \
  1892. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1893. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1894. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1895. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1896. (((*(((uint32_t *) wbm_desc) + \
  1897. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1898. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1899. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1900. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1901. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1902. wbm_desc)->released_buff_or_desc_addr_info)
  1903. /**
  1904. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1905. * humman readable format.
  1906. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1907. * @ dbg_level: log level.
  1908. *
  1909. * Return: void
  1910. */
  1911. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1912. uint8_t dbg_level)
  1913. {
  1914. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1915. "\n--------------------\n"
  1916. "rx_attention tlv \n"
  1917. "\n--------------------\n"
  1918. "rxpcu_mpdu_filter_in_category : %d\n"
  1919. "sw_frame_group_id : %d\n"
  1920. "reserved_0 : %d\n"
  1921. "phy_ppdu_id : %d\n"
  1922. "first_mpdu : %d\n"
  1923. "reserved_1a : %d\n"
  1924. "mcast_bcast : %d\n"
  1925. "ast_index_not_found : %d\n"
  1926. "ast_index_timeout : %d\n"
  1927. "power_mgmt : %d\n"
  1928. "non_qos : %d\n"
  1929. "null_data : %d\n"
  1930. "mgmt_type : %d\n"
  1931. "ctrl_type : %d\n"
  1932. "more_data : %d\n"
  1933. "eosp : %d\n"
  1934. "a_msdu_error : %d\n"
  1935. "fragment_flag : %d\n"
  1936. "order : %d\n"
  1937. "cce_match : %d\n"
  1938. "overflow_err : %d\n"
  1939. "msdu_length_err : %d\n"
  1940. "tcp_udp_chksum_fail : %d\n"
  1941. "ip_chksum_fail : %d\n"
  1942. "sa_idx_invalid : %d\n"
  1943. "da_idx_invalid : %d\n"
  1944. "reserved_1b : %d\n"
  1945. "rx_in_tx_decrypt_byp : %d\n"
  1946. "encrypt_required : %d\n"
  1947. "directed : %d\n"
  1948. "buffer_fragment : %d\n"
  1949. "mpdu_length_err : %d\n"
  1950. "tkip_mic_err : %d\n"
  1951. "decrypt_err : %d\n"
  1952. "unencrypted_frame_err : %d\n"
  1953. "fcs_err : %d\n"
  1954. "flow_idx_timeout : %d\n"
  1955. "flow_idx_invalid : %d\n"
  1956. "wifi_parser_error : %d\n"
  1957. "amsdu_parser_error : %d\n"
  1958. "sa_idx_timeout : %d\n"
  1959. "da_idx_timeout : %d\n"
  1960. "msdu_limit_error : %d\n"
  1961. "da_is_valid : %d\n"
  1962. "da_is_mcbc : %d\n"
  1963. "sa_is_valid : %d\n"
  1964. "decrypt_status_code : %d\n"
  1965. "rx_bitmap_not_updated : %d\n"
  1966. "reserved_2 : %d\n"
  1967. "msdu_done : %d\n",
  1968. rx_attn->rxpcu_mpdu_filter_in_category,
  1969. rx_attn->sw_frame_group_id,
  1970. rx_attn->reserved_0,
  1971. rx_attn->phy_ppdu_id,
  1972. rx_attn->first_mpdu,
  1973. rx_attn->reserved_1a,
  1974. rx_attn->mcast_bcast,
  1975. rx_attn->ast_index_not_found,
  1976. rx_attn->ast_index_timeout,
  1977. rx_attn->power_mgmt,
  1978. rx_attn->non_qos,
  1979. rx_attn->null_data,
  1980. rx_attn->mgmt_type,
  1981. rx_attn->ctrl_type,
  1982. rx_attn->more_data,
  1983. rx_attn->eosp,
  1984. rx_attn->a_msdu_error,
  1985. rx_attn->fragment_flag,
  1986. rx_attn->order,
  1987. rx_attn->cce_match,
  1988. rx_attn->overflow_err,
  1989. rx_attn->msdu_length_err,
  1990. rx_attn->tcp_udp_chksum_fail,
  1991. rx_attn->ip_chksum_fail,
  1992. rx_attn->sa_idx_invalid,
  1993. rx_attn->da_idx_invalid,
  1994. rx_attn->reserved_1b,
  1995. rx_attn->rx_in_tx_decrypt_byp,
  1996. rx_attn->encrypt_required,
  1997. rx_attn->directed,
  1998. rx_attn->buffer_fragment,
  1999. rx_attn->mpdu_length_err,
  2000. rx_attn->tkip_mic_err,
  2001. rx_attn->decrypt_err,
  2002. rx_attn->unencrypted_frame_err,
  2003. rx_attn->fcs_err,
  2004. rx_attn->flow_idx_timeout,
  2005. rx_attn->flow_idx_invalid,
  2006. rx_attn->wifi_parser_error,
  2007. rx_attn->amsdu_parser_error,
  2008. rx_attn->sa_idx_timeout,
  2009. rx_attn->da_idx_timeout,
  2010. rx_attn->msdu_limit_error,
  2011. rx_attn->da_is_valid,
  2012. rx_attn->da_is_mcbc,
  2013. rx_attn->sa_is_valid,
  2014. rx_attn->decrypt_status_code,
  2015. rx_attn->rx_bitmap_not_updated,
  2016. rx_attn->reserved_2,
  2017. rx_attn->msdu_done);
  2018. }
  2019. /**
  2020. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  2021. * human readable format.
  2022. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  2023. * @ dbg_level: log level.
  2024. *
  2025. * Return: void
  2026. */
  2027. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2028. uint8_t dbg_level)
  2029. {
  2030. struct rx_mpdu_info *mpdu_info =
  2031. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2032. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2033. "\n--------------------\n"
  2034. "rx_mpdu_start tlv \n"
  2035. "--------------------\n"
  2036. "rxpcu_mpdu_filter_in_category: %d\n"
  2037. "sw_frame_group_id: %d\n"
  2038. "ndp_frame: %d\n"
  2039. "phy_err: %d\n"
  2040. "phy_err_during_mpdu_header: %d\n"
  2041. "protocol_version_err: %d\n"
  2042. "ast_based_lookup_valid: %d\n"
  2043. "phy_ppdu_id: %d\n"
  2044. "ast_index: %d\n"
  2045. "sw_peer_id: %d\n"
  2046. "mpdu_frame_control_valid: %d\n"
  2047. "mpdu_duration_valid: %d\n"
  2048. "mac_addr_ad1_valid: %d\n"
  2049. "mac_addr_ad2_valid: %d\n"
  2050. "mac_addr_ad3_valid: %d\n"
  2051. "mac_addr_ad4_valid: %d\n"
  2052. "mpdu_sequence_control_valid: %d\n"
  2053. "mpdu_qos_control_valid: %d\n"
  2054. "mpdu_ht_control_valid: %d\n"
  2055. "frame_encryption_info_valid: %d\n"
  2056. "fr_ds: %d\n"
  2057. "to_ds: %d\n"
  2058. "encrypted: %d\n"
  2059. "mpdu_retry: %d\n"
  2060. "mpdu_sequence_number: %d\n"
  2061. "epd_en: %d\n"
  2062. "all_frames_shall_be_encrypted: %d\n"
  2063. "encrypt_type: %d\n"
  2064. "mesh_sta: %d\n"
  2065. "bssid_hit: %d\n"
  2066. "bssid_number: %d\n"
  2067. "tid: %d\n"
  2068. "pn_31_0: %d\n"
  2069. "pn_63_32: %d\n"
  2070. "pn_95_64: %d\n"
  2071. "pn_127_96: %d\n"
  2072. "peer_meta_data: %d\n"
  2073. "rxpt_classify_info.reo_destination_indication: %d\n"
  2074. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  2075. "rx_reo_queue_desc_addr_31_0: %d\n"
  2076. "rx_reo_queue_desc_addr_39_32: %d\n"
  2077. "receive_queue_number: %d\n"
  2078. "pre_delim_err_warning: %d\n"
  2079. "first_delim_err: %d\n"
  2080. "key_id_octet: %d\n"
  2081. "new_peer_entry: %d\n"
  2082. "decrypt_needed: %d\n"
  2083. "decap_type: %d\n"
  2084. "rx_insert_vlan_c_tag_padding: %d\n"
  2085. "rx_insert_vlan_s_tag_padding: %d\n"
  2086. "strip_vlan_c_tag_decap: %d\n"
  2087. "strip_vlan_s_tag_decap: %d\n"
  2088. "pre_delim_count: %d\n"
  2089. "ampdu_flag: %d\n"
  2090. "bar_frame: %d\n"
  2091. "mpdu_length: %d\n"
  2092. "first_mpdu: %d\n"
  2093. "mcast_bcast: %d\n"
  2094. "ast_index_not_found: %d\n"
  2095. "ast_index_timeout: %d\n"
  2096. "power_mgmt: %d\n"
  2097. "non_qos: %d\n"
  2098. "null_data: %d\n"
  2099. "mgmt_type: %d\n"
  2100. "ctrl_type: %d\n"
  2101. "more_data: %d\n"
  2102. "eosp: %d\n"
  2103. "fragment_flag: %d\n"
  2104. "order: %d\n"
  2105. "u_apsd_trigger: %d\n"
  2106. "encrypt_required: %d\n"
  2107. "directed: %d\n"
  2108. "mpdu_frame_control_field: %d\n"
  2109. "mpdu_duration_field: %d\n"
  2110. "mac_addr_ad1_31_0: %d\n"
  2111. "mac_addr_ad1_47_32: %d\n"
  2112. "mac_addr_ad2_15_0: %d\n"
  2113. "mac_addr_ad2_47_16: %d\n"
  2114. "mac_addr_ad3_31_0: %d\n"
  2115. "mac_addr_ad3_47_32: %d\n"
  2116. "mpdu_sequence_control_field: %d\n"
  2117. "mac_addr_ad4_31_0: %d\n"
  2118. "mac_addr_ad4_47_32: %d\n"
  2119. "mpdu_qos_control_field: %d\n"
  2120. "mpdu_ht_control_field: %d\n",
  2121. mpdu_info->rxpcu_mpdu_filter_in_category,
  2122. mpdu_info->sw_frame_group_id,
  2123. mpdu_info->ndp_frame,
  2124. mpdu_info->phy_err,
  2125. mpdu_info->phy_err_during_mpdu_header,
  2126. mpdu_info->protocol_version_err,
  2127. mpdu_info->ast_based_lookup_valid,
  2128. mpdu_info->phy_ppdu_id,
  2129. mpdu_info->ast_index,
  2130. mpdu_info->sw_peer_id,
  2131. mpdu_info->mpdu_frame_control_valid,
  2132. mpdu_info->mpdu_duration_valid,
  2133. mpdu_info->mac_addr_ad1_valid,
  2134. mpdu_info->mac_addr_ad2_valid,
  2135. mpdu_info->mac_addr_ad3_valid,
  2136. mpdu_info->mac_addr_ad4_valid,
  2137. mpdu_info->mpdu_sequence_control_valid,
  2138. mpdu_info->mpdu_qos_control_valid,
  2139. mpdu_info->mpdu_ht_control_valid,
  2140. mpdu_info->frame_encryption_info_valid,
  2141. mpdu_info->fr_ds,
  2142. mpdu_info->to_ds,
  2143. mpdu_info->encrypted,
  2144. mpdu_info->mpdu_retry,
  2145. mpdu_info->mpdu_sequence_number,
  2146. mpdu_info->epd_en,
  2147. mpdu_info->all_frames_shall_be_encrypted,
  2148. mpdu_info->encrypt_type,
  2149. mpdu_info->mesh_sta,
  2150. mpdu_info->bssid_hit,
  2151. mpdu_info->bssid_number,
  2152. mpdu_info->tid,
  2153. mpdu_info->pn_31_0,
  2154. mpdu_info->pn_63_32,
  2155. mpdu_info->pn_95_64,
  2156. mpdu_info->pn_127_96,
  2157. mpdu_info->peer_meta_data,
  2158. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2159. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2160. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2161. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2162. mpdu_info->receive_queue_number,
  2163. mpdu_info->pre_delim_err_warning,
  2164. mpdu_info->first_delim_err,
  2165. mpdu_info->key_id_octet,
  2166. mpdu_info->new_peer_entry,
  2167. mpdu_info->decrypt_needed,
  2168. mpdu_info->decap_type,
  2169. mpdu_info->rx_insert_vlan_c_tag_padding,
  2170. mpdu_info->rx_insert_vlan_s_tag_padding,
  2171. mpdu_info->strip_vlan_c_tag_decap,
  2172. mpdu_info->strip_vlan_s_tag_decap,
  2173. mpdu_info->pre_delim_count,
  2174. mpdu_info->ampdu_flag,
  2175. mpdu_info->bar_frame,
  2176. mpdu_info->mpdu_length,
  2177. mpdu_info->first_mpdu,
  2178. mpdu_info->mcast_bcast,
  2179. mpdu_info->ast_index_not_found,
  2180. mpdu_info->ast_index_timeout,
  2181. mpdu_info->power_mgmt,
  2182. mpdu_info->non_qos,
  2183. mpdu_info->null_data,
  2184. mpdu_info->mgmt_type,
  2185. mpdu_info->ctrl_type,
  2186. mpdu_info->more_data,
  2187. mpdu_info->eosp,
  2188. mpdu_info->fragment_flag,
  2189. mpdu_info->order,
  2190. mpdu_info->u_apsd_trigger,
  2191. mpdu_info->encrypt_required,
  2192. mpdu_info->directed,
  2193. mpdu_info->mpdu_frame_control_field,
  2194. mpdu_info->mpdu_duration_field,
  2195. mpdu_info->mac_addr_ad1_31_0,
  2196. mpdu_info->mac_addr_ad1_47_32,
  2197. mpdu_info->mac_addr_ad2_15_0,
  2198. mpdu_info->mac_addr_ad2_47_16,
  2199. mpdu_info->mac_addr_ad3_31_0,
  2200. mpdu_info->mac_addr_ad3_47_32,
  2201. mpdu_info->mpdu_sequence_control_field,
  2202. mpdu_info->mac_addr_ad4_31_0,
  2203. mpdu_info->mac_addr_ad4_47_32,
  2204. mpdu_info->mpdu_qos_control_field,
  2205. mpdu_info->mpdu_ht_control_field);
  2206. }
  2207. /**
  2208. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2209. * human readable format.
  2210. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2211. * @ dbg_level: log level.
  2212. *
  2213. * Return: void
  2214. */
  2215. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2216. uint8_t dbg_level)
  2217. {
  2218. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2219. "\n--------------------\n"
  2220. "rx_msdu_start tlv \n"
  2221. "--------------------\n"
  2222. "rxpcu_mpdu_filter_in_category: %d\n"
  2223. "sw_frame_group_id: %d\n"
  2224. "phy_ppdu_id: %d\n"
  2225. "msdu_length: %d\n"
  2226. "ipsec_esp: %d\n"
  2227. "l3_offset: %d\n"
  2228. "ipsec_ah: %d\n"
  2229. "l4_offset: %d\n"
  2230. "msdu_number: %d\n"
  2231. "decap_format: %d\n"
  2232. "ipv4_proto: %d\n"
  2233. "ipv6_proto: %d\n"
  2234. "tcp_proto: %d\n"
  2235. "udp_proto: %d\n"
  2236. "ip_frag: %d\n"
  2237. "tcp_only_ack: %d\n"
  2238. "da_is_bcast_mcast: %d\n"
  2239. "toeplitz_hash: %d\n"
  2240. "ip4_protocol_ip6_next_header: %d\n"
  2241. "toeplitz_hash_2_or_4: %d\n"
  2242. "flow_id_toeplitz: %d\n"
  2243. "user_rssi: %d\n"
  2244. "pkt_type: %d\n"
  2245. "stbc: %d\n"
  2246. "sgi: %d\n"
  2247. "rate_mcs: %d\n"
  2248. "receive_bandwidth: %d\n"
  2249. "reception_type: %d\n"
  2250. "nss: %d\n"
  2251. "ppdu_start_timestamp: %d\n"
  2252. "sw_phy_meta_data: %d\n",
  2253. msdu_start->rxpcu_mpdu_filter_in_category,
  2254. msdu_start->sw_frame_group_id,
  2255. msdu_start->phy_ppdu_id,
  2256. msdu_start->msdu_length,
  2257. msdu_start->ipsec_esp,
  2258. msdu_start->l3_offset,
  2259. msdu_start->ipsec_ah,
  2260. msdu_start->l4_offset,
  2261. msdu_start->msdu_number,
  2262. msdu_start->decap_format,
  2263. msdu_start->ipv4_proto,
  2264. msdu_start->ipv6_proto,
  2265. msdu_start->tcp_proto,
  2266. msdu_start->udp_proto,
  2267. msdu_start->ip_frag,
  2268. msdu_start->tcp_only_ack,
  2269. msdu_start->da_is_bcast_mcast,
  2270. msdu_start->toeplitz_hash,
  2271. msdu_start->ip4_protocol_ip6_next_header,
  2272. msdu_start->toeplitz_hash_2_or_4,
  2273. msdu_start->flow_id_toeplitz,
  2274. msdu_start->user_rssi,
  2275. msdu_start->pkt_type,
  2276. msdu_start->stbc,
  2277. msdu_start->sgi,
  2278. msdu_start->rate_mcs,
  2279. msdu_start->receive_bandwidth,
  2280. msdu_start->reception_type,
  2281. msdu_start->nss,
  2282. msdu_start->ppdu_start_timestamp,
  2283. msdu_start->sw_phy_meta_data);
  2284. }
  2285. /**
  2286. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2287. * human readable format.
  2288. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2289. * @ dbg_level: log level.
  2290. *
  2291. * Return: void
  2292. */
  2293. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2294. uint8_t dbg_level)
  2295. {
  2296. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2297. "\n--------------------\n"
  2298. "rx_msdu_end tlv \n"
  2299. "--------------------\n"
  2300. "rxpcu_mpdu_filter_in_category: %d\n"
  2301. "sw_frame_group_id: %d\n"
  2302. "phy_ppdu_id: %d\n"
  2303. "ip_hdr_chksum: %d\n"
  2304. "tcp_udp_chksum: %d\n"
  2305. "key_id_octet: %d\n"
  2306. "cce_super_rule: %d\n"
  2307. "cce_classify_not_done_truncat: %d\n"
  2308. "cce_classify_not_done_cce_dis: %d\n"
  2309. "ext_wapi_pn_63_48: %d\n"
  2310. "ext_wapi_pn_95_64: %d\n"
  2311. "ext_wapi_pn_127_96: %d\n"
  2312. "reported_mpdu_length: %d\n"
  2313. "first_msdu: %d\n"
  2314. "last_msdu: %d\n"
  2315. "sa_idx_timeout: %d\n"
  2316. "da_idx_timeout: %d\n"
  2317. "msdu_limit_error: %d\n"
  2318. "flow_idx_timeout: %d\n"
  2319. "flow_idx_invalid: %d\n"
  2320. "wifi_parser_error: %d\n"
  2321. "amsdu_parser_error: %d\n"
  2322. "sa_is_valid: %d\n"
  2323. "da_is_valid: %d\n"
  2324. "da_is_mcbc: %d\n"
  2325. "l3_header_padding: %d\n"
  2326. "ipv6_options_crc: %d\n"
  2327. "tcp_seq_number: %d\n"
  2328. "tcp_ack_number: %d\n"
  2329. "tcp_flag: %d\n"
  2330. "lro_eligible: %d\n"
  2331. "window_size: %d\n"
  2332. "da_offset: %d\n"
  2333. "sa_offset: %d\n"
  2334. "da_offset_valid: %d\n"
  2335. "sa_offset_valid: %d\n"
  2336. "rule_indication_31_0: %d\n"
  2337. "rule_indication_63_32: %d\n"
  2338. "sa_idx: %d\n"
  2339. "da_idx: %d\n"
  2340. "msdu_drop: %d\n"
  2341. "reo_destination_indication: %d\n"
  2342. "flow_idx: %d\n"
  2343. "fse_metadata: %d\n"
  2344. "cce_metadata: %d\n"
  2345. "sa_sw_peer_id: %d\n",
  2346. msdu_end->rxpcu_mpdu_filter_in_category,
  2347. msdu_end->sw_frame_group_id,
  2348. msdu_end->phy_ppdu_id,
  2349. msdu_end->ip_hdr_chksum,
  2350. msdu_end->tcp_udp_chksum,
  2351. msdu_end->key_id_octet,
  2352. msdu_end->cce_super_rule,
  2353. msdu_end->cce_classify_not_done_truncate,
  2354. msdu_end->cce_classify_not_done_cce_dis,
  2355. msdu_end->ext_wapi_pn_63_48,
  2356. msdu_end->ext_wapi_pn_95_64,
  2357. msdu_end->ext_wapi_pn_127_96,
  2358. msdu_end->reported_mpdu_length,
  2359. msdu_end->first_msdu,
  2360. msdu_end->last_msdu,
  2361. msdu_end->sa_idx_timeout,
  2362. msdu_end->da_idx_timeout,
  2363. msdu_end->msdu_limit_error,
  2364. msdu_end->flow_idx_timeout,
  2365. msdu_end->flow_idx_invalid,
  2366. msdu_end->wifi_parser_error,
  2367. msdu_end->amsdu_parser_error,
  2368. msdu_end->sa_is_valid,
  2369. msdu_end->da_is_valid,
  2370. msdu_end->da_is_mcbc,
  2371. msdu_end->l3_header_padding,
  2372. msdu_end->ipv6_options_crc,
  2373. msdu_end->tcp_seq_number,
  2374. msdu_end->tcp_ack_number,
  2375. msdu_end->tcp_flag,
  2376. msdu_end->lro_eligible,
  2377. msdu_end->window_size,
  2378. msdu_end->da_offset,
  2379. msdu_end->sa_offset,
  2380. msdu_end->da_offset_valid,
  2381. msdu_end->sa_offset_valid,
  2382. msdu_end->rule_indication_31_0,
  2383. msdu_end->rule_indication_63_32,
  2384. msdu_end->sa_idx,
  2385. msdu_end->da_idx,
  2386. msdu_end->msdu_drop,
  2387. msdu_end->reo_destination_indication,
  2388. msdu_end->flow_idx,
  2389. msdu_end->fse_metadata,
  2390. msdu_end->cce_metadata,
  2391. msdu_end->sa_sw_peer_id);
  2392. }
  2393. /**
  2394. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2395. * human readable format.
  2396. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2397. * @ dbg_level: log level.
  2398. *
  2399. * Return: void
  2400. */
  2401. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2402. uint8_t dbg_level)
  2403. {
  2404. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2405. "\n--------------------\n"
  2406. "rx_mpdu_end tlv \n"
  2407. "--------------------\n"
  2408. "rxpcu_mpdu_filter_in_category: %d\n"
  2409. "sw_frame_group_id: %d\n"
  2410. "phy_ppdu_id: %d\n"
  2411. "unsup_ktype_short_frame: %d\n"
  2412. "rx_in_tx_decrypt_byp: %d\n"
  2413. "overflow_err: %d\n"
  2414. "mpdu_length_err: %d\n"
  2415. "tkip_mic_err: %d\n"
  2416. "decrypt_err: %d\n"
  2417. "unencrypted_frame_err: %d\n"
  2418. "pn_fields_contain_valid_info: %d\n"
  2419. "fcs_err: %d\n"
  2420. "msdu_length_err: %d\n"
  2421. "rxdma0_destination_ring: %d\n"
  2422. "rxdma1_destination_ring: %d\n"
  2423. "decrypt_status_code: %d\n"
  2424. "rx_bitmap_not_updated: %d\n",
  2425. mpdu_end->rxpcu_mpdu_filter_in_category,
  2426. mpdu_end->sw_frame_group_id,
  2427. mpdu_end->phy_ppdu_id,
  2428. mpdu_end->unsup_ktype_short_frame,
  2429. mpdu_end->rx_in_tx_decrypt_byp,
  2430. mpdu_end->overflow_err,
  2431. mpdu_end->mpdu_length_err,
  2432. mpdu_end->tkip_mic_err,
  2433. mpdu_end->decrypt_err,
  2434. mpdu_end->unencrypted_frame_err,
  2435. mpdu_end->pn_fields_contain_valid_info,
  2436. mpdu_end->fcs_err,
  2437. mpdu_end->msdu_length_err,
  2438. mpdu_end->rxdma0_destination_ring,
  2439. mpdu_end->rxdma1_destination_ring,
  2440. mpdu_end->decrypt_status_code,
  2441. mpdu_end->rx_bitmap_not_updated);
  2442. }
  2443. /**
  2444. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2445. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2446. * @ dbg_level: log level.
  2447. *
  2448. * Return: void
  2449. */
  2450. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2451. uint8_t dbg_level)
  2452. {
  2453. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2454. "\n---------------\n"
  2455. "rx_pkt_hdr_tlv \n"
  2456. "---------------\n"
  2457. "phy_ppdu_id %d \n",
  2458. pkt_hdr_tlv->phy_ppdu_id);
  2459. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2460. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2461. }
  2462. /**
  2463. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2464. * RX TLVs
  2465. * @ buf: pointer the pkt buffer.
  2466. * @ dbg_level: log level.
  2467. *
  2468. * Return: void
  2469. */
  2470. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2471. {
  2472. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2473. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2474. struct rx_mpdu_start *mpdu_start =
  2475. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2476. struct rx_msdu_start *msdu_start =
  2477. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2478. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2479. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2480. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2481. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2482. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2483. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2484. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2485. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2486. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2487. }
  2488. /**
  2489. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2490. * structure
  2491. * @hal_ring: pointer to hal_srng structure
  2492. *
  2493. * Return: ring_id
  2494. */
  2495. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2496. {
  2497. return ((struct hal_srng *)hal_ring)->ring_id;
  2498. }
  2499. /* Rx MSDU link pointer info */
  2500. struct hal_rx_msdu_link_ptr_info {
  2501. struct rx_msdu_link msdu_link;
  2502. struct hal_buf_info msdu_link_buf_info;
  2503. };
  2504. /**
  2505. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2506. *
  2507. * @nbuf: Pointer to data buffer field
  2508. * Returns: pointer to rx_pkt_tlvs
  2509. */
  2510. static inline
  2511. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2512. {
  2513. return (struct rx_pkt_tlvs *)rx_buf_start;
  2514. }
  2515. /**
  2516. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2517. *
  2518. * @pkt_tlvs: Pointer to pkt_tlvs
  2519. * Returns: pointer to rx_mpdu_info structure
  2520. */
  2521. static inline
  2522. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2523. {
  2524. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2525. }
  2526. /**
  2527. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2528. *
  2529. * @nbuf: Network buffer
  2530. * Returns: rx sequence number
  2531. */
  2532. #define DOT11_SEQ_FRAG_MASK 0x000f
  2533. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2534. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2535. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2536. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2537. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2538. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2539. static inline
  2540. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2541. {
  2542. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2543. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2544. uint16_t seq_number = 0;
  2545. seq_number =
  2546. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2547. /* Skip first 4-bits for fragment number */
  2548. return seq_number;
  2549. }
  2550. /**
  2551. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2552. *
  2553. * @nbuf: Network buffer
  2554. * Returns: rx fragment number
  2555. */
  2556. static inline
  2557. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2558. {
  2559. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2560. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2561. uint8_t frag_number = 0;
  2562. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2563. DOT11_SEQ_FRAG_MASK;
  2564. /* Return first 4 bits as fragment number */
  2565. return frag_number;
  2566. }
  2567. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2568. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2569. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2570. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2571. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2572. /**
  2573. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2574. *
  2575. * @nbuf: Network buffer
  2576. * Returns: rx more fragment bit
  2577. */
  2578. static inline
  2579. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2580. {
  2581. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2582. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2583. uint16_t frame_ctrl = 0;
  2584. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2585. DOT11_FC1_MORE_FRAG_OFFSET;
  2586. /* more fragment bit if at offset bit 4 */
  2587. return frame_ctrl;
  2588. }
  2589. /**
  2590. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2591. *
  2592. * @nbuf: Network buffer
  2593. * Returns: rx more fragment bit
  2594. *
  2595. */
  2596. static inline
  2597. uint8_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2598. {
  2599. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2600. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2601. uint16_t frame_ctrl = 0;
  2602. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2603. return frame_ctrl;
  2604. }
  2605. /*
  2606. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2607. *
  2608. * @nbuf: Network buffer
  2609. * Returns: flag to indicate whether the nbuf has MC/BC address
  2610. */
  2611. static inline
  2612. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2613. {
  2614. uint8 *buf = qdf_nbuf_data(nbuf);
  2615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2616. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2617. return rx_attn->mcast_bcast;
  2618. }
  2619. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2620. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2621. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2622. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2623. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2624. /*
  2625. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2626. *
  2627. * @nbuf: Network buffer
  2628. * Returns: value of sequence control valid field
  2629. */
  2630. static inline
  2631. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2632. {
  2633. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2634. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2635. uint8_t seq_ctrl_valid = 0;
  2636. seq_ctrl_valid =
  2637. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2638. return seq_ctrl_valid;
  2639. }
  2640. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2641. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2642. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2643. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2644. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2645. /*
  2646. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2647. *
  2648. * @nbuf: Network buffer
  2649. * Returns: value of frame control valid field
  2650. */
  2651. static inline
  2652. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2653. {
  2654. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2655. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2656. uint8_t frm_ctrl_valid = 0;
  2657. frm_ctrl_valid =
  2658. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2659. return frm_ctrl_valid;
  2660. }
  2661. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2662. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2663. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2664. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2665. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2666. /*
  2667. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2668. *
  2669. * @nbuf: Network buffer
  2670. * Returns: value of mpdu 4th address vaild field
  2671. */
  2672. static inline
  2673. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2674. {
  2675. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2676. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2677. bool ad4_valid = 0;
  2678. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2679. return ad4_valid;
  2680. }
  2681. /*
  2682. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2683. *
  2684. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2685. * Returns: None
  2686. */
  2687. static inline
  2688. void hal_rx_clear_mpdu_desc_info(
  2689. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2690. {
  2691. qdf_mem_zero(rx_mpdu_desc_info,
  2692. sizeof(*rx_mpdu_desc_info));
  2693. }
  2694. /*
  2695. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2696. *
  2697. * @msdu_link_ptr: HAL view of msdu link ptr
  2698. * @size: number of msdu link pointers
  2699. * Returns: None
  2700. */
  2701. static inline
  2702. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2703. int size)
  2704. {
  2705. qdf_mem_zero(msdu_link_ptr,
  2706. (sizeof(*msdu_link_ptr) * size));
  2707. }
  2708. /*
  2709. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2710. * @msdu_link_ptr: msdu link pointer
  2711. * @mpdu_desc_info: mpdu descriptor info
  2712. *
  2713. * Build a list of msdus using msdu link pointer. If the
  2714. * number of msdus are more, chain them together
  2715. *
  2716. * Returns: Number of processed msdus
  2717. */
  2718. static inline
  2719. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2720. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2721. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2722. {
  2723. int j;
  2724. struct rx_msdu_link *msdu_link_ptr =
  2725. &msdu_link_ptr_info->msdu_link;
  2726. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2727. struct rx_msdu_details *msdu_details =
  2728. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2729. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2730. struct rx_msdu_desc_info *msdu_desc_info;
  2731. uint8_t fragno, more_frag;
  2732. uint8_t *rx_desc_info;
  2733. struct hal_rx_msdu_list msdu_list;
  2734. for (j = 0; j < num_msdus; j++) {
  2735. msdu_desc_info =
  2736. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2737. msdu_list.msdu_info[j].msdu_flags =
  2738. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2739. msdu_list.msdu_info[j].msdu_len =
  2740. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2741. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2742. &msdu_details[j].buffer_addr_info_details);
  2743. }
  2744. /* Chain msdu links together */
  2745. if (prev_msdu_link_ptr) {
  2746. /* 31-0 bits of the physical address */
  2747. prev_msdu_link_ptr->
  2748. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2749. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2750. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2751. /* 39-32 bits of the physical address */
  2752. prev_msdu_link_ptr->
  2753. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2754. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2755. >> 32) &&
  2756. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2757. prev_msdu_link_ptr->
  2758. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2759. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2760. }
  2761. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2762. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2763. /* mark first and last MSDUs */
  2764. rx_desc_info = qdf_nbuf_data(msdu);
  2765. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2766. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2767. /* TODO: create skb->fragslist[] */
  2768. if (more_frag == 0) {
  2769. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2770. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2771. } else if (fragno == 1) {
  2772. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2773. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2774. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2775. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2776. }
  2777. num_msdus++;
  2778. /* Number of MSDUs per mpdu descriptor is updated */
  2779. mpdu_desc_info->msdu_count += num_msdus;
  2780. } else {
  2781. num_msdus = 0;
  2782. prev_msdu_link_ptr = msdu_link_ptr;
  2783. }
  2784. return num_msdus;
  2785. }
  2786. /*
  2787. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2788. *
  2789. * @ring_desc: HAL view of ring descriptor
  2790. * @mpdu_des_info: saved mpdu desc info
  2791. * @msdu_link_ptr: saved msdu link ptr
  2792. *
  2793. * API used explicitely for rx defrag to update ring desc with
  2794. * mpdu desc info and msdu link ptr before reinjecting the
  2795. * packet back to REO
  2796. *
  2797. * Returns: None
  2798. */
  2799. static inline
  2800. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2801. void *saved_mpdu_desc_info,
  2802. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2803. {
  2804. struct reo_entrance_ring *reo_ent_ring;
  2805. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2806. struct hal_buf_info buf_info;
  2807. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2808. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2809. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2810. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2811. sizeof(*reo_ring_mpdu_desc_info));
  2812. /*
  2813. * TODO: Check for additional fields that need configuration in
  2814. * reo_ring_mpdu_desc_info
  2815. */
  2816. /* Update msdu_link_ptr in the reo entrance ring */
  2817. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2818. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2819. buf_info.sw_cookie =
  2820. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2821. }
  2822. /*
  2823. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2824. *
  2825. * @msdu_link_desc_va: msdu link descriptor handle
  2826. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2827. *
  2828. * API used to save msdu link information along with physical
  2829. * address. The API also copues the sw cookie.
  2830. *
  2831. * Returns: None
  2832. */
  2833. static inline
  2834. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2835. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2836. struct hal_buf_info *hbi)
  2837. {
  2838. struct rx_msdu_link *msdu_link_ptr =
  2839. (struct rx_msdu_link *)msdu_link_desc_va;
  2840. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2841. sizeof(struct rx_msdu_link));
  2842. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2843. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2844. }
  2845. /*
  2846. * hal_rx_get_desc_len(): Returns rx descriptor length
  2847. *
  2848. * Returns the size of rx_pkt_tlvs which follows the
  2849. * data in the nbuf
  2850. *
  2851. * Returns: Length of rx descriptor
  2852. */
  2853. static inline
  2854. uint16_t hal_rx_get_desc_len(void)
  2855. {
  2856. return sizeof(struct rx_pkt_tlvs);
  2857. }
  2858. /*
  2859. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2860. * reo_entrance_ring descriptor
  2861. *
  2862. * @reo_ent_desc: reo_entrance_ring descriptor
  2863. * Returns: value of rxdma_push_reason
  2864. */
  2865. static inline
  2866. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2867. {
  2868. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2869. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2870. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2871. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2872. }
  2873. /*
  2874. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2875. * reo_entrance_ring descriptor
  2876. *
  2877. * @reo_ent_desc: reo_entrance_ring descriptor
  2878. * Returns: value of rxdma_error_code
  2879. */
  2880. static inline
  2881. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2882. {
  2883. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2884. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2885. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2886. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2887. }
  2888. #endif /* _HAL_RX_H */