hal_7850.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #include "hal_be_api.h"
  34. #include "reo_destination_ring_with_pn.h"
  35. #include <hal_be_rx.h>
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  37. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  42. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  65. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  66. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  67. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  68. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #include "hal_7850_tx.h"
  113. #include "hal_7850_rx.h"
  114. #include "hal_be_rx_tlv.h"
  115. #include <hal_generic_api.h>
  116. #include <hal_be_generic_api.h>
  117. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  118. static uint32_t hal_get_link_desc_size_7850(void)
  119. {
  120. return LINK_DESC_SIZE;
  121. }
  122. /**
  123. * hal_rx_dump_msdu_end_tlv_7850: dump RX msdu_end TLV in structured
  124. * human readable format.
  125. * @ msdu_end: pointer the msdu_end TLV in pkt.
  126. * @ dbg_level: log level.
  127. *
  128. * Return: void
  129. */
  130. static void hal_rx_dump_msdu_end_tlv_7850(void *msduend,
  131. uint8_t dbg_level)
  132. {
  133. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  134. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  135. "rx_msdu_end tlv (1/7)- "
  136. "rxpcu_mpdu_filter_in_category :%x"
  137. "sw_frame_group_id :%x"
  138. "reserved_0 :%x"
  139. "phy_ppdu_id :%x"
  140. "ip_hdr_chksum:%x"
  141. "reported_mpdu_length :%x"
  142. "reserved_1a :%x"
  143. "key_id_octet :%x"
  144. "cce_super_rule :%x"
  145. "cce_classify_not_done_truncate :%x"
  146. "cce_classify_not_done_cce_dis:%x"
  147. "cumulative_l3_checksum :%x"
  148. "rule_indication_31_0 :%x"
  149. "rule_indication_63_32:%x"
  150. "da_offset :%x"
  151. "sa_offset :%x"
  152. "da_offset_valid :%x"
  153. "sa_offset_valid :%x"
  154. "reserved_5a :%x"
  155. "l3_type :%x",
  156. msdu_end->rxpcu_mpdu_filter_in_category,
  157. msdu_end->sw_frame_group_id,
  158. msdu_end->reserved_0,
  159. msdu_end->phy_ppdu_id,
  160. msdu_end->ip_hdr_chksum,
  161. msdu_end->reported_mpdu_length,
  162. msdu_end->reserved_1a,
  163. msdu_end->key_id_octet,
  164. msdu_end->cce_super_rule,
  165. msdu_end->cce_classify_not_done_truncate,
  166. msdu_end->cce_classify_not_done_cce_dis,
  167. msdu_end->cumulative_l3_checksum,
  168. msdu_end->rule_indication_31_0,
  169. msdu_end->rule_indication_63_32,
  170. msdu_end->da_offset,
  171. msdu_end->sa_offset,
  172. msdu_end->da_offset_valid,
  173. msdu_end->sa_offset_valid,
  174. msdu_end->reserved_5a,
  175. msdu_end->l3_type);
  176. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  177. "rx_msdu_end tlv (2/7)- "
  178. "ipv6_options_crc :%x"
  179. "tcp_seq_number :%x"
  180. "tcp_ack_number :%x"
  181. "tcp_flag :%x"
  182. "lro_eligible :%x"
  183. "reserved_9a :%x"
  184. "window_size :%x"
  185. "tcp_udp_chksum :%x"
  186. "sa_idx_timeout :%x"
  187. "da_idx_timeout :%x"
  188. "msdu_limit_error :%x"
  189. "flow_idx_timeout :%x"
  190. "flow_idx_invalid :%x"
  191. "wifi_parser_error :%x"
  192. "amsdu_parser_error :%x"
  193. "sa_is_valid :%x"
  194. "da_is_valid :%x"
  195. "da_is_mcbc :%x"
  196. "l3_header_padding :%x"
  197. "first_msdu :%x"
  198. "last_msdu :%x",
  199. msdu_end->ipv6_options_crc,
  200. msdu_end->tcp_seq_number,
  201. msdu_end->tcp_ack_number,
  202. msdu_end->tcp_flag,
  203. msdu_end->lro_eligible,
  204. msdu_end->reserved_9a,
  205. msdu_end->window_size,
  206. msdu_end->tcp_udp_chksum,
  207. msdu_end->sa_idx_timeout,
  208. msdu_end->da_idx_timeout,
  209. msdu_end->msdu_limit_error,
  210. msdu_end->flow_idx_timeout,
  211. msdu_end->flow_idx_invalid,
  212. msdu_end->wifi_parser_error,
  213. msdu_end->amsdu_parser_error,
  214. msdu_end->sa_is_valid,
  215. msdu_end->da_is_valid,
  216. msdu_end->da_is_mcbc,
  217. msdu_end->l3_header_padding,
  218. msdu_end->first_msdu,
  219. msdu_end->last_msdu);
  220. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  221. "rx_msdu_end tlv (3/7)"
  222. "tcp_udp_chksum_fail_copy :%x"
  223. "ip_chksum_fail_copy :%x"
  224. "sa_idx :%x"
  225. "da_idx_or_sw_peer_id :%x"
  226. "msdu_drop :%x"
  227. "reo_destination_indication :%x"
  228. "flow_idx :%x"
  229. "reserved_12a :%x"
  230. "fse_metadata :%x"
  231. "cce_metadata :%x"
  232. "sa_sw_peer_id:%x"
  233. "aggregation_count :%x"
  234. "flow_aggregation_continuation:%x"
  235. "fisa_timeout :%x"
  236. "reserved_15a :%x"
  237. "cumulative_l4_checksum :%x"
  238. "cumulative_ip_length :%x"
  239. "service_code :%x"
  240. "priority_valid :%x",
  241. msdu_end->tcp_udp_chksum_fail_copy,
  242. msdu_end->ip_chksum_fail_copy,
  243. msdu_end->sa_idx,
  244. msdu_end->da_idx_or_sw_peer_id,
  245. msdu_end->msdu_drop,
  246. msdu_end->reo_destination_indication,
  247. msdu_end->flow_idx,
  248. msdu_end->reserved_12a,
  249. msdu_end->fse_metadata,
  250. msdu_end->cce_metadata,
  251. msdu_end->sa_sw_peer_id,
  252. msdu_end->aggregation_count,
  253. msdu_end->flow_aggregation_continuation,
  254. msdu_end->fisa_timeout,
  255. msdu_end->reserved_15a,
  256. msdu_end->cumulative_l4_checksum,
  257. msdu_end->cumulative_ip_length,
  258. msdu_end->service_code,
  259. msdu_end->priority_valid);
  260. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  261. "rx_msdu_end tlv (4/7)"
  262. "reserved_17a :%x"
  263. "msdu_length :%x"
  264. "ipsec_esp :%x"
  265. "l3_offset :%x"
  266. "ipsec_ah :%x"
  267. "l4_offset :%x"
  268. "msdu_number :%x"
  269. "decap_format :%x"
  270. "ipv4_proto :%x"
  271. "ipv6_proto :%x"
  272. "tcp_proto :%x"
  273. "udp_proto :%x"
  274. "ip_frag :%x"
  275. "tcp_only_ack :%x"
  276. "da_is_bcast_mcast :%x"
  277. "toeplitz_hash_sel :%x"
  278. "ip_fixed_header_valid:%x"
  279. "ip_extn_header_valid :%x"
  280. "tcp_udp_header_valid :%x",
  281. msdu_end->reserved_17a,
  282. msdu_end->msdu_length,
  283. msdu_end->ipsec_esp,
  284. msdu_end->l3_offset,
  285. msdu_end->ipsec_ah,
  286. msdu_end->l4_offset,
  287. msdu_end->msdu_number,
  288. msdu_end->decap_format,
  289. msdu_end->ipv4_proto,
  290. msdu_end->ipv6_proto,
  291. msdu_end->tcp_proto,
  292. msdu_end->udp_proto,
  293. msdu_end->ip_frag,
  294. msdu_end->tcp_only_ack,
  295. msdu_end->da_is_bcast_mcast,
  296. msdu_end->toeplitz_hash_sel,
  297. msdu_end->ip_fixed_header_valid,
  298. msdu_end->ip_extn_header_valid,
  299. msdu_end->tcp_udp_header_valid);
  300. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  301. "rx_msdu_end tlv (5/7)"
  302. "mesh_control_present :%x"
  303. "ldpc :%x"
  304. "ip4_protocol_ip6_next_header :%x"
  305. "toeplitz_hash_2_or_4 :%x"
  306. "flow_id_toeplitz :%x"
  307. "user_rssi :%x"
  308. "pkt_type :%x"
  309. "stbc :%x"
  310. "sgi :%x"
  311. "rate_mcs :%x"
  312. "receive_bandwidth :%x"
  313. "reception_type :%x"
  314. "mimo_ss_bitmap :%x"
  315. "ppdu_start_timestamp_31_0 :%x"
  316. "ppdu_start_timestamp_63_32 :%x"
  317. "sw_phy_meta_data :%x"
  318. "vlan_ctag_ci :%x"
  319. "vlan_stag_ci :%x"
  320. "first_mpdu :%x"
  321. "reserved_30a :%x"
  322. "mcast_bcast :%x",
  323. msdu_end->mesh_control_present,
  324. msdu_end->ldpc,
  325. msdu_end->ip4_protocol_ip6_next_header,
  326. msdu_end->toeplitz_hash_2_or_4,
  327. msdu_end->flow_id_toeplitz,
  328. msdu_end->user_rssi,
  329. msdu_end->pkt_type,
  330. msdu_end->stbc,
  331. msdu_end->sgi,
  332. msdu_end->rate_mcs,
  333. msdu_end->receive_bandwidth,
  334. msdu_end->reception_type,
  335. msdu_end->mimo_ss_bitmap,
  336. msdu_end->ppdu_start_timestamp_31_0,
  337. msdu_end->ppdu_start_timestamp_63_32,
  338. msdu_end->sw_phy_meta_data,
  339. msdu_end->vlan_ctag_ci,
  340. msdu_end->vlan_stag_ci,
  341. msdu_end->first_mpdu,
  342. msdu_end->reserved_30a,
  343. msdu_end->mcast_bcast);
  344. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  345. "rx_msdu_end tlv (6/7)"
  346. "ast_index_not_found :%x"
  347. "ast_index_timeout :%x"
  348. "power_mgmt :%x"
  349. "non_qos :%x"
  350. "null_data :%x"
  351. "mgmt_type :%x"
  352. "ctrl_type :%x"
  353. "more_data :%x"
  354. "eosp :%x"
  355. "a_msdu_error :%x"
  356. "fragment_flag:%x"
  357. "order:%x"
  358. "cce_match :%x"
  359. "overflow_err :%x"
  360. "msdu_length_err :%x"
  361. "tcp_udp_chksum_fail :%x"
  362. "ip_chksum_fail :%x"
  363. "sa_idx_invalid :%x"
  364. "da_idx_invalid :%x"
  365. "reserved_30b :%x",
  366. msdu_end->ast_index_not_found,
  367. msdu_end->ast_index_timeout,
  368. msdu_end->power_mgmt,
  369. msdu_end->non_qos,
  370. msdu_end->null_data,
  371. msdu_end->mgmt_type,
  372. msdu_end->ctrl_type,
  373. msdu_end->more_data,
  374. msdu_end->eosp,
  375. msdu_end->a_msdu_error,
  376. msdu_end->fragment_flag,
  377. msdu_end->order,
  378. msdu_end->cce_match,
  379. msdu_end->overflow_err,
  380. msdu_end->msdu_length_err,
  381. msdu_end->tcp_udp_chksum_fail,
  382. msdu_end->ip_chksum_fail,
  383. msdu_end->sa_idx_invalid,
  384. msdu_end->da_idx_invalid,
  385. msdu_end->reserved_30b);
  386. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  387. "rx_msdu_end tlv (7/7)"
  388. "rx_in_tx_decrypt_byp :%x"
  389. "encrypt_required :%x"
  390. "directed :%x"
  391. "buffer_fragment :%x"
  392. "mpdu_length_err :%x"
  393. "tkip_mic_err :%x"
  394. "decrypt_err :%x"
  395. "unencrypted_frame_err:%x"
  396. "fcs_err :%x"
  397. "reserved_31a :%x"
  398. "decrypt_status_code :%x"
  399. "rx_bitmap_not_updated:%x"
  400. "reserved_31b :%x"
  401. "msdu_done :%x",
  402. msdu_end->rx_in_tx_decrypt_byp,
  403. msdu_end->encrypt_required,
  404. msdu_end->directed,
  405. msdu_end->buffer_fragment,
  406. msdu_end->mpdu_length_err,
  407. msdu_end->tkip_mic_err,
  408. msdu_end->decrypt_err,
  409. msdu_end->unencrypted_frame_err,
  410. msdu_end->fcs_err,
  411. msdu_end->reserved_31a,
  412. msdu_end->decrypt_status_code,
  413. msdu_end->rx_bitmap_not_updated,
  414. msdu_end->reserved_31b,
  415. msdu_end->msdu_done);
  416. }
  417. /**
  418. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  419. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  420. * @ dbg_level: log level.
  421. *
  422. * Return: void
  423. */
  424. static inline void hal_rx_dump_pkt_hdr_tlv_7850(struct rx_pkt_tlvs *pkt_tlvs,
  425. uint8_t dbg_level)
  426. {
  427. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  428. hal_verbose_debug("\n---------------\n"
  429. "rx_pkt_hdr_tlv\n"
  430. "---------------\n"
  431. "phy_ppdu_id %lld ",
  432. pkt_hdr_tlv->phy_ppdu_id);
  433. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  434. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  435. }
  436. /**
  437. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  438. * human readable format.
  439. * @mpdu_start: pointer the rx_attention TLV in pkt.
  440. * @dbg_level: log level.
  441. *
  442. * Return: void
  443. */
  444. static inline void hal_rx_dump_mpdu_start_tlv_7850(void *mpdustart,
  445. uint8_t dbg_level)
  446. {
  447. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  448. struct rx_mpdu_info *mpdu_info =
  449. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  450. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  451. "rx_mpdu_start tlv (1/5) - "
  452. "rx_reo_queue_desc_addr_31_0 :%x"
  453. "rx_reo_queue_desc_addr_39_32 :%x"
  454. "receive_queue_number:%x "
  455. "pre_delim_err_warning:%x "
  456. "first_delim_err:%x "
  457. "reserved_2a:%x "
  458. "pn_31_0:%x "
  459. "pn_63_32:%x "
  460. "pn_95_64:%x "
  461. "pn_127_96:%x "
  462. "epd_en:%x "
  463. "all_frames_shall_be_encrypted :%x"
  464. "encrypt_type:%x "
  465. "wep_key_width_for_variable_key :%x"
  466. "bssid_hit:%x "
  467. "bssid_number:%x "
  468. "tid:%x "
  469. "reserved_7a:%x "
  470. "peer_meta_data:%x ",
  471. mpdu_info->rx_reo_queue_desc_addr_31_0,
  472. mpdu_info->rx_reo_queue_desc_addr_39_32,
  473. mpdu_info->receive_queue_number,
  474. mpdu_info->pre_delim_err_warning,
  475. mpdu_info->first_delim_err,
  476. mpdu_info->reserved_2a,
  477. mpdu_info->pn_31_0,
  478. mpdu_info->pn_63_32,
  479. mpdu_info->pn_95_64,
  480. mpdu_info->pn_127_96,
  481. mpdu_info->epd_en,
  482. mpdu_info->all_frames_shall_be_encrypted,
  483. mpdu_info->encrypt_type,
  484. mpdu_info->wep_key_width_for_variable_key,
  485. mpdu_info->bssid_hit,
  486. mpdu_info->bssid_number,
  487. mpdu_info->tid,
  488. mpdu_info->reserved_7a,
  489. mpdu_info->peer_meta_data);
  490. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  491. "rx_mpdu_start tlv (2/5) - "
  492. "rxpcu_mpdu_filter_in_category :%x"
  493. "sw_frame_group_id:%x "
  494. "ndp_frame:%x "
  495. "phy_err:%x "
  496. "phy_err_during_mpdu_header :%x"
  497. "protocol_version_err:%x "
  498. "ast_based_lookup_valid:%x "
  499. "reserved_9a:%x "
  500. "phy_ppdu_id:%x "
  501. "ast_index:%x "
  502. "sw_peer_id:%x "
  503. "mpdu_frame_control_valid:%x "
  504. "mpdu_duration_valid:%x "
  505. "mac_addr_ad1_valid:%x "
  506. "mac_addr_ad2_valid:%x "
  507. "mac_addr_ad3_valid:%x "
  508. "mac_addr_ad4_valid:%x "
  509. "mpdu_sequence_control_valid :%x"
  510. "mpdu_qos_control_valid:%x "
  511. "mpdu_ht_control_valid:%x "
  512. "frame_encryption_info_valid :%x",
  513. mpdu_info->rxpcu_mpdu_filter_in_category,
  514. mpdu_info->sw_frame_group_id,
  515. mpdu_info->ndp_frame,
  516. mpdu_info->phy_err,
  517. mpdu_info->phy_err_during_mpdu_header,
  518. mpdu_info->protocol_version_err,
  519. mpdu_info->ast_based_lookup_valid,
  520. mpdu_info->reserved_9a,
  521. mpdu_info->phy_ppdu_id,
  522. mpdu_info->ast_index,
  523. mpdu_info->sw_peer_id,
  524. mpdu_info->mpdu_frame_control_valid,
  525. mpdu_info->mpdu_duration_valid,
  526. mpdu_info->mac_addr_ad1_valid,
  527. mpdu_info->mac_addr_ad2_valid,
  528. mpdu_info->mac_addr_ad3_valid,
  529. mpdu_info->mac_addr_ad4_valid,
  530. mpdu_info->mpdu_sequence_control_valid,
  531. mpdu_info->mpdu_qos_control_valid,
  532. mpdu_info->mpdu_ht_control_valid,
  533. mpdu_info->frame_encryption_info_valid);
  534. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  535. "rx_mpdu_start tlv (3/5) - "
  536. "mpdu_fragment_number:%x "
  537. "more_fragment_flag:%x "
  538. "reserved_11a:%x "
  539. "fr_ds:%x "
  540. "to_ds:%x "
  541. "encrypted:%x "
  542. "mpdu_retry:%x "
  543. "mpdu_sequence_number:%x "
  544. "key_id_octet:%x "
  545. "new_peer_entry:%x "
  546. "decrypt_needed:%x "
  547. "decap_type:%x "
  548. "rx_insert_vlan_c_tag_padding :%x"
  549. "rx_insert_vlan_s_tag_padding :%x"
  550. "strip_vlan_c_tag_decap:%x "
  551. "strip_vlan_s_tag_decap:%x "
  552. "pre_delim_count:%x "
  553. "ampdu_flag:%x "
  554. "bar_frame:%x "
  555. "raw_mpdu:%x "
  556. "reserved_12:%x "
  557. "mpdu_length:%x ",
  558. mpdu_info->mpdu_fragment_number,
  559. mpdu_info->more_fragment_flag,
  560. mpdu_info->reserved_11a,
  561. mpdu_info->fr_ds,
  562. mpdu_info->to_ds,
  563. mpdu_info->encrypted,
  564. mpdu_info->mpdu_retry,
  565. mpdu_info->mpdu_sequence_number,
  566. mpdu_info->key_id_octet,
  567. mpdu_info->new_peer_entry,
  568. mpdu_info->decrypt_needed,
  569. mpdu_info->decap_type,
  570. mpdu_info->rx_insert_vlan_c_tag_padding,
  571. mpdu_info->rx_insert_vlan_s_tag_padding,
  572. mpdu_info->strip_vlan_c_tag_decap,
  573. mpdu_info->strip_vlan_s_tag_decap,
  574. mpdu_info->pre_delim_count,
  575. mpdu_info->ampdu_flag,
  576. mpdu_info->bar_frame,
  577. mpdu_info->raw_mpdu,
  578. mpdu_info->reserved_12,
  579. mpdu_info->mpdu_length);
  580. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  581. "rx_mpdu_start tlv (4/5) - "
  582. "mpdu_length:%x "
  583. "first_mpdu:%x "
  584. "mcast_bcast:%x "
  585. "ast_index_not_found:%x "
  586. "ast_index_timeout:%x "
  587. "power_mgmt:%x "
  588. "non_qos:%x "
  589. "null_data:%x "
  590. "mgmt_type:%x "
  591. "ctrl_type:%x "
  592. "more_data:%x "
  593. "eosp:%x "
  594. "fragment_flag:%x "
  595. "order:%x "
  596. "u_apsd_trigger:%x "
  597. "encrypt_required:%x "
  598. "directed:%x "
  599. "amsdu_present:%x "
  600. "reserved_13:%x "
  601. "mpdu_frame_control_field:%x "
  602. "mpdu_duration_field:%x ",
  603. mpdu_info->mpdu_length,
  604. mpdu_info->first_mpdu,
  605. mpdu_info->mcast_bcast,
  606. mpdu_info->ast_index_not_found,
  607. mpdu_info->ast_index_timeout,
  608. mpdu_info->power_mgmt,
  609. mpdu_info->non_qos,
  610. mpdu_info->null_data,
  611. mpdu_info->mgmt_type,
  612. mpdu_info->ctrl_type,
  613. mpdu_info->more_data,
  614. mpdu_info->eosp,
  615. mpdu_info->fragment_flag,
  616. mpdu_info->order,
  617. mpdu_info->u_apsd_trigger,
  618. mpdu_info->encrypt_required,
  619. mpdu_info->directed,
  620. mpdu_info->amsdu_present,
  621. mpdu_info->reserved_13,
  622. mpdu_info->mpdu_frame_control_field,
  623. mpdu_info->mpdu_duration_field);
  624. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  625. "rx_mpdu_start tlv (5/5) - "
  626. "mac_addr_ad1_31_0:%x "
  627. "mac_addr_ad1_47_32:%x "
  628. "mac_addr_ad2_15_0:%x "
  629. "mac_addr_ad2_47_16:%x "
  630. "mac_addr_ad3_31_0:%x "
  631. "mac_addr_ad3_47_32:%x "
  632. "mpdu_sequence_control_field :%x"
  633. "mac_addr_ad4_31_0:%x "
  634. "mac_addr_ad4_47_32:%x "
  635. "mpdu_qos_control_field:%x "
  636. "mpdu_ht_control_field:%x "
  637. "vdev_id:%x "
  638. "service_code:%x "
  639. "priority_valid:%x "
  640. "reserved_23a:%x ",
  641. mpdu_info->mac_addr_ad1_31_0,
  642. mpdu_info->mac_addr_ad1_47_32,
  643. mpdu_info->mac_addr_ad2_15_0,
  644. mpdu_info->mac_addr_ad2_47_16,
  645. mpdu_info->mac_addr_ad3_31_0,
  646. mpdu_info->mac_addr_ad3_47_32,
  647. mpdu_info->mpdu_sequence_control_field,
  648. mpdu_info->mac_addr_ad4_31_0,
  649. mpdu_info->mac_addr_ad4_47_32,
  650. mpdu_info->mpdu_qos_control_field,
  651. mpdu_info->mpdu_ht_control_field,
  652. mpdu_info->vdev_id,
  653. mpdu_info->service_code,
  654. mpdu_info->priority_valid,
  655. mpdu_info->reserved_23a);
  656. }
  657. /**
  658. * hal_rx_dump_pkt_tlvs_7850(): API to print RX Pkt TLVS for 7850
  659. * @hal_soc_hdl: hal_soc handle
  660. * @buf: pointer the pkt buffer
  661. * @dbg_level: log level
  662. *
  663. * Return: void
  664. */
  665. static void hal_rx_dump_pkt_tlvs_7850(hal_soc_handle_t hal_soc_hdl,
  666. uint8_t *buf, uint8_t dbg_level)
  667. {
  668. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  669. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  670. struct rx_mpdu_start *mpdu_start =
  671. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  672. hal_rx_dump_msdu_end_tlv_7850(msdu_end, dbg_level);
  673. hal_rx_dump_mpdu_start_tlv_7850(mpdu_start, dbg_level);
  674. hal_rx_dump_pkt_hdr_tlv_7850(pkt_tlvs, dbg_level);
  675. }
  676. /**
  677. * hal_rx_tlv_populate_mpdu_desc_info_7850() - Populate the local mpdu_desc_info
  678. * elements from the rx tlvs
  679. * @buf: start address of rx tlvs [Validated by caller]
  680. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  681. * [To be validated by caller]
  682. *
  683. * Return: None
  684. */
  685. static void
  686. hal_rx_tlv_populate_mpdu_desc_info_7850(uint8_t *buf,
  687. void *mpdu_desc_info_hdl)
  688. {
  689. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  690. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  691. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  692. struct rx_mpdu_start *mpdu_start =
  693. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  694. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  695. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  696. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  697. mpdu_info);
  698. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  699. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  700. }
  701. /**
  702. * hal_reo_status_get_header_7850 - Process reo desc info
  703. * @d - Pointer to reo descriptior
  704. * @b - tlv type info
  705. * @h1 - Pointer to hal_reo_status_header where info to be stored
  706. *
  707. * Return - none.
  708. *
  709. */
  710. static void hal_reo_status_get_header_7850(hal_ring_desc_t ring_desc, int b,
  711. void *h1)
  712. {
  713. uint64_t *d = (uint64_t *)ring_desc;
  714. uint64_t val1 = 0;
  715. struct hal_reo_status_header *h =
  716. (struct hal_reo_status_header *)h1;
  717. /* Offsets of descriptor fields defined in HW headers start
  718. * from the field after TLV header
  719. */
  720. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  721. switch (b) {
  722. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  723. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  724. STATUS_HEADER_REO_STATUS_NUMBER)];
  725. break;
  726. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  727. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  728. STATUS_HEADER_REO_STATUS_NUMBER)];
  729. break;
  730. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  731. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  732. STATUS_HEADER_REO_STATUS_NUMBER)];
  733. break;
  734. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  735. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  736. STATUS_HEADER_REO_STATUS_NUMBER)];
  737. break;
  738. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  739. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  740. STATUS_HEADER_REO_STATUS_NUMBER)];
  741. break;
  742. case HAL_REO_DESC_THRES_STATUS_TLV:
  743. val1 =
  744. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  745. STATUS_HEADER_REO_STATUS_NUMBER)];
  746. break;
  747. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  748. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  749. STATUS_HEADER_REO_STATUS_NUMBER)];
  750. break;
  751. default:
  752. qdf_nofl_err("ERROR: Unknown tlv\n");
  753. break;
  754. }
  755. h->cmd_num =
  756. HAL_GET_FIELD(
  757. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  758. val1);
  759. h->exec_time =
  760. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  761. CMD_EXECUTION_TIME, val1);
  762. h->status =
  763. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  764. REO_CMD_EXECUTION_STATUS, val1);
  765. switch (b) {
  766. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  767. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  768. STATUS_HEADER_TIMESTAMP)];
  769. break;
  770. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  771. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  772. STATUS_HEADER_TIMESTAMP)];
  773. break;
  774. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  775. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  776. STATUS_HEADER_TIMESTAMP)];
  777. break;
  778. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  779. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  780. STATUS_HEADER_TIMESTAMP)];
  781. break;
  782. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  783. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  784. STATUS_HEADER_TIMESTAMP)];
  785. break;
  786. case HAL_REO_DESC_THRES_STATUS_TLV:
  787. val1 =
  788. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  789. STATUS_HEADER_TIMESTAMP)];
  790. break;
  791. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  792. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  793. STATUS_HEADER_TIMESTAMP)];
  794. break;
  795. default:
  796. qdf_nofl_err("ERROR: Unknown tlv\n");
  797. break;
  798. }
  799. h->tstamp =
  800. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  801. }
  802. static
  803. void *hal_rx_msdu0_buffer_addr_lsb_7850(void *link_desc_va)
  804. {
  805. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  806. }
  807. static
  808. void *hal_rx_msdu_desc_info_ptr_get_7850(void *msdu0)
  809. {
  810. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  811. }
  812. static
  813. void *hal_ent_mpdu_desc_info_7850(void *ent_ring_desc)
  814. {
  815. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  816. }
  817. static
  818. void *hal_dst_mpdu_desc_info_7850(void *dst_ring_desc)
  819. {
  820. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  821. }
  822. /*
  823. * hal_rx_get_tlv_7850(): API to get the tlv
  824. *
  825. * @rx_tlv: TLV data extracted from the rx packet
  826. * Return: uint8_t
  827. */
  828. static uint8_t hal_rx_get_tlv_7850(void *rx_tlv)
  829. {
  830. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  831. }
  832. /**
  833. * hal_rx_proc_phyrx_other_receive_info_tlv_7850()
  834. * - process other receive info TLV
  835. * @rx_tlv_hdr: pointer to TLV header
  836. * @ppdu_info: pointer to ppdu_info
  837. *
  838. * Return: None
  839. */
  840. static
  841. void hal_rx_proc_phyrx_other_receive_info_tlv_7850(void *rx_tlv_hdr,
  842. void *ppdu_info_handle)
  843. {
  844. uint32_t tlv_tag, tlv_len;
  845. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  846. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  847. void *other_tlv_hdr = NULL;
  848. void *other_tlv = NULL;
  849. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  850. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  851. temp_len = 0;
  852. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  853. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  854. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  855. temp_len += other_tlv_len;
  856. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  857. switch (other_tlv_tag) {
  858. default:
  859. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  860. "%s unhandled TLV type: %d, TLV len:%d",
  861. __func__, other_tlv_tag, other_tlv_len);
  862. break;
  863. }
  864. }
  865. /**
  866. * hal_reo_config_7850(): Set reo config parameters
  867. * @soc: hal soc handle
  868. * @reg_val: value to be set
  869. * @reo_params: reo parameters
  870. *
  871. * Return: void
  872. */
  873. static
  874. void hal_reo_config_7850(struct hal_soc *soc,
  875. uint32_t reg_val,
  876. struct hal_reo_params *reo_params)
  877. {
  878. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  879. }
  880. /**
  881. * hal_rx_msdu_desc_info_get_ptr_7850() - Get msdu desc info ptr
  882. * @msdu_details_ptr - Pointer to msdu_details_ptr
  883. *
  884. * Return - Pointer to rx_msdu_desc_info structure.
  885. *
  886. */
  887. static void *hal_rx_msdu_desc_info_get_ptr_7850(void *msdu_details_ptr)
  888. {
  889. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  890. }
  891. /**
  892. * hal_rx_link_desc_msdu0_ptr_7850 - Get pointer to rx_msdu details
  893. * @link_desc - Pointer to link desc
  894. *
  895. * Return - Pointer to rx_msdu_details structure
  896. *
  897. */
  898. static void *hal_rx_link_desc_msdu0_ptr_7850(void *link_desc)
  899. {
  900. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  901. }
  902. /**
  903. * hal_get_window_address_7850(): Function to get hp/tp address
  904. * @hal_soc: Pointer to hal_soc
  905. * @addr: address offset of register
  906. *
  907. * Return: modified address offset of register
  908. */
  909. static inline qdf_iomem_t hal_get_window_address_7850(struct hal_soc *hal_soc,
  910. qdf_iomem_t addr)
  911. {
  912. return addr;
  913. }
  914. /**
  915. * hal_reo_set_err_dst_remap_7850(): Function to set REO error destination
  916. * ring remap register
  917. * @hal_soc: Pointer to hal_soc
  918. *
  919. * Return: none.
  920. */
  921. static void
  922. hal_reo_set_err_dst_remap_7850(void *hal_soc)
  923. {
  924. /*
  925. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  926. * frame routed to REO2SW0 ring.
  927. */
  928. uint32_t dst_remap_ix0 =
  929. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  930. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  931. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  932. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  933. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  934. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  935. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  936. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  937. uint32_t dst_remap_ix1 =
  938. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  939. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  940. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  941. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  942. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  943. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  944. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  945. HAL_REG_WRITE(hal_soc,
  946. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  947. REO_REG_REG_BASE),
  948. dst_remap_ix0);
  949. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  950. HAL_REG_READ(
  951. hal_soc,
  952. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  953. REO_REG_REG_BASE)));
  954. HAL_REG_WRITE(hal_soc,
  955. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  956. REO_REG_REG_BASE),
  957. dst_remap_ix1);
  958. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  959. HAL_REG_READ(
  960. hal_soc,
  961. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  962. REO_REG_REG_BASE)));
  963. }
  964. /**
  965. * hal_reo_enable_pn_in_dest_7850() - Set the REO register to enable previous PN
  966. * for OOR and 2K-jump frames
  967. * @hal_soc: HAL SoC handle
  968. *
  969. * Return: 1, since the register is set.
  970. */
  971. static uint8_t hal_reo_enable_pn_in_dest_7850(void *hal_soc)
  972. {
  973. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  974. 1);
  975. return 1;
  976. }
  977. /**
  978. * hal_rx_flow_setup_fse_7850() - Setup a flow search entry in HW FST
  979. * @fst: Pointer to the Rx Flow Search Table
  980. * @table_offset: offset into the table where the flow is to be setup
  981. * @flow: Flow Parameters
  982. *
  983. * Flow table entry fields are updated in host byte order, little endian order.
  984. *
  985. * Return: Success/Failure
  986. */
  987. static void *
  988. hal_rx_flow_setup_fse_7850(uint8_t *rx_fst, uint32_t table_offset,
  989. uint8_t *rx_flow)
  990. {
  991. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  992. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  993. uint8_t *fse;
  994. if (table_offset >= fst->max_entries) {
  995. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  996. "HAL FSE table offset %u exceeds max entries %u",
  997. table_offset, fst->max_entries);
  998. return NULL;
  999. }
  1000. fse = (uint8_t *)fst->base_vaddr +
  1001. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1002. /* clear the valid bit before starting the deletion*/
  1003. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1004. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1005. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1006. (flow->tuple_info.src_ip_127_96));
  1007. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1008. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1009. (flow->tuple_info.src_ip_95_64));
  1010. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1011. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1012. (flow->tuple_info.src_ip_63_32));
  1013. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1014. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1015. (flow->tuple_info.src_ip_31_0));
  1016. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1017. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1018. (flow->tuple_info.dest_ip_127_96));
  1019. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1020. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1021. (flow->tuple_info.dest_ip_95_64));
  1022. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1023. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1024. (flow->tuple_info.dest_ip_63_32));
  1025. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1026. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1027. (flow->tuple_info.dest_ip_31_0));
  1028. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1029. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1030. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1031. (flow->tuple_info.dest_port));
  1032. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1033. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1034. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1035. (flow->tuple_info.src_port));
  1036. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1037. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1038. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1039. flow->tuple_info.l4_protocol);
  1040. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1041. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1042. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1043. flow->reo_destination_handler);
  1044. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1045. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1046. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1047. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1048. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1049. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1050. (flow->fse_metadata));
  1051. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1052. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1053. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1054. REO_DESTINATION_INDICATION,
  1055. flow->reo_destination_indication);
  1056. /* Reset all the other fields in FSE */
  1057. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1058. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1059. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1060. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1061. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1062. return fse;
  1063. }
  1064. static
  1065. void hal_compute_reo_remap_ix2_ix3_7850(uint32_t *ring_map,
  1066. uint32_t num_rings, uint32_t *remap1,
  1067. uint32_t *remap2)
  1068. {
  1069. /*
  1070. * The 4 bits REO destination ring value is defined as: 0: TCL
  1071. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1072. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1073. *
  1074. */
  1075. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1076. REO_REMAP_SW3, REO_REMAP_SW4,
  1077. REO_REMAP_SW5, REO_REMAP_SW6,
  1078. REO_REMAP_SW7, REO_REMAP_SW8};
  1079. switch (num_rings) {
  1080. default:
  1081. case 3:
  1082. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1083. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1084. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1085. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1086. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1087. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1088. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1089. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1090. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1091. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1092. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1093. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1094. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1095. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1096. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1097. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1098. break;
  1099. case 4:
  1100. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1101. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1102. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1103. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1104. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1105. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1106. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1107. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1108. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1109. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1110. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1111. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1112. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1113. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1114. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1115. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1116. break;
  1117. case 6:
  1118. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1119. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1120. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1121. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1122. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1123. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1124. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1125. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1126. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1127. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1128. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1129. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1130. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1131. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1132. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1133. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1134. break;
  1135. case 8:
  1136. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1137. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1138. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1139. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1140. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1141. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1142. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1143. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1144. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1145. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1146. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1147. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1148. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1149. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1150. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1151. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1152. break;
  1153. }
  1154. }
  1155. /* NUM TCL Bank registers in WCN7850 */
  1156. #define HAL_NUM_TCL_BANKS_7850 8
  1157. /**
  1158. * hal_tx_get_num_tcl_banks_7850() - Get number of banks in target
  1159. *
  1160. * Returns: number of bank
  1161. */
  1162. static uint8_t hal_tx_get_num_tcl_banks_7850(void)
  1163. {
  1164. return HAL_NUM_TCL_BANKS_7850;
  1165. }
  1166. /**
  1167. * hal_rx_reo_prev_pn_get_7850() - Get the previous PN from the REO ring desc.
  1168. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1169. * @prev_pn: Buffer where the previous PN is to be populated.
  1170. * [To be validated by caller]
  1171. *
  1172. * Return: None
  1173. */
  1174. static void hal_rx_reo_prev_pn_get_7850(void *ring_desc,
  1175. uint64_t *prev_pn)
  1176. {
  1177. struct reo_destination_ring_with_pn *reo_desc =
  1178. (struct reo_destination_ring_with_pn *)ring_desc;
  1179. *prev_pn = reo_desc->prev_pn_23_0;
  1180. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1181. }
  1182. /**
  1183. * hal_cmem_write_7850() - function for CMEM buffer writing
  1184. * @hal_soc_hdl: HAL SOC handle
  1185. * @offset: CMEM address
  1186. * @value: value to write
  1187. *
  1188. * Return: None.
  1189. */
  1190. static inline void hal_cmem_write_7850(hal_soc_handle_t hal_soc_hdl,
  1191. uint32_t offset,
  1192. uint32_t value)
  1193. {
  1194. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1195. hal_write32_mb(hal, offset, value);
  1196. }
  1197. static void hal_hw_txrx_ops_attach_wcn7850(struct hal_soc *hal_soc)
  1198. {
  1199. /* init and setup */
  1200. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1201. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1202. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1203. hal_soc->ops->hal_get_window_address = hal_get_window_address_7850;
  1204. hal_soc->ops->hal_reo_set_err_dst_remap =
  1205. hal_reo_set_err_dst_remap_7850;
  1206. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1207. hal_reo_enable_pn_in_dest_7850;
  1208. /* tx */
  1209. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_7850;
  1210. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_7850;
  1211. hal_soc->ops->hal_tx_comp_get_status =
  1212. hal_tx_comp_get_status_generic_be;
  1213. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1214. hal_tx_init_cmd_credit_ring_7850;
  1215. /* rx */
  1216. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1217. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1218. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1219. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_7850;
  1220. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1221. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1222. hal_rx_proc_phyrx_other_receive_info_tlv_7850;
  1223. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_7850;
  1224. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1225. hal_rx_dump_mpdu_start_tlv_7850;
  1226. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_7850;
  1227. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_7850;
  1228. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1229. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1230. hal_rx_tlv_reception_type_get_be;
  1231. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1232. hal_rx_msdu_end_da_idx_get_be;
  1233. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1234. hal_rx_msdu_desc_info_get_ptr_7850;
  1235. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1236. hal_rx_link_desc_msdu0_ptr_7850;
  1237. hal_soc->ops->hal_reo_status_get_header =
  1238. hal_reo_status_get_header_7850;
  1239. hal_soc->ops->hal_rx_status_get_tlv_info =
  1240. hal_rx_status_get_tlv_info_generic_be;
  1241. hal_soc->ops->hal_rx_wbm_err_info_get =
  1242. hal_rx_wbm_err_info_get_generic_be;
  1243. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1244. hal_rx_priv_info_set_in_tlv_be;
  1245. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1246. hal_rx_priv_info_get_from_tlv_be;
  1247. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1248. hal_tx_set_pcp_tid_map_generic_be;
  1249. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1250. hal_tx_update_pcp_tid_generic_be;
  1251. hal_soc->ops->hal_tx_set_tidmap_prty =
  1252. hal_tx_update_tidmap_prty_generic_be;
  1253. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1254. hal_rx_get_rx_fragment_number_be;
  1255. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1256. hal_rx_tlv_da_is_mcbc_get_be;
  1257. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1258. hal_rx_tlv_sa_is_valid_get_be;
  1259. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1260. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1261. hal_rx_desc_is_first_msdu_be;
  1262. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1263. hal_rx_tlv_l3_hdr_padding_get_be;
  1264. hal_soc->ops->hal_rx_encryption_info_valid =
  1265. hal_rx_encryption_info_valid_be;
  1266. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1267. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1268. hal_rx_tlv_first_msdu_get_be;
  1269. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1270. hal_rx_tlv_da_is_valid_get_be;
  1271. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1272. hal_rx_tlv_last_msdu_get_be;
  1273. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1274. hal_rx_get_mpdu_mac_ad4_valid_be;
  1275. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1276. hal_rx_mpdu_start_sw_peer_id_get_be;
  1277. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1278. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1279. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1280. hal_rx_get_mpdu_frame_control_valid_be;
  1281. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1282. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1283. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1284. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1285. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1286. hal_rx_get_mpdu_sequence_control_valid_be;
  1287. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1288. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1289. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1290. hal_rx_hw_desc_get_ppduid_get_be;
  1291. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1292. hal_rx_msdu0_buffer_addr_lsb_7850;
  1293. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1294. hal_rx_msdu_desc_info_ptr_get_7850;
  1295. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_7850;
  1296. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_7850;
  1297. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1298. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1299. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1300. hal_rx_get_mac_addr2_valid_be;
  1301. hal_soc->ops->hal_rx_get_filter_category =
  1302. hal_rx_get_filter_category_be;
  1303. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1304. hal_soc->ops->hal_reo_config = hal_reo_config_7850;
  1305. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1306. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1307. hal_rx_msdu_flow_idx_invalid_be;
  1308. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1309. hal_rx_msdu_flow_idx_timeout_be;
  1310. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1311. hal_rx_msdu_fse_metadata_get_be;
  1312. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1313. hal_rx_msdu_cce_metadata_get_be;
  1314. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1315. hal_rx_msdu_get_flow_params_be;
  1316. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1317. hal_rx_tlv_get_tcp_chksum_be;
  1318. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1319. #if defined(QCA_WIFI_WCN7850) && defined(WLAN_CFR_ENABLE) && \
  1320. defined(WLAN_ENH_CFR_ENABLE)
  1321. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_7850;
  1322. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_7850;
  1323. #else
  1324. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1325. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1326. #endif
  1327. /* rx - msdu end fast path info fields */
  1328. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1329. hal_rx_msdu_packet_metadata_get_generic_be;
  1330. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1331. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1332. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1333. hal_rx_get_fisa_cumulative_ip_length_be;
  1334. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1335. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1336. hal_rx_get_flow_agg_continuation_be;
  1337. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1338. hal_rx_get_flow_agg_count_be;
  1339. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1340. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1341. hal_rx_mpdu_start_tlv_tag_valid_be;
  1342. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_7850;
  1343. /* rx - TLV struct offsets */
  1344. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1345. hal_rx_msdu_end_offset_get_generic;
  1346. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1347. hal_rx_mpdu_start_offset_get_generic;
  1348. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1349. hal_rx_pkt_tlv_offset_get_generic;
  1350. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_7850;
  1351. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1352. hal_compute_reo_remap_ix2_ix3_7850;
  1353. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1354. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1355. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1356. hal_soc->ops->hal_cmem_write = hal_cmem_write_7850;
  1357. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1358. hal_rx_msdu_get_reo_destination_indication_be;
  1359. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_7850;
  1360. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1361. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1362. hal_rx_msdu_is_wlan_mcast_generic_be;
  1363. hal_soc->ops->hal_rx_tlv_bw_get =
  1364. hal_rx_tlv_bw_get_be;
  1365. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1366. hal_rx_tlv_get_is_decrypted_be;
  1367. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1368. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1369. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1370. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1371. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1372. hal_rx_tlv_mpdu_len_err_get_be;
  1373. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1374. hal_rx_tlv_mpdu_fcs_err_get_be;
  1375. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1376. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1377. hal_rx_tlv_decrypt_err_get_be;
  1378. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1379. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1380. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1381. hal_rx_tlv_decap_format_get_be;
  1382. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1383. hal_rx_tlv_get_offload_info_be;
  1384. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1385. hal_rx_attn_phy_ppdu_id_get_be;
  1386. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1387. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1388. hal_rx_msdu_start_msdu_len_get_be;
  1389. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1390. hal_rx_get_frame_ctrl_field_be;
  1391. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1392. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1393. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1394. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1395. hal_rx_mpdu_info_ampdu_flag_get_be;
  1396. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1397. hal_rx_msdu_start_msdu_len_set_be;
  1398. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1399. hal_rx_tlv_populate_mpdu_desc_info_7850;
  1400. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1401. hal_rx_tlv_get_pn_num_be;
  1402. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1403. hal_get_reo_ent_desc_qdesc_addr_be;
  1404. hal_soc->ops->hal_rx_get_qdesc_addr =
  1405. hal_rx_get_qdesc_addr_be;
  1406. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1407. hal_set_reo_ent_desc_reo_dest_ind_be;
  1408. };
  1409. struct hal_hw_srng_config hw_srng_table_7850[] = {
  1410. /* TODO: max_rings can populated by querying HW capabilities */
  1411. { /* REO_DST */
  1412. .start_ring_id = HAL_SRNG_REO2SW1,
  1413. .max_rings = 8,
  1414. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1415. .lmac_ring = FALSE,
  1416. .ring_dir = HAL_SRNG_DST_RING,
  1417. .nf_irq_support = true,
  1418. .reg_start = {
  1419. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1420. REO_REG_REG_BASE),
  1421. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1422. REO_REG_REG_BASE)
  1423. },
  1424. .reg_size = {
  1425. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1426. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1427. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1428. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1429. },
  1430. .max_size =
  1431. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1432. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1433. },
  1434. { /* REO_EXCEPTION */
  1435. /* Designating REO2SW0 ring as exception ring. */
  1436. .start_ring_id = HAL_SRNG_REO2SW0,
  1437. .max_rings = 1,
  1438. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1439. .lmac_ring = FALSE,
  1440. .ring_dir = HAL_SRNG_DST_RING,
  1441. .reg_start = {
  1442. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1443. REO_REG_REG_BASE),
  1444. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1445. REO_REG_REG_BASE)
  1446. },
  1447. /* Single ring - provide ring size if multiple rings of this
  1448. * type are supported
  1449. */
  1450. .reg_size = {},
  1451. .max_size =
  1452. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1453. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1454. },
  1455. { /* REO_REINJECT */
  1456. .start_ring_id = HAL_SRNG_SW2REO,
  1457. .max_rings = 1,
  1458. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1459. .lmac_ring = FALSE,
  1460. .ring_dir = HAL_SRNG_SRC_RING,
  1461. .reg_start = {
  1462. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1463. REO_REG_REG_BASE),
  1464. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1465. REO_REG_REG_BASE)
  1466. },
  1467. /* Single ring - provide ring size if multiple rings of this
  1468. * type are supported
  1469. */
  1470. .reg_size = {},
  1471. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1472. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1473. },
  1474. { /* REO_CMD */
  1475. .start_ring_id = HAL_SRNG_REO_CMD,
  1476. .max_rings = 1,
  1477. .entry_size = (sizeof(struct tlv_32_hdr) +
  1478. sizeof(struct reo_get_queue_stats)) >> 2,
  1479. .lmac_ring = FALSE,
  1480. .ring_dir = HAL_SRNG_SRC_RING,
  1481. .reg_start = {
  1482. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1483. REO_REG_REG_BASE),
  1484. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1485. REO_REG_REG_BASE),
  1486. },
  1487. /* Single ring - provide ring size if multiple rings of this
  1488. * type are supported
  1489. */
  1490. .reg_size = {},
  1491. .max_size =
  1492. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1493. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1494. },
  1495. { /* REO_STATUS */
  1496. .start_ring_id = HAL_SRNG_REO_STATUS,
  1497. .max_rings = 1,
  1498. .entry_size = (sizeof(struct tlv_32_hdr) +
  1499. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1500. .lmac_ring = FALSE,
  1501. .ring_dir = HAL_SRNG_DST_RING,
  1502. .reg_start = {
  1503. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1504. REO_REG_REG_BASE),
  1505. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1506. REO_REG_REG_BASE),
  1507. },
  1508. /* Single ring - provide ring size if multiple rings of this
  1509. * type are supported
  1510. */
  1511. .reg_size = {},
  1512. .max_size =
  1513. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1514. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1515. },
  1516. { /* TCL_DATA */
  1517. .start_ring_id = HAL_SRNG_SW2TCL1,
  1518. .max_rings = 5,
  1519. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1520. .lmac_ring = FALSE,
  1521. .ring_dir = HAL_SRNG_SRC_RING,
  1522. .reg_start = {
  1523. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1524. MAC_TCL_REG_REG_BASE),
  1525. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1526. MAC_TCL_REG_REG_BASE),
  1527. },
  1528. .reg_size = {
  1529. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1530. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1531. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1532. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1533. },
  1534. .max_size =
  1535. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1536. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1537. },
  1538. { /* TCL_CMD */
  1539. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1540. .max_rings = 1,
  1541. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1542. .lmac_ring = FALSE,
  1543. .ring_dir = HAL_SRNG_SRC_RING,
  1544. .reg_start = {
  1545. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1546. MAC_TCL_REG_REG_BASE),
  1547. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1548. MAC_TCL_REG_REG_BASE),
  1549. },
  1550. /* Single ring - provide ring size if multiple rings of this
  1551. * type are supported
  1552. */
  1553. .reg_size = {},
  1554. .max_size =
  1555. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1556. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1557. },
  1558. { /* TCL_STATUS */
  1559. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1560. .max_rings = 1,
  1561. /* confirm that TLV header is needed */
  1562. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1563. .lmac_ring = FALSE,
  1564. .ring_dir = HAL_SRNG_DST_RING,
  1565. .reg_start = {
  1566. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1567. MAC_TCL_REG_REG_BASE),
  1568. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1569. MAC_TCL_REG_REG_BASE),
  1570. },
  1571. /* Single ring - provide ring size if multiple rings of this
  1572. * type are supported
  1573. */
  1574. .reg_size = {},
  1575. .max_size =
  1576. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1577. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1578. },
  1579. { /* CE_SRC */
  1580. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1581. .max_rings = 12,
  1582. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1583. .lmac_ring = FALSE,
  1584. .ring_dir = HAL_SRNG_SRC_RING,
  1585. .reg_start = {
  1586. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1587. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1588. },
  1589. .reg_size = {
  1590. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1591. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1592. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1593. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1594. },
  1595. .max_size =
  1596. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1597. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1598. },
  1599. { /* CE_DST */
  1600. .start_ring_id = HAL_SRNG_CE_0_DST,
  1601. .max_rings = 12,
  1602. .entry_size = 8 >> 2,
  1603. /*TODO: entry_size above should actually be
  1604. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1605. * of struct ce_dst_desc in HW header files
  1606. */
  1607. .lmac_ring = FALSE,
  1608. .ring_dir = HAL_SRNG_SRC_RING,
  1609. .reg_start = {
  1610. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1611. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1612. },
  1613. .reg_size = {
  1614. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1615. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1616. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1617. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1618. },
  1619. .max_size =
  1620. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1621. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1622. },
  1623. { /* CE_DST_STATUS */
  1624. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1625. .max_rings = 12,
  1626. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1627. .lmac_ring = FALSE,
  1628. .ring_dir = HAL_SRNG_DST_RING,
  1629. .reg_start = {
  1630. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1631. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1632. },
  1633. .reg_size = {
  1634. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1635. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1636. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1637. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1638. },
  1639. .max_size =
  1640. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1641. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1642. },
  1643. { /* WBM_IDLE_LINK */
  1644. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1645. .max_rings = 1,
  1646. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1647. .lmac_ring = FALSE,
  1648. .ring_dir = HAL_SRNG_SRC_RING,
  1649. .reg_start = {
  1650. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1651. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1652. },
  1653. /* Single ring - provide ring size if multiple rings of this
  1654. * type are supported
  1655. */
  1656. .reg_size = {},
  1657. .max_size =
  1658. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1659. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1660. },
  1661. { /* SW2WBM_RELEASE */
  1662. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1663. .max_rings = 1,
  1664. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1665. .lmac_ring = FALSE,
  1666. .ring_dir = HAL_SRNG_SRC_RING,
  1667. .reg_start = {
  1668. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1669. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1670. },
  1671. /* Single ring - provide ring size if multiple rings of this
  1672. * type are supported
  1673. */
  1674. .reg_size = {},
  1675. .max_size =
  1676. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1677. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1678. },
  1679. { /* WBM2SW_RELEASE */
  1680. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1681. .max_rings = 8,
  1682. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1683. .lmac_ring = FALSE,
  1684. .ring_dir = HAL_SRNG_DST_RING,
  1685. .nf_irq_support = true,
  1686. .reg_start = {
  1687. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1688. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1689. },
  1690. .reg_size = {
  1691. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1692. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1693. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1694. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1695. },
  1696. .max_size =
  1697. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1698. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1699. },
  1700. { /* RXDMA_BUF */
  1701. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1702. #ifdef IPA_OFFLOAD
  1703. .max_rings = 3,
  1704. #else
  1705. .max_rings = 2,
  1706. #endif
  1707. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1708. .lmac_ring = TRUE,
  1709. .ring_dir = HAL_SRNG_SRC_RING,
  1710. /* reg_start is not set because LMAC rings are not accessed
  1711. * from host
  1712. */
  1713. .reg_start = {},
  1714. .reg_size = {},
  1715. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1716. },
  1717. { /* RXDMA_DST */
  1718. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1719. .max_rings = 1,
  1720. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1721. .lmac_ring = TRUE,
  1722. .ring_dir = HAL_SRNG_DST_RING,
  1723. /* reg_start is not set because LMAC rings are not accessed
  1724. * from host
  1725. */
  1726. .reg_start = {},
  1727. .reg_size = {},
  1728. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1729. },
  1730. { /* RXDMA_MONITOR_BUF */
  1731. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1732. .max_rings = 1,
  1733. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1734. .lmac_ring = TRUE,
  1735. .ring_dir = HAL_SRNG_SRC_RING,
  1736. /* reg_start is not set because LMAC rings are not accessed
  1737. * from host
  1738. */
  1739. .reg_start = {},
  1740. .reg_size = {},
  1741. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1742. },
  1743. { /* RXDMA_MONITOR_STATUS */
  1744. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1745. .max_rings = 1,
  1746. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1747. .lmac_ring = TRUE,
  1748. .ring_dir = HAL_SRNG_SRC_RING,
  1749. /* reg_start is not set because LMAC rings are not accessed
  1750. * from host
  1751. */
  1752. .reg_start = {},
  1753. .reg_size = {},
  1754. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1755. },
  1756. { /* RXDMA_MONITOR_DST */
  1757. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1758. .max_rings = 1,
  1759. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1760. .lmac_ring = TRUE,
  1761. .ring_dir = HAL_SRNG_DST_RING,
  1762. /* reg_start is not set because LMAC rings are not accessed
  1763. * from host
  1764. */
  1765. .reg_start = {},
  1766. .reg_size = {},
  1767. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1768. },
  1769. { /* RXDMA_MONITOR_DESC */
  1770. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1771. .max_rings = 1,
  1772. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1773. .lmac_ring = TRUE,
  1774. .ring_dir = HAL_SRNG_SRC_RING,
  1775. /* reg_start is not set because LMAC rings are not accessed
  1776. * from host
  1777. */
  1778. .reg_start = {},
  1779. .reg_size = {},
  1780. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1781. },
  1782. { /* DIR_BUF_RX_DMA_SRC */
  1783. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1784. /*
  1785. * one ring is for spectral scan
  1786. * the other is for cfr
  1787. */
  1788. .max_rings = 2,
  1789. .entry_size = 2,
  1790. .lmac_ring = TRUE,
  1791. .ring_dir = HAL_SRNG_SRC_RING,
  1792. /* reg_start is not set because LMAC rings are not accessed
  1793. * from host
  1794. */
  1795. .reg_start = {},
  1796. .reg_size = {},
  1797. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1798. },
  1799. #ifdef WLAN_FEATURE_CIF_CFR
  1800. { /* WIFI_POS_SRC */
  1801. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1802. .max_rings = 1,
  1803. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1804. .lmac_ring = TRUE,
  1805. .ring_dir = HAL_SRNG_SRC_RING,
  1806. /* reg_start is not set because LMAC rings are not accessed
  1807. * from host
  1808. */
  1809. .reg_start = {},
  1810. .reg_size = {},
  1811. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1812. },
  1813. #endif
  1814. { /* REO2PPE */ 0},
  1815. { /* PPE2TCL */ 0},
  1816. { /* PPE_RELEASE */ 0},
  1817. { /* TX_MONITOR_BUF */ 0},
  1818. { /* TX_MONITOR_DST */ 0},
  1819. { /* SW2RXDMA_NEW */ 0},
  1820. };
  1821. /**
  1822. * hal_srng_hw_reg_offset_init_wcn7850() - Initialize the HW srng reg offset
  1823. * applicable only for WCN7850
  1824. * @hal_soc: HAL Soc handle
  1825. *
  1826. * Return: None
  1827. */
  1828. static inline void hal_srng_hw_reg_offset_init_wcn7850(struct hal_soc *hal_soc)
  1829. {
  1830. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1831. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1832. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1833. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1834. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1835. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1836. }
  1837. /**
  1838. * hal_wcn7850_attach() - Attach 7850 target specific hal_soc ops,
  1839. * offset and srng table
  1840. */
  1841. void hal_wcn7850_attach(struct hal_soc *hal_soc)
  1842. {
  1843. hal_soc->hw_srng_table = hw_srng_table_7850;
  1844. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1845. hal_srng_hw_reg_offset_init_wcn7850(hal_soc);
  1846. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1847. hal_hw_txrx_ops_attach_wcn7850(hal_soc);
  1848. }