htt_stats.h 318 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /** HTT_DBG_ODD_MANDATORY_STATS
  417. * params:
  418. * None
  419. * Response MSG:
  420. * htt_odd_mandatory_pdev_stats_tlv
  421. */
  422. HTT_DBG_ODD_MANDATORY_STATS = 48,
  423. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  424. * PARAMS:
  425. * - No Params
  426. * RESP MSG:
  427. * - htt_pdev_sched_algo_ofdma_stats_tlv
  428. */
  429. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  430. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  431. * params:
  432. * None
  433. * Response MSG:
  434. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  435. */
  436. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  437. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  438. * params:
  439. * None
  440. * Response MSG:
  441. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  442. */
  443. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  444. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  445. * params:
  446. * None
  447. * Response MSG:
  448. * htt_latency_prof_cal_stats_tlv
  449. */
  450. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  451. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  452. * PARAMS:
  453. * - No Params
  454. * RESP MSG:
  455. * - htt_pdev_bw_mgr_stats_t
  456. */
  457. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  458. /* keep this last */
  459. HTT_DBG_NUM_EXT_STATS = 256,
  460. };
  461. /*
  462. * Macros to get/set the bit field in config param[3] that indicates to
  463. * clear corresponding per peer stats specified by config param 1
  464. */
  465. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  466. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  467. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  468. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  469. HTT_DBG_EXT_PEER_STATS_RESET_S)
  470. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  471. do { \
  472. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  473. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  474. } while (0)
  475. #define HTT_STATS_SUBTYPE_MAX 16
  476. /* htt_mu_stats_upload_t
  477. * Enumerations for specifying whether to upload all MU stats in response to
  478. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  479. */
  480. typedef enum {
  481. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  482. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  483. * (note: included OFDMA stats are limited to 11ax)
  484. */
  485. HTT_UPLOAD_MU_STATS,
  486. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  487. HTT_UPLOAD_MU_MIMO_STATS,
  488. /* HTT_UPLOAD_MU_OFDMA_STATS:
  489. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  490. */
  491. HTT_UPLOAD_MU_OFDMA_STATS,
  492. HTT_UPLOAD_DL_MU_MIMO_STATS,
  493. HTT_UPLOAD_UL_MU_MIMO_STATS,
  494. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  495. * upload DL MU-OFDMA stats (note: 11ax only stats)
  496. */
  497. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  498. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  499. * upload UL MU-OFDMA stats (note: 11ax only stats)
  500. */
  501. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  502. /*
  503. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  504. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  505. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  506. */
  507. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  508. /*
  509. * Upload BE DL MU-OFDMA
  510. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  511. */
  512. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  513. /*
  514. * Upload BE UL MU-OFDMA
  515. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  516. */
  517. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  518. } htt_mu_stats_upload_t;
  519. /* htt_tx_rate_stats_upload_t
  520. * Enumerations for specifying which stats to upload in response to
  521. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  522. */
  523. typedef enum {
  524. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  525. *
  526. * TLV: htt_tx_pdev_rate_stats_tlv
  527. */
  528. HTT_TX_RATE_STATS_DEFAULT,
  529. /*
  530. * Upload 11be OFDMA TX stats
  531. *
  532. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  533. */
  534. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  535. } htt_tx_rate_stats_upload_t;
  536. /* htt_rx_ul_trigger_stats_upload_t
  537. * Enumerations for specifying which stats to upload in response to
  538. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  539. */
  540. typedef enum {
  541. /* Upload 11ax UL OFDMA RX Trigger stats
  542. *
  543. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  544. */
  545. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  546. /*
  547. * Upload 11be UL OFDMA RX Trigger stats
  548. *
  549. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  550. */
  551. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  552. } htt_rx_ul_trigger_stats_upload_t;
  553. /*
  554. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  555. * provided by the host as one of the config param elements in
  556. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  557. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  558. */
  559. typedef enum {
  560. /*
  561. * Upload 11ax UL MUMIMO RX Trigger stats
  562. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  563. */
  564. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  565. /*
  566. * Upload 11be UL MUMIMO RX Trigger stats
  567. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  568. */
  569. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  570. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  571. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  572. * Enumerations for specifying which stats to upload in response to
  573. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  574. */
  575. typedef enum {
  576. /* upload 11ax TXBF OFDMA stats
  577. *
  578. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  579. */
  580. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  581. /*
  582. * Upload 11be TXBF OFDMA stats
  583. *
  584. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  585. */
  586. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  587. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  588. /* htt_tx_pdev_puncture_stats_upload_t
  589. * Enumerations for specifying which stats to upload in response to
  590. * HTT_DBG_PDEV_PUNCTURE_STATS.
  591. */
  592. typedef enum {
  593. /* upload puncture stats for all supported modes, both TX and RX */
  594. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  595. /* upload puncture stats for all supported TX modes */
  596. HTT_UPLOAD_PUNCTURE_STATS_TX,
  597. /* upload puncture stats for all supported RX modes */
  598. HTT_UPLOAD_PUNCTURE_STATS_RX,
  599. } htt_tx_pdev_puncture_stats_upload_t;
  600. #define HTT_STATS_MAX_STRING_SZ32 4
  601. #define HTT_STATS_MACID_INVALID 0xff
  602. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  603. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  604. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  605. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  606. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  607. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  608. typedef enum {
  609. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  610. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  611. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  612. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  613. } htt_tx_pdev_underrun_enum;
  614. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  615. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  616. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  617. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  618. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  619. * DEPRECATED - num sched tx mode max is 8
  620. */
  621. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  622. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  623. #define HTT_RX_STATS_REFILL_MAX_RING 4
  624. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  625. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  626. /* Bytes stored in little endian order */
  627. /* Length should be multiple of DWORD */
  628. typedef struct {
  629. htt_tlv_hdr_t tlv_hdr;
  630. A_UINT32 data[1]; /* Can be variable length */
  631. } htt_stats_string_tlv;
  632. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  633. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  634. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  635. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  636. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  637. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  638. do { \
  639. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  640. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  641. } while (0)
  642. /* == TX PDEV STATS == */
  643. typedef struct {
  644. htt_tlv_hdr_t tlv_hdr;
  645. /**
  646. * BIT [ 7 : 0] :- mac_id
  647. * BIT [31 : 8] :- reserved
  648. */
  649. A_UINT32 mac_id__word;
  650. /** Num PPDUs queued to HW */
  651. A_UINT32 hw_queued;
  652. /** Num PPDUs reaped from HW */
  653. A_UINT32 hw_reaped;
  654. /** Num underruns */
  655. A_UINT32 underrun;
  656. /** Num HW Paused counter */
  657. A_UINT32 hw_paused;
  658. /** Num HW flush counter */
  659. A_UINT32 hw_flush;
  660. /** Num HW filtered counter */
  661. A_UINT32 hw_filt;
  662. /** Num PPDUs cleaned up in TX abort */
  663. A_UINT32 tx_abort;
  664. /** Num MPDUs requeued by SW */
  665. A_UINT32 mpdu_requed;
  666. /** excessive retries */
  667. A_UINT32 tx_xretry;
  668. /** Last used data hw rate code */
  669. A_UINT32 data_rc;
  670. /** frames dropped due to excessive SW retries */
  671. A_UINT32 mpdu_dropped_xretry;
  672. /** illegal rate phy errors */
  673. A_UINT32 illgl_rate_phy_err;
  674. /** wal pdev continuous xretry */
  675. A_UINT32 cont_xretry;
  676. /** wal pdev tx timeout */
  677. A_UINT32 tx_timeout;
  678. /** wal pdev resets */
  679. A_UINT32 pdev_resets;
  680. /** PHY/BB underrun */
  681. A_UINT32 phy_underrun;
  682. /** MPDU is more than txop limit */
  683. A_UINT32 txop_ovf;
  684. /** Number of Sequences posted */
  685. A_UINT32 seq_posted;
  686. /** Number of Sequences failed queueing */
  687. A_UINT32 seq_failed_queueing;
  688. /** Number of Sequences completed */
  689. A_UINT32 seq_completed;
  690. /** Number of Sequences restarted */
  691. A_UINT32 seq_restarted;
  692. /** Number of MU Sequences posted */
  693. A_UINT32 mu_seq_posted;
  694. /** Number of time HW ring is paused between seq switch within ISR */
  695. A_UINT32 seq_switch_hw_paused;
  696. /** Number of times seq continuation in DSR */
  697. A_UINT32 next_seq_posted_dsr;
  698. /** Number of times seq continuation in ISR */
  699. A_UINT32 seq_posted_isr;
  700. /** Number of seq_ctrl cached. */
  701. A_UINT32 seq_ctrl_cached;
  702. /** Number of MPDUs successfully transmitted */
  703. A_UINT32 mpdu_count_tqm;
  704. /** Number of MSDUs successfully transmitted */
  705. A_UINT32 msdu_count_tqm;
  706. /** Number of MPDUs dropped */
  707. A_UINT32 mpdu_removed_tqm;
  708. /** Number of MSDUs dropped */
  709. A_UINT32 msdu_removed_tqm;
  710. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  711. A_UINT32 mpdus_sw_flush;
  712. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  713. A_UINT32 mpdus_hw_filter;
  714. /**
  715. * Num MPDUs truncated by PDG
  716. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  717. */
  718. A_UINT32 mpdus_truncated;
  719. /** Num MPDUs that was tried but didn't receive ACK or BA */
  720. A_UINT32 mpdus_ack_failed;
  721. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  722. A_UINT32 mpdus_expired;
  723. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  724. A_UINT32 mpdus_seq_hw_retry;
  725. /** Num of TQM acked cmds processed */
  726. A_UINT32 ack_tlv_proc;
  727. /** coex_abort_mpdu_cnt valid */
  728. A_UINT32 coex_abort_mpdu_cnt_valid;
  729. /** coex_abort_mpdu_cnt from TX FES stats */
  730. A_UINT32 coex_abort_mpdu_cnt;
  731. /**
  732. * Number of total PPDUs
  733. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  734. */
  735. A_UINT32 num_total_ppdus_tried_ota;
  736. /** Number of data PPDUs tried over the air (OTA) */
  737. A_UINT32 num_data_ppdus_tried_ota;
  738. /** Num Local control/mgmt frames (MSDUs) queued */
  739. A_UINT32 local_ctrl_mgmt_enqued;
  740. /**
  741. * Num Local control/mgmt frames (MSDUs) done
  742. * It includes all local ctrl/mgmt completions
  743. * (acked, no ack, flush, TTL, etc)
  744. */
  745. A_UINT32 local_ctrl_mgmt_freed;
  746. /** Num Local data frames (MSDUs) queued */
  747. A_UINT32 local_data_enqued;
  748. /**
  749. * Num Local data frames (MSDUs) done
  750. * It includes all local data completions
  751. * (acked, no ack, flush, TTL, etc)
  752. */
  753. A_UINT32 local_data_freed;
  754. /** Num MPDUs tried by SW */
  755. A_UINT32 mpdu_tried;
  756. /** Num of waiting seq posted in ISR completion handler */
  757. A_UINT32 isr_wait_seq_posted;
  758. A_UINT32 tx_active_dur_us_low;
  759. A_UINT32 tx_active_dur_us_high;
  760. /** Number of MPDUs dropped after max retries */
  761. A_UINT32 remove_mpdus_max_retries;
  762. /** Num HTT cookies dispatched */
  763. A_UINT32 comp_delivered;
  764. /** successful ppdu transmissions */
  765. A_UINT32 ppdu_ok;
  766. /** Scheduler self triggers */
  767. A_UINT32 self_triggers;
  768. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  769. A_UINT32 tx_time_dur_data;
  770. /** Num of times sequence terminated due to ppdu duration < burst limit */
  771. A_UINT32 seq_qdepth_repost_stop;
  772. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  773. A_UINT32 mu_seq_min_msdu_repost_stop;
  774. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  775. A_UINT32 seq_min_msdu_repost_stop;
  776. /** Num of times sequence terminated due to no TXOP available */
  777. A_UINT32 seq_txop_repost_stop;
  778. /** Num of times the next sequence got cancelled */
  779. A_UINT32 next_seq_cancel;
  780. /** Num of times fes offset was misaligned */
  781. A_UINT32 fes_offsets_err_cnt;
  782. /** Num of times peer denylisted for MU-MIMO transmission */
  783. A_UINT32 num_mu_peer_blacklisted;
  784. /** Num of times mu_ofdma seq posted */
  785. A_UINT32 mu_ofdma_seq_posted;
  786. /** Num of times UL MU MIMO seq posted */
  787. A_UINT32 ul_mumimo_seq_posted;
  788. /** Num of times UL OFDMA seq posted */
  789. A_UINT32 ul_ofdma_seq_posted;
  790. /** Num of times Thermal module suspended scheduler */
  791. A_UINT32 thermal_suspend_cnt;
  792. /** Num of times DFS module suspended scheduler */
  793. A_UINT32 dfs_suspend_cnt;
  794. /** Num of times TX abort module suspended scheduler */
  795. A_UINT32 tx_abort_suspend_cnt;
  796. /**
  797. * This field is a target-specific bit mask of suspended PPDU tx queues.
  798. * Since the bit mask definition is different for different targets,
  799. * this field is not meant for general use, but rather for debugging use.
  800. */
  801. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  802. /**
  803. * Last SCHEDULER suspend reason
  804. * 1 -> Thermal Module
  805. * 2 -> DFS Module
  806. * 3 -> Tx Abort Module
  807. */
  808. A_UINT32 last_suspend_reason;
  809. /** Num of dynamic mimo ps dlmumimo sequences posted */
  810. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  811. /** Num of times su bf sequences are denylisted */
  812. A_UINT32 num_su_txbf_denylisted;
  813. /** pdev uptime in microseconds **/
  814. A_UINT32 pdev_up_time_us_low;
  815. A_UINT32 pdev_up_time_us_high;
  816. } htt_tx_pdev_stats_cmn_tlv;
  817. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  818. /* NOTE: Variable length TLV, use length spec to infer array size */
  819. typedef struct {
  820. htt_tlv_hdr_t tlv_hdr;
  821. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  822. } htt_tx_pdev_stats_urrn_tlv_v;
  823. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  824. /* NOTE: Variable length TLV, use length spec to infer array size */
  825. typedef struct {
  826. htt_tlv_hdr_t tlv_hdr;
  827. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  828. } htt_tx_pdev_stats_flush_tlv_v;
  829. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  830. /* NOTE: Variable length TLV, use length spec to infer array size */
  831. typedef struct {
  832. htt_tlv_hdr_t tlv_hdr;
  833. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  834. } htt_tx_pdev_stats_sifs_tlv_v;
  835. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  836. /* NOTE: Variable length TLV, use length spec to infer array size */
  837. typedef struct {
  838. htt_tlv_hdr_t tlv_hdr;
  839. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  840. } htt_tx_pdev_stats_phy_err_tlv_v;
  841. /*
  842. * Each array in the below struct has 16 elements, to cover the 16 possible
  843. * values for the CW and AIFS parameters. Each element within the array
  844. * stores the counter indicating how many transmissions have occurred with
  845. * that particular value for the MU EDCA parameter in question.
  846. */
  847. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  848. typedef struct {
  849. htt_tlv_hdr_t tlv_hdr;
  850. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  851. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  852. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  853. } htt_tx_pdev_muedca_params_stats_tlv_v;
  854. typedef struct {
  855. htt_tlv_hdr_t tlv_hdr;
  856. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  857. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  858. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  859. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  860. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  861. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  862. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  863. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  864. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  865. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  866. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  867. /* NOTE: Variable length TLV, use length spec to infer array size */
  868. typedef struct {
  869. htt_tlv_hdr_t tlv_hdr;
  870. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  871. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  872. typedef struct {
  873. htt_tlv_hdr_t tlv_hdr;
  874. A_UINT32 num_data_ppdus_legacy_su;
  875. A_UINT32 num_data_ppdus_ac_su;
  876. A_UINT32 num_data_ppdus_ax_su;
  877. A_UINT32 num_data_ppdus_ac_su_txbf;
  878. A_UINT32 num_data_ppdus_ax_su_txbf;
  879. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  880. typedef enum {
  881. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  882. HTT_TX_WAL_ISR_SCHED_FILTER,
  883. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  884. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  885. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  886. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  887. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  888. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  889. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  890. } htt_tx_wal_tx_isr_sched_status;
  891. /* [0]- nr4 , [1]- nr8 */
  892. #define HTT_STATS_NUM_NR_BINS 2
  893. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  894. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  895. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  896. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  897. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  898. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  899. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  900. typedef enum {
  901. HTT_STATS_HWMODE_AC = 0,
  902. HTT_STATS_HWMODE_AX = 1,
  903. HTT_STATS_HWMODE_BE = 2,
  904. } htt_stats_hw_mode;
  905. typedef struct {
  906. htt_tlv_hdr_t tlv_hdr;
  907. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  908. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  909. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  910. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  911. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  912. } htt_pdev_mu_ppdu_dist_tlv_v;
  913. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  914. /* NOTE: Variable length TLV, use length spec to infer array size .
  915. *
  916. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  917. * The tries here is the count of the MPDUS within a PPDU that the
  918. * HW had attempted to transmit on air, for the HWSCH Schedule
  919. * command submitted by FW.It is not the retry attempts.
  920. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  921. * 10 bins in this histogram. They are defined in FW using the
  922. * following macros
  923. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  924. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  925. *
  926. */
  927. typedef struct {
  928. htt_tlv_hdr_t tlv_hdr;
  929. A_UINT32 hist_bin_size;
  930. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  931. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  932. typedef struct {
  933. htt_tlv_hdr_t tlv_hdr;
  934. /* Num MGMT MPDU transmitted by the target */
  935. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  936. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  937. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  938. * TLV_TAGS:
  939. * - HTT_STATS_TX_PDEV_CMN_TAG
  940. * - HTT_STATS_TX_PDEV_URRN_TAG
  941. * - HTT_STATS_TX_PDEV_SIFS_TAG
  942. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  943. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  944. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  945. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  946. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  947. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  948. * - HTT_STATS_MU_PPDU_DIST_TAG
  949. */
  950. /* NOTE:
  951. * This structure is for documentation, and cannot be safely used directly.
  952. * Instead, use the constituent TLV structures to fill/parse.
  953. */
  954. typedef struct _htt_tx_pdev_stats {
  955. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  956. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  957. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  958. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  959. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  960. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  961. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  962. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  963. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  964. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  965. } htt_tx_pdev_stats_t;
  966. /* == SOC ERROR STATS == */
  967. /* =============== PDEV ERROR STATS ============== */
  968. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  969. typedef struct {
  970. htt_tlv_hdr_t tlv_hdr;
  971. /* Stored as little endian */
  972. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  973. A_UINT32 mask;
  974. A_UINT32 count;
  975. } htt_hw_stats_intr_misc_tlv;
  976. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  977. typedef struct {
  978. htt_tlv_hdr_t tlv_hdr;
  979. /* Stored as little endian */
  980. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  981. A_UINT32 count;
  982. } htt_hw_stats_wd_timeout_tlv;
  983. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  984. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  985. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  986. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  987. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  988. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  989. do { \
  990. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  991. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  992. } while (0)
  993. typedef struct {
  994. htt_tlv_hdr_t tlv_hdr;
  995. /* BIT [ 7 : 0] :- mac_id
  996. * BIT [31 : 8] :- reserved
  997. */
  998. A_UINT32 mac_id__word;
  999. A_UINT32 tx_abort;
  1000. A_UINT32 tx_abort_fail_count;
  1001. A_UINT32 rx_abort;
  1002. A_UINT32 rx_abort_fail_count;
  1003. A_UINT32 warm_reset;
  1004. A_UINT32 cold_reset;
  1005. A_UINT32 tx_flush;
  1006. A_UINT32 tx_glb_reset;
  1007. A_UINT32 tx_txq_reset;
  1008. A_UINT32 rx_timeout_reset;
  1009. A_UINT32 mac_cold_reset_restore_cal;
  1010. A_UINT32 mac_cold_reset;
  1011. A_UINT32 mac_warm_reset;
  1012. A_UINT32 mac_only_reset;
  1013. A_UINT32 phy_warm_reset;
  1014. A_UINT32 phy_warm_reset_ucode_trig;
  1015. A_UINT32 mac_warm_reset_restore_cal;
  1016. A_UINT32 mac_sfm_reset;
  1017. A_UINT32 phy_warm_reset_m3_ssr;
  1018. A_UINT32 phy_warm_reset_reason_phy_m3;
  1019. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1020. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1021. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1022. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1023. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1024. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1025. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1026. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1027. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1028. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1029. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1030. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1031. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1032. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1033. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1034. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1035. A_UINT32 fw_rx_rings_reset;
  1036. /**
  1037. * Num of iterations rx leak prevention successfully done.
  1038. */
  1039. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1040. /**
  1041. * Num of rx descs successfully saved by rx leak prevention.
  1042. */
  1043. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1044. /*
  1045. * Stats to debug reason Rx leak prevention
  1046. * was not required to be kicked in.
  1047. */
  1048. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1049. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1050. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1051. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1052. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1053. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1054. A_UINT32 rx_dest_drain_prerequisite_invld;
  1055. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1056. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1057. } htt_hw_stats_pdev_errs_tlv;
  1058. typedef struct {
  1059. htt_tlv_hdr_t tlv_hdr;
  1060. /* BIT [ 7 : 0] :- mac_id
  1061. * BIT [31 : 8] :- reserved
  1062. */
  1063. A_UINT32 mac_id__word;
  1064. A_UINT32 last_unpause_ppdu_id;
  1065. A_UINT32 hwsch_unpause_wait_tqm_write;
  1066. A_UINT32 hwsch_dummy_tlv_skipped;
  1067. A_UINT32 hwsch_misaligned_offset_received;
  1068. A_UINT32 hwsch_reset_count;
  1069. A_UINT32 hwsch_dev_reset_war;
  1070. A_UINT32 hwsch_delayed_pause;
  1071. A_UINT32 hwsch_long_delayed_pause;
  1072. A_UINT32 sch_rx_ppdu_no_response;
  1073. A_UINT32 sch_selfgen_response;
  1074. A_UINT32 sch_rx_sifs_resp_trigger;
  1075. } htt_hw_stats_whal_tx_tlv;
  1076. typedef struct {
  1077. htt_tlv_hdr_t tlv_hdr;
  1078. /**
  1079. * BIT [ 7 : 0] :- mac_id
  1080. * BIT [31 : 8] :- reserved
  1081. */
  1082. union {
  1083. struct {
  1084. A_UINT32 mac_id: 8,
  1085. reserved: 24;
  1086. };
  1087. A_UINT32 mac_id__word;
  1088. };
  1089. /**
  1090. * hw_wars is a variable-length array, with each element counting
  1091. * the number of occurrences of the corresponding type of HW WAR.
  1092. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1093. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1094. * The target has an internal HW WAR mapping that it uses to keep
  1095. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1096. */
  1097. A_UINT32 hw_wars[1/*or more*/];
  1098. } htt_hw_war_stats_tlv;
  1099. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1100. * TLV_TAGS:
  1101. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1102. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1103. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1104. * - HTT_STATS_WHAL_TX_TAG
  1105. * - HTT_STATS_HW_WAR_TAG
  1106. */
  1107. /* NOTE:
  1108. * This structure is for documentation, and cannot be safely used directly.
  1109. * Instead, use the constituent TLV structures to fill/parse.
  1110. */
  1111. typedef struct _htt_pdev_err_stats {
  1112. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1113. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1114. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1115. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1116. htt_hw_war_stats_tlv hw_war;
  1117. } htt_hw_err_stats_t;
  1118. /* ============ PEER STATS ============ */
  1119. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1120. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1121. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1122. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1123. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1124. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1125. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1126. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1127. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1128. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1129. do { \
  1130. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1131. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1132. } while (0)
  1133. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1134. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1135. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1136. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1137. do { \
  1138. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1139. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1140. } while (0)
  1141. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1142. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1143. HTT_MSDU_FLOW_STATS_DROP_S)
  1144. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1145. do { \
  1146. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1147. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1148. } while (0)
  1149. typedef struct _htt_msdu_flow_stats_tlv {
  1150. htt_tlv_hdr_t tlv_hdr;
  1151. A_UINT32 last_update_timestamp;
  1152. A_UINT32 last_add_timestamp;
  1153. A_UINT32 last_remove_timestamp;
  1154. A_UINT32 total_processed_msdu_count;
  1155. A_UINT32 cur_msdu_count_in_flowq;
  1156. /** This will help to find which peer_id is stuck state */
  1157. A_UINT32 sw_peer_id;
  1158. /**
  1159. * BIT [15 : 0] :- tx_flow_number
  1160. * BIT [19 : 16] :- tid_num
  1161. * BIT [20 : 20] :- drop_rule
  1162. * BIT [31 : 21] :- reserved
  1163. */
  1164. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1165. A_UINT32 last_cycle_enqueue_count;
  1166. A_UINT32 last_cycle_dequeue_count;
  1167. A_UINT32 last_cycle_drop_count;
  1168. /**
  1169. * BIT [15 : 0] :- current_drop_th
  1170. * BIT [31 : 16] :- reserved
  1171. */
  1172. A_UINT32 current_drop_th;
  1173. } htt_msdu_flow_stats_tlv;
  1174. #define MAX_HTT_TID_NAME 8
  1175. /* DWORD sw_peer_id__tid_num */
  1176. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1177. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1178. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1179. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1180. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1181. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1182. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1183. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1184. do { \
  1185. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1186. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1187. } while (0)
  1188. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1189. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1190. HTT_TX_TID_STATS_TID_NUM_S)
  1191. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1192. do { \
  1193. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1194. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1195. } while (0)
  1196. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1197. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1198. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1199. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1200. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1201. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1202. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1203. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1204. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1205. do { \
  1206. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1207. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1208. } while (0)
  1209. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1210. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1211. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1212. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1213. do { \
  1214. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1215. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1216. } while (0)
  1217. /* Tidq stats */
  1218. typedef struct _htt_tx_tid_stats_tlv {
  1219. htt_tlv_hdr_t tlv_hdr;
  1220. /** Stored as little endian */
  1221. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1222. /**
  1223. * BIT [15 : 0] :- sw_peer_id
  1224. * BIT [31 : 16] :- tid_num
  1225. */
  1226. A_UINT32 sw_peer_id__tid_num;
  1227. /**
  1228. * BIT [ 7 : 0] :- num_sched_pending
  1229. * BIT [15 : 8] :- num_ppdu_in_hwq
  1230. * BIT [31 : 16] :- reserved
  1231. */
  1232. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1233. A_UINT32 tid_flags;
  1234. /** per tid # of hw_queued ppdu */
  1235. A_UINT32 hw_queued;
  1236. /** number of per tid successful PPDU */
  1237. A_UINT32 hw_reaped;
  1238. /** per tid Num MPDUs filtered by HW */
  1239. A_UINT32 mpdus_hw_filter;
  1240. A_UINT32 qdepth_bytes;
  1241. A_UINT32 qdepth_num_msdu;
  1242. A_UINT32 qdepth_num_mpdu;
  1243. A_UINT32 last_scheduled_tsmp;
  1244. A_UINT32 pause_module_id;
  1245. A_UINT32 block_module_id;
  1246. /** tid tx airtime in sec */
  1247. A_UINT32 tid_tx_airtime;
  1248. } htt_tx_tid_stats_tlv;
  1249. /* Tidq stats */
  1250. typedef struct _htt_tx_tid_stats_v1_tlv {
  1251. htt_tlv_hdr_t tlv_hdr;
  1252. /** Stored as little endian */
  1253. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1254. /**
  1255. * BIT [15 : 0] :- sw_peer_id
  1256. * BIT [31 : 16] :- tid_num
  1257. */
  1258. A_UINT32 sw_peer_id__tid_num;
  1259. /**
  1260. * BIT [ 7 : 0] :- num_sched_pending
  1261. * BIT [15 : 8] :- num_ppdu_in_hwq
  1262. * BIT [31 : 16] :- reserved
  1263. */
  1264. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1265. A_UINT32 tid_flags;
  1266. /** Max qdepth in bytes reached by this tid */
  1267. A_UINT32 max_qdepth_bytes;
  1268. /** number of msdus qdepth reached max */
  1269. A_UINT32 max_qdepth_n_msdus;
  1270. A_UINT32 rsvd;
  1271. A_UINT32 qdepth_bytes;
  1272. A_UINT32 qdepth_num_msdu;
  1273. A_UINT32 qdepth_num_mpdu;
  1274. A_UINT32 last_scheduled_tsmp;
  1275. A_UINT32 pause_module_id;
  1276. A_UINT32 block_module_id;
  1277. /** tid tx airtime in sec */
  1278. A_UINT32 tid_tx_airtime;
  1279. A_UINT32 allow_n_flags;
  1280. /**
  1281. * BIT [15 : 0] :- sendn_frms_allowed
  1282. * BIT [31 : 16] :- reserved
  1283. */
  1284. A_UINT32 sendn_frms_allowed;
  1285. /*
  1286. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1287. * that cannot be interpreted by the host.
  1288. * They are only for off-line debug.
  1289. */
  1290. A_UINT32 tid_ext_flags;
  1291. A_UINT32 tid_ext2_flags;
  1292. A_UINT32 tid_flush_reason;
  1293. A_UINT32 mlo_flush_tqm_status_pending_low;
  1294. A_UINT32 mlo_flush_tqm_status_pending_high;
  1295. A_UINT32 mlo_flush_partner_info_low;
  1296. A_UINT32 mlo_flush_partner_info_high;
  1297. A_UINT32 mlo_flush_initator_info_low;
  1298. A_UINT32 mlo_flush_initator_info_high;
  1299. } htt_tx_tid_stats_v1_tlv;
  1300. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1301. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1302. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1303. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1304. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1305. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1306. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1307. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1308. do { \
  1309. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1310. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1311. } while (0)
  1312. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1313. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1314. HTT_RX_TID_STATS_TID_NUM_S)
  1315. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1316. do { \
  1317. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1318. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1319. } while (0)
  1320. typedef struct _htt_rx_tid_stats_tlv {
  1321. htt_tlv_hdr_t tlv_hdr;
  1322. /**
  1323. * BIT [15 : 0] : sw_peer_id
  1324. * BIT [31 : 16] : tid_num
  1325. */
  1326. A_UINT32 sw_peer_id__tid_num;
  1327. /** Stored as little endian */
  1328. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1329. /**
  1330. * dup_in_reorder not collected per tid for now,
  1331. * as there is no wal_peer back ptr in data rx peer.
  1332. */
  1333. A_UINT32 dup_in_reorder;
  1334. A_UINT32 dup_past_outside_window;
  1335. A_UINT32 dup_past_within_window;
  1336. /** Number of per tid MSDUs with flag of decrypt_err */
  1337. A_UINT32 rxdesc_err_decrypt;
  1338. /** tid rx airtime in sec */
  1339. A_UINT32 tid_rx_airtime;
  1340. } htt_rx_tid_stats_tlv;
  1341. #define HTT_MAX_COUNTER_NAME 8
  1342. typedef struct {
  1343. htt_tlv_hdr_t tlv_hdr;
  1344. /** Stored as little endian */
  1345. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1346. A_UINT32 count;
  1347. } htt_counter_tlv;
  1348. typedef struct {
  1349. htt_tlv_hdr_t tlv_hdr;
  1350. /** Number of rx PPDU */
  1351. A_UINT32 ppdu_cnt;
  1352. /** Number of rx MPDU */
  1353. A_UINT32 mpdu_cnt;
  1354. /** Number of rx MSDU */
  1355. A_UINT32 msdu_cnt;
  1356. /** pause bitmap */
  1357. A_UINT32 pause_bitmap;
  1358. /** block bitmap */
  1359. A_UINT32 block_bitmap;
  1360. /** current timestamp */
  1361. A_UINT32 current_timestamp;
  1362. /** Peer cumulative tx airtime in sec */
  1363. A_UINT32 peer_tx_airtime;
  1364. /** Peer cumulative rx airtime in sec */
  1365. A_UINT32 peer_rx_airtime;
  1366. /** Peer current rssi in dBm */
  1367. A_INT32 rssi;
  1368. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1369. A_UINT32 peer_enqueued_count_low;
  1370. A_UINT32 peer_enqueued_count_high;
  1371. A_UINT32 peer_dequeued_count_low;
  1372. A_UINT32 peer_dequeued_count_high;
  1373. A_UINT32 peer_dropped_count_low;
  1374. A_UINT32 peer_dropped_count_high;
  1375. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1376. A_UINT32 ppdu_transmitted_bytes_low;
  1377. A_UINT32 ppdu_transmitted_bytes_high;
  1378. A_UINT32 peer_ttl_removed_count;
  1379. /**
  1380. * inactive_time
  1381. * Running duration of the time since last tx/rx activity by this peer,
  1382. * units = seconds.
  1383. * If the peer is currently active, this inactive_time will be 0x0.
  1384. */
  1385. A_UINT32 inactive_time;
  1386. /** Number of MPDUs dropped after max retries */
  1387. A_UINT32 remove_mpdus_max_retries;
  1388. } htt_peer_stats_cmn_tlv;
  1389. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1390. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1391. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1392. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1393. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1394. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1395. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1396. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1397. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1398. do { \
  1399. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1400. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1401. } while(0)
  1402. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1403. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1404. typedef struct {
  1405. htt_tlv_hdr_t tlv_hdr;
  1406. /** This enum type of HTT_PEER_TYPE */
  1407. A_UINT32 peer_type;
  1408. A_UINT32 sw_peer_id;
  1409. /**
  1410. * BIT [7 : 0] :- vdev_id
  1411. * BIT [15 : 8] :- pdev_id
  1412. * BIT [31 : 16] :- ast_indx
  1413. */
  1414. A_UINT32 vdev_pdev_ast_idx;
  1415. htt_mac_addr mac_addr;
  1416. A_UINT32 peer_flags;
  1417. A_UINT32 qpeer_flags;
  1418. /* Dword 8 */
  1419. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1420. ml_peer_id : 12, /* [12:1] */
  1421. link_idx : 8, /* [20:13] */
  1422. rsvd : 11; /* [31:21] */
  1423. } htt_peer_details_tlv;
  1424. typedef struct {
  1425. htt_tlv_hdr_t tlv_hdr;
  1426. A_UINT32 sw_peer_id;
  1427. A_UINT32 ast_index;
  1428. htt_mac_addr mac_addr;
  1429. A_UINT32
  1430. pdev_id : 2,
  1431. vdev_id : 8,
  1432. next_hop : 1,
  1433. mcast : 1,
  1434. monitor_direct : 1,
  1435. mesh_sta : 1,
  1436. mec : 1,
  1437. intra_bss : 1,
  1438. chip_id : 2,
  1439. ml_peer_id : 13,
  1440. reserved : 1;
  1441. } htt_ast_entry_tlv;
  1442. typedef enum {
  1443. HTT_STATS_DIRECTION_TX,
  1444. HTT_STATS_DIRECTION_RX,
  1445. } HTT_STATS_DIRECTION;
  1446. typedef enum {
  1447. HTT_STATS_PPDU_TYPE_MODE_SU,
  1448. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1449. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1450. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1451. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1452. } HTT_STATS_PPDU_TYPE;
  1453. typedef enum {
  1454. HTT_STATS_PREAM_OFDM,
  1455. HTT_STATS_PREAM_CCK,
  1456. HTT_STATS_PREAM_HT,
  1457. HTT_STATS_PREAM_VHT,
  1458. HTT_STATS_PREAM_HE,
  1459. HTT_STATS_PREAM_EHT,
  1460. HTT_STATS_PREAM_RSVD1,
  1461. HTT_STATS_PREAM_COUNT,
  1462. } HTT_STATS_PREAM_TYPE;
  1463. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1464. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1465. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1466. * GI Index 0: WHAL_GI_800
  1467. * GI Index 1: WHAL_GI_400
  1468. * GI Index 2: WHAL_GI_1600
  1469. * GI Index 3: WHAL_GI_3200
  1470. */
  1471. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1472. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1473. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1474. * bw index 0: rssi_pri20_chain0
  1475. * bw index 1: rssi_ext20_chain0
  1476. * bw index 2: rssi_ext40_low20_chain0
  1477. * bw index 3: rssi_ext40_high20_chain0
  1478. */
  1479. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1480. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1481. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1482. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1483. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1484. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1485. */
  1486. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1487. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1488. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1489. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1490. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1491. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1492. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1493. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1494. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1495. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1496. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1497. */
  1498. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1499. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1500. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1501. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1502. typedef struct _htt_tx_peer_rate_stats_tlv {
  1503. htt_tlv_hdr_t tlv_hdr;
  1504. /** Number of tx LDPC packets */
  1505. A_UINT32 tx_ldpc;
  1506. /** Number of tx RTS packets */
  1507. A_UINT32 rts_cnt;
  1508. /** RSSI value of last ack packet (units = dB above noise floor) */
  1509. A_UINT32 ack_rssi;
  1510. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1511. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1512. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1513. /**
  1514. * element 0,1, ...7 -> NSS 1,2, ...8
  1515. */
  1516. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1517. /**
  1518. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1519. */
  1520. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1521. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1522. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1523. /**
  1524. * Counters to track number of tx packets in each GI
  1525. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1526. */
  1527. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1528. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1529. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1530. /** Stats for MCS 12/13 */
  1531. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1532. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1533. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1534. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1535. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1536. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1537. A_UINT32 tx_bw_320mhz;
  1538. } htt_tx_peer_rate_stats_tlv;
  1539. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1540. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1541. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1542. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1543. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1544. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1545. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1546. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1547. typedef struct _htt_rx_peer_rate_stats_tlv {
  1548. htt_tlv_hdr_t tlv_hdr;
  1549. A_UINT32 nsts;
  1550. /** Number of rx LDPC packets */
  1551. A_UINT32 rx_ldpc;
  1552. /** Number of rx RTS packets */
  1553. A_UINT32 rts_cnt;
  1554. /** units = dB above noise floor */
  1555. A_UINT32 rssi_mgmt;
  1556. /** units = dB above noise floor */
  1557. A_UINT32 rssi_data;
  1558. /** units = dB above noise floor */
  1559. A_UINT32 rssi_comb;
  1560. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1561. /**
  1562. * element 0,1, ...7 -> NSS 1,2, ...8
  1563. */
  1564. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1565. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1566. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1567. /**
  1568. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1569. */
  1570. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1571. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1572. /** units = dB above noise floor */
  1573. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1574. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1575. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1576. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1577. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1578. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1579. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1580. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1581. /* per_chain_rssi_pkt_type:
  1582. * This field shows what type of rx frame the per-chain RSSI was computed
  1583. * on, by recording the frame type and sub-type as bit-fields within this
  1584. * field:
  1585. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1586. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1587. * BIT [31 : 8] :- Reserved
  1588. */
  1589. A_UINT32 per_chain_rssi_pkt_type;
  1590. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1591. /** PPDU level */
  1592. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1593. /** PPDU level */
  1594. A_UINT32 rx_ulmumimo_data_ppdu;
  1595. /** MPDU level */
  1596. A_UINT32 rx_ulmumimo_mpdu_ok;
  1597. /** mpdu level */
  1598. A_UINT32 rx_ulmumimo_mpdu_fail;
  1599. /** units = dB above noise floor */
  1600. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1601. /** Stats for MCS 12/13 */
  1602. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1603. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1604. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1605. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1606. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1607. } htt_rx_peer_rate_stats_tlv;
  1608. typedef enum {
  1609. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1610. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1611. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1612. } htt_peer_stats_req_mode_t;
  1613. typedef enum {
  1614. HTT_PEER_STATS_CMN_TLV = 0,
  1615. HTT_PEER_DETAILS_TLV = 1,
  1616. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1617. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1618. HTT_TX_TID_STATS_TLV = 4,
  1619. HTT_RX_TID_STATS_TLV = 5,
  1620. HTT_MSDU_FLOW_STATS_TLV = 6,
  1621. HTT_PEER_SCHED_STATS_TLV = 7,
  1622. HTT_PEER_STATS_MAX_TLV = 31,
  1623. } htt_peer_stats_tlv_enum;
  1624. typedef struct {
  1625. htt_tlv_hdr_t tlv_hdr;
  1626. A_UINT32 peer_id;
  1627. /** Num of DL schedules for peer */
  1628. A_UINT32 num_sched_dl;
  1629. /** Num od UL schedules for peer */
  1630. A_UINT32 num_sched_ul;
  1631. /** Peer TX time */
  1632. A_UINT32 peer_tx_active_dur_us_low;
  1633. A_UINT32 peer_tx_active_dur_us_high;
  1634. /** Peer RX time */
  1635. A_UINT32 peer_rx_active_dur_us_low;
  1636. A_UINT32 peer_rx_active_dur_us_high;
  1637. A_UINT32 peer_curr_rate_kbps;
  1638. } htt_peer_sched_stats_tlv;
  1639. /* config_param0 */
  1640. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1641. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1642. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1643. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1644. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1645. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1646. do { \
  1647. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1648. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1649. } while (0)
  1650. /* DEPRECATED
  1651. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1652. * as an alias for the corrected macro name.
  1653. * If/when all references to the old name are removed, the definition of
  1654. * the old name will also be removed.
  1655. */
  1656. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1657. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1658. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1659. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1660. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1661. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1662. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1663. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1664. do { \
  1665. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1666. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1667. } while (0)
  1668. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1669. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1670. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1671. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1672. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1673. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1674. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1675. do { \
  1676. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1677. } while (0)
  1678. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1679. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1680. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1681. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1682. do { \
  1683. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1684. } while (0)
  1685. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1686. * TLV_TAGS:
  1687. * - HTT_STATS_PEER_STATS_CMN_TAG
  1688. * - HTT_STATS_PEER_DETAILS_TAG
  1689. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1690. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1691. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1692. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1693. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1694. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1695. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1696. */
  1697. /* NOTE:
  1698. * This structure is for documentation, and cannot be safely used directly.
  1699. * Instead, use the constituent TLV structures to fill/parse.
  1700. */
  1701. typedef struct _htt_peer_stats {
  1702. htt_peer_stats_cmn_tlv cmn_tlv;
  1703. htt_peer_details_tlv peer_details;
  1704. /* from g_rate_info_stats */
  1705. htt_tx_peer_rate_stats_tlv tx_rate;
  1706. htt_rx_peer_rate_stats_tlv rx_rate;
  1707. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1708. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1709. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1710. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1711. htt_peer_sched_stats_tlv peer_sched_stats;
  1712. } htt_peer_stats_t;
  1713. /* =========== ACTIVE PEER LIST ========== */
  1714. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1715. * TLV_TAGS:
  1716. * - HTT_STATS_PEER_DETAILS_TAG
  1717. */
  1718. /* NOTE:
  1719. * This structure is for documentation, and cannot be safely used directly.
  1720. * Instead, use the constituent TLV structures to fill/parse.
  1721. */
  1722. typedef struct {
  1723. htt_peer_details_tlv peer_details[1];
  1724. } htt_active_peer_details_list_t;
  1725. /* =========== MUMIMO HWQ stats =========== */
  1726. /* MU MIMO stats per hwQ */
  1727. typedef struct {
  1728. htt_tlv_hdr_t tlv_hdr;
  1729. /** number of MU MIMO schedules posted to HW */
  1730. A_UINT32 mu_mimo_sch_posted;
  1731. /** number of MU MIMO schedules failed to post */
  1732. A_UINT32 mu_mimo_sch_failed;
  1733. /** number of MU MIMO PPDUs posted to HW */
  1734. A_UINT32 mu_mimo_ppdu_posted;
  1735. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1736. typedef struct {
  1737. htt_tlv_hdr_t tlv_hdr;
  1738. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1739. A_UINT32 mu_mimo_mpdus_queued_usr;
  1740. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1741. A_UINT32 mu_mimo_mpdus_tried_usr;
  1742. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1743. A_UINT32 mu_mimo_mpdus_failed_usr;
  1744. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1745. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1746. /** 11AC DL MU MIMO BA not receieved, per user */
  1747. A_UINT32 mu_mimo_err_no_ba_usr;
  1748. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1749. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1750. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1751. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1752. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1753. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1754. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1755. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1756. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1757. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1758. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1759. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1760. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1761. do { \
  1762. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1763. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1764. } while (0)
  1765. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1766. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1767. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1768. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1769. do { \
  1770. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1771. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1772. } while (0)
  1773. typedef struct {
  1774. htt_tlv_hdr_t tlv_hdr;
  1775. /**
  1776. * BIT [ 7 : 0] :- mac_id
  1777. * BIT [15 : 8] :- hwq_id
  1778. * BIT [31 : 16] :- reserved
  1779. */
  1780. A_UINT32 mac_id__hwq_id__word;
  1781. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1782. /* NOTE:
  1783. * This structure is for documentation, and cannot be safely used directly.
  1784. * Instead, use the constituent TLV structures to fill/parse.
  1785. */
  1786. typedef struct {
  1787. struct _hwq_mu_mimo_stats {
  1788. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1789. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1790. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1791. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1792. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1793. } hwq[1];
  1794. } htt_tx_hwq_mu_mimo_stats_t;
  1795. /* == TX HWQ STATS == */
  1796. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1797. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1798. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1799. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1800. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1801. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1802. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1803. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1804. do { \
  1805. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1806. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1807. } while (0)
  1808. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1809. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1810. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1811. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1812. do { \
  1813. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1814. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1815. } while (0)
  1816. typedef struct {
  1817. htt_tlv_hdr_t tlv_hdr;
  1818. /**
  1819. * BIT [ 7 : 0] :- mac_id
  1820. * BIT [15 : 8] :- hwq_id
  1821. * BIT [31 : 16] :- reserved
  1822. */
  1823. A_UINT32 mac_id__hwq_id__word;
  1824. /*--- PPDU level stats */
  1825. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1826. A_UINT32 xretry;
  1827. /** Number of times sched cmd status reported mpdu underrun */
  1828. A_UINT32 underrun_cnt;
  1829. /** Number of times sched cmd is flushed */
  1830. A_UINT32 flush_cnt;
  1831. /** Number of times sched cmd is filtered */
  1832. A_UINT32 filt_cnt;
  1833. /** Number of times HWSCH uploaded null mpdu bitmap */
  1834. A_UINT32 null_mpdu_bmap;
  1835. /**
  1836. * Number of times user ack or BA TLV is not seen on FES ring
  1837. * where it is expected to be
  1838. */
  1839. A_UINT32 user_ack_failure;
  1840. /** Number of times TQM processed ack TLV received from HWSCH */
  1841. A_UINT32 ack_tlv_proc;
  1842. /** Cache latest processed scheduler ID received from ack BA TLV */
  1843. A_UINT32 sched_id_proc;
  1844. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1845. A_UINT32 null_mpdu_tx_count;
  1846. /**
  1847. * Number of times SW did not see any MPDU info bitmap TLV
  1848. * on FES status ring
  1849. */
  1850. A_UINT32 mpdu_bmap_not_recvd;
  1851. /*--- Selfgen stats per hwQ */
  1852. /** Number of SU/MU BAR frames posted to hwQ */
  1853. A_UINT32 num_bar;
  1854. /** Number of RTS frames posted to hwQ */
  1855. A_UINT32 rts;
  1856. /** Number of cts2self frames posted to hwQ */
  1857. A_UINT32 cts2self;
  1858. /** Number of qos null frames posted to hwQ */
  1859. A_UINT32 qos_null;
  1860. /*--- MPDU level stats */
  1861. /** mpdus tried Tx by HWSCH/TQM */
  1862. A_UINT32 mpdu_tried_cnt;
  1863. /** mpdus queued to HWSCH */
  1864. A_UINT32 mpdu_queued_cnt;
  1865. /** mpdus tried but ack was not received */
  1866. A_UINT32 mpdu_ack_fail_cnt;
  1867. /** This will include sched cmd flush and time based discard */
  1868. A_UINT32 mpdu_filt_cnt;
  1869. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1870. A_UINT32 false_mpdu_ack_count;
  1871. /** Number of times txq timeout happened */
  1872. A_UINT32 txq_timeout;
  1873. } htt_tx_hwq_stats_cmn_tlv;
  1874. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1875. (sizeof(A_UINT32) * (_num_elems)))
  1876. /* NOTE: Variable length TLV, use length spec to infer array size */
  1877. typedef struct {
  1878. htt_tlv_hdr_t tlv_hdr;
  1879. A_UINT32 hist_intvl;
  1880. /** histogram of ppdu post to hwsch - > cmd status received */
  1881. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1882. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1883. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1884. /* NOTE: Variable length TLV, use length spec to infer array size */
  1885. typedef struct {
  1886. htt_tlv_hdr_t tlv_hdr;
  1887. /** Histogram of sched cmd result */
  1888. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1889. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1890. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1891. /* NOTE: Variable length TLV, use length spec to infer array size */
  1892. typedef struct {
  1893. htt_tlv_hdr_t tlv_hdr;
  1894. /** Histogram of various pause conitions */
  1895. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1896. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1897. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1898. /* NOTE: Variable length TLV, use length spec to infer array size */
  1899. typedef struct {
  1900. htt_tlv_hdr_t tlv_hdr;
  1901. /** Histogram of number of user fes result */
  1902. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1903. } htt_tx_hwq_fes_result_stats_tlv_v;
  1904. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1905. /* NOTE: Variable length TLV, use length spec to infer array size
  1906. *
  1907. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1908. * The tries here is the count of the MPDUS within a PPDU that the HW
  1909. * had attempted to transmit on air, for the HWSCH Schedule command
  1910. * submitted by FW in this HWQ .It is not the retry attempts. The
  1911. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1912. * in this histogram.
  1913. * they are defined in FW using the following macros
  1914. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1915. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1916. *
  1917. * */
  1918. typedef struct {
  1919. htt_tlv_hdr_t tlv_hdr;
  1920. A_UINT32 hist_bin_size;
  1921. /** Histogram of number of mpdus on tried mpdu */
  1922. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1923. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1924. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1925. /* NOTE: Variable length TLV, use length spec to infer array size
  1926. *
  1927. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1928. * completing the burst, we identify the txop used in the burst and
  1929. * incr the corresponding bin.
  1930. * Each bin represents 1ms & we have 10 bins in this histogram.
  1931. * they are deined in FW using the following macros
  1932. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1933. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1934. *
  1935. * */
  1936. typedef struct {
  1937. htt_tlv_hdr_t tlv_hdr;
  1938. /** Histogram of txop used cnt */
  1939. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1940. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1941. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1942. * TLV_TAGS:
  1943. * - HTT_STATS_STRING_TAG
  1944. * - HTT_STATS_TX_HWQ_CMN_TAG
  1945. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1946. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1947. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1948. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1949. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1950. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1951. */
  1952. /* NOTE:
  1953. * This structure is for documentation, and cannot be safely used directly.
  1954. * Instead, use the constituent TLV structures to fill/parse.
  1955. * General HWQ stats Mechanism:
  1956. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1957. * for all the HWQ requested. & the FW send the buffer to host. In the
  1958. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1959. * HWQ distinctly.
  1960. */
  1961. typedef struct _htt_tx_hwq_stats {
  1962. htt_stats_string_tlv hwq_str_tlv;
  1963. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1964. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1965. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1966. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1967. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1968. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1969. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1970. } htt_tx_hwq_stats_t;
  1971. /* == TX SELFGEN STATS == */
  1972. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1973. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1974. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1975. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1976. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1977. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1978. do { \
  1979. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1980. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1981. } while (0)
  1982. typedef enum {
  1983. HTT_TXERR_NONE,
  1984. HTT_TXERR_RESP, /* response timeout, mismatch,
  1985. * BW mismatch, mimo ctrl mismatch,
  1986. * CRC error.. */
  1987. HTT_TXERR_FILT, /* blocked by tx filtering */
  1988. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1989. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1990. HTT_TXERR_RESERVED1,
  1991. HTT_TXERR_RESERVED2,
  1992. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1993. HTT_TXERR_INVALID = 0xff,
  1994. } htt_tx_err_status_t;
  1995. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1996. typedef enum {
  1997. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1998. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1999. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2000. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2001. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2002. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2003. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2004. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2005. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2006. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2007. } htt_tx_selfgen_sch_tsflag_error_stats;
  2008. typedef enum {
  2009. HTT_TX_MUMIMO_GRP_VALID,
  2010. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2011. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2012. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2013. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2014. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2015. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2016. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2017. HTT_TX_MUMIMO_GRP_INVALID,
  2018. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2019. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2020. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2021. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2022. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2023. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2024. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2025. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2026. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2027. /*
  2028. * Each bin represents a 300 mbps throughput
  2029. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2030. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2031. */
  2032. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2033. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2034. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2035. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2036. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2037. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2038. typedef struct {
  2039. htt_tlv_hdr_t tlv_hdr;
  2040. /*
  2041. * BIT [ 7 : 0] :- mac_id
  2042. * BIT [31 : 8] :- reserved
  2043. */
  2044. A_UINT32 mac_id__word;
  2045. /** BAR sent out for SU transmission */
  2046. A_UINT32 su_bar;
  2047. /** SW generated RTS frame sent */
  2048. A_UINT32 rts;
  2049. /** SW generated CTS-to-self frame sent */
  2050. A_UINT32 cts2self;
  2051. /** SW generated QOS NULL frame sent */
  2052. A_UINT32 qos_null;
  2053. /** BAR sent for MU user 1 */
  2054. A_UINT32 delayed_bar_1;
  2055. /** BAR sent for MU user 2 */
  2056. A_UINT32 delayed_bar_2;
  2057. /** BAR sent for MU user 3 */
  2058. A_UINT32 delayed_bar_3;
  2059. /** BAR sent for MU user 4 */
  2060. A_UINT32 delayed_bar_4;
  2061. /** BAR sent for MU user 5 */
  2062. A_UINT32 delayed_bar_5;
  2063. /** BAR sent for MU user 6 */
  2064. A_UINT32 delayed_bar_6;
  2065. /** BAR sent for MU user 7 */
  2066. A_UINT32 delayed_bar_7;
  2067. A_UINT32 bar_with_tqm_head_seq_num;
  2068. A_UINT32 bar_with_tid_seq_num;
  2069. /** SW generated RTS frame queued to the HW */
  2070. A_UINT32 su_sw_rts_queued;
  2071. /** SW generated RTS frame sent over the air */
  2072. A_UINT32 su_sw_rts_tried;
  2073. /** SW generated RTS frame completed with error */
  2074. A_UINT32 su_sw_rts_err;
  2075. /** SW generated RTS frame flushed */
  2076. A_UINT32 su_sw_rts_flushed;
  2077. /** CTS (RTS response) received in different BW */
  2078. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2079. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2080. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2081. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2082. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2083. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2084. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2085. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2086. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2087. } htt_tx_selfgen_cmn_stats_tlv;
  2088. typedef struct {
  2089. htt_tlv_hdr_t tlv_hdr;
  2090. /** 11AC VHT SU NDPA frame sent over the air */
  2091. A_UINT32 ac_su_ndpa;
  2092. /** 11AC VHT SU NDP frame sent over the air */
  2093. A_UINT32 ac_su_ndp;
  2094. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2095. A_UINT32 ac_mu_mimo_ndpa;
  2096. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2097. A_UINT32 ac_mu_mimo_ndp;
  2098. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2099. A_UINT32 ac_mu_mimo_brpoll_1;
  2100. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2101. A_UINT32 ac_mu_mimo_brpoll_2;
  2102. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2103. A_UINT32 ac_mu_mimo_brpoll_3;
  2104. /** 11AC VHT SU NDPA frame queued to the HW */
  2105. A_UINT32 ac_su_ndpa_queued;
  2106. /** 11AC VHT SU NDP frame queued to the HW */
  2107. A_UINT32 ac_su_ndp_queued;
  2108. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2109. A_UINT32 ac_mu_mimo_ndpa_queued;
  2110. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2111. A_UINT32 ac_mu_mimo_ndp_queued;
  2112. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2113. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2114. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2115. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2116. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2117. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2118. } htt_tx_selfgen_ac_stats_tlv;
  2119. typedef struct {
  2120. htt_tlv_hdr_t tlv_hdr;
  2121. /** 11AX HE SU NDPA frame sent over the air */
  2122. A_UINT32 ax_su_ndpa;
  2123. /** 11AX HE NDP frame sent over the air */
  2124. A_UINT32 ax_su_ndp;
  2125. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2126. A_UINT32 ax_mu_mimo_ndpa;
  2127. /** 11AX HE MU MIMO NDP frame sent over the air */
  2128. A_UINT32 ax_mu_mimo_ndp;
  2129. union {
  2130. struct {
  2131. /* deprecated old names */
  2132. A_UINT32 ax_mu_mimo_brpoll_1;
  2133. A_UINT32 ax_mu_mimo_brpoll_2;
  2134. A_UINT32 ax_mu_mimo_brpoll_3;
  2135. A_UINT32 ax_mu_mimo_brpoll_4;
  2136. A_UINT32 ax_mu_mimo_brpoll_5;
  2137. A_UINT32 ax_mu_mimo_brpoll_6;
  2138. A_UINT32 ax_mu_mimo_brpoll_7;
  2139. };
  2140. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2141. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2142. };
  2143. /** 11AX HE MU Basic Trigger frame sent over the air */
  2144. A_UINT32 ax_basic_trigger;
  2145. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2146. A_UINT32 ax_bsr_trigger;
  2147. /** 11AX HE MU BAR Trigger frame sent over the air */
  2148. A_UINT32 ax_mu_bar_trigger;
  2149. /** 11AX HE MU RTS Trigger frame sent over the air */
  2150. A_UINT32 ax_mu_rts_trigger;
  2151. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2152. A_UINT32 ax_ulmumimo_trigger;
  2153. /** 11AX HE SU NDPA frame queued to the HW */
  2154. A_UINT32 ax_su_ndpa_queued;
  2155. /** 11AX HE SU NDP frame queued to the HW */
  2156. A_UINT32 ax_su_ndp_queued;
  2157. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2158. A_UINT32 ax_mu_mimo_ndpa_queued;
  2159. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2160. A_UINT32 ax_mu_mimo_ndp_queued;
  2161. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2162. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2163. /**
  2164. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2165. * successfully sent over the air
  2166. */
  2167. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2168. } htt_tx_selfgen_ax_stats_tlv;
  2169. typedef struct {
  2170. htt_tlv_hdr_t tlv_hdr;
  2171. /** 11be EHT SU NDPA frame sent over the air */
  2172. A_UINT32 be_su_ndpa;
  2173. /** 11be EHT NDP frame sent over the air */
  2174. A_UINT32 be_su_ndp;
  2175. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2176. A_UINT32 be_mu_mimo_ndpa;
  2177. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2178. A_UINT32 be_mu_mimo_ndp;
  2179. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2180. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2181. /** 11be EHT MU Basic Trigger frame sent over the air */
  2182. A_UINT32 be_basic_trigger;
  2183. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2184. A_UINT32 be_bsr_trigger;
  2185. /** 11be EHT MU BAR Trigger frame sent over the air */
  2186. A_UINT32 be_mu_bar_trigger;
  2187. /** 11be EHT MU RTS Trigger frame sent over the air */
  2188. A_UINT32 be_mu_rts_trigger;
  2189. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2190. A_UINT32 be_ulmumimo_trigger;
  2191. /** 11be EHT SU NDPA frame queued to the HW */
  2192. A_UINT32 be_su_ndpa_queued;
  2193. /** 11be EHT SU NDP frame queued to the HW */
  2194. A_UINT32 be_su_ndp_queued;
  2195. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2196. A_UINT32 be_mu_mimo_ndpa_queued;
  2197. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2198. A_UINT32 be_mu_mimo_ndp_queued;
  2199. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2200. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2201. /**
  2202. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2203. * successfully sent over the air
  2204. */
  2205. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2206. } htt_tx_selfgen_be_stats_tlv;
  2207. typedef struct { /* DEPRECATED */
  2208. htt_tlv_hdr_t tlv_hdr;
  2209. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2210. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2211. /** 11AX HE OFDMA NDPA frame sent over the air */
  2212. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2213. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2214. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2215. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2216. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2217. } htt_txbf_ofdma_ndpa_stats_tlv;
  2218. typedef struct { /* DEPRECATED */
  2219. htt_tlv_hdr_t tlv_hdr;
  2220. /** 11AX HE OFDMA NDP frame queued to the HW */
  2221. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2222. /** 11AX HE OFDMA NDPA frame sent over the air */
  2223. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2224. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2225. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2226. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2227. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2228. } htt_txbf_ofdma_ndp_stats_tlv;
  2229. typedef struct { /* DEPRECATED */
  2230. htt_tlv_hdr_t tlv_hdr;
  2231. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2232. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2233. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2234. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2235. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2236. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2237. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2238. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2239. /**
  2240. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2241. * completed with error(s)
  2242. */
  2243. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2244. } htt_txbf_ofdma_brp_stats_tlv;
  2245. typedef struct { /* DEPRECATED */
  2246. htt_tlv_hdr_t tlv_hdr;
  2247. /**
  2248. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2249. * (TXBF + OFDMA)
  2250. */
  2251. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2252. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2253. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2254. /**
  2255. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2256. * to PHY HW during TX
  2257. */
  2258. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2259. /**
  2260. * 11AX HE OFDMA number of users for which sounding was initiated
  2261. * during TX
  2262. */
  2263. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2264. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2265. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2266. } htt_txbf_ofdma_steer_stats_tlv;
  2267. /* Note:
  2268. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2269. * struct TLVs are deprecated, due to the need for restructuring these
  2270. * stats into a variable length array
  2271. */
  2272. typedef struct { /* DEPRECATED */
  2273. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2274. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2275. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2276. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2277. } htt_tx_pdev_txbf_ofdma_stats_t;
  2278. typedef struct {
  2279. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2280. A_UINT32 ax_ofdma_ndpa_queued;
  2281. /** 11AX HE OFDMA NDPA frame sent over the air */
  2282. A_UINT32 ax_ofdma_ndpa_tried;
  2283. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2284. A_UINT32 ax_ofdma_ndpa_flushed;
  2285. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2286. A_UINT32 ax_ofdma_ndpa_err;
  2287. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2288. typedef struct {
  2289. htt_tlv_hdr_t tlv_hdr;
  2290. /**
  2291. * This field is populated with the num of elems in the ax_ndpa[]
  2292. * variable length array.
  2293. */
  2294. A_UINT32 num_elems_ax_ndpa_arr;
  2295. /**
  2296. * This field will be filled by target with value of
  2297. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2298. * This is for allowing host to infer how much data target has provided,
  2299. * even if it using different version of the struct def than what target
  2300. * had used.
  2301. */
  2302. A_UINT32 arr_elem_size_ax_ndpa;
  2303. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2304. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2305. typedef struct {
  2306. /** 11AX HE OFDMA NDP frame queued to the HW */
  2307. A_UINT32 ax_ofdma_ndp_queued;
  2308. /** 11AX HE OFDMA NDPA frame sent over the air */
  2309. A_UINT32 ax_ofdma_ndp_tried;
  2310. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2311. A_UINT32 ax_ofdma_ndp_flushed;
  2312. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2313. A_UINT32 ax_ofdma_ndp_err;
  2314. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2315. typedef struct {
  2316. htt_tlv_hdr_t tlv_hdr;
  2317. /**
  2318. * This field is populated with the num of elems in the the ax_ndp[]
  2319. * variable length array.
  2320. */
  2321. A_UINT32 num_elems_ax_ndp_arr;
  2322. /**
  2323. * This field will be filled by target with value of
  2324. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2325. * This is for allowing host to infer how much data target has provided,
  2326. * even if it using different version of the struct def than what target
  2327. * had used.
  2328. */
  2329. A_UINT32 arr_elem_size_ax_ndp;
  2330. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2331. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2332. typedef struct {
  2333. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2334. A_UINT32 ax_ofdma_brpoll_queued;
  2335. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2336. A_UINT32 ax_ofdma_brpoll_tried;
  2337. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2338. A_UINT32 ax_ofdma_brpoll_flushed;
  2339. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2340. A_UINT32 ax_ofdma_brp_err;
  2341. /**
  2342. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2343. * completed with error(s)
  2344. */
  2345. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2346. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2347. typedef struct {
  2348. htt_tlv_hdr_t tlv_hdr;
  2349. /**
  2350. * This field is populated with the num of elems in the the ax_brp[]
  2351. * variable length array.
  2352. */
  2353. A_UINT32 num_elems_ax_brp_arr;
  2354. /**
  2355. * This field will be filled by target with value of
  2356. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2357. * This is for allowing host to infer how much data target has provided,
  2358. * even if it using different version of the struct than what target
  2359. * had used.
  2360. */
  2361. A_UINT32 arr_elem_size_ax_brp;
  2362. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2363. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2364. typedef struct {
  2365. /**
  2366. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2367. * (TXBF + OFDMA)
  2368. */
  2369. A_UINT32 ax_ofdma_num_ppdu_steer;
  2370. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2371. A_UINT32 ax_ofdma_num_ppdu_ol;
  2372. /**
  2373. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2374. * to PHY HW during TX
  2375. */
  2376. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2377. /**
  2378. * 11AX HE OFDMA number of users for which sounding was initiated
  2379. * during TX
  2380. */
  2381. A_UINT32 ax_ofdma_num_usrs_sound;
  2382. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2383. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2384. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2385. typedef struct {
  2386. htt_tlv_hdr_t tlv_hdr;
  2387. /**
  2388. * This field is populated with the num of elems in the ax_steer[]
  2389. * variable length array.
  2390. */
  2391. A_UINT32 num_elems_ax_steer_arr;
  2392. /**
  2393. * This field will be filled by target with value of
  2394. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2395. * This is for allowing host to infer how much data target has provided,
  2396. * even if it using different version of the struct than what target
  2397. * had used.
  2398. */
  2399. A_UINT32 arr_elem_size_ax_steer;
  2400. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2401. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2402. typedef struct {
  2403. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2404. A_UINT32 be_ofdma_ndpa_queued;
  2405. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2406. A_UINT32 be_ofdma_ndpa_tried;
  2407. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2408. A_UINT32 be_ofdma_ndpa_flushed;
  2409. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2410. A_UINT32 be_ofdma_ndpa_err;
  2411. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2412. typedef struct {
  2413. htt_tlv_hdr_t tlv_hdr;
  2414. /**
  2415. * This field is populated with the num of elems in the be_ndpa[]
  2416. * variable length array.
  2417. */
  2418. A_UINT32 num_elems_be_ndpa_arr;
  2419. /**
  2420. * This field will be filled by target with value of
  2421. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2422. * This is for allowing host to infer how much data target has provided,
  2423. * even if it using different version of the struct than what target
  2424. * had used.
  2425. */
  2426. A_UINT32 arr_elem_size_be_ndpa;
  2427. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2428. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2429. typedef struct {
  2430. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2431. A_UINT32 be_ofdma_ndp_queued;
  2432. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2433. A_UINT32 be_ofdma_ndp_tried;
  2434. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2435. A_UINT32 be_ofdma_ndp_flushed;
  2436. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2437. A_UINT32 be_ofdma_ndp_err;
  2438. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2439. typedef struct {
  2440. htt_tlv_hdr_t tlv_hdr;
  2441. /**
  2442. * This field is populated with the num of elems in the be_ndp[]
  2443. * variable length array.
  2444. */
  2445. A_UINT32 num_elems_be_ndp_arr;
  2446. /**
  2447. * This field will be filled by target with value of
  2448. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2449. * This is for allowing host to infer how much data target has provided,
  2450. * even if it using different version of the struct than what target
  2451. * had used.
  2452. */
  2453. A_UINT32 arr_elem_size_be_ndp;
  2454. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2455. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2456. typedef struct {
  2457. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2458. A_UINT32 be_ofdma_brpoll_queued;
  2459. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2460. A_UINT32 be_ofdma_brpoll_tried;
  2461. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2462. A_UINT32 be_ofdma_brpoll_flushed;
  2463. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2464. A_UINT32 be_ofdma_brp_err;
  2465. /**
  2466. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2467. * completed with error(s)
  2468. */
  2469. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2470. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2471. typedef struct {
  2472. htt_tlv_hdr_t tlv_hdr;
  2473. /**
  2474. * This field is populated with the num of elems in the be_brp[]
  2475. * variable length array.
  2476. */
  2477. A_UINT32 num_elems_be_brp_arr;
  2478. /**
  2479. * This field will be filled by target with value of
  2480. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2481. * This is for allowing host to infer how much data target has provided,
  2482. * even if it using different version of the struct than what target
  2483. * had used
  2484. */
  2485. A_UINT32 arr_elem_size_be_brp;
  2486. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2487. } htt_txbf_ofdma_be_brp_stats_tlv;
  2488. typedef struct {
  2489. /**
  2490. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2491. * (TXBF + OFDMA)
  2492. */
  2493. A_UINT32 be_ofdma_num_ppdu_steer;
  2494. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2495. A_UINT32 be_ofdma_num_ppdu_ol;
  2496. /**
  2497. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2498. * to PHY HW during TX
  2499. */
  2500. A_UINT32 be_ofdma_num_usrs_prefetch;
  2501. /**
  2502. * 11BE EHT OFDMA number of users for which sounding was initiated
  2503. * during TX
  2504. */
  2505. A_UINT32 be_ofdma_num_usrs_sound;
  2506. /**
  2507. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2508. */
  2509. A_UINT32 be_ofdma_num_usrs_force_sound;
  2510. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2511. typedef struct {
  2512. htt_tlv_hdr_t tlv_hdr;
  2513. /**
  2514. * This field is populated with the num of elems in the be_steer[]
  2515. * variable length array.
  2516. */
  2517. A_UINT32 num_elems_be_steer_arr;
  2518. /**
  2519. * This field will be filled by target with value of
  2520. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2521. * This is for allowing host to infer how much data target has provided,
  2522. * even if it using different version of the struct than what target
  2523. * had used.
  2524. */
  2525. A_UINT32 arr_elem_size_be_steer;
  2526. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2527. } htt_txbf_ofdma_be_steer_stats_tlv;
  2528. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2529. * TLV_TAGS:
  2530. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2531. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2532. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2533. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2534. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2535. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2536. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2537. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2538. */
  2539. typedef struct {
  2540. htt_tlv_hdr_t tlv_hdr;
  2541. /** 11AC VHT SU NDP frame completed with error(s) */
  2542. A_UINT32 ac_su_ndp_err;
  2543. /** 11AC VHT SU NDPA frame completed with error(s) */
  2544. A_UINT32 ac_su_ndpa_err;
  2545. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2546. A_UINT32 ac_mu_mimo_ndpa_err;
  2547. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2548. A_UINT32 ac_mu_mimo_ndp_err;
  2549. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2550. A_UINT32 ac_mu_mimo_brp1_err;
  2551. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2552. A_UINT32 ac_mu_mimo_brp2_err;
  2553. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2554. A_UINT32 ac_mu_mimo_brp3_err;
  2555. /** 11AC VHT SU NDPA frame flushed by HW */
  2556. A_UINT32 ac_su_ndpa_flushed;
  2557. /** 11AC VHT SU NDP frame flushed by HW */
  2558. A_UINT32 ac_su_ndp_flushed;
  2559. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2560. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2561. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2562. A_UINT32 ac_mu_mimo_ndp_flushed;
  2563. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2564. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2565. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2566. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2567. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2568. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2569. } htt_tx_selfgen_ac_err_stats_tlv;
  2570. typedef struct {
  2571. htt_tlv_hdr_t tlv_hdr;
  2572. /** 11AX HE SU NDP frame completed with error(s) */
  2573. A_UINT32 ax_su_ndp_err;
  2574. /** 11AX HE SU NDPA frame completed with error(s) */
  2575. A_UINT32 ax_su_ndpa_err;
  2576. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2577. A_UINT32 ax_mu_mimo_ndpa_err;
  2578. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2579. A_UINT32 ax_mu_mimo_ndp_err;
  2580. union {
  2581. struct {
  2582. /* deprecated old names */
  2583. A_UINT32 ax_mu_mimo_brp1_err;
  2584. A_UINT32 ax_mu_mimo_brp2_err;
  2585. A_UINT32 ax_mu_mimo_brp3_err;
  2586. A_UINT32 ax_mu_mimo_brp4_err;
  2587. A_UINT32 ax_mu_mimo_brp5_err;
  2588. A_UINT32 ax_mu_mimo_brp6_err;
  2589. A_UINT32 ax_mu_mimo_brp7_err;
  2590. };
  2591. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2592. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2593. };
  2594. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2595. A_UINT32 ax_basic_trigger_err;
  2596. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2597. A_UINT32 ax_bsr_trigger_err;
  2598. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2599. A_UINT32 ax_mu_bar_trigger_err;
  2600. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2601. A_UINT32 ax_mu_rts_trigger_err;
  2602. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2603. A_UINT32 ax_ulmumimo_trigger_err;
  2604. /**
  2605. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2606. * frame completed with error(s)
  2607. */
  2608. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2609. /** 11AX HE SU NDPA frame flushed by HW */
  2610. A_UINT32 ax_su_ndpa_flushed;
  2611. /** 11AX HE SU NDP frame flushed by HW */
  2612. A_UINT32 ax_su_ndp_flushed;
  2613. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2614. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2615. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2616. A_UINT32 ax_mu_mimo_ndp_flushed;
  2617. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2618. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2619. /**
  2620. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2621. */
  2622. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2623. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2624. A_UINT32 ax_basic_trigger_partial_resp;
  2625. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2626. A_UINT32 ax_bsr_trigger_partial_resp;
  2627. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2628. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2629. } htt_tx_selfgen_ax_err_stats_tlv;
  2630. typedef struct {
  2631. htt_tlv_hdr_t tlv_hdr;
  2632. /** 11BE EHT SU NDP frame completed with error(s) */
  2633. A_UINT32 be_su_ndp_err;
  2634. /** 11BE EHT SU NDPA frame completed with error(s) */
  2635. A_UINT32 be_su_ndpa_err;
  2636. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2637. A_UINT32 be_mu_mimo_ndpa_err;
  2638. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2639. A_UINT32 be_mu_mimo_ndp_err;
  2640. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2641. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2642. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2643. A_UINT32 be_basic_trigger_err;
  2644. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2645. A_UINT32 be_bsr_trigger_err;
  2646. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2647. A_UINT32 be_mu_bar_trigger_err;
  2648. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2649. A_UINT32 be_mu_rts_trigger_err;
  2650. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2651. A_UINT32 be_ulmumimo_trigger_err;
  2652. /**
  2653. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2654. * completed with error(s)
  2655. */
  2656. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2657. /** 11BE EHT SU NDPA frame flushed by HW */
  2658. A_UINT32 be_su_ndpa_flushed;
  2659. /** 11BE EHT SU NDP frame flushed by HW */
  2660. A_UINT32 be_su_ndp_flushed;
  2661. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2662. A_UINT32 be_mu_mimo_ndpa_flushed;
  2663. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2664. A_UINT32 be_mu_mimo_ndp_flushed;
  2665. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2666. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2667. /**
  2668. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2669. */
  2670. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2671. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2672. A_UINT32 be_basic_trigger_partial_resp;
  2673. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2674. A_UINT32 be_bsr_trigger_partial_resp;
  2675. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2676. A_UINT32 be_mu_bar_trigger_partial_resp;
  2677. } htt_tx_selfgen_be_err_stats_tlv;
  2678. /*
  2679. * Scheduler completion status reason code.
  2680. * (0) HTT_TXERR_NONE - No error (Success).
  2681. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2682. * MIMO control mismatch, CRC error etc.
  2683. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2684. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2685. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2686. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2687. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2688. */
  2689. /* Scheduler error code.
  2690. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2691. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2692. * filtered by HW.
  2693. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2694. * error.
  2695. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2696. * received with MIMO control mismatch.
  2697. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2698. * BW mismatch.
  2699. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2700. * frame even after maximum retries.
  2701. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2702. * received outside RX window.
  2703. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2704. * received by HW for queuing within SIFS interval.
  2705. */
  2706. typedef struct {
  2707. htt_tlv_hdr_t tlv_hdr;
  2708. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2709. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2710. /** 11AC VHT SU NDP scheduler completion status reason code */
  2711. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2712. /** 11AC VHT SU NDP scheduler error code */
  2713. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2714. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2715. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2716. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2717. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2718. /** 11AC VHT MU MIMO NDP scheduler error code */
  2719. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2720. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2721. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2722. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2723. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2724. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2725. typedef struct {
  2726. htt_tlv_hdr_t tlv_hdr;
  2727. /** 11AX HE SU NDPA scheduler completion status reason code */
  2728. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2729. /** 11AX SU NDP scheduler completion status reason code */
  2730. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2731. /** 11AX HE SU NDP scheduler error code */
  2732. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2733. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2734. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2735. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2736. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2737. /** 11AX HE MU MIMO NDP scheduler error code */
  2738. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2739. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2740. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2741. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2742. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2743. /** 11AX HE MU BAR scheduler completion status reason code */
  2744. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2745. /** 11AX HE MU BAR scheduler error code */
  2746. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2747. /**
  2748. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2749. */
  2750. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2751. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2752. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2753. /**
  2754. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2755. */
  2756. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2757. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2758. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2759. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2760. typedef struct {
  2761. htt_tlv_hdr_t tlv_hdr;
  2762. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2763. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2764. /** 11BE SU NDP scheduler completion status reason code */
  2765. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2766. /** 11BE EHT SU NDP scheduler error code */
  2767. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2768. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2769. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2770. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2771. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2772. /** 11BE EHT MU MIMO NDP scheduler error code */
  2773. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2774. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2775. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2776. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2777. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2778. /** 11BE EHT MU BAR scheduler completion status reason code */
  2779. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2780. /** 11BE EHT MU BAR scheduler error code */
  2781. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2782. /**
  2783. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2784. */
  2785. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2786. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2787. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2788. /**
  2789. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2790. */
  2791. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2792. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2793. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2794. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2795. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2796. * TLV_TAGS:
  2797. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2798. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2799. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2800. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2801. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2802. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2803. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2804. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2805. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2806. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2807. */
  2808. /* NOTE:
  2809. * This structure is for documentation, and cannot be safely used directly.
  2810. * Instead, use the constituent TLV structures to fill/parse.
  2811. */
  2812. typedef struct {
  2813. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2814. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2815. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2816. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2817. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2818. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2819. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2820. htt_tx_selfgen_be_stats_tlv be_tlv;
  2821. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2822. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2823. } htt_tx_pdev_selfgen_stats_t;
  2824. /* == TX MU STATS == */
  2825. typedef struct {
  2826. htt_tlv_hdr_t tlv_hdr;
  2827. /** Number of MU MIMO schedules posted to HW */
  2828. A_UINT32 mu_mimo_sch_posted;
  2829. /** Number of MU MIMO schedules failed to post */
  2830. A_UINT32 mu_mimo_sch_failed;
  2831. /** Number of MU MIMO PPDUs posted to HW */
  2832. A_UINT32 mu_mimo_ppdu_posted;
  2833. /*
  2834. * This is the common description for the below sch stats.
  2835. * Counts the number of transmissions of each number of MU users
  2836. * in each TX mode.
  2837. * The array index is the "number of users - 1".
  2838. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2839. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2840. * TX PPDUs and so on.
  2841. * The same is applicable for the other TX mode stats.
  2842. */
  2843. /** Represents the count for 11AC DL MU MIMO sequences */
  2844. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2845. /** Represents the count for 11AX DL MU MIMO sequences */
  2846. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2847. /** Represents the count for 11AX DL MU OFDMA sequences */
  2848. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2849. /**
  2850. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2851. */
  2852. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2853. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2854. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2855. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2856. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2857. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2858. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2859. /**
  2860. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2861. */
  2862. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2863. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2864. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2865. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2866. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2867. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2868. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2869. /** Represents the count for 11BE DL MU MIMO sequences */
  2870. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2871. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2872. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2873. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2874. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2875. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2876. typedef struct {
  2877. htt_tlv_hdr_t tlv_hdr;
  2878. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2879. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2880. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2881. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2882. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2883. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2884. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2885. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2886. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2887. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2888. typedef struct {
  2889. htt_tlv_hdr_t tlv_hdr;
  2890. /** Number of MU MIMO schedules posted to HW */
  2891. A_UINT32 mu_mimo_sch_posted;
  2892. /** Number of MU MIMO schedules failed to post */
  2893. A_UINT32 mu_mimo_sch_failed;
  2894. /** Number of MU MIMO PPDUs posted to HW */
  2895. A_UINT32 mu_mimo_ppdu_posted;
  2896. /*
  2897. * This is the common description for the below sch stats.
  2898. * Counts the number of transmissions of each number of MU users
  2899. * in each TX mode.
  2900. * The array index is the "number of users - 1".
  2901. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2902. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2903. * TX PPDUs and so on.
  2904. * The same is applicable for the other TX mode stats.
  2905. */
  2906. /** Represents the count for 11AC DL MU MIMO sequences */
  2907. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2908. /** Represents the count for 11AX DL MU MIMO sequences */
  2909. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2910. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2911. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2912. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2913. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2914. /** Represents the count for 11BE DL MU MIMO sequences */
  2915. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2916. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2917. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2918. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2919. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2920. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2921. typedef struct {
  2922. htt_tlv_hdr_t tlv_hdr;
  2923. /** Represents the count for 11AX DL MU OFDMA sequences */
  2924. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2925. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2926. typedef struct {
  2927. htt_tlv_hdr_t tlv_hdr;
  2928. /** Represents the count for 11BE DL MU OFDMA sequences */
  2929. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2930. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2931. typedef struct {
  2932. htt_tlv_hdr_t tlv_hdr;
  2933. /**
  2934. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2935. */
  2936. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2937. /**
  2938. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2939. */
  2940. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2941. /**
  2942. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2943. */
  2944. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2945. /**
  2946. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2947. */
  2948. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2949. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2950. typedef struct {
  2951. htt_tlv_hdr_t tlv_hdr;
  2952. /**
  2953. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2954. */
  2955. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2956. /**
  2957. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2958. */
  2959. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2960. /**
  2961. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2962. */
  2963. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2964. /**
  2965. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2966. */
  2967. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2968. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2969. typedef struct {
  2970. htt_tlv_hdr_t tlv_hdr;
  2971. /**
  2972. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2973. */
  2974. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2975. /**
  2976. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2977. */
  2978. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2979. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2980. typedef struct {
  2981. htt_tlv_hdr_t tlv_hdr;
  2982. /**
  2983. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2984. */
  2985. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2986. /**
  2987. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2988. */
  2989. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2990. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2991. typedef struct {
  2992. htt_tlv_hdr_t tlv_hdr;
  2993. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2994. A_UINT32 mu_mimo_mpdus_queued_usr;
  2995. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2996. A_UINT32 mu_mimo_mpdus_tried_usr;
  2997. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2998. A_UINT32 mu_mimo_mpdus_failed_usr;
  2999. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3000. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3001. /** 11AC DL MU MIMO BA not receieved, per user */
  3002. A_UINT32 mu_mimo_err_no_ba_usr;
  3003. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3004. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3005. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3006. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3007. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3008. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3009. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3010. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3011. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3012. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3013. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3014. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3015. /** 11AX DL MU MIMO BA not receieved, per user */
  3016. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3017. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3018. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3019. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3020. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3021. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3022. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3023. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3024. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3025. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3026. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3027. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3028. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3029. /** 11AX MU OFDMA BA not receieved, per user */
  3030. A_UINT32 ax_ofdma_err_no_ba_usr;
  3031. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3032. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3033. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3034. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3035. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3036. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3037. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3038. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3039. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3040. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3041. typedef struct {
  3042. htt_tlv_hdr_t tlv_hdr;
  3043. /* mpdu level stats */
  3044. A_UINT32 mpdus_queued_usr;
  3045. A_UINT32 mpdus_tried_usr;
  3046. A_UINT32 mpdus_failed_usr;
  3047. A_UINT32 mpdus_requeued_usr;
  3048. A_UINT32 err_no_ba_usr;
  3049. A_UINT32 mpdu_underrun_usr;
  3050. A_UINT32 ampdu_underrun_usr;
  3051. A_UINT32 user_index;
  3052. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3053. A_UINT32 tx_sched_mode;
  3054. } htt_tx_pdev_mpdu_stats_tlv;
  3055. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3056. * TLV_TAGS:
  3057. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3058. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3059. */
  3060. /* NOTE:
  3061. * This structure is for documentation, and cannot be safely used directly.
  3062. * Instead, use the constituent TLV structures to fill/parse.
  3063. */
  3064. typedef struct {
  3065. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3066. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3067. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3068. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3069. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3070. /*
  3071. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3072. * it can also hold MU-OFDMA stats.
  3073. */
  3074. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3075. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3076. } htt_tx_pdev_mu_mimo_stats_t;
  3077. /* == TX SCHED STATS == */
  3078. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3079. /* NOTE: Variable length TLV, use length spec to infer array size */
  3080. typedef struct {
  3081. htt_tlv_hdr_t tlv_hdr;
  3082. /** Scheduler command posted per tx_mode */
  3083. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3084. } htt_sched_txq_cmd_posted_tlv_v;
  3085. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3086. /* NOTE: Variable length TLV, use length spec to infer array size */
  3087. typedef struct {
  3088. htt_tlv_hdr_t tlv_hdr;
  3089. /** Scheduler command reaped per tx_mode */
  3090. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3091. } htt_sched_txq_cmd_reaped_tlv_v;
  3092. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3093. /* NOTE: Variable length TLV, use length spec to infer array size */
  3094. typedef struct {
  3095. htt_tlv_hdr_t tlv_hdr;
  3096. /**
  3097. * sched_order_su contains the peer IDs of peers chosen in the last
  3098. * NUM_SCHED_ORDER_LOG scheduler instances.
  3099. * The array is circular; it's unspecified which array element corresponds
  3100. * to the most recent scheduler invocation, and which corresponds to
  3101. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3102. */
  3103. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3104. } htt_sched_txq_sched_order_su_tlv_v;
  3105. typedef struct {
  3106. htt_tlv_hdr_t tlv_hdr;
  3107. A_UINT32 htt_stats_type;
  3108. } htt_stats_error_tlv_v;
  3109. typedef enum {
  3110. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3111. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3112. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3113. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3114. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3115. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3116. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3117. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3118. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3119. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3120. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3121. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3122. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3123. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3124. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3125. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3126. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3127. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3128. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3129. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3130. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3131. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3132. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3133. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3134. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3135. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3136. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3137. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3138. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3139. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3140. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3141. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3142. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3143. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3144. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3145. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3146. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3147. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3148. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3149. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3150. HTT_SCHED_INELIGIBILITY_MAX,
  3151. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3152. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3153. /* NOTE: Variable length TLV, use length spec to infer array size */
  3154. typedef struct {
  3155. htt_tlv_hdr_t tlv_hdr;
  3156. /**
  3157. * sched_ineligibility counts the number of occurrences of different
  3158. * reasons for tid ineligibility during eligibility checks per txq
  3159. * in scheduling
  3160. *
  3161. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3162. */
  3163. A_UINT32 sched_ineligibility[1];
  3164. } htt_sched_txq_sched_ineligibility_tlv_v;
  3165. typedef enum {
  3166. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3167. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3168. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3169. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3170. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3171. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3172. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3173. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3174. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3175. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3176. /* NOTE: Variable length TLV, use length spec to infer array size */
  3177. typedef struct {
  3178. htt_tlv_hdr_t tlv_hdr;
  3179. /**
  3180. * supercycle_triggers[] is a histogram that counts the number of
  3181. * occurrences of each different reason for a transmit scheduler
  3182. * supercycle to be triggered.
  3183. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3184. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3185. * of times a supercycle has been forced.
  3186. * These supercycle trigger counts are not automatically reset, but
  3187. * are reset upon request.
  3188. */
  3189. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3190. } htt_sched_txq_supercycle_triggers_tlv_v;
  3191. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3192. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3193. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3194. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3195. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3196. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3197. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3198. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3199. do { \
  3200. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3201. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3202. } while (0)
  3203. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3204. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3205. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3206. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3207. do { \
  3208. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3209. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3210. } while (0)
  3211. typedef struct {
  3212. htt_tlv_hdr_t tlv_hdr;
  3213. /**
  3214. * BIT [ 7 : 0] :- mac_id
  3215. * BIT [15 : 8] :- txq_id
  3216. * BIT [31 : 16] :- reserved
  3217. */
  3218. A_UINT32 mac_id__txq_id__word;
  3219. /** Scheduler policy ised for this TxQ */
  3220. A_UINT32 sched_policy;
  3221. /** Timestamp of last scheduler command posted */
  3222. A_UINT32 last_sched_cmd_posted_timestamp;
  3223. /** Timestamp of last scheduler command completed */
  3224. A_UINT32 last_sched_cmd_compl_timestamp;
  3225. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3226. A_UINT32 sched_2_tac_lwm_count;
  3227. /** Num of Sched2TAC ring full condition */
  3228. A_UINT32 sched_2_tac_ring_full;
  3229. /**
  3230. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3231. * sequence type
  3232. */
  3233. A_UINT32 sched_cmd_post_failure;
  3234. /** Num of active tids for this TxQ at current instance */
  3235. A_UINT32 num_active_tids;
  3236. /** Num of powersave schedules */
  3237. A_UINT32 num_ps_schedules;
  3238. /** Num of scheduler commands pending for this TxQ */
  3239. A_UINT32 sched_cmds_pending;
  3240. /** Num of tidq registration for this TxQ */
  3241. A_UINT32 num_tid_register;
  3242. /** Num of tidq de-registration for this TxQ */
  3243. A_UINT32 num_tid_unregister;
  3244. /** Num of iterations msduq stats was updated */
  3245. A_UINT32 num_qstats_queried;
  3246. /** qstats query update status */
  3247. A_UINT32 qstats_update_pending;
  3248. /** Timestamp of Last query stats made */
  3249. A_UINT32 last_qstats_query_timestamp;
  3250. /** Num of sched2tqm command queue full condition */
  3251. A_UINT32 num_tqm_cmdq_full;
  3252. /** Num of scheduler trigger from DE Module */
  3253. A_UINT32 num_de_sched_algo_trigger;
  3254. /** Num of scheduler trigger from RT Module */
  3255. A_UINT32 num_rt_sched_algo_trigger;
  3256. /** Num of scheduler trigger from TQM Module */
  3257. A_UINT32 num_tqm_sched_algo_trigger;
  3258. /** Num of schedules for notify frame */
  3259. A_UINT32 notify_sched;
  3260. /** Duration based sendn termination */
  3261. A_UINT32 dur_based_sendn_term;
  3262. /** scheduled via NOTIFY2 */
  3263. A_UINT32 su_notify2_sched;
  3264. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3265. A_UINT32 su_optimal_queued_msdus_sched;
  3266. /** schedule due to timeout */
  3267. A_UINT32 su_delay_timeout_sched;
  3268. /** delay if txtime is less than 500us */
  3269. A_UINT32 su_min_txtime_sched_delay;
  3270. /** scheduled via no delay */
  3271. A_UINT32 su_no_delay;
  3272. /** Num of supercycles for this TxQ */
  3273. A_UINT32 num_supercycles;
  3274. /** Num of subcycles with sort for this TxQ */
  3275. A_UINT32 num_subcycles_with_sort;
  3276. /** Num of subcycles without sort for this Txq */
  3277. A_UINT32 num_subcycles_no_sort;
  3278. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3279. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3280. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3281. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3282. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3283. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3284. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3285. do { \
  3286. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3287. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3288. } while (0)
  3289. typedef struct {
  3290. htt_tlv_hdr_t tlv_hdr;
  3291. /**
  3292. * BIT [ 7 : 0] :- mac_id
  3293. * BIT [31 : 8] :- reserved
  3294. */
  3295. A_UINT32 mac_id__word;
  3296. /** Current timestamp */
  3297. A_UINT32 current_timestamp;
  3298. } htt_stats_tx_sched_cmn_tlv;
  3299. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3300. * TLV_TAGS:
  3301. * - HTT_STATS_TX_SCHED_CMN_TAG
  3302. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3303. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3304. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3305. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3306. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3307. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3308. */
  3309. /* NOTE:
  3310. * This structure is for documentation, and cannot be safely used directly.
  3311. * Instead, use the constituent TLV structures to fill/parse.
  3312. */
  3313. typedef struct {
  3314. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3315. struct _txq_tx_sched_stats {
  3316. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3317. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3318. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3319. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3320. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3321. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3322. } txq[1];
  3323. } htt_stats_tx_sched_t;
  3324. /* == TQM STATS == */
  3325. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3326. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3327. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3328. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3329. /* NOTE: Variable length TLV, use length spec to infer array size */
  3330. typedef struct {
  3331. htt_tlv_hdr_t tlv_hdr;
  3332. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3333. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3334. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3335. /* NOTE: Variable length TLV, use length spec to infer array size */
  3336. typedef struct {
  3337. htt_tlv_hdr_t tlv_hdr;
  3338. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3339. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3340. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3341. /* NOTE: Variable length TLV, use length spec to infer array size */
  3342. typedef struct {
  3343. htt_tlv_hdr_t tlv_hdr;
  3344. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3345. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3346. typedef struct {
  3347. htt_tlv_hdr_t tlv_hdr;
  3348. A_UINT32 msdu_count;
  3349. A_UINT32 mpdu_count;
  3350. A_UINT32 remove_msdu;
  3351. A_UINT32 remove_mpdu;
  3352. A_UINT32 remove_msdu_ttl;
  3353. A_UINT32 send_bar;
  3354. A_UINT32 bar_sync;
  3355. A_UINT32 notify_mpdu;
  3356. A_UINT32 sync_cmd;
  3357. A_UINT32 write_cmd;
  3358. A_UINT32 hwsch_trigger;
  3359. A_UINT32 ack_tlv_proc;
  3360. A_UINT32 gen_mpdu_cmd;
  3361. A_UINT32 gen_list_cmd;
  3362. A_UINT32 remove_mpdu_cmd;
  3363. A_UINT32 remove_mpdu_tried_cmd;
  3364. A_UINT32 mpdu_queue_stats_cmd;
  3365. A_UINT32 mpdu_head_info_cmd;
  3366. A_UINT32 msdu_flow_stats_cmd;
  3367. A_UINT32 remove_msdu_cmd;
  3368. A_UINT32 remove_msdu_ttl_cmd;
  3369. A_UINT32 flush_cache_cmd;
  3370. A_UINT32 update_mpduq_cmd;
  3371. A_UINT32 enqueue;
  3372. A_UINT32 enqueue_notify;
  3373. A_UINT32 notify_mpdu_at_head;
  3374. A_UINT32 notify_mpdu_state_valid;
  3375. /*
  3376. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3377. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3378. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3379. * for non-UDP MSDUs.
  3380. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3381. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3382. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3383. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3384. *
  3385. * Notify signifies that we trigger the scheduler.
  3386. */
  3387. A_UINT32 sched_udp_notify1;
  3388. A_UINT32 sched_udp_notify2;
  3389. A_UINT32 sched_nonudp_notify1;
  3390. A_UINT32 sched_nonudp_notify2;
  3391. } htt_tx_tqm_pdev_stats_tlv_v;
  3392. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3393. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3394. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3395. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3396. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3397. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3398. do { \
  3399. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3400. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3401. } while (0)
  3402. typedef struct {
  3403. htt_tlv_hdr_t tlv_hdr;
  3404. /**
  3405. * BIT [ 7 : 0] :- mac_id
  3406. * BIT [31 : 8] :- reserved
  3407. */
  3408. A_UINT32 mac_id__word;
  3409. A_UINT32 max_cmdq_id;
  3410. A_UINT32 list_mpdu_cnt_hist_intvl;
  3411. /* Global stats */
  3412. A_UINT32 add_msdu;
  3413. A_UINT32 q_empty;
  3414. A_UINT32 q_not_empty;
  3415. A_UINT32 drop_notification;
  3416. A_UINT32 desc_threshold;
  3417. A_UINT32 hwsch_tqm_invalid_status;
  3418. A_UINT32 missed_tqm_gen_mpdus;
  3419. A_UINT32 tqm_active_tids;
  3420. A_UINT32 tqm_inactive_tids;
  3421. A_UINT32 tqm_active_msduq_flows;
  3422. /* SAWF system delay reference timestamp updation related stats */
  3423. A_UINT32 total_msduq_timestamp_updates;
  3424. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3425. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3426. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3427. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3428. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3429. } htt_tx_tqm_cmn_stats_tlv;
  3430. typedef struct {
  3431. htt_tlv_hdr_t tlv_hdr;
  3432. /* Error stats */
  3433. A_UINT32 q_empty_failure;
  3434. A_UINT32 q_not_empty_failure;
  3435. A_UINT32 add_msdu_failure;
  3436. /* TQM reset debug stats */
  3437. A_UINT32 tqm_cache_ctl_err;
  3438. A_UINT32 tqm_soft_reset;
  3439. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3440. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3441. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3442. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3443. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3444. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3445. A_UINT32 tqm_reset_recovery_time_ms;
  3446. A_UINT32 tqm_reset_num_peers_hdl;
  3447. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3448. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3449. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3450. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3451. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3452. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3453. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3454. } htt_tx_tqm_error_stats_tlv;
  3455. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3456. * TLV_TAGS:
  3457. * - HTT_STATS_TX_TQM_CMN_TAG
  3458. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3459. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3460. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3461. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3462. * - HTT_STATS_TX_TQM_PDEV_TAG
  3463. */
  3464. /* NOTE:
  3465. * This structure is for documentation, and cannot be safely used directly.
  3466. * Instead, use the constituent TLV structures to fill/parse.
  3467. */
  3468. typedef struct {
  3469. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3470. htt_tx_tqm_error_stats_tlv err_tlv;
  3471. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3472. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3473. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3474. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3475. } htt_tx_tqm_pdev_stats_t;
  3476. /* == TQM CMDQ stats == */
  3477. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3478. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3479. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3480. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3481. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3482. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3483. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3484. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3485. do { \
  3486. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3487. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3488. } while (0)
  3489. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3490. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3491. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3492. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3493. do { \
  3494. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3495. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3496. } while (0)
  3497. typedef struct {
  3498. htt_tlv_hdr_t tlv_hdr;
  3499. /*
  3500. * BIT [ 7 : 0] :- mac_id
  3501. * BIT [15 : 8] :- cmdq_id
  3502. * BIT [31 : 16] :- reserved
  3503. */
  3504. A_UINT32 mac_id__cmdq_id__word;
  3505. A_UINT32 sync_cmd;
  3506. A_UINT32 write_cmd;
  3507. A_UINT32 gen_mpdu_cmd;
  3508. A_UINT32 mpdu_queue_stats_cmd;
  3509. A_UINT32 mpdu_head_info_cmd;
  3510. A_UINT32 msdu_flow_stats_cmd;
  3511. A_UINT32 remove_mpdu_cmd;
  3512. A_UINT32 remove_msdu_cmd;
  3513. A_UINT32 flush_cache_cmd;
  3514. A_UINT32 update_mpduq_cmd;
  3515. A_UINT32 update_msduq_cmd;
  3516. } htt_tx_tqm_cmdq_status_tlv;
  3517. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3518. * TLV_TAGS:
  3519. * - HTT_STATS_STRING_TAG
  3520. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3521. */
  3522. /* NOTE:
  3523. * This structure is for documentation, and cannot be safely used directly.
  3524. * Instead, use the constituent TLV structures to fill/parse.
  3525. */
  3526. typedef struct {
  3527. struct _cmdq_stats {
  3528. htt_stats_string_tlv cmdq_str_tlv;
  3529. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3530. } q[1];
  3531. } htt_tx_tqm_cmdq_stats_t;
  3532. /* == TX-DE STATS == */
  3533. /* Structures for tx de stats */
  3534. typedef struct {
  3535. htt_tlv_hdr_t tlv_hdr;
  3536. A_UINT32 m1_packets;
  3537. A_UINT32 m2_packets;
  3538. A_UINT32 m3_packets;
  3539. A_UINT32 m4_packets;
  3540. A_UINT32 g1_packets;
  3541. A_UINT32 g2_packets;
  3542. A_UINT32 rc4_packets;
  3543. A_UINT32 eap_packets;
  3544. A_UINT32 eapol_start_packets;
  3545. A_UINT32 eapol_logoff_packets;
  3546. A_UINT32 eapol_encap_asf_packets;
  3547. } htt_tx_de_eapol_packets_stats_tlv;
  3548. typedef struct {
  3549. htt_tlv_hdr_t tlv_hdr;
  3550. A_UINT32 ap_bss_peer_not_found;
  3551. A_UINT32 ap_bcast_mcast_no_peer;
  3552. A_UINT32 sta_delete_in_progress;
  3553. A_UINT32 ibss_no_bss_peer;
  3554. A_UINT32 invaild_vdev_type;
  3555. A_UINT32 invalid_ast_peer_entry;
  3556. A_UINT32 peer_entry_invalid;
  3557. A_UINT32 ethertype_not_ip;
  3558. A_UINT32 eapol_lookup_failed;
  3559. A_UINT32 qpeer_not_allow_data;
  3560. A_UINT32 fse_tid_override;
  3561. A_UINT32 ipv6_jumbogram_zero_length;
  3562. A_UINT32 qos_to_non_qos_in_prog;
  3563. A_UINT32 ap_bcast_mcast_eapol;
  3564. A_UINT32 unicast_on_ap_bss_peer;
  3565. A_UINT32 ap_vdev_invalid;
  3566. A_UINT32 incomplete_llc;
  3567. A_UINT32 eapol_duplicate_m3;
  3568. A_UINT32 eapol_duplicate_m4;
  3569. } htt_tx_de_classify_failed_stats_tlv;
  3570. typedef struct {
  3571. htt_tlv_hdr_t tlv_hdr;
  3572. A_UINT32 arp_packets;
  3573. A_UINT32 igmp_packets;
  3574. A_UINT32 dhcp_packets;
  3575. A_UINT32 host_inspected;
  3576. A_UINT32 htt_included;
  3577. A_UINT32 htt_valid_mcs;
  3578. A_UINT32 htt_valid_nss;
  3579. A_UINT32 htt_valid_preamble_type;
  3580. A_UINT32 htt_valid_chainmask;
  3581. A_UINT32 htt_valid_guard_interval;
  3582. A_UINT32 htt_valid_retries;
  3583. A_UINT32 htt_valid_bw_info;
  3584. A_UINT32 htt_valid_power;
  3585. A_UINT32 htt_valid_key_flags;
  3586. A_UINT32 htt_valid_no_encryption;
  3587. A_UINT32 fse_entry_count;
  3588. A_UINT32 fse_priority_be;
  3589. A_UINT32 fse_priority_high;
  3590. A_UINT32 fse_priority_low;
  3591. A_UINT32 fse_traffic_ptrn_be;
  3592. A_UINT32 fse_traffic_ptrn_over_sub;
  3593. A_UINT32 fse_traffic_ptrn_bursty;
  3594. A_UINT32 fse_traffic_ptrn_interactive;
  3595. A_UINT32 fse_traffic_ptrn_periodic;
  3596. A_UINT32 fse_hwqueue_alloc;
  3597. A_UINT32 fse_hwqueue_created;
  3598. A_UINT32 fse_hwqueue_send_to_host;
  3599. A_UINT32 mcast_entry;
  3600. A_UINT32 bcast_entry;
  3601. A_UINT32 htt_update_peer_cache;
  3602. A_UINT32 htt_learning_frame;
  3603. A_UINT32 fse_invalid_peer;
  3604. /**
  3605. * mec_notify is HTT TX WBM multicast echo check notification
  3606. * from firmware to host. FW sends SA addresses to host for all
  3607. * multicast/broadcast packets received on STA side.
  3608. */
  3609. A_UINT32 mec_notify;
  3610. } htt_tx_de_classify_stats_tlv;
  3611. typedef struct {
  3612. htt_tlv_hdr_t tlv_hdr;
  3613. A_UINT32 eok;
  3614. A_UINT32 classify_done;
  3615. A_UINT32 lookup_failed;
  3616. A_UINT32 send_host_dhcp;
  3617. A_UINT32 send_host_mcast;
  3618. A_UINT32 send_host_unknown_dest;
  3619. A_UINT32 send_host;
  3620. A_UINT32 status_invalid;
  3621. } htt_tx_de_classify_status_stats_tlv;
  3622. typedef struct {
  3623. htt_tlv_hdr_t tlv_hdr;
  3624. A_UINT32 enqueued_pkts;
  3625. A_UINT32 to_tqm;
  3626. A_UINT32 to_tqm_bypass;
  3627. } htt_tx_de_enqueue_packets_stats_tlv;
  3628. typedef struct {
  3629. htt_tlv_hdr_t tlv_hdr;
  3630. A_UINT32 discarded_pkts;
  3631. A_UINT32 local_frames;
  3632. A_UINT32 is_ext_msdu;
  3633. } htt_tx_de_enqueue_discard_stats_tlv;
  3634. typedef struct {
  3635. htt_tlv_hdr_t tlv_hdr;
  3636. A_UINT32 tcl_dummy_frame;
  3637. A_UINT32 tqm_dummy_frame;
  3638. A_UINT32 tqm_notify_frame;
  3639. A_UINT32 fw2wbm_enq;
  3640. A_UINT32 tqm_bypass_frame;
  3641. } htt_tx_de_compl_stats_tlv;
  3642. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3643. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3644. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3645. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3646. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3647. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3648. do { \
  3649. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3650. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3651. } while (0)
  3652. /*
  3653. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3654. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3655. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3656. * 200us & again request for it. This is a histogram of time we wait, with
  3657. * bin of 200ms & there are 10 bin (2 seconds max)
  3658. * They are defined by the following macros in FW
  3659. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3660. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3661. * ENTRIES_PER_BIN_COUNT)
  3662. */
  3663. typedef struct {
  3664. htt_tlv_hdr_t tlv_hdr;
  3665. A_UINT32 fw2wbm_ring_full_hist[1];
  3666. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3667. typedef struct {
  3668. htt_tlv_hdr_t tlv_hdr;
  3669. /**
  3670. * BIT [ 7 : 0] :- mac_id
  3671. * BIT [31 : 8] :- reserved
  3672. */
  3673. A_UINT32 mac_id__word;
  3674. /* Global Stats */
  3675. A_UINT32 tcl2fw_entry_count;
  3676. A_UINT32 not_to_fw;
  3677. A_UINT32 invalid_pdev_vdev_peer;
  3678. A_UINT32 tcl_res_invalid_addrx;
  3679. A_UINT32 wbm2fw_entry_count;
  3680. A_UINT32 invalid_pdev;
  3681. A_UINT32 tcl_res_addrx_timeout;
  3682. A_UINT32 invalid_vdev;
  3683. A_UINT32 invalid_tcl_exp_frame_desc;
  3684. A_UINT32 vdev_id_mismatch_cnt;
  3685. } htt_tx_de_cmn_stats_tlv;
  3686. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3687. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3688. /* Rx debug info for status rings */
  3689. typedef struct {
  3690. htt_tlv_hdr_t tlv_hdr;
  3691. /**
  3692. * BIT [15 : 0] :- max possible number of entries in respective ring
  3693. * (size of the ring in terms of entries)
  3694. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3695. */
  3696. A_UINT32 entry_status_sw2rxdma;
  3697. A_UINT32 entry_status_rxdma2reo;
  3698. A_UINT32 entry_status_reo2sw1;
  3699. A_UINT32 entry_status_reo2sw4;
  3700. A_UINT32 entry_status_refillringipa;
  3701. A_UINT32 entry_status_refillringhost;
  3702. /** datarate - Moving Average of Number of Entries */
  3703. A_UINT32 datarate_refillringipa;
  3704. A_UINT32 datarate_refillringhost;
  3705. /**
  3706. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3707. * deprecated, and will be filled with 0x0 by the target.
  3708. */
  3709. A_UINT32 refillringhost_backpress_hist[3];
  3710. A_UINT32 refillringipa_backpress_hist[3];
  3711. /**
  3712. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3713. * in recent time periods
  3714. * element 0: in last 0 to 250ms
  3715. * element 1: 250ms to 500ms
  3716. * element 2: above 500ms
  3717. */
  3718. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3719. } htt_rx_fw_ring_stats_tlv_v;
  3720. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3721. * TLV_TAGS:
  3722. * - HTT_STATS_TX_DE_CMN_TAG
  3723. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3724. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3725. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3726. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3727. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3728. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3729. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3730. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3731. */
  3732. /* NOTE:
  3733. * This structure is for documentation, and cannot be safely used directly.
  3734. * Instead, use the constituent TLV structures to fill/parse.
  3735. */
  3736. typedef struct {
  3737. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3738. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3739. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3740. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3741. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3742. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3743. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3744. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3745. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3746. } htt_tx_de_stats_t;
  3747. /* == RING-IF STATS == */
  3748. /* DWORD num_elems__prefetch_tail_idx */
  3749. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3750. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3751. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3752. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3753. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3754. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3755. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3756. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3757. do { \
  3758. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3759. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3760. } while (0)
  3761. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3762. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3763. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3764. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3765. do { \
  3766. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3767. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3768. } while (0)
  3769. /* DWORD head_idx__tail_idx */
  3770. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3771. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3772. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3773. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3774. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3775. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3776. HTT_RING_IF_STATS_HEAD_IDX_S)
  3777. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3778. do { \
  3779. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3780. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3781. } while (0)
  3782. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3783. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3784. HTT_RING_IF_STATS_TAIL_IDX_S)
  3785. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3786. do { \
  3787. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3788. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3789. } while (0)
  3790. /* DWORD shadow_head_idx__shadow_tail_idx */
  3791. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3792. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3793. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3794. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3795. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3796. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3797. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3798. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3799. do { \
  3800. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3801. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3802. } while (0)
  3803. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3804. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3805. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3806. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3807. do { \
  3808. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3809. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3810. } while (0)
  3811. /* DWORD lwm_thresh__hwm_thresh */
  3812. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3813. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3814. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3815. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3816. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3817. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3818. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3819. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3820. do { \
  3821. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3822. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3823. } while (0)
  3824. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3825. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3826. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3827. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3828. do { \
  3829. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3830. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3831. } while (0)
  3832. #define HTT_STATS_LOW_WM_BINS 5
  3833. #define HTT_STATS_HIGH_WM_BINS 5
  3834. typedef struct {
  3835. /** DWORD aligned base memory address of the ring */
  3836. A_UINT32 base_addr;
  3837. /** size of each ring element */
  3838. A_UINT32 elem_size;
  3839. /**
  3840. * BIT [15 : 0] :- num_elems
  3841. * BIT [31 : 16] :- prefetch_tail_idx
  3842. */
  3843. A_UINT32 num_elems__prefetch_tail_idx;
  3844. /**
  3845. * BIT [15 : 0] :- head_idx
  3846. * BIT [31 : 16] :- tail_idx
  3847. */
  3848. A_UINT32 head_idx__tail_idx;
  3849. /**
  3850. * BIT [15 : 0] :- shadow_head_idx
  3851. * BIT [31 : 16] :- shadow_tail_idx
  3852. */
  3853. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3854. A_UINT32 num_tail_incr;
  3855. /**
  3856. * BIT [15 : 0] :- lwm_thresh
  3857. * BIT [31 : 16] :- hwm_thresh
  3858. */
  3859. A_UINT32 lwm_thresh__hwm_thresh;
  3860. A_UINT32 overrun_hit_count;
  3861. A_UINT32 underrun_hit_count;
  3862. A_UINT32 prod_blockwait_count;
  3863. A_UINT32 cons_blockwait_count;
  3864. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3865. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3866. } htt_ring_if_stats_tlv;
  3867. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3868. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3869. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3870. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3871. HTT_RING_IF_CMN_MAC_ID_S)
  3872. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3873. do { \
  3874. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3875. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3876. } while (0)
  3877. typedef struct {
  3878. htt_tlv_hdr_t tlv_hdr;
  3879. /**
  3880. * BIT [ 7 : 0] :- mac_id
  3881. * BIT [31 : 8] :- reserved
  3882. */
  3883. A_UINT32 mac_id__word;
  3884. A_UINT32 num_records;
  3885. } htt_ring_if_cmn_tlv;
  3886. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3887. * TLV_TAGS:
  3888. * - HTT_STATS_RING_IF_CMN_TAG
  3889. * - HTT_STATS_STRING_TAG
  3890. * - HTT_STATS_RING_IF_TAG
  3891. */
  3892. /* NOTE:
  3893. * This structure is for documentation, and cannot be safely used directly.
  3894. * Instead, use the constituent TLV structures to fill/parse.
  3895. */
  3896. typedef struct {
  3897. htt_ring_if_cmn_tlv cmn_tlv;
  3898. /** Variable based on the Number of records. */
  3899. struct _ring_if {
  3900. htt_stats_string_tlv ring_str_tlv;
  3901. htt_ring_if_stats_tlv ring_tlv;
  3902. } r[1];
  3903. } htt_ring_if_stats_t;
  3904. /* == SFM STATS == */
  3905. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3906. /* NOTE: Variable length TLV, use length spec to infer array size */
  3907. typedef struct {
  3908. htt_tlv_hdr_t tlv_hdr;
  3909. /** Number of DWORDS used per user and per client */
  3910. A_UINT32 dwords_used_by_user_n[1];
  3911. } htt_sfm_client_user_tlv_v;
  3912. typedef struct {
  3913. htt_tlv_hdr_t tlv_hdr;
  3914. /** Client ID */
  3915. A_UINT32 client_id;
  3916. /** Minimum number of buffers */
  3917. A_UINT32 buf_min;
  3918. /** Maximum number of buffers */
  3919. A_UINT32 buf_max;
  3920. /** Number of Busy buffers */
  3921. A_UINT32 buf_busy;
  3922. /** Number of Allocated buffers */
  3923. A_UINT32 buf_alloc;
  3924. /** Number of Available/Usable buffers */
  3925. A_UINT32 buf_avail;
  3926. /** Number of users */
  3927. A_UINT32 num_users;
  3928. } htt_sfm_client_tlv;
  3929. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3930. #define HTT_SFM_CMN_MAC_ID_S 0
  3931. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3932. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3933. HTT_SFM_CMN_MAC_ID_S)
  3934. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3935. do { \
  3936. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3937. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3938. } while (0)
  3939. typedef struct {
  3940. htt_tlv_hdr_t tlv_hdr;
  3941. /**
  3942. * BIT [ 7 : 0] :- mac_id
  3943. * BIT [31 : 8] :- reserved
  3944. */
  3945. A_UINT32 mac_id__word;
  3946. /**
  3947. * Indicates the total number of 128 byte buffers in the CMEM
  3948. * that are available for buffer sharing
  3949. */
  3950. A_UINT32 buf_total;
  3951. /**
  3952. * Indicates for certain client or all the clients there is no
  3953. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3954. */
  3955. A_UINT32 mem_empty;
  3956. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3957. A_UINT32 deallocate_bufs;
  3958. /** Number of Records */
  3959. A_UINT32 num_records;
  3960. } htt_sfm_cmn_tlv;
  3961. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3962. * TLV_TAGS:
  3963. * - HTT_STATS_SFM_CMN_TAG
  3964. * - HTT_STATS_STRING_TAG
  3965. * - HTT_STATS_SFM_CLIENT_TAG
  3966. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3967. */
  3968. /* NOTE:
  3969. * This structure is for documentation, and cannot be safely used directly.
  3970. * Instead, use the constituent TLV structures to fill/parse.
  3971. */
  3972. typedef struct {
  3973. htt_sfm_cmn_tlv cmn_tlv;
  3974. /** Variable based on the Number of records. */
  3975. struct _sfm_client {
  3976. htt_stats_string_tlv client_str_tlv;
  3977. htt_sfm_client_tlv client_tlv;
  3978. htt_sfm_client_user_tlv_v user_tlv;
  3979. } r[1];
  3980. } htt_sfm_stats_t;
  3981. /* == SRNG STATS == */
  3982. /* DWORD mac_id__ring_id__arena__ep */
  3983. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3984. #define HTT_SRING_STATS_MAC_ID_S 0
  3985. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3986. #define HTT_SRING_STATS_RING_ID_S 8
  3987. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3988. #define HTT_SRING_STATS_ARENA_S 16
  3989. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3990. #define HTT_SRING_STATS_EP_TYPE_S 24
  3991. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3992. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3993. HTT_SRING_STATS_MAC_ID_S)
  3994. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3995. do { \
  3996. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3997. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3998. } while (0)
  3999. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4000. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4001. HTT_SRING_STATS_RING_ID_S)
  4002. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4003. do { \
  4004. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4005. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4006. } while (0)
  4007. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4008. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4009. HTT_SRING_STATS_ARENA_S)
  4010. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4011. do { \
  4012. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4013. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4014. } while (0)
  4015. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4016. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4017. HTT_SRING_STATS_EP_TYPE_S)
  4018. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4019. do { \
  4020. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4021. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4022. } while (0)
  4023. /* DWORD num_avail_words__num_valid_words */
  4024. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4025. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4026. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4027. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4028. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4029. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4030. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4031. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4032. do { \
  4033. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4034. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4035. } while (0)
  4036. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4037. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4038. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4039. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4040. do { \
  4041. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4042. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4043. } while (0)
  4044. /* DWORD head_ptr__tail_ptr */
  4045. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4046. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4047. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4048. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4049. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4050. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4051. HTT_SRING_STATS_HEAD_PTR_S)
  4052. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4053. do { \
  4054. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4055. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4056. } while (0)
  4057. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4058. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4059. HTT_SRING_STATS_TAIL_PTR_S)
  4060. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4061. do { \
  4062. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4063. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4064. } while (0)
  4065. /* DWORD consumer_empty__producer_full */
  4066. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4067. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4068. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4069. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4070. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4071. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4072. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4073. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4074. do { \
  4075. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4076. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4077. } while (0)
  4078. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4079. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4080. HTT_SRING_STATS_PRODUCER_FULL_S)
  4081. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4082. do { \
  4083. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4084. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4085. } while (0)
  4086. /* DWORD prefetch_count__internal_tail_ptr */
  4087. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4088. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4089. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4090. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4091. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4092. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4093. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4094. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4097. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4098. } while (0)
  4099. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4100. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4101. HTT_SRING_STATS_INTERNAL_TP_S)
  4102. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4103. do { \
  4104. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4105. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4106. } while (0)
  4107. typedef struct {
  4108. htt_tlv_hdr_t tlv_hdr;
  4109. /**
  4110. * BIT [ 7 : 0] :- mac_id
  4111. * BIT [15 : 8] :- ring_id
  4112. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4113. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4114. * BIT [31 : 25] :- reserved
  4115. */
  4116. A_UINT32 mac_id__ring_id__arena__ep;
  4117. /** DWORD aligned base memory address of the ring */
  4118. A_UINT32 base_addr_lsb;
  4119. A_UINT32 base_addr_msb;
  4120. /** size of ring */
  4121. A_UINT32 ring_size;
  4122. /** size of each ring element */
  4123. A_UINT32 elem_size;
  4124. /** Ring status
  4125. *
  4126. * BIT [15 : 0] :- num_avail_words
  4127. * BIT [31 : 16] :- num_valid_words
  4128. */
  4129. A_UINT32 num_avail_words__num_valid_words;
  4130. /** Index of head and tail
  4131. * BIT [15 : 0] :- head_ptr
  4132. * BIT [31 : 16] :- tail_ptr
  4133. */
  4134. A_UINT32 head_ptr__tail_ptr;
  4135. /** Empty or full counter of rings
  4136. * BIT [15 : 0] :- consumer_empty
  4137. * BIT [31 : 16] :- producer_full
  4138. */
  4139. A_UINT32 consumer_empty__producer_full;
  4140. /** Prefetch status of consumer ring
  4141. * BIT [15 : 0] :- prefetch_count
  4142. * BIT [31 : 16] :- internal_tail_ptr
  4143. */
  4144. A_UINT32 prefetch_count__internal_tail_ptr;
  4145. } htt_sring_stats_tlv;
  4146. typedef struct {
  4147. htt_tlv_hdr_t tlv_hdr;
  4148. A_UINT32 num_records;
  4149. } htt_sring_cmn_tlv;
  4150. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4151. * TLV_TAGS:
  4152. * - HTT_STATS_SRING_CMN_TAG
  4153. * - HTT_STATS_STRING_TAG
  4154. * - HTT_STATS_SRING_STATS_TAG
  4155. */
  4156. /* NOTE:
  4157. * This structure is for documentation, and cannot be safely used directly.
  4158. * Instead, use the constituent TLV structures to fill/parse.
  4159. */
  4160. typedef struct {
  4161. htt_sring_cmn_tlv cmn_tlv;
  4162. /** Variable based on the Number of records */
  4163. struct _sring_stats {
  4164. htt_stats_string_tlv sring_str_tlv;
  4165. htt_sring_stats_tlv sring_stats_tlv;
  4166. } r[1];
  4167. } htt_sring_stats_t;
  4168. /* == PDEV TX RATE CTRL STATS == */
  4169. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4170. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4171. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4172. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4173. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4174. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4175. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4176. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4177. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4178. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4179. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4180. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4181. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4182. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4183. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4184. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4185. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4186. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4187. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4188. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4189. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4190. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4191. do { \
  4192. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4193. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4194. } while (0)
  4195. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4196. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4197. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4198. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4199. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4200. /*
  4201. * Introduce new TX counters to support 320MHz support and punctured modes
  4202. */
  4203. typedef enum {
  4204. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4205. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4206. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4207. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4208. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4209. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4210. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4211. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4212. /* 11be related updates */
  4213. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4214. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4215. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4216. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4217. typedef enum {
  4218. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4219. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4220. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4221. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4222. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4223. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4224. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4225. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4226. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4227. typedef enum {
  4228. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4229. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4230. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4231. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4232. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4233. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4234. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4235. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4236. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4237. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4238. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4239. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4240. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4241. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4242. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4243. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4244. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4245. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4246. typedef struct {
  4247. htt_tlv_hdr_t tlv_hdr;
  4248. /**
  4249. * BIT [ 7 : 0] :- mac_id
  4250. * BIT [31 : 8] :- reserved
  4251. */
  4252. A_UINT32 mac_id__word;
  4253. /** Number of tx ldpc packets */
  4254. A_UINT32 tx_ldpc;
  4255. /** Number of tx rts packets */
  4256. A_UINT32 rts_cnt;
  4257. /** RSSI value of last ack packet (units = dB above noise floor) */
  4258. A_UINT32 ack_rssi;
  4259. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4260. /** tx_xx_mcs: currently unused */
  4261. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4262. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4263. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4264. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4265. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4266. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4267. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4268. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4269. /**
  4270. * Counters to track number of tx packets in each GI
  4271. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4272. */
  4273. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4274. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4275. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4276. /** Number of CTS-acknowledged RTS packets */
  4277. A_UINT32 rts_success;
  4278. /**
  4279. * Counters for legacy 11a and 11b transmissions.
  4280. *
  4281. * The index corresponds to:
  4282. *
  4283. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4284. *
  4285. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4286. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4287. */
  4288. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4289. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4290. /** 11AC VHT DL MU MIMO LDPC count */
  4291. A_UINT32 ac_mu_mimo_tx_ldpc;
  4292. /** 11AX HE DL MU MIMO LDPC count */
  4293. A_UINT32 ax_mu_mimo_tx_ldpc;
  4294. /** 11AX HE DL MU OFDMA LDPC count */
  4295. A_UINT32 ofdma_tx_ldpc;
  4296. /**
  4297. * Counters for 11ax HE LTF selection during TX.
  4298. *
  4299. * The index corresponds to:
  4300. *
  4301. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4302. */
  4303. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4304. /** 11AC VHT DL MU MIMO TX MCS stats */
  4305. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4306. /** 11AX HE DL MU MIMO TX MCS stats */
  4307. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4308. /** 11AX HE DL MU OFDMA TX MCS stats */
  4309. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4310. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4311. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4312. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4313. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4314. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4315. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4316. /** 11AC VHT DL MU MIMO TX BW stats */
  4317. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4318. /** 11AX HE DL MU MIMO TX BW stats */
  4319. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4320. /** 11AX HE DL MU OFDMA TX BW stats */
  4321. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4322. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4323. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4324. /** 11AX HE DL MU MIMO TX guard interval stats */
  4325. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4326. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4327. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4328. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4329. A_UINT32 tx_11ax_su_ext;
  4330. /* Stats for MCS 12/13 */
  4331. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4332. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4333. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4334. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4335. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4336. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4337. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4338. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4339. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4340. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4341. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4342. /* Stats for MCS 14/15 */
  4343. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4344. A_UINT32 tx_bw_320mhz;
  4345. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4346. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4347. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4348. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4349. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4350. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4351. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4352. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4353. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4354. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4355. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4356. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4357. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4358. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4359. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4360. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4361. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4362. /** sta side trigger stats */
  4363. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4364. } htt_tx_pdev_rate_stats_tlv;
  4365. typedef struct {
  4366. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4367. htt_tlv_hdr_t tlv_hdr;
  4368. /** 11BE EHT DL MU MIMO TX MCS stats */
  4369. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4370. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4371. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4372. /** 11BE EHT DL MU MIMO TX BW stats */
  4373. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4374. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4375. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4376. /** 11BE DL MU MIMO LDPC count */
  4377. A_UINT32 be_mu_mimo_tx_ldpc;
  4378. } htt_tx_pdev_rate_stats_be_tlv;
  4379. typedef struct {
  4380. /*
  4381. * SAWF pdev rate stats;
  4382. * placed in a separate TLV to adhere to size restrictions
  4383. */
  4384. htt_tlv_hdr_t tlv_hdr;
  4385. /**
  4386. * Counter incremented when MCS is dropped due to the successive retries
  4387. * to a peer reaching the configured limit.
  4388. */
  4389. A_UINT32 rate_retry_mcs_drop_cnt;
  4390. /**
  4391. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4392. */
  4393. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4394. /**
  4395. * PPDU PER histogram - each PPDU has its PER computed,
  4396. * and the bin corresponding to that PER percentage is incremented.
  4397. */
  4398. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4399. /**
  4400. * When the service class contains delay bound rate parameters which
  4401. * indicate low latency and we enable latency-based RA params then
  4402. * the low_latency_rate_count will be incremented.
  4403. * This counts the number of peer-TIDs that have been categorized as
  4404. * low-latency.
  4405. */
  4406. A_UINT32 low_latency_rate_cnt;
  4407. /** Indicate how many times rate drop happened within SIFS burst */
  4408. A_UINT32 su_burst_rate_drop_cnt;
  4409. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4410. A_UINT32 su_burst_rate_drop_fail_cnt;
  4411. } htt_tx_pdev_rate_stats_sawf_tlv;
  4412. typedef struct {
  4413. htt_tlv_hdr_t tlv_hdr;
  4414. /**
  4415. * BIT [ 7 : 0] :- mac_id
  4416. * BIT [31 : 8] :- reserved
  4417. */
  4418. A_UINT32 mac_id__word;
  4419. /** 11BE EHT DL MU OFDMA LDPC count */
  4420. A_UINT32 be_ofdma_tx_ldpc;
  4421. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4422. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4423. /**
  4424. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4425. */
  4426. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4427. /** 11BE EHT DL MU OFDMA TX BW stats */
  4428. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4429. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4430. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4431. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4432. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4433. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4434. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4435. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4436. typedef struct {
  4437. htt_tlv_hdr_t tlv_hdr;
  4438. /** Tx PPDU duration histogram **/
  4439. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4440. A_UINT32 tx_success_time_us_low;
  4441. A_UINT32 tx_success_time_us_high;
  4442. A_UINT32 tx_fail_time_us_low;
  4443. A_UINT32 tx_fail_time_us_high;
  4444. A_UINT32 pdev_up_time_us_low;
  4445. A_UINT32 pdev_up_time_us_high;
  4446. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4447. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4448. * TLV_TAGS:
  4449. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4450. */
  4451. /* NOTE:
  4452. * This structure is for documentation, and cannot be safely used directly.
  4453. * Instead, use the constituent TLV structures to fill/parse.
  4454. */
  4455. typedef struct {
  4456. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4457. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4458. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4459. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4460. } htt_tx_pdev_rate_stats_t;
  4461. /* == PDEV RX RATE CTRL STATS == */
  4462. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4463. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4464. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4465. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4466. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4467. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4468. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4469. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4470. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4471. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4472. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4473. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4474. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4475. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4476. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4477. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4478. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4479. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4480. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4481. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4482. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4483. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4484. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4485. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4486. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4487. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4488. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4489. */
  4490. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4491. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4492. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4493. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4494. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4495. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4496. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4497. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4498. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4499. */
  4500. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4501. typedef enum {
  4502. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4503. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4504. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4505. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4506. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4507. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4508. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4509. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4510. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4511. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4512. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4513. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4514. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4515. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4516. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4517. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4518. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4519. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4520. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4521. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4522. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4523. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4524. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4525. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4526. do { \
  4527. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4528. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4529. } while (0)
  4530. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4531. typedef enum {
  4532. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4533. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4534. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4535. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4536. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4537. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4538. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4539. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4540. typedef struct {
  4541. htt_tlv_hdr_t tlv_hdr;
  4542. /**
  4543. * BIT [ 7 : 0] :- mac_id
  4544. * BIT [31 : 8] :- reserved
  4545. */
  4546. A_UINT32 mac_id__word;
  4547. A_UINT32 nsts;
  4548. /** Number of rx ldpc packets */
  4549. A_UINT32 rx_ldpc;
  4550. /** Number of rx rts packets */
  4551. A_UINT32 rts_cnt;
  4552. /** units = dB above noise floor */
  4553. A_UINT32 rssi_mgmt;
  4554. /** units = dB above noise floor */
  4555. A_UINT32 rssi_data;
  4556. /** units = dB above noise floor */
  4557. A_UINT32 rssi_comb;
  4558. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4559. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4560. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4561. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4562. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4563. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4564. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4565. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4566. /** units = dB above noise floor */
  4567. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4568. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4569. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4570. /** rx Signal Strength value in dBm unit */
  4571. A_INT32 rssi_in_dbm;
  4572. A_UINT32 rx_11ax_su_ext;
  4573. A_UINT32 rx_11ac_mumimo;
  4574. A_UINT32 rx_11ax_mumimo;
  4575. A_UINT32 rx_11ax_ofdma;
  4576. A_UINT32 txbf;
  4577. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4578. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4579. A_UINT32 rx_active_dur_us_low;
  4580. A_UINT32 rx_active_dur_us_high;
  4581. /** number of times UL MU MIMO RX packets received */
  4582. A_UINT32 rx_11ax_ul_ofdma;
  4583. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4584. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4585. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4586. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4587. /**
  4588. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4589. * (Increments the individual user NSS in the OFDMA PPDU received)
  4590. */
  4591. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4592. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4593. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4594. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4595. A_UINT32 ul_ofdma_rx_stbc;
  4596. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4597. A_UINT32 ul_ofdma_rx_ldpc;
  4598. /**
  4599. * Number of non data PPDUs received for each degree (number of users)
  4600. * in UL OFDMA
  4601. */
  4602. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4603. /**
  4604. * Number of data ppdus received for each degree (number of users)
  4605. * in UL OFDMA
  4606. */
  4607. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4608. /**
  4609. * Number of mpdus passed for each degree (number of users)
  4610. * in UL OFDMA TB PPDU
  4611. */
  4612. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4613. /**
  4614. * Number of mpdus failed for each degree (number of users)
  4615. * in UL OFDMA TB PPDU
  4616. */
  4617. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4618. A_UINT32 nss_count;
  4619. A_UINT32 pilot_count;
  4620. /** RxEVM stats in dB */
  4621. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4622. /**
  4623. * EVM mean across pilots, computed as
  4624. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4625. */
  4626. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4627. /** dBm units */
  4628. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4629. /** per_chain_rssi_pkt_type:
  4630. * This field shows what type of rx frame the per-chain RSSI was computed
  4631. * on, by recording the frame type and sub-type as bit-fields within this
  4632. * field:
  4633. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4634. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4635. * BIT [31 : 8] :- Reserved
  4636. */
  4637. A_UINT32 per_chain_rssi_pkt_type;
  4638. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4639. A_UINT32 rx_su_ndpa;
  4640. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4641. A_UINT32 rx_mu_ndpa;
  4642. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4643. A_UINT32 rx_br_poll;
  4644. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4645. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4646. /**
  4647. * Number of non data ppdus received for each degree (number of users)
  4648. * with UL MUMIMO
  4649. */
  4650. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4651. /**
  4652. * Number of data ppdus received for each degree (number of users)
  4653. * with UL MUMIMO
  4654. */
  4655. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4656. /**
  4657. * Number of mpdus passed for each degree (number of users)
  4658. * with UL MUMIMO TB PPDU
  4659. */
  4660. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4661. /**
  4662. * Number of mpdus failed for each degree (number of users)
  4663. * with UL MUMIMO TB PPDU
  4664. */
  4665. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4666. /**
  4667. * Number of non data ppdus received for each degree (number of users)
  4668. * in UL OFDMA
  4669. */
  4670. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4671. /**
  4672. * Number of data ppdus received for each degree (number of users)
  4673. *in UL OFDMA
  4674. */
  4675. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4676. /* Stats for MCS 12/13 */
  4677. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4678. /*
  4679. * NOTE - this TLV is already large enough that it causes the HTT message
  4680. * carrying it to be nearly at the message size limit that applies to
  4681. * many targets/hosts.
  4682. * No further fields should be added to this TLV without very careful
  4683. * review to ensure the size increase is acceptable.
  4684. */
  4685. } htt_rx_pdev_rate_stats_tlv;
  4686. typedef struct {
  4687. htt_tlv_hdr_t tlv_hdr;
  4688. /** Tx PPDU duration histogram **/
  4689. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4690. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4691. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4692. * TLV_TAGS:
  4693. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4694. */
  4695. /* NOTE:
  4696. * This structure is for documentation, and cannot be safely used directly.
  4697. * Instead, use the constituent TLV structures to fill/parse.
  4698. */
  4699. typedef struct {
  4700. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4701. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4702. } htt_rx_pdev_rate_stats_t;
  4703. typedef struct {
  4704. htt_tlv_hdr_t tlv_hdr;
  4705. /** units = dB above noise floor */
  4706. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4707. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4708. /** rx mcast signal strength value in dBm unit */
  4709. A_INT32 rssi_mcast_in_dbm;
  4710. /** rx mgmt packet signal Strength value in dBm unit */
  4711. A_INT32 rssi_mgmt_in_dbm;
  4712. /*
  4713. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4714. * due to message size limitations.
  4715. */
  4716. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4717. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4718. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4719. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4720. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4721. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4722. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4723. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4724. /* MCS 14,15 */
  4725. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4726. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4727. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4728. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4729. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4730. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4731. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4732. } htt_rx_pdev_rate_ext_stats_tlv;
  4733. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4734. * TLV_TAGS:
  4735. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4736. */
  4737. /* NOTE:
  4738. * This structure is for documentation, and cannot be safely used directly.
  4739. * Instead, use the constituent TLV structures to fill/parse.
  4740. */
  4741. typedef struct {
  4742. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4743. } htt_rx_pdev_rate_ext_stats_t;
  4744. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4745. #define HTT_STATS_CMN_MAC_ID_S 0
  4746. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4747. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4748. HTT_STATS_CMN_MAC_ID_S)
  4749. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4750. do { \
  4751. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4752. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4753. } while (0)
  4754. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4755. typedef struct {
  4756. htt_tlv_hdr_t tlv_hdr;
  4757. /**
  4758. * BIT [ 7 : 0] :- mac_id
  4759. * BIT [31 : 8] :- reserved
  4760. */
  4761. A_UINT32 mac_id__word;
  4762. A_UINT32 rx_11ax_ul_ofdma;
  4763. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4764. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4765. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4766. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4767. A_UINT32 ul_ofdma_rx_stbc;
  4768. A_UINT32 ul_ofdma_rx_ldpc;
  4769. /*
  4770. * These are arrays to hold the number of PPDUs that we received per RU.
  4771. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4772. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4773. */
  4774. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4775. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4776. /*
  4777. * These arrays hold Target RSSI (rx power the AP wants),
  4778. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4779. * which can be identified by AIDs, during trigger based RX.
  4780. * Array acts a circular buffer and holds values for last 5 STAs
  4781. * in the same order as RX.
  4782. */
  4783. /**
  4784. * STA AID array for identifying which STA the
  4785. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4786. */
  4787. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4788. /**
  4789. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4790. */
  4791. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4792. /**
  4793. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4794. */
  4795. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4796. /**
  4797. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4798. */
  4799. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4800. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4801. /*
  4802. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4803. * response to basic trigger. Typically a data response is expected.
  4804. */
  4805. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4806. } htt_rx_pdev_ul_trigger_stats_tlv;
  4807. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4808. * TLV_TAGS:
  4809. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4810. * NOTE:
  4811. * This structure is for documentation, and cannot be safely used directly.
  4812. * Instead, use the constituent TLV structures to fill/parse.
  4813. */
  4814. typedef struct {
  4815. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4816. } htt_rx_pdev_ul_trigger_stats_t;
  4817. typedef struct {
  4818. htt_tlv_hdr_t tlv_hdr;
  4819. /**
  4820. * BIT [ 7 : 0] :- mac_id
  4821. * BIT [31 : 8] :- reserved
  4822. */
  4823. A_UINT32 mac_id__word;
  4824. A_UINT32 rx_11be_ul_ofdma;
  4825. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4826. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4827. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4828. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4829. A_UINT32 be_ul_ofdma_rx_stbc;
  4830. A_UINT32 be_ul_ofdma_rx_ldpc;
  4831. /*
  4832. * These are arrays to hold the number of PPDUs that we received per RU.
  4833. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4834. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4835. */
  4836. /** PPDU level */
  4837. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4838. /** PPDU level */
  4839. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4840. /*
  4841. * These arrays hold Target RSSI (rx power the AP wants),
  4842. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4843. * which can be identified by AIDs, during trigger based RX.
  4844. * Array acts a circular buffer and holds values for last 5 STAs
  4845. * in the same order as RX.
  4846. */
  4847. /**
  4848. * STA AID array for identifying which STA the
  4849. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4850. */
  4851. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4852. /**
  4853. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4854. */
  4855. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4856. /**
  4857. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4858. */
  4859. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4860. /**
  4861. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4862. */
  4863. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4864. /*
  4865. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4866. * response to basic trigger. Typically a data response is expected.
  4867. */
  4868. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4869. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4870. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4871. * TLV_TAGS:
  4872. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4873. * NOTE:
  4874. * This structure is for documentation, and cannot be safely used directly.
  4875. * Instead, use the constituent TLV structures to fill/parse.
  4876. */
  4877. typedef struct {
  4878. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4879. } htt_rx_pdev_be_ul_trigger_stats_t;
  4880. typedef struct {
  4881. htt_tlv_hdr_t tlv_hdr;
  4882. A_UINT32 user_index;
  4883. /** PPDU level */
  4884. A_UINT32 rx_ulofdma_non_data_ppdu;
  4885. /** PPDU level */
  4886. A_UINT32 rx_ulofdma_data_ppdu;
  4887. /** MPDU level */
  4888. A_UINT32 rx_ulofdma_mpdu_ok;
  4889. /** MPDU level */
  4890. A_UINT32 rx_ulofdma_mpdu_fail;
  4891. A_UINT32 rx_ulofdma_non_data_nusers;
  4892. A_UINT32 rx_ulofdma_data_nusers;
  4893. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4894. typedef struct {
  4895. htt_tlv_hdr_t tlv_hdr;
  4896. A_UINT32 user_index;
  4897. /** PPDU level */
  4898. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4899. /** PPDU level */
  4900. A_UINT32 be_rx_ulofdma_data_ppdu;
  4901. /** MPDU level */
  4902. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4903. /** MPDU level */
  4904. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4905. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4906. A_UINT32 be_rx_ulofdma_data_nusers;
  4907. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4908. typedef struct {
  4909. htt_tlv_hdr_t tlv_hdr;
  4910. A_UINT32 user_index;
  4911. /** PPDU level */
  4912. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4913. /** PPDU level */
  4914. A_UINT32 rx_ulmumimo_data_ppdu;
  4915. /** MPDU level */
  4916. A_UINT32 rx_ulmumimo_mpdu_ok;
  4917. /** MPDU level */
  4918. A_UINT32 rx_ulmumimo_mpdu_fail;
  4919. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4920. typedef struct {
  4921. htt_tlv_hdr_t tlv_hdr;
  4922. A_UINT32 user_index;
  4923. /** PPDU level */
  4924. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4925. /** PPDU level */
  4926. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4927. /** MPDU level */
  4928. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4929. /** MPDU level */
  4930. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4931. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4932. /* == RX PDEV/SOC STATS == */
  4933. typedef struct {
  4934. htt_tlv_hdr_t tlv_hdr;
  4935. /**
  4936. * BIT [7:0] :- mac_id
  4937. * BIT [31:8] :- reserved
  4938. *
  4939. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4940. */
  4941. A_UINT32 mac_id__word;
  4942. /** Number of times UL MUMIMO RX packets received */
  4943. A_UINT32 rx_11ax_ul_mumimo;
  4944. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4945. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4946. /**
  4947. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4948. * Index 0 indicates 1xLTF + 1.6 msec GI
  4949. * Index 1 indicates 2xLTF + 1.6 msec GI
  4950. * Index 2 indicates 4xLTF + 3.2 msec GI
  4951. */
  4952. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4953. /**
  4954. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4955. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4956. */
  4957. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4958. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4959. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4960. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4961. A_UINT32 ul_mumimo_rx_stbc;
  4962. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4963. A_UINT32 ul_mumimo_rx_ldpc;
  4964. /* Stats for MCS 12/13 */
  4965. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4966. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4967. /** RSSI in dBm for Rx TB PPDUs */
  4968. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4969. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4970. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4971. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4972. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4973. /** Average pilot EVM measued for RX UL TB PPDU */
  4974. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4975. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4976. /*
  4977. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  4978. * response to basic trigger. Typically a data response is expected.
  4979. */
  4980. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  4981. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4982. typedef struct {
  4983. htt_tlv_hdr_t tlv_hdr;
  4984. /**
  4985. * BIT [7:0] :- mac_id
  4986. * BIT [31:8] :- reserved
  4987. *
  4988. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4989. */
  4990. A_UINT32 mac_id__word;
  4991. /** Number of times UL MUMIMO RX packets received */
  4992. A_UINT32 rx_11be_ul_mumimo;
  4993. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4994. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4995. /**
  4996. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4997. * Index 0 indicates 1xLTF + 1.6 msec GI
  4998. * Index 1 indicates 2xLTF + 1.6 msec GI
  4999. * Index 2 indicates 4xLTF + 3.2 msec GI
  5000. */
  5001. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5002. /**
  5003. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5004. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5005. */
  5006. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5007. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5008. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5009. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5010. A_UINT32 be_ul_mumimo_rx_stbc;
  5011. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5012. A_UINT32 be_ul_mumimo_rx_ldpc;
  5013. /** RSSI in dBm for Rx TB PPDUs */
  5014. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5015. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5016. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5017. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5018. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5019. /** Average pilot EVM measued for RX UL TB PPDU */
  5020. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5021. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5022. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5023. /*
  5024. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5025. * in response to basic trigger. Typically a data response is expected.
  5026. */
  5027. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5028. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5029. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5030. * TLV_TAGS:
  5031. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5032. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5033. */
  5034. typedef struct {
  5035. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5036. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5037. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5038. typedef struct {
  5039. htt_tlv_hdr_t tlv_hdr;
  5040. /** Num Packets received on REO FW ring */
  5041. A_UINT32 fw_reo_ring_data_msdu;
  5042. /** Num bc/mc packets indicated from fw to host */
  5043. A_UINT32 fw_to_host_data_msdu_bcmc;
  5044. /** Num unicast packets indicated from fw to host */
  5045. A_UINT32 fw_to_host_data_msdu_uc;
  5046. /** Num remote buf recycle from offload */
  5047. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5048. /** Num remote free buf given to offload */
  5049. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5050. /** Num unicast packets from local path indicated to host */
  5051. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5052. /** Num unicast packets from REO indicated to host */
  5053. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5054. /** Num Packets received from WBM SW1 ring */
  5055. A_UINT32 wbm_sw_ring_reap;
  5056. /** Num packets from WBM forwarded from fw to host via WBM */
  5057. A_UINT32 wbm_forward_to_host_cnt;
  5058. /** Num packets from WBM recycled to target refill ring */
  5059. A_UINT32 wbm_target_recycle_cnt;
  5060. /**
  5061. * Total Num of recycled to refill ring,
  5062. * including packets from WBM and REO
  5063. */
  5064. A_UINT32 target_refill_ring_recycle_cnt;
  5065. } htt_rx_soc_fw_stats_tlv;
  5066. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5067. /* NOTE: Variable length TLV, use length spec to infer array size */
  5068. typedef struct {
  5069. htt_tlv_hdr_t tlv_hdr;
  5070. /** Num ring empty encountered */
  5071. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5072. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5073. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5074. /* NOTE: Variable length TLV, use length spec to infer array size */
  5075. typedef struct {
  5076. htt_tlv_hdr_t tlv_hdr;
  5077. /** Num total buf refilled from refill ring */
  5078. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5079. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5080. /* RXDMA error code from WBM released packets */
  5081. typedef enum {
  5082. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5083. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5084. HTT_RX_RXDMA_FCS_ERR = 2,
  5085. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5086. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5087. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5088. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5089. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5090. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5091. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5092. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5093. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5094. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5095. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5096. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5097. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5098. /*
  5099. * This MAX_ERR_CODE should not be used in any host/target messages,
  5100. * so that even though it is defined within a host/target interface
  5101. * definition header file, it isn't actually part of the host/target
  5102. * interface, and thus can be modified.
  5103. */
  5104. HTT_RX_RXDMA_MAX_ERR_CODE
  5105. } htt_rx_rxdma_error_code_enum;
  5106. /* NOTE: Variable length TLV, use length spec to infer array size */
  5107. typedef struct {
  5108. htt_tlv_hdr_t tlv_hdr;
  5109. /** NOTE:
  5110. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5111. * It is expected but not required that the target will provide a rxdma_err element
  5112. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5113. * MAX_ERR_CODE. The host should ignore any array elements whose
  5114. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5115. */
  5116. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5117. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5118. /* REO error code from WBM released packets */
  5119. typedef enum {
  5120. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5121. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5122. HTT_RX_AMPDU_IN_NON_BA = 2,
  5123. HTT_RX_NON_BA_DUPLICATE = 3,
  5124. HTT_RX_BA_DUPLICATE = 4,
  5125. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5126. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5127. HTT_RX_REGULAR_FRAME_OOR = 7,
  5128. HTT_RX_BAR_FRAME_OOR = 8,
  5129. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5130. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5131. HTT_RX_PN_CHECK_FAILED = 11,
  5132. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5133. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5134. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5135. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5136. /*
  5137. * This MAX_ERR_CODE should not be used in any host/target messages,
  5138. * so that even though it is defined within a host/target interface
  5139. * definition header file, it isn't actually part of the host/target
  5140. * interface, and thus can be modified.
  5141. */
  5142. HTT_RX_REO_MAX_ERR_CODE
  5143. } htt_rx_reo_error_code_enum;
  5144. /* NOTE: Variable length TLV, use length spec to infer array size */
  5145. typedef struct {
  5146. htt_tlv_hdr_t tlv_hdr;
  5147. /** NOTE:
  5148. * The mapping of REO error types to reo_err array elements is HW dependent.
  5149. * It is expected but not required that the target will provide a rxdma_err element
  5150. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5151. * MAX_ERR_CODE. The host should ignore any array elements whose
  5152. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5153. */
  5154. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5155. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5156. /* NOTE:
  5157. * This structure is for documentation, and cannot be safely used directly.
  5158. * Instead, use the constituent TLV structures to fill/parse.
  5159. */
  5160. typedef struct {
  5161. htt_rx_soc_fw_stats_tlv fw_tlv;
  5162. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5163. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5164. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5165. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5166. } htt_rx_soc_stats_t;
  5167. /* == RX PDEV STATS == */
  5168. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5169. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5170. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5171. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5172. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5173. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5174. do { \
  5175. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5176. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5177. } while (0)
  5178. typedef struct {
  5179. htt_tlv_hdr_t tlv_hdr;
  5180. /**
  5181. * BIT [ 7 : 0] :- mac_id
  5182. * BIT [31 : 8] :- reserved
  5183. */
  5184. A_UINT32 mac_id__word;
  5185. /** Num PPDU status processed from HW */
  5186. A_UINT32 ppdu_recvd;
  5187. /** Num MPDU across PPDUs with FCS ok */
  5188. A_UINT32 mpdu_cnt_fcs_ok;
  5189. /** Num MPDU across PPDUs with FCS err */
  5190. A_UINT32 mpdu_cnt_fcs_err;
  5191. /** Num MSDU across PPDUs */
  5192. A_UINT32 tcp_msdu_cnt;
  5193. /** Num MSDU across PPDUs */
  5194. A_UINT32 tcp_ack_msdu_cnt;
  5195. /** Num MSDU across PPDUs */
  5196. A_UINT32 udp_msdu_cnt;
  5197. /** Num MSDU across PPDUs */
  5198. A_UINT32 other_msdu_cnt;
  5199. /** Num MPDU on FW ring indicated */
  5200. A_UINT32 fw_ring_mpdu_ind;
  5201. /** Num MGMT MPDU given to protocol */
  5202. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5203. /** Num ctrl MPDU given to protocol */
  5204. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5205. /** Num mcast data packet received */
  5206. A_UINT32 fw_ring_mcast_data_msdu;
  5207. /** Num broadcast data packet received */
  5208. A_UINT32 fw_ring_bcast_data_msdu;
  5209. /** Num unicast data packet received */
  5210. A_UINT32 fw_ring_ucast_data_msdu;
  5211. /** Num null data packet received */
  5212. A_UINT32 fw_ring_null_data_msdu;
  5213. /** Num MPDU on FW ring dropped */
  5214. A_UINT32 fw_ring_mpdu_drop;
  5215. /** Num buf indication to offload */
  5216. A_UINT32 ofld_local_data_ind_cnt;
  5217. /** Num buf recycle from offload */
  5218. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5219. /** Num buf indication to data_rx */
  5220. A_UINT32 drx_local_data_ind_cnt;
  5221. /** Num buf recycle from data_rx */
  5222. A_UINT32 drx_local_data_buf_recycle_cnt;
  5223. /** Num buf indication to protocol */
  5224. A_UINT32 local_nondata_ind_cnt;
  5225. /** Num buf recycle from protocol */
  5226. A_UINT32 local_nondata_buf_recycle_cnt;
  5227. /** Num buf fed */
  5228. A_UINT32 fw_status_buf_ring_refill_cnt;
  5229. /** Num ring empty encountered */
  5230. A_UINT32 fw_status_buf_ring_empty_cnt;
  5231. /** Num buf fed */
  5232. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5233. /** Num ring empty encountered */
  5234. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5235. /** Num buf fed */
  5236. A_UINT32 fw_link_buf_ring_refill_cnt;
  5237. /** Num ring empty encountered */
  5238. A_UINT32 fw_link_buf_ring_empty_cnt;
  5239. /** Num buf fed */
  5240. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5241. /** Num ring empty encountered */
  5242. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5243. /** Num buf fed */
  5244. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5245. /** Num ring empty encountered */
  5246. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5247. /** Num buf fed */
  5248. A_UINT32 mon_status_buf_ring_refill_cnt;
  5249. /** Num ring empty encountered */
  5250. A_UINT32 mon_status_buf_ring_empty_cnt;
  5251. /** Num buf fed */
  5252. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5253. /** Num ring empty encountered */
  5254. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5255. /** Num buf fed */
  5256. A_UINT32 mon_dest_ring_update_cnt;
  5257. /** Num ring full encountered */
  5258. A_UINT32 mon_dest_ring_full_cnt;
  5259. /** Num rx suspend is attempted */
  5260. A_UINT32 rx_suspend_cnt;
  5261. /** Num rx suspend failed */
  5262. A_UINT32 rx_suspend_fail_cnt;
  5263. /** Num rx resume attempted */
  5264. A_UINT32 rx_resume_cnt;
  5265. /** Num rx resume failed */
  5266. A_UINT32 rx_resume_fail_cnt;
  5267. /** Num rx ring switch */
  5268. A_UINT32 rx_ring_switch_cnt;
  5269. /** Num rx ring restore */
  5270. A_UINT32 rx_ring_restore_cnt;
  5271. /** Num rx flush issued */
  5272. A_UINT32 rx_flush_cnt;
  5273. /** Num rx recovery */
  5274. A_UINT32 rx_recovery_reset_cnt;
  5275. } htt_rx_pdev_fw_stats_tlv;
  5276. typedef struct {
  5277. htt_tlv_hdr_t tlv_hdr;
  5278. /** peer mac address */
  5279. htt_mac_addr peer_mac_addr;
  5280. /** Num of tx mgmt frames with subtype on peer level */
  5281. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5282. /** Num of rx mgmt frames with subtype on peer level */
  5283. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5284. } htt_peer_ctrl_path_txrx_stats_tlv;
  5285. #define HTT_STATS_PHY_ERR_MAX 43
  5286. typedef struct {
  5287. htt_tlv_hdr_t tlv_hdr;
  5288. /**
  5289. * BIT [ 7 : 0] :- mac_id
  5290. * BIT [31 : 8] :- reserved
  5291. */
  5292. A_UINT32 mac_id__word;
  5293. /** Num of phy err */
  5294. A_UINT32 total_phy_err_cnt;
  5295. /** Counts of different types of phy errs
  5296. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5297. * The only currently-supported mapping is shown below:
  5298. *
  5299. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5300. * 1 phyrx_err_synth_off
  5301. * 2 phyrx_err_ofdma_timing
  5302. * 3 phyrx_err_ofdma_signal_parity
  5303. * 4 phyrx_err_ofdma_rate_illegal
  5304. * 5 phyrx_err_ofdma_length_illegal
  5305. * 6 phyrx_err_ofdma_restart
  5306. * 7 phyrx_err_ofdma_service
  5307. * 8 phyrx_err_ppdu_ofdma_power_drop
  5308. * 9 phyrx_err_cck_blokker
  5309. * 10 phyrx_err_cck_timing
  5310. * 11 phyrx_err_cck_header_crc
  5311. * 12 phyrx_err_cck_rate_illegal
  5312. * 13 phyrx_err_cck_length_illegal
  5313. * 14 phyrx_err_cck_restart
  5314. * 15 phyrx_err_cck_service
  5315. * 16 phyrx_err_cck_power_drop
  5316. * 17 phyrx_err_ht_crc_err
  5317. * 18 phyrx_err_ht_length_illegal
  5318. * 19 phyrx_err_ht_rate_illegal
  5319. * 20 phyrx_err_ht_zlf
  5320. * 21 phyrx_err_false_radar_ext
  5321. * 22 phyrx_err_green_field
  5322. * 23 phyrx_err_bw_gt_dyn_bw
  5323. * 24 phyrx_err_leg_ht_mismatch
  5324. * 25 phyrx_err_vht_crc_error
  5325. * 26 phyrx_err_vht_siga_unsupported
  5326. * 27 phyrx_err_vht_lsig_len_invalid
  5327. * 28 phyrx_err_vht_ndp_or_zlf
  5328. * 29 phyrx_err_vht_nsym_lt_zero
  5329. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5330. * 31 phyrx_err_vht_rx_skip_group_id0
  5331. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5332. * 33 phyrx_err_vht_rx_skip_group_id63
  5333. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5334. * 35 phyrx_err_defer_nap
  5335. * 36 phyrx_err_fdomain_timeout
  5336. * 37 phyrx_err_lsig_rel_check
  5337. * 38 phyrx_err_bt_collision
  5338. * 39 phyrx_err_unsupported_mu_feedback
  5339. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5340. * 41 phyrx_err_unsupported_cbf
  5341. * 42 phyrx_err_other
  5342. */
  5343. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5344. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5345. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5346. /* NOTE: Variable length TLV, use length spec to infer array size */
  5347. typedef struct {
  5348. htt_tlv_hdr_t tlv_hdr;
  5349. /** Num error MPDU for each RxDMA error type */
  5350. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5351. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5352. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5353. /* NOTE: Variable length TLV, use length spec to infer array size */
  5354. typedef struct {
  5355. htt_tlv_hdr_t tlv_hdr;
  5356. /** Num MPDU dropped */
  5357. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5358. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5359. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5360. * TLV_TAGS:
  5361. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5362. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5363. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5364. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5365. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5366. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5367. */
  5368. /* NOTE:
  5369. * This structure is for documentation, and cannot be safely used directly.
  5370. * Instead, use the constituent TLV structures to fill/parse.
  5371. */
  5372. typedef struct {
  5373. htt_rx_soc_stats_t soc_stats;
  5374. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5375. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5376. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5377. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5378. } htt_rx_pdev_stats_t;
  5379. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5380. * TLV_TAGS:
  5381. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5382. *
  5383. */
  5384. typedef struct {
  5385. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5386. } htt_ctrl_path_txrx_stats_t;
  5387. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5388. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5389. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5390. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5391. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5392. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5393. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5394. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5395. typedef struct {
  5396. htt_tlv_hdr_t tlv_hdr;
  5397. /* Below values are obtained from the HW Cycles counter registers */
  5398. A_UINT32 tx_frame_usec;
  5399. A_UINT32 rx_frame_usec;
  5400. A_UINT32 rx_clear_usec;
  5401. A_UINT32 my_rx_frame_usec;
  5402. A_UINT32 usec_cnt;
  5403. A_UINT32 med_rx_idle_usec;
  5404. A_UINT32 med_tx_idle_global_usec;
  5405. A_UINT32 cca_obss_usec;
  5406. } htt_pdev_stats_cca_counters_tlv;
  5407. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5408. * due to lack of support in some host stats infrastructures for
  5409. * TLVs nested within TLVs.
  5410. */
  5411. typedef struct {
  5412. htt_tlv_hdr_t tlv_hdr;
  5413. /** The channel number on which these stats were collected */
  5414. A_UINT32 chan_num;
  5415. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5416. A_UINT32 num_records;
  5417. /**
  5418. * Bit map of valid CCA counters
  5419. * Bit0 - tx_frame_usec
  5420. * Bit1 - rx_frame_usec
  5421. * Bit2 - rx_clear_usec
  5422. * Bit3 - my_rx_frame_usec
  5423. * bit4 - usec_cnt
  5424. * Bit5 - med_rx_idle_usec
  5425. * Bit6 - med_tx_idle_global_usec
  5426. * Bit7 - cca_obss_usec
  5427. *
  5428. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5429. */
  5430. A_UINT32 valid_cca_counters_bitmap;
  5431. /** Indicates the stats collection interval
  5432. * Valid Values:
  5433. * 100 - For the 100ms interval CCA stats histogram
  5434. * 1000 - For 1sec interval CCA histogram
  5435. * 0xFFFFFFFF - For Cumulative CCA Stats
  5436. */
  5437. A_UINT32 collection_interval;
  5438. /**
  5439. * This will be followed by an array which contains the CCA stats
  5440. * collected in the last N intervals,
  5441. * if the indication is for last N intervals CCA stats.
  5442. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5443. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5444. */
  5445. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5446. } htt_pdev_cca_stats_hist_tlv;
  5447. typedef struct {
  5448. htt_tlv_hdr_t tlv_hdr;
  5449. /** The channel number on which these stats were collected */
  5450. A_UINT32 chan_num;
  5451. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5452. A_UINT32 num_records;
  5453. /**
  5454. * Bit map of valid CCA counters
  5455. * Bit0 - tx_frame_usec
  5456. * Bit1 - rx_frame_usec
  5457. * Bit2 - rx_clear_usec
  5458. * Bit3 - my_rx_frame_usec
  5459. * bit4 - usec_cnt
  5460. * Bit5 - med_rx_idle_usec
  5461. * Bit6 - med_tx_idle_global_usec
  5462. * Bit7 - cca_obss_usec
  5463. *
  5464. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5465. */
  5466. A_UINT32 valid_cca_counters_bitmap;
  5467. /** Indicates the stats collection interval
  5468. * Valid Values:
  5469. * 100 - For the 100ms interval CCA stats histogram
  5470. * 1000 - For 1sec interval CCA histogram
  5471. * 0xFFFFFFFF - For Cumulative CCA Stats
  5472. */
  5473. A_UINT32 collection_interval;
  5474. /**
  5475. * This will be followed by an array which contains the CCA stats
  5476. * collected in the last N intervals,
  5477. * if the indication is for last N intervals CCA stats.
  5478. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5479. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5480. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5481. */
  5482. } htt_pdev_cca_stats_hist_v1_tlv;
  5483. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5484. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5485. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5486. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5487. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5488. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5489. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5490. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5491. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5492. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5493. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5494. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5495. do { \
  5496. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5497. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5498. } while (0)
  5499. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5500. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5501. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5502. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5503. do { \
  5504. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5505. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5506. } while (0)
  5507. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5508. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5509. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5510. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5511. do { \
  5512. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5513. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5514. } while (0)
  5515. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5516. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5517. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5518. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5519. do { \
  5520. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5521. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5522. } while (0)
  5523. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5524. typedef struct {
  5525. htt_tlv_hdr_t tlv_hdr;
  5526. A_UINT32 vdev_id;
  5527. htt_mac_addr peer_mac;
  5528. A_UINT32 flow_id_flags;
  5529. /**
  5530. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5531. * not initiated by host
  5532. */
  5533. A_UINT32 dialog_id;
  5534. A_UINT32 wake_dura_us;
  5535. A_UINT32 wake_intvl_us;
  5536. A_UINT32 sp_offset_us;
  5537. } htt_pdev_stats_twt_session_tlv;
  5538. typedef struct {
  5539. htt_tlv_hdr_t tlv_hdr;
  5540. A_UINT32 pdev_id;
  5541. A_UINT32 num_sessions;
  5542. htt_pdev_stats_twt_session_tlv twt_session[1];
  5543. } htt_pdev_stats_twt_sessions_tlv;
  5544. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5545. * TLV_TAGS:
  5546. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5547. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5548. */
  5549. /* NOTE:
  5550. * This structure is for documentation, and cannot be safely used directly.
  5551. * Instead, use the constituent TLV structures to fill/parse.
  5552. */
  5553. typedef struct {
  5554. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5555. } htt_pdev_twt_sessions_stats_t;
  5556. typedef enum {
  5557. /* Global link descriptor queued in REO */
  5558. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5559. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5560. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5561. /*Number of queue descriptors of this aging group */
  5562. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5563. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5564. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5565. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5566. /* Total number of MSDUs buffered in AC */
  5567. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5568. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5569. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5570. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5571. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5572. } htt_rx_reo_resource_sample_id_enum;
  5573. typedef struct {
  5574. htt_tlv_hdr_t tlv_hdr;
  5575. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5576. /** htt_rx_reo_debug_sample_id_enum */
  5577. A_UINT32 sample_id;
  5578. /** Max value of all samples */
  5579. A_UINT32 total_max;
  5580. /** Average value of total samples */
  5581. A_UINT32 total_avg;
  5582. /** Num of samples including both zeros and non zeros ones*/
  5583. A_UINT32 total_sample;
  5584. /** Average value of all non zeros samples */
  5585. A_UINT32 non_zeros_avg;
  5586. /** Num of non zeros samples */
  5587. A_UINT32 non_zeros_sample;
  5588. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5589. A_UINT32 last_non_zeros_max;
  5590. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5591. A_UINT32 last_non_zeros_min;
  5592. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5593. A_UINT32 last_non_zeros_avg;
  5594. /** Num of last non zero samples */
  5595. A_UINT32 last_non_zeros_sample;
  5596. } htt_rx_reo_resource_stats_tlv_v;
  5597. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5598. * TLV_TAGS:
  5599. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5600. */
  5601. /* NOTE:
  5602. * This structure is for documentation, and cannot be safely used directly.
  5603. * Instead, use the constituent TLV structures to fill/parse.
  5604. */
  5605. typedef struct {
  5606. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5607. } htt_soc_reo_resource_stats_t;
  5608. /* == TX SOUNDING STATS == */
  5609. /* config_param0 */
  5610. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5611. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5612. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5613. typedef enum {
  5614. /* Implicit beamforming stats */
  5615. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5616. /* Single user short inter frame sequence steer stats */
  5617. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5618. /* Single user random back off steer stats */
  5619. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5620. /* Multi user short inter frame sequence steer stats */
  5621. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5622. /* Multi user random back off steer stats */
  5623. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5624. /* For backward compatability new modes cannot be added */
  5625. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5626. } htt_txbf_sound_steer_modes;
  5627. typedef enum {
  5628. HTT_TX_AC_SOUNDING_MODE = 0,
  5629. HTT_TX_AX_SOUNDING_MODE = 1,
  5630. HTT_TX_BE_SOUNDING_MODE = 2,
  5631. HTT_TX_CMN_SOUNDING_MODE = 3,
  5632. } htt_stats_sounding_tx_mode;
  5633. typedef struct {
  5634. htt_tlv_hdr_t tlv_hdr;
  5635. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5636. /* Counts number of soundings for all steering modes in each bw */
  5637. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5638. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5639. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5640. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5641. /**
  5642. * The sounding array is a 2-D array stored as an 1-D array of
  5643. * A_UINT32. The stats for a particular user/bw combination is
  5644. * referenced with the following:
  5645. *
  5646. * sounding[(user* max_bw) + bw]
  5647. *
  5648. * ... where max_bw == 4 for 160mhz
  5649. */
  5650. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5651. /* cv upload handler stats */
  5652. /** total times CV nc mismatched */
  5653. A_UINT32 cv_nc_mismatch_err;
  5654. /** total times CV has FCS error */
  5655. A_UINT32 cv_fcs_err;
  5656. /** total times CV has invalid NSS index */
  5657. A_UINT32 cv_frag_idx_mismatch;
  5658. /** total times CV has invalid SW peer ID */
  5659. A_UINT32 cv_invalid_peer_id;
  5660. /** total times CV rejected because TXBF is not setup in peer */
  5661. A_UINT32 cv_no_txbf_setup;
  5662. /** total times CV expired while in updating state */
  5663. A_UINT32 cv_expiry_in_update;
  5664. /** total times Pkt b/w exceeding the cbf_bw */
  5665. A_UINT32 cv_pkt_bw_exceed;
  5666. /** total times CV DMA not completed */
  5667. A_UINT32 cv_dma_not_done_err;
  5668. /** total times CV update to peer failed */
  5669. A_UINT32 cv_update_failed;
  5670. /* cv query stats */
  5671. /** total times CV query happened */
  5672. A_UINT32 cv_total_query;
  5673. /** total pattern based CV query */
  5674. A_UINT32 cv_total_pattern_query;
  5675. /** total BW based CV query */
  5676. A_UINT32 cv_total_bw_query;
  5677. /** incorrect encoding in CV flags */
  5678. A_UINT32 cv_invalid_bw_coding;
  5679. /** forced sounding enabled for the peer */
  5680. A_UINT32 cv_forced_sounding;
  5681. /** standalone sounding sequence on-going */
  5682. A_UINT32 cv_standalone_sounding;
  5683. /** NC of available CV lower than expected */
  5684. A_UINT32 cv_nc_mismatch;
  5685. /** feedback type different from expected */
  5686. A_UINT32 cv_fb_type_mismatch;
  5687. /** CV BW not equal to expected BW for OFDMA */
  5688. A_UINT32 cv_ofdma_bw_mismatch;
  5689. /** CV BW not greater than or equal to expected BW */
  5690. A_UINT32 cv_bw_mismatch;
  5691. /** CV pattern not matching with the expected pattern */
  5692. A_UINT32 cv_pattern_mismatch;
  5693. /** CV available is of different preamble type than expected. */
  5694. A_UINT32 cv_preamble_mismatch;
  5695. /** NR of available CV is lower than expected. */
  5696. A_UINT32 cv_nr_mismatch;
  5697. /** CV in use count has exceeded threshold and cannot be used further. */
  5698. A_UINT32 cv_in_use_cnt_exceeded;
  5699. /** A valid CV has been found. */
  5700. A_UINT32 cv_found;
  5701. /** No valid CV was found. */
  5702. A_UINT32 cv_not_found;
  5703. /** Sounding per user in 320MHz bandwidth */
  5704. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5705. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5706. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5707. /* This part can be used for new counters added for CV query/upload. */
  5708. /** non-trigger based ranging sequence on-going */
  5709. A_UINT32 cv_ntbr_sounding;
  5710. /** CV found, but upload is in progress. */
  5711. A_UINT32 cv_found_upload_in_progress;
  5712. /** Expired CV found during query. */
  5713. A_UINT32 cv_expired_during_query;
  5714. /** total times CV dma timeout happened */
  5715. A_UINT32 cv_dma_timeout_error;
  5716. /** total times CV bufs uploaded for IBF case */
  5717. A_UINT32 cv_buf_ibf_uploads;
  5718. /** total times CV bufs uploaded for EBF case */
  5719. A_UINT32 cv_buf_ebf_uploads;
  5720. /** total times CV bufs received from IPC ring */
  5721. A_UINT32 cv_buf_received;
  5722. /** total times CV bufs fed back to the IPC ring */
  5723. A_UINT32 cv_buf_fed_back;
  5724. /* Total times CV query happened for IBF case */
  5725. A_UINT32 cv_total_query_ibf;
  5726. /* A valid CV has been found for IBF case */
  5727. A_UINT32 cv_found_ibf;
  5728. /* A valid CV has not been found for IBF case */
  5729. A_UINT32 cv_not_found_ibf;
  5730. /* Expired CV found during query for IBF case */
  5731. A_UINT32 cv_expired_during_query_ibf;
  5732. } htt_tx_sounding_stats_tlv;
  5733. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5734. * TLV_TAGS:
  5735. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5736. */
  5737. /* NOTE:
  5738. * This structure is for documentation, and cannot be safely used directly.
  5739. * Instead, use the constituent TLV structures to fill/parse.
  5740. */
  5741. typedef struct {
  5742. htt_tx_sounding_stats_tlv sounding_tlv;
  5743. } htt_tx_sounding_stats_t;
  5744. typedef struct {
  5745. htt_tlv_hdr_t tlv_hdr;
  5746. A_UINT32 num_obss_tx_ppdu_success;
  5747. A_UINT32 num_obss_tx_ppdu_failure;
  5748. /** num_sr_tx_transmissions:
  5749. * Counter of TX done by aborting other BSS RX with spatial reuse
  5750. * (for cases where rx RSSI from other BSS is below the packet-detection
  5751. * threshold for doing spatial reuse)
  5752. */
  5753. union {
  5754. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5755. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5756. };
  5757. union {
  5758. /**
  5759. * Count the number of times the RSSI from an other-BSS signal
  5760. * is below the spatial reuse power threshold, thus providing an
  5761. * opportunity for spatial reuse since OBSS interference will be
  5762. * inconsequential.
  5763. */
  5764. A_UINT32 num_spatial_reuse_opportunities;
  5765. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5766. * This old name has been deprecated because it does not
  5767. * clearly and accurately reflect the information stored within
  5768. * this field.
  5769. * Use the new name (num_spatial_reuse_opportunities) instead of
  5770. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5771. */
  5772. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5773. };
  5774. /**
  5775. * Count of number of times OBSS frames were aborted and non-SRG
  5776. * opportunities were created. Non-SRG opportunities are created when
  5777. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5778. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5779. * allow non-SRG TX.
  5780. */
  5781. A_UINT32 num_non_srg_opportunities;
  5782. /**
  5783. * Count of number of times TX PPDU were transmitted using non-SRG
  5784. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5785. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5786. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5787. * tranmission happens.
  5788. */
  5789. A_UINT32 num_non_srg_ppdu_tried;
  5790. /**
  5791. * Count of number of times non-SRG based TX transmissions were successful
  5792. */
  5793. A_UINT32 num_non_srg_ppdu_success;
  5794. /**
  5795. * Count of number of times OBSS frames were aborted and SRG opportunities
  5796. * were created. Srg opportunities are created when incoming OBSS RSSI
  5797. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5798. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5799. * registers allow SRG TX.
  5800. */
  5801. A_UINT32 num_srg_opportunities;
  5802. /**
  5803. * Count of number of times TX PPDU were transmitted using SRG
  5804. * opportunities created.
  5805. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5806. * threshold configured in each PPDU.
  5807. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5808. * then SRG tranmission happens.
  5809. */
  5810. A_UINT32 num_srg_ppdu_tried;
  5811. /**
  5812. * Count of number of times SRG based TX transmissions were successful
  5813. */
  5814. A_UINT32 num_srg_ppdu_success;
  5815. /**
  5816. * Count of number of times PSR opportunities were created by aborting
  5817. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5818. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5819. * based spatial reuse.
  5820. */
  5821. A_UINT32 num_psr_opportunities;
  5822. /**
  5823. * Count of number of times TX PPDU were transmitted using PSR
  5824. * opportunities created.
  5825. */
  5826. A_UINT32 num_psr_ppdu_tried;
  5827. /**
  5828. * Count of number of times PSR based TX transmissions were successful.
  5829. */
  5830. A_UINT32 num_psr_ppdu_success;
  5831. /**
  5832. * Count of number of times TX PPDU per access category were transmitted
  5833. * using non-SRG opportunities created.
  5834. */
  5835. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5836. /**
  5837. * Count of number of times non-SRG based TX transmissions per access
  5838. * category were successful
  5839. */
  5840. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5841. /**
  5842. * Count of number of times TX PPDU per access category were transmitted
  5843. * using SRG opportunities created.
  5844. */
  5845. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5846. /**
  5847. * Count of number of times SRG based TX transmissions per access
  5848. * category were successful
  5849. */
  5850. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5851. /**
  5852. * Count of number of times ppdu was flushed due to ongoing OBSS
  5853. * frame duration value lesser than minimum required frame duration.
  5854. */
  5855. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5856. /**
  5857. * Count of number of times ppdu was flushed due to ppdu duration
  5858. * exceeding aborted OBSS frame duration
  5859. */
  5860. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5861. } htt_pdev_obss_pd_stats_tlv;
  5862. /* NOTE:
  5863. * This structure is for documentation, and cannot be safely used directly.
  5864. * Instead, use the constituent TLV structures to fill/parse.
  5865. */
  5866. typedef struct {
  5867. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5868. } htt_pdev_obss_pd_stats_t;
  5869. typedef struct {
  5870. htt_tlv_hdr_t tlv_hdr;
  5871. A_UINT32 pdev_id;
  5872. A_UINT32 current_head_idx;
  5873. A_UINT32 current_tail_idx;
  5874. A_UINT32 num_htt_msgs_sent;
  5875. /**
  5876. * Time in milliseconds for which the ring has been in
  5877. * its current backpressure condition
  5878. */
  5879. A_UINT32 backpressure_time_ms;
  5880. /** backpressure_hist -
  5881. * histogram showing how many times different degrees of backpressure
  5882. * duration occurred:
  5883. * Index 0 indicates the number of times ring was
  5884. * continously in backpressure state for 100 - 200ms.
  5885. * Index 1 indicates the number of times ring was
  5886. * continously in backpressure state for 200 - 300ms.
  5887. * Index 2 indicates the number of times ring was
  5888. * continously in backpressure state for 300 - 400ms.
  5889. * Index 3 indicates the number of times ring was
  5890. * continously in backpressure state for 400 - 500ms.
  5891. * Index 4 indicates the number of times ring was
  5892. * continously in backpressure state beyond 500ms.
  5893. */
  5894. A_UINT32 backpressure_hist[5];
  5895. } htt_ring_backpressure_stats_tlv;
  5896. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5897. * TLV_TAGS:
  5898. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5899. */
  5900. /* NOTE:
  5901. * This structure is for documentation, and cannot be safely used directly.
  5902. * Instead, use the constituent TLV structures to fill/parse.
  5903. */
  5904. typedef struct {
  5905. htt_sring_cmn_tlv cmn_tlv;
  5906. struct {
  5907. htt_stats_string_tlv sring_str_tlv;
  5908. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5909. } r[1]; /* variable-length array */
  5910. } htt_ring_backpressure_stats_t;
  5911. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5912. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5913. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5914. typedef struct {
  5915. htt_tlv_hdr_t tlv_hdr;
  5916. /** print_header:
  5917. * This field suggests whether the host should print a header when
  5918. * displaying the TLV (because this is the first latency_prof_stats
  5919. * TLV within a series), or if only the TLV contents should be displayed
  5920. * without a header (because this is not the first TLV within the series).
  5921. */
  5922. A_UINT32 print_header;
  5923. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5924. /** number of data values included in the tot sum */
  5925. A_UINT32 cnt;
  5926. /** time in us */
  5927. A_UINT32 min;
  5928. /** time in us */
  5929. A_UINT32 max;
  5930. A_UINT32 last;
  5931. /** time in us */
  5932. A_UINT32 tot;
  5933. /** time in us */
  5934. A_UINT32 avg;
  5935. /** hist_intvl:
  5936. * Histogram interval, i.e. the latency range covered by each
  5937. * bin of the histogram, in microsecond units.
  5938. * hist[0] counts how many latencies were between 0 to hist_intvl
  5939. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5940. * hist[2] counts how many latencies were more than 2*hist_intvl
  5941. */
  5942. A_UINT32 hist_intvl;
  5943. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5944. /** max page faults in any 1 sampling window */
  5945. A_UINT32 page_fault_max;
  5946. /** summed over all sampling windows */
  5947. A_UINT32 page_fault_total;
  5948. /** ignored_latency_count:
  5949. * ignore some of profile latency to avoid avg skewing
  5950. */
  5951. A_UINT32 ignored_latency_count;
  5952. /** interrupts_max: max interrupts within any single sampling window */
  5953. A_UINT32 interrupts_max;
  5954. /** interrupts_hist: histogram of interrupt rate
  5955. * bin0 contains the number of sampling windows that had 0 interrupts,
  5956. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5957. * bin2 contains the number of sampling windows that had > 4 interrupts
  5958. */
  5959. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5960. } htt_latency_prof_stats_tlv;
  5961. typedef struct {
  5962. htt_tlv_hdr_t tlv_hdr;
  5963. /** duration:
  5964. * Time period over which counts were gathered, units = microseconds.
  5965. */
  5966. A_UINT32 duration;
  5967. A_UINT32 tx_msdu_cnt;
  5968. A_UINT32 tx_mpdu_cnt;
  5969. A_UINT32 tx_ppdu_cnt;
  5970. A_UINT32 rx_msdu_cnt;
  5971. A_UINT32 rx_mpdu_cnt;
  5972. } htt_latency_prof_ctx_tlv;
  5973. typedef struct {
  5974. htt_tlv_hdr_t tlv_hdr;
  5975. /** count of enabled profiles */
  5976. A_UINT32 prof_enable_cnt;
  5977. } htt_latency_prof_cnt_tlv;
  5978. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5979. * TLV_TAGS:
  5980. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5981. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5982. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5983. */
  5984. /* NOTE:
  5985. * This structure is for documentation, and cannot be safely used directly.
  5986. * Instead, use the constituent TLV structures to fill/parse.
  5987. */
  5988. typedef struct {
  5989. htt_latency_prof_stats_tlv latency_prof_stat;
  5990. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5991. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5992. } htt_soc_latency_stats_t;
  5993. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5994. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5995. #define HTT_RX_SQUARE_INDEX 6
  5996. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5997. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5998. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5999. * TLV_TAGS:
  6000. * - HTT_STATS_RX_FSE_STATS_TAG
  6001. */
  6002. typedef struct {
  6003. htt_tlv_hdr_t tlv_hdr;
  6004. /**
  6005. * Number of times host requested for fse enable/disable
  6006. */
  6007. A_UINT32 fse_enable_cnt;
  6008. A_UINT32 fse_disable_cnt;
  6009. /**
  6010. * Number of times host requested for fse cache invalidation
  6011. * individual entries or full cache
  6012. */
  6013. A_UINT32 fse_cache_invalidate_entry_cnt;
  6014. A_UINT32 fse_full_cache_invalidate_cnt;
  6015. /**
  6016. * Cache hits count will increase if there is a matching flow in the cache
  6017. * There is no register for cache miss but the number of cache misses can
  6018. * be calculated as
  6019. * cache miss = (num_searches - cache_hits)
  6020. * Thus, there is no need to have a separate variable for cache misses.
  6021. * Num searches is flow search times done in the cache.
  6022. */
  6023. A_UINT32 fse_num_cache_hits_cnt;
  6024. A_UINT32 fse_num_searches_cnt;
  6025. /**
  6026. * Cache Occupancy holds 2 types of values: Peak and Current.
  6027. * 10 bins are used to keep track of peak occupancy.
  6028. * 8 of these bins represent ranges of values, while the first and last
  6029. * bins represent the extreme cases of the cache being completely empty
  6030. * or completely full.
  6031. * For the non-extreme bins, the number of cache occupancy values per
  6032. * bin is the maximum cache occupancy (128), divided by the number of
  6033. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6034. * The range of values for each histogram bins is specified below:
  6035. * Bin0 = Counter increments when cache occupancy is empty
  6036. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6037. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6038. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6039. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6040. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6041. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6042. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6043. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6044. * Bin9 = Counter increments when cache occupancy is equal to 128
  6045. * The above histogram bin definitions apply to both the peak-occupancy
  6046. * histogram and the current-occupancy histogram.
  6047. *
  6048. * @fse_cache_occupancy_peak_cnt:
  6049. * Array records periodically PEAK cache occupancy values.
  6050. * Peak Occupancy will increment only if it is greater than current
  6051. * occupancy value.
  6052. *
  6053. * @fse_cache_occupancy_curr_cnt:
  6054. * Array records periodically current cache occupancy value.
  6055. * Current Cache occupancy always holds instant snapshot of
  6056. * current number of cache entries.
  6057. **/
  6058. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6059. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6060. /**
  6061. * Square stat is sum of squares of cache occupancy to better understand
  6062. * any variation/deviation within each cache set, over a given time-window.
  6063. *
  6064. * Square stat is calculated this way:
  6065. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6066. * The cache has 16-way set associativity, so the occupancy of a
  6067. * set can vary from 0 to 16. There are 8 sets within the cache.
  6068. * Therefore, the minimum possible square value is 0, and the maximum
  6069. * possible square value is (8*16^2) / 8 = 256.
  6070. *
  6071. * 6 bins are used to keep track of square stats:
  6072. * Bin0 = increments when square of current cache occupancy is zero
  6073. * Bin1 = increments when square of current cache occupancy is within
  6074. * [1 to 50]
  6075. * Bin2 = increments when square of current cache occupancy is within
  6076. * [51 to 100]
  6077. * Bin3 = increments when square of current cache occupancy is within
  6078. * [101 to 200]
  6079. * Bin4 = increments when square of current cache occupancy is within
  6080. * [201 to 255]
  6081. * Bin5 = increments when square of current cache occupancy is 256
  6082. */
  6083. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6084. /**
  6085. * Search stats has 2 types of values: Peak Pending and Number of
  6086. * Search Pending.
  6087. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6088. * at any given time.
  6089. *
  6090. * 4 bins are used to keep track of search stats:
  6091. * Bin0 = Counter increments when there are NO pending searches
  6092. * (For peak, it will be number of pending searches greater
  6093. * than GSE command ring FIFO outstanding requests.
  6094. * For Search Pending, it will be number of pending search
  6095. * inside GSE command ring FIFO.)
  6096. * Bin1 = Counter increments when number of pending searches are within
  6097. * [1 to 2]
  6098. * Bin2 = Counter increments when number of pending searches are within
  6099. * [3 to 4]
  6100. * Bin3 = Counter increments when number of pending searches are
  6101. * greater/equal to [ >= 5]
  6102. */
  6103. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6104. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6105. } htt_rx_fse_stats_tlv;
  6106. /* NOTE:
  6107. * This structure is for documentation, and cannot be safely used directly.
  6108. * Instead, use the constituent TLV structures to fill/parse.
  6109. */
  6110. typedef struct {
  6111. htt_rx_fse_stats_tlv rx_fse_stats;
  6112. } htt_rx_fse_stats_t;
  6113. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6114. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6115. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6116. typedef struct {
  6117. htt_tlv_hdr_t tlv_hdr;
  6118. /** SU TxBF TX MCS stats */
  6119. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6120. /** Implicit BF TX MCS stats */
  6121. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6122. /** Open loop TX MCS stats */
  6123. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6124. /** SU TxBF TX NSS stats */
  6125. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6126. /** Implicit BF TX NSS stats */
  6127. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6128. /** Open loop TX NSS stats */
  6129. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6130. /** SU TxBF TX BW stats */
  6131. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6132. /** Implicit BF TX BW stats */
  6133. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6134. /** Open loop TX BW stats */
  6135. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6136. /** Legacy and OFDM TX rate stats */
  6137. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6138. /** SU TxBF TX BW stats */
  6139. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6140. /** Implicit BF TX BW stats */
  6141. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6142. /** Open loop TX BW stats */
  6143. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6144. /** Txbf flag reason stats */
  6145. A_UINT32 txbf_flag_set_mu_mode;
  6146. A_UINT32 txbf_flag_set_final_status;
  6147. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6148. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6149. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6150. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6151. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6152. A_UINT32 txbf_flag_not_set_final_status;
  6153. } htt_tx_pdev_txbf_rate_stats_tlv;
  6154. typedef enum {
  6155. HTT_STATS_RC_MODE_DLSU = 0,
  6156. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6157. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6158. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6159. } htt_stats_rc_mode;
  6160. typedef struct {
  6161. A_UINT32 ppdus_tried;
  6162. A_UINT32 ppdus_ack_failed;
  6163. A_UINT32 mpdus_tried;
  6164. A_UINT32 mpdus_failed;
  6165. } htt_tx_rate_stats_t;
  6166. typedef enum {
  6167. HTT_RC_MODE_SU_OL,
  6168. HTT_RC_MODE_SU_BF,
  6169. HTT_RC_MODE_MU1_INTF,
  6170. HTT_RC_MODE_MU2_INTF,
  6171. HTT_Rc_MODE_MU3_INTF,
  6172. HTT_RC_MODE_MU4_INTF,
  6173. HTT_RC_MODE_MU5_INTF,
  6174. HTT_RC_MODE_MU6_INTF,
  6175. HTT_RC_MODE_MU7_INTF,
  6176. HTT_RC_MODE_2D_COUNT,
  6177. } HTT_RC_MODE;
  6178. typedef enum {
  6179. HTT_STATS_RU_TYPE_INVALID = 0,
  6180. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6181. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6182. } htt_stats_ru_type;
  6183. typedef struct {
  6184. htt_tlv_hdr_t tlv_hdr;
  6185. /** HTT_STATS_RC_MODE_XX */
  6186. A_UINT32 rc_mode;
  6187. A_UINT32 last_probed_mcs;
  6188. A_UINT32 last_probed_nss;
  6189. A_UINT32 last_probed_bw;
  6190. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6191. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6192. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6193. /** 320MHz extension for PER */
  6194. htt_tx_rate_stats_t per_bw320;
  6195. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6196. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6197. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6198. } htt_tx_rate_stats_per_tlv;
  6199. /* NOTE:
  6200. * This structure is for documentation, and cannot be safely used directly.
  6201. * Instead, use the constituent TLV structures to fill/parse.
  6202. */
  6203. typedef struct {
  6204. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6205. } htt_pdev_txbf_rate_stats_t;
  6206. typedef struct {
  6207. htt_tx_rate_stats_per_tlv per_stats;
  6208. } htt_tx_pdev_per_stats_t;
  6209. typedef enum {
  6210. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6211. HTT_ULTRIG_PSPOLL_TRIGGER,
  6212. HTT_ULTRIG_UAPSD_TRIGGER,
  6213. HTT_ULTRIG_11AX_TRIGGER,
  6214. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6215. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6216. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6217. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6218. typedef enum {
  6219. HTT_11AX_TRIGGER_BASIC_E = 0,
  6220. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6221. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6222. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6223. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6224. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6225. HTT_11AX_TRIGGER_BQRP_E = 6,
  6226. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6227. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6228. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6229. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6230. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6231. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6232. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6233. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6234. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6235. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6236. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6237. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6238. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6239. /* Actual resp type sent by STA for trigger
  6240. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6241. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6242. /* Counter for MCS 0-13 */
  6243. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6244. /* Counters BW 20,40,80,160,320 */
  6245. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6246. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6247. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6248. * TLV_TAGS:
  6249. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6250. */
  6251. typedef struct {
  6252. htt_tlv_hdr_t tlv_hdr;
  6253. A_UINT32 pdev_id;
  6254. /**
  6255. * Trigger Type reported by HWSCH on RX reception
  6256. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6257. */
  6258. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6259. /**
  6260. * 11AX Trigger Type on RX reception
  6261. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6262. */
  6263. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6264. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6265. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6266. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6267. /**
  6268. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6269. * Super set of num_data_ppdu_responded_per_hwq,
  6270. * num_null_delimiters_responded_per_hwq
  6271. */
  6272. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6273. /**
  6274. * Time interval between current time ms and last successful trigger RX
  6275. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6276. */
  6277. A_UINT32 last_trig_rx_time_delta_ms;
  6278. /**
  6279. * Rate Statistics for UL OFDMA
  6280. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6281. */
  6282. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6283. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6284. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6285. A_UINT32 ul_ofdma_tx_ldpc;
  6286. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6287. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6288. A_UINT32 trig_based_ppdu_tx;
  6289. A_UINT32 rbo_based_ppdu_tx;
  6290. /** Switch MU EDCA to SU EDCA Count */
  6291. A_UINT32 mu_edca_to_su_edca_switch_count;
  6292. /** Num MU EDCA applied Count */
  6293. A_UINT32 num_mu_edca_param_apply_count;
  6294. /**
  6295. * Current MU EDCA Parameters for WMM ACs
  6296. * Mode - 0 - SU EDCA, 1- MU EDCA
  6297. */
  6298. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6299. /** Contention Window minimum. Range: 1 - 10 */
  6300. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6301. /** Contention Window maximum. Range: 1 - 10 */
  6302. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6303. /** AIFS value - 0 -255 */
  6304. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6305. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6306. } htt_sta_ul_ofdma_stats_tlv;
  6307. /* NOTE:
  6308. * This structure is for documentation, and cannot be safely used directly.
  6309. * Instead, use the constituent TLV structures to fill/parse.
  6310. */
  6311. typedef struct {
  6312. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6313. } htt_sta_11ax_ul_stats_t;
  6314. typedef struct {
  6315. htt_tlv_hdr_t tlv_hdr;
  6316. /** No of Fine Timing Measurement frames transmitted successfully */
  6317. A_UINT32 tx_ftm_suc;
  6318. /**
  6319. * No of Fine Timing Measurement frames transmitted successfully
  6320. * after retry
  6321. */
  6322. A_UINT32 tx_ftm_suc_retry;
  6323. /** No of Fine Timing Measurement frames not transmitted successfully */
  6324. A_UINT32 tx_ftm_fail;
  6325. /**
  6326. * No of Fine Timing Measurement Request frames received,
  6327. * including initial, non-initial, and duplicates
  6328. */
  6329. A_UINT32 rx_ftmr_cnt;
  6330. /**
  6331. * No of duplicate Fine Timing Measurement Request frames received,
  6332. * including both initial and non-initial
  6333. */
  6334. A_UINT32 rx_ftmr_dup_cnt;
  6335. /** No of initial Fine Timing Measurement Request frames received */
  6336. A_UINT32 rx_iftmr_cnt;
  6337. /**
  6338. * No of duplicate initial Fine Timing Measurement Request frames received
  6339. */
  6340. A_UINT32 rx_iftmr_dup_cnt;
  6341. /** No of responder sessions rejected when initiator was active */
  6342. A_UINT32 initiator_active_responder_rejected_cnt;
  6343. /** Responder terminate count */
  6344. A_UINT32 responder_terminate_cnt;
  6345. A_UINT32 vdev_id;
  6346. } htt_vdev_rtt_resp_stats_tlv;
  6347. typedef struct {
  6348. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6349. } htt_vdev_rtt_resp_stats_t;
  6350. typedef struct {
  6351. htt_tlv_hdr_t tlv_hdr;
  6352. A_UINT32 vdev_id;
  6353. /**
  6354. * No of Fine Timing Measurement request frames transmitted successfully
  6355. */
  6356. A_UINT32 tx_ftmr_cnt;
  6357. /**
  6358. * No of Fine Timing Measurement request frames not transmitted successfully
  6359. */
  6360. A_UINT32 tx_ftmr_fail;
  6361. /**
  6362. * No of Fine Timing Measurement request frames transmitted successfully
  6363. * after retry
  6364. */
  6365. A_UINT32 tx_ftmr_suc_retry;
  6366. /**
  6367. * No of Fine Timing Measurement frames received, including initial,
  6368. * non-initial, and duplicates
  6369. */
  6370. A_UINT32 rx_ftm_cnt;
  6371. /** Initiator Terminate count */
  6372. A_UINT32 initiator_terminate_cnt;
  6373. /** Debug count to check the Measurement request from host */
  6374. A_UINT32 tx_meas_req_count;
  6375. } htt_vdev_rtt_init_stats_tlv;
  6376. typedef struct {
  6377. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6378. } htt_vdev_rtt_init_stats_t;
  6379. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6380. * TLV_TAGS:
  6381. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6382. */
  6383. /* NOTE:
  6384. * This structure is for documentation, and cannot be safely used directly.
  6385. * Instead, use the constituent TLV structures to fill/parse.
  6386. */
  6387. typedef struct {
  6388. htt_tlv_hdr_t tlv_hdr;
  6389. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6390. A_UINT32 pktlog_lite_drop_cnt;
  6391. /** No of pktlog payloads that were dropped in TQM path */
  6392. A_UINT32 pktlog_tqm_drop_cnt;
  6393. /** No of pktlog ppdu stats payloads that were dropped */
  6394. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6395. /** No of pktlog ppdu ctrl payloads that were dropped */
  6396. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6397. /** No of pktlog sw events payloads that were dropped */
  6398. A_UINT32 pktlog_sw_events_drop_cnt;
  6399. } htt_pktlog_and_htt_ring_stats_tlv;
  6400. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6401. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6402. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6403. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6404. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6405. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6406. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6407. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6408. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6409. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6410. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6411. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6412. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6413. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6414. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6415. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6416. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6417. do { \
  6418. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6419. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6420. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6421. } while (0)
  6422. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6423. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6424. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6425. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6426. do { \
  6427. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6428. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6429. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6430. } while (0)
  6431. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6432. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6433. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6434. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6435. do { \
  6436. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6437. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6438. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6439. } while (0)
  6440. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6441. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6442. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6443. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6444. do { \
  6445. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6446. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6447. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6448. } while (0)
  6449. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6450. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6451. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6452. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6453. do { \
  6454. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6455. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6456. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6457. } while (0)
  6458. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6459. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6460. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6461. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6462. do { \
  6463. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6464. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6465. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6466. } while (0)
  6467. enum {
  6468. HTT_STATS_PAGE_LOCKED = 0,
  6469. HTT_STATS_PAGE_UNLOCKED = 1,
  6470. HTT_STATS_NUM_PAGE_LOCK_STATES
  6471. };
  6472. /* dlPagerStats structure
  6473. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6474. typedef struct{
  6475. /** msg_dword_1 bitfields:
  6476. * async_lock : 8,
  6477. * sync_lock : 8,
  6478. * reserved : 16;
  6479. */
  6480. A_UINT32 msg_dword_1;
  6481. /** mst_dword_2 bitfields:
  6482. * total_locked_pages : 16,
  6483. * total_free_pages : 16;
  6484. */
  6485. A_UINT32 msg_dword_2;
  6486. /** msg_dword_3 bitfields:
  6487. * last_locked_page_idx : 16,
  6488. * last_unlocked_page_idx : 16;
  6489. */
  6490. A_UINT32 msg_dword_3;
  6491. struct {
  6492. A_UINT32 page_num;
  6493. A_UINT32 num_of_pages;
  6494. /** timestamp is in microsecond units, from SoC timer clock */
  6495. A_UINT32 timestamp_lsbs;
  6496. A_UINT32 timestamp_msbs;
  6497. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6498. } htt_dl_pager_stats_tlv;
  6499. /* NOTE:
  6500. * This structure is for documentation, and cannot be safely used directly.
  6501. * Instead, use the constituent TLV structures to fill/parse.
  6502. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6503. * TLV_TAGS:
  6504. * - HTT_STATS_DLPAGER_STATS_TAG
  6505. */
  6506. typedef struct {
  6507. htt_tlv_hdr_t tlv_hdr;
  6508. htt_dl_pager_stats_tlv dl_pager_stats;
  6509. } htt_dlpager_stats_t;
  6510. /*======= PHY STATS ====================*/
  6511. /*
  6512. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6513. * TLV_TAGS:
  6514. * - HTT_STATS_PHY_COUNTERS_TAG
  6515. * - HTT_STATS_PHY_STATS_TAG
  6516. */
  6517. #define HTT_MAX_RX_PKT_CNT 8
  6518. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6519. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6520. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6521. typedef enum {
  6522. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6523. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6524. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6525. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6526. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6527. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6528. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6529. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6530. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6531. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6532. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6533. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6534. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6535. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6536. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6537. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6538. } HTT_STATS_CHANNEL_FLAGS;
  6539. typedef enum {
  6540. HTT_STATS_RF_MODE_MIN = 0,
  6541. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6542. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6543. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6544. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6545. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6546. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6547. HTT_STATS_RF_MODE_INVALID = 0xff,
  6548. } HTT_STATS_RF_MODE;
  6549. typedef enum {
  6550. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6551. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6552. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6553. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6554. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6555. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6556. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6557. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6558. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6559. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6560. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6561. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6562. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6563. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6564. /* 0x00004000, 0x00008000 reserved */
  6565. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6566. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6567. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6568. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6569. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6570. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6571. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6572. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6573. } HTT_STATS_RESET_CAUSE;
  6574. typedef enum {
  6575. HTT_CHANNEL_RATE_FULL,
  6576. HTT_CHANNEL_RATE_HALF,
  6577. HTT_CHANNEL_RATE_QUARTER,
  6578. HTT_CHANNEL_RATE_COUNT
  6579. } HTT_CHANNEL_RATE;
  6580. typedef enum {
  6581. HTT_PHY_BW_IDX_20MHz = 0,
  6582. HTT_PHY_BW_IDX_40MHz = 1,
  6583. HTT_PHY_BW_IDX_80MHz = 2,
  6584. HTT_PHY_BW_IDX_80Plus80 = 3,
  6585. HTT_PHY_BW_IDX_160MHz = 4,
  6586. HTT_PHY_BW_IDX_10MHz = 5,
  6587. HTT_PHY_BW_IDX_5MHz = 6,
  6588. HTT_PHY_BW_IDX_165MHz = 7,
  6589. } HTT_PHY_BW_IDX;
  6590. typedef enum {
  6591. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6592. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6593. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6594. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6595. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6596. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6597. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6598. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6599. } HTT_WHAL_CONFIG;
  6600. typedef struct {
  6601. htt_tlv_hdr_t tlv_hdr;
  6602. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6603. A_UINT32 rx_ofdma_timing_err_cnt;
  6604. /** rx_cck_fail_cnt:
  6605. * number of cck error counts due to rx reception failure because of
  6606. * timing error in cck
  6607. */
  6608. A_UINT32 rx_cck_fail_cnt;
  6609. /** number of times tx abort initiated by mac */
  6610. A_UINT32 mactx_abort_cnt;
  6611. /** number of times rx abort initiated by mac */
  6612. A_UINT32 macrx_abort_cnt;
  6613. /** number of times tx abort initiated by phy */
  6614. A_UINT32 phytx_abort_cnt;
  6615. /** number of times rx abort initiated by phy */
  6616. A_UINT32 phyrx_abort_cnt;
  6617. /** number of rx defered count initiated by phy */
  6618. A_UINT32 phyrx_defer_abort_cnt;
  6619. /** number of sizing events generated at LSTF */
  6620. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6621. /** number of sizing events generated at non-legacy LTF */
  6622. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6623. /** rx_pkt_cnt -
  6624. * Received EOP (end-of-packet) count per packet type;
  6625. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6626. * [6-7]=RSVD
  6627. */
  6628. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6629. /** rx_pkt_crc_pass_cnt -
  6630. * Received EOP (end-of-packet) count per packet type;
  6631. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6632. * [6-7]=RSVD
  6633. */
  6634. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6635. /** per_blk_err_cnt -
  6636. * Error count per error source;
  6637. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6638. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6639. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6640. * [13-19]=RSVD
  6641. */
  6642. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6643. /** rx_ota_err_cnt -
  6644. * RXTD OTA (over-the-air) error count per error reason;
  6645. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6646. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6647. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6648. * [8] = coarse timing timeout error
  6649. * [9-13]=RSVD
  6650. */
  6651. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6652. } htt_phy_counters_tlv;
  6653. typedef struct {
  6654. htt_tlv_hdr_t tlv_hdr;
  6655. /** per chain hw noise floor values in dBm */
  6656. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6657. /** number of false radars detected */
  6658. A_UINT32 false_radar_cnt;
  6659. /** number of channel switches happened due to radar detection */
  6660. A_UINT32 radar_cs_cnt;
  6661. /** ani_level -
  6662. * ANI level (noise interference) corresponds to the channel
  6663. * the desense levels range from -5 to 15 in dB units,
  6664. * higher values indicating more noise interference.
  6665. */
  6666. A_INT32 ani_level;
  6667. /** running time in minutes since FW boot */
  6668. A_UINT32 fw_run_time;
  6669. /** per chain runtime noise floor values in dBm */
  6670. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6671. } htt_phy_stats_tlv;
  6672. typedef struct {
  6673. htt_tlv_hdr_t tlv_hdr;
  6674. /** current pdev_id */
  6675. A_UINT32 pdev_id;
  6676. /** current channel information */
  6677. A_UINT32 chan_mhz;
  6678. /** center_freq1, center_freq2 in mhz */
  6679. A_UINT32 chan_band_center_freq1;
  6680. A_UINT32 chan_band_center_freq2;
  6681. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6682. A_UINT32 chan_phy_mode;
  6683. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6684. A_UINT32 chan_flags;
  6685. /** channel Num updated to virtual phybase */
  6686. A_UINT32 chan_num;
  6687. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6688. A_UINT32 reset_cause;
  6689. /** Cause for the previous phy reset */
  6690. A_UINT32 prev_reset_cause;
  6691. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6692. A_UINT32 phy_warm_reset_src;
  6693. /** rxGain Table selection mode - register settings
  6694. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6695. */
  6696. A_UINT32 rx_gain_tbl_mode;
  6697. /** current xbar value - perchain analog to digital idx mapping */
  6698. A_UINT32 xbar_val;
  6699. /** Flag to indicate forced calibration */
  6700. A_UINT32 force_calibration;
  6701. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6702. A_UINT32 phyrf_mode;
  6703. /* PDL phyInput stats */
  6704. /** homechannel flag
  6705. * 1- Homechan, 0 - scan channel
  6706. */
  6707. A_UINT32 phy_homechan;
  6708. /** Tx and Rx chainmask */
  6709. A_UINT32 phy_tx_ch_mask;
  6710. A_UINT32 phy_rx_ch_mask;
  6711. /** INI masks - to decide the INI registers to be loaded on a reset */
  6712. A_UINT32 phybb_ini_mask;
  6713. A_UINT32 phyrf_ini_mask;
  6714. /** DFS,ADFS/Spectral scan enable masks */
  6715. A_UINT32 phy_dfs_en_mask;
  6716. A_UINT32 phy_sscan_en_mask;
  6717. A_UINT32 phy_synth_sel_mask;
  6718. A_UINT32 phy_adfs_freq;
  6719. /** CCK FIR settings
  6720. * register settings - filter coefficients for Iqs conversion
  6721. * [31:24] = FIR_COEFF_3_0
  6722. * [23:16] = FIR_COEFF_2_0
  6723. * [15:8] = FIR_COEFF_1_0
  6724. * [7:0] = FIR_COEFF_0_0
  6725. */
  6726. A_UINT32 cck_fir_settings;
  6727. /** dynamic primary channel index
  6728. * primary 20MHz channel index on the current channel BW
  6729. */
  6730. A_UINT32 phy_dyn_pri_chan;
  6731. /**
  6732. * Current CCA detection threshold
  6733. * dB above noisefloor req for CCA
  6734. * Register settings for all subbands
  6735. */
  6736. A_UINT32 cca_thresh;
  6737. /**
  6738. * status for dynamic CCA adjustment
  6739. * 0-disabled, 1-enabled
  6740. */
  6741. A_UINT32 dyn_cca_status;
  6742. /** RXDEAF Register value
  6743. * rxdesense_thresh_sw - VREG Register
  6744. * rxdesense_thresh_hw - PHY Register
  6745. */
  6746. A_UINT32 rxdesense_thresh_sw;
  6747. A_UINT32 rxdesense_thresh_hw;
  6748. /** Current PHY Bandwidth -
  6749. * values are specified by the HTT_PHY_BW_IDX enum type
  6750. */
  6751. A_UINT32 phy_bw_code;
  6752. /** Current channel operating rate -
  6753. * values are specified by the HTT_CHANNEL_RATE enum type
  6754. */
  6755. A_UINT32 phy_rate_mode;
  6756. /** current channel operating band
  6757. * 0 - 5G; 1 - 2G; 2 -6G
  6758. */
  6759. A_UINT32 phy_band_code;
  6760. /** microcode processor virtual phy base address -
  6761. * provided only for debug
  6762. */
  6763. A_UINT32 phy_vreg_base;
  6764. /** microcode processor virtual phy base ext address -
  6765. * provided only for debug
  6766. */
  6767. A_UINT32 phy_vreg_base_ext;
  6768. /** HW LUT table configuration for home/scan channel -
  6769. * provided only for debug
  6770. */
  6771. A_UINT32 cur_table_index;
  6772. /** SW configuration flag for PHY reset and Calibrations -
  6773. * values are specified by the HTT_WHAL_CONFIG enum type
  6774. */
  6775. A_UINT32 whal_config_flag;
  6776. } htt_phy_reset_stats_tlv;
  6777. typedef struct {
  6778. htt_tlv_hdr_t tlv_hdr;
  6779. /** current pdev_id */
  6780. A_UINT32 pdev_id;
  6781. /** ucode PHYOFF pass/failure count */
  6782. A_UINT32 cf_active_low_fail_cnt;
  6783. A_UINT32 cf_active_low_pass_cnt;
  6784. /** PHYOFF count attempted through ucode VREG */
  6785. A_UINT32 phy_off_through_vreg_cnt;
  6786. /** Force calibration count */
  6787. A_UINT32 force_calibration_cnt;
  6788. /** phyoff count during rfmode switch */
  6789. A_UINT32 rf_mode_switch_phy_off_cnt;
  6790. /** Temperature based recalibration count */
  6791. A_UINT32 temperature_recal_cnt;
  6792. } htt_phy_reset_counters_tlv;
  6793. /* Considering 320 MHz maximum 16 power levels */
  6794. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6795. typedef struct {
  6796. htt_tlv_hdr_t tlv_hdr;
  6797. /** current pdev_id */
  6798. A_UINT32 pdev_id;
  6799. /** Tranmsit power control scaling related configurations */
  6800. A_UINT32 tx_power_scale;
  6801. A_UINT32 tx_power_scale_db;
  6802. /** Minimum negative tx power supported by the target */
  6803. A_INT32 min_negative_tx_power;
  6804. /** current configured CTL domain */
  6805. A_UINT32 reg_ctl_domain;
  6806. /** Regulatory power information for the current channel */
  6807. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6808. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6809. /** channel max regulatory power in 0.5dB */
  6810. A_UINT32 twice_max_rd_power;
  6811. /** current channel and home channel's maximum possible tx power */
  6812. A_INT32 max_tx_power;
  6813. A_INT32 home_max_tx_power;
  6814. /** channel's Power Spectral Density */
  6815. A_UINT32 psd_power;
  6816. /** channel's EIRP power */
  6817. A_UINT32 eirp_power;
  6818. /** 6G channel power mode
  6819. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6820. */
  6821. A_UINT32 power_type_6ghz;
  6822. /** sub-band channels and corresponding Tx-power */
  6823. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6824. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6825. } htt_phy_tpc_stats_tlv;
  6826. /* NOTE:
  6827. * This structure is for documentation, and cannot be safely used directly.
  6828. * Instead, use the constituent TLV structures to fill/parse.
  6829. */
  6830. typedef struct {
  6831. htt_phy_counters_tlv phy_counters;
  6832. htt_phy_stats_tlv phy_stats;
  6833. htt_phy_reset_counters_tlv phy_reset_counters;
  6834. htt_phy_reset_stats_tlv phy_reset_stats;
  6835. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6836. } htt_phy_counters_and_phy_stats_t;
  6837. /* NOTE:
  6838. * This structure is for documentation, and cannot be safely used directly.
  6839. * Instead, use the constituent TLV structures to fill/parse.
  6840. */
  6841. typedef struct {
  6842. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6843. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6844. } htt_vdevs_txrx_stats_t;
  6845. typedef struct {
  6846. A_UINT32
  6847. success: 16,
  6848. fail: 16;
  6849. } htt_stats_strm_gen_mpdus_cntr_t;
  6850. typedef struct {
  6851. /* MSDU queue identification */
  6852. A_UINT32
  6853. peer_id: 16,
  6854. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6855. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6856. reserved: 8;
  6857. } htt_stats_strm_msdu_queue_id;
  6858. typedef struct {
  6859. htt_tlv_hdr_t tlv_hdr;
  6860. htt_stats_strm_msdu_queue_id queue_id;
  6861. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6862. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6863. } htt_stats_strm_gen_mpdus_tlv_t;
  6864. typedef struct {
  6865. htt_tlv_hdr_t tlv_hdr;
  6866. htt_stats_strm_msdu_queue_id queue_id;
  6867. struct {
  6868. A_UINT32
  6869. timestamp_prior_ms: 16,
  6870. timestamp_now_ms: 16;
  6871. A_UINT32
  6872. interval_spec_ms: 16,
  6873. margin_ms: 16;
  6874. } svc_interval;
  6875. struct {
  6876. A_UINT32
  6877. /* consumed_bytes_orig:
  6878. * Raw count (actually estimate) of how many bytes were removed
  6879. * from the MSDU queue by the GEN_MPDUS operation.
  6880. */
  6881. consumed_bytes_orig: 16,
  6882. /* consumed_bytes_final:
  6883. * Adjusted count of removed bytes that incorporates normalizing
  6884. * by the actual service interval compared to the expected
  6885. * service interval.
  6886. * This allows the burst size computation to be independent of
  6887. * whether the target is doing GEN_MPDUS at only the service
  6888. * interval, or substantially more often than the service
  6889. * interval.
  6890. * consumed_bytes_final = consumed_bytes_orig /
  6891. * (svc_interval / ref_svc_interval)
  6892. */
  6893. consumed_bytes_final: 16;
  6894. A_UINT32
  6895. remaining_bytes: 16,
  6896. reserved: 16;
  6897. A_UINT32
  6898. burst_size_spec: 16,
  6899. margin_bytes: 16;
  6900. } burst_size;
  6901. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6902. typedef struct {
  6903. htt_tlv_hdr_t tlv_hdr;
  6904. A_UINT32 reset_count;
  6905. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6906. A_UINT32 reset_time_lo_ms;
  6907. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6908. A_UINT32 reset_time_hi_ms;
  6909. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6910. A_UINT32 disengage_time_lo_ms;
  6911. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6912. A_UINT32 disengage_time_hi_ms;
  6913. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6914. A_UINT32 engage_time_lo_ms;
  6915. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6916. A_UINT32 engage_time_hi_ms;
  6917. A_UINT32 disengage_count;
  6918. A_UINT32 engage_count;
  6919. A_UINT32 drain_dest_ring_mask;
  6920. } htt_dmac_reset_stats_tlv;
  6921. /* Support up to 640 MHz mode for future expansion */
  6922. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6923. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6924. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6925. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6926. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6927. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6928. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6929. do { \
  6930. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6931. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6932. } while (0)
  6933. /*
  6934. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6935. */
  6936. typedef struct {
  6937. htt_tlv_hdr_t tlv_hdr;
  6938. /**
  6939. * BIT [ 7 : 0] :- mac_id
  6940. * BIT [31 : 8] :- reserved
  6941. */
  6942. union {
  6943. struct {
  6944. A_UINT32 mac_id: 8,
  6945. reserved: 24;
  6946. };
  6947. A_UINT32 mac_id__word;
  6948. };
  6949. /*
  6950. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6951. */
  6952. A_UINT32 direction;
  6953. /*
  6954. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6955. *
  6956. * Note that for although OFDM rates don't technically support
  6957. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6958. * utilized for OFDM legacy duplicate packets, which are also used during
  6959. * puncturing sequences.
  6960. */
  6961. A_UINT32 preamble;
  6962. /*
  6963. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6964. */
  6965. A_UINT32 ppdu_type;
  6966. /*
  6967. * Indicates the number of valid elements in the
  6968. * "num_subbands_used_cnt" array, and must be <=
  6969. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6970. *
  6971. * Also indicates how many bits in the last_used_pattern_mask may be
  6972. * non-zero.
  6973. */
  6974. A_UINT32 subband_count;
  6975. /*
  6976. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6977. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6978. *
  6979. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6980. */
  6981. A_UINT32 last_used_pattern_mask;
  6982. /*
  6983. * Number of array elements with valid values is equal to "subband_count".
  6984. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6985. * remaining elements will be implicitly set to 0x0.
  6986. *
  6987. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6988. * and the counter value at that index is the number of times that subband
  6989. * count was used.
  6990. *
  6991. * The count is incremented once for each OTA PPDU transmitted / received.
  6992. */
  6993. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6994. } htt_pdev_puncture_stats_tlv;
  6995. enum {
  6996. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  6997. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  6998. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  6999. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7000. HTT_STATS_MAX_PROF_CAL = 4,
  7001. };
  7002. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7003. typedef struct {
  7004. htt_tlv_hdr_t tlv_hdr;
  7005. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7006. /** To verify whether prof cal is enabled or not */
  7007. A_UINT32 enable;
  7008. /** current pdev_id */
  7009. A_UINT32 pdev_id;
  7010. /** The cnt is incremented when each time the calindex takes place */
  7011. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7012. /** Minimum time taken to complete the calibration - in us */
  7013. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7014. /** Maximum time taken to complete the calibration -in us */
  7015. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7016. /** Time taken by the cal for its final time execution - in us */
  7017. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7018. /** Total time taken - in us */
  7019. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7020. /** hist_intvl - by default will be set to 2000 us */
  7021. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7022. /**
  7023. * If last is less than hist_intvl, then hist[0]++,
  7024. * If last is less than hist_intvl << 1, then hist[1]++,
  7025. * otherwise hist[2]++.
  7026. */
  7027. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7028. /** Pf_last will log the current no of page faults */
  7029. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7030. /** Sum of all page faults happened */
  7031. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7032. /** If pf_last > pf_max then pf_max = pf_last */
  7033. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7034. /**
  7035. * For each cal profile, only certain no of cal indices were invoked,
  7036. * this member will store what all the indices got invoked per each
  7037. * cal profile
  7038. */
  7039. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7040. /** No of indices invoked per each cal profile */
  7041. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7042. } htt_latency_prof_cal_stats_tlv;
  7043. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7044. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7045. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7046. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7047. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7048. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7049. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7050. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7051. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7052. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7053. do { \
  7054. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7055. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7056. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7057. } while (0)
  7058. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7059. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7060. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7061. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7062. do { \
  7063. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7064. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7065. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7066. } while (0)
  7067. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7068. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7069. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7070. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7071. do { \
  7072. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7073. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7074. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7075. } while (0)
  7076. typedef struct {
  7077. htt_tlv_hdr_t tlv_hdr;
  7078. union {
  7079. struct {
  7080. A_UINT32 peer_assoc_ipc_recvd : 6,
  7081. sched_peer_delete_recvd : 6,
  7082. mld_ast_index : 16,
  7083. reserved : 4;
  7084. };
  7085. A_UINT32 msg_dword_1;
  7086. };
  7087. } htt_ml_peer_ext_details_tlv;
  7088. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7089. #define HTT_ML_LINK_INFO_VALID_S 0
  7090. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7091. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7092. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7093. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7094. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7095. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7096. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7097. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7098. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7099. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7100. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7101. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7102. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7103. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7104. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7105. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7106. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7107. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7108. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7109. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7110. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7111. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7112. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7113. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7114. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7115. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7116. HTT_ML_LINK_INFO_VALID_S)
  7117. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7118. do { \
  7119. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7120. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7121. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7122. } while (0)
  7123. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7124. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7125. HTT_ML_LINK_INFO_ACTIVE_S)
  7126. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7127. do { \
  7128. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7129. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7130. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7131. } while (0)
  7132. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7133. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7134. HTT_ML_LINK_INFO_PRIMARY_S)
  7135. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7136. do { \
  7137. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7138. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7139. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7140. } while (0)
  7141. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7142. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7143. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7144. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7145. do { \
  7146. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7147. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7148. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7149. } while (0)
  7150. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7151. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7152. HTT_ML_LINK_INFO_CHIP_ID_S)
  7153. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7154. do { \
  7155. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7156. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7157. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7158. } while (0)
  7159. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7160. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7161. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7162. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7163. do { \
  7164. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7165. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7166. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7167. } while (0)
  7168. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7169. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7170. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7171. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7172. do { \
  7173. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7174. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7175. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7176. } while (0)
  7177. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7178. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7179. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7180. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7181. do { \
  7182. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7183. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7184. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7185. } while (0)
  7186. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7187. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7188. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7189. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7190. do { \
  7191. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7192. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7193. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7194. } while (0)
  7195. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7196. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7197. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7198. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7199. do { \
  7200. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7201. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7202. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7203. } while (0)
  7204. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7205. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7206. HTT_ML_LINK_INFO_INITIALIZED_S)
  7207. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7208. do { \
  7209. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7210. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7211. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7212. } while (0)
  7213. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7214. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7215. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7216. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7217. do { \
  7218. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7219. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7220. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7221. } while (0)
  7222. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7223. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7224. HTT_ML_LINK_INFO_VDEV_ID_S)
  7225. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7226. do { \
  7227. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7228. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7229. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7230. } while (0)
  7231. typedef struct {
  7232. htt_tlv_hdr_t tlv_hdr;
  7233. union {
  7234. struct {
  7235. A_UINT32 valid : 1,
  7236. active : 1,
  7237. primary : 1,
  7238. assoc_link : 1,
  7239. chip_id : 3,
  7240. ieee_link_id : 8,
  7241. hw_link_id : 3,
  7242. logical_link_id : 2,
  7243. master_link : 1,
  7244. anchor_link : 1,
  7245. initialized : 1,
  7246. reserved : 9;
  7247. };
  7248. A_UINT32 msg_dword_1;
  7249. };
  7250. union {
  7251. struct {
  7252. A_UINT32 sw_peer_id : 16,
  7253. vdev_id : 8,
  7254. reserved1 : 8;
  7255. };
  7256. A_UINT32 msg_dword_2;
  7257. };
  7258. A_UINT32 primary_tid_mask;
  7259. } htt_ml_link_info_tlv;
  7260. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7261. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7262. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7263. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7264. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7265. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7266. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7267. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7268. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7269. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7270. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7271. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7272. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7273. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7274. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7275. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7276. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7277. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7278. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7279. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7280. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7281. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7282. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7283. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7284. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7285. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7286. do { \
  7287. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7288. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7289. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7290. } while (0)
  7291. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7292. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7293. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7294. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7295. do { \
  7296. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7297. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7298. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7299. } while (0)
  7300. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7301. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7302. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7303. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7304. do { \
  7305. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7306. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7307. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7308. } while (0)
  7309. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7310. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7311. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7312. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7313. do { \
  7314. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7315. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7316. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7317. } while (0)
  7318. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7319. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7320. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7321. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7322. do { \
  7323. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7324. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7325. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7326. } while (0)
  7327. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7328. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7329. HTT_ML_PEER_DETAILS_NON_STR_S)
  7330. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7331. do { \
  7332. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7333. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7334. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7335. } while (0)
  7336. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7337. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7338. HTT_ML_PEER_DETAILS_EMLSR_S)
  7339. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7340. do { \
  7341. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7342. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7343. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7344. } while (0)
  7345. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7346. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7347. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7348. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7349. do { \
  7350. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7351. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7352. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7353. } while (0)
  7354. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7355. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7356. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7357. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7358. do { \
  7359. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7360. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7361. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7362. } while (0)
  7363. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7364. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7365. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7366. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7367. do { \
  7368. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7369. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7370. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7371. } while (0)
  7372. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7373. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7374. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7375. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7376. do { \
  7377. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7378. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7379. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7380. } while (0)
  7381. typedef struct {
  7382. htt_tlv_hdr_t tlv_hdr;
  7383. htt_mac_addr remote_mld_mac_addr;
  7384. union {
  7385. struct {
  7386. A_UINT32 num_links : 2,
  7387. ml_peer_id : 12,
  7388. primary_link_idx : 3,
  7389. primary_chip_id : 2,
  7390. link_init_count : 3,
  7391. non_str : 1,
  7392. emlsr : 1,
  7393. is_sta_ko : 1,
  7394. num_local_links : 2,
  7395. allocated : 1,
  7396. reserved : 4;
  7397. };
  7398. A_UINT32 msg_dword_1;
  7399. };
  7400. union {
  7401. struct {
  7402. A_UINT32 participating_chips_bitmap : 8,
  7403. reserved1 : 24;
  7404. };
  7405. A_UINT32 msg_dword_2;
  7406. };
  7407. /*
  7408. * ml_peer_flags is an opaque field that cannot be interpreted by
  7409. * the host; it is only for off-line debug.
  7410. */
  7411. A_UINT32 ml_peer_flags;
  7412. } htt_ml_peer_details_tlv;
  7413. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7414. * TLV_TAGS:
  7415. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7416. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7417. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7418. */
  7419. /* NOTE:
  7420. * This structure is for documentation, and cannot be safely used directly.
  7421. * Instead, use the constituent TLV structures to fill/parse.
  7422. */
  7423. typedef struct _htt_ml_peer_stats {
  7424. htt_ml_peer_details_tlv ml_peer_details;
  7425. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7426. htt_ml_link_info_tlv ml_link_info[];
  7427. } htt_ml_peer_stats_t;
  7428. /*
  7429. * ODD Mandatory Stats are grouped together from all the exisitng different
  7430. * stats, to form a set of stats that will be used by the ODD application to
  7431. * post the stats to the cloud instead of polling for the individual stats.
  7432. * This is done to avoid non-mandatory stats to be polled as the data will not
  7433. * be required in the recipes derivation.
  7434. * Rather than the host simply printing the ODD stats, the ODD application
  7435. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7436. */
  7437. typedef struct {
  7438. htt_tlv_hdr_t tlv_hdr;
  7439. A_UINT32 hw_queued;
  7440. A_UINT32 hw_reaped;
  7441. A_UINT32 hw_paused;
  7442. A_UINT32 hw_filt;
  7443. A_UINT32 seq_posted;
  7444. A_UINT32 seq_completed;
  7445. A_UINT32 underrun;
  7446. A_UINT32 hw_flush;
  7447. A_UINT32 next_seq_posted_dsr;
  7448. A_UINT32 seq_posted_isr;
  7449. A_UINT32 mpdu_cnt_fcs_ok;
  7450. A_UINT32 mpdu_cnt_fcs_err;
  7451. A_UINT32 msdu_count_tqm;
  7452. A_UINT32 mpdu_count_tqm;
  7453. A_UINT32 mpdus_ack_failed;
  7454. A_UINT32 num_data_ppdus_tried_ota;
  7455. A_UINT32 ppdu_ok;
  7456. A_UINT32 num_total_ppdus_tried_ota;
  7457. A_UINT32 thermal_suspend_cnt;
  7458. A_UINT32 dfs_suspend_cnt;
  7459. A_UINT32 tx_abort_suspend_cnt;
  7460. A_UINT32 suspended_txq_mask;
  7461. A_UINT32 last_suspend_reason;
  7462. A_UINT32 seq_failed_queueing;
  7463. A_UINT32 seq_restarted;
  7464. A_UINT32 seq_txop_repost_stop;
  7465. A_UINT32 next_seq_cancel;
  7466. A_UINT32 seq_min_msdu_repost_stop;
  7467. A_UINT32 total_phy_err_cnt;
  7468. A_UINT32 ppdu_recvd;
  7469. A_UINT32 tcp_msdu_cnt;
  7470. A_UINT32 tcp_ack_msdu_cnt;
  7471. A_UINT32 udp_msdu_cnt;
  7472. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7473. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7474. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7475. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7476. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7477. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7478. A_UINT32 rx_suspend_cnt;
  7479. A_UINT32 rx_suspend_fail_cnt;
  7480. A_UINT32 rx_resume_cnt;
  7481. A_UINT32 rx_resume_fail_cnt;
  7482. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7483. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7484. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7485. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7486. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7487. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7488. A_UINT32 hwq_video_mpdu_tried_cnt;
  7489. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7490. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7491. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7492. A_UINT32 hwq_video_mpdu_queued_cnt;
  7493. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7494. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7495. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7496. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7497. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7498. A_UINT32 pdev_resets;
  7499. A_UINT32 phy_warm_reset;
  7500. A_UINT32 hwsch_reset_count;
  7501. A_UINT32 phy_warm_reset_ucode_trig;
  7502. A_UINT32 mac_cold_reset;
  7503. A_UINT32 mac_warm_reset;
  7504. A_UINT32 mac_warm_reset_restore_cal;
  7505. A_UINT32 phy_warm_reset_m3_ssr;
  7506. A_UINT32 fw_rx_rings_reset;
  7507. A_UINT32 tx_flush;
  7508. A_UINT32 hwsch_dev_reset_war;
  7509. A_UINT32 mac_cold_reset_restore_cal;
  7510. A_UINT32 mac_only_reset;
  7511. A_UINT32 mac_sfm_reset;
  7512. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7513. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7514. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7515. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7516. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7517. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7518. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7519. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7520. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7521. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7522. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7523. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7524. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7525. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7526. A_UINT32 rts_cnt;
  7527. A_UINT32 rts_success;
  7528. } htt_odd_mandatory_pdev_stats_tlv;
  7529. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7530. htt_tlv_hdr_t tlv_hdr;
  7531. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7532. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7533. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7534. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7535. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7536. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7537. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7538. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7539. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7540. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7541. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7542. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7543. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7544. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7545. htt_tlv_hdr_t tlv_hdr;
  7546. A_UINT32 mu_ofdma_seq_posted;
  7547. A_UINT32 ul_mu_ofdma_seq_posted;
  7548. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7549. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7550. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7551. A_UINT32 ofdma_tx_ldpc;
  7552. A_UINT32 ul_ofdma_rx_ldpc;
  7553. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7554. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7555. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7556. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7557. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7558. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7559. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7560. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7561. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7562. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7563. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7564. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7565. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7566. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7567. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7568. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7569. do { \
  7570. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7571. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7572. } while (0)
  7573. typedef struct {
  7574. htt_tlv_hdr_t tlv_hdr;
  7575. /**
  7576. * BIT [ 7 : 0] :- mac_id
  7577. * BIT [31 : 8] :- reserved
  7578. */
  7579. union {
  7580. struct {
  7581. A_UINT32 mac_id: 8,
  7582. reserved: 24;
  7583. };
  7584. A_UINT32 mac_id__word;
  7585. };
  7586. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7587. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7588. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7589. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7590. /** Num of instances where rate based DL OFDMA status = PROBING */
  7591. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7592. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7593. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7594. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7595. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7596. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7597. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7598. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7599. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7600. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7601. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7602. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7603. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7604. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7605. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7606. /** Num of instances where dl ofdma is disabled due to pipelining */
  7607. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7608. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7609. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7610. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7611. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7612. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7613. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7614. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7615. /*======= Bandwidth Manager stats ====================*/
  7616. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7617. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7618. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7619. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7620. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7621. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7622. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7623. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7624. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7625. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7626. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7627. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7628. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7629. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7630. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7631. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7632. HTT_BW_MGR_STATS_MAC_ID_S)
  7633. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7634. do { \
  7635. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7636. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7637. } while (0)
  7638. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7639. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7640. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7641. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7642. do { \
  7643. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7644. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7645. } while (0)
  7646. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7647. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7648. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7649. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7650. do { \
  7651. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7652. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7653. } while (0)
  7654. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7655. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7656. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7657. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7658. do { \
  7659. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7660. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7661. } while (0)
  7662. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7663. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7664. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7665. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7666. do { \
  7667. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7668. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7669. } while (0)
  7670. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7671. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7672. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7673. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7674. do { \
  7675. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7676. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7677. } while (0)
  7678. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7679. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7680. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7681. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7682. do { \
  7683. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7684. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7685. } while (0)
  7686. typedef struct {
  7687. htt_tlv_hdr_t tlv_hdr;
  7688. /* BIT [ 7 : 0] :- mac_id
  7689. * BIT [ 15 : 8] :- pri20_index
  7690. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7691. */
  7692. A_UINT32 mac_id__pri20_idx__freq;
  7693. /* BIT [ 15 : 0] :- centre_freq1
  7694. * BIT [ 31 : 16] :- centre_freq2
  7695. */
  7696. A_UINT32 centre_freq1__freq2;
  7697. /* BIT [ 7 : 0] :- channel_phy_mode
  7698. * BIT [ 23 : 8] :- static_pattern
  7699. */
  7700. A_UINT32 phy_mode__static_pattern;
  7701. } htt_pdev_bw_mgr_stats_tlv;
  7702. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7703. * TLV_TAGS:
  7704. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7705. */
  7706. /* NOTE:
  7707. * This structure is for documentation, and cannot be safely used directly.
  7708. * Instead, use the constituent TLV structures to fill/parse.
  7709. */
  7710. typedef struct {
  7711. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7712. } htt_pdev_bw_mgr_stats_t;
  7713. #endif /* __HTT_STATS_H__ */