pci.c 159 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. /* All MHI satellite config to be at the end of data struct */
  159. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  160. {
  161. .num = 50,
  162. .name = "ADSP_0",
  163. .num_elements = 64,
  164. .event_ring = 3,
  165. .dir = DMA_BIDIRECTIONAL,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = true,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = false,
  173. },
  174. {
  175. .num = 51,
  176. .name = "ADSP_1",
  177. .num_elements = 64,
  178. .event_ring = 3,
  179. .dir = DMA_BIDIRECTIONAL,
  180. .ee_mask = 0x4,
  181. .pollcfg = 0,
  182. .doorbell = MHI_DB_BRST_DISABLE,
  183. .lpm_notify = false,
  184. .offload_channel = true,
  185. .doorbell_mode_switch = false,
  186. .auto_queue = false,
  187. },
  188. {
  189. .num = 70,
  190. .name = "ADSP_2",
  191. .num_elements = 64,
  192. .event_ring = 3,
  193. .dir = DMA_BIDIRECTIONAL,
  194. .ee_mask = 0x4,
  195. .pollcfg = 0,
  196. .doorbell = MHI_DB_BRST_DISABLE,
  197. .lpm_notify = false,
  198. .offload_channel = true,
  199. .doorbell_mode_switch = false,
  200. .auto_queue = false,
  201. },
  202. {
  203. .num = 71,
  204. .name = "ADSP_3",
  205. .num_elements = 64,
  206. .event_ring = 3,
  207. .dir = DMA_BIDIRECTIONAL,
  208. .ee_mask = 0x4,
  209. .pollcfg = 0,
  210. .doorbell = MHI_DB_BRST_DISABLE,
  211. .lpm_notify = false,
  212. .offload_channel = true,
  213. .doorbell_mode_switch = false,
  214. .auto_queue = false,
  215. },
  216. #endif
  217. };
  218. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  219. static struct mhi_event_config cnss_mhi_events[] = {
  220. #else
  221. static const struct mhi_event_config cnss_mhi_events[] = {
  222. #endif
  223. {
  224. .num_elements = 32,
  225. .irq_moderation_ms = 0,
  226. .irq = 1,
  227. .mode = MHI_DB_BRST_DISABLE,
  228. .data_type = MHI_ER_CTRL,
  229. .priority = 0,
  230. .hardware_event = false,
  231. .client_managed = false,
  232. .offload_channel = false,
  233. },
  234. {
  235. .num_elements = 256,
  236. .irq_moderation_ms = 0,
  237. .irq = 2,
  238. .mode = MHI_DB_BRST_DISABLE,
  239. .priority = 1,
  240. .hardware_event = false,
  241. .client_managed = false,
  242. .offload_channel = false,
  243. },
  244. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  245. {
  246. .num_elements = 32,
  247. .irq_moderation_ms = 0,
  248. .irq = 1,
  249. .mode = MHI_DB_BRST_DISABLE,
  250. .data_type = MHI_ER_BW_SCALE,
  251. .priority = 2,
  252. .hardware_event = false,
  253. .client_managed = false,
  254. .offload_channel = false,
  255. },
  256. #endif
  257. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  258. {
  259. .num_elements = 256,
  260. .irq_moderation_ms = 0,
  261. .irq = 2,
  262. .mode = MHI_DB_BRST_DISABLE,
  263. .data_type = MHI_ER_DATA,
  264. .priority = 1,
  265. .hardware_event = false,
  266. .client_managed = true,
  267. .offload_channel = true,
  268. },
  269. #endif
  270. };
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  273. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  274. #else
  275. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  276. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  277. #endif
  278. static const struct mhi_controller_config cnss_mhi_config_default = {
  279. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  280. .max_channels = 72,
  281. #else
  282. .max_channels = 32,
  283. #endif
  284. .timeout_ms = 10000,
  285. .use_bounce_buf = false,
  286. .buf_len = 0x8000,
  287. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  288. .ch_cfg = cnss_mhi_channels,
  289. .num_events = ARRAY_SIZE(cnss_mhi_events),
  290. .event_cfg = cnss_mhi_events,
  291. .m2_no_db = true,
  292. };
  293. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  294. .max_channels = 32,
  295. .timeout_ms = 10000,
  296. .use_bounce_buf = false,
  297. .buf_len = 0x8000,
  298. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  299. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  300. .ch_cfg = cnss_mhi_channels,
  301. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  302. CNSS_MHI_SATELLITE_EVT_COUNT,
  303. .event_cfg = cnss_mhi_events,
  304. .m2_no_db = true,
  305. };
  306. static struct cnss_pci_reg ce_src[] = {
  307. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  308. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  309. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  310. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  311. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  312. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  313. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  314. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  315. { NULL },
  316. };
  317. static struct cnss_pci_reg ce_dst[] = {
  318. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  319. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  320. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  321. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  322. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  323. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  324. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  325. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  326. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  327. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  328. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  329. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  330. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  331. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  332. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  333. { NULL },
  334. };
  335. static struct cnss_pci_reg ce_cmn[] = {
  336. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  337. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  338. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  339. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  340. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  341. { NULL },
  342. };
  343. static struct cnss_pci_reg qdss_csr[] = {
  344. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  345. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  346. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  347. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  348. { NULL },
  349. };
  350. static struct cnss_pci_reg pci_scratch[] = {
  351. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  353. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  354. { NULL },
  355. };
  356. /* First field of the structure is the device bit mask. Use
  357. * enum cnss_pci_reg_mask as reference for the value.
  358. */
  359. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  360. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  361. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  362. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  364. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  365. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  366. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  370. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  371. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  372. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  375. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  376. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  402. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  407. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  423. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  424. };
  425. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  426. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  427. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  428. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  438. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  470. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  471. };
  472. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  473. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  475. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  476. {3, 0, WLAON_SW_COLD_RESET, 0},
  477. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  479. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  480. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  481. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  483. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  501. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  502. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  528. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  529. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  530. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  532. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  534. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  535. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  536. {3, 0, WLAON_DLY_CONFIG, 0},
  537. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  541. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  542. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  543. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  544. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  545. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  546. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  547. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  548. {3, 0, WLAON_DEBUG, 0},
  549. {3, 0, WLAON_SOC_PARAMETERS, 0},
  550. {3, 0, WLAON_WLPM_SIGNAL, 0},
  551. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  552. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  553. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  554. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  571. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  572. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  574. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  575. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  576. {3, 0, WLAON_WL_AON_SPARE2, 0},
  577. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  578. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  579. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  581. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  582. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  583. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  585. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  586. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  587. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  589. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  591. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  592. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  593. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  594. {3, 0, WLAON_INTR_STATUS, 0},
  595. {2, 0, WLAON_INTR_ENABLE, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  597. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  598. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  599. {2, 0, WLAON_DBG_STATUS0, 0},
  600. {2, 0, WLAON_DBG_STATUS1, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  602. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  603. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  604. };
  605. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  606. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  608. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. };
  620. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  621. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  622. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  623. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  624. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  625. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  626. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  627. {
  628. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  629. }
  630. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  631. {
  632. mhi_dump_sfr(pci_priv->mhi_ctrl);
  633. }
  634. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  635. u32 cookie)
  636. {
  637. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  638. }
  639. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  640. bool notify_clients)
  641. {
  642. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  643. }
  644. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  645. bool notify_clients)
  646. {
  647. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  648. }
  649. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  650. u32 timeout)
  651. {
  652. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  653. }
  654. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  655. int timeout_us, bool in_panic)
  656. {
  657. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  658. timeout_us, in_panic);
  659. }
  660. static void
  661. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  662. int (*cb)(struct mhi_controller *mhi_ctrl,
  663. struct mhi_link_info *link_info))
  664. {
  665. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  666. }
  667. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  668. {
  669. return mhi_force_reset(pci_priv->mhi_ctrl);
  670. }
  671. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  672. phys_addr_t base)
  673. {
  674. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  675. }
  676. #else
  677. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  678. {
  679. }
  680. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  681. {
  682. }
  683. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  684. u32 cookie)
  685. {
  686. return false;
  687. }
  688. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  689. bool notify_clients)
  690. {
  691. return -EOPNOTSUPP;
  692. }
  693. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  694. bool notify_clients)
  695. {
  696. return -EOPNOTSUPP;
  697. }
  698. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  699. u32 timeout)
  700. {
  701. }
  702. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  703. int timeout_us, bool in_panic)
  704. {
  705. return -EOPNOTSUPP;
  706. }
  707. static void
  708. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  709. int (*cb)(struct mhi_controller *mhi_ctrl,
  710. struct mhi_link_info *link_info))
  711. {
  712. }
  713. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  714. {
  715. return -EOPNOTSUPP;
  716. }
  717. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  718. phys_addr_t base)
  719. {
  720. }
  721. #endif /* CONFIG_MHI_BUS_MISC */
  722. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  723. {
  724. u16 device_id;
  725. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  726. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  727. (void *)_RET_IP_);
  728. return -EACCES;
  729. }
  730. if (pci_priv->pci_link_down_ind) {
  731. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  732. return -EIO;
  733. }
  734. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  735. if (device_id != pci_priv->device_id) {
  736. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  737. (void *)_RET_IP_, device_id,
  738. pci_priv->device_id);
  739. return -EIO;
  740. }
  741. return 0;
  742. }
  743. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  744. {
  745. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  746. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  747. u32 window_enable = WINDOW_ENABLE_BIT | window;
  748. u32 val;
  749. writel_relaxed(window_enable, pci_priv->bar +
  750. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  751. if (window != pci_priv->remap_window) {
  752. pci_priv->remap_window = window;
  753. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  754. window_enable);
  755. }
  756. /* Read it back to make sure the write has taken effect */
  757. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  758. if (val != window_enable) {
  759. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  760. window_enable, val);
  761. if (!cnss_pci_check_link_status(pci_priv) &&
  762. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  763. CNSS_ASSERT(0);
  764. }
  765. }
  766. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  767. u32 offset, u32 *val)
  768. {
  769. int ret;
  770. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  771. if (!in_interrupt() && !irqs_disabled()) {
  772. ret = cnss_pci_check_link_status(pci_priv);
  773. if (ret)
  774. return ret;
  775. }
  776. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  777. offset < MAX_UNWINDOWED_ADDRESS) {
  778. *val = readl_relaxed(pci_priv->bar + offset);
  779. return 0;
  780. }
  781. /* If in panic, assumption is kernel panic handler will hold all threads
  782. * and interrupts. Further pci_reg_window_lock could be held before
  783. * panic. So only lock during normal operation.
  784. */
  785. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  786. cnss_pci_select_window(pci_priv, offset);
  787. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  788. (offset & WINDOW_RANGE_MASK));
  789. } else {
  790. spin_lock_bh(&pci_reg_window_lock);
  791. cnss_pci_select_window(pci_priv, offset);
  792. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  793. (offset & WINDOW_RANGE_MASK));
  794. spin_unlock_bh(&pci_reg_window_lock);
  795. }
  796. return 0;
  797. }
  798. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  799. u32 val)
  800. {
  801. int ret;
  802. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  803. if (!in_interrupt() && !irqs_disabled()) {
  804. ret = cnss_pci_check_link_status(pci_priv);
  805. if (ret)
  806. return ret;
  807. }
  808. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  809. offset < MAX_UNWINDOWED_ADDRESS) {
  810. writel_relaxed(val, pci_priv->bar + offset);
  811. return 0;
  812. }
  813. /* Same constraint as PCI register read in panic */
  814. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  815. cnss_pci_select_window(pci_priv, offset);
  816. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  817. (offset & WINDOW_RANGE_MASK));
  818. } else {
  819. spin_lock_bh(&pci_reg_window_lock);
  820. cnss_pci_select_window(pci_priv, offset);
  821. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  822. (offset & WINDOW_RANGE_MASK));
  823. spin_unlock_bh(&pci_reg_window_lock);
  824. }
  825. return 0;
  826. }
  827. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  828. {
  829. struct device *dev = &pci_priv->pci_dev->dev;
  830. int ret;
  831. ret = cnss_pci_force_wake_request_sync(dev,
  832. FORCE_WAKE_DELAY_TIMEOUT_US);
  833. if (ret) {
  834. if (ret != -EAGAIN)
  835. cnss_pr_err("Failed to request force wake\n");
  836. return ret;
  837. }
  838. /* If device's M1 state-change event races here, it can be ignored,
  839. * as the device is expected to immediately move from M2 to M0
  840. * without entering low power state.
  841. */
  842. if (cnss_pci_is_device_awake(dev) != true)
  843. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  844. return 0;
  845. }
  846. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  847. {
  848. struct device *dev = &pci_priv->pci_dev->dev;
  849. int ret;
  850. ret = cnss_pci_force_wake_release(dev);
  851. if (ret && ret != -EAGAIN)
  852. cnss_pr_err("Failed to release force wake\n");
  853. return ret;
  854. }
  855. #if IS_ENABLED(CONFIG_INTERCONNECT)
  856. /**
  857. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  858. * @plat_priv: Platform private data struct
  859. * @bw: bandwidth
  860. * @save: toggle flag to save bandwidth to current_bw_vote
  861. *
  862. * Setup bandwidth votes for configured interconnect paths
  863. *
  864. * Return: 0 for success
  865. */
  866. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  867. u32 bw, bool save)
  868. {
  869. int ret = 0;
  870. struct cnss_bus_bw_info *bus_bw_info;
  871. if (!plat_priv->icc.path_count)
  872. return -EOPNOTSUPP;
  873. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  874. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  875. return -EINVAL;
  876. }
  877. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  878. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  879. ret = icc_set_bw(bus_bw_info->icc_path,
  880. bus_bw_info->cfg_table[bw].avg_bw,
  881. bus_bw_info->cfg_table[bw].peak_bw);
  882. if (ret) {
  883. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  884. bw, ret, bus_bw_info->icc_name,
  885. bus_bw_info->cfg_table[bw].avg_bw,
  886. bus_bw_info->cfg_table[bw].peak_bw);
  887. break;
  888. }
  889. }
  890. if (ret == 0 && save)
  891. plat_priv->icc.current_bw_vote = bw;
  892. return ret;
  893. }
  894. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  895. {
  896. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  897. if (!plat_priv)
  898. return -ENODEV;
  899. if (bandwidth < 0)
  900. return -EINVAL;
  901. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  902. }
  903. #else
  904. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  905. u32 bw, bool save)
  906. {
  907. return 0;
  908. }
  909. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  910. {
  911. return 0;
  912. }
  913. #endif
  914. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  915. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  916. u32 *val, bool raw_access)
  917. {
  918. int ret = 0;
  919. bool do_force_wake_put = true;
  920. if (raw_access) {
  921. ret = cnss_pci_reg_read(pci_priv, offset, val);
  922. goto out;
  923. }
  924. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  925. if (ret)
  926. goto out;
  927. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  928. if (ret < 0)
  929. goto runtime_pm_put;
  930. ret = cnss_pci_force_wake_get(pci_priv);
  931. if (ret)
  932. do_force_wake_put = false;
  933. ret = cnss_pci_reg_read(pci_priv, offset, val);
  934. if (ret) {
  935. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  936. offset, ret);
  937. goto force_wake_put;
  938. }
  939. force_wake_put:
  940. if (do_force_wake_put)
  941. cnss_pci_force_wake_put(pci_priv);
  942. runtime_pm_put:
  943. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  944. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  945. out:
  946. return ret;
  947. }
  948. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  949. u32 val, bool raw_access)
  950. {
  951. int ret = 0;
  952. bool do_force_wake_put = true;
  953. if (raw_access) {
  954. ret = cnss_pci_reg_write(pci_priv, offset, val);
  955. goto out;
  956. }
  957. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  958. if (ret)
  959. goto out;
  960. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  961. if (ret < 0)
  962. goto runtime_pm_put;
  963. ret = cnss_pci_force_wake_get(pci_priv);
  964. if (ret)
  965. do_force_wake_put = false;
  966. ret = cnss_pci_reg_write(pci_priv, offset, val);
  967. if (ret) {
  968. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  969. val, offset, ret);
  970. goto force_wake_put;
  971. }
  972. force_wake_put:
  973. if (do_force_wake_put)
  974. cnss_pci_force_wake_put(pci_priv);
  975. runtime_pm_put:
  976. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  977. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  978. out:
  979. return ret;
  980. }
  981. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  982. {
  983. struct pci_dev *pci_dev = pci_priv->pci_dev;
  984. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  985. bool link_down_or_recovery;
  986. if (!plat_priv)
  987. return -ENODEV;
  988. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  989. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  990. if (save) {
  991. if (link_down_or_recovery) {
  992. pci_priv->saved_state = NULL;
  993. } else {
  994. pci_save_state(pci_dev);
  995. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  996. }
  997. } else {
  998. if (link_down_or_recovery) {
  999. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1000. pci_restore_state(pci_dev);
  1001. } else if (pci_priv->saved_state) {
  1002. pci_load_and_free_saved_state(pci_dev,
  1003. &pci_priv->saved_state);
  1004. pci_restore_state(pci_dev);
  1005. }
  1006. }
  1007. return 0;
  1008. }
  1009. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1010. {
  1011. u16 link_status;
  1012. int ret;
  1013. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1014. &link_status);
  1015. if (ret)
  1016. return ret;
  1017. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1018. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1019. pci_priv->def_link_width =
  1020. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1021. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1022. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1023. pci_priv->def_link_speed, pci_priv->def_link_width);
  1024. return 0;
  1025. }
  1026. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1027. {
  1028. u32 reg_offset, val;
  1029. int i;
  1030. switch (pci_priv->device_id) {
  1031. case QCA6390_DEVICE_ID:
  1032. case QCA6490_DEVICE_ID:
  1033. break;
  1034. default:
  1035. return;
  1036. }
  1037. if (in_interrupt() || irqs_disabled())
  1038. return;
  1039. if (cnss_pci_check_link_status(pci_priv))
  1040. return;
  1041. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1042. for (i = 0; pci_scratch[i].name; i++) {
  1043. reg_offset = pci_scratch[i].offset;
  1044. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1045. return;
  1046. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1047. pci_scratch[i].name, val);
  1048. }
  1049. }
  1050. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1051. {
  1052. int ret = 0;
  1053. if (!pci_priv)
  1054. return -ENODEV;
  1055. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1056. cnss_pr_info("PCI link is already suspended\n");
  1057. goto out;
  1058. }
  1059. pci_clear_master(pci_priv->pci_dev);
  1060. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1061. if (ret)
  1062. goto out;
  1063. pci_disable_device(pci_priv->pci_dev);
  1064. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1065. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1066. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1067. }
  1068. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1069. pci_priv->drv_connected_last = 0;
  1070. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1071. if (ret)
  1072. goto out;
  1073. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1074. return 0;
  1075. out:
  1076. return ret;
  1077. }
  1078. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1079. {
  1080. int ret = 0;
  1081. if (!pci_priv)
  1082. return -ENODEV;
  1083. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1084. cnss_pr_info("PCI link is already resumed\n");
  1085. goto out;
  1086. }
  1087. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1088. if (ret) {
  1089. ret = -EAGAIN;
  1090. goto out;
  1091. }
  1092. pci_priv->pci_link_state = PCI_LINK_UP;
  1093. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1094. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1095. if (ret) {
  1096. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1097. goto out;
  1098. }
  1099. }
  1100. ret = pci_enable_device(pci_priv->pci_dev);
  1101. if (ret) {
  1102. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1103. goto out;
  1104. }
  1105. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1106. if (ret)
  1107. goto out;
  1108. pci_set_master(pci_priv->pci_dev);
  1109. if (pci_priv->pci_link_down_ind)
  1110. pci_priv->pci_link_down_ind = false;
  1111. return 0;
  1112. out:
  1113. return ret;
  1114. }
  1115. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1116. {
  1117. int ret;
  1118. switch (pci_priv->device_id) {
  1119. case QCA6390_DEVICE_ID:
  1120. case QCA6490_DEVICE_ID:
  1121. case KIWI_DEVICE_ID:
  1122. case MANGO_DEVICE_ID:
  1123. break;
  1124. default:
  1125. return -EOPNOTSUPP;
  1126. }
  1127. /* Always wait here to avoid missing WAKE assert for RDDM
  1128. * before link recovery
  1129. */
  1130. msleep(WAKE_EVENT_TIMEOUT);
  1131. ret = cnss_suspend_pci_link(pci_priv);
  1132. if (ret)
  1133. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1134. ret = cnss_resume_pci_link(pci_priv);
  1135. if (ret) {
  1136. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1137. del_timer(&pci_priv->dev_rddm_timer);
  1138. return ret;
  1139. }
  1140. mod_timer(&pci_priv->dev_rddm_timer,
  1141. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1142. cnss_mhi_debug_reg_dump(pci_priv);
  1143. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1144. return 0;
  1145. }
  1146. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1147. enum cnss_bus_event_type type,
  1148. void *data)
  1149. {
  1150. struct cnss_bus_event bus_event;
  1151. bus_event.etype = type;
  1152. bus_event.event_data = data;
  1153. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1154. }
  1155. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1156. {
  1157. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1158. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1159. unsigned long flags;
  1160. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1161. &plat_priv->ctrl_params.quirks))
  1162. panic("cnss: PCI link is down\n");
  1163. spin_lock_irqsave(&pci_link_down_lock, flags);
  1164. if (pci_priv->pci_link_down_ind) {
  1165. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1166. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1167. return;
  1168. }
  1169. pci_priv->pci_link_down_ind = true;
  1170. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1171. /* Notify MHI about link down*/
  1172. mhi_report_error(pci_priv->mhi_ctrl);
  1173. if (pci_dev->device == QCA6174_DEVICE_ID)
  1174. disable_irq(pci_dev->irq);
  1175. /* Notify bus related event. Now for all supported chips.
  1176. * Here PCIe LINK_DOWN notification taken care.
  1177. * uevent buffer can be extended later, to cover more bus info.
  1178. */
  1179. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1180. cnss_fatal_err("PCI link down, schedule recovery\n");
  1181. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1182. }
  1183. int cnss_pci_link_down(struct device *dev)
  1184. {
  1185. struct pci_dev *pci_dev = to_pci_dev(dev);
  1186. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1187. struct cnss_plat_data *plat_priv = NULL;
  1188. int ret;
  1189. if (!pci_priv) {
  1190. cnss_pr_err("pci_priv is NULL\n");
  1191. return -EINVAL;
  1192. }
  1193. plat_priv = pci_priv->plat_priv;
  1194. if (!plat_priv) {
  1195. cnss_pr_err("plat_priv is NULL\n");
  1196. return -ENODEV;
  1197. }
  1198. if (pci_priv->pci_link_down_ind) {
  1199. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1200. return -EBUSY;
  1201. }
  1202. if (pci_priv->drv_connected_last &&
  1203. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1204. "cnss-enable-self-recovery"))
  1205. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1206. cnss_pr_err("PCI link down is detected by drivers\n");
  1207. ret = cnss_pci_assert_perst(pci_priv);
  1208. if (ret)
  1209. cnss_pci_handle_linkdown(pci_priv);
  1210. return ret;
  1211. }
  1212. EXPORT_SYMBOL(cnss_pci_link_down);
  1213. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1214. {
  1215. struct cnss_plat_data *plat_priv;
  1216. if (!pci_priv) {
  1217. cnss_pr_err("pci_priv is NULL\n");
  1218. return -ENODEV;
  1219. }
  1220. plat_priv = pci_priv->plat_priv;
  1221. if (!plat_priv) {
  1222. cnss_pr_err("plat_priv is NULL\n");
  1223. return -ENODEV;
  1224. }
  1225. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1226. pci_priv->pci_link_down_ind;
  1227. }
  1228. int cnss_pci_is_device_down(struct device *dev)
  1229. {
  1230. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1231. return cnss_pcie_is_device_down(pci_priv);
  1232. }
  1233. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1234. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1235. {
  1236. spin_lock_bh(&pci_reg_window_lock);
  1237. }
  1238. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1239. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1240. {
  1241. spin_unlock_bh(&pci_reg_window_lock);
  1242. }
  1243. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1244. int cnss_get_pci_slot(struct device *dev)
  1245. {
  1246. struct pci_dev *pci_dev = to_pci_dev(dev);
  1247. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1248. struct cnss_plat_data *plat_priv = NULL;
  1249. if (!pci_priv) {
  1250. cnss_pr_err("pci_priv is NULL\n");
  1251. return -EINVAL;
  1252. }
  1253. plat_priv = pci_priv->plat_priv;
  1254. if (!plat_priv) {
  1255. cnss_pr_err("plat_priv is NULL\n");
  1256. return -ENODEV;
  1257. }
  1258. return plat_priv->rc_num;
  1259. }
  1260. EXPORT_SYMBOL(cnss_get_pci_slot);
  1261. /**
  1262. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1263. * @pci_priv: driver PCI bus context pointer
  1264. *
  1265. * Dump primary and secondary bootloader debug log data. For SBL check the
  1266. * log struct address and size for validity.
  1267. *
  1268. * Return: None
  1269. */
  1270. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1271. {
  1272. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1273. u32 pbl_log_sram_start;
  1274. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1275. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1276. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1277. u32 sbl_log_def_start = SRAM_START;
  1278. u32 sbl_log_def_end = SRAM_END;
  1279. int i;
  1280. switch (pci_priv->device_id) {
  1281. case QCA6390_DEVICE_ID:
  1282. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1283. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1284. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1285. break;
  1286. case QCA6490_DEVICE_ID:
  1287. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1288. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1289. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1290. break;
  1291. case KIWI_DEVICE_ID:
  1292. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1293. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1294. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1295. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1296. break;
  1297. case MANGO_DEVICE_ID:
  1298. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1299. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1300. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1301. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1302. break;
  1303. default:
  1304. return;
  1305. }
  1306. if (cnss_pci_check_link_status(pci_priv))
  1307. return;
  1308. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1309. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1310. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1311. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1312. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1313. &pbl_bootstrap_status);
  1314. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1315. pbl_stage, sbl_log_start, sbl_log_size);
  1316. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1317. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1318. cnss_pr_dbg("Dumping PBL log data\n");
  1319. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1320. mem_addr = pbl_log_sram_start + i;
  1321. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1322. break;
  1323. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1324. }
  1325. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1326. sbl_log_max_size : sbl_log_size);
  1327. if (sbl_log_start < sbl_log_def_start ||
  1328. sbl_log_start > sbl_log_def_end ||
  1329. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1330. cnss_pr_err("Invalid SBL log data\n");
  1331. return;
  1332. }
  1333. cnss_pr_dbg("Dumping SBL log data\n");
  1334. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1335. mem_addr = sbl_log_start + i;
  1336. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1337. break;
  1338. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1339. }
  1340. }
  1341. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1342. {
  1343. struct cnss_plat_data *plat_priv;
  1344. u32 i, mem_addr;
  1345. u32 *dump_ptr;
  1346. plat_priv = pci_priv->plat_priv;
  1347. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1348. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1349. return;
  1350. if (!plat_priv->sram_dump) {
  1351. cnss_pr_err("SRAM dump memory is not allocated\n");
  1352. return;
  1353. }
  1354. if (cnss_pci_check_link_status(pci_priv))
  1355. return;
  1356. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1357. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1358. mem_addr = SRAM_START + i;
  1359. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1360. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1361. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1362. break;
  1363. }
  1364. /* Relinquish CPU after dumping 256KB chunks*/
  1365. if (!(i % CNSS_256KB_SIZE))
  1366. cond_resched();
  1367. }
  1368. }
  1369. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1370. {
  1371. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1372. cnss_fatal_err("MHI power up returns timeout\n");
  1373. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1374. cnss_get_dev_sol_value(plat_priv) > 0) {
  1375. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1376. * high. If RDDM times out, PBL/SBL error region may have been
  1377. * erased so no need to dump them either.
  1378. */
  1379. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1380. !pci_priv->pci_link_down_ind) {
  1381. mod_timer(&pci_priv->dev_rddm_timer,
  1382. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1383. }
  1384. } else {
  1385. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1386. cnss_mhi_debug_reg_dump(pci_priv);
  1387. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1388. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1389. cnss_pci_dump_bl_sram_mem(pci_priv);
  1390. cnss_pci_dump_sram(pci_priv);
  1391. return -ETIMEDOUT;
  1392. }
  1393. return 0;
  1394. }
  1395. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1396. {
  1397. switch (mhi_state) {
  1398. case CNSS_MHI_INIT:
  1399. return "INIT";
  1400. case CNSS_MHI_DEINIT:
  1401. return "DEINIT";
  1402. case CNSS_MHI_POWER_ON:
  1403. return "POWER_ON";
  1404. case CNSS_MHI_POWERING_OFF:
  1405. return "POWERING_OFF";
  1406. case CNSS_MHI_POWER_OFF:
  1407. return "POWER_OFF";
  1408. case CNSS_MHI_FORCE_POWER_OFF:
  1409. return "FORCE_POWER_OFF";
  1410. case CNSS_MHI_SUSPEND:
  1411. return "SUSPEND";
  1412. case CNSS_MHI_RESUME:
  1413. return "RESUME";
  1414. case CNSS_MHI_TRIGGER_RDDM:
  1415. return "TRIGGER_RDDM";
  1416. case CNSS_MHI_RDDM_DONE:
  1417. return "RDDM_DONE";
  1418. default:
  1419. return "UNKNOWN";
  1420. }
  1421. };
  1422. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1423. enum cnss_mhi_state mhi_state)
  1424. {
  1425. switch (mhi_state) {
  1426. case CNSS_MHI_INIT:
  1427. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1428. return 0;
  1429. break;
  1430. case CNSS_MHI_DEINIT:
  1431. case CNSS_MHI_POWER_ON:
  1432. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1433. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1434. return 0;
  1435. break;
  1436. case CNSS_MHI_FORCE_POWER_OFF:
  1437. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1438. return 0;
  1439. break;
  1440. case CNSS_MHI_POWER_OFF:
  1441. case CNSS_MHI_SUSPEND:
  1442. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1443. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1444. return 0;
  1445. break;
  1446. case CNSS_MHI_RESUME:
  1447. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1448. return 0;
  1449. break;
  1450. case CNSS_MHI_TRIGGER_RDDM:
  1451. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1452. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1453. return 0;
  1454. break;
  1455. case CNSS_MHI_RDDM_DONE:
  1456. return 0;
  1457. default:
  1458. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1459. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1460. }
  1461. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1462. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1463. pci_priv->mhi_state);
  1464. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1465. CNSS_ASSERT(0);
  1466. return -EINVAL;
  1467. }
  1468. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1469. enum cnss_mhi_state mhi_state)
  1470. {
  1471. switch (mhi_state) {
  1472. case CNSS_MHI_INIT:
  1473. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1474. break;
  1475. case CNSS_MHI_DEINIT:
  1476. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1477. break;
  1478. case CNSS_MHI_POWER_ON:
  1479. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1480. break;
  1481. case CNSS_MHI_POWERING_OFF:
  1482. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1483. break;
  1484. case CNSS_MHI_POWER_OFF:
  1485. case CNSS_MHI_FORCE_POWER_OFF:
  1486. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1487. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1488. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1489. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1490. break;
  1491. case CNSS_MHI_SUSPEND:
  1492. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1493. break;
  1494. case CNSS_MHI_RESUME:
  1495. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1496. break;
  1497. case CNSS_MHI_TRIGGER_RDDM:
  1498. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1499. break;
  1500. case CNSS_MHI_RDDM_DONE:
  1501. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1502. break;
  1503. default:
  1504. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1505. }
  1506. }
  1507. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1508. enum cnss_mhi_state mhi_state)
  1509. {
  1510. int ret = 0, retry = 0;
  1511. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1512. return 0;
  1513. if (mhi_state < 0) {
  1514. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1515. return -EINVAL;
  1516. }
  1517. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1518. if (ret)
  1519. goto out;
  1520. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1521. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1522. switch (mhi_state) {
  1523. case CNSS_MHI_INIT:
  1524. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1525. break;
  1526. case CNSS_MHI_DEINIT:
  1527. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1528. ret = 0;
  1529. break;
  1530. case CNSS_MHI_POWER_ON:
  1531. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1532. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1533. /* Only set img_pre_alloc when power up succeeds */
  1534. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1535. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1536. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1537. }
  1538. #endif
  1539. break;
  1540. case CNSS_MHI_POWER_OFF:
  1541. mhi_power_down(pci_priv->mhi_ctrl, true);
  1542. ret = 0;
  1543. break;
  1544. case CNSS_MHI_FORCE_POWER_OFF:
  1545. mhi_power_down(pci_priv->mhi_ctrl, false);
  1546. ret = 0;
  1547. break;
  1548. case CNSS_MHI_SUSPEND:
  1549. retry_mhi_suspend:
  1550. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1551. if (pci_priv->drv_connected_last)
  1552. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1553. else
  1554. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1555. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1556. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1557. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1558. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1559. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1560. goto retry_mhi_suspend;
  1561. }
  1562. break;
  1563. case CNSS_MHI_RESUME:
  1564. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1565. if (pci_priv->drv_connected_last) {
  1566. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1567. if (ret) {
  1568. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1569. break;
  1570. }
  1571. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1572. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1573. } else {
  1574. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1575. }
  1576. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1577. break;
  1578. case CNSS_MHI_TRIGGER_RDDM:
  1579. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1580. if (ret) {
  1581. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1582. cnss_pr_dbg("Sending host reset req\n");
  1583. ret = cnss_mhi_force_reset(pci_priv);
  1584. }
  1585. break;
  1586. case CNSS_MHI_RDDM_DONE:
  1587. break;
  1588. default:
  1589. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1590. ret = -EINVAL;
  1591. }
  1592. if (ret)
  1593. goto out;
  1594. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1595. return 0;
  1596. out:
  1597. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1598. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1599. return ret;
  1600. }
  1601. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1602. {
  1603. int ret = 0;
  1604. struct cnss_plat_data *plat_priv;
  1605. unsigned int timeout = 0;
  1606. if (!pci_priv) {
  1607. cnss_pr_err("pci_priv is NULL\n");
  1608. return -ENODEV;
  1609. }
  1610. plat_priv = pci_priv->plat_priv;
  1611. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1612. return 0;
  1613. if (MHI_TIMEOUT_OVERWRITE_MS)
  1614. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1615. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1616. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1617. if (ret)
  1618. return ret;
  1619. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1620. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1621. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1622. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1623. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1624. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1625. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1626. mod_timer(&pci_priv->boot_debug_timer,
  1627. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1628. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1629. del_timer_sync(&pci_priv->boot_debug_timer);
  1630. if (ret == 0)
  1631. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1632. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1633. if (ret == -ETIMEDOUT) {
  1634. /* This is a special case needs to be handled that if MHI
  1635. * power on returns -ETIMEDOUT, controller needs to take care
  1636. * the cleanup by calling MHI power down. Force to set the bit
  1637. * for driver internal MHI state to make sure it can be handled
  1638. * properly later.
  1639. */
  1640. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1641. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1642. }
  1643. return ret;
  1644. }
  1645. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1646. {
  1647. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1648. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1649. return;
  1650. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1651. cnss_pr_dbg("MHI is already powered off\n");
  1652. return;
  1653. }
  1654. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1655. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1656. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1657. if (!pci_priv->pci_link_down_ind)
  1658. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1659. else
  1660. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1661. }
  1662. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1663. {
  1664. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1665. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1666. return;
  1667. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1668. cnss_pr_dbg("MHI is already deinited\n");
  1669. return;
  1670. }
  1671. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1672. }
  1673. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1674. bool set_vddd4blow, bool set_shutdown,
  1675. bool do_force_wake)
  1676. {
  1677. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1678. int ret;
  1679. u32 val;
  1680. if (!plat_priv->set_wlaon_pwr_ctrl)
  1681. return;
  1682. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1683. pci_priv->pci_link_down_ind)
  1684. return;
  1685. if (do_force_wake)
  1686. if (cnss_pci_force_wake_get(pci_priv))
  1687. return;
  1688. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1689. if (ret) {
  1690. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1691. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1692. goto force_wake_put;
  1693. }
  1694. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1695. WLAON_QFPROM_PWR_CTRL_REG, val);
  1696. if (set_vddd4blow)
  1697. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1698. else
  1699. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1700. if (set_shutdown)
  1701. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1702. else
  1703. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1704. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1705. if (ret) {
  1706. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1707. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1708. goto force_wake_put;
  1709. }
  1710. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1711. WLAON_QFPROM_PWR_CTRL_REG);
  1712. if (set_shutdown)
  1713. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1714. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1715. force_wake_put:
  1716. if (do_force_wake)
  1717. cnss_pci_force_wake_put(pci_priv);
  1718. }
  1719. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1720. u64 *time_us)
  1721. {
  1722. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1723. u32 low, high;
  1724. u64 device_ticks;
  1725. if (!plat_priv->device_freq_hz) {
  1726. cnss_pr_err("Device time clock frequency is not valid\n");
  1727. return -EINVAL;
  1728. }
  1729. switch (pci_priv->device_id) {
  1730. case KIWI_DEVICE_ID:
  1731. case MANGO_DEVICE_ID:
  1732. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1733. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1734. break;
  1735. default:
  1736. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1737. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1738. break;
  1739. }
  1740. device_ticks = (u64)high << 32 | low;
  1741. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1742. *time_us = device_ticks * 10;
  1743. return 0;
  1744. }
  1745. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1746. {
  1747. switch (pci_priv->device_id) {
  1748. case KIWI_DEVICE_ID:
  1749. case MANGO_DEVICE_ID:
  1750. return;
  1751. default:
  1752. break;
  1753. }
  1754. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1755. TIME_SYNC_ENABLE);
  1756. }
  1757. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1758. {
  1759. switch (pci_priv->device_id) {
  1760. case KIWI_DEVICE_ID:
  1761. case MANGO_DEVICE_ID:
  1762. return;
  1763. default:
  1764. break;
  1765. }
  1766. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1767. TIME_SYNC_CLEAR);
  1768. }
  1769. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1770. u32 low, u32 high)
  1771. {
  1772. u32 time_reg_low;
  1773. u32 time_reg_high;
  1774. switch (pci_priv->device_id) {
  1775. case KIWI_DEVICE_ID:
  1776. case MANGO_DEVICE_ID:
  1777. /* Use the next two shadow registers after host's usage */
  1778. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1779. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1780. SHADOW_REG_LEN_BYTES);
  1781. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1782. break;
  1783. default:
  1784. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1785. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1786. break;
  1787. }
  1788. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1789. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1790. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1791. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1792. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1793. time_reg_low, low, time_reg_high, high);
  1794. }
  1795. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1796. {
  1797. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1798. struct device *dev = &pci_priv->pci_dev->dev;
  1799. unsigned long flags = 0;
  1800. u64 host_time_us, device_time_us, offset;
  1801. u32 low, high;
  1802. int ret;
  1803. ret = cnss_pci_prevent_l1(dev);
  1804. if (ret)
  1805. goto out;
  1806. ret = cnss_pci_force_wake_get(pci_priv);
  1807. if (ret)
  1808. goto allow_l1;
  1809. spin_lock_irqsave(&time_sync_lock, flags);
  1810. cnss_pci_clear_time_sync_counter(pci_priv);
  1811. cnss_pci_enable_time_sync_counter(pci_priv);
  1812. host_time_us = cnss_get_host_timestamp(plat_priv);
  1813. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1814. cnss_pci_clear_time_sync_counter(pci_priv);
  1815. spin_unlock_irqrestore(&time_sync_lock, flags);
  1816. if (ret)
  1817. goto force_wake_put;
  1818. if (host_time_us < device_time_us) {
  1819. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1820. host_time_us, device_time_us);
  1821. ret = -EINVAL;
  1822. goto force_wake_put;
  1823. }
  1824. offset = host_time_us - device_time_us;
  1825. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1826. host_time_us, device_time_us, offset);
  1827. low = offset & 0xFFFFFFFF;
  1828. high = offset >> 32;
  1829. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1830. force_wake_put:
  1831. cnss_pci_force_wake_put(pci_priv);
  1832. allow_l1:
  1833. cnss_pci_allow_l1(dev);
  1834. out:
  1835. return ret;
  1836. }
  1837. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1838. {
  1839. struct cnss_pci_data *pci_priv =
  1840. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1841. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1842. unsigned int time_sync_period_ms =
  1843. plat_priv->ctrl_params.time_sync_period;
  1844. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1845. cnss_pr_dbg("Time sync is disabled\n");
  1846. return;
  1847. }
  1848. if (!time_sync_period_ms) {
  1849. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1850. return;
  1851. }
  1852. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1853. return;
  1854. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1855. goto runtime_pm_put;
  1856. mutex_lock(&pci_priv->bus_lock);
  1857. cnss_pci_update_timestamp(pci_priv);
  1858. mutex_unlock(&pci_priv->bus_lock);
  1859. schedule_delayed_work(&pci_priv->time_sync_work,
  1860. msecs_to_jiffies(time_sync_period_ms));
  1861. runtime_pm_put:
  1862. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1863. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1864. }
  1865. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1866. {
  1867. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1868. switch (pci_priv->device_id) {
  1869. case QCA6390_DEVICE_ID:
  1870. case QCA6490_DEVICE_ID:
  1871. case KIWI_DEVICE_ID:
  1872. case MANGO_DEVICE_ID:
  1873. break;
  1874. default:
  1875. return -EOPNOTSUPP;
  1876. }
  1877. if (!plat_priv->device_freq_hz) {
  1878. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1879. return -EINVAL;
  1880. }
  1881. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1882. return 0;
  1883. }
  1884. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1885. {
  1886. switch (pci_priv->device_id) {
  1887. case QCA6390_DEVICE_ID:
  1888. case QCA6490_DEVICE_ID:
  1889. case KIWI_DEVICE_ID:
  1890. case MANGO_DEVICE_ID:
  1891. break;
  1892. default:
  1893. return;
  1894. }
  1895. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1896. }
  1897. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1898. {
  1899. int ret = 0;
  1900. struct cnss_plat_data *plat_priv;
  1901. if (!pci_priv)
  1902. return -ENODEV;
  1903. plat_priv = pci_priv->plat_priv;
  1904. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1905. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1906. cnss_pr_dbg("Skip driver probe\n");
  1907. goto out;
  1908. }
  1909. if (!pci_priv->driver_ops) {
  1910. cnss_pr_err("driver_ops is NULL\n");
  1911. ret = -EINVAL;
  1912. goto out;
  1913. }
  1914. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1915. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1916. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1917. pci_priv->pci_device_id);
  1918. if (ret) {
  1919. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1920. ret);
  1921. goto out;
  1922. }
  1923. complete(&plat_priv->recovery_complete);
  1924. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  1925. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  1926. pci_priv->pci_device_id);
  1927. if (ret) {
  1928. cnss_pr_err("Failed to probe host driver, err = %d\n",
  1929. ret);
  1930. goto out;
  1931. }
  1932. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  1933. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1934. complete_all(&plat_priv->power_up_complete);
  1935. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  1936. &plat_priv->driver_state)) {
  1937. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  1938. pci_priv->pci_device_id);
  1939. if (ret) {
  1940. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  1941. ret);
  1942. plat_priv->power_up_error = ret;
  1943. complete_all(&plat_priv->power_up_complete);
  1944. goto out;
  1945. }
  1946. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  1947. complete_all(&plat_priv->power_up_complete);
  1948. } else {
  1949. complete(&plat_priv->power_up_complete);
  1950. }
  1951. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  1952. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1953. __pm_relax(plat_priv->recovery_ws);
  1954. }
  1955. cnss_pci_start_time_sync_update(pci_priv);
  1956. return 0;
  1957. out:
  1958. return ret;
  1959. }
  1960. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  1961. {
  1962. struct cnss_plat_data *plat_priv;
  1963. int ret;
  1964. if (!pci_priv)
  1965. return -ENODEV;
  1966. plat_priv = pci_priv->plat_priv;
  1967. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  1968. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  1969. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1970. cnss_pr_dbg("Skip driver remove\n");
  1971. return 0;
  1972. }
  1973. if (!pci_priv->driver_ops) {
  1974. cnss_pr_err("driver_ops is NULL\n");
  1975. return -EINVAL;
  1976. }
  1977. cnss_pci_stop_time_sync_update(pci_priv);
  1978. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1979. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1980. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  1981. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  1982. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  1983. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1984. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1985. &plat_priv->driver_state)) {
  1986. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  1987. if (ret == -EAGAIN) {
  1988. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1989. &plat_priv->driver_state);
  1990. return ret;
  1991. }
  1992. }
  1993. plat_priv->get_info_cb_ctx = NULL;
  1994. plat_priv->get_info_cb = NULL;
  1995. return 0;
  1996. }
  1997. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  1998. int modem_current_status)
  1999. {
  2000. struct cnss_wlan_driver *driver_ops;
  2001. if (!pci_priv)
  2002. return -ENODEV;
  2003. driver_ops = pci_priv->driver_ops;
  2004. if (!driver_ops || !driver_ops->modem_status)
  2005. return -EINVAL;
  2006. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2007. return 0;
  2008. }
  2009. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2010. enum cnss_driver_status status)
  2011. {
  2012. struct cnss_wlan_driver *driver_ops;
  2013. if (!pci_priv)
  2014. return -ENODEV;
  2015. driver_ops = pci_priv->driver_ops;
  2016. if (!driver_ops || !driver_ops->update_status)
  2017. return -EINVAL;
  2018. cnss_pr_dbg("Update driver status: %d\n", status);
  2019. driver_ops->update_status(pci_priv->pci_dev, status);
  2020. return 0;
  2021. }
  2022. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2023. struct cnss_misc_reg *misc_reg,
  2024. u32 misc_reg_size,
  2025. char *reg_name)
  2026. {
  2027. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2028. bool do_force_wake_put = true;
  2029. int i;
  2030. if (!misc_reg)
  2031. return;
  2032. if (in_interrupt() || irqs_disabled())
  2033. return;
  2034. if (cnss_pci_check_link_status(pci_priv))
  2035. return;
  2036. if (cnss_pci_force_wake_get(pci_priv)) {
  2037. /* Continue to dump when device has entered RDDM already */
  2038. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2039. return;
  2040. do_force_wake_put = false;
  2041. }
  2042. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2043. for (i = 0; i < misc_reg_size; i++) {
  2044. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2045. &misc_reg[i].dev_mask))
  2046. continue;
  2047. if (misc_reg[i].wr) {
  2048. if (misc_reg[i].offset ==
  2049. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2050. i >= 1)
  2051. misc_reg[i].val =
  2052. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2053. misc_reg[i - 1].val;
  2054. if (cnss_pci_reg_write(pci_priv,
  2055. misc_reg[i].offset,
  2056. misc_reg[i].val))
  2057. goto force_wake_put;
  2058. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2059. misc_reg[i].val,
  2060. misc_reg[i].offset);
  2061. } else {
  2062. if (cnss_pci_reg_read(pci_priv,
  2063. misc_reg[i].offset,
  2064. &misc_reg[i].val))
  2065. goto force_wake_put;
  2066. }
  2067. }
  2068. force_wake_put:
  2069. if (do_force_wake_put)
  2070. cnss_pci_force_wake_put(pci_priv);
  2071. }
  2072. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2073. {
  2074. if (in_interrupt() || irqs_disabled())
  2075. return;
  2076. if (cnss_pci_check_link_status(pci_priv))
  2077. return;
  2078. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2079. WCSS_REG_SIZE, "wcss");
  2080. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2081. PCIE_REG_SIZE, "pcie");
  2082. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2083. WLAON_REG_SIZE, "wlaon");
  2084. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2085. SYSPM_REG_SIZE, "syspm");
  2086. }
  2087. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2088. {
  2089. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2090. u32 reg_offset;
  2091. bool do_force_wake_put = true;
  2092. if (in_interrupt() || irqs_disabled())
  2093. return;
  2094. if (cnss_pci_check_link_status(pci_priv))
  2095. return;
  2096. if (!pci_priv->debug_reg) {
  2097. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2098. sizeof(*pci_priv->debug_reg)
  2099. * array_size, GFP_KERNEL);
  2100. if (!pci_priv->debug_reg)
  2101. return;
  2102. }
  2103. if (cnss_pci_force_wake_get(pci_priv))
  2104. do_force_wake_put = false;
  2105. cnss_pr_dbg("Start to dump shadow registers\n");
  2106. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2107. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2108. pci_priv->debug_reg[j].offset = reg_offset;
  2109. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2110. &pci_priv->debug_reg[j].val))
  2111. goto force_wake_put;
  2112. }
  2113. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2114. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2115. pci_priv->debug_reg[j].offset = reg_offset;
  2116. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2117. &pci_priv->debug_reg[j].val))
  2118. goto force_wake_put;
  2119. }
  2120. force_wake_put:
  2121. if (do_force_wake_put)
  2122. cnss_pci_force_wake_put(pci_priv);
  2123. }
  2124. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2125. {
  2126. int ret = 0;
  2127. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2128. ret = cnss_power_on_device(plat_priv);
  2129. if (ret) {
  2130. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2131. goto out;
  2132. }
  2133. ret = cnss_resume_pci_link(pci_priv);
  2134. if (ret) {
  2135. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2136. goto power_off;
  2137. }
  2138. ret = cnss_pci_call_driver_probe(pci_priv);
  2139. if (ret)
  2140. goto suspend_link;
  2141. return 0;
  2142. suspend_link:
  2143. cnss_suspend_pci_link(pci_priv);
  2144. power_off:
  2145. cnss_power_off_device(plat_priv);
  2146. out:
  2147. return ret;
  2148. }
  2149. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2150. {
  2151. int ret = 0;
  2152. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2153. cnss_pci_pm_runtime_resume(pci_priv);
  2154. ret = cnss_pci_call_driver_remove(pci_priv);
  2155. if (ret == -EAGAIN)
  2156. goto out;
  2157. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2158. CNSS_BUS_WIDTH_NONE);
  2159. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2160. cnss_pci_set_auto_suspended(pci_priv, 0);
  2161. ret = cnss_suspend_pci_link(pci_priv);
  2162. if (ret)
  2163. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2164. cnss_power_off_device(plat_priv);
  2165. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2166. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2167. out:
  2168. return ret;
  2169. }
  2170. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2171. {
  2172. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2173. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2174. }
  2175. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2176. {
  2177. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2178. struct cnss_ramdump_info *ramdump_info;
  2179. ramdump_info = &plat_priv->ramdump_info;
  2180. if (!ramdump_info->ramdump_size)
  2181. return -EINVAL;
  2182. return cnss_do_ramdump(plat_priv);
  2183. }
  2184. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2185. {
  2186. struct cnss_pci_data *pci_priv;
  2187. struct cnss_wlan_driver *driver_ops;
  2188. pci_priv = plat_priv->bus_priv;
  2189. driver_ops = pci_priv->driver_ops;
  2190. if (driver_ops && driver_ops->get_driver_mode) {
  2191. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2192. cnss_pci_update_fw_name(pci_priv);
  2193. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2194. }
  2195. }
  2196. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2197. {
  2198. int ret = 0;
  2199. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2200. unsigned int timeout;
  2201. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2202. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2203. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2204. cnss_pci_clear_dump_info(pci_priv);
  2205. cnss_pci_power_off_mhi(pci_priv);
  2206. cnss_suspend_pci_link(pci_priv);
  2207. cnss_pci_deinit_mhi(pci_priv);
  2208. cnss_power_off_device(plat_priv);
  2209. }
  2210. /* Clear QMI send usage count during every power up */
  2211. pci_priv->qmi_send_usage_count = 0;
  2212. plat_priv->power_up_error = 0;
  2213. cnss_get_driver_mode_update_fw_name(plat_priv);
  2214. retry:
  2215. ret = cnss_power_on_device(plat_priv);
  2216. if (ret) {
  2217. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2218. goto out;
  2219. }
  2220. ret = cnss_resume_pci_link(pci_priv);
  2221. if (ret) {
  2222. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2223. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2224. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2225. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2226. &plat_priv->ctrl_params.quirks)) {
  2227. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2228. ret = 0;
  2229. goto out;
  2230. }
  2231. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2232. cnss_power_off_device(plat_priv);
  2233. /* Force toggle BT_EN GPIO low */
  2234. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2235. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2236. retry, bt_en_gpio);
  2237. if (bt_en_gpio >= 0)
  2238. gpio_direction_output(bt_en_gpio, 0);
  2239. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2240. gpio_get_value(bt_en_gpio));
  2241. }
  2242. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2243. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2244. cnss_get_input_gpio_value(plat_priv,
  2245. sw_ctrl_gpio));
  2246. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2247. goto retry;
  2248. }
  2249. /* Assert when it reaches maximum retries */
  2250. CNSS_ASSERT(0);
  2251. goto power_off;
  2252. }
  2253. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2254. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2255. ret = cnss_pci_start_mhi(pci_priv);
  2256. if (ret) {
  2257. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2258. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2259. !pci_priv->pci_link_down_ind && timeout) {
  2260. /* Start recovery directly for MHI start failures */
  2261. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2262. CNSS_REASON_DEFAULT);
  2263. }
  2264. return 0;
  2265. }
  2266. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2267. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2268. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2269. return 0;
  2270. }
  2271. cnss_set_pin_connect_status(plat_priv);
  2272. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2273. ret = cnss_pci_call_driver_probe(pci_priv);
  2274. if (ret)
  2275. goto stop_mhi;
  2276. } else if (timeout) {
  2277. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2278. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2279. else
  2280. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2281. mod_timer(&plat_priv->fw_boot_timer,
  2282. jiffies + msecs_to_jiffies(timeout));
  2283. }
  2284. return 0;
  2285. stop_mhi:
  2286. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2287. cnss_pci_power_off_mhi(pci_priv);
  2288. cnss_suspend_pci_link(pci_priv);
  2289. cnss_pci_deinit_mhi(pci_priv);
  2290. power_off:
  2291. cnss_power_off_device(plat_priv);
  2292. out:
  2293. return ret;
  2294. }
  2295. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2296. {
  2297. int ret = 0;
  2298. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2299. int do_force_wake = true;
  2300. cnss_pci_pm_runtime_resume(pci_priv);
  2301. ret = cnss_pci_call_driver_remove(pci_priv);
  2302. if (ret == -EAGAIN)
  2303. goto out;
  2304. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2305. CNSS_BUS_WIDTH_NONE);
  2306. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2307. cnss_pci_set_auto_suspended(pci_priv, 0);
  2308. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2309. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2310. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2311. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2312. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2313. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2314. del_timer(&pci_priv->dev_rddm_timer);
  2315. cnss_pci_collect_dump_info(pci_priv, false);
  2316. CNSS_ASSERT(0);
  2317. }
  2318. if (!cnss_is_device_powered_on(plat_priv)) {
  2319. cnss_pr_dbg("Device is already powered off, ignore\n");
  2320. goto skip_power_off;
  2321. }
  2322. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2323. do_force_wake = false;
  2324. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2325. /* FBC image will be freed after powering off MHI, so skip
  2326. * if RAM dump data is still valid.
  2327. */
  2328. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2329. goto skip_power_off;
  2330. cnss_pci_power_off_mhi(pci_priv);
  2331. ret = cnss_suspend_pci_link(pci_priv);
  2332. if (ret)
  2333. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2334. cnss_pci_deinit_mhi(pci_priv);
  2335. cnss_power_off_device(plat_priv);
  2336. skip_power_off:
  2337. pci_priv->remap_window = 0;
  2338. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2339. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2340. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2341. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2342. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2343. pci_priv->pci_link_down_ind = false;
  2344. }
  2345. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2346. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2347. out:
  2348. return ret;
  2349. }
  2350. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2351. {
  2352. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2353. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2354. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2355. plat_priv->driver_state);
  2356. cnss_pci_collect_dump_info(pci_priv, true);
  2357. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2358. }
  2359. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2360. {
  2361. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2362. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2363. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2364. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2365. int ret = 0;
  2366. if (!info_v2->dump_data_valid || !dump_seg ||
  2367. dump_data->nentries == 0)
  2368. return 0;
  2369. ret = cnss_do_elf_ramdump(plat_priv);
  2370. cnss_pci_clear_dump_info(pci_priv);
  2371. cnss_pci_power_off_mhi(pci_priv);
  2372. cnss_suspend_pci_link(pci_priv);
  2373. cnss_pci_deinit_mhi(pci_priv);
  2374. cnss_power_off_device(plat_priv);
  2375. return ret;
  2376. }
  2377. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2378. {
  2379. int ret = 0;
  2380. if (!pci_priv) {
  2381. cnss_pr_err("pci_priv is NULL\n");
  2382. return -ENODEV;
  2383. }
  2384. switch (pci_priv->device_id) {
  2385. case QCA6174_DEVICE_ID:
  2386. ret = cnss_qca6174_powerup(pci_priv);
  2387. break;
  2388. case QCA6290_DEVICE_ID:
  2389. case QCA6390_DEVICE_ID:
  2390. case QCA6490_DEVICE_ID:
  2391. case KIWI_DEVICE_ID:
  2392. case MANGO_DEVICE_ID:
  2393. ret = cnss_qca6290_powerup(pci_priv);
  2394. break;
  2395. default:
  2396. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2397. pci_priv->device_id);
  2398. ret = -ENODEV;
  2399. }
  2400. return ret;
  2401. }
  2402. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2403. {
  2404. int ret = 0;
  2405. if (!pci_priv) {
  2406. cnss_pr_err("pci_priv is NULL\n");
  2407. return -ENODEV;
  2408. }
  2409. switch (pci_priv->device_id) {
  2410. case QCA6174_DEVICE_ID:
  2411. ret = cnss_qca6174_shutdown(pci_priv);
  2412. break;
  2413. case QCA6290_DEVICE_ID:
  2414. case QCA6390_DEVICE_ID:
  2415. case QCA6490_DEVICE_ID:
  2416. case KIWI_DEVICE_ID:
  2417. case MANGO_DEVICE_ID:
  2418. ret = cnss_qca6290_shutdown(pci_priv);
  2419. break;
  2420. default:
  2421. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2422. pci_priv->device_id);
  2423. ret = -ENODEV;
  2424. }
  2425. return ret;
  2426. }
  2427. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2428. {
  2429. int ret = 0;
  2430. if (!pci_priv) {
  2431. cnss_pr_err("pci_priv is NULL\n");
  2432. return -ENODEV;
  2433. }
  2434. switch (pci_priv->device_id) {
  2435. case QCA6174_DEVICE_ID:
  2436. cnss_qca6174_crash_shutdown(pci_priv);
  2437. break;
  2438. case QCA6290_DEVICE_ID:
  2439. case QCA6390_DEVICE_ID:
  2440. case QCA6490_DEVICE_ID:
  2441. case KIWI_DEVICE_ID:
  2442. case MANGO_DEVICE_ID:
  2443. cnss_qca6290_crash_shutdown(pci_priv);
  2444. break;
  2445. default:
  2446. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2447. pci_priv->device_id);
  2448. ret = -ENODEV;
  2449. }
  2450. return ret;
  2451. }
  2452. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2453. {
  2454. int ret = 0;
  2455. if (!pci_priv) {
  2456. cnss_pr_err("pci_priv is NULL\n");
  2457. return -ENODEV;
  2458. }
  2459. switch (pci_priv->device_id) {
  2460. case QCA6174_DEVICE_ID:
  2461. ret = cnss_qca6174_ramdump(pci_priv);
  2462. break;
  2463. case QCA6290_DEVICE_ID:
  2464. case QCA6390_DEVICE_ID:
  2465. case QCA6490_DEVICE_ID:
  2466. case KIWI_DEVICE_ID:
  2467. case MANGO_DEVICE_ID:
  2468. ret = cnss_qca6290_ramdump(pci_priv);
  2469. break;
  2470. default:
  2471. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2472. pci_priv->device_id);
  2473. ret = -ENODEV;
  2474. }
  2475. return ret;
  2476. }
  2477. int cnss_pci_is_drv_connected(struct device *dev)
  2478. {
  2479. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2480. if (!pci_priv)
  2481. return -ENODEV;
  2482. return pci_priv->drv_connected_last;
  2483. }
  2484. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2485. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2486. {
  2487. struct cnss_plat_data *plat_priv =
  2488. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2489. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2490. struct cnss_cal_info *cal_info;
  2491. unsigned int timeout;
  2492. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2493. goto reg_driver;
  2494. } else {
  2495. if (plat_priv->charger_mode) {
  2496. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2497. return;
  2498. }
  2499. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2500. &plat_priv->driver_state)) {
  2501. timeout = cnss_get_timeout(plat_priv,
  2502. CNSS_TIMEOUT_CALIBRATION);
  2503. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2504. timeout / 1000);
  2505. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2506. msecs_to_jiffies(timeout));
  2507. return;
  2508. }
  2509. del_timer(&plat_priv->fw_boot_timer);
  2510. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2511. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2512. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2513. CNSS_ASSERT(0);
  2514. }
  2515. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2516. if (!cal_info)
  2517. return;
  2518. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2519. cnss_driver_event_post(plat_priv,
  2520. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2521. 0, cal_info);
  2522. }
  2523. reg_driver:
  2524. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2525. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2526. return;
  2527. }
  2528. reinit_completion(&plat_priv->power_up_complete);
  2529. cnss_driver_event_post(plat_priv,
  2530. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2531. CNSS_EVENT_SYNC_UNKILLABLE,
  2532. pci_priv->driver_ops);
  2533. }
  2534. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2535. {
  2536. int ret = 0;
  2537. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2538. struct cnss_pci_data *pci_priv;
  2539. const struct pci_device_id *id_table = driver_ops->id_table;
  2540. unsigned int timeout;
  2541. if (!cnss_check_driver_loading_allowed()) {
  2542. cnss_pr_info("No cnss2 dtsi entry present");
  2543. return -ENODEV;
  2544. }
  2545. if (!plat_priv) {
  2546. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2547. return -EAGAIN;
  2548. }
  2549. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2550. while (id_table && id_table->device) {
  2551. if (plat_priv->device_id == id_table->device) {
  2552. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2553. driver_ops->chip_version != 2) {
  2554. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2555. return -ENODEV;
  2556. }
  2557. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2558. id_table->device);
  2559. plat_priv->driver_ops = driver_ops;
  2560. return 0;
  2561. }
  2562. id_table++;
  2563. }
  2564. return -ENODEV;
  2565. }
  2566. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2567. cnss_pr_info("pci probe not yet done for register driver\n");
  2568. return -EAGAIN;
  2569. }
  2570. pci_priv = plat_priv->bus_priv;
  2571. if (pci_priv->driver_ops) {
  2572. cnss_pr_err("Driver has already registered\n");
  2573. return -EEXIST;
  2574. }
  2575. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2576. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2577. return -EINVAL;
  2578. }
  2579. if (!id_table || !pci_dev_present(id_table)) {
  2580. /* id_table pointer will move from pci_dev_present(),
  2581. * so check again using local pointer.
  2582. */
  2583. id_table = driver_ops->id_table;
  2584. while (id_table && id_table->vendor) {
  2585. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2586. id_table->device);
  2587. id_table++;
  2588. }
  2589. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2590. pci_priv->device_id);
  2591. return -ENODEV;
  2592. }
  2593. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2594. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2595. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2596. driver_ops->chip_version,
  2597. plat_priv->device_version.major_version);
  2598. return -ENODEV;
  2599. }
  2600. cnss_get_driver_mode_update_fw_name(plat_priv);
  2601. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2602. if (!plat_priv->cbc_enabled ||
  2603. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2604. goto register_driver;
  2605. pci_priv->driver_ops = driver_ops;
  2606. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2607. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2608. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2609. * until CBC is complete
  2610. */
  2611. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2612. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2613. cnss_wlan_reg_driver_work);
  2614. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2615. msecs_to_jiffies(timeout));
  2616. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2617. return 0;
  2618. register_driver:
  2619. reinit_completion(&plat_priv->power_up_complete);
  2620. ret = cnss_driver_event_post(plat_priv,
  2621. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2622. CNSS_EVENT_SYNC_UNKILLABLE,
  2623. driver_ops);
  2624. return ret;
  2625. }
  2626. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2627. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2628. {
  2629. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2630. int ret = 0;
  2631. unsigned int timeout;
  2632. if (!plat_priv) {
  2633. cnss_pr_err("plat_priv is NULL\n");
  2634. return;
  2635. }
  2636. mutex_lock(&plat_priv->driver_ops_lock);
  2637. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2638. goto skip_wait_power_up;
  2639. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2640. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2641. msecs_to_jiffies(timeout));
  2642. if (!ret) {
  2643. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2644. timeout);
  2645. CNSS_ASSERT(0);
  2646. }
  2647. skip_wait_power_up:
  2648. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2649. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2650. goto skip_wait_recovery;
  2651. reinit_completion(&plat_priv->recovery_complete);
  2652. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2653. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2654. msecs_to_jiffies(timeout));
  2655. if (!ret) {
  2656. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2657. timeout);
  2658. CNSS_ASSERT(0);
  2659. }
  2660. skip_wait_recovery:
  2661. cnss_driver_event_post(plat_priv,
  2662. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2663. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2664. mutex_unlock(&plat_priv->driver_ops_lock);
  2665. }
  2666. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2667. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2668. void *data)
  2669. {
  2670. int ret = 0;
  2671. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2672. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2673. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2674. return -EINVAL;
  2675. }
  2676. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2677. pci_priv->driver_ops = data;
  2678. ret = cnss_pci_dev_powerup(pci_priv);
  2679. if (ret) {
  2680. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2681. pci_priv->driver_ops = NULL;
  2682. }
  2683. return ret;
  2684. }
  2685. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2686. {
  2687. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2688. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2689. cnss_pci_dev_shutdown(pci_priv);
  2690. pci_priv->driver_ops = NULL;
  2691. return 0;
  2692. }
  2693. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2694. {
  2695. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2696. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2697. int ret = 0;
  2698. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2699. if (driver_ops && driver_ops->suspend) {
  2700. ret = driver_ops->suspend(pci_dev, state);
  2701. if (ret) {
  2702. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2703. ret);
  2704. ret = -EAGAIN;
  2705. }
  2706. }
  2707. return ret;
  2708. }
  2709. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2710. {
  2711. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2712. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2713. int ret = 0;
  2714. if (driver_ops && driver_ops->resume) {
  2715. ret = driver_ops->resume(pci_dev);
  2716. if (ret)
  2717. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2718. ret);
  2719. }
  2720. return ret;
  2721. }
  2722. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2723. {
  2724. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2725. int ret = 0;
  2726. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2727. goto out;
  2728. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2729. ret = -EAGAIN;
  2730. goto out;
  2731. }
  2732. if (pci_priv->drv_connected_last)
  2733. goto skip_disable_pci;
  2734. pci_clear_master(pci_dev);
  2735. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2736. pci_disable_device(pci_dev);
  2737. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2738. if (ret)
  2739. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2740. skip_disable_pci:
  2741. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2742. ret = -EAGAIN;
  2743. goto resume_mhi;
  2744. }
  2745. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2746. return 0;
  2747. resume_mhi:
  2748. if (!pci_is_enabled(pci_dev))
  2749. if (pci_enable_device(pci_dev))
  2750. cnss_pr_err("Failed to enable PCI device\n");
  2751. if (pci_priv->saved_state)
  2752. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2753. pci_set_master(pci_dev);
  2754. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2755. out:
  2756. return ret;
  2757. }
  2758. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2759. {
  2760. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2761. int ret = 0;
  2762. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2763. goto out;
  2764. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2765. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2766. cnss_pci_link_down(&pci_dev->dev);
  2767. ret = -EAGAIN;
  2768. goto out;
  2769. }
  2770. pci_priv->pci_link_state = PCI_LINK_UP;
  2771. if (pci_priv->drv_connected_last)
  2772. goto skip_enable_pci;
  2773. ret = pci_enable_device(pci_dev);
  2774. if (ret) {
  2775. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2776. ret);
  2777. goto out;
  2778. }
  2779. if (pci_priv->saved_state)
  2780. cnss_set_pci_config_space(pci_priv,
  2781. RESTORE_PCI_CONFIG_SPACE);
  2782. pci_set_master(pci_dev);
  2783. skip_enable_pci:
  2784. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2785. out:
  2786. return ret;
  2787. }
  2788. static int cnss_pci_suspend(struct device *dev)
  2789. {
  2790. int ret = 0;
  2791. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2792. struct cnss_plat_data *plat_priv;
  2793. if (!pci_priv)
  2794. goto out;
  2795. plat_priv = pci_priv->plat_priv;
  2796. if (!plat_priv)
  2797. goto out;
  2798. if (!cnss_is_device_powered_on(plat_priv))
  2799. goto out;
  2800. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2801. pci_priv->drv_supported) {
  2802. pci_priv->drv_connected_last =
  2803. cnss_pci_get_drv_connected(pci_priv);
  2804. if (!pci_priv->drv_connected_last) {
  2805. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2806. ret = -EAGAIN;
  2807. goto out;
  2808. }
  2809. }
  2810. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2811. ret = cnss_pci_suspend_driver(pci_priv);
  2812. if (ret)
  2813. goto clear_flag;
  2814. if (!pci_priv->disable_pc) {
  2815. mutex_lock(&pci_priv->bus_lock);
  2816. ret = cnss_pci_suspend_bus(pci_priv);
  2817. mutex_unlock(&pci_priv->bus_lock);
  2818. if (ret)
  2819. goto resume_driver;
  2820. }
  2821. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2822. return 0;
  2823. resume_driver:
  2824. cnss_pci_resume_driver(pci_priv);
  2825. clear_flag:
  2826. pci_priv->drv_connected_last = 0;
  2827. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2828. out:
  2829. return ret;
  2830. }
  2831. static int cnss_pci_resume(struct device *dev)
  2832. {
  2833. int ret = 0;
  2834. struct pci_dev *pci_dev = to_pci_dev(dev);
  2835. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2836. struct cnss_plat_data *plat_priv;
  2837. if (!pci_priv)
  2838. goto out;
  2839. plat_priv = pci_priv->plat_priv;
  2840. if (!plat_priv)
  2841. goto out;
  2842. if (pci_priv->pci_link_down_ind)
  2843. goto out;
  2844. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2845. goto out;
  2846. if (!pci_priv->disable_pc) {
  2847. ret = cnss_pci_resume_bus(pci_priv);
  2848. if (ret)
  2849. goto out;
  2850. }
  2851. ret = cnss_pci_resume_driver(pci_priv);
  2852. pci_priv->drv_connected_last = 0;
  2853. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2854. out:
  2855. return ret;
  2856. }
  2857. static int cnss_pci_suspend_noirq(struct device *dev)
  2858. {
  2859. int ret = 0;
  2860. struct pci_dev *pci_dev = to_pci_dev(dev);
  2861. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2862. struct cnss_wlan_driver *driver_ops;
  2863. if (!pci_priv)
  2864. goto out;
  2865. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2866. goto out;
  2867. driver_ops = pci_priv->driver_ops;
  2868. if (driver_ops && driver_ops->suspend_noirq)
  2869. ret = driver_ops->suspend_noirq(pci_dev);
  2870. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2871. !pci_priv->plat_priv->use_pm_domain)
  2872. pci_save_state(pci_dev);
  2873. out:
  2874. return ret;
  2875. }
  2876. static int cnss_pci_resume_noirq(struct device *dev)
  2877. {
  2878. int ret = 0;
  2879. struct pci_dev *pci_dev = to_pci_dev(dev);
  2880. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2881. struct cnss_wlan_driver *driver_ops;
  2882. if (!pci_priv)
  2883. goto out;
  2884. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2885. goto out;
  2886. driver_ops = pci_priv->driver_ops;
  2887. if (driver_ops && driver_ops->resume_noirq &&
  2888. !pci_priv->pci_link_down_ind)
  2889. ret = driver_ops->resume_noirq(pci_dev);
  2890. out:
  2891. return ret;
  2892. }
  2893. static int cnss_pci_runtime_suspend(struct device *dev)
  2894. {
  2895. int ret = 0;
  2896. struct pci_dev *pci_dev = to_pci_dev(dev);
  2897. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2898. struct cnss_plat_data *plat_priv;
  2899. struct cnss_wlan_driver *driver_ops;
  2900. if (!pci_priv)
  2901. return -EAGAIN;
  2902. plat_priv = pci_priv->plat_priv;
  2903. if (!plat_priv)
  2904. return -EAGAIN;
  2905. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2906. return -EAGAIN;
  2907. if (pci_priv->pci_link_down_ind) {
  2908. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2909. return -EAGAIN;
  2910. }
  2911. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2912. pci_priv->drv_supported) {
  2913. pci_priv->drv_connected_last =
  2914. cnss_pci_get_drv_connected(pci_priv);
  2915. if (!pci_priv->drv_connected_last) {
  2916. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2917. return -EAGAIN;
  2918. }
  2919. }
  2920. cnss_pr_vdbg("Runtime suspend start\n");
  2921. driver_ops = pci_priv->driver_ops;
  2922. if (driver_ops && driver_ops->runtime_ops &&
  2923. driver_ops->runtime_ops->runtime_suspend)
  2924. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  2925. else
  2926. ret = cnss_auto_suspend(dev);
  2927. if (ret)
  2928. pci_priv->drv_connected_last = 0;
  2929. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  2930. return ret;
  2931. }
  2932. static int cnss_pci_runtime_resume(struct device *dev)
  2933. {
  2934. int ret = 0;
  2935. struct pci_dev *pci_dev = to_pci_dev(dev);
  2936. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2937. struct cnss_wlan_driver *driver_ops;
  2938. if (!pci_priv)
  2939. return -EAGAIN;
  2940. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2941. return -EAGAIN;
  2942. if (pci_priv->pci_link_down_ind) {
  2943. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2944. return -EAGAIN;
  2945. }
  2946. cnss_pr_vdbg("Runtime resume start\n");
  2947. driver_ops = pci_priv->driver_ops;
  2948. if (driver_ops && driver_ops->runtime_ops &&
  2949. driver_ops->runtime_ops->runtime_resume)
  2950. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  2951. else
  2952. ret = cnss_auto_resume(dev);
  2953. if (!ret)
  2954. pci_priv->drv_connected_last = 0;
  2955. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  2956. return ret;
  2957. }
  2958. static int cnss_pci_runtime_idle(struct device *dev)
  2959. {
  2960. cnss_pr_vdbg("Runtime idle\n");
  2961. pm_request_autosuspend(dev);
  2962. return -EBUSY;
  2963. }
  2964. int cnss_wlan_pm_control(struct device *dev, bool vote)
  2965. {
  2966. struct pci_dev *pci_dev = to_pci_dev(dev);
  2967. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2968. int ret = 0;
  2969. if (!pci_priv)
  2970. return -ENODEV;
  2971. ret = cnss_pci_disable_pc(pci_priv, vote);
  2972. if (ret)
  2973. return ret;
  2974. pci_priv->disable_pc = vote;
  2975. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  2976. return 0;
  2977. }
  2978. EXPORT_SYMBOL(cnss_wlan_pm_control);
  2979. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  2980. enum cnss_rtpm_id id)
  2981. {
  2982. if (id >= RTPM_ID_MAX)
  2983. return;
  2984. atomic_inc(&pci_priv->pm_stats.runtime_get);
  2985. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  2986. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  2987. cnss_get_host_timestamp(pci_priv->plat_priv);
  2988. }
  2989. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  2990. enum cnss_rtpm_id id)
  2991. {
  2992. if (id >= RTPM_ID_MAX)
  2993. return;
  2994. atomic_inc(&pci_priv->pm_stats.runtime_put);
  2995. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  2996. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  2997. cnss_get_host_timestamp(pci_priv->plat_priv);
  2998. }
  2999. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3000. {
  3001. struct device *dev;
  3002. if (!pci_priv)
  3003. return;
  3004. dev = &pci_priv->pci_dev->dev;
  3005. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3006. atomic_read(&dev->power.usage_count));
  3007. }
  3008. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3009. {
  3010. struct device *dev;
  3011. enum rpm_status status;
  3012. if (!pci_priv)
  3013. return -ENODEV;
  3014. dev = &pci_priv->pci_dev->dev;
  3015. status = dev->power.runtime_status;
  3016. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3017. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3018. (void *)_RET_IP_);
  3019. return pm_request_resume(dev);
  3020. }
  3021. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3022. {
  3023. struct device *dev;
  3024. enum rpm_status status;
  3025. if (!pci_priv)
  3026. return -ENODEV;
  3027. dev = &pci_priv->pci_dev->dev;
  3028. status = dev->power.runtime_status;
  3029. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3030. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3031. (void *)_RET_IP_);
  3032. return pm_runtime_resume(dev);
  3033. }
  3034. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3035. enum cnss_rtpm_id id)
  3036. {
  3037. struct device *dev;
  3038. enum rpm_status status;
  3039. if (!pci_priv)
  3040. return -ENODEV;
  3041. dev = &pci_priv->pci_dev->dev;
  3042. status = dev->power.runtime_status;
  3043. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3044. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3045. (void *)_RET_IP_);
  3046. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3047. return pm_runtime_get(dev);
  3048. }
  3049. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3050. enum cnss_rtpm_id id)
  3051. {
  3052. struct device *dev;
  3053. enum rpm_status status;
  3054. if (!pci_priv)
  3055. return -ENODEV;
  3056. dev = &pci_priv->pci_dev->dev;
  3057. status = dev->power.runtime_status;
  3058. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3059. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3060. (void *)_RET_IP_);
  3061. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3062. return pm_runtime_get_sync(dev);
  3063. }
  3064. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3065. enum cnss_rtpm_id id)
  3066. {
  3067. if (!pci_priv)
  3068. return;
  3069. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3070. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3071. }
  3072. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3073. enum cnss_rtpm_id id)
  3074. {
  3075. struct device *dev;
  3076. if (!pci_priv)
  3077. return -ENODEV;
  3078. dev = &pci_priv->pci_dev->dev;
  3079. if (atomic_read(&dev->power.usage_count) == 0) {
  3080. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3081. return -EINVAL;
  3082. }
  3083. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3084. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3085. }
  3086. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3087. enum cnss_rtpm_id id)
  3088. {
  3089. struct device *dev;
  3090. if (!pci_priv)
  3091. return;
  3092. dev = &pci_priv->pci_dev->dev;
  3093. if (atomic_read(&dev->power.usage_count) == 0) {
  3094. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3095. return;
  3096. }
  3097. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3098. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3099. }
  3100. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3101. {
  3102. if (!pci_priv)
  3103. return;
  3104. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3105. }
  3106. int cnss_auto_suspend(struct device *dev)
  3107. {
  3108. int ret = 0;
  3109. struct pci_dev *pci_dev = to_pci_dev(dev);
  3110. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3111. struct cnss_plat_data *plat_priv;
  3112. if (!pci_priv)
  3113. return -ENODEV;
  3114. plat_priv = pci_priv->plat_priv;
  3115. if (!plat_priv)
  3116. return -ENODEV;
  3117. mutex_lock(&pci_priv->bus_lock);
  3118. if (!pci_priv->qmi_send_usage_count) {
  3119. ret = cnss_pci_suspend_bus(pci_priv);
  3120. if (ret) {
  3121. mutex_unlock(&pci_priv->bus_lock);
  3122. return ret;
  3123. }
  3124. }
  3125. cnss_pci_set_auto_suspended(pci_priv, 1);
  3126. mutex_unlock(&pci_priv->bus_lock);
  3127. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3128. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3129. * current_bw_vote as in resume path we should vote for last used
  3130. * bandwidth vote. Also ignore error if bw voting is not setup.
  3131. */
  3132. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3133. return 0;
  3134. }
  3135. EXPORT_SYMBOL(cnss_auto_suspend);
  3136. int cnss_auto_resume(struct device *dev)
  3137. {
  3138. int ret = 0;
  3139. struct pci_dev *pci_dev = to_pci_dev(dev);
  3140. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3141. struct cnss_plat_data *plat_priv;
  3142. if (!pci_priv)
  3143. return -ENODEV;
  3144. plat_priv = pci_priv->plat_priv;
  3145. if (!plat_priv)
  3146. return -ENODEV;
  3147. mutex_lock(&pci_priv->bus_lock);
  3148. ret = cnss_pci_resume_bus(pci_priv);
  3149. if (ret) {
  3150. mutex_unlock(&pci_priv->bus_lock);
  3151. return ret;
  3152. }
  3153. cnss_pci_set_auto_suspended(pci_priv, 0);
  3154. mutex_unlock(&pci_priv->bus_lock);
  3155. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3156. return 0;
  3157. }
  3158. EXPORT_SYMBOL(cnss_auto_resume);
  3159. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3160. {
  3161. struct pci_dev *pci_dev = to_pci_dev(dev);
  3162. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3163. struct cnss_plat_data *plat_priv;
  3164. struct mhi_controller *mhi_ctrl;
  3165. if (!pci_priv)
  3166. return -ENODEV;
  3167. switch (pci_priv->device_id) {
  3168. case QCA6390_DEVICE_ID:
  3169. case QCA6490_DEVICE_ID:
  3170. case KIWI_DEVICE_ID:
  3171. case MANGO_DEVICE_ID:
  3172. break;
  3173. default:
  3174. return 0;
  3175. }
  3176. mhi_ctrl = pci_priv->mhi_ctrl;
  3177. if (!mhi_ctrl)
  3178. return -EINVAL;
  3179. plat_priv = pci_priv->plat_priv;
  3180. if (!plat_priv)
  3181. return -ENODEV;
  3182. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3183. return -EAGAIN;
  3184. if (timeout_us) {
  3185. /* Busy wait for timeout_us */
  3186. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3187. timeout_us, false);
  3188. } else {
  3189. /* Sleep wait for mhi_ctrl->timeout_ms */
  3190. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3191. }
  3192. }
  3193. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3194. int cnss_pci_force_wake_request(struct device *dev)
  3195. {
  3196. struct pci_dev *pci_dev = to_pci_dev(dev);
  3197. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3198. struct cnss_plat_data *plat_priv;
  3199. struct mhi_controller *mhi_ctrl;
  3200. if (!pci_priv)
  3201. return -ENODEV;
  3202. switch (pci_priv->device_id) {
  3203. case QCA6390_DEVICE_ID:
  3204. case QCA6490_DEVICE_ID:
  3205. case KIWI_DEVICE_ID:
  3206. case MANGO_DEVICE_ID:
  3207. break;
  3208. default:
  3209. return 0;
  3210. }
  3211. mhi_ctrl = pci_priv->mhi_ctrl;
  3212. if (!mhi_ctrl)
  3213. return -EINVAL;
  3214. plat_priv = pci_priv->plat_priv;
  3215. if (!plat_priv)
  3216. return -ENODEV;
  3217. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3218. return -EAGAIN;
  3219. mhi_device_get(mhi_ctrl->mhi_dev);
  3220. return 0;
  3221. }
  3222. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3223. int cnss_pci_is_device_awake(struct device *dev)
  3224. {
  3225. struct pci_dev *pci_dev = to_pci_dev(dev);
  3226. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3227. struct mhi_controller *mhi_ctrl;
  3228. if (!pci_priv)
  3229. return -ENODEV;
  3230. switch (pci_priv->device_id) {
  3231. case QCA6390_DEVICE_ID:
  3232. case QCA6490_DEVICE_ID:
  3233. case KIWI_DEVICE_ID:
  3234. case MANGO_DEVICE_ID:
  3235. break;
  3236. default:
  3237. return 0;
  3238. }
  3239. mhi_ctrl = pci_priv->mhi_ctrl;
  3240. if (!mhi_ctrl)
  3241. return -EINVAL;
  3242. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3243. }
  3244. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3245. int cnss_pci_force_wake_release(struct device *dev)
  3246. {
  3247. struct pci_dev *pci_dev = to_pci_dev(dev);
  3248. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3249. struct cnss_plat_data *plat_priv;
  3250. struct mhi_controller *mhi_ctrl;
  3251. if (!pci_priv)
  3252. return -ENODEV;
  3253. switch (pci_priv->device_id) {
  3254. case QCA6390_DEVICE_ID:
  3255. case QCA6490_DEVICE_ID:
  3256. case KIWI_DEVICE_ID:
  3257. case MANGO_DEVICE_ID:
  3258. break;
  3259. default:
  3260. return 0;
  3261. }
  3262. mhi_ctrl = pci_priv->mhi_ctrl;
  3263. if (!mhi_ctrl)
  3264. return -EINVAL;
  3265. plat_priv = pci_priv->plat_priv;
  3266. if (!plat_priv)
  3267. return -ENODEV;
  3268. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3269. return -EAGAIN;
  3270. mhi_device_put(mhi_ctrl->mhi_dev);
  3271. return 0;
  3272. }
  3273. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3274. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3275. {
  3276. int ret = 0;
  3277. if (!pci_priv)
  3278. return -ENODEV;
  3279. mutex_lock(&pci_priv->bus_lock);
  3280. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3281. !pci_priv->qmi_send_usage_count)
  3282. ret = cnss_pci_resume_bus(pci_priv);
  3283. pci_priv->qmi_send_usage_count++;
  3284. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3285. pci_priv->qmi_send_usage_count);
  3286. mutex_unlock(&pci_priv->bus_lock);
  3287. return ret;
  3288. }
  3289. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3290. {
  3291. int ret = 0;
  3292. if (!pci_priv)
  3293. return -ENODEV;
  3294. mutex_lock(&pci_priv->bus_lock);
  3295. if (pci_priv->qmi_send_usage_count)
  3296. pci_priv->qmi_send_usage_count--;
  3297. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3298. pci_priv->qmi_send_usage_count);
  3299. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3300. !pci_priv->qmi_send_usage_count &&
  3301. !cnss_pcie_is_device_down(pci_priv))
  3302. ret = cnss_pci_suspend_bus(pci_priv);
  3303. mutex_unlock(&pci_priv->bus_lock);
  3304. return ret;
  3305. }
  3306. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3307. {
  3308. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3309. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3310. struct device *dev = &pci_priv->pci_dev->dev;
  3311. int i;
  3312. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3313. if (!fw_mem[i].va && fw_mem[i].size) {
  3314. fw_mem[i].va =
  3315. dma_alloc_attrs(dev, fw_mem[i].size,
  3316. &fw_mem[i].pa, GFP_KERNEL,
  3317. fw_mem[i].attrs);
  3318. if (!fw_mem[i].va) {
  3319. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3320. fw_mem[i].size, fw_mem[i].type);
  3321. return -ENOMEM;
  3322. }
  3323. }
  3324. }
  3325. return 0;
  3326. }
  3327. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3328. {
  3329. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3330. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3331. struct device *dev = &pci_priv->pci_dev->dev;
  3332. int i;
  3333. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3334. if (fw_mem[i].va && fw_mem[i].size) {
  3335. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3336. fw_mem[i].va, &fw_mem[i].pa,
  3337. fw_mem[i].size, fw_mem[i].type);
  3338. dma_free_attrs(dev, fw_mem[i].size,
  3339. fw_mem[i].va, fw_mem[i].pa,
  3340. fw_mem[i].attrs);
  3341. fw_mem[i].va = NULL;
  3342. fw_mem[i].pa = 0;
  3343. fw_mem[i].size = 0;
  3344. fw_mem[i].type = 0;
  3345. }
  3346. }
  3347. plat_priv->fw_mem_seg_len = 0;
  3348. }
  3349. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3350. {
  3351. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3352. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3353. int i, j;
  3354. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3355. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3356. qdss_mem[i].va =
  3357. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3358. qdss_mem[i].size,
  3359. &qdss_mem[i].pa,
  3360. GFP_KERNEL);
  3361. if (!qdss_mem[i].va) {
  3362. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3363. qdss_mem[i].size,
  3364. qdss_mem[i].type, i);
  3365. break;
  3366. }
  3367. }
  3368. }
  3369. /* Best-effort allocation for QDSS trace */
  3370. if (i < plat_priv->qdss_mem_seg_len) {
  3371. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3372. qdss_mem[j].type = 0;
  3373. qdss_mem[j].size = 0;
  3374. }
  3375. plat_priv->qdss_mem_seg_len = i;
  3376. }
  3377. return 0;
  3378. }
  3379. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3380. {
  3381. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3382. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3383. int i;
  3384. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3385. if (qdss_mem[i].va && qdss_mem[i].size) {
  3386. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3387. &qdss_mem[i].pa, qdss_mem[i].size,
  3388. qdss_mem[i].type);
  3389. dma_free_coherent(&pci_priv->pci_dev->dev,
  3390. qdss_mem[i].size, qdss_mem[i].va,
  3391. qdss_mem[i].pa);
  3392. qdss_mem[i].va = NULL;
  3393. qdss_mem[i].pa = 0;
  3394. qdss_mem[i].size = 0;
  3395. qdss_mem[i].type = 0;
  3396. }
  3397. }
  3398. plat_priv->qdss_mem_seg_len = 0;
  3399. }
  3400. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3401. {
  3402. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3403. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3404. char filename[MAX_FIRMWARE_NAME_LEN];
  3405. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3406. const struct firmware *fw_entry;
  3407. int ret = 0;
  3408. /* Use forward compatibility here since for any recent device
  3409. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3410. */
  3411. switch (pci_priv->device_id) {
  3412. case QCA6174_DEVICE_ID:
  3413. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3414. pci_priv->device_id);
  3415. return -EINVAL;
  3416. case QCA6290_DEVICE_ID:
  3417. case QCA6390_DEVICE_ID:
  3418. case QCA6490_DEVICE_ID:
  3419. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3420. break;
  3421. case KIWI_DEVICE_ID:
  3422. case MANGO_DEVICE_ID:
  3423. switch (plat_priv->device_version.major_version) {
  3424. case FW_V2_NUMBER:
  3425. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3426. break;
  3427. default:
  3428. break;
  3429. }
  3430. break;
  3431. default:
  3432. break;
  3433. }
  3434. if (!m3_mem->va && !m3_mem->size) {
  3435. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3436. phy_filename);
  3437. ret = firmware_request_nowarn(&fw_entry, filename,
  3438. &pci_priv->pci_dev->dev);
  3439. if (ret) {
  3440. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3441. return ret;
  3442. }
  3443. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3444. fw_entry->size, &m3_mem->pa,
  3445. GFP_KERNEL);
  3446. if (!m3_mem->va) {
  3447. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3448. fw_entry->size);
  3449. release_firmware(fw_entry);
  3450. return -ENOMEM;
  3451. }
  3452. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3453. m3_mem->size = fw_entry->size;
  3454. release_firmware(fw_entry);
  3455. }
  3456. return 0;
  3457. }
  3458. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3459. {
  3460. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3461. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3462. if (m3_mem->va && m3_mem->size) {
  3463. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3464. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3465. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3466. m3_mem->va, m3_mem->pa);
  3467. }
  3468. m3_mem->va = NULL;
  3469. m3_mem->pa = 0;
  3470. m3_mem->size = 0;
  3471. }
  3472. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3473. {
  3474. struct cnss_plat_data *plat_priv;
  3475. if (!pci_priv)
  3476. return;
  3477. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3478. plat_priv = pci_priv->plat_priv;
  3479. if (!plat_priv)
  3480. return;
  3481. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3482. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3483. return;
  3484. }
  3485. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3486. CNSS_REASON_TIMEOUT);
  3487. }
  3488. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3489. {
  3490. pci_priv->iommu_domain = NULL;
  3491. }
  3492. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3493. {
  3494. if (!pci_priv)
  3495. return -ENODEV;
  3496. if (!pci_priv->smmu_iova_len)
  3497. return -EINVAL;
  3498. *addr = pci_priv->smmu_iova_start;
  3499. *size = pci_priv->smmu_iova_len;
  3500. return 0;
  3501. }
  3502. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3503. {
  3504. if (!pci_priv)
  3505. return -ENODEV;
  3506. if (!pci_priv->smmu_iova_ipa_len)
  3507. return -EINVAL;
  3508. *addr = pci_priv->smmu_iova_ipa_start;
  3509. *size = pci_priv->smmu_iova_ipa_len;
  3510. return 0;
  3511. }
  3512. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3513. {
  3514. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3515. if (!pci_priv)
  3516. return NULL;
  3517. return pci_priv->iommu_domain;
  3518. }
  3519. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3520. int cnss_smmu_map(struct device *dev,
  3521. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3522. {
  3523. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3524. struct cnss_plat_data *plat_priv;
  3525. unsigned long iova;
  3526. size_t len;
  3527. int ret = 0;
  3528. int flag = IOMMU_READ | IOMMU_WRITE;
  3529. struct pci_dev *root_port;
  3530. struct device_node *root_of_node;
  3531. bool dma_coherent = false;
  3532. if (!pci_priv)
  3533. return -ENODEV;
  3534. if (!iova_addr) {
  3535. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3536. &paddr, size);
  3537. return -EINVAL;
  3538. }
  3539. plat_priv = pci_priv->plat_priv;
  3540. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3541. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3542. if (pci_priv->iommu_geometry &&
  3543. iova >= pci_priv->smmu_iova_ipa_start +
  3544. pci_priv->smmu_iova_ipa_len) {
  3545. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3546. iova,
  3547. &pci_priv->smmu_iova_ipa_start,
  3548. pci_priv->smmu_iova_ipa_len);
  3549. return -ENOMEM;
  3550. }
  3551. if (!test_bit(DISABLE_IO_COHERENCY,
  3552. &plat_priv->ctrl_params.quirks)) {
  3553. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3554. if (!root_port) {
  3555. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3556. } else {
  3557. root_of_node = root_port->dev.of_node;
  3558. if (root_of_node && root_of_node->parent) {
  3559. dma_coherent =
  3560. of_property_read_bool(root_of_node->parent,
  3561. "dma-coherent");
  3562. cnss_pr_dbg("dma-coherent is %s\n",
  3563. dma_coherent ? "enabled" : "disabled");
  3564. if (dma_coherent)
  3565. flag |= IOMMU_CACHE;
  3566. }
  3567. }
  3568. }
  3569. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3570. ret = iommu_map(pci_priv->iommu_domain, iova,
  3571. rounddown(paddr, PAGE_SIZE), len, flag);
  3572. if (ret) {
  3573. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3574. return ret;
  3575. }
  3576. pci_priv->smmu_iova_ipa_current = iova + len;
  3577. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3578. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3579. return 0;
  3580. }
  3581. EXPORT_SYMBOL(cnss_smmu_map);
  3582. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3583. {
  3584. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3585. unsigned long iova;
  3586. size_t unmapped;
  3587. size_t len;
  3588. if (!pci_priv)
  3589. return -ENODEV;
  3590. iova = rounddown(iova_addr, PAGE_SIZE);
  3591. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3592. if (iova >= pci_priv->smmu_iova_ipa_start +
  3593. pci_priv->smmu_iova_ipa_len) {
  3594. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3595. iova,
  3596. &pci_priv->smmu_iova_ipa_start,
  3597. pci_priv->smmu_iova_ipa_len);
  3598. return -ENOMEM;
  3599. }
  3600. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3601. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3602. if (unmapped != len) {
  3603. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3604. unmapped, len);
  3605. return -EINVAL;
  3606. }
  3607. pci_priv->smmu_iova_ipa_current = iova;
  3608. return 0;
  3609. }
  3610. EXPORT_SYMBOL(cnss_smmu_unmap);
  3611. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3612. {
  3613. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3614. struct cnss_plat_data *plat_priv;
  3615. if (!pci_priv)
  3616. return -ENODEV;
  3617. plat_priv = pci_priv->plat_priv;
  3618. if (!plat_priv)
  3619. return -ENODEV;
  3620. info->va = pci_priv->bar;
  3621. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3622. info->chip_id = plat_priv->chip_info.chip_id;
  3623. info->chip_family = plat_priv->chip_info.chip_family;
  3624. info->board_id = plat_priv->board_info.board_id;
  3625. info->soc_id = plat_priv->soc_info.soc_id;
  3626. info->fw_version = plat_priv->fw_version_info.fw_version;
  3627. strlcpy(info->fw_build_timestamp,
  3628. plat_priv->fw_version_info.fw_build_timestamp,
  3629. sizeof(info->fw_build_timestamp));
  3630. memcpy(&info->device_version, &plat_priv->device_version,
  3631. sizeof(info->device_version));
  3632. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3633. sizeof(info->dev_mem_info));
  3634. return 0;
  3635. }
  3636. EXPORT_SYMBOL(cnss_get_soc_info);
  3637. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3638. {
  3639. int ret = 0;
  3640. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3641. int num_vectors;
  3642. struct cnss_msi_config *msi_config;
  3643. struct msi_desc *msi_desc;
  3644. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3645. return 0;
  3646. ret = cnss_pci_get_msi_assignment(pci_priv);
  3647. if (ret) {
  3648. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3649. goto out;
  3650. }
  3651. msi_config = pci_priv->msi_config;
  3652. if (!msi_config) {
  3653. cnss_pr_err("msi_config is NULL!\n");
  3654. ret = -EINVAL;
  3655. goto out;
  3656. }
  3657. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3658. msi_config->total_vectors,
  3659. msi_config->total_vectors,
  3660. PCI_IRQ_MSI);
  3661. if (num_vectors != msi_config->total_vectors) {
  3662. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3663. msi_config->total_vectors, num_vectors);
  3664. if (num_vectors >= 0)
  3665. ret = -EINVAL;
  3666. goto reset_msi_config;
  3667. }
  3668. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3669. if (!msi_desc) {
  3670. cnss_pr_err("msi_desc is NULL!\n");
  3671. ret = -EINVAL;
  3672. goto free_msi_vector;
  3673. }
  3674. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3675. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3676. return 0;
  3677. free_msi_vector:
  3678. pci_free_irq_vectors(pci_priv->pci_dev);
  3679. reset_msi_config:
  3680. pci_priv->msi_config = NULL;
  3681. out:
  3682. return ret;
  3683. }
  3684. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3685. {
  3686. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3687. return;
  3688. pci_free_irq_vectors(pci_priv->pci_dev);
  3689. }
  3690. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3691. int *num_vectors, u32 *user_base_data,
  3692. u32 *base_vector)
  3693. {
  3694. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3695. struct cnss_msi_config *msi_config;
  3696. int idx;
  3697. if (!pci_priv)
  3698. return -ENODEV;
  3699. msi_config = pci_priv->msi_config;
  3700. if (!msi_config) {
  3701. cnss_pr_err("MSI is not supported.\n");
  3702. return -EINVAL;
  3703. }
  3704. for (idx = 0; idx < msi_config->total_users; idx++) {
  3705. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3706. *num_vectors = msi_config->users[idx].num_vectors;
  3707. *user_base_data = msi_config->users[idx].base_vector
  3708. + pci_priv->msi_ep_base_data;
  3709. *base_vector = msi_config->users[idx].base_vector;
  3710. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3711. user_name, *num_vectors, *user_base_data,
  3712. *base_vector);
  3713. return 0;
  3714. }
  3715. }
  3716. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3717. return -EINVAL;
  3718. }
  3719. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3720. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3721. {
  3722. struct pci_dev *pci_dev = to_pci_dev(dev);
  3723. int irq_num;
  3724. irq_num = pci_irq_vector(pci_dev, vector);
  3725. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3726. return irq_num;
  3727. }
  3728. EXPORT_SYMBOL(cnss_get_msi_irq);
  3729. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3730. u32 *msi_addr_high)
  3731. {
  3732. struct pci_dev *pci_dev = to_pci_dev(dev);
  3733. u16 control;
  3734. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3735. &control);
  3736. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3737. msi_addr_low);
  3738. /* Return MSI high address only when device supports 64-bit MSI */
  3739. if (control & PCI_MSI_FLAGS_64BIT)
  3740. pci_read_config_dword(pci_dev,
  3741. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3742. msi_addr_high);
  3743. else
  3744. *msi_addr_high = 0;
  3745. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3746. *msi_addr_low, *msi_addr_high);
  3747. }
  3748. EXPORT_SYMBOL(cnss_get_msi_address);
  3749. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3750. {
  3751. int ret, num_vectors;
  3752. u32 user_base_data, base_vector;
  3753. if (!pci_priv)
  3754. return -ENODEV;
  3755. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3756. WAKE_MSI_NAME, &num_vectors,
  3757. &user_base_data, &base_vector);
  3758. if (ret) {
  3759. cnss_pr_err("WAKE MSI is not valid\n");
  3760. return 0;
  3761. }
  3762. return user_base_data;
  3763. }
  3764. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3765. {
  3766. int ret = 0;
  3767. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3768. u16 device_id;
  3769. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3770. if (device_id != pci_priv->pci_device_id->device) {
  3771. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3772. device_id, pci_priv->pci_device_id->device);
  3773. ret = -EIO;
  3774. goto out;
  3775. }
  3776. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3777. if (ret) {
  3778. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3779. goto out;
  3780. }
  3781. ret = pci_enable_device(pci_dev);
  3782. if (ret) {
  3783. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3784. goto out;
  3785. }
  3786. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3787. if (ret) {
  3788. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3789. goto disable_device;
  3790. }
  3791. switch (device_id) {
  3792. case QCA6174_DEVICE_ID:
  3793. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3794. break;
  3795. case QCA6390_DEVICE_ID:
  3796. case QCA6490_DEVICE_ID:
  3797. case KIWI_DEVICE_ID:
  3798. case MANGO_DEVICE_ID:
  3799. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3800. break;
  3801. default:
  3802. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3803. break;
  3804. }
  3805. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3806. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3807. if (ret) {
  3808. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3809. goto release_region;
  3810. }
  3811. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3812. if (ret) {
  3813. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  3814. ret);
  3815. goto release_region;
  3816. }
  3817. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3818. if (!pci_priv->bar) {
  3819. cnss_pr_err("Failed to do PCI IO map!\n");
  3820. ret = -EIO;
  3821. goto release_region;
  3822. }
  3823. /* Save default config space without BME enabled */
  3824. pci_save_state(pci_dev);
  3825. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3826. pci_set_master(pci_dev);
  3827. return 0;
  3828. release_region:
  3829. pci_release_region(pci_dev, PCI_BAR_NUM);
  3830. disable_device:
  3831. pci_disable_device(pci_dev);
  3832. out:
  3833. return ret;
  3834. }
  3835. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3836. {
  3837. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3838. pci_clear_master(pci_dev);
  3839. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3840. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3841. if (pci_priv->bar) {
  3842. pci_iounmap(pci_dev, pci_priv->bar);
  3843. pci_priv->bar = NULL;
  3844. }
  3845. pci_release_region(pci_dev, PCI_BAR_NUM);
  3846. if (pci_is_enabled(pci_dev))
  3847. pci_disable_device(pci_dev);
  3848. }
  3849. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3850. {
  3851. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3852. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3853. gfp_t gfp = GFP_KERNEL;
  3854. u32 reg_offset;
  3855. if (in_interrupt() || irqs_disabled())
  3856. gfp = GFP_ATOMIC;
  3857. if (!plat_priv->qdss_reg) {
  3858. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3859. sizeof(*plat_priv->qdss_reg)
  3860. * array_size, gfp);
  3861. if (!plat_priv->qdss_reg)
  3862. return;
  3863. }
  3864. cnss_pr_dbg("Start to dump qdss registers\n");
  3865. for (i = 0; qdss_csr[i].name; i++) {
  3866. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3867. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3868. &plat_priv->qdss_reg[i]))
  3869. return;
  3870. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3871. plat_priv->qdss_reg[i]);
  3872. }
  3873. }
  3874. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3875. enum cnss_ce_index ce)
  3876. {
  3877. int i;
  3878. u32 ce_base = ce * CE_REG_INTERVAL;
  3879. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  3880. switch (pci_priv->device_id) {
  3881. case QCA6390_DEVICE_ID:
  3882. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  3883. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  3884. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  3885. break;
  3886. case QCA6490_DEVICE_ID:
  3887. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  3888. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  3889. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  3890. break;
  3891. default:
  3892. return;
  3893. }
  3894. switch (ce) {
  3895. case CNSS_CE_09:
  3896. case CNSS_CE_10:
  3897. for (i = 0; ce_src[i].name; i++) {
  3898. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  3899. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3900. return;
  3901. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3902. ce, ce_src[i].name, reg_offset, val);
  3903. }
  3904. for (i = 0; ce_dst[i].name; i++) {
  3905. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  3906. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3907. return;
  3908. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3909. ce, ce_dst[i].name, reg_offset, val);
  3910. }
  3911. break;
  3912. case CNSS_CE_COMMON:
  3913. for (i = 0; ce_cmn[i].name; i++) {
  3914. reg_offset = cmn_base + ce_cmn[i].offset;
  3915. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3916. return;
  3917. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  3918. ce_cmn[i].name, reg_offset, val);
  3919. }
  3920. break;
  3921. default:
  3922. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  3923. }
  3924. }
  3925. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  3926. {
  3927. if (cnss_pci_check_link_status(pci_priv))
  3928. return;
  3929. cnss_pr_dbg("Start to dump debug registers\n");
  3930. cnss_mhi_debug_reg_dump(pci_priv);
  3931. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3932. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  3933. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  3934. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  3935. }
  3936. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  3937. {
  3938. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  3939. return -EINVAL;
  3940. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  3941. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  3942. return 0;
  3943. }
  3944. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  3945. {
  3946. int ret;
  3947. struct cnss_plat_data *plat_priv;
  3948. if (!pci_priv)
  3949. return -ENODEV;
  3950. plat_priv = pci_priv->plat_priv;
  3951. if (!plat_priv)
  3952. return -ENODEV;
  3953. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3954. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  3955. return -EINVAL;
  3956. cnss_auto_resume(&pci_priv->pci_dev->dev);
  3957. if (!cnss_pci_check_link_status(pci_priv))
  3958. cnss_mhi_debug_reg_dump(pci_priv);
  3959. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3960. cnss_pci_dump_misc_reg(pci_priv);
  3961. cnss_pci_dump_shadow_reg(pci_priv);
  3962. /* If link is still down here, directly trigger link down recovery */
  3963. ret = cnss_pci_check_link_status(pci_priv);
  3964. if (ret) {
  3965. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  3966. return 0;
  3967. }
  3968. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  3969. if (ret) {
  3970. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3971. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  3972. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  3973. return 0;
  3974. }
  3975. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  3976. if (!cnss_pci_assert_host_sol(pci_priv))
  3977. return 0;
  3978. cnss_pci_dump_debug_reg(pci_priv);
  3979. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3980. CNSS_REASON_DEFAULT);
  3981. return ret;
  3982. }
  3983. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  3984. mod_timer(&pci_priv->dev_rddm_timer,
  3985. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  3986. }
  3987. return 0;
  3988. }
  3989. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  3990. struct cnss_dump_seg *dump_seg,
  3991. enum cnss_fw_dump_type type, int seg_no,
  3992. void *va, dma_addr_t dma, size_t size)
  3993. {
  3994. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3995. struct device *dev = &pci_priv->pci_dev->dev;
  3996. phys_addr_t pa;
  3997. dump_seg->address = dma;
  3998. dump_seg->v_address = va;
  3999. dump_seg->size = size;
  4000. dump_seg->type = type;
  4001. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4002. seg_no, va, &dma, size);
  4003. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4004. return;
  4005. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4006. }
  4007. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4008. struct cnss_dump_seg *dump_seg,
  4009. enum cnss_fw_dump_type type, int seg_no,
  4010. void *va, dma_addr_t dma, size_t size)
  4011. {
  4012. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4013. struct device *dev = &pci_priv->pci_dev->dev;
  4014. phys_addr_t pa;
  4015. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4016. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4017. }
  4018. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4019. enum cnss_driver_status status, void *data)
  4020. {
  4021. struct cnss_uevent_data uevent_data;
  4022. struct cnss_wlan_driver *driver_ops;
  4023. driver_ops = pci_priv->driver_ops;
  4024. if (!driver_ops || !driver_ops->update_event) {
  4025. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4026. return -EINVAL;
  4027. }
  4028. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4029. uevent_data.status = status;
  4030. uevent_data.data = data;
  4031. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4032. }
  4033. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4034. {
  4035. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4036. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4037. struct cnss_hang_event hang_event;
  4038. void *hang_data_va = NULL;
  4039. u64 offset = 0;
  4040. u16 length = 0;
  4041. int i = 0;
  4042. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4043. return;
  4044. memset(&hang_event, 0, sizeof(hang_event));
  4045. switch (pci_priv->device_id) {
  4046. case QCA6390_DEVICE_ID:
  4047. offset = HST_HANG_DATA_OFFSET;
  4048. length = HANG_DATA_LENGTH;
  4049. break;
  4050. case QCA6490_DEVICE_ID:
  4051. /* Fallback to hard-coded values if hang event params not
  4052. * present in QMI. Once all the firmware branches have the
  4053. * fix to send params over QMI, this can be removed.
  4054. */
  4055. if (plat_priv->hang_event_data_len) {
  4056. offset = plat_priv->hang_data_addr_offset;
  4057. length = plat_priv->hang_event_data_len;
  4058. } else {
  4059. offset = HSP_HANG_DATA_OFFSET;
  4060. length = HANG_DATA_LENGTH;
  4061. }
  4062. break;
  4063. case KIWI_DEVICE_ID:
  4064. case MANGO_DEVICE_ID:
  4065. offset = plat_priv->hang_data_addr_offset;
  4066. length = plat_priv->hang_event_data_len;
  4067. break;
  4068. default:
  4069. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4070. pci_priv->device_id);
  4071. return;
  4072. }
  4073. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4074. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4075. fw_mem[i].va) {
  4076. /* The offset must be < (fw_mem size- hangdata length) */
  4077. if (!(offset <= fw_mem[i].size - length))
  4078. goto exit;
  4079. hang_data_va = fw_mem[i].va + offset;
  4080. hang_event.hang_event_data = kmemdup(hang_data_va,
  4081. length,
  4082. GFP_ATOMIC);
  4083. if (!hang_event.hang_event_data) {
  4084. cnss_pr_dbg("Hang data memory alloc failed\n");
  4085. return;
  4086. }
  4087. hang_event.hang_event_data_len = length;
  4088. break;
  4089. }
  4090. }
  4091. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4092. kfree(hang_event.hang_event_data);
  4093. hang_event.hang_event_data = NULL;
  4094. return;
  4095. exit:
  4096. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4097. plat_priv->hang_data_addr_offset,
  4098. plat_priv->hang_event_data_len);
  4099. }
  4100. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4101. {
  4102. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4103. struct cnss_dump_data *dump_data =
  4104. &plat_priv->ramdump_info_v2.dump_data;
  4105. struct cnss_dump_seg *dump_seg =
  4106. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4107. struct image_info *fw_image, *rddm_image;
  4108. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4109. int ret, i, j;
  4110. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4111. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4112. cnss_pci_send_hang_event(pci_priv);
  4113. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4114. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4115. return;
  4116. }
  4117. if (!cnss_is_device_powered_on(plat_priv)) {
  4118. cnss_pr_dbg("Device is already powered off, skip\n");
  4119. return;
  4120. }
  4121. if (!in_panic) {
  4122. mutex_lock(&pci_priv->bus_lock);
  4123. ret = cnss_pci_check_link_status(pci_priv);
  4124. if (ret) {
  4125. if (ret != -EACCES) {
  4126. mutex_unlock(&pci_priv->bus_lock);
  4127. return;
  4128. }
  4129. if (cnss_pci_resume_bus(pci_priv)) {
  4130. mutex_unlock(&pci_priv->bus_lock);
  4131. return;
  4132. }
  4133. }
  4134. mutex_unlock(&pci_priv->bus_lock);
  4135. } else {
  4136. if (cnss_pci_check_link_status(pci_priv))
  4137. return;
  4138. /* Inside panic handler, reduce timeout for RDDM to avoid
  4139. * unnecessary hypervisor watchdog bite.
  4140. */
  4141. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4142. }
  4143. cnss_mhi_debug_reg_dump(pci_priv);
  4144. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4145. cnss_pci_dump_misc_reg(pci_priv);
  4146. cnss_pci_dump_shadow_reg(pci_priv);
  4147. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4148. if (ret) {
  4149. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4150. ret);
  4151. if (!cnss_pci_assert_host_sol(pci_priv))
  4152. return;
  4153. cnss_pci_dump_debug_reg(pci_priv);
  4154. return;
  4155. }
  4156. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4157. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4158. dump_data->nentries = 0;
  4159. if (plat_priv->qdss_mem_seg_len)
  4160. cnss_pci_dump_qdss_reg(pci_priv);
  4161. cnss_mhi_dump_sfr(pci_priv);
  4162. if (!dump_seg) {
  4163. cnss_pr_warn("FW image dump collection not setup");
  4164. goto skip_dump;
  4165. }
  4166. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4167. fw_image->entries);
  4168. for (i = 0; i < fw_image->entries; i++) {
  4169. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4170. fw_image->mhi_buf[i].buf,
  4171. fw_image->mhi_buf[i].dma_addr,
  4172. fw_image->mhi_buf[i].len);
  4173. dump_seg++;
  4174. }
  4175. dump_data->nentries += fw_image->entries;
  4176. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4177. rddm_image->entries);
  4178. for (i = 0; i < rddm_image->entries; i++) {
  4179. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4180. rddm_image->mhi_buf[i].buf,
  4181. rddm_image->mhi_buf[i].dma_addr,
  4182. rddm_image->mhi_buf[i].len);
  4183. dump_seg++;
  4184. }
  4185. dump_data->nentries += rddm_image->entries;
  4186. cnss_pr_dbg("Collect remote heap dump segment\n");
  4187. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4188. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4189. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4190. CNSS_FW_REMOTE_HEAP, j,
  4191. fw_mem[i].va, fw_mem[i].pa,
  4192. fw_mem[i].size);
  4193. dump_seg++;
  4194. dump_data->nentries++;
  4195. j++;
  4196. }
  4197. }
  4198. if (dump_data->nentries > 0)
  4199. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4200. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4201. skip_dump:
  4202. complete(&plat_priv->rddm_complete);
  4203. }
  4204. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4205. {
  4206. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4207. struct cnss_dump_seg *dump_seg =
  4208. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4209. struct image_info *fw_image, *rddm_image;
  4210. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4211. int i, j;
  4212. if (!dump_seg)
  4213. return;
  4214. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4215. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4216. for (i = 0; i < fw_image->entries; i++) {
  4217. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4218. fw_image->mhi_buf[i].buf,
  4219. fw_image->mhi_buf[i].dma_addr,
  4220. fw_image->mhi_buf[i].len);
  4221. dump_seg++;
  4222. }
  4223. for (i = 0; i < rddm_image->entries; i++) {
  4224. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4225. rddm_image->mhi_buf[i].buf,
  4226. rddm_image->mhi_buf[i].dma_addr,
  4227. rddm_image->mhi_buf[i].len);
  4228. dump_seg++;
  4229. }
  4230. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4231. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4232. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4233. CNSS_FW_REMOTE_HEAP, j,
  4234. fw_mem[i].va, fw_mem[i].pa,
  4235. fw_mem[i].size);
  4236. dump_seg++;
  4237. j++;
  4238. }
  4239. }
  4240. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4241. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4242. }
  4243. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4244. {
  4245. if (!pci_priv)
  4246. return;
  4247. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4248. }
  4249. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4250. {
  4251. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4252. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4253. }
  4254. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4255. {
  4256. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4257. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4258. }
  4259. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4260. char *prefix_name, char *name)
  4261. {
  4262. struct cnss_plat_data *plat_priv;
  4263. if (!pci_priv)
  4264. return;
  4265. plat_priv = pci_priv->plat_priv;
  4266. if (!plat_priv->use_fw_path_with_prefix) {
  4267. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4268. return;
  4269. }
  4270. switch (pci_priv->device_id) {
  4271. case QCA6390_DEVICE_ID:
  4272. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4273. QCA6390_PATH_PREFIX "%s", name);
  4274. break;
  4275. case QCA6490_DEVICE_ID:
  4276. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4277. QCA6490_PATH_PREFIX "%s", name);
  4278. break;
  4279. case KIWI_DEVICE_ID:
  4280. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4281. KIWI_PATH_PREFIX "%s", name);
  4282. break;
  4283. case MANGO_DEVICE_ID:
  4284. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4285. MANGO_PATH_PREFIX "%s", name);
  4286. break;
  4287. default:
  4288. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4289. break;
  4290. }
  4291. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4292. }
  4293. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4294. {
  4295. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4296. switch (pci_priv->device_id) {
  4297. case QCA6390_DEVICE_ID:
  4298. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4299. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4300. pci_priv->device_id,
  4301. plat_priv->device_version.major_version);
  4302. return -EINVAL;
  4303. }
  4304. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4305. FW_V2_FILE_NAME);
  4306. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4307. FW_V2_FILE_NAME);
  4308. break;
  4309. case QCA6490_DEVICE_ID:
  4310. switch (plat_priv->device_version.major_version) {
  4311. case FW_V2_NUMBER:
  4312. cnss_pci_add_fw_prefix_name(pci_priv,
  4313. plat_priv->firmware_name,
  4314. FW_V2_FILE_NAME);
  4315. snprintf(plat_priv->fw_fallback_name,
  4316. MAX_FIRMWARE_NAME_LEN,
  4317. FW_V2_FILE_NAME);
  4318. break;
  4319. default:
  4320. cnss_pci_add_fw_prefix_name(pci_priv,
  4321. plat_priv->firmware_name,
  4322. DEFAULT_FW_FILE_NAME);
  4323. snprintf(plat_priv->fw_fallback_name,
  4324. MAX_FIRMWARE_NAME_LEN,
  4325. DEFAULT_FW_FILE_NAME);
  4326. break;
  4327. }
  4328. break;
  4329. case KIWI_DEVICE_ID:
  4330. case MANGO_DEVICE_ID:
  4331. switch (plat_priv->device_version.major_version) {
  4332. case FW_V2_NUMBER:
  4333. /*
  4334. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4335. * platform driver loads corresponding binary according
  4336. * to current mode indicated by wlan driver. Otherwise
  4337. * use default binary.
  4338. * Mission mode using same binary name as before,
  4339. * if seprate binary is not there, fall back to default.
  4340. */
  4341. if (plat_priv->driver_mode == CNSS_MISSION) {
  4342. cnss_pci_add_fw_prefix_name(pci_priv,
  4343. plat_priv->firmware_name,
  4344. FW_V2_FILE_NAME);
  4345. cnss_pci_add_fw_prefix_name(pci_priv,
  4346. plat_priv->fw_fallback_name,
  4347. FW_V2_FILE_NAME);
  4348. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4349. cnss_pci_add_fw_prefix_name(pci_priv,
  4350. plat_priv->firmware_name,
  4351. FW_V2_FTM_FILE_NAME);
  4352. cnss_pci_add_fw_prefix_name(pci_priv,
  4353. plat_priv->fw_fallback_name,
  4354. FW_V2_FILE_NAME);
  4355. } else {
  4356. /*
  4357. * Since during cold boot calibration phase,
  4358. * wlan driver has not registered, so default
  4359. * fw binary will be used.
  4360. */
  4361. cnss_pci_add_fw_prefix_name(pci_priv,
  4362. plat_priv->firmware_name,
  4363. FW_V2_FILE_NAME);
  4364. snprintf(plat_priv->fw_fallback_name,
  4365. MAX_FIRMWARE_NAME_LEN,
  4366. FW_V2_FILE_NAME);
  4367. }
  4368. break;
  4369. default:
  4370. cnss_pci_add_fw_prefix_name(pci_priv,
  4371. plat_priv->firmware_name,
  4372. DEFAULT_FW_FILE_NAME);
  4373. snprintf(plat_priv->fw_fallback_name,
  4374. MAX_FIRMWARE_NAME_LEN,
  4375. DEFAULT_FW_FILE_NAME);
  4376. break;
  4377. }
  4378. break;
  4379. default:
  4380. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4381. DEFAULT_FW_FILE_NAME);
  4382. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4383. DEFAULT_FW_FILE_NAME);
  4384. break;
  4385. }
  4386. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4387. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4388. return 0;
  4389. }
  4390. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4391. {
  4392. switch (status) {
  4393. case MHI_CB_IDLE:
  4394. return "IDLE";
  4395. case MHI_CB_EE_RDDM:
  4396. return "RDDM";
  4397. case MHI_CB_SYS_ERROR:
  4398. return "SYS_ERROR";
  4399. case MHI_CB_FATAL_ERROR:
  4400. return "FATAL_ERROR";
  4401. case MHI_CB_EE_MISSION_MODE:
  4402. return "MISSION_MODE";
  4403. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4404. case MHI_CB_FALLBACK_IMG:
  4405. return "FW_FALLBACK";
  4406. #endif
  4407. default:
  4408. return "UNKNOWN";
  4409. }
  4410. };
  4411. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4412. {
  4413. struct cnss_pci_data *pci_priv =
  4414. from_timer(pci_priv, t, dev_rddm_timer);
  4415. enum mhi_ee_type mhi_ee;
  4416. if (!pci_priv)
  4417. return;
  4418. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4419. if (!cnss_pci_assert_host_sol(pci_priv))
  4420. return;
  4421. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4422. if (mhi_ee == MHI_EE_PBL)
  4423. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4424. if (mhi_ee == MHI_EE_RDDM) {
  4425. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4426. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4427. CNSS_REASON_RDDM);
  4428. } else {
  4429. cnss_mhi_debug_reg_dump(pci_priv);
  4430. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4431. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4432. CNSS_REASON_TIMEOUT);
  4433. }
  4434. }
  4435. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4436. {
  4437. struct cnss_pci_data *pci_priv =
  4438. from_timer(pci_priv, t, boot_debug_timer);
  4439. if (!pci_priv)
  4440. return;
  4441. if (cnss_pci_check_link_status(pci_priv))
  4442. return;
  4443. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4444. return;
  4445. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4446. return;
  4447. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4448. return;
  4449. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4450. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4451. cnss_mhi_debug_reg_dump(pci_priv);
  4452. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4453. cnss_pci_dump_bl_sram_mem(pci_priv);
  4454. mod_timer(&pci_priv->boot_debug_timer,
  4455. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4456. }
  4457. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4458. {
  4459. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4460. cnss_ignore_qmi_failure(true);
  4461. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4462. del_timer(&plat_priv->fw_boot_timer);
  4463. mod_timer(&pci_priv->dev_rddm_timer,
  4464. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4465. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4466. return 0;
  4467. }
  4468. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4469. {
  4470. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4471. }
  4472. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4473. enum mhi_callback reason)
  4474. {
  4475. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4476. struct cnss_plat_data *plat_priv;
  4477. enum cnss_recovery_reason cnss_reason;
  4478. if (!pci_priv) {
  4479. cnss_pr_err("pci_priv is NULL");
  4480. return;
  4481. }
  4482. plat_priv = pci_priv->plat_priv;
  4483. if (reason != MHI_CB_IDLE)
  4484. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4485. cnss_mhi_notify_status_to_str(reason), reason);
  4486. switch (reason) {
  4487. case MHI_CB_IDLE:
  4488. case MHI_CB_EE_MISSION_MODE:
  4489. return;
  4490. case MHI_CB_FATAL_ERROR:
  4491. cnss_ignore_qmi_failure(true);
  4492. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4493. del_timer(&plat_priv->fw_boot_timer);
  4494. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4495. cnss_reason = CNSS_REASON_DEFAULT;
  4496. break;
  4497. case MHI_CB_SYS_ERROR:
  4498. cnss_pci_handle_mhi_sys_err(pci_priv);
  4499. return;
  4500. case MHI_CB_EE_RDDM:
  4501. cnss_ignore_qmi_failure(true);
  4502. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4503. del_timer(&plat_priv->fw_boot_timer);
  4504. del_timer(&pci_priv->dev_rddm_timer);
  4505. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4506. cnss_reason = CNSS_REASON_RDDM;
  4507. break;
  4508. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4509. case MHI_CB_FALLBACK_IMG:
  4510. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4511. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4512. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4513. plat_priv->use_fw_path_with_prefix = false;
  4514. cnss_pci_update_fw_name(pci_priv);
  4515. }
  4516. return;
  4517. #endif
  4518. default:
  4519. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4520. return;
  4521. }
  4522. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4523. }
  4524. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4525. {
  4526. int ret, num_vectors, i;
  4527. u32 user_base_data, base_vector;
  4528. int *irq;
  4529. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4530. MHI_MSI_NAME, &num_vectors,
  4531. &user_base_data, &base_vector);
  4532. if (ret)
  4533. return ret;
  4534. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4535. num_vectors, base_vector);
  4536. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4537. if (!irq)
  4538. return -ENOMEM;
  4539. for (i = 0; i < num_vectors; i++)
  4540. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4541. base_vector + i);
  4542. pci_priv->mhi_ctrl->irq = irq;
  4543. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4544. return 0;
  4545. }
  4546. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4547. struct mhi_link_info *link_info)
  4548. {
  4549. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4550. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4551. int ret = 0;
  4552. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4553. link_info->target_link_speed,
  4554. link_info->target_link_width);
  4555. /* It has to set target link speed here before setting link bandwidth
  4556. * when device requests link speed change. This can avoid setting link
  4557. * bandwidth getting rejected if requested link speed is higher than
  4558. * current one.
  4559. */
  4560. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4561. link_info->target_link_speed);
  4562. if (ret)
  4563. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4564. link_info->target_link_speed, ret);
  4565. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4566. link_info->target_link_speed,
  4567. link_info->target_link_width);
  4568. if (ret) {
  4569. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4570. return ret;
  4571. }
  4572. pci_priv->def_link_speed = link_info->target_link_speed;
  4573. pci_priv->def_link_width = link_info->target_link_width;
  4574. return 0;
  4575. }
  4576. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4577. void __iomem *addr, u32 *out)
  4578. {
  4579. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4580. u32 tmp = readl_relaxed(addr);
  4581. /* Unexpected value, query the link status */
  4582. if (PCI_INVALID_READ(tmp) &&
  4583. cnss_pci_check_link_status(pci_priv))
  4584. return -EIO;
  4585. *out = tmp;
  4586. return 0;
  4587. }
  4588. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4589. void __iomem *addr, u32 val)
  4590. {
  4591. writel_relaxed(val, addr);
  4592. }
  4593. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4594. struct mhi_controller *mhi_ctrl)
  4595. {
  4596. int ret = 0;
  4597. ret = mhi_get_soc_info(mhi_ctrl);
  4598. if (ret)
  4599. goto exit;
  4600. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4601. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4602. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4603. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4604. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4605. plat_priv->device_version.family_number,
  4606. plat_priv->device_version.device_number,
  4607. plat_priv->device_version.major_version,
  4608. plat_priv->device_version.minor_version);
  4609. /* Only keep lower 4 bits as real device major version */
  4610. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4611. exit:
  4612. return ret;
  4613. }
  4614. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4615. {
  4616. int ret = 0;
  4617. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4618. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4619. struct mhi_controller *mhi_ctrl;
  4620. phys_addr_t bar_start;
  4621. const struct mhi_controller_config *cnss_mhi_config =
  4622. &cnss_mhi_config_default;
  4623. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4624. return 0;
  4625. mhi_ctrl = mhi_alloc_controller();
  4626. if (!mhi_ctrl) {
  4627. cnss_pr_err("Invalid MHI controller context\n");
  4628. return -EINVAL;
  4629. }
  4630. pci_priv->mhi_ctrl = mhi_ctrl;
  4631. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4632. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4633. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4634. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4635. #endif
  4636. mhi_ctrl->regs = pci_priv->bar;
  4637. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4638. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4639. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4640. &bar_start, mhi_ctrl->reg_len);
  4641. ret = cnss_pci_get_mhi_msi(pci_priv);
  4642. if (ret) {
  4643. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4644. goto free_mhi_ctrl;
  4645. }
  4646. if (pci_priv->smmu_s1_enable) {
  4647. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4648. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4649. pci_priv->smmu_iova_len;
  4650. } else {
  4651. mhi_ctrl->iova_start = 0;
  4652. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4653. }
  4654. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4655. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4656. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4657. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4658. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4659. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4660. if (!mhi_ctrl->rddm_size)
  4661. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4662. mhi_ctrl->sbl_size = SZ_512K;
  4663. mhi_ctrl->seg_len = SZ_512K;
  4664. mhi_ctrl->fbc_download = true;
  4665. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4666. if (ret)
  4667. goto free_mhi_irq;
  4668. /* Satellite config only supported on KIWI V2 and later chipset */
  4669. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4670. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4671. plat_priv->device_version.major_version == 1))
  4672. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4673. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4674. if (ret) {
  4675. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4676. goto free_mhi_irq;
  4677. }
  4678. /* MHI satellite driver only needs to connect when DRV is supported */
  4679. if (cnss_pci_is_drv_supported(pci_priv))
  4680. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4681. /* BW scale CB needs to be set after registering MHI per requirement */
  4682. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4683. ret = cnss_pci_update_fw_name(pci_priv);
  4684. if (ret)
  4685. goto unreg_mhi;
  4686. return 0;
  4687. unreg_mhi:
  4688. mhi_unregister_controller(mhi_ctrl);
  4689. free_mhi_irq:
  4690. kfree(mhi_ctrl->irq);
  4691. free_mhi_ctrl:
  4692. mhi_free_controller(mhi_ctrl);
  4693. return ret;
  4694. }
  4695. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4696. {
  4697. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4698. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4699. return;
  4700. mhi_unregister_controller(mhi_ctrl);
  4701. kfree(mhi_ctrl->irq);
  4702. mhi_free_controller(mhi_ctrl);
  4703. }
  4704. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4705. {
  4706. switch (pci_priv->device_id) {
  4707. case QCA6390_DEVICE_ID:
  4708. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4709. pci_priv->wcss_reg = wcss_reg_access_seq;
  4710. pci_priv->pcie_reg = pcie_reg_access_seq;
  4711. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4712. pci_priv->syspm_reg = syspm_reg_access_seq;
  4713. /* Configure WDOG register with specific value so that we can
  4714. * know if HW is in the process of WDOG reset recovery or not
  4715. * when reading the registers.
  4716. */
  4717. cnss_pci_reg_write
  4718. (pci_priv,
  4719. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4720. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4721. break;
  4722. case QCA6490_DEVICE_ID:
  4723. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4724. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4725. break;
  4726. default:
  4727. return;
  4728. }
  4729. }
  4730. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4731. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4732. {
  4733. return 0;
  4734. }
  4735. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4736. {
  4737. struct cnss_pci_data *pci_priv = data;
  4738. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4739. enum rpm_status status;
  4740. struct device *dev;
  4741. pci_priv->wake_counter++;
  4742. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4743. pci_priv->wake_irq, pci_priv->wake_counter);
  4744. /* Make sure abort current suspend */
  4745. cnss_pm_stay_awake(plat_priv);
  4746. cnss_pm_relax(plat_priv);
  4747. /* Above two pm* API calls will abort system suspend only when
  4748. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4749. * calling pm_system_wakeup() is just to guarantee system suspend
  4750. * can be aborted if it is not initiated in any case.
  4751. */
  4752. pm_system_wakeup();
  4753. dev = &pci_priv->pci_dev->dev;
  4754. status = dev->power.runtime_status;
  4755. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4756. cnss_pci_get_auto_suspended(pci_priv)) ||
  4757. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4758. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4759. cnss_pci_pm_request_resume(pci_priv);
  4760. }
  4761. return IRQ_HANDLED;
  4762. }
  4763. /**
  4764. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4765. * @pci_priv: driver PCI bus context pointer
  4766. *
  4767. * This function initializes WLAN PCI wake GPIO and corresponding
  4768. * interrupt. It should be used in non-MSM platforms whose PCIe
  4769. * root complex driver doesn't handle the GPIO.
  4770. *
  4771. * Return: 0 for success or skip, negative value for error
  4772. */
  4773. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4774. {
  4775. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4776. struct device *dev = &plat_priv->plat_dev->dev;
  4777. int ret = 0;
  4778. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4779. "wlan-pci-wake-gpio", 0);
  4780. if (pci_priv->wake_gpio < 0)
  4781. goto out;
  4782. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4783. pci_priv->wake_gpio);
  4784. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4785. if (ret) {
  4786. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4787. ret);
  4788. goto out;
  4789. }
  4790. gpio_direction_input(pci_priv->wake_gpio);
  4791. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4792. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4793. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4794. if (ret) {
  4795. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4796. goto free_gpio;
  4797. }
  4798. ret = enable_irq_wake(pci_priv->wake_irq);
  4799. if (ret) {
  4800. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4801. goto free_irq;
  4802. }
  4803. return 0;
  4804. free_irq:
  4805. free_irq(pci_priv->wake_irq, pci_priv);
  4806. free_gpio:
  4807. gpio_free(pci_priv->wake_gpio);
  4808. out:
  4809. return ret;
  4810. }
  4811. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4812. {
  4813. if (pci_priv->wake_gpio < 0)
  4814. return;
  4815. disable_irq_wake(pci_priv->wake_irq);
  4816. free_irq(pci_priv->wake_irq, pci_priv);
  4817. gpio_free(pci_priv->wake_gpio);
  4818. }
  4819. #endif
  4820. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4821. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4822. * has to take care everything device driver needed which is currently done
  4823. * from pci_dev_pm_ops.
  4824. */
  4825. static struct dev_pm_domain cnss_pm_domain = {
  4826. .ops = {
  4827. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4828. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4829. cnss_pci_resume_noirq)
  4830. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4831. cnss_pci_runtime_resume,
  4832. cnss_pci_runtime_idle)
  4833. }
  4834. };
  4835. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4836. const struct pci_device_id *id)
  4837. {
  4838. int ret = 0;
  4839. struct cnss_pci_data *pci_priv;
  4840. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4841. struct device *dev = &pci_dev->dev;
  4842. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4843. id->vendor, pci_dev->device);
  4844. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4845. if (!pci_priv) {
  4846. ret = -ENOMEM;
  4847. goto out;
  4848. }
  4849. pci_priv->pci_link_state = PCI_LINK_UP;
  4850. pci_priv->plat_priv = plat_priv;
  4851. pci_priv->pci_dev = pci_dev;
  4852. pci_priv->pci_device_id = id;
  4853. pci_priv->device_id = pci_dev->device;
  4854. cnss_set_pci_priv(pci_dev, pci_priv);
  4855. plat_priv->device_id = pci_dev->device;
  4856. plat_priv->bus_priv = pci_priv;
  4857. mutex_init(&pci_priv->bus_lock);
  4858. if (plat_priv->use_pm_domain)
  4859. dev->pm_domain = &cnss_pm_domain;
  4860. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4861. ret = cnss_register_subsys(plat_priv);
  4862. if (ret)
  4863. goto reset_ctx;
  4864. ret = cnss_register_ramdump(plat_priv);
  4865. if (ret)
  4866. goto unregister_subsys;
  4867. ret = cnss_pci_init_smmu(pci_priv);
  4868. if (ret)
  4869. goto unregister_ramdump;
  4870. ret = cnss_reg_pci_event(pci_priv);
  4871. if (ret) {
  4872. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4873. goto deinit_smmu;
  4874. }
  4875. ret = cnss_pci_enable_bus(pci_priv);
  4876. if (ret)
  4877. goto dereg_pci_event;
  4878. ret = cnss_pci_enable_msi(pci_priv);
  4879. if (ret)
  4880. goto disable_bus;
  4881. ret = cnss_pci_register_mhi(pci_priv);
  4882. if (ret)
  4883. goto disable_msi;
  4884. switch (pci_dev->device) {
  4885. case QCA6174_DEVICE_ID:
  4886. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  4887. &pci_priv->revision_id);
  4888. break;
  4889. case QCA6290_DEVICE_ID:
  4890. case QCA6390_DEVICE_ID:
  4891. case QCA6490_DEVICE_ID:
  4892. case KIWI_DEVICE_ID:
  4893. case MANGO_DEVICE_ID:
  4894. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  4895. timer_setup(&pci_priv->dev_rddm_timer,
  4896. cnss_dev_rddm_timeout_hdlr, 0);
  4897. timer_setup(&pci_priv->boot_debug_timer,
  4898. cnss_boot_debug_timeout_hdlr, 0);
  4899. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  4900. cnss_pci_time_sync_work_hdlr);
  4901. cnss_pci_get_link_status(pci_priv);
  4902. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  4903. cnss_pci_wake_gpio_init(pci_priv);
  4904. break;
  4905. default:
  4906. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  4907. pci_dev->device);
  4908. ret = -ENODEV;
  4909. goto unreg_mhi;
  4910. }
  4911. cnss_pci_config_regs(pci_priv);
  4912. if (EMULATION_HW)
  4913. goto out;
  4914. ret = cnss_suspend_pci_link(pci_priv);
  4915. if (ret)
  4916. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  4917. cnss_power_off_device(plat_priv);
  4918. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4919. return 0;
  4920. unreg_mhi:
  4921. cnss_pci_unregister_mhi(pci_priv);
  4922. disable_msi:
  4923. cnss_pci_disable_msi(pci_priv);
  4924. disable_bus:
  4925. cnss_pci_disable_bus(pci_priv);
  4926. dereg_pci_event:
  4927. cnss_dereg_pci_event(pci_priv);
  4928. deinit_smmu:
  4929. cnss_pci_deinit_smmu(pci_priv);
  4930. unregister_ramdump:
  4931. cnss_unregister_ramdump(plat_priv);
  4932. unregister_subsys:
  4933. cnss_unregister_subsys(plat_priv);
  4934. reset_ctx:
  4935. plat_priv->bus_priv = NULL;
  4936. out:
  4937. return ret;
  4938. }
  4939. static void cnss_pci_remove(struct pci_dev *pci_dev)
  4940. {
  4941. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4942. struct cnss_plat_data *plat_priv =
  4943. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  4944. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4945. cnss_pci_free_m3_mem(pci_priv);
  4946. cnss_pci_free_fw_mem(pci_priv);
  4947. cnss_pci_free_qdss_mem(pci_priv);
  4948. switch (pci_dev->device) {
  4949. case QCA6290_DEVICE_ID:
  4950. case QCA6390_DEVICE_ID:
  4951. case QCA6490_DEVICE_ID:
  4952. case KIWI_DEVICE_ID:
  4953. case MANGO_DEVICE_ID:
  4954. cnss_pci_wake_gpio_deinit(pci_priv);
  4955. del_timer(&pci_priv->boot_debug_timer);
  4956. del_timer(&pci_priv->dev_rddm_timer);
  4957. break;
  4958. default:
  4959. break;
  4960. }
  4961. cnss_pci_unregister_mhi(pci_priv);
  4962. cnss_pci_disable_msi(pci_priv);
  4963. cnss_pci_disable_bus(pci_priv);
  4964. cnss_dereg_pci_event(pci_priv);
  4965. cnss_pci_deinit_smmu(pci_priv);
  4966. if (plat_priv) {
  4967. cnss_unregister_ramdump(plat_priv);
  4968. cnss_unregister_subsys(plat_priv);
  4969. plat_priv->bus_priv = NULL;
  4970. } else {
  4971. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  4972. }
  4973. }
  4974. static const struct pci_device_id cnss_pci_id_table[] = {
  4975. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4976. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4977. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4978. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4979. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4980. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4981. { 0 }
  4982. };
  4983. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  4984. static const struct dev_pm_ops cnss_pm_ops = {
  4985. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4986. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4987. cnss_pci_resume_noirq)
  4988. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  4989. cnss_pci_runtime_idle)
  4990. };
  4991. struct pci_driver cnss_pci_driver = {
  4992. .name = "cnss_pci",
  4993. .id_table = cnss_pci_id_table,
  4994. .probe = cnss_pci_probe,
  4995. .remove = cnss_pci_remove,
  4996. .driver = {
  4997. .pm = &cnss_pm_ops,
  4998. },
  4999. };
  5000. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5001. {
  5002. int ret, retry = 0;
  5003. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5004. * since there may be link issues if it boots up with Gen3 link speed.
  5005. * Device is able to change it later at any time. It will be rejected
  5006. * if requested speed is higher than the one specified in PCIe DT.
  5007. */
  5008. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5009. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5010. PCI_EXP_LNKSTA_CLS_5_0GB);
  5011. if (ret && ret != -EPROBE_DEFER)
  5012. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5013. rc_num, ret);
  5014. }
  5015. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5016. retry:
  5017. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5018. if (ret) {
  5019. if (ret == -EPROBE_DEFER) {
  5020. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5021. goto out;
  5022. }
  5023. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5024. rc_num, ret);
  5025. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5026. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5027. goto retry;
  5028. } else {
  5029. goto out;
  5030. }
  5031. }
  5032. plat_priv->rc_num = rc_num;
  5033. out:
  5034. return ret;
  5035. }
  5036. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5037. {
  5038. struct device *dev = &plat_priv->plat_dev->dev;
  5039. const __be32 *prop;
  5040. int ret = 0, prop_len = 0, rc_count, i;
  5041. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5042. if (!prop || !prop_len) {
  5043. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5044. goto out;
  5045. }
  5046. rc_count = prop_len / sizeof(__be32);
  5047. for (i = 0; i < rc_count; i++) {
  5048. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5049. if (!ret)
  5050. break;
  5051. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5052. goto out;
  5053. }
  5054. ret = pci_register_driver(&cnss_pci_driver);
  5055. if (ret) {
  5056. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5057. ret);
  5058. goto out;
  5059. }
  5060. if (!plat_priv->bus_priv) {
  5061. cnss_pr_err("Failed to probe PCI driver\n");
  5062. ret = -ENODEV;
  5063. goto unreg_pci;
  5064. }
  5065. return 0;
  5066. unreg_pci:
  5067. pci_unregister_driver(&cnss_pci_driver);
  5068. out:
  5069. return ret;
  5070. }
  5071. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5072. {
  5073. pci_unregister_driver(&cnss_pci_driver);
  5074. }