msm-dai-q6-v2.c 376 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/sp_params.h>
  19. #include <dsp/q6core.h>
  20. #include "msm-dai-q6-v2.h"
  21. #include <asoc/core.h>
  22. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  23. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  24. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  25. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  26. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  27. #define MSM_DAI_SEN_AUXPCM_DT_DEV_ID 6
  28. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  29. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  30. #define spdif_clock_value(rate) (2*rate*32*2)
  31. #define CHANNEL_STATUS_SIZE 24
  32. #define CHANNEL_STATUS_MASK_INIT 0x0
  33. #define CHANNEL_STATUS_MASK 0x4
  34. #define AFE_API_VERSION_CLOCK_SET 1
  35. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  36. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  37. SNDRV_PCM_FMTBIT_S24_LE | \
  38. SNDRV_PCM_FMTBIT_S32_LE)
  39. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  40. enum {
  41. ENC_FMT_NONE,
  42. DEC_FMT_NONE = ENC_FMT_NONE,
  43. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  44. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  45. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  46. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  47. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  48. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  49. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  50. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  51. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  52. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  53. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  54. ENC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  55. DEC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  56. };
  57. enum {
  58. SPKR_1,
  59. SPKR_2,
  60. };
  61. static const struct afe_clk_set lpass_clk_set_default = {
  62. AFE_API_VERSION_CLOCK_SET,
  63. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  64. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  65. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  66. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  67. 0,
  68. };
  69. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  70. AFE_API_VERSION_I2S_CONFIG,
  71. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  72. 0,
  73. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  74. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  75. Q6AFE_LPASS_MODE_CLK1_VALID,
  76. 0,
  77. };
  78. enum {
  79. STATUS_PORT_STARTED, /* track if AFE port has started */
  80. /* track AFE Tx port status for bi-directional transfers */
  81. STATUS_TX_PORT,
  82. /* track AFE Rx port status for bi-directional transfers */
  83. STATUS_RX_PORT,
  84. STATUS_MAX
  85. };
  86. enum {
  87. RATE_8KHZ,
  88. RATE_16KHZ,
  89. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  90. };
  91. enum {
  92. IDX_PRIMARY_TDM_RX_0,
  93. IDX_PRIMARY_TDM_RX_1,
  94. IDX_PRIMARY_TDM_RX_2,
  95. IDX_PRIMARY_TDM_RX_3,
  96. IDX_PRIMARY_TDM_RX_4,
  97. IDX_PRIMARY_TDM_RX_5,
  98. IDX_PRIMARY_TDM_RX_6,
  99. IDX_PRIMARY_TDM_RX_7,
  100. IDX_PRIMARY_TDM_TX_0,
  101. IDX_PRIMARY_TDM_TX_1,
  102. IDX_PRIMARY_TDM_TX_2,
  103. IDX_PRIMARY_TDM_TX_3,
  104. IDX_PRIMARY_TDM_TX_4,
  105. IDX_PRIMARY_TDM_TX_5,
  106. IDX_PRIMARY_TDM_TX_6,
  107. IDX_PRIMARY_TDM_TX_7,
  108. IDX_SECONDARY_TDM_RX_0,
  109. IDX_SECONDARY_TDM_RX_1,
  110. IDX_SECONDARY_TDM_RX_2,
  111. IDX_SECONDARY_TDM_RX_3,
  112. IDX_SECONDARY_TDM_RX_4,
  113. IDX_SECONDARY_TDM_RX_5,
  114. IDX_SECONDARY_TDM_RX_6,
  115. IDX_SECONDARY_TDM_RX_7,
  116. IDX_SECONDARY_TDM_TX_0,
  117. IDX_SECONDARY_TDM_TX_1,
  118. IDX_SECONDARY_TDM_TX_2,
  119. IDX_SECONDARY_TDM_TX_3,
  120. IDX_SECONDARY_TDM_TX_4,
  121. IDX_SECONDARY_TDM_TX_5,
  122. IDX_SECONDARY_TDM_TX_6,
  123. IDX_SECONDARY_TDM_TX_7,
  124. IDX_TERTIARY_TDM_RX_0,
  125. IDX_TERTIARY_TDM_RX_1,
  126. IDX_TERTIARY_TDM_RX_2,
  127. IDX_TERTIARY_TDM_RX_3,
  128. IDX_TERTIARY_TDM_RX_4,
  129. IDX_TERTIARY_TDM_RX_5,
  130. IDX_TERTIARY_TDM_RX_6,
  131. IDX_TERTIARY_TDM_RX_7,
  132. IDX_TERTIARY_TDM_TX_0,
  133. IDX_TERTIARY_TDM_TX_1,
  134. IDX_TERTIARY_TDM_TX_2,
  135. IDX_TERTIARY_TDM_TX_3,
  136. IDX_TERTIARY_TDM_TX_4,
  137. IDX_TERTIARY_TDM_TX_5,
  138. IDX_TERTIARY_TDM_TX_6,
  139. IDX_TERTIARY_TDM_TX_7,
  140. IDX_QUATERNARY_TDM_RX_0,
  141. IDX_QUATERNARY_TDM_RX_1,
  142. IDX_QUATERNARY_TDM_RX_2,
  143. IDX_QUATERNARY_TDM_RX_3,
  144. IDX_QUATERNARY_TDM_RX_4,
  145. IDX_QUATERNARY_TDM_RX_5,
  146. IDX_QUATERNARY_TDM_RX_6,
  147. IDX_QUATERNARY_TDM_RX_7,
  148. IDX_QUATERNARY_TDM_TX_0,
  149. IDX_QUATERNARY_TDM_TX_1,
  150. IDX_QUATERNARY_TDM_TX_2,
  151. IDX_QUATERNARY_TDM_TX_3,
  152. IDX_QUATERNARY_TDM_TX_4,
  153. IDX_QUATERNARY_TDM_TX_5,
  154. IDX_QUATERNARY_TDM_TX_6,
  155. IDX_QUATERNARY_TDM_TX_7,
  156. IDX_QUINARY_TDM_RX_0,
  157. IDX_QUINARY_TDM_RX_1,
  158. IDX_QUINARY_TDM_RX_2,
  159. IDX_QUINARY_TDM_RX_3,
  160. IDX_QUINARY_TDM_RX_4,
  161. IDX_QUINARY_TDM_RX_5,
  162. IDX_QUINARY_TDM_RX_6,
  163. IDX_QUINARY_TDM_RX_7,
  164. IDX_QUINARY_TDM_TX_0,
  165. IDX_QUINARY_TDM_TX_1,
  166. IDX_QUINARY_TDM_TX_2,
  167. IDX_QUINARY_TDM_TX_3,
  168. IDX_QUINARY_TDM_TX_4,
  169. IDX_QUINARY_TDM_TX_5,
  170. IDX_QUINARY_TDM_TX_6,
  171. IDX_QUINARY_TDM_TX_7,
  172. IDX_SENARY_TDM_RX_0,
  173. IDX_SENARY_TDM_RX_1,
  174. IDX_SENARY_TDM_RX_2,
  175. IDX_SENARY_TDM_RX_3,
  176. IDX_SENARY_TDM_RX_4,
  177. IDX_SENARY_TDM_RX_5,
  178. IDX_SENARY_TDM_RX_6,
  179. IDX_SENARY_TDM_RX_7,
  180. IDX_SENARY_TDM_TX_0,
  181. IDX_SENARY_TDM_TX_1,
  182. IDX_SENARY_TDM_TX_2,
  183. IDX_SENARY_TDM_TX_3,
  184. IDX_SENARY_TDM_TX_4,
  185. IDX_SENARY_TDM_TX_5,
  186. IDX_SENARY_TDM_TX_6,
  187. IDX_SENARY_TDM_TX_7,
  188. IDX_TDM_MAX,
  189. };
  190. enum {
  191. IDX_GROUP_PRIMARY_TDM_RX,
  192. IDX_GROUP_PRIMARY_TDM_TX,
  193. IDX_GROUP_SECONDARY_TDM_RX,
  194. IDX_GROUP_SECONDARY_TDM_TX,
  195. IDX_GROUP_TERTIARY_TDM_RX,
  196. IDX_GROUP_TERTIARY_TDM_TX,
  197. IDX_GROUP_QUATERNARY_TDM_RX,
  198. IDX_GROUP_QUATERNARY_TDM_TX,
  199. IDX_GROUP_QUINARY_TDM_RX,
  200. IDX_GROUP_QUINARY_TDM_TX,
  201. IDX_GROUP_SENARY_TDM_RX,
  202. IDX_GROUP_SENARY_TDM_TX,
  203. IDX_GROUP_TDM_MAX,
  204. };
  205. struct msm_dai_q6_dai_data {
  206. DECLARE_BITMAP(status_mask, STATUS_MAX);
  207. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  208. u32 rate;
  209. u32 channels;
  210. u32 bitwidth;
  211. u32 cal_mode;
  212. u32 afe_rx_in_channels;
  213. u16 afe_rx_in_bitformat;
  214. u32 afe_tx_out_channels;
  215. u16 afe_tx_out_bitformat;
  216. struct afe_enc_config enc_config;
  217. struct afe_dec_config dec_config;
  218. union afe_port_config port_config;
  219. u16 vi_feed_mono;
  220. u32 xt_logging_disable;
  221. };
  222. struct msm_dai_q6_spdif_dai_data {
  223. DECLARE_BITMAP(status_mask, STATUS_MAX);
  224. u32 rate;
  225. u32 channels;
  226. u32 bitwidth;
  227. u16 port_id;
  228. struct afe_spdif_port_config spdif_port;
  229. struct afe_event_fmt_update fmt_event;
  230. struct kobject *kobj;
  231. };
  232. struct msm_dai_q6_spdif_event_msg {
  233. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  234. struct afe_event_fmt_update fmt_event;
  235. };
  236. struct msm_dai_q6_mi2s_dai_config {
  237. u16 pdata_mi2s_lines;
  238. struct msm_dai_q6_dai_data mi2s_dai_data;
  239. };
  240. struct msm_dai_q6_mi2s_dai_data {
  241. u32 is_island_dai;
  242. struct msm_dai_q6_mi2s_dai_config tx_dai;
  243. struct msm_dai_q6_mi2s_dai_config rx_dai;
  244. };
  245. struct msm_dai_q6_meta_mi2s_dai_data {
  246. DECLARE_BITMAP(status_mask, STATUS_MAX);
  247. u16 num_member_ports;
  248. u16 member_port_id[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  249. u16 channel_mode[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  250. u32 rate;
  251. u32 channels;
  252. u32 bitwidth;
  253. union afe_port_config port_config;
  254. };
  255. struct msm_dai_q6_cdc_dma_dai_data {
  256. DECLARE_BITMAP(status_mask, STATUS_MAX);
  257. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  258. u32 rate;
  259. u32 channels;
  260. u32 bitwidth;
  261. u32 is_island_dai;
  262. union afe_port_config port_config;
  263. };
  264. struct msm_dai_q6_auxpcm_dai_data {
  265. /* BITMAP to track Rx and Tx port usage count */
  266. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  267. struct mutex rlock; /* auxpcm dev resource lock */
  268. u16 rx_pid; /* AUXPCM RX AFE port ID */
  269. u16 tx_pid; /* AUXPCM TX AFE port ID */
  270. u16 afe_clk_ver;
  271. u32 is_island_dai;
  272. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  273. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  274. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  275. };
  276. struct msm_dai_q6_tdm_dai_data {
  277. DECLARE_BITMAP(status_mask, STATUS_MAX);
  278. u32 rate;
  279. u32 channels;
  280. u32 bitwidth;
  281. u32 num_group_ports;
  282. u32 is_island_dai;
  283. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  284. union afe_port_group_config group_cfg; /* hold tdm group config */
  285. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  286. struct afe_param_id_tdm_lane_cfg lane_cfg; /* hold tdm lane config */
  287. };
  288. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  289. * 0: linear PCM
  290. * 1: non-linear PCM
  291. * 2: PCM data in IEC 60968 container
  292. * 3: compressed data in IEC 60958 container
  293. * 9: DSD over PCM (DoP) with marker byte
  294. */
  295. static const char *const mi2s_format[] = {
  296. "LPCM",
  297. "Compr",
  298. "LPCM-60958",
  299. "Compr-60958",
  300. "NA4",
  301. "NA5",
  302. "NA6",
  303. "NA7",
  304. "NA8",
  305. "DSD_DOP_W_MARKER"
  306. };
  307. static const char *const mi2s_vi_feed_mono[] = {
  308. "Left",
  309. "Right",
  310. };
  311. static const struct soc_enum mi2s_config_enum[] = {
  312. SOC_ENUM_SINGLE_EXT(10, mi2s_format),
  313. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  314. };
  315. static const char *const cdc_dma_format[] = {
  316. "UNPACKED",
  317. "PACKED_16B",
  318. };
  319. static const struct soc_enum cdc_dma_config_enum[] = {
  320. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  321. };
  322. static const char *const sb_format[] = {
  323. "UNPACKED",
  324. "PACKED_16B",
  325. "DSD_DOP",
  326. };
  327. static const struct soc_enum sb_config_enum[] = {
  328. SOC_ENUM_SINGLE_EXT(3, sb_format),
  329. };
  330. static const char * const xt_logging_disable_text[] = {
  331. "FALSE",
  332. "TRUE",
  333. };
  334. static const struct soc_enum xt_logging_disable_enum[] = {
  335. SOC_ENUM_SINGLE_EXT(2, xt_logging_disable_text),
  336. };
  337. static const char *const tdm_data_format[] = {
  338. "LPCM",
  339. "Compr",
  340. "Gen Compr"
  341. };
  342. static const char *const tdm_header_type[] = {
  343. "Invalid",
  344. "Default",
  345. "Entertainment",
  346. };
  347. static const struct soc_enum tdm_config_enum[] = {
  348. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  349. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  350. };
  351. static DEFINE_MUTEX(tdm_mutex);
  352. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  353. static struct afe_param_id_tdm_lane_cfg tdm_lane_cfg = {
  354. AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX,
  355. 0x0,
  356. };
  357. /* cache of group cfg per parent node */
  358. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  359. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  360. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  361. 0,
  362. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  363. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  364. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  365. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  366. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  367. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  368. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  369. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  370. 8,
  371. 48000,
  372. 32,
  373. 8,
  374. 32,
  375. 0xFF,
  376. };
  377. static u32 num_tdm_group_ports;
  378. static struct afe_clk_set tdm_clk_set = {
  379. AFE_API_VERSION_CLOCK_SET,
  380. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  381. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  382. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  383. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  384. 0,
  385. };
  386. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  387. {
  388. switch (id) {
  389. case IDX_GROUP_PRIMARY_TDM_RX:
  390. case IDX_GROUP_PRIMARY_TDM_TX:
  391. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  392. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  393. case IDX_GROUP_SECONDARY_TDM_RX:
  394. case IDX_GROUP_SECONDARY_TDM_TX:
  395. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  396. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  397. case IDX_GROUP_TERTIARY_TDM_RX:
  398. case IDX_GROUP_TERTIARY_TDM_TX:
  399. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  400. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  401. case IDX_GROUP_QUATERNARY_TDM_RX:
  402. case IDX_GROUP_QUATERNARY_TDM_TX:
  403. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  404. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  405. case IDX_GROUP_QUINARY_TDM_RX:
  406. case IDX_GROUP_QUINARY_TDM_TX:
  407. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  408. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  409. case IDX_GROUP_SENARY_TDM_RX:
  410. case IDX_GROUP_SENARY_TDM_TX:
  411. return atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_RX]) +
  412. atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_TX]);
  413. default: return -EINVAL;
  414. }
  415. }
  416. int msm_dai_q6_get_group_idx(u16 id)
  417. {
  418. switch (id) {
  419. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  420. case AFE_PORT_ID_PRIMARY_TDM_RX:
  421. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  422. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  423. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  424. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  425. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  426. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  427. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  428. return IDX_GROUP_PRIMARY_TDM_RX;
  429. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  430. case AFE_PORT_ID_PRIMARY_TDM_TX:
  431. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  432. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  433. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  434. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  435. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  436. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  437. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  438. return IDX_GROUP_PRIMARY_TDM_TX;
  439. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  440. case AFE_PORT_ID_SECONDARY_TDM_RX:
  441. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  442. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  443. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  444. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  445. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  446. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  447. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  448. return IDX_GROUP_SECONDARY_TDM_RX;
  449. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  450. case AFE_PORT_ID_SECONDARY_TDM_TX:
  451. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  452. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  453. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  454. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  455. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  456. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  457. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  458. return IDX_GROUP_SECONDARY_TDM_TX;
  459. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  460. case AFE_PORT_ID_TERTIARY_TDM_RX:
  461. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  462. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  463. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  464. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  465. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  466. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  467. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  468. return IDX_GROUP_TERTIARY_TDM_RX;
  469. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  470. case AFE_PORT_ID_TERTIARY_TDM_TX:
  471. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  472. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  473. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  474. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  475. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  476. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  477. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  478. return IDX_GROUP_TERTIARY_TDM_TX;
  479. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  480. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  481. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  482. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  483. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  484. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  485. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  486. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  487. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  488. return IDX_GROUP_QUATERNARY_TDM_RX;
  489. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  490. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  491. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  492. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  493. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  494. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  495. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  496. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  497. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  498. return IDX_GROUP_QUATERNARY_TDM_TX;
  499. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  500. case AFE_PORT_ID_QUINARY_TDM_RX:
  501. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  502. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  503. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  504. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  505. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  506. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  507. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  508. return IDX_GROUP_QUINARY_TDM_RX;
  509. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  510. case AFE_PORT_ID_QUINARY_TDM_TX:
  511. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  512. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  513. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  514. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  515. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  516. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  517. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  518. return IDX_GROUP_QUINARY_TDM_TX;
  519. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  520. case AFE_PORT_ID_SENARY_TDM_RX:
  521. case AFE_PORT_ID_SENARY_TDM_RX_1:
  522. case AFE_PORT_ID_SENARY_TDM_RX_2:
  523. case AFE_PORT_ID_SENARY_TDM_RX_3:
  524. case AFE_PORT_ID_SENARY_TDM_RX_4:
  525. case AFE_PORT_ID_SENARY_TDM_RX_5:
  526. case AFE_PORT_ID_SENARY_TDM_RX_6:
  527. case AFE_PORT_ID_SENARY_TDM_RX_7:
  528. return IDX_GROUP_SENARY_TDM_RX;
  529. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  530. case AFE_PORT_ID_SENARY_TDM_TX:
  531. case AFE_PORT_ID_SENARY_TDM_TX_1:
  532. case AFE_PORT_ID_SENARY_TDM_TX_2:
  533. case AFE_PORT_ID_SENARY_TDM_TX_3:
  534. case AFE_PORT_ID_SENARY_TDM_TX_4:
  535. case AFE_PORT_ID_SENARY_TDM_TX_5:
  536. case AFE_PORT_ID_SENARY_TDM_TX_6:
  537. case AFE_PORT_ID_SENARY_TDM_TX_7:
  538. return IDX_GROUP_SENARY_TDM_TX;
  539. default: return -EINVAL;
  540. }
  541. }
  542. int msm_dai_q6_get_port_idx(u16 id)
  543. {
  544. switch (id) {
  545. case AFE_PORT_ID_PRIMARY_TDM_RX:
  546. return IDX_PRIMARY_TDM_RX_0;
  547. case AFE_PORT_ID_PRIMARY_TDM_TX:
  548. return IDX_PRIMARY_TDM_TX_0;
  549. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  550. return IDX_PRIMARY_TDM_RX_1;
  551. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  552. return IDX_PRIMARY_TDM_TX_1;
  553. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  554. return IDX_PRIMARY_TDM_RX_2;
  555. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  556. return IDX_PRIMARY_TDM_TX_2;
  557. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  558. return IDX_PRIMARY_TDM_RX_3;
  559. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  560. return IDX_PRIMARY_TDM_TX_3;
  561. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  562. return IDX_PRIMARY_TDM_RX_4;
  563. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  564. return IDX_PRIMARY_TDM_TX_4;
  565. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  566. return IDX_PRIMARY_TDM_RX_5;
  567. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  568. return IDX_PRIMARY_TDM_TX_5;
  569. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  570. return IDX_PRIMARY_TDM_RX_6;
  571. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  572. return IDX_PRIMARY_TDM_TX_6;
  573. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  574. return IDX_PRIMARY_TDM_RX_7;
  575. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  576. return IDX_PRIMARY_TDM_TX_7;
  577. case AFE_PORT_ID_SECONDARY_TDM_RX:
  578. return IDX_SECONDARY_TDM_RX_0;
  579. case AFE_PORT_ID_SECONDARY_TDM_TX:
  580. return IDX_SECONDARY_TDM_TX_0;
  581. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  582. return IDX_SECONDARY_TDM_RX_1;
  583. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  584. return IDX_SECONDARY_TDM_TX_1;
  585. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  586. return IDX_SECONDARY_TDM_RX_2;
  587. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  588. return IDX_SECONDARY_TDM_TX_2;
  589. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  590. return IDX_SECONDARY_TDM_RX_3;
  591. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  592. return IDX_SECONDARY_TDM_TX_3;
  593. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  594. return IDX_SECONDARY_TDM_RX_4;
  595. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  596. return IDX_SECONDARY_TDM_TX_4;
  597. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  598. return IDX_SECONDARY_TDM_RX_5;
  599. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  600. return IDX_SECONDARY_TDM_TX_5;
  601. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  602. return IDX_SECONDARY_TDM_RX_6;
  603. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  604. return IDX_SECONDARY_TDM_TX_6;
  605. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  606. return IDX_SECONDARY_TDM_RX_7;
  607. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  608. return IDX_SECONDARY_TDM_TX_7;
  609. case AFE_PORT_ID_TERTIARY_TDM_RX:
  610. return IDX_TERTIARY_TDM_RX_0;
  611. case AFE_PORT_ID_TERTIARY_TDM_TX:
  612. return IDX_TERTIARY_TDM_TX_0;
  613. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  614. return IDX_TERTIARY_TDM_RX_1;
  615. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  616. return IDX_TERTIARY_TDM_TX_1;
  617. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  618. return IDX_TERTIARY_TDM_RX_2;
  619. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  620. return IDX_TERTIARY_TDM_TX_2;
  621. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  622. return IDX_TERTIARY_TDM_RX_3;
  623. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  624. return IDX_TERTIARY_TDM_TX_3;
  625. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  626. return IDX_TERTIARY_TDM_RX_4;
  627. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  628. return IDX_TERTIARY_TDM_TX_4;
  629. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  630. return IDX_TERTIARY_TDM_RX_5;
  631. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  632. return IDX_TERTIARY_TDM_TX_5;
  633. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  634. return IDX_TERTIARY_TDM_RX_6;
  635. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  636. return IDX_TERTIARY_TDM_TX_6;
  637. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  638. return IDX_TERTIARY_TDM_RX_7;
  639. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  640. return IDX_TERTIARY_TDM_TX_7;
  641. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  642. return IDX_QUATERNARY_TDM_RX_0;
  643. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  644. return IDX_QUATERNARY_TDM_TX_0;
  645. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  646. return IDX_QUATERNARY_TDM_RX_1;
  647. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  648. return IDX_QUATERNARY_TDM_TX_1;
  649. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  650. return IDX_QUATERNARY_TDM_RX_2;
  651. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  652. return IDX_QUATERNARY_TDM_TX_2;
  653. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  654. return IDX_QUATERNARY_TDM_RX_3;
  655. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  656. return IDX_QUATERNARY_TDM_TX_3;
  657. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  658. return IDX_QUATERNARY_TDM_RX_4;
  659. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  660. return IDX_QUATERNARY_TDM_TX_4;
  661. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  662. return IDX_QUATERNARY_TDM_RX_5;
  663. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  664. return IDX_QUATERNARY_TDM_TX_5;
  665. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  666. return IDX_QUATERNARY_TDM_RX_6;
  667. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  668. return IDX_QUATERNARY_TDM_TX_6;
  669. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  670. return IDX_QUATERNARY_TDM_RX_7;
  671. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  672. return IDX_QUATERNARY_TDM_TX_7;
  673. case AFE_PORT_ID_QUINARY_TDM_RX:
  674. return IDX_QUINARY_TDM_RX_0;
  675. case AFE_PORT_ID_QUINARY_TDM_TX:
  676. return IDX_QUINARY_TDM_TX_0;
  677. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  678. return IDX_QUINARY_TDM_RX_1;
  679. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  680. return IDX_QUINARY_TDM_TX_1;
  681. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  682. return IDX_QUINARY_TDM_RX_2;
  683. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  684. return IDX_QUINARY_TDM_TX_2;
  685. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  686. return IDX_QUINARY_TDM_RX_3;
  687. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  688. return IDX_QUINARY_TDM_TX_3;
  689. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  690. return IDX_QUINARY_TDM_RX_4;
  691. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  692. return IDX_QUINARY_TDM_TX_4;
  693. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  694. return IDX_QUINARY_TDM_RX_5;
  695. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  696. return IDX_QUINARY_TDM_TX_5;
  697. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  698. return IDX_QUINARY_TDM_RX_6;
  699. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  700. return IDX_QUINARY_TDM_TX_6;
  701. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  702. return IDX_QUINARY_TDM_RX_7;
  703. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  704. return IDX_QUINARY_TDM_TX_7;
  705. case AFE_PORT_ID_SENARY_TDM_RX:
  706. return IDX_SENARY_TDM_RX_0;
  707. case AFE_PORT_ID_SENARY_TDM_TX:
  708. return IDX_SENARY_TDM_TX_0;
  709. case AFE_PORT_ID_SENARY_TDM_RX_1:
  710. return IDX_SENARY_TDM_RX_1;
  711. case AFE_PORT_ID_SENARY_TDM_TX_1:
  712. return IDX_SENARY_TDM_TX_1;
  713. case AFE_PORT_ID_SENARY_TDM_RX_2:
  714. return IDX_SENARY_TDM_RX_2;
  715. case AFE_PORT_ID_SENARY_TDM_TX_2:
  716. return IDX_SENARY_TDM_TX_2;
  717. case AFE_PORT_ID_SENARY_TDM_RX_3:
  718. return IDX_SENARY_TDM_RX_3;
  719. case AFE_PORT_ID_SENARY_TDM_TX_3:
  720. return IDX_SENARY_TDM_TX_3;
  721. case AFE_PORT_ID_SENARY_TDM_RX_4:
  722. return IDX_SENARY_TDM_RX_4;
  723. case AFE_PORT_ID_SENARY_TDM_TX_4:
  724. return IDX_SENARY_TDM_TX_4;
  725. case AFE_PORT_ID_SENARY_TDM_RX_5:
  726. return IDX_SENARY_TDM_RX_5;
  727. case AFE_PORT_ID_SENARY_TDM_TX_5:
  728. return IDX_SENARY_TDM_TX_5;
  729. case AFE_PORT_ID_SENARY_TDM_RX_6:
  730. return IDX_SENARY_TDM_RX_6;
  731. case AFE_PORT_ID_SENARY_TDM_TX_6:
  732. return IDX_SENARY_TDM_TX_6;
  733. case AFE_PORT_ID_SENARY_TDM_RX_7:
  734. return IDX_SENARY_TDM_RX_7;
  735. case AFE_PORT_ID_SENARY_TDM_TX_7:
  736. return IDX_SENARY_TDM_TX_7;
  737. default: return -EINVAL;
  738. }
  739. }
  740. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  741. {
  742. /* Max num of slots is bits per frame divided
  743. * by bits per sample which is 16
  744. */
  745. switch (frame_rate) {
  746. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  747. return 0;
  748. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  749. return 1;
  750. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  751. return 2;
  752. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  753. return 4;
  754. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  755. return 8;
  756. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  757. return 16;
  758. default:
  759. pr_err("%s Invalid bits per frame %d\n",
  760. __func__, frame_rate);
  761. return 0;
  762. }
  763. }
  764. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  765. {
  766. struct snd_soc_dapm_route intercon;
  767. struct snd_soc_dapm_context *dapm;
  768. if (!dai) {
  769. pr_err("%s: Invalid params dai\n", __func__);
  770. return -EINVAL;
  771. }
  772. if (!dai->driver) {
  773. pr_err("%s: Invalid params dai driver\n", __func__);
  774. return -EINVAL;
  775. }
  776. dapm = snd_soc_component_get_dapm(dai->component);
  777. memset(&intercon, 0, sizeof(intercon));
  778. if (dai->driver->playback.stream_name &&
  779. dai->driver->playback.aif_name) {
  780. dev_dbg(dai->dev, "%s: add route for widget %s",
  781. __func__, dai->driver->playback.stream_name);
  782. intercon.source = dai->driver->playback.aif_name;
  783. intercon.sink = dai->driver->playback.stream_name;
  784. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  785. __func__, intercon.source, intercon.sink);
  786. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  787. snd_soc_dapm_ignore_suspend(dapm, intercon.sink);
  788. }
  789. if (dai->driver->capture.stream_name &&
  790. dai->driver->capture.aif_name) {
  791. dev_dbg(dai->dev, "%s: add route for widget %s",
  792. __func__, dai->driver->capture.stream_name);
  793. intercon.sink = dai->driver->capture.aif_name;
  794. intercon.source = dai->driver->capture.stream_name;
  795. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  796. __func__, intercon.source, intercon.sink);
  797. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  798. snd_soc_dapm_ignore_suspend(dapm, intercon.source);
  799. }
  800. return 0;
  801. }
  802. static int msm_dai_q6_auxpcm_hw_params(
  803. struct snd_pcm_substream *substream,
  804. struct snd_pcm_hw_params *params,
  805. struct snd_soc_dai *dai)
  806. {
  807. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  808. dev_get_drvdata(dai->dev);
  809. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  810. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  811. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  812. int rc = 0, slot_mapping_copy_len = 0;
  813. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  814. params_rate(params) != 16000)) {
  815. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  816. __func__, params_channels(params), params_rate(params));
  817. return -EINVAL;
  818. }
  819. mutex_lock(&aux_dai_data->rlock);
  820. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  821. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  822. /* AUXPCM DAI in use */
  823. if (dai_data->rate != params_rate(params)) {
  824. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  825. __func__);
  826. rc = -EINVAL;
  827. }
  828. mutex_unlock(&aux_dai_data->rlock);
  829. return rc;
  830. }
  831. dai_data->channels = params_channels(params);
  832. dai_data->rate = params_rate(params);
  833. if (dai_data->rate == 8000) {
  834. dai_data->port_config.pcm.pcm_cfg_minor_version =
  835. AFE_API_VERSION_PCM_CONFIG;
  836. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  837. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  838. dai_data->port_config.pcm.frame_setting =
  839. auxpcm_pdata->mode_8k.frame;
  840. dai_data->port_config.pcm.quantype =
  841. auxpcm_pdata->mode_8k.quant;
  842. dai_data->port_config.pcm.ctrl_data_out_enable =
  843. auxpcm_pdata->mode_8k.data;
  844. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  845. dai_data->port_config.pcm.num_channels = dai_data->channels;
  846. dai_data->port_config.pcm.bit_width = 16;
  847. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  848. auxpcm_pdata->mode_8k.num_slots)
  849. slot_mapping_copy_len =
  850. ARRAY_SIZE(
  851. dai_data->port_config.pcm.slot_number_mapping)
  852. * sizeof(uint16_t);
  853. else
  854. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  855. * sizeof(uint16_t);
  856. if (auxpcm_pdata->mode_8k.slot_mapping) {
  857. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  858. auxpcm_pdata->mode_8k.slot_mapping,
  859. slot_mapping_copy_len);
  860. } else {
  861. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  862. __func__);
  863. mutex_unlock(&aux_dai_data->rlock);
  864. return -EINVAL;
  865. }
  866. } else {
  867. dai_data->port_config.pcm.pcm_cfg_minor_version =
  868. AFE_API_VERSION_PCM_CONFIG;
  869. dai_data->port_config.pcm.aux_mode =
  870. auxpcm_pdata->mode_16k.mode;
  871. dai_data->port_config.pcm.sync_src =
  872. auxpcm_pdata->mode_16k.sync;
  873. dai_data->port_config.pcm.frame_setting =
  874. auxpcm_pdata->mode_16k.frame;
  875. dai_data->port_config.pcm.quantype =
  876. auxpcm_pdata->mode_16k.quant;
  877. dai_data->port_config.pcm.ctrl_data_out_enable =
  878. auxpcm_pdata->mode_16k.data;
  879. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  880. dai_data->port_config.pcm.num_channels = dai_data->channels;
  881. dai_data->port_config.pcm.bit_width = 16;
  882. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  883. auxpcm_pdata->mode_16k.num_slots)
  884. slot_mapping_copy_len =
  885. ARRAY_SIZE(
  886. dai_data->port_config.pcm.slot_number_mapping)
  887. * sizeof(uint16_t);
  888. else
  889. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  890. * sizeof(uint16_t);
  891. if (auxpcm_pdata->mode_16k.slot_mapping) {
  892. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  893. auxpcm_pdata->mode_16k.slot_mapping,
  894. slot_mapping_copy_len);
  895. } else {
  896. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  897. __func__);
  898. mutex_unlock(&aux_dai_data->rlock);
  899. return -EINVAL;
  900. }
  901. }
  902. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  903. __func__, dai_data->port_config.pcm.aux_mode,
  904. dai_data->port_config.pcm.sync_src,
  905. dai_data->port_config.pcm.frame_setting);
  906. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  907. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  908. __func__, dai_data->port_config.pcm.quantype,
  909. dai_data->port_config.pcm.ctrl_data_out_enable,
  910. dai_data->port_config.pcm.slot_number_mapping[0],
  911. dai_data->port_config.pcm.slot_number_mapping[1],
  912. dai_data->port_config.pcm.slot_number_mapping[2],
  913. dai_data->port_config.pcm.slot_number_mapping[3]);
  914. mutex_unlock(&aux_dai_data->rlock);
  915. return rc;
  916. }
  917. static int msm_dai_q6_auxpcm_set_clk(
  918. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  919. u16 port_id, bool enable)
  920. {
  921. int rc;
  922. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  923. aux_dai_data->afe_clk_ver, port_id, enable);
  924. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  925. aux_dai_data->clk_set.enable = enable;
  926. rc = afe_set_lpass_clock_v2(port_id,
  927. &aux_dai_data->clk_set);
  928. } else {
  929. if (!enable)
  930. aux_dai_data->clk_cfg.clk_val1 = 0;
  931. rc = afe_set_lpass_clock(port_id,
  932. &aux_dai_data->clk_cfg);
  933. }
  934. return rc;
  935. }
  936. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  937. struct snd_soc_dai *dai)
  938. {
  939. int rc = 0;
  940. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  941. dev_get_drvdata(dai->dev);
  942. mutex_lock(&aux_dai_data->rlock);
  943. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  944. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  945. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  946. __func__, dai->id);
  947. goto exit;
  948. }
  949. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  950. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  951. clear_bit(STATUS_TX_PORT,
  952. aux_dai_data->auxpcm_port_status);
  953. else {
  954. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  955. __func__);
  956. goto exit;
  957. }
  958. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  959. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  960. clear_bit(STATUS_RX_PORT,
  961. aux_dai_data->auxpcm_port_status);
  962. else {
  963. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  964. __func__);
  965. goto exit;
  966. }
  967. }
  968. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  969. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  970. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  971. __func__);
  972. goto exit;
  973. }
  974. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  975. __func__, dai->id);
  976. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  977. if (rc < 0)
  978. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  979. rc = afe_close(aux_dai_data->tx_pid);
  980. if (rc < 0)
  981. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  982. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  983. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  984. exit:
  985. mutex_unlock(&aux_dai_data->rlock);
  986. }
  987. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  988. struct snd_soc_dai *dai)
  989. {
  990. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  991. dev_get_drvdata(dai->dev);
  992. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  993. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  994. int rc = 0;
  995. u32 pcm_clk_rate;
  996. auxpcm_pdata = dai->dev->platform_data;
  997. mutex_lock(&aux_dai_data->rlock);
  998. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  999. if (test_bit(STATUS_TX_PORT,
  1000. aux_dai_data->auxpcm_port_status)) {
  1001. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  1002. __func__);
  1003. goto exit;
  1004. } else
  1005. set_bit(STATUS_TX_PORT,
  1006. aux_dai_data->auxpcm_port_status);
  1007. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1008. if (test_bit(STATUS_RX_PORT,
  1009. aux_dai_data->auxpcm_port_status)) {
  1010. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  1011. __func__);
  1012. goto exit;
  1013. } else
  1014. set_bit(STATUS_RX_PORT,
  1015. aux_dai_data->auxpcm_port_status);
  1016. }
  1017. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  1018. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1019. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  1020. goto exit;
  1021. }
  1022. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  1023. __func__, dai->id);
  1024. rc = afe_q6_interface_prepare();
  1025. if (rc < 0) {
  1026. dev_err(dai->dev, "fail to open AFE APR\n");
  1027. goto fail;
  1028. }
  1029. /*
  1030. * For AUX PCM Interface the below sequence of clk
  1031. * settings and afe_open is a strict requirement.
  1032. *
  1033. * Also using afe_open instead of afe_port_start_nowait
  1034. * to make sure the port is open before deasserting the
  1035. * clock line. This is required because pcm register is
  1036. * not written before clock deassert. Hence the hw does
  1037. * not get updated with new setting if the below clock
  1038. * assert/deasset and afe_open sequence is not followed.
  1039. */
  1040. if (dai_data->rate == 8000) {
  1041. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  1042. } else if (dai_data->rate == 16000) {
  1043. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  1044. } else {
  1045. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  1046. dai_data->rate);
  1047. rc = -EINVAL;
  1048. goto fail;
  1049. }
  1050. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  1051. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  1052. sizeof(struct afe_clk_set));
  1053. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  1054. switch (dai->id) {
  1055. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  1056. if (pcm_clk_rate)
  1057. aux_dai_data->clk_set.clk_id =
  1058. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  1059. else
  1060. aux_dai_data->clk_set.clk_id =
  1061. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  1062. break;
  1063. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  1064. if (pcm_clk_rate)
  1065. aux_dai_data->clk_set.clk_id =
  1066. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  1067. else
  1068. aux_dai_data->clk_set.clk_id =
  1069. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  1070. break;
  1071. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  1072. if (pcm_clk_rate)
  1073. aux_dai_data->clk_set.clk_id =
  1074. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  1075. else
  1076. aux_dai_data->clk_set.clk_id =
  1077. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  1078. break;
  1079. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  1080. if (pcm_clk_rate)
  1081. aux_dai_data->clk_set.clk_id =
  1082. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  1083. else
  1084. aux_dai_data->clk_set.clk_id =
  1085. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  1086. break;
  1087. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  1088. if (pcm_clk_rate)
  1089. aux_dai_data->clk_set.clk_id =
  1090. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  1091. else
  1092. aux_dai_data->clk_set.clk_id =
  1093. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  1094. break;
  1095. case MSM_DAI_SEN_AUXPCM_DT_DEV_ID:
  1096. if (pcm_clk_rate)
  1097. aux_dai_data->clk_set.clk_id =
  1098. Q6AFE_LPASS_CLK_ID_SEN_PCM_IBIT;
  1099. else
  1100. aux_dai_data->clk_set.clk_id =
  1101. Q6AFE_LPASS_CLK_ID_SEN_PCM_EBIT;
  1102. break;
  1103. default:
  1104. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  1105. __func__, dai->id);
  1106. break;
  1107. }
  1108. } else {
  1109. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  1110. sizeof(struct afe_clk_cfg));
  1111. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  1112. }
  1113. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1114. aux_dai_data->rx_pid, true);
  1115. if (rc < 0) {
  1116. dev_err(dai->dev,
  1117. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1118. __func__);
  1119. goto fail;
  1120. }
  1121. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1122. aux_dai_data->tx_pid, true);
  1123. if (rc < 0) {
  1124. dev_err(dai->dev,
  1125. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1126. __func__);
  1127. goto fail;
  1128. }
  1129. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1130. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1131. goto exit;
  1132. fail:
  1133. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1134. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1135. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1136. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1137. exit:
  1138. mutex_unlock(&aux_dai_data->rlock);
  1139. return rc;
  1140. }
  1141. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1142. int cmd, struct snd_soc_dai *dai)
  1143. {
  1144. int rc = 0;
  1145. pr_debug("%s:port:%d cmd:%d\n",
  1146. __func__, dai->id, cmd);
  1147. switch (cmd) {
  1148. case SNDRV_PCM_TRIGGER_START:
  1149. case SNDRV_PCM_TRIGGER_RESUME:
  1150. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1151. /* afe_open will be called from prepare */
  1152. return 0;
  1153. case SNDRV_PCM_TRIGGER_STOP:
  1154. case SNDRV_PCM_TRIGGER_SUSPEND:
  1155. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1156. return 0;
  1157. default:
  1158. pr_err("%s: cmd %d\n", __func__, cmd);
  1159. rc = -EINVAL;
  1160. }
  1161. return rc;
  1162. }
  1163. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1164. {
  1165. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1166. int rc;
  1167. aux_dai_data = dev_get_drvdata(dai->dev);
  1168. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1169. __func__, dai->id);
  1170. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1171. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1172. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1173. if (rc < 0)
  1174. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1175. rc = afe_close(aux_dai_data->tx_pid);
  1176. if (rc < 0)
  1177. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1178. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1179. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1180. }
  1181. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1182. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1183. return 0;
  1184. }
  1185. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1186. struct snd_ctl_elem_value *ucontrol)
  1187. {
  1188. int value = ucontrol->value.integer.value[0];
  1189. u16 port_id = (u16)kcontrol->private_value;
  1190. pr_debug("%s: island mode = %d\n", __func__, value);
  1191. afe_set_island_mode_cfg(port_id, value);
  1192. return 0;
  1193. }
  1194. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1195. struct snd_ctl_elem_value *ucontrol)
  1196. {
  1197. int value;
  1198. u16 port_id = (u16)kcontrol->private_value;
  1199. afe_get_island_mode_cfg(port_id, &value);
  1200. ucontrol->value.integer.value[0] = value;
  1201. return 0;
  1202. }
  1203. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1204. {
  1205. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1206. kfree(knew);
  1207. }
  1208. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1209. const char *dai_name,
  1210. int dai_id, void *dai_data)
  1211. {
  1212. const char *mx_ctl_name = "TX island";
  1213. char *mixer_str = NULL;
  1214. int dai_str_len = 0, ctl_len = 0;
  1215. int rc = 0;
  1216. struct snd_kcontrol_new *knew = NULL;
  1217. struct snd_kcontrol *kctl = NULL;
  1218. dai_str_len = strlen(dai_name) + 1;
  1219. /* Add island related mixer controls */
  1220. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1221. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1222. if (!mixer_str)
  1223. return -ENOMEM;
  1224. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1225. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1226. if (!knew) {
  1227. kfree(mixer_str);
  1228. return -ENOMEM;
  1229. }
  1230. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1231. knew->info = snd_ctl_boolean_mono_info;
  1232. knew->get = msm_dai_q6_island_mode_get;
  1233. knew->put = msm_dai_q6_island_mode_put;
  1234. knew->name = mixer_str;
  1235. knew->private_value = dai_id;
  1236. kctl = snd_ctl_new1(knew, knew);
  1237. if (!kctl) {
  1238. kfree(knew);
  1239. kfree(mixer_str);
  1240. return -ENOMEM;
  1241. }
  1242. kctl->private_free = island_mx_ctl_private_free;
  1243. rc = snd_ctl_add(card, kctl);
  1244. if (rc < 0)
  1245. pr_err("%s: err add config ctl, DAI = %s\n",
  1246. __func__, dai_name);
  1247. kfree(mixer_str);
  1248. return rc;
  1249. }
  1250. /*
  1251. * For single CPU DAI registration, the dai id needs to be
  1252. * set explicitly in the dai probe as ASoC does not read
  1253. * the cpu->driver->id field rather it assigns the dai id
  1254. * from the device name that is in the form %s.%d. This dai
  1255. * id should be assigned to back-end AFE port id and used
  1256. * during dai prepare. For multiple dai registration, it
  1257. * is not required to call this function, however the dai->
  1258. * driver->id field must be defined and set to corresponding
  1259. * AFE Port id.
  1260. */
  1261. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1262. {
  1263. if (!dai->driver) {
  1264. dev_err(dai->dev, "DAI driver is not set\n");
  1265. return;
  1266. }
  1267. if (!dai->driver->id) {
  1268. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1269. return;
  1270. }
  1271. dai->id = dai->driver->id;
  1272. }
  1273. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1274. {
  1275. int rc = 0;
  1276. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1277. if (!dai) {
  1278. pr_err("%s: Invalid params dai\n", __func__);
  1279. return -EINVAL;
  1280. }
  1281. if (!dai->dev) {
  1282. pr_err("%s: Invalid params dai dev\n", __func__);
  1283. return -EINVAL;
  1284. }
  1285. msm_dai_q6_set_dai_id(dai);
  1286. dai_data = dev_get_drvdata(dai->dev);
  1287. if (dai_data->is_island_dai)
  1288. rc = msm_dai_q6_add_island_mx_ctls(
  1289. dai->component->card->snd_card,
  1290. dai->name, dai_data->tx_pid,
  1291. (void *)dai_data);
  1292. rc = msm_dai_q6_dai_add_route(dai);
  1293. return rc;
  1294. }
  1295. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1296. .prepare = msm_dai_q6_auxpcm_prepare,
  1297. .trigger = msm_dai_q6_auxpcm_trigger,
  1298. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1299. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1300. };
  1301. static const struct snd_soc_component_driver
  1302. msm_dai_q6_aux_pcm_dai_component = {
  1303. .name = "msm-auxpcm-dev",
  1304. };
  1305. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1306. {
  1307. .playback = {
  1308. .stream_name = "AUX PCM Playback",
  1309. .aif_name = "AUX_PCM_RX",
  1310. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1311. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1312. .channels_min = 1,
  1313. .channels_max = 1,
  1314. .rate_max = 16000,
  1315. .rate_min = 8000,
  1316. },
  1317. .capture = {
  1318. .stream_name = "AUX PCM Capture",
  1319. .aif_name = "AUX_PCM_TX",
  1320. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1321. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1322. .channels_min = 1,
  1323. .channels_max = 1,
  1324. .rate_max = 16000,
  1325. .rate_min = 8000,
  1326. },
  1327. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1328. .name = "Pri AUX PCM",
  1329. .ops = &msm_dai_q6_auxpcm_ops,
  1330. .probe = msm_dai_q6_aux_pcm_probe,
  1331. .remove = msm_dai_q6_dai_auxpcm_remove,
  1332. },
  1333. {
  1334. .playback = {
  1335. .stream_name = "Sec AUX PCM Playback",
  1336. .aif_name = "SEC_AUX_PCM_RX",
  1337. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1338. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1339. .channels_min = 1,
  1340. .channels_max = 1,
  1341. .rate_max = 16000,
  1342. .rate_min = 8000,
  1343. },
  1344. .capture = {
  1345. .stream_name = "Sec AUX PCM Capture",
  1346. .aif_name = "SEC_AUX_PCM_TX",
  1347. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1348. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1349. .channels_min = 1,
  1350. .channels_max = 1,
  1351. .rate_max = 16000,
  1352. .rate_min = 8000,
  1353. },
  1354. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1355. .name = "Sec AUX PCM",
  1356. .ops = &msm_dai_q6_auxpcm_ops,
  1357. .probe = msm_dai_q6_aux_pcm_probe,
  1358. .remove = msm_dai_q6_dai_auxpcm_remove,
  1359. },
  1360. {
  1361. .playback = {
  1362. .stream_name = "Tert AUX PCM Playback",
  1363. .aif_name = "TERT_AUX_PCM_RX",
  1364. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1365. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1366. .channels_min = 1,
  1367. .channels_max = 1,
  1368. .rate_max = 16000,
  1369. .rate_min = 8000,
  1370. },
  1371. .capture = {
  1372. .stream_name = "Tert AUX PCM Capture",
  1373. .aif_name = "TERT_AUX_PCM_TX",
  1374. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1375. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1376. .channels_min = 1,
  1377. .channels_max = 1,
  1378. .rate_max = 16000,
  1379. .rate_min = 8000,
  1380. },
  1381. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1382. .name = "Tert AUX PCM",
  1383. .ops = &msm_dai_q6_auxpcm_ops,
  1384. .probe = msm_dai_q6_aux_pcm_probe,
  1385. .remove = msm_dai_q6_dai_auxpcm_remove,
  1386. },
  1387. {
  1388. .playback = {
  1389. .stream_name = "Quat AUX PCM Playback",
  1390. .aif_name = "QUAT_AUX_PCM_RX",
  1391. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1392. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1393. .channels_min = 1,
  1394. .channels_max = 1,
  1395. .rate_max = 16000,
  1396. .rate_min = 8000,
  1397. },
  1398. .capture = {
  1399. .stream_name = "Quat AUX PCM Capture",
  1400. .aif_name = "QUAT_AUX_PCM_TX",
  1401. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1402. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1403. .channels_min = 1,
  1404. .channels_max = 1,
  1405. .rate_max = 16000,
  1406. .rate_min = 8000,
  1407. },
  1408. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1409. .name = "Quat AUX PCM",
  1410. .ops = &msm_dai_q6_auxpcm_ops,
  1411. .probe = msm_dai_q6_aux_pcm_probe,
  1412. .remove = msm_dai_q6_dai_auxpcm_remove,
  1413. },
  1414. {
  1415. .playback = {
  1416. .stream_name = "Quin AUX PCM Playback",
  1417. .aif_name = "QUIN_AUX_PCM_RX",
  1418. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1419. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1420. .channels_min = 1,
  1421. .channels_max = 1,
  1422. .rate_max = 16000,
  1423. .rate_min = 8000,
  1424. },
  1425. .capture = {
  1426. .stream_name = "Quin AUX PCM Capture",
  1427. .aif_name = "QUIN_AUX_PCM_TX",
  1428. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1429. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1430. .channels_min = 1,
  1431. .channels_max = 1,
  1432. .rate_max = 16000,
  1433. .rate_min = 8000,
  1434. },
  1435. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1436. .name = "Quin AUX PCM",
  1437. .ops = &msm_dai_q6_auxpcm_ops,
  1438. .probe = msm_dai_q6_aux_pcm_probe,
  1439. .remove = msm_dai_q6_dai_auxpcm_remove,
  1440. },
  1441. {
  1442. .playback = {
  1443. .stream_name = "Sen AUX PCM Playback",
  1444. .aif_name = "SEN_AUX_PCM_RX",
  1445. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1446. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1447. .channels_min = 1,
  1448. .channels_max = 1,
  1449. .rate_max = 16000,
  1450. .rate_min = 8000,
  1451. },
  1452. .capture = {
  1453. .stream_name = "Sen AUX PCM Capture",
  1454. .aif_name = "SEN_AUX_PCM_TX",
  1455. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1456. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1457. .channels_min = 1,
  1458. .channels_max = 1,
  1459. .rate_max = 16000,
  1460. .rate_min = 8000,
  1461. },
  1462. .id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID,
  1463. .name = "Sen AUX PCM",
  1464. .ops = &msm_dai_q6_auxpcm_ops,
  1465. .probe = msm_dai_q6_aux_pcm_probe,
  1466. .remove = msm_dai_q6_dai_auxpcm_remove,
  1467. },
  1468. };
  1469. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1470. struct snd_ctl_elem_value *ucontrol)
  1471. {
  1472. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1473. int value = ucontrol->value.integer.value[0];
  1474. dai_data->spdif_port.cfg.data_format = value;
  1475. pr_debug("%s: value = %d\n", __func__, value);
  1476. return 0;
  1477. }
  1478. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1479. struct snd_ctl_elem_value *ucontrol)
  1480. {
  1481. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1482. ucontrol->value.integer.value[0] =
  1483. dai_data->spdif_port.cfg.data_format;
  1484. return 0;
  1485. }
  1486. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1487. struct snd_ctl_elem_value *ucontrol)
  1488. {
  1489. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1490. int value = ucontrol->value.integer.value[0];
  1491. dai_data->spdif_port.cfg.src_sel = value;
  1492. pr_debug("%s: value = %d\n", __func__, value);
  1493. return 0;
  1494. }
  1495. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1496. struct snd_ctl_elem_value *ucontrol)
  1497. {
  1498. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1499. ucontrol->value.integer.value[0] =
  1500. dai_data->spdif_port.cfg.src_sel;
  1501. return 0;
  1502. }
  1503. static const char * const spdif_format[] = {
  1504. "LPCM",
  1505. "Compr"
  1506. };
  1507. static const char * const spdif_source[] = {
  1508. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1509. };
  1510. static const struct soc_enum spdif_rx_config_enum[] = {
  1511. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1512. };
  1513. static const struct soc_enum spdif_tx_config_enum[] = {
  1514. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1515. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1516. };
  1517. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1518. struct snd_ctl_elem_value *ucontrol)
  1519. {
  1520. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1521. int ret = 0;
  1522. dai_data->spdif_port.ch_status.status_type =
  1523. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1524. memset(dai_data->spdif_port.ch_status.status_mask,
  1525. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1526. dai_data->spdif_port.ch_status.status_mask[0] =
  1527. CHANNEL_STATUS_MASK;
  1528. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1529. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1530. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1531. pr_debug("%s: Port already started. Dynamic update\n",
  1532. __func__);
  1533. ret = afe_send_spdif_ch_status_cfg(
  1534. &dai_data->spdif_port.ch_status,
  1535. dai_data->port_id);
  1536. }
  1537. return ret;
  1538. }
  1539. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1540. struct snd_ctl_elem_value *ucontrol)
  1541. {
  1542. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1543. memcpy(ucontrol->value.iec958.status,
  1544. dai_data->spdif_port.ch_status.status_bits,
  1545. CHANNEL_STATUS_SIZE);
  1546. return 0;
  1547. }
  1548. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1549. struct snd_ctl_elem_info *uinfo)
  1550. {
  1551. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1552. uinfo->count = 1;
  1553. return 0;
  1554. }
  1555. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1556. /* Primary SPDIF output */
  1557. {
  1558. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1559. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1560. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1561. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1562. .info = msm_dai_q6_spdif_chstatus_info,
  1563. .get = msm_dai_q6_spdif_chstatus_get,
  1564. .put = msm_dai_q6_spdif_chstatus_put,
  1565. },
  1566. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1567. msm_dai_q6_spdif_format_get,
  1568. msm_dai_q6_spdif_format_put),
  1569. /* Secondary SPDIF output */
  1570. {
  1571. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1572. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1573. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1574. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1575. .info = msm_dai_q6_spdif_chstatus_info,
  1576. .get = msm_dai_q6_spdif_chstatus_get,
  1577. .put = msm_dai_q6_spdif_chstatus_put,
  1578. },
  1579. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1580. msm_dai_q6_spdif_format_get,
  1581. msm_dai_q6_spdif_format_put)
  1582. };
  1583. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1584. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1585. msm_dai_q6_spdif_source_get,
  1586. msm_dai_q6_spdif_source_put),
  1587. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1588. msm_dai_q6_spdif_format_get,
  1589. msm_dai_q6_spdif_format_put),
  1590. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1591. msm_dai_q6_spdif_source_get,
  1592. msm_dai_q6_spdif_source_put),
  1593. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1594. msm_dai_q6_spdif_format_get,
  1595. msm_dai_q6_spdif_format_put)
  1596. };
  1597. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1598. uint32_t *payload, void *private_data)
  1599. {
  1600. struct msm_dai_q6_spdif_event_msg *evt;
  1601. struct msm_dai_q6_spdif_dai_data *dai_data;
  1602. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1603. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1604. pr_debug("%s: old state %d, fmt %d, rate %d\n",
  1605. __func__, dai_data->fmt_event.status,
  1606. dai_data->fmt_event.data_format,
  1607. dai_data->fmt_event.sample_rate);
  1608. pr_debug("%s: new state %d, fmt %d, rate %d\n",
  1609. __func__, evt->fmt_event.status,
  1610. evt->fmt_event.data_format,
  1611. evt->fmt_event.sample_rate);
  1612. dai_data->fmt_event.status = evt->fmt_event.status;
  1613. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1614. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1615. }
  1616. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1617. struct snd_pcm_hw_params *params,
  1618. struct snd_soc_dai *dai)
  1619. {
  1620. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1621. dai_data->channels = params_channels(params);
  1622. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1623. switch (params_format(params)) {
  1624. case SNDRV_PCM_FORMAT_S16_LE:
  1625. dai_data->spdif_port.cfg.bit_width = 16;
  1626. break;
  1627. case SNDRV_PCM_FORMAT_S24_LE:
  1628. case SNDRV_PCM_FORMAT_S24_3LE:
  1629. dai_data->spdif_port.cfg.bit_width = 24;
  1630. break;
  1631. default:
  1632. pr_err("%s: format %d\n",
  1633. __func__, params_format(params));
  1634. return -EINVAL;
  1635. }
  1636. dai_data->rate = params_rate(params);
  1637. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1638. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1639. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1640. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1641. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1642. dai_data->channels, dai_data->rate,
  1643. dai_data->spdif_port.cfg.bit_width);
  1644. dai_data->spdif_port.cfg.reserved = 0;
  1645. return 0;
  1646. }
  1647. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1648. struct snd_soc_dai *dai)
  1649. {
  1650. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1651. int rc = 0;
  1652. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1653. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1654. __func__, *dai_data->status_mask);
  1655. return;
  1656. }
  1657. rc = afe_close(dai->id);
  1658. if (rc < 0)
  1659. dev_err(dai->dev, "fail to close AFE port\n");
  1660. dai_data->fmt_event.status = 0; /* report invalid line state */
  1661. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1662. *dai_data->status_mask);
  1663. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1664. }
  1665. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1666. struct snd_soc_dai *dai)
  1667. {
  1668. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1669. int rc = 0;
  1670. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1671. rc = afe_spdif_reg_event_cfg(dai->id,
  1672. AFE_MODULE_REGISTER_EVENT_FLAG,
  1673. msm_dai_q6_spdif_process_event,
  1674. dai_data);
  1675. if (rc < 0)
  1676. dev_err(dai->dev,
  1677. "fail to register event for port 0x%x\n",
  1678. dai->id);
  1679. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1680. dai_data->rate);
  1681. if (rc < 0)
  1682. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1683. dai->id);
  1684. else
  1685. set_bit(STATUS_PORT_STARTED,
  1686. dai_data->status_mask);
  1687. }
  1688. return rc;
  1689. }
  1690. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1691. struct device_attribute *attr, char *buf)
  1692. {
  1693. ssize_t ret;
  1694. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1695. if (!dai_data) {
  1696. pr_err("%s: invalid input\n", __func__);
  1697. return -EINVAL;
  1698. }
  1699. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1700. dai_data->fmt_event.status);
  1701. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1702. return ret;
  1703. }
  1704. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1705. struct device_attribute *attr, char *buf)
  1706. {
  1707. ssize_t ret;
  1708. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1709. if (!dai_data) {
  1710. pr_err("%s: invalid input\n", __func__);
  1711. return -EINVAL;
  1712. }
  1713. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1714. dai_data->fmt_event.data_format);
  1715. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1716. return ret;
  1717. }
  1718. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1719. struct device_attribute *attr, char *buf)
  1720. {
  1721. ssize_t ret;
  1722. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1723. if (!dai_data) {
  1724. pr_err("%s: invalid input\n", __func__);
  1725. return -EINVAL;
  1726. }
  1727. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1728. dai_data->fmt_event.sample_rate);
  1729. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1730. return ret;
  1731. }
  1732. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1733. NULL);
  1734. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1735. NULL);
  1736. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1737. NULL);
  1738. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1739. &dev_attr_audio_state.attr,
  1740. &dev_attr_audio_format.attr,
  1741. &dev_attr_audio_rate.attr,
  1742. NULL,
  1743. };
  1744. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1745. .attrs = msm_dai_q6_spdif_fs_attrs,
  1746. };
  1747. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1748. struct msm_dai_q6_spdif_dai_data *dai_data)
  1749. {
  1750. int rc;
  1751. rc = sysfs_create_group(&dai->dev->kobj,
  1752. &msm_dai_q6_spdif_fs_attrs_group);
  1753. if (rc) {
  1754. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1755. return rc;
  1756. }
  1757. dai_data->kobj = &dai->dev->kobj;
  1758. return 0;
  1759. }
  1760. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1761. struct msm_dai_q6_spdif_dai_data *dai_data)
  1762. {
  1763. if (dai_data->kobj)
  1764. sysfs_remove_group(dai_data->kobj,
  1765. &msm_dai_q6_spdif_fs_attrs_group);
  1766. dai_data->kobj = NULL;
  1767. }
  1768. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1769. {
  1770. struct msm_dai_q6_spdif_dai_data *dai_data;
  1771. int rc = 0;
  1772. struct snd_soc_dapm_route intercon;
  1773. struct snd_soc_dapm_context *dapm;
  1774. if (!dai) {
  1775. pr_err("%s: dai not found!!\n", __func__);
  1776. return -EINVAL;
  1777. }
  1778. if (!dai->dev) {
  1779. pr_err("%s: Invalid params dai dev\n", __func__);
  1780. return -EINVAL;
  1781. }
  1782. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1783. GFP_KERNEL);
  1784. if (!dai_data)
  1785. return -ENOMEM;
  1786. else
  1787. dev_set_drvdata(dai->dev, dai_data);
  1788. msm_dai_q6_set_dai_id(dai);
  1789. dai_data->port_id = dai->id;
  1790. switch (dai->id) {
  1791. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1792. rc = snd_ctl_add(dai->component->card->snd_card,
  1793. snd_ctl_new1(&spdif_rx_config_controls[1],
  1794. dai_data));
  1795. break;
  1796. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1797. rc = snd_ctl_add(dai->component->card->snd_card,
  1798. snd_ctl_new1(&spdif_rx_config_controls[3],
  1799. dai_data));
  1800. break;
  1801. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1802. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1803. rc = snd_ctl_add(dai->component->card->snd_card,
  1804. snd_ctl_new1(&spdif_tx_config_controls[0],
  1805. dai_data));
  1806. rc = snd_ctl_add(dai->component->card->snd_card,
  1807. snd_ctl_new1(&spdif_tx_config_controls[1],
  1808. dai_data));
  1809. break;
  1810. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1811. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1812. rc = snd_ctl_add(dai->component->card->snd_card,
  1813. snd_ctl_new1(&spdif_tx_config_controls[2],
  1814. dai_data));
  1815. rc = snd_ctl_add(dai->component->card->snd_card,
  1816. snd_ctl_new1(&spdif_tx_config_controls[3],
  1817. dai_data));
  1818. break;
  1819. }
  1820. if (rc < 0)
  1821. dev_err(dai->dev,
  1822. "%s: err add config ctl, DAI = %s\n",
  1823. __func__, dai->name);
  1824. dapm = snd_soc_component_get_dapm(dai->component);
  1825. memset(&intercon, 0, sizeof(intercon));
  1826. if (!rc && dai && dai->driver) {
  1827. if (dai->driver->playback.stream_name &&
  1828. dai->driver->playback.aif_name) {
  1829. dev_dbg(dai->dev, "%s: add route for widget %s",
  1830. __func__, dai->driver->playback.stream_name);
  1831. intercon.source = dai->driver->playback.aif_name;
  1832. intercon.sink = dai->driver->playback.stream_name;
  1833. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1834. __func__, intercon.source, intercon.sink);
  1835. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1836. }
  1837. if (dai->driver->capture.stream_name &&
  1838. dai->driver->capture.aif_name) {
  1839. dev_dbg(dai->dev, "%s: add route for widget %s",
  1840. __func__, dai->driver->capture.stream_name);
  1841. intercon.sink = dai->driver->capture.aif_name;
  1842. intercon.source = dai->driver->capture.stream_name;
  1843. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1844. __func__, intercon.source, intercon.sink);
  1845. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1846. }
  1847. }
  1848. return rc;
  1849. }
  1850. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1851. {
  1852. struct msm_dai_q6_spdif_dai_data *dai_data;
  1853. int rc;
  1854. dai_data = dev_get_drvdata(dai->dev);
  1855. /* If AFE port is still up, close it */
  1856. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1857. rc = afe_spdif_reg_event_cfg(dai->id,
  1858. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1859. NULL,
  1860. dai_data);
  1861. if (rc < 0)
  1862. dev_err(dai->dev,
  1863. "fail to deregister event for port 0x%x\n",
  1864. dai->id);
  1865. rc = afe_close(dai->id); /* can block */
  1866. if (rc < 0)
  1867. dev_err(dai->dev, "fail to close AFE port\n");
  1868. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1869. }
  1870. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1871. kfree(dai_data);
  1872. return 0;
  1873. }
  1874. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1875. .prepare = msm_dai_q6_spdif_prepare,
  1876. .hw_params = msm_dai_q6_spdif_hw_params,
  1877. .shutdown = msm_dai_q6_spdif_shutdown,
  1878. };
  1879. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1880. {
  1881. .playback = {
  1882. .stream_name = "Primary SPDIF Playback",
  1883. .aif_name = "PRI_SPDIF_RX",
  1884. .rates = SNDRV_PCM_RATE_32000 |
  1885. SNDRV_PCM_RATE_44100 |
  1886. SNDRV_PCM_RATE_48000 |
  1887. SNDRV_PCM_RATE_88200 |
  1888. SNDRV_PCM_RATE_96000 |
  1889. SNDRV_PCM_RATE_176400 |
  1890. SNDRV_PCM_RATE_192000,
  1891. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1892. SNDRV_PCM_FMTBIT_S24_LE,
  1893. .channels_min = 1,
  1894. .channels_max = 2,
  1895. .rate_min = 32000,
  1896. .rate_max = 192000,
  1897. },
  1898. .name = "PRI_SPDIF_RX",
  1899. .ops = &msm_dai_q6_spdif_ops,
  1900. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1901. .probe = msm_dai_q6_spdif_dai_probe,
  1902. .remove = msm_dai_q6_spdif_dai_remove,
  1903. },
  1904. {
  1905. .playback = {
  1906. .stream_name = "Secondary SPDIF Playback",
  1907. .aif_name = "SEC_SPDIF_RX",
  1908. .rates = SNDRV_PCM_RATE_32000 |
  1909. SNDRV_PCM_RATE_44100 |
  1910. SNDRV_PCM_RATE_48000 |
  1911. SNDRV_PCM_RATE_88200 |
  1912. SNDRV_PCM_RATE_96000 |
  1913. SNDRV_PCM_RATE_176400 |
  1914. SNDRV_PCM_RATE_192000,
  1915. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1916. SNDRV_PCM_FMTBIT_S24_LE,
  1917. .channels_min = 1,
  1918. .channels_max = 2,
  1919. .rate_min = 32000,
  1920. .rate_max = 192000,
  1921. },
  1922. .name = "SEC_SPDIF_RX",
  1923. .ops = &msm_dai_q6_spdif_ops,
  1924. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1925. .probe = msm_dai_q6_spdif_dai_probe,
  1926. .remove = msm_dai_q6_spdif_dai_remove,
  1927. },
  1928. };
  1929. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1930. {
  1931. .capture = {
  1932. .stream_name = "Primary SPDIF Capture",
  1933. .aif_name = "PRI_SPDIF_TX",
  1934. .rates = SNDRV_PCM_RATE_32000 |
  1935. SNDRV_PCM_RATE_44100 |
  1936. SNDRV_PCM_RATE_48000 |
  1937. SNDRV_PCM_RATE_88200 |
  1938. SNDRV_PCM_RATE_96000 |
  1939. SNDRV_PCM_RATE_176400 |
  1940. SNDRV_PCM_RATE_192000,
  1941. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1942. SNDRV_PCM_FMTBIT_S24_LE,
  1943. .channels_min = 1,
  1944. .channels_max = 2,
  1945. .rate_min = 32000,
  1946. .rate_max = 192000,
  1947. },
  1948. .name = "PRI_SPDIF_TX",
  1949. .ops = &msm_dai_q6_spdif_ops,
  1950. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1951. .probe = msm_dai_q6_spdif_dai_probe,
  1952. .remove = msm_dai_q6_spdif_dai_remove,
  1953. },
  1954. {
  1955. .capture = {
  1956. .stream_name = "Secondary SPDIF Capture",
  1957. .aif_name = "SEC_SPDIF_TX",
  1958. .rates = SNDRV_PCM_RATE_32000 |
  1959. SNDRV_PCM_RATE_44100 |
  1960. SNDRV_PCM_RATE_48000 |
  1961. SNDRV_PCM_RATE_88200 |
  1962. SNDRV_PCM_RATE_96000 |
  1963. SNDRV_PCM_RATE_176400 |
  1964. SNDRV_PCM_RATE_192000,
  1965. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1966. SNDRV_PCM_FMTBIT_S24_LE,
  1967. .channels_min = 1,
  1968. .channels_max = 2,
  1969. .rate_min = 32000,
  1970. .rate_max = 192000,
  1971. },
  1972. .name = "SEC_SPDIF_TX",
  1973. .ops = &msm_dai_q6_spdif_ops,
  1974. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  1975. .probe = msm_dai_q6_spdif_dai_probe,
  1976. .remove = msm_dai_q6_spdif_dai_remove,
  1977. },
  1978. };
  1979. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1980. .name = "msm-dai-q6-spdif",
  1981. };
  1982. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1983. struct snd_soc_dai *dai)
  1984. {
  1985. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1986. int rc = 0;
  1987. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1988. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1989. int bitwidth = 0;
  1990. switch (dai_data->afe_rx_in_bitformat) {
  1991. case SNDRV_PCM_FORMAT_S32_LE:
  1992. bitwidth = 32;
  1993. break;
  1994. case SNDRV_PCM_FORMAT_S24_LE:
  1995. bitwidth = 24;
  1996. break;
  1997. case SNDRV_PCM_FORMAT_S16_LE:
  1998. default:
  1999. bitwidth = 16;
  2000. break;
  2001. }
  2002. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  2003. __func__, dai_data->enc_config.format);
  2004. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2005. dai_data->rate,
  2006. dai_data->afe_rx_in_channels,
  2007. bitwidth,
  2008. &dai_data->enc_config, NULL);
  2009. if (rc < 0)
  2010. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  2011. __func__, rc);
  2012. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  2013. int bitwidth = 0;
  2014. /*
  2015. * If bitwidth is not configured set default value to
  2016. * zero, so that decoder port config uses slim device
  2017. * bit width value in afe decoder config.
  2018. */
  2019. switch (dai_data->afe_tx_out_bitformat) {
  2020. case SNDRV_PCM_FORMAT_S32_LE:
  2021. bitwidth = 32;
  2022. break;
  2023. case SNDRV_PCM_FORMAT_S24_LE:
  2024. bitwidth = 24;
  2025. break;
  2026. case SNDRV_PCM_FORMAT_S16_LE:
  2027. bitwidth = 16;
  2028. break;
  2029. default:
  2030. bitwidth = 0;
  2031. break;
  2032. }
  2033. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  2034. __func__, dai_data->dec_config.format);
  2035. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2036. dai_data->rate,
  2037. dai_data->afe_tx_out_channels,
  2038. bitwidth,
  2039. NULL, &dai_data->dec_config);
  2040. if (rc < 0) {
  2041. pr_err("%s: fail to open AFE port 0x%x\n",
  2042. __func__, dai->id);
  2043. }
  2044. } else {
  2045. rc = afe_port_start(dai->id, &dai_data->port_config,
  2046. dai_data->rate);
  2047. }
  2048. if (rc < 0)
  2049. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  2050. dai->id);
  2051. else
  2052. set_bit(STATUS_PORT_STARTED,
  2053. dai_data->status_mask);
  2054. }
  2055. return rc;
  2056. }
  2057. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  2058. struct snd_soc_dai *dai, int stream)
  2059. {
  2060. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2061. dai_data->channels = params_channels(params);
  2062. switch (dai_data->channels) {
  2063. case 2:
  2064. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2065. break;
  2066. case 1:
  2067. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2068. break;
  2069. default:
  2070. return -EINVAL;
  2071. pr_err("%s: err channels %d\n",
  2072. __func__, dai_data->channels);
  2073. break;
  2074. }
  2075. switch (params_format(params)) {
  2076. case SNDRV_PCM_FORMAT_S16_LE:
  2077. case SNDRV_PCM_FORMAT_SPECIAL:
  2078. dai_data->port_config.i2s.bit_width = 16;
  2079. break;
  2080. case SNDRV_PCM_FORMAT_S24_LE:
  2081. case SNDRV_PCM_FORMAT_S24_3LE:
  2082. dai_data->port_config.i2s.bit_width = 24;
  2083. break;
  2084. default:
  2085. pr_err("%s: format %d\n",
  2086. __func__, params_format(params));
  2087. return -EINVAL;
  2088. }
  2089. dai_data->rate = params_rate(params);
  2090. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2091. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2092. AFE_API_VERSION_I2S_CONFIG;
  2093. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2094. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  2095. dai_data->channels, dai_data->rate);
  2096. dai_data->port_config.i2s.channel_mode = 1;
  2097. return 0;
  2098. }
  2099. static u16 num_of_bits_set(u16 sd_line_mask)
  2100. {
  2101. u8 num_bits_set = 0;
  2102. while (sd_line_mask) {
  2103. num_bits_set++;
  2104. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  2105. }
  2106. return num_bits_set;
  2107. }
  2108. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  2109. struct snd_soc_dai *dai, int stream)
  2110. {
  2111. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2112. struct msm_i2s_data *i2s_pdata =
  2113. (struct msm_i2s_data *) dai->dev->platform_data;
  2114. dai_data->channels = params_channels(params);
  2115. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  2116. switch (dai_data->channels) {
  2117. case 2:
  2118. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2119. break;
  2120. case 1:
  2121. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2122. break;
  2123. default:
  2124. pr_warn("%s: greater than stereo has not been validated %d",
  2125. __func__, dai_data->channels);
  2126. break;
  2127. }
  2128. }
  2129. dai_data->rate = params_rate(params);
  2130. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2131. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2132. AFE_API_VERSION_I2S_CONFIG;
  2133. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2134. /* Q6 only supports 16 as now */
  2135. dai_data->port_config.i2s.bit_width = 16;
  2136. dai_data->port_config.i2s.channel_mode = 1;
  2137. return 0;
  2138. }
  2139. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2140. struct snd_soc_dai *dai, int stream)
  2141. {
  2142. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2143. dai_data->channels = params_channels(params);
  2144. dai_data->rate = params_rate(params);
  2145. switch (params_format(params)) {
  2146. case SNDRV_PCM_FORMAT_S16_LE:
  2147. case SNDRV_PCM_FORMAT_SPECIAL:
  2148. dai_data->port_config.slim_sch.bit_width = 16;
  2149. break;
  2150. case SNDRV_PCM_FORMAT_S24_LE:
  2151. case SNDRV_PCM_FORMAT_S24_3LE:
  2152. dai_data->port_config.slim_sch.bit_width = 24;
  2153. break;
  2154. case SNDRV_PCM_FORMAT_S32_LE:
  2155. dai_data->port_config.slim_sch.bit_width = 32;
  2156. break;
  2157. default:
  2158. pr_err("%s: format %d\n",
  2159. __func__, params_format(params));
  2160. return -EINVAL;
  2161. }
  2162. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2163. AFE_API_VERSION_SLIMBUS_CONFIG;
  2164. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2165. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2166. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2167. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2168. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2169. "sample_rate %d\n", __func__,
  2170. dai_data->port_config.slim_sch.slimbus_dev_id,
  2171. dai_data->port_config.slim_sch.bit_width,
  2172. dai_data->port_config.slim_sch.data_format,
  2173. dai_data->port_config.slim_sch.num_channels,
  2174. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2175. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2176. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2177. dai_data->rate);
  2178. return 0;
  2179. }
  2180. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2181. struct snd_soc_dai *dai, int stream)
  2182. {
  2183. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2184. dai_data->channels = params_channels(params);
  2185. dai_data->rate = params_rate(params);
  2186. switch (params_format(params)) {
  2187. case SNDRV_PCM_FORMAT_S16_LE:
  2188. case SNDRV_PCM_FORMAT_SPECIAL:
  2189. dai_data->port_config.usb_audio.bit_width = 16;
  2190. break;
  2191. case SNDRV_PCM_FORMAT_S24_LE:
  2192. case SNDRV_PCM_FORMAT_S24_3LE:
  2193. dai_data->port_config.usb_audio.bit_width = 24;
  2194. break;
  2195. case SNDRV_PCM_FORMAT_S32_LE:
  2196. dai_data->port_config.usb_audio.bit_width = 32;
  2197. break;
  2198. default:
  2199. dev_err(dai->dev, "%s: invalid format %d\n",
  2200. __func__, params_format(params));
  2201. return -EINVAL;
  2202. }
  2203. dai_data->port_config.usb_audio.cfg_minor_version =
  2204. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2205. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2206. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2207. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2208. "num_channel %hu sample_rate %d\n", __func__,
  2209. dai_data->port_config.usb_audio.dev_token,
  2210. dai_data->port_config.usb_audio.bit_width,
  2211. dai_data->port_config.usb_audio.data_format,
  2212. dai_data->port_config.usb_audio.num_channels,
  2213. dai_data->port_config.usb_audio.sample_rate);
  2214. return 0;
  2215. }
  2216. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2217. struct snd_soc_dai *dai, int stream)
  2218. {
  2219. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2220. dai_data->channels = params_channels(params);
  2221. dai_data->rate = params_rate(params);
  2222. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2223. dai_data->channels, dai_data->rate);
  2224. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2225. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2226. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2227. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2228. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2229. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2230. dai_data->port_config.int_bt_fm.bit_width = 16;
  2231. return 0;
  2232. }
  2233. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2234. struct snd_soc_dai *dai)
  2235. {
  2236. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2237. dai_data->rate = params_rate(params);
  2238. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2239. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2240. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2241. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2242. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2243. AFE_API_VERSION_RT_PROXY_CONFIG;
  2244. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2245. dai_data->port_config.rtproxy.interleaved = 1;
  2246. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2247. dai_data->port_config.rtproxy.jitter_allowance =
  2248. dai_data->port_config.rtproxy.frame_size/2;
  2249. dai_data->port_config.rtproxy.low_water_mark = 0;
  2250. dai_data->port_config.rtproxy.high_water_mark = 0;
  2251. return 0;
  2252. }
  2253. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2254. struct snd_soc_dai *dai, int stream)
  2255. {
  2256. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2257. dai_data->channels = params_channels(params);
  2258. dai_data->rate = params_rate(params);
  2259. /* Q6 only supports 16 as now */
  2260. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2261. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2262. dai_data->port_config.pseudo_port.num_channels =
  2263. params_channels(params);
  2264. dai_data->port_config.pseudo_port.bit_width = 16;
  2265. dai_data->port_config.pseudo_port.data_format = 0;
  2266. dai_data->port_config.pseudo_port.timing_mode =
  2267. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2268. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2269. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2270. "timing Mode %hu sample_rate %d\n", __func__,
  2271. dai_data->port_config.pseudo_port.bit_width,
  2272. dai_data->port_config.pseudo_port.num_channels,
  2273. dai_data->port_config.pseudo_port.data_format,
  2274. dai_data->port_config.pseudo_port.timing_mode,
  2275. dai_data->port_config.pseudo_port.sample_rate);
  2276. return 0;
  2277. }
  2278. /* Current implementation assumes hw_param is called once
  2279. * This may not be the case but what to do when ADM and AFE
  2280. * port are already opened and parameter changes
  2281. */
  2282. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2283. struct snd_pcm_hw_params *params,
  2284. struct snd_soc_dai *dai)
  2285. {
  2286. int rc = 0;
  2287. switch (dai->id) {
  2288. case PRIMARY_I2S_TX:
  2289. case PRIMARY_I2S_RX:
  2290. case SECONDARY_I2S_RX:
  2291. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2292. break;
  2293. case MI2S_RX:
  2294. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2295. break;
  2296. case SLIMBUS_0_RX:
  2297. case SLIMBUS_1_RX:
  2298. case SLIMBUS_2_RX:
  2299. case SLIMBUS_3_RX:
  2300. case SLIMBUS_4_RX:
  2301. case SLIMBUS_5_RX:
  2302. case SLIMBUS_6_RX:
  2303. case SLIMBUS_7_RX:
  2304. case SLIMBUS_8_RX:
  2305. case SLIMBUS_9_RX:
  2306. case SLIMBUS_0_TX:
  2307. case SLIMBUS_1_TX:
  2308. case SLIMBUS_2_TX:
  2309. case SLIMBUS_3_TX:
  2310. case SLIMBUS_4_TX:
  2311. case SLIMBUS_5_TX:
  2312. case SLIMBUS_6_TX:
  2313. case SLIMBUS_7_TX:
  2314. case SLIMBUS_8_TX:
  2315. case SLIMBUS_9_TX:
  2316. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2317. substream->stream);
  2318. break;
  2319. case INT_BT_SCO_RX:
  2320. case INT_BT_SCO_TX:
  2321. case INT_BT_A2DP_RX:
  2322. case INT_FM_RX:
  2323. case INT_FM_TX:
  2324. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2325. break;
  2326. case AFE_PORT_ID_USB_RX:
  2327. case AFE_PORT_ID_USB_TX:
  2328. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2329. substream->stream);
  2330. break;
  2331. case RT_PROXY_DAI_001_TX:
  2332. case RT_PROXY_DAI_001_RX:
  2333. case RT_PROXY_DAI_002_TX:
  2334. case RT_PROXY_DAI_002_RX:
  2335. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2336. break;
  2337. case VOICE_PLAYBACK_TX:
  2338. case VOICE2_PLAYBACK_TX:
  2339. case VOICE_RECORD_RX:
  2340. case VOICE_RECORD_TX:
  2341. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2342. dai, substream->stream);
  2343. break;
  2344. default:
  2345. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2346. rc = -EINVAL;
  2347. break;
  2348. }
  2349. return rc;
  2350. }
  2351. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2352. struct snd_soc_dai *dai)
  2353. {
  2354. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2355. int rc = 0;
  2356. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2357. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2358. rc = afe_close(dai->id); /* can block */
  2359. if (rc < 0)
  2360. dev_err(dai->dev, "fail to close AFE port\n");
  2361. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2362. *dai_data->status_mask);
  2363. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2364. }
  2365. }
  2366. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2367. {
  2368. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2369. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2370. case SND_SOC_DAIFMT_CBS_CFS:
  2371. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2372. break;
  2373. case SND_SOC_DAIFMT_CBM_CFM:
  2374. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2375. break;
  2376. default:
  2377. pr_err("%s: fmt 0x%x\n",
  2378. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2379. return -EINVAL;
  2380. }
  2381. return 0;
  2382. }
  2383. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2384. {
  2385. int rc = 0;
  2386. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2387. dai->id, fmt);
  2388. switch (dai->id) {
  2389. case PRIMARY_I2S_TX:
  2390. case PRIMARY_I2S_RX:
  2391. case MI2S_RX:
  2392. case SECONDARY_I2S_RX:
  2393. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2394. break;
  2395. default:
  2396. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2397. rc = -EINVAL;
  2398. break;
  2399. }
  2400. return rc;
  2401. }
  2402. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2403. unsigned int tx_num, unsigned int *tx_slot,
  2404. unsigned int rx_num, unsigned int *rx_slot)
  2405. {
  2406. int rc = 0;
  2407. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2408. unsigned int i = 0;
  2409. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2410. switch (dai->id) {
  2411. case SLIMBUS_0_RX:
  2412. case SLIMBUS_1_RX:
  2413. case SLIMBUS_2_RX:
  2414. case SLIMBUS_3_RX:
  2415. case SLIMBUS_4_RX:
  2416. case SLIMBUS_5_RX:
  2417. case SLIMBUS_6_RX:
  2418. case SLIMBUS_7_RX:
  2419. case SLIMBUS_8_RX:
  2420. case SLIMBUS_9_RX:
  2421. /*
  2422. * channel number to be between 128 and 255.
  2423. * For RX port use channel numbers
  2424. * from 138 to 144 for pre-Taiko
  2425. * from 144 to 159 for Taiko
  2426. */
  2427. if (!rx_slot) {
  2428. pr_err("%s: rx slot not found\n", __func__);
  2429. return -EINVAL;
  2430. }
  2431. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2432. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2433. return -EINVAL;
  2434. }
  2435. for (i = 0; i < rx_num; i++) {
  2436. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2437. rx_slot[i];
  2438. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2439. __func__, i, rx_slot[i]);
  2440. }
  2441. dai_data->port_config.slim_sch.num_channels = rx_num;
  2442. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2443. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2444. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2445. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2446. break;
  2447. case SLIMBUS_0_TX:
  2448. case SLIMBUS_1_TX:
  2449. case SLIMBUS_2_TX:
  2450. case SLIMBUS_3_TX:
  2451. case SLIMBUS_4_TX:
  2452. case SLIMBUS_5_TX:
  2453. case SLIMBUS_6_TX:
  2454. case SLIMBUS_7_TX:
  2455. case SLIMBUS_8_TX:
  2456. case SLIMBUS_9_TX:
  2457. /*
  2458. * channel number to be between 128 and 255.
  2459. * For TX port use channel numbers
  2460. * from 128 to 137 for pre-Taiko
  2461. * from 128 to 143 for Taiko
  2462. */
  2463. if (!tx_slot) {
  2464. pr_err("%s: tx slot not found\n", __func__);
  2465. return -EINVAL;
  2466. }
  2467. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2468. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2469. return -EINVAL;
  2470. }
  2471. for (i = 0; i < tx_num; i++) {
  2472. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2473. tx_slot[i];
  2474. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2475. __func__, i, tx_slot[i]);
  2476. }
  2477. dai_data->port_config.slim_sch.num_channels = tx_num;
  2478. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2479. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2480. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2481. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2482. break;
  2483. default:
  2484. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2485. rc = -EINVAL;
  2486. break;
  2487. }
  2488. return rc;
  2489. }
  2490. /* all ports with excursion logging requirement can use this digital_mute api */
  2491. static int msm_dai_q6_spk_digital_mute(struct snd_soc_dai *dai,
  2492. int mute)
  2493. {
  2494. int port_id = dai->id;
  2495. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2496. if (mute && !dai_data->xt_logging_disable)
  2497. afe_get_sp_xt_logging_data(port_id);
  2498. return 0;
  2499. }
  2500. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2501. .prepare = msm_dai_q6_prepare,
  2502. .hw_params = msm_dai_q6_hw_params,
  2503. .shutdown = msm_dai_q6_shutdown,
  2504. .set_fmt = msm_dai_q6_set_fmt,
  2505. .set_channel_map = msm_dai_q6_set_channel_map,
  2506. };
  2507. static struct snd_soc_dai_ops msm_dai_slimbus_0_rx_ops = {
  2508. .prepare = msm_dai_q6_prepare,
  2509. .hw_params = msm_dai_q6_hw_params,
  2510. .shutdown = msm_dai_q6_shutdown,
  2511. .set_fmt = msm_dai_q6_set_fmt,
  2512. .set_channel_map = msm_dai_q6_set_channel_map,
  2513. .digital_mute = msm_dai_q6_spk_digital_mute,
  2514. };
  2515. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2516. struct snd_ctl_elem_value *ucontrol)
  2517. {
  2518. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2519. u16 port_id = ((struct soc_enum *)
  2520. kcontrol->private_value)->reg;
  2521. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2522. pr_debug("%s: setting cal_mode to %d\n",
  2523. __func__, dai_data->cal_mode);
  2524. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2525. return 0;
  2526. }
  2527. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2528. struct snd_ctl_elem_value *ucontrol)
  2529. {
  2530. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2531. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2532. return 0;
  2533. }
  2534. static int msm_dai_q6_xt_logging_disable_put(struct snd_kcontrol *kcontrol,
  2535. struct snd_ctl_elem_value *ucontrol)
  2536. {
  2537. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2538. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2539. pr_debug("%s: setting xt logging disable to %d\n",
  2540. __func__, dai_data->xt_logging_disable);
  2541. return 0;
  2542. }
  2543. static int msm_dai_q6_xt_logging_disable_get(struct snd_kcontrol *kcontrol,
  2544. struct snd_ctl_elem_value *ucontrol)
  2545. {
  2546. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2547. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2548. return 0;
  2549. }
  2550. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2551. struct snd_ctl_elem_value *ucontrol)
  2552. {
  2553. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2554. int value = ucontrol->value.integer.value[0];
  2555. if (dai_data) {
  2556. dai_data->port_config.slim_sch.data_format = value;
  2557. pr_debug("%s: format = %d\n", __func__, value);
  2558. }
  2559. return 0;
  2560. }
  2561. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2562. struct snd_ctl_elem_value *ucontrol)
  2563. {
  2564. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2565. if (dai_data)
  2566. ucontrol->value.integer.value[0] =
  2567. dai_data->port_config.slim_sch.data_format;
  2568. return 0;
  2569. }
  2570. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2571. struct snd_ctl_elem_value *ucontrol)
  2572. {
  2573. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2574. u32 val = ucontrol->value.integer.value[0];
  2575. if (dai_data) {
  2576. dai_data->port_config.usb_audio.dev_token = val;
  2577. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2578. dai_data->port_config.usb_audio.dev_token);
  2579. } else {
  2580. pr_err("%s: dai_data is NULL\n", __func__);
  2581. }
  2582. return 0;
  2583. }
  2584. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2585. struct snd_ctl_elem_value *ucontrol)
  2586. {
  2587. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2588. if (dai_data) {
  2589. ucontrol->value.integer.value[0] =
  2590. dai_data->port_config.usb_audio.dev_token;
  2591. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2592. dai_data->port_config.usb_audio.dev_token);
  2593. } else {
  2594. pr_err("%s: dai_data is NULL\n", __func__);
  2595. }
  2596. return 0;
  2597. }
  2598. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2599. struct snd_ctl_elem_value *ucontrol)
  2600. {
  2601. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2602. u32 val = ucontrol->value.integer.value[0];
  2603. if (dai_data) {
  2604. dai_data->port_config.usb_audio.endian = val;
  2605. pr_debug("%s: endian = 0x%x\n", __func__,
  2606. dai_data->port_config.usb_audio.endian);
  2607. } else {
  2608. pr_err("%s: dai_data is NULL\n", __func__);
  2609. return -EINVAL;
  2610. }
  2611. return 0;
  2612. }
  2613. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2614. struct snd_ctl_elem_value *ucontrol)
  2615. {
  2616. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2617. if (dai_data) {
  2618. ucontrol->value.integer.value[0] =
  2619. dai_data->port_config.usb_audio.endian;
  2620. pr_debug("%s: endian = 0x%x\n", __func__,
  2621. dai_data->port_config.usb_audio.endian);
  2622. } else {
  2623. pr_err("%s: dai_data is NULL\n", __func__);
  2624. return -EINVAL;
  2625. }
  2626. return 0;
  2627. }
  2628. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2629. struct snd_ctl_elem_value *ucontrol)
  2630. {
  2631. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2632. u32 val = ucontrol->value.integer.value[0];
  2633. if (!dai_data) {
  2634. pr_err("%s: dai_data is NULL\n", __func__);
  2635. return -EINVAL;
  2636. }
  2637. dai_data->port_config.usb_audio.service_interval = val;
  2638. pr_debug("%s: new service interval = %u\n", __func__,
  2639. dai_data->port_config.usb_audio.service_interval);
  2640. return 0;
  2641. }
  2642. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2643. struct snd_ctl_elem_value *ucontrol)
  2644. {
  2645. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2646. if (!dai_data) {
  2647. pr_err("%s: dai_data is NULL\n", __func__);
  2648. return -EINVAL;
  2649. }
  2650. ucontrol->value.integer.value[0] =
  2651. dai_data->port_config.usb_audio.service_interval;
  2652. pr_debug("%s: service interval = %d\n", __func__,
  2653. dai_data->port_config.usb_audio.service_interval);
  2654. return 0;
  2655. }
  2656. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2657. struct snd_ctl_elem_info *uinfo)
  2658. {
  2659. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2660. uinfo->count = sizeof(struct afe_enc_config);
  2661. return 0;
  2662. }
  2663. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2664. struct snd_ctl_elem_value *ucontrol)
  2665. {
  2666. int ret = 0;
  2667. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2668. if (dai_data) {
  2669. int format_size = sizeof(dai_data->enc_config.format);
  2670. pr_debug("%s: encoder config for %d format\n",
  2671. __func__, dai_data->enc_config.format);
  2672. memcpy(ucontrol->value.bytes.data,
  2673. &dai_data->enc_config.format,
  2674. format_size);
  2675. switch (dai_data->enc_config.format) {
  2676. case ENC_FMT_SBC:
  2677. memcpy(ucontrol->value.bytes.data + format_size,
  2678. &dai_data->enc_config.data,
  2679. sizeof(struct asm_sbc_enc_cfg_t));
  2680. break;
  2681. case ENC_FMT_AAC_V2:
  2682. memcpy(ucontrol->value.bytes.data + format_size,
  2683. &dai_data->enc_config.data,
  2684. sizeof(struct asm_aac_enc_cfg_t));
  2685. break;
  2686. case ENC_FMT_APTX:
  2687. memcpy(ucontrol->value.bytes.data + format_size,
  2688. &dai_data->enc_config.data,
  2689. sizeof(struct asm_aptx_enc_cfg_t));
  2690. break;
  2691. case ENC_FMT_APTX_HD:
  2692. memcpy(ucontrol->value.bytes.data + format_size,
  2693. &dai_data->enc_config.data,
  2694. sizeof(struct asm_custom_enc_cfg_t));
  2695. break;
  2696. case ENC_FMT_CELT:
  2697. memcpy(ucontrol->value.bytes.data + format_size,
  2698. &dai_data->enc_config.data,
  2699. sizeof(struct asm_celt_enc_cfg_t));
  2700. break;
  2701. case ENC_FMT_LDAC:
  2702. memcpy(ucontrol->value.bytes.data + format_size,
  2703. &dai_data->enc_config.data,
  2704. sizeof(struct asm_ldac_enc_cfg_t));
  2705. break;
  2706. case ENC_FMT_APTX_ADAPTIVE:
  2707. memcpy(ucontrol->value.bytes.data + format_size,
  2708. &dai_data->enc_config.data,
  2709. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2710. break;
  2711. case ENC_FMT_APTX_AD_SPEECH:
  2712. memcpy(ucontrol->value.bytes.data + format_size,
  2713. &dai_data->enc_config.data,
  2714. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2715. break;
  2716. default:
  2717. pr_debug("%s: unknown format = %d\n",
  2718. __func__, dai_data->enc_config.format);
  2719. ret = -EINVAL;
  2720. break;
  2721. }
  2722. }
  2723. return ret;
  2724. }
  2725. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2726. struct snd_ctl_elem_value *ucontrol)
  2727. {
  2728. int ret = 0;
  2729. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2730. if (dai_data) {
  2731. int format_size = sizeof(dai_data->enc_config.format);
  2732. memset(&dai_data->enc_config, 0x0,
  2733. sizeof(struct afe_enc_config));
  2734. memcpy(&dai_data->enc_config.format,
  2735. ucontrol->value.bytes.data,
  2736. format_size);
  2737. pr_debug("%s: Received encoder config for %d format\n",
  2738. __func__, dai_data->enc_config.format);
  2739. switch (dai_data->enc_config.format) {
  2740. case ENC_FMT_SBC:
  2741. memcpy(&dai_data->enc_config.data,
  2742. ucontrol->value.bytes.data + format_size,
  2743. sizeof(struct asm_sbc_enc_cfg_t));
  2744. break;
  2745. case ENC_FMT_AAC_V2:
  2746. memcpy(&dai_data->enc_config.data,
  2747. ucontrol->value.bytes.data + format_size,
  2748. sizeof(struct asm_aac_enc_cfg_t));
  2749. break;
  2750. case ENC_FMT_APTX:
  2751. memcpy(&dai_data->enc_config.data,
  2752. ucontrol->value.bytes.data + format_size,
  2753. sizeof(struct asm_aptx_enc_cfg_t));
  2754. break;
  2755. case ENC_FMT_APTX_HD:
  2756. memcpy(&dai_data->enc_config.data,
  2757. ucontrol->value.bytes.data + format_size,
  2758. sizeof(struct asm_custom_enc_cfg_t));
  2759. break;
  2760. case ENC_FMT_CELT:
  2761. memcpy(&dai_data->enc_config.data,
  2762. ucontrol->value.bytes.data + format_size,
  2763. sizeof(struct asm_celt_enc_cfg_t));
  2764. break;
  2765. case ENC_FMT_LDAC:
  2766. memcpy(&dai_data->enc_config.data,
  2767. ucontrol->value.bytes.data + format_size,
  2768. sizeof(struct asm_ldac_enc_cfg_t));
  2769. break;
  2770. case ENC_FMT_APTX_ADAPTIVE:
  2771. memcpy(&dai_data->enc_config.data,
  2772. ucontrol->value.bytes.data + format_size,
  2773. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2774. break;
  2775. case ENC_FMT_APTX_AD_SPEECH:
  2776. memcpy(&dai_data->enc_config.data,
  2777. ucontrol->value.bytes.data + format_size,
  2778. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2779. break;
  2780. default:
  2781. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2782. __func__, dai_data->enc_config.format);
  2783. ret = -EINVAL;
  2784. break;
  2785. }
  2786. } else
  2787. ret = -EINVAL;
  2788. return ret;
  2789. }
  2790. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2791. static const struct soc_enum afe_chs_enum[] = {
  2792. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2793. };
  2794. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2795. "S32_LE"};
  2796. static const struct soc_enum afe_bit_format_enum[] = {
  2797. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2798. };
  2799. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2800. static const struct soc_enum tws_chs_mode_enum[] = {
  2801. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2802. };
  2803. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2804. struct snd_ctl_elem_value *ucontrol)
  2805. {
  2806. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2807. if (dai_data) {
  2808. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2809. pr_debug("%s:afe input channel = %d\n",
  2810. __func__, dai_data->afe_rx_in_channels);
  2811. }
  2812. return 0;
  2813. }
  2814. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2815. struct snd_ctl_elem_value *ucontrol)
  2816. {
  2817. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2818. if (dai_data) {
  2819. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2820. pr_debug("%s: updating afe input channel : %d\n",
  2821. __func__, dai_data->afe_rx_in_channels);
  2822. }
  2823. return 0;
  2824. }
  2825. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  2826. struct snd_ctl_elem_value *ucontrol)
  2827. {
  2828. struct snd_soc_dai *dai = kcontrol->private_data;
  2829. struct msm_dai_q6_dai_data *dai_data = NULL;
  2830. if (dai)
  2831. dai_data = dev_get_drvdata(dai->dev);
  2832. if (dai_data) {
  2833. ucontrol->value.integer.value[0] =
  2834. dai_data->enc_config.mono_mode;
  2835. pr_debug("%s:tws channel mode = %d\n",
  2836. __func__, dai_data->enc_config.mono_mode);
  2837. }
  2838. return 0;
  2839. }
  2840. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  2841. struct snd_ctl_elem_value *ucontrol)
  2842. {
  2843. struct snd_soc_dai *dai = kcontrol->private_data;
  2844. struct msm_dai_q6_dai_data *dai_data = NULL;
  2845. int ret = 0;
  2846. u32 format = 0;
  2847. if (dai)
  2848. dai_data = dev_get_drvdata(dai->dev);
  2849. if (dai_data)
  2850. format = dai_data->enc_config.format;
  2851. else
  2852. goto exit;
  2853. if (format == ENC_FMT_APTX || format == ENC_FMT_APTX_ADAPTIVE) {
  2854. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2855. ret = afe_set_tws_channel_mode(format,
  2856. dai->id, ucontrol->value.integer.value[0]);
  2857. if (ret < 0) {
  2858. pr_err("%s: channel mode setting failed for TWS\n",
  2859. __func__);
  2860. goto exit;
  2861. } else {
  2862. pr_debug("%s: updating tws channel mode : %d\n",
  2863. __func__, dai_data->enc_config.mono_mode);
  2864. }
  2865. }
  2866. if (ucontrol->value.integer.value[0] ==
  2867. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  2868. ucontrol->value.integer.value[0] ==
  2869. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  2870. dai_data->enc_config.mono_mode =
  2871. ucontrol->value.integer.value[0];
  2872. else
  2873. return -EINVAL;
  2874. }
  2875. exit:
  2876. return ret;
  2877. }
  2878. static int msm_dai_q6_afe_input_bit_format_get(
  2879. struct snd_kcontrol *kcontrol,
  2880. struct snd_ctl_elem_value *ucontrol)
  2881. {
  2882. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2883. if (!dai_data) {
  2884. pr_err("%s: Invalid dai data\n", __func__);
  2885. return -EINVAL;
  2886. }
  2887. switch (dai_data->afe_rx_in_bitformat) {
  2888. case SNDRV_PCM_FORMAT_S32_LE:
  2889. ucontrol->value.integer.value[0] = 2;
  2890. break;
  2891. case SNDRV_PCM_FORMAT_S24_LE:
  2892. ucontrol->value.integer.value[0] = 1;
  2893. break;
  2894. case SNDRV_PCM_FORMAT_S16_LE:
  2895. default:
  2896. ucontrol->value.integer.value[0] = 0;
  2897. break;
  2898. }
  2899. pr_debug("%s: afe input bit format : %ld\n",
  2900. __func__, ucontrol->value.integer.value[0]);
  2901. return 0;
  2902. }
  2903. static int msm_dai_q6_afe_input_bit_format_put(
  2904. struct snd_kcontrol *kcontrol,
  2905. struct snd_ctl_elem_value *ucontrol)
  2906. {
  2907. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2908. if (!dai_data) {
  2909. pr_err("%s: Invalid dai data\n", __func__);
  2910. return -EINVAL;
  2911. }
  2912. switch (ucontrol->value.integer.value[0]) {
  2913. case 2:
  2914. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2915. break;
  2916. case 1:
  2917. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2918. break;
  2919. case 0:
  2920. default:
  2921. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2922. break;
  2923. }
  2924. pr_debug("%s: updating afe input bit format : %d\n",
  2925. __func__, dai_data->afe_rx_in_bitformat);
  2926. return 0;
  2927. }
  2928. static int msm_dai_q6_afe_output_bit_format_get(
  2929. struct snd_kcontrol *kcontrol,
  2930. struct snd_ctl_elem_value *ucontrol)
  2931. {
  2932. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2933. if (!dai_data) {
  2934. pr_err("%s: Invalid dai data\n", __func__);
  2935. return -EINVAL;
  2936. }
  2937. switch (dai_data->afe_tx_out_bitformat) {
  2938. case SNDRV_PCM_FORMAT_S32_LE:
  2939. ucontrol->value.integer.value[0] = 2;
  2940. break;
  2941. case SNDRV_PCM_FORMAT_S24_LE:
  2942. ucontrol->value.integer.value[0] = 1;
  2943. break;
  2944. case SNDRV_PCM_FORMAT_S16_LE:
  2945. default:
  2946. ucontrol->value.integer.value[0] = 0;
  2947. break;
  2948. }
  2949. pr_debug("%s: afe output bit format : %ld\n",
  2950. __func__, ucontrol->value.integer.value[0]);
  2951. return 0;
  2952. }
  2953. static int msm_dai_q6_afe_output_bit_format_put(
  2954. struct snd_kcontrol *kcontrol,
  2955. struct snd_ctl_elem_value *ucontrol)
  2956. {
  2957. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2958. if (!dai_data) {
  2959. pr_err("%s: Invalid dai data\n", __func__);
  2960. return -EINVAL;
  2961. }
  2962. switch (ucontrol->value.integer.value[0]) {
  2963. case 2:
  2964. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2965. break;
  2966. case 1:
  2967. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2968. break;
  2969. case 0:
  2970. default:
  2971. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2972. break;
  2973. }
  2974. pr_debug("%s: updating afe output bit format : %d\n",
  2975. __func__, dai_data->afe_tx_out_bitformat);
  2976. return 0;
  2977. }
  2978. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  2979. struct snd_ctl_elem_value *ucontrol)
  2980. {
  2981. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2982. if (dai_data) {
  2983. ucontrol->value.integer.value[0] =
  2984. dai_data->afe_tx_out_channels;
  2985. pr_debug("%s:afe output channel = %d\n",
  2986. __func__, dai_data->afe_tx_out_channels);
  2987. }
  2988. return 0;
  2989. }
  2990. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  2991. struct snd_ctl_elem_value *ucontrol)
  2992. {
  2993. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2994. if (dai_data) {
  2995. dai_data->afe_tx_out_channels =
  2996. ucontrol->value.integer.value[0];
  2997. pr_debug("%s: updating afe output channel : %d\n",
  2998. __func__, dai_data->afe_tx_out_channels);
  2999. }
  3000. return 0;
  3001. }
  3002. static int msm_dai_q6_afe_scrambler_mode_get(
  3003. struct snd_kcontrol *kcontrol,
  3004. struct snd_ctl_elem_value *ucontrol)
  3005. {
  3006. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3007. if (!dai_data) {
  3008. pr_err("%s: Invalid dai data\n", __func__);
  3009. return -EINVAL;
  3010. }
  3011. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  3012. return 0;
  3013. }
  3014. static int msm_dai_q6_afe_scrambler_mode_put(
  3015. struct snd_kcontrol *kcontrol,
  3016. struct snd_ctl_elem_value *ucontrol)
  3017. {
  3018. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3019. if (!dai_data) {
  3020. pr_err("%s: Invalid dai data\n", __func__);
  3021. return -EINVAL;
  3022. }
  3023. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  3024. pr_debug("%s: afe scrambler mode : %d\n",
  3025. __func__, dai_data->enc_config.scrambler_mode);
  3026. return 0;
  3027. }
  3028. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  3029. {
  3030. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3031. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3032. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3033. .name = "SLIM_7_RX Encoder Config",
  3034. .info = msm_dai_q6_afe_enc_cfg_info,
  3035. .get = msm_dai_q6_afe_enc_cfg_get,
  3036. .put = msm_dai_q6_afe_enc_cfg_put,
  3037. },
  3038. {
  3039. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3040. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3041. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3042. .name = "SLIM_7_RX APTX_AD Enc Cfg",
  3043. .info = msm_dai_q6_afe_enc_cfg_info,
  3044. .get = msm_dai_q6_afe_enc_cfg_get,
  3045. .put = msm_dai_q6_afe_enc_cfg_put,
  3046. },
  3047. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  3048. msm_dai_q6_afe_input_channel_get,
  3049. msm_dai_q6_afe_input_channel_put),
  3050. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  3051. msm_dai_q6_afe_input_bit_format_get,
  3052. msm_dai_q6_afe_input_bit_format_put),
  3053. SOC_SINGLE_EXT("AFE Scrambler Mode",
  3054. 0, 0, 1, 0,
  3055. msm_dai_q6_afe_scrambler_mode_get,
  3056. msm_dai_q6_afe_scrambler_mode_put),
  3057. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  3058. msm_dai_q6_tws_channel_mode_get,
  3059. msm_dai_q6_tws_channel_mode_put)
  3060. };
  3061. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  3062. struct snd_ctl_elem_info *uinfo)
  3063. {
  3064. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3065. uinfo->count = sizeof(struct afe_dec_config);
  3066. return 0;
  3067. }
  3068. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3069. struct snd_ctl_elem_value *ucontrol)
  3070. {
  3071. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3072. u32 format_size = 0;
  3073. u32 abr_size = 0;
  3074. if (!dai_data) {
  3075. pr_err("%s: Invalid dai data\n", __func__);
  3076. return -EINVAL;
  3077. }
  3078. format_size = sizeof(dai_data->dec_config.format);
  3079. memcpy(ucontrol->value.bytes.data,
  3080. &dai_data->dec_config.format,
  3081. format_size);
  3082. pr_debug("%s: abr_dec_cfg for %d format\n",
  3083. __func__, dai_data->dec_config.format);
  3084. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3085. memcpy(ucontrol->value.bytes.data + format_size,
  3086. &dai_data->dec_config.abr_dec_cfg,
  3087. sizeof(struct afe_imc_dec_enc_info));
  3088. switch (dai_data->dec_config.format) {
  3089. case DEC_FMT_APTX_AD_SPEECH:
  3090. pr_debug("%s: afe_dec_cfg for %d format\n",
  3091. __func__, dai_data->dec_config.format);
  3092. memcpy(ucontrol->value.bytes.data + format_size + abr_size,
  3093. &dai_data->dec_config.data,
  3094. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3095. break;
  3096. default:
  3097. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3098. __func__, dai_data->dec_config.format);
  3099. break;
  3100. }
  3101. return 0;
  3102. }
  3103. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3104. struct snd_ctl_elem_value *ucontrol)
  3105. {
  3106. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3107. u32 format_size = 0;
  3108. u32 abr_size = 0;
  3109. if (!dai_data) {
  3110. pr_err("%s: Invalid dai data\n", __func__);
  3111. return -EINVAL;
  3112. }
  3113. memset(&dai_data->dec_config, 0x0,
  3114. sizeof(struct afe_dec_config));
  3115. format_size = sizeof(dai_data->dec_config.format);
  3116. memcpy(&dai_data->dec_config.format,
  3117. ucontrol->value.bytes.data,
  3118. format_size);
  3119. pr_debug("%s: abr_dec_cfg for %d format\n",
  3120. __func__, dai_data->dec_config.format);
  3121. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3122. memcpy(&dai_data->dec_config.abr_dec_cfg,
  3123. ucontrol->value.bytes.data + format_size,
  3124. sizeof(struct afe_imc_dec_enc_info));
  3125. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  3126. switch (dai_data->dec_config.format) {
  3127. case DEC_FMT_APTX_AD_SPEECH:
  3128. pr_debug("%s: afe_dec_cfg for %d format\n",
  3129. __func__, dai_data->dec_config.format);
  3130. memcpy(&dai_data->dec_config.data,
  3131. ucontrol->value.bytes.data + format_size + abr_size,
  3132. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3133. break;
  3134. default:
  3135. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3136. __func__, dai_data->dec_config.format);
  3137. break;
  3138. }
  3139. return 0;
  3140. }
  3141. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3142. struct snd_ctl_elem_value *ucontrol)
  3143. {
  3144. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3145. u32 format_size = 0;
  3146. int ret = 0;
  3147. if (!dai_data) {
  3148. pr_err("%s: Invalid dai data\n", __func__);
  3149. return -EINVAL;
  3150. }
  3151. format_size = sizeof(dai_data->dec_config.format);
  3152. memcpy(ucontrol->value.bytes.data,
  3153. &dai_data->dec_config.format,
  3154. format_size);
  3155. switch (dai_data->dec_config.format) {
  3156. case DEC_FMT_AAC_V2:
  3157. memcpy(ucontrol->value.bytes.data + format_size,
  3158. &dai_data->dec_config.data,
  3159. sizeof(struct asm_aac_dec_cfg_v2_t));
  3160. break;
  3161. case DEC_FMT_APTX_ADAPTIVE:
  3162. memcpy(ucontrol->value.bytes.data + format_size,
  3163. &dai_data->dec_config.data,
  3164. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3165. break;
  3166. case DEC_FMT_SBC:
  3167. case DEC_FMT_MP3:
  3168. /* No decoder specific data available */
  3169. break;
  3170. default:
  3171. pr_err("%s: Invalid format %d\n",
  3172. __func__, dai_data->dec_config.format);
  3173. ret = -EINVAL;
  3174. break;
  3175. }
  3176. return ret;
  3177. }
  3178. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3179. struct snd_ctl_elem_value *ucontrol)
  3180. {
  3181. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3182. u32 format_size = 0;
  3183. int ret = 0;
  3184. if (!dai_data) {
  3185. pr_err("%s: Invalid dai data\n", __func__);
  3186. return -EINVAL;
  3187. }
  3188. memset(&dai_data->dec_config, 0x0,
  3189. sizeof(struct afe_dec_config));
  3190. format_size = sizeof(dai_data->dec_config.format);
  3191. memcpy(&dai_data->dec_config.format,
  3192. ucontrol->value.bytes.data,
  3193. format_size);
  3194. pr_debug("%s: Received decoder config for %d format\n",
  3195. __func__, dai_data->dec_config.format);
  3196. switch (dai_data->dec_config.format) {
  3197. case DEC_FMT_AAC_V2:
  3198. memcpy(&dai_data->dec_config.data,
  3199. ucontrol->value.bytes.data + format_size,
  3200. sizeof(struct asm_aac_dec_cfg_v2_t));
  3201. break;
  3202. case DEC_FMT_SBC:
  3203. memcpy(&dai_data->dec_config.data,
  3204. ucontrol->value.bytes.data + format_size,
  3205. sizeof(struct asm_sbc_dec_cfg_t));
  3206. break;
  3207. case DEC_FMT_APTX_ADAPTIVE:
  3208. memcpy(&dai_data->dec_config.data,
  3209. ucontrol->value.bytes.data + format_size,
  3210. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3211. break;
  3212. default:
  3213. pr_err("%s: Invalid format %d\n",
  3214. __func__, dai_data->dec_config.format);
  3215. ret = -EINVAL;
  3216. break;
  3217. }
  3218. return ret;
  3219. }
  3220. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  3221. {
  3222. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3223. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3224. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3225. .name = "SLIM_7_TX Decoder Config",
  3226. .info = msm_dai_q6_afe_dec_cfg_info,
  3227. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3228. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3229. },
  3230. {
  3231. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3232. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3233. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3234. .name = "SLIM_9_TX Decoder Config",
  3235. .info = msm_dai_q6_afe_dec_cfg_info,
  3236. .get = msm_dai_q6_afe_dec_cfg_get,
  3237. .put = msm_dai_q6_afe_dec_cfg_put,
  3238. },
  3239. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3240. msm_dai_q6_afe_output_channel_get,
  3241. msm_dai_q6_afe_output_channel_put),
  3242. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3243. msm_dai_q6_afe_output_bit_format_get,
  3244. msm_dai_q6_afe_output_bit_format_put),
  3245. };
  3246. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3247. struct snd_ctl_elem_info *uinfo)
  3248. {
  3249. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3250. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3251. return 0;
  3252. }
  3253. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3254. struct snd_ctl_elem_value *ucontrol)
  3255. {
  3256. int ret = -EINVAL;
  3257. struct afe_param_id_dev_timing_stats timing_stats;
  3258. struct snd_soc_dai *dai = kcontrol->private_data;
  3259. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3260. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3261. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3262. __func__, *dai_data->status_mask);
  3263. goto done;
  3264. }
  3265. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3266. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3267. if (ret) {
  3268. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3269. __func__, dai->id, ret);
  3270. goto done;
  3271. }
  3272. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3273. sizeof(struct afe_param_id_dev_timing_stats));
  3274. done:
  3275. return ret;
  3276. }
  3277. static const char * const afe_cal_mode_text[] = {
  3278. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3279. };
  3280. static const struct soc_enum slim_2_rx_enum =
  3281. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3282. afe_cal_mode_text);
  3283. static const struct soc_enum rt_proxy_1_rx_enum =
  3284. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3285. afe_cal_mode_text);
  3286. static const struct soc_enum rt_proxy_1_tx_enum =
  3287. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3288. afe_cal_mode_text);
  3289. static const struct snd_kcontrol_new sb_config_controls[] = {
  3290. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3291. msm_dai_q6_sb_format_get,
  3292. msm_dai_q6_sb_format_put),
  3293. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3294. msm_dai_q6_cal_info_get,
  3295. msm_dai_q6_cal_info_put),
  3296. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3297. msm_dai_q6_sb_format_get,
  3298. msm_dai_q6_sb_format_put),
  3299. SOC_ENUM_EXT("SLIM_0_RX XTLoggingDisable", xt_logging_disable_enum[0],
  3300. msm_dai_q6_xt_logging_disable_get,
  3301. msm_dai_q6_xt_logging_disable_put),
  3302. };
  3303. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3304. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3305. msm_dai_q6_cal_info_get,
  3306. msm_dai_q6_cal_info_put),
  3307. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3308. msm_dai_q6_cal_info_get,
  3309. msm_dai_q6_cal_info_put),
  3310. };
  3311. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3312. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3313. msm_dai_q6_usb_audio_cfg_get,
  3314. msm_dai_q6_usb_audio_cfg_put),
  3315. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3316. msm_dai_q6_usb_audio_endian_cfg_get,
  3317. msm_dai_q6_usb_audio_endian_cfg_put),
  3318. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3319. msm_dai_q6_usb_audio_cfg_get,
  3320. msm_dai_q6_usb_audio_cfg_put),
  3321. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3322. msm_dai_q6_usb_audio_endian_cfg_get,
  3323. msm_dai_q6_usb_audio_endian_cfg_put),
  3324. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3325. UINT_MAX, 0,
  3326. msm_dai_q6_usb_audio_svc_interval_get,
  3327. msm_dai_q6_usb_audio_svc_interval_put),
  3328. };
  3329. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3330. {
  3331. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3332. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3333. .name = "SLIMBUS_0_RX DRIFT",
  3334. .info = msm_dai_q6_slim_rx_drift_info,
  3335. .get = msm_dai_q6_slim_rx_drift_get,
  3336. },
  3337. {
  3338. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3339. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3340. .name = "SLIMBUS_6_RX DRIFT",
  3341. .info = msm_dai_q6_slim_rx_drift_info,
  3342. .get = msm_dai_q6_slim_rx_drift_get,
  3343. },
  3344. {
  3345. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3346. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3347. .name = "SLIMBUS_7_RX DRIFT",
  3348. .info = msm_dai_q6_slim_rx_drift_info,
  3349. .get = msm_dai_q6_slim_rx_drift_get,
  3350. },
  3351. };
  3352. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3353. {
  3354. int rc = 0;
  3355. int slim_dev_id = 0;
  3356. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3357. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3358. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3359. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3360. &slim_dev_id);
  3361. if (rc) {
  3362. dev_dbg(dai->dev,
  3363. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3364. return;
  3365. }
  3366. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3367. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3368. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3369. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3370. }
  3371. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3372. {
  3373. struct msm_dai_q6_dai_data *dai_data;
  3374. int rc = 0;
  3375. if (!dai) {
  3376. pr_err("%s: Invalid params dai\n", __func__);
  3377. return -EINVAL;
  3378. }
  3379. if (!dai->dev) {
  3380. pr_err("%s: Invalid params dai dev\n", __func__);
  3381. return -EINVAL;
  3382. }
  3383. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3384. if (!dai_data)
  3385. return -ENOMEM;
  3386. else
  3387. dev_set_drvdata(dai->dev, dai_data);
  3388. msm_dai_q6_set_dai_id(dai);
  3389. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3390. msm_dai_q6_set_slim_dev_id(dai);
  3391. switch (dai->id) {
  3392. case SLIMBUS_4_TX:
  3393. rc = snd_ctl_add(dai->component->card->snd_card,
  3394. snd_ctl_new1(&sb_config_controls[0],
  3395. dai_data));
  3396. break;
  3397. case SLIMBUS_2_RX:
  3398. rc = snd_ctl_add(dai->component->card->snd_card,
  3399. snd_ctl_new1(&sb_config_controls[1],
  3400. dai_data));
  3401. rc = snd_ctl_add(dai->component->card->snd_card,
  3402. snd_ctl_new1(&sb_config_controls[2],
  3403. dai_data));
  3404. break;
  3405. case SLIMBUS_7_RX:
  3406. rc = snd_ctl_add(dai->component->card->snd_card,
  3407. snd_ctl_new1(&afe_enc_config_controls[0],
  3408. dai_data));
  3409. rc = snd_ctl_add(dai->component->card->snd_card,
  3410. snd_ctl_new1(&afe_enc_config_controls[1],
  3411. dai_data));
  3412. rc = snd_ctl_add(dai->component->card->snd_card,
  3413. snd_ctl_new1(&afe_enc_config_controls[2],
  3414. dai_data));
  3415. rc = snd_ctl_add(dai->component->card->snd_card,
  3416. snd_ctl_new1(&afe_enc_config_controls[3],
  3417. dai_data));
  3418. rc = snd_ctl_add(dai->component->card->snd_card,
  3419. snd_ctl_new1(&afe_enc_config_controls[4],
  3420. dai));
  3421. rc = snd_ctl_add(dai->component->card->snd_card,
  3422. snd_ctl_new1(&afe_enc_config_controls[5],
  3423. dai));
  3424. rc = snd_ctl_add(dai->component->card->snd_card,
  3425. snd_ctl_new1(&avd_drift_config_controls[2],
  3426. dai));
  3427. break;
  3428. case SLIMBUS_7_TX:
  3429. rc = snd_ctl_add(dai->component->card->snd_card,
  3430. snd_ctl_new1(&afe_dec_config_controls[0],
  3431. dai_data));
  3432. break;
  3433. case SLIMBUS_9_TX:
  3434. rc = snd_ctl_add(dai->component->card->snd_card,
  3435. snd_ctl_new1(&afe_dec_config_controls[1],
  3436. dai_data));
  3437. rc = snd_ctl_add(dai->component->card->snd_card,
  3438. snd_ctl_new1(&afe_dec_config_controls[2],
  3439. dai_data));
  3440. rc = snd_ctl_add(dai->component->card->snd_card,
  3441. snd_ctl_new1(&afe_dec_config_controls[3],
  3442. dai_data));
  3443. break;
  3444. case RT_PROXY_DAI_001_RX:
  3445. rc = snd_ctl_add(dai->component->card->snd_card,
  3446. snd_ctl_new1(&rt_proxy_config_controls[0],
  3447. dai_data));
  3448. break;
  3449. case RT_PROXY_DAI_001_TX:
  3450. rc = snd_ctl_add(dai->component->card->snd_card,
  3451. snd_ctl_new1(&rt_proxy_config_controls[1],
  3452. dai_data));
  3453. break;
  3454. case AFE_PORT_ID_USB_RX:
  3455. rc = snd_ctl_add(dai->component->card->snd_card,
  3456. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3457. dai_data));
  3458. rc = snd_ctl_add(dai->component->card->snd_card,
  3459. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3460. dai_data));
  3461. rc = snd_ctl_add(dai->component->card->snd_card,
  3462. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3463. dai_data));
  3464. break;
  3465. case AFE_PORT_ID_USB_TX:
  3466. rc = snd_ctl_add(dai->component->card->snd_card,
  3467. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3468. dai_data));
  3469. rc = snd_ctl_add(dai->component->card->snd_card,
  3470. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3471. dai_data));
  3472. break;
  3473. case SLIMBUS_0_RX:
  3474. rc = snd_ctl_add(dai->component->card->snd_card,
  3475. snd_ctl_new1(&avd_drift_config_controls[0],
  3476. dai));
  3477. rc = snd_ctl_add(dai->component->card->snd_card,
  3478. snd_ctl_new1(&sb_config_controls[3],
  3479. dai_data));
  3480. break;
  3481. case SLIMBUS_6_RX:
  3482. rc = snd_ctl_add(dai->component->card->snd_card,
  3483. snd_ctl_new1(&avd_drift_config_controls[1],
  3484. dai));
  3485. break;
  3486. }
  3487. if (rc < 0)
  3488. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3489. __func__, dai->name);
  3490. rc = msm_dai_q6_dai_add_route(dai);
  3491. return rc;
  3492. }
  3493. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3494. {
  3495. struct msm_dai_q6_dai_data *dai_data;
  3496. int rc;
  3497. dai_data = dev_get_drvdata(dai->dev);
  3498. /* If AFE port is still up, close it */
  3499. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3500. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3501. rc = afe_close(dai->id); /* can block */
  3502. if (rc < 0)
  3503. dev_err(dai->dev, "fail to close AFE port\n");
  3504. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3505. }
  3506. kfree(dai_data);
  3507. return 0;
  3508. }
  3509. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3510. {
  3511. .playback = {
  3512. .stream_name = "AFE Playback",
  3513. .aif_name = "PCM_RX",
  3514. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3515. SNDRV_PCM_RATE_16000,
  3516. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3517. SNDRV_PCM_FMTBIT_S24_LE,
  3518. .channels_min = 1,
  3519. .channels_max = 2,
  3520. .rate_min = 8000,
  3521. .rate_max = 48000,
  3522. },
  3523. .ops = &msm_dai_q6_ops,
  3524. .id = RT_PROXY_DAI_001_RX,
  3525. .probe = msm_dai_q6_dai_probe,
  3526. .remove = msm_dai_q6_dai_remove,
  3527. },
  3528. {
  3529. .playback = {
  3530. .stream_name = "AFE-PROXY RX",
  3531. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3532. SNDRV_PCM_RATE_16000,
  3533. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3534. SNDRV_PCM_FMTBIT_S24_LE,
  3535. .channels_min = 1,
  3536. .channels_max = 2,
  3537. .rate_min = 8000,
  3538. .rate_max = 48000,
  3539. },
  3540. .ops = &msm_dai_q6_ops,
  3541. .id = RT_PROXY_DAI_002_RX,
  3542. .probe = msm_dai_q6_dai_probe,
  3543. .remove = msm_dai_q6_dai_remove,
  3544. },
  3545. };
  3546. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3547. {
  3548. .capture = {
  3549. .stream_name = "AFE Loopback Capture",
  3550. .aif_name = "AFE_LOOPBACK_TX",
  3551. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3552. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3553. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3554. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3555. SNDRV_PCM_RATE_192000,
  3556. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3557. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3558. SNDRV_PCM_FMTBIT_S32_LE ),
  3559. .channels_min = 1,
  3560. .channels_max = 8,
  3561. .rate_min = 8000,
  3562. .rate_max = 192000,
  3563. },
  3564. .id = AFE_LOOPBACK_TX,
  3565. .probe = msm_dai_q6_dai_probe,
  3566. .remove = msm_dai_q6_dai_remove,
  3567. },
  3568. };
  3569. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3570. {
  3571. .capture = {
  3572. .stream_name = "AFE Capture",
  3573. .aif_name = "PCM_TX",
  3574. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3575. SNDRV_PCM_RATE_16000,
  3576. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3577. .channels_min = 1,
  3578. .channels_max = 8,
  3579. .rate_min = 8000,
  3580. .rate_max = 48000,
  3581. },
  3582. .ops = &msm_dai_q6_ops,
  3583. .id = RT_PROXY_DAI_002_TX,
  3584. .probe = msm_dai_q6_dai_probe,
  3585. .remove = msm_dai_q6_dai_remove,
  3586. },
  3587. {
  3588. .capture = {
  3589. .stream_name = "AFE-PROXY TX",
  3590. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3591. SNDRV_PCM_RATE_16000,
  3592. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3593. .channels_min = 1,
  3594. .channels_max = 8,
  3595. .rate_min = 8000,
  3596. .rate_max = 48000,
  3597. },
  3598. .ops = &msm_dai_q6_ops,
  3599. .id = RT_PROXY_DAI_001_TX,
  3600. .probe = msm_dai_q6_dai_probe,
  3601. .remove = msm_dai_q6_dai_remove,
  3602. },
  3603. };
  3604. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3605. .playback = {
  3606. .stream_name = "Internal BT-SCO Playback",
  3607. .aif_name = "INT_BT_SCO_RX",
  3608. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3609. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3610. .channels_min = 1,
  3611. .channels_max = 1,
  3612. .rate_max = 16000,
  3613. .rate_min = 8000,
  3614. },
  3615. .ops = &msm_dai_q6_ops,
  3616. .id = INT_BT_SCO_RX,
  3617. .probe = msm_dai_q6_dai_probe,
  3618. .remove = msm_dai_q6_dai_remove,
  3619. };
  3620. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3621. .playback = {
  3622. .stream_name = "Internal BT-A2DP Playback",
  3623. .aif_name = "INT_BT_A2DP_RX",
  3624. .rates = SNDRV_PCM_RATE_48000,
  3625. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3626. .channels_min = 1,
  3627. .channels_max = 2,
  3628. .rate_max = 48000,
  3629. .rate_min = 48000,
  3630. },
  3631. .ops = &msm_dai_q6_ops,
  3632. .id = INT_BT_A2DP_RX,
  3633. .probe = msm_dai_q6_dai_probe,
  3634. .remove = msm_dai_q6_dai_remove,
  3635. };
  3636. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3637. .capture = {
  3638. .stream_name = "Internal BT-SCO Capture",
  3639. .aif_name = "INT_BT_SCO_TX",
  3640. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3641. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3642. .channels_min = 1,
  3643. .channels_max = 1,
  3644. .rate_max = 16000,
  3645. .rate_min = 8000,
  3646. },
  3647. .ops = &msm_dai_q6_ops,
  3648. .id = INT_BT_SCO_TX,
  3649. .probe = msm_dai_q6_dai_probe,
  3650. .remove = msm_dai_q6_dai_remove,
  3651. };
  3652. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3653. .playback = {
  3654. .stream_name = "Internal FM Playback",
  3655. .aif_name = "INT_FM_RX",
  3656. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3657. SNDRV_PCM_RATE_16000,
  3658. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3659. .channels_min = 2,
  3660. .channels_max = 2,
  3661. .rate_max = 48000,
  3662. .rate_min = 8000,
  3663. },
  3664. .ops = &msm_dai_q6_ops,
  3665. .id = INT_FM_RX,
  3666. .probe = msm_dai_q6_dai_probe,
  3667. .remove = msm_dai_q6_dai_remove,
  3668. };
  3669. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3670. .capture = {
  3671. .stream_name = "Internal FM Capture",
  3672. .aif_name = "INT_FM_TX",
  3673. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3674. SNDRV_PCM_RATE_16000,
  3675. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3676. .channels_min = 2,
  3677. .channels_max = 2,
  3678. .rate_max = 48000,
  3679. .rate_min = 8000,
  3680. },
  3681. .ops = &msm_dai_q6_ops,
  3682. .id = INT_FM_TX,
  3683. .probe = msm_dai_q6_dai_probe,
  3684. .remove = msm_dai_q6_dai_remove,
  3685. };
  3686. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3687. {
  3688. .playback = {
  3689. .stream_name = "Voice Farend Playback",
  3690. .aif_name = "VOICE_PLAYBACK_TX",
  3691. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3692. SNDRV_PCM_RATE_16000,
  3693. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3694. .channels_min = 1,
  3695. .channels_max = 2,
  3696. .rate_min = 8000,
  3697. .rate_max = 48000,
  3698. },
  3699. .ops = &msm_dai_q6_ops,
  3700. .id = VOICE_PLAYBACK_TX,
  3701. .probe = msm_dai_q6_dai_probe,
  3702. .remove = msm_dai_q6_dai_remove,
  3703. },
  3704. {
  3705. .playback = {
  3706. .stream_name = "Voice2 Farend Playback",
  3707. .aif_name = "VOICE2_PLAYBACK_TX",
  3708. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3709. SNDRV_PCM_RATE_16000,
  3710. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3711. .channels_min = 1,
  3712. .channels_max = 2,
  3713. .rate_min = 8000,
  3714. .rate_max = 48000,
  3715. },
  3716. .ops = &msm_dai_q6_ops,
  3717. .id = VOICE2_PLAYBACK_TX,
  3718. .probe = msm_dai_q6_dai_probe,
  3719. .remove = msm_dai_q6_dai_remove,
  3720. },
  3721. };
  3722. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3723. {
  3724. .capture = {
  3725. .stream_name = "Voice Uplink Capture",
  3726. .aif_name = "INCALL_RECORD_TX",
  3727. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3728. SNDRV_PCM_RATE_16000,
  3729. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3730. .channels_min = 1,
  3731. .channels_max = 2,
  3732. .rate_min = 8000,
  3733. .rate_max = 48000,
  3734. },
  3735. .ops = &msm_dai_q6_ops,
  3736. .id = VOICE_RECORD_TX,
  3737. .probe = msm_dai_q6_dai_probe,
  3738. .remove = msm_dai_q6_dai_remove,
  3739. },
  3740. {
  3741. .capture = {
  3742. .stream_name = "Voice Downlink Capture",
  3743. .aif_name = "INCALL_RECORD_RX",
  3744. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3745. SNDRV_PCM_RATE_16000,
  3746. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3747. .channels_min = 1,
  3748. .channels_max = 2,
  3749. .rate_min = 8000,
  3750. .rate_max = 48000,
  3751. },
  3752. .ops = &msm_dai_q6_ops,
  3753. .id = VOICE_RECORD_RX,
  3754. .probe = msm_dai_q6_dai_probe,
  3755. .remove = msm_dai_q6_dai_remove,
  3756. },
  3757. };
  3758. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3759. .playback = {
  3760. .stream_name = "USB Audio Playback",
  3761. .aif_name = "USB_AUDIO_RX",
  3762. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3763. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3764. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3765. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3766. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3767. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3768. SNDRV_PCM_RATE_384000,
  3769. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3770. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3771. .channels_min = 1,
  3772. .channels_max = 8,
  3773. .rate_max = 384000,
  3774. .rate_min = 8000,
  3775. },
  3776. .ops = &msm_dai_q6_ops,
  3777. .id = AFE_PORT_ID_USB_RX,
  3778. .probe = msm_dai_q6_dai_probe,
  3779. .remove = msm_dai_q6_dai_remove,
  3780. };
  3781. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3782. .capture = {
  3783. .stream_name = "USB Audio Capture",
  3784. .aif_name = "USB_AUDIO_TX",
  3785. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3786. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3787. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3788. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3789. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3790. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3791. SNDRV_PCM_RATE_384000,
  3792. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3793. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3794. .channels_min = 1,
  3795. .channels_max = 8,
  3796. .rate_max = 384000,
  3797. .rate_min = 8000,
  3798. },
  3799. .ops = &msm_dai_q6_ops,
  3800. .id = AFE_PORT_ID_USB_TX,
  3801. .probe = msm_dai_q6_dai_probe,
  3802. .remove = msm_dai_q6_dai_remove,
  3803. };
  3804. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  3805. {
  3806. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3807. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  3808. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  3809. uint32_t val = 0;
  3810. const char *intf_name;
  3811. int rc = 0, i = 0, len = 0;
  3812. const uint32_t *slot_mapping_array = NULL;
  3813. u32 array_length = 0;
  3814. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  3815. GFP_KERNEL);
  3816. if (!dai_data)
  3817. return -ENOMEM;
  3818. rc = of_property_read_u32(pdev->dev.of_node,
  3819. "qcom,msm-dai-is-island-supported",
  3820. &dai_data->is_island_dai);
  3821. if (rc)
  3822. dev_dbg(&pdev->dev, "island supported entry not found\n");
  3823. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  3824. GFP_KERNEL);
  3825. if (!auxpcm_pdata) {
  3826. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  3827. goto fail_pdata_nomem;
  3828. }
  3829. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  3830. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  3831. rc = of_property_read_u32_array(pdev->dev.of_node,
  3832. "qcom,msm-cpudai-auxpcm-mode",
  3833. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3834. if (rc) {
  3835. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  3836. __func__);
  3837. goto fail_invalid_dt;
  3838. }
  3839. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  3840. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  3841. rc = of_property_read_u32_array(pdev->dev.of_node,
  3842. "qcom,msm-cpudai-auxpcm-sync",
  3843. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3844. if (rc) {
  3845. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  3846. __func__);
  3847. goto fail_invalid_dt;
  3848. }
  3849. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  3850. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  3851. rc = of_property_read_u32_array(pdev->dev.of_node,
  3852. "qcom,msm-cpudai-auxpcm-frame",
  3853. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3854. if (rc) {
  3855. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  3856. __func__);
  3857. goto fail_invalid_dt;
  3858. }
  3859. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  3860. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  3861. rc = of_property_read_u32_array(pdev->dev.of_node,
  3862. "qcom,msm-cpudai-auxpcm-quant",
  3863. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3864. if (rc) {
  3865. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  3866. __func__);
  3867. goto fail_invalid_dt;
  3868. }
  3869. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  3870. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  3871. rc = of_property_read_u32_array(pdev->dev.of_node,
  3872. "qcom,msm-cpudai-auxpcm-num-slots",
  3873. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3874. if (rc) {
  3875. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  3876. __func__);
  3877. goto fail_invalid_dt;
  3878. }
  3879. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  3880. if (auxpcm_pdata->mode_8k.num_slots >
  3881. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  3882. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3883. __func__,
  3884. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  3885. auxpcm_pdata->mode_8k.num_slots);
  3886. rc = -EINVAL;
  3887. goto fail_invalid_dt;
  3888. }
  3889. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  3890. if (auxpcm_pdata->mode_16k.num_slots >
  3891. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  3892. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3893. __func__,
  3894. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  3895. auxpcm_pdata->mode_16k.num_slots);
  3896. rc = -EINVAL;
  3897. goto fail_invalid_dt;
  3898. }
  3899. slot_mapping_array = of_get_property(pdev->dev.of_node,
  3900. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  3901. if (slot_mapping_array == NULL) {
  3902. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  3903. __func__);
  3904. rc = -EINVAL;
  3905. goto fail_invalid_dt;
  3906. }
  3907. array_length = auxpcm_pdata->mode_8k.num_slots +
  3908. auxpcm_pdata->mode_16k.num_slots;
  3909. if (len != sizeof(uint32_t) * array_length) {
  3910. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  3911. __func__, len, sizeof(uint32_t) * array_length);
  3912. rc = -EINVAL;
  3913. goto fail_invalid_dt;
  3914. }
  3915. auxpcm_pdata->mode_8k.slot_mapping =
  3916. kzalloc(sizeof(uint16_t) *
  3917. auxpcm_pdata->mode_8k.num_slots,
  3918. GFP_KERNEL);
  3919. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  3920. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  3921. __func__);
  3922. rc = -ENOMEM;
  3923. goto fail_invalid_dt;
  3924. }
  3925. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  3926. auxpcm_pdata->mode_8k.slot_mapping[i] =
  3927. (u16)be32_to_cpu(slot_mapping_array[i]);
  3928. auxpcm_pdata->mode_16k.slot_mapping =
  3929. kzalloc(sizeof(uint16_t) *
  3930. auxpcm_pdata->mode_16k.num_slots,
  3931. GFP_KERNEL);
  3932. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  3933. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  3934. __func__);
  3935. rc = -ENOMEM;
  3936. goto fail_invalid_16k_slot_mapping;
  3937. }
  3938. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  3939. auxpcm_pdata->mode_16k.slot_mapping[i] =
  3940. (u16)be32_to_cpu(slot_mapping_array[i +
  3941. auxpcm_pdata->mode_8k.num_slots]);
  3942. rc = of_property_read_u32_array(pdev->dev.of_node,
  3943. "qcom,msm-cpudai-auxpcm-data",
  3944. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3945. if (rc) {
  3946. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  3947. __func__);
  3948. goto fail_invalid_dt1;
  3949. }
  3950. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  3951. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  3952. rc = of_property_read_u32_array(pdev->dev.of_node,
  3953. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  3954. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3955. if (rc) {
  3956. dev_err(&pdev->dev,
  3957. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  3958. __func__);
  3959. goto fail_invalid_dt1;
  3960. }
  3961. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  3962. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  3963. rc = of_property_read_string(pdev->dev.of_node,
  3964. "qcom,msm-auxpcm-interface", &intf_name);
  3965. if (rc) {
  3966. dev_err(&pdev->dev,
  3967. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  3968. __func__);
  3969. goto fail_nodev_intf;
  3970. }
  3971. if (!strcmp(intf_name, "primary")) {
  3972. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  3973. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  3974. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  3975. i = 0;
  3976. } else if (!strcmp(intf_name, "secondary")) {
  3977. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  3978. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  3979. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  3980. i = 1;
  3981. } else if (!strcmp(intf_name, "tertiary")) {
  3982. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  3983. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  3984. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  3985. i = 2;
  3986. } else if (!strcmp(intf_name, "quaternary")) {
  3987. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  3988. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  3989. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  3990. i = 3;
  3991. } else if (!strcmp(intf_name, "quinary")) {
  3992. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  3993. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  3994. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  3995. i = 4;
  3996. } else if (!strcmp(intf_name, "senary")) {
  3997. dai_data->rx_pid = AFE_PORT_ID_SENARY_PCM_RX;
  3998. dai_data->tx_pid = AFE_PORT_ID_SENARY_PCM_TX;
  3999. pdev->id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID;
  4000. i = 5;
  4001. } else {
  4002. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  4003. __func__, intf_name);
  4004. goto fail_invalid_intf;
  4005. }
  4006. rc = of_property_read_u32(pdev->dev.of_node,
  4007. "qcom,msm-cpudai-afe-clk-ver", &val);
  4008. if (rc)
  4009. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  4010. else
  4011. dai_data->afe_clk_ver = val;
  4012. mutex_init(&dai_data->rlock);
  4013. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  4014. dev_set_drvdata(&pdev->dev, dai_data);
  4015. pdev->dev.platform_data = (void *) auxpcm_pdata;
  4016. rc = snd_soc_register_component(&pdev->dev,
  4017. &msm_dai_q6_aux_pcm_dai_component,
  4018. &msm_dai_q6_aux_pcm_dai[i], 1);
  4019. if (rc) {
  4020. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  4021. __func__, rc);
  4022. goto fail_reg_dai;
  4023. }
  4024. return rc;
  4025. fail_reg_dai:
  4026. fail_invalid_intf:
  4027. fail_nodev_intf:
  4028. fail_invalid_dt1:
  4029. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  4030. fail_invalid_16k_slot_mapping:
  4031. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  4032. fail_invalid_dt:
  4033. kfree(auxpcm_pdata);
  4034. fail_pdata_nomem:
  4035. kfree(dai_data);
  4036. return rc;
  4037. }
  4038. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  4039. {
  4040. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4041. dai_data = dev_get_drvdata(&pdev->dev);
  4042. snd_soc_unregister_component(&pdev->dev);
  4043. mutex_destroy(&dai_data->rlock);
  4044. kfree(dai_data);
  4045. kfree(pdev->dev.platform_data);
  4046. return 0;
  4047. }
  4048. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  4049. { .compatible = "qcom,msm-auxpcm-dev", },
  4050. {}
  4051. };
  4052. static struct platform_driver msm_auxpcm_dev_driver = {
  4053. .probe = msm_auxpcm_dev_probe,
  4054. .remove = msm_auxpcm_dev_remove,
  4055. .driver = {
  4056. .name = "msm-auxpcm-dev",
  4057. .owner = THIS_MODULE,
  4058. .of_match_table = msm_auxpcm_dev_dt_match,
  4059. .suppress_bind_attrs = true,
  4060. },
  4061. };
  4062. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  4063. {
  4064. .playback = {
  4065. .stream_name = "Slimbus Playback",
  4066. .aif_name = "SLIMBUS_0_RX",
  4067. .rates = SNDRV_PCM_RATE_8000_384000,
  4068. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4069. .channels_min = 1,
  4070. .channels_max = 8,
  4071. .rate_min = 8000,
  4072. .rate_max = 384000,
  4073. },
  4074. .ops = &msm_dai_slimbus_0_rx_ops,
  4075. .id = SLIMBUS_0_RX,
  4076. .probe = msm_dai_q6_dai_probe,
  4077. .remove = msm_dai_q6_dai_remove,
  4078. },
  4079. {
  4080. .playback = {
  4081. .stream_name = "Slimbus1 Playback",
  4082. .aif_name = "SLIMBUS_1_RX",
  4083. .rates = SNDRV_PCM_RATE_8000_384000,
  4084. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4085. .channels_min = 1,
  4086. .channels_max = 2,
  4087. .rate_min = 8000,
  4088. .rate_max = 384000,
  4089. },
  4090. .ops = &msm_dai_q6_ops,
  4091. .id = SLIMBUS_1_RX,
  4092. .probe = msm_dai_q6_dai_probe,
  4093. .remove = msm_dai_q6_dai_remove,
  4094. },
  4095. {
  4096. .playback = {
  4097. .stream_name = "Slimbus2 Playback",
  4098. .aif_name = "SLIMBUS_2_RX",
  4099. .rates = SNDRV_PCM_RATE_8000_384000,
  4100. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4101. .channels_min = 1,
  4102. .channels_max = 8,
  4103. .rate_min = 8000,
  4104. .rate_max = 384000,
  4105. },
  4106. .ops = &msm_dai_q6_ops,
  4107. .id = SLIMBUS_2_RX,
  4108. .probe = msm_dai_q6_dai_probe,
  4109. .remove = msm_dai_q6_dai_remove,
  4110. },
  4111. {
  4112. .playback = {
  4113. .stream_name = "Slimbus3 Playback",
  4114. .aif_name = "SLIMBUS_3_RX",
  4115. .rates = SNDRV_PCM_RATE_8000_384000,
  4116. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4117. .channels_min = 1,
  4118. .channels_max = 2,
  4119. .rate_min = 8000,
  4120. .rate_max = 384000,
  4121. },
  4122. .ops = &msm_dai_q6_ops,
  4123. .id = SLIMBUS_3_RX,
  4124. .probe = msm_dai_q6_dai_probe,
  4125. .remove = msm_dai_q6_dai_remove,
  4126. },
  4127. {
  4128. .playback = {
  4129. .stream_name = "Slimbus4 Playback",
  4130. .aif_name = "SLIMBUS_4_RX",
  4131. .rates = SNDRV_PCM_RATE_8000_384000,
  4132. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4133. .channels_min = 1,
  4134. .channels_max = 2,
  4135. .rate_min = 8000,
  4136. .rate_max = 384000,
  4137. },
  4138. .ops = &msm_dai_q6_ops,
  4139. .id = SLIMBUS_4_RX,
  4140. .probe = msm_dai_q6_dai_probe,
  4141. .remove = msm_dai_q6_dai_remove,
  4142. },
  4143. {
  4144. .playback = {
  4145. .stream_name = "Slimbus6 Playback",
  4146. .aif_name = "SLIMBUS_6_RX",
  4147. .rates = SNDRV_PCM_RATE_8000_384000,
  4148. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4149. .channels_min = 1,
  4150. .channels_max = 2,
  4151. .rate_min = 8000,
  4152. .rate_max = 384000,
  4153. },
  4154. .ops = &msm_dai_q6_ops,
  4155. .id = SLIMBUS_6_RX,
  4156. .probe = msm_dai_q6_dai_probe,
  4157. .remove = msm_dai_q6_dai_remove,
  4158. },
  4159. {
  4160. .playback = {
  4161. .stream_name = "Slimbus5 Playback",
  4162. .aif_name = "SLIMBUS_5_RX",
  4163. .rates = SNDRV_PCM_RATE_8000_384000,
  4164. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4165. .channels_min = 1,
  4166. .channels_max = 2,
  4167. .rate_min = 8000,
  4168. .rate_max = 384000,
  4169. },
  4170. .ops = &msm_dai_q6_ops,
  4171. .id = SLIMBUS_5_RX,
  4172. .probe = msm_dai_q6_dai_probe,
  4173. .remove = msm_dai_q6_dai_remove,
  4174. },
  4175. {
  4176. .playback = {
  4177. .stream_name = "Slimbus7 Playback",
  4178. .aif_name = "SLIMBUS_7_RX",
  4179. .rates = SNDRV_PCM_RATE_8000_384000,
  4180. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4181. .channels_min = 1,
  4182. .channels_max = 8,
  4183. .rate_min = 8000,
  4184. .rate_max = 384000,
  4185. },
  4186. .ops = &msm_dai_q6_ops,
  4187. .id = SLIMBUS_7_RX,
  4188. .probe = msm_dai_q6_dai_probe,
  4189. .remove = msm_dai_q6_dai_remove,
  4190. },
  4191. {
  4192. .playback = {
  4193. .stream_name = "Slimbus8 Playback",
  4194. .aif_name = "SLIMBUS_8_RX",
  4195. .rates = SNDRV_PCM_RATE_8000_384000,
  4196. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4197. .channels_min = 1,
  4198. .channels_max = 8,
  4199. .rate_min = 8000,
  4200. .rate_max = 384000,
  4201. },
  4202. .ops = &msm_dai_q6_ops,
  4203. .id = SLIMBUS_8_RX,
  4204. .probe = msm_dai_q6_dai_probe,
  4205. .remove = msm_dai_q6_dai_remove,
  4206. },
  4207. {
  4208. .playback = {
  4209. .stream_name = "Slimbus9 Playback",
  4210. .aif_name = "SLIMBUS_9_RX",
  4211. .rates = SNDRV_PCM_RATE_8000_384000,
  4212. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4213. .channels_min = 1,
  4214. .channels_max = 8,
  4215. .rate_min = 8000,
  4216. .rate_max = 384000,
  4217. },
  4218. .ops = &msm_dai_q6_ops,
  4219. .id = SLIMBUS_9_RX,
  4220. .probe = msm_dai_q6_dai_probe,
  4221. .remove = msm_dai_q6_dai_remove,
  4222. },
  4223. };
  4224. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  4225. {
  4226. .capture = {
  4227. .stream_name = "Slimbus Capture",
  4228. .aif_name = "SLIMBUS_0_TX",
  4229. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4230. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4231. SNDRV_PCM_RATE_192000,
  4232. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4233. SNDRV_PCM_FMTBIT_S24_LE |
  4234. SNDRV_PCM_FMTBIT_S24_3LE,
  4235. .channels_min = 1,
  4236. .channels_max = 8,
  4237. .rate_min = 8000,
  4238. .rate_max = 192000,
  4239. },
  4240. .ops = &msm_dai_q6_ops,
  4241. .id = SLIMBUS_0_TX,
  4242. .probe = msm_dai_q6_dai_probe,
  4243. .remove = msm_dai_q6_dai_remove,
  4244. },
  4245. {
  4246. .capture = {
  4247. .stream_name = "Slimbus1 Capture",
  4248. .aif_name = "SLIMBUS_1_TX",
  4249. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4250. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4251. SNDRV_PCM_RATE_192000,
  4252. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4253. SNDRV_PCM_FMTBIT_S24_LE |
  4254. SNDRV_PCM_FMTBIT_S24_3LE,
  4255. .channels_min = 1,
  4256. .channels_max = 2,
  4257. .rate_min = 8000,
  4258. .rate_max = 192000,
  4259. },
  4260. .ops = &msm_dai_q6_ops,
  4261. .id = SLIMBUS_1_TX,
  4262. .probe = msm_dai_q6_dai_probe,
  4263. .remove = msm_dai_q6_dai_remove,
  4264. },
  4265. {
  4266. .capture = {
  4267. .stream_name = "Slimbus2 Capture",
  4268. .aif_name = "SLIMBUS_2_TX",
  4269. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4270. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4271. SNDRV_PCM_RATE_192000,
  4272. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4273. SNDRV_PCM_FMTBIT_S24_LE,
  4274. .channels_min = 1,
  4275. .channels_max = 8,
  4276. .rate_min = 8000,
  4277. .rate_max = 192000,
  4278. },
  4279. .ops = &msm_dai_q6_ops,
  4280. .id = SLIMBUS_2_TX,
  4281. .probe = msm_dai_q6_dai_probe,
  4282. .remove = msm_dai_q6_dai_remove,
  4283. },
  4284. {
  4285. .capture = {
  4286. .stream_name = "Slimbus3 Capture",
  4287. .aif_name = "SLIMBUS_3_TX",
  4288. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4289. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4290. SNDRV_PCM_RATE_192000,
  4291. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4292. SNDRV_PCM_FMTBIT_S24_LE,
  4293. .channels_min = 2,
  4294. .channels_max = 4,
  4295. .rate_min = 8000,
  4296. .rate_max = 192000,
  4297. },
  4298. .ops = &msm_dai_q6_ops,
  4299. .id = SLIMBUS_3_TX,
  4300. .probe = msm_dai_q6_dai_probe,
  4301. .remove = msm_dai_q6_dai_remove,
  4302. },
  4303. {
  4304. .capture = {
  4305. .stream_name = "Slimbus4 Capture",
  4306. .aif_name = "SLIMBUS_4_TX",
  4307. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4308. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4309. SNDRV_PCM_RATE_192000,
  4310. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4311. SNDRV_PCM_FMTBIT_S24_LE |
  4312. SNDRV_PCM_FMTBIT_S32_LE,
  4313. .channels_min = 2,
  4314. .channels_max = 4,
  4315. .rate_min = 8000,
  4316. .rate_max = 192000,
  4317. },
  4318. .ops = &msm_dai_q6_ops,
  4319. .id = SLIMBUS_4_TX,
  4320. .probe = msm_dai_q6_dai_probe,
  4321. .remove = msm_dai_q6_dai_remove,
  4322. },
  4323. {
  4324. .capture = {
  4325. .stream_name = "Slimbus5 Capture",
  4326. .aif_name = "SLIMBUS_5_TX",
  4327. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4328. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4329. SNDRV_PCM_RATE_192000,
  4330. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4331. SNDRV_PCM_FMTBIT_S24_LE,
  4332. .channels_min = 1,
  4333. .channels_max = 8,
  4334. .rate_min = 8000,
  4335. .rate_max = 192000,
  4336. },
  4337. .ops = &msm_dai_q6_ops,
  4338. .id = SLIMBUS_5_TX,
  4339. .probe = msm_dai_q6_dai_probe,
  4340. .remove = msm_dai_q6_dai_remove,
  4341. },
  4342. {
  4343. .capture = {
  4344. .stream_name = "Slimbus6 Capture",
  4345. .aif_name = "SLIMBUS_6_TX",
  4346. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4347. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4348. SNDRV_PCM_RATE_192000,
  4349. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4350. SNDRV_PCM_FMTBIT_S24_LE,
  4351. .channels_min = 1,
  4352. .channels_max = 2,
  4353. .rate_min = 8000,
  4354. .rate_max = 192000,
  4355. },
  4356. .ops = &msm_dai_q6_ops,
  4357. .id = SLIMBUS_6_TX,
  4358. .probe = msm_dai_q6_dai_probe,
  4359. .remove = msm_dai_q6_dai_remove,
  4360. },
  4361. {
  4362. .capture = {
  4363. .stream_name = "Slimbus7 Capture",
  4364. .aif_name = "SLIMBUS_7_TX",
  4365. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4366. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4367. SNDRV_PCM_RATE_192000,
  4368. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4369. SNDRV_PCM_FMTBIT_S24_LE |
  4370. SNDRV_PCM_FMTBIT_S32_LE,
  4371. .channels_min = 1,
  4372. .channels_max = 8,
  4373. .rate_min = 8000,
  4374. .rate_max = 192000,
  4375. },
  4376. .ops = &msm_dai_q6_ops,
  4377. .id = SLIMBUS_7_TX,
  4378. .probe = msm_dai_q6_dai_probe,
  4379. .remove = msm_dai_q6_dai_remove,
  4380. },
  4381. {
  4382. .capture = {
  4383. .stream_name = "Slimbus8 Capture",
  4384. .aif_name = "SLIMBUS_8_TX",
  4385. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4386. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4387. SNDRV_PCM_RATE_192000,
  4388. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4389. SNDRV_PCM_FMTBIT_S24_LE |
  4390. SNDRV_PCM_FMTBIT_S32_LE,
  4391. .channels_min = 1,
  4392. .channels_max = 8,
  4393. .rate_min = 8000,
  4394. .rate_max = 192000,
  4395. },
  4396. .ops = &msm_dai_q6_ops,
  4397. .id = SLIMBUS_8_TX,
  4398. .probe = msm_dai_q6_dai_probe,
  4399. .remove = msm_dai_q6_dai_remove,
  4400. },
  4401. {
  4402. .capture = {
  4403. .stream_name = "Slimbus9 Capture",
  4404. .aif_name = "SLIMBUS_9_TX",
  4405. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4406. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4407. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4408. SNDRV_PCM_RATE_192000,
  4409. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4410. SNDRV_PCM_FMTBIT_S24_LE |
  4411. SNDRV_PCM_FMTBIT_S32_LE,
  4412. .channels_min = 1,
  4413. .channels_max = 8,
  4414. .rate_min = 8000,
  4415. .rate_max = 192000,
  4416. },
  4417. .ops = &msm_dai_q6_ops,
  4418. .id = SLIMBUS_9_TX,
  4419. .probe = msm_dai_q6_dai_probe,
  4420. .remove = msm_dai_q6_dai_remove,
  4421. },
  4422. };
  4423. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4424. struct snd_ctl_elem_value *ucontrol)
  4425. {
  4426. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4427. int value = ucontrol->value.integer.value[0];
  4428. dai_data->port_config.i2s.data_format = value;
  4429. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4430. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4431. dai_data->port_config.i2s.channel_mode);
  4432. return 0;
  4433. }
  4434. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4435. struct snd_ctl_elem_value *ucontrol)
  4436. {
  4437. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4438. ucontrol->value.integer.value[0] =
  4439. dai_data->port_config.i2s.data_format;
  4440. return 0;
  4441. }
  4442. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4443. struct snd_ctl_elem_value *ucontrol)
  4444. {
  4445. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4446. int value = ucontrol->value.integer.value[0];
  4447. dai_data->vi_feed_mono = value;
  4448. pr_debug("%s: value = %d\n", __func__, value);
  4449. return 0;
  4450. }
  4451. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4452. struct snd_ctl_elem_value *ucontrol)
  4453. {
  4454. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4455. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4456. return 0;
  4457. }
  4458. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4459. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4460. msm_dai_q6_mi2s_format_get,
  4461. msm_dai_q6_mi2s_format_put),
  4462. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4463. msm_dai_q6_mi2s_format_get,
  4464. msm_dai_q6_mi2s_format_put),
  4465. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4466. msm_dai_q6_mi2s_format_get,
  4467. msm_dai_q6_mi2s_format_put),
  4468. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4469. msm_dai_q6_mi2s_format_get,
  4470. msm_dai_q6_mi2s_format_put),
  4471. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4472. msm_dai_q6_mi2s_format_get,
  4473. msm_dai_q6_mi2s_format_put),
  4474. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4475. msm_dai_q6_mi2s_format_get,
  4476. msm_dai_q6_mi2s_format_put),
  4477. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4478. msm_dai_q6_mi2s_format_get,
  4479. msm_dai_q6_mi2s_format_put),
  4480. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4481. msm_dai_q6_mi2s_format_get,
  4482. msm_dai_q6_mi2s_format_put),
  4483. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4484. msm_dai_q6_mi2s_format_get,
  4485. msm_dai_q6_mi2s_format_put),
  4486. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4487. msm_dai_q6_mi2s_format_get,
  4488. msm_dai_q6_mi2s_format_put),
  4489. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4490. msm_dai_q6_mi2s_format_get,
  4491. msm_dai_q6_mi2s_format_put),
  4492. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4493. msm_dai_q6_mi2s_format_get,
  4494. msm_dai_q6_mi2s_format_put),
  4495. };
  4496. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4497. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4498. msm_dai_q6_mi2s_vi_feed_mono_get,
  4499. msm_dai_q6_mi2s_vi_feed_mono_put),
  4500. };
  4501. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4502. {
  4503. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4504. dev_get_drvdata(dai->dev);
  4505. struct msm_mi2s_pdata *mi2s_pdata =
  4506. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4507. struct snd_kcontrol *kcontrol = NULL;
  4508. int rc = 0;
  4509. const struct snd_kcontrol_new *ctrl = NULL;
  4510. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4511. u16 dai_id = 0;
  4512. dai->id = mi2s_pdata->intf_id;
  4513. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4514. if (dai->id == MSM_PRIM_MI2S)
  4515. ctrl = &mi2s_config_controls[0];
  4516. if (dai->id == MSM_SEC_MI2S)
  4517. ctrl = &mi2s_config_controls[1];
  4518. if (dai->id == MSM_TERT_MI2S)
  4519. ctrl = &mi2s_config_controls[2];
  4520. if (dai->id == MSM_QUAT_MI2S)
  4521. ctrl = &mi2s_config_controls[3];
  4522. if (dai->id == MSM_QUIN_MI2S)
  4523. ctrl = &mi2s_config_controls[4];
  4524. }
  4525. if (ctrl) {
  4526. kcontrol = snd_ctl_new1(ctrl,
  4527. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4528. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4529. if (rc < 0) {
  4530. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4531. __func__, dai->name);
  4532. goto rtn;
  4533. }
  4534. }
  4535. ctrl = NULL;
  4536. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4537. if (dai->id == MSM_PRIM_MI2S)
  4538. ctrl = &mi2s_config_controls[5];
  4539. if (dai->id == MSM_SEC_MI2S)
  4540. ctrl = &mi2s_config_controls[6];
  4541. if (dai->id == MSM_TERT_MI2S)
  4542. ctrl = &mi2s_config_controls[7];
  4543. if (dai->id == MSM_QUAT_MI2S)
  4544. ctrl = &mi2s_config_controls[8];
  4545. if (dai->id == MSM_QUIN_MI2S)
  4546. ctrl = &mi2s_config_controls[9];
  4547. if (dai->id == MSM_SENARY_MI2S)
  4548. ctrl = &mi2s_config_controls[10];
  4549. if (dai->id == MSM_INT5_MI2S)
  4550. ctrl = &mi2s_config_controls[11];
  4551. }
  4552. if (ctrl) {
  4553. rc = snd_ctl_add(dai->component->card->snd_card,
  4554. snd_ctl_new1(ctrl,
  4555. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4556. if (rc < 0) {
  4557. if (kcontrol)
  4558. snd_ctl_remove(dai->component->card->snd_card,
  4559. kcontrol);
  4560. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4561. __func__, dai->name);
  4562. }
  4563. }
  4564. if (dai->id == MSM_INT5_MI2S)
  4565. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4566. if (vi_feed_ctrl) {
  4567. rc = snd_ctl_add(dai->component->card->snd_card,
  4568. snd_ctl_new1(vi_feed_ctrl,
  4569. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4570. if (rc < 0) {
  4571. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4572. __func__, dai->name);
  4573. }
  4574. }
  4575. if (mi2s_dai_data->is_island_dai) {
  4576. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4577. &dai_id);
  4578. rc = msm_dai_q6_add_island_mx_ctls(
  4579. dai->component->card->snd_card,
  4580. dai->name, dai_id,
  4581. (void *)mi2s_dai_data);
  4582. }
  4583. rc = msm_dai_q6_dai_add_route(dai);
  4584. rtn:
  4585. return rc;
  4586. }
  4587. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4588. {
  4589. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4590. dev_get_drvdata(dai->dev);
  4591. int rc;
  4592. /* If AFE port is still up, close it */
  4593. if (test_bit(STATUS_PORT_STARTED,
  4594. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4595. rc = afe_close(MI2S_RX); /* can block */
  4596. if (rc < 0)
  4597. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4598. clear_bit(STATUS_PORT_STARTED,
  4599. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4600. }
  4601. if (test_bit(STATUS_PORT_STARTED,
  4602. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4603. rc = afe_close(MI2S_TX); /* can block */
  4604. if (rc < 0)
  4605. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4606. clear_bit(STATUS_PORT_STARTED,
  4607. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4608. }
  4609. return 0;
  4610. }
  4611. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4612. struct snd_soc_dai *dai)
  4613. {
  4614. return 0;
  4615. }
  4616. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4617. {
  4618. int ret = 0;
  4619. switch (stream) {
  4620. case SNDRV_PCM_STREAM_PLAYBACK:
  4621. switch (mi2s_id) {
  4622. case MSM_PRIM_MI2S:
  4623. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4624. break;
  4625. case MSM_SEC_MI2S:
  4626. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4627. break;
  4628. case MSM_TERT_MI2S:
  4629. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4630. break;
  4631. case MSM_QUAT_MI2S:
  4632. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4633. break;
  4634. case MSM_SEC_MI2S_SD1:
  4635. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4636. break;
  4637. case MSM_QUIN_MI2S:
  4638. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4639. break;
  4640. case MSM_SENARY_MI2S:
  4641. *port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  4642. break;
  4643. case MSM_INT0_MI2S:
  4644. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4645. break;
  4646. case MSM_INT1_MI2S:
  4647. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4648. break;
  4649. case MSM_INT2_MI2S:
  4650. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4651. break;
  4652. case MSM_INT3_MI2S:
  4653. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4654. break;
  4655. case MSM_INT4_MI2S:
  4656. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4657. break;
  4658. case MSM_INT5_MI2S:
  4659. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4660. break;
  4661. case MSM_INT6_MI2S:
  4662. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4663. break;
  4664. default:
  4665. pr_err("%s: playback err id 0x%x\n",
  4666. __func__, mi2s_id);
  4667. ret = -1;
  4668. break;
  4669. }
  4670. break;
  4671. case SNDRV_PCM_STREAM_CAPTURE:
  4672. switch (mi2s_id) {
  4673. case MSM_PRIM_MI2S:
  4674. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4675. break;
  4676. case MSM_SEC_MI2S:
  4677. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4678. break;
  4679. case MSM_TERT_MI2S:
  4680. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4681. break;
  4682. case MSM_QUAT_MI2S:
  4683. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4684. break;
  4685. case MSM_QUIN_MI2S:
  4686. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4687. break;
  4688. case MSM_SENARY_MI2S:
  4689. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4690. break;
  4691. case MSM_INT0_MI2S:
  4692. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4693. break;
  4694. case MSM_INT1_MI2S:
  4695. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4696. break;
  4697. case MSM_INT2_MI2S:
  4698. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4699. break;
  4700. case MSM_INT3_MI2S:
  4701. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4702. break;
  4703. case MSM_INT4_MI2S:
  4704. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4705. break;
  4706. case MSM_INT5_MI2S:
  4707. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4708. break;
  4709. case MSM_INT6_MI2S:
  4710. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4711. break;
  4712. default:
  4713. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4714. ret = -1;
  4715. break;
  4716. }
  4717. break;
  4718. default:
  4719. pr_err("%s: default err %d\n", __func__, stream);
  4720. ret = -1;
  4721. break;
  4722. }
  4723. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4724. return ret;
  4725. }
  4726. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4727. struct snd_soc_dai *dai)
  4728. {
  4729. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4730. dev_get_drvdata(dai->dev);
  4731. struct msm_dai_q6_dai_data *dai_data =
  4732. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4733. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4734. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4735. u16 port_id = 0;
  4736. int rc = 0;
  4737. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4738. &port_id) != 0) {
  4739. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4740. __func__, port_id);
  4741. return -EINVAL;
  4742. }
  4743. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4744. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4745. dai->id, port_id, dai_data->channels, dai_data->rate);
  4746. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4747. /* PORT START should be set if prepare called
  4748. * in active state.
  4749. */
  4750. rc = afe_port_start(port_id, &dai_data->port_config,
  4751. dai_data->rate);
  4752. if (rc < 0)
  4753. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4754. dai->id);
  4755. else
  4756. set_bit(STATUS_PORT_STARTED,
  4757. dai_data->status_mask);
  4758. }
  4759. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4760. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4761. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4762. __func__);
  4763. }
  4764. return rc;
  4765. }
  4766. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4767. struct snd_pcm_hw_params *params,
  4768. struct snd_soc_dai *dai)
  4769. {
  4770. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4771. dev_get_drvdata(dai->dev);
  4772. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4773. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4774. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4775. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4776. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4777. dai_data->channels = params_channels(params);
  4778. switch (dai_data->channels) {
  4779. case 15:
  4780. case 16:
  4781. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4782. case AFE_PORT_I2S_16CHS:
  4783. dai_data->port_config.i2s.channel_mode
  4784. = AFE_PORT_I2S_16CHS;
  4785. break;
  4786. default:
  4787. goto error_invalid_data;
  4788. };
  4789. break;
  4790. case 13:
  4791. case 14:
  4792. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4793. case AFE_PORT_I2S_14CHS:
  4794. case AFE_PORT_I2S_16CHS:
  4795. dai_data->port_config.i2s.channel_mode
  4796. = AFE_PORT_I2S_14CHS;
  4797. break;
  4798. default:
  4799. goto error_invalid_data;
  4800. };
  4801. break;
  4802. case 11:
  4803. case 12:
  4804. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4805. case AFE_PORT_I2S_12CHS:
  4806. case AFE_PORT_I2S_14CHS:
  4807. case AFE_PORT_I2S_16CHS:
  4808. dai_data->port_config.i2s.channel_mode
  4809. = AFE_PORT_I2S_12CHS;
  4810. break;
  4811. default:
  4812. goto error_invalid_data;
  4813. };
  4814. break;
  4815. case 9:
  4816. case 10:
  4817. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4818. case AFE_PORT_I2S_10CHS:
  4819. case AFE_PORT_I2S_12CHS:
  4820. case AFE_PORT_I2S_14CHS:
  4821. case AFE_PORT_I2S_16CHS:
  4822. dai_data->port_config.i2s.channel_mode
  4823. = AFE_PORT_I2S_10CHS;
  4824. break;
  4825. default:
  4826. goto error_invalid_data;
  4827. };
  4828. break;
  4829. case 8:
  4830. case 7:
  4831. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  4832. goto error_invalid_data;
  4833. else
  4834. if (mi2s_dai_config->pdata_mi2s_lines
  4835. == AFE_PORT_I2S_8CHS_2)
  4836. dai_data->port_config.i2s.channel_mode =
  4837. AFE_PORT_I2S_8CHS_2;
  4838. else
  4839. dai_data->port_config.i2s.channel_mode =
  4840. AFE_PORT_I2S_8CHS;
  4841. break;
  4842. case 6:
  4843. case 5:
  4844. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  4845. goto error_invalid_data;
  4846. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  4847. break;
  4848. case 4:
  4849. case 3:
  4850. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4851. case AFE_PORT_I2S_SD0:
  4852. case AFE_PORT_I2S_SD1:
  4853. case AFE_PORT_I2S_SD2:
  4854. case AFE_PORT_I2S_SD3:
  4855. case AFE_PORT_I2S_SD4:
  4856. case AFE_PORT_I2S_SD5:
  4857. case AFE_PORT_I2S_SD6:
  4858. case AFE_PORT_I2S_SD7:
  4859. goto error_invalid_data;
  4860. break;
  4861. case AFE_PORT_I2S_QUAD01:
  4862. case AFE_PORT_I2S_QUAD23:
  4863. case AFE_PORT_I2S_QUAD45:
  4864. case AFE_PORT_I2S_QUAD67:
  4865. dai_data->port_config.i2s.channel_mode =
  4866. mi2s_dai_config->pdata_mi2s_lines;
  4867. break;
  4868. case AFE_PORT_I2S_8CHS_2:
  4869. dai_data->port_config.i2s.channel_mode =
  4870. AFE_PORT_I2S_QUAD45;
  4871. break;
  4872. default:
  4873. dai_data->port_config.i2s.channel_mode =
  4874. AFE_PORT_I2S_QUAD01;
  4875. break;
  4876. };
  4877. break;
  4878. case 2:
  4879. case 1:
  4880. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  4881. goto error_invalid_data;
  4882. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4883. case AFE_PORT_I2S_SD0:
  4884. case AFE_PORT_I2S_SD1:
  4885. case AFE_PORT_I2S_SD2:
  4886. case AFE_PORT_I2S_SD3:
  4887. case AFE_PORT_I2S_SD4:
  4888. case AFE_PORT_I2S_SD5:
  4889. case AFE_PORT_I2S_SD6:
  4890. case AFE_PORT_I2S_SD7:
  4891. dai_data->port_config.i2s.channel_mode =
  4892. mi2s_dai_config->pdata_mi2s_lines;
  4893. break;
  4894. case AFE_PORT_I2S_QUAD01:
  4895. case AFE_PORT_I2S_6CHS:
  4896. case AFE_PORT_I2S_8CHS:
  4897. case AFE_PORT_I2S_10CHS:
  4898. case AFE_PORT_I2S_12CHS:
  4899. case AFE_PORT_I2S_14CHS:
  4900. case AFE_PORT_I2S_16CHS:
  4901. if (dai_data->vi_feed_mono == SPKR_1)
  4902. dai_data->port_config.i2s.channel_mode =
  4903. AFE_PORT_I2S_SD0;
  4904. else
  4905. dai_data->port_config.i2s.channel_mode =
  4906. AFE_PORT_I2S_SD1;
  4907. break;
  4908. case AFE_PORT_I2S_QUAD23:
  4909. dai_data->port_config.i2s.channel_mode =
  4910. AFE_PORT_I2S_SD2;
  4911. break;
  4912. case AFE_PORT_I2S_QUAD45:
  4913. dai_data->port_config.i2s.channel_mode =
  4914. AFE_PORT_I2S_SD4;
  4915. break;
  4916. case AFE_PORT_I2S_QUAD67:
  4917. dai_data->port_config.i2s.channel_mode =
  4918. AFE_PORT_I2S_SD6;
  4919. break;
  4920. }
  4921. if (dai_data->channels == 2)
  4922. dai_data->port_config.i2s.mono_stereo =
  4923. MSM_AFE_CH_STEREO;
  4924. else
  4925. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  4926. break;
  4927. default:
  4928. pr_err("%s: default err channels %d\n",
  4929. __func__, dai_data->channels);
  4930. goto error_invalid_data;
  4931. }
  4932. dai_data->rate = params_rate(params);
  4933. switch (params_format(params)) {
  4934. case SNDRV_PCM_FORMAT_S16_LE:
  4935. case SNDRV_PCM_FORMAT_SPECIAL:
  4936. dai_data->port_config.i2s.bit_width = 16;
  4937. dai_data->bitwidth = 16;
  4938. break;
  4939. case SNDRV_PCM_FORMAT_S24_LE:
  4940. case SNDRV_PCM_FORMAT_S24_3LE:
  4941. dai_data->port_config.i2s.bit_width = 24;
  4942. dai_data->bitwidth = 24;
  4943. break;
  4944. default:
  4945. pr_err("%s: format %d\n",
  4946. __func__, params_format(params));
  4947. return -EINVAL;
  4948. }
  4949. dai_data->port_config.i2s.i2s_cfg_minor_version =
  4950. AFE_API_VERSION_I2S_CONFIG;
  4951. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  4952. if ((test_bit(STATUS_PORT_STARTED,
  4953. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  4954. test_bit(STATUS_PORT_STARTED,
  4955. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  4956. (test_bit(STATUS_PORT_STARTED,
  4957. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  4958. test_bit(STATUS_PORT_STARTED,
  4959. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  4960. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  4961. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  4962. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  4963. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  4964. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  4965. "Tx sample_rate = %u bit_width = %hu\n"
  4966. "Rx sample_rate = %u bit_width = %hu\n"
  4967. , __func__,
  4968. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  4969. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  4970. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  4971. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  4972. return -EINVAL;
  4973. }
  4974. }
  4975. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  4976. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  4977. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  4978. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  4979. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  4980. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  4981. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  4982. i2s->sample_rate, i2s->data_format, i2s->reserved);
  4983. return 0;
  4984. error_invalid_data:
  4985. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  4986. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  4987. return -EINVAL;
  4988. }
  4989. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  4990. {
  4991. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4992. dev_get_drvdata(dai->dev);
  4993. if (test_bit(STATUS_PORT_STARTED,
  4994. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  4995. test_bit(STATUS_PORT_STARTED,
  4996. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4997. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  4998. __func__);
  4999. return -EPERM;
  5000. }
  5001. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  5002. case SND_SOC_DAIFMT_CBS_CFS:
  5003. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5004. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5005. break;
  5006. case SND_SOC_DAIFMT_CBM_CFM:
  5007. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5008. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5009. break;
  5010. default:
  5011. pr_err("%s: fmt %d\n",
  5012. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  5013. return -EINVAL;
  5014. }
  5015. return 0;
  5016. }
  5017. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  5018. struct snd_soc_dai *dai)
  5019. {
  5020. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5021. dev_get_drvdata(dai->dev);
  5022. struct msm_dai_q6_dai_data *dai_data =
  5023. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5024. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5025. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5026. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  5027. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5028. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  5029. }
  5030. return 0;
  5031. }
  5032. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  5033. struct snd_soc_dai *dai)
  5034. {
  5035. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5036. dev_get_drvdata(dai->dev);
  5037. struct msm_dai_q6_dai_data *dai_data =
  5038. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5039. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5040. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5041. u16 port_id = 0;
  5042. int rc = 0;
  5043. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  5044. &port_id) != 0) {
  5045. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  5046. __func__, port_id);
  5047. }
  5048. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  5049. __func__, port_id);
  5050. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  5051. rc = afe_close(port_id);
  5052. if (rc < 0)
  5053. dev_err(dai->dev, "fail to close AFE port\n");
  5054. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  5055. }
  5056. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  5057. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5058. }
  5059. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  5060. .startup = msm_dai_q6_mi2s_startup,
  5061. .prepare = msm_dai_q6_mi2s_prepare,
  5062. .hw_params = msm_dai_q6_mi2s_hw_params,
  5063. .hw_free = msm_dai_q6_mi2s_hw_free,
  5064. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  5065. .shutdown = msm_dai_q6_mi2s_shutdown,
  5066. };
  5067. /* Channel min and max are initialized base on platform data */
  5068. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  5069. {
  5070. .playback = {
  5071. .stream_name = "Primary MI2S Playback",
  5072. .aif_name = "PRI_MI2S_RX",
  5073. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5074. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5075. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5076. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  5077. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  5078. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  5079. SNDRV_PCM_RATE_384000,
  5080. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5081. SNDRV_PCM_FMTBIT_S24_LE |
  5082. SNDRV_PCM_FMTBIT_S24_3LE,
  5083. .rate_min = 8000,
  5084. .rate_max = 384000,
  5085. },
  5086. .capture = {
  5087. .stream_name = "Primary MI2S Capture",
  5088. .aif_name = "PRI_MI2S_TX",
  5089. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5090. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5091. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5092. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5093. SNDRV_PCM_RATE_192000,
  5094. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5095. .rate_min = 8000,
  5096. .rate_max = 192000,
  5097. },
  5098. .ops = &msm_dai_q6_mi2s_ops,
  5099. .name = "Primary MI2S",
  5100. .id = MSM_PRIM_MI2S,
  5101. .probe = msm_dai_q6_dai_mi2s_probe,
  5102. .remove = msm_dai_q6_dai_mi2s_remove,
  5103. },
  5104. {
  5105. .playback = {
  5106. .stream_name = "Secondary MI2S Playback",
  5107. .aif_name = "SEC_MI2S_RX",
  5108. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5109. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5110. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5111. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5112. SNDRV_PCM_RATE_192000,
  5113. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5114. .rate_min = 8000,
  5115. .rate_max = 192000,
  5116. },
  5117. .capture = {
  5118. .stream_name = "Secondary MI2S Capture",
  5119. .aif_name = "SEC_MI2S_TX",
  5120. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5121. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5122. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5123. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5124. SNDRV_PCM_RATE_192000,
  5125. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5126. .rate_min = 8000,
  5127. .rate_max = 192000,
  5128. },
  5129. .ops = &msm_dai_q6_mi2s_ops,
  5130. .name = "Secondary MI2S",
  5131. .id = MSM_SEC_MI2S,
  5132. .probe = msm_dai_q6_dai_mi2s_probe,
  5133. .remove = msm_dai_q6_dai_mi2s_remove,
  5134. },
  5135. {
  5136. .playback = {
  5137. .stream_name = "Tertiary MI2S Playback",
  5138. .aif_name = "TERT_MI2S_RX",
  5139. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5140. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5141. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5142. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5143. SNDRV_PCM_RATE_192000,
  5144. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5145. .rate_min = 8000,
  5146. .rate_max = 192000,
  5147. },
  5148. .capture = {
  5149. .stream_name = "Tertiary MI2S Capture",
  5150. .aif_name = "TERT_MI2S_TX",
  5151. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5152. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5153. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5154. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5155. SNDRV_PCM_RATE_192000,
  5156. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5157. .rate_min = 8000,
  5158. .rate_max = 192000,
  5159. },
  5160. .ops = &msm_dai_q6_mi2s_ops,
  5161. .name = "Tertiary MI2S",
  5162. .id = MSM_TERT_MI2S,
  5163. .probe = msm_dai_q6_dai_mi2s_probe,
  5164. .remove = msm_dai_q6_dai_mi2s_remove,
  5165. },
  5166. {
  5167. .playback = {
  5168. .stream_name = "Quaternary MI2S Playback",
  5169. .aif_name = "QUAT_MI2S_RX",
  5170. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5171. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5172. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5173. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5174. SNDRV_PCM_RATE_192000,
  5175. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5176. .rate_min = 8000,
  5177. .rate_max = 192000,
  5178. },
  5179. .capture = {
  5180. .stream_name = "Quaternary MI2S Capture",
  5181. .aif_name = "QUAT_MI2S_TX",
  5182. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5183. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5184. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5185. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5186. SNDRV_PCM_RATE_192000,
  5187. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5188. .rate_min = 8000,
  5189. .rate_max = 192000,
  5190. },
  5191. .ops = &msm_dai_q6_mi2s_ops,
  5192. .name = "Quaternary MI2S",
  5193. .id = MSM_QUAT_MI2S,
  5194. .probe = msm_dai_q6_dai_mi2s_probe,
  5195. .remove = msm_dai_q6_dai_mi2s_remove,
  5196. },
  5197. {
  5198. .playback = {
  5199. .stream_name = "Quinary MI2S Playback",
  5200. .aif_name = "QUIN_MI2S_RX",
  5201. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5202. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5203. SNDRV_PCM_RATE_192000,
  5204. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5205. .rate_min = 8000,
  5206. .rate_max = 192000,
  5207. },
  5208. .capture = {
  5209. .stream_name = "Quinary MI2S Capture",
  5210. .aif_name = "QUIN_MI2S_TX",
  5211. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5212. SNDRV_PCM_RATE_16000,
  5213. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5214. .rate_min = 8000,
  5215. .rate_max = 48000,
  5216. },
  5217. .ops = &msm_dai_q6_mi2s_ops,
  5218. .name = "Quinary MI2S",
  5219. .id = MSM_QUIN_MI2S,
  5220. .probe = msm_dai_q6_dai_mi2s_probe,
  5221. .remove = msm_dai_q6_dai_mi2s_remove,
  5222. },
  5223. {
  5224. .playback = {
  5225. .stream_name = "Senary MI2S Playback",
  5226. .aif_name = "SEN_MI2S_RX",
  5227. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5228. SNDRV_PCM_RATE_16000,
  5229. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5230. .rate_min = 8000,
  5231. .rate_max = 48000,
  5232. },
  5233. .capture = {
  5234. .stream_name = "Senary MI2S Capture",
  5235. .aif_name = "SENARY_MI2S_TX",
  5236. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5237. SNDRV_PCM_RATE_16000,
  5238. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5239. .rate_min = 8000,
  5240. .rate_max = 48000,
  5241. },
  5242. .ops = &msm_dai_q6_mi2s_ops,
  5243. .name = "Senary MI2S",
  5244. .id = MSM_SENARY_MI2S,
  5245. .probe = msm_dai_q6_dai_mi2s_probe,
  5246. .remove = msm_dai_q6_dai_mi2s_remove,
  5247. },
  5248. {
  5249. .playback = {
  5250. .stream_name = "Secondary MI2S Playback SD1",
  5251. .aif_name = "SEC_MI2S_RX_SD1",
  5252. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5253. SNDRV_PCM_RATE_16000,
  5254. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5255. .rate_min = 8000,
  5256. .rate_max = 48000,
  5257. },
  5258. .id = MSM_SEC_MI2S_SD1,
  5259. },
  5260. {
  5261. .playback = {
  5262. .stream_name = "INT0 MI2S Playback",
  5263. .aif_name = "INT0_MI2S_RX",
  5264. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5265. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5266. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5267. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5268. SNDRV_PCM_FMTBIT_S24_LE |
  5269. SNDRV_PCM_FMTBIT_S24_3LE,
  5270. .rate_min = 8000,
  5271. .rate_max = 192000,
  5272. },
  5273. .capture = {
  5274. .stream_name = "INT0 MI2S Capture",
  5275. .aif_name = "INT0_MI2S_TX",
  5276. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5277. SNDRV_PCM_RATE_16000,
  5278. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5279. .rate_min = 8000,
  5280. .rate_max = 48000,
  5281. },
  5282. .ops = &msm_dai_q6_mi2s_ops,
  5283. .name = "INT0 MI2S",
  5284. .id = MSM_INT0_MI2S,
  5285. .probe = msm_dai_q6_dai_mi2s_probe,
  5286. .remove = msm_dai_q6_dai_mi2s_remove,
  5287. },
  5288. {
  5289. .playback = {
  5290. .stream_name = "INT1 MI2S Playback",
  5291. .aif_name = "INT1_MI2S_RX",
  5292. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5293. SNDRV_PCM_RATE_16000,
  5294. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5295. SNDRV_PCM_FMTBIT_S24_LE |
  5296. SNDRV_PCM_FMTBIT_S24_3LE,
  5297. .rate_min = 8000,
  5298. .rate_max = 48000,
  5299. },
  5300. .capture = {
  5301. .stream_name = "INT1 MI2S Capture",
  5302. .aif_name = "INT1_MI2S_TX",
  5303. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5304. SNDRV_PCM_RATE_16000,
  5305. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5306. .rate_min = 8000,
  5307. .rate_max = 48000,
  5308. },
  5309. .ops = &msm_dai_q6_mi2s_ops,
  5310. .name = "INT1 MI2S",
  5311. .id = MSM_INT1_MI2S,
  5312. .probe = msm_dai_q6_dai_mi2s_probe,
  5313. .remove = msm_dai_q6_dai_mi2s_remove,
  5314. },
  5315. {
  5316. .playback = {
  5317. .stream_name = "INT2 MI2S Playback",
  5318. .aif_name = "INT2_MI2S_RX",
  5319. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5320. SNDRV_PCM_RATE_16000,
  5321. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5322. SNDRV_PCM_FMTBIT_S24_LE |
  5323. SNDRV_PCM_FMTBIT_S24_3LE,
  5324. .rate_min = 8000,
  5325. .rate_max = 48000,
  5326. },
  5327. .capture = {
  5328. .stream_name = "INT2 MI2S Capture",
  5329. .aif_name = "INT2_MI2S_TX",
  5330. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5331. SNDRV_PCM_RATE_16000,
  5332. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5333. .rate_min = 8000,
  5334. .rate_max = 48000,
  5335. },
  5336. .ops = &msm_dai_q6_mi2s_ops,
  5337. .name = "INT2 MI2S",
  5338. .id = MSM_INT2_MI2S,
  5339. .probe = msm_dai_q6_dai_mi2s_probe,
  5340. .remove = msm_dai_q6_dai_mi2s_remove,
  5341. },
  5342. {
  5343. .playback = {
  5344. .stream_name = "INT3 MI2S Playback",
  5345. .aif_name = "INT3_MI2S_RX",
  5346. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5347. SNDRV_PCM_RATE_16000,
  5348. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5349. SNDRV_PCM_FMTBIT_S24_LE |
  5350. SNDRV_PCM_FMTBIT_S24_3LE,
  5351. .rate_min = 8000,
  5352. .rate_max = 48000,
  5353. },
  5354. .capture = {
  5355. .stream_name = "INT3 MI2S Capture",
  5356. .aif_name = "INT3_MI2S_TX",
  5357. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5358. SNDRV_PCM_RATE_16000,
  5359. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5360. .rate_min = 8000,
  5361. .rate_max = 48000,
  5362. },
  5363. .ops = &msm_dai_q6_mi2s_ops,
  5364. .name = "INT3 MI2S",
  5365. .id = MSM_INT3_MI2S,
  5366. .probe = msm_dai_q6_dai_mi2s_probe,
  5367. .remove = msm_dai_q6_dai_mi2s_remove,
  5368. },
  5369. {
  5370. .playback = {
  5371. .stream_name = "INT4 MI2S Playback",
  5372. .aif_name = "INT4_MI2S_RX",
  5373. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5374. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5375. SNDRV_PCM_RATE_192000,
  5376. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5377. SNDRV_PCM_FMTBIT_S24_LE |
  5378. SNDRV_PCM_FMTBIT_S24_3LE,
  5379. .rate_min = 8000,
  5380. .rate_max = 192000,
  5381. },
  5382. .capture = {
  5383. .stream_name = "INT4 MI2S Capture",
  5384. .aif_name = "INT4_MI2S_TX",
  5385. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5386. SNDRV_PCM_RATE_16000,
  5387. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5388. .rate_min = 8000,
  5389. .rate_max = 48000,
  5390. },
  5391. .ops = &msm_dai_q6_mi2s_ops,
  5392. .name = "INT4 MI2S",
  5393. .id = MSM_INT4_MI2S,
  5394. .probe = msm_dai_q6_dai_mi2s_probe,
  5395. .remove = msm_dai_q6_dai_mi2s_remove,
  5396. },
  5397. {
  5398. .playback = {
  5399. .stream_name = "INT5 MI2S Playback",
  5400. .aif_name = "INT5_MI2S_RX",
  5401. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5402. SNDRV_PCM_RATE_16000,
  5403. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5404. SNDRV_PCM_FMTBIT_S24_LE |
  5405. SNDRV_PCM_FMTBIT_S24_3LE,
  5406. .rate_min = 8000,
  5407. .rate_max = 48000,
  5408. },
  5409. .capture = {
  5410. .stream_name = "INT5 MI2S Capture",
  5411. .aif_name = "INT5_MI2S_TX",
  5412. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5413. SNDRV_PCM_RATE_16000,
  5414. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5415. .rate_min = 8000,
  5416. .rate_max = 48000,
  5417. },
  5418. .ops = &msm_dai_q6_mi2s_ops,
  5419. .name = "INT5 MI2S",
  5420. .id = MSM_INT5_MI2S,
  5421. .probe = msm_dai_q6_dai_mi2s_probe,
  5422. .remove = msm_dai_q6_dai_mi2s_remove,
  5423. },
  5424. {
  5425. .playback = {
  5426. .stream_name = "INT6 MI2S Playback",
  5427. .aif_name = "INT6_MI2S_RX",
  5428. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5429. SNDRV_PCM_RATE_16000,
  5430. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5431. SNDRV_PCM_FMTBIT_S24_LE |
  5432. SNDRV_PCM_FMTBIT_S24_3LE,
  5433. .rate_min = 8000,
  5434. .rate_max = 48000,
  5435. },
  5436. .capture = {
  5437. .stream_name = "INT6 MI2S Capture",
  5438. .aif_name = "INT6_MI2S_TX",
  5439. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5440. SNDRV_PCM_RATE_16000,
  5441. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5442. .rate_min = 8000,
  5443. .rate_max = 48000,
  5444. },
  5445. .ops = &msm_dai_q6_mi2s_ops,
  5446. .name = "INT6 MI2S",
  5447. .id = MSM_INT6_MI2S,
  5448. .probe = msm_dai_q6_dai_mi2s_probe,
  5449. .remove = msm_dai_q6_dai_mi2s_remove,
  5450. },
  5451. };
  5452. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5453. unsigned int *ch_cnt)
  5454. {
  5455. u8 num_of_sd_lines;
  5456. num_of_sd_lines = num_of_bits_set(sd_lines);
  5457. switch (num_of_sd_lines) {
  5458. case 0:
  5459. pr_debug("%s: no line is assigned\n", __func__);
  5460. break;
  5461. case 1:
  5462. switch (sd_lines) {
  5463. case MSM_MI2S_SD0:
  5464. *config_ptr = AFE_PORT_I2S_SD0;
  5465. break;
  5466. case MSM_MI2S_SD1:
  5467. *config_ptr = AFE_PORT_I2S_SD1;
  5468. break;
  5469. case MSM_MI2S_SD2:
  5470. *config_ptr = AFE_PORT_I2S_SD2;
  5471. break;
  5472. case MSM_MI2S_SD3:
  5473. *config_ptr = AFE_PORT_I2S_SD3;
  5474. break;
  5475. case MSM_MI2S_SD4:
  5476. *config_ptr = AFE_PORT_I2S_SD4;
  5477. break;
  5478. case MSM_MI2S_SD5:
  5479. *config_ptr = AFE_PORT_I2S_SD5;
  5480. break;
  5481. case MSM_MI2S_SD6:
  5482. *config_ptr = AFE_PORT_I2S_SD6;
  5483. break;
  5484. case MSM_MI2S_SD7:
  5485. *config_ptr = AFE_PORT_I2S_SD7;
  5486. break;
  5487. default:
  5488. pr_err("%s: invalid SD lines %d\n",
  5489. __func__, sd_lines);
  5490. goto error_invalid_data;
  5491. }
  5492. break;
  5493. case 2:
  5494. switch (sd_lines) {
  5495. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5496. *config_ptr = AFE_PORT_I2S_QUAD01;
  5497. break;
  5498. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5499. *config_ptr = AFE_PORT_I2S_QUAD23;
  5500. break;
  5501. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5502. *config_ptr = AFE_PORT_I2S_QUAD45;
  5503. break;
  5504. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5505. *config_ptr = AFE_PORT_I2S_QUAD67;
  5506. break;
  5507. default:
  5508. pr_err("%s: invalid SD lines %d\n",
  5509. __func__, sd_lines);
  5510. goto error_invalid_data;
  5511. }
  5512. break;
  5513. case 3:
  5514. switch (sd_lines) {
  5515. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5516. *config_ptr = AFE_PORT_I2S_6CHS;
  5517. break;
  5518. default:
  5519. pr_err("%s: invalid SD lines %d\n",
  5520. __func__, sd_lines);
  5521. goto error_invalid_data;
  5522. }
  5523. break;
  5524. case 4:
  5525. switch (sd_lines) {
  5526. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5527. *config_ptr = AFE_PORT_I2S_8CHS;
  5528. break;
  5529. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5530. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5531. break;
  5532. default:
  5533. pr_err("%s: invalid SD lines %d\n",
  5534. __func__, sd_lines);
  5535. goto error_invalid_data;
  5536. }
  5537. break;
  5538. case 5:
  5539. switch (sd_lines) {
  5540. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5541. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5542. *config_ptr = AFE_PORT_I2S_10CHS;
  5543. break;
  5544. default:
  5545. pr_err("%s: invalid SD lines %d\n",
  5546. __func__, sd_lines);
  5547. goto error_invalid_data;
  5548. }
  5549. break;
  5550. case 6:
  5551. switch (sd_lines) {
  5552. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5553. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5554. *config_ptr = AFE_PORT_I2S_12CHS;
  5555. break;
  5556. default:
  5557. pr_err("%s: invalid SD lines %d\n",
  5558. __func__, sd_lines);
  5559. goto error_invalid_data;
  5560. }
  5561. break;
  5562. case 7:
  5563. switch (sd_lines) {
  5564. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5565. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5566. *config_ptr = AFE_PORT_I2S_14CHS;
  5567. break;
  5568. default:
  5569. pr_err("%s: invalid SD lines %d\n",
  5570. __func__, sd_lines);
  5571. goto error_invalid_data;
  5572. }
  5573. break;
  5574. case 8:
  5575. switch (sd_lines) {
  5576. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5577. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5578. *config_ptr = AFE_PORT_I2S_16CHS;
  5579. break;
  5580. default:
  5581. pr_err("%s: invalid SD lines %d\n",
  5582. __func__, sd_lines);
  5583. goto error_invalid_data;
  5584. }
  5585. break;
  5586. default:
  5587. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5588. goto error_invalid_data;
  5589. }
  5590. *ch_cnt = num_of_sd_lines;
  5591. return 0;
  5592. error_invalid_data:
  5593. pr_err("%s: invalid data\n", __func__);
  5594. return -EINVAL;
  5595. }
  5596. static u16 msm_dai_q6_mi2s_get_num_channels(u16 config)
  5597. {
  5598. switch (config) {
  5599. case AFE_PORT_I2S_SD0:
  5600. case AFE_PORT_I2S_SD1:
  5601. case AFE_PORT_I2S_SD2:
  5602. case AFE_PORT_I2S_SD3:
  5603. case AFE_PORT_I2S_SD4:
  5604. case AFE_PORT_I2S_SD5:
  5605. case AFE_PORT_I2S_SD6:
  5606. case AFE_PORT_I2S_SD7:
  5607. return 2;
  5608. case AFE_PORT_I2S_QUAD01:
  5609. case AFE_PORT_I2S_QUAD23:
  5610. case AFE_PORT_I2S_QUAD45:
  5611. case AFE_PORT_I2S_QUAD67:
  5612. return 4;
  5613. case AFE_PORT_I2S_6CHS:
  5614. return 6;
  5615. case AFE_PORT_I2S_8CHS:
  5616. case AFE_PORT_I2S_8CHS_2:
  5617. return 8;
  5618. case AFE_PORT_I2S_10CHS:
  5619. return 10;
  5620. case AFE_PORT_I2S_12CHS:
  5621. return 12;
  5622. case AFE_PORT_I2S_14CHS:
  5623. return 14;
  5624. case AFE_PORT_I2S_16CHS:
  5625. return 16;
  5626. default:
  5627. pr_err("%s: invalid config\n", __func__);
  5628. return 0;
  5629. }
  5630. }
  5631. static int msm_dai_q6_mi2s_platform_data_validation(
  5632. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5633. {
  5634. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5635. struct msm_mi2s_pdata *mi2s_pdata =
  5636. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5637. unsigned int ch_cnt;
  5638. int rc = 0;
  5639. u16 sd_line;
  5640. if (mi2s_pdata == NULL) {
  5641. pr_err("%s: mi2s_pdata NULL", __func__);
  5642. return -EINVAL;
  5643. }
  5644. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5645. &sd_line, &ch_cnt);
  5646. if (rc < 0) {
  5647. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5648. goto rtn;
  5649. }
  5650. if (ch_cnt) {
  5651. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5652. sd_line;
  5653. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5654. dai_driver->playback.channels_min = 1;
  5655. dai_driver->playback.channels_max = ch_cnt << 1;
  5656. } else {
  5657. dai_driver->playback.channels_min = 0;
  5658. dai_driver->playback.channels_max = 0;
  5659. }
  5660. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5661. &sd_line, &ch_cnt);
  5662. if (rc < 0) {
  5663. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5664. goto rtn;
  5665. }
  5666. if (ch_cnt) {
  5667. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5668. sd_line;
  5669. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5670. dai_driver->capture.channels_min = 1;
  5671. dai_driver->capture.channels_max = ch_cnt << 1;
  5672. } else {
  5673. dai_driver->capture.channels_min = 0;
  5674. dai_driver->capture.channels_max = 0;
  5675. }
  5676. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5677. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5678. dai_data->tx_dai.pdata_mi2s_lines);
  5679. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5680. __func__, dai_driver->playback.channels_max,
  5681. dai_driver->capture.channels_max);
  5682. rtn:
  5683. return rc;
  5684. }
  5685. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5686. .name = "msm-dai-q6-mi2s",
  5687. };
  5688. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5689. {
  5690. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5691. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5692. u32 tx_line = 0;
  5693. u32 rx_line = 0;
  5694. u32 mi2s_intf = 0;
  5695. struct msm_mi2s_pdata *mi2s_pdata;
  5696. int rc;
  5697. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5698. &mi2s_intf);
  5699. if (rc) {
  5700. dev_err(&pdev->dev,
  5701. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5702. goto rtn;
  5703. }
  5704. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5705. mi2s_intf);
  5706. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5707. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5708. dev_err(&pdev->dev,
  5709. "%s: Invalid MI2S ID %u from Device Tree\n",
  5710. __func__, mi2s_intf);
  5711. rc = -ENXIO;
  5712. goto rtn;
  5713. }
  5714. pdev->id = mi2s_intf;
  5715. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5716. if (!mi2s_pdata) {
  5717. rc = -ENOMEM;
  5718. goto rtn;
  5719. }
  5720. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5721. &rx_line);
  5722. if (rc) {
  5723. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5724. "qcom,msm-mi2s-rx-lines");
  5725. goto free_pdata;
  5726. }
  5727. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5728. &tx_line);
  5729. if (rc) {
  5730. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5731. "qcom,msm-mi2s-tx-lines");
  5732. goto free_pdata;
  5733. }
  5734. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5735. dev_name(&pdev->dev), rx_line, tx_line);
  5736. mi2s_pdata->rx_sd_lines = rx_line;
  5737. mi2s_pdata->tx_sd_lines = tx_line;
  5738. mi2s_pdata->intf_id = mi2s_intf;
  5739. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5740. GFP_KERNEL);
  5741. if (!dai_data) {
  5742. rc = -ENOMEM;
  5743. goto free_pdata;
  5744. } else
  5745. dev_set_drvdata(&pdev->dev, dai_data);
  5746. rc = of_property_read_u32(pdev->dev.of_node,
  5747. "qcom,msm-dai-is-island-supported",
  5748. &dai_data->is_island_dai);
  5749. if (rc)
  5750. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5751. pdev->dev.platform_data = mi2s_pdata;
  5752. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5753. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5754. if (rc < 0)
  5755. goto free_dai_data;
  5756. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5757. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5758. if (rc < 0)
  5759. goto err_register;
  5760. return 0;
  5761. err_register:
  5762. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5763. free_dai_data:
  5764. kfree(dai_data);
  5765. free_pdata:
  5766. kfree(mi2s_pdata);
  5767. rtn:
  5768. return rc;
  5769. }
  5770. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5771. {
  5772. snd_soc_unregister_component(&pdev->dev);
  5773. return 0;
  5774. }
  5775. static int msm_dai_q6_dai_meta_mi2s_probe(struct snd_soc_dai *dai)
  5776. {
  5777. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  5778. (struct msm_meta_mi2s_pdata *) dai->dev->platform_data;
  5779. int rc = 0;
  5780. dai->id = meta_mi2s_pdata->intf_id;
  5781. rc = msm_dai_q6_dai_add_route(dai);
  5782. return rc;
  5783. }
  5784. static int msm_dai_q6_dai_meta_mi2s_remove(struct snd_soc_dai *dai)
  5785. {
  5786. return 0;
  5787. }
  5788. static int msm_dai_q6_meta_mi2s_startup(struct snd_pcm_substream *substream,
  5789. struct snd_soc_dai *dai)
  5790. {
  5791. return 0;
  5792. }
  5793. static int msm_meta_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  5794. {
  5795. int ret = 0;
  5796. switch (stream) {
  5797. case SNDRV_PCM_STREAM_PLAYBACK:
  5798. switch (mi2s_id) {
  5799. case MSM_PRIM_META_MI2S:
  5800. *port_id = AFE_PORT_ID_PRIMARY_META_MI2S_RX;
  5801. break;
  5802. case MSM_SEC_META_MI2S:
  5803. *port_id = AFE_PORT_ID_SECONDARY_META_MI2S_RX;
  5804. break;
  5805. default:
  5806. pr_err("%s: playback err id 0x%x\n",
  5807. __func__, mi2s_id);
  5808. ret = -1;
  5809. break;
  5810. }
  5811. break;
  5812. case SNDRV_PCM_STREAM_CAPTURE:
  5813. switch (mi2s_id) {
  5814. default:
  5815. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  5816. ret = -1;
  5817. break;
  5818. }
  5819. break;
  5820. default:
  5821. pr_err("%s: default err %d\n", __func__, stream);
  5822. ret = -1;
  5823. break;
  5824. }
  5825. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  5826. return ret;
  5827. }
  5828. static int msm_dai_q6_meta_mi2s_prepare(struct snd_pcm_substream *substream,
  5829. struct snd_soc_dai *dai)
  5830. {
  5831. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  5832. dev_get_drvdata(dai->dev);
  5833. u16 port_id = 0;
  5834. int rc = 0;
  5835. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  5836. &port_id) != 0) {
  5837. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  5838. __func__, port_id);
  5839. return -EINVAL;
  5840. }
  5841. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  5842. "dai_data->channels = %u sample_rate = %u\n", __func__,
  5843. dai->id, port_id, dai_data->channels, dai_data->rate);
  5844. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  5845. /* PORT START should be set if prepare called
  5846. * in active state.
  5847. */
  5848. rc = afe_port_start(port_id, &dai_data->port_config,
  5849. dai_data->rate);
  5850. if (rc < 0)
  5851. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  5852. dai->id);
  5853. else
  5854. set_bit(STATUS_PORT_STARTED,
  5855. dai_data->status_mask);
  5856. }
  5857. return rc;
  5858. }
  5859. static int msm_dai_q6_meta_mi2s_hw_params(struct snd_pcm_substream *substream,
  5860. struct snd_pcm_hw_params *params,
  5861. struct snd_soc_dai *dai)
  5862. {
  5863. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  5864. dev_get_drvdata(dai->dev);
  5865. struct afe_param_id_meta_i2s_cfg *port_cfg =
  5866. &dai_data->port_config.meta_i2s;
  5867. int idx = 0;
  5868. u16 port_channels = 0;
  5869. u16 channels_left = 0;
  5870. dai_data->channels = params_channels(params);
  5871. channels_left = dai_data->channels;
  5872. /* map requested channels to channels that member ports provide */
  5873. for (idx = 0; idx < dai_data->num_member_ports; idx++) {
  5874. port_channels = msm_dai_q6_mi2s_get_num_channels(
  5875. dai_data->channel_mode[idx]);
  5876. if (channels_left >= port_channels) {
  5877. port_cfg->member_port_id[idx] =
  5878. dai_data->member_port_id[idx];
  5879. port_cfg->member_port_channel_mode[idx] =
  5880. dai_data->channel_mode[idx];
  5881. channels_left -= port_channels;
  5882. } else {
  5883. switch (channels_left) {
  5884. case 15:
  5885. case 16:
  5886. switch (dai_data->channel_mode[idx]) {
  5887. case AFE_PORT_I2S_16CHS:
  5888. port_cfg->member_port_channel_mode[idx]
  5889. = AFE_PORT_I2S_16CHS;
  5890. break;
  5891. default:
  5892. goto error_invalid_data;
  5893. };
  5894. break;
  5895. case 13:
  5896. case 14:
  5897. switch (dai_data->channel_mode[idx]) {
  5898. case AFE_PORT_I2S_14CHS:
  5899. case AFE_PORT_I2S_16CHS:
  5900. port_cfg->member_port_channel_mode[idx]
  5901. = AFE_PORT_I2S_14CHS;
  5902. break;
  5903. default:
  5904. goto error_invalid_data;
  5905. };
  5906. break;
  5907. case 11:
  5908. case 12:
  5909. switch (dai_data->channel_mode[idx]) {
  5910. case AFE_PORT_I2S_12CHS:
  5911. case AFE_PORT_I2S_14CHS:
  5912. case AFE_PORT_I2S_16CHS:
  5913. port_cfg->member_port_channel_mode[idx]
  5914. = AFE_PORT_I2S_12CHS;
  5915. break;
  5916. default:
  5917. goto error_invalid_data;
  5918. };
  5919. break;
  5920. case 9:
  5921. case 10:
  5922. switch (dai_data->channel_mode[idx]) {
  5923. case AFE_PORT_I2S_10CHS:
  5924. case AFE_PORT_I2S_12CHS:
  5925. case AFE_PORT_I2S_14CHS:
  5926. case AFE_PORT_I2S_16CHS:
  5927. port_cfg->member_port_channel_mode[idx]
  5928. = AFE_PORT_I2S_10CHS;
  5929. break;
  5930. default:
  5931. goto error_invalid_data;
  5932. };
  5933. break;
  5934. case 8:
  5935. case 7:
  5936. switch (dai_data->channel_mode[idx]) {
  5937. case AFE_PORT_I2S_8CHS:
  5938. case AFE_PORT_I2S_10CHS:
  5939. case AFE_PORT_I2S_12CHS:
  5940. case AFE_PORT_I2S_14CHS:
  5941. case AFE_PORT_I2S_16CHS:
  5942. port_cfg->member_port_channel_mode[idx]
  5943. = AFE_PORT_I2S_8CHS;
  5944. break;
  5945. case AFE_PORT_I2S_8CHS_2:
  5946. port_cfg->member_port_channel_mode[idx]
  5947. = AFE_PORT_I2S_8CHS_2;
  5948. break;
  5949. default:
  5950. goto error_invalid_data;
  5951. };
  5952. break;
  5953. case 6:
  5954. case 5:
  5955. switch (dai_data->channel_mode[idx]) {
  5956. case AFE_PORT_I2S_6CHS:
  5957. case AFE_PORT_I2S_8CHS:
  5958. case AFE_PORT_I2S_10CHS:
  5959. case AFE_PORT_I2S_12CHS:
  5960. case AFE_PORT_I2S_14CHS:
  5961. case AFE_PORT_I2S_16CHS:
  5962. port_cfg->member_port_channel_mode[idx]
  5963. = AFE_PORT_I2S_6CHS;
  5964. break;
  5965. default:
  5966. goto error_invalid_data;
  5967. };
  5968. break;
  5969. case 4:
  5970. case 3:
  5971. switch (dai_data->channel_mode[idx]) {
  5972. case AFE_PORT_I2S_SD0:
  5973. case AFE_PORT_I2S_SD1:
  5974. case AFE_PORT_I2S_SD2:
  5975. case AFE_PORT_I2S_SD3:
  5976. case AFE_PORT_I2S_SD4:
  5977. case AFE_PORT_I2S_SD5:
  5978. case AFE_PORT_I2S_SD6:
  5979. case AFE_PORT_I2S_SD7:
  5980. goto error_invalid_data;
  5981. case AFE_PORT_I2S_QUAD01:
  5982. case AFE_PORT_I2S_QUAD23:
  5983. case AFE_PORT_I2S_QUAD45:
  5984. case AFE_PORT_I2S_QUAD67:
  5985. port_cfg->member_port_channel_mode[idx]
  5986. = dai_data->channel_mode[idx];
  5987. break;
  5988. case AFE_PORT_I2S_8CHS_2:
  5989. port_cfg->member_port_channel_mode[idx]
  5990. = AFE_PORT_I2S_QUAD45;
  5991. break;
  5992. default:
  5993. port_cfg->member_port_channel_mode[idx]
  5994. = AFE_PORT_I2S_QUAD01;
  5995. };
  5996. break;
  5997. case 2:
  5998. case 1:
  5999. if (dai_data->channel_mode[idx] <
  6000. AFE_PORT_I2S_SD0)
  6001. goto error_invalid_data;
  6002. switch (dai_data->channel_mode[idx]) {
  6003. case AFE_PORT_I2S_SD0:
  6004. case AFE_PORT_I2S_SD1:
  6005. case AFE_PORT_I2S_SD2:
  6006. case AFE_PORT_I2S_SD3:
  6007. case AFE_PORT_I2S_SD4:
  6008. case AFE_PORT_I2S_SD5:
  6009. case AFE_PORT_I2S_SD6:
  6010. case AFE_PORT_I2S_SD7:
  6011. port_cfg->member_port_channel_mode[idx]
  6012. = dai_data->channel_mode[idx];
  6013. break;
  6014. case AFE_PORT_I2S_QUAD01:
  6015. case AFE_PORT_I2S_6CHS:
  6016. case AFE_PORT_I2S_8CHS:
  6017. case AFE_PORT_I2S_10CHS:
  6018. case AFE_PORT_I2S_12CHS:
  6019. case AFE_PORT_I2S_14CHS:
  6020. case AFE_PORT_I2S_16CHS:
  6021. port_cfg->member_port_channel_mode[idx]
  6022. = AFE_PORT_I2S_SD0;
  6023. break;
  6024. case AFE_PORT_I2S_QUAD23:
  6025. port_cfg->member_port_channel_mode[idx]
  6026. = AFE_PORT_I2S_SD2;
  6027. break;
  6028. case AFE_PORT_I2S_QUAD45:
  6029. case AFE_PORT_I2S_8CHS_2:
  6030. port_cfg->member_port_channel_mode[idx]
  6031. = AFE_PORT_I2S_SD4;
  6032. break;
  6033. case AFE_PORT_I2S_QUAD67:
  6034. port_cfg->member_port_channel_mode[idx]
  6035. = AFE_PORT_I2S_SD6;
  6036. break;
  6037. }
  6038. break;
  6039. case 0:
  6040. port_cfg->member_port_channel_mode[idx] = 0;
  6041. }
  6042. if (port_cfg->member_port_channel_mode[idx] == 0) {
  6043. port_cfg->member_port_id[idx] =
  6044. AFE_PORT_ID_INVALID;
  6045. } else {
  6046. port_cfg->member_port_id[idx] =
  6047. dai_data->member_port_id[idx];
  6048. channels_left -=
  6049. msm_dai_q6_mi2s_get_num_channels(
  6050. port_cfg->member_port_channel_mode[idx]);
  6051. }
  6052. }
  6053. }
  6054. if (channels_left > 0) {
  6055. pr_err("%s: too many channels %d\n",
  6056. __func__, dai_data->channels);
  6057. return -EINVAL;
  6058. }
  6059. dai_data->rate = params_rate(params);
  6060. port_cfg->sample_rate = dai_data->rate;
  6061. switch (params_format(params)) {
  6062. case SNDRV_PCM_FORMAT_S16_LE:
  6063. case SNDRV_PCM_FORMAT_SPECIAL:
  6064. port_cfg->bit_width = 16;
  6065. dai_data->bitwidth = 16;
  6066. break;
  6067. case SNDRV_PCM_FORMAT_S24_LE:
  6068. case SNDRV_PCM_FORMAT_S24_3LE:
  6069. port_cfg->bit_width = 24;
  6070. dai_data->bitwidth = 24;
  6071. break;
  6072. default:
  6073. pr_err("%s: format %d\n",
  6074. __func__, params_format(params));
  6075. return -EINVAL;
  6076. }
  6077. port_cfg->minor_version = AFE_API_VERSION_META_I2S_CONFIG;
  6078. port_cfg->data_format = AFE_LINEAR_PCM_DATA;
  6079. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  6080. "bit_width = %hu ws_src = 0x%x sample_rate = %u\n"
  6081. "member_ports 0x%x 0x%x 0x%x 0x%x\n"
  6082. "sd_lines 0x%x 0x%x 0x%x 0x%x\n",
  6083. __func__, dai->id, dai_data->channels,
  6084. port_cfg->bit_width, port_cfg->ws_src, port_cfg->sample_rate,
  6085. port_cfg->member_port_id[0],
  6086. port_cfg->member_port_id[1],
  6087. port_cfg->member_port_id[2],
  6088. port_cfg->member_port_id[3],
  6089. port_cfg->member_port_channel_mode[0],
  6090. port_cfg->member_port_channel_mode[1],
  6091. port_cfg->member_port_channel_mode[2],
  6092. port_cfg->member_port_channel_mode[3]);
  6093. return 0;
  6094. error_invalid_data:
  6095. pr_err("%s: error when assigning member port %d channels (channels_left %d)\n",
  6096. __func__, idx, channels_left);
  6097. return -EINVAL;
  6098. }
  6099. static int msm_dai_q6_meta_mi2s_set_fmt(struct snd_soc_dai *dai,
  6100. unsigned int fmt)
  6101. {
  6102. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6103. dev_get_drvdata(dai->dev);
  6104. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6105. dev_err(dai->dev, "%s: err chg meta i2s mode while dai running",
  6106. __func__);
  6107. return -EPERM;
  6108. }
  6109. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  6110. case SND_SOC_DAIFMT_CBS_CFS:
  6111. dai_data->port_config.meta_i2s.ws_src = 1;
  6112. break;
  6113. case SND_SOC_DAIFMT_CBM_CFM:
  6114. dai_data->port_config.meta_i2s.ws_src = 0;
  6115. break;
  6116. default:
  6117. pr_err("%s: fmt %d\n",
  6118. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  6119. return -EINVAL;
  6120. }
  6121. return 0;
  6122. }
  6123. static void msm_dai_q6_meta_mi2s_shutdown(struct snd_pcm_substream *substream,
  6124. struct snd_soc_dai *dai)
  6125. {
  6126. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6127. dev_get_drvdata(dai->dev);
  6128. u16 port_id = 0;
  6129. int rc = 0;
  6130. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  6131. &port_id) != 0) {
  6132. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  6133. __func__, port_id);
  6134. }
  6135. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  6136. __func__, port_id);
  6137. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6138. rc = afe_close(port_id);
  6139. if (rc < 0)
  6140. dev_err(dai->dev, "fail to close AFE port\n");
  6141. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  6142. }
  6143. }
  6144. static struct snd_soc_dai_ops msm_dai_q6_meta_mi2s_ops = {
  6145. .startup = msm_dai_q6_meta_mi2s_startup,
  6146. .prepare = msm_dai_q6_meta_mi2s_prepare,
  6147. .hw_params = msm_dai_q6_meta_mi2s_hw_params,
  6148. .set_fmt = msm_dai_q6_meta_mi2s_set_fmt,
  6149. .shutdown = msm_dai_q6_meta_mi2s_shutdown,
  6150. };
  6151. /* Channel min and max are initialized base on platform data */
  6152. static struct snd_soc_dai_driver msm_dai_q6_meta_mi2s_dai[] = {
  6153. {
  6154. .playback = {
  6155. .stream_name = "Primary META MI2S Playback",
  6156. .aif_name = "PRI_META_MI2S_RX",
  6157. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6158. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6159. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6160. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  6161. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  6162. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  6163. SNDRV_PCM_RATE_384000,
  6164. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6165. SNDRV_PCM_FMTBIT_S24_LE |
  6166. SNDRV_PCM_FMTBIT_S24_3LE,
  6167. .rate_min = 8000,
  6168. .rate_max = 384000,
  6169. },
  6170. .ops = &msm_dai_q6_meta_mi2s_ops,
  6171. .name = "Primary META MI2S",
  6172. .id = AFE_PORT_ID_PRIMARY_META_MI2S_RX,
  6173. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6174. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6175. },
  6176. {
  6177. .playback = {
  6178. .stream_name = "Secondary META MI2S Playback",
  6179. .aif_name = "SEC_META_MI2S_RX",
  6180. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6181. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6182. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6183. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  6184. SNDRV_PCM_RATE_192000,
  6185. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  6186. .rate_min = 8000,
  6187. .rate_max = 192000,
  6188. },
  6189. .ops = &msm_dai_q6_meta_mi2s_ops,
  6190. .name = "Secondary META MI2S",
  6191. .id = AFE_PORT_ID_SECONDARY_META_MI2S_RX,
  6192. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6193. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6194. },
  6195. };
  6196. static int msm_dai_q6_meta_mi2s_platform_data_validation(
  6197. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  6198. {
  6199. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6200. dev_get_drvdata(&pdev->dev);
  6201. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  6202. (struct msm_meta_mi2s_pdata *) pdev->dev.platform_data;
  6203. int rc = 0;
  6204. int idx = 0;
  6205. u16 channel_mode = 0;
  6206. unsigned int ch_cnt = 0;
  6207. unsigned int ch_cnt_sum = 0;
  6208. struct afe_param_id_meta_i2s_cfg *port_cfg =
  6209. &dai_data->port_config.meta_i2s;
  6210. if (meta_mi2s_pdata == NULL) {
  6211. pr_err("%s: meta_mi2s_pdata NULL", __func__);
  6212. return -EINVAL;
  6213. }
  6214. dai_data->num_member_ports = meta_mi2s_pdata->num_member_ports;
  6215. for (idx = 0; idx < meta_mi2s_pdata->num_member_ports; idx++) {
  6216. rc = msm_dai_q6_mi2s_get_lineconfig(
  6217. meta_mi2s_pdata->sd_lines[idx],
  6218. &channel_mode,
  6219. &ch_cnt);
  6220. if (rc < 0) {
  6221. dev_err(&pdev->dev, "invalid META MI2S RX sd line config\n");
  6222. goto rtn;
  6223. }
  6224. if (ch_cnt) {
  6225. msm_mi2s_get_port_id(meta_mi2s_pdata->member_port[idx],
  6226. SNDRV_PCM_STREAM_PLAYBACK,
  6227. &dai_data->member_port_id[idx]);
  6228. dai_data->channel_mode[idx] = channel_mode;
  6229. port_cfg->member_port_id[idx] =
  6230. dai_data->member_port_id[idx];
  6231. port_cfg->member_port_channel_mode[idx] = channel_mode;
  6232. }
  6233. ch_cnt_sum += ch_cnt;
  6234. }
  6235. if (ch_cnt_sum) {
  6236. dai_driver->playback.channels_min = 1;
  6237. dai_driver->playback.channels_max = ch_cnt_sum << 1;
  6238. } else {
  6239. dai_driver->playback.channels_min = 0;
  6240. dai_driver->playback.channels_max = 0;
  6241. }
  6242. dev_dbg(&pdev->dev, "%s: sdline 0x%x 0x%x 0x%x 0x%x\n", __func__,
  6243. dai_data->channel_mode[0], dai_data->channel_mode[1],
  6244. dai_data->channel_mode[2], dai_data->channel_mode[3]);
  6245. dev_dbg(&pdev->dev, "%s: playback ch_max %d\n",
  6246. __func__, dai_driver->playback.channels_max);
  6247. rtn:
  6248. return rc;
  6249. }
  6250. static const struct snd_soc_component_driver msm_q6_meta_mi2s_dai_component = {
  6251. .name = "msm-dai-q6-meta-mi2s",
  6252. };
  6253. static int msm_dai_q6_meta_mi2s_dev_probe(struct platform_device *pdev)
  6254. {
  6255. struct msm_dai_q6_meta_mi2s_dai_data *dai_data;
  6256. const char *q6_meta_mi2s_dev_id = "qcom,msm-dai-q6-meta-mi2s-dev-id";
  6257. u32 dev_id = 0;
  6258. u32 meta_mi2s_intf = 0;
  6259. struct msm_meta_mi2s_pdata *meta_mi2s_pdata;
  6260. int rc;
  6261. rc = of_property_read_u32(pdev->dev.of_node, q6_meta_mi2s_dev_id,
  6262. &dev_id);
  6263. if (rc) {
  6264. dev_err(&pdev->dev,
  6265. "%s: missing %s in dt node\n", __func__,
  6266. q6_meta_mi2s_dev_id);
  6267. goto rtn;
  6268. }
  6269. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  6270. dev_id);
  6271. switch (dev_id) {
  6272. case AFE_PORT_ID_PRIMARY_META_MI2S_RX:
  6273. meta_mi2s_intf = 0;
  6274. break;
  6275. case AFE_PORT_ID_SECONDARY_META_MI2S_RX:
  6276. meta_mi2s_intf = 1;
  6277. break;
  6278. default:
  6279. dev_err(&pdev->dev,
  6280. "%s: Invalid META MI2S ID 0x%x from Device Tree\n",
  6281. __func__, dev_id);
  6282. rc = -ENXIO;
  6283. goto rtn;
  6284. }
  6285. pdev->id = dev_id;
  6286. meta_mi2s_pdata = kzalloc(sizeof(struct msm_meta_mi2s_pdata),
  6287. GFP_KERNEL);
  6288. if (!meta_mi2s_pdata) {
  6289. rc = -ENOMEM;
  6290. goto rtn;
  6291. }
  6292. rc = of_property_read_u32(pdev->dev.of_node,
  6293. "qcom,msm-mi2s-num-members",
  6294. &meta_mi2s_pdata->num_member_ports);
  6295. if (rc) {
  6296. dev_err(&pdev->dev, "%s: invalid num from DT file %s\n",
  6297. __func__, "qcom,msm-mi2s-num-members");
  6298. goto free_pdata;
  6299. }
  6300. if (meta_mi2s_pdata->num_member_ports >
  6301. MAX_NUM_I2S_META_PORT_MEMBER_PORTS) {
  6302. dev_err(&pdev->dev, "%s: num-members %d too large from DT file\n",
  6303. __func__, meta_mi2s_pdata->num_member_ports);
  6304. goto free_pdata;
  6305. }
  6306. rc = of_property_read_u32_array(pdev->dev.of_node,
  6307. "qcom,msm-mi2s-member-id",
  6308. meta_mi2s_pdata->member_port,
  6309. meta_mi2s_pdata->num_member_ports);
  6310. if (rc) {
  6311. dev_err(&pdev->dev, "%s: member-id from DT file %s\n",
  6312. __func__, "qcom,msm-mi2s-member-id");
  6313. goto free_pdata;
  6314. }
  6315. rc = of_property_read_u32_array(pdev->dev.of_node,
  6316. "qcom,msm-mi2s-rx-lines",
  6317. meta_mi2s_pdata->sd_lines,
  6318. meta_mi2s_pdata->num_member_ports);
  6319. if (rc) {
  6320. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n",
  6321. __func__, "qcom,msm-mi2s-rx-lines");
  6322. goto free_pdata;
  6323. }
  6324. dev_dbg(&pdev->dev, "dev name %s num-members=%d\n",
  6325. dev_name(&pdev->dev), meta_mi2s_pdata->num_member_ports);
  6326. dev_dbg(&pdev->dev, "member array (%d, %d, %d, %d)\n",
  6327. meta_mi2s_pdata->member_port[0],
  6328. meta_mi2s_pdata->member_port[1],
  6329. meta_mi2s_pdata->member_port[2],
  6330. meta_mi2s_pdata->member_port[3]);
  6331. dev_dbg(&pdev->dev, "sd-lines array (0x%x, 0x%x, 0x%x, 0x%x)\n",
  6332. meta_mi2s_pdata->sd_lines[0],
  6333. meta_mi2s_pdata->sd_lines[1],
  6334. meta_mi2s_pdata->sd_lines[2],
  6335. meta_mi2s_pdata->sd_lines[3]);
  6336. meta_mi2s_pdata->intf_id = meta_mi2s_intf;
  6337. dai_data = kzalloc(sizeof(struct msm_dai_q6_meta_mi2s_dai_data),
  6338. GFP_KERNEL);
  6339. if (!dai_data) {
  6340. rc = -ENOMEM;
  6341. goto free_pdata;
  6342. } else
  6343. dev_set_drvdata(&pdev->dev, dai_data);
  6344. pdev->dev.platform_data = meta_mi2s_pdata;
  6345. rc = msm_dai_q6_meta_mi2s_platform_data_validation(pdev,
  6346. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf]);
  6347. if (rc < 0)
  6348. goto free_dai_data;
  6349. rc = snd_soc_register_component(&pdev->dev,
  6350. &msm_q6_meta_mi2s_dai_component,
  6351. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf], 1);
  6352. if (rc < 0)
  6353. goto err_register;
  6354. return 0;
  6355. err_register:
  6356. dev_err(&pdev->dev, "fail to %s\n", __func__);
  6357. free_dai_data:
  6358. kfree(dai_data);
  6359. free_pdata:
  6360. kfree(meta_mi2s_pdata);
  6361. rtn:
  6362. return rc;
  6363. }
  6364. static int msm_dai_q6_meta_mi2s_dev_remove(struct platform_device *pdev)
  6365. {
  6366. snd_soc_unregister_component(&pdev->dev);
  6367. return 0;
  6368. }
  6369. static const struct snd_soc_component_driver msm_dai_q6_component = {
  6370. .name = "msm-dai-q6-dev",
  6371. };
  6372. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  6373. {
  6374. int rc, id, i, len;
  6375. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6376. char stream_name[80];
  6377. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6378. if (rc) {
  6379. dev_err(&pdev->dev,
  6380. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6381. return rc;
  6382. }
  6383. pdev->id = id;
  6384. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6385. dev_name(&pdev->dev), pdev->id);
  6386. switch (id) {
  6387. case SLIMBUS_0_RX:
  6388. strlcpy(stream_name, "Slimbus Playback", 80);
  6389. goto register_slim_playback;
  6390. case SLIMBUS_2_RX:
  6391. strlcpy(stream_name, "Slimbus2 Playback", 80);
  6392. goto register_slim_playback;
  6393. case SLIMBUS_1_RX:
  6394. strlcpy(stream_name, "Slimbus1 Playback", 80);
  6395. goto register_slim_playback;
  6396. case SLIMBUS_3_RX:
  6397. strlcpy(stream_name, "Slimbus3 Playback", 80);
  6398. goto register_slim_playback;
  6399. case SLIMBUS_4_RX:
  6400. strlcpy(stream_name, "Slimbus4 Playback", 80);
  6401. goto register_slim_playback;
  6402. case SLIMBUS_5_RX:
  6403. strlcpy(stream_name, "Slimbus5 Playback", 80);
  6404. goto register_slim_playback;
  6405. case SLIMBUS_6_RX:
  6406. strlcpy(stream_name, "Slimbus6 Playback", 80);
  6407. goto register_slim_playback;
  6408. case SLIMBUS_7_RX:
  6409. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  6410. goto register_slim_playback;
  6411. case SLIMBUS_8_RX:
  6412. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  6413. goto register_slim_playback;
  6414. case SLIMBUS_9_RX:
  6415. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  6416. goto register_slim_playback;
  6417. register_slim_playback:
  6418. rc = -ENODEV;
  6419. len = strnlen(stream_name, 80);
  6420. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  6421. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  6422. !strcmp(stream_name,
  6423. msm_dai_q6_slimbus_rx_dai[i]
  6424. .playback.stream_name)) {
  6425. rc = snd_soc_register_component(&pdev->dev,
  6426. &msm_dai_q6_component,
  6427. &msm_dai_q6_slimbus_rx_dai[i], 1);
  6428. break;
  6429. }
  6430. }
  6431. if (rc)
  6432. pr_err("%s: Device not found stream name %s\n",
  6433. __func__, stream_name);
  6434. break;
  6435. case SLIMBUS_0_TX:
  6436. strlcpy(stream_name, "Slimbus Capture", 80);
  6437. goto register_slim_capture;
  6438. case SLIMBUS_1_TX:
  6439. strlcpy(stream_name, "Slimbus1 Capture", 80);
  6440. goto register_slim_capture;
  6441. case SLIMBUS_2_TX:
  6442. strlcpy(stream_name, "Slimbus2 Capture", 80);
  6443. goto register_slim_capture;
  6444. case SLIMBUS_3_TX:
  6445. strlcpy(stream_name, "Slimbus3 Capture", 80);
  6446. goto register_slim_capture;
  6447. case SLIMBUS_4_TX:
  6448. strlcpy(stream_name, "Slimbus4 Capture", 80);
  6449. goto register_slim_capture;
  6450. case SLIMBUS_5_TX:
  6451. strlcpy(stream_name, "Slimbus5 Capture", 80);
  6452. goto register_slim_capture;
  6453. case SLIMBUS_6_TX:
  6454. strlcpy(stream_name, "Slimbus6 Capture", 80);
  6455. goto register_slim_capture;
  6456. case SLIMBUS_7_TX:
  6457. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  6458. goto register_slim_capture;
  6459. case SLIMBUS_8_TX:
  6460. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  6461. goto register_slim_capture;
  6462. case SLIMBUS_9_TX:
  6463. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  6464. goto register_slim_capture;
  6465. register_slim_capture:
  6466. rc = -ENODEV;
  6467. len = strnlen(stream_name, 80);
  6468. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  6469. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  6470. !strcmp(stream_name,
  6471. msm_dai_q6_slimbus_tx_dai[i]
  6472. .capture.stream_name)) {
  6473. rc = snd_soc_register_component(&pdev->dev,
  6474. &msm_dai_q6_component,
  6475. &msm_dai_q6_slimbus_tx_dai[i], 1);
  6476. break;
  6477. }
  6478. }
  6479. if (rc)
  6480. pr_err("%s: Device not found stream name %s\n",
  6481. __func__, stream_name);
  6482. break;
  6483. case AFE_LOOPBACK_TX:
  6484. rc = snd_soc_register_component(&pdev->dev,
  6485. &msm_dai_q6_component,
  6486. &msm_dai_q6_afe_lb_tx_dai[0],
  6487. 1);
  6488. break;
  6489. case INT_BT_SCO_RX:
  6490. rc = snd_soc_register_component(&pdev->dev,
  6491. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  6492. break;
  6493. case INT_BT_SCO_TX:
  6494. rc = snd_soc_register_component(&pdev->dev,
  6495. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  6496. break;
  6497. case INT_BT_A2DP_RX:
  6498. rc = snd_soc_register_component(&pdev->dev,
  6499. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  6500. break;
  6501. case INT_FM_RX:
  6502. rc = snd_soc_register_component(&pdev->dev,
  6503. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  6504. break;
  6505. case INT_FM_TX:
  6506. rc = snd_soc_register_component(&pdev->dev,
  6507. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  6508. break;
  6509. case AFE_PORT_ID_USB_RX:
  6510. rc = snd_soc_register_component(&pdev->dev,
  6511. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  6512. break;
  6513. case AFE_PORT_ID_USB_TX:
  6514. rc = snd_soc_register_component(&pdev->dev,
  6515. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  6516. break;
  6517. case RT_PROXY_DAI_001_RX:
  6518. strlcpy(stream_name, "AFE Playback", 80);
  6519. goto register_afe_playback;
  6520. case RT_PROXY_DAI_002_RX:
  6521. strlcpy(stream_name, "AFE-PROXY RX", 80);
  6522. register_afe_playback:
  6523. rc = -ENODEV;
  6524. len = strnlen(stream_name, 80);
  6525. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  6526. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  6527. !strcmp(stream_name,
  6528. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  6529. rc = snd_soc_register_component(&pdev->dev,
  6530. &msm_dai_q6_component,
  6531. &msm_dai_q6_afe_rx_dai[i], 1);
  6532. break;
  6533. }
  6534. }
  6535. if (rc)
  6536. pr_err("%s: Device not found stream name %s\n",
  6537. __func__, stream_name);
  6538. break;
  6539. case RT_PROXY_DAI_001_TX:
  6540. strlcpy(stream_name, "AFE-PROXY TX", 80);
  6541. goto register_afe_capture;
  6542. case RT_PROXY_DAI_002_TX:
  6543. strlcpy(stream_name, "AFE Capture", 80);
  6544. register_afe_capture:
  6545. rc = -ENODEV;
  6546. len = strnlen(stream_name, 80);
  6547. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  6548. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  6549. !strcmp(stream_name,
  6550. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  6551. rc = snd_soc_register_component(&pdev->dev,
  6552. &msm_dai_q6_component,
  6553. &msm_dai_q6_afe_tx_dai[i], 1);
  6554. break;
  6555. }
  6556. }
  6557. if (rc)
  6558. pr_err("%s: Device not found stream name %s\n",
  6559. __func__, stream_name);
  6560. break;
  6561. case VOICE_PLAYBACK_TX:
  6562. strlcpy(stream_name, "Voice Farend Playback", 80);
  6563. goto register_voice_playback;
  6564. case VOICE2_PLAYBACK_TX:
  6565. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  6566. register_voice_playback:
  6567. rc = -ENODEV;
  6568. len = strnlen(stream_name, 80);
  6569. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  6570. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  6571. && !strcmp(stream_name,
  6572. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  6573. rc = snd_soc_register_component(&pdev->dev,
  6574. &msm_dai_q6_component,
  6575. &msm_dai_q6_voc_playback_dai[i], 1);
  6576. break;
  6577. }
  6578. }
  6579. if (rc)
  6580. pr_err("%s Device not found stream name %s\n",
  6581. __func__, stream_name);
  6582. break;
  6583. case VOICE_RECORD_RX:
  6584. strlcpy(stream_name, "Voice Downlink Capture", 80);
  6585. goto register_uplink_capture;
  6586. case VOICE_RECORD_TX:
  6587. strlcpy(stream_name, "Voice Uplink Capture", 80);
  6588. register_uplink_capture:
  6589. rc = -ENODEV;
  6590. len = strnlen(stream_name, 80);
  6591. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  6592. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  6593. && !strcmp(stream_name,
  6594. msm_dai_q6_incall_record_dai[i].
  6595. capture.stream_name)) {
  6596. rc = snd_soc_register_component(&pdev->dev,
  6597. &msm_dai_q6_component,
  6598. &msm_dai_q6_incall_record_dai[i], 1);
  6599. break;
  6600. }
  6601. }
  6602. if (rc)
  6603. pr_err("%s: Device not found stream name %s\n",
  6604. __func__, stream_name);
  6605. break;
  6606. default:
  6607. rc = -ENODEV;
  6608. break;
  6609. }
  6610. return rc;
  6611. }
  6612. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  6613. {
  6614. snd_soc_unregister_component(&pdev->dev);
  6615. return 0;
  6616. }
  6617. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  6618. { .compatible = "qcom,msm-dai-q6-dev", },
  6619. { }
  6620. };
  6621. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  6622. static struct platform_driver msm_dai_q6_dev = {
  6623. .probe = msm_dai_q6_dev_probe,
  6624. .remove = msm_dai_q6_dev_remove,
  6625. .driver = {
  6626. .name = "msm-dai-q6-dev",
  6627. .owner = THIS_MODULE,
  6628. .of_match_table = msm_dai_q6_dev_dt_match,
  6629. .suppress_bind_attrs = true,
  6630. },
  6631. };
  6632. static int msm_dai_q6_probe(struct platform_device *pdev)
  6633. {
  6634. int rc;
  6635. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6636. dev_name(&pdev->dev), pdev->id);
  6637. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6638. if (rc) {
  6639. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6640. __func__, rc);
  6641. } else
  6642. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6643. return rc;
  6644. }
  6645. static int msm_dai_q6_remove(struct platform_device *pdev)
  6646. {
  6647. of_platform_depopulate(&pdev->dev);
  6648. return 0;
  6649. }
  6650. static const struct of_device_id msm_dai_q6_dt_match[] = {
  6651. { .compatible = "qcom,msm-dai-q6", },
  6652. { }
  6653. };
  6654. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  6655. static struct platform_driver msm_dai_q6 = {
  6656. .probe = msm_dai_q6_probe,
  6657. .remove = msm_dai_q6_remove,
  6658. .driver = {
  6659. .name = "msm-dai-q6",
  6660. .owner = THIS_MODULE,
  6661. .of_match_table = msm_dai_q6_dt_match,
  6662. .suppress_bind_attrs = true,
  6663. },
  6664. };
  6665. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  6666. {
  6667. int rc;
  6668. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6669. if (rc) {
  6670. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6671. __func__, rc);
  6672. } else
  6673. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6674. return rc;
  6675. }
  6676. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  6677. {
  6678. return 0;
  6679. }
  6680. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  6681. { .compatible = "qcom,msm-dai-mi2s", },
  6682. { }
  6683. };
  6684. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  6685. static struct platform_driver msm_dai_mi2s_q6 = {
  6686. .probe = msm_dai_mi2s_q6_probe,
  6687. .remove = msm_dai_mi2s_q6_remove,
  6688. .driver = {
  6689. .name = "msm-dai-mi2s",
  6690. .owner = THIS_MODULE,
  6691. .of_match_table = msm_dai_mi2s_dt_match,
  6692. .suppress_bind_attrs = true,
  6693. },
  6694. };
  6695. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  6696. { .compatible = "qcom,msm-dai-q6-mi2s", },
  6697. { }
  6698. };
  6699. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  6700. static struct platform_driver msm_dai_q6_mi2s_driver = {
  6701. .probe = msm_dai_q6_mi2s_dev_probe,
  6702. .remove = msm_dai_q6_mi2s_dev_remove,
  6703. .driver = {
  6704. .name = "msm-dai-q6-mi2s",
  6705. .owner = THIS_MODULE,
  6706. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  6707. .suppress_bind_attrs = true,
  6708. },
  6709. };
  6710. static const struct of_device_id msm_dai_q6_meta_mi2s_dev_dt_match[] = {
  6711. { .compatible = "qcom,msm-dai-q6-meta-mi2s", },
  6712. { }
  6713. };
  6714. MODULE_DEVICE_TABLE(of, msm_dai_q6_meta_mi2s_dev_dt_match);
  6715. static struct platform_driver msm_dai_q6_meta_mi2s_driver = {
  6716. .probe = msm_dai_q6_meta_mi2s_dev_probe,
  6717. .remove = msm_dai_q6_meta_mi2s_dev_remove,
  6718. .driver = {
  6719. .name = "msm-dai-q6-meta-mi2s",
  6720. .owner = THIS_MODULE,
  6721. .of_match_table = msm_dai_q6_meta_mi2s_dev_dt_match,
  6722. .suppress_bind_attrs = true,
  6723. },
  6724. };
  6725. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  6726. {
  6727. int rc, id;
  6728. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6729. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6730. if (rc) {
  6731. dev_err(&pdev->dev,
  6732. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6733. return rc;
  6734. }
  6735. pdev->id = id;
  6736. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6737. dev_name(&pdev->dev), pdev->id);
  6738. switch (pdev->id) {
  6739. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  6740. rc = snd_soc_register_component(&pdev->dev,
  6741. &msm_dai_spdif_q6_component,
  6742. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  6743. break;
  6744. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  6745. rc = snd_soc_register_component(&pdev->dev,
  6746. &msm_dai_spdif_q6_component,
  6747. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  6748. break;
  6749. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  6750. rc = snd_soc_register_component(&pdev->dev,
  6751. &msm_dai_spdif_q6_component,
  6752. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  6753. break;
  6754. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  6755. rc = snd_soc_register_component(&pdev->dev,
  6756. &msm_dai_spdif_q6_component,
  6757. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  6758. break;
  6759. default:
  6760. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  6761. rc = -ENODEV;
  6762. break;
  6763. }
  6764. return rc;
  6765. }
  6766. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  6767. {
  6768. snd_soc_unregister_component(&pdev->dev);
  6769. return 0;
  6770. }
  6771. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  6772. {.compatible = "qcom,msm-dai-q6-spdif"},
  6773. {}
  6774. };
  6775. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  6776. static struct platform_driver msm_dai_q6_spdif_driver = {
  6777. .probe = msm_dai_q6_spdif_dev_probe,
  6778. .remove = msm_dai_q6_spdif_dev_remove,
  6779. .driver = {
  6780. .name = "msm-dai-q6-spdif",
  6781. .owner = THIS_MODULE,
  6782. .of_match_table = msm_dai_q6_spdif_dt_match,
  6783. .suppress_bind_attrs = true,
  6784. },
  6785. };
  6786. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  6787. struct afe_clk_set *clk_set, u32 mode)
  6788. {
  6789. switch (group_id) {
  6790. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  6791. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  6792. if (mode)
  6793. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  6794. else
  6795. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  6796. break;
  6797. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  6798. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  6799. if (mode)
  6800. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  6801. else
  6802. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  6803. break;
  6804. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  6805. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  6806. if (mode)
  6807. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  6808. else
  6809. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  6810. break;
  6811. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  6812. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  6813. if (mode)
  6814. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  6815. else
  6816. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  6817. break;
  6818. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  6819. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  6820. if (mode)
  6821. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  6822. else
  6823. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  6824. break;
  6825. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  6826. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  6827. if (mode)
  6828. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_IBIT;
  6829. else
  6830. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_EBIT;
  6831. break;
  6832. default:
  6833. return -EINVAL;
  6834. }
  6835. return 0;
  6836. }
  6837. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  6838. {
  6839. int rc = 0;
  6840. const uint32_t *port_id_array = NULL;
  6841. uint32_t array_length = 0;
  6842. int i = 0;
  6843. int group_idx = 0;
  6844. u32 clk_mode = 0;
  6845. /* extract tdm group info into static */
  6846. rc = of_property_read_u32(pdev->dev.of_node,
  6847. "qcom,msm-cpudai-tdm-group-id",
  6848. (u32 *)&tdm_group_cfg.group_id);
  6849. if (rc) {
  6850. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  6851. __func__, "qcom,msm-cpudai-tdm-group-id");
  6852. goto rtn;
  6853. }
  6854. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  6855. __func__, tdm_group_cfg.group_id);
  6856. rc = of_property_read_u32(pdev->dev.of_node,
  6857. "qcom,msm-cpudai-tdm-group-num-ports",
  6858. &num_tdm_group_ports);
  6859. if (rc) {
  6860. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  6861. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  6862. goto rtn;
  6863. }
  6864. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  6865. __func__, num_tdm_group_ports);
  6866. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  6867. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  6868. __func__, num_tdm_group_ports,
  6869. AFE_GROUP_DEVICE_NUM_PORTS);
  6870. rc = -EINVAL;
  6871. goto rtn;
  6872. }
  6873. port_id_array = of_get_property(pdev->dev.of_node,
  6874. "qcom,msm-cpudai-tdm-group-port-id",
  6875. &array_length);
  6876. if (port_id_array == NULL) {
  6877. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  6878. __func__);
  6879. rc = -EINVAL;
  6880. goto rtn;
  6881. }
  6882. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  6883. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  6884. __func__, array_length,
  6885. sizeof(uint32_t) * num_tdm_group_ports);
  6886. rc = -EINVAL;
  6887. goto rtn;
  6888. }
  6889. for (i = 0; i < num_tdm_group_ports; i++)
  6890. tdm_group_cfg.port_id[i] =
  6891. (u16)be32_to_cpu(port_id_array[i]);
  6892. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  6893. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  6894. tdm_group_cfg.port_id[i] =
  6895. AFE_PORT_INVALID;
  6896. /* extract tdm clk info into static */
  6897. rc = of_property_read_u32(pdev->dev.of_node,
  6898. "qcom,msm-cpudai-tdm-clk-rate",
  6899. &tdm_clk_set.clk_freq_in_hz);
  6900. if (rc) {
  6901. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  6902. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  6903. goto rtn;
  6904. }
  6905. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  6906. __func__, tdm_clk_set.clk_freq_in_hz);
  6907. /* initialize static tdm clk attribute to default value */
  6908. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  6909. /* extract tdm clk attribute into static */
  6910. if (of_find_property(pdev->dev.of_node,
  6911. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  6912. rc = of_property_read_u16(pdev->dev.of_node,
  6913. "qcom,msm-cpudai-tdm-clk-attribute",
  6914. &tdm_clk_set.clk_attri);
  6915. if (rc) {
  6916. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  6917. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  6918. goto rtn;
  6919. }
  6920. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  6921. __func__, tdm_clk_set.clk_attri);
  6922. } else
  6923. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  6924. /* extract tdm lane cfg to static */
  6925. tdm_lane_cfg.port_id = tdm_group_cfg.group_id;
  6926. tdm_lane_cfg.lane_mask = AFE_LANE_MASK_INVALID;
  6927. if (of_find_property(pdev->dev.of_node,
  6928. "qcom,msm-cpudai-tdm-lane-mask", NULL)) {
  6929. rc = of_property_read_u16(pdev->dev.of_node,
  6930. "qcom,msm-cpudai-tdm-lane-mask",
  6931. &tdm_lane_cfg.lane_mask);
  6932. if (rc) {
  6933. dev_err(&pdev->dev, "%s: value for tdm lane mask not found %s\n",
  6934. __func__, "qcom,msm-cpudai-tdm-lane-mask");
  6935. goto rtn;
  6936. }
  6937. dev_dbg(&pdev->dev, "%s: tdm lane mask from DT file %d\n",
  6938. __func__, tdm_lane_cfg.lane_mask);
  6939. } else
  6940. dev_dbg(&pdev->dev, "%s: tdm lane mask not found\n", __func__);
  6941. /* extract tdm clk src master/slave info into static */
  6942. rc = of_property_read_u32(pdev->dev.of_node,
  6943. "qcom,msm-cpudai-tdm-clk-internal",
  6944. &clk_mode);
  6945. if (rc) {
  6946. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  6947. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  6948. goto rtn;
  6949. }
  6950. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  6951. __func__, clk_mode);
  6952. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  6953. &tdm_clk_set, clk_mode);
  6954. if (rc) {
  6955. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  6956. __func__, tdm_group_cfg.group_id);
  6957. goto rtn;
  6958. }
  6959. /* other initializations within device group */
  6960. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  6961. if (group_idx < 0) {
  6962. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  6963. __func__, tdm_group_cfg.group_id);
  6964. rc = -EINVAL;
  6965. goto rtn;
  6966. }
  6967. atomic_set(&tdm_group_ref[group_idx], 0);
  6968. /* probe child node info */
  6969. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6970. if (rc) {
  6971. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6972. __func__, rc);
  6973. goto rtn;
  6974. } else
  6975. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6976. rtn:
  6977. return rc;
  6978. }
  6979. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  6980. {
  6981. return 0;
  6982. }
  6983. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  6984. { .compatible = "qcom,msm-dai-tdm", },
  6985. {}
  6986. };
  6987. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  6988. static struct platform_driver msm_dai_tdm_q6 = {
  6989. .probe = msm_dai_tdm_q6_probe,
  6990. .remove = msm_dai_tdm_q6_remove,
  6991. .driver = {
  6992. .name = "msm-dai-tdm",
  6993. .owner = THIS_MODULE,
  6994. .of_match_table = msm_dai_tdm_dt_match,
  6995. .suppress_bind_attrs = true,
  6996. },
  6997. };
  6998. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  6999. struct snd_ctl_elem_value *ucontrol)
  7000. {
  7001. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7002. int value = ucontrol->value.integer.value[0];
  7003. switch (value) {
  7004. case 0:
  7005. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  7006. break;
  7007. case 1:
  7008. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  7009. break;
  7010. case 2:
  7011. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  7012. break;
  7013. default:
  7014. pr_err("%s: data_format invalid\n", __func__);
  7015. break;
  7016. }
  7017. pr_debug("%s: data_format = %d\n",
  7018. __func__, dai_data->port_cfg.tdm.data_format);
  7019. return 0;
  7020. }
  7021. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  7022. struct snd_ctl_elem_value *ucontrol)
  7023. {
  7024. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7025. ucontrol->value.integer.value[0] =
  7026. dai_data->port_cfg.tdm.data_format;
  7027. pr_debug("%s: data_format = %d\n",
  7028. __func__, dai_data->port_cfg.tdm.data_format);
  7029. return 0;
  7030. }
  7031. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  7032. struct snd_ctl_elem_value *ucontrol)
  7033. {
  7034. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7035. int value = ucontrol->value.integer.value[0];
  7036. dai_data->port_cfg.custom_tdm_header.header_type = value;
  7037. pr_debug("%s: header_type = %d\n",
  7038. __func__,
  7039. dai_data->port_cfg.custom_tdm_header.header_type);
  7040. return 0;
  7041. }
  7042. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  7043. struct snd_ctl_elem_value *ucontrol)
  7044. {
  7045. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7046. ucontrol->value.integer.value[0] =
  7047. dai_data->port_cfg.custom_tdm_header.header_type;
  7048. pr_debug("%s: header_type = %d\n",
  7049. __func__,
  7050. dai_data->port_cfg.custom_tdm_header.header_type);
  7051. return 0;
  7052. }
  7053. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  7054. struct snd_ctl_elem_value *ucontrol)
  7055. {
  7056. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7057. int i = 0;
  7058. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7059. dai_data->port_cfg.custom_tdm_header.header[i] =
  7060. (u16)ucontrol->value.integer.value[i];
  7061. pr_debug("%s: header #%d = 0x%x\n",
  7062. __func__, i,
  7063. dai_data->port_cfg.custom_tdm_header.header[i]);
  7064. }
  7065. return 0;
  7066. }
  7067. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  7068. struct snd_ctl_elem_value *ucontrol)
  7069. {
  7070. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7071. int i = 0;
  7072. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7073. ucontrol->value.integer.value[i] =
  7074. dai_data->port_cfg.custom_tdm_header.header[i];
  7075. pr_debug("%s: header #%d = 0x%x\n",
  7076. __func__, i,
  7077. dai_data->port_cfg.custom_tdm_header.header[i]);
  7078. }
  7079. return 0;
  7080. }
  7081. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  7082. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  7083. msm_dai_q6_tdm_data_format_get,
  7084. msm_dai_q6_tdm_data_format_put),
  7085. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  7086. msm_dai_q6_tdm_data_format_get,
  7087. msm_dai_q6_tdm_data_format_put),
  7088. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  7089. msm_dai_q6_tdm_data_format_get,
  7090. msm_dai_q6_tdm_data_format_put),
  7091. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  7092. msm_dai_q6_tdm_data_format_get,
  7093. msm_dai_q6_tdm_data_format_put),
  7094. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  7095. msm_dai_q6_tdm_data_format_get,
  7096. msm_dai_q6_tdm_data_format_put),
  7097. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  7098. msm_dai_q6_tdm_data_format_get,
  7099. msm_dai_q6_tdm_data_format_put),
  7100. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  7101. msm_dai_q6_tdm_data_format_get,
  7102. msm_dai_q6_tdm_data_format_put),
  7103. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  7104. msm_dai_q6_tdm_data_format_get,
  7105. msm_dai_q6_tdm_data_format_put),
  7106. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  7107. msm_dai_q6_tdm_data_format_get,
  7108. msm_dai_q6_tdm_data_format_put),
  7109. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  7110. msm_dai_q6_tdm_data_format_get,
  7111. msm_dai_q6_tdm_data_format_put),
  7112. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  7113. msm_dai_q6_tdm_data_format_get,
  7114. msm_dai_q6_tdm_data_format_put),
  7115. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  7116. msm_dai_q6_tdm_data_format_get,
  7117. msm_dai_q6_tdm_data_format_put),
  7118. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  7119. msm_dai_q6_tdm_data_format_get,
  7120. msm_dai_q6_tdm_data_format_put),
  7121. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  7122. msm_dai_q6_tdm_data_format_get,
  7123. msm_dai_q6_tdm_data_format_put),
  7124. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  7125. msm_dai_q6_tdm_data_format_get,
  7126. msm_dai_q6_tdm_data_format_put),
  7127. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  7128. msm_dai_q6_tdm_data_format_get,
  7129. msm_dai_q6_tdm_data_format_put),
  7130. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  7131. msm_dai_q6_tdm_data_format_get,
  7132. msm_dai_q6_tdm_data_format_put),
  7133. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  7134. msm_dai_q6_tdm_data_format_get,
  7135. msm_dai_q6_tdm_data_format_put),
  7136. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  7137. msm_dai_q6_tdm_data_format_get,
  7138. msm_dai_q6_tdm_data_format_put),
  7139. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  7140. msm_dai_q6_tdm_data_format_get,
  7141. msm_dai_q6_tdm_data_format_put),
  7142. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  7143. msm_dai_q6_tdm_data_format_get,
  7144. msm_dai_q6_tdm_data_format_put),
  7145. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  7146. msm_dai_q6_tdm_data_format_get,
  7147. msm_dai_q6_tdm_data_format_put),
  7148. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  7149. msm_dai_q6_tdm_data_format_get,
  7150. msm_dai_q6_tdm_data_format_put),
  7151. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  7152. msm_dai_q6_tdm_data_format_get,
  7153. msm_dai_q6_tdm_data_format_put),
  7154. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  7155. msm_dai_q6_tdm_data_format_get,
  7156. msm_dai_q6_tdm_data_format_put),
  7157. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  7158. msm_dai_q6_tdm_data_format_get,
  7159. msm_dai_q6_tdm_data_format_put),
  7160. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  7161. msm_dai_q6_tdm_data_format_get,
  7162. msm_dai_q6_tdm_data_format_put),
  7163. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  7164. msm_dai_q6_tdm_data_format_get,
  7165. msm_dai_q6_tdm_data_format_put),
  7166. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  7167. msm_dai_q6_tdm_data_format_get,
  7168. msm_dai_q6_tdm_data_format_put),
  7169. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  7170. msm_dai_q6_tdm_data_format_get,
  7171. msm_dai_q6_tdm_data_format_put),
  7172. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  7173. msm_dai_q6_tdm_data_format_get,
  7174. msm_dai_q6_tdm_data_format_put),
  7175. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  7176. msm_dai_q6_tdm_data_format_get,
  7177. msm_dai_q6_tdm_data_format_put),
  7178. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7179. msm_dai_q6_tdm_data_format_get,
  7180. msm_dai_q6_tdm_data_format_put),
  7181. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7182. msm_dai_q6_tdm_data_format_get,
  7183. msm_dai_q6_tdm_data_format_put),
  7184. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7185. msm_dai_q6_tdm_data_format_get,
  7186. msm_dai_q6_tdm_data_format_put),
  7187. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7188. msm_dai_q6_tdm_data_format_get,
  7189. msm_dai_q6_tdm_data_format_put),
  7190. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7191. msm_dai_q6_tdm_data_format_get,
  7192. msm_dai_q6_tdm_data_format_put),
  7193. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7194. msm_dai_q6_tdm_data_format_get,
  7195. msm_dai_q6_tdm_data_format_put),
  7196. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7197. msm_dai_q6_tdm_data_format_get,
  7198. msm_dai_q6_tdm_data_format_put),
  7199. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7200. msm_dai_q6_tdm_data_format_get,
  7201. msm_dai_q6_tdm_data_format_put),
  7202. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7203. msm_dai_q6_tdm_data_format_get,
  7204. msm_dai_q6_tdm_data_format_put),
  7205. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7206. msm_dai_q6_tdm_data_format_get,
  7207. msm_dai_q6_tdm_data_format_put),
  7208. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7209. msm_dai_q6_tdm_data_format_get,
  7210. msm_dai_q6_tdm_data_format_put),
  7211. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7212. msm_dai_q6_tdm_data_format_get,
  7213. msm_dai_q6_tdm_data_format_put),
  7214. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7215. msm_dai_q6_tdm_data_format_get,
  7216. msm_dai_q6_tdm_data_format_put),
  7217. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7218. msm_dai_q6_tdm_data_format_get,
  7219. msm_dai_q6_tdm_data_format_put),
  7220. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7221. msm_dai_q6_tdm_data_format_get,
  7222. msm_dai_q6_tdm_data_format_put),
  7223. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7224. msm_dai_q6_tdm_data_format_get,
  7225. msm_dai_q6_tdm_data_format_put),
  7226. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7227. msm_dai_q6_tdm_data_format_get,
  7228. msm_dai_q6_tdm_data_format_put),
  7229. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7230. msm_dai_q6_tdm_data_format_get,
  7231. msm_dai_q6_tdm_data_format_put),
  7232. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7233. msm_dai_q6_tdm_data_format_get,
  7234. msm_dai_q6_tdm_data_format_put),
  7235. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7236. msm_dai_q6_tdm_data_format_get,
  7237. msm_dai_q6_tdm_data_format_put),
  7238. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7239. msm_dai_q6_tdm_data_format_get,
  7240. msm_dai_q6_tdm_data_format_put),
  7241. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7242. msm_dai_q6_tdm_data_format_get,
  7243. msm_dai_q6_tdm_data_format_put),
  7244. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7245. msm_dai_q6_tdm_data_format_get,
  7246. msm_dai_q6_tdm_data_format_put),
  7247. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7248. msm_dai_q6_tdm_data_format_get,
  7249. msm_dai_q6_tdm_data_format_put),
  7250. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7251. msm_dai_q6_tdm_data_format_get,
  7252. msm_dai_q6_tdm_data_format_put),
  7253. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7254. msm_dai_q6_tdm_data_format_get,
  7255. msm_dai_q6_tdm_data_format_put),
  7256. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7257. msm_dai_q6_tdm_data_format_get,
  7258. msm_dai_q6_tdm_data_format_put),
  7259. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7260. msm_dai_q6_tdm_data_format_get,
  7261. msm_dai_q6_tdm_data_format_put),
  7262. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7263. msm_dai_q6_tdm_data_format_get,
  7264. msm_dai_q6_tdm_data_format_put),
  7265. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7266. msm_dai_q6_tdm_data_format_get,
  7267. msm_dai_q6_tdm_data_format_put),
  7268. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7269. msm_dai_q6_tdm_data_format_get,
  7270. msm_dai_q6_tdm_data_format_put),
  7271. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7272. msm_dai_q6_tdm_data_format_get,
  7273. msm_dai_q6_tdm_data_format_put),
  7274. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7275. msm_dai_q6_tdm_data_format_get,
  7276. msm_dai_q6_tdm_data_format_put),
  7277. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7278. msm_dai_q6_tdm_data_format_get,
  7279. msm_dai_q6_tdm_data_format_put),
  7280. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7281. msm_dai_q6_tdm_data_format_get,
  7282. msm_dai_q6_tdm_data_format_put),
  7283. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7284. msm_dai_q6_tdm_data_format_get,
  7285. msm_dai_q6_tdm_data_format_put),
  7286. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7287. msm_dai_q6_tdm_data_format_get,
  7288. msm_dai_q6_tdm_data_format_put),
  7289. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7290. msm_dai_q6_tdm_data_format_get,
  7291. msm_dai_q6_tdm_data_format_put),
  7292. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7293. msm_dai_q6_tdm_data_format_get,
  7294. msm_dai_q6_tdm_data_format_put),
  7295. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7296. msm_dai_q6_tdm_data_format_get,
  7297. msm_dai_q6_tdm_data_format_put),
  7298. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7299. msm_dai_q6_tdm_data_format_get,
  7300. msm_dai_q6_tdm_data_format_put),
  7301. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7302. msm_dai_q6_tdm_data_format_get,
  7303. msm_dai_q6_tdm_data_format_put),
  7304. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7305. msm_dai_q6_tdm_data_format_get,
  7306. msm_dai_q6_tdm_data_format_put),
  7307. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7308. msm_dai_q6_tdm_data_format_get,
  7309. msm_dai_q6_tdm_data_format_put),
  7310. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7311. msm_dai_q6_tdm_data_format_get,
  7312. msm_dai_q6_tdm_data_format_put),
  7313. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7314. msm_dai_q6_tdm_data_format_get,
  7315. msm_dai_q6_tdm_data_format_put),
  7316. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7317. msm_dai_q6_tdm_data_format_get,
  7318. msm_dai_q6_tdm_data_format_put),
  7319. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7320. msm_dai_q6_tdm_data_format_get,
  7321. msm_dai_q6_tdm_data_format_put),
  7322. SOC_ENUM_EXT("SEN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7323. msm_dai_q6_tdm_data_format_get,
  7324. msm_dai_q6_tdm_data_format_put),
  7325. SOC_ENUM_EXT("SEN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7326. msm_dai_q6_tdm_data_format_get,
  7327. msm_dai_q6_tdm_data_format_put),
  7328. SOC_ENUM_EXT("SEN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7329. msm_dai_q6_tdm_data_format_get,
  7330. msm_dai_q6_tdm_data_format_put),
  7331. SOC_ENUM_EXT("SEN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7332. msm_dai_q6_tdm_data_format_get,
  7333. msm_dai_q6_tdm_data_format_put),
  7334. SOC_ENUM_EXT("SEN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7335. msm_dai_q6_tdm_data_format_get,
  7336. msm_dai_q6_tdm_data_format_put),
  7337. SOC_ENUM_EXT("SEN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7338. msm_dai_q6_tdm_data_format_get,
  7339. msm_dai_q6_tdm_data_format_put),
  7340. SOC_ENUM_EXT("SEN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7341. msm_dai_q6_tdm_data_format_get,
  7342. msm_dai_q6_tdm_data_format_put),
  7343. SOC_ENUM_EXT("SEN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7344. msm_dai_q6_tdm_data_format_get,
  7345. msm_dai_q6_tdm_data_format_put),
  7346. SOC_ENUM_EXT("SEN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7347. msm_dai_q6_tdm_data_format_get,
  7348. msm_dai_q6_tdm_data_format_put),
  7349. SOC_ENUM_EXT("SEN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7350. msm_dai_q6_tdm_data_format_get,
  7351. msm_dai_q6_tdm_data_format_put),
  7352. SOC_ENUM_EXT("SEN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7353. msm_dai_q6_tdm_data_format_get,
  7354. msm_dai_q6_tdm_data_format_put),
  7355. SOC_ENUM_EXT("SEN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7356. msm_dai_q6_tdm_data_format_get,
  7357. msm_dai_q6_tdm_data_format_put),
  7358. SOC_ENUM_EXT("SEN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7359. msm_dai_q6_tdm_data_format_get,
  7360. msm_dai_q6_tdm_data_format_put),
  7361. SOC_ENUM_EXT("SEN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7362. msm_dai_q6_tdm_data_format_get,
  7363. msm_dai_q6_tdm_data_format_put),
  7364. SOC_ENUM_EXT("SEN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7365. msm_dai_q6_tdm_data_format_get,
  7366. msm_dai_q6_tdm_data_format_put),
  7367. SOC_ENUM_EXT("SEN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7368. msm_dai_q6_tdm_data_format_get,
  7369. msm_dai_q6_tdm_data_format_put),
  7370. };
  7371. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  7372. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  7373. msm_dai_q6_tdm_header_type_get,
  7374. msm_dai_q6_tdm_header_type_put),
  7375. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  7376. msm_dai_q6_tdm_header_type_get,
  7377. msm_dai_q6_tdm_header_type_put),
  7378. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  7379. msm_dai_q6_tdm_header_type_get,
  7380. msm_dai_q6_tdm_header_type_put),
  7381. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  7382. msm_dai_q6_tdm_header_type_get,
  7383. msm_dai_q6_tdm_header_type_put),
  7384. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  7385. msm_dai_q6_tdm_header_type_get,
  7386. msm_dai_q6_tdm_header_type_put),
  7387. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  7388. msm_dai_q6_tdm_header_type_get,
  7389. msm_dai_q6_tdm_header_type_put),
  7390. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  7391. msm_dai_q6_tdm_header_type_get,
  7392. msm_dai_q6_tdm_header_type_put),
  7393. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  7394. msm_dai_q6_tdm_header_type_get,
  7395. msm_dai_q6_tdm_header_type_put),
  7396. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  7397. msm_dai_q6_tdm_header_type_get,
  7398. msm_dai_q6_tdm_header_type_put),
  7399. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  7400. msm_dai_q6_tdm_header_type_get,
  7401. msm_dai_q6_tdm_header_type_put),
  7402. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  7403. msm_dai_q6_tdm_header_type_get,
  7404. msm_dai_q6_tdm_header_type_put),
  7405. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  7406. msm_dai_q6_tdm_header_type_get,
  7407. msm_dai_q6_tdm_header_type_put),
  7408. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  7409. msm_dai_q6_tdm_header_type_get,
  7410. msm_dai_q6_tdm_header_type_put),
  7411. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  7412. msm_dai_q6_tdm_header_type_get,
  7413. msm_dai_q6_tdm_header_type_put),
  7414. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  7415. msm_dai_q6_tdm_header_type_get,
  7416. msm_dai_q6_tdm_header_type_put),
  7417. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  7418. msm_dai_q6_tdm_header_type_get,
  7419. msm_dai_q6_tdm_header_type_put),
  7420. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  7421. msm_dai_q6_tdm_header_type_get,
  7422. msm_dai_q6_tdm_header_type_put),
  7423. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  7424. msm_dai_q6_tdm_header_type_get,
  7425. msm_dai_q6_tdm_header_type_put),
  7426. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  7427. msm_dai_q6_tdm_header_type_get,
  7428. msm_dai_q6_tdm_header_type_put),
  7429. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  7430. msm_dai_q6_tdm_header_type_get,
  7431. msm_dai_q6_tdm_header_type_put),
  7432. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  7433. msm_dai_q6_tdm_header_type_get,
  7434. msm_dai_q6_tdm_header_type_put),
  7435. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  7436. msm_dai_q6_tdm_header_type_get,
  7437. msm_dai_q6_tdm_header_type_put),
  7438. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  7439. msm_dai_q6_tdm_header_type_get,
  7440. msm_dai_q6_tdm_header_type_put),
  7441. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  7442. msm_dai_q6_tdm_header_type_get,
  7443. msm_dai_q6_tdm_header_type_put),
  7444. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  7445. msm_dai_q6_tdm_header_type_get,
  7446. msm_dai_q6_tdm_header_type_put),
  7447. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  7448. msm_dai_q6_tdm_header_type_get,
  7449. msm_dai_q6_tdm_header_type_put),
  7450. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  7451. msm_dai_q6_tdm_header_type_get,
  7452. msm_dai_q6_tdm_header_type_put),
  7453. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  7454. msm_dai_q6_tdm_header_type_get,
  7455. msm_dai_q6_tdm_header_type_put),
  7456. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  7457. msm_dai_q6_tdm_header_type_get,
  7458. msm_dai_q6_tdm_header_type_put),
  7459. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  7460. msm_dai_q6_tdm_header_type_get,
  7461. msm_dai_q6_tdm_header_type_put),
  7462. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  7463. msm_dai_q6_tdm_header_type_get,
  7464. msm_dai_q6_tdm_header_type_put),
  7465. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  7466. msm_dai_q6_tdm_header_type_get,
  7467. msm_dai_q6_tdm_header_type_put),
  7468. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7469. msm_dai_q6_tdm_header_type_get,
  7470. msm_dai_q6_tdm_header_type_put),
  7471. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7472. msm_dai_q6_tdm_header_type_get,
  7473. msm_dai_q6_tdm_header_type_put),
  7474. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7475. msm_dai_q6_tdm_header_type_get,
  7476. msm_dai_q6_tdm_header_type_put),
  7477. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7478. msm_dai_q6_tdm_header_type_get,
  7479. msm_dai_q6_tdm_header_type_put),
  7480. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7481. msm_dai_q6_tdm_header_type_get,
  7482. msm_dai_q6_tdm_header_type_put),
  7483. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7484. msm_dai_q6_tdm_header_type_get,
  7485. msm_dai_q6_tdm_header_type_put),
  7486. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7487. msm_dai_q6_tdm_header_type_get,
  7488. msm_dai_q6_tdm_header_type_put),
  7489. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7490. msm_dai_q6_tdm_header_type_get,
  7491. msm_dai_q6_tdm_header_type_put),
  7492. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7493. msm_dai_q6_tdm_header_type_get,
  7494. msm_dai_q6_tdm_header_type_put),
  7495. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7496. msm_dai_q6_tdm_header_type_get,
  7497. msm_dai_q6_tdm_header_type_put),
  7498. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7499. msm_dai_q6_tdm_header_type_get,
  7500. msm_dai_q6_tdm_header_type_put),
  7501. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7502. msm_dai_q6_tdm_header_type_get,
  7503. msm_dai_q6_tdm_header_type_put),
  7504. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7505. msm_dai_q6_tdm_header_type_get,
  7506. msm_dai_q6_tdm_header_type_put),
  7507. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7508. msm_dai_q6_tdm_header_type_get,
  7509. msm_dai_q6_tdm_header_type_put),
  7510. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7511. msm_dai_q6_tdm_header_type_get,
  7512. msm_dai_q6_tdm_header_type_put),
  7513. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7514. msm_dai_q6_tdm_header_type_get,
  7515. msm_dai_q6_tdm_header_type_put),
  7516. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7517. msm_dai_q6_tdm_header_type_get,
  7518. msm_dai_q6_tdm_header_type_put),
  7519. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7520. msm_dai_q6_tdm_header_type_get,
  7521. msm_dai_q6_tdm_header_type_put),
  7522. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7523. msm_dai_q6_tdm_header_type_get,
  7524. msm_dai_q6_tdm_header_type_put),
  7525. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7526. msm_dai_q6_tdm_header_type_get,
  7527. msm_dai_q6_tdm_header_type_put),
  7528. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7529. msm_dai_q6_tdm_header_type_get,
  7530. msm_dai_q6_tdm_header_type_put),
  7531. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7532. msm_dai_q6_tdm_header_type_get,
  7533. msm_dai_q6_tdm_header_type_put),
  7534. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7535. msm_dai_q6_tdm_header_type_get,
  7536. msm_dai_q6_tdm_header_type_put),
  7537. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7538. msm_dai_q6_tdm_header_type_get,
  7539. msm_dai_q6_tdm_header_type_put),
  7540. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7541. msm_dai_q6_tdm_header_type_get,
  7542. msm_dai_q6_tdm_header_type_put),
  7543. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7544. msm_dai_q6_tdm_header_type_get,
  7545. msm_dai_q6_tdm_header_type_put),
  7546. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7547. msm_dai_q6_tdm_header_type_get,
  7548. msm_dai_q6_tdm_header_type_put),
  7549. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7550. msm_dai_q6_tdm_header_type_get,
  7551. msm_dai_q6_tdm_header_type_put),
  7552. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7553. msm_dai_q6_tdm_header_type_get,
  7554. msm_dai_q6_tdm_header_type_put),
  7555. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7556. msm_dai_q6_tdm_header_type_get,
  7557. msm_dai_q6_tdm_header_type_put),
  7558. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7559. msm_dai_q6_tdm_header_type_get,
  7560. msm_dai_q6_tdm_header_type_put),
  7561. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7562. msm_dai_q6_tdm_header_type_get,
  7563. msm_dai_q6_tdm_header_type_put),
  7564. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7565. msm_dai_q6_tdm_header_type_get,
  7566. msm_dai_q6_tdm_header_type_put),
  7567. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7568. msm_dai_q6_tdm_header_type_get,
  7569. msm_dai_q6_tdm_header_type_put),
  7570. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7571. msm_dai_q6_tdm_header_type_get,
  7572. msm_dai_q6_tdm_header_type_put),
  7573. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7574. msm_dai_q6_tdm_header_type_get,
  7575. msm_dai_q6_tdm_header_type_put),
  7576. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7577. msm_dai_q6_tdm_header_type_get,
  7578. msm_dai_q6_tdm_header_type_put),
  7579. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7580. msm_dai_q6_tdm_header_type_get,
  7581. msm_dai_q6_tdm_header_type_put),
  7582. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7583. msm_dai_q6_tdm_header_type_get,
  7584. msm_dai_q6_tdm_header_type_put),
  7585. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7586. msm_dai_q6_tdm_header_type_get,
  7587. msm_dai_q6_tdm_header_type_put),
  7588. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7589. msm_dai_q6_tdm_header_type_get,
  7590. msm_dai_q6_tdm_header_type_put),
  7591. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7592. msm_dai_q6_tdm_header_type_get,
  7593. msm_dai_q6_tdm_header_type_put),
  7594. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7595. msm_dai_q6_tdm_header_type_get,
  7596. msm_dai_q6_tdm_header_type_put),
  7597. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7598. msm_dai_q6_tdm_header_type_get,
  7599. msm_dai_q6_tdm_header_type_put),
  7600. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7601. msm_dai_q6_tdm_header_type_get,
  7602. msm_dai_q6_tdm_header_type_put),
  7603. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7604. msm_dai_q6_tdm_header_type_get,
  7605. msm_dai_q6_tdm_header_type_put),
  7606. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7607. msm_dai_q6_tdm_header_type_get,
  7608. msm_dai_q6_tdm_header_type_put),
  7609. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7610. msm_dai_q6_tdm_header_type_get,
  7611. msm_dai_q6_tdm_header_type_put),
  7612. SOC_ENUM_EXT("SEN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7613. msm_dai_q6_tdm_header_type_get,
  7614. msm_dai_q6_tdm_header_type_put),
  7615. SOC_ENUM_EXT("SEN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7616. msm_dai_q6_tdm_header_type_get,
  7617. msm_dai_q6_tdm_header_type_put),
  7618. SOC_ENUM_EXT("SEN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7619. msm_dai_q6_tdm_header_type_get,
  7620. msm_dai_q6_tdm_header_type_put),
  7621. SOC_ENUM_EXT("SEN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7622. msm_dai_q6_tdm_header_type_get,
  7623. msm_dai_q6_tdm_header_type_put),
  7624. SOC_ENUM_EXT("SEN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7625. msm_dai_q6_tdm_header_type_get,
  7626. msm_dai_q6_tdm_header_type_put),
  7627. SOC_ENUM_EXT("SEN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7628. msm_dai_q6_tdm_header_type_get,
  7629. msm_dai_q6_tdm_header_type_put),
  7630. SOC_ENUM_EXT("SEN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7631. msm_dai_q6_tdm_header_type_get,
  7632. msm_dai_q6_tdm_header_type_put),
  7633. SOC_ENUM_EXT("SEN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7634. msm_dai_q6_tdm_header_type_get,
  7635. msm_dai_q6_tdm_header_type_put),
  7636. SOC_ENUM_EXT("SEN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7637. msm_dai_q6_tdm_header_type_get,
  7638. msm_dai_q6_tdm_header_type_put),
  7639. SOC_ENUM_EXT("SEN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7640. msm_dai_q6_tdm_header_type_get,
  7641. msm_dai_q6_tdm_header_type_put),
  7642. SOC_ENUM_EXT("SEN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7643. msm_dai_q6_tdm_header_type_get,
  7644. msm_dai_q6_tdm_header_type_put),
  7645. SOC_ENUM_EXT("SEN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7646. msm_dai_q6_tdm_header_type_get,
  7647. msm_dai_q6_tdm_header_type_put),
  7648. SOC_ENUM_EXT("SEN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7649. msm_dai_q6_tdm_header_type_get,
  7650. msm_dai_q6_tdm_header_type_put),
  7651. SOC_ENUM_EXT("SEN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7652. msm_dai_q6_tdm_header_type_get,
  7653. msm_dai_q6_tdm_header_type_put),
  7654. SOC_ENUM_EXT("SEN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7655. msm_dai_q6_tdm_header_type_get,
  7656. msm_dai_q6_tdm_header_type_put),
  7657. SOC_ENUM_EXT("SEN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7658. msm_dai_q6_tdm_header_type_get,
  7659. msm_dai_q6_tdm_header_type_put),
  7660. };
  7661. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  7662. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  7663. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7664. msm_dai_q6_tdm_header_get,
  7665. msm_dai_q6_tdm_header_put),
  7666. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  7667. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7668. msm_dai_q6_tdm_header_get,
  7669. msm_dai_q6_tdm_header_put),
  7670. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  7671. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7672. msm_dai_q6_tdm_header_get,
  7673. msm_dai_q6_tdm_header_put),
  7674. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  7675. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7676. msm_dai_q6_tdm_header_get,
  7677. msm_dai_q6_tdm_header_put),
  7678. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  7679. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7680. msm_dai_q6_tdm_header_get,
  7681. msm_dai_q6_tdm_header_put),
  7682. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  7683. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7684. msm_dai_q6_tdm_header_get,
  7685. msm_dai_q6_tdm_header_put),
  7686. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  7687. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7688. msm_dai_q6_tdm_header_get,
  7689. msm_dai_q6_tdm_header_put),
  7690. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  7691. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7692. msm_dai_q6_tdm_header_get,
  7693. msm_dai_q6_tdm_header_put),
  7694. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  7695. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7696. msm_dai_q6_tdm_header_get,
  7697. msm_dai_q6_tdm_header_put),
  7698. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  7699. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7700. msm_dai_q6_tdm_header_get,
  7701. msm_dai_q6_tdm_header_put),
  7702. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  7703. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7704. msm_dai_q6_tdm_header_get,
  7705. msm_dai_q6_tdm_header_put),
  7706. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  7707. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7708. msm_dai_q6_tdm_header_get,
  7709. msm_dai_q6_tdm_header_put),
  7710. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  7711. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7712. msm_dai_q6_tdm_header_get,
  7713. msm_dai_q6_tdm_header_put),
  7714. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  7715. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7716. msm_dai_q6_tdm_header_get,
  7717. msm_dai_q6_tdm_header_put),
  7718. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  7719. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7720. msm_dai_q6_tdm_header_get,
  7721. msm_dai_q6_tdm_header_put),
  7722. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  7723. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7724. msm_dai_q6_tdm_header_get,
  7725. msm_dai_q6_tdm_header_put),
  7726. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  7727. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7728. msm_dai_q6_tdm_header_get,
  7729. msm_dai_q6_tdm_header_put),
  7730. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  7731. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7732. msm_dai_q6_tdm_header_get,
  7733. msm_dai_q6_tdm_header_put),
  7734. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  7735. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7736. msm_dai_q6_tdm_header_get,
  7737. msm_dai_q6_tdm_header_put),
  7738. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  7739. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7740. msm_dai_q6_tdm_header_get,
  7741. msm_dai_q6_tdm_header_put),
  7742. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  7743. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7744. msm_dai_q6_tdm_header_get,
  7745. msm_dai_q6_tdm_header_put),
  7746. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  7747. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7748. msm_dai_q6_tdm_header_get,
  7749. msm_dai_q6_tdm_header_put),
  7750. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  7751. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7752. msm_dai_q6_tdm_header_get,
  7753. msm_dai_q6_tdm_header_put),
  7754. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  7755. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7756. msm_dai_q6_tdm_header_get,
  7757. msm_dai_q6_tdm_header_put),
  7758. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  7759. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7760. msm_dai_q6_tdm_header_get,
  7761. msm_dai_q6_tdm_header_put),
  7762. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  7763. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7764. msm_dai_q6_tdm_header_get,
  7765. msm_dai_q6_tdm_header_put),
  7766. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  7767. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7768. msm_dai_q6_tdm_header_get,
  7769. msm_dai_q6_tdm_header_put),
  7770. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  7771. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7772. msm_dai_q6_tdm_header_get,
  7773. msm_dai_q6_tdm_header_put),
  7774. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  7775. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7776. msm_dai_q6_tdm_header_get,
  7777. msm_dai_q6_tdm_header_put),
  7778. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  7779. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7780. msm_dai_q6_tdm_header_get,
  7781. msm_dai_q6_tdm_header_put),
  7782. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  7783. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7784. msm_dai_q6_tdm_header_get,
  7785. msm_dai_q6_tdm_header_put),
  7786. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  7787. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7788. msm_dai_q6_tdm_header_get,
  7789. msm_dai_q6_tdm_header_put),
  7790. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  7791. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7792. msm_dai_q6_tdm_header_get,
  7793. msm_dai_q6_tdm_header_put),
  7794. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  7795. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7796. msm_dai_q6_tdm_header_get,
  7797. msm_dai_q6_tdm_header_put),
  7798. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  7799. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7800. msm_dai_q6_tdm_header_get,
  7801. msm_dai_q6_tdm_header_put),
  7802. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  7803. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7804. msm_dai_q6_tdm_header_get,
  7805. msm_dai_q6_tdm_header_put),
  7806. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  7807. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7808. msm_dai_q6_tdm_header_get,
  7809. msm_dai_q6_tdm_header_put),
  7810. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  7811. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7812. msm_dai_q6_tdm_header_get,
  7813. msm_dai_q6_tdm_header_put),
  7814. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  7815. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7816. msm_dai_q6_tdm_header_get,
  7817. msm_dai_q6_tdm_header_put),
  7818. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  7819. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7820. msm_dai_q6_tdm_header_get,
  7821. msm_dai_q6_tdm_header_put),
  7822. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  7823. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7824. msm_dai_q6_tdm_header_get,
  7825. msm_dai_q6_tdm_header_put),
  7826. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  7827. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7828. msm_dai_q6_tdm_header_get,
  7829. msm_dai_q6_tdm_header_put),
  7830. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  7831. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7832. msm_dai_q6_tdm_header_get,
  7833. msm_dai_q6_tdm_header_put),
  7834. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  7835. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7836. msm_dai_q6_tdm_header_get,
  7837. msm_dai_q6_tdm_header_put),
  7838. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  7839. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7840. msm_dai_q6_tdm_header_get,
  7841. msm_dai_q6_tdm_header_put),
  7842. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  7843. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7844. msm_dai_q6_tdm_header_get,
  7845. msm_dai_q6_tdm_header_put),
  7846. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  7847. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7848. msm_dai_q6_tdm_header_get,
  7849. msm_dai_q6_tdm_header_put),
  7850. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  7851. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7852. msm_dai_q6_tdm_header_get,
  7853. msm_dai_q6_tdm_header_put),
  7854. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  7855. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7856. msm_dai_q6_tdm_header_get,
  7857. msm_dai_q6_tdm_header_put),
  7858. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  7859. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7860. msm_dai_q6_tdm_header_get,
  7861. msm_dai_q6_tdm_header_put),
  7862. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  7863. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7864. msm_dai_q6_tdm_header_get,
  7865. msm_dai_q6_tdm_header_put),
  7866. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  7867. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7868. msm_dai_q6_tdm_header_get,
  7869. msm_dai_q6_tdm_header_put),
  7870. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  7871. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7872. msm_dai_q6_tdm_header_get,
  7873. msm_dai_q6_tdm_header_put),
  7874. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  7875. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7876. msm_dai_q6_tdm_header_get,
  7877. msm_dai_q6_tdm_header_put),
  7878. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  7879. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7880. msm_dai_q6_tdm_header_get,
  7881. msm_dai_q6_tdm_header_put),
  7882. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  7883. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7884. msm_dai_q6_tdm_header_get,
  7885. msm_dai_q6_tdm_header_put),
  7886. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  7887. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7888. msm_dai_q6_tdm_header_get,
  7889. msm_dai_q6_tdm_header_put),
  7890. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  7891. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7892. msm_dai_q6_tdm_header_get,
  7893. msm_dai_q6_tdm_header_put),
  7894. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  7895. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7896. msm_dai_q6_tdm_header_get,
  7897. msm_dai_q6_tdm_header_put),
  7898. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  7899. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7900. msm_dai_q6_tdm_header_get,
  7901. msm_dai_q6_tdm_header_put),
  7902. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  7903. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7904. msm_dai_q6_tdm_header_get,
  7905. msm_dai_q6_tdm_header_put),
  7906. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  7907. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7908. msm_dai_q6_tdm_header_get,
  7909. msm_dai_q6_tdm_header_put),
  7910. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  7911. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7912. msm_dai_q6_tdm_header_get,
  7913. msm_dai_q6_tdm_header_put),
  7914. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  7915. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7916. msm_dai_q6_tdm_header_get,
  7917. msm_dai_q6_tdm_header_put),
  7918. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  7919. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7920. msm_dai_q6_tdm_header_get,
  7921. msm_dai_q6_tdm_header_put),
  7922. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  7923. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7924. msm_dai_q6_tdm_header_get,
  7925. msm_dai_q6_tdm_header_put),
  7926. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  7927. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7928. msm_dai_q6_tdm_header_get,
  7929. msm_dai_q6_tdm_header_put),
  7930. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  7931. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7932. msm_dai_q6_tdm_header_get,
  7933. msm_dai_q6_tdm_header_put),
  7934. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  7935. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7936. msm_dai_q6_tdm_header_get,
  7937. msm_dai_q6_tdm_header_put),
  7938. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  7939. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7940. msm_dai_q6_tdm_header_get,
  7941. msm_dai_q6_tdm_header_put),
  7942. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  7943. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7944. msm_dai_q6_tdm_header_get,
  7945. msm_dai_q6_tdm_header_put),
  7946. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  7947. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7948. msm_dai_q6_tdm_header_get,
  7949. msm_dai_q6_tdm_header_put),
  7950. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  7951. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7952. msm_dai_q6_tdm_header_get,
  7953. msm_dai_q6_tdm_header_put),
  7954. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  7955. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7956. msm_dai_q6_tdm_header_get,
  7957. msm_dai_q6_tdm_header_put),
  7958. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  7959. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7960. msm_dai_q6_tdm_header_get,
  7961. msm_dai_q6_tdm_header_put),
  7962. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  7963. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7964. msm_dai_q6_tdm_header_get,
  7965. msm_dai_q6_tdm_header_put),
  7966. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  7967. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7968. msm_dai_q6_tdm_header_get,
  7969. msm_dai_q6_tdm_header_put),
  7970. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  7971. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7972. msm_dai_q6_tdm_header_get,
  7973. msm_dai_q6_tdm_header_put),
  7974. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  7975. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7976. msm_dai_q6_tdm_header_get,
  7977. msm_dai_q6_tdm_header_put),
  7978. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  7979. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7980. msm_dai_q6_tdm_header_get,
  7981. msm_dai_q6_tdm_header_put),
  7982. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_0 Header",
  7983. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7984. msm_dai_q6_tdm_header_get,
  7985. msm_dai_q6_tdm_header_put),
  7986. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_1 Header",
  7987. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7988. msm_dai_q6_tdm_header_get,
  7989. msm_dai_q6_tdm_header_put),
  7990. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_2 Header",
  7991. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7992. msm_dai_q6_tdm_header_get,
  7993. msm_dai_q6_tdm_header_put),
  7994. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_3 Header",
  7995. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7996. msm_dai_q6_tdm_header_get,
  7997. msm_dai_q6_tdm_header_put),
  7998. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_4 Header",
  7999. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8000. msm_dai_q6_tdm_header_get,
  8001. msm_dai_q6_tdm_header_put),
  8002. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_5 Header",
  8003. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8004. msm_dai_q6_tdm_header_get,
  8005. msm_dai_q6_tdm_header_put),
  8006. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_6 Header",
  8007. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8008. msm_dai_q6_tdm_header_get,
  8009. msm_dai_q6_tdm_header_put),
  8010. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_7 Header",
  8011. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8012. msm_dai_q6_tdm_header_get,
  8013. msm_dai_q6_tdm_header_put),
  8014. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_0 Header",
  8015. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8016. msm_dai_q6_tdm_header_get,
  8017. msm_dai_q6_tdm_header_put),
  8018. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_1 Header",
  8019. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8020. msm_dai_q6_tdm_header_get,
  8021. msm_dai_q6_tdm_header_put),
  8022. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_2 Header",
  8023. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8024. msm_dai_q6_tdm_header_get,
  8025. msm_dai_q6_tdm_header_put),
  8026. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_3 Header",
  8027. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8028. msm_dai_q6_tdm_header_get,
  8029. msm_dai_q6_tdm_header_put),
  8030. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_4 Header",
  8031. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8032. msm_dai_q6_tdm_header_get,
  8033. msm_dai_q6_tdm_header_put),
  8034. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_5 Header",
  8035. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8036. msm_dai_q6_tdm_header_get,
  8037. msm_dai_q6_tdm_header_put),
  8038. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_6 Header",
  8039. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8040. msm_dai_q6_tdm_header_get,
  8041. msm_dai_q6_tdm_header_put),
  8042. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_7 Header",
  8043. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8044. msm_dai_q6_tdm_header_get,
  8045. msm_dai_q6_tdm_header_put),
  8046. };
  8047. static int msm_dai_q6_tdm_set_clk(
  8048. struct msm_dai_q6_tdm_dai_data *dai_data,
  8049. u16 port_id, bool enable)
  8050. {
  8051. int rc = 0;
  8052. dai_data->clk_set.enable = enable;
  8053. rc = afe_set_lpass_clock_v2(port_id,
  8054. &dai_data->clk_set);
  8055. if (rc < 0)
  8056. pr_err("%s: afe lpass clock failed, err:%d\n",
  8057. __func__, rc);
  8058. return rc;
  8059. }
  8060. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  8061. {
  8062. int rc = 0;
  8063. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  8064. struct snd_kcontrol *data_format_kcontrol = NULL;
  8065. struct snd_kcontrol *header_type_kcontrol = NULL;
  8066. struct snd_kcontrol *header_kcontrol = NULL;
  8067. int port_idx = 0;
  8068. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  8069. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  8070. const struct snd_kcontrol_new *header_ctrl = NULL;
  8071. tdm_dai_data = dev_get_drvdata(dai->dev);
  8072. msm_dai_q6_set_dai_id(dai);
  8073. port_idx = msm_dai_q6_get_port_idx(dai->id);
  8074. if (port_idx < 0) {
  8075. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8076. __func__, dai->id);
  8077. rc = -EINVAL;
  8078. goto rtn;
  8079. }
  8080. data_format_ctrl =
  8081. &tdm_config_controls_data_format[port_idx];
  8082. header_type_ctrl =
  8083. &tdm_config_controls_header_type[port_idx];
  8084. header_ctrl =
  8085. &tdm_config_controls_header[port_idx];
  8086. if (data_format_ctrl) {
  8087. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  8088. tdm_dai_data);
  8089. rc = snd_ctl_add(dai->component->card->snd_card,
  8090. data_format_kcontrol);
  8091. if (rc < 0) {
  8092. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  8093. __func__, dai->name);
  8094. goto rtn;
  8095. }
  8096. }
  8097. if (header_type_ctrl) {
  8098. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  8099. tdm_dai_data);
  8100. rc = snd_ctl_add(dai->component->card->snd_card,
  8101. header_type_kcontrol);
  8102. if (rc < 0) {
  8103. if (data_format_kcontrol)
  8104. snd_ctl_remove(dai->component->card->snd_card,
  8105. data_format_kcontrol);
  8106. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  8107. __func__, dai->name);
  8108. goto rtn;
  8109. }
  8110. }
  8111. if (header_ctrl) {
  8112. header_kcontrol = snd_ctl_new1(header_ctrl,
  8113. tdm_dai_data);
  8114. rc = snd_ctl_add(dai->component->card->snd_card,
  8115. header_kcontrol);
  8116. if (rc < 0) {
  8117. if (header_type_kcontrol)
  8118. snd_ctl_remove(dai->component->card->snd_card,
  8119. header_type_kcontrol);
  8120. if (data_format_kcontrol)
  8121. snd_ctl_remove(dai->component->card->snd_card,
  8122. data_format_kcontrol);
  8123. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  8124. __func__, dai->name);
  8125. goto rtn;
  8126. }
  8127. }
  8128. if (tdm_dai_data->is_island_dai)
  8129. rc = msm_dai_q6_add_island_mx_ctls(
  8130. dai->component->card->snd_card,
  8131. dai->name,
  8132. dai->id, (void *)tdm_dai_data);
  8133. rc = msm_dai_q6_dai_add_route(dai);
  8134. rtn:
  8135. return rc;
  8136. }
  8137. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  8138. {
  8139. int rc = 0;
  8140. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  8141. dev_get_drvdata(dai->dev);
  8142. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  8143. int group_idx = 0;
  8144. atomic_t *group_ref = NULL;
  8145. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8146. if (group_idx < 0) {
  8147. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8148. __func__, dai->id);
  8149. return -EINVAL;
  8150. }
  8151. group_ref = &tdm_group_ref[group_idx];
  8152. /* If AFE port is still up, close it */
  8153. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  8154. rc = afe_close(dai->id); /* can block */
  8155. if (rc < 0) {
  8156. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  8157. __func__, dai->id);
  8158. }
  8159. atomic_dec(group_ref);
  8160. clear_bit(STATUS_PORT_STARTED,
  8161. tdm_dai_data->status_mask);
  8162. if (atomic_read(group_ref) == 0) {
  8163. rc = afe_port_group_enable(group_id,
  8164. NULL, false, NULL);
  8165. if (rc < 0) {
  8166. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  8167. group_id);
  8168. }
  8169. }
  8170. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8171. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  8172. dai->id, false);
  8173. if (rc < 0) {
  8174. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  8175. __func__, dai->id);
  8176. }
  8177. }
  8178. }
  8179. return 0;
  8180. }
  8181. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  8182. unsigned int tx_mask,
  8183. unsigned int rx_mask,
  8184. int slots, int slot_width)
  8185. {
  8186. int rc = 0;
  8187. struct msm_dai_q6_tdm_dai_data *dai_data =
  8188. dev_get_drvdata(dai->dev);
  8189. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8190. &dai_data->group_cfg.tdm_cfg;
  8191. unsigned int cap_mask;
  8192. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8193. /* HW only supports 16 and 32 bit slot width configuration */
  8194. if ((slot_width != 16) && (slot_width != 32)) {
  8195. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  8196. __func__, slot_width);
  8197. return -EINVAL;
  8198. }
  8199. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  8200. switch (slots) {
  8201. case 1:
  8202. cap_mask = 0x01;
  8203. break;
  8204. case 2:
  8205. cap_mask = 0x03;
  8206. break;
  8207. case 4:
  8208. cap_mask = 0x0F;
  8209. break;
  8210. case 8:
  8211. cap_mask = 0xFF;
  8212. break;
  8213. case 16:
  8214. cap_mask = 0xFFFF;
  8215. break;
  8216. case 32:
  8217. cap_mask = 0xFFFFFFFF;
  8218. break;
  8219. default:
  8220. dev_err(dai->dev, "%s: invalid slots %d\n",
  8221. __func__, slots);
  8222. return -EINVAL;
  8223. }
  8224. switch (dai->id) {
  8225. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8226. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8227. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8228. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8229. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8230. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8231. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8232. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8233. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8234. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8235. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8236. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8237. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8238. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8239. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8240. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8241. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8242. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8243. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8244. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8245. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8246. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8247. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8248. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8249. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8250. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8251. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8252. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8253. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8254. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8255. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8256. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8257. case AFE_PORT_ID_QUINARY_TDM_RX:
  8258. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8259. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8260. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8261. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8262. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8263. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8264. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8265. case AFE_PORT_ID_SENARY_TDM_RX:
  8266. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8267. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8268. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8269. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8270. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8271. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8272. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8273. tdm_group->nslots_per_frame = slots;
  8274. tdm_group->slot_width = slot_width;
  8275. tdm_group->slot_mask = rx_mask & cap_mask;
  8276. break;
  8277. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8278. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8279. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8280. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8281. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8282. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8283. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8284. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8285. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8286. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8287. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8288. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8289. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8290. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8291. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8292. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8293. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8294. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8295. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8296. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8297. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8298. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8299. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8300. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8301. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8302. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8303. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8304. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8305. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8306. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8307. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8308. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8309. case AFE_PORT_ID_QUINARY_TDM_TX:
  8310. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8311. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8312. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8313. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8314. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8315. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8316. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8317. case AFE_PORT_ID_SENARY_TDM_TX:
  8318. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8319. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8320. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8321. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8322. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8323. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8324. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8325. tdm_group->nslots_per_frame = slots;
  8326. tdm_group->slot_width = slot_width;
  8327. tdm_group->slot_mask = tx_mask & cap_mask;
  8328. break;
  8329. default:
  8330. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8331. __func__, dai->id);
  8332. return -EINVAL;
  8333. }
  8334. return rc;
  8335. }
  8336. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  8337. int clk_id, unsigned int freq, int dir)
  8338. {
  8339. struct msm_dai_q6_tdm_dai_data *dai_data =
  8340. dev_get_drvdata(dai->dev);
  8341. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  8342. (dai->id <= AFE_PORT_ID_SENARY_TDM_TX_7)) {
  8343. dai_data->clk_set.clk_freq_in_hz = freq;
  8344. } else {
  8345. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8346. __func__, dai->id);
  8347. return -EINVAL;
  8348. }
  8349. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  8350. __func__, dai->id, freq);
  8351. return 0;
  8352. }
  8353. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  8354. unsigned int tx_num, unsigned int *tx_slot,
  8355. unsigned int rx_num, unsigned int *rx_slot)
  8356. {
  8357. int rc = 0;
  8358. struct msm_dai_q6_tdm_dai_data *dai_data =
  8359. dev_get_drvdata(dai->dev);
  8360. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8361. &dai_data->port_cfg.slot_mapping;
  8362. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8363. &dai_data->port_cfg.slot_mapping_v2;
  8364. int i = 0;
  8365. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8366. switch (dai->id) {
  8367. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8368. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8369. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8370. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8371. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8372. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8373. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8374. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8375. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8376. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8377. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8378. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8379. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8380. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8381. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8382. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8383. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8384. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8385. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8386. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8387. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8388. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8389. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8390. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8391. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8392. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8393. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8394. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8395. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8396. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8397. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8398. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8399. case AFE_PORT_ID_QUINARY_TDM_RX:
  8400. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8401. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8402. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8403. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8404. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8405. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8406. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8407. case AFE_PORT_ID_SENARY_TDM_RX:
  8408. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8409. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8410. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8411. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8412. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8413. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8414. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8415. if (q6core_get_avcs_api_version_per_service(
  8416. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8417. if (!rx_slot) {
  8418. dev_err(dai->dev, "%s: rx slot not found\n",
  8419. __func__);
  8420. return -EINVAL;
  8421. }
  8422. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8423. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8424. __func__,
  8425. rx_num);
  8426. return -EINVAL;
  8427. }
  8428. for (i = 0; i < rx_num; i++)
  8429. slot_mapping_v2->offset[i] = rx_slot[i];
  8430. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8431. i++)
  8432. slot_mapping_v2->offset[i] =
  8433. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8434. slot_mapping_v2->num_channel = rx_num;
  8435. } else {
  8436. if (!rx_slot) {
  8437. dev_err(dai->dev, "%s: rx slot not found\n",
  8438. __func__);
  8439. return -EINVAL;
  8440. }
  8441. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8442. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8443. __func__,
  8444. rx_num);
  8445. return -EINVAL;
  8446. }
  8447. for (i = 0; i < rx_num; i++)
  8448. slot_mapping->offset[i] = rx_slot[i];
  8449. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8450. slot_mapping->offset[i] =
  8451. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8452. slot_mapping->num_channel = rx_num;
  8453. }
  8454. break;
  8455. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8456. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8457. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8458. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8459. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8460. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8461. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8462. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8463. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8464. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8465. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8466. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8467. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8468. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8469. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8470. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8471. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8472. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8473. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8474. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8475. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8476. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8477. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8478. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8479. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8480. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8481. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8482. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8483. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8484. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8485. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8486. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8487. case AFE_PORT_ID_QUINARY_TDM_TX:
  8488. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8489. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8490. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8491. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8492. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8493. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8494. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8495. case AFE_PORT_ID_SENARY_TDM_TX:
  8496. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8497. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8498. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8499. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8500. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8501. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8502. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8503. if (q6core_get_avcs_api_version_per_service(
  8504. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8505. if (!tx_slot) {
  8506. dev_err(dai->dev, "%s: tx slot not found\n",
  8507. __func__);
  8508. return -EINVAL;
  8509. }
  8510. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8511. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8512. __func__,
  8513. tx_num);
  8514. return -EINVAL;
  8515. }
  8516. for (i = 0; i < tx_num; i++)
  8517. slot_mapping_v2->offset[i] = tx_slot[i];
  8518. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8519. i++)
  8520. slot_mapping_v2->offset[i] =
  8521. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8522. slot_mapping_v2->num_channel = tx_num;
  8523. } else {
  8524. if (!tx_slot) {
  8525. dev_err(dai->dev, "%s: tx slot not found\n",
  8526. __func__);
  8527. return -EINVAL;
  8528. }
  8529. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8530. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8531. __func__,
  8532. tx_num);
  8533. return -EINVAL;
  8534. }
  8535. for (i = 0; i < tx_num; i++)
  8536. slot_mapping->offset[i] = tx_slot[i];
  8537. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8538. slot_mapping->offset[i] =
  8539. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8540. slot_mapping->num_channel = tx_num;
  8541. }
  8542. break;
  8543. default:
  8544. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8545. __func__, dai->id);
  8546. return -EINVAL;
  8547. }
  8548. return rc;
  8549. }
  8550. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  8551. struct snd_pcm_hw_params *params,
  8552. struct snd_soc_dai *dai)
  8553. {
  8554. struct msm_dai_q6_tdm_dai_data *dai_data =
  8555. dev_get_drvdata(dai->dev);
  8556. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8557. &dai_data->group_cfg.tdm_cfg;
  8558. struct afe_param_id_tdm_cfg *tdm =
  8559. &dai_data->port_cfg.tdm;
  8560. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8561. &dai_data->port_cfg.slot_mapping;
  8562. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8563. &dai_data->port_cfg.slot_mapping_v2;
  8564. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  8565. &dai_data->port_cfg.custom_tdm_header;
  8566. pr_debug("%s: dev_name: %s\n",
  8567. __func__, dev_name(dai->dev));
  8568. if ((params_channels(params) == 0) ||
  8569. (params_channels(params) > 32)) {
  8570. dev_err(dai->dev, "%s: invalid param channels %d\n",
  8571. __func__, params_channels(params));
  8572. return -EINVAL;
  8573. }
  8574. switch (params_format(params)) {
  8575. case SNDRV_PCM_FORMAT_S16_LE:
  8576. dai_data->bitwidth = 16;
  8577. break;
  8578. case SNDRV_PCM_FORMAT_S24_LE:
  8579. case SNDRV_PCM_FORMAT_S24_3LE:
  8580. dai_data->bitwidth = 24;
  8581. break;
  8582. case SNDRV_PCM_FORMAT_S32_LE:
  8583. dai_data->bitwidth = 32;
  8584. break;
  8585. default:
  8586. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  8587. __func__, params_format(params));
  8588. return -EINVAL;
  8589. }
  8590. dai_data->channels = params_channels(params);
  8591. dai_data->rate = params_rate(params);
  8592. /*
  8593. * update tdm group config param
  8594. * NOTE: group config is set to the same as slot config.
  8595. */
  8596. tdm_group->bit_width = tdm_group->slot_width;
  8597. /*
  8598. * for multi lane scenario
  8599. * Total number of active channels = number of active lanes * number of active slots.
  8600. */
  8601. if (dai_data->lane_cfg.lane_mask != AFE_LANE_MASK_INVALID)
  8602. tdm_group->num_channels = tdm_group->nslots_per_frame
  8603. * num_of_bits_set(dai_data->lane_cfg.lane_mask);
  8604. else
  8605. tdm_group->num_channels = tdm_group->nslots_per_frame;
  8606. tdm_group->sample_rate = dai_data->rate;
  8607. pr_debug("%s: TDM GROUP:\n"
  8608. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8609. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  8610. __func__,
  8611. tdm_group->num_channels,
  8612. tdm_group->sample_rate,
  8613. tdm_group->bit_width,
  8614. tdm_group->nslots_per_frame,
  8615. tdm_group->slot_width,
  8616. tdm_group->slot_mask);
  8617. pr_debug("%s: TDM GROUP:\n"
  8618. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  8619. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  8620. __func__,
  8621. tdm_group->port_id[0],
  8622. tdm_group->port_id[1],
  8623. tdm_group->port_id[2],
  8624. tdm_group->port_id[3],
  8625. tdm_group->port_id[4],
  8626. tdm_group->port_id[5],
  8627. tdm_group->port_id[6],
  8628. tdm_group->port_id[7]);
  8629. pr_debug("%s: TDM GROUP ID 0x%x lane mask 0x%x:\n",
  8630. __func__,
  8631. tdm_group->group_id,
  8632. dai_data->lane_cfg.lane_mask);
  8633. /*
  8634. * update tdm config param
  8635. * NOTE: channels/rate/bitwidth are per stream property
  8636. */
  8637. tdm->num_channels = dai_data->channels;
  8638. tdm->sample_rate = dai_data->rate;
  8639. tdm->bit_width = dai_data->bitwidth;
  8640. /*
  8641. * port slot config is the same as group slot config
  8642. * port slot mask should be set according to offset
  8643. */
  8644. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  8645. tdm->slot_width = tdm_group->slot_width;
  8646. tdm->slot_mask = tdm_group->slot_mask;
  8647. pr_debug("%s: TDM:\n"
  8648. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8649. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  8650. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  8651. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  8652. __func__,
  8653. tdm->num_channels,
  8654. tdm->sample_rate,
  8655. tdm->bit_width,
  8656. tdm->nslots_per_frame,
  8657. tdm->slot_width,
  8658. tdm->slot_mask,
  8659. tdm->data_format,
  8660. tdm->sync_mode,
  8661. tdm->sync_src,
  8662. tdm->ctrl_data_out_enable,
  8663. tdm->ctrl_invert_sync_pulse,
  8664. tdm->ctrl_sync_data_delay);
  8665. if (q6core_get_avcs_api_version_per_service(
  8666. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8667. /*
  8668. * update slot mapping v2 config param
  8669. * NOTE: channels/rate/bitwidth are per stream property
  8670. */
  8671. slot_mapping_v2->bitwidth = dai_data->bitwidth;
  8672. pr_debug("%s: SLOT MAPPING_V2:\n"
  8673. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8674. __func__,
  8675. slot_mapping_v2->num_channel,
  8676. slot_mapping_v2->bitwidth,
  8677. slot_mapping_v2->data_align_type);
  8678. pr_debug("%s: SLOT MAPPING V2:\n"
  8679. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8680. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n"
  8681. "offset[8]=0x%x offset[9]=0x%x offset[10]=0x%x offset[11]=0x%x\n"
  8682. "offset[12]=0x%x offset[13]=0x%x offset[14]=0x%x offset[15]=0x%x\n"
  8683. "offset[16]=0x%x offset[17]=0x%x offset[18]=0x%x offset[19]=0x%x\n"
  8684. "offset[20]=0x%x offset[21]=0x%x offset[22]=0x%x offset[23]=0x%x\n"
  8685. "offset[24]=0x%x offset[25]=0x%x offset[26]=0x%x offset[27]=0x%x\n"
  8686. "offset[28]=0x%x offset[29]=0x%x offset[30]=0x%x offset[31]=0x%x\n",
  8687. __func__,
  8688. slot_mapping_v2->offset[0],
  8689. slot_mapping_v2->offset[1],
  8690. slot_mapping_v2->offset[2],
  8691. slot_mapping_v2->offset[3],
  8692. slot_mapping_v2->offset[4],
  8693. slot_mapping_v2->offset[5],
  8694. slot_mapping_v2->offset[6],
  8695. slot_mapping_v2->offset[7],
  8696. slot_mapping_v2->offset[8],
  8697. slot_mapping_v2->offset[9],
  8698. slot_mapping_v2->offset[10],
  8699. slot_mapping_v2->offset[11],
  8700. slot_mapping_v2->offset[12],
  8701. slot_mapping_v2->offset[13],
  8702. slot_mapping_v2->offset[14],
  8703. slot_mapping_v2->offset[15],
  8704. slot_mapping_v2->offset[16],
  8705. slot_mapping_v2->offset[17],
  8706. slot_mapping_v2->offset[18],
  8707. slot_mapping_v2->offset[19],
  8708. slot_mapping_v2->offset[20],
  8709. slot_mapping_v2->offset[21],
  8710. slot_mapping_v2->offset[22],
  8711. slot_mapping_v2->offset[23],
  8712. slot_mapping_v2->offset[24],
  8713. slot_mapping_v2->offset[25],
  8714. slot_mapping_v2->offset[26],
  8715. slot_mapping_v2->offset[27],
  8716. slot_mapping_v2->offset[28],
  8717. slot_mapping_v2->offset[29],
  8718. slot_mapping_v2->offset[30],
  8719. slot_mapping_v2->offset[31]);
  8720. } else {
  8721. /*
  8722. * update slot mapping config param
  8723. * NOTE: channels/rate/bitwidth are per stream property
  8724. */
  8725. slot_mapping->bitwidth = dai_data->bitwidth;
  8726. pr_debug("%s: SLOT MAPPING:\n"
  8727. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8728. __func__,
  8729. slot_mapping->num_channel,
  8730. slot_mapping->bitwidth,
  8731. slot_mapping->data_align_type);
  8732. pr_debug("%s: SLOT MAPPING:\n"
  8733. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8734. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  8735. __func__,
  8736. slot_mapping->offset[0],
  8737. slot_mapping->offset[1],
  8738. slot_mapping->offset[2],
  8739. slot_mapping->offset[3],
  8740. slot_mapping->offset[4],
  8741. slot_mapping->offset[5],
  8742. slot_mapping->offset[6],
  8743. slot_mapping->offset[7]);
  8744. }
  8745. /*
  8746. * update custom header config param
  8747. * NOTE: channels/rate/bitwidth are per playback stream property.
  8748. * custom tdm header only applicable to playback stream.
  8749. */
  8750. if (custom_tdm_header->header_type !=
  8751. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  8752. pr_debug("%s: CUSTOM TDM HEADER:\n"
  8753. "start_offset=0x%x header_width=%d\n"
  8754. "num_frame_repeat=%d header_type=0x%x\n",
  8755. __func__,
  8756. custom_tdm_header->start_offset,
  8757. custom_tdm_header->header_width,
  8758. custom_tdm_header->num_frame_repeat,
  8759. custom_tdm_header->header_type);
  8760. pr_debug("%s: CUSTOM TDM HEADER:\n"
  8761. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  8762. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  8763. __func__,
  8764. custom_tdm_header->header[0],
  8765. custom_tdm_header->header[1],
  8766. custom_tdm_header->header[2],
  8767. custom_tdm_header->header[3],
  8768. custom_tdm_header->header[4],
  8769. custom_tdm_header->header[5],
  8770. custom_tdm_header->header[6],
  8771. custom_tdm_header->header[7]);
  8772. }
  8773. return 0;
  8774. }
  8775. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  8776. struct snd_soc_dai *dai)
  8777. {
  8778. int rc = 0;
  8779. struct msm_dai_q6_tdm_dai_data *dai_data =
  8780. dev_get_drvdata(dai->dev);
  8781. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  8782. int group_idx = 0;
  8783. atomic_t *group_ref = NULL;
  8784. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  8785. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  8786. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  8787. dev_dbg(dai->dev,
  8788. "%s: Custom tdm header not supported\n", __func__);
  8789. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8790. if (group_idx < 0) {
  8791. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8792. __func__, dai->id);
  8793. return -EINVAL;
  8794. }
  8795. mutex_lock(&tdm_mutex);
  8796. group_ref = &tdm_group_ref[group_idx];
  8797. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  8798. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8799. /* TX and RX share the same clk. So enable the clk
  8800. * per TDM interface. */
  8801. rc = msm_dai_q6_tdm_set_clk(dai_data,
  8802. dai->id, true);
  8803. if (rc < 0) {
  8804. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  8805. __func__, dai->id);
  8806. goto rtn;
  8807. }
  8808. }
  8809. /* PORT START should be set if prepare called
  8810. * in active state.
  8811. */
  8812. if (atomic_read(group_ref) == 0) {
  8813. /*
  8814. * if only one port, don't do group enable as there
  8815. * is no group need for only one port
  8816. */
  8817. if (dai_data->num_group_ports > 1) {
  8818. rc = afe_port_group_enable(group_id,
  8819. &dai_data->group_cfg, true,
  8820. &dai_data->lane_cfg);
  8821. if (rc < 0) {
  8822. dev_err(dai->dev,
  8823. "%s: fail to enable AFE group 0x%x\n",
  8824. __func__, group_id);
  8825. goto rtn;
  8826. }
  8827. }
  8828. }
  8829. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  8830. dai_data->rate, dai_data->num_group_ports);
  8831. if (rc < 0) {
  8832. if (atomic_read(group_ref) == 0) {
  8833. afe_port_group_enable(group_id,
  8834. NULL, false, NULL);
  8835. }
  8836. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8837. msm_dai_q6_tdm_set_clk(dai_data,
  8838. dai->id, false);
  8839. }
  8840. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  8841. __func__, dai->id);
  8842. } else {
  8843. set_bit(STATUS_PORT_STARTED,
  8844. dai_data->status_mask);
  8845. atomic_inc(group_ref);
  8846. }
  8847. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  8848. /* NOTE: AFE should error out if HW resource contention */
  8849. }
  8850. rtn:
  8851. mutex_unlock(&tdm_mutex);
  8852. return rc;
  8853. }
  8854. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  8855. struct snd_soc_dai *dai)
  8856. {
  8857. int rc = 0;
  8858. struct msm_dai_q6_tdm_dai_data *dai_data =
  8859. dev_get_drvdata(dai->dev);
  8860. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  8861. int group_idx = 0;
  8862. atomic_t *group_ref = NULL;
  8863. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8864. if (group_idx < 0) {
  8865. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8866. __func__, dai->id);
  8867. return;
  8868. }
  8869. mutex_lock(&tdm_mutex);
  8870. group_ref = &tdm_group_ref[group_idx];
  8871. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  8872. rc = afe_close(dai->id);
  8873. if (rc < 0) {
  8874. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  8875. __func__, dai->id);
  8876. }
  8877. atomic_dec(group_ref);
  8878. clear_bit(STATUS_PORT_STARTED,
  8879. dai_data->status_mask);
  8880. if (atomic_read(group_ref) == 0) {
  8881. rc = afe_port_group_enable(group_id,
  8882. NULL, false, NULL);
  8883. if (rc < 0) {
  8884. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  8885. __func__, group_id);
  8886. }
  8887. }
  8888. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8889. rc = msm_dai_q6_tdm_set_clk(dai_data,
  8890. dai->id, false);
  8891. if (rc < 0) {
  8892. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  8893. __func__, dai->id);
  8894. }
  8895. }
  8896. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  8897. /* NOTE: AFE should error out if HW resource contention */
  8898. }
  8899. mutex_unlock(&tdm_mutex);
  8900. }
  8901. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  8902. .prepare = msm_dai_q6_tdm_prepare,
  8903. .hw_params = msm_dai_q6_tdm_hw_params,
  8904. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  8905. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  8906. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  8907. .shutdown = msm_dai_q6_tdm_shutdown,
  8908. };
  8909. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  8910. {
  8911. .playback = {
  8912. .stream_name = "Primary TDM0 Playback",
  8913. .aif_name = "PRI_TDM_RX_0",
  8914. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8915. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8916. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8917. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8918. SNDRV_PCM_FMTBIT_S24_LE |
  8919. SNDRV_PCM_FMTBIT_S32_LE,
  8920. .channels_min = 1,
  8921. .channels_max = 16,
  8922. .rate_min = 8000,
  8923. .rate_max = 352800,
  8924. },
  8925. .name = "PRI_TDM_RX_0",
  8926. .ops = &msm_dai_q6_tdm_ops,
  8927. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  8928. .probe = msm_dai_q6_dai_tdm_probe,
  8929. .remove = msm_dai_q6_dai_tdm_remove,
  8930. },
  8931. {
  8932. .playback = {
  8933. .stream_name = "Primary TDM1 Playback",
  8934. .aif_name = "PRI_TDM_RX_1",
  8935. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8936. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8937. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8938. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8939. SNDRV_PCM_FMTBIT_S24_LE |
  8940. SNDRV_PCM_FMTBIT_S32_LE,
  8941. .channels_min = 1,
  8942. .channels_max = 16,
  8943. .rate_min = 8000,
  8944. .rate_max = 352800,
  8945. },
  8946. .name = "PRI_TDM_RX_1",
  8947. .ops = &msm_dai_q6_tdm_ops,
  8948. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  8949. .probe = msm_dai_q6_dai_tdm_probe,
  8950. .remove = msm_dai_q6_dai_tdm_remove,
  8951. },
  8952. {
  8953. .playback = {
  8954. .stream_name = "Primary TDM2 Playback",
  8955. .aif_name = "PRI_TDM_RX_2",
  8956. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8957. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8958. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8959. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8960. SNDRV_PCM_FMTBIT_S24_LE |
  8961. SNDRV_PCM_FMTBIT_S32_LE,
  8962. .channels_min = 1,
  8963. .channels_max = 16,
  8964. .rate_min = 8000,
  8965. .rate_max = 352800,
  8966. },
  8967. .name = "PRI_TDM_RX_2",
  8968. .ops = &msm_dai_q6_tdm_ops,
  8969. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  8970. .probe = msm_dai_q6_dai_tdm_probe,
  8971. .remove = msm_dai_q6_dai_tdm_remove,
  8972. },
  8973. {
  8974. .playback = {
  8975. .stream_name = "Primary TDM3 Playback",
  8976. .aif_name = "PRI_TDM_RX_3",
  8977. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8978. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8979. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8980. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8981. SNDRV_PCM_FMTBIT_S24_LE |
  8982. SNDRV_PCM_FMTBIT_S32_LE,
  8983. .channels_min = 1,
  8984. .channels_max = 16,
  8985. .rate_min = 8000,
  8986. .rate_max = 352800,
  8987. },
  8988. .name = "PRI_TDM_RX_3",
  8989. .ops = &msm_dai_q6_tdm_ops,
  8990. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  8991. .probe = msm_dai_q6_dai_tdm_probe,
  8992. .remove = msm_dai_q6_dai_tdm_remove,
  8993. },
  8994. {
  8995. .playback = {
  8996. .stream_name = "Primary TDM4 Playback",
  8997. .aif_name = "PRI_TDM_RX_4",
  8998. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8999. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9000. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9001. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9002. SNDRV_PCM_FMTBIT_S24_LE |
  9003. SNDRV_PCM_FMTBIT_S32_LE,
  9004. .channels_min = 1,
  9005. .channels_max = 16,
  9006. .rate_min = 8000,
  9007. .rate_max = 352800,
  9008. },
  9009. .name = "PRI_TDM_RX_4",
  9010. .ops = &msm_dai_q6_tdm_ops,
  9011. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  9012. .probe = msm_dai_q6_dai_tdm_probe,
  9013. .remove = msm_dai_q6_dai_tdm_remove,
  9014. },
  9015. {
  9016. .playback = {
  9017. .stream_name = "Primary TDM5 Playback",
  9018. .aif_name = "PRI_TDM_RX_5",
  9019. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9020. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9021. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9022. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9023. SNDRV_PCM_FMTBIT_S24_LE |
  9024. SNDRV_PCM_FMTBIT_S32_LE,
  9025. .channels_min = 1,
  9026. .channels_max = 16,
  9027. .rate_min = 8000,
  9028. .rate_max = 352800,
  9029. },
  9030. .name = "PRI_TDM_RX_5",
  9031. .ops = &msm_dai_q6_tdm_ops,
  9032. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  9033. .probe = msm_dai_q6_dai_tdm_probe,
  9034. .remove = msm_dai_q6_dai_tdm_remove,
  9035. },
  9036. {
  9037. .playback = {
  9038. .stream_name = "Primary TDM6 Playback",
  9039. .aif_name = "PRI_TDM_RX_6",
  9040. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9041. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9042. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9043. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9044. SNDRV_PCM_FMTBIT_S24_LE |
  9045. SNDRV_PCM_FMTBIT_S32_LE,
  9046. .channels_min = 1,
  9047. .channels_max = 16,
  9048. .rate_min = 8000,
  9049. .rate_max = 352800,
  9050. },
  9051. .name = "PRI_TDM_RX_6",
  9052. .ops = &msm_dai_q6_tdm_ops,
  9053. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  9054. .probe = msm_dai_q6_dai_tdm_probe,
  9055. .remove = msm_dai_q6_dai_tdm_remove,
  9056. },
  9057. {
  9058. .playback = {
  9059. .stream_name = "Primary TDM7 Playback",
  9060. .aif_name = "PRI_TDM_RX_7",
  9061. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9062. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9063. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9064. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9065. SNDRV_PCM_FMTBIT_S24_LE |
  9066. SNDRV_PCM_FMTBIT_S32_LE,
  9067. .channels_min = 1,
  9068. .channels_max = 16,
  9069. .rate_min = 8000,
  9070. .rate_max = 352800,
  9071. },
  9072. .name = "PRI_TDM_RX_7",
  9073. .ops = &msm_dai_q6_tdm_ops,
  9074. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  9075. .probe = msm_dai_q6_dai_tdm_probe,
  9076. .remove = msm_dai_q6_dai_tdm_remove,
  9077. },
  9078. {
  9079. .capture = {
  9080. .stream_name = "Primary TDM0 Capture",
  9081. .aif_name = "PRI_TDM_TX_0",
  9082. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9083. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9084. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9085. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9086. SNDRV_PCM_FMTBIT_S24_LE |
  9087. SNDRV_PCM_FMTBIT_S32_LE,
  9088. .channels_min = 1,
  9089. .channels_max = 16,
  9090. .rate_min = 8000,
  9091. .rate_max = 352800,
  9092. },
  9093. .name = "PRI_TDM_TX_0",
  9094. .ops = &msm_dai_q6_tdm_ops,
  9095. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  9096. .probe = msm_dai_q6_dai_tdm_probe,
  9097. .remove = msm_dai_q6_dai_tdm_remove,
  9098. },
  9099. {
  9100. .capture = {
  9101. .stream_name = "Primary TDM1 Capture",
  9102. .aif_name = "PRI_TDM_TX_1",
  9103. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9104. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9105. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9106. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9107. SNDRV_PCM_FMTBIT_S24_LE |
  9108. SNDRV_PCM_FMTBIT_S32_LE,
  9109. .channels_min = 1,
  9110. .channels_max = 16,
  9111. .rate_min = 8000,
  9112. .rate_max = 352800,
  9113. },
  9114. .name = "PRI_TDM_TX_1",
  9115. .ops = &msm_dai_q6_tdm_ops,
  9116. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  9117. .probe = msm_dai_q6_dai_tdm_probe,
  9118. .remove = msm_dai_q6_dai_tdm_remove,
  9119. },
  9120. {
  9121. .capture = {
  9122. .stream_name = "Primary TDM2 Capture",
  9123. .aif_name = "PRI_TDM_TX_2",
  9124. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9125. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9126. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9127. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9128. SNDRV_PCM_FMTBIT_S24_LE |
  9129. SNDRV_PCM_FMTBIT_S32_LE,
  9130. .channels_min = 1,
  9131. .channels_max = 16,
  9132. .rate_min = 8000,
  9133. .rate_max = 352800,
  9134. },
  9135. .name = "PRI_TDM_TX_2",
  9136. .ops = &msm_dai_q6_tdm_ops,
  9137. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  9138. .probe = msm_dai_q6_dai_tdm_probe,
  9139. .remove = msm_dai_q6_dai_tdm_remove,
  9140. },
  9141. {
  9142. .capture = {
  9143. .stream_name = "Primary TDM3 Capture",
  9144. .aif_name = "PRI_TDM_TX_3",
  9145. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9146. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9147. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9148. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9149. SNDRV_PCM_FMTBIT_S24_LE |
  9150. SNDRV_PCM_FMTBIT_S32_LE,
  9151. .channels_min = 1,
  9152. .channels_max = 16,
  9153. .rate_min = 8000,
  9154. .rate_max = 352800,
  9155. },
  9156. .name = "PRI_TDM_TX_3",
  9157. .ops = &msm_dai_q6_tdm_ops,
  9158. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  9159. .probe = msm_dai_q6_dai_tdm_probe,
  9160. .remove = msm_dai_q6_dai_tdm_remove,
  9161. },
  9162. {
  9163. .capture = {
  9164. .stream_name = "Primary TDM4 Capture",
  9165. .aif_name = "PRI_TDM_TX_4",
  9166. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9167. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9168. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9169. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9170. SNDRV_PCM_FMTBIT_S24_LE |
  9171. SNDRV_PCM_FMTBIT_S32_LE,
  9172. .channels_min = 1,
  9173. .channels_max = 16,
  9174. .rate_min = 8000,
  9175. .rate_max = 352800,
  9176. },
  9177. .name = "PRI_TDM_TX_4",
  9178. .ops = &msm_dai_q6_tdm_ops,
  9179. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  9180. .probe = msm_dai_q6_dai_tdm_probe,
  9181. .remove = msm_dai_q6_dai_tdm_remove,
  9182. },
  9183. {
  9184. .capture = {
  9185. .stream_name = "Primary TDM5 Capture",
  9186. .aif_name = "PRI_TDM_TX_5",
  9187. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9188. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9189. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9190. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9191. SNDRV_PCM_FMTBIT_S24_LE |
  9192. SNDRV_PCM_FMTBIT_S32_LE,
  9193. .channels_min = 1,
  9194. .channels_max = 16,
  9195. .rate_min = 8000,
  9196. .rate_max = 352800,
  9197. },
  9198. .name = "PRI_TDM_TX_5",
  9199. .ops = &msm_dai_q6_tdm_ops,
  9200. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  9201. .probe = msm_dai_q6_dai_tdm_probe,
  9202. .remove = msm_dai_q6_dai_tdm_remove,
  9203. },
  9204. {
  9205. .capture = {
  9206. .stream_name = "Primary TDM6 Capture",
  9207. .aif_name = "PRI_TDM_TX_6",
  9208. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9209. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9210. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9211. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9212. SNDRV_PCM_FMTBIT_S24_LE |
  9213. SNDRV_PCM_FMTBIT_S32_LE,
  9214. .channels_min = 1,
  9215. .channels_max = 16,
  9216. .rate_min = 8000,
  9217. .rate_max = 352800,
  9218. },
  9219. .name = "PRI_TDM_TX_6",
  9220. .ops = &msm_dai_q6_tdm_ops,
  9221. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  9222. .probe = msm_dai_q6_dai_tdm_probe,
  9223. .remove = msm_dai_q6_dai_tdm_remove,
  9224. },
  9225. {
  9226. .capture = {
  9227. .stream_name = "Primary TDM7 Capture",
  9228. .aif_name = "PRI_TDM_TX_7",
  9229. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9230. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9231. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9232. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9233. SNDRV_PCM_FMTBIT_S24_LE |
  9234. SNDRV_PCM_FMTBIT_S32_LE,
  9235. .channels_min = 1,
  9236. .channels_max = 16,
  9237. .rate_min = 8000,
  9238. .rate_max = 352800,
  9239. },
  9240. .name = "PRI_TDM_TX_7",
  9241. .ops = &msm_dai_q6_tdm_ops,
  9242. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  9243. .probe = msm_dai_q6_dai_tdm_probe,
  9244. .remove = msm_dai_q6_dai_tdm_remove,
  9245. },
  9246. {
  9247. .playback = {
  9248. .stream_name = "Secondary TDM0 Playback",
  9249. .aif_name = "SEC_TDM_RX_0",
  9250. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9251. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9252. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9253. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9254. SNDRV_PCM_FMTBIT_S24_LE |
  9255. SNDRV_PCM_FMTBIT_S32_LE,
  9256. .channels_min = 1,
  9257. .channels_max = 16,
  9258. .rate_min = 8000,
  9259. .rate_max = 352800,
  9260. },
  9261. .name = "SEC_TDM_RX_0",
  9262. .ops = &msm_dai_q6_tdm_ops,
  9263. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  9264. .probe = msm_dai_q6_dai_tdm_probe,
  9265. .remove = msm_dai_q6_dai_tdm_remove,
  9266. },
  9267. {
  9268. .playback = {
  9269. .stream_name = "Secondary TDM1 Playback",
  9270. .aif_name = "SEC_TDM_RX_1",
  9271. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9272. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9273. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9274. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9275. SNDRV_PCM_FMTBIT_S24_LE |
  9276. SNDRV_PCM_FMTBIT_S32_LE,
  9277. .channels_min = 1,
  9278. .channels_max = 16,
  9279. .rate_min = 8000,
  9280. .rate_max = 352800,
  9281. },
  9282. .name = "SEC_TDM_RX_1",
  9283. .ops = &msm_dai_q6_tdm_ops,
  9284. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  9285. .probe = msm_dai_q6_dai_tdm_probe,
  9286. .remove = msm_dai_q6_dai_tdm_remove,
  9287. },
  9288. {
  9289. .playback = {
  9290. .stream_name = "Secondary TDM2 Playback",
  9291. .aif_name = "SEC_TDM_RX_2",
  9292. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9293. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9294. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9295. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9296. SNDRV_PCM_FMTBIT_S24_LE |
  9297. SNDRV_PCM_FMTBIT_S32_LE,
  9298. .channels_min = 1,
  9299. .channels_max = 16,
  9300. .rate_min = 8000,
  9301. .rate_max = 352800,
  9302. },
  9303. .name = "SEC_TDM_RX_2",
  9304. .ops = &msm_dai_q6_tdm_ops,
  9305. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  9306. .probe = msm_dai_q6_dai_tdm_probe,
  9307. .remove = msm_dai_q6_dai_tdm_remove,
  9308. },
  9309. {
  9310. .playback = {
  9311. .stream_name = "Secondary TDM3 Playback",
  9312. .aif_name = "SEC_TDM_RX_3",
  9313. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9314. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9315. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9316. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9317. SNDRV_PCM_FMTBIT_S24_LE |
  9318. SNDRV_PCM_FMTBIT_S32_LE,
  9319. .channels_min = 1,
  9320. .channels_max = 16,
  9321. .rate_min = 8000,
  9322. .rate_max = 352800,
  9323. },
  9324. .name = "SEC_TDM_RX_3",
  9325. .ops = &msm_dai_q6_tdm_ops,
  9326. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  9327. .probe = msm_dai_q6_dai_tdm_probe,
  9328. .remove = msm_dai_q6_dai_tdm_remove,
  9329. },
  9330. {
  9331. .playback = {
  9332. .stream_name = "Secondary TDM4 Playback",
  9333. .aif_name = "SEC_TDM_RX_4",
  9334. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9335. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9336. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9337. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9338. SNDRV_PCM_FMTBIT_S24_LE |
  9339. SNDRV_PCM_FMTBIT_S32_LE,
  9340. .channels_min = 1,
  9341. .channels_max = 16,
  9342. .rate_min = 8000,
  9343. .rate_max = 352800,
  9344. },
  9345. .name = "SEC_TDM_RX_4",
  9346. .ops = &msm_dai_q6_tdm_ops,
  9347. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  9348. .probe = msm_dai_q6_dai_tdm_probe,
  9349. .remove = msm_dai_q6_dai_tdm_remove,
  9350. },
  9351. {
  9352. .playback = {
  9353. .stream_name = "Secondary TDM5 Playback",
  9354. .aif_name = "SEC_TDM_RX_5",
  9355. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9356. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9357. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9358. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9359. SNDRV_PCM_FMTBIT_S24_LE |
  9360. SNDRV_PCM_FMTBIT_S32_LE,
  9361. .channels_min = 1,
  9362. .channels_max = 16,
  9363. .rate_min = 8000,
  9364. .rate_max = 352800,
  9365. },
  9366. .name = "SEC_TDM_RX_5",
  9367. .ops = &msm_dai_q6_tdm_ops,
  9368. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  9369. .probe = msm_dai_q6_dai_tdm_probe,
  9370. .remove = msm_dai_q6_dai_tdm_remove,
  9371. },
  9372. {
  9373. .playback = {
  9374. .stream_name = "Secondary TDM6 Playback",
  9375. .aif_name = "SEC_TDM_RX_6",
  9376. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9377. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9378. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9379. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9380. SNDRV_PCM_FMTBIT_S24_LE |
  9381. SNDRV_PCM_FMTBIT_S32_LE,
  9382. .channels_min = 1,
  9383. .channels_max = 16,
  9384. .rate_min = 8000,
  9385. .rate_max = 352800,
  9386. },
  9387. .name = "SEC_TDM_RX_6",
  9388. .ops = &msm_dai_q6_tdm_ops,
  9389. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  9390. .probe = msm_dai_q6_dai_tdm_probe,
  9391. .remove = msm_dai_q6_dai_tdm_remove,
  9392. },
  9393. {
  9394. .playback = {
  9395. .stream_name = "Secondary TDM7 Playback",
  9396. .aif_name = "SEC_TDM_RX_7",
  9397. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9398. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9399. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9400. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9401. SNDRV_PCM_FMTBIT_S24_LE |
  9402. SNDRV_PCM_FMTBIT_S32_LE,
  9403. .channels_min = 1,
  9404. .channels_max = 16,
  9405. .rate_min = 8000,
  9406. .rate_max = 352800,
  9407. },
  9408. .name = "SEC_TDM_RX_7",
  9409. .ops = &msm_dai_q6_tdm_ops,
  9410. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  9411. .probe = msm_dai_q6_dai_tdm_probe,
  9412. .remove = msm_dai_q6_dai_tdm_remove,
  9413. },
  9414. {
  9415. .capture = {
  9416. .stream_name = "Secondary TDM0 Capture",
  9417. .aif_name = "SEC_TDM_TX_0",
  9418. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9419. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9420. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9421. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9422. SNDRV_PCM_FMTBIT_S24_LE |
  9423. SNDRV_PCM_FMTBIT_S32_LE,
  9424. .channels_min = 1,
  9425. .channels_max = 16,
  9426. .rate_min = 8000,
  9427. .rate_max = 352800,
  9428. },
  9429. .name = "SEC_TDM_TX_0",
  9430. .ops = &msm_dai_q6_tdm_ops,
  9431. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  9432. .probe = msm_dai_q6_dai_tdm_probe,
  9433. .remove = msm_dai_q6_dai_tdm_remove,
  9434. },
  9435. {
  9436. .capture = {
  9437. .stream_name = "Secondary TDM1 Capture",
  9438. .aif_name = "SEC_TDM_TX_1",
  9439. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9440. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9441. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9442. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9443. SNDRV_PCM_FMTBIT_S24_LE |
  9444. SNDRV_PCM_FMTBIT_S32_LE,
  9445. .channels_min = 1,
  9446. .channels_max = 16,
  9447. .rate_min = 8000,
  9448. .rate_max = 352800,
  9449. },
  9450. .name = "SEC_TDM_TX_1",
  9451. .ops = &msm_dai_q6_tdm_ops,
  9452. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  9453. .probe = msm_dai_q6_dai_tdm_probe,
  9454. .remove = msm_dai_q6_dai_tdm_remove,
  9455. },
  9456. {
  9457. .capture = {
  9458. .stream_name = "Secondary TDM2 Capture",
  9459. .aif_name = "SEC_TDM_TX_2",
  9460. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9461. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9462. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9463. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9464. SNDRV_PCM_FMTBIT_S24_LE |
  9465. SNDRV_PCM_FMTBIT_S32_LE,
  9466. .channels_min = 1,
  9467. .channels_max = 16,
  9468. .rate_min = 8000,
  9469. .rate_max = 352800,
  9470. },
  9471. .name = "SEC_TDM_TX_2",
  9472. .ops = &msm_dai_q6_tdm_ops,
  9473. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  9474. .probe = msm_dai_q6_dai_tdm_probe,
  9475. .remove = msm_dai_q6_dai_tdm_remove,
  9476. },
  9477. {
  9478. .capture = {
  9479. .stream_name = "Secondary TDM3 Capture",
  9480. .aif_name = "SEC_TDM_TX_3",
  9481. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9482. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9483. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9484. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9485. SNDRV_PCM_FMTBIT_S24_LE |
  9486. SNDRV_PCM_FMTBIT_S32_LE,
  9487. .channels_min = 1,
  9488. .channels_max = 16,
  9489. .rate_min = 8000,
  9490. .rate_max = 352800,
  9491. },
  9492. .name = "SEC_TDM_TX_3",
  9493. .ops = &msm_dai_q6_tdm_ops,
  9494. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  9495. .probe = msm_dai_q6_dai_tdm_probe,
  9496. .remove = msm_dai_q6_dai_tdm_remove,
  9497. },
  9498. {
  9499. .capture = {
  9500. .stream_name = "Secondary TDM4 Capture",
  9501. .aif_name = "SEC_TDM_TX_4",
  9502. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9503. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9504. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9505. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9506. SNDRV_PCM_FMTBIT_S24_LE |
  9507. SNDRV_PCM_FMTBIT_S32_LE,
  9508. .channels_min = 1,
  9509. .channels_max = 16,
  9510. .rate_min = 8000,
  9511. .rate_max = 352800,
  9512. },
  9513. .name = "SEC_TDM_TX_4",
  9514. .ops = &msm_dai_q6_tdm_ops,
  9515. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  9516. .probe = msm_dai_q6_dai_tdm_probe,
  9517. .remove = msm_dai_q6_dai_tdm_remove,
  9518. },
  9519. {
  9520. .capture = {
  9521. .stream_name = "Secondary TDM5 Capture",
  9522. .aif_name = "SEC_TDM_TX_5",
  9523. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9524. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9525. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9526. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9527. SNDRV_PCM_FMTBIT_S24_LE |
  9528. SNDRV_PCM_FMTBIT_S32_LE,
  9529. .channels_min = 1,
  9530. .channels_max = 16,
  9531. .rate_min = 8000,
  9532. .rate_max = 352800,
  9533. },
  9534. .name = "SEC_TDM_TX_5",
  9535. .ops = &msm_dai_q6_tdm_ops,
  9536. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  9537. .probe = msm_dai_q6_dai_tdm_probe,
  9538. .remove = msm_dai_q6_dai_tdm_remove,
  9539. },
  9540. {
  9541. .capture = {
  9542. .stream_name = "Secondary TDM6 Capture",
  9543. .aif_name = "SEC_TDM_TX_6",
  9544. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9545. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9546. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9547. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9548. SNDRV_PCM_FMTBIT_S24_LE |
  9549. SNDRV_PCM_FMTBIT_S32_LE,
  9550. .channels_min = 1,
  9551. .channels_max = 16,
  9552. .rate_min = 8000,
  9553. .rate_max = 352800,
  9554. },
  9555. .name = "SEC_TDM_TX_6",
  9556. .ops = &msm_dai_q6_tdm_ops,
  9557. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  9558. .probe = msm_dai_q6_dai_tdm_probe,
  9559. .remove = msm_dai_q6_dai_tdm_remove,
  9560. },
  9561. {
  9562. .capture = {
  9563. .stream_name = "Secondary TDM7 Capture",
  9564. .aif_name = "SEC_TDM_TX_7",
  9565. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9566. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9567. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9568. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9569. SNDRV_PCM_FMTBIT_S24_LE |
  9570. SNDRV_PCM_FMTBIT_S32_LE,
  9571. .channels_min = 1,
  9572. .channels_max = 16,
  9573. .rate_min = 8000,
  9574. .rate_max = 352800,
  9575. },
  9576. .name = "SEC_TDM_TX_7",
  9577. .ops = &msm_dai_q6_tdm_ops,
  9578. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  9579. .probe = msm_dai_q6_dai_tdm_probe,
  9580. .remove = msm_dai_q6_dai_tdm_remove,
  9581. },
  9582. {
  9583. .playback = {
  9584. .stream_name = "Tertiary TDM0 Playback",
  9585. .aif_name = "TERT_TDM_RX_0",
  9586. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9587. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9588. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9589. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9590. SNDRV_PCM_FMTBIT_S24_LE |
  9591. SNDRV_PCM_FMTBIT_S32_LE,
  9592. .channels_min = 1,
  9593. .channels_max = 16,
  9594. .rate_min = 8000,
  9595. .rate_max = 352800,
  9596. },
  9597. .name = "TERT_TDM_RX_0",
  9598. .ops = &msm_dai_q6_tdm_ops,
  9599. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  9600. .probe = msm_dai_q6_dai_tdm_probe,
  9601. .remove = msm_dai_q6_dai_tdm_remove,
  9602. },
  9603. {
  9604. .playback = {
  9605. .stream_name = "Tertiary TDM1 Playback",
  9606. .aif_name = "TERT_TDM_RX_1",
  9607. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9608. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9609. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9610. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9611. SNDRV_PCM_FMTBIT_S24_LE |
  9612. SNDRV_PCM_FMTBIT_S32_LE,
  9613. .channels_min = 1,
  9614. .channels_max = 16,
  9615. .rate_min = 8000,
  9616. .rate_max = 352800,
  9617. },
  9618. .name = "TERT_TDM_RX_1",
  9619. .ops = &msm_dai_q6_tdm_ops,
  9620. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  9621. .probe = msm_dai_q6_dai_tdm_probe,
  9622. .remove = msm_dai_q6_dai_tdm_remove,
  9623. },
  9624. {
  9625. .playback = {
  9626. .stream_name = "Tertiary TDM2 Playback",
  9627. .aif_name = "TERT_TDM_RX_2",
  9628. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9629. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9630. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9631. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9632. SNDRV_PCM_FMTBIT_S24_LE |
  9633. SNDRV_PCM_FMTBIT_S32_LE,
  9634. .channels_min = 1,
  9635. .channels_max = 16,
  9636. .rate_min = 8000,
  9637. .rate_max = 352800,
  9638. },
  9639. .name = "TERT_TDM_RX_2",
  9640. .ops = &msm_dai_q6_tdm_ops,
  9641. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  9642. .probe = msm_dai_q6_dai_tdm_probe,
  9643. .remove = msm_dai_q6_dai_tdm_remove,
  9644. },
  9645. {
  9646. .playback = {
  9647. .stream_name = "Tertiary TDM3 Playback",
  9648. .aif_name = "TERT_TDM_RX_3",
  9649. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9650. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9651. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9652. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9653. SNDRV_PCM_FMTBIT_S24_LE |
  9654. SNDRV_PCM_FMTBIT_S32_LE,
  9655. .channels_min = 1,
  9656. .channels_max = 16,
  9657. .rate_min = 8000,
  9658. .rate_max = 352800,
  9659. },
  9660. .name = "TERT_TDM_RX_3",
  9661. .ops = &msm_dai_q6_tdm_ops,
  9662. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  9663. .probe = msm_dai_q6_dai_tdm_probe,
  9664. .remove = msm_dai_q6_dai_tdm_remove,
  9665. },
  9666. {
  9667. .playback = {
  9668. .stream_name = "Tertiary TDM4 Playback",
  9669. .aif_name = "TERT_TDM_RX_4",
  9670. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9671. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9672. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9673. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9674. SNDRV_PCM_FMTBIT_S24_LE |
  9675. SNDRV_PCM_FMTBIT_S32_LE,
  9676. .channels_min = 1,
  9677. .channels_max = 16,
  9678. .rate_min = 8000,
  9679. .rate_max = 352800,
  9680. },
  9681. .name = "TERT_TDM_RX_4",
  9682. .ops = &msm_dai_q6_tdm_ops,
  9683. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  9684. .probe = msm_dai_q6_dai_tdm_probe,
  9685. .remove = msm_dai_q6_dai_tdm_remove,
  9686. },
  9687. {
  9688. .playback = {
  9689. .stream_name = "Tertiary TDM5 Playback",
  9690. .aif_name = "TERT_TDM_RX_5",
  9691. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9692. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9693. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9694. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9695. SNDRV_PCM_FMTBIT_S24_LE |
  9696. SNDRV_PCM_FMTBIT_S32_LE,
  9697. .channels_min = 1,
  9698. .channels_max = 16,
  9699. .rate_min = 8000,
  9700. .rate_max = 352800,
  9701. },
  9702. .name = "TERT_TDM_RX_5",
  9703. .ops = &msm_dai_q6_tdm_ops,
  9704. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  9705. .probe = msm_dai_q6_dai_tdm_probe,
  9706. .remove = msm_dai_q6_dai_tdm_remove,
  9707. },
  9708. {
  9709. .playback = {
  9710. .stream_name = "Tertiary TDM6 Playback",
  9711. .aif_name = "TERT_TDM_RX_6",
  9712. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9713. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9714. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9715. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9716. SNDRV_PCM_FMTBIT_S24_LE |
  9717. SNDRV_PCM_FMTBIT_S32_LE,
  9718. .channels_min = 1,
  9719. .channels_max = 16,
  9720. .rate_min = 8000,
  9721. .rate_max = 352800,
  9722. },
  9723. .name = "TERT_TDM_RX_6",
  9724. .ops = &msm_dai_q6_tdm_ops,
  9725. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  9726. .probe = msm_dai_q6_dai_tdm_probe,
  9727. .remove = msm_dai_q6_dai_tdm_remove,
  9728. },
  9729. {
  9730. .playback = {
  9731. .stream_name = "Tertiary TDM7 Playback",
  9732. .aif_name = "TERT_TDM_RX_7",
  9733. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9734. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9735. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9736. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9737. SNDRV_PCM_FMTBIT_S24_LE |
  9738. SNDRV_PCM_FMTBIT_S32_LE,
  9739. .channels_min = 1,
  9740. .channels_max = 16,
  9741. .rate_min = 8000,
  9742. .rate_max = 352800,
  9743. },
  9744. .name = "TERT_TDM_RX_7",
  9745. .ops = &msm_dai_q6_tdm_ops,
  9746. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  9747. .probe = msm_dai_q6_dai_tdm_probe,
  9748. .remove = msm_dai_q6_dai_tdm_remove,
  9749. },
  9750. {
  9751. .capture = {
  9752. .stream_name = "Tertiary TDM0 Capture",
  9753. .aif_name = "TERT_TDM_TX_0",
  9754. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9755. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9756. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9757. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9758. SNDRV_PCM_FMTBIT_S24_LE |
  9759. SNDRV_PCM_FMTBIT_S32_LE,
  9760. .channels_min = 1,
  9761. .channels_max = 16,
  9762. .rate_min = 8000,
  9763. .rate_max = 352800,
  9764. },
  9765. .name = "TERT_TDM_TX_0",
  9766. .ops = &msm_dai_q6_tdm_ops,
  9767. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  9768. .probe = msm_dai_q6_dai_tdm_probe,
  9769. .remove = msm_dai_q6_dai_tdm_remove,
  9770. },
  9771. {
  9772. .capture = {
  9773. .stream_name = "Tertiary TDM1 Capture",
  9774. .aif_name = "TERT_TDM_TX_1",
  9775. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9776. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9777. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9778. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9779. SNDRV_PCM_FMTBIT_S24_LE |
  9780. SNDRV_PCM_FMTBIT_S32_LE,
  9781. .channels_min = 1,
  9782. .channels_max = 16,
  9783. .rate_min = 8000,
  9784. .rate_max = 352800,
  9785. },
  9786. .name = "TERT_TDM_TX_1",
  9787. .ops = &msm_dai_q6_tdm_ops,
  9788. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  9789. .probe = msm_dai_q6_dai_tdm_probe,
  9790. .remove = msm_dai_q6_dai_tdm_remove,
  9791. },
  9792. {
  9793. .capture = {
  9794. .stream_name = "Tertiary TDM2 Capture",
  9795. .aif_name = "TERT_TDM_TX_2",
  9796. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9797. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9798. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9799. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9800. SNDRV_PCM_FMTBIT_S24_LE |
  9801. SNDRV_PCM_FMTBIT_S32_LE,
  9802. .channels_min = 1,
  9803. .channels_max = 16,
  9804. .rate_min = 8000,
  9805. .rate_max = 352800,
  9806. },
  9807. .name = "TERT_TDM_TX_2",
  9808. .ops = &msm_dai_q6_tdm_ops,
  9809. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  9810. .probe = msm_dai_q6_dai_tdm_probe,
  9811. .remove = msm_dai_q6_dai_tdm_remove,
  9812. },
  9813. {
  9814. .capture = {
  9815. .stream_name = "Tertiary TDM3 Capture",
  9816. .aif_name = "TERT_TDM_TX_3",
  9817. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9818. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9819. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9820. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9821. SNDRV_PCM_FMTBIT_S24_LE |
  9822. SNDRV_PCM_FMTBIT_S32_LE,
  9823. .channels_min = 1,
  9824. .channels_max = 16,
  9825. .rate_min = 8000,
  9826. .rate_max = 352800,
  9827. },
  9828. .name = "TERT_TDM_TX_3",
  9829. .ops = &msm_dai_q6_tdm_ops,
  9830. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  9831. .probe = msm_dai_q6_dai_tdm_probe,
  9832. .remove = msm_dai_q6_dai_tdm_remove,
  9833. },
  9834. {
  9835. .capture = {
  9836. .stream_name = "Tertiary TDM4 Capture",
  9837. .aif_name = "TERT_TDM_TX_4",
  9838. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9839. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9840. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9841. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9842. SNDRV_PCM_FMTBIT_S24_LE |
  9843. SNDRV_PCM_FMTBIT_S32_LE,
  9844. .channels_min = 1,
  9845. .channels_max = 16,
  9846. .rate_min = 8000,
  9847. .rate_max = 352800,
  9848. },
  9849. .name = "TERT_TDM_TX_4",
  9850. .ops = &msm_dai_q6_tdm_ops,
  9851. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  9852. .probe = msm_dai_q6_dai_tdm_probe,
  9853. .remove = msm_dai_q6_dai_tdm_remove,
  9854. },
  9855. {
  9856. .capture = {
  9857. .stream_name = "Tertiary TDM5 Capture",
  9858. .aif_name = "TERT_TDM_TX_5",
  9859. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9860. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9861. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9862. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9863. SNDRV_PCM_FMTBIT_S24_LE |
  9864. SNDRV_PCM_FMTBIT_S32_LE,
  9865. .channels_min = 1,
  9866. .channels_max = 16,
  9867. .rate_min = 8000,
  9868. .rate_max = 352800,
  9869. },
  9870. .name = "TERT_TDM_TX_5",
  9871. .ops = &msm_dai_q6_tdm_ops,
  9872. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  9873. .probe = msm_dai_q6_dai_tdm_probe,
  9874. .remove = msm_dai_q6_dai_tdm_remove,
  9875. },
  9876. {
  9877. .capture = {
  9878. .stream_name = "Tertiary TDM6 Capture",
  9879. .aif_name = "TERT_TDM_TX_6",
  9880. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9881. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9882. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9883. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9884. SNDRV_PCM_FMTBIT_S24_LE |
  9885. SNDRV_PCM_FMTBIT_S32_LE,
  9886. .channels_min = 1,
  9887. .channels_max = 16,
  9888. .rate_min = 8000,
  9889. .rate_max = 352800,
  9890. },
  9891. .name = "TERT_TDM_TX_6",
  9892. .ops = &msm_dai_q6_tdm_ops,
  9893. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  9894. .probe = msm_dai_q6_dai_tdm_probe,
  9895. .remove = msm_dai_q6_dai_tdm_remove,
  9896. },
  9897. {
  9898. .capture = {
  9899. .stream_name = "Tertiary TDM7 Capture",
  9900. .aif_name = "TERT_TDM_TX_7",
  9901. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9902. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9903. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9904. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9905. SNDRV_PCM_FMTBIT_S24_LE |
  9906. SNDRV_PCM_FMTBIT_S32_LE,
  9907. .channels_min = 1,
  9908. .channels_max = 16,
  9909. .rate_min = 8000,
  9910. .rate_max = 352800,
  9911. },
  9912. .name = "TERT_TDM_TX_7",
  9913. .ops = &msm_dai_q6_tdm_ops,
  9914. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  9915. .probe = msm_dai_q6_dai_tdm_probe,
  9916. .remove = msm_dai_q6_dai_tdm_remove,
  9917. },
  9918. {
  9919. .playback = {
  9920. .stream_name = "Quaternary TDM0 Playback",
  9921. .aif_name = "QUAT_TDM_RX_0",
  9922. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9923. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9924. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9925. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9926. SNDRV_PCM_FMTBIT_S24_LE |
  9927. SNDRV_PCM_FMTBIT_S32_LE,
  9928. .channels_min = 1,
  9929. .channels_max = 16,
  9930. .rate_min = 8000,
  9931. .rate_max = 352800,
  9932. },
  9933. .name = "QUAT_TDM_RX_0",
  9934. .ops = &msm_dai_q6_tdm_ops,
  9935. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  9936. .probe = msm_dai_q6_dai_tdm_probe,
  9937. .remove = msm_dai_q6_dai_tdm_remove,
  9938. },
  9939. {
  9940. .playback = {
  9941. .stream_name = "Quaternary TDM1 Playback",
  9942. .aif_name = "QUAT_TDM_RX_1",
  9943. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9944. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9945. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9946. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9947. SNDRV_PCM_FMTBIT_S24_LE |
  9948. SNDRV_PCM_FMTBIT_S32_LE,
  9949. .channels_min = 1,
  9950. .channels_max = 16,
  9951. .rate_min = 8000,
  9952. .rate_max = 352800,
  9953. },
  9954. .name = "QUAT_TDM_RX_1",
  9955. .ops = &msm_dai_q6_tdm_ops,
  9956. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  9957. .probe = msm_dai_q6_dai_tdm_probe,
  9958. .remove = msm_dai_q6_dai_tdm_remove,
  9959. },
  9960. {
  9961. .playback = {
  9962. .stream_name = "Quaternary TDM2 Playback",
  9963. .aif_name = "QUAT_TDM_RX_2",
  9964. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9965. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9966. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9967. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9968. SNDRV_PCM_FMTBIT_S24_LE |
  9969. SNDRV_PCM_FMTBIT_S32_LE,
  9970. .channels_min = 1,
  9971. .channels_max = 16,
  9972. .rate_min = 8000,
  9973. .rate_max = 352800,
  9974. },
  9975. .name = "QUAT_TDM_RX_2",
  9976. .ops = &msm_dai_q6_tdm_ops,
  9977. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  9978. .probe = msm_dai_q6_dai_tdm_probe,
  9979. .remove = msm_dai_q6_dai_tdm_remove,
  9980. },
  9981. {
  9982. .playback = {
  9983. .stream_name = "Quaternary TDM3 Playback",
  9984. .aif_name = "QUAT_TDM_RX_3",
  9985. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9986. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9987. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9988. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9989. SNDRV_PCM_FMTBIT_S24_LE |
  9990. SNDRV_PCM_FMTBIT_S32_LE,
  9991. .channels_min = 1,
  9992. .channels_max = 16,
  9993. .rate_min = 8000,
  9994. .rate_max = 352800,
  9995. },
  9996. .name = "QUAT_TDM_RX_3",
  9997. .ops = &msm_dai_q6_tdm_ops,
  9998. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  9999. .probe = msm_dai_q6_dai_tdm_probe,
  10000. .remove = msm_dai_q6_dai_tdm_remove,
  10001. },
  10002. {
  10003. .playback = {
  10004. .stream_name = "Quaternary TDM4 Playback",
  10005. .aif_name = "QUAT_TDM_RX_4",
  10006. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10007. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10008. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10009. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10010. SNDRV_PCM_FMTBIT_S24_LE |
  10011. SNDRV_PCM_FMTBIT_S32_LE,
  10012. .channels_min = 1,
  10013. .channels_max = 16,
  10014. .rate_min = 8000,
  10015. .rate_max = 352800,
  10016. },
  10017. .name = "QUAT_TDM_RX_4",
  10018. .ops = &msm_dai_q6_tdm_ops,
  10019. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  10020. .probe = msm_dai_q6_dai_tdm_probe,
  10021. .remove = msm_dai_q6_dai_tdm_remove,
  10022. },
  10023. {
  10024. .playback = {
  10025. .stream_name = "Quaternary TDM5 Playback",
  10026. .aif_name = "QUAT_TDM_RX_5",
  10027. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10028. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10029. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10030. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10031. SNDRV_PCM_FMTBIT_S24_LE |
  10032. SNDRV_PCM_FMTBIT_S32_LE,
  10033. .channels_min = 1,
  10034. .channels_max = 16,
  10035. .rate_min = 8000,
  10036. .rate_max = 352800,
  10037. },
  10038. .name = "QUAT_TDM_RX_5",
  10039. .ops = &msm_dai_q6_tdm_ops,
  10040. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  10041. .probe = msm_dai_q6_dai_tdm_probe,
  10042. .remove = msm_dai_q6_dai_tdm_remove,
  10043. },
  10044. {
  10045. .playback = {
  10046. .stream_name = "Quaternary TDM6 Playback",
  10047. .aif_name = "QUAT_TDM_RX_6",
  10048. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10049. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10050. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10051. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10052. SNDRV_PCM_FMTBIT_S24_LE |
  10053. SNDRV_PCM_FMTBIT_S32_LE,
  10054. .channels_min = 1,
  10055. .channels_max = 16,
  10056. .rate_min = 8000,
  10057. .rate_max = 352800,
  10058. },
  10059. .name = "QUAT_TDM_RX_6",
  10060. .ops = &msm_dai_q6_tdm_ops,
  10061. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  10062. .probe = msm_dai_q6_dai_tdm_probe,
  10063. .remove = msm_dai_q6_dai_tdm_remove,
  10064. },
  10065. {
  10066. .playback = {
  10067. .stream_name = "Quaternary TDM7 Playback",
  10068. .aif_name = "QUAT_TDM_RX_7",
  10069. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10070. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10071. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10072. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10073. SNDRV_PCM_FMTBIT_S24_LE |
  10074. SNDRV_PCM_FMTBIT_S32_LE,
  10075. .channels_min = 1,
  10076. .channels_max = 16,
  10077. .rate_min = 8000,
  10078. .rate_max = 352800,
  10079. },
  10080. .name = "QUAT_TDM_RX_7",
  10081. .ops = &msm_dai_q6_tdm_ops,
  10082. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  10083. .probe = msm_dai_q6_dai_tdm_probe,
  10084. .remove = msm_dai_q6_dai_tdm_remove,
  10085. },
  10086. {
  10087. .capture = {
  10088. .stream_name = "Quaternary TDM0 Capture",
  10089. .aif_name = "QUAT_TDM_TX_0",
  10090. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10091. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10092. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10093. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10094. SNDRV_PCM_FMTBIT_S24_LE |
  10095. SNDRV_PCM_FMTBIT_S32_LE,
  10096. .channels_min = 1,
  10097. .channels_max = 16,
  10098. .rate_min = 8000,
  10099. .rate_max = 352800,
  10100. },
  10101. .name = "QUAT_TDM_TX_0",
  10102. .ops = &msm_dai_q6_tdm_ops,
  10103. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  10104. .probe = msm_dai_q6_dai_tdm_probe,
  10105. .remove = msm_dai_q6_dai_tdm_remove,
  10106. },
  10107. {
  10108. .capture = {
  10109. .stream_name = "Quaternary TDM1 Capture",
  10110. .aif_name = "QUAT_TDM_TX_1",
  10111. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10112. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10113. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10114. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10115. SNDRV_PCM_FMTBIT_S24_LE |
  10116. SNDRV_PCM_FMTBIT_S32_LE,
  10117. .channels_min = 1,
  10118. .channels_max = 16,
  10119. .rate_min = 8000,
  10120. .rate_max = 352800,
  10121. },
  10122. .name = "QUAT_TDM_TX_1",
  10123. .ops = &msm_dai_q6_tdm_ops,
  10124. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  10125. .probe = msm_dai_q6_dai_tdm_probe,
  10126. .remove = msm_dai_q6_dai_tdm_remove,
  10127. },
  10128. {
  10129. .capture = {
  10130. .stream_name = "Quaternary TDM2 Capture",
  10131. .aif_name = "QUAT_TDM_TX_2",
  10132. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10133. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10134. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10135. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10136. SNDRV_PCM_FMTBIT_S24_LE |
  10137. SNDRV_PCM_FMTBIT_S32_LE,
  10138. .channels_min = 1,
  10139. .channels_max = 16,
  10140. .rate_min = 8000,
  10141. .rate_max = 352800,
  10142. },
  10143. .name = "QUAT_TDM_TX_2",
  10144. .ops = &msm_dai_q6_tdm_ops,
  10145. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  10146. .probe = msm_dai_q6_dai_tdm_probe,
  10147. .remove = msm_dai_q6_dai_tdm_remove,
  10148. },
  10149. {
  10150. .capture = {
  10151. .stream_name = "Quaternary TDM3 Capture",
  10152. .aif_name = "QUAT_TDM_TX_3",
  10153. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10154. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10155. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10156. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10157. SNDRV_PCM_FMTBIT_S24_LE |
  10158. SNDRV_PCM_FMTBIT_S32_LE,
  10159. .channels_min = 1,
  10160. .channels_max = 16,
  10161. .rate_min = 8000,
  10162. .rate_max = 352800,
  10163. },
  10164. .name = "QUAT_TDM_TX_3",
  10165. .ops = &msm_dai_q6_tdm_ops,
  10166. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  10167. .probe = msm_dai_q6_dai_tdm_probe,
  10168. .remove = msm_dai_q6_dai_tdm_remove,
  10169. },
  10170. {
  10171. .capture = {
  10172. .stream_name = "Quaternary TDM4 Capture",
  10173. .aif_name = "QUAT_TDM_TX_4",
  10174. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10175. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10176. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10177. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10178. SNDRV_PCM_FMTBIT_S24_LE |
  10179. SNDRV_PCM_FMTBIT_S32_LE,
  10180. .channels_min = 1,
  10181. .channels_max = 16,
  10182. .rate_min = 8000,
  10183. .rate_max = 352800,
  10184. },
  10185. .name = "QUAT_TDM_TX_4",
  10186. .ops = &msm_dai_q6_tdm_ops,
  10187. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  10188. .probe = msm_dai_q6_dai_tdm_probe,
  10189. .remove = msm_dai_q6_dai_tdm_remove,
  10190. },
  10191. {
  10192. .capture = {
  10193. .stream_name = "Quaternary TDM5 Capture",
  10194. .aif_name = "QUAT_TDM_TX_5",
  10195. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10196. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10197. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10198. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10199. SNDRV_PCM_FMTBIT_S24_LE |
  10200. SNDRV_PCM_FMTBIT_S32_LE,
  10201. .channels_min = 1,
  10202. .channels_max = 16,
  10203. .rate_min = 8000,
  10204. .rate_max = 352800,
  10205. },
  10206. .name = "QUAT_TDM_TX_5",
  10207. .ops = &msm_dai_q6_tdm_ops,
  10208. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  10209. .probe = msm_dai_q6_dai_tdm_probe,
  10210. .remove = msm_dai_q6_dai_tdm_remove,
  10211. },
  10212. {
  10213. .capture = {
  10214. .stream_name = "Quaternary TDM6 Capture",
  10215. .aif_name = "QUAT_TDM_TX_6",
  10216. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10217. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10218. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10219. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10220. SNDRV_PCM_FMTBIT_S24_LE |
  10221. SNDRV_PCM_FMTBIT_S32_LE,
  10222. .channels_min = 1,
  10223. .channels_max = 16,
  10224. .rate_min = 8000,
  10225. .rate_max = 352800,
  10226. },
  10227. .name = "QUAT_TDM_TX_6",
  10228. .ops = &msm_dai_q6_tdm_ops,
  10229. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  10230. .probe = msm_dai_q6_dai_tdm_probe,
  10231. .remove = msm_dai_q6_dai_tdm_remove,
  10232. },
  10233. {
  10234. .capture = {
  10235. .stream_name = "Quaternary TDM7 Capture",
  10236. .aif_name = "QUAT_TDM_TX_7",
  10237. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10238. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10239. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10240. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10241. SNDRV_PCM_FMTBIT_S24_LE |
  10242. SNDRV_PCM_FMTBIT_S32_LE,
  10243. .channels_min = 1,
  10244. .channels_max = 16,
  10245. .rate_min = 8000,
  10246. .rate_max = 352800,
  10247. },
  10248. .name = "QUAT_TDM_TX_7",
  10249. .ops = &msm_dai_q6_tdm_ops,
  10250. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  10251. .probe = msm_dai_q6_dai_tdm_probe,
  10252. .remove = msm_dai_q6_dai_tdm_remove,
  10253. },
  10254. {
  10255. .playback = {
  10256. .stream_name = "Quinary TDM0 Playback",
  10257. .aif_name = "QUIN_TDM_RX_0",
  10258. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10259. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10260. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10261. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10262. SNDRV_PCM_FMTBIT_S24_LE |
  10263. SNDRV_PCM_FMTBIT_S32_LE,
  10264. .channels_min = 1,
  10265. .channels_max = 16,
  10266. .rate_min = 8000,
  10267. .rate_max = 352800,
  10268. },
  10269. .name = "QUIN_TDM_RX_0",
  10270. .ops = &msm_dai_q6_tdm_ops,
  10271. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  10272. .probe = msm_dai_q6_dai_tdm_probe,
  10273. .remove = msm_dai_q6_dai_tdm_remove,
  10274. },
  10275. {
  10276. .playback = {
  10277. .stream_name = "Quinary TDM1 Playback",
  10278. .aif_name = "QUIN_TDM_RX_1",
  10279. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10280. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10281. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10282. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10283. SNDRV_PCM_FMTBIT_S24_LE |
  10284. SNDRV_PCM_FMTBIT_S32_LE,
  10285. .channels_min = 1,
  10286. .channels_max = 16,
  10287. .rate_min = 8000,
  10288. .rate_max = 352800,
  10289. },
  10290. .name = "QUIN_TDM_RX_1",
  10291. .ops = &msm_dai_q6_tdm_ops,
  10292. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  10293. .probe = msm_dai_q6_dai_tdm_probe,
  10294. .remove = msm_dai_q6_dai_tdm_remove,
  10295. },
  10296. {
  10297. .playback = {
  10298. .stream_name = "Quinary TDM2 Playback",
  10299. .aif_name = "QUIN_TDM_RX_2",
  10300. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10301. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10302. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10303. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10304. SNDRV_PCM_FMTBIT_S24_LE |
  10305. SNDRV_PCM_FMTBIT_S32_LE,
  10306. .channels_min = 1,
  10307. .channels_max = 16,
  10308. .rate_min = 8000,
  10309. .rate_max = 352800,
  10310. },
  10311. .name = "QUIN_TDM_RX_2",
  10312. .ops = &msm_dai_q6_tdm_ops,
  10313. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  10314. .probe = msm_dai_q6_dai_tdm_probe,
  10315. .remove = msm_dai_q6_dai_tdm_remove,
  10316. },
  10317. {
  10318. .playback = {
  10319. .stream_name = "Quinary TDM3 Playback",
  10320. .aif_name = "QUIN_TDM_RX_3",
  10321. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10322. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10323. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10324. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10325. SNDRV_PCM_FMTBIT_S24_LE |
  10326. SNDRV_PCM_FMTBIT_S32_LE,
  10327. .channels_min = 1,
  10328. .channels_max = 16,
  10329. .rate_min = 8000,
  10330. .rate_max = 352800,
  10331. },
  10332. .name = "QUIN_TDM_RX_3",
  10333. .ops = &msm_dai_q6_tdm_ops,
  10334. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  10335. .probe = msm_dai_q6_dai_tdm_probe,
  10336. .remove = msm_dai_q6_dai_tdm_remove,
  10337. },
  10338. {
  10339. .playback = {
  10340. .stream_name = "Quinary TDM4 Playback",
  10341. .aif_name = "QUIN_TDM_RX_4",
  10342. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10343. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10344. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10345. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10346. SNDRV_PCM_FMTBIT_S24_LE |
  10347. SNDRV_PCM_FMTBIT_S32_LE,
  10348. .channels_min = 1,
  10349. .channels_max = 16,
  10350. .rate_min = 8000,
  10351. .rate_max = 352800,
  10352. },
  10353. .name = "QUIN_TDM_RX_4",
  10354. .ops = &msm_dai_q6_tdm_ops,
  10355. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  10356. .probe = msm_dai_q6_dai_tdm_probe,
  10357. .remove = msm_dai_q6_dai_tdm_remove,
  10358. },
  10359. {
  10360. .playback = {
  10361. .stream_name = "Quinary TDM5 Playback",
  10362. .aif_name = "QUIN_TDM_RX_5",
  10363. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10364. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10365. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10366. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10367. SNDRV_PCM_FMTBIT_S24_LE |
  10368. SNDRV_PCM_FMTBIT_S32_LE,
  10369. .channels_min = 1,
  10370. .channels_max = 16,
  10371. .rate_min = 8000,
  10372. .rate_max = 352800,
  10373. },
  10374. .name = "QUIN_TDM_RX_5",
  10375. .ops = &msm_dai_q6_tdm_ops,
  10376. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  10377. .probe = msm_dai_q6_dai_tdm_probe,
  10378. .remove = msm_dai_q6_dai_tdm_remove,
  10379. },
  10380. {
  10381. .playback = {
  10382. .stream_name = "Quinary TDM6 Playback",
  10383. .aif_name = "QUIN_TDM_RX_6",
  10384. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10385. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10386. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10387. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10388. SNDRV_PCM_FMTBIT_S24_LE |
  10389. SNDRV_PCM_FMTBIT_S32_LE,
  10390. .channels_min = 1,
  10391. .channels_max = 16,
  10392. .rate_min = 8000,
  10393. .rate_max = 352800,
  10394. },
  10395. .name = "QUIN_TDM_RX_6",
  10396. .ops = &msm_dai_q6_tdm_ops,
  10397. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  10398. .probe = msm_dai_q6_dai_tdm_probe,
  10399. .remove = msm_dai_q6_dai_tdm_remove,
  10400. },
  10401. {
  10402. .playback = {
  10403. .stream_name = "Quinary TDM7 Playback",
  10404. .aif_name = "QUIN_TDM_RX_7",
  10405. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10406. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10407. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10408. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10409. SNDRV_PCM_FMTBIT_S24_LE |
  10410. SNDRV_PCM_FMTBIT_S32_LE,
  10411. .channels_min = 1,
  10412. .channels_max = 16,
  10413. .rate_min = 8000,
  10414. .rate_max = 352800,
  10415. },
  10416. .name = "QUIN_TDM_RX_7",
  10417. .ops = &msm_dai_q6_tdm_ops,
  10418. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  10419. .probe = msm_dai_q6_dai_tdm_probe,
  10420. .remove = msm_dai_q6_dai_tdm_remove,
  10421. },
  10422. {
  10423. .capture = {
  10424. .stream_name = "Quinary TDM0 Capture",
  10425. .aif_name = "QUIN_TDM_TX_0",
  10426. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10427. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10428. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10429. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10430. SNDRV_PCM_FMTBIT_S24_LE |
  10431. SNDRV_PCM_FMTBIT_S32_LE,
  10432. .channels_min = 1,
  10433. .channels_max = 16,
  10434. .rate_min = 8000,
  10435. .rate_max = 352800,
  10436. },
  10437. .name = "QUIN_TDM_TX_0",
  10438. .ops = &msm_dai_q6_tdm_ops,
  10439. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  10440. .probe = msm_dai_q6_dai_tdm_probe,
  10441. .remove = msm_dai_q6_dai_tdm_remove,
  10442. },
  10443. {
  10444. .capture = {
  10445. .stream_name = "Quinary TDM1 Capture",
  10446. .aif_name = "QUIN_TDM_TX_1",
  10447. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10448. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10449. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10450. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10451. SNDRV_PCM_FMTBIT_S24_LE |
  10452. SNDRV_PCM_FMTBIT_S32_LE,
  10453. .channels_min = 1,
  10454. .channels_max = 16,
  10455. .rate_min = 8000,
  10456. .rate_max = 352800,
  10457. },
  10458. .name = "QUIN_TDM_TX_1",
  10459. .ops = &msm_dai_q6_tdm_ops,
  10460. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  10461. .probe = msm_dai_q6_dai_tdm_probe,
  10462. .remove = msm_dai_q6_dai_tdm_remove,
  10463. },
  10464. {
  10465. .capture = {
  10466. .stream_name = "Quinary TDM2 Capture",
  10467. .aif_name = "QUIN_TDM_TX_2",
  10468. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10469. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10470. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10471. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10472. SNDRV_PCM_FMTBIT_S24_LE |
  10473. SNDRV_PCM_FMTBIT_S32_LE,
  10474. .channels_min = 1,
  10475. .channels_max = 16,
  10476. .rate_min = 8000,
  10477. .rate_max = 352800,
  10478. },
  10479. .name = "QUIN_TDM_TX_2",
  10480. .ops = &msm_dai_q6_tdm_ops,
  10481. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  10482. .probe = msm_dai_q6_dai_tdm_probe,
  10483. .remove = msm_dai_q6_dai_tdm_remove,
  10484. },
  10485. {
  10486. .capture = {
  10487. .stream_name = "Quinary TDM3 Capture",
  10488. .aif_name = "QUIN_TDM_TX_3",
  10489. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10490. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10491. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10492. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10493. SNDRV_PCM_FMTBIT_S24_LE |
  10494. SNDRV_PCM_FMTBIT_S32_LE,
  10495. .channels_min = 1,
  10496. .channels_max = 16,
  10497. .rate_min = 8000,
  10498. .rate_max = 352800,
  10499. },
  10500. .name = "QUIN_TDM_TX_3",
  10501. .ops = &msm_dai_q6_tdm_ops,
  10502. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  10503. .probe = msm_dai_q6_dai_tdm_probe,
  10504. .remove = msm_dai_q6_dai_tdm_remove,
  10505. },
  10506. {
  10507. .capture = {
  10508. .stream_name = "Quinary TDM4 Capture",
  10509. .aif_name = "QUIN_TDM_TX_4",
  10510. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10511. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10512. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10513. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10514. SNDRV_PCM_FMTBIT_S24_LE |
  10515. SNDRV_PCM_FMTBIT_S32_LE,
  10516. .channels_min = 1,
  10517. .channels_max = 16,
  10518. .rate_min = 8000,
  10519. .rate_max = 352800,
  10520. },
  10521. .name = "QUIN_TDM_TX_4",
  10522. .ops = &msm_dai_q6_tdm_ops,
  10523. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  10524. .probe = msm_dai_q6_dai_tdm_probe,
  10525. .remove = msm_dai_q6_dai_tdm_remove,
  10526. },
  10527. {
  10528. .capture = {
  10529. .stream_name = "Quinary TDM5 Capture",
  10530. .aif_name = "QUIN_TDM_TX_5",
  10531. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10532. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10533. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10534. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10535. SNDRV_PCM_FMTBIT_S24_LE |
  10536. SNDRV_PCM_FMTBIT_S32_LE,
  10537. .channels_min = 1,
  10538. .channels_max = 16,
  10539. .rate_min = 8000,
  10540. .rate_max = 352800,
  10541. },
  10542. .name = "QUIN_TDM_TX_5",
  10543. .ops = &msm_dai_q6_tdm_ops,
  10544. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  10545. .probe = msm_dai_q6_dai_tdm_probe,
  10546. .remove = msm_dai_q6_dai_tdm_remove,
  10547. },
  10548. {
  10549. .capture = {
  10550. .stream_name = "Quinary TDM6 Capture",
  10551. .aif_name = "QUIN_TDM_TX_6",
  10552. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10553. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10554. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10555. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10556. SNDRV_PCM_FMTBIT_S24_LE |
  10557. SNDRV_PCM_FMTBIT_S32_LE,
  10558. .channels_min = 1,
  10559. .channels_max = 16,
  10560. .rate_min = 8000,
  10561. .rate_max = 352800,
  10562. },
  10563. .name = "QUIN_TDM_TX_6",
  10564. .ops = &msm_dai_q6_tdm_ops,
  10565. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  10566. .probe = msm_dai_q6_dai_tdm_probe,
  10567. .remove = msm_dai_q6_dai_tdm_remove,
  10568. },
  10569. {
  10570. .capture = {
  10571. .stream_name = "Quinary TDM7 Capture",
  10572. .aif_name = "QUIN_TDM_TX_7",
  10573. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10574. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10575. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10576. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10577. SNDRV_PCM_FMTBIT_S24_LE |
  10578. SNDRV_PCM_FMTBIT_S32_LE,
  10579. .channels_min = 1,
  10580. .channels_max = 16,
  10581. .rate_min = 8000,
  10582. .rate_max = 352800,
  10583. },
  10584. .name = "QUIN_TDM_TX_7",
  10585. .ops = &msm_dai_q6_tdm_ops,
  10586. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  10587. .probe = msm_dai_q6_dai_tdm_probe,
  10588. .remove = msm_dai_q6_dai_tdm_remove,
  10589. },
  10590. {
  10591. .playback = {
  10592. .stream_name = "Senary TDM0 Playback",
  10593. .aif_name = "SEN_TDM_RX_0",
  10594. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10595. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10596. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10597. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10598. SNDRV_PCM_FMTBIT_S24_LE |
  10599. SNDRV_PCM_FMTBIT_S32_LE,
  10600. .channels_min = 1,
  10601. .channels_max = 8,
  10602. .rate_min = 8000,
  10603. .rate_max = 352800,
  10604. },
  10605. .name = "SEN_TDM_RX_0",
  10606. .ops = &msm_dai_q6_tdm_ops,
  10607. .id = AFE_PORT_ID_SENARY_TDM_RX,
  10608. .probe = msm_dai_q6_dai_tdm_probe,
  10609. .remove = msm_dai_q6_dai_tdm_remove,
  10610. },
  10611. {
  10612. .playback = {
  10613. .stream_name = "Senary TDM1 Playback",
  10614. .aif_name = "SEN_TDM_RX_1",
  10615. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10616. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10617. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10618. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10619. SNDRV_PCM_FMTBIT_S24_LE |
  10620. SNDRV_PCM_FMTBIT_S32_LE,
  10621. .channels_min = 1,
  10622. .channels_max = 8,
  10623. .rate_min = 8000,
  10624. .rate_max = 352800,
  10625. },
  10626. .name = "SEN_TDM_RX_1",
  10627. .ops = &msm_dai_q6_tdm_ops,
  10628. .id = AFE_PORT_ID_SENARY_TDM_RX_1,
  10629. .probe = msm_dai_q6_dai_tdm_probe,
  10630. .remove = msm_dai_q6_dai_tdm_remove,
  10631. },
  10632. {
  10633. .playback = {
  10634. .stream_name = "Senary TDM2 Playback",
  10635. .aif_name = "SEN_TDM_RX_2",
  10636. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10637. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10638. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10639. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10640. SNDRV_PCM_FMTBIT_S24_LE |
  10641. SNDRV_PCM_FMTBIT_S32_LE,
  10642. .channels_min = 1,
  10643. .channels_max = 8,
  10644. .rate_min = 8000,
  10645. .rate_max = 352800,
  10646. },
  10647. .name = "SEN_TDM_RX_2",
  10648. .ops = &msm_dai_q6_tdm_ops,
  10649. .id = AFE_PORT_ID_SENARY_TDM_RX_2,
  10650. .probe = msm_dai_q6_dai_tdm_probe,
  10651. .remove = msm_dai_q6_dai_tdm_remove,
  10652. },
  10653. {
  10654. .playback = {
  10655. .stream_name = "Senary TDM3 Playback",
  10656. .aif_name = "SEN_TDM_RX_3",
  10657. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10658. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10659. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10660. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10661. SNDRV_PCM_FMTBIT_S24_LE |
  10662. SNDRV_PCM_FMTBIT_S32_LE,
  10663. .channels_min = 1,
  10664. .channels_max = 8,
  10665. .rate_min = 8000,
  10666. .rate_max = 352800,
  10667. },
  10668. .name = "SEN_TDM_RX_3",
  10669. .ops = &msm_dai_q6_tdm_ops,
  10670. .id = AFE_PORT_ID_SENARY_TDM_RX_3,
  10671. .probe = msm_dai_q6_dai_tdm_probe,
  10672. .remove = msm_dai_q6_dai_tdm_remove,
  10673. },
  10674. {
  10675. .playback = {
  10676. .stream_name = "Senary TDM4 Playback",
  10677. .aif_name = "SEN_TDM_RX_4",
  10678. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10679. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10680. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10681. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10682. SNDRV_PCM_FMTBIT_S24_LE |
  10683. SNDRV_PCM_FMTBIT_S32_LE,
  10684. .channels_min = 1,
  10685. .channels_max = 8,
  10686. .rate_min = 8000,
  10687. .rate_max = 352800,
  10688. },
  10689. .name = "SEN_TDM_RX_4",
  10690. .ops = &msm_dai_q6_tdm_ops,
  10691. .id = AFE_PORT_ID_SENARY_TDM_RX_4,
  10692. .probe = msm_dai_q6_dai_tdm_probe,
  10693. .remove = msm_dai_q6_dai_tdm_remove,
  10694. },
  10695. {
  10696. .playback = {
  10697. .stream_name = "Senary TDM5 Playback",
  10698. .aif_name = "SEN_TDM_RX_5",
  10699. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10700. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10701. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10702. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10703. SNDRV_PCM_FMTBIT_S24_LE |
  10704. SNDRV_PCM_FMTBIT_S32_LE,
  10705. .channels_min = 1,
  10706. .channels_max = 8,
  10707. .rate_min = 8000,
  10708. .rate_max = 352800,
  10709. },
  10710. .name = "SEN_TDM_RX_5",
  10711. .ops = &msm_dai_q6_tdm_ops,
  10712. .id = AFE_PORT_ID_SENARY_TDM_RX_5,
  10713. .probe = msm_dai_q6_dai_tdm_probe,
  10714. .remove = msm_dai_q6_dai_tdm_remove,
  10715. },
  10716. {
  10717. .playback = {
  10718. .stream_name = "Senary TDM6 Playback",
  10719. .aif_name = "SEN_TDM_RX_6",
  10720. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10721. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10722. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10723. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10724. SNDRV_PCM_FMTBIT_S24_LE |
  10725. SNDRV_PCM_FMTBIT_S32_LE,
  10726. .channels_min = 1,
  10727. .channels_max = 8,
  10728. .rate_min = 8000,
  10729. .rate_max = 352800,
  10730. },
  10731. .name = "SEN_TDM_RX_6",
  10732. .ops = &msm_dai_q6_tdm_ops,
  10733. .id = AFE_PORT_ID_SENARY_TDM_RX_6,
  10734. .probe = msm_dai_q6_dai_tdm_probe,
  10735. .remove = msm_dai_q6_dai_tdm_remove,
  10736. },
  10737. {
  10738. .playback = {
  10739. .stream_name = "Senary TDM7 Playback",
  10740. .aif_name = "SEN_TDM_RX_7",
  10741. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10742. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10743. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10744. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10745. SNDRV_PCM_FMTBIT_S24_LE |
  10746. SNDRV_PCM_FMTBIT_S32_LE,
  10747. .channels_min = 1,
  10748. .channels_max = 8,
  10749. .rate_min = 8000,
  10750. .rate_max = 352800,
  10751. },
  10752. .name = "SEN_TDM_RX_7",
  10753. .ops = &msm_dai_q6_tdm_ops,
  10754. .id = AFE_PORT_ID_SENARY_TDM_RX_7,
  10755. .probe = msm_dai_q6_dai_tdm_probe,
  10756. .remove = msm_dai_q6_dai_tdm_remove,
  10757. },
  10758. {
  10759. .capture = {
  10760. .stream_name = "Senary TDM0 Capture",
  10761. .aif_name = "SEN_TDM_TX_0",
  10762. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10763. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10764. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10765. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10766. SNDRV_PCM_FMTBIT_S24_LE |
  10767. SNDRV_PCM_FMTBIT_S32_LE,
  10768. .channels_min = 1,
  10769. .channels_max = 8,
  10770. .rate_min = 8000,
  10771. .rate_max = 352800,
  10772. },
  10773. .name = "SEN_TDM_TX_0",
  10774. .ops = &msm_dai_q6_tdm_ops,
  10775. .id = AFE_PORT_ID_SENARY_TDM_TX,
  10776. .probe = msm_dai_q6_dai_tdm_probe,
  10777. .remove = msm_dai_q6_dai_tdm_remove,
  10778. },
  10779. {
  10780. .capture = {
  10781. .stream_name = "Senary TDM1 Capture",
  10782. .aif_name = "SEN_TDM_TX_1",
  10783. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10784. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10785. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10786. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10787. SNDRV_PCM_FMTBIT_S24_LE |
  10788. SNDRV_PCM_FMTBIT_S32_LE,
  10789. .channels_min = 1,
  10790. .channels_max = 8,
  10791. .rate_min = 8000,
  10792. .rate_max = 352800,
  10793. },
  10794. .name = "SEN_TDM_TX_1",
  10795. .ops = &msm_dai_q6_tdm_ops,
  10796. .id = AFE_PORT_ID_SENARY_TDM_TX_1,
  10797. .probe = msm_dai_q6_dai_tdm_probe,
  10798. .remove = msm_dai_q6_dai_tdm_remove,
  10799. },
  10800. {
  10801. .capture = {
  10802. .stream_name = "Senary TDM2 Capture",
  10803. .aif_name = "SEN_TDM_TX_2",
  10804. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10805. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10806. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10807. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10808. SNDRV_PCM_FMTBIT_S24_LE |
  10809. SNDRV_PCM_FMTBIT_S32_LE,
  10810. .channels_min = 1,
  10811. .channels_max = 8,
  10812. .rate_min = 8000,
  10813. .rate_max = 352800,
  10814. },
  10815. .name = "SEN_TDM_TX_2",
  10816. .ops = &msm_dai_q6_tdm_ops,
  10817. .id = AFE_PORT_ID_SENARY_TDM_TX_2,
  10818. .probe = msm_dai_q6_dai_tdm_probe,
  10819. .remove = msm_dai_q6_dai_tdm_remove,
  10820. },
  10821. {
  10822. .capture = {
  10823. .stream_name = "Senary TDM3 Capture",
  10824. .aif_name = "SEN_TDM_TX_3",
  10825. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10826. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10827. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10828. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10829. SNDRV_PCM_FMTBIT_S24_LE |
  10830. SNDRV_PCM_FMTBIT_S32_LE,
  10831. .channels_min = 1,
  10832. .channels_max = 8,
  10833. .rate_min = 8000,
  10834. .rate_max = 352800,
  10835. },
  10836. .name = "SEN_TDM_TX_3",
  10837. .ops = &msm_dai_q6_tdm_ops,
  10838. .id = AFE_PORT_ID_SENARY_TDM_TX_3,
  10839. .probe = msm_dai_q6_dai_tdm_probe,
  10840. .remove = msm_dai_q6_dai_tdm_remove,
  10841. },
  10842. {
  10843. .capture = {
  10844. .stream_name = "Senary TDM4 Capture",
  10845. .aif_name = "SEN_TDM_TX_4",
  10846. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10847. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10848. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10849. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10850. SNDRV_PCM_FMTBIT_S24_LE |
  10851. SNDRV_PCM_FMTBIT_S32_LE,
  10852. .channels_min = 1,
  10853. .channels_max = 8,
  10854. .rate_min = 8000,
  10855. .rate_max = 352800,
  10856. },
  10857. .name = "SEN_TDM_TX_4",
  10858. .ops = &msm_dai_q6_tdm_ops,
  10859. .id = AFE_PORT_ID_SENARY_TDM_TX_4,
  10860. .probe = msm_dai_q6_dai_tdm_probe,
  10861. .remove = msm_dai_q6_dai_tdm_remove,
  10862. },
  10863. {
  10864. .capture = {
  10865. .stream_name = "Senary TDM5 Capture",
  10866. .aif_name = "SEN_TDM_TX_5",
  10867. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10868. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10869. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10870. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10871. SNDRV_PCM_FMTBIT_S24_LE |
  10872. SNDRV_PCM_FMTBIT_S32_LE,
  10873. .channels_min = 1,
  10874. .channels_max = 8,
  10875. .rate_min = 8000,
  10876. .rate_max = 352800,
  10877. },
  10878. .name = "SEN_TDM_TX_5",
  10879. .ops = &msm_dai_q6_tdm_ops,
  10880. .id = AFE_PORT_ID_SENARY_TDM_TX_5,
  10881. .probe = msm_dai_q6_dai_tdm_probe,
  10882. .remove = msm_dai_q6_dai_tdm_remove,
  10883. },
  10884. {
  10885. .capture = {
  10886. .stream_name = "Senary TDM6 Capture",
  10887. .aif_name = "SEN_TDM_TX_6",
  10888. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10889. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10890. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10891. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10892. SNDRV_PCM_FMTBIT_S24_LE |
  10893. SNDRV_PCM_FMTBIT_S32_LE,
  10894. .channels_min = 1,
  10895. .channels_max = 8,
  10896. .rate_min = 8000,
  10897. .rate_max = 352800,
  10898. },
  10899. .name = "SEN_TDM_TX_6",
  10900. .ops = &msm_dai_q6_tdm_ops,
  10901. .id = AFE_PORT_ID_SENARY_TDM_TX_6,
  10902. .probe = msm_dai_q6_dai_tdm_probe,
  10903. .remove = msm_dai_q6_dai_tdm_remove,
  10904. },
  10905. {
  10906. .capture = {
  10907. .stream_name = "Senary TDM7 Capture",
  10908. .aif_name = "SEN_TDM_TX_7",
  10909. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10910. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10911. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10912. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10913. SNDRV_PCM_FMTBIT_S24_LE |
  10914. SNDRV_PCM_FMTBIT_S32_LE,
  10915. .channels_min = 1,
  10916. .channels_max = 8,
  10917. .rate_min = 8000,
  10918. .rate_max = 352800,
  10919. },
  10920. .name = "SEN_TDM_TX_7",
  10921. .ops = &msm_dai_q6_tdm_ops,
  10922. .id = AFE_PORT_ID_SENARY_TDM_TX_7,
  10923. .probe = msm_dai_q6_dai_tdm_probe,
  10924. .remove = msm_dai_q6_dai_tdm_remove,
  10925. },
  10926. };
  10927. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  10928. .name = "msm-dai-q6-tdm",
  10929. };
  10930. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  10931. {
  10932. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  10933. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  10934. int rc = 0;
  10935. u32 tdm_dev_id = 0;
  10936. int port_idx = 0;
  10937. struct device_node *tdm_parent_node = NULL;
  10938. /* retrieve device/afe id */
  10939. rc = of_property_read_u32(pdev->dev.of_node,
  10940. "qcom,msm-cpudai-tdm-dev-id",
  10941. &tdm_dev_id);
  10942. if (rc) {
  10943. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  10944. __func__);
  10945. goto rtn;
  10946. }
  10947. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  10948. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  10949. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  10950. __func__, tdm_dev_id);
  10951. rc = -ENXIO;
  10952. goto rtn;
  10953. }
  10954. pdev->id = tdm_dev_id;
  10955. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  10956. GFP_KERNEL);
  10957. if (!dai_data) {
  10958. rc = -ENOMEM;
  10959. dev_err(&pdev->dev,
  10960. "%s Failed to allocate memory for tdm dai_data\n",
  10961. __func__);
  10962. goto rtn;
  10963. }
  10964. memset(dai_data, 0, sizeof(*dai_data));
  10965. rc = of_property_read_u32(pdev->dev.of_node,
  10966. "qcom,msm-dai-is-island-supported",
  10967. &dai_data->is_island_dai);
  10968. if (rc)
  10969. dev_dbg(&pdev->dev, "island supported entry not found\n");
  10970. /* TDM CFG */
  10971. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  10972. rc = of_property_read_u32(tdm_parent_node,
  10973. "qcom,msm-cpudai-tdm-sync-mode",
  10974. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  10975. if (rc) {
  10976. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  10977. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  10978. goto free_dai_data;
  10979. }
  10980. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  10981. __func__, dai_data->port_cfg.tdm.sync_mode);
  10982. rc = of_property_read_u32(tdm_parent_node,
  10983. "qcom,msm-cpudai-tdm-sync-src",
  10984. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  10985. if (rc) {
  10986. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  10987. __func__, "qcom,msm-cpudai-tdm-sync-src");
  10988. goto free_dai_data;
  10989. }
  10990. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  10991. __func__, dai_data->port_cfg.tdm.sync_src);
  10992. rc = of_property_read_u32(tdm_parent_node,
  10993. "qcom,msm-cpudai-tdm-data-out",
  10994. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  10995. if (rc) {
  10996. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  10997. __func__, "qcom,msm-cpudai-tdm-data-out");
  10998. goto free_dai_data;
  10999. }
  11000. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  11001. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  11002. rc = of_property_read_u32(tdm_parent_node,
  11003. "qcom,msm-cpudai-tdm-invert-sync",
  11004. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11005. if (rc) {
  11006. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  11007. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  11008. goto free_dai_data;
  11009. }
  11010. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  11011. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11012. rc = of_property_read_u32(tdm_parent_node,
  11013. "qcom,msm-cpudai-tdm-data-delay",
  11014. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11015. if (rc) {
  11016. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  11017. __func__, "qcom,msm-cpudai-tdm-data-delay");
  11018. goto free_dai_data;
  11019. }
  11020. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  11021. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11022. /* TDM CFG -- set default */
  11023. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  11024. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  11025. AFE_API_VERSION_TDM_CONFIG;
  11026. /* TDM SLOT MAPPING CFG */
  11027. rc = of_property_read_u32(pdev->dev.of_node,
  11028. "qcom,msm-cpudai-tdm-data-align",
  11029. &dai_data->port_cfg.slot_mapping.data_align_type);
  11030. if (rc) {
  11031. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  11032. __func__,
  11033. "qcom,msm-cpudai-tdm-data-align");
  11034. goto free_dai_data;
  11035. }
  11036. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  11037. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  11038. /* TDM SLOT MAPPING CFG -- set default */
  11039. dai_data->port_cfg.slot_mapping.minor_version =
  11040. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  11041. dai_data->port_cfg.slot_mapping_v2.minor_version =
  11042. AFE_API_VERSION_SLOT_MAPPING_CONFIG_V2;
  11043. /* CUSTOM TDM HEADER CFG */
  11044. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  11045. if (of_find_property(pdev->dev.of_node,
  11046. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  11047. of_find_property(pdev->dev.of_node,
  11048. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  11049. of_find_property(pdev->dev.of_node,
  11050. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  11051. /* if the property exist */
  11052. rc = of_property_read_u32(pdev->dev.of_node,
  11053. "qcom,msm-cpudai-tdm-header-start-offset",
  11054. (u32 *)&custom_tdm_header->start_offset);
  11055. if (rc) {
  11056. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  11057. __func__,
  11058. "qcom,msm-cpudai-tdm-header-start-offset");
  11059. goto free_dai_data;
  11060. }
  11061. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  11062. __func__, custom_tdm_header->start_offset);
  11063. rc = of_property_read_u32(pdev->dev.of_node,
  11064. "qcom,msm-cpudai-tdm-header-width",
  11065. (u32 *)&custom_tdm_header->header_width);
  11066. if (rc) {
  11067. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  11068. __func__, "qcom,msm-cpudai-tdm-header-width");
  11069. goto free_dai_data;
  11070. }
  11071. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  11072. __func__, custom_tdm_header->header_width);
  11073. rc = of_property_read_u32(pdev->dev.of_node,
  11074. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  11075. (u32 *)&custom_tdm_header->num_frame_repeat);
  11076. if (rc) {
  11077. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  11078. __func__,
  11079. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  11080. goto free_dai_data;
  11081. }
  11082. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  11083. __func__, custom_tdm_header->num_frame_repeat);
  11084. /* CUSTOM TDM HEADER CFG -- set default */
  11085. custom_tdm_header->minor_version =
  11086. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  11087. custom_tdm_header->header_type =
  11088. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11089. } else {
  11090. /* CUSTOM TDM HEADER CFG -- set default */
  11091. custom_tdm_header->header_type =
  11092. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11093. /* proceed with probe */
  11094. }
  11095. /* copy static clk per parent node */
  11096. dai_data->clk_set = tdm_clk_set;
  11097. /* copy static group cfg per parent node */
  11098. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  11099. /* copy static num group ports per parent node */
  11100. dai_data->num_group_ports = num_tdm_group_ports;
  11101. dai_data->lane_cfg = tdm_lane_cfg;
  11102. dev_set_drvdata(&pdev->dev, dai_data);
  11103. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  11104. if (port_idx < 0) {
  11105. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  11106. __func__, tdm_dev_id);
  11107. rc = -EINVAL;
  11108. goto free_dai_data;
  11109. }
  11110. rc = snd_soc_register_component(&pdev->dev,
  11111. &msm_q6_tdm_dai_component,
  11112. &msm_dai_q6_tdm_dai[port_idx], 1);
  11113. if (rc) {
  11114. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  11115. __func__, tdm_dev_id, rc);
  11116. goto err_register;
  11117. }
  11118. return 0;
  11119. err_register:
  11120. free_dai_data:
  11121. kfree(dai_data);
  11122. rtn:
  11123. return rc;
  11124. }
  11125. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  11126. {
  11127. struct msm_dai_q6_tdm_dai_data *dai_data =
  11128. dev_get_drvdata(&pdev->dev);
  11129. snd_soc_unregister_component(&pdev->dev);
  11130. kfree(dai_data);
  11131. return 0;
  11132. }
  11133. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  11134. { .compatible = "qcom,msm-dai-q6-tdm", },
  11135. {}
  11136. };
  11137. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  11138. static struct platform_driver msm_dai_q6_tdm_driver = {
  11139. .probe = msm_dai_q6_tdm_dev_probe,
  11140. .remove = msm_dai_q6_tdm_dev_remove,
  11141. .driver = {
  11142. .name = "msm-dai-q6-tdm",
  11143. .owner = THIS_MODULE,
  11144. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  11145. .suppress_bind_attrs = true,
  11146. },
  11147. };
  11148. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  11149. struct snd_ctl_elem_value *ucontrol)
  11150. {
  11151. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11152. int value = ucontrol->value.integer.value[0];
  11153. dai_data->port_config.cdc_dma.data_format = value;
  11154. pr_debug("%s: format = %d\n", __func__, value);
  11155. return 0;
  11156. }
  11157. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  11158. struct snd_ctl_elem_value *ucontrol)
  11159. {
  11160. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11161. ucontrol->value.integer.value[0] =
  11162. dai_data->port_config.cdc_dma.data_format;
  11163. return 0;
  11164. }
  11165. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  11166. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  11167. msm_dai_q6_cdc_dma_format_get,
  11168. msm_dai_q6_cdc_dma_format_put),
  11169. SOC_ENUM_EXT("WSA_CDC_DMA_0 RX XTLoggingDisable",
  11170. xt_logging_disable_enum[0],
  11171. msm_dai_q6_xt_logging_disable_get,
  11172. msm_dai_q6_xt_logging_disable_put),
  11173. };
  11174. /* SOC probe for codec DMA interface */
  11175. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  11176. {
  11177. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  11178. int rc = 0;
  11179. if (!dai) {
  11180. pr_err("%s: Invalid params dai\n", __func__);
  11181. return -EINVAL;
  11182. }
  11183. if (!dai->dev) {
  11184. pr_err("%s: Invalid params dai dev\n", __func__);
  11185. return -EINVAL;
  11186. }
  11187. msm_dai_q6_set_dai_id(dai);
  11188. dai_data = dev_get_drvdata(dai->dev);
  11189. switch (dai->id) {
  11190. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11191. rc = snd_ctl_add(dai->component->card->snd_card,
  11192. snd_ctl_new1(&cdc_dma_config_controls[0],
  11193. dai_data));
  11194. break;
  11195. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11196. rc = snd_ctl_add(dai->component->card->snd_card,
  11197. snd_ctl_new1(&cdc_dma_config_controls[1],
  11198. dai_data));
  11199. break;
  11200. default:
  11201. break;
  11202. }
  11203. if (rc < 0)
  11204. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  11205. __func__, dai->name);
  11206. if (dai_data->is_island_dai)
  11207. rc = msm_dai_q6_add_island_mx_ctls(
  11208. dai->component->card->snd_card,
  11209. dai->name, dai->id,
  11210. (void *)dai_data);
  11211. rc = msm_dai_q6_dai_add_route(dai);
  11212. return rc;
  11213. }
  11214. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  11215. {
  11216. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11217. dev_get_drvdata(dai->dev);
  11218. int rc = 0;
  11219. /* If AFE port is still up, close it */
  11220. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11221. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  11222. dai->id);
  11223. rc = afe_close(dai->id); /* can block */
  11224. if (rc < 0)
  11225. dev_err(dai->dev, "fail to close AFE port\n");
  11226. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11227. }
  11228. return rc;
  11229. }
  11230. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  11231. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  11232. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  11233. {
  11234. int rc = 0;
  11235. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11236. dev_get_drvdata(dai->dev);
  11237. unsigned int ch_mask = 0, ch_num = 0;
  11238. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  11239. switch (dai->id) {
  11240. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11241. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  11242. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  11243. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  11244. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  11245. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  11246. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  11247. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  11248. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  11249. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  11250. if (!rx_ch_mask) {
  11251. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  11252. return -EINVAL;
  11253. }
  11254. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11255. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  11256. __func__, rx_num_ch);
  11257. return -EINVAL;
  11258. }
  11259. ch_mask = *rx_ch_mask;
  11260. ch_num = rx_num_ch;
  11261. break;
  11262. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11263. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  11264. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  11265. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  11266. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  11267. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  11268. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  11269. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  11270. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  11271. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  11272. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  11273. if (!tx_ch_mask) {
  11274. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  11275. return -EINVAL;
  11276. }
  11277. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11278. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  11279. __func__, tx_num_ch);
  11280. return -EINVAL;
  11281. }
  11282. ch_mask = *tx_ch_mask;
  11283. ch_num = tx_num_ch;
  11284. break;
  11285. default:
  11286. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  11287. return -EINVAL;
  11288. }
  11289. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  11290. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  11291. dai->id, ch_num, ch_mask);
  11292. return rc;
  11293. }
  11294. static int msm_dai_q6_cdc_dma_hw_params(
  11295. struct snd_pcm_substream *substream,
  11296. struct snd_pcm_hw_params *params,
  11297. struct snd_soc_dai *dai)
  11298. {
  11299. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11300. dev_get_drvdata(dai->dev);
  11301. switch (params_format(params)) {
  11302. case SNDRV_PCM_FORMAT_S16_LE:
  11303. case SNDRV_PCM_FORMAT_SPECIAL:
  11304. dai_data->port_config.cdc_dma.bit_width = 16;
  11305. break;
  11306. case SNDRV_PCM_FORMAT_S24_LE:
  11307. case SNDRV_PCM_FORMAT_S24_3LE:
  11308. dai_data->port_config.cdc_dma.bit_width = 24;
  11309. break;
  11310. case SNDRV_PCM_FORMAT_S32_LE:
  11311. dai_data->port_config.cdc_dma.bit_width = 32;
  11312. break;
  11313. default:
  11314. dev_err(dai->dev, "%s: format %d\n",
  11315. __func__, params_format(params));
  11316. return -EINVAL;
  11317. }
  11318. dai_data->rate = params_rate(params);
  11319. dai_data->channels = params_channels(params);
  11320. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  11321. AFE_API_VERSION_CODEC_DMA_CONFIG;
  11322. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  11323. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  11324. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  11325. "num_channel %hu sample_rate %d\n", __func__,
  11326. dai_data->port_config.cdc_dma.bit_width,
  11327. dai_data->port_config.cdc_dma.data_format,
  11328. dai_data->port_config.cdc_dma.num_channels,
  11329. dai_data->rate);
  11330. return 0;
  11331. }
  11332. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  11333. struct snd_soc_dai *dai)
  11334. {
  11335. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11336. dev_get_drvdata(dai->dev);
  11337. int rc = 0;
  11338. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11339. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  11340. (dai_data->port_config.cdc_dma.data_format == 1))
  11341. dai_data->port_config.cdc_dma.data_format =
  11342. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  11343. rc = afe_port_start(dai->id, &dai_data->port_config,
  11344. dai_data->rate);
  11345. if (rc < 0)
  11346. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  11347. dai->id);
  11348. else
  11349. set_bit(STATUS_PORT_STARTED,
  11350. dai_data->status_mask);
  11351. }
  11352. return rc;
  11353. }
  11354. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  11355. struct snd_soc_dai *dai)
  11356. {
  11357. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  11358. int rc = 0;
  11359. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11360. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  11361. dai->id);
  11362. rc = afe_close(dai->id); /* can block */
  11363. if (rc < 0)
  11364. dev_err(dai->dev, "fail to close AFE port\n");
  11365. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  11366. *dai_data->status_mask);
  11367. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11368. }
  11369. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  11370. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  11371. }
  11372. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  11373. .prepare = msm_dai_q6_cdc_dma_prepare,
  11374. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11375. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11376. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11377. };
  11378. static struct snd_soc_dai_ops msm_dai_q6_cdc_wsa_dma_ops = {
  11379. .prepare = msm_dai_q6_cdc_dma_prepare,
  11380. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11381. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11382. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11383. .digital_mute = msm_dai_q6_spk_digital_mute,
  11384. };
  11385. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  11386. {
  11387. .playback = {
  11388. .stream_name = "WSA CDC DMA0 Playback",
  11389. .aif_name = "WSA_CDC_DMA_RX_0",
  11390. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11391. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11392. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11393. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11394. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11395. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11396. SNDRV_PCM_RATE_384000,
  11397. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11398. SNDRV_PCM_FMTBIT_S24_LE |
  11399. SNDRV_PCM_FMTBIT_S24_3LE |
  11400. SNDRV_PCM_FMTBIT_S32_LE,
  11401. .channels_min = 1,
  11402. .channels_max = 4,
  11403. .rate_min = 8000,
  11404. .rate_max = 384000,
  11405. },
  11406. .name = "WSA_CDC_DMA_RX_0",
  11407. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11408. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  11409. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11410. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11411. },
  11412. {
  11413. .capture = {
  11414. .stream_name = "WSA CDC DMA0 Capture",
  11415. .aif_name = "WSA_CDC_DMA_TX_0",
  11416. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11417. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11418. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11419. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11420. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11421. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11422. SNDRV_PCM_RATE_384000,
  11423. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11424. SNDRV_PCM_FMTBIT_S24_LE |
  11425. SNDRV_PCM_FMTBIT_S24_3LE |
  11426. SNDRV_PCM_FMTBIT_S32_LE,
  11427. .channels_min = 1,
  11428. .channels_max = 4,
  11429. .rate_min = 8000,
  11430. .rate_max = 384000,
  11431. },
  11432. .name = "WSA_CDC_DMA_TX_0",
  11433. .ops = &msm_dai_q6_cdc_dma_ops,
  11434. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  11435. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11436. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11437. },
  11438. {
  11439. .playback = {
  11440. .stream_name = "WSA CDC DMA1 Playback",
  11441. .aif_name = "WSA_CDC_DMA_RX_1",
  11442. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11443. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11444. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11445. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11446. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11447. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11448. SNDRV_PCM_RATE_384000,
  11449. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11450. SNDRV_PCM_FMTBIT_S24_LE |
  11451. SNDRV_PCM_FMTBIT_S24_3LE |
  11452. SNDRV_PCM_FMTBIT_S32_LE,
  11453. .channels_min = 1,
  11454. .channels_max = 2,
  11455. .rate_min = 8000,
  11456. .rate_max = 384000,
  11457. },
  11458. .name = "WSA_CDC_DMA_RX_1",
  11459. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11460. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  11461. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11462. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11463. },
  11464. {
  11465. .capture = {
  11466. .stream_name = "WSA CDC DMA1 Capture",
  11467. .aif_name = "WSA_CDC_DMA_TX_1",
  11468. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11469. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11470. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11471. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11472. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11473. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11474. SNDRV_PCM_RATE_384000,
  11475. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11476. SNDRV_PCM_FMTBIT_S24_LE |
  11477. SNDRV_PCM_FMTBIT_S24_3LE |
  11478. SNDRV_PCM_FMTBIT_S32_LE,
  11479. .channels_min = 1,
  11480. .channels_max = 2,
  11481. .rate_min = 8000,
  11482. .rate_max = 384000,
  11483. },
  11484. .name = "WSA_CDC_DMA_TX_1",
  11485. .ops = &msm_dai_q6_cdc_dma_ops,
  11486. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  11487. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11488. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11489. },
  11490. {
  11491. .capture = {
  11492. .stream_name = "WSA CDC DMA2 Capture",
  11493. .aif_name = "WSA_CDC_DMA_TX_2",
  11494. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11495. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11496. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11497. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11498. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11499. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11500. SNDRV_PCM_RATE_384000,
  11501. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11502. SNDRV_PCM_FMTBIT_S24_LE |
  11503. SNDRV_PCM_FMTBIT_S24_3LE |
  11504. SNDRV_PCM_FMTBIT_S32_LE,
  11505. .channels_min = 1,
  11506. .channels_max = 1,
  11507. .rate_min = 8000,
  11508. .rate_max = 384000,
  11509. },
  11510. .name = "WSA_CDC_DMA_TX_2",
  11511. .ops = &msm_dai_q6_cdc_dma_ops,
  11512. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  11513. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11514. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11515. },
  11516. {
  11517. .capture = {
  11518. .stream_name = "VA CDC DMA0 Capture",
  11519. .aif_name = "VA_CDC_DMA_TX_0",
  11520. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11521. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11522. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11523. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11524. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11525. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11526. SNDRV_PCM_RATE_384000,
  11527. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11528. SNDRV_PCM_FMTBIT_S24_LE |
  11529. SNDRV_PCM_FMTBIT_S24_3LE,
  11530. .channels_min = 1,
  11531. .channels_max = 8,
  11532. .rate_min = 8000,
  11533. .rate_max = 384000,
  11534. },
  11535. .name = "VA_CDC_DMA_TX_0",
  11536. .ops = &msm_dai_q6_cdc_dma_ops,
  11537. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  11538. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11539. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11540. },
  11541. {
  11542. .capture = {
  11543. .stream_name = "VA CDC DMA1 Capture",
  11544. .aif_name = "VA_CDC_DMA_TX_1",
  11545. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11546. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11547. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11548. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11549. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11550. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11551. SNDRV_PCM_RATE_384000,
  11552. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11553. SNDRV_PCM_FMTBIT_S24_LE |
  11554. SNDRV_PCM_FMTBIT_S24_3LE,
  11555. .channels_min = 1,
  11556. .channels_max = 8,
  11557. .rate_min = 8000,
  11558. .rate_max = 384000,
  11559. },
  11560. .name = "VA_CDC_DMA_TX_1",
  11561. .ops = &msm_dai_q6_cdc_dma_ops,
  11562. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  11563. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11564. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11565. },
  11566. {
  11567. .capture = {
  11568. .stream_name = "VA CDC DMA2 Capture",
  11569. .aif_name = "VA_CDC_DMA_TX_2",
  11570. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11571. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11572. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11573. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11574. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11575. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11576. SNDRV_PCM_RATE_384000,
  11577. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11578. SNDRV_PCM_FMTBIT_S24_LE |
  11579. SNDRV_PCM_FMTBIT_S24_3LE,
  11580. .channels_min = 1,
  11581. .channels_max = 8,
  11582. .rate_min = 8000,
  11583. .rate_max = 384000,
  11584. },
  11585. .name = "VA_CDC_DMA_TX_2",
  11586. .ops = &msm_dai_q6_cdc_dma_ops,
  11587. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  11588. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11589. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11590. },
  11591. {
  11592. .playback = {
  11593. .stream_name = "RX CDC DMA0 Playback",
  11594. .aif_name = "RX_CDC_DMA_RX_0",
  11595. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11596. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11597. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11598. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11599. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11600. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11601. SNDRV_PCM_RATE_384000,
  11602. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11603. SNDRV_PCM_FMTBIT_S24_LE |
  11604. SNDRV_PCM_FMTBIT_S24_3LE |
  11605. SNDRV_PCM_FMTBIT_S32_LE,
  11606. .channels_min = 1,
  11607. .channels_max = 2,
  11608. .rate_min = 8000,
  11609. .rate_max = 384000,
  11610. },
  11611. .ops = &msm_dai_q6_cdc_dma_ops,
  11612. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  11613. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11614. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11615. },
  11616. {
  11617. .capture = {
  11618. .stream_name = "TX CDC DMA0 Capture",
  11619. .aif_name = "TX_CDC_DMA_TX_0",
  11620. .rates = SNDRV_PCM_RATE_8000 |
  11621. SNDRV_PCM_RATE_16000 |
  11622. SNDRV_PCM_RATE_32000 |
  11623. SNDRV_PCM_RATE_48000 |
  11624. SNDRV_PCM_RATE_96000 |
  11625. SNDRV_PCM_RATE_192000 |
  11626. SNDRV_PCM_RATE_384000,
  11627. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11628. SNDRV_PCM_FMTBIT_S24_LE |
  11629. SNDRV_PCM_FMTBIT_S24_3LE |
  11630. SNDRV_PCM_FMTBIT_S32_LE,
  11631. .channels_min = 1,
  11632. .channels_max = 3,
  11633. .rate_min = 8000,
  11634. .rate_max = 384000,
  11635. },
  11636. .ops = &msm_dai_q6_cdc_dma_ops,
  11637. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  11638. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11639. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11640. },
  11641. {
  11642. .playback = {
  11643. .stream_name = "RX CDC DMA1 Playback",
  11644. .aif_name = "RX_CDC_DMA_RX_1",
  11645. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11646. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11647. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11648. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11649. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11650. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11651. SNDRV_PCM_RATE_384000,
  11652. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11653. SNDRV_PCM_FMTBIT_S24_LE |
  11654. SNDRV_PCM_FMTBIT_S24_3LE |
  11655. SNDRV_PCM_FMTBIT_S32_LE,
  11656. .channels_min = 1,
  11657. .channels_max = 2,
  11658. .rate_min = 8000,
  11659. .rate_max = 384000,
  11660. },
  11661. .ops = &msm_dai_q6_cdc_dma_ops,
  11662. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  11663. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11664. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11665. },
  11666. {
  11667. .capture = {
  11668. .stream_name = "TX CDC DMA1 Capture",
  11669. .aif_name = "TX_CDC_DMA_TX_1",
  11670. .rates = SNDRV_PCM_RATE_8000 |
  11671. SNDRV_PCM_RATE_16000 |
  11672. SNDRV_PCM_RATE_32000 |
  11673. SNDRV_PCM_RATE_48000 |
  11674. SNDRV_PCM_RATE_96000 |
  11675. SNDRV_PCM_RATE_192000 |
  11676. SNDRV_PCM_RATE_384000,
  11677. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11678. SNDRV_PCM_FMTBIT_S24_LE |
  11679. SNDRV_PCM_FMTBIT_S24_3LE |
  11680. SNDRV_PCM_FMTBIT_S32_LE,
  11681. .channels_min = 1,
  11682. .channels_max = 3,
  11683. .rate_min = 8000,
  11684. .rate_max = 384000,
  11685. },
  11686. .ops = &msm_dai_q6_cdc_dma_ops,
  11687. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  11688. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11689. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11690. },
  11691. {
  11692. .playback = {
  11693. .stream_name = "RX CDC DMA2 Playback",
  11694. .aif_name = "RX_CDC_DMA_RX_2",
  11695. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11696. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11697. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11698. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11699. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11700. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11701. SNDRV_PCM_RATE_384000,
  11702. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11703. SNDRV_PCM_FMTBIT_S24_LE |
  11704. SNDRV_PCM_FMTBIT_S24_3LE |
  11705. SNDRV_PCM_FMTBIT_S32_LE,
  11706. .channels_min = 1,
  11707. .channels_max = 1,
  11708. .rate_min = 8000,
  11709. .rate_max = 384000,
  11710. },
  11711. .ops = &msm_dai_q6_cdc_dma_ops,
  11712. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  11713. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11714. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11715. },
  11716. {
  11717. .capture = {
  11718. .stream_name = "TX CDC DMA2 Capture",
  11719. .aif_name = "TX_CDC_DMA_TX_2",
  11720. .rates = SNDRV_PCM_RATE_8000 |
  11721. SNDRV_PCM_RATE_16000 |
  11722. SNDRV_PCM_RATE_32000 |
  11723. SNDRV_PCM_RATE_48000 |
  11724. SNDRV_PCM_RATE_96000 |
  11725. SNDRV_PCM_RATE_192000 |
  11726. SNDRV_PCM_RATE_384000,
  11727. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11728. SNDRV_PCM_FMTBIT_S24_LE |
  11729. SNDRV_PCM_FMTBIT_S24_3LE |
  11730. SNDRV_PCM_FMTBIT_S32_LE,
  11731. .channels_min = 1,
  11732. .channels_max = 4,
  11733. .rate_min = 8000,
  11734. .rate_max = 384000,
  11735. },
  11736. .ops = &msm_dai_q6_cdc_dma_ops,
  11737. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  11738. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11739. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11740. }, {
  11741. .playback = {
  11742. .stream_name = "RX CDC DMA3 Playback",
  11743. .aif_name = "RX_CDC_DMA_RX_3",
  11744. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11745. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11746. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11747. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11748. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11749. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11750. SNDRV_PCM_RATE_384000,
  11751. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11752. SNDRV_PCM_FMTBIT_S24_LE |
  11753. SNDRV_PCM_FMTBIT_S24_3LE |
  11754. SNDRV_PCM_FMTBIT_S32_LE,
  11755. .channels_min = 1,
  11756. .channels_max = 1,
  11757. .rate_min = 8000,
  11758. .rate_max = 384000,
  11759. },
  11760. .ops = &msm_dai_q6_cdc_dma_ops,
  11761. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  11762. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11763. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11764. },
  11765. {
  11766. .capture = {
  11767. .stream_name = "TX CDC DMA3 Capture",
  11768. .aif_name = "TX_CDC_DMA_TX_3",
  11769. .rates = SNDRV_PCM_RATE_8000 |
  11770. SNDRV_PCM_RATE_16000 |
  11771. SNDRV_PCM_RATE_32000 |
  11772. SNDRV_PCM_RATE_48000 |
  11773. SNDRV_PCM_RATE_96000 |
  11774. SNDRV_PCM_RATE_192000 |
  11775. SNDRV_PCM_RATE_384000,
  11776. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11777. SNDRV_PCM_FMTBIT_S24_LE |
  11778. SNDRV_PCM_FMTBIT_S24_3LE |
  11779. SNDRV_PCM_FMTBIT_S32_LE,
  11780. .channels_min = 1,
  11781. .channels_max = 8,
  11782. .rate_min = 8000,
  11783. .rate_max = 384000,
  11784. },
  11785. .ops = &msm_dai_q6_cdc_dma_ops,
  11786. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  11787. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11788. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11789. },
  11790. {
  11791. .playback = {
  11792. .stream_name = "RX CDC DMA4 Playback",
  11793. .aif_name = "RX_CDC_DMA_RX_4",
  11794. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11795. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11796. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11797. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11798. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11799. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11800. SNDRV_PCM_RATE_384000,
  11801. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11802. SNDRV_PCM_FMTBIT_S24_LE |
  11803. SNDRV_PCM_FMTBIT_S24_3LE |
  11804. SNDRV_PCM_FMTBIT_S32_LE,
  11805. .channels_min = 1,
  11806. .channels_max = 6,
  11807. .rate_min = 8000,
  11808. .rate_max = 384000,
  11809. },
  11810. .ops = &msm_dai_q6_cdc_dma_ops,
  11811. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  11812. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11813. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11814. },
  11815. {
  11816. .capture = {
  11817. .stream_name = "TX CDC DMA4 Capture",
  11818. .aif_name = "TX_CDC_DMA_TX_4",
  11819. .rates = SNDRV_PCM_RATE_8000 |
  11820. SNDRV_PCM_RATE_16000 |
  11821. SNDRV_PCM_RATE_32000 |
  11822. SNDRV_PCM_RATE_48000 |
  11823. SNDRV_PCM_RATE_96000 |
  11824. SNDRV_PCM_RATE_192000 |
  11825. SNDRV_PCM_RATE_384000,
  11826. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11827. SNDRV_PCM_FMTBIT_S24_LE |
  11828. SNDRV_PCM_FMTBIT_S24_3LE |
  11829. SNDRV_PCM_FMTBIT_S32_LE,
  11830. .channels_min = 1,
  11831. .channels_max = 8,
  11832. .rate_min = 8000,
  11833. .rate_max = 384000,
  11834. },
  11835. .ops = &msm_dai_q6_cdc_dma_ops,
  11836. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  11837. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11838. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11839. },
  11840. {
  11841. .playback = {
  11842. .stream_name = "RX CDC DMA5 Playback",
  11843. .aif_name = "RX_CDC_DMA_RX_5",
  11844. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11845. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11846. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11847. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11848. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11849. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11850. SNDRV_PCM_RATE_384000,
  11851. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11852. SNDRV_PCM_FMTBIT_S24_LE |
  11853. SNDRV_PCM_FMTBIT_S24_3LE |
  11854. SNDRV_PCM_FMTBIT_S32_LE,
  11855. .channels_min = 1,
  11856. .channels_max = 1,
  11857. .rate_min = 8000,
  11858. .rate_max = 384000,
  11859. },
  11860. .ops = &msm_dai_q6_cdc_dma_ops,
  11861. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  11862. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11863. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11864. },
  11865. {
  11866. .capture = {
  11867. .stream_name = "TX CDC DMA5 Capture",
  11868. .aif_name = "TX_CDC_DMA_TX_5",
  11869. .rates = SNDRV_PCM_RATE_8000 |
  11870. SNDRV_PCM_RATE_16000 |
  11871. SNDRV_PCM_RATE_32000 |
  11872. SNDRV_PCM_RATE_48000 |
  11873. SNDRV_PCM_RATE_96000 |
  11874. SNDRV_PCM_RATE_192000 |
  11875. SNDRV_PCM_RATE_384000,
  11876. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11877. SNDRV_PCM_FMTBIT_S24_LE |
  11878. SNDRV_PCM_FMTBIT_S24_3LE |
  11879. SNDRV_PCM_FMTBIT_S32_LE,
  11880. .channels_min = 1,
  11881. .channels_max = 4,
  11882. .rate_min = 8000,
  11883. .rate_max = 384000,
  11884. },
  11885. .ops = &msm_dai_q6_cdc_dma_ops,
  11886. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  11887. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11888. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11889. },
  11890. {
  11891. .playback = {
  11892. .stream_name = "RX CDC DMA6 Playback",
  11893. .aif_name = "RX_CDC_DMA_RX_6",
  11894. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11895. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11896. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11897. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11898. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11899. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11900. SNDRV_PCM_RATE_384000,
  11901. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11902. SNDRV_PCM_FMTBIT_S24_LE |
  11903. SNDRV_PCM_FMTBIT_S24_3LE |
  11904. SNDRV_PCM_FMTBIT_S32_LE,
  11905. .channels_min = 1,
  11906. .channels_max = 4,
  11907. .rate_min = 8000,
  11908. .rate_max = 384000,
  11909. },
  11910. .ops = &msm_dai_q6_cdc_dma_ops,
  11911. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  11912. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11913. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11914. },
  11915. {
  11916. .playback = {
  11917. .stream_name = "RX CDC DMA7 Playback",
  11918. .aif_name = "RX_CDC_DMA_RX_7",
  11919. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11920. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11921. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11922. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11923. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11924. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11925. SNDRV_PCM_RATE_384000,
  11926. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11927. SNDRV_PCM_FMTBIT_S24_LE |
  11928. SNDRV_PCM_FMTBIT_S24_3LE |
  11929. SNDRV_PCM_FMTBIT_S32_LE,
  11930. .channels_min = 1,
  11931. .channels_max = 2,
  11932. .rate_min = 8000,
  11933. .rate_max = 384000,
  11934. },
  11935. .ops = &msm_dai_q6_cdc_dma_ops,
  11936. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  11937. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11938. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11939. },
  11940. };
  11941. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  11942. .name = "msm-dai-cdc-dma-dev",
  11943. };
  11944. /* DT related probe for each codec DMA interface device */
  11945. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  11946. {
  11947. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  11948. u32 cdc_dma_id = 0;
  11949. int i;
  11950. int rc = 0;
  11951. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  11952. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  11953. &cdc_dma_id);
  11954. if (rc) {
  11955. dev_err(&pdev->dev,
  11956. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  11957. return rc;
  11958. }
  11959. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  11960. dev_name(&pdev->dev), cdc_dma_id);
  11961. pdev->id = cdc_dma_id;
  11962. dai_data = devm_kzalloc(&pdev->dev,
  11963. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  11964. GFP_KERNEL);
  11965. if (!dai_data)
  11966. return -ENOMEM;
  11967. rc = of_property_read_u32(pdev->dev.of_node,
  11968. "qcom,msm-dai-is-island-supported",
  11969. &dai_data->is_island_dai);
  11970. if (rc)
  11971. dev_dbg(&pdev->dev, "island supported entry not found\n");
  11972. dev_set_drvdata(&pdev->dev, dai_data);
  11973. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  11974. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  11975. return snd_soc_register_component(&pdev->dev,
  11976. &msm_q6_cdc_dma_dai_component,
  11977. &msm_dai_q6_cdc_dma_dai[i], 1);
  11978. }
  11979. }
  11980. return -ENODEV;
  11981. }
  11982. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  11983. {
  11984. snd_soc_unregister_component(&pdev->dev);
  11985. return 0;
  11986. }
  11987. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  11988. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  11989. { }
  11990. };
  11991. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  11992. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  11993. .probe = msm_dai_q6_cdc_dma_dev_probe,
  11994. .remove = msm_dai_q6_cdc_dma_dev_remove,
  11995. .driver = {
  11996. .name = "msm-dai-cdc-dma-dev",
  11997. .owner = THIS_MODULE,
  11998. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  11999. .suppress_bind_attrs = true,
  12000. },
  12001. };
  12002. /* DT related probe for codec DMA interface device group */
  12003. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  12004. {
  12005. int rc;
  12006. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  12007. if (rc) {
  12008. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  12009. __func__, rc);
  12010. } else
  12011. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  12012. return rc;
  12013. }
  12014. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  12015. {
  12016. of_platform_depopulate(&pdev->dev);
  12017. return 0;
  12018. }
  12019. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  12020. { .compatible = "qcom,msm-dai-cdc-dma", },
  12021. { }
  12022. };
  12023. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  12024. static struct platform_driver msm_dai_cdc_dma_q6 = {
  12025. .probe = msm_dai_cdc_dma_q6_probe,
  12026. .remove = msm_dai_cdc_dma_q6_remove,
  12027. .driver = {
  12028. .name = "msm-dai-cdc-dma",
  12029. .owner = THIS_MODULE,
  12030. .of_match_table = msm_dai_cdc_dma_dt_match,
  12031. .suppress_bind_attrs = true,
  12032. },
  12033. };
  12034. int __init msm_dai_q6_init(void)
  12035. {
  12036. int rc;
  12037. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  12038. if (rc) {
  12039. pr_err("%s: fail to register auxpcm dev driver", __func__);
  12040. goto fail;
  12041. }
  12042. rc = platform_driver_register(&msm_dai_q6);
  12043. if (rc) {
  12044. pr_err("%s: fail to register dai q6 driver", __func__);
  12045. goto dai_q6_fail;
  12046. }
  12047. rc = platform_driver_register(&msm_dai_q6_dev);
  12048. if (rc) {
  12049. pr_err("%s: fail to register dai q6 dev driver", __func__);
  12050. goto dai_q6_dev_fail;
  12051. }
  12052. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  12053. if (rc) {
  12054. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  12055. goto dai_q6_mi2s_drv_fail;
  12056. }
  12057. rc = platform_driver_register(&msm_dai_q6_meta_mi2s_driver);
  12058. if (rc) {
  12059. pr_err("%s: fail to register dai META MI2S dev drv\n",
  12060. __func__);
  12061. goto dai_q6_meta_mi2s_drv_fail;
  12062. }
  12063. rc = platform_driver_register(&msm_dai_mi2s_q6);
  12064. if (rc) {
  12065. pr_err("%s: fail to register dai MI2S\n", __func__);
  12066. goto dai_mi2s_q6_fail;
  12067. }
  12068. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  12069. if (rc) {
  12070. pr_err("%s: fail to register dai SPDIF\n", __func__);
  12071. goto dai_spdif_q6_fail;
  12072. }
  12073. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  12074. if (rc) {
  12075. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  12076. goto dai_q6_tdm_drv_fail;
  12077. }
  12078. rc = platform_driver_register(&msm_dai_tdm_q6);
  12079. if (rc) {
  12080. pr_err("%s: fail to register dai TDM\n", __func__);
  12081. goto dai_tdm_q6_fail;
  12082. }
  12083. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  12084. if (rc) {
  12085. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  12086. goto dai_cdc_dma_q6_dev_fail;
  12087. }
  12088. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  12089. if (rc) {
  12090. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  12091. goto dai_cdc_dma_q6_fail;
  12092. }
  12093. return rc;
  12094. dai_cdc_dma_q6_fail:
  12095. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12096. dai_cdc_dma_q6_dev_fail:
  12097. platform_driver_unregister(&msm_dai_tdm_q6);
  12098. dai_tdm_q6_fail:
  12099. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12100. dai_q6_tdm_drv_fail:
  12101. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12102. dai_spdif_q6_fail:
  12103. platform_driver_unregister(&msm_dai_mi2s_q6);
  12104. dai_mi2s_q6_fail:
  12105. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12106. dai_q6_meta_mi2s_drv_fail:
  12107. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12108. dai_q6_mi2s_drv_fail:
  12109. platform_driver_unregister(&msm_dai_q6_dev);
  12110. dai_q6_dev_fail:
  12111. platform_driver_unregister(&msm_dai_q6);
  12112. dai_q6_fail:
  12113. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12114. fail:
  12115. return rc;
  12116. }
  12117. void msm_dai_q6_exit(void)
  12118. {
  12119. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  12120. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12121. platform_driver_unregister(&msm_dai_tdm_q6);
  12122. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12123. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12124. platform_driver_unregister(&msm_dai_mi2s_q6);
  12125. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12126. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12127. platform_driver_unregister(&msm_dai_q6_dev);
  12128. platform_driver_unregister(&msm_dai_q6);
  12129. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12130. }
  12131. /* Module information */
  12132. MODULE_DESCRIPTION("MSM DSP DAI driver");
  12133. MODULE_LICENSE("GPL v2");