lpass-cdc-clk-rsc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/of_platform.h>
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/init.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/kernel.h>
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include "lpass-cdc.h"
  15. #include "lpass-cdc-clk-rsc.h"
  16. #define DRV_NAME "lpass-cdc-clk-rsc"
  17. #define LPASS_CDC_CLK_NAME_LENGTH 30
  18. #define NPL_CLK_OFFSET (TX_NPL_CLK - TX_CORE_CLK)
  19. static char clk_src_name[MAX_CLK][LPASS_CDC_CLK_NAME_LENGTH] = {
  20. "tx_core_clk",
  21. "rx_core_clk",
  22. "wsa_core_clk",
  23. "va_core_clk",
  24. "wsa2_core_clk",
  25. "rx_tx_core_clk",
  26. "wsa_tx_core_clk",
  27. "wsa2_tx_core_clk",
  28. "tx_npl_clk",
  29. "rx_npl_clk",
  30. "wsa_npl_clk",
  31. "va_npl_clk",
  32. };
  33. struct lpass_cdc_clk_rsc {
  34. struct device *dev;
  35. struct mutex rsc_clk_lock;
  36. struct mutex fs_gen_lock;
  37. struct clk *clk[MAX_CLK];
  38. int clk_cnt[MAX_CLK];
  39. int reg_seq_en_cnt;
  40. int va_tx_clk_cnt;
  41. bool dev_up;
  42. bool dev_up_gfmux;
  43. u32 num_fs_reg;
  44. u32 *fs_gen_seq;
  45. int default_clk_id[MAX_CLK];
  46. struct regmap *regmap;
  47. char __iomem *rx_clk_muxsel;
  48. char __iomem *wsa_clk_muxsel;
  49. char __iomem *va_clk_muxsel;
  50. };
  51. static int lpass_cdc_clk_rsc_cb(struct device *dev, u16 event)
  52. {
  53. struct lpass_cdc_clk_rsc *priv;
  54. if (!dev) {
  55. pr_err("%s: Invalid device pointer\n",
  56. __func__);
  57. return -EINVAL;
  58. }
  59. priv = dev_get_drvdata(dev);
  60. if (!priv) {
  61. pr_err("%s: Invalid clk rsc priviate data\n",
  62. __func__);
  63. return -EINVAL;
  64. }
  65. mutex_lock(&priv->rsc_clk_lock);
  66. if (event == LPASS_CDC_MACRO_EVT_SSR_UP) {
  67. priv->dev_up = true;
  68. } else if (event == LPASS_CDC_MACRO_EVT_SSR_DOWN) {
  69. priv->dev_up = false;
  70. priv->dev_up_gfmux = false;
  71. } else if (event == LPASS_CDC_MACRO_EVT_SSR_GFMUX_UP) {
  72. priv->dev_up_gfmux = true;
  73. }
  74. mutex_unlock(&priv->rsc_clk_lock);
  75. return 0;
  76. }
  77. static char __iomem *lpass_cdc_clk_rsc_get_clk_muxsel(struct lpass_cdc_clk_rsc *priv,
  78. int clk_id)
  79. {
  80. switch (clk_id) {
  81. case RX_CORE_CLK:
  82. return priv->rx_clk_muxsel;
  83. case WSA_CORE_CLK:
  84. case WSA2_CORE_CLK:
  85. return priv->wsa_clk_muxsel;
  86. case VA_CORE_CLK:
  87. return priv->va_clk_muxsel;
  88. case TX_CORE_CLK:
  89. case RX_TX_CORE_CLK:
  90. case WSA_TX_CORE_CLK:
  91. case WSA2_TX_CORE_CLK:
  92. default:
  93. dev_err_ratelimited(priv->dev, "%s: Invalid case\n", __func__);
  94. break;
  95. }
  96. return NULL;
  97. }
  98. int lpass_cdc_rsc_clk_reset(struct device *dev, int clk_id)
  99. {
  100. struct device *clk_dev = NULL;
  101. struct lpass_cdc_clk_rsc *priv = NULL;
  102. int count = 0;
  103. if (!dev) {
  104. pr_err("%s: dev is null\n", __func__);
  105. return -EINVAL;
  106. }
  107. #ifdef CONFIG_BOLERO_VER_2P1
  108. if (clk_id < 0 || clk_id >= MAX_CLK - NPL_CLK_OFFSET) {
  109. #else
  110. if (clk_id < 0 || clk_id >= MAX_CLK) {
  111. #endif
  112. pr_err("%s: Invalid clk_id: %d\n",
  113. __func__, clk_id);
  114. return -EINVAL;
  115. }
  116. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  117. if (!clk_dev) {
  118. pr_err("%s: Invalid rsc clk device\n", __func__);
  119. return -EINVAL;
  120. }
  121. priv = dev_get_drvdata(clk_dev);
  122. if (!priv) {
  123. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  124. return -EINVAL;
  125. }
  126. mutex_lock(&priv->rsc_clk_lock);
  127. while (__clk_is_enabled(priv->clk[clk_id])) {
  128. #ifdef CONFIG_BOLERO_VER_2P1
  129. clk_disable_unprepare(priv->clk[clk_id + NPL_CLK_OFFSET]);
  130. #endif
  131. clk_disable_unprepare(priv->clk[clk_id]);
  132. count++;
  133. }
  134. dev_dbg(priv->dev,
  135. "%s: clock reset after ssr, count %d\n", __func__, count);
  136. while (count--) {
  137. clk_prepare_enable(priv->clk[clk_id]);
  138. #ifdef CONFIG_BOLERO_VER_2P1
  139. clk_prepare_enable(priv->clk[clk_id + NPL_CLK_OFFSET]);
  140. #endif
  141. }
  142. mutex_unlock(&priv->rsc_clk_lock);
  143. return 0;
  144. }
  145. EXPORT_SYMBOL(lpass_cdc_rsc_clk_reset);
  146. void lpass_cdc_clk_rsc_enable_all_clocks(struct device *dev, bool enable)
  147. {
  148. struct device *clk_dev = NULL;
  149. struct lpass_cdc_clk_rsc *priv = NULL;
  150. int i = 0;
  151. if (!dev) {
  152. pr_err("%s: dev is null\n", __func__);
  153. return;
  154. }
  155. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  156. if (!clk_dev) {
  157. pr_err("%s: Invalid rsc clk device\n", __func__);
  158. return;
  159. }
  160. priv = dev_get_drvdata(clk_dev);
  161. if (!priv) {
  162. pr_err("%s: Invalid rsc clk private data\n", __func__);
  163. return;
  164. }
  165. mutex_lock(&priv->rsc_clk_lock);
  166. #ifdef CONFIG_BOLERO_VER_2P1
  167. for (i = 0; i < MAX_CLK - NPL_CLK_OFFSET; i++) {
  168. #else
  169. for (i = 0; i < MAX_CLK; i++) {
  170. #endif
  171. if (enable) {
  172. if (priv->clk[i])
  173. clk_prepare_enable(priv->clk[i]);
  174. #ifdef CONFIG_BOLERO_VER_2P1
  175. if (priv->clk[i + NPL_CLK_OFFSET])
  176. clk_prepare_enable(
  177. priv->clk[i + NPL_CLK_OFFSET]);
  178. #endif
  179. } else {
  180. #ifdef CONFIG_BOLERO_VER_2P1
  181. if (priv->clk[i + NPL_CLK_OFFSET])
  182. clk_disable_unprepare(
  183. priv->clk[i + NPL_CLK_OFFSET]);
  184. #endif
  185. if (priv->clk[i])
  186. clk_disable_unprepare(priv->clk[i]);
  187. }
  188. }
  189. mutex_unlock(&priv->rsc_clk_lock);
  190. return;
  191. }
  192. EXPORT_SYMBOL(lpass_cdc_clk_rsc_enable_all_clocks);
  193. static int lpass_cdc_clk_rsc_mux0_clk_request(struct lpass_cdc_clk_rsc *priv,
  194. int clk_id,
  195. bool enable)
  196. {
  197. int ret = 0;
  198. if (enable) {
  199. /* Enable Requested Core clk */
  200. if (priv->clk_cnt[clk_id] == 0) {
  201. ret = clk_prepare_enable(priv->clk[clk_id]);
  202. if (ret < 0) {
  203. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  204. __func__, clk_id);
  205. goto done;
  206. }
  207. #ifdef CONFIG_BOLERO_VER_2P1
  208. if (priv->clk[clk_id + NPL_CLK_OFFSET]) {
  209. ret = clk_prepare_enable(
  210. priv->clk[clk_id + NPL_CLK_OFFSET]);
  211. if (ret < 0) {
  212. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  213. __func__, clk_id + NPL_CLK_OFFSET);
  214. goto err;
  215. }
  216. }
  217. #endif
  218. }
  219. priv->clk_cnt[clk_id]++;
  220. } else {
  221. if (priv->clk_cnt[clk_id] <= 0) {
  222. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  223. __func__, clk_id);
  224. priv->clk_cnt[clk_id] = 0;
  225. goto done;
  226. }
  227. priv->clk_cnt[clk_id]--;
  228. if (priv->clk_cnt[clk_id] == 0) {
  229. #ifdef CONFIG_BOLERO_VER_2P1
  230. if (priv->clk[clk_id + NPL_CLK_OFFSET])
  231. clk_disable_unprepare(
  232. priv->clk[clk_id + NPL_CLK_OFFSET]);
  233. #endif
  234. clk_disable_unprepare(priv->clk[clk_id]);
  235. }
  236. }
  237. return ret;
  238. #ifdef CONFIG_BOLERO_VER_2P1
  239. err:
  240. clk_disable_unprepare(priv->clk[clk_id]);
  241. #endif
  242. done:
  243. return ret;
  244. }
  245. static int lpass_cdc_clk_rsc_mux1_clk_request(struct lpass_cdc_clk_rsc *priv,
  246. int clk_id,
  247. bool enable)
  248. {
  249. char __iomem *clk_muxsel = NULL;
  250. int ret = 0;
  251. int default_clk_id = priv->default_clk_id[clk_id];
  252. u32 muxsel = 0;
  253. clk_muxsel = lpass_cdc_clk_rsc_get_clk_muxsel(priv, clk_id);
  254. if (!clk_muxsel) {
  255. ret = -EINVAL;
  256. goto done;
  257. }
  258. if (enable) {
  259. if (priv->clk_cnt[clk_id] == 0) {
  260. if (clk_id != VA_CORE_CLK) {
  261. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  262. default_clk_id,
  263. true);
  264. if (ret < 0)
  265. goto done;
  266. }
  267. ret = clk_prepare_enable(priv->clk[clk_id]);
  268. if (ret < 0) {
  269. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  270. __func__, clk_id);
  271. goto err_clk;
  272. }
  273. #ifdef CONFIG_BOLERO_VER_2P1
  274. if (priv->clk[clk_id + NPL_CLK_OFFSET]) {
  275. ret = clk_prepare_enable(
  276. priv->clk[clk_id + NPL_CLK_OFFSET]);
  277. if (ret < 0) {
  278. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  279. __func__, clk_id + NPL_CLK_OFFSET);
  280. goto err_npl_clk;
  281. }
  282. }
  283. #endif
  284. /*
  285. * Temp SW workaround to address a glitch issue of
  286. * VA GFMux instance responsible for switching from
  287. * TX MCLK to VA MCLK. This configuration would be taken
  288. * care in DSP itself
  289. */
  290. if (clk_id != VA_CORE_CLK) {
  291. if (priv->dev_up_gfmux) {
  292. iowrite32(0x1, clk_muxsel);
  293. muxsel = ioread32(clk_muxsel);
  294. }
  295. lpass_cdc_clk_rsc_mux0_clk_request(priv, default_clk_id,
  296. false);
  297. }
  298. }
  299. priv->clk_cnt[clk_id]++;
  300. } else {
  301. if (priv->clk_cnt[clk_id] <= 0) {
  302. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  303. __func__, clk_id);
  304. priv->clk_cnt[clk_id] = 0;
  305. goto done;
  306. }
  307. priv->clk_cnt[clk_id]--;
  308. if (priv->clk_cnt[clk_id] == 0) {
  309. /*
  310. * Temp SW workaround to address a glitch issue
  311. * of VA GFMux instance responsible for
  312. * switching from TX MCLK to VA MCLK.
  313. * This configuration would be taken
  314. * care in DSP itself.
  315. */
  316. if (clk_id != VA_CORE_CLK) {
  317. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  318. default_clk_id, true);
  319. if (!ret && priv->dev_up_gfmux) {
  320. iowrite32(0x0, clk_muxsel);
  321. muxsel = ioread32(clk_muxsel);
  322. }
  323. }
  324. #ifdef CONFIG_BOLERO_VER_2P1
  325. if (priv->clk[clk_id + NPL_CLK_OFFSET])
  326. clk_disable_unprepare(priv->clk[clk_id + NPL_CLK_OFFSET]);
  327. #endif
  328. clk_disable_unprepare(priv->clk[clk_id]);
  329. if (clk_id != VA_CORE_CLK && !ret)
  330. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  331. default_clk_id, false);
  332. }
  333. }
  334. return ret;
  335. #ifdef CONFIG_BOLERO_VER_2P1
  336. err_npl_clk:
  337. clk_disable_unprepare(priv->clk[clk_id]);
  338. #endif
  339. err_clk:
  340. if (clk_id != VA_CORE_CLK)
  341. lpass_cdc_clk_rsc_mux0_clk_request(priv, default_clk_id, false);
  342. done:
  343. return ret;
  344. }
  345. static int lpass_cdc_clk_rsc_check_and_update_va_clk(struct lpass_cdc_clk_rsc *priv,
  346. bool mux_switch,
  347. int clk_id,
  348. bool enable)
  349. {
  350. int ret = 0;
  351. if (enable) {
  352. if (clk_id == VA_CORE_CLK && mux_switch) {
  353. /*
  354. * Handle the following usecase scenarios during enable
  355. * 1. VA only, Active clk is VA_CORE_CLK
  356. * 2. record -> record + VA, Active clk is TX_CORE_CLK
  357. */
  358. if (priv->clk_cnt[TX_CORE_CLK] == 0) {
  359. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv,
  360. VA_CORE_CLK, enable);
  361. if (ret < 0)
  362. goto err;
  363. } else {
  364. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  365. TX_CORE_CLK, enable);
  366. if (ret < 0)
  367. goto err;
  368. priv->va_tx_clk_cnt++;
  369. }
  370. } else if ((priv->clk_cnt[TX_CORE_CLK] > 0) &&
  371. (priv->clk_cnt[VA_CORE_CLK] > 0)) {
  372. /*
  373. * Handle following concurrency scenario during enable
  374. * 1. VA-> Record+VA, Increment TX CLK and Disable VA
  375. * 2. VA-> Playback+VA, Increment TX CLK and Disable VA
  376. */
  377. while (priv->clk_cnt[VA_CORE_CLK] > 0) {
  378. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  379. TX_CORE_CLK, true);
  380. if (ret < 0)
  381. goto err;
  382. lpass_cdc_clk_rsc_mux1_clk_request(priv,
  383. VA_CORE_CLK, false);
  384. priv->va_tx_clk_cnt++;
  385. }
  386. }
  387. } else {
  388. if (clk_id == VA_CORE_CLK && mux_switch) {
  389. /*
  390. * Handle the following usecase scenarios during disable
  391. * 1. VA only, disable VA_CORE_CLK
  392. * 2. Record + VA -> Record, decrement TX CLK count
  393. */
  394. if (priv->clk_cnt[VA_CORE_CLK]) {
  395. lpass_cdc_clk_rsc_mux1_clk_request(priv,
  396. VA_CORE_CLK, enable);
  397. } else if (priv->va_tx_clk_cnt) {
  398. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  399. TX_CORE_CLK, enable);
  400. priv->va_tx_clk_cnt--;
  401. }
  402. } else if (priv->va_tx_clk_cnt == priv->clk_cnt[TX_CORE_CLK]) {
  403. /*
  404. * Handle the following usecase scenarios during disable
  405. * Record+VA-> VA: enable VA CLK, decrement TX CLK count
  406. */
  407. while (priv->va_tx_clk_cnt) {
  408. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv,
  409. VA_CORE_CLK, true);
  410. if (ret < 0)
  411. goto err;
  412. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  413. TX_CORE_CLK, false);
  414. priv->va_tx_clk_cnt--;
  415. }
  416. }
  417. }
  418. err:
  419. return ret;
  420. }
  421. /**
  422. * lpass_cdc_clk_rsc_fs_gen_request - request to enable/disable fs generation
  423. * sequence
  424. *
  425. * @dev: Macro device pointer
  426. * @enable: enable or disable flag
  427. */
  428. void lpass_cdc_clk_rsc_fs_gen_request(struct device *dev, bool enable)
  429. {
  430. int i;
  431. struct regmap *regmap;
  432. struct device *clk_dev = NULL;
  433. struct lpass_cdc_clk_rsc *priv = NULL;
  434. if (!dev) {
  435. pr_err("%s: dev is null\n", __func__);
  436. return;
  437. }
  438. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  439. if (!clk_dev) {
  440. pr_err("%s: Invalid rsc clk device\n", __func__);
  441. return;
  442. }
  443. priv = dev_get_drvdata(clk_dev);
  444. if (!priv) {
  445. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  446. return;
  447. }
  448. regmap = dev_get_regmap(priv->dev->parent, NULL);
  449. if (!regmap) {
  450. pr_err("%s: regmap is null\n", __func__);
  451. return;
  452. }
  453. mutex_lock(&priv->fs_gen_lock);
  454. if (enable) {
  455. if (priv->reg_seq_en_cnt++ == 0) {
  456. for (i = 0; i < (priv->num_fs_reg * 3); i += 3) {
  457. dev_dbg(priv->dev, "%s: Register: %d, mask: %d, value: %d\n",
  458. __func__, priv->fs_gen_seq[i],
  459. priv->fs_gen_seq[i + 1],
  460. priv->fs_gen_seq[i + 2]);
  461. regmap_update_bits(regmap,
  462. priv->fs_gen_seq[i],
  463. priv->fs_gen_seq[i + 1],
  464. priv->fs_gen_seq[i + 2]);
  465. }
  466. }
  467. } else {
  468. if (priv->reg_seq_en_cnt <= 0) {
  469. dev_err_ratelimited(priv->dev, "%s: req_seq_cnt: %d is already disabled\n",
  470. __func__, priv->reg_seq_en_cnt);
  471. priv->reg_seq_en_cnt = 0;
  472. mutex_unlock(&priv->fs_gen_lock);
  473. return;
  474. }
  475. if (--priv->reg_seq_en_cnt == 0) {
  476. for (i = ((priv->num_fs_reg - 1) * 3); i >= 0; i -= 3) {
  477. dev_dbg(priv->dev, "%s: Register: %d, mask: %d\n",
  478. __func__, priv->fs_gen_seq[i],
  479. priv->fs_gen_seq[i + 1]);
  480. regmap_update_bits(regmap, priv->fs_gen_seq[i],
  481. priv->fs_gen_seq[i + 1], 0x0);
  482. }
  483. }
  484. }
  485. mutex_unlock(&priv->fs_gen_lock);
  486. }
  487. EXPORT_SYMBOL(lpass_cdc_clk_rsc_fs_gen_request);
  488. /**
  489. * lpass_cdc_clk_rsc_request_clock - request for clock to
  490. * enable/disable
  491. *
  492. * @dev: Macro device pointer.
  493. * @default_clk_id: mux0 Core clock ID input.
  494. * @clk_id_req: Core clock ID requested to enable/disable
  495. * @enable: enable or disable clock flag
  496. *
  497. * Returns 0 on success or -EINVAL on error.
  498. */
  499. int lpass_cdc_clk_rsc_request_clock(struct device *dev,
  500. int default_clk_id,
  501. int clk_id_req,
  502. bool enable)
  503. {
  504. int ret = 0;
  505. struct device *clk_dev = NULL;
  506. struct lpass_cdc_clk_rsc *priv = NULL;
  507. bool mux_switch = false;
  508. if (!dev) {
  509. pr_err("%s: dev is null\n", __func__);
  510. return -EINVAL;
  511. }
  512. if ((clk_id_req < 0 || clk_id_req >= MAX_CLK) &&
  513. (default_clk_id < 0 || default_clk_id >= MAX_CLK)) {
  514. pr_err("%s: Invalid clk_id_req: %d or default_clk_id: %d\n",
  515. __func__, clk_id_req, default_clk_id);
  516. return -EINVAL;
  517. }
  518. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  519. if (!clk_dev) {
  520. pr_err("%s: Invalid rsc clk device\n", __func__);
  521. return -EINVAL;
  522. }
  523. priv = dev_get_drvdata(clk_dev);
  524. if (!priv) {
  525. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  526. return -EINVAL;
  527. }
  528. mutex_lock(&priv->rsc_clk_lock);
  529. if (!priv->dev_up && enable) {
  530. dev_err_ratelimited(priv->dev, "%s: SSR is in progress..\n",
  531. __func__);
  532. ret = -EINVAL;
  533. goto err;
  534. }
  535. priv->default_clk_id[clk_id_req] = default_clk_id;
  536. if (default_clk_id != clk_id_req)
  537. mux_switch = true;
  538. if (mux_switch) {
  539. if (clk_id_req != VA_CORE_CLK) {
  540. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv, clk_id_req,
  541. enable);
  542. if (ret < 0)
  543. goto err;
  544. }
  545. } else {
  546. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv, clk_id_req, enable);
  547. if (ret < 0)
  548. goto err;
  549. }
  550. ret = lpass_cdc_clk_rsc_check_and_update_va_clk(priv, mux_switch,
  551. clk_id_req,
  552. enable);
  553. if (ret < 0)
  554. goto err;
  555. dev_dbg(priv->dev, "%s: clk_cnt: %d for requested clk: %d, enable: %d\n",
  556. __func__, priv->clk_cnt[clk_id_req], clk_id_req,
  557. enable);
  558. mutex_unlock(&priv->rsc_clk_lock);
  559. return 0;
  560. err:
  561. mutex_unlock(&priv->rsc_clk_lock);
  562. return ret;
  563. }
  564. EXPORT_SYMBOL(lpass_cdc_clk_rsc_request_clock);
  565. static int lpass_cdc_clk_rsc_probe(struct platform_device *pdev)
  566. {
  567. int ret = 0, fs_gen_size, i, j;
  568. const char **clk_name_array;
  569. int clk_cnt;
  570. struct clk *clk;
  571. struct lpass_cdc_clk_rsc *priv = NULL;
  572. u32 muxsel = 0;
  573. priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_clk_rsc),
  574. GFP_KERNEL);
  575. if (!priv)
  576. return -ENOMEM;
  577. /* Get clk fs gen sequence from device tree */
  578. if (!of_find_property(pdev->dev.of_node, "qcom,fs-gen-sequence",
  579. &fs_gen_size)) {
  580. dev_err(&pdev->dev, "%s: unable to find qcom,fs-gen-sequence property\n",
  581. __func__);
  582. ret = -EINVAL;
  583. goto err;
  584. }
  585. priv->num_fs_reg = fs_gen_size/(3 * sizeof(u32));
  586. priv->fs_gen_seq = devm_kzalloc(&pdev->dev, fs_gen_size, GFP_KERNEL);
  587. if (!priv->fs_gen_seq) {
  588. ret = -ENOMEM;
  589. goto err;
  590. }
  591. dev_dbg(&pdev->dev, "%s: num_fs_reg %d\n", __func__, priv->num_fs_reg);
  592. /* Parse fs-gen-sequence */
  593. ret = of_property_read_u32_array(pdev->dev.of_node,
  594. "qcom,fs-gen-sequence",
  595. priv->fs_gen_seq,
  596. priv->num_fs_reg * 3);
  597. if (ret < 0) {
  598. dev_err(&pdev->dev, "%s: unable to parse fs-gen-sequence, ret = %d\n",
  599. __func__, ret);
  600. goto err;
  601. }
  602. /* Get clk details from device tree */
  603. clk_cnt = of_property_count_strings(pdev->dev.of_node, "clock-names");
  604. if (clk_cnt <= 0 || clk_cnt > MAX_CLK) {
  605. dev_err(&pdev->dev, "%s: Invalid number of clocks %d",
  606. __func__, clk_cnt);
  607. ret = -EINVAL;
  608. goto err;
  609. }
  610. clk_name_array = devm_kzalloc(&pdev->dev, clk_cnt * sizeof(char *),
  611. GFP_KERNEL);
  612. if (!clk_name_array) {
  613. ret = -ENOMEM;
  614. goto err;
  615. }
  616. ret = of_property_read_string_array(pdev->dev.of_node, "clock-names",
  617. clk_name_array, clk_cnt);
  618. for (i = 0; i < MAX_CLK; i++) {
  619. priv->clk[i] = NULL;
  620. for (j = 0; j < clk_cnt; j++) {
  621. if (!strcmp(clk_src_name[i], clk_name_array[j])) {
  622. clk = devm_clk_get(&pdev->dev, clk_src_name[i]);
  623. if (IS_ERR(clk)) {
  624. ret = PTR_ERR(clk);
  625. dev_err(&pdev->dev, "%s: clk get failed for %s with ret %d\n",
  626. __func__, clk_src_name[i], ret);
  627. goto err;
  628. }
  629. priv->clk[i] = clk;
  630. dev_dbg(&pdev->dev, "%s: clk get success for clk name %s\n",
  631. __func__, clk_src_name[i]);
  632. break;
  633. }
  634. }
  635. }
  636. ret = of_property_read_u32(pdev->dev.of_node,
  637. "qcom,rx_mclk_mode_muxsel", &muxsel);
  638. if (ret) {
  639. dev_dbg(&pdev->dev, "%s: could not find qcom,rx_mclk_mode_muxsel entry in dt\n",
  640. __func__);
  641. } else {
  642. priv->rx_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  643. if (!priv->rx_clk_muxsel) {
  644. dev_err(&pdev->dev, "%s: ioremap failed for rx muxsel\n",
  645. __func__);
  646. return -ENOMEM;
  647. }
  648. }
  649. ret = of_property_read_u32(pdev->dev.of_node,
  650. "qcom,wsa_mclk_mode_muxsel", &muxsel);
  651. if (ret) {
  652. dev_dbg(&pdev->dev, "%s: could not find qcom,wsa_mclk_mode_muxsel entry in dt\n",
  653. __func__);
  654. } else {
  655. priv->wsa_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  656. if (!priv->wsa_clk_muxsel) {
  657. dev_err(&pdev->dev, "%s: ioremap failed for wsa muxsel\n",
  658. __func__);
  659. return -ENOMEM;
  660. }
  661. }
  662. ret = of_property_read_u32(pdev->dev.of_node,
  663. "qcom,va_mclk_mode_muxsel", &muxsel);
  664. if (ret) {
  665. dev_dbg(&pdev->dev, "%s: could not find qcom,va_mclk_mode_muxsel entry in dt\n",
  666. __func__);
  667. } else {
  668. priv->va_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  669. if (!priv->va_clk_muxsel) {
  670. dev_err(&pdev->dev, "%s: ioremap failed for va muxsel\n",
  671. __func__);
  672. return -ENOMEM;
  673. }
  674. }
  675. ret = lpass_cdc_register_res_clk(&pdev->dev, lpass_cdc_clk_rsc_cb);
  676. if (ret < 0) {
  677. dev_err(&pdev->dev, "%s: Failed to register cb %d",
  678. __func__, ret);
  679. goto err;
  680. }
  681. priv->dev = &pdev->dev;
  682. priv->dev_up = true;
  683. priv->dev_up_gfmux = true;
  684. mutex_init(&priv->rsc_clk_lock);
  685. mutex_init(&priv->fs_gen_lock);
  686. dev_set_drvdata(&pdev->dev, priv);
  687. err:
  688. return ret;
  689. }
  690. static int lpass_cdc_clk_rsc_remove(struct platform_device *pdev)
  691. {
  692. struct lpass_cdc_clk_rsc *priv = dev_get_drvdata(&pdev->dev);
  693. lpass_cdc_unregister_res_clk(&pdev->dev);
  694. of_platform_depopulate(&pdev->dev);
  695. if (!priv)
  696. return -EINVAL;
  697. mutex_destroy(&priv->rsc_clk_lock);
  698. mutex_destroy(&priv->fs_gen_lock);
  699. return 0;
  700. }
  701. static const struct of_device_id lpass_cdc_clk_rsc_dt_match[] = {
  702. {.compatible = "qcom,lpass-cdc-clk-rsc-mngr"},
  703. {}
  704. };
  705. MODULE_DEVICE_TABLE(of, lpass_cdc_clk_rsc_dt_match);
  706. static struct platform_driver lpass_cdc_clk_rsc_mgr = {
  707. .driver = {
  708. .name = "lpass-cdc-clk-rsc-mngr",
  709. .owner = THIS_MODULE,
  710. .of_match_table = lpass_cdc_clk_rsc_dt_match,
  711. .suppress_bind_attrs = true,
  712. },
  713. .probe = lpass_cdc_clk_rsc_probe,
  714. .remove = lpass_cdc_clk_rsc_remove,
  715. };
  716. int lpass_cdc_clk_rsc_mgr_init(void)
  717. {
  718. return platform_driver_register(&lpass_cdc_clk_rsc_mgr);
  719. }
  720. void lpass_cdc_clk_rsc_mgr_exit(void)
  721. {
  722. platform_driver_unregister(&lpass_cdc_clk_rsc_mgr);
  723. }
  724. MODULE_DESCRIPTION("LPASS codec clock resource manager driver");
  725. MODULE_LICENSE("GPL v2");