va-macro.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/bitops.h>
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <sound/soc.h>
  14. #include <sound/soc-dapm.h>
  15. #include <sound/tlv.h>
  16. #include <linux/pm_runtime.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include <soc/swr-common.h>
  19. #include <soc/swr-wcd.h>
  20. #include <dsp/digital-cdc-rsc-mgr.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "bolero-clk-rsc.h"
  24. /* pm runtime auto suspend timer in msecs */
  25. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  26. #define VA_MACRO_MAX_OFFSET 0x1000
  27. #define VA_MACRO_NUM_DECIMATORS 8
  28. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  29. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE)
  34. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  35. #define CF_MIN_3DB_4HZ 0x0
  36. #define CF_MIN_3DB_75HZ 0x1
  37. #define CF_MIN_3DB_150HZ 0x2
  38. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  39. #define VA_MACRO_MCLK_FREQ 9600000
  40. #define VA_MACRO_TX_PATH_OFFSET 0x80
  41. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  42. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  43. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  44. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  45. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  46. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  47. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  48. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  49. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  50. #define MAX_RETRY_ATTEMPTS 500
  51. #define VA_MACRO_SWR_STRING_LEN 80
  52. #define VA_MACRO_CHILD_DEVICES_MAX 3
  53. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  54. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  55. module_param(va_tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  57. static int va_macro_core_vote(void *handle, bool enable);
  58. enum {
  59. VA_MACRO_AIF_INVALID = 0,
  60. VA_MACRO_AIF1_CAP,
  61. VA_MACRO_AIF2_CAP,
  62. VA_MACRO_AIF3_CAP,
  63. VA_MACRO_MAX_DAIS,
  64. };
  65. enum {
  66. VA_MACRO_DEC0,
  67. VA_MACRO_DEC1,
  68. VA_MACRO_DEC2,
  69. VA_MACRO_DEC3,
  70. VA_MACRO_DEC4,
  71. VA_MACRO_DEC5,
  72. VA_MACRO_DEC6,
  73. VA_MACRO_DEC7,
  74. VA_MACRO_DEC_MAX,
  75. };
  76. enum {
  77. VA_MACRO_CLK_DIV_2,
  78. VA_MACRO_CLK_DIV_3,
  79. VA_MACRO_CLK_DIV_4,
  80. VA_MACRO_CLK_DIV_6,
  81. VA_MACRO_CLK_DIV_8,
  82. VA_MACRO_CLK_DIV_16,
  83. };
  84. enum {
  85. MSM_DMIC,
  86. SWR_MIC,
  87. };
  88. enum {
  89. TX_MCLK,
  90. VA_MCLK,
  91. };
  92. struct va_mute_work {
  93. struct va_macro_priv *va_priv;
  94. u32 decimator;
  95. struct delayed_work dwork;
  96. };
  97. struct hpf_work {
  98. struct va_macro_priv *va_priv;
  99. u8 decimator;
  100. u8 hpf_cut_off_freq;
  101. struct delayed_work dwork;
  102. };
  103. /* Hold instance to soundwire platform device */
  104. struct va_macro_swr_ctrl_data {
  105. struct platform_device *va_swr_pdev;
  106. };
  107. struct va_macro_swr_ctrl_platform_data {
  108. void *handle; /* holds codec private data */
  109. int (*read)(void *handle, int reg);
  110. int (*write)(void *handle, int reg, int val);
  111. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  112. int (*clk)(void *handle, bool enable);
  113. int (*core_vote)(void *handle, bool enable);
  114. int (*handle_irq)(void *handle,
  115. irqreturn_t (*swrm_irq_handler)(int irq,
  116. void *data),
  117. void *swrm_handle,
  118. int action);
  119. };
  120. struct va_macro_priv {
  121. struct device *dev;
  122. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  123. bool va_without_decimation;
  124. struct clk *lpass_audio_hw_vote;
  125. struct mutex mclk_lock;
  126. struct mutex swr_clk_lock;
  127. struct snd_soc_component *component;
  128. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  129. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  130. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  131. u16 dmic_clk_div;
  132. u16 va_mclk_users;
  133. int swr_clk_users;
  134. bool reset_swr;
  135. struct device_node *va_swr_gpio_p;
  136. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  137. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  138. struct work_struct va_macro_add_child_devices_work;
  139. int child_count;
  140. u16 mclk_mux_sel;
  141. char __iomem *va_io_base;
  142. char __iomem *va_island_mode_muxsel;
  143. struct platform_device *pdev_child_devices
  144. [VA_MACRO_CHILD_DEVICES_MAX];
  145. struct regulator *micb_supply;
  146. u32 micb_voltage;
  147. u32 micb_current;
  148. u32 version;
  149. u32 is_used_va_swr_gpio;
  150. int micb_users;
  151. u16 default_clk_id;
  152. u16 clk_id;
  153. int tx_swr_clk_cnt;
  154. int va_swr_clk_cnt;
  155. int va_clk_status;
  156. int tx_clk_status;
  157. int dapm_tx_clk_status;
  158. bool lpi_enable;
  159. bool register_event_listener;
  160. bool clk_div_switch;
  161. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  162. u16 current_clk_id;
  163. int pcm_rate[VA_MACRO_NUM_DECIMATORS];
  164. bool dev_up;
  165. };
  166. static bool va_macro_get_data(struct snd_soc_component *component,
  167. struct device **va_dev,
  168. struct va_macro_priv **va_priv,
  169. const char *func_name)
  170. {
  171. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  172. if (!(*va_dev)) {
  173. dev_err(component->dev,
  174. "%s: null device for macro!\n", func_name);
  175. return false;
  176. }
  177. *va_priv = dev_get_drvdata((*va_dev));
  178. if (!(*va_priv) || !(*va_priv)->component) {
  179. dev_err(component->dev,
  180. "%s: priv is null for macro!\n", func_name);
  181. return false;
  182. }
  183. return true;
  184. }
  185. static int va_macro_clk_div_get(struct snd_soc_component *component)
  186. {
  187. struct device *va_dev = NULL;
  188. struct va_macro_priv *va_priv = NULL;
  189. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  190. return -EINVAL;
  191. if ((va_priv->version >= BOLERO_VERSION_2_0)
  192. && va_priv->clk_div_switch
  193. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  194. return VA_MACRO_CLK_DIV_8;
  195. return va_priv->dmic_clk_div;
  196. }
  197. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  198. bool mclk_enable, bool dapm)
  199. {
  200. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  201. int ret = 0;
  202. if (regmap == NULL) {
  203. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  204. return -EINVAL;
  205. }
  206. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  207. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  208. mutex_lock(&va_priv->mclk_lock);
  209. if (mclk_enable) {
  210. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  211. va_priv->default_clk_id,
  212. va_priv->clk_id,
  213. true);
  214. if (ret < 0) {
  215. dev_err(va_priv->dev,
  216. "%s: va request clock en failed\n",
  217. __func__);
  218. goto exit;
  219. }
  220. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  221. true);
  222. if (va_priv->va_mclk_users == 0) {
  223. regcache_mark_dirty(regmap);
  224. regcache_sync_region(regmap,
  225. VA_START_OFFSET,
  226. VA_MAX_OFFSET);
  227. }
  228. va_priv->va_mclk_users++;
  229. } else {
  230. if (va_priv->va_mclk_users <= 0) {
  231. dev_err(va_priv->dev, "%s: clock already disabled\n",
  232. __func__);
  233. va_priv->va_mclk_users = 0;
  234. goto exit;
  235. }
  236. va_priv->va_mclk_users--;
  237. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  238. false);
  239. bolero_clk_rsc_request_clock(va_priv->dev,
  240. va_priv->default_clk_id,
  241. va_priv->clk_id,
  242. false);
  243. }
  244. exit:
  245. mutex_unlock(&va_priv->mclk_lock);
  246. return ret;
  247. }
  248. static int va_macro_event_handler(struct snd_soc_component *component,
  249. u16 event, u32 data)
  250. {
  251. struct device *va_dev = NULL;
  252. struct va_macro_priv *va_priv = NULL;
  253. int retry_cnt = MAX_RETRY_ATTEMPTS;
  254. int ret = 0;
  255. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  256. return -EINVAL;
  257. switch (event) {
  258. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  259. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  260. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  261. __func__, retry_cnt);
  262. /*
  263. * Userspace takes 10 seconds to close
  264. * the session when pcm_start fails due to concurrency
  265. * with PDR/SSR. Loop and check every 20ms till 10
  266. * seconds for va_mclk user count to get reset to 0
  267. * which ensures userspace teardown is done and SSR
  268. * powerup seq can proceed.
  269. */
  270. msleep(20);
  271. retry_cnt--;
  272. }
  273. if (retry_cnt == 0)
  274. dev_err(va_dev,
  275. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  276. __func__);
  277. break;
  278. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  279. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  280. va_macro_core_vote(va_priv, true);
  281. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  282. va_priv->default_clk_id,
  283. VA_CORE_CLK, true);
  284. if (ret < 0)
  285. dev_err_ratelimited(va_priv->dev,
  286. "%s, failed to enable clk, ret:%d\n",
  287. __func__, ret);
  288. else
  289. bolero_clk_rsc_request_clock(va_priv->dev,
  290. va_priv->default_clk_id,
  291. VA_CORE_CLK, false);
  292. va_macro_core_vote(va_priv, false);
  293. break;
  294. case BOLERO_MACRO_EVT_SSR_UP:
  295. /* reset swr after ssr/pdr */
  296. va_priv->reset_swr = true;
  297. va_priv->dev_up = true;
  298. if (va_priv->swr_ctrl_data)
  299. swrm_wcd_notify(
  300. va_priv->swr_ctrl_data[0].va_swr_pdev,
  301. SWR_DEVICE_SSR_UP, NULL);
  302. break;
  303. case BOLERO_MACRO_EVT_CLK_RESET:
  304. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  305. break;
  306. case BOLERO_MACRO_EVT_SSR_DOWN:
  307. va_priv->dev_up = false;
  308. if (va_priv->swr_ctrl_data) {
  309. swrm_wcd_notify(
  310. va_priv->swr_ctrl_data[0].va_swr_pdev,
  311. SWR_DEVICE_SSR_DOWN, NULL);
  312. }
  313. if ((!pm_runtime_enabled(va_dev) ||
  314. !pm_runtime_suspended(va_dev))) {
  315. ret = bolero_runtime_suspend(va_dev);
  316. if (!ret) {
  317. pm_runtime_disable(va_dev);
  318. pm_runtime_set_suspended(va_dev);
  319. pm_runtime_enable(va_dev);
  320. }
  321. }
  322. break;
  323. default:
  324. break;
  325. }
  326. return 0;
  327. }
  328. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  329. struct snd_kcontrol *kcontrol, int event)
  330. {
  331. struct snd_soc_component *component =
  332. snd_soc_dapm_to_component(w->dapm);
  333. struct device *va_dev = NULL;
  334. struct va_macro_priv *va_priv = NULL;
  335. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  336. return -EINVAL;
  337. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  338. switch (event) {
  339. case SND_SOC_DAPM_PRE_PMU:
  340. va_priv->va_swr_clk_cnt++;
  341. break;
  342. case SND_SOC_DAPM_POST_PMD:
  343. va_priv->va_swr_clk_cnt--;
  344. break;
  345. default:
  346. break;
  347. }
  348. return 0;
  349. }
  350. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  351. struct snd_kcontrol *kcontrol, int event)
  352. {
  353. struct snd_soc_component *component =
  354. snd_soc_dapm_to_component(w->dapm);
  355. int ret = 0;
  356. struct device *va_dev = NULL;
  357. struct va_macro_priv *va_priv = NULL;
  358. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  359. return -EINVAL;
  360. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  361. __func__, event, va_priv->lpi_enable);
  362. if (!va_priv->lpi_enable)
  363. return ret;
  364. switch (event) {
  365. case SND_SOC_DAPM_PRE_PMU:
  366. dev_dbg(component->dev,
  367. "%s: va_swr_clk_cnt %d, tx_swr_clk_cnt %d, tx_clk_status %d\n",
  368. __func__, va_priv->va_swr_clk_cnt,
  369. va_priv->tx_swr_clk_cnt, va_priv->tx_clk_status);
  370. if (va_priv->current_clk_id == VA_CORE_CLK) {
  371. return 0;
  372. } else if ( va_priv->va_swr_clk_cnt != 0 &&
  373. va_priv->tx_clk_status) {
  374. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  375. va_priv->default_clk_id,
  376. VA_CORE_CLK,
  377. true);
  378. if (ret) {
  379. dev_dbg(component->dev,
  380. "%s: request clock VA_CLK enable failed\n",
  381. __func__);
  382. break;
  383. }
  384. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  385. va_priv->default_clk_id,
  386. TX_CORE_CLK,
  387. false);
  388. if (ret) {
  389. dev_dbg(component->dev,
  390. "%s: request clock TX_CLK enable failed\n",
  391. __func__);
  392. bolero_clk_rsc_request_clock(va_priv->dev,
  393. va_priv->default_clk_id,
  394. VA_CORE_CLK,
  395. false);
  396. break;
  397. }
  398. va_priv->current_clk_id = VA_CORE_CLK;
  399. }
  400. break;
  401. case SND_SOC_DAPM_POST_PMD:
  402. if (va_priv->current_clk_id == VA_CORE_CLK) {
  403. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. TX_CORE_CLK,
  406. true);
  407. if (ret) {
  408. dev_err(component->dev,
  409. "%s: request clock TX_CLK enable failed\n",
  410. __func__);
  411. if (va_priv->dev_up)
  412. break;
  413. }
  414. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  415. va_priv->default_clk_id,
  416. VA_CORE_CLK,
  417. false);
  418. if (ret) {
  419. dev_err(component->dev,
  420. "%s: request clock VA_CLK disable failed\n",
  421. __func__);
  422. if (va_priv->dev_up)
  423. bolero_clk_rsc_request_clock(va_priv->dev,
  424. TX_CORE_CLK,
  425. TX_CORE_CLK,
  426. false);
  427. break;
  428. }
  429. va_priv->current_clk_id = TX_CORE_CLK;
  430. }
  431. break;
  432. default:
  433. dev_err(va_priv->dev,
  434. "%s: invalid DAPM event %d\n", __func__, event);
  435. ret = -EINVAL;
  436. }
  437. return ret;
  438. }
  439. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  440. struct snd_kcontrol *kcontrol, int event)
  441. {
  442. struct snd_soc_component *component =
  443. snd_soc_dapm_to_component(w->dapm);
  444. int ret = 0;
  445. struct device *va_dev = NULL;
  446. struct va_macro_priv *va_priv = NULL;
  447. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  448. return -EINVAL;
  449. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  450. __func__, event, va_priv->lpi_enable);
  451. if (!va_priv->lpi_enable)
  452. return ret;
  453. switch (event) {
  454. case SND_SOC_DAPM_PRE_PMU:
  455. if (va_priv->lpass_audio_hw_vote) {
  456. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  457. va_priv->lpass_audio_hw_vote, va_dev);
  458. if (ret)
  459. dev_err(va_dev,
  460. "%s: lpass audio hw enable failed\n",
  461. __func__);
  462. }
  463. if (!ret) {
  464. if (bolero_tx_clk_switch(component, VA_CORE_CLK))
  465. dev_dbg(va_dev, "%s: clock switch failed\n",
  466. __func__);
  467. }
  468. if (va_priv->lpi_enable) {
  469. bolero_register_event_listener(component, true);
  470. va_priv->register_event_listener = true;
  471. }
  472. break;
  473. case SND_SOC_DAPM_POST_PMD:
  474. if (va_priv->register_event_listener) {
  475. va_priv->register_event_listener = false;
  476. bolero_register_event_listener(component, false);
  477. }
  478. if (bolero_tx_clk_switch(component, TX_CORE_CLK))
  479. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  480. if (va_priv->lpass_audio_hw_vote)
  481. digital_cdc_rsc_mgr_hw_vote_disable(
  482. va_priv->lpass_audio_hw_vote, va_dev);
  483. break;
  484. default:
  485. dev_err(va_priv->dev,
  486. "%s: invalid DAPM event %d\n", __func__, event);
  487. ret = -EINVAL;
  488. }
  489. return ret;
  490. }
  491. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  492. struct snd_kcontrol *kcontrol, int event)
  493. {
  494. struct device *va_dev = NULL;
  495. struct va_macro_priv *va_priv = NULL;
  496. struct snd_soc_component *component =
  497. snd_soc_dapm_to_component(w->dapm);
  498. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  499. return -EINVAL;
  500. if (SND_SOC_DAPM_EVENT_ON(event))
  501. ++va_priv->tx_swr_clk_cnt;
  502. if (SND_SOC_DAPM_EVENT_OFF(event))
  503. --va_priv->tx_swr_clk_cnt;
  504. return 0;
  505. }
  506. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  507. struct snd_kcontrol *kcontrol, int event)
  508. {
  509. struct snd_soc_component *component =
  510. snd_soc_dapm_to_component(w->dapm);
  511. int ret = 0;
  512. struct device *va_dev = NULL;
  513. struct va_macro_priv *va_priv = NULL;
  514. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  515. return -EINVAL;
  516. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  517. switch (event) {
  518. case SND_SOC_DAPM_PRE_PMU:
  519. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  520. va_priv->default_clk_id,
  521. TX_CORE_CLK,
  522. true);
  523. if (!ret)
  524. va_priv->dapm_tx_clk_status++;
  525. if (va_priv->lpi_enable)
  526. ret = va_macro_mclk_enable(va_priv, 1, true);
  527. else
  528. ret = bolero_tx_mclk_enable(component, 1);
  529. break;
  530. case SND_SOC_DAPM_POST_PMD:
  531. if (va_priv->lpi_enable) {
  532. va_macro_mclk_enable(va_priv, 0, true);
  533. } else {
  534. bolero_tx_mclk_enable(component, 0);
  535. }
  536. if (va_priv->dapm_tx_clk_status > 0) {
  537. bolero_clk_rsc_request_clock(va_priv->dev,
  538. va_priv->default_clk_id,
  539. TX_CORE_CLK,
  540. false);
  541. va_priv->dapm_tx_clk_status--;
  542. }
  543. break;
  544. default:
  545. dev_err(va_priv->dev,
  546. "%s: invalid DAPM event %d\n", __func__, event);
  547. ret = -EINVAL;
  548. }
  549. return ret;
  550. }
  551. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  552. struct regmap *regmap, int clk_type,
  553. bool enable)
  554. {
  555. int ret = 0, clk_tx_ret = 0;
  556. dev_dbg(va_priv->dev,
  557. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  558. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  559. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  560. if (enable) {
  561. if (va_priv->swr_clk_users == 0) {
  562. msm_cdc_pinctrl_select_active_state(
  563. va_priv->va_swr_gpio_p);
  564. msm_cdc_pinctrl_set_wakeup_capable(
  565. va_priv->va_swr_gpio_p, false);
  566. }
  567. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  568. TX_CORE_CLK,
  569. TX_CORE_CLK,
  570. true);
  571. if (clk_type == TX_MCLK) {
  572. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  573. TX_CORE_CLK,
  574. TX_CORE_CLK,
  575. true);
  576. if (ret < 0) {
  577. if (va_priv->swr_clk_users == 0)
  578. msm_cdc_pinctrl_select_sleep_state(
  579. va_priv->va_swr_gpio_p);
  580. dev_err_ratelimited(va_priv->dev,
  581. "%s: swr request clk failed\n",
  582. __func__);
  583. goto done;
  584. }
  585. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  586. true);
  587. }
  588. if (clk_type == VA_MCLK) {
  589. ret = va_macro_mclk_enable(va_priv, 1, true);
  590. if (ret < 0) {
  591. if (va_priv->swr_clk_users == 0)
  592. msm_cdc_pinctrl_select_sleep_state(
  593. va_priv->va_swr_gpio_p);
  594. dev_err_ratelimited(va_priv->dev,
  595. "%s: request clock enable failed\n",
  596. __func__);
  597. goto done;
  598. }
  599. }
  600. if (va_priv->swr_clk_users == 0) {
  601. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  602. __func__, va_priv->reset_swr);
  603. if (va_priv->reset_swr)
  604. regmap_update_bits(regmap,
  605. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  606. 0x02, 0x02);
  607. regmap_update_bits(regmap,
  608. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  609. 0x01, 0x01);
  610. if (va_priv->reset_swr)
  611. regmap_update_bits(regmap,
  612. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  613. 0x02, 0x00);
  614. va_priv->reset_swr = false;
  615. }
  616. if (!clk_tx_ret)
  617. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  618. TX_CORE_CLK,
  619. TX_CORE_CLK,
  620. false);
  621. va_priv->swr_clk_users++;
  622. } else {
  623. if (va_priv->swr_clk_users <= 0) {
  624. dev_err_ratelimited(va_priv->dev,
  625. "va swrm clock users already 0\n");
  626. va_priv->swr_clk_users = 0;
  627. return 0;
  628. }
  629. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  630. TX_CORE_CLK,
  631. TX_CORE_CLK,
  632. true);
  633. va_priv->swr_clk_users--;
  634. if (va_priv->swr_clk_users == 0)
  635. regmap_update_bits(regmap,
  636. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  637. 0x01, 0x00);
  638. if (clk_type == VA_MCLK)
  639. va_macro_mclk_enable(va_priv, 0, true);
  640. if (clk_type == TX_MCLK) {
  641. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  642. false);
  643. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  644. TX_CORE_CLK,
  645. TX_CORE_CLK,
  646. false);
  647. if (ret < 0) {
  648. dev_err_ratelimited(va_priv->dev,
  649. "%s: swr request clk failed\n",
  650. __func__);
  651. goto done;
  652. }
  653. }
  654. if (!clk_tx_ret)
  655. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  656. TX_CORE_CLK,
  657. TX_CORE_CLK,
  658. false);
  659. if (va_priv->swr_clk_users == 0) {
  660. msm_cdc_pinctrl_set_wakeup_capable(
  661. va_priv->va_swr_gpio_p, true);
  662. msm_cdc_pinctrl_select_sleep_state(
  663. va_priv->va_swr_gpio_p);
  664. }
  665. }
  666. return 0;
  667. done:
  668. if (!clk_tx_ret)
  669. bolero_clk_rsc_request_clock(va_priv->dev,
  670. TX_CORE_CLK,
  671. TX_CORE_CLK,
  672. false);
  673. return ret;
  674. }
  675. static int va_macro_core_vote(void *handle, bool enable)
  676. {
  677. int rc = 0;
  678. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  679. if (va_priv == NULL) {
  680. pr_err("%s: va priv data is NULL\n", __func__);
  681. return -EINVAL;
  682. }
  683. if (enable) {
  684. pm_runtime_get_sync(va_priv->dev);
  685. if (bolero_check_core_votes(va_priv->dev))
  686. rc = 0;
  687. else
  688. rc = -ENOTSYNC;
  689. } else {
  690. pm_runtime_put_autosuspend(va_priv->dev);
  691. pm_runtime_mark_last_busy(va_priv->dev);
  692. }
  693. return rc;
  694. }
  695. static int va_macro_swrm_clock(void *handle, bool enable)
  696. {
  697. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  698. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  699. int ret = 0;
  700. if (regmap == NULL) {
  701. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  702. return -EINVAL;
  703. }
  704. mutex_lock(&va_priv->swr_clk_lock);
  705. dev_dbg(va_priv->dev,
  706. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  707. __func__, (enable ? "enable" : "disable"),
  708. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  709. if (enable) {
  710. pm_runtime_get_sync(va_priv->dev);
  711. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  712. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  713. VA_MCLK, enable);
  714. if (ret) {
  715. pm_runtime_mark_last_busy(va_priv->dev);
  716. pm_runtime_put_autosuspend(va_priv->dev);
  717. goto done;
  718. }
  719. va_priv->va_clk_status++;
  720. } else {
  721. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  722. TX_MCLK, enable);
  723. if (ret) {
  724. pm_runtime_mark_last_busy(va_priv->dev);
  725. pm_runtime_put_autosuspend(va_priv->dev);
  726. goto done;
  727. }
  728. va_priv->tx_clk_status++;
  729. }
  730. pm_runtime_mark_last_busy(va_priv->dev);
  731. pm_runtime_put_autosuspend(va_priv->dev);
  732. } else {
  733. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  734. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  735. VA_MCLK, enable);
  736. if (ret)
  737. goto done;
  738. --va_priv->va_clk_status;
  739. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  740. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  741. TX_MCLK, enable);
  742. if (ret)
  743. goto done;
  744. --va_priv->tx_clk_status;
  745. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  746. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  747. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  748. VA_MCLK, enable);
  749. if (ret)
  750. goto done;
  751. --va_priv->va_clk_status;
  752. } else {
  753. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  754. TX_MCLK, enable);
  755. if (ret)
  756. goto done;
  757. --va_priv->tx_clk_status;
  758. }
  759. } else {
  760. dev_dbg(va_priv->dev,
  761. "%s: Both clocks are disabled\n", __func__);
  762. }
  763. }
  764. dev_dbg(va_priv->dev,
  765. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  766. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  767. va_priv->va_clk_status);
  768. done:
  769. mutex_unlock(&va_priv->swr_clk_lock);
  770. return ret;
  771. }
  772. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  773. {
  774. u16 adc_mux_reg = 0, adc_reg = 0;
  775. u16 adc_n = BOLERO_ADC_MAX;
  776. bool ret = false;
  777. struct device *va_dev = NULL;
  778. struct va_macro_priv *va_priv = NULL;
  779. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  780. return ret;
  781. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  782. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  783. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  784. if (va_priv->version == BOLERO_VERSION_2_1)
  785. return true;
  786. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  787. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  788. adc_n = snd_soc_component_read(component, adc_reg) &
  789. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  790. if (adc_n < BOLERO_ADC_MAX)
  791. return true;
  792. }
  793. return ret;
  794. }
  795. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  796. {
  797. struct delayed_work *hpf_delayed_work;
  798. struct hpf_work *hpf_work;
  799. struct va_macro_priv *va_priv;
  800. struct snd_soc_component *component;
  801. u16 dec_cfg_reg, hpf_gate_reg;
  802. u8 hpf_cut_off_freq;
  803. u16 adc_reg = 0, adc_n = 0;
  804. hpf_delayed_work = to_delayed_work(work);
  805. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  806. va_priv = hpf_work->va_priv;
  807. component = va_priv->component;
  808. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  809. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  810. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  811. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  812. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  813. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  814. __func__, hpf_work->decimator, hpf_cut_off_freq);
  815. if (is_amic_enabled(component, hpf_work->decimator)) {
  816. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  817. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  818. adc_n = snd_soc_component_read(component, adc_reg) &
  819. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  820. /* analog mic clear TX hold */
  821. bolero_clear_amic_tx_hold(component->dev, adc_n);
  822. snd_soc_component_update_bits(component,
  823. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  824. hpf_cut_off_freq << 5);
  825. snd_soc_component_update_bits(component, hpf_gate_reg,
  826. 0x03, 0x02);
  827. /* Add delay between toggle hpf gate based on sample rate */
  828. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  829. case 0:
  830. usleep_range(125, 130);
  831. break;
  832. case 1:
  833. usleep_range(62, 65);
  834. break;
  835. case 3:
  836. usleep_range(31, 32);
  837. break;
  838. case 4:
  839. usleep_range(20, 21);
  840. break;
  841. case 5:
  842. usleep_range(10, 11);
  843. break;
  844. case 6:
  845. usleep_range(5, 6);
  846. break;
  847. default:
  848. usleep_range(125, 130);
  849. }
  850. snd_soc_component_update_bits(component, hpf_gate_reg,
  851. 0x03, 0x01);
  852. } else {
  853. snd_soc_component_update_bits(component,
  854. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  855. hpf_cut_off_freq << 5);
  856. snd_soc_component_update_bits(component, hpf_gate_reg,
  857. 0x02, 0x02);
  858. /* Minimum 1 clk cycle delay is required as per HW spec */
  859. usleep_range(1000, 1010);
  860. snd_soc_component_update_bits(component, hpf_gate_reg,
  861. 0x02, 0x00);
  862. }
  863. }
  864. static void va_macro_mute_update_callback(struct work_struct *work)
  865. {
  866. struct va_mute_work *va_mute_dwork;
  867. struct snd_soc_component *component = NULL;
  868. struct va_macro_priv *va_priv;
  869. struct delayed_work *delayed_work;
  870. u16 tx_vol_ctl_reg, decimator;
  871. delayed_work = to_delayed_work(work);
  872. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  873. va_priv = va_mute_dwork->va_priv;
  874. component = va_priv->component;
  875. decimator = va_mute_dwork->decimator;
  876. tx_vol_ctl_reg =
  877. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  878. VA_MACRO_TX_PATH_OFFSET * decimator;
  879. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  880. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  881. __func__, decimator);
  882. }
  883. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  884. struct snd_ctl_elem_value *ucontrol)
  885. {
  886. struct snd_soc_dapm_widget *widget =
  887. snd_soc_dapm_kcontrol_widget(kcontrol);
  888. struct snd_soc_component *component =
  889. snd_soc_dapm_to_component(widget->dapm);
  890. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  891. unsigned int val;
  892. u16 mic_sel_reg, dmic_clk_reg;
  893. struct device *va_dev = NULL;
  894. struct va_macro_priv *va_priv = NULL;
  895. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  896. return -EINVAL;
  897. val = ucontrol->value.enumerated.item[0];
  898. if (val > e->items - 1)
  899. return -EINVAL;
  900. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  901. widget->name, val);
  902. switch (e->reg) {
  903. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  904. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  905. break;
  906. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  907. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  908. break;
  909. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  910. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  911. break;
  912. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  913. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  914. break;
  915. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  916. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  917. break;
  918. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  919. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  920. break;
  921. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  922. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  923. break;
  924. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  925. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  926. break;
  927. default:
  928. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  929. __func__, e->reg);
  930. return -EINVAL;
  931. }
  932. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  933. if (val != 0) {
  934. if (val < 5) {
  935. snd_soc_component_update_bits(component,
  936. mic_sel_reg,
  937. 1 << 7, 0x0 << 7);
  938. } else {
  939. snd_soc_component_update_bits(component,
  940. mic_sel_reg,
  941. 1 << 7, 0x1 << 7);
  942. snd_soc_component_update_bits(component,
  943. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  944. 0x80, 0x00);
  945. dmic_clk_reg =
  946. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  947. ((val - 5)/2) * 4;
  948. snd_soc_component_update_bits(component,
  949. dmic_clk_reg,
  950. 0x0E, va_priv->dmic_clk_div << 0x1);
  951. }
  952. }
  953. } else {
  954. /* DMIC selected */
  955. if (val != 0)
  956. snd_soc_component_update_bits(component, mic_sel_reg,
  957. 1 << 7, 1 << 7);
  958. }
  959. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  960. }
  961. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  962. struct snd_ctl_elem_value *ucontrol)
  963. {
  964. struct snd_soc_component *component =
  965. snd_soc_kcontrol_component(kcontrol);
  966. struct device *va_dev = NULL;
  967. struct va_macro_priv *va_priv = NULL;
  968. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  969. return -EINVAL;
  970. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  971. return 0;
  972. }
  973. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  974. struct snd_ctl_elem_value *ucontrol)
  975. {
  976. struct snd_soc_component *component =
  977. snd_soc_kcontrol_component(kcontrol);
  978. struct device *va_dev = NULL;
  979. struct va_macro_priv *va_priv = NULL;
  980. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  981. return -EINVAL;
  982. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  983. return 0;
  984. }
  985. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  986. struct snd_ctl_elem_value *ucontrol)
  987. {
  988. struct snd_soc_dapm_widget *widget =
  989. snd_soc_dapm_kcontrol_widget(kcontrol);
  990. struct snd_soc_component *component =
  991. snd_soc_dapm_to_component(widget->dapm);
  992. struct soc_multi_mixer_control *mixer =
  993. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  994. u32 dai_id = widget->shift;
  995. u32 dec_id = mixer->shift;
  996. struct device *va_dev = NULL;
  997. struct va_macro_priv *va_priv = NULL;
  998. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  999. return -EINVAL;
  1000. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  1001. ucontrol->value.integer.value[0] = 1;
  1002. else
  1003. ucontrol->value.integer.value[0] = 0;
  1004. return 0;
  1005. }
  1006. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1007. struct snd_ctl_elem_value *ucontrol)
  1008. {
  1009. struct snd_soc_dapm_widget *widget =
  1010. snd_soc_dapm_kcontrol_widget(kcontrol);
  1011. struct snd_soc_component *component =
  1012. snd_soc_dapm_to_component(widget->dapm);
  1013. struct snd_soc_dapm_update *update = NULL;
  1014. struct soc_multi_mixer_control *mixer =
  1015. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1016. u32 dai_id = widget->shift;
  1017. u32 dec_id = mixer->shift;
  1018. u32 enable = ucontrol->value.integer.value[0];
  1019. struct device *va_dev = NULL;
  1020. struct va_macro_priv *va_priv = NULL;
  1021. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1022. return -EINVAL;
  1023. if (enable)
  1024. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1025. else
  1026. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1027. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1028. return 0;
  1029. }
  1030. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol, int event)
  1032. {
  1033. struct snd_soc_component *component =
  1034. snd_soc_dapm_to_component(w->dapm);
  1035. unsigned int dmic = 0;
  1036. int ret = 0;
  1037. char *wname;
  1038. wname = strpbrk(w->name, "01234567");
  1039. if (!wname) {
  1040. dev_err(component->dev, "%s: widget not found\n", __func__);
  1041. return -EINVAL;
  1042. }
  1043. ret = kstrtouint(wname, 10, &dmic);
  1044. if (ret < 0) {
  1045. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1046. __func__);
  1047. return -EINVAL;
  1048. }
  1049. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1050. __func__, event, dmic);
  1051. switch (event) {
  1052. case SND_SOC_DAPM_PRE_PMU:
  1053. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1054. break;
  1055. case SND_SOC_DAPM_POST_PMD:
  1056. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1057. break;
  1058. }
  1059. return 0;
  1060. }
  1061. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1062. struct snd_kcontrol *kcontrol, int event)
  1063. {
  1064. struct snd_soc_component *component =
  1065. snd_soc_dapm_to_component(w->dapm);
  1066. unsigned int decimator;
  1067. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1068. u16 tx_gain_ctl_reg;
  1069. u8 hpf_cut_off_freq;
  1070. u16 adc_mux_reg = 0;
  1071. u16 tx_fs_reg = 0;
  1072. struct device *va_dev = NULL;
  1073. struct va_macro_priv *va_priv = NULL;
  1074. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1075. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1076. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1077. return -EINVAL;
  1078. decimator = w->shift;
  1079. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1080. w->name, decimator);
  1081. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1082. VA_MACRO_TX_PATH_OFFSET * decimator;
  1083. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1084. VA_MACRO_TX_PATH_OFFSET * decimator;
  1085. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1086. VA_MACRO_TX_PATH_OFFSET * decimator;
  1087. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1088. VA_MACRO_TX_PATH_OFFSET * decimator;
  1089. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1090. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1091. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1092. VA_MACRO_TX_PATH_OFFSET * decimator;
  1093. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1094. tx_fs_reg) & 0x0F);
  1095. switch (event) {
  1096. case SND_SOC_DAPM_PRE_PMU:
  1097. snd_soc_component_update_bits(component,
  1098. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1099. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1100. /* Enable TX PGA Mute */
  1101. snd_soc_component_update_bits(component,
  1102. tx_vol_ctl_reg, 0x10, 0x10);
  1103. break;
  1104. case SND_SOC_DAPM_POST_PMU:
  1105. /* Enable TX CLK */
  1106. snd_soc_component_update_bits(component,
  1107. tx_vol_ctl_reg, 0x20, 0x20);
  1108. if (!is_amic_enabled(component, decimator)) {
  1109. snd_soc_component_update_bits(component,
  1110. hpf_gate_reg, 0x01, 0x00);
  1111. /*
  1112. * Minimum 1 clk cycle delay is required as per HW spec
  1113. */
  1114. usleep_range(1000, 1010);
  1115. }
  1116. hpf_cut_off_freq = (snd_soc_component_read(
  1117. component, dec_cfg_reg) &
  1118. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1119. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1120. hpf_cut_off_freq;
  1121. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1122. snd_soc_component_update_bits(component, dec_cfg_reg,
  1123. TX_HPF_CUT_OFF_FREQ_MASK,
  1124. CF_MIN_3DB_150HZ << 5);
  1125. }
  1126. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1127. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1128. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1129. if (va_tx_unmute_delay < unmute_delay)
  1130. va_tx_unmute_delay = unmute_delay;
  1131. }
  1132. snd_soc_component_update_bits(component,
  1133. hpf_gate_reg, 0x03, 0x02);
  1134. if (!is_amic_enabled(component, decimator))
  1135. snd_soc_component_update_bits(component,
  1136. hpf_gate_reg, 0x03, 0x00);
  1137. /*
  1138. * Minimum 1 clk cycle delay is required as per HW spec
  1139. */
  1140. usleep_range(1000, 1010);
  1141. snd_soc_component_update_bits(component,
  1142. hpf_gate_reg, 0x03, 0x01);
  1143. /*
  1144. * 6ms delay is required as per HW spec
  1145. */
  1146. usleep_range(6000, 6010);
  1147. /* schedule work queue to Remove Mute */
  1148. queue_delayed_work(system_freezable_wq,
  1149. &va_priv->va_mute_dwork[decimator].dwork,
  1150. msecs_to_jiffies(va_tx_unmute_delay));
  1151. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1152. CF_MIN_3DB_150HZ)
  1153. queue_delayed_work(system_freezable_wq,
  1154. &va_priv->va_hpf_work[decimator].dwork,
  1155. msecs_to_jiffies(hpf_delay));
  1156. /* apply gain after decimator is enabled */
  1157. snd_soc_component_write(component, tx_gain_ctl_reg,
  1158. snd_soc_component_read(component, tx_gain_ctl_reg));
  1159. if (va_priv->version == BOLERO_VERSION_2_0) {
  1160. if (snd_soc_component_read(component, adc_mux_reg)
  1161. & SWR_MIC) {
  1162. snd_soc_component_update_bits(component,
  1163. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1164. 0x01, 0x01);
  1165. snd_soc_component_update_bits(component,
  1166. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1167. 0x0E, 0x0C);
  1168. snd_soc_component_update_bits(component,
  1169. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1170. 0x0E, 0x0C);
  1171. snd_soc_component_update_bits(component,
  1172. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1173. 0x0E, 0x00);
  1174. snd_soc_component_update_bits(component,
  1175. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1176. 0x0E, 0x00);
  1177. snd_soc_component_update_bits(component,
  1178. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1179. 0x0E, 0x00);
  1180. snd_soc_component_update_bits(component,
  1181. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1182. 0x0E, 0x00);
  1183. }
  1184. }
  1185. break;
  1186. case SND_SOC_DAPM_PRE_PMD:
  1187. hpf_cut_off_freq =
  1188. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1189. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1190. 0x10, 0x10);
  1191. if (cancel_delayed_work_sync(
  1192. &va_priv->va_hpf_work[decimator].dwork)) {
  1193. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1194. snd_soc_component_update_bits(component,
  1195. dec_cfg_reg,
  1196. TX_HPF_CUT_OFF_FREQ_MASK,
  1197. hpf_cut_off_freq << 5);
  1198. if (is_amic_enabled(component, decimator))
  1199. snd_soc_component_update_bits(component,
  1200. hpf_gate_reg,
  1201. 0x03, 0x02);
  1202. else
  1203. snd_soc_component_update_bits(component,
  1204. hpf_gate_reg,
  1205. 0x03, 0x03);
  1206. /*
  1207. * Minimum 1 clk cycle delay is required
  1208. * as per HW spec
  1209. */
  1210. usleep_range(1000, 1010);
  1211. snd_soc_component_update_bits(component,
  1212. hpf_gate_reg,
  1213. 0x03, 0x01);
  1214. }
  1215. }
  1216. cancel_delayed_work_sync(
  1217. &va_priv->va_mute_dwork[decimator].dwork);
  1218. if (va_priv->version == BOLERO_VERSION_2_0) {
  1219. if (snd_soc_component_read(component, adc_mux_reg)
  1220. & SWR_MIC)
  1221. snd_soc_component_update_bits(component,
  1222. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1223. 0x01, 0x00);
  1224. }
  1225. break;
  1226. case SND_SOC_DAPM_POST_PMD:
  1227. /* Disable TX CLK */
  1228. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1229. 0x20, 0x00);
  1230. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1231. 0x40, 0x40);
  1232. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1233. 0x40, 0x00);
  1234. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1235. 0x10, 0x00);
  1236. break;
  1237. }
  1238. return 0;
  1239. }
  1240. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1241. struct snd_kcontrol *kcontrol, int event)
  1242. {
  1243. struct snd_soc_component *component =
  1244. snd_soc_dapm_to_component(w->dapm);
  1245. struct device *va_dev = NULL;
  1246. struct va_macro_priv *va_priv = NULL;
  1247. int ret = 0;
  1248. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1249. return -EINVAL;
  1250. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1251. switch (event) {
  1252. case SND_SOC_DAPM_POST_PMU:
  1253. if (va_priv->dapm_tx_clk_status > 0) {
  1254. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1255. va_priv->default_clk_id,
  1256. TX_CORE_CLK,
  1257. false);
  1258. va_priv->dapm_tx_clk_status--;
  1259. }
  1260. break;
  1261. case SND_SOC_DAPM_PRE_PMD:
  1262. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1263. va_priv->default_clk_id,
  1264. TX_CORE_CLK,
  1265. true);
  1266. if (!ret)
  1267. va_priv->dapm_tx_clk_status++;
  1268. break;
  1269. default:
  1270. dev_err(va_priv->dev,
  1271. "%s: invalid DAPM event %d\n", __func__, event);
  1272. ret = -EINVAL;
  1273. break;
  1274. }
  1275. return ret;
  1276. }
  1277. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1278. struct snd_kcontrol *kcontrol, int event)
  1279. {
  1280. struct snd_soc_component *component =
  1281. snd_soc_dapm_to_component(w->dapm);
  1282. struct device *va_dev = NULL;
  1283. struct va_macro_priv *va_priv = NULL;
  1284. int ret = 0;
  1285. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1286. return -EINVAL;
  1287. if (!va_priv->micb_supply) {
  1288. dev_err(va_dev,
  1289. "%s:regulator not provided in dtsi\n", __func__);
  1290. return -EINVAL;
  1291. }
  1292. switch (event) {
  1293. case SND_SOC_DAPM_PRE_PMU:
  1294. if (va_priv->micb_users++ > 0)
  1295. return 0;
  1296. ret = regulator_set_voltage(va_priv->micb_supply,
  1297. va_priv->micb_voltage,
  1298. va_priv->micb_voltage);
  1299. if (ret) {
  1300. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1301. __func__, ret);
  1302. return ret;
  1303. }
  1304. ret = regulator_set_load(va_priv->micb_supply,
  1305. va_priv->micb_current);
  1306. if (ret) {
  1307. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1308. __func__, ret);
  1309. return ret;
  1310. }
  1311. ret = regulator_enable(va_priv->micb_supply);
  1312. if (ret) {
  1313. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1314. __func__, ret);
  1315. return ret;
  1316. }
  1317. break;
  1318. case SND_SOC_DAPM_POST_PMD:
  1319. if (--va_priv->micb_users > 0)
  1320. return 0;
  1321. if (va_priv->micb_users < 0) {
  1322. va_priv->micb_users = 0;
  1323. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1324. __func__);
  1325. return 0;
  1326. }
  1327. ret = regulator_disable(va_priv->micb_supply);
  1328. if (ret) {
  1329. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1330. __func__, ret);
  1331. return ret;
  1332. }
  1333. regulator_set_voltage(va_priv->micb_supply, 0,
  1334. va_priv->micb_voltage);
  1335. regulator_set_load(va_priv->micb_supply, 0);
  1336. break;
  1337. }
  1338. return 0;
  1339. }
  1340. static inline int va_macro_path_get(const char *wname,
  1341. unsigned int *path_num)
  1342. {
  1343. int ret = 0;
  1344. char *widget_name = NULL;
  1345. char *w_name = NULL;
  1346. char *path_num_char = NULL;
  1347. char *path_name = NULL;
  1348. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1349. if (!widget_name)
  1350. return -EINVAL;
  1351. w_name = widget_name;
  1352. path_name = strsep(&widget_name, " ");
  1353. if (!path_name) {
  1354. pr_err("%s: Invalid widget name = %s\n",
  1355. __func__, widget_name);
  1356. ret = -EINVAL;
  1357. goto err;
  1358. }
  1359. path_num_char = strpbrk(path_name, "01234567");
  1360. if (!path_num_char) {
  1361. pr_err("%s: va path index not found\n",
  1362. __func__);
  1363. ret = -EINVAL;
  1364. goto err;
  1365. }
  1366. ret = kstrtouint(path_num_char, 10, path_num);
  1367. if (ret < 0)
  1368. pr_err("%s: Invalid tx path = %s\n",
  1369. __func__, w_name);
  1370. err:
  1371. kfree(w_name);
  1372. return ret;
  1373. }
  1374. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1375. struct snd_ctl_elem_value *ucontrol)
  1376. {
  1377. struct snd_soc_component *component =
  1378. snd_soc_kcontrol_component(kcontrol);
  1379. struct va_macro_priv *priv = NULL;
  1380. struct device *va_dev = NULL;
  1381. int ret = 0;
  1382. int path = 0;
  1383. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1384. return -EINVAL;
  1385. ret = va_macro_path_get(kcontrol->id.name, &path);
  1386. if (ret)
  1387. return ret;
  1388. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1389. return 0;
  1390. }
  1391. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1392. struct snd_ctl_elem_value *ucontrol)
  1393. {
  1394. struct snd_soc_component *component =
  1395. snd_soc_kcontrol_component(kcontrol);
  1396. struct va_macro_priv *priv = NULL;
  1397. struct device *va_dev = NULL;
  1398. int value = ucontrol->value.integer.value[0];
  1399. int ret = 0;
  1400. int path = 0;
  1401. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1402. return -EINVAL;
  1403. ret = va_macro_path_get(kcontrol->id.name, &path);
  1404. if (ret)
  1405. return ret;
  1406. priv->dec_mode[path] = value;
  1407. return 0;
  1408. }
  1409. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1410. struct snd_pcm_hw_params *params,
  1411. struct snd_soc_dai *dai)
  1412. {
  1413. int tx_fs_rate = -EINVAL;
  1414. struct snd_soc_component *component = dai->component;
  1415. u32 decimator, sample_rate;
  1416. u16 tx_fs_reg = 0;
  1417. struct device *va_dev = NULL;
  1418. struct va_macro_priv *va_priv = NULL;
  1419. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1420. return -EINVAL;
  1421. dev_dbg(va_dev,
  1422. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1423. dai->name, dai->id, params_rate(params),
  1424. params_channels(params));
  1425. sample_rate = params_rate(params);
  1426. if (sample_rate > 16000)
  1427. va_priv->clk_div_switch = true;
  1428. else
  1429. va_priv->clk_div_switch = false;
  1430. switch (sample_rate) {
  1431. case 8000:
  1432. tx_fs_rate = 0;
  1433. break;
  1434. case 16000:
  1435. tx_fs_rate = 1;
  1436. break;
  1437. case 32000:
  1438. tx_fs_rate = 3;
  1439. break;
  1440. case 48000:
  1441. tx_fs_rate = 4;
  1442. break;
  1443. case 96000:
  1444. tx_fs_rate = 5;
  1445. break;
  1446. case 192000:
  1447. tx_fs_rate = 6;
  1448. break;
  1449. case 384000:
  1450. tx_fs_rate = 7;
  1451. break;
  1452. default:
  1453. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1454. __func__, params_rate(params));
  1455. return -EINVAL;
  1456. }
  1457. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1458. VA_MACRO_DEC_MAX) {
  1459. if (decimator >= 0) {
  1460. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1461. VA_MACRO_TX_PATH_OFFSET * decimator;
  1462. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1463. __func__, decimator, sample_rate);
  1464. snd_soc_component_update_bits(component, tx_fs_reg,
  1465. 0x0F, tx_fs_rate);
  1466. } else {
  1467. dev_err(va_dev,
  1468. "%s: ERROR: Invalid decimator: %d\n",
  1469. __func__, decimator);
  1470. return -EINVAL;
  1471. }
  1472. }
  1473. return 0;
  1474. }
  1475. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1476. unsigned int *tx_num, unsigned int *tx_slot,
  1477. unsigned int *rx_num, unsigned int *rx_slot)
  1478. {
  1479. struct snd_soc_component *component = dai->component;
  1480. struct device *va_dev = NULL;
  1481. struct va_macro_priv *va_priv = NULL;
  1482. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1483. return -EINVAL;
  1484. switch (dai->id) {
  1485. case VA_MACRO_AIF1_CAP:
  1486. case VA_MACRO_AIF2_CAP:
  1487. case VA_MACRO_AIF3_CAP:
  1488. *tx_slot = va_priv->active_ch_mask[dai->id];
  1489. *tx_num = hweight_long(va_priv->active_ch_mask[dai->id]);
  1490. break;
  1491. default:
  1492. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1493. break;
  1494. }
  1495. return 0;
  1496. }
  1497. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1498. .hw_params = va_macro_hw_params,
  1499. .get_channel_map = va_macro_get_channel_map,
  1500. };
  1501. static struct snd_soc_dai_driver va_macro_dai[] = {
  1502. {
  1503. .name = "va_macro_tx1",
  1504. .id = VA_MACRO_AIF1_CAP,
  1505. .capture = {
  1506. .stream_name = "VA_AIF1 Capture",
  1507. .rates = VA_MACRO_RATES,
  1508. .formats = VA_MACRO_FORMATS,
  1509. .rate_max = 192000,
  1510. .rate_min = 8000,
  1511. .channels_min = 1,
  1512. .channels_max = 8,
  1513. },
  1514. .ops = &va_macro_dai_ops,
  1515. },
  1516. {
  1517. .name = "va_macro_tx2",
  1518. .id = VA_MACRO_AIF2_CAP,
  1519. .capture = {
  1520. .stream_name = "VA_AIF2 Capture",
  1521. .rates = VA_MACRO_RATES,
  1522. .formats = VA_MACRO_FORMATS,
  1523. .rate_max = 192000,
  1524. .rate_min = 8000,
  1525. .channels_min = 1,
  1526. .channels_max = 8,
  1527. },
  1528. .ops = &va_macro_dai_ops,
  1529. },
  1530. {
  1531. .name = "va_macro_tx3",
  1532. .id = VA_MACRO_AIF3_CAP,
  1533. .capture = {
  1534. .stream_name = "VA_AIF3 Capture",
  1535. .rates = VA_MACRO_RATES,
  1536. .formats = VA_MACRO_FORMATS,
  1537. .rate_max = 192000,
  1538. .rate_min = 8000,
  1539. .channels_min = 1,
  1540. .channels_max = 8,
  1541. },
  1542. .ops = &va_macro_dai_ops,
  1543. },
  1544. };
  1545. #define STRING(name) #name
  1546. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1547. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1548. static const struct snd_kcontrol_new name##_mux = \
  1549. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1550. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1551. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1552. static const struct snd_kcontrol_new name##_mux = \
  1553. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1554. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1555. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1556. static const char * const adc_mux_text[] = {
  1557. "MSM_DMIC", "SWR_MIC"
  1558. };
  1559. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1560. 0, adc_mux_text);
  1561. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1562. 0, adc_mux_text);
  1563. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1564. 0, adc_mux_text);
  1565. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1566. 0, adc_mux_text);
  1567. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1568. 0, adc_mux_text);
  1569. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1570. 0, adc_mux_text);
  1571. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1572. 0, adc_mux_text);
  1573. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1574. 0, adc_mux_text);
  1575. static const char * const dmic_mux_text[] = {
  1576. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1577. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1578. };
  1579. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1580. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1581. va_macro_put_dec_enum);
  1582. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1583. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1584. va_macro_put_dec_enum);
  1585. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1586. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1587. va_macro_put_dec_enum);
  1588. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1589. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1590. va_macro_put_dec_enum);
  1591. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1592. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1593. va_macro_put_dec_enum);
  1594. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1595. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1596. va_macro_put_dec_enum);
  1597. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1598. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1599. va_macro_put_dec_enum);
  1600. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1601. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1602. va_macro_put_dec_enum);
  1603. static const char * const smic_mux_text[] = {
  1604. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1605. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1606. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1607. };
  1608. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1609. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1610. va_macro_put_dec_enum);
  1611. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1612. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1613. va_macro_put_dec_enum);
  1614. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1615. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1616. va_macro_put_dec_enum);
  1617. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1618. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1619. va_macro_put_dec_enum);
  1620. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1621. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1622. va_macro_put_dec_enum);
  1623. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1624. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1625. va_macro_put_dec_enum);
  1626. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1627. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1628. va_macro_put_dec_enum);
  1629. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1630. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1631. va_macro_put_dec_enum);
  1632. static const char * const smic_mux_text_v2[] = {
  1633. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1634. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1635. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1636. };
  1637. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1638. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1639. va_macro_put_dec_enum);
  1640. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1641. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1642. va_macro_put_dec_enum);
  1643. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1644. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1645. va_macro_put_dec_enum);
  1646. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1647. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1648. va_macro_put_dec_enum);
  1649. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1650. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1651. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1652. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1653. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1654. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1655. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1656. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1657. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1658. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1659. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1660. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1661. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1662. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1663. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1664. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1665. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1666. };
  1667. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1668. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1669. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1670. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1671. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1672. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1673. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1674. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1675. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1676. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1677. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1678. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1679. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1680. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1681. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1682. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1683. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1684. };
  1685. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1686. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1687. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1688. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1689. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1690. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1691. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1692. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1693. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1694. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1695. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1696. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1697. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1698. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1699. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1700. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1701. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1702. };
  1703. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1704. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1705. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1706. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1707. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1708. };
  1709. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1710. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1711. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1712. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1713. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1714. };
  1715. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1716. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1717. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1718. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1719. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1720. };
  1721. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1722. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1723. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1724. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1725. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1726. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1727. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1728. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1729. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1730. };
  1731. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1732. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1733. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1734. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1735. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1736. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1737. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1738. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1739. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1740. };
  1741. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1742. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1743. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1744. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1745. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1746. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1747. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1748. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1749. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1750. };
  1751. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1752. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1753. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1754. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1755. SND_SOC_DAPM_PRE_PMD),
  1756. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1757. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1758. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1759. SND_SOC_DAPM_PRE_PMD),
  1760. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1761. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1762. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1763. SND_SOC_DAPM_PRE_PMD),
  1764. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1765. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1766. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1767. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1768. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1769. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1770. va_macro_enable_micbias,
  1771. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1772. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1773. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1774. SND_SOC_DAPM_POST_PMD),
  1775. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1776. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1777. SND_SOC_DAPM_POST_PMD),
  1778. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1779. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1780. SND_SOC_DAPM_POST_PMD),
  1781. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1782. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1783. SND_SOC_DAPM_POST_PMD),
  1784. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1785. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1786. SND_SOC_DAPM_POST_PMD),
  1787. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1788. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1789. SND_SOC_DAPM_POST_PMD),
  1790. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1791. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1792. SND_SOC_DAPM_POST_PMD),
  1793. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1794. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1795. SND_SOC_DAPM_POST_PMD),
  1796. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1797. &va_dec0_mux, va_macro_enable_dec,
  1798. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1799. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1800. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1801. &va_dec1_mux, va_macro_enable_dec,
  1802. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1803. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1804. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1805. va_macro_mclk_event,
  1806. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1807. };
  1808. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1809. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1810. VA_MACRO_AIF1_CAP, 0,
  1811. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1812. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1813. VA_MACRO_AIF2_CAP, 0,
  1814. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1815. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1816. VA_MACRO_AIF3_CAP, 0,
  1817. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1818. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1819. va_macro_swr_pwr_event_v2,
  1820. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1821. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1822. va_macro_tx_swr_clk_event_v2,
  1823. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1824. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1825. va_macro_swr_clk_event_v2,
  1826. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1827. };
  1828. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1829. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1830. VA_MACRO_AIF1_CAP, 0,
  1831. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1832. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1833. VA_MACRO_AIF2_CAP, 0,
  1834. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1835. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1836. VA_MACRO_AIF3_CAP, 0,
  1837. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1838. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1839. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1840. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1841. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1842. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1843. &va_dec2_mux, va_macro_enable_dec,
  1844. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1845. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1846. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1847. &va_dec3_mux, va_macro_enable_dec,
  1848. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1849. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1850. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1851. va_macro_swr_pwr_event,
  1852. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1853. };
  1854. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1855. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1856. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1857. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1858. SND_SOC_DAPM_PRE_PMD),
  1859. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1860. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1861. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1862. SND_SOC_DAPM_PRE_PMD),
  1863. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1864. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1865. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1866. SND_SOC_DAPM_PRE_PMD),
  1867. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1868. VA_MACRO_AIF1_CAP, 0,
  1869. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1870. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1871. VA_MACRO_AIF2_CAP, 0,
  1872. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1873. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1874. VA_MACRO_AIF3_CAP, 0,
  1875. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1876. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1877. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1878. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1879. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1880. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1881. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1882. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1883. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1884. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1885. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1886. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1887. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1888. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1889. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1890. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1891. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1892. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1893. va_macro_enable_micbias,
  1894. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1895. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1896. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1897. SND_SOC_DAPM_POST_PMD),
  1898. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1899. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1900. SND_SOC_DAPM_POST_PMD),
  1901. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1902. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1903. SND_SOC_DAPM_POST_PMD),
  1904. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1905. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1906. SND_SOC_DAPM_POST_PMD),
  1907. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1908. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1909. SND_SOC_DAPM_POST_PMD),
  1910. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1911. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1912. SND_SOC_DAPM_POST_PMD),
  1913. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1914. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1915. SND_SOC_DAPM_POST_PMD),
  1916. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1917. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1918. SND_SOC_DAPM_POST_PMD),
  1919. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1920. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1921. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1922. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1923. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1924. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1925. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1926. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1927. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1928. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1929. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1930. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1931. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1932. &va_dec0_mux, va_macro_enable_dec,
  1933. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1934. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1935. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1936. &va_dec1_mux, va_macro_enable_dec,
  1937. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1938. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1939. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1940. &va_dec2_mux, va_macro_enable_dec,
  1941. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1942. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1943. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1944. &va_dec3_mux, va_macro_enable_dec,
  1945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1946. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1947. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1948. &va_dec4_mux, va_macro_enable_dec,
  1949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1950. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1951. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1952. &va_dec5_mux, va_macro_enable_dec,
  1953. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1954. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1955. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1956. &va_dec6_mux, va_macro_enable_dec,
  1957. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1958. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1959. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1960. &va_dec7_mux, va_macro_enable_dec,
  1961. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1962. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1963. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1964. va_macro_swr_pwr_event,
  1965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1966. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1967. va_macro_mclk_event,
  1968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1969. };
  1970. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1971. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1972. va_macro_mclk_event,
  1973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1974. };
  1975. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1976. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1977. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1978. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1979. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1980. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1981. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1982. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1983. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1984. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1985. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1986. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1987. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1988. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1989. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1990. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1991. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1992. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1993. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1994. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1995. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1996. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1997. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1998. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1999. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  2000. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  2001. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  2002. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  2003. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  2004. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  2005. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  2006. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  2007. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  2008. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  2009. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  2010. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2011. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2012. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2013. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2014. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2015. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2016. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2017. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2018. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2019. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2020. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  2021. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  2022. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  2023. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  2024. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  2025. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  2026. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  2027. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  2028. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  2029. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  2030. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  2031. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  2032. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2033. };
  2034. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  2035. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2036. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2037. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2038. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2039. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2040. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2041. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2042. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2043. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2044. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2045. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2046. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2047. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2048. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2049. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2050. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2051. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  2052. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  2053. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  2054. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  2055. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  2056. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  2057. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  2058. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  2059. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  2060. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  2061. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  2062. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2063. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2064. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2065. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2066. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2067. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2068. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2069. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2070. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2071. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2072. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2073. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2074. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2075. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2076. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2077. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2078. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2079. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2080. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2081. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2082. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2083. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2084. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2085. };
  2086. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2087. {"VA SWR_INPUT", NULL, "VA_SWR_CLK"},
  2088. };
  2089. static const struct snd_soc_dapm_route va_audio_map[] = {
  2090. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2091. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2092. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2093. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2094. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2095. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2096. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2097. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2098. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2099. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2100. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2101. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2102. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2103. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2104. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2105. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2106. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2107. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2108. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2109. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2110. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2111. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2112. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2113. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2114. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2115. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2116. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2117. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2118. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2119. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2120. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2121. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2122. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2123. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2124. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2125. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2126. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2127. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2128. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2129. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2130. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2131. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2132. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2133. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2134. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2135. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2136. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2137. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2138. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2139. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2140. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2141. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2142. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2143. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2144. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2145. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2146. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2147. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2148. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2149. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2150. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2151. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2152. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2153. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2154. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2155. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2156. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2157. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2158. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2159. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2160. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2161. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2162. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2163. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2164. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2165. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2166. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2167. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2168. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2169. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2170. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2171. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2172. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2173. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2174. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2175. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2176. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2177. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2178. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2179. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2180. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2181. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2182. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2183. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2184. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2185. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2186. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2187. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2188. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2189. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2190. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2191. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2192. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2193. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2194. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2195. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2196. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2197. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2198. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2199. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2200. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2201. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2202. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2203. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2204. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2205. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2206. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2207. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2208. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2209. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2210. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2211. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2212. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2213. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2214. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2215. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2216. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2217. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2218. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2219. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2220. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2221. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2222. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2223. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2224. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2225. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2226. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2227. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2228. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2229. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2230. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2231. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2232. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2233. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2234. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2235. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2236. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2237. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2238. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2239. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2240. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2241. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2242. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2243. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2244. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2245. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2246. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2247. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2248. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2249. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2250. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2251. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2252. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2253. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2254. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2255. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2256. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2257. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2258. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2259. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2260. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2261. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2262. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2263. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2264. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2265. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2266. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2267. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2268. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2269. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2270. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2271. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2272. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2273. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2274. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2275. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2276. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2277. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2278. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2279. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2280. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2281. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2282. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2283. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2284. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2285. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2286. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2287. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2288. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2289. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2290. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2291. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2292. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2293. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2294. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2295. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2296. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2297. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2298. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2299. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2300. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2301. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2302. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2303. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2304. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2305. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2306. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2307. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2308. };
  2309. static const char * const dec_mode_mux_text[] = {
  2310. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2311. };
  2312. static const struct soc_enum dec_mode_mux_enum =
  2313. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2314. dec_mode_mux_text);
  2315. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2316. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2317. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2318. -84, 40, digital_gain),
  2319. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2320. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2321. -84, 40, digital_gain),
  2322. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2323. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2324. -84, 40, digital_gain),
  2325. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2326. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2327. -84, 40, digital_gain),
  2328. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2329. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2330. -84, 40, digital_gain),
  2331. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2332. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2333. -84, 40, digital_gain),
  2334. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2335. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2336. -84, 40, digital_gain),
  2337. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2338. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2339. -84, 40, digital_gain),
  2340. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2341. va_macro_lpi_get, va_macro_lpi_put),
  2342. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2343. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2344. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2345. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2346. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2347. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2348. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2349. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2350. };
  2351. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2352. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2353. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2354. -84, 40, digital_gain),
  2355. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2356. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2357. -84, 40, digital_gain),
  2358. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2359. va_macro_lpi_get, va_macro_lpi_put),
  2360. };
  2361. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2362. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2363. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2364. -84, 40, digital_gain),
  2365. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2366. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2367. -84, 40, digital_gain),
  2368. };
  2369. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2370. struct va_macro_priv *va_priv)
  2371. {
  2372. u32 div_factor;
  2373. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2374. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2375. mclk_rate % dmic_sample_rate != 0)
  2376. goto undefined_rate;
  2377. div_factor = mclk_rate / dmic_sample_rate;
  2378. switch (div_factor) {
  2379. case 2:
  2380. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2381. break;
  2382. case 3:
  2383. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2384. break;
  2385. case 4:
  2386. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2387. break;
  2388. case 6:
  2389. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2390. break;
  2391. case 8:
  2392. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2393. break;
  2394. case 16:
  2395. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2396. break;
  2397. default:
  2398. /* Any other DIV factor is invalid */
  2399. goto undefined_rate;
  2400. }
  2401. /* Valid dmic DIV factors */
  2402. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2403. __func__, div_factor, mclk_rate);
  2404. return dmic_sample_rate;
  2405. undefined_rate:
  2406. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2407. __func__, dmic_sample_rate, mclk_rate);
  2408. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2409. return dmic_sample_rate;
  2410. }
  2411. static int va_macro_init(struct snd_soc_component *component)
  2412. {
  2413. struct snd_soc_dapm_context *dapm =
  2414. snd_soc_component_get_dapm(component);
  2415. int ret, i;
  2416. struct device *va_dev = NULL;
  2417. struct va_macro_priv *va_priv = NULL;
  2418. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2419. if (!va_dev) {
  2420. dev_err(component->dev,
  2421. "%s: null device for macro!\n", __func__);
  2422. return -EINVAL;
  2423. }
  2424. va_priv = dev_get_drvdata(va_dev);
  2425. if (!va_priv) {
  2426. dev_err(component->dev,
  2427. "%s: priv is null for macro!\n", __func__);
  2428. return -EINVAL;
  2429. }
  2430. va_priv->lpi_enable = false;
  2431. va_priv->register_event_listener = false;
  2432. if (va_priv->va_without_decimation) {
  2433. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2434. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2435. if (ret < 0) {
  2436. dev_err(va_dev,
  2437. "%s: Failed to add without dec controls\n",
  2438. __func__);
  2439. return ret;
  2440. }
  2441. va_priv->component = component;
  2442. return 0;
  2443. }
  2444. va_priv->version = bolero_get_version(va_dev);
  2445. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2446. ret = snd_soc_dapm_new_controls(dapm,
  2447. va_macro_dapm_widgets_common,
  2448. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2449. if (ret < 0) {
  2450. dev_err(va_dev, "%s: Failed to add controls\n",
  2451. __func__);
  2452. return ret;
  2453. }
  2454. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2455. (va_priv->version == BOLERO_VERSION_2_2))
  2456. ret = snd_soc_dapm_new_controls(dapm,
  2457. va_macro_dapm_widgets_v2,
  2458. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2459. else if (va_priv->version == BOLERO_VERSION_2_0)
  2460. ret = snd_soc_dapm_new_controls(dapm,
  2461. va_macro_dapm_widgets_v3,
  2462. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2463. if (ret < 0) {
  2464. dev_err(va_dev, "%s: Failed to add controls\n",
  2465. __func__);
  2466. return ret;
  2467. }
  2468. } else {
  2469. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2470. ARRAY_SIZE(va_macro_dapm_widgets));
  2471. if (ret < 0) {
  2472. dev_err(va_dev, "%s: Failed to add controls\n",
  2473. __func__);
  2474. return ret;
  2475. }
  2476. }
  2477. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2478. ret = snd_soc_dapm_add_routes(dapm,
  2479. va_audio_map_common,
  2480. ARRAY_SIZE(va_audio_map_common));
  2481. if (ret < 0) {
  2482. dev_err(va_dev, "%s: Failed to add routes\n",
  2483. __func__);
  2484. return ret;
  2485. }
  2486. if (va_priv->version == BOLERO_VERSION_2_0) {
  2487. ret = snd_soc_dapm_add_routes(dapm,
  2488. va_audio_map_v3,
  2489. ARRAY_SIZE(va_audio_map_v3));
  2490. if (ret < 0) {
  2491. dev_err(va_dev, "%s: Failed to add routes\n",
  2492. __func__);
  2493. return ret;
  2494. }
  2495. }
  2496. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2497. (va_priv->version == BOLERO_VERSION_2_2)) {
  2498. ret = snd_soc_dapm_add_routes(dapm,
  2499. va_audio_map_v2,
  2500. ARRAY_SIZE(va_audio_map_v2));
  2501. if (ret < 0) {
  2502. dev_err(va_dev, "%s: Failed to add routes\n",
  2503. __func__);
  2504. return ret;
  2505. }
  2506. }
  2507. } else {
  2508. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2509. ARRAY_SIZE(va_audio_map));
  2510. if (ret < 0) {
  2511. dev_err(va_dev, "%s: Failed to add routes\n",
  2512. __func__);
  2513. return ret;
  2514. }
  2515. }
  2516. ret = snd_soc_dapm_new_widgets(dapm->card);
  2517. if (ret < 0) {
  2518. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2519. return ret;
  2520. }
  2521. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2522. ret = snd_soc_add_component_controls(component,
  2523. va_macro_snd_controls_common,
  2524. ARRAY_SIZE(va_macro_snd_controls_common));
  2525. if (ret < 0) {
  2526. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2527. __func__);
  2528. return ret;
  2529. }
  2530. if (va_priv->version == BOLERO_VERSION_2_0)
  2531. ret = snd_soc_add_component_controls(component,
  2532. va_macro_snd_controls_v3,
  2533. ARRAY_SIZE(va_macro_snd_controls_v3));
  2534. if (ret < 0) {
  2535. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2536. __func__);
  2537. return ret;
  2538. }
  2539. } else {
  2540. ret = snd_soc_add_component_controls(component,
  2541. va_macro_snd_controls,
  2542. ARRAY_SIZE(va_macro_snd_controls));
  2543. if (ret < 0) {
  2544. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2545. __func__);
  2546. return ret;
  2547. }
  2548. }
  2549. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2550. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2551. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2552. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2553. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2554. } else {
  2555. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2556. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2557. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2558. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2559. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2560. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2561. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2562. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2563. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2564. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2565. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2566. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2567. }
  2568. snd_soc_dapm_sync(dapm);
  2569. va_priv->dev_up = true;
  2570. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2571. va_priv->va_hpf_work[i].va_priv = va_priv;
  2572. va_priv->va_hpf_work[i].decimator = i;
  2573. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2574. va_macro_tx_hpf_corner_freq_callback);
  2575. }
  2576. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2577. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2578. va_priv->va_mute_dwork[i].decimator = i;
  2579. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2580. va_macro_mute_update_callback);
  2581. }
  2582. va_priv->component = component;
  2583. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2584. (va_priv->version == BOLERO_VERSION_2_2)) {
  2585. snd_soc_component_update_bits(component,
  2586. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2587. snd_soc_component_update_bits(component,
  2588. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2589. snd_soc_component_update_bits(component,
  2590. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2591. }
  2592. return 0;
  2593. }
  2594. static int va_macro_deinit(struct snd_soc_component *component)
  2595. {
  2596. struct device *va_dev = NULL;
  2597. struct va_macro_priv *va_priv = NULL;
  2598. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2599. return -EINVAL;
  2600. va_priv->component = NULL;
  2601. return 0;
  2602. }
  2603. static void va_macro_add_child_devices(struct work_struct *work)
  2604. {
  2605. struct va_macro_priv *va_priv = NULL;
  2606. struct platform_device *pdev = NULL;
  2607. struct device_node *node = NULL;
  2608. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2609. int ret = 0;
  2610. u16 count = 0, ctrl_num = 0;
  2611. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2612. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2613. bool va_swr_master_node = false;
  2614. va_priv = container_of(work, struct va_macro_priv,
  2615. va_macro_add_child_devices_work);
  2616. if (!va_priv) {
  2617. pr_err("%s: Memory for va_priv does not exist\n",
  2618. __func__);
  2619. return;
  2620. }
  2621. if (!va_priv->dev) {
  2622. pr_err("%s: VA dev does not exist\n", __func__);
  2623. return;
  2624. }
  2625. if (!va_priv->dev->of_node) {
  2626. dev_err(va_priv->dev,
  2627. "%s: DT node for va_priv does not exist\n", __func__);
  2628. return;
  2629. }
  2630. platdata = &va_priv->swr_plat_data;
  2631. va_priv->child_count = 0;
  2632. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2633. va_swr_master_node = false;
  2634. if (strnstr(node->name, "va_swr_master",
  2635. strlen("va_swr_master")) != NULL)
  2636. va_swr_master_node = true;
  2637. if (va_swr_master_node)
  2638. strlcpy(plat_dev_name, "va_swr_ctrl",
  2639. (VA_MACRO_SWR_STRING_LEN - 1));
  2640. else
  2641. strlcpy(plat_dev_name, node->name,
  2642. (VA_MACRO_SWR_STRING_LEN - 1));
  2643. pdev = platform_device_alloc(plat_dev_name, -1);
  2644. if (!pdev) {
  2645. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2646. __func__);
  2647. ret = -ENOMEM;
  2648. goto err;
  2649. }
  2650. pdev->dev.parent = va_priv->dev;
  2651. pdev->dev.of_node = node;
  2652. if (va_swr_master_node) {
  2653. ret = platform_device_add_data(pdev, platdata,
  2654. sizeof(*platdata));
  2655. if (ret) {
  2656. dev_err(&pdev->dev,
  2657. "%s: cannot add plat data ctrl:%d\n",
  2658. __func__, ctrl_num);
  2659. goto fail_pdev_add;
  2660. }
  2661. temp = krealloc(swr_ctrl_data,
  2662. (ctrl_num + 1) * sizeof(
  2663. struct va_macro_swr_ctrl_data),
  2664. GFP_KERNEL);
  2665. if (!temp) {
  2666. ret = -ENOMEM;
  2667. goto fail_pdev_add;
  2668. }
  2669. swr_ctrl_data = temp;
  2670. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2671. ctrl_num++;
  2672. dev_dbg(&pdev->dev,
  2673. "%s: Adding soundwire ctrl device(s)\n",
  2674. __func__);
  2675. va_priv->swr_ctrl_data = swr_ctrl_data;
  2676. }
  2677. ret = platform_device_add(pdev);
  2678. if (ret) {
  2679. dev_err(&pdev->dev,
  2680. "%s: Cannot add platform device\n",
  2681. __func__);
  2682. goto fail_pdev_add;
  2683. }
  2684. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2685. va_priv->pdev_child_devices[
  2686. va_priv->child_count++] = pdev;
  2687. else
  2688. goto err;
  2689. }
  2690. return;
  2691. fail_pdev_add:
  2692. for (count = 0; count < va_priv->child_count; count++)
  2693. platform_device_put(va_priv->pdev_child_devices[count]);
  2694. err:
  2695. return;
  2696. }
  2697. static int va_macro_set_port_map(struct snd_soc_component *component,
  2698. u32 usecase, u32 size, void *data)
  2699. {
  2700. struct device *va_dev = NULL;
  2701. struct va_macro_priv *va_priv = NULL;
  2702. struct swrm_port_config port_cfg;
  2703. int ret = 0;
  2704. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2705. return -EINVAL;
  2706. memset(&port_cfg, 0, sizeof(port_cfg));
  2707. port_cfg.uc = usecase;
  2708. port_cfg.size = size;
  2709. port_cfg.params = data;
  2710. if (va_priv->swr_ctrl_data)
  2711. ret = swrm_wcd_notify(
  2712. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2713. SWR_SET_PORT_MAP, &port_cfg);
  2714. return ret;
  2715. }
  2716. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2717. u32 data)
  2718. {
  2719. struct device *va_dev = NULL;
  2720. struct va_macro_priv *va_priv = NULL;
  2721. u32 ipc_wakeup = data;
  2722. int ret = 0;
  2723. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2724. return -EINVAL;
  2725. if (va_priv->swr_ctrl_data)
  2726. ret = swrm_wcd_notify(
  2727. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2728. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2729. return ret;
  2730. }
  2731. static void va_macro_init_ops(struct macro_ops *ops,
  2732. char __iomem *va_io_base,
  2733. bool va_without_decimation)
  2734. {
  2735. memset(ops, 0, sizeof(struct macro_ops));
  2736. if (!va_without_decimation) {
  2737. ops->dai_ptr = va_macro_dai;
  2738. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2739. } else {
  2740. ops->dai_ptr = NULL;
  2741. ops->num_dais = 0;
  2742. }
  2743. ops->init = va_macro_init;
  2744. ops->exit = va_macro_deinit;
  2745. ops->io_base = va_io_base;
  2746. ops->event_handler = va_macro_event_handler;
  2747. ops->set_port_map = va_macro_set_port_map;
  2748. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2749. ops->clk_div_get = va_macro_clk_div_get;
  2750. }
  2751. static int va_macro_probe(struct platform_device *pdev)
  2752. {
  2753. struct macro_ops ops;
  2754. struct va_macro_priv *va_priv;
  2755. u32 va_base_addr, sample_rate = 0;
  2756. char __iomem *va_io_base;
  2757. bool va_without_decimation = false;
  2758. const char *micb_supply_str = "va-vdd-micb-supply";
  2759. const char *micb_supply_str1 = "va-vdd-micb";
  2760. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2761. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2762. int ret = 0;
  2763. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2764. u32 default_clk_id = 0;
  2765. struct clk *lpass_audio_hw_vote = NULL;
  2766. u32 is_used_va_swr_gpio = 0;
  2767. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2768. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2769. GFP_KERNEL);
  2770. if (!va_priv)
  2771. return -ENOMEM;
  2772. va_priv->dev = &pdev->dev;
  2773. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2774. &va_base_addr);
  2775. if (ret) {
  2776. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2777. __func__, "reg");
  2778. return ret;
  2779. }
  2780. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2781. "qcom,va-without-decimation");
  2782. va_priv->va_without_decimation = va_without_decimation;
  2783. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2784. &sample_rate);
  2785. if (ret) {
  2786. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2787. __func__, sample_rate);
  2788. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2789. } else {
  2790. if (va_macro_validate_dmic_sample_rate(
  2791. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2792. return -EINVAL;
  2793. }
  2794. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2795. NULL)) {
  2796. ret = of_property_read_u32(pdev->dev.of_node,
  2797. is_used_va_swr_gpio_dt,
  2798. &is_used_va_swr_gpio);
  2799. if (ret) {
  2800. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2801. __func__, is_used_va_swr_gpio_dt);
  2802. is_used_va_swr_gpio = 0;
  2803. }
  2804. }
  2805. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2806. "qcom,va-swr-gpios", 0);
  2807. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2808. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2809. __func__);
  2810. return -EINVAL;
  2811. }
  2812. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2813. is_used_va_swr_gpio) {
  2814. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2815. __func__);
  2816. return -EPROBE_DEFER;
  2817. }
  2818. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2819. VA_MACRO_MAX_OFFSET);
  2820. if (!va_io_base) {
  2821. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2822. return -EINVAL;
  2823. }
  2824. va_priv->va_io_base = va_io_base;
  2825. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2826. if (IS_ERR(lpass_audio_hw_vote)) {
  2827. ret = PTR_ERR(lpass_audio_hw_vote);
  2828. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2829. __func__, "lpass_audio_hw_vote", ret);
  2830. lpass_audio_hw_vote = NULL;
  2831. ret = 0;
  2832. }
  2833. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2834. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2835. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2836. micb_supply_str1);
  2837. if (IS_ERR(va_priv->micb_supply)) {
  2838. ret = PTR_ERR(va_priv->micb_supply);
  2839. dev_err(&pdev->dev,
  2840. "%s:Failed to get micbias supply for VA Mic %d\n",
  2841. __func__, ret);
  2842. return ret;
  2843. }
  2844. ret = of_property_read_u32(pdev->dev.of_node,
  2845. micb_voltage_str,
  2846. &va_priv->micb_voltage);
  2847. if (ret) {
  2848. dev_err(&pdev->dev,
  2849. "%s:Looking up %s property in node %s failed\n",
  2850. __func__, micb_voltage_str,
  2851. pdev->dev.of_node->full_name);
  2852. return ret;
  2853. }
  2854. ret = of_property_read_u32(pdev->dev.of_node,
  2855. micb_current_str,
  2856. &va_priv->micb_current);
  2857. if (ret) {
  2858. dev_err(&pdev->dev,
  2859. "%s:Looking up %s property in node %s failed\n",
  2860. __func__, micb_current_str,
  2861. pdev->dev.of_node->full_name);
  2862. return ret;
  2863. }
  2864. }
  2865. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2866. &default_clk_id);
  2867. if (ret) {
  2868. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2869. __func__, "qcom,default-clk-id");
  2870. default_clk_id = VA_CORE_CLK;
  2871. }
  2872. va_priv->clk_id = VA_CORE_CLK;
  2873. va_priv->default_clk_id = default_clk_id;
  2874. va_priv->current_clk_id = TX_CORE_CLK;
  2875. if (is_used_va_swr_gpio) {
  2876. va_priv->reset_swr = true;
  2877. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2878. va_macro_add_child_devices);
  2879. va_priv->swr_plat_data.handle = (void *) va_priv;
  2880. va_priv->swr_plat_data.read = NULL;
  2881. va_priv->swr_plat_data.write = NULL;
  2882. va_priv->swr_plat_data.bulk_write = NULL;
  2883. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2884. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2885. va_priv->swr_plat_data.handle_irq = NULL;
  2886. mutex_init(&va_priv->swr_clk_lock);
  2887. }
  2888. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2889. mutex_init(&va_priv->mclk_lock);
  2890. dev_set_drvdata(&pdev->dev, va_priv);
  2891. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2892. ops.clk_id_req = va_priv->default_clk_id;
  2893. ops.default_clk_id = va_priv->default_clk_id;
  2894. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2895. if (ret < 0) {
  2896. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2897. goto reg_macro_fail;
  2898. }
  2899. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2900. pm_runtime_use_autosuspend(&pdev->dev);
  2901. pm_runtime_set_suspended(&pdev->dev);
  2902. pm_suspend_ignore_children(&pdev->dev, true);
  2903. pm_runtime_enable(&pdev->dev);
  2904. if (is_used_va_swr_gpio)
  2905. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2906. return ret;
  2907. reg_macro_fail:
  2908. mutex_destroy(&va_priv->mclk_lock);
  2909. if (is_used_va_swr_gpio)
  2910. mutex_destroy(&va_priv->swr_clk_lock);
  2911. return ret;
  2912. }
  2913. static int va_macro_remove(struct platform_device *pdev)
  2914. {
  2915. struct va_macro_priv *va_priv;
  2916. int count = 0;
  2917. va_priv = dev_get_drvdata(&pdev->dev);
  2918. if (!va_priv)
  2919. return -EINVAL;
  2920. if (va_priv->is_used_va_swr_gpio) {
  2921. if (va_priv->swr_ctrl_data)
  2922. kfree(va_priv->swr_ctrl_data);
  2923. for (count = 0; count < va_priv->child_count &&
  2924. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2925. platform_device_unregister(
  2926. va_priv->pdev_child_devices[count]);
  2927. }
  2928. pm_runtime_disable(&pdev->dev);
  2929. pm_runtime_set_suspended(&pdev->dev);
  2930. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2931. mutex_destroy(&va_priv->mclk_lock);
  2932. if (va_priv->is_used_va_swr_gpio)
  2933. mutex_destroy(&va_priv->swr_clk_lock);
  2934. return 0;
  2935. }
  2936. static const struct of_device_id va_macro_dt_match[] = {
  2937. {.compatible = "qcom,va-macro"},
  2938. {}
  2939. };
  2940. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2941. SET_SYSTEM_SLEEP_PM_OPS(
  2942. pm_runtime_force_suspend,
  2943. pm_runtime_force_resume
  2944. )
  2945. SET_RUNTIME_PM_OPS(
  2946. bolero_runtime_suspend,
  2947. bolero_runtime_resume,
  2948. NULL
  2949. )
  2950. };
  2951. static struct platform_driver va_macro_driver = {
  2952. .driver = {
  2953. .name = "va_macro",
  2954. .owner = THIS_MODULE,
  2955. .pm = &bolero_dev_pm_ops,
  2956. .of_match_table = va_macro_dt_match,
  2957. .suppress_bind_attrs = true,
  2958. },
  2959. .probe = va_macro_probe,
  2960. .remove = va_macro_remove,
  2961. };
  2962. module_platform_driver(va_macro_driver);
  2963. MODULE_DESCRIPTION("VA macro driver");
  2964. MODULE_LICENSE("GPL v2");