htt_stats.h 306 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /** HTT_DBG_ODD_MANDATORY_STATS
  417. * params:
  418. * None
  419. * Response MSG:
  420. * htt_odd_mandatory_pdev_stats_tlv
  421. */
  422. HTT_DBG_ODD_MANDATORY_STATS = 48,
  423. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  424. * PARAMS:
  425. * - No Params
  426. * RESP MSG:
  427. * - htt_pdev_sched_algo_ofdma_stats_tlv
  428. */
  429. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  430. /* keep this last */
  431. HTT_DBG_NUM_EXT_STATS = 256,
  432. };
  433. /*
  434. * Macros to get/set the bit field in config param[3] that indicates to
  435. * clear corresponding per peer stats specified by config param 1
  436. */
  437. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  438. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  439. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  440. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  441. HTT_DBG_EXT_PEER_STATS_RESET_S)
  442. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  443. do { \
  444. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  445. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  446. } while (0)
  447. #define HTT_STATS_SUBTYPE_MAX 16
  448. /* htt_mu_stats_upload_t
  449. * Enumerations for specifying whether to upload all MU stats in response to
  450. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  451. */
  452. typedef enum {
  453. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  454. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  455. * (note: included OFDMA stats are limited to 11ax)
  456. */
  457. HTT_UPLOAD_MU_STATS,
  458. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  459. HTT_UPLOAD_MU_MIMO_STATS,
  460. /* HTT_UPLOAD_MU_OFDMA_STATS:
  461. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  462. */
  463. HTT_UPLOAD_MU_OFDMA_STATS,
  464. HTT_UPLOAD_DL_MU_MIMO_STATS,
  465. HTT_UPLOAD_UL_MU_MIMO_STATS,
  466. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  467. * upload DL MU-OFDMA stats (note: 11ax only stats)
  468. */
  469. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  470. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  471. * upload UL MU-OFDMA stats (note: 11ax only stats)
  472. */
  473. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  474. /*
  475. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  476. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  477. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  478. */
  479. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  480. /*
  481. * Upload BE DL MU-OFDMA
  482. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  483. */
  484. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  485. /*
  486. * Upload BE UL MU-OFDMA
  487. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  488. */
  489. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  490. } htt_mu_stats_upload_t;
  491. /* htt_tx_rate_stats_upload_t
  492. * Enumerations for specifying which stats to upload in response to
  493. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  494. */
  495. typedef enum {
  496. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  497. *
  498. * TLV: htt_tx_pdev_rate_stats_tlv
  499. */
  500. HTT_TX_RATE_STATS_DEFAULT,
  501. /*
  502. * Upload 11be OFDMA TX stats
  503. *
  504. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  505. */
  506. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  507. } htt_tx_rate_stats_upload_t;
  508. /* htt_rx_ul_trigger_stats_upload_t
  509. * Enumerations for specifying which stats to upload in response to
  510. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  511. */
  512. typedef enum {
  513. /* Upload 11ax UL OFDMA RX Trigger stats
  514. *
  515. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  516. */
  517. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  518. /*
  519. * Upload 11be UL OFDMA RX Trigger stats
  520. *
  521. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  522. */
  523. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  524. } htt_rx_ul_trigger_stats_upload_t;
  525. /*
  526. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  527. * provided by the host as one of the config param elements in
  528. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  529. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  530. */
  531. typedef enum {
  532. /*
  533. * Upload 11ax UL MUMIMO RX Trigger stats
  534. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  535. */
  536. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  537. /*
  538. * Upload 11be UL MUMIMO RX Trigger stats
  539. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  540. */
  541. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  542. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  543. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  544. * Enumerations for specifying which stats to upload in response to
  545. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  546. */
  547. typedef enum {
  548. /* upload 11ax TXBF OFDMA stats
  549. *
  550. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  551. */
  552. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  553. /*
  554. * Upload 11be TXBF OFDMA stats
  555. *
  556. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  557. */
  558. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  559. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  560. /* htt_tx_pdev_puncture_stats_upload_t
  561. * Enumerations for specifying which stats to upload in response to
  562. * HTT_DBG_PDEV_PUNCTURE_STATS.
  563. */
  564. typedef enum {
  565. /* upload puncture stats for all supported modes, both TX and RX */
  566. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  567. /* upload puncture stats for all supported TX modes */
  568. HTT_UPLOAD_PUNCTURE_STATS_TX,
  569. /* upload puncture stats for all supported RX modes */
  570. HTT_UPLOAD_PUNCTURE_STATS_RX,
  571. } htt_tx_pdev_puncture_stats_upload_t;
  572. #define HTT_STATS_MAX_STRING_SZ32 4
  573. #define HTT_STATS_MACID_INVALID 0xff
  574. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  575. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  576. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  577. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  578. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  579. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  580. typedef enum {
  581. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  582. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  583. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  584. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  585. } htt_tx_pdev_underrun_enum;
  586. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  587. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  588. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  589. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  590. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  591. * DEPRECATED - num sched tx mode max is 8
  592. */
  593. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  594. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  595. #define HTT_RX_STATS_REFILL_MAX_RING 4
  596. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  597. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  598. /* Bytes stored in little endian order */
  599. /* Length should be multiple of DWORD */
  600. typedef struct {
  601. htt_tlv_hdr_t tlv_hdr;
  602. A_UINT32 data[1]; /* Can be variable length */
  603. } htt_stats_string_tlv;
  604. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  605. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  606. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  607. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  608. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  609. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  610. do { \
  611. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  612. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  613. } while (0)
  614. /* == TX PDEV STATS == */
  615. typedef struct {
  616. htt_tlv_hdr_t tlv_hdr;
  617. /**
  618. * BIT [ 7 : 0] :- mac_id
  619. * BIT [31 : 8] :- reserved
  620. */
  621. A_UINT32 mac_id__word;
  622. /** Num PPDUs queued to HW */
  623. A_UINT32 hw_queued;
  624. /** Num PPDUs reaped from HW */
  625. A_UINT32 hw_reaped;
  626. /** Num underruns */
  627. A_UINT32 underrun;
  628. /** Num HW Paused counter */
  629. A_UINT32 hw_paused;
  630. /** Num HW flush counter */
  631. A_UINT32 hw_flush;
  632. /** Num HW filtered counter */
  633. A_UINT32 hw_filt;
  634. /** Num PPDUs cleaned up in TX abort */
  635. A_UINT32 tx_abort;
  636. /** Num MPDUs requeued by SW */
  637. A_UINT32 mpdu_requed;
  638. /** excessive retries */
  639. A_UINT32 tx_xretry;
  640. /** Last used data hw rate code */
  641. A_UINT32 data_rc;
  642. /** frames dropped due to excessive SW retries */
  643. A_UINT32 mpdu_dropped_xretry;
  644. /** illegal rate phy errors */
  645. A_UINT32 illgl_rate_phy_err;
  646. /** wal pdev continuous xretry */
  647. A_UINT32 cont_xretry;
  648. /** wal pdev tx timeout */
  649. A_UINT32 tx_timeout;
  650. /** wal pdev resets */
  651. A_UINT32 pdev_resets;
  652. /** PHY/BB underrun */
  653. A_UINT32 phy_underrun;
  654. /** MPDU is more than txop limit */
  655. A_UINT32 txop_ovf;
  656. /** Number of Sequences posted */
  657. A_UINT32 seq_posted;
  658. /** Number of Sequences failed queueing */
  659. A_UINT32 seq_failed_queueing;
  660. /** Number of Sequences completed */
  661. A_UINT32 seq_completed;
  662. /** Number of Sequences restarted */
  663. A_UINT32 seq_restarted;
  664. /** Number of MU Sequences posted */
  665. A_UINT32 mu_seq_posted;
  666. /** Number of time HW ring is paused between seq switch within ISR */
  667. A_UINT32 seq_switch_hw_paused;
  668. /** Number of times seq continuation in DSR */
  669. A_UINT32 next_seq_posted_dsr;
  670. /** Number of times seq continuation in ISR */
  671. A_UINT32 seq_posted_isr;
  672. /** Number of seq_ctrl cached. */
  673. A_UINT32 seq_ctrl_cached;
  674. /** Number of MPDUs successfully transmitted */
  675. A_UINT32 mpdu_count_tqm;
  676. /** Number of MSDUs successfully transmitted */
  677. A_UINT32 msdu_count_tqm;
  678. /** Number of MPDUs dropped */
  679. A_UINT32 mpdu_removed_tqm;
  680. /** Number of MSDUs dropped */
  681. A_UINT32 msdu_removed_tqm;
  682. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  683. A_UINT32 mpdus_sw_flush;
  684. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  685. A_UINT32 mpdus_hw_filter;
  686. /**
  687. * Num MPDUs truncated by PDG
  688. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  689. */
  690. A_UINT32 mpdus_truncated;
  691. /** Num MPDUs that was tried but didn't receive ACK or BA */
  692. A_UINT32 mpdus_ack_failed;
  693. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  694. A_UINT32 mpdus_expired;
  695. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  696. A_UINT32 mpdus_seq_hw_retry;
  697. /** Num of TQM acked cmds processed */
  698. A_UINT32 ack_tlv_proc;
  699. /** coex_abort_mpdu_cnt valid */
  700. A_UINT32 coex_abort_mpdu_cnt_valid;
  701. /** coex_abort_mpdu_cnt from TX FES stats */
  702. A_UINT32 coex_abort_mpdu_cnt;
  703. /**
  704. * Number of total PPDUs
  705. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  706. */
  707. A_UINT32 num_total_ppdus_tried_ota;
  708. /** Number of data PPDUs tried over the air (OTA) */
  709. A_UINT32 num_data_ppdus_tried_ota;
  710. /** Num Local control/mgmt frames (MSDUs) queued */
  711. A_UINT32 local_ctrl_mgmt_enqued;
  712. /**
  713. * Num Local control/mgmt frames (MSDUs) done
  714. * It includes all local ctrl/mgmt completions
  715. * (acked, no ack, flush, TTL, etc)
  716. */
  717. A_UINT32 local_ctrl_mgmt_freed;
  718. /** Num Local data frames (MSDUs) queued */
  719. A_UINT32 local_data_enqued;
  720. /**
  721. * Num Local data frames (MSDUs) done
  722. * It includes all local data completions
  723. * (acked, no ack, flush, TTL, etc)
  724. */
  725. A_UINT32 local_data_freed;
  726. /** Num MPDUs tried by SW */
  727. A_UINT32 mpdu_tried;
  728. /** Num of waiting seq posted in ISR completion handler */
  729. A_UINT32 isr_wait_seq_posted;
  730. A_UINT32 tx_active_dur_us_low;
  731. A_UINT32 tx_active_dur_us_high;
  732. /** Number of MPDUs dropped after max retries */
  733. A_UINT32 remove_mpdus_max_retries;
  734. /** Num HTT cookies dispatched */
  735. A_UINT32 comp_delivered;
  736. /** successful ppdu transmissions */
  737. A_UINT32 ppdu_ok;
  738. /** Scheduler self triggers */
  739. A_UINT32 self_triggers;
  740. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  741. A_UINT32 tx_time_dur_data;
  742. /** Num of times sequence terminated due to ppdu duration < burst limit */
  743. A_UINT32 seq_qdepth_repost_stop;
  744. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  745. A_UINT32 mu_seq_min_msdu_repost_stop;
  746. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  747. A_UINT32 seq_min_msdu_repost_stop;
  748. /** Num of times sequence terminated due to no TXOP available */
  749. A_UINT32 seq_txop_repost_stop;
  750. /** Num of times the next sequence got cancelled */
  751. A_UINT32 next_seq_cancel;
  752. /** Num of times fes offset was misaligned */
  753. A_UINT32 fes_offsets_err_cnt;
  754. /** Num of times peer denylisted for MU-MIMO transmission */
  755. A_UINT32 num_mu_peer_blacklisted;
  756. /** Num of times mu_ofdma seq posted */
  757. A_UINT32 mu_ofdma_seq_posted;
  758. /** Num of times UL MU MIMO seq posted */
  759. A_UINT32 ul_mumimo_seq_posted;
  760. /** Num of times UL OFDMA seq posted */
  761. A_UINT32 ul_ofdma_seq_posted;
  762. /** Num of times Thermal module suspended scheduler */
  763. A_UINT32 thermal_suspend_cnt;
  764. /** Num of times DFS module suspended scheduler */
  765. A_UINT32 dfs_suspend_cnt;
  766. /** Num of times TX abort module suspended scheduler */
  767. A_UINT32 tx_abort_suspend_cnt;
  768. /**
  769. * This field is a target-specific bit mask of suspended PPDU tx queues.
  770. * Since the bit mask definition is different for different targets,
  771. * this field is not meant for general use, but rather for debugging use.
  772. */
  773. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  774. /**
  775. * Last SCHEDULER suspend reason
  776. * 1 -> Thermal Module
  777. * 2 -> DFS Module
  778. * 3 -> Tx Abort Module
  779. */
  780. A_UINT32 last_suspend_reason;
  781. /** Num of dynamic mimo ps dlmumimo sequences posted */
  782. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  783. /** Num of times su bf sequences are denylisted */
  784. A_UINT32 num_su_txbf_denylisted;
  785. } htt_tx_pdev_stats_cmn_tlv;
  786. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  787. /* NOTE: Variable length TLV, use length spec to infer array size */
  788. typedef struct {
  789. htt_tlv_hdr_t tlv_hdr;
  790. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  791. } htt_tx_pdev_stats_urrn_tlv_v;
  792. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  793. /* NOTE: Variable length TLV, use length spec to infer array size */
  794. typedef struct {
  795. htt_tlv_hdr_t tlv_hdr;
  796. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  797. } htt_tx_pdev_stats_flush_tlv_v;
  798. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  799. /* NOTE: Variable length TLV, use length spec to infer array size */
  800. typedef struct {
  801. htt_tlv_hdr_t tlv_hdr;
  802. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  803. } htt_tx_pdev_stats_sifs_tlv_v;
  804. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  805. /* NOTE: Variable length TLV, use length spec to infer array size */
  806. typedef struct {
  807. htt_tlv_hdr_t tlv_hdr;
  808. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  809. } htt_tx_pdev_stats_phy_err_tlv_v;
  810. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  811. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  812. /* NOTE: Variable length TLV, use length spec to infer array size */
  813. typedef struct {
  814. htt_tlv_hdr_t tlv_hdr;
  815. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  816. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  817. typedef struct {
  818. htt_tlv_hdr_t tlv_hdr;
  819. A_UINT32 num_data_ppdus_legacy_su;
  820. A_UINT32 num_data_ppdus_ac_su;
  821. A_UINT32 num_data_ppdus_ax_su;
  822. A_UINT32 num_data_ppdus_ac_su_txbf;
  823. A_UINT32 num_data_ppdus_ax_su_txbf;
  824. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  825. typedef enum {
  826. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  827. HTT_TX_WAL_ISR_SCHED_FILTER,
  828. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  829. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  830. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  831. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  832. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  833. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  834. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  835. } htt_tx_wal_tx_isr_sched_status;
  836. /* [0]- nr4 , [1]- nr8 */
  837. #define HTT_STATS_NUM_NR_BINS 2
  838. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  839. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  840. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  841. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  842. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  843. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  844. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  845. typedef enum {
  846. HTT_STATS_HWMODE_AC = 0,
  847. HTT_STATS_HWMODE_AX = 1,
  848. HTT_STATS_HWMODE_BE = 2,
  849. } htt_stats_hw_mode;
  850. typedef struct {
  851. htt_tlv_hdr_t tlv_hdr;
  852. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  853. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  854. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  855. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  856. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  857. } htt_pdev_mu_ppdu_dist_tlv_v;
  858. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  859. /* NOTE: Variable length TLV, use length spec to infer array size .
  860. *
  861. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  862. * The tries here is the count of the MPDUS within a PPDU that the
  863. * HW had attempted to transmit on air, for the HWSCH Schedule
  864. * command submitted by FW.It is not the retry attempts.
  865. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  866. * 10 bins in this histogram. They are defined in FW using the
  867. * following macros
  868. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  869. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  870. *
  871. */
  872. typedef struct {
  873. htt_tlv_hdr_t tlv_hdr;
  874. A_UINT32 hist_bin_size;
  875. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  876. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  877. typedef struct {
  878. htt_tlv_hdr_t tlv_hdr;
  879. /* Num MGMT MPDU transmitted by the target */
  880. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  881. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  882. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  883. * TLV_TAGS:
  884. * - HTT_STATS_TX_PDEV_CMN_TAG
  885. * - HTT_STATS_TX_PDEV_URRN_TAG
  886. * - HTT_STATS_TX_PDEV_SIFS_TAG
  887. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  888. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  889. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  890. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  891. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  892. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  893. * - HTT_STATS_MU_PPDU_DIST_TAG
  894. */
  895. /* NOTE:
  896. * This structure is for documentation, and cannot be safely used directly.
  897. * Instead, use the constituent TLV structures to fill/parse.
  898. */
  899. typedef struct _htt_tx_pdev_stats {
  900. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  901. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  902. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  903. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  904. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  905. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  906. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  907. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  908. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  909. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  910. } htt_tx_pdev_stats_t;
  911. /* == SOC ERROR STATS == */
  912. /* =============== PDEV ERROR STATS ============== */
  913. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  914. typedef struct {
  915. htt_tlv_hdr_t tlv_hdr;
  916. /* Stored as little endian */
  917. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  918. A_UINT32 mask;
  919. A_UINT32 count;
  920. } htt_hw_stats_intr_misc_tlv;
  921. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  922. typedef struct {
  923. htt_tlv_hdr_t tlv_hdr;
  924. /* Stored as little endian */
  925. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  926. A_UINT32 count;
  927. } htt_hw_stats_wd_timeout_tlv;
  928. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  929. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  930. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  931. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  932. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  933. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  934. do { \
  935. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  936. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  937. } while (0)
  938. typedef struct {
  939. htt_tlv_hdr_t tlv_hdr;
  940. /* BIT [ 7 : 0] :- mac_id
  941. * BIT [31 : 8] :- reserved
  942. */
  943. A_UINT32 mac_id__word;
  944. A_UINT32 tx_abort;
  945. A_UINT32 tx_abort_fail_count;
  946. A_UINT32 rx_abort;
  947. A_UINT32 rx_abort_fail_count;
  948. A_UINT32 warm_reset;
  949. A_UINT32 cold_reset;
  950. A_UINT32 tx_flush;
  951. A_UINT32 tx_glb_reset;
  952. A_UINT32 tx_txq_reset;
  953. A_UINT32 rx_timeout_reset;
  954. A_UINT32 mac_cold_reset_restore_cal;
  955. A_UINT32 mac_cold_reset;
  956. A_UINT32 mac_warm_reset;
  957. A_UINT32 mac_only_reset;
  958. A_UINT32 phy_warm_reset;
  959. A_UINT32 phy_warm_reset_ucode_trig;
  960. A_UINT32 mac_warm_reset_restore_cal;
  961. A_UINT32 mac_sfm_reset;
  962. A_UINT32 phy_warm_reset_m3_ssr;
  963. A_UINT32 phy_warm_reset_reason_phy_m3;
  964. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  965. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  966. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  967. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  968. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  969. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  970. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  971. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  972. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  973. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  974. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  975. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  976. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  977. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  978. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  979. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  980. A_UINT32 fw_rx_rings_reset;
  981. /**
  982. * Num of iterations rx leak prevention successfully done.
  983. */
  984. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  985. /**
  986. * Num of rx descs successfully saved by rx leak prevention.
  987. */
  988. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  989. /*
  990. * Stats to debug reason Rx leak prevention
  991. * was not required to be kicked in.
  992. */
  993. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  994. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  995. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  996. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  997. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  998. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  999. A_UINT32 rx_dest_drain_prerequisite_invld;
  1000. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1001. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1002. } htt_hw_stats_pdev_errs_tlv;
  1003. typedef struct {
  1004. htt_tlv_hdr_t tlv_hdr;
  1005. /* BIT [ 7 : 0] :- mac_id
  1006. * BIT [31 : 8] :- reserved
  1007. */
  1008. A_UINT32 mac_id__word;
  1009. A_UINT32 last_unpause_ppdu_id;
  1010. A_UINT32 hwsch_unpause_wait_tqm_write;
  1011. A_UINT32 hwsch_dummy_tlv_skipped;
  1012. A_UINT32 hwsch_misaligned_offset_received;
  1013. A_UINT32 hwsch_reset_count;
  1014. A_UINT32 hwsch_dev_reset_war;
  1015. A_UINT32 hwsch_delayed_pause;
  1016. A_UINT32 hwsch_long_delayed_pause;
  1017. A_UINT32 sch_rx_ppdu_no_response;
  1018. A_UINT32 sch_selfgen_response;
  1019. A_UINT32 sch_rx_sifs_resp_trigger;
  1020. } htt_hw_stats_whal_tx_tlv;
  1021. typedef struct {
  1022. htt_tlv_hdr_t tlv_hdr;
  1023. /**
  1024. * BIT [ 7 : 0] :- mac_id
  1025. * BIT [31 : 8] :- reserved
  1026. */
  1027. union {
  1028. struct {
  1029. A_UINT32 mac_id: 8,
  1030. reserved: 24;
  1031. };
  1032. A_UINT32 mac_id__word;
  1033. };
  1034. /**
  1035. * hw_wars is a variable-length array, with each element counting
  1036. * the number of occurrences of the corresponding type of HW WAR.
  1037. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1038. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1039. * The target has an internal HW WAR mapping that it uses to keep
  1040. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1041. */
  1042. A_UINT32 hw_wars[1/*or more*/];
  1043. } htt_hw_war_stats_tlv;
  1044. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1045. * TLV_TAGS:
  1046. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1047. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1048. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1049. * - HTT_STATS_WHAL_TX_TAG
  1050. * - HTT_STATS_HW_WAR_TAG
  1051. */
  1052. /* NOTE:
  1053. * This structure is for documentation, and cannot be safely used directly.
  1054. * Instead, use the constituent TLV structures to fill/parse.
  1055. */
  1056. typedef struct _htt_pdev_err_stats {
  1057. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1058. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1059. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1060. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1061. htt_hw_war_stats_tlv hw_war;
  1062. } htt_hw_err_stats_t;
  1063. /* ============ PEER STATS ============ */
  1064. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1065. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1066. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1067. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1068. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1069. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1070. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1071. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1072. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1073. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1074. do { \
  1075. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1076. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1077. } while (0)
  1078. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1079. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1080. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1081. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1082. do { \
  1083. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1084. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1085. } while (0)
  1086. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1087. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1088. HTT_MSDU_FLOW_STATS_DROP_S)
  1089. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1090. do { \
  1091. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1092. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1093. } while (0)
  1094. typedef struct _htt_msdu_flow_stats_tlv {
  1095. htt_tlv_hdr_t tlv_hdr;
  1096. A_UINT32 last_update_timestamp;
  1097. A_UINT32 last_add_timestamp;
  1098. A_UINT32 last_remove_timestamp;
  1099. A_UINT32 total_processed_msdu_count;
  1100. A_UINT32 cur_msdu_count_in_flowq;
  1101. /** This will help to find which peer_id is stuck state */
  1102. A_UINT32 sw_peer_id;
  1103. /**
  1104. * BIT [15 : 0] :- tx_flow_number
  1105. * BIT [19 : 16] :- tid_num
  1106. * BIT [20 : 20] :- drop_rule
  1107. * BIT [31 : 21] :- reserved
  1108. */
  1109. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1110. A_UINT32 last_cycle_enqueue_count;
  1111. A_UINT32 last_cycle_dequeue_count;
  1112. A_UINT32 last_cycle_drop_count;
  1113. /**
  1114. * BIT [15 : 0] :- current_drop_th
  1115. * BIT [31 : 16] :- reserved
  1116. */
  1117. A_UINT32 current_drop_th;
  1118. } htt_msdu_flow_stats_tlv;
  1119. #define MAX_HTT_TID_NAME 8
  1120. /* DWORD sw_peer_id__tid_num */
  1121. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1122. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1123. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1124. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1125. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1126. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1127. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1128. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1129. do { \
  1130. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1131. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1132. } while (0)
  1133. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1134. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1135. HTT_TX_TID_STATS_TID_NUM_S)
  1136. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1137. do { \
  1138. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1139. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1140. } while (0)
  1141. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1142. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1143. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1144. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1145. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1146. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1147. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1148. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1149. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1150. do { \
  1151. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1152. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1153. } while (0)
  1154. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1155. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1156. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1157. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1158. do { \
  1159. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1160. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1161. } while (0)
  1162. /* Tidq stats */
  1163. typedef struct _htt_tx_tid_stats_tlv {
  1164. htt_tlv_hdr_t tlv_hdr;
  1165. /** Stored as little endian */
  1166. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1167. /**
  1168. * BIT [15 : 0] :- sw_peer_id
  1169. * BIT [31 : 16] :- tid_num
  1170. */
  1171. A_UINT32 sw_peer_id__tid_num;
  1172. /**
  1173. * BIT [ 7 : 0] :- num_sched_pending
  1174. * BIT [15 : 8] :- num_ppdu_in_hwq
  1175. * BIT [31 : 16] :- reserved
  1176. */
  1177. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1178. A_UINT32 tid_flags;
  1179. /** per tid # of hw_queued ppdu */
  1180. A_UINT32 hw_queued;
  1181. /** number of per tid successful PPDU */
  1182. A_UINT32 hw_reaped;
  1183. /** per tid Num MPDUs filtered by HW */
  1184. A_UINT32 mpdus_hw_filter;
  1185. A_UINT32 qdepth_bytes;
  1186. A_UINT32 qdepth_num_msdu;
  1187. A_UINT32 qdepth_num_mpdu;
  1188. A_UINT32 last_scheduled_tsmp;
  1189. A_UINT32 pause_module_id;
  1190. A_UINT32 block_module_id;
  1191. /** tid tx airtime in sec */
  1192. A_UINT32 tid_tx_airtime;
  1193. } htt_tx_tid_stats_tlv;
  1194. /* Tidq stats */
  1195. typedef struct _htt_tx_tid_stats_v1_tlv {
  1196. htt_tlv_hdr_t tlv_hdr;
  1197. /** Stored as little endian */
  1198. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1199. /**
  1200. * BIT [15 : 0] :- sw_peer_id
  1201. * BIT [31 : 16] :- tid_num
  1202. */
  1203. A_UINT32 sw_peer_id__tid_num;
  1204. /**
  1205. * BIT [ 7 : 0] :- num_sched_pending
  1206. * BIT [15 : 8] :- num_ppdu_in_hwq
  1207. * BIT [31 : 16] :- reserved
  1208. */
  1209. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1210. A_UINT32 tid_flags;
  1211. /** Max qdepth in bytes reached by this tid */
  1212. A_UINT32 max_qdepth_bytes;
  1213. /** number of msdus qdepth reached max */
  1214. A_UINT32 max_qdepth_n_msdus;
  1215. A_UINT32 rsvd;
  1216. A_UINT32 qdepth_bytes;
  1217. A_UINT32 qdepth_num_msdu;
  1218. A_UINT32 qdepth_num_mpdu;
  1219. A_UINT32 last_scheduled_tsmp;
  1220. A_UINT32 pause_module_id;
  1221. A_UINT32 block_module_id;
  1222. /** tid tx airtime in sec */
  1223. A_UINT32 tid_tx_airtime;
  1224. A_UINT32 allow_n_flags;
  1225. /**
  1226. * BIT [15 : 0] :- sendn_frms_allowed
  1227. * BIT [31 : 16] :- reserved
  1228. */
  1229. A_UINT32 sendn_frms_allowed;
  1230. /*
  1231. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1232. * that cannot be interpreted by the host.
  1233. * They are only for off-line debug.
  1234. */
  1235. A_UINT32 tid_ext_flags;
  1236. A_UINT32 tid_ext2_flags;
  1237. A_UINT32 tid_flush_reason;
  1238. A_UINT32 mlo_flush_tqm_status_pending_low;
  1239. A_UINT32 mlo_flush_tqm_status_pending_high;
  1240. A_UINT32 mlo_flush_partner_info_low;
  1241. A_UINT32 mlo_flush_partner_info_high;
  1242. A_UINT32 mlo_flush_initator_info_low;
  1243. A_UINT32 mlo_flush_initator_info_high;
  1244. } htt_tx_tid_stats_v1_tlv;
  1245. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1246. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1247. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1248. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1249. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1250. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1251. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1252. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1253. do { \
  1254. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1255. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1256. } while (0)
  1257. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1258. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1259. HTT_RX_TID_STATS_TID_NUM_S)
  1260. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1261. do { \
  1262. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1263. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1264. } while (0)
  1265. typedef struct _htt_rx_tid_stats_tlv {
  1266. htt_tlv_hdr_t tlv_hdr;
  1267. /**
  1268. * BIT [15 : 0] : sw_peer_id
  1269. * BIT [31 : 16] : tid_num
  1270. */
  1271. A_UINT32 sw_peer_id__tid_num;
  1272. /** Stored as little endian */
  1273. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1274. /**
  1275. * dup_in_reorder not collected per tid for now,
  1276. * as there is no wal_peer back ptr in data rx peer.
  1277. */
  1278. A_UINT32 dup_in_reorder;
  1279. A_UINT32 dup_past_outside_window;
  1280. A_UINT32 dup_past_within_window;
  1281. /** Number of per tid MSDUs with flag of decrypt_err */
  1282. A_UINT32 rxdesc_err_decrypt;
  1283. /** tid rx airtime in sec */
  1284. A_UINT32 tid_rx_airtime;
  1285. } htt_rx_tid_stats_tlv;
  1286. #define HTT_MAX_COUNTER_NAME 8
  1287. typedef struct {
  1288. htt_tlv_hdr_t tlv_hdr;
  1289. /** Stored as little endian */
  1290. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1291. A_UINT32 count;
  1292. } htt_counter_tlv;
  1293. typedef struct {
  1294. htt_tlv_hdr_t tlv_hdr;
  1295. /** Number of rx PPDU */
  1296. A_UINT32 ppdu_cnt;
  1297. /** Number of rx MPDU */
  1298. A_UINT32 mpdu_cnt;
  1299. /** Number of rx MSDU */
  1300. A_UINT32 msdu_cnt;
  1301. /** pause bitmap */
  1302. A_UINT32 pause_bitmap;
  1303. /** block bitmap */
  1304. A_UINT32 block_bitmap;
  1305. /** current timestamp */
  1306. A_UINT32 current_timestamp;
  1307. /** Peer cumulative tx airtime in sec */
  1308. A_UINT32 peer_tx_airtime;
  1309. /** Peer cumulative rx airtime in sec */
  1310. A_UINT32 peer_rx_airtime;
  1311. /** Peer current rssi in dBm */
  1312. A_INT32 rssi;
  1313. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1314. A_UINT32 peer_enqueued_count_low;
  1315. A_UINT32 peer_enqueued_count_high;
  1316. A_UINT32 peer_dequeued_count_low;
  1317. A_UINT32 peer_dequeued_count_high;
  1318. A_UINT32 peer_dropped_count_low;
  1319. A_UINT32 peer_dropped_count_high;
  1320. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1321. A_UINT32 ppdu_transmitted_bytes_low;
  1322. A_UINT32 ppdu_transmitted_bytes_high;
  1323. A_UINT32 peer_ttl_removed_count;
  1324. /**
  1325. * inactive_time
  1326. * Running duration of the time since last tx/rx activity by this peer,
  1327. * units = seconds.
  1328. * If the peer is currently active, this inactive_time will be 0x0.
  1329. */
  1330. A_UINT32 inactive_time;
  1331. /** Number of MPDUs dropped after max retries */
  1332. A_UINT32 remove_mpdus_max_retries;
  1333. } htt_peer_stats_cmn_tlv;
  1334. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1335. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1336. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1337. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1338. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1339. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1340. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1341. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1342. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1343. do { \
  1344. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1345. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1346. } while(0)
  1347. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1348. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1349. typedef struct {
  1350. htt_tlv_hdr_t tlv_hdr;
  1351. /** This enum type of HTT_PEER_TYPE */
  1352. A_UINT32 peer_type;
  1353. A_UINT32 sw_peer_id;
  1354. /**
  1355. * BIT [7 : 0] :- vdev_id
  1356. * BIT [15 : 8] :- pdev_id
  1357. * BIT [31 : 16] :- ast_indx
  1358. */
  1359. A_UINT32 vdev_pdev_ast_idx;
  1360. htt_mac_addr mac_addr;
  1361. A_UINT32 peer_flags;
  1362. A_UINT32 qpeer_flags;
  1363. /* Dword 8 */
  1364. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1365. ml_peer_id : 12, /* [12:1] */
  1366. link_idx : 8, /* [20:13] */
  1367. rsvd : 11; /* [31:21] */
  1368. } htt_peer_details_tlv;
  1369. typedef struct {
  1370. htt_tlv_hdr_t tlv_hdr;
  1371. A_UINT32 sw_peer_id;
  1372. A_UINT32 ast_index;
  1373. htt_mac_addr mac_addr;
  1374. A_UINT32
  1375. pdev_id : 2,
  1376. vdev_id : 8,
  1377. next_hop : 1,
  1378. mcast : 1,
  1379. monitor_direct : 1,
  1380. mesh_sta : 1,
  1381. mec : 1,
  1382. intra_bss : 1,
  1383. reserved : 16;
  1384. } htt_ast_entry_tlv;
  1385. typedef enum {
  1386. HTT_STATS_DIRECTION_TX,
  1387. HTT_STATS_DIRECTION_RX,
  1388. } HTT_STATS_DIRECTION;
  1389. typedef enum {
  1390. HTT_STATS_PPDU_TYPE_MODE_SU,
  1391. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1392. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1393. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1394. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1395. } HTT_STATS_PPDU_TYPE;
  1396. typedef enum {
  1397. HTT_STATS_PREAM_OFDM,
  1398. HTT_STATS_PREAM_CCK,
  1399. HTT_STATS_PREAM_HT,
  1400. HTT_STATS_PREAM_VHT,
  1401. HTT_STATS_PREAM_HE,
  1402. HTT_STATS_PREAM_EHT,
  1403. HTT_STATS_PREAM_RSVD1,
  1404. HTT_STATS_PREAM_COUNT,
  1405. } HTT_STATS_PREAM_TYPE;
  1406. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1407. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1408. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1409. * GI Index 0: WHAL_GI_800
  1410. * GI Index 1: WHAL_GI_400
  1411. * GI Index 2: WHAL_GI_1600
  1412. * GI Index 3: WHAL_GI_3200
  1413. */
  1414. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1415. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1416. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1417. * bw index 0: rssi_pri20_chain0
  1418. * bw index 1: rssi_ext20_chain0
  1419. * bw index 2: rssi_ext40_low20_chain0
  1420. * bw index 3: rssi_ext40_high20_chain0
  1421. */
  1422. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1423. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1424. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1425. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1426. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1427. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1428. */
  1429. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1430. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1431. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1432. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1433. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1434. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1435. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1436. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1437. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1438. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1439. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1440. */
  1441. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1442. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1443. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1444. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1445. typedef struct _htt_tx_peer_rate_stats_tlv {
  1446. htt_tlv_hdr_t tlv_hdr;
  1447. /** Number of tx LDPC packets */
  1448. A_UINT32 tx_ldpc;
  1449. /** Number of tx RTS packets */
  1450. A_UINT32 rts_cnt;
  1451. /** RSSI value of last ack packet (units = dB above noise floor) */
  1452. A_UINT32 ack_rssi;
  1453. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1454. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1455. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1456. /**
  1457. * element 0,1, ...7 -> NSS 1,2, ...8
  1458. */
  1459. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1460. /**
  1461. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1462. */
  1463. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1464. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1465. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1466. /**
  1467. * Counters to track number of tx packets in each GI
  1468. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1469. */
  1470. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1471. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1472. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1473. /** Stats for MCS 12/13 */
  1474. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1475. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1476. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1477. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1478. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1479. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1480. } htt_tx_peer_rate_stats_tlv;
  1481. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1482. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1483. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1484. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1485. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1486. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1487. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1488. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1489. typedef struct _htt_rx_peer_rate_stats_tlv {
  1490. htt_tlv_hdr_t tlv_hdr;
  1491. A_UINT32 nsts;
  1492. /** Number of rx LDPC packets */
  1493. A_UINT32 rx_ldpc;
  1494. /** Number of rx RTS packets */
  1495. A_UINT32 rts_cnt;
  1496. /** units = dB above noise floor */
  1497. A_UINT32 rssi_mgmt;
  1498. /** units = dB above noise floor */
  1499. A_UINT32 rssi_data;
  1500. /** units = dB above noise floor */
  1501. A_UINT32 rssi_comb;
  1502. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1503. /**
  1504. * element 0,1, ...7 -> NSS 1,2, ...8
  1505. */
  1506. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1507. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1508. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1509. /**
  1510. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1511. */
  1512. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1513. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1514. /** units = dB above noise floor */
  1515. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1516. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1517. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1518. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1519. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1520. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1521. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1522. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1523. /* per_chain_rssi_pkt_type:
  1524. * This field shows what type of rx frame the per-chain RSSI was computed
  1525. * on, by recording the frame type and sub-type as bit-fields within this
  1526. * field:
  1527. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1528. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1529. * BIT [31 : 8] :- Reserved
  1530. */
  1531. A_UINT32 per_chain_rssi_pkt_type;
  1532. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1533. /** PPDU level */
  1534. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1535. /** PPDU level */
  1536. A_UINT32 rx_ulmumimo_data_ppdu;
  1537. /** MPDU level */
  1538. A_UINT32 rx_ulmumimo_mpdu_ok;
  1539. /** mpdu level */
  1540. A_UINT32 rx_ulmumimo_mpdu_fail;
  1541. /** units = dB above noise floor */
  1542. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1543. /** Stats for MCS 12/13 */
  1544. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1545. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1546. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1547. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1548. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1549. } htt_rx_peer_rate_stats_tlv;
  1550. typedef enum {
  1551. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1552. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1553. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1554. } htt_peer_stats_req_mode_t;
  1555. typedef enum {
  1556. HTT_PEER_STATS_CMN_TLV = 0,
  1557. HTT_PEER_DETAILS_TLV = 1,
  1558. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1559. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1560. HTT_TX_TID_STATS_TLV = 4,
  1561. HTT_RX_TID_STATS_TLV = 5,
  1562. HTT_MSDU_FLOW_STATS_TLV = 6,
  1563. HTT_PEER_SCHED_STATS_TLV = 7,
  1564. HTT_PEER_STATS_MAX_TLV = 31,
  1565. } htt_peer_stats_tlv_enum;
  1566. typedef struct {
  1567. htt_tlv_hdr_t tlv_hdr;
  1568. A_UINT32 peer_id;
  1569. /** Num of DL schedules for peer */
  1570. A_UINT32 num_sched_dl;
  1571. /** Num od UL schedules for peer */
  1572. A_UINT32 num_sched_ul;
  1573. /** Peer TX time */
  1574. A_UINT32 peer_tx_active_dur_us_low;
  1575. A_UINT32 peer_tx_active_dur_us_high;
  1576. /** Peer RX time */
  1577. A_UINT32 peer_rx_active_dur_us_low;
  1578. A_UINT32 peer_rx_active_dur_us_high;
  1579. A_UINT32 peer_curr_rate_kbps;
  1580. } htt_peer_sched_stats_tlv;
  1581. /* config_param0 */
  1582. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1583. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1584. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1585. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1586. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1587. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1588. do { \
  1589. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1590. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1591. } while (0)
  1592. /* DEPRECATED
  1593. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1594. * as an alias for the corrected macro name.
  1595. * If/when all references to the old name are removed, the definition of
  1596. * the old name will also be removed.
  1597. */
  1598. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1599. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1600. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1601. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1602. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1603. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1604. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1605. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1606. do { \
  1607. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1608. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1609. } while (0)
  1610. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1611. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1612. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1613. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1614. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1615. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1616. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1617. do { \
  1618. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1619. } while (0)
  1620. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1621. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1622. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1623. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1624. do { \
  1625. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1626. } while (0)
  1627. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1628. * TLV_TAGS:
  1629. * - HTT_STATS_PEER_STATS_CMN_TAG
  1630. * - HTT_STATS_PEER_DETAILS_TAG
  1631. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1632. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1633. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1634. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1635. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1636. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1637. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1638. */
  1639. /* NOTE:
  1640. * This structure is for documentation, and cannot be safely used directly.
  1641. * Instead, use the constituent TLV structures to fill/parse.
  1642. */
  1643. typedef struct _htt_peer_stats {
  1644. htt_peer_stats_cmn_tlv cmn_tlv;
  1645. htt_peer_details_tlv peer_details;
  1646. /* from g_rate_info_stats */
  1647. htt_tx_peer_rate_stats_tlv tx_rate;
  1648. htt_rx_peer_rate_stats_tlv rx_rate;
  1649. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1650. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1651. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1652. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1653. htt_peer_sched_stats_tlv peer_sched_stats;
  1654. } htt_peer_stats_t;
  1655. /* =========== ACTIVE PEER LIST ========== */
  1656. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1657. * TLV_TAGS:
  1658. * - HTT_STATS_PEER_DETAILS_TAG
  1659. */
  1660. /* NOTE:
  1661. * This structure is for documentation, and cannot be safely used directly.
  1662. * Instead, use the constituent TLV structures to fill/parse.
  1663. */
  1664. typedef struct {
  1665. htt_peer_details_tlv peer_details[1];
  1666. } htt_active_peer_details_list_t;
  1667. /* =========== MUMIMO HWQ stats =========== */
  1668. /* MU MIMO stats per hwQ */
  1669. typedef struct {
  1670. htt_tlv_hdr_t tlv_hdr;
  1671. /** number of MU MIMO schedules posted to HW */
  1672. A_UINT32 mu_mimo_sch_posted;
  1673. /** number of MU MIMO schedules failed to post */
  1674. A_UINT32 mu_mimo_sch_failed;
  1675. /** number of MU MIMO PPDUs posted to HW */
  1676. A_UINT32 mu_mimo_ppdu_posted;
  1677. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1678. typedef struct {
  1679. htt_tlv_hdr_t tlv_hdr;
  1680. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1681. A_UINT32 mu_mimo_mpdus_queued_usr;
  1682. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1683. A_UINT32 mu_mimo_mpdus_tried_usr;
  1684. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1685. A_UINT32 mu_mimo_mpdus_failed_usr;
  1686. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1687. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1688. /** 11AC DL MU MIMO BA not receieved, per user */
  1689. A_UINT32 mu_mimo_err_no_ba_usr;
  1690. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1691. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1692. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1693. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1694. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1695. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1696. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1697. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1698. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1699. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1700. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1701. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1702. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1703. do { \
  1704. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1705. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1706. } while (0)
  1707. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1708. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1709. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1710. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1711. do { \
  1712. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1713. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1714. } while (0)
  1715. typedef struct {
  1716. htt_tlv_hdr_t tlv_hdr;
  1717. /**
  1718. * BIT [ 7 : 0] :- mac_id
  1719. * BIT [15 : 8] :- hwq_id
  1720. * BIT [31 : 16] :- reserved
  1721. */
  1722. A_UINT32 mac_id__hwq_id__word;
  1723. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1724. /* NOTE:
  1725. * This structure is for documentation, and cannot be safely used directly.
  1726. * Instead, use the constituent TLV structures to fill/parse.
  1727. */
  1728. typedef struct {
  1729. struct _hwq_mu_mimo_stats {
  1730. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1731. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1732. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1733. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1734. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1735. } hwq[1];
  1736. } htt_tx_hwq_mu_mimo_stats_t;
  1737. /* == TX HWQ STATS == */
  1738. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1739. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1740. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1741. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1742. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1743. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1744. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1745. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1746. do { \
  1747. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1748. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1749. } while (0)
  1750. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1751. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1752. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1753. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1754. do { \
  1755. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1756. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1757. } while (0)
  1758. typedef struct {
  1759. htt_tlv_hdr_t tlv_hdr;
  1760. /**
  1761. * BIT [ 7 : 0] :- mac_id
  1762. * BIT [15 : 8] :- hwq_id
  1763. * BIT [31 : 16] :- reserved
  1764. */
  1765. A_UINT32 mac_id__hwq_id__word;
  1766. /*--- PPDU level stats */
  1767. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1768. A_UINT32 xretry;
  1769. /** Number of times sched cmd status reported mpdu underrun */
  1770. A_UINT32 underrun_cnt;
  1771. /** Number of times sched cmd is flushed */
  1772. A_UINT32 flush_cnt;
  1773. /** Number of times sched cmd is filtered */
  1774. A_UINT32 filt_cnt;
  1775. /** Number of times HWSCH uploaded null mpdu bitmap */
  1776. A_UINT32 null_mpdu_bmap;
  1777. /**
  1778. * Number of times user ack or BA TLV is not seen on FES ring
  1779. * where it is expected to be
  1780. */
  1781. A_UINT32 user_ack_failure;
  1782. /** Number of times TQM processed ack TLV received from HWSCH */
  1783. A_UINT32 ack_tlv_proc;
  1784. /** Cache latest processed scheduler ID received from ack BA TLV */
  1785. A_UINT32 sched_id_proc;
  1786. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1787. A_UINT32 null_mpdu_tx_count;
  1788. /**
  1789. * Number of times SW did not see any MPDU info bitmap TLV
  1790. * on FES status ring
  1791. */
  1792. A_UINT32 mpdu_bmap_not_recvd;
  1793. /*--- Selfgen stats per hwQ */
  1794. /** Number of SU/MU BAR frames posted to hwQ */
  1795. A_UINT32 num_bar;
  1796. /** Number of RTS frames posted to hwQ */
  1797. A_UINT32 rts;
  1798. /** Number of cts2self frames posted to hwQ */
  1799. A_UINT32 cts2self;
  1800. /** Number of qos null frames posted to hwQ */
  1801. A_UINT32 qos_null;
  1802. /*--- MPDU level stats */
  1803. /** mpdus tried Tx by HWSCH/TQM */
  1804. A_UINT32 mpdu_tried_cnt;
  1805. /** mpdus queued to HWSCH */
  1806. A_UINT32 mpdu_queued_cnt;
  1807. /** mpdus tried but ack was not received */
  1808. A_UINT32 mpdu_ack_fail_cnt;
  1809. /** This will include sched cmd flush and time based discard */
  1810. A_UINT32 mpdu_filt_cnt;
  1811. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1812. A_UINT32 false_mpdu_ack_count;
  1813. /** Number of times txq timeout happened */
  1814. A_UINT32 txq_timeout;
  1815. } htt_tx_hwq_stats_cmn_tlv;
  1816. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1817. (sizeof(A_UINT32) * (_num_elems)))
  1818. /* NOTE: Variable length TLV, use length spec to infer array size */
  1819. typedef struct {
  1820. htt_tlv_hdr_t tlv_hdr;
  1821. A_UINT32 hist_intvl;
  1822. /** histogram of ppdu post to hwsch - > cmd status received */
  1823. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1824. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1825. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1826. /* NOTE: Variable length TLV, use length spec to infer array size */
  1827. typedef struct {
  1828. htt_tlv_hdr_t tlv_hdr;
  1829. /** Histogram of sched cmd result */
  1830. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1831. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1832. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1833. /* NOTE: Variable length TLV, use length spec to infer array size */
  1834. typedef struct {
  1835. htt_tlv_hdr_t tlv_hdr;
  1836. /** Histogram of various pause conitions */
  1837. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1838. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1839. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1840. /* NOTE: Variable length TLV, use length spec to infer array size */
  1841. typedef struct {
  1842. htt_tlv_hdr_t tlv_hdr;
  1843. /** Histogram of number of user fes result */
  1844. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1845. } htt_tx_hwq_fes_result_stats_tlv_v;
  1846. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1847. /* NOTE: Variable length TLV, use length spec to infer array size
  1848. *
  1849. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1850. * The tries here is the count of the MPDUS within a PPDU that the HW
  1851. * had attempted to transmit on air, for the HWSCH Schedule command
  1852. * submitted by FW in this HWQ .It is not the retry attempts. The
  1853. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1854. * in this histogram.
  1855. * they are defined in FW using the following macros
  1856. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1857. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1858. *
  1859. * */
  1860. typedef struct {
  1861. htt_tlv_hdr_t tlv_hdr;
  1862. A_UINT32 hist_bin_size;
  1863. /** Histogram of number of mpdus on tried mpdu */
  1864. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1865. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1866. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1867. /* NOTE: Variable length TLV, use length spec to infer array size
  1868. *
  1869. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1870. * completing the burst, we identify the txop used in the burst and
  1871. * incr the corresponding bin.
  1872. * Each bin represents 1ms & we have 10 bins in this histogram.
  1873. * they are deined in FW using the following macros
  1874. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1875. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1876. *
  1877. * */
  1878. typedef struct {
  1879. htt_tlv_hdr_t tlv_hdr;
  1880. /** Histogram of txop used cnt */
  1881. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1882. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1883. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1884. * TLV_TAGS:
  1885. * - HTT_STATS_STRING_TAG
  1886. * - HTT_STATS_TX_HWQ_CMN_TAG
  1887. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1888. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1889. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1890. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1891. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1892. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1893. */
  1894. /* NOTE:
  1895. * This structure is for documentation, and cannot be safely used directly.
  1896. * Instead, use the constituent TLV structures to fill/parse.
  1897. * General HWQ stats Mechanism:
  1898. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1899. * for all the HWQ requested. & the FW send the buffer to host. In the
  1900. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1901. * HWQ distinctly.
  1902. */
  1903. typedef struct _htt_tx_hwq_stats {
  1904. htt_stats_string_tlv hwq_str_tlv;
  1905. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1906. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1907. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1908. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1909. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1910. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1911. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1912. } htt_tx_hwq_stats_t;
  1913. /* == TX SELFGEN STATS == */
  1914. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1915. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1916. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1917. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1918. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1919. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1920. do { \
  1921. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1922. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1923. } while (0)
  1924. typedef enum {
  1925. HTT_TXERR_NONE,
  1926. HTT_TXERR_RESP, /* response timeout, mismatch,
  1927. * BW mismatch, mimo ctrl mismatch,
  1928. * CRC error.. */
  1929. HTT_TXERR_FILT, /* blocked by tx filtering */
  1930. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1931. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1932. HTT_TXERR_RESERVED1,
  1933. HTT_TXERR_RESERVED2,
  1934. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1935. HTT_TXERR_INVALID = 0xff,
  1936. } htt_tx_err_status_t;
  1937. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1938. typedef enum {
  1939. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1940. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1941. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1942. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1943. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1944. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1945. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1946. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1947. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1948. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1949. } htt_tx_selfgen_sch_tsflag_error_stats;
  1950. typedef enum {
  1951. HTT_TX_MUMIMO_GRP_VALID,
  1952. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1953. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1954. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1955. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1956. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1957. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1958. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1959. HTT_TX_MUMIMO_GRP_INVALID,
  1960. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1961. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1962. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1963. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1964. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1965. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1966. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1967. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1968. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1969. /*
  1970. * Each bin represents a 300 mbps throughput
  1971. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1972. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1973. */
  1974. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1975. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1976. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1977. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1978. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1979. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1980. typedef struct {
  1981. htt_tlv_hdr_t tlv_hdr;
  1982. /*
  1983. * BIT [ 7 : 0] :- mac_id
  1984. * BIT [31 : 8] :- reserved
  1985. */
  1986. A_UINT32 mac_id__word;
  1987. /** BAR sent out for SU transmission */
  1988. A_UINT32 su_bar;
  1989. /** SW generated RTS frame sent */
  1990. A_UINT32 rts;
  1991. /** SW generated CTS-to-self frame sent */
  1992. A_UINT32 cts2self;
  1993. /** SW generated QOS NULL frame sent */
  1994. A_UINT32 qos_null;
  1995. /** BAR sent for MU user 1 */
  1996. A_UINT32 delayed_bar_1;
  1997. /** BAR sent for MU user 2 */
  1998. A_UINT32 delayed_bar_2;
  1999. /** BAR sent for MU user 3 */
  2000. A_UINT32 delayed_bar_3;
  2001. /** BAR sent for MU user 4 */
  2002. A_UINT32 delayed_bar_4;
  2003. /** BAR sent for MU user 5 */
  2004. A_UINT32 delayed_bar_5;
  2005. /** BAR sent for MU user 6 */
  2006. A_UINT32 delayed_bar_6;
  2007. /** BAR sent for MU user 7 */
  2008. A_UINT32 delayed_bar_7;
  2009. A_UINT32 bar_with_tqm_head_seq_num;
  2010. A_UINT32 bar_with_tid_seq_num;
  2011. /** SW generated RTS frame queued to the HW */
  2012. A_UINT32 su_sw_rts_queued;
  2013. /** SW generated RTS frame sent over the air */
  2014. A_UINT32 su_sw_rts_tried;
  2015. /** SW generated RTS frame completed with error */
  2016. A_UINT32 su_sw_rts_err;
  2017. /** SW generated RTS frame flushed */
  2018. A_UINT32 su_sw_rts_flushed;
  2019. /** CTS (RTS response) received in different BW */
  2020. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2021. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2022. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2023. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2024. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2025. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2026. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2027. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2028. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2029. } htt_tx_selfgen_cmn_stats_tlv;
  2030. typedef struct {
  2031. htt_tlv_hdr_t tlv_hdr;
  2032. /** 11AC VHT SU NDPA frame sent over the air */
  2033. A_UINT32 ac_su_ndpa;
  2034. /** 11AC VHT SU NDP frame sent over the air */
  2035. A_UINT32 ac_su_ndp;
  2036. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2037. A_UINT32 ac_mu_mimo_ndpa;
  2038. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2039. A_UINT32 ac_mu_mimo_ndp;
  2040. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2041. A_UINT32 ac_mu_mimo_brpoll_1;
  2042. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2043. A_UINT32 ac_mu_mimo_brpoll_2;
  2044. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2045. A_UINT32 ac_mu_mimo_brpoll_3;
  2046. /** 11AC VHT SU NDPA frame queued to the HW */
  2047. A_UINT32 ac_su_ndpa_queued;
  2048. /** 11AC VHT SU NDP frame queued to the HW */
  2049. A_UINT32 ac_su_ndp_queued;
  2050. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2051. A_UINT32 ac_mu_mimo_ndpa_queued;
  2052. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2053. A_UINT32 ac_mu_mimo_ndp_queued;
  2054. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2055. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2056. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2057. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2058. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2059. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2060. } htt_tx_selfgen_ac_stats_tlv;
  2061. typedef struct {
  2062. htt_tlv_hdr_t tlv_hdr;
  2063. /** 11AX HE SU NDPA frame sent over the air */
  2064. A_UINT32 ax_su_ndpa;
  2065. /** 11AX HE NDP frame sent over the air */
  2066. A_UINT32 ax_su_ndp;
  2067. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2068. A_UINT32 ax_mu_mimo_ndpa;
  2069. /** 11AX HE MU MIMO NDP frame sent over the air */
  2070. A_UINT32 ax_mu_mimo_ndp;
  2071. union {
  2072. struct {
  2073. /* deprecated old names */
  2074. A_UINT32 ax_mu_mimo_brpoll_1;
  2075. A_UINT32 ax_mu_mimo_brpoll_2;
  2076. A_UINT32 ax_mu_mimo_brpoll_3;
  2077. A_UINT32 ax_mu_mimo_brpoll_4;
  2078. A_UINT32 ax_mu_mimo_brpoll_5;
  2079. A_UINT32 ax_mu_mimo_brpoll_6;
  2080. A_UINT32 ax_mu_mimo_brpoll_7;
  2081. };
  2082. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2083. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2084. };
  2085. /** 11AX HE MU Basic Trigger frame sent over the air */
  2086. A_UINT32 ax_basic_trigger;
  2087. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2088. A_UINT32 ax_bsr_trigger;
  2089. /** 11AX HE MU BAR Trigger frame sent over the air */
  2090. A_UINT32 ax_mu_bar_trigger;
  2091. /** 11AX HE MU RTS Trigger frame sent over the air */
  2092. A_UINT32 ax_mu_rts_trigger;
  2093. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2094. A_UINT32 ax_ulmumimo_trigger;
  2095. /** 11AX HE SU NDPA frame queued to the HW */
  2096. A_UINT32 ax_su_ndpa_queued;
  2097. /** 11AX HE SU NDP frame queued to the HW */
  2098. A_UINT32 ax_su_ndp_queued;
  2099. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2100. A_UINT32 ax_mu_mimo_ndpa_queued;
  2101. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2102. A_UINT32 ax_mu_mimo_ndp_queued;
  2103. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2104. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2105. /**
  2106. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2107. * successfully sent over the air
  2108. */
  2109. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2110. } htt_tx_selfgen_ax_stats_tlv;
  2111. typedef struct {
  2112. htt_tlv_hdr_t tlv_hdr;
  2113. /** 11be EHT SU NDPA frame sent over the air */
  2114. A_UINT32 be_su_ndpa;
  2115. /** 11be EHT NDP frame sent over the air */
  2116. A_UINT32 be_su_ndp;
  2117. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2118. A_UINT32 be_mu_mimo_ndpa;
  2119. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2120. A_UINT32 be_mu_mimo_ndp;
  2121. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2122. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2123. /** 11be EHT MU Basic Trigger frame sent over the air */
  2124. A_UINT32 be_basic_trigger;
  2125. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2126. A_UINT32 be_bsr_trigger;
  2127. /** 11be EHT MU BAR Trigger frame sent over the air */
  2128. A_UINT32 be_mu_bar_trigger;
  2129. /** 11be EHT MU RTS Trigger frame sent over the air */
  2130. A_UINT32 be_mu_rts_trigger;
  2131. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2132. A_UINT32 be_ulmumimo_trigger;
  2133. /** 11be EHT SU NDPA frame queued to the HW */
  2134. A_UINT32 be_su_ndpa_queued;
  2135. /** 11be EHT SU NDP frame queued to the HW */
  2136. A_UINT32 be_su_ndp_queued;
  2137. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2138. A_UINT32 be_mu_mimo_ndpa_queued;
  2139. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2140. A_UINT32 be_mu_mimo_ndp_queued;
  2141. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2142. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2143. /**
  2144. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2145. * successfully sent over the air
  2146. */
  2147. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2148. } htt_tx_selfgen_be_stats_tlv;
  2149. typedef struct { /* DEPRECATED */
  2150. htt_tlv_hdr_t tlv_hdr;
  2151. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2152. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2153. /** 11AX HE OFDMA NDPA frame sent over the air */
  2154. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2155. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2156. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2157. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2158. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2159. } htt_txbf_ofdma_ndpa_stats_tlv;
  2160. typedef struct { /* DEPRECATED */
  2161. htt_tlv_hdr_t tlv_hdr;
  2162. /** 11AX HE OFDMA NDP frame queued to the HW */
  2163. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2164. /** 11AX HE OFDMA NDPA frame sent over the air */
  2165. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2166. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2167. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2168. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2169. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2170. } htt_txbf_ofdma_ndp_stats_tlv;
  2171. typedef struct { /* DEPRECATED */
  2172. htt_tlv_hdr_t tlv_hdr;
  2173. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2174. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2175. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2176. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2177. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2178. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2179. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2180. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2181. /**
  2182. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2183. * completed with error(s)
  2184. */
  2185. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2186. } htt_txbf_ofdma_brp_stats_tlv;
  2187. typedef struct { /* DEPRECATED */
  2188. htt_tlv_hdr_t tlv_hdr;
  2189. /**
  2190. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2191. * (TXBF + OFDMA)
  2192. */
  2193. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2194. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2195. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2196. /**
  2197. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2198. * to PHY HW during TX
  2199. */
  2200. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2201. /**
  2202. * 11AX HE OFDMA number of users for which sounding was initiated
  2203. * during TX
  2204. */
  2205. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2206. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2207. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2208. } htt_txbf_ofdma_steer_stats_tlv;
  2209. /* Note:
  2210. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2211. * struct TLVs are deprecated, due to the need for restructuring these
  2212. * stats into a variable length array
  2213. */
  2214. typedef struct { /* DEPRECATED */
  2215. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2216. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2217. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2218. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2219. } htt_tx_pdev_txbf_ofdma_stats_t;
  2220. typedef struct {
  2221. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2222. A_UINT32 ax_ofdma_ndpa_queued;
  2223. /** 11AX HE OFDMA NDPA frame sent over the air */
  2224. A_UINT32 ax_ofdma_ndpa_tried;
  2225. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2226. A_UINT32 ax_ofdma_ndpa_flushed;
  2227. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2228. A_UINT32 ax_ofdma_ndpa_err;
  2229. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2230. typedef struct {
  2231. htt_tlv_hdr_t tlv_hdr;
  2232. /**
  2233. * This field is populated with the num of elems in the ax_ndpa[]
  2234. * variable length array.
  2235. */
  2236. A_UINT32 num_elems_ax_ndpa_arr;
  2237. /**
  2238. * This field will be filled by target with value of
  2239. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2240. * This is for allowing host to infer how much data target has provided,
  2241. * even if it using different version of the struct def than what target
  2242. * had used.
  2243. */
  2244. A_UINT32 arr_elem_size_ax_ndpa;
  2245. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2246. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2247. typedef struct {
  2248. /** 11AX HE OFDMA NDP frame queued to the HW */
  2249. A_UINT32 ax_ofdma_ndp_queued;
  2250. /** 11AX HE OFDMA NDPA frame sent over the air */
  2251. A_UINT32 ax_ofdma_ndp_tried;
  2252. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2253. A_UINT32 ax_ofdma_ndp_flushed;
  2254. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2255. A_UINT32 ax_ofdma_ndp_err;
  2256. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2257. typedef struct {
  2258. htt_tlv_hdr_t tlv_hdr;
  2259. /**
  2260. * This field is populated with the num of elems in the the ax_ndp[]
  2261. * variable length array.
  2262. */
  2263. A_UINT32 num_elems_ax_ndp_arr;
  2264. /**
  2265. * This field will be filled by target with value of
  2266. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2267. * This is for allowing host to infer how much data target has provided,
  2268. * even if it using different version of the struct def than what target
  2269. * had used.
  2270. */
  2271. A_UINT32 arr_elem_size_ax_ndp;
  2272. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2273. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2274. typedef struct {
  2275. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2276. A_UINT32 ax_ofdma_brpoll_queued;
  2277. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2278. A_UINT32 ax_ofdma_brpoll_tried;
  2279. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2280. A_UINT32 ax_ofdma_brpoll_flushed;
  2281. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2282. A_UINT32 ax_ofdma_brp_err;
  2283. /**
  2284. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2285. * completed with error(s)
  2286. */
  2287. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2288. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2289. typedef struct {
  2290. htt_tlv_hdr_t tlv_hdr;
  2291. /**
  2292. * This field is populated with the num of elems in the the ax_brp[]
  2293. * variable length array.
  2294. */
  2295. A_UINT32 num_elems_ax_brp_arr;
  2296. /**
  2297. * This field will be filled by target with value of
  2298. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2299. * This is for allowing host to infer how much data target has provided,
  2300. * even if it using different version of the struct than what target
  2301. * had used.
  2302. */
  2303. A_UINT32 arr_elem_size_ax_brp;
  2304. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2305. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2306. typedef struct {
  2307. /**
  2308. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2309. * (TXBF + OFDMA)
  2310. */
  2311. A_UINT32 ax_ofdma_num_ppdu_steer;
  2312. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2313. A_UINT32 ax_ofdma_num_ppdu_ol;
  2314. /**
  2315. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2316. * to PHY HW during TX
  2317. */
  2318. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2319. /**
  2320. * 11AX HE OFDMA number of users for which sounding was initiated
  2321. * during TX
  2322. */
  2323. A_UINT32 ax_ofdma_num_usrs_sound;
  2324. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2325. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2326. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2327. typedef struct {
  2328. htt_tlv_hdr_t tlv_hdr;
  2329. /**
  2330. * This field is populated with the num of elems in the ax_steer[]
  2331. * variable length array.
  2332. */
  2333. A_UINT32 num_elems_ax_steer_arr;
  2334. /**
  2335. * This field will be filled by target with value of
  2336. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2337. * This is for allowing host to infer how much data target has provided,
  2338. * even if it using different version of the struct than what target
  2339. * had used.
  2340. */
  2341. A_UINT32 arr_elem_size_ax_steer;
  2342. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2343. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2344. typedef struct {
  2345. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2346. A_UINT32 be_ofdma_ndpa_queued;
  2347. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2348. A_UINT32 be_ofdma_ndpa_tried;
  2349. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2350. A_UINT32 be_ofdma_ndpa_flushed;
  2351. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2352. A_UINT32 be_ofdma_ndpa_err;
  2353. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2354. typedef struct {
  2355. htt_tlv_hdr_t tlv_hdr;
  2356. /**
  2357. * This field is populated with the num of elems in the be_ndpa[]
  2358. * variable length array.
  2359. */
  2360. A_UINT32 num_elems_be_ndpa_arr;
  2361. /**
  2362. * This field will be filled by target with value of
  2363. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2364. * This is for allowing host to infer how much data target has provided,
  2365. * even if it using different version of the struct than what target
  2366. * had used.
  2367. */
  2368. A_UINT32 arr_elem_size_be_ndpa;
  2369. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2370. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2371. typedef struct {
  2372. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2373. A_UINT32 be_ofdma_ndp_queued;
  2374. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2375. A_UINT32 be_ofdma_ndp_tried;
  2376. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2377. A_UINT32 be_ofdma_ndp_flushed;
  2378. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2379. A_UINT32 be_ofdma_ndp_err;
  2380. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2381. typedef struct {
  2382. htt_tlv_hdr_t tlv_hdr;
  2383. /**
  2384. * This field is populated with the num of elems in the be_ndp[]
  2385. * variable length array.
  2386. */
  2387. A_UINT32 num_elems_be_ndp_arr;
  2388. /**
  2389. * This field will be filled by target with value of
  2390. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2391. * This is for allowing host to infer how much data target has provided,
  2392. * even if it using different version of the struct than what target
  2393. * had used.
  2394. */
  2395. A_UINT32 arr_elem_size_be_ndp;
  2396. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2397. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2398. typedef struct {
  2399. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2400. A_UINT32 be_ofdma_brpoll_queued;
  2401. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2402. A_UINT32 be_ofdma_brpoll_tried;
  2403. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2404. A_UINT32 be_ofdma_brpoll_flushed;
  2405. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2406. A_UINT32 be_ofdma_brp_err;
  2407. /**
  2408. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2409. * completed with error(s)
  2410. */
  2411. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2412. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2413. typedef struct {
  2414. htt_tlv_hdr_t tlv_hdr;
  2415. /**
  2416. * This field is populated with the num of elems in the be_brp[]
  2417. * variable length array.
  2418. */
  2419. A_UINT32 num_elems_be_brp_arr;
  2420. /**
  2421. * This field will be filled by target with value of
  2422. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2423. * This is for allowing host to infer how much data target has provided,
  2424. * even if it using different version of the struct than what target
  2425. * had used
  2426. */
  2427. A_UINT32 arr_elem_size_be_brp;
  2428. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2429. } htt_txbf_ofdma_be_brp_stats_tlv;
  2430. typedef struct {
  2431. /**
  2432. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2433. * (TXBF + OFDMA)
  2434. */
  2435. A_UINT32 be_ofdma_num_ppdu_steer;
  2436. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2437. A_UINT32 be_ofdma_num_ppdu_ol;
  2438. /**
  2439. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2440. * to PHY HW during TX
  2441. */
  2442. A_UINT32 be_ofdma_num_usrs_prefetch;
  2443. /**
  2444. * 11BE EHT OFDMA number of users for which sounding was initiated
  2445. * during TX
  2446. */
  2447. A_UINT32 be_ofdma_num_usrs_sound;
  2448. /**
  2449. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2450. */
  2451. A_UINT32 be_ofdma_num_usrs_force_sound;
  2452. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2453. typedef struct {
  2454. htt_tlv_hdr_t tlv_hdr;
  2455. /**
  2456. * This field is populated with the num of elems in the be_steer[]
  2457. * variable length array.
  2458. */
  2459. A_UINT32 num_elems_be_steer_arr;
  2460. /**
  2461. * This field will be filled by target with value of
  2462. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2463. * This is for allowing host to infer how much data target has provided,
  2464. * even if it using different version of the struct than what target
  2465. * had used.
  2466. */
  2467. A_UINT32 arr_elem_size_be_steer;
  2468. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2469. } htt_txbf_ofdma_be_steer_stats_tlv;
  2470. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2471. * TLV_TAGS:
  2472. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2473. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2474. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2475. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2476. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2477. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2478. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2479. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2480. */
  2481. typedef struct {
  2482. htt_tlv_hdr_t tlv_hdr;
  2483. /** 11AC VHT SU NDP frame completed with error(s) */
  2484. A_UINT32 ac_su_ndp_err;
  2485. /** 11AC VHT SU NDPA frame completed with error(s) */
  2486. A_UINT32 ac_su_ndpa_err;
  2487. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2488. A_UINT32 ac_mu_mimo_ndpa_err;
  2489. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2490. A_UINT32 ac_mu_mimo_ndp_err;
  2491. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2492. A_UINT32 ac_mu_mimo_brp1_err;
  2493. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2494. A_UINT32 ac_mu_mimo_brp2_err;
  2495. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2496. A_UINT32 ac_mu_mimo_brp3_err;
  2497. /** 11AC VHT SU NDPA frame flushed by HW */
  2498. A_UINT32 ac_su_ndpa_flushed;
  2499. /** 11AC VHT SU NDP frame flushed by HW */
  2500. A_UINT32 ac_su_ndp_flushed;
  2501. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2502. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2503. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2504. A_UINT32 ac_mu_mimo_ndp_flushed;
  2505. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2506. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2507. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2508. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2509. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2510. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2511. } htt_tx_selfgen_ac_err_stats_tlv;
  2512. typedef struct {
  2513. htt_tlv_hdr_t tlv_hdr;
  2514. /** 11AX HE SU NDP frame completed with error(s) */
  2515. A_UINT32 ax_su_ndp_err;
  2516. /** 11AX HE SU NDPA frame completed with error(s) */
  2517. A_UINT32 ax_su_ndpa_err;
  2518. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2519. A_UINT32 ax_mu_mimo_ndpa_err;
  2520. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2521. A_UINT32 ax_mu_mimo_ndp_err;
  2522. union {
  2523. struct {
  2524. /* deprecated old names */
  2525. A_UINT32 ax_mu_mimo_brp1_err;
  2526. A_UINT32 ax_mu_mimo_brp2_err;
  2527. A_UINT32 ax_mu_mimo_brp3_err;
  2528. A_UINT32 ax_mu_mimo_brp4_err;
  2529. A_UINT32 ax_mu_mimo_brp5_err;
  2530. A_UINT32 ax_mu_mimo_brp6_err;
  2531. A_UINT32 ax_mu_mimo_brp7_err;
  2532. };
  2533. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2534. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2535. };
  2536. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2537. A_UINT32 ax_basic_trigger_err;
  2538. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2539. A_UINT32 ax_bsr_trigger_err;
  2540. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2541. A_UINT32 ax_mu_bar_trigger_err;
  2542. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2543. A_UINT32 ax_mu_rts_trigger_err;
  2544. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2545. A_UINT32 ax_ulmumimo_trigger_err;
  2546. /**
  2547. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2548. * frame completed with error(s)
  2549. */
  2550. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2551. /** 11AX HE SU NDPA frame flushed by HW */
  2552. A_UINT32 ax_su_ndpa_flushed;
  2553. /** 11AX HE SU NDP frame flushed by HW */
  2554. A_UINT32 ax_su_ndp_flushed;
  2555. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2556. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2557. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2558. A_UINT32 ax_mu_mimo_ndp_flushed;
  2559. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2560. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2561. /**
  2562. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2563. */
  2564. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2565. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2566. A_UINT32 ax_basic_trigger_partial_resp;
  2567. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2568. A_UINT32 ax_bsr_trigger_partial_resp;
  2569. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2570. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2571. } htt_tx_selfgen_ax_err_stats_tlv;
  2572. typedef struct {
  2573. htt_tlv_hdr_t tlv_hdr;
  2574. /** 11BE EHT SU NDP frame completed with error(s) */
  2575. A_UINT32 be_su_ndp_err;
  2576. /** 11BE EHT SU NDPA frame completed with error(s) */
  2577. A_UINT32 be_su_ndpa_err;
  2578. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2579. A_UINT32 be_mu_mimo_ndpa_err;
  2580. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2581. A_UINT32 be_mu_mimo_ndp_err;
  2582. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2583. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2584. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2585. A_UINT32 be_basic_trigger_err;
  2586. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2587. A_UINT32 be_bsr_trigger_err;
  2588. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2589. A_UINT32 be_mu_bar_trigger_err;
  2590. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2591. A_UINT32 be_mu_rts_trigger_err;
  2592. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2593. A_UINT32 be_ulmumimo_trigger_err;
  2594. /**
  2595. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2596. * completed with error(s)
  2597. */
  2598. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2599. /** 11BE EHT SU NDPA frame flushed by HW */
  2600. A_UINT32 be_su_ndpa_flushed;
  2601. /** 11BE EHT SU NDP frame flushed by HW */
  2602. A_UINT32 be_su_ndp_flushed;
  2603. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2604. A_UINT32 be_mu_mimo_ndpa_flushed;
  2605. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2606. A_UINT32 be_mu_mimo_ndp_flushed;
  2607. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2608. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2609. /**
  2610. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2611. */
  2612. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2613. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2614. A_UINT32 be_basic_trigger_partial_resp;
  2615. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2616. A_UINT32 be_bsr_trigger_partial_resp;
  2617. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2618. A_UINT32 be_mu_bar_trigger_partial_resp;
  2619. } htt_tx_selfgen_be_err_stats_tlv;
  2620. /*
  2621. * Scheduler completion status reason code.
  2622. * (0) HTT_TXERR_NONE - No error (Success).
  2623. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2624. * MIMO control mismatch, CRC error etc.
  2625. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2626. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2627. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2628. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2629. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2630. */
  2631. /* Scheduler error code.
  2632. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2633. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2634. * filtered by HW.
  2635. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2636. * error.
  2637. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2638. * received with MIMO control mismatch.
  2639. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2640. * BW mismatch.
  2641. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2642. * frame even after maximum retries.
  2643. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2644. * received outside RX window.
  2645. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2646. * received by HW for queuing within SIFS interval.
  2647. */
  2648. typedef struct {
  2649. htt_tlv_hdr_t tlv_hdr;
  2650. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2651. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2652. /** 11AC VHT SU NDP scheduler completion status reason code */
  2653. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2654. /** 11AC VHT SU NDP scheduler error code */
  2655. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2656. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2657. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2658. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2659. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2660. /** 11AC VHT MU MIMO NDP scheduler error code */
  2661. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2662. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2663. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2664. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2665. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2666. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2667. typedef struct {
  2668. htt_tlv_hdr_t tlv_hdr;
  2669. /** 11AX HE SU NDPA scheduler completion status reason code */
  2670. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2671. /** 11AX SU NDP scheduler completion status reason code */
  2672. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2673. /** 11AX HE SU NDP scheduler error code */
  2674. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2675. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2676. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2677. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2678. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2679. /** 11AX HE MU MIMO NDP scheduler error code */
  2680. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2681. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2682. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2683. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2684. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2685. /** 11AX HE MU BAR scheduler completion status reason code */
  2686. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2687. /** 11AX HE MU BAR scheduler error code */
  2688. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2689. /**
  2690. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2691. */
  2692. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2693. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2694. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2695. /**
  2696. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2697. */
  2698. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2699. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2700. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2701. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2702. typedef struct {
  2703. htt_tlv_hdr_t tlv_hdr;
  2704. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2705. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2706. /** 11BE SU NDP scheduler completion status reason code */
  2707. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2708. /** 11BE EHT SU NDP scheduler error code */
  2709. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2710. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2711. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2712. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2713. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2714. /** 11BE EHT MU MIMO NDP scheduler error code */
  2715. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2716. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2717. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2718. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2719. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2720. /** 11BE EHT MU BAR scheduler completion status reason code */
  2721. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2722. /** 11BE EHT MU BAR scheduler error code */
  2723. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2724. /**
  2725. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2726. */
  2727. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2728. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2729. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2730. /**
  2731. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2732. */
  2733. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2734. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2735. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2736. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2737. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2738. * TLV_TAGS:
  2739. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2740. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2741. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2742. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2743. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2744. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2745. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2746. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2747. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2748. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2749. */
  2750. /* NOTE:
  2751. * This structure is for documentation, and cannot be safely used directly.
  2752. * Instead, use the constituent TLV structures to fill/parse.
  2753. */
  2754. typedef struct {
  2755. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2756. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2757. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2758. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2759. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2760. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2761. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2762. htt_tx_selfgen_be_stats_tlv be_tlv;
  2763. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2764. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2765. } htt_tx_pdev_selfgen_stats_t;
  2766. /* == TX MU STATS == */
  2767. typedef struct {
  2768. htt_tlv_hdr_t tlv_hdr;
  2769. /** Number of MU MIMO schedules posted to HW */
  2770. A_UINT32 mu_mimo_sch_posted;
  2771. /** Number of MU MIMO schedules failed to post */
  2772. A_UINT32 mu_mimo_sch_failed;
  2773. /** Number of MU MIMO PPDUs posted to HW */
  2774. A_UINT32 mu_mimo_ppdu_posted;
  2775. /*
  2776. * This is the common description for the below sch stats.
  2777. * Counts the number of transmissions of each number of MU users
  2778. * in each TX mode.
  2779. * The array index is the "number of users - 1".
  2780. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2781. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2782. * TX PPDUs and so on.
  2783. * The same is applicable for the other TX mode stats.
  2784. */
  2785. /** Represents the count for 11AC DL MU MIMO sequences */
  2786. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2787. /** Represents the count for 11AX DL MU MIMO sequences */
  2788. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2789. /** Represents the count for 11AX DL MU OFDMA sequences */
  2790. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2791. /**
  2792. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2793. */
  2794. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2795. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2796. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2797. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2798. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2799. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2800. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2801. /**
  2802. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2803. */
  2804. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2805. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2806. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2807. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2808. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2809. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2810. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2811. /** Represents the count for 11BE DL MU MIMO sequences */
  2812. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2813. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2814. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2815. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2816. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2817. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2818. typedef struct {
  2819. htt_tlv_hdr_t tlv_hdr;
  2820. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2821. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2822. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2823. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2824. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2825. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2826. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2827. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2828. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2829. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2830. typedef struct {
  2831. htt_tlv_hdr_t tlv_hdr;
  2832. /** Number of MU MIMO schedules posted to HW */
  2833. A_UINT32 mu_mimo_sch_posted;
  2834. /** Number of MU MIMO schedules failed to post */
  2835. A_UINT32 mu_mimo_sch_failed;
  2836. /** Number of MU MIMO PPDUs posted to HW */
  2837. A_UINT32 mu_mimo_ppdu_posted;
  2838. /*
  2839. * This is the common description for the below sch stats.
  2840. * Counts the number of transmissions of each number of MU users
  2841. * in each TX mode.
  2842. * The array index is the "number of users - 1".
  2843. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2844. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2845. * TX PPDUs and so on.
  2846. * The same is applicable for the other TX mode stats.
  2847. */
  2848. /** Represents the count for 11AC DL MU MIMO sequences */
  2849. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2850. /** Represents the count for 11AX DL MU MIMO sequences */
  2851. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2852. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2853. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2854. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2855. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2856. /** Represents the count for 11BE DL MU MIMO sequences */
  2857. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2858. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2859. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2860. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2861. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2862. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2863. typedef struct {
  2864. htt_tlv_hdr_t tlv_hdr;
  2865. /** Represents the count for 11AX DL MU OFDMA sequences */
  2866. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2867. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2868. typedef struct {
  2869. htt_tlv_hdr_t tlv_hdr;
  2870. /** Represents the count for 11BE DL MU OFDMA sequences */
  2871. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2872. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2873. typedef struct {
  2874. htt_tlv_hdr_t tlv_hdr;
  2875. /**
  2876. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2877. */
  2878. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2879. /**
  2880. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2881. */
  2882. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2883. /**
  2884. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2885. */
  2886. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2887. /**
  2888. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2889. */
  2890. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2891. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2892. typedef struct {
  2893. htt_tlv_hdr_t tlv_hdr;
  2894. /**
  2895. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2896. */
  2897. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2898. /**
  2899. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2900. */
  2901. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2902. /**
  2903. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2904. */
  2905. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2906. /**
  2907. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2908. */
  2909. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2910. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2911. typedef struct {
  2912. htt_tlv_hdr_t tlv_hdr;
  2913. /**
  2914. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2915. */
  2916. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2917. /**
  2918. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2919. */
  2920. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2921. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2922. typedef struct {
  2923. htt_tlv_hdr_t tlv_hdr;
  2924. /**
  2925. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2926. */
  2927. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2928. /**
  2929. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2930. */
  2931. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2932. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2933. typedef struct {
  2934. htt_tlv_hdr_t tlv_hdr;
  2935. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2936. A_UINT32 mu_mimo_mpdus_queued_usr;
  2937. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2938. A_UINT32 mu_mimo_mpdus_tried_usr;
  2939. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2940. A_UINT32 mu_mimo_mpdus_failed_usr;
  2941. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2942. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2943. /** 11AC DL MU MIMO BA not receieved, per user */
  2944. A_UINT32 mu_mimo_err_no_ba_usr;
  2945. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2946. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2947. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2948. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2949. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2950. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2951. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2952. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2953. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2954. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2955. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2956. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2957. /** 11AX DL MU MIMO BA not receieved, per user */
  2958. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2959. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2960. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2961. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2962. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2963. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2964. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2965. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2966. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2967. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2968. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2969. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2970. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2971. /** 11AX MU OFDMA BA not receieved, per user */
  2972. A_UINT32 ax_ofdma_err_no_ba_usr;
  2973. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2974. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2975. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2976. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2977. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2978. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2979. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2980. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2981. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2982. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2983. typedef struct {
  2984. htt_tlv_hdr_t tlv_hdr;
  2985. /* mpdu level stats */
  2986. A_UINT32 mpdus_queued_usr;
  2987. A_UINT32 mpdus_tried_usr;
  2988. A_UINT32 mpdus_failed_usr;
  2989. A_UINT32 mpdus_requeued_usr;
  2990. A_UINT32 err_no_ba_usr;
  2991. A_UINT32 mpdu_underrun_usr;
  2992. A_UINT32 ampdu_underrun_usr;
  2993. A_UINT32 user_index;
  2994. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2995. A_UINT32 tx_sched_mode;
  2996. } htt_tx_pdev_mpdu_stats_tlv;
  2997. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2998. * TLV_TAGS:
  2999. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3000. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3001. */
  3002. /* NOTE:
  3003. * This structure is for documentation, and cannot be safely used directly.
  3004. * Instead, use the constituent TLV structures to fill/parse.
  3005. */
  3006. typedef struct {
  3007. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3008. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3009. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3010. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3011. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3012. /*
  3013. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3014. * it can also hold MU-OFDMA stats.
  3015. */
  3016. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3017. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3018. } htt_tx_pdev_mu_mimo_stats_t;
  3019. /* == TX SCHED STATS == */
  3020. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3021. /* NOTE: Variable length TLV, use length spec to infer array size */
  3022. typedef struct {
  3023. htt_tlv_hdr_t tlv_hdr;
  3024. /** Scheduler command posted per tx_mode */
  3025. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3026. } htt_sched_txq_cmd_posted_tlv_v;
  3027. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3028. /* NOTE: Variable length TLV, use length spec to infer array size */
  3029. typedef struct {
  3030. htt_tlv_hdr_t tlv_hdr;
  3031. /** Scheduler command reaped per tx_mode */
  3032. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3033. } htt_sched_txq_cmd_reaped_tlv_v;
  3034. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3035. /* NOTE: Variable length TLV, use length spec to infer array size */
  3036. typedef struct {
  3037. htt_tlv_hdr_t tlv_hdr;
  3038. /**
  3039. * sched_order_su contains the peer IDs of peers chosen in the last
  3040. * NUM_SCHED_ORDER_LOG scheduler instances.
  3041. * The array is circular; it's unspecified which array element corresponds
  3042. * to the most recent scheduler invocation, and which corresponds to
  3043. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3044. */
  3045. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3046. } htt_sched_txq_sched_order_su_tlv_v;
  3047. typedef struct {
  3048. htt_tlv_hdr_t tlv_hdr;
  3049. A_UINT32 htt_stats_type;
  3050. } htt_stats_error_tlv_v;
  3051. typedef enum {
  3052. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3053. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3054. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3055. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3056. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3057. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3058. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3059. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3060. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3061. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3062. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3063. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3064. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3065. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3066. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3067. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3068. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3069. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3070. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3071. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3072. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3073. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3074. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3075. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3076. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3077. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3078. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3079. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3080. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3081. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3082. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3083. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3084. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3085. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3086. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3087. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3088. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3089. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3090. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3091. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3092. HTT_SCHED_INELIGIBILITY_MAX,
  3093. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3094. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3095. /* NOTE: Variable length TLV, use length spec to infer array size */
  3096. typedef struct {
  3097. htt_tlv_hdr_t tlv_hdr;
  3098. /**
  3099. * sched_ineligibility counts the number of occurrences of different
  3100. * reasons for tid ineligibility during eligibility checks per txq
  3101. * in scheduling
  3102. *
  3103. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3104. */
  3105. A_UINT32 sched_ineligibility[1];
  3106. } htt_sched_txq_sched_ineligibility_tlv_v;
  3107. typedef enum {
  3108. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3109. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3110. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3111. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3112. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3113. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3114. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3115. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3116. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3117. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3118. /* NOTE: Variable length TLV, use length spec to infer array size */
  3119. typedef struct {
  3120. htt_tlv_hdr_t tlv_hdr;
  3121. /**
  3122. * supercycle_triggers[] is a histogram that counts the number of
  3123. * occurrences of each different reason for a transmit scheduler
  3124. * supercycle to be triggered.
  3125. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3126. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3127. * of times a supercycle has been forced.
  3128. * These supercycle trigger counts are not automatically reset, but
  3129. * are reset upon request.
  3130. */
  3131. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3132. } htt_sched_txq_supercycle_triggers_tlv_v;
  3133. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3134. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3135. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3136. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3137. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3138. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3139. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3140. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3141. do { \
  3142. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3143. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3144. } while (0)
  3145. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3146. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3147. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3148. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3149. do { \
  3150. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3151. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3152. } while (0)
  3153. typedef struct {
  3154. htt_tlv_hdr_t tlv_hdr;
  3155. /**
  3156. * BIT [ 7 : 0] :- mac_id
  3157. * BIT [15 : 8] :- txq_id
  3158. * BIT [31 : 16] :- reserved
  3159. */
  3160. A_UINT32 mac_id__txq_id__word;
  3161. /** Scheduler policy ised for this TxQ */
  3162. A_UINT32 sched_policy;
  3163. /** Timestamp of last scheduler command posted */
  3164. A_UINT32 last_sched_cmd_posted_timestamp;
  3165. /** Timestamp of last scheduler command completed */
  3166. A_UINT32 last_sched_cmd_compl_timestamp;
  3167. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3168. A_UINT32 sched_2_tac_lwm_count;
  3169. /** Num of Sched2TAC ring full condition */
  3170. A_UINT32 sched_2_tac_ring_full;
  3171. /**
  3172. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3173. * sequence type
  3174. */
  3175. A_UINT32 sched_cmd_post_failure;
  3176. /** Num of active tids for this TxQ at current instance */
  3177. A_UINT32 num_active_tids;
  3178. /** Num of powersave schedules */
  3179. A_UINT32 num_ps_schedules;
  3180. /** Num of scheduler commands pending for this TxQ */
  3181. A_UINT32 sched_cmds_pending;
  3182. /** Num of tidq registration for this TxQ */
  3183. A_UINT32 num_tid_register;
  3184. /** Num of tidq de-registration for this TxQ */
  3185. A_UINT32 num_tid_unregister;
  3186. /** Num of iterations msduq stats was updated */
  3187. A_UINT32 num_qstats_queried;
  3188. /** qstats query update status */
  3189. A_UINT32 qstats_update_pending;
  3190. /** Timestamp of Last query stats made */
  3191. A_UINT32 last_qstats_query_timestamp;
  3192. /** Num of sched2tqm command queue full condition */
  3193. A_UINT32 num_tqm_cmdq_full;
  3194. /** Num of scheduler trigger from DE Module */
  3195. A_UINT32 num_de_sched_algo_trigger;
  3196. /** Num of scheduler trigger from RT Module */
  3197. A_UINT32 num_rt_sched_algo_trigger;
  3198. /** Num of scheduler trigger from TQM Module */
  3199. A_UINT32 num_tqm_sched_algo_trigger;
  3200. /** Num of schedules for notify frame */
  3201. A_UINT32 notify_sched;
  3202. /** Duration based sendn termination */
  3203. A_UINT32 dur_based_sendn_term;
  3204. /** scheduled via NOTIFY2 */
  3205. A_UINT32 su_notify2_sched;
  3206. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3207. A_UINT32 su_optimal_queued_msdus_sched;
  3208. /** schedule due to timeout */
  3209. A_UINT32 su_delay_timeout_sched;
  3210. /** delay if txtime is less than 500us */
  3211. A_UINT32 su_min_txtime_sched_delay;
  3212. /** scheduled via no delay */
  3213. A_UINT32 su_no_delay;
  3214. /** Num of supercycles for this TxQ */
  3215. A_UINT32 num_supercycles;
  3216. /** Num of subcycles with sort for this TxQ */
  3217. A_UINT32 num_subcycles_with_sort;
  3218. /** Num of subcycles without sort for this Txq */
  3219. A_UINT32 num_subcycles_no_sort;
  3220. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3221. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3222. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3223. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3224. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3225. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3226. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3227. do { \
  3228. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3229. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3230. } while (0)
  3231. typedef struct {
  3232. htt_tlv_hdr_t tlv_hdr;
  3233. /**
  3234. * BIT [ 7 : 0] :- mac_id
  3235. * BIT [31 : 8] :- reserved
  3236. */
  3237. A_UINT32 mac_id__word;
  3238. /** Current timestamp */
  3239. A_UINT32 current_timestamp;
  3240. } htt_stats_tx_sched_cmn_tlv;
  3241. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3242. * TLV_TAGS:
  3243. * - HTT_STATS_TX_SCHED_CMN_TAG
  3244. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3245. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3246. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3247. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3248. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3249. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3250. */
  3251. /* NOTE:
  3252. * This structure is for documentation, and cannot be safely used directly.
  3253. * Instead, use the constituent TLV structures to fill/parse.
  3254. */
  3255. typedef struct {
  3256. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3257. struct _txq_tx_sched_stats {
  3258. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3259. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3260. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3261. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3262. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3263. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3264. } txq[1];
  3265. } htt_stats_tx_sched_t;
  3266. /* == TQM STATS == */
  3267. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3268. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3269. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3270. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3271. /* NOTE: Variable length TLV, use length spec to infer array size */
  3272. typedef struct {
  3273. htt_tlv_hdr_t tlv_hdr;
  3274. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3275. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3276. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3277. /* NOTE: Variable length TLV, use length spec to infer array size */
  3278. typedef struct {
  3279. htt_tlv_hdr_t tlv_hdr;
  3280. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3281. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3282. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3283. /* NOTE: Variable length TLV, use length spec to infer array size */
  3284. typedef struct {
  3285. htt_tlv_hdr_t tlv_hdr;
  3286. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3287. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3288. typedef struct {
  3289. htt_tlv_hdr_t tlv_hdr;
  3290. A_UINT32 msdu_count;
  3291. A_UINT32 mpdu_count;
  3292. A_UINT32 remove_msdu;
  3293. A_UINT32 remove_mpdu;
  3294. A_UINT32 remove_msdu_ttl;
  3295. A_UINT32 send_bar;
  3296. A_UINT32 bar_sync;
  3297. A_UINT32 notify_mpdu;
  3298. A_UINT32 sync_cmd;
  3299. A_UINT32 write_cmd;
  3300. A_UINT32 hwsch_trigger;
  3301. A_UINT32 ack_tlv_proc;
  3302. A_UINT32 gen_mpdu_cmd;
  3303. A_UINT32 gen_list_cmd;
  3304. A_UINT32 remove_mpdu_cmd;
  3305. A_UINT32 remove_mpdu_tried_cmd;
  3306. A_UINT32 mpdu_queue_stats_cmd;
  3307. A_UINT32 mpdu_head_info_cmd;
  3308. A_UINT32 msdu_flow_stats_cmd;
  3309. A_UINT32 remove_msdu_cmd;
  3310. A_UINT32 remove_msdu_ttl_cmd;
  3311. A_UINT32 flush_cache_cmd;
  3312. A_UINT32 update_mpduq_cmd;
  3313. A_UINT32 enqueue;
  3314. A_UINT32 enqueue_notify;
  3315. A_UINT32 notify_mpdu_at_head;
  3316. A_UINT32 notify_mpdu_state_valid;
  3317. /*
  3318. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3319. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3320. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3321. * for non-UDP MSDUs.
  3322. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3323. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3324. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3325. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3326. *
  3327. * Notify signifies that we trigger the scheduler.
  3328. */
  3329. A_UINT32 sched_udp_notify1;
  3330. A_UINT32 sched_udp_notify2;
  3331. A_UINT32 sched_nonudp_notify1;
  3332. A_UINT32 sched_nonudp_notify2;
  3333. } htt_tx_tqm_pdev_stats_tlv_v;
  3334. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3335. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3336. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3337. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3338. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3339. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3340. do { \
  3341. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3342. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3343. } while (0)
  3344. typedef struct {
  3345. htt_tlv_hdr_t tlv_hdr;
  3346. /**
  3347. * BIT [ 7 : 0] :- mac_id
  3348. * BIT [31 : 8] :- reserved
  3349. */
  3350. A_UINT32 mac_id__word;
  3351. A_UINT32 max_cmdq_id;
  3352. A_UINT32 list_mpdu_cnt_hist_intvl;
  3353. /* Global stats */
  3354. A_UINT32 add_msdu;
  3355. A_UINT32 q_empty;
  3356. A_UINT32 q_not_empty;
  3357. A_UINT32 drop_notification;
  3358. A_UINT32 desc_threshold;
  3359. A_UINT32 hwsch_tqm_invalid_status;
  3360. A_UINT32 missed_tqm_gen_mpdus;
  3361. A_UINT32 tqm_active_tids;
  3362. A_UINT32 tqm_inactive_tids;
  3363. A_UINT32 tqm_active_msduq_flows;
  3364. /* SAWF system delay reference timestamp updation related stats */
  3365. A_UINT32 total_msduq_timestamp_updates;
  3366. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3367. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3368. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3369. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3370. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3371. } htt_tx_tqm_cmn_stats_tlv;
  3372. typedef struct {
  3373. htt_tlv_hdr_t tlv_hdr;
  3374. /* Error stats */
  3375. A_UINT32 q_empty_failure;
  3376. A_UINT32 q_not_empty_failure;
  3377. A_UINT32 add_msdu_failure;
  3378. /* TQM reset debug stats */
  3379. A_UINT32 tqm_cache_ctl_err;
  3380. A_UINT32 tqm_soft_reset;
  3381. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3382. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3383. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3384. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3385. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3386. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3387. A_UINT32 tqm_reset_recovery_time_ms;
  3388. A_UINT32 tqm_reset_num_peers_hdl;
  3389. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3390. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3391. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3392. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3393. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3394. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3395. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3396. } htt_tx_tqm_error_stats_tlv;
  3397. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3398. * TLV_TAGS:
  3399. * - HTT_STATS_TX_TQM_CMN_TAG
  3400. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3401. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3402. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3403. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3404. * - HTT_STATS_TX_TQM_PDEV_TAG
  3405. */
  3406. /* NOTE:
  3407. * This structure is for documentation, and cannot be safely used directly.
  3408. * Instead, use the constituent TLV structures to fill/parse.
  3409. */
  3410. typedef struct {
  3411. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3412. htt_tx_tqm_error_stats_tlv err_tlv;
  3413. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3414. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3415. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3416. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3417. } htt_tx_tqm_pdev_stats_t;
  3418. /* == TQM CMDQ stats == */
  3419. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3420. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3421. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3422. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3423. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3424. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3425. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3426. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3427. do { \
  3428. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3429. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3430. } while (0)
  3431. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3432. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3433. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3434. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3435. do { \
  3436. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3437. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3438. } while (0)
  3439. typedef struct {
  3440. htt_tlv_hdr_t tlv_hdr;
  3441. /*
  3442. * BIT [ 7 : 0] :- mac_id
  3443. * BIT [15 : 8] :- cmdq_id
  3444. * BIT [31 : 16] :- reserved
  3445. */
  3446. A_UINT32 mac_id__cmdq_id__word;
  3447. A_UINT32 sync_cmd;
  3448. A_UINT32 write_cmd;
  3449. A_UINT32 gen_mpdu_cmd;
  3450. A_UINT32 mpdu_queue_stats_cmd;
  3451. A_UINT32 mpdu_head_info_cmd;
  3452. A_UINT32 msdu_flow_stats_cmd;
  3453. A_UINT32 remove_mpdu_cmd;
  3454. A_UINT32 remove_msdu_cmd;
  3455. A_UINT32 flush_cache_cmd;
  3456. A_UINT32 update_mpduq_cmd;
  3457. A_UINT32 update_msduq_cmd;
  3458. } htt_tx_tqm_cmdq_status_tlv;
  3459. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3460. * TLV_TAGS:
  3461. * - HTT_STATS_STRING_TAG
  3462. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3463. */
  3464. /* NOTE:
  3465. * This structure is for documentation, and cannot be safely used directly.
  3466. * Instead, use the constituent TLV structures to fill/parse.
  3467. */
  3468. typedef struct {
  3469. struct _cmdq_stats {
  3470. htt_stats_string_tlv cmdq_str_tlv;
  3471. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3472. } q[1];
  3473. } htt_tx_tqm_cmdq_stats_t;
  3474. /* == TX-DE STATS == */
  3475. /* Structures for tx de stats */
  3476. typedef struct {
  3477. htt_tlv_hdr_t tlv_hdr;
  3478. A_UINT32 m1_packets;
  3479. A_UINT32 m2_packets;
  3480. A_UINT32 m3_packets;
  3481. A_UINT32 m4_packets;
  3482. A_UINT32 g1_packets;
  3483. A_UINT32 g2_packets;
  3484. A_UINT32 rc4_packets;
  3485. A_UINT32 eap_packets;
  3486. A_UINT32 eapol_start_packets;
  3487. A_UINT32 eapol_logoff_packets;
  3488. A_UINT32 eapol_encap_asf_packets;
  3489. } htt_tx_de_eapol_packets_stats_tlv;
  3490. typedef struct {
  3491. htt_tlv_hdr_t tlv_hdr;
  3492. A_UINT32 ap_bss_peer_not_found;
  3493. A_UINT32 ap_bcast_mcast_no_peer;
  3494. A_UINT32 sta_delete_in_progress;
  3495. A_UINT32 ibss_no_bss_peer;
  3496. A_UINT32 invaild_vdev_type;
  3497. A_UINT32 invalid_ast_peer_entry;
  3498. A_UINT32 peer_entry_invalid;
  3499. A_UINT32 ethertype_not_ip;
  3500. A_UINT32 eapol_lookup_failed;
  3501. A_UINT32 qpeer_not_allow_data;
  3502. A_UINT32 fse_tid_override;
  3503. A_UINT32 ipv6_jumbogram_zero_length;
  3504. A_UINT32 qos_to_non_qos_in_prog;
  3505. A_UINT32 ap_bcast_mcast_eapol;
  3506. A_UINT32 unicast_on_ap_bss_peer;
  3507. A_UINT32 ap_vdev_invalid;
  3508. A_UINT32 incomplete_llc;
  3509. A_UINT32 eapol_duplicate_m3;
  3510. A_UINT32 eapol_duplicate_m4;
  3511. } htt_tx_de_classify_failed_stats_tlv;
  3512. typedef struct {
  3513. htt_tlv_hdr_t tlv_hdr;
  3514. A_UINT32 arp_packets;
  3515. A_UINT32 igmp_packets;
  3516. A_UINT32 dhcp_packets;
  3517. A_UINT32 host_inspected;
  3518. A_UINT32 htt_included;
  3519. A_UINT32 htt_valid_mcs;
  3520. A_UINT32 htt_valid_nss;
  3521. A_UINT32 htt_valid_preamble_type;
  3522. A_UINT32 htt_valid_chainmask;
  3523. A_UINT32 htt_valid_guard_interval;
  3524. A_UINT32 htt_valid_retries;
  3525. A_UINT32 htt_valid_bw_info;
  3526. A_UINT32 htt_valid_power;
  3527. A_UINT32 htt_valid_key_flags;
  3528. A_UINT32 htt_valid_no_encryption;
  3529. A_UINT32 fse_entry_count;
  3530. A_UINT32 fse_priority_be;
  3531. A_UINT32 fse_priority_high;
  3532. A_UINT32 fse_priority_low;
  3533. A_UINT32 fse_traffic_ptrn_be;
  3534. A_UINT32 fse_traffic_ptrn_over_sub;
  3535. A_UINT32 fse_traffic_ptrn_bursty;
  3536. A_UINT32 fse_traffic_ptrn_interactive;
  3537. A_UINT32 fse_traffic_ptrn_periodic;
  3538. A_UINT32 fse_hwqueue_alloc;
  3539. A_UINT32 fse_hwqueue_created;
  3540. A_UINT32 fse_hwqueue_send_to_host;
  3541. A_UINT32 mcast_entry;
  3542. A_UINT32 bcast_entry;
  3543. A_UINT32 htt_update_peer_cache;
  3544. A_UINT32 htt_learning_frame;
  3545. A_UINT32 fse_invalid_peer;
  3546. /**
  3547. * mec_notify is HTT TX WBM multicast echo check notification
  3548. * from firmware to host. FW sends SA addresses to host for all
  3549. * multicast/broadcast packets received on STA side.
  3550. */
  3551. A_UINT32 mec_notify;
  3552. } htt_tx_de_classify_stats_tlv;
  3553. typedef struct {
  3554. htt_tlv_hdr_t tlv_hdr;
  3555. A_UINT32 eok;
  3556. A_UINT32 classify_done;
  3557. A_UINT32 lookup_failed;
  3558. A_UINT32 send_host_dhcp;
  3559. A_UINT32 send_host_mcast;
  3560. A_UINT32 send_host_unknown_dest;
  3561. A_UINT32 send_host;
  3562. A_UINT32 status_invalid;
  3563. } htt_tx_de_classify_status_stats_tlv;
  3564. typedef struct {
  3565. htt_tlv_hdr_t tlv_hdr;
  3566. A_UINT32 enqueued_pkts;
  3567. A_UINT32 to_tqm;
  3568. A_UINT32 to_tqm_bypass;
  3569. } htt_tx_de_enqueue_packets_stats_tlv;
  3570. typedef struct {
  3571. htt_tlv_hdr_t tlv_hdr;
  3572. A_UINT32 discarded_pkts;
  3573. A_UINT32 local_frames;
  3574. A_UINT32 is_ext_msdu;
  3575. } htt_tx_de_enqueue_discard_stats_tlv;
  3576. typedef struct {
  3577. htt_tlv_hdr_t tlv_hdr;
  3578. A_UINT32 tcl_dummy_frame;
  3579. A_UINT32 tqm_dummy_frame;
  3580. A_UINT32 tqm_notify_frame;
  3581. A_UINT32 fw2wbm_enq;
  3582. A_UINT32 tqm_bypass_frame;
  3583. } htt_tx_de_compl_stats_tlv;
  3584. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3585. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3586. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3587. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3588. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3589. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3590. do { \
  3591. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3592. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3593. } while (0)
  3594. /*
  3595. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3596. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3597. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3598. * 200us & again request for it. This is a histogram of time we wait, with
  3599. * bin of 200ms & there are 10 bin (2 seconds max)
  3600. * They are defined by the following macros in FW
  3601. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3602. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3603. * ENTRIES_PER_BIN_COUNT)
  3604. */
  3605. typedef struct {
  3606. htt_tlv_hdr_t tlv_hdr;
  3607. A_UINT32 fw2wbm_ring_full_hist[1];
  3608. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3609. typedef struct {
  3610. htt_tlv_hdr_t tlv_hdr;
  3611. /**
  3612. * BIT [ 7 : 0] :- mac_id
  3613. * BIT [31 : 8] :- reserved
  3614. */
  3615. A_UINT32 mac_id__word;
  3616. /* Global Stats */
  3617. A_UINT32 tcl2fw_entry_count;
  3618. A_UINT32 not_to_fw;
  3619. A_UINT32 invalid_pdev_vdev_peer;
  3620. A_UINT32 tcl_res_invalid_addrx;
  3621. A_UINT32 wbm2fw_entry_count;
  3622. A_UINT32 invalid_pdev;
  3623. A_UINT32 tcl_res_addrx_timeout;
  3624. A_UINT32 invalid_vdev;
  3625. A_UINT32 invalid_tcl_exp_frame_desc;
  3626. A_UINT32 vdev_id_mismatch_cnt;
  3627. } htt_tx_de_cmn_stats_tlv;
  3628. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3629. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3630. /* Rx debug info for status rings */
  3631. typedef struct {
  3632. htt_tlv_hdr_t tlv_hdr;
  3633. /**
  3634. * BIT [15 : 0] :- max possible number of entries in respective ring
  3635. * (size of the ring in terms of entries)
  3636. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3637. */
  3638. A_UINT32 entry_status_sw2rxdma;
  3639. A_UINT32 entry_status_rxdma2reo;
  3640. A_UINT32 entry_status_reo2sw1;
  3641. A_UINT32 entry_status_reo2sw4;
  3642. A_UINT32 entry_status_refillringipa;
  3643. A_UINT32 entry_status_refillringhost;
  3644. /** datarate - Moving Average of Number of Entries */
  3645. A_UINT32 datarate_refillringipa;
  3646. A_UINT32 datarate_refillringhost;
  3647. /**
  3648. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3649. * deprecated, and will be filled with 0x0 by the target.
  3650. */
  3651. A_UINT32 refillringhost_backpress_hist[3];
  3652. A_UINT32 refillringipa_backpress_hist[3];
  3653. /**
  3654. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3655. * in recent time periods
  3656. * element 0: in last 0 to 250ms
  3657. * element 1: 250ms to 500ms
  3658. * element 2: above 500ms
  3659. */
  3660. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3661. } htt_rx_fw_ring_stats_tlv_v;
  3662. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3663. * TLV_TAGS:
  3664. * - HTT_STATS_TX_DE_CMN_TAG
  3665. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3666. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3667. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3668. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3669. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3670. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3671. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3672. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3673. */
  3674. /* NOTE:
  3675. * This structure is for documentation, and cannot be safely used directly.
  3676. * Instead, use the constituent TLV structures to fill/parse.
  3677. */
  3678. typedef struct {
  3679. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3680. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3681. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3682. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3683. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3684. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3685. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3686. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3687. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3688. } htt_tx_de_stats_t;
  3689. /* == RING-IF STATS == */
  3690. /* DWORD num_elems__prefetch_tail_idx */
  3691. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3692. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3693. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3694. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3695. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3696. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3697. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3698. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3699. do { \
  3700. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3701. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3702. } while (0)
  3703. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3704. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3705. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3706. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3707. do { \
  3708. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3709. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3710. } while (0)
  3711. /* DWORD head_idx__tail_idx */
  3712. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3713. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3714. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3715. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3716. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3717. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3718. HTT_RING_IF_STATS_HEAD_IDX_S)
  3719. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3720. do { \
  3721. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3722. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3723. } while (0)
  3724. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3725. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3726. HTT_RING_IF_STATS_TAIL_IDX_S)
  3727. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3728. do { \
  3729. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3730. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3731. } while (0)
  3732. /* DWORD shadow_head_idx__shadow_tail_idx */
  3733. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3734. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3735. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3736. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3737. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3738. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3739. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3740. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3741. do { \
  3742. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3743. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3744. } while (0)
  3745. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3746. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3747. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3748. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3749. do { \
  3750. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3751. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3752. } while (0)
  3753. /* DWORD lwm_thresh__hwm_thresh */
  3754. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3755. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3756. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3757. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3758. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3759. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3760. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3761. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3762. do { \
  3763. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3764. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3765. } while (0)
  3766. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3767. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3768. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3769. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3770. do { \
  3771. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3772. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3773. } while (0)
  3774. #define HTT_STATS_LOW_WM_BINS 5
  3775. #define HTT_STATS_HIGH_WM_BINS 5
  3776. typedef struct {
  3777. /** DWORD aligned base memory address of the ring */
  3778. A_UINT32 base_addr;
  3779. /** size of each ring element */
  3780. A_UINT32 elem_size;
  3781. /**
  3782. * BIT [15 : 0] :- num_elems
  3783. * BIT [31 : 16] :- prefetch_tail_idx
  3784. */
  3785. A_UINT32 num_elems__prefetch_tail_idx;
  3786. /**
  3787. * BIT [15 : 0] :- head_idx
  3788. * BIT [31 : 16] :- tail_idx
  3789. */
  3790. A_UINT32 head_idx__tail_idx;
  3791. /**
  3792. * BIT [15 : 0] :- shadow_head_idx
  3793. * BIT [31 : 16] :- shadow_tail_idx
  3794. */
  3795. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3796. A_UINT32 num_tail_incr;
  3797. /**
  3798. * BIT [15 : 0] :- lwm_thresh
  3799. * BIT [31 : 16] :- hwm_thresh
  3800. */
  3801. A_UINT32 lwm_thresh__hwm_thresh;
  3802. A_UINT32 overrun_hit_count;
  3803. A_UINT32 underrun_hit_count;
  3804. A_UINT32 prod_blockwait_count;
  3805. A_UINT32 cons_blockwait_count;
  3806. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3807. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3808. } htt_ring_if_stats_tlv;
  3809. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3810. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3811. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3812. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3813. HTT_RING_IF_CMN_MAC_ID_S)
  3814. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3815. do { \
  3816. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3817. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3818. } while (0)
  3819. typedef struct {
  3820. htt_tlv_hdr_t tlv_hdr;
  3821. /**
  3822. * BIT [ 7 : 0] :- mac_id
  3823. * BIT [31 : 8] :- reserved
  3824. */
  3825. A_UINT32 mac_id__word;
  3826. A_UINT32 num_records;
  3827. } htt_ring_if_cmn_tlv;
  3828. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3829. * TLV_TAGS:
  3830. * - HTT_STATS_RING_IF_CMN_TAG
  3831. * - HTT_STATS_STRING_TAG
  3832. * - HTT_STATS_RING_IF_TAG
  3833. */
  3834. /* NOTE:
  3835. * This structure is for documentation, and cannot be safely used directly.
  3836. * Instead, use the constituent TLV structures to fill/parse.
  3837. */
  3838. typedef struct {
  3839. htt_ring_if_cmn_tlv cmn_tlv;
  3840. /** Variable based on the Number of records. */
  3841. struct _ring_if {
  3842. htt_stats_string_tlv ring_str_tlv;
  3843. htt_ring_if_stats_tlv ring_tlv;
  3844. } r[1];
  3845. } htt_ring_if_stats_t;
  3846. /* == SFM STATS == */
  3847. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3848. /* NOTE: Variable length TLV, use length spec to infer array size */
  3849. typedef struct {
  3850. htt_tlv_hdr_t tlv_hdr;
  3851. /** Number of DWORDS used per user and per client */
  3852. A_UINT32 dwords_used_by_user_n[1];
  3853. } htt_sfm_client_user_tlv_v;
  3854. typedef struct {
  3855. htt_tlv_hdr_t tlv_hdr;
  3856. /** Client ID */
  3857. A_UINT32 client_id;
  3858. /** Minimum number of buffers */
  3859. A_UINT32 buf_min;
  3860. /** Maximum number of buffers */
  3861. A_UINT32 buf_max;
  3862. /** Number of Busy buffers */
  3863. A_UINT32 buf_busy;
  3864. /** Number of Allocated buffers */
  3865. A_UINT32 buf_alloc;
  3866. /** Number of Available/Usable buffers */
  3867. A_UINT32 buf_avail;
  3868. /** Number of users */
  3869. A_UINT32 num_users;
  3870. } htt_sfm_client_tlv;
  3871. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3872. #define HTT_SFM_CMN_MAC_ID_S 0
  3873. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3874. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3875. HTT_SFM_CMN_MAC_ID_S)
  3876. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3877. do { \
  3878. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3879. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3880. } while (0)
  3881. typedef struct {
  3882. htt_tlv_hdr_t tlv_hdr;
  3883. /**
  3884. * BIT [ 7 : 0] :- mac_id
  3885. * BIT [31 : 8] :- reserved
  3886. */
  3887. A_UINT32 mac_id__word;
  3888. /**
  3889. * Indicates the total number of 128 byte buffers in the CMEM
  3890. * that are available for buffer sharing
  3891. */
  3892. A_UINT32 buf_total;
  3893. /**
  3894. * Indicates for certain client or all the clients there is no
  3895. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3896. */
  3897. A_UINT32 mem_empty;
  3898. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3899. A_UINT32 deallocate_bufs;
  3900. /** Number of Records */
  3901. A_UINT32 num_records;
  3902. } htt_sfm_cmn_tlv;
  3903. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3904. * TLV_TAGS:
  3905. * - HTT_STATS_SFM_CMN_TAG
  3906. * - HTT_STATS_STRING_TAG
  3907. * - HTT_STATS_SFM_CLIENT_TAG
  3908. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3909. */
  3910. /* NOTE:
  3911. * This structure is for documentation, and cannot be safely used directly.
  3912. * Instead, use the constituent TLV structures to fill/parse.
  3913. */
  3914. typedef struct {
  3915. htt_sfm_cmn_tlv cmn_tlv;
  3916. /** Variable based on the Number of records. */
  3917. struct _sfm_client {
  3918. htt_stats_string_tlv client_str_tlv;
  3919. htt_sfm_client_tlv client_tlv;
  3920. htt_sfm_client_user_tlv_v user_tlv;
  3921. } r[1];
  3922. } htt_sfm_stats_t;
  3923. /* == SRNG STATS == */
  3924. /* DWORD mac_id__ring_id__arena__ep */
  3925. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3926. #define HTT_SRING_STATS_MAC_ID_S 0
  3927. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3928. #define HTT_SRING_STATS_RING_ID_S 8
  3929. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3930. #define HTT_SRING_STATS_ARENA_S 16
  3931. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3932. #define HTT_SRING_STATS_EP_TYPE_S 24
  3933. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3934. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3935. HTT_SRING_STATS_MAC_ID_S)
  3936. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3937. do { \
  3938. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3939. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3940. } while (0)
  3941. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3942. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3943. HTT_SRING_STATS_RING_ID_S)
  3944. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3945. do { \
  3946. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3947. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3948. } while (0)
  3949. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3950. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3951. HTT_SRING_STATS_ARENA_S)
  3952. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3953. do { \
  3954. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3955. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3956. } while (0)
  3957. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3958. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3959. HTT_SRING_STATS_EP_TYPE_S)
  3960. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3961. do { \
  3962. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3963. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3964. } while (0)
  3965. /* DWORD num_avail_words__num_valid_words */
  3966. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3967. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3968. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3969. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3970. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3971. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3972. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3973. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3974. do { \
  3975. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3976. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3977. } while (0)
  3978. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3979. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3980. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3981. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3982. do { \
  3983. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3984. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3985. } while (0)
  3986. /* DWORD head_ptr__tail_ptr */
  3987. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3988. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3989. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3990. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3991. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3992. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3993. HTT_SRING_STATS_HEAD_PTR_S)
  3994. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3995. do { \
  3996. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3997. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3998. } while (0)
  3999. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4000. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4001. HTT_SRING_STATS_TAIL_PTR_S)
  4002. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4003. do { \
  4004. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4005. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4006. } while (0)
  4007. /* DWORD consumer_empty__producer_full */
  4008. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4009. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4010. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4011. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4012. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4013. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4014. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4015. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4016. do { \
  4017. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4018. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4019. } while (0)
  4020. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4021. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4022. HTT_SRING_STATS_PRODUCER_FULL_S)
  4023. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4024. do { \
  4025. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4026. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4027. } while (0)
  4028. /* DWORD prefetch_count__internal_tail_ptr */
  4029. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4030. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4031. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4032. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4033. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4034. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4035. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4036. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4037. do { \
  4038. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4039. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4040. } while (0)
  4041. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4042. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4043. HTT_SRING_STATS_INTERNAL_TP_S)
  4044. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4045. do { \
  4046. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4047. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4048. } while (0)
  4049. typedef struct {
  4050. htt_tlv_hdr_t tlv_hdr;
  4051. /**
  4052. * BIT [ 7 : 0] :- mac_id
  4053. * BIT [15 : 8] :- ring_id
  4054. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4055. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4056. * BIT [31 : 25] :- reserved
  4057. */
  4058. A_UINT32 mac_id__ring_id__arena__ep;
  4059. /** DWORD aligned base memory address of the ring */
  4060. A_UINT32 base_addr_lsb;
  4061. A_UINT32 base_addr_msb;
  4062. /** size of ring */
  4063. A_UINT32 ring_size;
  4064. /** size of each ring element */
  4065. A_UINT32 elem_size;
  4066. /** Ring status
  4067. *
  4068. * BIT [15 : 0] :- num_avail_words
  4069. * BIT [31 : 16] :- num_valid_words
  4070. */
  4071. A_UINT32 num_avail_words__num_valid_words;
  4072. /** Index of head and tail
  4073. * BIT [15 : 0] :- head_ptr
  4074. * BIT [31 : 16] :- tail_ptr
  4075. */
  4076. A_UINT32 head_ptr__tail_ptr;
  4077. /** Empty or full counter of rings
  4078. * BIT [15 : 0] :- consumer_empty
  4079. * BIT [31 : 16] :- producer_full
  4080. */
  4081. A_UINT32 consumer_empty__producer_full;
  4082. /** Prefetch status of consumer ring
  4083. * BIT [15 : 0] :- prefetch_count
  4084. * BIT [31 : 16] :- internal_tail_ptr
  4085. */
  4086. A_UINT32 prefetch_count__internal_tail_ptr;
  4087. } htt_sring_stats_tlv;
  4088. typedef struct {
  4089. htt_tlv_hdr_t tlv_hdr;
  4090. A_UINT32 num_records;
  4091. } htt_sring_cmn_tlv;
  4092. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4093. * TLV_TAGS:
  4094. * - HTT_STATS_SRING_CMN_TAG
  4095. * - HTT_STATS_STRING_TAG
  4096. * - HTT_STATS_SRING_STATS_TAG
  4097. */
  4098. /* NOTE:
  4099. * This structure is for documentation, and cannot be safely used directly.
  4100. * Instead, use the constituent TLV structures to fill/parse.
  4101. */
  4102. typedef struct {
  4103. htt_sring_cmn_tlv cmn_tlv;
  4104. /** Variable based on the Number of records */
  4105. struct _sring_stats {
  4106. htt_stats_string_tlv sring_str_tlv;
  4107. htt_sring_stats_tlv sring_stats_tlv;
  4108. } r[1];
  4109. } htt_sring_stats_t;
  4110. /* == PDEV TX RATE CTRL STATS == */
  4111. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4112. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4113. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4114. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4115. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4116. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4117. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4118. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4119. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4120. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4121. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4122. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4123. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4124. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4125. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4126. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4127. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4128. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4129. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4130. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4131. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4132. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4133. do { \
  4134. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4135. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4136. } while (0)
  4137. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4138. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4139. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4140. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4141. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4142. /*
  4143. * Introduce new TX counters to support 320MHz support and punctured modes
  4144. */
  4145. typedef enum {
  4146. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4147. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4148. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4149. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4150. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4151. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4152. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4153. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4154. /* 11be related updates */
  4155. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4156. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4157. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4158. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4159. typedef enum {
  4160. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4161. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4162. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4163. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4164. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4165. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4166. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4167. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4168. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4169. typedef enum {
  4170. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4171. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4172. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4173. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4174. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4175. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4176. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4177. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4178. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4179. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4180. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4181. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4182. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4183. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4184. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4185. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4186. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4187. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4188. typedef struct {
  4189. htt_tlv_hdr_t tlv_hdr;
  4190. /**
  4191. * BIT [ 7 : 0] :- mac_id
  4192. * BIT [31 : 8] :- reserved
  4193. */
  4194. A_UINT32 mac_id__word;
  4195. /** Number of tx ldpc packets */
  4196. A_UINT32 tx_ldpc;
  4197. /** Number of tx rts packets */
  4198. A_UINT32 rts_cnt;
  4199. /** RSSI value of last ack packet (units = dB above noise floor) */
  4200. A_UINT32 ack_rssi;
  4201. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4202. /** tx_xx_mcs: currently unused */
  4203. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4204. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4205. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4206. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4207. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4208. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4209. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4210. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4211. /**
  4212. * Counters to track number of tx packets in each GI
  4213. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4214. */
  4215. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4216. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4217. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4218. /** Number of CTS-acknowledged RTS packets */
  4219. A_UINT32 rts_success;
  4220. /**
  4221. * Counters for legacy 11a and 11b transmissions.
  4222. *
  4223. * The index corresponds to:
  4224. *
  4225. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4226. *
  4227. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4228. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4229. */
  4230. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4231. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4232. /** 11AC VHT DL MU MIMO LDPC count */
  4233. A_UINT32 ac_mu_mimo_tx_ldpc;
  4234. /** 11AX HE DL MU MIMO LDPC count */
  4235. A_UINT32 ax_mu_mimo_tx_ldpc;
  4236. /** 11AX HE DL MU OFDMA LDPC count */
  4237. A_UINT32 ofdma_tx_ldpc;
  4238. /**
  4239. * Counters for 11ax HE LTF selection during TX.
  4240. *
  4241. * The index corresponds to:
  4242. *
  4243. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4244. */
  4245. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4246. /** 11AC VHT DL MU MIMO TX MCS stats */
  4247. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4248. /** 11AX HE DL MU MIMO TX MCS stats */
  4249. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4250. /** 11AX HE DL MU OFDMA TX MCS stats */
  4251. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4252. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4253. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4254. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4255. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4256. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4257. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4258. /** 11AC VHT DL MU MIMO TX BW stats */
  4259. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4260. /** 11AX HE DL MU MIMO TX BW stats */
  4261. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4262. /** 11AX HE DL MU OFDMA TX BW stats */
  4263. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4264. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4265. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4266. /** 11AX HE DL MU MIMO TX guard interval stats */
  4267. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4268. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4269. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4270. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4271. A_UINT32 tx_11ax_su_ext;
  4272. /* Stats for MCS 12/13 */
  4273. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4274. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4275. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4276. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4277. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4278. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4279. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4280. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4281. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4282. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4283. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4284. /* Stats for MCS 14/15 */
  4285. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4286. A_UINT32 tx_bw_320mhz;
  4287. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4288. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4289. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4290. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4291. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4292. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4293. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4294. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4295. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4296. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4297. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4298. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4299. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4300. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4301. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4302. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4303. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4304. /** sta side trigger stats */
  4305. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4306. } htt_tx_pdev_rate_stats_tlv;
  4307. typedef struct {
  4308. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4309. htt_tlv_hdr_t tlv_hdr;
  4310. /** 11BE EHT DL MU MIMO TX MCS stats */
  4311. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4312. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4313. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4314. /** 11BE EHT DL MU MIMO TX BW stats */
  4315. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4316. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4317. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4318. /** 11BE DL MU MIMO LDPC count */
  4319. A_UINT32 be_mu_mimo_tx_ldpc;
  4320. } htt_tx_pdev_rate_stats_be_tlv;
  4321. typedef struct {
  4322. /*
  4323. * SAWF pdev rate stats;
  4324. * placed in a separate TLV to adhere to size restrictions
  4325. */
  4326. htt_tlv_hdr_t tlv_hdr;
  4327. /**
  4328. * Counter incremented when MCS is dropped due to the successive retries
  4329. * to a peer reaching the configured limit.
  4330. */
  4331. A_UINT32 rate_retry_mcs_drop_cnt;
  4332. /**
  4333. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4334. */
  4335. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4336. /**
  4337. * PPDU PER histogram - each PPDU has its PER computed,
  4338. * and the bin corresponding to that PER percentage is incremented.
  4339. */
  4340. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4341. /**
  4342. * When the service class contains delay bound rate parameters which
  4343. * indicate low latency and we enable latency-based RA params then
  4344. * the low_latency_rate_count will be incremented.
  4345. * This counts the number of peer-TIDs that have been categorized as
  4346. * low-latency.
  4347. */
  4348. A_UINT32 low_latency_rate_cnt;
  4349. /** Indicate how many times rate drop happened within SIFS burst */
  4350. A_UINT32 su_burst_rate_drop_cnt;
  4351. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4352. A_UINT32 su_burst_rate_drop_fail_cnt;
  4353. } htt_tx_pdev_rate_stats_sawf_tlv;
  4354. typedef struct {
  4355. htt_tlv_hdr_t tlv_hdr;
  4356. /**
  4357. * BIT [ 7 : 0] :- mac_id
  4358. * BIT [31 : 8] :- reserved
  4359. */
  4360. A_UINT32 mac_id__word;
  4361. /** 11BE EHT DL MU OFDMA LDPC count */
  4362. A_UINT32 be_ofdma_tx_ldpc;
  4363. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4364. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4365. /**
  4366. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4367. */
  4368. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4369. /** 11BE EHT DL MU OFDMA TX BW stats */
  4370. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4371. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4372. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4373. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4374. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4375. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4376. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4377. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4378. typedef struct {
  4379. htt_tlv_hdr_t tlv_hdr;
  4380. /** Tx PPDU duration histogram **/
  4381. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4382. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4383. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4384. * TLV_TAGS:
  4385. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4386. */
  4387. /* NOTE:
  4388. * This structure is for documentation, and cannot be safely used directly.
  4389. * Instead, use the constituent TLV structures to fill/parse.
  4390. */
  4391. typedef struct {
  4392. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4393. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4394. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4395. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4396. } htt_tx_pdev_rate_stats_t;
  4397. /* == PDEV RX RATE CTRL STATS == */
  4398. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4399. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4400. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4401. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4402. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4403. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4404. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4405. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4406. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4407. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4408. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4409. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4410. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4411. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4412. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4413. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4414. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4415. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4416. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4417. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4418. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4419. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4420. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4421. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4422. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4423. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4424. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4425. */
  4426. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4427. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4428. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4429. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4430. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4431. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4432. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4433. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4434. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4435. */
  4436. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4437. typedef enum {
  4438. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4439. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4440. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4441. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4442. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4443. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4444. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4445. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4446. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4447. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4448. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4449. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4450. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4451. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4452. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4453. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4454. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4455. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4456. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4457. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4458. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4459. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4460. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4461. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4462. do { \
  4463. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4464. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4465. } while (0)
  4466. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4467. typedef enum {
  4468. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4469. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4470. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4471. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4472. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4473. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4474. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4475. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4476. typedef struct {
  4477. htt_tlv_hdr_t tlv_hdr;
  4478. /**
  4479. * BIT [ 7 : 0] :- mac_id
  4480. * BIT [31 : 8] :- reserved
  4481. */
  4482. A_UINT32 mac_id__word;
  4483. A_UINT32 nsts;
  4484. /** Number of rx ldpc packets */
  4485. A_UINT32 rx_ldpc;
  4486. /** Number of rx rts packets */
  4487. A_UINT32 rts_cnt;
  4488. /** units = dB above noise floor */
  4489. A_UINT32 rssi_mgmt;
  4490. /** units = dB above noise floor */
  4491. A_UINT32 rssi_data;
  4492. /** units = dB above noise floor */
  4493. A_UINT32 rssi_comb;
  4494. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4495. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4496. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4497. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4498. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4499. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4500. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4501. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4502. /** units = dB above noise floor */
  4503. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4504. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4505. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4506. /** rx Signal Strength value in dBm unit */
  4507. A_INT32 rssi_in_dbm;
  4508. A_UINT32 rx_11ax_su_ext;
  4509. A_UINT32 rx_11ac_mumimo;
  4510. A_UINT32 rx_11ax_mumimo;
  4511. A_UINT32 rx_11ax_ofdma;
  4512. A_UINT32 txbf;
  4513. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4514. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4515. A_UINT32 rx_active_dur_us_low;
  4516. A_UINT32 rx_active_dur_us_high;
  4517. /** number of times UL MU MIMO RX packets received */
  4518. A_UINT32 rx_11ax_ul_ofdma;
  4519. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4520. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4521. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4522. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4523. /**
  4524. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4525. * (Increments the individual user NSS in the OFDMA PPDU received)
  4526. */
  4527. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4528. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4529. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4530. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4531. A_UINT32 ul_ofdma_rx_stbc;
  4532. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4533. A_UINT32 ul_ofdma_rx_ldpc;
  4534. /**
  4535. * Number of non data PPDUs received for each degree (number of users)
  4536. * in UL OFDMA
  4537. */
  4538. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4539. /**
  4540. * Number of data ppdus received for each degree (number of users)
  4541. * in UL OFDMA
  4542. */
  4543. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4544. /**
  4545. * Number of mpdus passed for each degree (number of users)
  4546. * in UL OFDMA TB PPDU
  4547. */
  4548. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4549. /**
  4550. * Number of mpdus failed for each degree (number of users)
  4551. * in UL OFDMA TB PPDU
  4552. */
  4553. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4554. A_UINT32 nss_count;
  4555. A_UINT32 pilot_count;
  4556. /** RxEVM stats in dB */
  4557. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4558. /**
  4559. * EVM mean across pilots, computed as
  4560. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4561. */
  4562. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4563. /** dBm units */
  4564. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4565. /** per_chain_rssi_pkt_type:
  4566. * This field shows what type of rx frame the per-chain RSSI was computed
  4567. * on, by recording the frame type and sub-type as bit-fields within this
  4568. * field:
  4569. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4570. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4571. * BIT [31 : 8] :- Reserved
  4572. */
  4573. A_UINT32 per_chain_rssi_pkt_type;
  4574. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4575. A_UINT32 rx_su_ndpa;
  4576. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4577. A_UINT32 rx_mu_ndpa;
  4578. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4579. A_UINT32 rx_br_poll;
  4580. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4581. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4582. /**
  4583. * Number of non data ppdus received for each degree (number of users)
  4584. * with UL MUMIMO
  4585. */
  4586. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4587. /**
  4588. * Number of data ppdus received for each degree (number of users)
  4589. * with UL MUMIMO
  4590. */
  4591. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4592. /**
  4593. * Number of mpdus passed for each degree (number of users)
  4594. * with UL MUMIMO TB PPDU
  4595. */
  4596. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4597. /**
  4598. * Number of mpdus failed for each degree (number of users)
  4599. * with UL MUMIMO TB PPDU
  4600. */
  4601. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4602. /**
  4603. * Number of non data ppdus received for each degree (number of users)
  4604. * in UL OFDMA
  4605. */
  4606. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4607. /**
  4608. * Number of data ppdus received for each degree (number of users)
  4609. *in UL OFDMA
  4610. */
  4611. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4612. /* Stats for MCS 12/13 */
  4613. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4614. /*
  4615. * NOTE - this TLV is already large enough that it causes the HTT message
  4616. * carrying it to be nearly at the message size limit that applies to
  4617. * many targets/hosts.
  4618. * No further fields should be added to this TLV without very careful
  4619. * review to ensure the size increase is acceptable.
  4620. */
  4621. } htt_rx_pdev_rate_stats_tlv;
  4622. typedef struct {
  4623. htt_tlv_hdr_t tlv_hdr;
  4624. /** Tx PPDU duration histogram **/
  4625. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4626. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4627. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4628. * TLV_TAGS:
  4629. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4630. */
  4631. /* NOTE:
  4632. * This structure is for documentation, and cannot be safely used directly.
  4633. * Instead, use the constituent TLV structures to fill/parse.
  4634. */
  4635. typedef struct {
  4636. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4637. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4638. } htt_rx_pdev_rate_stats_t;
  4639. typedef struct {
  4640. htt_tlv_hdr_t tlv_hdr;
  4641. /** units = dB above noise floor */
  4642. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4643. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4644. /** rx mcast signal strength value in dBm unit */
  4645. A_INT32 rssi_mcast_in_dbm;
  4646. /** rx mgmt packet signal Strength value in dBm unit */
  4647. A_INT32 rssi_mgmt_in_dbm;
  4648. /*
  4649. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4650. * due to message size limitations.
  4651. */
  4652. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4653. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4654. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4655. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4656. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4657. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4658. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4659. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4660. /* MCS 14,15 */
  4661. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4662. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4663. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4664. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4665. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4666. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4667. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4668. } htt_rx_pdev_rate_ext_stats_tlv;
  4669. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4670. * TLV_TAGS:
  4671. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4672. */
  4673. /* NOTE:
  4674. * This structure is for documentation, and cannot be safely used directly.
  4675. * Instead, use the constituent TLV structures to fill/parse.
  4676. */
  4677. typedef struct {
  4678. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4679. } htt_rx_pdev_rate_ext_stats_t;
  4680. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4681. #define HTT_STATS_CMN_MAC_ID_S 0
  4682. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4683. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4684. HTT_STATS_CMN_MAC_ID_S)
  4685. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4686. do { \
  4687. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4688. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4689. } while (0)
  4690. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4691. typedef struct {
  4692. htt_tlv_hdr_t tlv_hdr;
  4693. /**
  4694. * BIT [ 7 : 0] :- mac_id
  4695. * BIT [31 : 8] :- reserved
  4696. */
  4697. A_UINT32 mac_id__word;
  4698. A_UINT32 rx_11ax_ul_ofdma;
  4699. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4700. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4701. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4702. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4703. A_UINT32 ul_ofdma_rx_stbc;
  4704. A_UINT32 ul_ofdma_rx_ldpc;
  4705. /*
  4706. * These are arrays to hold the number of PPDUs that we received per RU.
  4707. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4708. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4709. */
  4710. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4711. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4712. /*
  4713. * These arrays hold Target RSSI (rx power the AP wants),
  4714. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4715. * which can be identified by AIDs, during trigger based RX.
  4716. * Array acts a circular buffer and holds values for last 5 STAs
  4717. * in the same order as RX.
  4718. */
  4719. /**
  4720. * STA AID array for identifying which STA the
  4721. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4722. */
  4723. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4724. /**
  4725. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4726. */
  4727. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4728. /**
  4729. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4730. */
  4731. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4732. /**
  4733. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4734. */
  4735. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4736. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4737. /*
  4738. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4739. * response to basic trigger. Typically a data response is expected.
  4740. */
  4741. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4742. } htt_rx_pdev_ul_trigger_stats_tlv;
  4743. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4744. * TLV_TAGS:
  4745. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4746. * NOTE:
  4747. * This structure is for documentation, and cannot be safely used directly.
  4748. * Instead, use the constituent TLV structures to fill/parse.
  4749. */
  4750. typedef struct {
  4751. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4752. } htt_rx_pdev_ul_trigger_stats_t;
  4753. typedef struct {
  4754. htt_tlv_hdr_t tlv_hdr;
  4755. /**
  4756. * BIT [ 7 : 0] :- mac_id
  4757. * BIT [31 : 8] :- reserved
  4758. */
  4759. A_UINT32 mac_id__word;
  4760. A_UINT32 rx_11be_ul_ofdma;
  4761. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4762. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4763. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4764. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4765. A_UINT32 be_ul_ofdma_rx_stbc;
  4766. A_UINT32 be_ul_ofdma_rx_ldpc;
  4767. /*
  4768. * These are arrays to hold the number of PPDUs that we received per RU.
  4769. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4770. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4771. */
  4772. /** PPDU level */
  4773. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4774. /** PPDU level */
  4775. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4776. /*
  4777. * These arrays hold Target RSSI (rx power the AP wants),
  4778. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4779. * which can be identified by AIDs, during trigger based RX.
  4780. * Array acts a circular buffer and holds values for last 5 STAs
  4781. * in the same order as RX.
  4782. */
  4783. /**
  4784. * STA AID array for identifying which STA the
  4785. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4786. */
  4787. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4788. /**
  4789. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4790. */
  4791. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4792. /**
  4793. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4794. */
  4795. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4796. /**
  4797. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4798. */
  4799. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4800. /*
  4801. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4802. * response to basic trigger. Typically a data response is expected.
  4803. */
  4804. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4805. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4806. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4807. * TLV_TAGS:
  4808. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4809. * NOTE:
  4810. * This structure is for documentation, and cannot be safely used directly.
  4811. * Instead, use the constituent TLV structures to fill/parse.
  4812. */
  4813. typedef struct {
  4814. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4815. } htt_rx_pdev_be_ul_trigger_stats_t;
  4816. typedef struct {
  4817. htt_tlv_hdr_t tlv_hdr;
  4818. A_UINT32 user_index;
  4819. /** PPDU level */
  4820. A_UINT32 rx_ulofdma_non_data_ppdu;
  4821. /** PPDU level */
  4822. A_UINT32 rx_ulofdma_data_ppdu;
  4823. /** MPDU level */
  4824. A_UINT32 rx_ulofdma_mpdu_ok;
  4825. /** MPDU level */
  4826. A_UINT32 rx_ulofdma_mpdu_fail;
  4827. A_UINT32 rx_ulofdma_non_data_nusers;
  4828. A_UINT32 rx_ulofdma_data_nusers;
  4829. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4830. typedef struct {
  4831. htt_tlv_hdr_t tlv_hdr;
  4832. A_UINT32 user_index;
  4833. /** PPDU level */
  4834. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4835. /** PPDU level */
  4836. A_UINT32 be_rx_ulofdma_data_ppdu;
  4837. /** MPDU level */
  4838. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4839. /** MPDU level */
  4840. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4841. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4842. A_UINT32 be_rx_ulofdma_data_nusers;
  4843. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4844. typedef struct {
  4845. htt_tlv_hdr_t tlv_hdr;
  4846. A_UINT32 user_index;
  4847. /** PPDU level */
  4848. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4849. /** PPDU level */
  4850. A_UINT32 rx_ulmumimo_data_ppdu;
  4851. /** MPDU level */
  4852. A_UINT32 rx_ulmumimo_mpdu_ok;
  4853. /** MPDU level */
  4854. A_UINT32 rx_ulmumimo_mpdu_fail;
  4855. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4856. typedef struct {
  4857. htt_tlv_hdr_t tlv_hdr;
  4858. A_UINT32 user_index;
  4859. /** PPDU level */
  4860. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4861. /** PPDU level */
  4862. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4863. /** MPDU level */
  4864. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4865. /** MPDU level */
  4866. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4867. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4868. /* == RX PDEV/SOC STATS == */
  4869. typedef struct {
  4870. htt_tlv_hdr_t tlv_hdr;
  4871. /**
  4872. * BIT [7:0] :- mac_id
  4873. * BIT [31:8] :- reserved
  4874. *
  4875. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4876. */
  4877. A_UINT32 mac_id__word;
  4878. /** Number of times UL MUMIMO RX packets received */
  4879. A_UINT32 rx_11ax_ul_mumimo;
  4880. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4881. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4882. /**
  4883. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4884. * Index 0 indicates 1xLTF + 1.6 msec GI
  4885. * Index 1 indicates 2xLTF + 1.6 msec GI
  4886. * Index 2 indicates 4xLTF + 3.2 msec GI
  4887. */
  4888. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4889. /**
  4890. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4891. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4892. */
  4893. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4894. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4895. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4896. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4897. A_UINT32 ul_mumimo_rx_stbc;
  4898. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4899. A_UINT32 ul_mumimo_rx_ldpc;
  4900. /* Stats for MCS 12/13 */
  4901. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4902. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4903. /** RSSI in dBm for Rx TB PPDUs */
  4904. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4905. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4906. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4907. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4908. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4909. /** Average pilot EVM measued for RX UL TB PPDU */
  4910. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4911. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4912. /*
  4913. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  4914. * response to basic trigger. Typically a data response is expected.
  4915. */
  4916. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  4917. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4918. typedef struct {
  4919. htt_tlv_hdr_t tlv_hdr;
  4920. /**
  4921. * BIT [7:0] :- mac_id
  4922. * BIT [31:8] :- reserved
  4923. *
  4924. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4925. */
  4926. A_UINT32 mac_id__word;
  4927. /** Number of times UL MUMIMO RX packets received */
  4928. A_UINT32 rx_11be_ul_mumimo;
  4929. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4930. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4931. /**
  4932. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4933. * Index 0 indicates 1xLTF + 1.6 msec GI
  4934. * Index 1 indicates 2xLTF + 1.6 msec GI
  4935. * Index 2 indicates 4xLTF + 3.2 msec GI
  4936. */
  4937. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4938. /**
  4939. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4940. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4941. */
  4942. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4943. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4944. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4945. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4946. A_UINT32 be_ul_mumimo_rx_stbc;
  4947. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4948. A_UINT32 be_ul_mumimo_rx_ldpc;
  4949. /** RSSI in dBm for Rx TB PPDUs */
  4950. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4951. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4952. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4953. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4954. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4955. /** Average pilot EVM measued for RX UL TB PPDU */
  4956. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4957. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4958. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4959. /*
  4960. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  4961. * in response to basic trigger. Typically a data response is expected.
  4962. */
  4963. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  4964. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4965. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4966. * TLV_TAGS:
  4967. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4968. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4969. */
  4970. typedef struct {
  4971. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4972. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4973. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4974. typedef struct {
  4975. htt_tlv_hdr_t tlv_hdr;
  4976. /** Num Packets received on REO FW ring */
  4977. A_UINT32 fw_reo_ring_data_msdu;
  4978. /** Num bc/mc packets indicated from fw to host */
  4979. A_UINT32 fw_to_host_data_msdu_bcmc;
  4980. /** Num unicast packets indicated from fw to host */
  4981. A_UINT32 fw_to_host_data_msdu_uc;
  4982. /** Num remote buf recycle from offload */
  4983. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4984. /** Num remote free buf given to offload */
  4985. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4986. /** Num unicast packets from local path indicated to host */
  4987. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4988. /** Num unicast packets from REO indicated to host */
  4989. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4990. /** Num Packets received from WBM SW1 ring */
  4991. A_UINT32 wbm_sw_ring_reap;
  4992. /** Num packets from WBM forwarded from fw to host via WBM */
  4993. A_UINT32 wbm_forward_to_host_cnt;
  4994. /** Num packets from WBM recycled to target refill ring */
  4995. A_UINT32 wbm_target_recycle_cnt;
  4996. /**
  4997. * Total Num of recycled to refill ring,
  4998. * including packets from WBM and REO
  4999. */
  5000. A_UINT32 target_refill_ring_recycle_cnt;
  5001. } htt_rx_soc_fw_stats_tlv;
  5002. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5003. /* NOTE: Variable length TLV, use length spec to infer array size */
  5004. typedef struct {
  5005. htt_tlv_hdr_t tlv_hdr;
  5006. /** Num ring empty encountered */
  5007. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5008. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5009. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5010. /* NOTE: Variable length TLV, use length spec to infer array size */
  5011. typedef struct {
  5012. htt_tlv_hdr_t tlv_hdr;
  5013. /** Num total buf refilled from refill ring */
  5014. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5015. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5016. /* RXDMA error code from WBM released packets */
  5017. typedef enum {
  5018. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5019. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5020. HTT_RX_RXDMA_FCS_ERR = 2,
  5021. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5022. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5023. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5024. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5025. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5026. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5027. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5028. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5029. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5030. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5031. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5032. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5033. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5034. /*
  5035. * This MAX_ERR_CODE should not be used in any host/target messages,
  5036. * so that even though it is defined within a host/target interface
  5037. * definition header file, it isn't actually part of the host/target
  5038. * interface, and thus can be modified.
  5039. */
  5040. HTT_RX_RXDMA_MAX_ERR_CODE
  5041. } htt_rx_rxdma_error_code_enum;
  5042. /* NOTE: Variable length TLV, use length spec to infer array size */
  5043. typedef struct {
  5044. htt_tlv_hdr_t tlv_hdr;
  5045. /** NOTE:
  5046. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5047. * It is expected but not required that the target will provide a rxdma_err element
  5048. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5049. * MAX_ERR_CODE. The host should ignore any array elements whose
  5050. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5051. */
  5052. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5053. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5054. /* REO error code from WBM released packets */
  5055. typedef enum {
  5056. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5057. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5058. HTT_RX_AMPDU_IN_NON_BA = 2,
  5059. HTT_RX_NON_BA_DUPLICATE = 3,
  5060. HTT_RX_BA_DUPLICATE = 4,
  5061. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5062. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5063. HTT_RX_REGULAR_FRAME_OOR = 7,
  5064. HTT_RX_BAR_FRAME_OOR = 8,
  5065. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5066. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5067. HTT_RX_PN_CHECK_FAILED = 11,
  5068. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5069. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5070. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5071. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5072. /*
  5073. * This MAX_ERR_CODE should not be used in any host/target messages,
  5074. * so that even though it is defined within a host/target interface
  5075. * definition header file, it isn't actually part of the host/target
  5076. * interface, and thus can be modified.
  5077. */
  5078. HTT_RX_REO_MAX_ERR_CODE
  5079. } htt_rx_reo_error_code_enum;
  5080. /* NOTE: Variable length TLV, use length spec to infer array size */
  5081. typedef struct {
  5082. htt_tlv_hdr_t tlv_hdr;
  5083. /** NOTE:
  5084. * The mapping of REO error types to reo_err array elements is HW dependent.
  5085. * It is expected but not required that the target will provide a rxdma_err element
  5086. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5087. * MAX_ERR_CODE. The host should ignore any array elements whose
  5088. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5089. */
  5090. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5091. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5092. /* NOTE:
  5093. * This structure is for documentation, and cannot be safely used directly.
  5094. * Instead, use the constituent TLV structures to fill/parse.
  5095. */
  5096. typedef struct {
  5097. htt_rx_soc_fw_stats_tlv fw_tlv;
  5098. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5099. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5100. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5101. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5102. } htt_rx_soc_stats_t;
  5103. /* == RX PDEV STATS == */
  5104. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5105. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5106. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5107. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5108. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5109. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5110. do { \
  5111. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5112. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5113. } while (0)
  5114. typedef struct {
  5115. htt_tlv_hdr_t tlv_hdr;
  5116. /**
  5117. * BIT [ 7 : 0] :- mac_id
  5118. * BIT [31 : 8] :- reserved
  5119. */
  5120. A_UINT32 mac_id__word;
  5121. /** Num PPDU status processed from HW */
  5122. A_UINT32 ppdu_recvd;
  5123. /** Num MPDU across PPDUs with FCS ok */
  5124. A_UINT32 mpdu_cnt_fcs_ok;
  5125. /** Num MPDU across PPDUs with FCS err */
  5126. A_UINT32 mpdu_cnt_fcs_err;
  5127. /** Num MSDU across PPDUs */
  5128. A_UINT32 tcp_msdu_cnt;
  5129. /** Num MSDU across PPDUs */
  5130. A_UINT32 tcp_ack_msdu_cnt;
  5131. /** Num MSDU across PPDUs */
  5132. A_UINT32 udp_msdu_cnt;
  5133. /** Num MSDU across PPDUs */
  5134. A_UINT32 other_msdu_cnt;
  5135. /** Num MPDU on FW ring indicated */
  5136. A_UINT32 fw_ring_mpdu_ind;
  5137. /** Num MGMT MPDU given to protocol */
  5138. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5139. /** Num ctrl MPDU given to protocol */
  5140. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5141. /** Num mcast data packet received */
  5142. A_UINT32 fw_ring_mcast_data_msdu;
  5143. /** Num broadcast data packet received */
  5144. A_UINT32 fw_ring_bcast_data_msdu;
  5145. /** Num unicast data packet received */
  5146. A_UINT32 fw_ring_ucast_data_msdu;
  5147. /** Num null data packet received */
  5148. A_UINT32 fw_ring_null_data_msdu;
  5149. /** Num MPDU on FW ring dropped */
  5150. A_UINT32 fw_ring_mpdu_drop;
  5151. /** Num buf indication to offload */
  5152. A_UINT32 ofld_local_data_ind_cnt;
  5153. /** Num buf recycle from offload */
  5154. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5155. /** Num buf indication to data_rx */
  5156. A_UINT32 drx_local_data_ind_cnt;
  5157. /** Num buf recycle from data_rx */
  5158. A_UINT32 drx_local_data_buf_recycle_cnt;
  5159. /** Num buf indication to protocol */
  5160. A_UINT32 local_nondata_ind_cnt;
  5161. /** Num buf recycle from protocol */
  5162. A_UINT32 local_nondata_buf_recycle_cnt;
  5163. /** Num buf fed */
  5164. A_UINT32 fw_status_buf_ring_refill_cnt;
  5165. /** Num ring empty encountered */
  5166. A_UINT32 fw_status_buf_ring_empty_cnt;
  5167. /** Num buf fed */
  5168. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5169. /** Num ring empty encountered */
  5170. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5171. /** Num buf fed */
  5172. A_UINT32 fw_link_buf_ring_refill_cnt;
  5173. /** Num ring empty encountered */
  5174. A_UINT32 fw_link_buf_ring_empty_cnt;
  5175. /** Num buf fed */
  5176. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5177. /** Num ring empty encountered */
  5178. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5179. /** Num buf fed */
  5180. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5181. /** Num ring empty encountered */
  5182. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5183. /** Num buf fed */
  5184. A_UINT32 mon_status_buf_ring_refill_cnt;
  5185. /** Num ring empty encountered */
  5186. A_UINT32 mon_status_buf_ring_empty_cnt;
  5187. /** Num buf fed */
  5188. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5189. /** Num ring empty encountered */
  5190. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5191. /** Num buf fed */
  5192. A_UINT32 mon_dest_ring_update_cnt;
  5193. /** Num ring full encountered */
  5194. A_UINT32 mon_dest_ring_full_cnt;
  5195. /** Num rx suspend is attempted */
  5196. A_UINT32 rx_suspend_cnt;
  5197. /** Num rx suspend failed */
  5198. A_UINT32 rx_suspend_fail_cnt;
  5199. /** Num rx resume attempted */
  5200. A_UINT32 rx_resume_cnt;
  5201. /** Num rx resume failed */
  5202. A_UINT32 rx_resume_fail_cnt;
  5203. /** Num rx ring switch */
  5204. A_UINT32 rx_ring_switch_cnt;
  5205. /** Num rx ring restore */
  5206. A_UINT32 rx_ring_restore_cnt;
  5207. /** Num rx flush issued */
  5208. A_UINT32 rx_flush_cnt;
  5209. /** Num rx recovery */
  5210. A_UINT32 rx_recovery_reset_cnt;
  5211. } htt_rx_pdev_fw_stats_tlv;
  5212. typedef struct {
  5213. htt_tlv_hdr_t tlv_hdr;
  5214. /** peer mac address */
  5215. htt_mac_addr peer_mac_addr;
  5216. /** Num of tx mgmt frames with subtype on peer level */
  5217. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5218. /** Num of rx mgmt frames with subtype on peer level */
  5219. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5220. } htt_peer_ctrl_path_txrx_stats_tlv;
  5221. #define HTT_STATS_PHY_ERR_MAX 43
  5222. typedef struct {
  5223. htt_tlv_hdr_t tlv_hdr;
  5224. /**
  5225. * BIT [ 7 : 0] :- mac_id
  5226. * BIT [31 : 8] :- reserved
  5227. */
  5228. A_UINT32 mac_id__word;
  5229. /** Num of phy err */
  5230. A_UINT32 total_phy_err_cnt;
  5231. /** Counts of different types of phy errs
  5232. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5233. * The only currently-supported mapping is shown below:
  5234. *
  5235. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5236. * 1 phyrx_err_synth_off
  5237. * 2 phyrx_err_ofdma_timing
  5238. * 3 phyrx_err_ofdma_signal_parity
  5239. * 4 phyrx_err_ofdma_rate_illegal
  5240. * 5 phyrx_err_ofdma_length_illegal
  5241. * 6 phyrx_err_ofdma_restart
  5242. * 7 phyrx_err_ofdma_service
  5243. * 8 phyrx_err_ppdu_ofdma_power_drop
  5244. * 9 phyrx_err_cck_blokker
  5245. * 10 phyrx_err_cck_timing
  5246. * 11 phyrx_err_cck_header_crc
  5247. * 12 phyrx_err_cck_rate_illegal
  5248. * 13 phyrx_err_cck_length_illegal
  5249. * 14 phyrx_err_cck_restart
  5250. * 15 phyrx_err_cck_service
  5251. * 16 phyrx_err_cck_power_drop
  5252. * 17 phyrx_err_ht_crc_err
  5253. * 18 phyrx_err_ht_length_illegal
  5254. * 19 phyrx_err_ht_rate_illegal
  5255. * 20 phyrx_err_ht_zlf
  5256. * 21 phyrx_err_false_radar_ext
  5257. * 22 phyrx_err_green_field
  5258. * 23 phyrx_err_bw_gt_dyn_bw
  5259. * 24 phyrx_err_leg_ht_mismatch
  5260. * 25 phyrx_err_vht_crc_error
  5261. * 26 phyrx_err_vht_siga_unsupported
  5262. * 27 phyrx_err_vht_lsig_len_invalid
  5263. * 28 phyrx_err_vht_ndp_or_zlf
  5264. * 29 phyrx_err_vht_nsym_lt_zero
  5265. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5266. * 31 phyrx_err_vht_rx_skip_group_id0
  5267. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5268. * 33 phyrx_err_vht_rx_skip_group_id63
  5269. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5270. * 35 phyrx_err_defer_nap
  5271. * 36 phyrx_err_fdomain_timeout
  5272. * 37 phyrx_err_lsig_rel_check
  5273. * 38 phyrx_err_bt_collision
  5274. * 39 phyrx_err_unsupported_mu_feedback
  5275. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5276. * 41 phyrx_err_unsupported_cbf
  5277. * 42 phyrx_err_other
  5278. */
  5279. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5280. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5281. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5282. /* NOTE: Variable length TLV, use length spec to infer array size */
  5283. typedef struct {
  5284. htt_tlv_hdr_t tlv_hdr;
  5285. /** Num error MPDU for each RxDMA error type */
  5286. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5287. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5288. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5289. /* NOTE: Variable length TLV, use length spec to infer array size */
  5290. typedef struct {
  5291. htt_tlv_hdr_t tlv_hdr;
  5292. /** Num MPDU dropped */
  5293. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5294. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5295. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5296. * TLV_TAGS:
  5297. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5298. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5299. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5300. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5301. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5302. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5303. */
  5304. /* NOTE:
  5305. * This structure is for documentation, and cannot be safely used directly.
  5306. * Instead, use the constituent TLV structures to fill/parse.
  5307. */
  5308. typedef struct {
  5309. htt_rx_soc_stats_t soc_stats;
  5310. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5311. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5312. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5313. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5314. } htt_rx_pdev_stats_t;
  5315. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5316. * TLV_TAGS:
  5317. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5318. *
  5319. */
  5320. typedef struct {
  5321. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5322. } htt_ctrl_path_txrx_stats_t;
  5323. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5324. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5325. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5326. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5327. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5328. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5329. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5330. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5331. typedef struct {
  5332. htt_tlv_hdr_t tlv_hdr;
  5333. /* Below values are obtained from the HW Cycles counter registers */
  5334. A_UINT32 tx_frame_usec;
  5335. A_UINT32 rx_frame_usec;
  5336. A_UINT32 rx_clear_usec;
  5337. A_UINT32 my_rx_frame_usec;
  5338. A_UINT32 usec_cnt;
  5339. A_UINT32 med_rx_idle_usec;
  5340. A_UINT32 med_tx_idle_global_usec;
  5341. A_UINT32 cca_obss_usec;
  5342. } htt_pdev_stats_cca_counters_tlv;
  5343. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5344. * due to lack of support in some host stats infrastructures for
  5345. * TLVs nested within TLVs.
  5346. */
  5347. typedef struct {
  5348. htt_tlv_hdr_t tlv_hdr;
  5349. /** The channel number on which these stats were collected */
  5350. A_UINT32 chan_num;
  5351. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5352. A_UINT32 num_records;
  5353. /**
  5354. * Bit map of valid CCA counters
  5355. * Bit0 - tx_frame_usec
  5356. * Bit1 - rx_frame_usec
  5357. * Bit2 - rx_clear_usec
  5358. * Bit3 - my_rx_frame_usec
  5359. * bit4 - usec_cnt
  5360. * Bit5 - med_rx_idle_usec
  5361. * Bit6 - med_tx_idle_global_usec
  5362. * Bit7 - cca_obss_usec
  5363. *
  5364. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5365. */
  5366. A_UINT32 valid_cca_counters_bitmap;
  5367. /** Indicates the stats collection interval
  5368. * Valid Values:
  5369. * 100 - For the 100ms interval CCA stats histogram
  5370. * 1000 - For 1sec interval CCA histogram
  5371. * 0xFFFFFFFF - For Cumulative CCA Stats
  5372. */
  5373. A_UINT32 collection_interval;
  5374. /**
  5375. * This will be followed by an array which contains the CCA stats
  5376. * collected in the last N intervals,
  5377. * if the indication is for last N intervals CCA stats.
  5378. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5379. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5380. */
  5381. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5382. } htt_pdev_cca_stats_hist_tlv;
  5383. typedef struct {
  5384. htt_tlv_hdr_t tlv_hdr;
  5385. /** The channel number on which these stats were collected */
  5386. A_UINT32 chan_num;
  5387. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5388. A_UINT32 num_records;
  5389. /**
  5390. * Bit map of valid CCA counters
  5391. * Bit0 - tx_frame_usec
  5392. * Bit1 - rx_frame_usec
  5393. * Bit2 - rx_clear_usec
  5394. * Bit3 - my_rx_frame_usec
  5395. * bit4 - usec_cnt
  5396. * Bit5 - med_rx_idle_usec
  5397. * Bit6 - med_tx_idle_global_usec
  5398. * Bit7 - cca_obss_usec
  5399. *
  5400. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5401. */
  5402. A_UINT32 valid_cca_counters_bitmap;
  5403. /** Indicates the stats collection interval
  5404. * Valid Values:
  5405. * 100 - For the 100ms interval CCA stats histogram
  5406. * 1000 - For 1sec interval CCA histogram
  5407. * 0xFFFFFFFF - For Cumulative CCA Stats
  5408. */
  5409. A_UINT32 collection_interval;
  5410. /**
  5411. * This will be followed by an array which contains the CCA stats
  5412. * collected in the last N intervals,
  5413. * if the indication is for last N intervals CCA stats.
  5414. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5415. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5416. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5417. */
  5418. } htt_pdev_cca_stats_hist_v1_tlv;
  5419. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5420. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5421. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5422. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5423. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5424. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5425. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5426. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5427. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5428. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5429. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5430. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5431. do { \
  5432. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5433. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5434. } while (0)
  5435. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5436. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5437. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5438. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5439. do { \
  5440. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5441. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5442. } while (0)
  5443. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5444. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5445. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5446. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5447. do { \
  5448. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5449. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5450. } while (0)
  5451. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5452. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5453. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5454. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5455. do { \
  5456. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5457. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5458. } while (0)
  5459. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5460. typedef struct {
  5461. htt_tlv_hdr_t tlv_hdr;
  5462. A_UINT32 vdev_id;
  5463. htt_mac_addr peer_mac;
  5464. A_UINT32 flow_id_flags;
  5465. /**
  5466. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5467. * not initiated by host
  5468. */
  5469. A_UINT32 dialog_id;
  5470. A_UINT32 wake_dura_us;
  5471. A_UINT32 wake_intvl_us;
  5472. A_UINT32 sp_offset_us;
  5473. } htt_pdev_stats_twt_session_tlv;
  5474. typedef struct {
  5475. htt_tlv_hdr_t tlv_hdr;
  5476. A_UINT32 pdev_id;
  5477. A_UINT32 num_sessions;
  5478. htt_pdev_stats_twt_session_tlv twt_session[1];
  5479. } htt_pdev_stats_twt_sessions_tlv;
  5480. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5481. * TLV_TAGS:
  5482. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5483. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5484. */
  5485. /* NOTE:
  5486. * This structure is for documentation, and cannot be safely used directly.
  5487. * Instead, use the constituent TLV structures to fill/parse.
  5488. */
  5489. typedef struct {
  5490. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5491. } htt_pdev_twt_sessions_stats_t;
  5492. typedef enum {
  5493. /* Global link descriptor queued in REO */
  5494. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5495. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5496. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5497. /*Number of queue descriptors of this aging group */
  5498. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5499. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5500. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5501. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5502. /* Total number of MSDUs buffered in AC */
  5503. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5504. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5505. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5506. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5507. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5508. } htt_rx_reo_resource_sample_id_enum;
  5509. typedef struct {
  5510. htt_tlv_hdr_t tlv_hdr;
  5511. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5512. /** htt_rx_reo_debug_sample_id_enum */
  5513. A_UINT32 sample_id;
  5514. /** Max value of all samples */
  5515. A_UINT32 total_max;
  5516. /** Average value of total samples */
  5517. A_UINT32 total_avg;
  5518. /** Num of samples including both zeros and non zeros ones*/
  5519. A_UINT32 total_sample;
  5520. /** Average value of all non zeros samples */
  5521. A_UINT32 non_zeros_avg;
  5522. /** Num of non zeros samples */
  5523. A_UINT32 non_zeros_sample;
  5524. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5525. A_UINT32 last_non_zeros_max;
  5526. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5527. A_UINT32 last_non_zeros_min;
  5528. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5529. A_UINT32 last_non_zeros_avg;
  5530. /** Num of last non zero samples */
  5531. A_UINT32 last_non_zeros_sample;
  5532. } htt_rx_reo_resource_stats_tlv_v;
  5533. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5534. * TLV_TAGS:
  5535. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5536. */
  5537. /* NOTE:
  5538. * This structure is for documentation, and cannot be safely used directly.
  5539. * Instead, use the constituent TLV structures to fill/parse.
  5540. */
  5541. typedef struct {
  5542. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5543. } htt_soc_reo_resource_stats_t;
  5544. /* == TX SOUNDING STATS == */
  5545. /* config_param0 */
  5546. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5547. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5548. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5549. typedef enum {
  5550. /* Implicit beamforming stats */
  5551. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5552. /* Single user short inter frame sequence steer stats */
  5553. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5554. /* Single user random back off steer stats */
  5555. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5556. /* Multi user short inter frame sequence steer stats */
  5557. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5558. /* Multi user random back off steer stats */
  5559. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5560. /* For backward compatability new modes cannot be added */
  5561. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5562. } htt_txbf_sound_steer_modes;
  5563. typedef enum {
  5564. HTT_TX_AC_SOUNDING_MODE = 0,
  5565. HTT_TX_AX_SOUNDING_MODE = 1,
  5566. HTT_TX_BE_SOUNDING_MODE = 2,
  5567. HTT_TX_CMN_SOUNDING_MODE = 3,
  5568. } htt_stats_sounding_tx_mode;
  5569. typedef struct {
  5570. htt_tlv_hdr_t tlv_hdr;
  5571. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5572. /* Counts number of soundings for all steering modes in each bw */
  5573. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5574. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5575. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5576. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5577. /**
  5578. * The sounding array is a 2-D array stored as an 1-D array of
  5579. * A_UINT32. The stats for a particular user/bw combination is
  5580. * referenced with the following:
  5581. *
  5582. * sounding[(user* max_bw) + bw]
  5583. *
  5584. * ... where max_bw == 4 for 160mhz
  5585. */
  5586. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5587. /* cv upload handler stats */
  5588. /** total times CV nc mismatched */
  5589. A_UINT32 cv_nc_mismatch_err;
  5590. /** total times CV has FCS error */
  5591. A_UINT32 cv_fcs_err;
  5592. /** total times CV has invalid NSS index */
  5593. A_UINT32 cv_frag_idx_mismatch;
  5594. /** total times CV has invalid SW peer ID */
  5595. A_UINT32 cv_invalid_peer_id;
  5596. /** total times CV rejected because TXBF is not setup in peer */
  5597. A_UINT32 cv_no_txbf_setup;
  5598. /** total times CV expired while in updating state */
  5599. A_UINT32 cv_expiry_in_update;
  5600. /** total times Pkt b/w exceeding the cbf_bw */
  5601. A_UINT32 cv_pkt_bw_exceed;
  5602. /** total times CV DMA not completed */
  5603. A_UINT32 cv_dma_not_done_err;
  5604. /** total times CV update to peer failed */
  5605. A_UINT32 cv_update_failed;
  5606. /* cv query stats */
  5607. /** total times CV query happened */
  5608. A_UINT32 cv_total_query;
  5609. /** total pattern based CV query */
  5610. A_UINT32 cv_total_pattern_query;
  5611. /** total BW based CV query */
  5612. A_UINT32 cv_total_bw_query;
  5613. /** incorrect encoding in CV flags */
  5614. A_UINT32 cv_invalid_bw_coding;
  5615. /** forced sounding enabled for the peer */
  5616. A_UINT32 cv_forced_sounding;
  5617. /** standalone sounding sequence on-going */
  5618. A_UINT32 cv_standalone_sounding;
  5619. /** NC of available CV lower than expected */
  5620. A_UINT32 cv_nc_mismatch;
  5621. /** feedback type different from expected */
  5622. A_UINT32 cv_fb_type_mismatch;
  5623. /** CV BW not equal to expected BW for OFDMA */
  5624. A_UINT32 cv_ofdma_bw_mismatch;
  5625. /** CV BW not greater than or equal to expected BW */
  5626. A_UINT32 cv_bw_mismatch;
  5627. /** CV pattern not matching with the expected pattern */
  5628. A_UINT32 cv_pattern_mismatch;
  5629. /** CV available is of different preamble type than expected. */
  5630. A_UINT32 cv_preamble_mismatch;
  5631. /** NR of available CV is lower than expected. */
  5632. A_UINT32 cv_nr_mismatch;
  5633. /** CV in use count has exceeded threshold and cannot be used further. */
  5634. A_UINT32 cv_in_use_cnt_exceeded;
  5635. /** A valid CV has been found. */
  5636. A_UINT32 cv_found;
  5637. /** No valid CV was found. */
  5638. A_UINT32 cv_not_found;
  5639. /** Sounding per user in 320MHz bandwidth */
  5640. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5641. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5642. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5643. /* This part can be used for new counters added for CV query/upload. */
  5644. /** non-trigger based ranging sequence on-going */
  5645. A_UINT32 cv_ntbr_sounding;
  5646. /** CV found, but upload is in progress. */
  5647. A_UINT32 cv_found_upload_in_progress;
  5648. /** Expired CV found during query. */
  5649. A_UINT32 cv_expired_during_query;
  5650. /** total times CV dma timeout happened */
  5651. A_UINT32 cv_dma_timeout_error;
  5652. /** total times CV bufs uploaded for IBF case */
  5653. A_UINT32 cv_buf_ibf_uploads;
  5654. /** total times CV bufs uploaded for EBF case */
  5655. A_UINT32 cv_buf_ebf_uploads;
  5656. /** total times CV bufs received from IPC ring */
  5657. A_UINT32 cv_buf_received;
  5658. /** total times CV bufs fed back to the IPC ring */
  5659. A_UINT32 cv_buf_fed_back;
  5660. } htt_tx_sounding_stats_tlv;
  5661. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5662. * TLV_TAGS:
  5663. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5664. */
  5665. /* NOTE:
  5666. * This structure is for documentation, and cannot be safely used directly.
  5667. * Instead, use the constituent TLV structures to fill/parse.
  5668. */
  5669. typedef struct {
  5670. htt_tx_sounding_stats_tlv sounding_tlv;
  5671. } htt_tx_sounding_stats_t;
  5672. typedef struct {
  5673. htt_tlv_hdr_t tlv_hdr;
  5674. A_UINT32 num_obss_tx_ppdu_success;
  5675. A_UINT32 num_obss_tx_ppdu_failure;
  5676. /** num_sr_tx_transmissions:
  5677. * Counter of TX done by aborting other BSS RX with spatial reuse
  5678. * (for cases where rx RSSI from other BSS is below the packet-detection
  5679. * threshold for doing spatial reuse)
  5680. */
  5681. union {
  5682. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5683. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5684. };
  5685. union {
  5686. /**
  5687. * Count the number of times the RSSI from an other-BSS signal
  5688. * is below the spatial reuse power threshold, thus providing an
  5689. * opportunity for spatial reuse since OBSS interference will be
  5690. * inconsequential.
  5691. */
  5692. A_UINT32 num_spatial_reuse_opportunities;
  5693. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5694. * This old name has been deprecated because it does not
  5695. * clearly and accurately reflect the information stored within
  5696. * this field.
  5697. * Use the new name (num_spatial_reuse_opportunities) instead of
  5698. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5699. */
  5700. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5701. };
  5702. /**
  5703. * Count of number of times OBSS frames were aborted and non-SRG
  5704. * opportunities were created. Non-SRG opportunities are created when
  5705. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5706. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5707. * allow non-SRG TX.
  5708. */
  5709. A_UINT32 num_non_srg_opportunities;
  5710. /**
  5711. * Count of number of times TX PPDU were transmitted using non-SRG
  5712. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5713. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5714. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5715. * tranmission happens.
  5716. */
  5717. A_UINT32 num_non_srg_ppdu_tried;
  5718. /**
  5719. * Count of number of times non-SRG based TX transmissions were successful
  5720. */
  5721. A_UINT32 num_non_srg_ppdu_success;
  5722. /**
  5723. * Count of number of times OBSS frames were aborted and SRG opportunities
  5724. * were created. Srg opportunities are created when incoming OBSS RSSI
  5725. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5726. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5727. * registers allow SRG TX.
  5728. */
  5729. A_UINT32 num_srg_opportunities;
  5730. /**
  5731. * Count of number of times TX PPDU were transmitted using SRG
  5732. * opportunities created.
  5733. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5734. * threshold configured in each PPDU.
  5735. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5736. * then SRG tranmission happens.
  5737. */
  5738. A_UINT32 num_srg_ppdu_tried;
  5739. /**
  5740. * Count of number of times SRG based TX transmissions were successful
  5741. */
  5742. A_UINT32 num_srg_ppdu_success;
  5743. /**
  5744. * Count of number of times PSR opportunities were created by aborting
  5745. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5746. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5747. * based spatial reuse.
  5748. */
  5749. A_UINT32 num_psr_opportunities;
  5750. /**
  5751. * Count of number of times TX PPDU were transmitted using PSR
  5752. * opportunities created.
  5753. */
  5754. A_UINT32 num_psr_ppdu_tried;
  5755. /**
  5756. * Count of number of times PSR based TX transmissions were successful.
  5757. */
  5758. A_UINT32 num_psr_ppdu_success;
  5759. /**
  5760. * Count of number of times TX PPDU per access category were transmitted
  5761. * using non-SRG opportunities created.
  5762. */
  5763. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5764. /**
  5765. * Count of number of times non-SRG based TX transmissions per access
  5766. * category were successful
  5767. */
  5768. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5769. /**
  5770. * Count of number of times TX PPDU per access category were transmitted
  5771. * using SRG opportunities created.
  5772. */
  5773. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5774. /**
  5775. * Count of number of times SRG based TX transmissions per access
  5776. * category were successful
  5777. */
  5778. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5779. /**
  5780. * Count of number of times ppdu was flushed due to ongoing OBSS
  5781. * frame duration value lesser than minimum required frame duration.
  5782. */
  5783. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5784. /**
  5785. * Count of number of times ppdu was flushed due to ppdu duration
  5786. * exceeding aborted OBSS frame duration
  5787. */
  5788. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5789. } htt_pdev_obss_pd_stats_tlv;
  5790. /* NOTE:
  5791. * This structure is for documentation, and cannot be safely used directly.
  5792. * Instead, use the constituent TLV structures to fill/parse.
  5793. */
  5794. typedef struct {
  5795. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5796. } htt_pdev_obss_pd_stats_t;
  5797. typedef struct {
  5798. htt_tlv_hdr_t tlv_hdr;
  5799. A_UINT32 pdev_id;
  5800. A_UINT32 current_head_idx;
  5801. A_UINT32 current_tail_idx;
  5802. A_UINT32 num_htt_msgs_sent;
  5803. /**
  5804. * Time in milliseconds for which the ring has been in
  5805. * its current backpressure condition
  5806. */
  5807. A_UINT32 backpressure_time_ms;
  5808. /** backpressure_hist -
  5809. * histogram showing how many times different degrees of backpressure
  5810. * duration occurred:
  5811. * Index 0 indicates the number of times ring was
  5812. * continously in backpressure state for 100 - 200ms.
  5813. * Index 1 indicates the number of times ring was
  5814. * continously in backpressure state for 200 - 300ms.
  5815. * Index 2 indicates the number of times ring was
  5816. * continously in backpressure state for 300 - 400ms.
  5817. * Index 3 indicates the number of times ring was
  5818. * continously in backpressure state for 400 - 500ms.
  5819. * Index 4 indicates the number of times ring was
  5820. * continously in backpressure state beyond 500ms.
  5821. */
  5822. A_UINT32 backpressure_hist[5];
  5823. } htt_ring_backpressure_stats_tlv;
  5824. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5825. * TLV_TAGS:
  5826. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5827. */
  5828. /* NOTE:
  5829. * This structure is for documentation, and cannot be safely used directly.
  5830. * Instead, use the constituent TLV structures to fill/parse.
  5831. */
  5832. typedef struct {
  5833. htt_sring_cmn_tlv cmn_tlv;
  5834. struct {
  5835. htt_stats_string_tlv sring_str_tlv;
  5836. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5837. } r[1]; /* variable-length array */
  5838. } htt_ring_backpressure_stats_t;
  5839. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5840. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5841. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5842. typedef struct {
  5843. htt_tlv_hdr_t tlv_hdr;
  5844. /** print_header:
  5845. * This field suggests whether the host should print a header when
  5846. * displaying the TLV (because this is the first latency_prof_stats
  5847. * TLV within a series), or if only the TLV contents should be displayed
  5848. * without a header (because this is not the first TLV within the series).
  5849. */
  5850. A_UINT32 print_header;
  5851. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5852. /** number of data values included in the tot sum */
  5853. A_UINT32 cnt;
  5854. /** time in us */
  5855. A_UINT32 min;
  5856. /** time in us */
  5857. A_UINT32 max;
  5858. A_UINT32 last;
  5859. /** time in us */
  5860. A_UINT32 tot;
  5861. /** time in us */
  5862. A_UINT32 avg;
  5863. /** hist_intvl:
  5864. * Histogram interval, i.e. the latency range covered by each
  5865. * bin of the histogram, in microsecond units.
  5866. * hist[0] counts how many latencies were between 0 to hist_intvl
  5867. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5868. * hist[2] counts how many latencies were more than 2*hist_intvl
  5869. */
  5870. A_UINT32 hist_intvl;
  5871. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5872. /** max page faults in any 1 sampling window */
  5873. A_UINT32 page_fault_max;
  5874. /** summed over all sampling windows */
  5875. A_UINT32 page_fault_total;
  5876. /** ignored_latency_count:
  5877. * ignore some of profile latency to avoid avg skewing
  5878. */
  5879. A_UINT32 ignored_latency_count;
  5880. /** interrupts_max: max interrupts within any single sampling window */
  5881. A_UINT32 interrupts_max;
  5882. /** interrupts_hist: histogram of interrupt rate
  5883. * bin0 contains the number of sampling windows that had 0 interrupts,
  5884. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5885. * bin2 contains the number of sampling windows that had > 4 interrupts
  5886. */
  5887. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5888. } htt_latency_prof_stats_tlv;
  5889. typedef struct {
  5890. htt_tlv_hdr_t tlv_hdr;
  5891. /** duration:
  5892. * Time period over which counts were gathered, units = microseconds.
  5893. */
  5894. A_UINT32 duration;
  5895. A_UINT32 tx_msdu_cnt;
  5896. A_UINT32 tx_mpdu_cnt;
  5897. A_UINT32 tx_ppdu_cnt;
  5898. A_UINT32 rx_msdu_cnt;
  5899. A_UINT32 rx_mpdu_cnt;
  5900. } htt_latency_prof_ctx_tlv;
  5901. typedef struct {
  5902. htt_tlv_hdr_t tlv_hdr;
  5903. /** count of enabled profiles */
  5904. A_UINT32 prof_enable_cnt;
  5905. } htt_latency_prof_cnt_tlv;
  5906. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5907. * TLV_TAGS:
  5908. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5909. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5910. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5911. */
  5912. /* NOTE:
  5913. * This structure is for documentation, and cannot be safely used directly.
  5914. * Instead, use the constituent TLV structures to fill/parse.
  5915. */
  5916. typedef struct {
  5917. htt_latency_prof_stats_tlv latency_prof_stat;
  5918. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5919. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5920. } htt_soc_latency_stats_t;
  5921. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5922. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5923. #define HTT_RX_SQUARE_INDEX 6
  5924. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5925. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5926. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5927. * TLV_TAGS:
  5928. * - HTT_STATS_RX_FSE_STATS_TAG
  5929. */
  5930. typedef struct {
  5931. htt_tlv_hdr_t tlv_hdr;
  5932. /**
  5933. * Number of times host requested for fse enable/disable
  5934. */
  5935. A_UINT32 fse_enable_cnt;
  5936. A_UINT32 fse_disable_cnt;
  5937. /**
  5938. * Number of times host requested for fse cache invalidation
  5939. * individual entries or full cache
  5940. */
  5941. A_UINT32 fse_cache_invalidate_entry_cnt;
  5942. A_UINT32 fse_full_cache_invalidate_cnt;
  5943. /**
  5944. * Cache hits count will increase if there is a matching flow in the cache
  5945. * There is no register for cache miss but the number of cache misses can
  5946. * be calculated as
  5947. * cache miss = (num_searches - cache_hits)
  5948. * Thus, there is no need to have a separate variable for cache misses.
  5949. * Num searches is flow search times done in the cache.
  5950. */
  5951. A_UINT32 fse_num_cache_hits_cnt;
  5952. A_UINT32 fse_num_searches_cnt;
  5953. /**
  5954. * Cache Occupancy holds 2 types of values: Peak and Current.
  5955. * 10 bins are used to keep track of peak occupancy.
  5956. * 8 of these bins represent ranges of values, while the first and last
  5957. * bins represent the extreme cases of the cache being completely empty
  5958. * or completely full.
  5959. * For the non-extreme bins, the number of cache occupancy values per
  5960. * bin is the maximum cache occupancy (128), divided by the number of
  5961. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5962. * The range of values for each histogram bins is specified below:
  5963. * Bin0 = Counter increments when cache occupancy is empty
  5964. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5965. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5966. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5967. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5968. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5969. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5970. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5971. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5972. * Bin9 = Counter increments when cache occupancy is equal to 128
  5973. * The above histogram bin definitions apply to both the peak-occupancy
  5974. * histogram and the current-occupancy histogram.
  5975. *
  5976. * @fse_cache_occupancy_peak_cnt:
  5977. * Array records periodically PEAK cache occupancy values.
  5978. * Peak Occupancy will increment only if it is greater than current
  5979. * occupancy value.
  5980. *
  5981. * @fse_cache_occupancy_curr_cnt:
  5982. * Array records periodically current cache occupancy value.
  5983. * Current Cache occupancy always holds instant snapshot of
  5984. * current number of cache entries.
  5985. **/
  5986. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5987. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5988. /**
  5989. * Square stat is sum of squares of cache occupancy to better understand
  5990. * any variation/deviation within each cache set, over a given time-window.
  5991. *
  5992. * Square stat is calculated this way:
  5993. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5994. * The cache has 16-way set associativity, so the occupancy of a
  5995. * set can vary from 0 to 16. There are 8 sets within the cache.
  5996. * Therefore, the minimum possible square value is 0, and the maximum
  5997. * possible square value is (8*16^2) / 8 = 256.
  5998. *
  5999. * 6 bins are used to keep track of square stats:
  6000. * Bin0 = increments when square of current cache occupancy is zero
  6001. * Bin1 = increments when square of current cache occupancy is within
  6002. * [1 to 50]
  6003. * Bin2 = increments when square of current cache occupancy is within
  6004. * [51 to 100]
  6005. * Bin3 = increments when square of current cache occupancy is within
  6006. * [101 to 200]
  6007. * Bin4 = increments when square of current cache occupancy is within
  6008. * [201 to 255]
  6009. * Bin5 = increments when square of current cache occupancy is 256
  6010. */
  6011. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6012. /**
  6013. * Search stats has 2 types of values: Peak Pending and Number of
  6014. * Search Pending.
  6015. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6016. * at any given time.
  6017. *
  6018. * 4 bins are used to keep track of search stats:
  6019. * Bin0 = Counter increments when there are NO pending searches
  6020. * (For peak, it will be number of pending searches greater
  6021. * than GSE command ring FIFO outstanding requests.
  6022. * For Search Pending, it will be number of pending search
  6023. * inside GSE command ring FIFO.)
  6024. * Bin1 = Counter increments when number of pending searches are within
  6025. * [1 to 2]
  6026. * Bin2 = Counter increments when number of pending searches are within
  6027. * [3 to 4]
  6028. * Bin3 = Counter increments when number of pending searches are
  6029. * greater/equal to [ >= 5]
  6030. */
  6031. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6032. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6033. } htt_rx_fse_stats_tlv;
  6034. /* NOTE:
  6035. * This structure is for documentation, and cannot be safely used directly.
  6036. * Instead, use the constituent TLV structures to fill/parse.
  6037. */
  6038. typedef struct {
  6039. htt_rx_fse_stats_tlv rx_fse_stats;
  6040. } htt_rx_fse_stats_t;
  6041. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6042. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6043. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6044. typedef struct {
  6045. htt_tlv_hdr_t tlv_hdr;
  6046. /** SU TxBF TX MCS stats */
  6047. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6048. /** Implicit BF TX MCS stats */
  6049. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6050. /** Open loop TX MCS stats */
  6051. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6052. /** SU TxBF TX NSS stats */
  6053. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6054. /** Implicit BF TX NSS stats */
  6055. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6056. /** Open loop TX NSS stats */
  6057. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6058. /** SU TxBF TX BW stats */
  6059. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6060. /** Implicit BF TX BW stats */
  6061. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6062. /** Open loop TX BW stats */
  6063. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6064. /** Legacy and OFDM TX rate stats */
  6065. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6066. /** SU TxBF TX BW stats */
  6067. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6068. /** Implicit BF TX BW stats */
  6069. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6070. /** Open loop TX BW stats */
  6071. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6072. } htt_tx_pdev_txbf_rate_stats_tlv;
  6073. typedef enum {
  6074. HTT_STATS_RC_MODE_DLSU = 0,
  6075. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6076. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6077. } htt_stats_rc_mode;
  6078. typedef struct {
  6079. A_UINT32 ppdus_tried;
  6080. A_UINT32 ppdus_ack_failed;
  6081. A_UINT32 mpdus_tried;
  6082. A_UINT32 mpdus_failed;
  6083. } htt_tx_rate_stats_t;
  6084. typedef enum {
  6085. HTT_RC_MODE_SU_OL,
  6086. HTT_RC_MODE_SU_BF,
  6087. HTT_RC_MODE_MU1_INTF,
  6088. HTT_RC_MODE_MU2_INTF,
  6089. HTT_Rc_MODE_MU3_INTF,
  6090. HTT_RC_MODE_MU4_INTF,
  6091. HTT_RC_MODE_MU5_INTF,
  6092. HTT_RC_MODE_MU6_INTF,
  6093. HTT_RC_MODE_MU7_INTF,
  6094. HTT_RC_MODE_2D_COUNT,
  6095. } HTT_RC_MODE;
  6096. typedef enum {
  6097. HTT_STATS_RU_TYPE_INVALID = 0,
  6098. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6099. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6100. } htt_stats_ru_type;
  6101. typedef struct {
  6102. htt_tlv_hdr_t tlv_hdr;
  6103. /** HTT_STATS_RC_MODE_XX */
  6104. A_UINT32 rc_mode;
  6105. A_UINT32 last_probed_mcs;
  6106. A_UINT32 last_probed_nss;
  6107. A_UINT32 last_probed_bw;
  6108. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6109. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6110. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6111. /** 320MHz extension for PER */
  6112. htt_tx_rate_stats_t per_bw320;
  6113. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6114. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6115. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6116. } htt_tx_rate_stats_per_tlv;
  6117. /* NOTE:
  6118. * This structure is for documentation, and cannot be safely used directly.
  6119. * Instead, use the constituent TLV structures to fill/parse.
  6120. */
  6121. typedef struct {
  6122. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6123. } htt_pdev_txbf_rate_stats_t;
  6124. typedef struct {
  6125. htt_tx_rate_stats_per_tlv per_stats;
  6126. } htt_tx_pdev_per_stats_t;
  6127. typedef enum {
  6128. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6129. HTT_ULTRIG_PSPOLL_TRIGGER,
  6130. HTT_ULTRIG_UAPSD_TRIGGER,
  6131. HTT_ULTRIG_11AX_TRIGGER,
  6132. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6133. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6134. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6135. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6136. typedef enum {
  6137. HTT_11AX_TRIGGER_BASIC_E = 0,
  6138. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6139. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6140. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6141. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6142. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6143. HTT_11AX_TRIGGER_BQRP_E = 6,
  6144. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6145. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6146. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6147. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6148. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6149. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6150. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6151. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6152. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6153. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6154. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6155. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6156. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6157. /* Actual resp type sent by STA for trigger
  6158. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6159. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6160. /* Counter for MCS 0-13 */
  6161. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6162. /* Counters BW 20,40,80,160,320 */
  6163. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6164. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6165. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6166. * TLV_TAGS:
  6167. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6168. */
  6169. typedef struct {
  6170. htt_tlv_hdr_t tlv_hdr;
  6171. A_UINT32 pdev_id;
  6172. /**
  6173. * Trigger Type reported by HWSCH on RX reception
  6174. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6175. */
  6176. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6177. /**
  6178. * 11AX Trigger Type on RX reception
  6179. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6180. */
  6181. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6182. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6183. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6184. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6185. /**
  6186. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6187. * Super set of num_data_ppdu_responded_per_hwq,
  6188. * num_null_delimiters_responded_per_hwq
  6189. */
  6190. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6191. /**
  6192. * Time interval between current time ms and last successful trigger RX
  6193. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6194. */
  6195. A_UINT32 last_trig_rx_time_delta_ms;
  6196. /**
  6197. * Rate Statistics for UL OFDMA
  6198. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6199. */
  6200. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6201. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6202. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6203. A_UINT32 ul_ofdma_tx_ldpc;
  6204. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6205. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6206. A_UINT32 trig_based_ppdu_tx;
  6207. A_UINT32 rbo_based_ppdu_tx;
  6208. /** Switch MU EDCA to SU EDCA Count */
  6209. A_UINT32 mu_edca_to_su_edca_switch_count;
  6210. /** Num MU EDCA applied Count */
  6211. A_UINT32 num_mu_edca_param_apply_count;
  6212. /**
  6213. * Current MU EDCA Parameters for WMM ACs
  6214. * Mode - 0 - SU EDCA, 1- MU EDCA
  6215. */
  6216. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6217. /** Contention Window minimum. Range: 1 - 10 */
  6218. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6219. /** Contention Window maximum. Range: 1 - 10 */
  6220. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6221. /** AIFS value - 0 -255 */
  6222. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6223. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6224. } htt_sta_ul_ofdma_stats_tlv;
  6225. /* NOTE:
  6226. * This structure is for documentation, and cannot be safely used directly.
  6227. * Instead, use the constituent TLV structures to fill/parse.
  6228. */
  6229. typedef struct {
  6230. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6231. } htt_sta_11ax_ul_stats_t;
  6232. typedef struct {
  6233. htt_tlv_hdr_t tlv_hdr;
  6234. /** No of Fine Timing Measurement frames transmitted successfully */
  6235. A_UINT32 tx_ftm_suc;
  6236. /**
  6237. * No of Fine Timing Measurement frames transmitted successfully
  6238. * after retry
  6239. */
  6240. A_UINT32 tx_ftm_suc_retry;
  6241. /** No of Fine Timing Measurement frames not transmitted successfully */
  6242. A_UINT32 tx_ftm_fail;
  6243. /**
  6244. * No of Fine Timing Measurement Request frames received,
  6245. * including initial, non-initial, and duplicates
  6246. */
  6247. A_UINT32 rx_ftmr_cnt;
  6248. /**
  6249. * No of duplicate Fine Timing Measurement Request frames received,
  6250. * including both initial and non-initial
  6251. */
  6252. A_UINT32 rx_ftmr_dup_cnt;
  6253. /** No of initial Fine Timing Measurement Request frames received */
  6254. A_UINT32 rx_iftmr_cnt;
  6255. /**
  6256. * No of duplicate initial Fine Timing Measurement Request frames received
  6257. */
  6258. A_UINT32 rx_iftmr_dup_cnt;
  6259. /** No of responder sessions rejected when initiator was active */
  6260. A_UINT32 initiator_active_responder_rejected_cnt;
  6261. /** Responder terminate count */
  6262. A_UINT32 responder_terminate_cnt;
  6263. A_UINT32 vdev_id;
  6264. } htt_vdev_rtt_resp_stats_tlv;
  6265. typedef struct {
  6266. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6267. } htt_vdev_rtt_resp_stats_t;
  6268. typedef struct {
  6269. htt_tlv_hdr_t tlv_hdr;
  6270. A_UINT32 vdev_id;
  6271. /**
  6272. * No of Fine Timing Measurement request frames transmitted successfully
  6273. */
  6274. A_UINT32 tx_ftmr_cnt;
  6275. /**
  6276. * No of Fine Timing Measurement request frames not transmitted successfully
  6277. */
  6278. A_UINT32 tx_ftmr_fail;
  6279. /**
  6280. * No of Fine Timing Measurement request frames transmitted successfully
  6281. * after retry
  6282. */
  6283. A_UINT32 tx_ftmr_suc_retry;
  6284. /**
  6285. * No of Fine Timing Measurement frames received, including initial,
  6286. * non-initial, and duplicates
  6287. */
  6288. A_UINT32 rx_ftm_cnt;
  6289. /** Initiator Terminate count */
  6290. A_UINT32 initiator_terminate_cnt;
  6291. /** Debug count to check the Measurement request from host */
  6292. A_UINT32 tx_meas_req_count;
  6293. } htt_vdev_rtt_init_stats_tlv;
  6294. typedef struct {
  6295. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6296. } htt_vdev_rtt_init_stats_t;
  6297. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6298. * TLV_TAGS:
  6299. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6300. */
  6301. /* NOTE:
  6302. * This structure is for documentation, and cannot be safely used directly.
  6303. * Instead, use the constituent TLV structures to fill/parse.
  6304. */
  6305. typedef struct {
  6306. htt_tlv_hdr_t tlv_hdr;
  6307. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6308. A_UINT32 pktlog_lite_drop_cnt;
  6309. /** No of pktlog payloads that were dropped in TQM path */
  6310. A_UINT32 pktlog_tqm_drop_cnt;
  6311. /** No of pktlog ppdu stats payloads that were dropped */
  6312. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6313. /** No of pktlog ppdu ctrl payloads that were dropped */
  6314. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6315. /** No of pktlog sw events payloads that were dropped */
  6316. A_UINT32 pktlog_sw_events_drop_cnt;
  6317. } htt_pktlog_and_htt_ring_stats_tlv;
  6318. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6319. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6320. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6321. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6322. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6323. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6324. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6325. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6326. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6327. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6328. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6329. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6330. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6331. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6332. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6333. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6334. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6335. do { \
  6336. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6337. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6338. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6339. } while (0)
  6340. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6341. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6342. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6343. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6344. do { \
  6345. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6346. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6347. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6348. } while (0)
  6349. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6350. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6351. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6352. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6353. do { \
  6354. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6355. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6356. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6357. } while (0)
  6358. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6359. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6360. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6361. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6362. do { \
  6363. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6364. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6365. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6366. } while (0)
  6367. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6368. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6369. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6370. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6371. do { \
  6372. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6373. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6374. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6375. } while (0)
  6376. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6377. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6378. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6379. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6380. do { \
  6381. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6382. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6383. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6384. } while (0)
  6385. enum {
  6386. HTT_STATS_PAGE_LOCKED = 0,
  6387. HTT_STATS_PAGE_UNLOCKED = 1,
  6388. HTT_STATS_NUM_PAGE_LOCK_STATES
  6389. };
  6390. /* dlPagerStats structure
  6391. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6392. typedef struct{
  6393. /** msg_dword_1 bitfields:
  6394. * async_lock : 8,
  6395. * sync_lock : 8,
  6396. * reserved : 16;
  6397. */
  6398. A_UINT32 msg_dword_1;
  6399. /** mst_dword_2 bitfields:
  6400. * total_locked_pages : 16,
  6401. * total_free_pages : 16;
  6402. */
  6403. A_UINT32 msg_dword_2;
  6404. /** msg_dword_3 bitfields:
  6405. * last_locked_page_idx : 16,
  6406. * last_unlocked_page_idx : 16;
  6407. */
  6408. A_UINT32 msg_dword_3;
  6409. struct {
  6410. A_UINT32 page_num;
  6411. A_UINT32 num_of_pages;
  6412. /** timestamp is in microsecond units, from SoC timer clock */
  6413. A_UINT32 timestamp_lsbs;
  6414. A_UINT32 timestamp_msbs;
  6415. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6416. } htt_dl_pager_stats_tlv;
  6417. /* NOTE:
  6418. * This structure is for documentation, and cannot be safely used directly.
  6419. * Instead, use the constituent TLV structures to fill/parse.
  6420. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6421. * TLV_TAGS:
  6422. * - HTT_STATS_DLPAGER_STATS_TAG
  6423. */
  6424. typedef struct {
  6425. htt_tlv_hdr_t tlv_hdr;
  6426. htt_dl_pager_stats_tlv dl_pager_stats;
  6427. } htt_dlpager_stats_t;
  6428. /*======= PHY STATS ====================*/
  6429. /*
  6430. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6431. * TLV_TAGS:
  6432. * - HTT_STATS_PHY_COUNTERS_TAG
  6433. * - HTT_STATS_PHY_STATS_TAG
  6434. */
  6435. #define HTT_MAX_RX_PKT_CNT 8
  6436. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6437. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6438. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6439. typedef enum {
  6440. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6441. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6442. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6443. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6444. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6445. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6446. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6447. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6448. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6449. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6450. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6451. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6452. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6453. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6454. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6455. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6456. } HTT_STATS_CHANNEL_FLAGS;
  6457. typedef enum {
  6458. HTT_STATS_RF_MODE_MIN = 0,
  6459. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6460. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6461. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6462. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6463. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6464. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6465. HTT_STATS_RF_MODE_INVALID = 0xff,
  6466. } HTT_STATS_RF_MODE;
  6467. typedef enum {
  6468. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6469. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6470. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6471. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6472. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6473. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6474. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6475. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6476. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6477. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6478. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6479. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6480. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6481. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6482. /* 0x00004000, 0x00008000 reserved */
  6483. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6484. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6485. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6486. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6487. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6488. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6489. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6490. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6491. } HTT_STATS_RESET_CAUSE;
  6492. typedef enum {
  6493. HTT_CHANNEL_RATE_FULL,
  6494. HTT_CHANNEL_RATE_HALF,
  6495. HTT_CHANNEL_RATE_QUARTER,
  6496. HTT_CHANNEL_RATE_COUNT
  6497. } HTT_CHANNEL_RATE;
  6498. typedef enum {
  6499. HTT_PHY_BW_IDX_20MHz = 0,
  6500. HTT_PHY_BW_IDX_40MHz = 1,
  6501. HTT_PHY_BW_IDX_80MHz = 2,
  6502. HTT_PHY_BW_IDX_80Plus80 = 3,
  6503. HTT_PHY_BW_IDX_160MHz = 4,
  6504. HTT_PHY_BW_IDX_10MHz = 5,
  6505. HTT_PHY_BW_IDX_5MHz = 6,
  6506. HTT_PHY_BW_IDX_165MHz = 7,
  6507. } HTT_PHY_BW_IDX;
  6508. typedef enum {
  6509. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6510. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6511. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6512. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6513. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6514. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6515. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6516. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6517. } HTT_WHAL_CONFIG;
  6518. typedef struct {
  6519. htt_tlv_hdr_t tlv_hdr;
  6520. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6521. A_UINT32 rx_ofdma_timing_err_cnt;
  6522. /** rx_cck_fail_cnt:
  6523. * number of cck error counts due to rx reception failure because of
  6524. * timing error in cck
  6525. */
  6526. A_UINT32 rx_cck_fail_cnt;
  6527. /** number of times tx abort initiated by mac */
  6528. A_UINT32 mactx_abort_cnt;
  6529. /** number of times rx abort initiated by mac */
  6530. A_UINT32 macrx_abort_cnt;
  6531. /** number of times tx abort initiated by phy */
  6532. A_UINT32 phytx_abort_cnt;
  6533. /** number of times rx abort initiated by phy */
  6534. A_UINT32 phyrx_abort_cnt;
  6535. /** number of rx defered count initiated by phy */
  6536. A_UINT32 phyrx_defer_abort_cnt;
  6537. /** number of sizing events generated at LSTF */
  6538. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6539. /** number of sizing events generated at non-legacy LTF */
  6540. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6541. /** rx_pkt_cnt -
  6542. * Received EOP (end-of-packet) count per packet type;
  6543. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6544. * [6-7]=RSVD
  6545. */
  6546. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6547. /** rx_pkt_crc_pass_cnt -
  6548. * Received EOP (end-of-packet) count per packet type;
  6549. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6550. * [6-7]=RSVD
  6551. */
  6552. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6553. /** per_blk_err_cnt -
  6554. * Error count per error source;
  6555. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6556. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6557. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6558. * [13-19]=RSVD
  6559. */
  6560. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6561. /** rx_ota_err_cnt -
  6562. * RXTD OTA (over-the-air) error count per error reason;
  6563. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6564. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6565. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6566. * [8] = coarse timing timeout error
  6567. * [9-13]=RSVD
  6568. */
  6569. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6570. } htt_phy_counters_tlv;
  6571. typedef struct {
  6572. htt_tlv_hdr_t tlv_hdr;
  6573. /** per chain hw noise floor values in dBm */
  6574. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6575. /** number of false radars detected */
  6576. A_UINT32 false_radar_cnt;
  6577. /** number of channel switches happened due to radar detection */
  6578. A_UINT32 radar_cs_cnt;
  6579. /** ani_level -
  6580. * ANI level (noise interference) corresponds to the channel
  6581. * the desense levels range from -5 to 15 in dB units,
  6582. * higher values indicating more noise interference.
  6583. */
  6584. A_INT32 ani_level;
  6585. /** running time in minutes since FW boot */
  6586. A_UINT32 fw_run_time;
  6587. /** per chain runtime noise floor values in dBm */
  6588. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6589. } htt_phy_stats_tlv;
  6590. typedef struct {
  6591. htt_tlv_hdr_t tlv_hdr;
  6592. /** current pdev_id */
  6593. A_UINT32 pdev_id;
  6594. /** current channel information */
  6595. A_UINT32 chan_mhz;
  6596. /** center_freq1, center_freq2 in mhz */
  6597. A_UINT32 chan_band_center_freq1;
  6598. A_UINT32 chan_band_center_freq2;
  6599. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6600. A_UINT32 chan_phy_mode;
  6601. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6602. A_UINT32 chan_flags;
  6603. /** channel Num updated to virtual phybase */
  6604. A_UINT32 chan_num;
  6605. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6606. A_UINT32 reset_cause;
  6607. /** Cause for the previous phy reset */
  6608. A_UINT32 prev_reset_cause;
  6609. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6610. A_UINT32 phy_warm_reset_src;
  6611. /** rxGain Table selection mode - register settings
  6612. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6613. */
  6614. A_UINT32 rx_gain_tbl_mode;
  6615. /** current xbar value - perchain analog to digital idx mapping */
  6616. A_UINT32 xbar_val;
  6617. /** Flag to indicate forced calibration */
  6618. A_UINT32 force_calibration;
  6619. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6620. A_UINT32 phyrf_mode;
  6621. /* PDL phyInput stats */
  6622. /** homechannel flag
  6623. * 1- Homechan, 0 - scan channel
  6624. */
  6625. A_UINT32 phy_homechan;
  6626. /** Tx and Rx chainmask */
  6627. A_UINT32 phy_tx_ch_mask;
  6628. A_UINT32 phy_rx_ch_mask;
  6629. /** INI masks - to decide the INI registers to be loaded on a reset */
  6630. A_UINT32 phybb_ini_mask;
  6631. A_UINT32 phyrf_ini_mask;
  6632. /** DFS,ADFS/Spectral scan enable masks */
  6633. A_UINT32 phy_dfs_en_mask;
  6634. A_UINT32 phy_sscan_en_mask;
  6635. A_UINT32 phy_synth_sel_mask;
  6636. A_UINT32 phy_adfs_freq;
  6637. /** CCK FIR settings
  6638. * register settings - filter coefficients for Iqs conversion
  6639. * [31:24] = FIR_COEFF_3_0
  6640. * [23:16] = FIR_COEFF_2_0
  6641. * [15:8] = FIR_COEFF_1_0
  6642. * [7:0] = FIR_COEFF_0_0
  6643. */
  6644. A_UINT32 cck_fir_settings;
  6645. /** dynamic primary channel index
  6646. * primary 20MHz channel index on the current channel BW
  6647. */
  6648. A_UINT32 phy_dyn_pri_chan;
  6649. /**
  6650. * Current CCA detection threshold
  6651. * dB above noisefloor req for CCA
  6652. * Register settings for all subbands
  6653. */
  6654. A_UINT32 cca_thresh;
  6655. /**
  6656. * status for dynamic CCA adjustment
  6657. * 0-disabled, 1-enabled
  6658. */
  6659. A_UINT32 dyn_cca_status;
  6660. /** RXDEAF Register value
  6661. * rxdesense_thresh_sw - VREG Register
  6662. * rxdesense_thresh_hw - PHY Register
  6663. */
  6664. A_UINT32 rxdesense_thresh_sw;
  6665. A_UINT32 rxdesense_thresh_hw;
  6666. /** Current PHY Bandwidth -
  6667. * values are specified by the HTT_PHY_BW_IDX enum type
  6668. */
  6669. A_UINT32 phy_bw_code;
  6670. /** Current channel operating rate -
  6671. * values are specified by the HTT_CHANNEL_RATE enum type
  6672. */
  6673. A_UINT32 phy_rate_mode;
  6674. /** current channel operating band
  6675. * 0 - 5G; 1 - 2G; 2 -6G
  6676. */
  6677. A_UINT32 phy_band_code;
  6678. /** microcode processor virtual phy base address -
  6679. * provided only for debug
  6680. */
  6681. A_UINT32 phy_vreg_base;
  6682. /** microcode processor virtual phy base ext address -
  6683. * provided only for debug
  6684. */
  6685. A_UINT32 phy_vreg_base_ext;
  6686. /** HW LUT table configuration for home/scan channel -
  6687. * provided only for debug
  6688. */
  6689. A_UINT32 cur_table_index;
  6690. /** SW configuration flag for PHY reset and Calibrations -
  6691. * values are specified by the HTT_WHAL_CONFIG enum type
  6692. */
  6693. A_UINT32 whal_config_flag;
  6694. } htt_phy_reset_stats_tlv;
  6695. typedef struct {
  6696. htt_tlv_hdr_t tlv_hdr;
  6697. /** current pdev_id */
  6698. A_UINT32 pdev_id;
  6699. /** ucode PHYOFF pass/failure count */
  6700. A_UINT32 cf_active_low_fail_cnt;
  6701. A_UINT32 cf_active_low_pass_cnt;
  6702. /** PHYOFF count attempted through ucode VREG */
  6703. A_UINT32 phy_off_through_vreg_cnt;
  6704. /** Force calibration count */
  6705. A_UINT32 force_calibration_cnt;
  6706. /** phyoff count during rfmode switch */
  6707. A_UINT32 rf_mode_switch_phy_off_cnt;
  6708. /** Temperature based recalibration count */
  6709. A_UINT32 temperature_recal_cnt;
  6710. } htt_phy_reset_counters_tlv;
  6711. /* Considering 320 MHz maximum 16 power levels */
  6712. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6713. typedef struct {
  6714. htt_tlv_hdr_t tlv_hdr;
  6715. /** current pdev_id */
  6716. A_UINT32 pdev_id;
  6717. /** Tranmsit power control scaling related configurations */
  6718. A_UINT32 tx_power_scale;
  6719. A_UINT32 tx_power_scale_db;
  6720. /** Minimum negative tx power supported by the target */
  6721. A_INT32 min_negative_tx_power;
  6722. /** current configured CTL domain */
  6723. A_UINT32 reg_ctl_domain;
  6724. /** Regulatory power information for the current channel */
  6725. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6726. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6727. /** channel max regulatory power in 0.5dB */
  6728. A_UINT32 twice_max_rd_power;
  6729. /** current channel and home channel's maximum possible tx power */
  6730. A_INT32 max_tx_power;
  6731. A_INT32 home_max_tx_power;
  6732. /** channel's Power Spectral Density */
  6733. A_UINT32 psd_power;
  6734. /** channel's EIRP power */
  6735. A_UINT32 eirp_power;
  6736. /** 6G channel power mode
  6737. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6738. */
  6739. A_UINT32 power_type_6ghz;
  6740. /** sub-band channels and corresponding Tx-power */
  6741. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6742. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6743. } htt_phy_tpc_stats_tlv;
  6744. /* NOTE:
  6745. * This structure is for documentation, and cannot be safely used directly.
  6746. * Instead, use the constituent TLV structures to fill/parse.
  6747. */
  6748. typedef struct {
  6749. htt_phy_counters_tlv phy_counters;
  6750. htt_phy_stats_tlv phy_stats;
  6751. htt_phy_reset_counters_tlv phy_reset_counters;
  6752. htt_phy_reset_stats_tlv phy_reset_stats;
  6753. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6754. } htt_phy_counters_and_phy_stats_t;
  6755. /* NOTE:
  6756. * This structure is for documentation, and cannot be safely used directly.
  6757. * Instead, use the constituent TLV structures to fill/parse.
  6758. */
  6759. typedef struct {
  6760. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6761. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6762. } htt_vdevs_txrx_stats_t;
  6763. typedef struct {
  6764. A_UINT32
  6765. success: 16,
  6766. fail: 16;
  6767. } htt_stats_strm_gen_mpdus_cntr_t;
  6768. typedef struct {
  6769. /* MSDU queue identification */
  6770. A_UINT32
  6771. peer_id: 16,
  6772. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6773. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6774. reserved: 8;
  6775. } htt_stats_strm_msdu_queue_id;
  6776. typedef struct {
  6777. htt_tlv_hdr_t tlv_hdr;
  6778. htt_stats_strm_msdu_queue_id queue_id;
  6779. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6780. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6781. } htt_stats_strm_gen_mpdus_tlv_t;
  6782. typedef struct {
  6783. htt_tlv_hdr_t tlv_hdr;
  6784. htt_stats_strm_msdu_queue_id queue_id;
  6785. struct {
  6786. A_UINT32
  6787. timestamp_prior_ms: 16,
  6788. timestamp_now_ms: 16;
  6789. A_UINT32
  6790. interval_spec_ms: 16,
  6791. margin_ms: 16;
  6792. } svc_interval;
  6793. struct {
  6794. A_UINT32
  6795. /* consumed_bytes_orig:
  6796. * Raw count (actually estimate) of how many bytes were removed
  6797. * from the MSDU queue by the GEN_MPDUS operation.
  6798. */
  6799. consumed_bytes_orig: 16,
  6800. /* consumed_bytes_final:
  6801. * Adjusted count of removed bytes that incorporates normalizing
  6802. * by the actual service interval compared to the expected
  6803. * service interval.
  6804. * This allows the burst size computation to be independent of
  6805. * whether the target is doing GEN_MPDUS at only the service
  6806. * interval, or substantially more often than the service
  6807. * interval.
  6808. * consumed_bytes_final = consumed_bytes_orig /
  6809. * (svc_interval / ref_svc_interval)
  6810. */
  6811. consumed_bytes_final: 16;
  6812. A_UINT32
  6813. remaining_bytes: 16,
  6814. reserved: 16;
  6815. A_UINT32
  6816. burst_size_spec: 16,
  6817. margin_bytes: 16;
  6818. } burst_size;
  6819. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6820. typedef struct {
  6821. htt_tlv_hdr_t tlv_hdr;
  6822. A_UINT32 reset_count;
  6823. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6824. A_UINT32 reset_time_lo_ms;
  6825. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6826. A_UINT32 reset_time_hi_ms;
  6827. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6828. A_UINT32 disengage_time_lo_ms;
  6829. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6830. A_UINT32 disengage_time_hi_ms;
  6831. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6832. A_UINT32 engage_time_lo_ms;
  6833. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6834. A_UINT32 engage_time_hi_ms;
  6835. A_UINT32 disengage_count;
  6836. A_UINT32 engage_count;
  6837. A_UINT32 drain_dest_ring_mask;
  6838. } htt_dmac_reset_stats_tlv;
  6839. /* Support up to 640 MHz mode for future expansion */
  6840. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6841. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6842. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6843. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6844. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6845. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6846. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6847. do { \
  6848. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6849. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6850. } while (0)
  6851. /*
  6852. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6853. */
  6854. typedef struct {
  6855. htt_tlv_hdr_t tlv_hdr;
  6856. /**
  6857. * BIT [ 7 : 0] :- mac_id
  6858. * BIT [31 : 8] :- reserved
  6859. */
  6860. union {
  6861. struct {
  6862. A_UINT32 mac_id: 8,
  6863. reserved: 24;
  6864. };
  6865. A_UINT32 mac_id__word;
  6866. };
  6867. /*
  6868. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6869. */
  6870. A_UINT32 direction;
  6871. /*
  6872. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6873. *
  6874. * Note that for although OFDM rates don't technically support
  6875. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6876. * utilized for OFDM legacy duplicate packets, which are also used during
  6877. * puncturing sequences.
  6878. */
  6879. A_UINT32 preamble;
  6880. /*
  6881. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6882. */
  6883. A_UINT32 ppdu_type;
  6884. /*
  6885. * Indicates the number of valid elements in the
  6886. * "num_subbands_used_cnt" array, and must be <=
  6887. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6888. *
  6889. * Also indicates how many bits in the last_used_pattern_mask may be
  6890. * non-zero.
  6891. */
  6892. A_UINT32 subband_count;
  6893. /*
  6894. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6895. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6896. *
  6897. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6898. */
  6899. A_UINT32 last_used_pattern_mask;
  6900. /*
  6901. * Number of array elements with valid values is equal to "subband_count".
  6902. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6903. * remaining elements will be implicitly set to 0x0.
  6904. *
  6905. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6906. * and the counter value at that index is the number of times that subband
  6907. * count was used.
  6908. *
  6909. * The count is incremented once for each OTA PPDU transmitted / received.
  6910. */
  6911. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6912. } htt_pdev_puncture_stats_tlv;
  6913. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  6914. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  6915. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  6916. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  6917. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  6918. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  6919. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  6920. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  6921. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  6922. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  6923. do { \
  6924. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  6925. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  6926. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  6927. } while (0)
  6928. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  6929. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  6930. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  6931. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  6932. do { \
  6933. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  6934. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  6935. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  6936. } while (0)
  6937. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  6938. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  6939. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  6940. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  6941. do { \
  6942. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  6943. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  6944. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  6945. } while (0)
  6946. typedef struct {
  6947. htt_tlv_hdr_t tlv_hdr;
  6948. union {
  6949. struct {
  6950. A_UINT32 peer_assoc_ipc_recvd : 6,
  6951. sched_peer_delete_recvd : 6,
  6952. mld_ast_index : 16,
  6953. reserved : 4;
  6954. };
  6955. A_UINT32 msg_dword_1;
  6956. };
  6957. } htt_ml_peer_ext_details_tlv;
  6958. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  6959. #define HTT_ML_LINK_INFO_VALID_S 0
  6960. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  6961. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  6962. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  6963. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  6964. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  6965. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  6966. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  6967. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  6968. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  6969. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  6970. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  6971. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  6972. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  6973. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  6974. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  6975. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  6976. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  6977. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  6978. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  6979. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  6980. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  6981. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  6982. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  6983. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  6984. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  6985. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  6986. HTT_ML_LINK_INFO_VALID_S)
  6987. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  6988. do { \
  6989. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  6990. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  6991. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  6992. } while (0)
  6993. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  6994. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  6995. HTT_ML_LINK_INFO_ACTIVE_S)
  6996. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  6997. do { \
  6998. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  6999. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7000. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7001. } while (0)
  7002. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7003. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7004. HTT_ML_LINK_INFO_PRIMARY_S)
  7005. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7006. do { \
  7007. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7008. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7009. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7010. } while (0)
  7011. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7012. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7013. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7014. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7015. do { \
  7016. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7017. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7018. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7019. } while (0)
  7020. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7021. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7022. HTT_ML_LINK_INFO_CHIP_ID_S)
  7023. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7024. do { \
  7025. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7026. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7027. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7028. } while (0)
  7029. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7030. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7031. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7032. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7033. do { \
  7034. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7035. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7036. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7037. } while (0)
  7038. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7039. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7040. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7041. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7042. do { \
  7043. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7044. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7045. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7046. } while (0)
  7047. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7048. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7049. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7050. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7051. do { \
  7052. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7053. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7054. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7055. } while (0)
  7056. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7057. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7058. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7059. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7060. do { \
  7061. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7062. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7063. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7064. } while (0)
  7065. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7066. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7067. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7068. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7069. do { \
  7070. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7071. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7072. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7073. } while (0)
  7074. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7075. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7076. HTT_ML_LINK_INFO_INITIALIZED_S)
  7077. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7078. do { \
  7079. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7080. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7081. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7082. } while (0)
  7083. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7084. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7085. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7086. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7087. do { \
  7088. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7089. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7090. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7091. } while (0)
  7092. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7093. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7094. HTT_ML_LINK_INFO_VDEV_ID_S)
  7095. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7096. do { \
  7097. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7098. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7099. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7100. } while (0)
  7101. typedef struct {
  7102. htt_tlv_hdr_t tlv_hdr;
  7103. union {
  7104. struct {
  7105. A_UINT32 valid : 1,
  7106. active : 1,
  7107. primary : 1,
  7108. assoc_link : 1,
  7109. chip_id : 3,
  7110. ieee_link_id : 8,
  7111. hw_link_id : 3,
  7112. logical_link_id : 2,
  7113. master_link : 1,
  7114. anchor_link : 1,
  7115. initialized : 1,
  7116. reserved : 9;
  7117. };
  7118. A_UINT32 msg_dword_1;
  7119. };
  7120. union {
  7121. struct {
  7122. A_UINT32 sw_peer_id : 16,
  7123. vdev_id : 8,
  7124. reserved1 : 8;
  7125. };
  7126. A_UINT32 msg_dword_2;
  7127. };
  7128. A_UINT32 primary_tid_mask;
  7129. } htt_ml_link_info_tlv;
  7130. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7131. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7132. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7133. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7134. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7135. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7136. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7137. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7138. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7139. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7140. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7141. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7142. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7143. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7144. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7145. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7146. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7147. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7148. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7149. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7150. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7151. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7152. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7153. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7154. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7155. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7156. do { \
  7157. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7158. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7159. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7160. } while (0)
  7161. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7162. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7163. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7164. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7165. do { \
  7166. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7167. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7168. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7169. } while (0)
  7170. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7171. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7172. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7173. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7174. do { \
  7175. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7176. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7177. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7178. } while (0)
  7179. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7180. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7181. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7182. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7183. do { \
  7184. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7185. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7186. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7187. } while (0)
  7188. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7189. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7190. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7191. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7192. do { \
  7193. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7194. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7195. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7196. } while (0)
  7197. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7198. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7199. HTT_ML_PEER_DETAILS_NON_STR_S)
  7200. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7201. do { \
  7202. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7203. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7204. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7205. } while (0)
  7206. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7207. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7208. HTT_ML_PEER_DETAILS_EMLSR_S)
  7209. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7210. do { \
  7211. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7212. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7213. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7214. } while (0)
  7215. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7216. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7217. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7218. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7219. do { \
  7220. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7221. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7222. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7223. } while (0)
  7224. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7225. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7226. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7227. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7228. do { \
  7229. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7230. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7231. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7232. } while (0)
  7233. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7234. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7235. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7236. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7237. do { \
  7238. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7239. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7240. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7241. } while (0)
  7242. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7243. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7244. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7245. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7246. do { \
  7247. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7248. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7249. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7250. } while (0)
  7251. typedef struct {
  7252. htt_tlv_hdr_t tlv_hdr;
  7253. htt_mac_addr remote_mld_mac_addr;
  7254. union {
  7255. struct {
  7256. A_UINT32 num_links : 2,
  7257. ml_peer_id : 12,
  7258. primary_link_idx : 3,
  7259. primary_chip_id : 2,
  7260. link_init_count : 3,
  7261. non_str : 1,
  7262. emlsr : 1,
  7263. is_sta_ko : 1,
  7264. num_local_links : 2,
  7265. allocated : 1,
  7266. reserved : 4;
  7267. };
  7268. A_UINT32 msg_dword_1;
  7269. };
  7270. union {
  7271. struct {
  7272. A_UINT32 participating_chips_bitmap : 8,
  7273. reserved1 : 24;
  7274. };
  7275. A_UINT32 msg_dword_2;
  7276. };
  7277. /*
  7278. * ml_peer_flags is an opaque field that cannot be interpreted by
  7279. * the host; it is only for off-line debug.
  7280. */
  7281. A_UINT32 ml_peer_flags;
  7282. } htt_ml_peer_details_tlv;
  7283. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7284. * TLV_TAGS:
  7285. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7286. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7287. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7288. */
  7289. /* NOTE:
  7290. * This structure is for documentation, and cannot be safely used directly.
  7291. * Instead, use the constituent TLV structures to fill/parse.
  7292. */
  7293. typedef struct _htt_ml_peer_stats {
  7294. htt_ml_peer_details_tlv ml_peer_details;
  7295. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7296. htt_ml_link_info_tlv ml_link_info[];
  7297. } htt_ml_peer_stats_t;
  7298. /*
  7299. * ODD Mandatory Stats are grouped together from all the exisitng different
  7300. * stats, to form a set of stats that will be used by the ODD application to
  7301. * post the stats to the cloud instead of polling for the individual stats.
  7302. * This is done to avoid non-mandatory stats to be polled as the data will not
  7303. * be required in the recipes derivation.
  7304. * Rather than the host simply printing the ODD stats, the ODD application
  7305. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7306. */
  7307. typedef struct {
  7308. htt_tlv_hdr_t tlv_hdr;
  7309. A_UINT32 hw_queued;
  7310. A_UINT32 hw_reaped;
  7311. A_UINT32 hw_paused;
  7312. A_UINT32 hw_filt;
  7313. A_UINT32 seq_posted;
  7314. A_UINT32 seq_completed;
  7315. A_UINT32 underrun;
  7316. A_UINT32 hw_flush;
  7317. A_UINT32 next_seq_posted_dsr;
  7318. A_UINT32 seq_posted_isr;
  7319. A_UINT32 mpdu_cnt_fcs_ok;
  7320. A_UINT32 mpdu_cnt_fcs_err;
  7321. A_UINT32 msdu_count_tqm;
  7322. A_UINT32 mpdu_count_tqm;
  7323. A_UINT32 mpdus_ack_failed;
  7324. A_UINT32 num_data_ppdus_tried_ota;
  7325. A_UINT32 ppdu_ok;
  7326. A_UINT32 num_total_ppdus_tried_ota;
  7327. A_UINT32 thermal_suspend_cnt;
  7328. A_UINT32 dfs_suspend_cnt;
  7329. A_UINT32 tx_abort_suspend_cnt;
  7330. A_UINT32 suspended_txq_mask;
  7331. A_UINT32 last_suspend_reason;
  7332. A_UINT32 seq_failed_queueing;
  7333. A_UINT32 seq_restarted;
  7334. A_UINT32 seq_txop_repost_stop;
  7335. A_UINT32 next_seq_cancel;
  7336. A_UINT32 seq_min_msdu_repost_stop;
  7337. A_UINT32 total_phy_err_cnt;
  7338. A_UINT32 ppdu_recvd;
  7339. A_UINT32 tcp_msdu_cnt;
  7340. A_UINT32 tcp_ack_msdu_cnt;
  7341. A_UINT32 udp_msdu_cnt;
  7342. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7343. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7344. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7345. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7346. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7347. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7348. A_UINT32 rx_suspend_cnt;
  7349. A_UINT32 rx_suspend_fail_cnt;
  7350. A_UINT32 rx_resume_cnt;
  7351. A_UINT32 rx_resume_fail_cnt;
  7352. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7353. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7354. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7355. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7356. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7357. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7358. A_UINT32 hwq_video_mpdu_tried_cnt;
  7359. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7360. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7361. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7362. A_UINT32 hwq_video_mpdu_queued_cnt;
  7363. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7364. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7365. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7366. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7367. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7368. A_UINT32 pdev_resets;
  7369. A_UINT32 phy_warm_reset;
  7370. A_UINT32 hwsch_reset_count;
  7371. A_UINT32 phy_warm_reset_ucode_trig;
  7372. A_UINT32 mac_cold_reset;
  7373. A_UINT32 mac_warm_reset;
  7374. A_UINT32 mac_warm_reset_restore_cal;
  7375. A_UINT32 phy_warm_reset_m3_ssr;
  7376. A_UINT32 fw_rx_rings_reset;
  7377. A_UINT32 tx_flush;
  7378. A_UINT32 hwsch_dev_reset_war;
  7379. A_UINT32 mac_cold_reset_restore_cal;
  7380. A_UINT32 mac_only_reset;
  7381. A_UINT32 mac_sfm_reset;
  7382. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7383. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7384. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7385. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7386. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7387. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7388. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7389. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7390. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7391. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7392. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7393. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7394. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7395. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7396. A_UINT32 rts_cnt;
  7397. A_UINT32 rts_success;
  7398. } htt_odd_mandatory_pdev_stats_tlv;
  7399. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7400. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7401. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7402. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7403. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7404. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7405. do { \
  7406. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7407. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7408. } while (0)
  7409. typedef struct {
  7410. htt_tlv_hdr_t tlv_hdr;
  7411. /**
  7412. * BIT [ 7 : 0] :- mac_id
  7413. * BIT [31 : 8] :- reserved
  7414. */
  7415. union {
  7416. struct {
  7417. A_UINT32 mac_id: 8,
  7418. reserved: 24;
  7419. };
  7420. A_UINT32 mac_id__word;
  7421. };
  7422. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7423. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7424. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7425. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7426. /** Num of instances where rate based DL OFDMA status = PROBING */
  7427. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7428. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7429. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7430. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7431. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7432. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7433. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7434. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7435. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7436. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7437. #endif /* __HTT_STATS_H__ */