dp_ipa.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_ipa.h"
  30. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  31. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  32. /**
  33. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  34. * @soc: data path instance
  35. * @pdev: core txrx pdev context
  36. *
  37. * Free allocated TX buffers with WBM SRNG
  38. *
  39. * Return: none
  40. */
  41. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  42. {
  43. int idx;
  44. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  45. if (soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx]) {
  46. qdf_nbuf_free((qdf_nbuf_t)
  47. (soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx]));
  48. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  49. (void *)NULL;
  50. }
  51. }
  52. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  53. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  54. }
  55. /**
  56. * dp_rx_ipa_uc_detach - free autonomy RX resources
  57. * @soc: data path instance
  58. * @pdev: core txrx pdev context
  59. *
  60. * This function will detach DP RX into main device context
  61. * will free DP Rx resources.
  62. *
  63. * Return: none
  64. */
  65. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  66. {
  67. }
  68. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  69. {
  70. /* TX resource detach */
  71. dp_tx_ipa_uc_detach(soc, pdev);
  72. /* RX resource detach */
  73. dp_rx_ipa_uc_detach(soc, pdev);
  74. return QDF_STATUS_SUCCESS; /* success */
  75. }
  76. /**
  77. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  78. * @soc: data path instance
  79. * @pdev: Physical device handle
  80. *
  81. * Allocate TX buffer from non-cacheable memory
  82. * Attache allocated TX buffers with WBM SRNG
  83. *
  84. * Return: int
  85. */
  86. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  87. {
  88. uint32_t tx_buffer_count;
  89. uint32_t ring_base_align = 8;
  90. qdf_dma_addr_t buffer_paddr;
  91. struct hal_srng *wbm_srng =
  92. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  93. struct hal_srng_params srng_params;
  94. uint32_t paddr_lo;
  95. uint32_t paddr_hi;
  96. void *ring_entry;
  97. int num_entries;
  98. qdf_nbuf_t nbuf;
  99. int retval = QDF_STATUS_SUCCESS;
  100. /*
  101. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  102. * unsigned int uc_tx_buf_sz =
  103. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  104. */
  105. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  106. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  107. hal_get_srng_params(soc->hal_soc, (void *)wbm_srng, &srng_params);
  108. num_entries = srng_params.num_entries;
  109. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  110. "%s: requested %d buffers to be posted to wbm ring",
  111. __func__, num_entries);
  112. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  113. qdf_mem_malloc(num_entries *
  114. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  115. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  116. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  117. "%s: IPA WBM Ring Tx buf pool vaddr alloc fail",
  118. __func__);
  119. return -ENOMEM;
  120. }
  121. hal_srng_access_start(soc->hal_soc, (void *)wbm_srng);
  122. /*
  123. * Allocate Tx buffers as many as possible
  124. * Populate Tx buffers into WBM2IPA ring
  125. * This initial buffer population will simulate H/W as source ring,
  126. * and update HP
  127. */
  128. for (tx_buffer_count = 0;
  129. tx_buffer_count < num_entries - 1; tx_buffer_count++) {
  130. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  131. if (!nbuf)
  132. break;
  133. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  134. (void *)wbm_srng);
  135. if (!ring_entry) {
  136. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  137. "%s: Failed to get WBM ring entry",
  138. __func__);
  139. qdf_nbuf_free(nbuf);
  140. break;
  141. }
  142. qdf_nbuf_map_single(soc->osdev, nbuf,
  143. QDF_DMA_BIDIRECTIONAL);
  144. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  145. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  146. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  147. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  148. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  149. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  150. HAL_WBM_SW0_BM_ID));
  151. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  152. = (void *)nbuf;
  153. }
  154. hal_srng_access_end(soc->hal_soc, wbm_srng);
  155. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  156. if (tx_buffer_count) {
  157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  158. "%s: IPA WDI TX buffer: %d allocated",
  159. __func__, tx_buffer_count);
  160. } else {
  161. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  162. "%s: No IPA WDI TX buffer allocated",
  163. __func__);
  164. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  165. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  166. retval = -ENOMEM;
  167. }
  168. return retval;
  169. }
  170. /**
  171. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  172. * @soc: data path instance
  173. * @pdev: core txrx pdev context
  174. *
  175. * This function will attach a DP RX instance into the main
  176. * device (SOC) context.
  177. *
  178. * Return: QDF_STATUS_SUCCESS: success
  179. * QDF_STATUS_E_RESOURCES: Error return
  180. */
  181. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  182. {
  183. return QDF_STATUS_SUCCESS;
  184. }
  185. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  186. {
  187. int error;
  188. /* TX resource attach */
  189. error = dp_tx_ipa_uc_attach(soc, pdev);
  190. if (error) {
  191. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  192. "%s: DP IPA UC TX attach fail code %d",
  193. __func__, error);
  194. return error;
  195. }
  196. /* RX resource attach */
  197. error = dp_rx_ipa_uc_attach(soc, pdev);
  198. if (error) {
  199. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  200. "%s: DP IPA UC RX attach fail code %d",
  201. __func__, error);
  202. dp_tx_ipa_uc_detach(soc, pdev);
  203. return error;
  204. }
  205. return QDF_STATUS_SUCCESS; /* success */
  206. }
  207. /*
  208. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  209. * @soc: data path SoC handle
  210. *
  211. * Return: none
  212. */
  213. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  214. struct dp_pdev *pdev)
  215. {
  216. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  217. struct hal_srng *hal_srng;
  218. struct hal_srng_params srng_params;
  219. qdf_dma_addr_t hp_addr;
  220. unsigned long addr_offset, dev_base_paddr;
  221. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  222. hal_srng = soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  223. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  224. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  225. srng_params.ring_base_paddr;
  226. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  227. srng_params.ring_base_vaddr;
  228. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  229. (srng_params.num_entries * srng_params.entry_size) << 2;
  230. /*
  231. * For the register backed memory addresses, use the scn->mem_pa to
  232. * calculate the physical address of the shadow registers
  233. */
  234. dev_base_paddr =
  235. (unsigned long)
  236. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  237. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  238. (unsigned long)(hal_soc->dev_base_addr);
  239. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  240. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  241. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  242. "%s: addr_offset=%x, dev_base_paddr=%x, ipa_tcl_hp_paddr=%x",
  243. __func__, (unsigned int)addr_offset,
  244. (unsigned int)dev_base_paddr,
  245. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr));
  246. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  247. hal_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  248. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  249. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  250. srng_params.ring_base_paddr;
  251. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  252. srng_params.ring_base_vaddr;
  253. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  254. (srng_params.num_entries * srng_params.entry_size) << 2;
  255. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  256. (unsigned long)(hal_soc->dev_base_addr);
  257. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  258. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  259. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  260. "%s: addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x",
  261. __func__, (unsigned int)addr_offset,
  262. (unsigned int)dev_base_paddr,
  263. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr));
  264. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  265. hal_srng = soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  266. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  267. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  268. srng_params.ring_base_paddr;
  269. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  270. srng_params.ring_base_vaddr;
  271. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  272. (srng_params.num_entries * srng_params.entry_size) << 2;
  273. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  274. (unsigned long)(hal_soc->dev_base_addr);
  275. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  276. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  277. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  278. "%s: addr_offset=%x, dev_base_paddr=%x, ipa_reo_tp_paddr=%x",
  279. __func__, (unsigned int)addr_offset,
  280. (unsigned int)dev_base_paddr,
  281. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr));
  282. hal_srng = pdev->rx_refill_buf_ring2.hal_srng;
  283. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  284. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  285. srng_params.ring_base_paddr;
  286. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  287. srng_params.ring_base_vaddr;
  288. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  289. (srng_params.num_entries * srng_params.entry_size) << 2;
  290. hp_addr = hal_srng_get_hp_addr(hal_soc, (void *)hal_srng);
  291. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr = hp_addr;
  292. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  293. "%s: ipa_rx_refill_buf_hp_paddr=%x", __func__,
  294. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr));
  295. return 0;
  296. }
  297. /**
  298. * dp_ipa_uc_get_resource() - Client request resource information
  299. * @ppdev - handle to the device instance
  300. *
  301. * IPA client will request IPA UC related resource information
  302. * Resource information will be distributed to IPA module
  303. * All of the required resources should be pre-allocated
  304. *
  305. * Return: QDF_STATUS
  306. */
  307. QDF_STATUS dp_ipa_get_resource(struct cdp_pdev *ppdev)
  308. {
  309. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  310. struct dp_soc *soc = pdev->soc;
  311. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  312. ipa_res->tx_ring_base_paddr =
  313. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr;
  314. ipa_res->tx_ring_size =
  315. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size;
  316. ipa_res->tx_num_alloc_buffer =
  317. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  318. ipa_res->tx_comp_ring_base_paddr =
  319. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr;
  320. ipa_res->tx_comp_ring_size =
  321. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size;
  322. ipa_res->rx_rdy_ring_base_paddr =
  323. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr;
  324. ipa_res->rx_rdy_ring_size =
  325. soc->ipa_uc_rx_rsc.ipa_reo_ring_size;
  326. ipa_res->rx_refill_ring_base_paddr =
  327. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr;
  328. ipa_res->rx_refill_ring_size =
  329. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size;
  330. if ((0 == ipa_res->tx_comp_ring_base_paddr) ||
  331. (0 == ipa_res->rx_rdy_ring_base_paddr))
  332. return QDF_STATUS_E_FAILURE;
  333. return QDF_STATUS_SUCCESS;
  334. }
  335. /**
  336. * dp_ipa_set_doorbell_paddr () - Set doorbell register physical address to SRNG
  337. * @ppdev - handle to the device instance
  338. *
  339. * Set TX_COMP_DOORBELL register physical address to WBM Head_Ptr_MemAddr_LSB
  340. * Set RX_READ_DOORBELL register physical address to REO Head_Ptr_MemAddr_LSB
  341. *
  342. * Return: none
  343. */
  344. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_pdev *ppdev)
  345. {
  346. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  347. struct dp_soc *soc = pdev->soc;
  348. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  349. struct hal_srng *wbm_srng =
  350. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  351. struct hal_srng *reo_srng =
  352. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  353. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  354. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  355. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  356. return QDF_STATUS_SUCCESS;
  357. }
  358. /**
  359. * dp_ipa_op_response() - Handle OP command response from firmware
  360. * @ppdev - handle to the device instance
  361. * @op_msg: op response message from firmware
  362. *
  363. * Return: none
  364. */
  365. QDF_STATUS dp_ipa_op_response(struct cdp_pdev *ppdev, uint8_t *op_msg)
  366. {
  367. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  368. if (pdev->ipa_uc_op_cb) {
  369. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  370. } else {
  371. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  372. "%s: IPA callback function is not registered", __func__);
  373. qdf_mem_free(op_msg);
  374. return QDF_STATUS_E_FAILURE;
  375. }
  376. return QDF_STATUS_SUCCESS;
  377. }
  378. /**
  379. * dp_ipa_register_op_cb() - Register OP handler function
  380. * @ppdev - handle to the device instance
  381. * @op_cb: handler function pointer
  382. *
  383. * Return: none
  384. */
  385. QDF_STATUS dp_ipa_register_op_cb(struct cdp_pdev *ppdev,
  386. ipa_uc_op_cb_type op_cb,
  387. void *usr_ctxt)
  388. {
  389. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  390. pdev->ipa_uc_op_cb = op_cb;
  391. pdev->usr_ctxt = usr_ctxt;
  392. return QDF_STATUS_SUCCESS;
  393. }
  394. /**
  395. * dp_ipa_get_stat() - Get firmware wdi status
  396. * @ppdev - handle to the device instance
  397. *
  398. * Return: none
  399. */
  400. QDF_STATUS dp_ipa_get_stat(struct cdp_pdev *ppdev)
  401. {
  402. /* TBD */
  403. return QDF_STATUS_SUCCESS;
  404. }
  405. /**
  406. * dp_tx_send_ipa_data_frame() - send IPA data frame
  407. * @vdev: vdev
  408. * @skb: skb
  409. *
  410. * Return: skb/ NULL is for success
  411. */
  412. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_vdev *vdev, qdf_nbuf_t skb)
  413. {
  414. qdf_nbuf_t ret;
  415. /* Terminate the (single-element) list of tx frames */
  416. qdf_nbuf_set_next(skb, NULL);
  417. ret = dp_tx_send((struct dp_vdev_t *)vdev, skb);
  418. if (ret) {
  419. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  420. "%s: Failed to tx", __func__);
  421. return ret;
  422. }
  423. return NULL;
  424. }
  425. /**
  426. * dp_ipa_enable_autonomy() – Enable autonomy RX path
  427. * @pdev - handle to the device instance
  428. *
  429. * Set all RX packet route to IPA REO ring
  430. * Program Destination_Ring_Ctrl_IX_0 REO register to point IPA REO ring
  431. * Return: none
  432. */
  433. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_pdev *ppdev)
  434. {
  435. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  436. struct dp_soc *soc = pdev->soc;
  437. uint32_t remap_val;
  438. /* Call HAL API to remap REO rings to REO2IPA ring */
  439. remap_val = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  440. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW4) |
  441. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW4) |
  442. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW4) |
  443. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW4) |
  444. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  445. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  446. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  447. hal_reo_remap_IX0(soc->hal_soc, remap_val);
  448. return QDF_STATUS_SUCCESS;
  449. }
  450. /**
  451. * dp_ipa_disable_autonomy() – Disable autonomy RX path
  452. * @ppdev - handle to the device instance
  453. *
  454. * Disable RX packet routing to IPA REO
  455. * Program Destination_Ring_Ctrl_IX_0 REO register to disable
  456. * Return: none
  457. */
  458. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_pdev *ppdev)
  459. {
  460. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  461. struct dp_soc *soc = pdev->soc;
  462. uint32_t remap_val;
  463. /* Call HAL API to remap REO rings to REO2IPA ring */
  464. remap_val = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  465. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW1) |
  466. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW2) |
  467. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW3) |
  468. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW2) |
  469. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  470. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  471. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  472. hal_reo_remap_IX0(soc->hal_soc, remap_val);
  473. return QDF_STATUS_SUCCESS;
  474. }
  475. /* This should be configurable per H/W configuration enable status */
  476. #define L3_HEADER_PADDING 2
  477. /**
  478. * dp_ipa_setup() - Setup and connect IPA pipes
  479. * @ppdev - handle to the device instance
  480. * @ipa_i2w_cb: IPA to WLAN callback
  481. * @ipa_w2i_cb: WLAN to IPA callback
  482. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  483. * @ipa_desc_size: IPA descriptor size
  484. * @ipa_priv: handle to the HTT instance
  485. * @is_rm_enabled: Is IPA RM enabled or not
  486. * @tx_pipe_handle: pointer to Tx pipe handle
  487. * @rx_pipe_handle: pointer to Rx pipe handle
  488. *
  489. * Return: QDF_STATUS
  490. */
  491. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  492. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  493. uint32_t ipa_desc_size, void *ipa_priv,
  494. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  495. uint32_t *rx_pipe_handle)
  496. {
  497. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  498. struct dp_soc *soc = pdev->soc;
  499. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  500. qdf_ipa_wdi3_setup_info_t *tx;
  501. qdf_ipa_wdi3_setup_info_t *rx;
  502. qdf_ipa_wdi3_conn_in_params_t pipe_in;
  503. qdf_ipa_wdi3_conn_out_params_t pipe_out;
  504. struct tcl_data_cmd *tcl_desc_ptr;
  505. uint8_t *desc_addr;
  506. uint32_t desc_size;
  507. int ret;
  508. qdf_mem_zero(&tx, sizeof(struct ipa_wdi3_setup_info));
  509. qdf_mem_zero(&rx, sizeof(struct ipa_wdi3_setup_info));
  510. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  511. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  512. /* TX PIPE */
  513. /**
  514. * Transfer Ring: WBM Ring
  515. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  516. * Event Ring: TCL ring
  517. * Event Ring Doorbell PA: TCL Head Pointer Address
  518. */
  519. tx = &QDF_IPA_WDI3_CONN_IN_PARAMS_TX(&pipe_in);
  520. QDF_IPA_WDI3_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  521. QDF_IPA_WDI3_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  522. QDF_IPA_WDI3_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  523. QDF_IPA_WDI3_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  524. QDF_IPA_WDI3_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  525. QDF_IPA_WDI3_SETUP_INFO_MODE(tx) = IPA_BASIC;
  526. QDF_IPA_WDI3_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  527. QDF_IPA_WDI3_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  528. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  529. ipa_res->tx_comp_ring_base_paddr;
  530. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  531. ipa_res->tx_comp_ring_size;
  532. /* WBM Tail Pointer Address */
  533. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  534. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  535. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  536. ipa_res->tx_ring_base_paddr;
  537. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  538. /* TCL Head Pointer Address */
  539. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  540. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  541. QDF_IPA_WDI3_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  542. ipa_res->tx_num_alloc_buffer;
  543. QDF_IPA_WDI3_SETUP_INFO_PKT_OFFSET(tx) = 0;
  544. /* Preprogram TCL descriptor */
  545. desc_addr =
  546. (uint8_t *)QDF_IPA_WDI3_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  547. desc_size = sizeof(struct tcl_data_cmd);
  548. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  549. tcl_desc_ptr = (struct tcl_data_cmd *)
  550. (QDF_IPA_WDI3_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  551. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  552. HAL_RX_BUF_RBM_SW2_BM;
  553. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  554. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  555. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  556. /* RX PIPE */
  557. /**
  558. * Transfer Ring: REO Ring
  559. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  560. * Event Ring: FW ring
  561. * Event Ring Doorbell PA: FW Head Pointer Address
  562. */
  563. rx = &QDF_IPA_WDI3_CONN_IN_PARAMS_RX(&pipe_in);
  564. QDF_IPA_WDI3_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  565. QDF_IPA_WDI3_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  566. QDF_IPA_WDI3_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  567. QDF_IPA_WDI3_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  568. QDF_IPA_WDI3_SETUP_INFO_MODE(rx) = IPA_BASIC;
  569. QDF_IPA_WDI3_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  570. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) = ipa_res->rx_rdy_ring_base_paddr;
  571. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_SIZE(rx) = ipa_res->rx_rdy_ring_size;
  572. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) = /* REO Tail Pointer Address */
  573. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  574. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_BASE_PA(rx) = ipa_res->rx_refill_ring_base_paddr;
  575. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_SIZE(rx) = ipa_res->rx_refill_ring_size;
  576. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) = /* FW Head Pointer Address */
  577. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  578. QDF_IPA_WDI3_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  579. QDF_IPA_WDI3_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  580. QDF_IPA_WDI3_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  581. /* Connect WDI IPA PIPE */
  582. ret = qdf_ipa_wdi3_conn_pipes(&pipe_in, &pipe_out);
  583. if (ret) {
  584. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  585. "%s: ipa_wdi3_conn_pipes: IPA pipe setup failed: ret=%d",
  586. __func__, ret);
  587. return QDF_STATUS_E_FAILURE;
  588. }
  589. /* IPA uC Doorbell registers */
  590. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  591. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  592. __func__,
  593. (unsigned int)QDF_IPA_WDI3_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  594. (unsigned int)QDF_IPA_WDI3_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  595. ipa_res->tx_comp_doorbell_paddr =
  596. QDF_IPA_WDI3_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  597. ipa_res->tx_comp_doorbell_vaddr =
  598. QDF_IPA_WDI3_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  599. ipa_res->rx_ready_doorbell_paddr =
  600. QDF_IPA_WDI3_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  601. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  602. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  603. __func__,
  604. "transfer_ring_base_pa",
  605. (void *)QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  606. "transfer_ring_size",
  607. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  608. "transfer_ring_doorbell_pa",
  609. (void *)QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  610. "event_ring_base_pa",
  611. (void *)QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  612. "event_ring_size",
  613. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_SIZE(tx),
  614. "event_ring_doorbell_pa",
  615. (void *)QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  616. "num_pkt_buffers",
  617. QDF_IPA_WDI3_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  618. "tx_comp_doorbell_paddr",
  619. (void *)ipa_res->tx_comp_doorbell_paddr);
  620. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  621. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  622. __func__,
  623. "transfer_ring_base_pa",
  624. (void *)QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  625. "transfer_ring_size",
  626. QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  627. "transfer_ring_doorbell_pa",
  628. (void *)QDF_IPA_WDI3_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  629. "event_ring_base_pa",
  630. (void *)QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  631. "event_ring_size",
  632. QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_SIZE(rx),
  633. "event_ring_doorbell_pa",
  634. (void *)QDF_IPA_WDI3_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  635. "num_pkt_buffers",
  636. QDF_IPA_WDI3_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  637. "tx_comp_doorbell_paddr",
  638. (void *)ipa_res->rx_ready_doorbell_paddr);
  639. return QDF_STATUS_SUCCESS;
  640. }
  641. /**
  642. * dp_ipa_cleanup() - Disconnect IPA pipes
  643. * @tx_pipe_handle: Tx pipe handle
  644. * @rx_pipe_handle: Rx pipe handle
  645. *
  646. * Return: QDF_STATUS
  647. */
  648. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  649. {
  650. int ret;
  651. ret = qdf_ipa_wdi3_disconn_pipes();
  652. if (ret) {
  653. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  654. "%s: ipa_wdi3_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  655. __func__, ret);
  656. return QDF_STATUS_E_FAILURE;
  657. }
  658. return QDF_STATUS_SUCCESS;
  659. }
  660. /**
  661. * dp_ipa_setup_iface() - Setup IPA header and register interface
  662. * @ifname: Interface name
  663. * @mac_addr: Interface MAC address
  664. * @prod_client: IPA prod client type
  665. * @cons_client: IPA cons client type
  666. * @session_id: Session ID
  667. * @is_ipv6_enabled: Is IPV6 enabled or not
  668. *
  669. * Return: QDF_STATUS
  670. */
  671. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  672. qdf_ipa_client_type_t prod_client,
  673. qdf_ipa_client_type_t cons_client,
  674. uint8_t session_id, bool is_ipv6_enabled)
  675. {
  676. qdf_ipa_wdi3_reg_intf_in_params_t in;
  677. qdf_ipa_wdi3_hdr_info_t hdr_info;
  678. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  679. int ret = -EINVAL;
  680. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  681. "%s: Add Partial hdr: %s, %pM",
  682. __func__, ifname, mac_addr);
  683. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi3_hdr_info_t));
  684. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  685. /* IPV4 header */
  686. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  687. QDF_IPA_WDI3_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  688. QDF_IPA_WDI3_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  689. QDF_IPA_WDI3_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  690. QDF_IPA_WDI3_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  691. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  692. QDF_IPA_WDI3_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  693. memcpy(&(QDF_IPA_WDI3_REG_INTF_IN_PARAMS_HDR_INFO(&in)[0]), &hdr_info,
  694. sizeof(qdf_ipa_wdi3_hdr_info_t));
  695. QDF_IPA_WDI3_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  696. QDF_IPA_WDI3_REG_INTF_IN_PARAMS_META_DATA(&in) =
  697. htonl(session_id << 16);
  698. QDF_IPA_WDI3_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  699. /* IPV6 header */
  700. if (is_ipv6_enabled) {
  701. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IPV6);
  702. memcpy(&(QDF_IPA_WDI3_REG_INTF_IN_PARAMS_HDR_INFO(&in)[1]),
  703. &hdr_info, sizeof(qdf_ipa_wdi3_hdr_info_t));
  704. }
  705. ret = qdf_ipa_wdi3_reg_intf(&in);
  706. if (ret) {
  707. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  708. "%s: ipa_wdi3_reg_intf: register IPA interface falied: ret=%d",
  709. __func__, ret);
  710. return QDF_STATUS_E_FAILURE;
  711. }
  712. return QDF_STATUS_SUCCESS;
  713. }
  714. /**
  715. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  716. * @ifname: Interface name
  717. * @is_ipv6_enabled: Is IPV6 enabled or not
  718. *
  719. * Return: QDF_STATUS
  720. */
  721. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  722. {
  723. int ret;
  724. ret = qdf_ipa_wdi3_dereg_intf(ifname);
  725. if (ret) {
  726. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  727. "%s: ipa_wdi3_dereg_intf: IPA pipe deregistration failed: ret=%d",
  728. __func__, ret);
  729. return QDF_STATUS_E_FAILURE;
  730. }
  731. return QDF_STATUS_SUCCESS;
  732. }
  733. /**
  734. * dp_ipa_uc_enable_pipes() - Enable and resume traffic on Tx/Rx pipes
  735. * @ppdev - handle to the device instance
  736. *
  737. * Return: QDF_STATUS
  738. */
  739. QDF_STATUS dp_ipa_enable_pipes(struct cdp_pdev *ppdev)
  740. {
  741. QDF_STATUS result;
  742. result = qdf_ipa_wdi3_enable_pipes();
  743. if (result) {
  744. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  745. "%s: Enable WDI PIPE fail, code %d",
  746. __func__, result);
  747. return QDF_STATUS_E_FAILURE;
  748. }
  749. return QDF_STATUS_SUCCESS;
  750. }
  751. /**
  752. * dp_ipa_uc_disable_pipes() – Suspend traffic and disable Tx/Rx pipes
  753. * @ppdev - handle to the device instance
  754. *
  755. * Return: QDF_STATUS
  756. */
  757. QDF_STATUS dp_ipa_disable_pipes(struct cdp_pdev *ppdev)
  758. {
  759. QDF_STATUS result;
  760. result = qdf_ipa_wdi3_disable_pipes();
  761. if (result) {
  762. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  763. "%s: Disable WDI PIPE fail, code %d",
  764. __func__, result);
  765. return QDF_STATUS_E_FAILURE;
  766. }
  767. return QDF_STATUS_SUCCESS;
  768. }
  769. /**
  770. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  771. * @client: Client type
  772. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  773. *
  774. * Return: QDF_STATUS
  775. */
  776. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  777. {
  778. qdf_ipa_wdi3_perf_profile_t profile;
  779. QDF_STATUS result;
  780. profile.client = client;
  781. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  782. result = qdf_ipa_wdi3_set_perf_profile(&profile);
  783. if (result) {
  784. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  785. "%s: ipa_wdi3_set_perf_profile fail, code %d",
  786. __func__, result);
  787. return QDF_STATUS_E_FAILURE;
  788. }
  789. return QDF_STATUS_SUCCESS;
  790. }
  791. #endif