pci.c 164 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/cma.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/module.h>
  10. #include <linux/msi.h>
  11. #include <linux/of.h>
  12. #include <linux/of_gpio.h>
  13. #include <linux/of_reserved_mem.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/memblock.h>
  17. #include <linux/completion.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "reg.h"
  23. #define PCI_LINK_UP 1
  24. #define PCI_LINK_DOWN 0
  25. #define SAVE_PCI_CONFIG_SPACE 1
  26. #define RESTORE_PCI_CONFIG_SPACE 0
  27. #define PM_OPTIONS_DEFAULT 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define WCN7850_PATH_PREFIX "wcn7850/"
  38. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  39. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  40. #define DEFAULT_FW_FILE_NAME "amss.bin"
  41. #define FW_V2_FILE_NAME "amss20.bin"
  42. #define DEVICE_MAJOR_VERSION_MASK 0xF
  43. #define WAKE_MSI_NAME "WAKE"
  44. #define DEV_RDDM_TIMEOUT 5000
  45. #define WAKE_EVENT_TIMEOUT 5000
  46. #ifdef CONFIG_CNSS_EMULATION
  47. #define EMULATION_HW 1
  48. #else
  49. #define EMULATION_HW 0
  50. #endif
  51. #define RAMDUMP_SIZE_DEFAULT 0x420000
  52. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  53. static DEFINE_SPINLOCK(pci_link_down_lock);
  54. static DEFINE_SPINLOCK(pci_reg_window_lock);
  55. static DEFINE_SPINLOCK(time_sync_lock);
  56. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  57. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  58. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  59. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  60. #define FORCE_WAKE_DELAY_MIN_US 4000
  61. #define FORCE_WAKE_DELAY_MAX_US 6000
  62. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  63. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  64. #define LINK_TRAINING_RETRY_DELAY_MS 500
  65. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  66. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  67. #define BOOT_DEBUG_TIMEOUT_MS 7000
  68. #define HANG_DATA_LENGTH 384
  69. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  70. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  71. static const struct mhi_channel_config cnss_mhi_channels[] = {
  72. {
  73. .num = 0,
  74. .name = "LOOPBACK",
  75. .num_elements = 32,
  76. .event_ring = 1,
  77. .dir = DMA_TO_DEVICE,
  78. .ee_mask = 0x4,
  79. .pollcfg = 0,
  80. .doorbell = MHI_DB_BRST_DISABLE,
  81. .lpm_notify = false,
  82. .offload_channel = false,
  83. .doorbell_mode_switch = false,
  84. .auto_queue = false,
  85. },
  86. {
  87. .num = 1,
  88. .name = "LOOPBACK",
  89. .num_elements = 32,
  90. .event_ring = 1,
  91. .dir = DMA_FROM_DEVICE,
  92. .ee_mask = 0x4,
  93. .pollcfg = 0,
  94. .doorbell = MHI_DB_BRST_DISABLE,
  95. .lpm_notify = false,
  96. .offload_channel = false,
  97. .doorbell_mode_switch = false,
  98. .auto_queue = false,
  99. },
  100. {
  101. .num = 4,
  102. .name = "DIAG",
  103. .num_elements = 64,
  104. .event_ring = 1,
  105. .dir = DMA_TO_DEVICE,
  106. .ee_mask = 0x4,
  107. .pollcfg = 0,
  108. .doorbell = MHI_DB_BRST_DISABLE,
  109. .lpm_notify = false,
  110. .offload_channel = false,
  111. .doorbell_mode_switch = false,
  112. .auto_queue = false,
  113. },
  114. {
  115. .num = 5,
  116. .name = "DIAG",
  117. .num_elements = 64,
  118. .event_ring = 1,
  119. .dir = DMA_FROM_DEVICE,
  120. .ee_mask = 0x4,
  121. .pollcfg = 0,
  122. .doorbell = MHI_DB_BRST_DISABLE,
  123. .lpm_notify = false,
  124. .offload_channel = false,
  125. .doorbell_mode_switch = false,
  126. .auto_queue = false,
  127. },
  128. {
  129. .num = 20,
  130. .name = "IPCR",
  131. .num_elements = 64,
  132. .event_ring = 1,
  133. .dir = DMA_TO_DEVICE,
  134. .ee_mask = 0x4,
  135. .pollcfg = 0,
  136. .doorbell = MHI_DB_BRST_DISABLE,
  137. .lpm_notify = false,
  138. .offload_channel = false,
  139. .doorbell_mode_switch = false,
  140. .auto_queue = false,
  141. },
  142. {
  143. .num = 21,
  144. .name = "IPCR",
  145. .num_elements = 64,
  146. .event_ring = 1,
  147. .dir = DMA_FROM_DEVICE,
  148. .ee_mask = 0x4,
  149. .pollcfg = 0,
  150. .doorbell = MHI_DB_BRST_DISABLE,
  151. .lpm_notify = false,
  152. .offload_channel = false,
  153. .doorbell_mode_switch = false,
  154. .auto_queue = true,
  155. },
  156. };
  157. static const struct mhi_event_config cnss_mhi_events[] = {
  158. {
  159. .num_elements = 32,
  160. .irq_moderation_ms = 0,
  161. .irq = 1,
  162. .mode = MHI_DB_BRST_DISABLE,
  163. .data_type = MHI_ER_CTRL,
  164. .priority = 0,
  165. .hardware_event = false,
  166. .client_managed = false,
  167. .offload_channel = false,
  168. },
  169. {
  170. .num_elements = 256,
  171. .irq_moderation_ms = 0,
  172. .irq = 2,
  173. .mode = MHI_DB_BRST_DISABLE,
  174. .priority = 1,
  175. .hardware_event = false,
  176. .client_managed = false,
  177. .offload_channel = false,
  178. },
  179. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  180. {
  181. .num_elements = 32,
  182. .irq_moderation_ms = 0,
  183. .irq = 1,
  184. .mode = MHI_DB_BRST_DISABLE,
  185. .data_type = MHI_ER_BW_SCALE,
  186. .priority = 2,
  187. .hardware_event = false,
  188. .client_managed = false,
  189. .offload_channel = false,
  190. },
  191. #endif
  192. };
  193. static const struct mhi_controller_config cnss_mhi_config = {
  194. .max_channels = 32,
  195. .timeout_ms = 10000,
  196. .use_bounce_buf = false,
  197. .buf_len = 0x8000,
  198. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  199. .ch_cfg = cnss_mhi_channels,
  200. .num_events = ARRAY_SIZE(cnss_mhi_events),
  201. .event_cfg = cnss_mhi_events,
  202. .m2_no_db = true,
  203. };
  204. static struct cnss_pci_reg ce_src[] = {
  205. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  206. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  207. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  208. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  209. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  210. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  211. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  212. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  213. { NULL },
  214. };
  215. static struct cnss_pci_reg ce_dst[] = {
  216. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  217. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  218. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  219. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  220. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  221. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  222. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  223. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  224. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  225. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  226. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  227. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  228. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  229. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  230. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  231. { NULL },
  232. };
  233. static struct cnss_pci_reg ce_cmn[] = {
  234. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  235. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  236. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  237. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  238. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  239. { NULL },
  240. };
  241. static struct cnss_pci_reg qdss_csr[] = {
  242. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  243. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  244. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  245. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  246. { NULL },
  247. };
  248. static struct cnss_pci_reg pci_scratch[] = {
  249. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  250. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  251. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  252. { NULL },
  253. };
  254. /* First field of the structure is the device bit mask. Use
  255. * enum cnss_pci_reg_mask as reference for the value.
  256. */
  257. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  258. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  259. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  260. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  261. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  262. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  263. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  264. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  265. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  266. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  267. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  268. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  269. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  270. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  271. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  272. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  273. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  274. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  275. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  276. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  277. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  278. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  279. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  280. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  281. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  282. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  283. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  284. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  285. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  286. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  287. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  288. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  289. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  290. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  291. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  292. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  293. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  294. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  295. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  296. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  297. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  298. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  299. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  300. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  301. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  302. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  303. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  304. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  305. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  306. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  307. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  308. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  309. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  310. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  311. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  312. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  313. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  314. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  315. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  316. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  317. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  318. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  319. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  320. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  321. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  322. };
  323. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  324. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  325. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  326. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  327. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  328. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  329. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  330. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  331. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  332. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  333. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  334. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  335. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  336. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  337. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  338. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  339. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  340. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  341. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  342. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  343. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  344. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  345. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  346. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  347. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  348. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  349. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  350. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  351. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  352. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  353. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  354. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  355. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  356. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  357. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  358. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  359. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  360. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  361. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  362. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  363. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  364. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  365. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  366. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  367. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  368. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  369. };
  370. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  371. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  372. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  373. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  374. {3, 0, WLAON_SW_COLD_RESET, 0},
  375. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  376. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  377. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  378. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  379. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  380. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  381. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  382. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  383. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  384. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  385. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  386. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  387. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  388. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  389. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  390. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  391. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  392. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  393. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  394. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  395. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  396. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  397. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  398. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  399. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  400. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  401. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  402. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  403. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  404. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  405. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  406. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  407. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  408. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  409. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  410. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  411. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  412. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  413. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  414. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  415. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  416. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  417. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  418. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  419. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  420. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  421. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  422. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  423. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  424. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  425. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  426. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  427. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  428. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  429. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  430. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  431. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  432. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  433. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  434. {3, 0, WLAON_DLY_CONFIG, 0},
  435. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  436. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  437. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  438. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  439. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  440. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  441. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  442. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  443. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  444. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  445. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  446. {3, 0, WLAON_DEBUG, 0},
  447. {3, 0, WLAON_SOC_PARAMETERS, 0},
  448. {3, 0, WLAON_WLPM_SIGNAL, 0},
  449. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  450. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  451. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  452. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  453. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  454. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  455. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  456. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  457. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  458. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  459. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  460. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  461. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  462. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  463. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  464. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  465. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  466. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  467. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  468. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  469. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  470. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  471. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  472. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  473. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  474. {3, 0, WLAON_WL_AON_SPARE2, 0},
  475. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  476. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  477. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  478. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  479. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  480. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  481. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  482. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  483. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  484. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  485. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  486. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  487. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  488. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  489. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  490. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  491. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  492. {3, 0, WLAON_INTR_STATUS, 0},
  493. {2, 0, WLAON_INTR_ENABLE, 0},
  494. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  495. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  496. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  497. {2, 0, WLAON_DBG_STATUS0, 0},
  498. {2, 0, WLAON_DBG_STATUS1, 0},
  499. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  500. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  501. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  502. };
  503. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  504. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  505. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  506. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  507. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  508. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  509. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  510. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  511. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  512. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  513. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  514. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  515. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  516. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  517. };
  518. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  519. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  520. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  521. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  522. #if IS_ENABLED(CONFIG_PCI_MSM)
  523. /**
  524. * _cnss_pci_enumerate() - Enumerate PCIe endpoints
  525. * @plat_priv: driver platform context pointer
  526. * @rc_num: root complex index that an endpoint connects to
  527. *
  528. * This function shall call corresponding PCIe root complex driver APIs
  529. * to power on root complex and enumerate the endpoint connected to it.
  530. *
  531. * Return: 0 for success, negative value for error
  532. */
  533. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  534. {
  535. return msm_pcie_enumerate(rc_num);
  536. }
  537. /**
  538. * cnss_pci_assert_perst() - Assert PCIe PERST GPIO
  539. * @pci_priv: driver PCI bus context pointer
  540. *
  541. * This function shall call corresponding PCIe root complex driver APIs
  542. * to assert PCIe PERST GPIO.
  543. *
  544. * Return: 0 for success, negative value for error
  545. */
  546. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  547. {
  548. struct pci_dev *pci_dev = pci_priv->pci_dev;
  549. return msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  550. pci_dev->bus->number, pci_dev, NULL,
  551. PM_OPTIONS_DEFAULT);
  552. }
  553. /**
  554. * cnss_pci_disable_pc() - Disable PCIe link power collapse from RC driver
  555. * @pci_priv: driver PCI bus context pointer
  556. * @vote: value to indicate disable (true) or enable (false)
  557. *
  558. * This function shall call corresponding PCIe root complex driver APIs
  559. * to disable PCIe power collapse. The purpose of this API is to avoid
  560. * root complex driver still controlling PCIe link from callbacks of
  561. * system suspend/resume. Device driver itself should take full control
  562. * of the link in such cases.
  563. *
  564. * Return: 0 for success, negative value for error
  565. */
  566. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  567. {
  568. struct pci_dev *pci_dev = pci_priv->pci_dev;
  569. return msm_pcie_pm_control(vote ? MSM_PCIE_DISABLE_PC :
  570. MSM_PCIE_ENABLE_PC,
  571. pci_dev->bus->number, pci_dev, NULL,
  572. PM_OPTIONS_DEFAULT);
  573. }
  574. /**
  575. * cnss_pci_set_link_bandwidth() - Update number of lanes and speed of
  576. * PCIe link
  577. * @pci_priv: driver PCI bus context pointer
  578. * @link_speed: PCIe link gen speed
  579. * @link_width: number of lanes for PCIe link
  580. *
  581. * This function shall call corresponding PCIe root complex driver APIs
  582. * to update number of lanes and speed of the link.
  583. *
  584. * Return: 0 for success, negative value for error
  585. */
  586. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  587. u16 link_speed, u16 link_width)
  588. {
  589. return msm_pcie_set_link_bandwidth(pci_priv->pci_dev,
  590. link_speed, link_width);
  591. }
  592. /**
  593. * cnss_pci_set_max_link_speed() - Set the maximum speed PCIe can link up with
  594. * @pci_priv: driver PCI bus context pointer
  595. * @rc_num: root complex index that an endpoint connects to
  596. * @link_speed: PCIe link gen speed
  597. *
  598. * This function shall call corresponding PCIe root complex driver APIs
  599. * to update the maximum speed that PCIe can link up with.
  600. *
  601. * Return: 0 for success, negative value for error
  602. */
  603. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  604. u32 rc_num, u16 link_speed)
  605. {
  606. return msm_pcie_set_target_link_speed(rc_num, link_speed, false);
  607. }
  608. /**
  609. * _cnss_pci_prevent_l1() - Prevent PCIe L1 and L1 sub-states
  610. * @pci_priv: driver PCI bus context pointer
  611. *
  612. * This function shall call corresponding PCIe root complex driver APIs
  613. * to prevent PCIe link enter L1 and L1 sub-states. The APIs should also
  614. * bring link out of L1 or L1 sub-states if any and avoid synchronization
  615. * issues if any.
  616. *
  617. * Return: 0 for success, negative value for error
  618. */
  619. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  620. {
  621. return msm_pcie_prevent_l1(pci_priv->pci_dev);
  622. }
  623. /**
  624. * _cnss_pci_allow_l1() - Allow PCIe L1 and L1 sub-states
  625. * @pci_priv: driver PCI bus context pointer
  626. *
  627. * This function shall call corresponding PCIe root complex driver APIs
  628. * to allow PCIe link enter L1 and L1 sub-states. The APIs should avoid
  629. * synchronization issues if any.
  630. *
  631. * Return: 0 for success, negative value for error
  632. */
  633. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv)
  634. {
  635. msm_pcie_allow_l1(pci_priv->pci_dev);
  636. }
  637. /**
  638. * cnss_pci_set_link_up() - Power on or resume PCIe link
  639. * @pci_priv: driver PCI bus context pointer
  640. *
  641. * This function shall call corresponding PCIe root complex driver APIs
  642. * to Power on or resume PCIe link.
  643. *
  644. * Return: 0 for success, negative value for error
  645. */
  646. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  647. {
  648. struct pci_dev *pci_dev = pci_priv->pci_dev;
  649. enum msm_pcie_pm_opt pm_ops = MSM_PCIE_RESUME;
  650. u32 pm_options = PM_OPTIONS_DEFAULT;
  651. int ret;
  652. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  653. NULL, pm_options);
  654. if (ret)
  655. cnss_pr_err("Failed to resume PCI link with default option, err = %d\n",
  656. ret);
  657. return ret;
  658. }
  659. /**
  660. * cnss_pci_set_link_down() - Power off or suspend PCIe link
  661. * @pci_priv: driver PCI bus context pointer
  662. *
  663. * This function shall call corresponding PCIe root complex driver APIs
  664. * to power off or suspend PCIe link.
  665. *
  666. * Return: 0 for success, negative value for error
  667. */
  668. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  669. {
  670. struct pci_dev *pci_dev = pci_priv->pci_dev;
  671. enum msm_pcie_pm_opt pm_ops;
  672. u32 pm_options = PM_OPTIONS_DEFAULT;
  673. int ret;
  674. if (pci_priv->drv_connected_last) {
  675. cnss_pr_vdbg("Use PCIe DRV suspend\n");
  676. pm_ops = MSM_PCIE_DRV_SUSPEND;
  677. } else {
  678. pm_ops = MSM_PCIE_SUSPEND;
  679. }
  680. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  681. NULL, pm_options);
  682. if (ret)
  683. cnss_pr_err("Failed to suspend PCI link with default option, err = %d\n",
  684. ret);
  685. return ret;
  686. }
  687. #else
  688. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  689. {
  690. return -EOPNOTSUPP;
  691. }
  692. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  693. {
  694. return -EOPNOTSUPP;
  695. }
  696. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  697. {
  698. return 0;
  699. }
  700. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  701. u16 link_speed, u16 link_width)
  702. {
  703. return 0;
  704. }
  705. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  706. u32 rc_num, u16 link_speed)
  707. {
  708. return 0;
  709. }
  710. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  711. {
  712. return 0;
  713. }
  714. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv) {}
  715. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  716. {
  717. return 0;
  718. }
  719. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  720. {
  721. return 0;
  722. }
  723. #endif /* CONFIG_PCI_MSM */
  724. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  725. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  726. {
  727. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  728. }
  729. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  730. {
  731. mhi_dump_sfr(pci_priv->mhi_ctrl);
  732. }
  733. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  734. u32 cookie)
  735. {
  736. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  737. }
  738. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  739. bool notify_clients)
  740. {
  741. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  742. }
  743. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  744. bool notify_clients)
  745. {
  746. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  747. }
  748. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  749. u32 timeout)
  750. {
  751. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  752. }
  753. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  754. int timeout_us, bool in_panic)
  755. {
  756. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  757. timeout_us, in_panic);
  758. }
  759. static void
  760. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  761. int (*cb)(struct mhi_controller *mhi_ctrl,
  762. struct mhi_link_info *link_info))
  763. {
  764. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  765. }
  766. #else
  767. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  768. {
  769. }
  770. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  771. {
  772. }
  773. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  774. u32 cookie)
  775. {
  776. return false;
  777. }
  778. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  779. bool notify_clients)
  780. {
  781. return -EOPNOTSUPP;
  782. }
  783. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  784. bool notify_clients)
  785. {
  786. return -EOPNOTSUPP;
  787. }
  788. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  789. u32 timeout)
  790. {
  791. }
  792. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  793. int timeout_us, bool in_panic)
  794. {
  795. return -EOPNOTSUPP;
  796. }
  797. static void
  798. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  799. int (*cb)(struct mhi_controller *mhi_ctrl,
  800. struct mhi_link_info *link_info))
  801. {
  802. }
  803. #endif /* CONFIG_MHI_BUS_MISC */
  804. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  805. {
  806. u16 device_id;
  807. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  808. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  809. (void *)_RET_IP_);
  810. return -EACCES;
  811. }
  812. if (pci_priv->pci_link_down_ind) {
  813. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  814. return -EIO;
  815. }
  816. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  817. if (device_id != pci_priv->device_id) {
  818. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  819. (void *)_RET_IP_, device_id,
  820. pci_priv->device_id);
  821. return -EIO;
  822. }
  823. return 0;
  824. }
  825. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  826. {
  827. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  828. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  829. u32 window_enable = WINDOW_ENABLE_BIT | window;
  830. u32 val;
  831. writel_relaxed(window_enable, pci_priv->bar +
  832. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  833. if (window != pci_priv->remap_window) {
  834. pci_priv->remap_window = window;
  835. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  836. window_enable);
  837. }
  838. /* Read it back to make sure the write has taken effect */
  839. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  840. if (val != window_enable) {
  841. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  842. window_enable, val);
  843. if (!cnss_pci_check_link_status(pci_priv) &&
  844. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  845. CNSS_ASSERT(0);
  846. }
  847. }
  848. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  849. u32 offset, u32 *val)
  850. {
  851. int ret;
  852. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  853. if (!in_interrupt() && !irqs_disabled()) {
  854. ret = cnss_pci_check_link_status(pci_priv);
  855. if (ret)
  856. return ret;
  857. }
  858. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  859. offset < MAX_UNWINDOWED_ADDRESS) {
  860. *val = readl_relaxed(pci_priv->bar + offset);
  861. return 0;
  862. }
  863. /* If in panic, assumption is kernel panic handler will hold all threads
  864. * and interrupts. Further pci_reg_window_lock could be held before
  865. * panic. So only lock during normal operation.
  866. */
  867. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  868. cnss_pci_select_window(pci_priv, offset);
  869. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  870. (offset & WINDOW_RANGE_MASK));
  871. } else {
  872. spin_lock_bh(&pci_reg_window_lock);
  873. cnss_pci_select_window(pci_priv, offset);
  874. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  875. (offset & WINDOW_RANGE_MASK));
  876. spin_unlock_bh(&pci_reg_window_lock);
  877. }
  878. return 0;
  879. }
  880. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  881. u32 val)
  882. {
  883. int ret;
  884. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  885. if (!in_interrupt() && !irqs_disabled()) {
  886. ret = cnss_pci_check_link_status(pci_priv);
  887. if (ret)
  888. return ret;
  889. }
  890. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  891. offset < MAX_UNWINDOWED_ADDRESS) {
  892. writel_relaxed(val, pci_priv->bar + offset);
  893. return 0;
  894. }
  895. /* Same constraint as PCI register read in panic */
  896. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  897. cnss_pci_select_window(pci_priv, offset);
  898. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  899. (offset & WINDOW_RANGE_MASK));
  900. } else {
  901. spin_lock_bh(&pci_reg_window_lock);
  902. cnss_pci_select_window(pci_priv, offset);
  903. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  904. (offset & WINDOW_RANGE_MASK));
  905. spin_unlock_bh(&pci_reg_window_lock);
  906. }
  907. return 0;
  908. }
  909. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  910. {
  911. struct device *dev = &pci_priv->pci_dev->dev;
  912. int ret;
  913. ret = cnss_pci_force_wake_request_sync(dev,
  914. FORCE_WAKE_DELAY_TIMEOUT_US);
  915. if (ret) {
  916. if (ret != -EAGAIN)
  917. cnss_pr_err("Failed to request force wake\n");
  918. return ret;
  919. }
  920. /* If device's M1 state-change event races here, it can be ignored,
  921. * as the device is expected to immediately move from M2 to M0
  922. * without entering low power state.
  923. */
  924. if (cnss_pci_is_device_awake(dev) != true)
  925. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  926. return 0;
  927. }
  928. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  929. {
  930. struct device *dev = &pci_priv->pci_dev->dev;
  931. int ret;
  932. ret = cnss_pci_force_wake_release(dev);
  933. if (ret && ret != -EAGAIN)
  934. cnss_pr_err("Failed to release force wake\n");
  935. return ret;
  936. }
  937. #if IS_ENABLED(CONFIG_INTERCONNECT)
  938. /**
  939. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  940. * @plat_priv: Platform private data struct
  941. * @bw: bandwidth
  942. * @save: toggle flag to save bandwidth to current_bw_vote
  943. *
  944. * Setup bandwidth votes for configured interconnect paths
  945. *
  946. * Return: 0 for success
  947. */
  948. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  949. u32 bw, bool save)
  950. {
  951. int ret = 0;
  952. struct cnss_bus_bw_info *bus_bw_info;
  953. if (!plat_priv->icc.path_count)
  954. return -EOPNOTSUPP;
  955. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  956. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  957. return -EINVAL;
  958. }
  959. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  960. ret = icc_set_bw(bus_bw_info->icc_path,
  961. bus_bw_info->cfg_table[bw].avg_bw,
  962. bus_bw_info->cfg_table[bw].peak_bw);
  963. if (ret) {
  964. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  965. bw, ret, bus_bw_info->icc_name,
  966. bus_bw_info->cfg_table[bw].avg_bw,
  967. bus_bw_info->cfg_table[bw].peak_bw);
  968. break;
  969. }
  970. }
  971. if (ret == 0 && save)
  972. plat_priv->icc.current_bw_vote = bw;
  973. return ret;
  974. }
  975. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  976. {
  977. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  978. if (!plat_priv)
  979. return -ENODEV;
  980. if (bandwidth < 0)
  981. return -EINVAL;
  982. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  983. }
  984. #else
  985. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  986. u32 bw, bool save)
  987. {
  988. return 0;
  989. }
  990. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  991. {
  992. return 0;
  993. }
  994. #endif
  995. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  996. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  997. u32 *val, bool raw_access)
  998. {
  999. int ret = 0;
  1000. bool do_force_wake_put = true;
  1001. if (raw_access) {
  1002. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1003. goto out;
  1004. }
  1005. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1006. if (ret)
  1007. goto out;
  1008. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1009. if (ret < 0)
  1010. goto runtime_pm_put;
  1011. ret = cnss_pci_force_wake_get(pci_priv);
  1012. if (ret)
  1013. do_force_wake_put = false;
  1014. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1015. if (ret) {
  1016. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1017. offset, ret);
  1018. goto force_wake_put;
  1019. }
  1020. force_wake_put:
  1021. if (do_force_wake_put)
  1022. cnss_pci_force_wake_put(pci_priv);
  1023. runtime_pm_put:
  1024. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1025. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1026. out:
  1027. return ret;
  1028. }
  1029. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1030. u32 val, bool raw_access)
  1031. {
  1032. int ret = 0;
  1033. bool do_force_wake_put = true;
  1034. if (raw_access) {
  1035. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1036. goto out;
  1037. }
  1038. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1039. if (ret)
  1040. goto out;
  1041. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1042. if (ret < 0)
  1043. goto runtime_pm_put;
  1044. ret = cnss_pci_force_wake_get(pci_priv);
  1045. if (ret)
  1046. do_force_wake_put = false;
  1047. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1048. if (ret) {
  1049. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1050. val, offset, ret);
  1051. goto force_wake_put;
  1052. }
  1053. force_wake_put:
  1054. if (do_force_wake_put)
  1055. cnss_pci_force_wake_put(pci_priv);
  1056. runtime_pm_put:
  1057. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1058. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1059. out:
  1060. return ret;
  1061. }
  1062. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1063. {
  1064. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1065. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1066. bool link_down_or_recovery;
  1067. if (!plat_priv)
  1068. return -ENODEV;
  1069. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1070. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1071. if (save) {
  1072. if (link_down_or_recovery) {
  1073. pci_priv->saved_state = NULL;
  1074. } else {
  1075. pci_save_state(pci_dev);
  1076. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1077. }
  1078. } else {
  1079. if (link_down_or_recovery) {
  1080. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1081. pci_restore_state(pci_dev);
  1082. } else if (pci_priv->saved_state) {
  1083. pci_load_and_free_saved_state(pci_dev,
  1084. &pci_priv->saved_state);
  1085. pci_restore_state(pci_dev);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1091. {
  1092. u16 link_status;
  1093. int ret;
  1094. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1095. &link_status);
  1096. if (ret)
  1097. return ret;
  1098. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1099. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1100. pci_priv->def_link_width =
  1101. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1102. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1103. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1104. pci_priv->def_link_speed, pci_priv->def_link_width);
  1105. return 0;
  1106. }
  1107. static int cnss_set_pci_link_status(struct cnss_pci_data *pci_priv,
  1108. enum pci_link_status status)
  1109. {
  1110. u16 link_speed, link_width;
  1111. int ret;
  1112. cnss_pr_vdbg("Set PCI link status to: %u\n", status);
  1113. switch (status) {
  1114. case PCI_GEN1:
  1115. link_speed = PCI_EXP_LNKSTA_CLS_2_5GB;
  1116. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1117. break;
  1118. case PCI_GEN2:
  1119. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  1120. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1121. break;
  1122. case PCI_DEF:
  1123. link_speed = pci_priv->def_link_speed;
  1124. link_width = pci_priv->def_link_width;
  1125. if (!link_speed && !link_width) {
  1126. cnss_pr_err("PCI link speed or width is not valid\n");
  1127. return -EINVAL;
  1128. }
  1129. break;
  1130. default:
  1131. cnss_pr_err("Unknown PCI link status config: %u\n", status);
  1132. return -EINVAL;
  1133. }
  1134. ret = cnss_pci_set_link_bandwidth(pci_priv, link_speed, link_width);
  1135. if (!ret)
  1136. pci_priv->cur_link_speed = link_speed;
  1137. return ret;
  1138. }
  1139. static int cnss_set_pci_link(struct cnss_pci_data *pci_priv, bool link_up)
  1140. {
  1141. int ret = 0, retry = 0;
  1142. cnss_pr_vdbg("%s PCI link\n", link_up ? "Resuming" : "Suspending");
  1143. if (link_up) {
  1144. retry:
  1145. ret = cnss_pci_set_link_up(pci_priv);
  1146. if (ret && retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  1147. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  1148. if (pci_priv->pci_link_down_ind)
  1149. msleep(LINK_TRAINING_RETRY_DELAY_MS * retry);
  1150. goto retry;
  1151. }
  1152. } else {
  1153. /* Since DRV suspend cannot be done in Gen 3, set it to
  1154. * Gen 2 if current link speed is larger than Gen 2.
  1155. */
  1156. if (pci_priv->drv_connected_last &&
  1157. pci_priv->cur_link_speed > PCI_EXP_LNKSTA_CLS_5_0GB)
  1158. cnss_set_pci_link_status(pci_priv, PCI_GEN2);
  1159. ret = cnss_pci_set_link_down(pci_priv);
  1160. }
  1161. if (pci_priv->drv_connected_last) {
  1162. if ((link_up && !ret) || (!link_up && ret))
  1163. cnss_set_pci_link_status(pci_priv, PCI_DEF);
  1164. }
  1165. return ret;
  1166. }
  1167. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1168. {
  1169. u32 reg_offset, val;
  1170. int i;
  1171. switch (pci_priv->device_id) {
  1172. case QCA6390_DEVICE_ID:
  1173. case QCA6490_DEVICE_ID:
  1174. break;
  1175. default:
  1176. return;
  1177. }
  1178. if (in_interrupt() || irqs_disabled())
  1179. return;
  1180. if (cnss_pci_check_link_status(pci_priv))
  1181. return;
  1182. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1183. for (i = 0; pci_scratch[i].name; i++) {
  1184. reg_offset = pci_scratch[i].offset;
  1185. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1186. return;
  1187. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1188. pci_scratch[i].name, val);
  1189. }
  1190. }
  1191. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1192. {
  1193. int ret = 0;
  1194. if (!pci_priv)
  1195. return -ENODEV;
  1196. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1197. cnss_pr_info("PCI link is already suspended\n");
  1198. goto out;
  1199. }
  1200. pci_clear_master(pci_priv->pci_dev);
  1201. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1202. if (ret)
  1203. goto out;
  1204. pci_disable_device(pci_priv->pci_dev);
  1205. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1206. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1207. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1208. }
  1209. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1210. pci_priv->drv_connected_last = 0;
  1211. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1212. if (ret)
  1213. goto out;
  1214. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1215. return 0;
  1216. out:
  1217. return ret;
  1218. }
  1219. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1220. {
  1221. int ret = 0;
  1222. if (!pci_priv)
  1223. return -ENODEV;
  1224. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1225. cnss_pr_info("PCI link is already resumed\n");
  1226. goto out;
  1227. }
  1228. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1229. if (ret) {
  1230. ret = -EAGAIN;
  1231. goto out;
  1232. }
  1233. pci_priv->pci_link_state = PCI_LINK_UP;
  1234. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1235. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1236. if (ret) {
  1237. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1238. goto out;
  1239. }
  1240. }
  1241. ret = pci_enable_device(pci_priv->pci_dev);
  1242. if (ret) {
  1243. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1244. goto out;
  1245. }
  1246. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1247. if (ret)
  1248. goto out;
  1249. pci_set_master(pci_priv->pci_dev);
  1250. if (pci_priv->pci_link_down_ind)
  1251. pci_priv->pci_link_down_ind = false;
  1252. return 0;
  1253. out:
  1254. return ret;
  1255. }
  1256. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1257. {
  1258. int ret;
  1259. switch (pci_priv->device_id) {
  1260. case QCA6390_DEVICE_ID:
  1261. case QCA6490_DEVICE_ID:
  1262. case WCN7850_DEVICE_ID:
  1263. break;
  1264. default:
  1265. return -EOPNOTSUPP;
  1266. }
  1267. /* Always wait here to avoid missing WAKE assert for RDDM
  1268. * before link recovery
  1269. */
  1270. msleep(WAKE_EVENT_TIMEOUT);
  1271. ret = cnss_suspend_pci_link(pci_priv);
  1272. if (ret)
  1273. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1274. ret = cnss_resume_pci_link(pci_priv);
  1275. if (ret) {
  1276. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1277. del_timer(&pci_priv->dev_rddm_timer);
  1278. return ret;
  1279. }
  1280. mod_timer(&pci_priv->dev_rddm_timer,
  1281. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1282. cnss_mhi_debug_reg_dump(pci_priv);
  1283. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1284. return 0;
  1285. }
  1286. int cnss_pci_prevent_l1(struct device *dev)
  1287. {
  1288. struct pci_dev *pci_dev = to_pci_dev(dev);
  1289. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1290. int ret;
  1291. if (!pci_priv) {
  1292. cnss_pr_err("pci_priv is NULL\n");
  1293. return -ENODEV;
  1294. }
  1295. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1296. cnss_pr_dbg("PCIe link is in suspend state\n");
  1297. return -EIO;
  1298. }
  1299. if (pci_priv->pci_link_down_ind) {
  1300. cnss_pr_err("PCIe link is down\n");
  1301. return -EIO;
  1302. }
  1303. ret = _cnss_pci_prevent_l1(pci_priv);
  1304. if (ret == -EIO) {
  1305. cnss_pr_err("Failed to prevent PCIe L1, considered as link down\n");
  1306. cnss_pci_link_down(dev);
  1307. }
  1308. return ret;
  1309. }
  1310. EXPORT_SYMBOL(cnss_pci_prevent_l1);
  1311. void cnss_pci_allow_l1(struct device *dev)
  1312. {
  1313. struct pci_dev *pci_dev = to_pci_dev(dev);
  1314. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1315. if (!pci_priv) {
  1316. cnss_pr_err("pci_priv is NULL\n");
  1317. return;
  1318. }
  1319. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1320. cnss_pr_dbg("PCIe link is in suspend state\n");
  1321. return;
  1322. }
  1323. if (pci_priv->pci_link_down_ind) {
  1324. cnss_pr_err("PCIe link is down\n");
  1325. return;
  1326. }
  1327. _cnss_pci_allow_l1(pci_priv);
  1328. }
  1329. EXPORT_SYMBOL(cnss_pci_allow_l1);
  1330. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1331. enum cnss_bus_event_type type,
  1332. void *data)
  1333. {
  1334. struct cnss_bus_event bus_event;
  1335. bus_event.etype = type;
  1336. bus_event.event_data = data;
  1337. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1338. }
  1339. static void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1340. {
  1341. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1342. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1343. unsigned long flags;
  1344. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1345. &plat_priv->ctrl_params.quirks))
  1346. panic("cnss: PCI link is down\n");
  1347. spin_lock_irqsave(&pci_link_down_lock, flags);
  1348. if (pci_priv->pci_link_down_ind) {
  1349. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1350. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1351. return;
  1352. }
  1353. pci_priv->pci_link_down_ind = true;
  1354. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1355. if (pci_dev->device == QCA6174_DEVICE_ID)
  1356. disable_irq(pci_dev->irq);
  1357. /* Notify bus related event. Now for all supported chips.
  1358. * Here PCIe LINK_DOWN notification taken care.
  1359. * uevent buffer can be extended later, to cover more bus info.
  1360. */
  1361. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1362. cnss_fatal_err("PCI link down, schedule recovery\n");
  1363. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1364. }
  1365. int cnss_pci_link_down(struct device *dev)
  1366. {
  1367. struct pci_dev *pci_dev = to_pci_dev(dev);
  1368. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1369. struct cnss_plat_data *plat_priv = NULL;
  1370. int ret;
  1371. if (!pci_priv) {
  1372. cnss_pr_err("pci_priv is NULL\n");
  1373. return -EINVAL;
  1374. }
  1375. plat_priv = pci_priv->plat_priv;
  1376. if (!plat_priv) {
  1377. cnss_pr_err("plat_priv is NULL\n");
  1378. return -ENODEV;
  1379. }
  1380. if (pci_priv->pci_link_down_ind) {
  1381. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1382. return -EBUSY;
  1383. }
  1384. if (pci_priv->drv_connected_last &&
  1385. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1386. "cnss-enable-self-recovery"))
  1387. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1388. cnss_pr_err("PCI link down is detected by drivers\n");
  1389. ret = cnss_pci_assert_perst(pci_priv);
  1390. if (ret)
  1391. cnss_pci_handle_linkdown(pci_priv);
  1392. return ret;
  1393. }
  1394. EXPORT_SYMBOL(cnss_pci_link_down);
  1395. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1396. {
  1397. struct cnss_plat_data *plat_priv;
  1398. if (!pci_priv) {
  1399. cnss_pr_err("pci_priv is NULL\n");
  1400. return -ENODEV;
  1401. }
  1402. plat_priv = pci_priv->plat_priv;
  1403. if (!plat_priv) {
  1404. cnss_pr_err("plat_priv is NULL\n");
  1405. return -ENODEV;
  1406. }
  1407. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1408. pci_priv->pci_link_down_ind;
  1409. }
  1410. int cnss_pci_is_device_down(struct device *dev)
  1411. {
  1412. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1413. return cnss_pcie_is_device_down(pci_priv);
  1414. }
  1415. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1416. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1417. {
  1418. spin_lock_bh(&pci_reg_window_lock);
  1419. }
  1420. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1421. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1422. {
  1423. spin_unlock_bh(&pci_reg_window_lock);
  1424. }
  1425. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1426. /**
  1427. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1428. * @pci_priv: driver PCI bus context pointer
  1429. *
  1430. * Dump primary and secondary bootloader debug log data. For SBL check the
  1431. * log struct address and size for validity.
  1432. *
  1433. * Return: None
  1434. */
  1435. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1436. {
  1437. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1438. u32 pbl_log_sram_start;
  1439. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1440. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1441. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1442. u32 sbl_log_def_start = SRAM_START;
  1443. u32 sbl_log_def_end = SRAM_END;
  1444. int i;
  1445. switch (pci_priv->device_id) {
  1446. case QCA6390_DEVICE_ID:
  1447. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1448. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1449. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1450. break;
  1451. case QCA6490_DEVICE_ID:
  1452. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1453. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1454. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1455. break;
  1456. case WCN7850_DEVICE_ID:
  1457. pbl_bootstrap_status_reg = WCN7850_PBL_BOOTSTRAP_STATUS;
  1458. pbl_log_sram_start = WCN7850_DEBUG_PBL_LOG_SRAM_START;
  1459. pbl_log_max_size = WCN7850_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1460. sbl_log_max_size = WCN7850_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1461. default:
  1462. return;
  1463. }
  1464. if (cnss_pci_check_link_status(pci_priv))
  1465. return;
  1466. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1467. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1468. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1469. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1470. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1471. &pbl_bootstrap_status);
  1472. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1473. pbl_stage, sbl_log_start, sbl_log_size);
  1474. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1475. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1476. cnss_pr_dbg("Dumping PBL log data\n");
  1477. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1478. mem_addr = pbl_log_sram_start + i;
  1479. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1480. break;
  1481. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1482. }
  1483. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1484. sbl_log_max_size : sbl_log_size);
  1485. if (sbl_log_start < sbl_log_def_start ||
  1486. sbl_log_start > sbl_log_def_end ||
  1487. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1488. cnss_pr_err("Invalid SBL log data\n");
  1489. return;
  1490. }
  1491. cnss_pr_dbg("Dumping SBL log data\n");
  1492. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1493. mem_addr = sbl_log_start + i;
  1494. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1495. break;
  1496. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1497. }
  1498. }
  1499. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1500. {
  1501. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1502. cnss_fatal_err("MHI power up returns timeout\n");
  1503. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE)) {
  1504. /* Wait for RDDM if RDDM cookie is set. If RDDM times out,
  1505. * PBL/SBL error region may have been erased so no need to
  1506. * dump them either.
  1507. */
  1508. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1509. !pci_priv->pci_link_down_ind) {
  1510. mod_timer(&pci_priv->dev_rddm_timer,
  1511. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1512. }
  1513. } else {
  1514. cnss_pr_dbg("RDDM cookie is not set\n");
  1515. cnss_mhi_debug_reg_dump(pci_priv);
  1516. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1517. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1518. cnss_pci_dump_bl_sram_mem(pci_priv);
  1519. return -ETIMEDOUT;
  1520. }
  1521. return 0;
  1522. }
  1523. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1524. {
  1525. switch (mhi_state) {
  1526. case CNSS_MHI_INIT:
  1527. return "INIT";
  1528. case CNSS_MHI_DEINIT:
  1529. return "DEINIT";
  1530. case CNSS_MHI_POWER_ON:
  1531. return "POWER_ON";
  1532. case CNSS_MHI_POWERING_OFF:
  1533. return "POWERING_OFF";
  1534. case CNSS_MHI_POWER_OFF:
  1535. return "POWER_OFF";
  1536. case CNSS_MHI_FORCE_POWER_OFF:
  1537. return "FORCE_POWER_OFF";
  1538. case CNSS_MHI_SUSPEND:
  1539. return "SUSPEND";
  1540. case CNSS_MHI_RESUME:
  1541. return "RESUME";
  1542. case CNSS_MHI_TRIGGER_RDDM:
  1543. return "TRIGGER_RDDM";
  1544. case CNSS_MHI_RDDM_DONE:
  1545. return "RDDM_DONE";
  1546. default:
  1547. return "UNKNOWN";
  1548. }
  1549. };
  1550. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1551. enum cnss_mhi_state mhi_state)
  1552. {
  1553. switch (mhi_state) {
  1554. case CNSS_MHI_INIT:
  1555. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1556. return 0;
  1557. break;
  1558. case CNSS_MHI_DEINIT:
  1559. case CNSS_MHI_POWER_ON:
  1560. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1561. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1562. return 0;
  1563. break;
  1564. case CNSS_MHI_FORCE_POWER_OFF:
  1565. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1566. return 0;
  1567. break;
  1568. case CNSS_MHI_POWER_OFF:
  1569. case CNSS_MHI_SUSPEND:
  1570. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1571. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1572. return 0;
  1573. break;
  1574. case CNSS_MHI_RESUME:
  1575. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1576. return 0;
  1577. break;
  1578. case CNSS_MHI_TRIGGER_RDDM:
  1579. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1580. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1581. return 0;
  1582. break;
  1583. case CNSS_MHI_RDDM_DONE:
  1584. return 0;
  1585. default:
  1586. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1587. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1588. }
  1589. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1590. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1591. pci_priv->mhi_state);
  1592. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1593. CNSS_ASSERT(0);
  1594. return -EINVAL;
  1595. }
  1596. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1597. enum cnss_mhi_state mhi_state)
  1598. {
  1599. switch (mhi_state) {
  1600. case CNSS_MHI_INIT:
  1601. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1602. break;
  1603. case CNSS_MHI_DEINIT:
  1604. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1605. break;
  1606. case CNSS_MHI_POWER_ON:
  1607. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1608. break;
  1609. case CNSS_MHI_POWERING_OFF:
  1610. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1611. break;
  1612. case CNSS_MHI_POWER_OFF:
  1613. case CNSS_MHI_FORCE_POWER_OFF:
  1614. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1615. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1616. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1617. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1618. break;
  1619. case CNSS_MHI_SUSPEND:
  1620. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1621. break;
  1622. case CNSS_MHI_RESUME:
  1623. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1624. break;
  1625. case CNSS_MHI_TRIGGER_RDDM:
  1626. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1627. break;
  1628. case CNSS_MHI_RDDM_DONE:
  1629. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1630. break;
  1631. default:
  1632. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1633. }
  1634. }
  1635. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1636. enum cnss_mhi_state mhi_state)
  1637. {
  1638. int ret = 0, retry = 0;
  1639. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1640. return 0;
  1641. if (mhi_state < 0) {
  1642. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1643. return -EINVAL;
  1644. }
  1645. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1646. if (ret)
  1647. goto out;
  1648. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1649. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1650. switch (mhi_state) {
  1651. case CNSS_MHI_INIT:
  1652. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1653. break;
  1654. case CNSS_MHI_DEINIT:
  1655. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1656. ret = 0;
  1657. break;
  1658. case CNSS_MHI_POWER_ON:
  1659. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1660. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1661. /* Only set img_pre_alloc when power up succeeds */
  1662. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1663. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1664. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1665. }
  1666. #endif
  1667. break;
  1668. case CNSS_MHI_POWER_OFF:
  1669. mhi_power_down(pci_priv->mhi_ctrl, true);
  1670. ret = 0;
  1671. break;
  1672. case CNSS_MHI_FORCE_POWER_OFF:
  1673. mhi_power_down(pci_priv->mhi_ctrl, false);
  1674. ret = 0;
  1675. break;
  1676. case CNSS_MHI_SUSPEND:
  1677. retry_mhi_suspend:
  1678. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1679. if (pci_priv->drv_connected_last)
  1680. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1681. else
  1682. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1683. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1684. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1685. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1686. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1687. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1688. goto retry_mhi_suspend;
  1689. }
  1690. break;
  1691. case CNSS_MHI_RESUME:
  1692. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1693. if (pci_priv->drv_connected_last) {
  1694. cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1695. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1696. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1697. } else {
  1698. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1699. }
  1700. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1701. break;
  1702. case CNSS_MHI_TRIGGER_RDDM:
  1703. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1704. if (ret) {
  1705. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1706. cnss_pr_dbg("Sending host reset req\n");
  1707. ret = mhi_force_reset(pci_priv->mhi_ctrl);
  1708. }
  1709. break;
  1710. case CNSS_MHI_RDDM_DONE:
  1711. break;
  1712. default:
  1713. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1714. ret = -EINVAL;
  1715. }
  1716. if (ret)
  1717. goto out;
  1718. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1719. return 0;
  1720. out:
  1721. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1722. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1723. return ret;
  1724. }
  1725. #if IS_ENABLED(CONFIG_PCI_MSM)
  1726. /**
  1727. * cnss_wlan_adsp_pc_enable: Control ADSP power collapse setup
  1728. * @dev: Platform driver pci private data structure
  1729. * @control: Power collapse enable / disable
  1730. *
  1731. * This function controls ADSP power collapse (PC). It must be called
  1732. * based on wlan state. ADSP power collapse during wlan RTPM suspend state
  1733. * results in delay during periodic QMI stats PCI link up/down. This delay
  1734. * causes additional power consumption.
  1735. * Introduced in SM8350.
  1736. *
  1737. * Result: 0 Success. negative error codes.
  1738. */
  1739. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1740. bool control)
  1741. {
  1742. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1743. int ret = 0;
  1744. u32 pm_options = PM_OPTIONS_DEFAULT;
  1745. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1746. if (plat_priv->adsp_pc_enabled == control) {
  1747. cnss_pr_dbg("ADSP power collapse already %s\n",
  1748. control ? "Enabled" : "Disabled");
  1749. return 0;
  1750. }
  1751. if (control)
  1752. pm_options &= ~MSM_PCIE_CONFIG_NO_DRV_PC;
  1753. else
  1754. pm_options |= MSM_PCIE_CONFIG_NO_DRV_PC;
  1755. ret = msm_pcie_pm_control(MSM_PCIE_DRV_PC_CTRL, pci_dev->bus->number,
  1756. pci_dev, NULL, pm_options);
  1757. if (ret)
  1758. return ret;
  1759. cnss_pr_dbg("%s ADSP power collapse\n", control ? "Enable" : "Disable");
  1760. plat_priv->adsp_pc_enabled = control;
  1761. return 0;
  1762. }
  1763. #else
  1764. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1765. bool control)
  1766. {
  1767. return 0;
  1768. }
  1769. #endif
  1770. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1771. {
  1772. int ret = 0;
  1773. struct cnss_plat_data *plat_priv;
  1774. unsigned int timeout = 0;
  1775. if (!pci_priv) {
  1776. cnss_pr_err("pci_priv is NULL\n");
  1777. return -ENODEV;
  1778. }
  1779. plat_priv = pci_priv->plat_priv;
  1780. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1781. return 0;
  1782. if (MHI_TIMEOUT_OVERWRITE_MS)
  1783. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1784. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1785. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1786. if (ret)
  1787. return ret;
  1788. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1789. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1790. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1791. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1792. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1793. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1794. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1795. mod_timer(&pci_priv->boot_debug_timer,
  1796. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1797. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1798. del_timer(&pci_priv->boot_debug_timer);
  1799. if (ret == 0)
  1800. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1801. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1802. if (ret == -ETIMEDOUT) {
  1803. /* This is a special case needs to be handled that if MHI
  1804. * power on returns -ETIMEDOUT, controller needs to take care
  1805. * the cleanup by calling MHI power down. Force to set the bit
  1806. * for driver internal MHI state to make sure it can be handled
  1807. * properly later.
  1808. */
  1809. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1810. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1811. }
  1812. return ret;
  1813. }
  1814. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1815. {
  1816. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1817. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1818. return;
  1819. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1820. cnss_pr_dbg("MHI is already powered off\n");
  1821. return;
  1822. }
  1823. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1824. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1825. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1826. if (!pci_priv->pci_link_down_ind)
  1827. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1828. else
  1829. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1830. }
  1831. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1832. {
  1833. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1834. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1835. return;
  1836. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1837. cnss_pr_dbg("MHI is already deinited\n");
  1838. return;
  1839. }
  1840. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1841. }
  1842. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1843. bool set_vddd4blow, bool set_shutdown,
  1844. bool do_force_wake)
  1845. {
  1846. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1847. int ret;
  1848. u32 val;
  1849. if (!plat_priv->set_wlaon_pwr_ctrl)
  1850. return;
  1851. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1852. pci_priv->pci_link_down_ind)
  1853. return;
  1854. if (do_force_wake)
  1855. if (cnss_pci_force_wake_get(pci_priv))
  1856. return;
  1857. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1858. if (ret) {
  1859. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1860. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1861. goto force_wake_put;
  1862. }
  1863. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1864. WLAON_QFPROM_PWR_CTRL_REG, val);
  1865. if (set_vddd4blow)
  1866. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1867. else
  1868. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1869. if (set_shutdown)
  1870. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1871. else
  1872. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1873. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1874. if (ret) {
  1875. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1876. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1877. goto force_wake_put;
  1878. }
  1879. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1880. WLAON_QFPROM_PWR_CTRL_REG);
  1881. if (set_shutdown)
  1882. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1883. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1884. force_wake_put:
  1885. if (do_force_wake)
  1886. cnss_pci_force_wake_put(pci_priv);
  1887. }
  1888. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1889. u64 *time_us)
  1890. {
  1891. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1892. u32 low, high;
  1893. u64 device_ticks;
  1894. if (!plat_priv->device_freq_hz) {
  1895. cnss_pr_err("Device time clock frequency is not valid\n");
  1896. return -EINVAL;
  1897. }
  1898. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1899. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1900. device_ticks = (u64)high << 32 | low;
  1901. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1902. *time_us = device_ticks * 10;
  1903. return 0;
  1904. }
  1905. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1906. {
  1907. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1908. TIME_SYNC_ENABLE);
  1909. }
  1910. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1911. {
  1912. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1913. TIME_SYNC_CLEAR);
  1914. }
  1915. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1916. {
  1917. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1918. struct device *dev = &pci_priv->pci_dev->dev;
  1919. unsigned long flags = 0;
  1920. u64 host_time_us, device_time_us, offset;
  1921. u32 low, high;
  1922. int ret;
  1923. ret = cnss_pci_prevent_l1(dev);
  1924. if (ret)
  1925. goto out;
  1926. ret = cnss_pci_force_wake_get(pci_priv);
  1927. if (ret)
  1928. goto allow_l1;
  1929. spin_lock_irqsave(&time_sync_lock, flags);
  1930. cnss_pci_clear_time_sync_counter(pci_priv);
  1931. cnss_pci_enable_time_sync_counter(pci_priv);
  1932. host_time_us = cnss_get_host_timestamp(plat_priv);
  1933. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1934. cnss_pci_clear_time_sync_counter(pci_priv);
  1935. spin_unlock_irqrestore(&time_sync_lock, flags);
  1936. if (ret)
  1937. goto force_wake_put;
  1938. if (host_time_us < device_time_us) {
  1939. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1940. host_time_us, device_time_us);
  1941. ret = -EINVAL;
  1942. goto force_wake_put;
  1943. }
  1944. offset = host_time_us - device_time_us;
  1945. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1946. host_time_us, device_time_us, offset);
  1947. low = offset & 0xFFFFFFFF;
  1948. high = offset >> 32;
  1949. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_34, low);
  1950. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_35, high);
  1951. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_34, &low);
  1952. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_35, &high);
  1953. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1954. PCIE_SHADOW_REG_VALUE_34, low,
  1955. PCIE_SHADOW_REG_VALUE_35, high);
  1956. force_wake_put:
  1957. cnss_pci_force_wake_put(pci_priv);
  1958. allow_l1:
  1959. cnss_pci_allow_l1(dev);
  1960. out:
  1961. return ret;
  1962. }
  1963. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1964. {
  1965. struct cnss_pci_data *pci_priv =
  1966. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1967. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1968. unsigned int time_sync_period_ms =
  1969. plat_priv->ctrl_params.time_sync_period;
  1970. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1971. cnss_pr_dbg("Time sync is disabled\n");
  1972. return;
  1973. }
  1974. if (!time_sync_period_ms) {
  1975. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1976. return;
  1977. }
  1978. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1979. return;
  1980. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1981. goto runtime_pm_put;
  1982. mutex_lock(&pci_priv->bus_lock);
  1983. cnss_pci_update_timestamp(pci_priv);
  1984. mutex_unlock(&pci_priv->bus_lock);
  1985. schedule_delayed_work(&pci_priv->time_sync_work,
  1986. msecs_to_jiffies(time_sync_period_ms));
  1987. runtime_pm_put:
  1988. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1989. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1990. }
  1991. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1992. {
  1993. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1994. switch (pci_priv->device_id) {
  1995. case QCA6390_DEVICE_ID:
  1996. case QCA6490_DEVICE_ID:
  1997. break;
  1998. default:
  1999. return -EOPNOTSUPP;
  2000. }
  2001. if (!plat_priv->device_freq_hz) {
  2002. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2003. return -EINVAL;
  2004. }
  2005. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2006. return 0;
  2007. }
  2008. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2009. {
  2010. switch (pci_priv->device_id) {
  2011. case QCA6390_DEVICE_ID:
  2012. case QCA6490_DEVICE_ID:
  2013. break;
  2014. default:
  2015. return;
  2016. }
  2017. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2018. }
  2019. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2020. {
  2021. int ret = 0;
  2022. struct cnss_plat_data *plat_priv;
  2023. if (!pci_priv)
  2024. return -ENODEV;
  2025. plat_priv = pci_priv->plat_priv;
  2026. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2027. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2028. cnss_pr_dbg("Skip driver probe\n");
  2029. goto out;
  2030. }
  2031. if (!pci_priv->driver_ops) {
  2032. cnss_pr_err("driver_ops is NULL\n");
  2033. ret = -EINVAL;
  2034. goto out;
  2035. }
  2036. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2037. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2038. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2039. pci_priv->pci_device_id);
  2040. if (ret) {
  2041. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2042. ret);
  2043. goto out;
  2044. }
  2045. complete(&plat_priv->recovery_complete);
  2046. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2047. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2048. pci_priv->pci_device_id);
  2049. if (ret) {
  2050. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2051. ret);
  2052. goto out;
  2053. }
  2054. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2055. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2056. complete_all(&plat_priv->power_up_complete);
  2057. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2058. &plat_priv->driver_state)) {
  2059. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2060. pci_priv->pci_device_id);
  2061. if (ret) {
  2062. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2063. ret);
  2064. plat_priv->power_up_error = ret;
  2065. complete_all(&plat_priv->power_up_complete);
  2066. goto out;
  2067. }
  2068. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2069. complete_all(&plat_priv->power_up_complete);
  2070. } else {
  2071. complete(&plat_priv->power_up_complete);
  2072. }
  2073. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2074. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2075. __pm_relax(plat_priv->recovery_ws);
  2076. }
  2077. cnss_pci_start_time_sync_update(pci_priv);
  2078. return 0;
  2079. out:
  2080. return ret;
  2081. }
  2082. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2083. {
  2084. struct cnss_plat_data *plat_priv;
  2085. int ret;
  2086. if (!pci_priv)
  2087. return -ENODEV;
  2088. plat_priv = pci_priv->plat_priv;
  2089. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2090. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2091. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2092. cnss_pr_dbg("Skip driver remove\n");
  2093. return 0;
  2094. }
  2095. if (!pci_priv->driver_ops) {
  2096. cnss_pr_err("driver_ops is NULL\n");
  2097. return -EINVAL;
  2098. }
  2099. cnss_pci_stop_time_sync_update(pci_priv);
  2100. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2101. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2102. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2103. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2104. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2105. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2106. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2107. &plat_priv->driver_state)) {
  2108. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2109. if (ret == -EAGAIN) {
  2110. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2111. &plat_priv->driver_state);
  2112. return ret;
  2113. }
  2114. }
  2115. plat_priv->get_info_cb_ctx = NULL;
  2116. plat_priv->get_info_cb = NULL;
  2117. return 0;
  2118. }
  2119. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2120. int modem_current_status)
  2121. {
  2122. struct cnss_wlan_driver *driver_ops;
  2123. if (!pci_priv)
  2124. return -ENODEV;
  2125. driver_ops = pci_priv->driver_ops;
  2126. if (!driver_ops || !driver_ops->modem_status)
  2127. return -EINVAL;
  2128. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2129. return 0;
  2130. }
  2131. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2132. enum cnss_driver_status status)
  2133. {
  2134. struct cnss_wlan_driver *driver_ops;
  2135. if (!pci_priv)
  2136. return -ENODEV;
  2137. driver_ops = pci_priv->driver_ops;
  2138. if (!driver_ops || !driver_ops->update_status)
  2139. return -EINVAL;
  2140. cnss_pr_dbg("Update driver status: %d\n", status);
  2141. driver_ops->update_status(pci_priv->pci_dev, status);
  2142. return 0;
  2143. }
  2144. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2145. struct cnss_misc_reg *misc_reg,
  2146. u32 misc_reg_size,
  2147. char *reg_name)
  2148. {
  2149. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2150. bool do_force_wake_put = true;
  2151. int i;
  2152. if (!misc_reg)
  2153. return;
  2154. if (in_interrupt() || irqs_disabled())
  2155. return;
  2156. if (cnss_pci_check_link_status(pci_priv))
  2157. return;
  2158. if (cnss_pci_force_wake_get(pci_priv)) {
  2159. /* Continue to dump when device has entered RDDM already */
  2160. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2161. return;
  2162. do_force_wake_put = false;
  2163. }
  2164. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2165. for (i = 0; i < misc_reg_size; i++) {
  2166. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2167. &misc_reg[i].dev_mask))
  2168. continue;
  2169. if (misc_reg[i].wr) {
  2170. if (misc_reg[i].offset ==
  2171. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2172. i >= 1)
  2173. misc_reg[i].val =
  2174. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2175. misc_reg[i - 1].val;
  2176. if (cnss_pci_reg_write(pci_priv,
  2177. misc_reg[i].offset,
  2178. misc_reg[i].val))
  2179. goto force_wake_put;
  2180. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2181. misc_reg[i].val,
  2182. misc_reg[i].offset);
  2183. } else {
  2184. if (cnss_pci_reg_read(pci_priv,
  2185. misc_reg[i].offset,
  2186. &misc_reg[i].val))
  2187. goto force_wake_put;
  2188. }
  2189. }
  2190. force_wake_put:
  2191. if (do_force_wake_put)
  2192. cnss_pci_force_wake_put(pci_priv);
  2193. }
  2194. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2195. {
  2196. if (in_interrupt() || irqs_disabled())
  2197. return;
  2198. if (cnss_pci_check_link_status(pci_priv))
  2199. return;
  2200. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2201. WCSS_REG_SIZE, "wcss");
  2202. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2203. PCIE_REG_SIZE, "pcie");
  2204. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2205. WLAON_REG_SIZE, "wlaon");
  2206. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2207. SYSPM_REG_SIZE, "syspm");
  2208. }
  2209. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2210. {
  2211. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2212. u32 reg_offset;
  2213. bool do_force_wake_put = true;
  2214. if (in_interrupt() || irqs_disabled())
  2215. return;
  2216. if (cnss_pci_check_link_status(pci_priv))
  2217. return;
  2218. if (!pci_priv->debug_reg) {
  2219. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2220. sizeof(*pci_priv->debug_reg)
  2221. * array_size, GFP_KERNEL);
  2222. if (!pci_priv->debug_reg)
  2223. return;
  2224. }
  2225. if (cnss_pci_force_wake_get(pci_priv))
  2226. do_force_wake_put = false;
  2227. cnss_pr_dbg("Start to dump shadow registers\n");
  2228. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2229. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2230. pci_priv->debug_reg[j].offset = reg_offset;
  2231. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2232. &pci_priv->debug_reg[j].val))
  2233. goto force_wake_put;
  2234. }
  2235. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2236. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2237. pci_priv->debug_reg[j].offset = reg_offset;
  2238. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2239. &pci_priv->debug_reg[j].val))
  2240. goto force_wake_put;
  2241. }
  2242. force_wake_put:
  2243. if (do_force_wake_put)
  2244. cnss_pci_force_wake_put(pci_priv);
  2245. }
  2246. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2247. {
  2248. int ret = 0;
  2249. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2250. ret = cnss_power_on_device(plat_priv);
  2251. if (ret) {
  2252. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2253. goto out;
  2254. }
  2255. ret = cnss_resume_pci_link(pci_priv);
  2256. if (ret) {
  2257. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2258. goto power_off;
  2259. }
  2260. ret = cnss_pci_call_driver_probe(pci_priv);
  2261. if (ret)
  2262. goto suspend_link;
  2263. return 0;
  2264. suspend_link:
  2265. cnss_suspend_pci_link(pci_priv);
  2266. power_off:
  2267. cnss_power_off_device(plat_priv);
  2268. out:
  2269. return ret;
  2270. }
  2271. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2272. {
  2273. int ret = 0;
  2274. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2275. cnss_pci_pm_runtime_resume(pci_priv);
  2276. ret = cnss_pci_call_driver_remove(pci_priv);
  2277. if (ret == -EAGAIN)
  2278. goto out;
  2279. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2280. CNSS_BUS_WIDTH_NONE);
  2281. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2282. cnss_pci_set_auto_suspended(pci_priv, 0);
  2283. ret = cnss_suspend_pci_link(pci_priv);
  2284. if (ret)
  2285. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2286. cnss_power_off_device(plat_priv);
  2287. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2288. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2289. out:
  2290. return ret;
  2291. }
  2292. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2293. {
  2294. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2295. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2296. }
  2297. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2298. {
  2299. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2300. struct cnss_ramdump_info *ramdump_info;
  2301. ramdump_info = &plat_priv->ramdump_info;
  2302. if (!ramdump_info->ramdump_size)
  2303. return -EINVAL;
  2304. return cnss_do_ramdump(plat_priv);
  2305. }
  2306. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2307. {
  2308. int ret = 0;
  2309. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2310. unsigned int timeout;
  2311. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2312. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2313. cnss_pci_clear_dump_info(pci_priv);
  2314. cnss_pci_power_off_mhi(pci_priv);
  2315. cnss_suspend_pci_link(pci_priv);
  2316. cnss_pci_deinit_mhi(pci_priv);
  2317. cnss_power_off_device(plat_priv);
  2318. }
  2319. /* Clear QMI send usage count during every power up */
  2320. pci_priv->qmi_send_usage_count = 0;
  2321. plat_priv->power_up_error = 0;
  2322. retry:
  2323. ret = cnss_power_on_device(plat_priv);
  2324. if (ret) {
  2325. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2326. goto out;
  2327. }
  2328. ret = cnss_resume_pci_link(pci_priv);
  2329. if (ret) {
  2330. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2331. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2332. &plat_priv->ctrl_params.quirks)) {
  2333. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2334. ret = 0;
  2335. goto out;
  2336. }
  2337. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2338. cnss_power_off_device(plat_priv);
  2339. /* Force toggle BT_EN GPIO low */
  2340. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2341. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2342. retry, bt_en_gpio);
  2343. if (bt_en_gpio >= 0)
  2344. gpio_direction_output(bt_en_gpio, 0);
  2345. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2346. gpio_get_value(bt_en_gpio));
  2347. }
  2348. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2349. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2350. goto retry;
  2351. }
  2352. /* Assert when it reaches maximum retries */
  2353. CNSS_ASSERT(0);
  2354. goto power_off;
  2355. }
  2356. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2357. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2358. ret = cnss_pci_start_mhi(pci_priv);
  2359. if (ret) {
  2360. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2361. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2362. !pci_priv->pci_link_down_ind && timeout) {
  2363. /* Start recovery directly for MHI start failures */
  2364. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2365. CNSS_REASON_DEFAULT);
  2366. }
  2367. return 0;
  2368. }
  2369. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2370. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2371. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2372. return 0;
  2373. }
  2374. cnss_set_pin_connect_status(plat_priv);
  2375. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2376. ret = cnss_pci_call_driver_probe(pci_priv);
  2377. if (ret)
  2378. goto stop_mhi;
  2379. } else if (timeout) {
  2380. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2381. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2382. else
  2383. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2384. mod_timer(&plat_priv->fw_boot_timer,
  2385. jiffies + msecs_to_jiffies(timeout));
  2386. }
  2387. return 0;
  2388. stop_mhi:
  2389. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2390. cnss_pci_power_off_mhi(pci_priv);
  2391. cnss_suspend_pci_link(pci_priv);
  2392. cnss_pci_deinit_mhi(pci_priv);
  2393. power_off:
  2394. cnss_power_off_device(plat_priv);
  2395. out:
  2396. return ret;
  2397. }
  2398. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2399. {
  2400. int ret = 0;
  2401. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2402. int do_force_wake = true;
  2403. cnss_pci_pm_runtime_resume(pci_priv);
  2404. ret = cnss_pci_call_driver_remove(pci_priv);
  2405. if (ret == -EAGAIN)
  2406. goto out;
  2407. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2408. CNSS_BUS_WIDTH_NONE);
  2409. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2410. cnss_pci_set_auto_suspended(pci_priv, 0);
  2411. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2412. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2413. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2414. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2415. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2416. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2417. del_timer(&pci_priv->dev_rddm_timer);
  2418. cnss_pci_collect_dump_info(pci_priv, false);
  2419. CNSS_ASSERT(0);
  2420. }
  2421. if (!cnss_is_device_powered_on(plat_priv)) {
  2422. cnss_pr_dbg("Device is already powered off, ignore\n");
  2423. goto skip_power_off;
  2424. }
  2425. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2426. do_force_wake = false;
  2427. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2428. /* FBC image will be freed after powering off MHI, so skip
  2429. * if RAM dump data is still valid.
  2430. */
  2431. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2432. goto skip_power_off;
  2433. cnss_pci_power_off_mhi(pci_priv);
  2434. ret = cnss_suspend_pci_link(pci_priv);
  2435. if (ret)
  2436. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2437. cnss_pci_deinit_mhi(pci_priv);
  2438. cnss_power_off_device(plat_priv);
  2439. skip_power_off:
  2440. pci_priv->remap_window = 0;
  2441. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2442. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2443. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2444. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2445. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2446. pci_priv->pci_link_down_ind = false;
  2447. }
  2448. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2449. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2450. out:
  2451. return ret;
  2452. }
  2453. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2454. {
  2455. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2456. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2457. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2458. plat_priv->driver_state);
  2459. cnss_pci_collect_dump_info(pci_priv, true);
  2460. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2461. }
  2462. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2463. {
  2464. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2465. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2466. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2467. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2468. int ret = 0;
  2469. if (!info_v2->dump_data_valid || !dump_seg ||
  2470. dump_data->nentries == 0)
  2471. return 0;
  2472. ret = cnss_do_elf_ramdump(plat_priv);
  2473. cnss_pci_clear_dump_info(pci_priv);
  2474. cnss_pci_power_off_mhi(pci_priv);
  2475. cnss_suspend_pci_link(pci_priv);
  2476. cnss_pci_deinit_mhi(pci_priv);
  2477. cnss_power_off_device(plat_priv);
  2478. return ret;
  2479. }
  2480. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2481. {
  2482. int ret = 0;
  2483. if (!pci_priv) {
  2484. cnss_pr_err("pci_priv is NULL\n");
  2485. return -ENODEV;
  2486. }
  2487. switch (pci_priv->device_id) {
  2488. case QCA6174_DEVICE_ID:
  2489. ret = cnss_qca6174_powerup(pci_priv);
  2490. break;
  2491. case QCA6290_DEVICE_ID:
  2492. case QCA6390_DEVICE_ID:
  2493. case QCA6490_DEVICE_ID:
  2494. case WCN7850_DEVICE_ID:
  2495. ret = cnss_qca6290_powerup(pci_priv);
  2496. break;
  2497. default:
  2498. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2499. pci_priv->device_id);
  2500. ret = -ENODEV;
  2501. }
  2502. return ret;
  2503. }
  2504. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2505. {
  2506. int ret = 0;
  2507. if (!pci_priv) {
  2508. cnss_pr_err("pci_priv is NULL\n");
  2509. return -ENODEV;
  2510. }
  2511. switch (pci_priv->device_id) {
  2512. case QCA6174_DEVICE_ID:
  2513. ret = cnss_qca6174_shutdown(pci_priv);
  2514. break;
  2515. case QCA6290_DEVICE_ID:
  2516. case QCA6390_DEVICE_ID:
  2517. case QCA6490_DEVICE_ID:
  2518. case WCN7850_DEVICE_ID:
  2519. ret = cnss_qca6290_shutdown(pci_priv);
  2520. break;
  2521. default:
  2522. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2523. pci_priv->device_id);
  2524. ret = -ENODEV;
  2525. }
  2526. return ret;
  2527. }
  2528. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2529. {
  2530. int ret = 0;
  2531. if (!pci_priv) {
  2532. cnss_pr_err("pci_priv is NULL\n");
  2533. return -ENODEV;
  2534. }
  2535. switch (pci_priv->device_id) {
  2536. case QCA6174_DEVICE_ID:
  2537. cnss_qca6174_crash_shutdown(pci_priv);
  2538. break;
  2539. case QCA6290_DEVICE_ID:
  2540. case QCA6390_DEVICE_ID:
  2541. case QCA6490_DEVICE_ID:
  2542. case WCN7850_DEVICE_ID:
  2543. cnss_qca6290_crash_shutdown(pci_priv);
  2544. break;
  2545. default:
  2546. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2547. pci_priv->device_id);
  2548. ret = -ENODEV;
  2549. }
  2550. return ret;
  2551. }
  2552. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2553. {
  2554. int ret = 0;
  2555. if (!pci_priv) {
  2556. cnss_pr_err("pci_priv is NULL\n");
  2557. return -ENODEV;
  2558. }
  2559. switch (pci_priv->device_id) {
  2560. case QCA6174_DEVICE_ID:
  2561. ret = cnss_qca6174_ramdump(pci_priv);
  2562. break;
  2563. case QCA6290_DEVICE_ID:
  2564. case QCA6390_DEVICE_ID:
  2565. case QCA6490_DEVICE_ID:
  2566. case WCN7850_DEVICE_ID:
  2567. ret = cnss_qca6290_ramdump(pci_priv);
  2568. break;
  2569. default:
  2570. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2571. pci_priv->device_id);
  2572. ret = -ENODEV;
  2573. }
  2574. return ret;
  2575. }
  2576. int cnss_pci_is_drv_connected(struct device *dev)
  2577. {
  2578. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2579. if (!pci_priv)
  2580. return -ENODEV;
  2581. return pci_priv->drv_connected_last;
  2582. }
  2583. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2584. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2585. {
  2586. struct cnss_plat_data *plat_priv =
  2587. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2588. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2589. struct cnss_cal_info *cal_info;
  2590. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2591. goto reg_driver;
  2592. } else {
  2593. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2594. del_timer(&plat_priv->fw_boot_timer);
  2595. if (!test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state))
  2596. CNSS_ASSERT(0);
  2597. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2598. if (!cal_info)
  2599. return;
  2600. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2601. cnss_driver_event_post(plat_priv,
  2602. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2603. 0, cal_info);
  2604. }
  2605. reg_driver:
  2606. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2607. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2608. return;
  2609. }
  2610. reinit_completion(&plat_priv->power_up_complete);
  2611. cnss_driver_event_post(plat_priv,
  2612. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2613. CNSS_EVENT_SYNC_UNKILLABLE,
  2614. pci_priv->driver_ops);
  2615. }
  2616. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2617. {
  2618. int ret = 0;
  2619. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2620. struct cnss_pci_data *pci_priv;
  2621. const struct pci_device_id *id_table = driver_ops->id_table;
  2622. unsigned int timeout;
  2623. if (!plat_priv) {
  2624. cnss_pr_info("plat_priv is not ready for register driver\n");
  2625. return -EAGAIN;
  2626. }
  2627. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2628. cnss_pr_info("pci probe not yet done for register driver\n");
  2629. return -EAGAIN;
  2630. }
  2631. pci_priv = plat_priv->bus_priv;
  2632. if (pci_priv->driver_ops) {
  2633. cnss_pr_err("Driver has already registered\n");
  2634. return -EEXIST;
  2635. }
  2636. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2637. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2638. return -EINVAL;
  2639. }
  2640. if (!id_table || !pci_dev_present(id_table)) {
  2641. /* id_table pointer will move from pci_dev_present(),
  2642. * so check again using local pointer.
  2643. */
  2644. id_table = driver_ops->id_table;
  2645. while (id_table && id_table->vendor) {
  2646. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2647. id_table->device);
  2648. id_table++;
  2649. }
  2650. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2651. pci_priv->device_id);
  2652. return -ENODEV;
  2653. }
  2654. if (!plat_priv->cbc_enabled ||
  2655. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2656. goto register_driver;
  2657. pci_priv->driver_ops = driver_ops;
  2658. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2659. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2660. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2661. * until CBC is complete
  2662. */
  2663. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2664. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2665. cnss_wlan_reg_driver_work);
  2666. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2667. msecs_to_jiffies(timeout));
  2668. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2669. return 0;
  2670. register_driver:
  2671. reinit_completion(&plat_priv->power_up_complete);
  2672. ret = cnss_driver_event_post(plat_priv,
  2673. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2674. CNSS_EVENT_SYNC_UNKILLABLE,
  2675. driver_ops);
  2676. return ret;
  2677. }
  2678. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2679. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2680. {
  2681. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2682. int ret = 0;
  2683. unsigned int timeout;
  2684. if (!plat_priv) {
  2685. cnss_pr_err("plat_priv is NULL\n");
  2686. return;
  2687. }
  2688. mutex_lock(&plat_priv->driver_ops_lock);
  2689. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2690. goto skip_wait_power_up;
  2691. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2692. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2693. msecs_to_jiffies(timeout));
  2694. if (!ret) {
  2695. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2696. timeout);
  2697. CNSS_ASSERT(0);
  2698. }
  2699. skip_wait_power_up:
  2700. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2701. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2702. goto skip_wait_recovery;
  2703. reinit_completion(&plat_priv->recovery_complete);
  2704. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2705. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2706. msecs_to_jiffies(timeout));
  2707. if (!ret) {
  2708. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2709. timeout);
  2710. CNSS_ASSERT(0);
  2711. }
  2712. skip_wait_recovery:
  2713. cnss_driver_event_post(plat_priv,
  2714. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2715. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2716. mutex_unlock(&plat_priv->driver_ops_lock);
  2717. }
  2718. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2719. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2720. void *data)
  2721. {
  2722. int ret = 0;
  2723. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2724. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2725. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2726. return -EINVAL;
  2727. }
  2728. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2729. pci_priv->driver_ops = data;
  2730. ret = cnss_pci_dev_powerup(pci_priv);
  2731. if (ret) {
  2732. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2733. pci_priv->driver_ops = NULL;
  2734. }
  2735. return ret;
  2736. }
  2737. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2738. {
  2739. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2740. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2741. cnss_pci_dev_shutdown(pci_priv);
  2742. pci_priv->driver_ops = NULL;
  2743. return 0;
  2744. }
  2745. #if IS_ENABLED(CONFIG_PCI_MSM)
  2746. static bool cnss_pci_is_drv_supported(struct cnss_pci_data *pci_priv)
  2747. {
  2748. struct pci_dev *root_port = pcie_find_root_port(pci_priv->pci_dev);
  2749. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2750. struct device_node *root_of_node;
  2751. bool drv_supported = false;
  2752. if (!root_port) {
  2753. cnss_pr_err("PCIe DRV is not supported as root port is null\n");
  2754. pci_priv->drv_supported = false;
  2755. return drv_supported;
  2756. }
  2757. root_of_node = root_port->dev.of_node;
  2758. if (root_of_node->parent)
  2759. drv_supported = of_property_read_bool(root_of_node->parent,
  2760. "qcom,drv-supported");
  2761. cnss_pr_dbg("PCIe DRV is %s\n",
  2762. drv_supported ? "supported" : "not supported");
  2763. pci_priv->drv_supported = drv_supported;
  2764. if (drv_supported) {
  2765. plat_priv->cap.cap_flag |= CNSS_HAS_DRV_SUPPORT;
  2766. cnss_set_feature_list(plat_priv, CNSS_DRV_SUPPORT_V01);
  2767. }
  2768. return drv_supported;
  2769. }
  2770. static void cnss_pci_event_cb(struct msm_pcie_notify *notify)
  2771. {
  2772. struct pci_dev *pci_dev;
  2773. struct cnss_pci_data *pci_priv;
  2774. struct device *dev;
  2775. struct cnss_plat_data *plat_priv = NULL;
  2776. int ret = 0;
  2777. if (!notify)
  2778. return;
  2779. pci_dev = notify->user;
  2780. if (!pci_dev)
  2781. return;
  2782. pci_priv = cnss_get_pci_priv(pci_dev);
  2783. if (!pci_priv)
  2784. return;
  2785. dev = &pci_priv->pci_dev->dev;
  2786. switch (notify->event) {
  2787. case MSM_PCIE_EVENT_LINK_RECOVER:
  2788. cnss_pr_dbg("PCI link recover callback\n");
  2789. plat_priv = pci_priv->plat_priv;
  2790. if (!plat_priv) {
  2791. cnss_pr_err("plat_priv is NULL\n");
  2792. return;
  2793. }
  2794. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  2795. ret = msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  2796. pci_dev->bus->number, pci_dev, NULL,
  2797. PM_OPTIONS_DEFAULT);
  2798. if (ret)
  2799. cnss_pci_handle_linkdown(pci_priv);
  2800. break;
  2801. case MSM_PCIE_EVENT_LINKDOWN:
  2802. cnss_pr_dbg("PCI link down event callback\n");
  2803. cnss_pci_handle_linkdown(pci_priv);
  2804. break;
  2805. case MSM_PCIE_EVENT_WAKEUP:
  2806. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  2807. cnss_pci_get_auto_suspended(pci_priv)) ||
  2808. dev->power.runtime_status == RPM_SUSPENDING) {
  2809. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2810. cnss_pci_pm_request_resume(pci_priv);
  2811. }
  2812. break;
  2813. case MSM_PCIE_EVENT_DRV_CONNECT:
  2814. cnss_pr_dbg("DRV subsystem is connected\n");
  2815. cnss_pci_set_drv_connected(pci_priv, 1);
  2816. break;
  2817. case MSM_PCIE_EVENT_DRV_DISCONNECT:
  2818. cnss_pr_dbg("DRV subsystem is disconnected\n");
  2819. if (cnss_pci_get_auto_suspended(pci_priv))
  2820. cnss_pci_pm_request_resume(pci_priv);
  2821. cnss_pci_set_drv_connected(pci_priv, 0);
  2822. break;
  2823. default:
  2824. cnss_pr_err("Received invalid PCI event: %d\n", notify->event);
  2825. }
  2826. }
  2827. /**
  2828. * cnss_reg_pci_event() - Register for PCIe events
  2829. * @pci_priv: driver PCI bus context pointer
  2830. *
  2831. * This function shall call corresponding PCIe root complex driver APIs
  2832. * to register for PCIe events like link down or WAKE GPIO toggling etc.
  2833. * The events should be based on PCIe root complex driver's capability.
  2834. *
  2835. * Return: 0 for success, negative value for error
  2836. */
  2837. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2838. {
  2839. int ret = 0;
  2840. struct msm_pcie_register_event *pci_event;
  2841. pci_event = &pci_priv->msm_pci_event;
  2842. pci_event->events = MSM_PCIE_EVENT_LINK_RECOVER |
  2843. MSM_PCIE_EVENT_LINKDOWN |
  2844. MSM_PCIE_EVENT_WAKEUP;
  2845. if (cnss_pci_is_drv_supported(pci_priv))
  2846. pci_event->events = pci_event->events |
  2847. MSM_PCIE_EVENT_DRV_CONNECT |
  2848. MSM_PCIE_EVENT_DRV_DISCONNECT;
  2849. pci_event->user = pci_priv->pci_dev;
  2850. pci_event->mode = MSM_PCIE_TRIGGER_CALLBACK;
  2851. pci_event->callback = cnss_pci_event_cb;
  2852. pci_event->options = MSM_PCIE_CONFIG_NO_RECOVERY;
  2853. ret = msm_pcie_register_event(pci_event);
  2854. if (ret)
  2855. cnss_pr_err("Failed to register MSM PCI event, err = %d\n",
  2856. ret);
  2857. return ret;
  2858. }
  2859. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv)
  2860. {
  2861. msm_pcie_deregister_event(&pci_priv->msm_pci_event);
  2862. }
  2863. #else
  2864. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2865. {
  2866. return 0;
  2867. }
  2868. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv) {}
  2869. #endif
  2870. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2871. {
  2872. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2873. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2874. int ret = 0;
  2875. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2876. if (driver_ops && driver_ops->suspend) {
  2877. ret = driver_ops->suspend(pci_dev, state);
  2878. if (ret) {
  2879. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2880. ret);
  2881. ret = -EAGAIN;
  2882. }
  2883. }
  2884. return ret;
  2885. }
  2886. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2887. {
  2888. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2889. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2890. int ret = 0;
  2891. if (driver_ops && driver_ops->resume) {
  2892. ret = driver_ops->resume(pci_dev);
  2893. if (ret)
  2894. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2895. ret);
  2896. }
  2897. return ret;
  2898. }
  2899. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2900. {
  2901. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2902. int ret = 0;
  2903. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2904. goto out;
  2905. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2906. ret = -EAGAIN;
  2907. goto out;
  2908. }
  2909. if (pci_priv->drv_connected_last)
  2910. goto skip_disable_pci;
  2911. pci_clear_master(pci_dev);
  2912. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2913. pci_disable_device(pci_dev);
  2914. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2915. if (ret)
  2916. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2917. skip_disable_pci:
  2918. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2919. ret = -EAGAIN;
  2920. goto resume_mhi;
  2921. }
  2922. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2923. return 0;
  2924. resume_mhi:
  2925. if (!pci_is_enabled(pci_dev))
  2926. if (pci_enable_device(pci_dev))
  2927. cnss_pr_err("Failed to enable PCI device\n");
  2928. if (pci_priv->saved_state)
  2929. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2930. pci_set_master(pci_dev);
  2931. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2932. out:
  2933. return ret;
  2934. }
  2935. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2936. {
  2937. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2938. int ret = 0;
  2939. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2940. goto out;
  2941. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2942. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2943. cnss_pci_link_down(&pci_dev->dev);
  2944. ret = -EAGAIN;
  2945. goto out;
  2946. }
  2947. pci_priv->pci_link_state = PCI_LINK_UP;
  2948. if (pci_priv->drv_connected_last)
  2949. goto skip_enable_pci;
  2950. ret = pci_enable_device(pci_dev);
  2951. if (ret) {
  2952. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2953. ret);
  2954. goto out;
  2955. }
  2956. if (pci_priv->saved_state)
  2957. cnss_set_pci_config_space(pci_priv,
  2958. RESTORE_PCI_CONFIG_SPACE);
  2959. pci_set_master(pci_dev);
  2960. skip_enable_pci:
  2961. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2962. out:
  2963. return ret;
  2964. }
  2965. static int cnss_pci_suspend(struct device *dev)
  2966. {
  2967. int ret = 0;
  2968. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2969. struct cnss_plat_data *plat_priv;
  2970. if (!pci_priv)
  2971. goto out;
  2972. plat_priv = pci_priv->plat_priv;
  2973. if (!plat_priv)
  2974. goto out;
  2975. if (!cnss_is_device_powered_on(plat_priv))
  2976. goto out;
  2977. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2978. pci_priv->drv_supported) {
  2979. pci_priv->drv_connected_last =
  2980. cnss_pci_get_drv_connected(pci_priv);
  2981. if (!pci_priv->drv_connected_last) {
  2982. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2983. ret = -EAGAIN;
  2984. goto out;
  2985. }
  2986. }
  2987. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2988. ret = cnss_pci_suspend_driver(pci_priv);
  2989. if (ret)
  2990. goto clear_flag;
  2991. if (!pci_priv->disable_pc) {
  2992. mutex_lock(&pci_priv->bus_lock);
  2993. ret = cnss_pci_suspend_bus(pci_priv);
  2994. mutex_unlock(&pci_priv->bus_lock);
  2995. if (ret)
  2996. goto resume_driver;
  2997. }
  2998. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2999. return 0;
  3000. resume_driver:
  3001. cnss_pci_resume_driver(pci_priv);
  3002. clear_flag:
  3003. pci_priv->drv_connected_last = 0;
  3004. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3005. out:
  3006. return ret;
  3007. }
  3008. static int cnss_pci_resume(struct device *dev)
  3009. {
  3010. int ret = 0;
  3011. struct pci_dev *pci_dev = to_pci_dev(dev);
  3012. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3013. struct cnss_plat_data *plat_priv;
  3014. if (!pci_priv)
  3015. goto out;
  3016. plat_priv = pci_priv->plat_priv;
  3017. if (!plat_priv)
  3018. goto out;
  3019. if (pci_priv->pci_link_down_ind)
  3020. goto out;
  3021. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3022. goto out;
  3023. if (!pci_priv->disable_pc) {
  3024. ret = cnss_pci_resume_bus(pci_priv);
  3025. if (ret)
  3026. goto out;
  3027. }
  3028. ret = cnss_pci_resume_driver(pci_priv);
  3029. pci_priv->drv_connected_last = 0;
  3030. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3031. out:
  3032. return ret;
  3033. }
  3034. static int cnss_pci_suspend_noirq(struct device *dev)
  3035. {
  3036. int ret = 0;
  3037. struct pci_dev *pci_dev = to_pci_dev(dev);
  3038. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3039. struct cnss_wlan_driver *driver_ops;
  3040. if (!pci_priv)
  3041. goto out;
  3042. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3043. goto out;
  3044. driver_ops = pci_priv->driver_ops;
  3045. if (driver_ops && driver_ops->suspend_noirq)
  3046. ret = driver_ops->suspend_noirq(pci_dev);
  3047. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3048. !pci_priv->plat_priv->use_pm_domain)
  3049. pci_save_state(pci_dev);
  3050. out:
  3051. return ret;
  3052. }
  3053. static int cnss_pci_resume_noirq(struct device *dev)
  3054. {
  3055. int ret = 0;
  3056. struct pci_dev *pci_dev = to_pci_dev(dev);
  3057. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3058. struct cnss_wlan_driver *driver_ops;
  3059. if (!pci_priv)
  3060. goto out;
  3061. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3062. goto out;
  3063. driver_ops = pci_priv->driver_ops;
  3064. if (driver_ops && driver_ops->resume_noirq &&
  3065. !pci_priv->pci_link_down_ind)
  3066. ret = driver_ops->resume_noirq(pci_dev);
  3067. out:
  3068. return ret;
  3069. }
  3070. static int cnss_pci_runtime_suspend(struct device *dev)
  3071. {
  3072. int ret = 0;
  3073. struct pci_dev *pci_dev = to_pci_dev(dev);
  3074. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3075. struct cnss_plat_data *plat_priv;
  3076. struct cnss_wlan_driver *driver_ops;
  3077. if (!pci_priv)
  3078. return -EAGAIN;
  3079. plat_priv = pci_priv->plat_priv;
  3080. if (!plat_priv)
  3081. return -EAGAIN;
  3082. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3083. return -EAGAIN;
  3084. if (pci_priv->pci_link_down_ind) {
  3085. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3086. return -EAGAIN;
  3087. }
  3088. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3089. pci_priv->drv_supported) {
  3090. pci_priv->drv_connected_last =
  3091. cnss_pci_get_drv_connected(pci_priv);
  3092. if (!pci_priv->drv_connected_last) {
  3093. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3094. return -EAGAIN;
  3095. }
  3096. }
  3097. cnss_pr_vdbg("Runtime suspend start\n");
  3098. driver_ops = pci_priv->driver_ops;
  3099. if (driver_ops && driver_ops->runtime_ops &&
  3100. driver_ops->runtime_ops->runtime_suspend)
  3101. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3102. else
  3103. ret = cnss_auto_suspend(dev);
  3104. if (ret)
  3105. pci_priv->drv_connected_last = 0;
  3106. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3107. return ret;
  3108. }
  3109. static int cnss_pci_runtime_resume(struct device *dev)
  3110. {
  3111. int ret = 0;
  3112. struct pci_dev *pci_dev = to_pci_dev(dev);
  3113. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3114. struct cnss_wlan_driver *driver_ops;
  3115. if (!pci_priv)
  3116. return -EAGAIN;
  3117. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3118. return -EAGAIN;
  3119. if (pci_priv->pci_link_down_ind) {
  3120. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3121. return -EAGAIN;
  3122. }
  3123. cnss_pr_vdbg("Runtime resume start\n");
  3124. driver_ops = pci_priv->driver_ops;
  3125. if (driver_ops && driver_ops->runtime_ops &&
  3126. driver_ops->runtime_ops->runtime_resume)
  3127. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3128. else
  3129. ret = cnss_auto_resume(dev);
  3130. if (!ret)
  3131. pci_priv->drv_connected_last = 0;
  3132. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3133. return ret;
  3134. }
  3135. static int cnss_pci_runtime_idle(struct device *dev)
  3136. {
  3137. cnss_pr_vdbg("Runtime idle\n");
  3138. pm_request_autosuspend(dev);
  3139. return -EBUSY;
  3140. }
  3141. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3142. {
  3143. struct pci_dev *pci_dev = to_pci_dev(dev);
  3144. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3145. int ret = 0;
  3146. if (!pci_priv)
  3147. return -ENODEV;
  3148. ret = cnss_pci_disable_pc(pci_priv, vote);
  3149. if (ret)
  3150. return ret;
  3151. pci_priv->disable_pc = vote;
  3152. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3153. return 0;
  3154. }
  3155. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3156. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3157. enum cnss_rtpm_id id)
  3158. {
  3159. if (id >= RTPM_ID_MAX)
  3160. return;
  3161. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3162. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3163. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3164. cnss_get_host_timestamp(pci_priv->plat_priv);
  3165. }
  3166. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3167. enum cnss_rtpm_id id)
  3168. {
  3169. if (id >= RTPM_ID_MAX)
  3170. return;
  3171. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3172. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3173. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3174. cnss_get_host_timestamp(pci_priv->plat_priv);
  3175. }
  3176. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3177. {
  3178. struct device *dev;
  3179. if (!pci_priv)
  3180. return;
  3181. dev = &pci_priv->pci_dev->dev;
  3182. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3183. atomic_read(&dev->power.usage_count));
  3184. }
  3185. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3186. {
  3187. struct device *dev;
  3188. enum rpm_status status;
  3189. if (!pci_priv)
  3190. return -ENODEV;
  3191. dev = &pci_priv->pci_dev->dev;
  3192. status = dev->power.runtime_status;
  3193. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3194. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3195. (void *)_RET_IP_);
  3196. return pm_request_resume(dev);
  3197. }
  3198. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3199. {
  3200. struct device *dev;
  3201. enum rpm_status status;
  3202. if (!pci_priv)
  3203. return -ENODEV;
  3204. dev = &pci_priv->pci_dev->dev;
  3205. status = dev->power.runtime_status;
  3206. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3207. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3208. (void *)_RET_IP_);
  3209. return pm_runtime_resume(dev);
  3210. }
  3211. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3212. enum cnss_rtpm_id id)
  3213. {
  3214. struct device *dev;
  3215. enum rpm_status status;
  3216. if (!pci_priv)
  3217. return -ENODEV;
  3218. dev = &pci_priv->pci_dev->dev;
  3219. status = dev->power.runtime_status;
  3220. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3221. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3222. (void *)_RET_IP_);
  3223. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3224. return pm_runtime_get(dev);
  3225. }
  3226. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3227. enum cnss_rtpm_id id)
  3228. {
  3229. struct device *dev;
  3230. enum rpm_status status;
  3231. if (!pci_priv)
  3232. return -ENODEV;
  3233. dev = &pci_priv->pci_dev->dev;
  3234. status = dev->power.runtime_status;
  3235. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3236. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3237. (void *)_RET_IP_);
  3238. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3239. return pm_runtime_get_sync(dev);
  3240. }
  3241. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3242. enum cnss_rtpm_id id)
  3243. {
  3244. if (!pci_priv)
  3245. return;
  3246. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3247. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3248. }
  3249. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3250. enum cnss_rtpm_id id)
  3251. {
  3252. struct device *dev;
  3253. if (!pci_priv)
  3254. return -ENODEV;
  3255. dev = &pci_priv->pci_dev->dev;
  3256. if (atomic_read(&dev->power.usage_count) == 0) {
  3257. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3258. return -EINVAL;
  3259. }
  3260. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3261. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3262. }
  3263. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3264. enum cnss_rtpm_id id)
  3265. {
  3266. struct device *dev;
  3267. if (!pci_priv)
  3268. return;
  3269. dev = &pci_priv->pci_dev->dev;
  3270. if (atomic_read(&dev->power.usage_count) == 0) {
  3271. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3272. return;
  3273. }
  3274. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3275. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3276. }
  3277. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3278. {
  3279. if (!pci_priv)
  3280. return;
  3281. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3282. }
  3283. int cnss_auto_suspend(struct device *dev)
  3284. {
  3285. int ret = 0;
  3286. struct pci_dev *pci_dev = to_pci_dev(dev);
  3287. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3288. struct cnss_plat_data *plat_priv;
  3289. if (!pci_priv)
  3290. return -ENODEV;
  3291. plat_priv = pci_priv->plat_priv;
  3292. if (!plat_priv)
  3293. return -ENODEV;
  3294. mutex_lock(&pci_priv->bus_lock);
  3295. if (!pci_priv->qmi_send_usage_count) {
  3296. ret = cnss_pci_suspend_bus(pci_priv);
  3297. if (ret) {
  3298. mutex_unlock(&pci_priv->bus_lock);
  3299. return ret;
  3300. }
  3301. }
  3302. cnss_pci_set_auto_suspended(pci_priv, 1);
  3303. mutex_unlock(&pci_priv->bus_lock);
  3304. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3305. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3306. * current_bw_vote as in resume path we should vote for last used
  3307. * bandwidth vote. Also ignore error if bw voting is not setup.
  3308. */
  3309. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3310. return 0;
  3311. }
  3312. EXPORT_SYMBOL(cnss_auto_suspend);
  3313. int cnss_auto_resume(struct device *dev)
  3314. {
  3315. int ret = 0;
  3316. struct pci_dev *pci_dev = to_pci_dev(dev);
  3317. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3318. struct cnss_plat_data *plat_priv;
  3319. if (!pci_priv)
  3320. return -ENODEV;
  3321. plat_priv = pci_priv->plat_priv;
  3322. if (!plat_priv)
  3323. return -ENODEV;
  3324. mutex_lock(&pci_priv->bus_lock);
  3325. ret = cnss_pci_resume_bus(pci_priv);
  3326. if (ret) {
  3327. mutex_unlock(&pci_priv->bus_lock);
  3328. return ret;
  3329. }
  3330. cnss_pci_set_auto_suspended(pci_priv, 0);
  3331. mutex_unlock(&pci_priv->bus_lock);
  3332. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3333. return 0;
  3334. }
  3335. EXPORT_SYMBOL(cnss_auto_resume);
  3336. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3337. {
  3338. struct pci_dev *pci_dev = to_pci_dev(dev);
  3339. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3340. struct cnss_plat_data *plat_priv;
  3341. struct mhi_controller *mhi_ctrl;
  3342. if (!pci_priv)
  3343. return -ENODEV;
  3344. switch (pci_priv->device_id) {
  3345. case QCA6390_DEVICE_ID:
  3346. case QCA6490_DEVICE_ID:
  3347. case WCN7850_DEVICE_ID:
  3348. break;
  3349. default:
  3350. return 0;
  3351. }
  3352. mhi_ctrl = pci_priv->mhi_ctrl;
  3353. if (!mhi_ctrl)
  3354. return -EINVAL;
  3355. plat_priv = pci_priv->plat_priv;
  3356. if (!plat_priv)
  3357. return -ENODEV;
  3358. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3359. return -EAGAIN;
  3360. if (timeout_us) {
  3361. /* Busy wait for timeout_us */
  3362. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3363. timeout_us, false);
  3364. } else {
  3365. /* Sleep wait for mhi_ctrl->timeout_ms */
  3366. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3367. }
  3368. }
  3369. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3370. int cnss_pci_force_wake_request(struct device *dev)
  3371. {
  3372. struct pci_dev *pci_dev = to_pci_dev(dev);
  3373. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3374. struct cnss_plat_data *plat_priv;
  3375. struct mhi_controller *mhi_ctrl;
  3376. if (!pci_priv)
  3377. return -ENODEV;
  3378. switch (pci_priv->device_id) {
  3379. case QCA6390_DEVICE_ID:
  3380. case QCA6490_DEVICE_ID:
  3381. case WCN7850_DEVICE_ID:
  3382. break;
  3383. default:
  3384. return 0;
  3385. }
  3386. mhi_ctrl = pci_priv->mhi_ctrl;
  3387. if (!mhi_ctrl)
  3388. return -EINVAL;
  3389. plat_priv = pci_priv->plat_priv;
  3390. if (!plat_priv)
  3391. return -ENODEV;
  3392. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3393. return -EAGAIN;
  3394. mhi_device_get(mhi_ctrl->mhi_dev);
  3395. return 0;
  3396. }
  3397. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3398. int cnss_pci_is_device_awake(struct device *dev)
  3399. {
  3400. struct pci_dev *pci_dev = to_pci_dev(dev);
  3401. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3402. struct mhi_controller *mhi_ctrl;
  3403. if (!pci_priv)
  3404. return -ENODEV;
  3405. switch (pci_priv->device_id) {
  3406. case QCA6390_DEVICE_ID:
  3407. case QCA6490_DEVICE_ID:
  3408. case WCN7850_DEVICE_ID:
  3409. break;
  3410. default:
  3411. return 0;
  3412. }
  3413. mhi_ctrl = pci_priv->mhi_ctrl;
  3414. if (!mhi_ctrl)
  3415. return -EINVAL;
  3416. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3417. }
  3418. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3419. int cnss_pci_force_wake_release(struct device *dev)
  3420. {
  3421. struct pci_dev *pci_dev = to_pci_dev(dev);
  3422. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3423. struct cnss_plat_data *plat_priv;
  3424. struct mhi_controller *mhi_ctrl;
  3425. if (!pci_priv)
  3426. return -ENODEV;
  3427. switch (pci_priv->device_id) {
  3428. case QCA6390_DEVICE_ID:
  3429. case QCA6490_DEVICE_ID:
  3430. case WCN7850_DEVICE_ID:
  3431. break;
  3432. default:
  3433. return 0;
  3434. }
  3435. mhi_ctrl = pci_priv->mhi_ctrl;
  3436. if (!mhi_ctrl)
  3437. return -EINVAL;
  3438. plat_priv = pci_priv->plat_priv;
  3439. if (!plat_priv)
  3440. return -ENODEV;
  3441. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3442. return -EAGAIN;
  3443. mhi_device_put(mhi_ctrl->mhi_dev);
  3444. return 0;
  3445. }
  3446. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3447. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3448. {
  3449. int ret = 0;
  3450. if (!pci_priv)
  3451. return -ENODEV;
  3452. mutex_lock(&pci_priv->bus_lock);
  3453. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3454. !pci_priv->qmi_send_usage_count)
  3455. ret = cnss_pci_resume_bus(pci_priv);
  3456. pci_priv->qmi_send_usage_count++;
  3457. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3458. pci_priv->qmi_send_usage_count);
  3459. mutex_unlock(&pci_priv->bus_lock);
  3460. return ret;
  3461. }
  3462. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3463. {
  3464. int ret = 0;
  3465. if (!pci_priv)
  3466. return -ENODEV;
  3467. mutex_lock(&pci_priv->bus_lock);
  3468. if (pci_priv->qmi_send_usage_count)
  3469. pci_priv->qmi_send_usage_count--;
  3470. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3471. pci_priv->qmi_send_usage_count);
  3472. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3473. !pci_priv->qmi_send_usage_count &&
  3474. !cnss_pcie_is_device_down(pci_priv))
  3475. ret = cnss_pci_suspend_bus(pci_priv);
  3476. mutex_unlock(&pci_priv->bus_lock);
  3477. return ret;
  3478. }
  3479. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3480. {
  3481. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3482. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3483. struct device *dev = &pci_priv->pci_dev->dev;
  3484. int i;
  3485. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3486. if (!fw_mem[i].va && fw_mem[i].size) {
  3487. fw_mem[i].va =
  3488. dma_alloc_attrs(dev, fw_mem[i].size,
  3489. &fw_mem[i].pa, GFP_KERNEL,
  3490. fw_mem[i].attrs);
  3491. if (!fw_mem[i].va) {
  3492. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3493. fw_mem[i].size, fw_mem[i].type);
  3494. return -ENOMEM;
  3495. }
  3496. }
  3497. }
  3498. return 0;
  3499. }
  3500. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3501. {
  3502. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3503. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3504. struct device *dev = &pci_priv->pci_dev->dev;
  3505. int i;
  3506. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3507. if (fw_mem[i].va && fw_mem[i].size) {
  3508. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3509. fw_mem[i].va, &fw_mem[i].pa,
  3510. fw_mem[i].size, fw_mem[i].type);
  3511. dma_free_attrs(dev, fw_mem[i].size,
  3512. fw_mem[i].va, fw_mem[i].pa,
  3513. fw_mem[i].attrs);
  3514. fw_mem[i].va = NULL;
  3515. fw_mem[i].pa = 0;
  3516. fw_mem[i].size = 0;
  3517. fw_mem[i].type = 0;
  3518. }
  3519. }
  3520. plat_priv->fw_mem_seg_len = 0;
  3521. }
  3522. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3523. {
  3524. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3525. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3526. int i, j;
  3527. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3528. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3529. qdss_mem[i].va =
  3530. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3531. qdss_mem[i].size,
  3532. &qdss_mem[i].pa,
  3533. GFP_KERNEL);
  3534. if (!qdss_mem[i].va) {
  3535. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3536. qdss_mem[i].size,
  3537. qdss_mem[i].type, i);
  3538. break;
  3539. }
  3540. }
  3541. }
  3542. /* Best-effort allocation for QDSS trace */
  3543. if (i < plat_priv->qdss_mem_seg_len) {
  3544. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3545. qdss_mem[j].type = 0;
  3546. qdss_mem[j].size = 0;
  3547. }
  3548. plat_priv->qdss_mem_seg_len = i;
  3549. }
  3550. return 0;
  3551. }
  3552. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3553. {
  3554. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3555. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3556. int i;
  3557. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3558. if (qdss_mem[i].va && qdss_mem[i].size) {
  3559. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3560. &qdss_mem[i].pa, qdss_mem[i].size,
  3561. qdss_mem[i].type);
  3562. dma_free_coherent(&pci_priv->pci_dev->dev,
  3563. qdss_mem[i].size, qdss_mem[i].va,
  3564. qdss_mem[i].pa);
  3565. qdss_mem[i].va = NULL;
  3566. qdss_mem[i].pa = 0;
  3567. qdss_mem[i].size = 0;
  3568. qdss_mem[i].type = 0;
  3569. }
  3570. }
  3571. plat_priv->qdss_mem_seg_len = 0;
  3572. }
  3573. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3574. {
  3575. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3576. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3577. char filename[MAX_FIRMWARE_NAME_LEN];
  3578. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3579. const struct firmware *fw_entry;
  3580. int ret = 0;
  3581. /* Use forward compatibility here since for any recent device
  3582. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3583. */
  3584. switch (pci_priv->device_id) {
  3585. case QCA6174_DEVICE_ID:
  3586. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3587. pci_priv->device_id);
  3588. return -EINVAL;
  3589. case QCA6290_DEVICE_ID:
  3590. case QCA6390_DEVICE_ID:
  3591. case QCA6490_DEVICE_ID:
  3592. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3593. break;
  3594. default:
  3595. break;
  3596. }
  3597. if (!m3_mem->va && !m3_mem->size) {
  3598. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3599. phy_filename);
  3600. ret = firmware_request_nowarn(&fw_entry, filename,
  3601. &pci_priv->pci_dev->dev);
  3602. if (ret) {
  3603. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3604. return ret;
  3605. }
  3606. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3607. fw_entry->size, &m3_mem->pa,
  3608. GFP_KERNEL);
  3609. if (!m3_mem->va) {
  3610. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3611. fw_entry->size);
  3612. release_firmware(fw_entry);
  3613. return -ENOMEM;
  3614. }
  3615. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3616. m3_mem->size = fw_entry->size;
  3617. release_firmware(fw_entry);
  3618. }
  3619. return 0;
  3620. }
  3621. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3622. {
  3623. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3624. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3625. if (m3_mem->va && m3_mem->size) {
  3626. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3627. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3628. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3629. m3_mem->va, m3_mem->pa);
  3630. }
  3631. m3_mem->va = NULL;
  3632. m3_mem->pa = 0;
  3633. m3_mem->size = 0;
  3634. }
  3635. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3636. {
  3637. struct cnss_plat_data *plat_priv;
  3638. if (!pci_priv)
  3639. return;
  3640. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3641. plat_priv = pci_priv->plat_priv;
  3642. if (!plat_priv)
  3643. return;
  3644. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3645. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3646. return;
  3647. }
  3648. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3649. CNSS_REASON_TIMEOUT);
  3650. }
  3651. static int cnss_pci_smmu_fault_handler(struct iommu_domain *domain,
  3652. struct device *dev, unsigned long iova,
  3653. int flags, void *handler_token)
  3654. {
  3655. struct cnss_pci_data *pci_priv = handler_token;
  3656. cnss_fatal_err("SMMU fault happened with IOVA 0x%lx\n", iova);
  3657. if (!pci_priv) {
  3658. cnss_pr_err("pci_priv is NULL\n");
  3659. return -ENODEV;
  3660. }
  3661. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  3662. cnss_force_fw_assert(&pci_priv->pci_dev->dev);
  3663. /* IOMMU driver requires -ENOSYS to print debug info. */
  3664. return -ENOSYS;
  3665. }
  3666. static int cnss_pci_init_smmu(struct cnss_pci_data *pci_priv)
  3667. {
  3668. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3669. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3670. struct device_node *of_node;
  3671. struct resource *res;
  3672. const char *iommu_dma_type;
  3673. u32 addr_win[2];
  3674. int ret = 0;
  3675. of_node = of_parse_phandle(pci_dev->dev.of_node, "qcom,iommu-group", 0);
  3676. if (!of_node)
  3677. return ret;
  3678. cnss_pr_dbg("Initializing SMMU\n");
  3679. pci_priv->iommu_domain = iommu_get_domain_for_dev(&pci_dev->dev);
  3680. ret = of_property_read_string(of_node, "qcom,iommu-dma",
  3681. &iommu_dma_type);
  3682. if (!ret && !strcmp("fastmap", iommu_dma_type)) {
  3683. cnss_pr_dbg("Enabling SMMU S1 stage\n");
  3684. pci_priv->smmu_s1_enable = true;
  3685. iommu_set_fault_handler(pci_priv->iommu_domain,
  3686. cnss_pci_smmu_fault_handler, pci_priv);
  3687. }
  3688. ret = of_property_read_u32_array(of_node, "qcom,iommu-dma-addr-pool",
  3689. addr_win, ARRAY_SIZE(addr_win));
  3690. if (ret) {
  3691. cnss_pr_err("Invalid SMMU size window, err = %d\n", ret);
  3692. of_node_put(of_node);
  3693. return ret;
  3694. }
  3695. pci_priv->smmu_iova_start = addr_win[0];
  3696. pci_priv->smmu_iova_len = addr_win[1];
  3697. cnss_pr_dbg("smmu_iova_start: %pa, smmu_iova_len: 0x%zx\n",
  3698. &pci_priv->smmu_iova_start,
  3699. pci_priv->smmu_iova_len);
  3700. res = platform_get_resource_byname(plat_priv->plat_dev, IORESOURCE_MEM,
  3701. "smmu_iova_ipa");
  3702. if (res) {
  3703. pci_priv->smmu_iova_ipa_start = res->start;
  3704. pci_priv->smmu_iova_ipa_current = res->start;
  3705. pci_priv->smmu_iova_ipa_len = resource_size(res);
  3706. cnss_pr_dbg("smmu_iova_ipa_start: %pa, smmu_iova_ipa_len: 0x%zx\n",
  3707. &pci_priv->smmu_iova_ipa_start,
  3708. pci_priv->smmu_iova_ipa_len);
  3709. }
  3710. pci_priv->iommu_geometry = of_property_read_bool(of_node,
  3711. "qcom,iommu-geometry");
  3712. cnss_pr_dbg("iommu_geometry: %d\n", pci_priv->iommu_geometry);
  3713. of_node_put(of_node);
  3714. return 0;
  3715. }
  3716. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3717. {
  3718. pci_priv->iommu_domain = NULL;
  3719. }
  3720. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3721. {
  3722. if (!pci_priv)
  3723. return -ENODEV;
  3724. if (!pci_priv->smmu_iova_len)
  3725. return -EINVAL;
  3726. *addr = pci_priv->smmu_iova_start;
  3727. *size = pci_priv->smmu_iova_len;
  3728. return 0;
  3729. }
  3730. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3731. {
  3732. if (!pci_priv)
  3733. return -ENODEV;
  3734. if (!pci_priv->smmu_iova_ipa_len)
  3735. return -EINVAL;
  3736. *addr = pci_priv->smmu_iova_ipa_start;
  3737. *size = pci_priv->smmu_iova_ipa_len;
  3738. return 0;
  3739. }
  3740. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3741. {
  3742. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3743. if (!pci_priv)
  3744. return NULL;
  3745. return pci_priv->iommu_domain;
  3746. }
  3747. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3748. int cnss_smmu_map(struct device *dev,
  3749. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3750. {
  3751. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3752. struct cnss_plat_data *plat_priv;
  3753. unsigned long iova;
  3754. size_t len;
  3755. int ret = 0;
  3756. int flag = IOMMU_READ | IOMMU_WRITE;
  3757. struct pci_dev *root_port;
  3758. struct device_node *root_of_node;
  3759. bool dma_coherent = false;
  3760. if (!pci_priv)
  3761. return -ENODEV;
  3762. if (!iova_addr) {
  3763. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3764. &paddr, size);
  3765. return -EINVAL;
  3766. }
  3767. plat_priv = pci_priv->plat_priv;
  3768. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3769. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3770. if (pci_priv->iommu_geometry &&
  3771. iova >= pci_priv->smmu_iova_ipa_start +
  3772. pci_priv->smmu_iova_ipa_len) {
  3773. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3774. iova,
  3775. &pci_priv->smmu_iova_ipa_start,
  3776. pci_priv->smmu_iova_ipa_len);
  3777. return -ENOMEM;
  3778. }
  3779. if (!test_bit(DISABLE_IO_COHERENCY,
  3780. &plat_priv->ctrl_params.quirks)) {
  3781. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3782. if (!root_port) {
  3783. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3784. } else {
  3785. root_of_node = root_port->dev.of_node;
  3786. if (root_of_node && root_of_node->parent) {
  3787. dma_coherent =
  3788. of_property_read_bool(root_of_node->parent,
  3789. "dma-coherent");
  3790. cnss_pr_dbg("dma-coherent is %s\n",
  3791. dma_coherent ? "enabled" : "disabled");
  3792. if (dma_coherent)
  3793. flag |= IOMMU_CACHE;
  3794. }
  3795. }
  3796. }
  3797. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3798. ret = iommu_map(pci_priv->iommu_domain, iova,
  3799. rounddown(paddr, PAGE_SIZE), len, flag);
  3800. if (ret) {
  3801. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3802. return ret;
  3803. }
  3804. pci_priv->smmu_iova_ipa_current = iova + len;
  3805. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3806. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3807. return 0;
  3808. }
  3809. EXPORT_SYMBOL(cnss_smmu_map);
  3810. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3811. {
  3812. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3813. unsigned long iova;
  3814. size_t unmapped;
  3815. size_t len;
  3816. if (!pci_priv)
  3817. return -ENODEV;
  3818. iova = rounddown(iova_addr, PAGE_SIZE);
  3819. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3820. if (iova >= pci_priv->smmu_iova_ipa_start +
  3821. pci_priv->smmu_iova_ipa_len) {
  3822. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3823. iova,
  3824. &pci_priv->smmu_iova_ipa_start,
  3825. pci_priv->smmu_iova_ipa_len);
  3826. return -ENOMEM;
  3827. }
  3828. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3829. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3830. if (unmapped != len) {
  3831. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3832. unmapped, len);
  3833. return -EINVAL;
  3834. }
  3835. pci_priv->smmu_iova_ipa_current = iova;
  3836. return 0;
  3837. }
  3838. EXPORT_SYMBOL(cnss_smmu_unmap);
  3839. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3840. {
  3841. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3842. struct cnss_plat_data *plat_priv;
  3843. if (!pci_priv)
  3844. return -ENODEV;
  3845. plat_priv = pci_priv->plat_priv;
  3846. if (!plat_priv)
  3847. return -ENODEV;
  3848. info->va = pci_priv->bar;
  3849. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3850. info->chip_id = plat_priv->chip_info.chip_id;
  3851. info->chip_family = plat_priv->chip_info.chip_family;
  3852. info->board_id = plat_priv->board_info.board_id;
  3853. info->soc_id = plat_priv->soc_info.soc_id;
  3854. info->fw_version = plat_priv->fw_version_info.fw_version;
  3855. strlcpy(info->fw_build_timestamp,
  3856. plat_priv->fw_version_info.fw_build_timestamp,
  3857. sizeof(info->fw_build_timestamp));
  3858. memcpy(&info->device_version, &plat_priv->device_version,
  3859. sizeof(info->device_version));
  3860. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3861. sizeof(info->dev_mem_info));
  3862. return 0;
  3863. }
  3864. EXPORT_SYMBOL(cnss_get_soc_info);
  3865. static struct cnss_msi_config msi_config = {
  3866. .total_vectors = 32,
  3867. .total_users = 4,
  3868. .users = (struct cnss_msi_user[]) {
  3869. { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
  3870. { .name = "CE", .num_vectors = 10, .base_vector = 3 },
  3871. { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
  3872. { .name = "DP", .num_vectors = 18, .base_vector = 14 },
  3873. },
  3874. };
  3875. static int cnss_pci_get_msi_assignment(struct cnss_pci_data *pci_priv)
  3876. {
  3877. pci_priv->msi_config = &msi_config;
  3878. return 0;
  3879. }
  3880. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3881. {
  3882. int ret = 0;
  3883. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3884. int num_vectors;
  3885. struct cnss_msi_config *msi_config;
  3886. struct msi_desc *msi_desc;
  3887. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3888. return 0;
  3889. ret = cnss_pci_get_msi_assignment(pci_priv);
  3890. if (ret) {
  3891. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3892. goto out;
  3893. }
  3894. msi_config = pci_priv->msi_config;
  3895. if (!msi_config) {
  3896. cnss_pr_err("msi_config is NULL!\n");
  3897. ret = -EINVAL;
  3898. goto out;
  3899. }
  3900. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3901. msi_config->total_vectors,
  3902. msi_config->total_vectors,
  3903. PCI_IRQ_MSI);
  3904. if (num_vectors != msi_config->total_vectors) {
  3905. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3906. msi_config->total_vectors, num_vectors);
  3907. if (num_vectors >= 0)
  3908. ret = -EINVAL;
  3909. goto reset_msi_config;
  3910. }
  3911. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3912. if (!msi_desc) {
  3913. cnss_pr_err("msi_desc is NULL!\n");
  3914. ret = -EINVAL;
  3915. goto free_msi_vector;
  3916. }
  3917. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3918. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3919. return 0;
  3920. free_msi_vector:
  3921. pci_free_irq_vectors(pci_priv->pci_dev);
  3922. reset_msi_config:
  3923. pci_priv->msi_config = NULL;
  3924. out:
  3925. return ret;
  3926. }
  3927. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3928. {
  3929. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3930. return;
  3931. pci_free_irq_vectors(pci_priv->pci_dev);
  3932. }
  3933. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3934. int *num_vectors, u32 *user_base_data,
  3935. u32 *base_vector)
  3936. {
  3937. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3938. struct cnss_msi_config *msi_config;
  3939. int idx;
  3940. if (!pci_priv)
  3941. return -ENODEV;
  3942. msi_config = pci_priv->msi_config;
  3943. if (!msi_config) {
  3944. cnss_pr_err("MSI is not supported.\n");
  3945. return -EINVAL;
  3946. }
  3947. for (idx = 0; idx < msi_config->total_users; idx++) {
  3948. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3949. *num_vectors = msi_config->users[idx].num_vectors;
  3950. *user_base_data = msi_config->users[idx].base_vector
  3951. + pci_priv->msi_ep_base_data;
  3952. *base_vector = msi_config->users[idx].base_vector;
  3953. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3954. user_name, *num_vectors, *user_base_data,
  3955. *base_vector);
  3956. return 0;
  3957. }
  3958. }
  3959. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3960. return -EINVAL;
  3961. }
  3962. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3963. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3964. {
  3965. struct pci_dev *pci_dev = to_pci_dev(dev);
  3966. int irq_num;
  3967. irq_num = pci_irq_vector(pci_dev, vector);
  3968. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3969. return irq_num;
  3970. }
  3971. EXPORT_SYMBOL(cnss_get_msi_irq);
  3972. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3973. u32 *msi_addr_high)
  3974. {
  3975. struct pci_dev *pci_dev = to_pci_dev(dev);
  3976. u16 control;
  3977. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3978. &control);
  3979. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3980. msi_addr_low);
  3981. /* Return MSI high address only when device supports 64-bit MSI */
  3982. if (control & PCI_MSI_FLAGS_64BIT)
  3983. pci_read_config_dword(pci_dev,
  3984. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3985. msi_addr_high);
  3986. else
  3987. *msi_addr_high = 0;
  3988. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3989. *msi_addr_low, *msi_addr_high);
  3990. }
  3991. EXPORT_SYMBOL(cnss_get_msi_address);
  3992. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3993. {
  3994. int ret, num_vectors;
  3995. u32 user_base_data, base_vector;
  3996. if (!pci_priv)
  3997. return -ENODEV;
  3998. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3999. WAKE_MSI_NAME, &num_vectors,
  4000. &user_base_data, &base_vector);
  4001. if (ret) {
  4002. cnss_pr_err("WAKE MSI is not valid\n");
  4003. return 0;
  4004. }
  4005. return user_base_data;
  4006. }
  4007. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4008. {
  4009. int ret = 0;
  4010. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4011. u16 device_id;
  4012. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4013. if (device_id != pci_priv->pci_device_id->device) {
  4014. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4015. device_id, pci_priv->pci_device_id->device);
  4016. ret = -EIO;
  4017. goto out;
  4018. }
  4019. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4020. if (ret) {
  4021. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4022. goto out;
  4023. }
  4024. ret = pci_enable_device(pci_dev);
  4025. if (ret) {
  4026. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4027. goto out;
  4028. }
  4029. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4030. if (ret) {
  4031. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4032. goto disable_device;
  4033. }
  4034. switch (device_id) {
  4035. case QCA6174_DEVICE_ID:
  4036. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4037. break;
  4038. case QCA6390_DEVICE_ID:
  4039. case QCA6490_DEVICE_ID:
  4040. case WCN7850_DEVICE_ID:
  4041. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4042. break;
  4043. default:
  4044. pci_priv->dma_bit_mask = PCI_DMA_MASK_64_BIT;
  4045. break;
  4046. }
  4047. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4048. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4049. if (ret) {
  4050. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4051. goto release_region;
  4052. }
  4053. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4054. if (ret) {
  4055. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  4056. ret);
  4057. goto release_region;
  4058. }
  4059. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4060. if (!pci_priv->bar) {
  4061. cnss_pr_err("Failed to do PCI IO map!\n");
  4062. ret = -EIO;
  4063. goto release_region;
  4064. }
  4065. /* Save default config space without BME enabled */
  4066. pci_save_state(pci_dev);
  4067. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4068. pci_set_master(pci_dev);
  4069. return 0;
  4070. release_region:
  4071. pci_release_region(pci_dev, PCI_BAR_NUM);
  4072. disable_device:
  4073. pci_disable_device(pci_dev);
  4074. out:
  4075. return ret;
  4076. }
  4077. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4078. {
  4079. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4080. pci_clear_master(pci_dev);
  4081. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4082. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4083. if (pci_priv->bar) {
  4084. pci_iounmap(pci_dev, pci_priv->bar);
  4085. pci_priv->bar = NULL;
  4086. }
  4087. pci_release_region(pci_dev, PCI_BAR_NUM);
  4088. if (pci_is_enabled(pci_dev))
  4089. pci_disable_device(pci_dev);
  4090. }
  4091. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4092. {
  4093. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4094. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4095. gfp_t gfp = GFP_KERNEL;
  4096. u32 reg_offset;
  4097. if (in_interrupt() || irqs_disabled())
  4098. gfp = GFP_ATOMIC;
  4099. if (!plat_priv->qdss_reg) {
  4100. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4101. sizeof(*plat_priv->qdss_reg)
  4102. * array_size, gfp);
  4103. if (!plat_priv->qdss_reg)
  4104. return;
  4105. }
  4106. cnss_pr_dbg("Start to dump qdss registers\n");
  4107. for (i = 0; qdss_csr[i].name; i++) {
  4108. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4109. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4110. &plat_priv->qdss_reg[i]))
  4111. return;
  4112. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4113. plat_priv->qdss_reg[i]);
  4114. }
  4115. }
  4116. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4117. enum cnss_ce_index ce)
  4118. {
  4119. int i;
  4120. u32 ce_base = ce * CE_REG_INTERVAL;
  4121. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4122. switch (pci_priv->device_id) {
  4123. case QCA6390_DEVICE_ID:
  4124. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4125. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4126. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4127. break;
  4128. case QCA6490_DEVICE_ID:
  4129. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4130. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4131. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4132. break;
  4133. default:
  4134. return;
  4135. }
  4136. switch (ce) {
  4137. case CNSS_CE_09:
  4138. case CNSS_CE_10:
  4139. for (i = 0; ce_src[i].name; i++) {
  4140. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4141. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4142. return;
  4143. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4144. ce, ce_src[i].name, reg_offset, val);
  4145. }
  4146. for (i = 0; ce_dst[i].name; i++) {
  4147. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4148. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4149. return;
  4150. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4151. ce, ce_dst[i].name, reg_offset, val);
  4152. }
  4153. break;
  4154. case CNSS_CE_COMMON:
  4155. for (i = 0; ce_cmn[i].name; i++) {
  4156. reg_offset = cmn_base + ce_cmn[i].offset;
  4157. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4158. return;
  4159. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4160. ce_cmn[i].name, reg_offset, val);
  4161. }
  4162. break;
  4163. default:
  4164. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4165. }
  4166. }
  4167. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4168. {
  4169. if (cnss_pci_check_link_status(pci_priv))
  4170. return;
  4171. cnss_pr_dbg("Start to dump debug registers\n");
  4172. cnss_mhi_debug_reg_dump(pci_priv);
  4173. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4174. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4175. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4176. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4177. }
  4178. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4179. {
  4180. int ret;
  4181. struct cnss_plat_data *plat_priv;
  4182. if (!pci_priv)
  4183. return -ENODEV;
  4184. plat_priv = pci_priv->plat_priv;
  4185. if (!plat_priv)
  4186. return -ENODEV;
  4187. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4188. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4189. return -EINVAL;
  4190. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4191. if (!cnss_pci_check_link_status(pci_priv))
  4192. cnss_mhi_debug_reg_dump(pci_priv);
  4193. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4194. cnss_pci_dump_misc_reg(pci_priv);
  4195. cnss_pci_dump_shadow_reg(pci_priv);
  4196. /* If link is still down here, directly trigger link down recovery */
  4197. ret = cnss_pci_check_link_status(pci_priv);
  4198. if (ret) {
  4199. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4200. return 0;
  4201. }
  4202. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4203. if (ret) {
  4204. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4205. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4206. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4207. return 0;
  4208. }
  4209. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4210. cnss_pci_dump_debug_reg(pci_priv);
  4211. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4212. CNSS_REASON_DEFAULT);
  4213. return ret;
  4214. }
  4215. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4216. mod_timer(&pci_priv->dev_rddm_timer,
  4217. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4218. }
  4219. return 0;
  4220. }
  4221. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4222. struct cnss_dump_seg *dump_seg,
  4223. enum cnss_fw_dump_type type, int seg_no,
  4224. void *va, dma_addr_t dma, size_t size)
  4225. {
  4226. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4227. struct device *dev = &pci_priv->pci_dev->dev;
  4228. phys_addr_t pa;
  4229. dump_seg->address = dma;
  4230. dump_seg->v_address = va;
  4231. dump_seg->size = size;
  4232. dump_seg->type = type;
  4233. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4234. seg_no, va, &dma, size);
  4235. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4236. return;
  4237. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4238. }
  4239. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4240. struct cnss_dump_seg *dump_seg,
  4241. enum cnss_fw_dump_type type, int seg_no,
  4242. void *va, dma_addr_t dma, size_t size)
  4243. {
  4244. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4245. struct device *dev = &pci_priv->pci_dev->dev;
  4246. phys_addr_t pa;
  4247. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4248. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4249. }
  4250. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4251. enum cnss_driver_status status, void *data)
  4252. {
  4253. struct cnss_uevent_data uevent_data;
  4254. struct cnss_wlan_driver *driver_ops;
  4255. driver_ops = pci_priv->driver_ops;
  4256. if (!driver_ops || !driver_ops->update_event) {
  4257. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4258. return -EINVAL;
  4259. }
  4260. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4261. uevent_data.status = status;
  4262. uevent_data.data = data;
  4263. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4264. }
  4265. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4266. {
  4267. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4268. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4269. struct cnss_hang_event hang_event;
  4270. void *hang_data_va = NULL;
  4271. u64 offset = 0;
  4272. int i = 0;
  4273. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4274. return;
  4275. memset(&hang_event, 0, sizeof(hang_event));
  4276. switch (pci_priv->device_id) {
  4277. case QCA6390_DEVICE_ID:
  4278. offset = HST_HANG_DATA_OFFSET;
  4279. break;
  4280. case QCA6490_DEVICE_ID:
  4281. offset = HSP_HANG_DATA_OFFSET;
  4282. break;
  4283. default:
  4284. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4285. pci_priv->device_id);
  4286. return;
  4287. }
  4288. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4289. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4290. fw_mem[i].va) {
  4291. hang_data_va = fw_mem[i].va + offset;
  4292. hang_event.hang_event_data = kmemdup(hang_data_va,
  4293. HANG_DATA_LENGTH,
  4294. GFP_ATOMIC);
  4295. if (!hang_event.hang_event_data) {
  4296. cnss_pr_dbg("Hang data memory alloc failed\n");
  4297. return;
  4298. }
  4299. hang_event.hang_event_data_len = HANG_DATA_LENGTH;
  4300. break;
  4301. }
  4302. }
  4303. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4304. kfree(hang_event.hang_event_data);
  4305. hang_event.hang_event_data = NULL;
  4306. }
  4307. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4308. {
  4309. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4310. struct cnss_dump_data *dump_data =
  4311. &plat_priv->ramdump_info_v2.dump_data;
  4312. struct cnss_dump_seg *dump_seg =
  4313. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4314. struct image_info *fw_image, *rddm_image;
  4315. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4316. int ret, i, j;
  4317. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4318. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4319. cnss_pci_send_hang_event(pci_priv);
  4320. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4321. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4322. return;
  4323. }
  4324. if (!cnss_is_device_powered_on(plat_priv)) {
  4325. cnss_pr_dbg("Device is already powered off, skip\n");
  4326. return;
  4327. }
  4328. if (!in_panic) {
  4329. mutex_lock(&pci_priv->bus_lock);
  4330. ret = cnss_pci_check_link_status(pci_priv);
  4331. if (ret) {
  4332. if (ret != -EACCES) {
  4333. mutex_unlock(&pci_priv->bus_lock);
  4334. return;
  4335. }
  4336. if (cnss_pci_resume_bus(pci_priv)) {
  4337. mutex_unlock(&pci_priv->bus_lock);
  4338. return;
  4339. }
  4340. }
  4341. mutex_unlock(&pci_priv->bus_lock);
  4342. } else {
  4343. if (cnss_pci_check_link_status(pci_priv))
  4344. return;
  4345. }
  4346. cnss_mhi_debug_reg_dump(pci_priv);
  4347. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4348. cnss_pci_dump_misc_reg(pci_priv);
  4349. cnss_pci_dump_shadow_reg(pci_priv);
  4350. cnss_pci_dump_qdss_reg(pci_priv);
  4351. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4352. if (ret) {
  4353. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4354. ret);
  4355. cnss_pci_dump_debug_reg(pci_priv);
  4356. return;
  4357. }
  4358. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4359. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4360. dump_data->nentries = 0;
  4361. cnss_mhi_dump_sfr(pci_priv);
  4362. if (!dump_seg) {
  4363. cnss_pr_warn("FW image dump collection not setup");
  4364. goto skip_dump;
  4365. }
  4366. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4367. fw_image->entries);
  4368. for (i = 0; i < fw_image->entries; i++) {
  4369. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4370. fw_image->mhi_buf[i].buf,
  4371. fw_image->mhi_buf[i].dma_addr,
  4372. fw_image->mhi_buf[i].len);
  4373. dump_seg++;
  4374. }
  4375. dump_data->nentries += fw_image->entries;
  4376. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4377. rddm_image->entries);
  4378. for (i = 0; i < rddm_image->entries; i++) {
  4379. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4380. rddm_image->mhi_buf[i].buf,
  4381. rddm_image->mhi_buf[i].dma_addr,
  4382. rddm_image->mhi_buf[i].len);
  4383. dump_seg++;
  4384. }
  4385. dump_data->nentries += rddm_image->entries;
  4386. cnss_pr_dbg("Collect remote heap dump segment\n");
  4387. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4388. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4389. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4390. CNSS_FW_REMOTE_HEAP, j,
  4391. fw_mem[i].va, fw_mem[i].pa,
  4392. fw_mem[i].size);
  4393. dump_seg++;
  4394. dump_data->nentries++;
  4395. j++;
  4396. }
  4397. }
  4398. if (dump_data->nentries > 0)
  4399. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4400. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4401. skip_dump:
  4402. complete(&plat_priv->rddm_complete);
  4403. }
  4404. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4405. {
  4406. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4407. struct cnss_dump_seg *dump_seg =
  4408. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4409. struct image_info *fw_image, *rddm_image;
  4410. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4411. int i, j;
  4412. if (!dump_seg)
  4413. return;
  4414. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4415. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4416. for (i = 0; i < fw_image->entries; i++) {
  4417. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4418. fw_image->mhi_buf[i].buf,
  4419. fw_image->mhi_buf[i].dma_addr,
  4420. fw_image->mhi_buf[i].len);
  4421. dump_seg++;
  4422. }
  4423. for (i = 0; i < rddm_image->entries; i++) {
  4424. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4425. rddm_image->mhi_buf[i].buf,
  4426. rddm_image->mhi_buf[i].dma_addr,
  4427. rddm_image->mhi_buf[i].len);
  4428. dump_seg++;
  4429. }
  4430. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4431. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4432. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4433. CNSS_FW_REMOTE_HEAP, j,
  4434. fw_mem[i].va, fw_mem[i].pa,
  4435. fw_mem[i].size);
  4436. dump_seg++;
  4437. j++;
  4438. }
  4439. }
  4440. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4441. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4442. }
  4443. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4444. {
  4445. if (!pci_priv)
  4446. return;
  4447. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4448. }
  4449. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4450. {
  4451. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4452. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4453. }
  4454. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4455. {
  4456. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4457. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4458. }
  4459. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4460. char *prefix_name, char *name)
  4461. {
  4462. struct cnss_plat_data *plat_priv;
  4463. if (!pci_priv)
  4464. return;
  4465. plat_priv = pci_priv->plat_priv;
  4466. if (!plat_priv->use_fw_path_with_prefix) {
  4467. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4468. return;
  4469. }
  4470. switch (pci_priv->device_id) {
  4471. case QCA6390_DEVICE_ID:
  4472. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4473. QCA6390_PATH_PREFIX "%s", name);
  4474. break;
  4475. case QCA6490_DEVICE_ID:
  4476. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4477. QCA6490_PATH_PREFIX "%s", name);
  4478. break;
  4479. case WCN7850_DEVICE_ID:
  4480. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4481. WCN7850_PATH_PREFIX "%s", name);
  4482. break;
  4483. default:
  4484. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4485. break;
  4486. }
  4487. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4488. }
  4489. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4490. {
  4491. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4492. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4493. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4494. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4495. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4496. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4497. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4498. plat_priv->device_version.family_number,
  4499. plat_priv->device_version.device_number,
  4500. plat_priv->device_version.major_version,
  4501. plat_priv->device_version.minor_version);
  4502. /* Only keep lower 4 bits as real device major version */
  4503. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4504. switch (pci_priv->device_id) {
  4505. case QCA6390_DEVICE_ID:
  4506. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4507. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4508. pci_priv->device_id,
  4509. plat_priv->device_version.major_version);
  4510. return -EINVAL;
  4511. }
  4512. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4513. FW_V2_FILE_NAME);
  4514. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4515. FW_V2_FILE_NAME);
  4516. break;
  4517. case QCA6490_DEVICE_ID:
  4518. switch (plat_priv->device_version.major_version) {
  4519. case FW_V2_NUMBER:
  4520. cnss_pci_add_fw_prefix_name(pci_priv,
  4521. plat_priv->firmware_name,
  4522. FW_V2_FILE_NAME);
  4523. snprintf(plat_priv->fw_fallback_name,
  4524. MAX_FIRMWARE_NAME_LEN,
  4525. FW_V2_FILE_NAME);
  4526. break;
  4527. default:
  4528. cnss_pci_add_fw_prefix_name(pci_priv,
  4529. plat_priv->firmware_name,
  4530. DEFAULT_FW_FILE_NAME);
  4531. snprintf(plat_priv->fw_fallback_name,
  4532. MAX_FIRMWARE_NAME_LEN,
  4533. DEFAULT_FW_FILE_NAME);
  4534. break;
  4535. }
  4536. break;
  4537. default:
  4538. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4539. DEFAULT_FW_FILE_NAME);
  4540. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4541. DEFAULT_FW_FILE_NAME);
  4542. break;
  4543. }
  4544. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4545. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4546. return 0;
  4547. }
  4548. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4549. {
  4550. switch (status) {
  4551. case MHI_CB_IDLE:
  4552. return "IDLE";
  4553. case MHI_CB_EE_RDDM:
  4554. return "RDDM";
  4555. case MHI_CB_SYS_ERROR:
  4556. return "SYS_ERROR";
  4557. case MHI_CB_FATAL_ERROR:
  4558. return "FATAL_ERROR";
  4559. case MHI_CB_EE_MISSION_MODE:
  4560. return "MISSION_MODE";
  4561. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4562. case MHI_CB_FALLBACK_IMG:
  4563. return "FW_FALLBACK";
  4564. #endif
  4565. default:
  4566. return "UNKNOWN";
  4567. }
  4568. };
  4569. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4570. {
  4571. struct cnss_pci_data *pci_priv =
  4572. from_timer(pci_priv, t, dev_rddm_timer);
  4573. if (!pci_priv)
  4574. return;
  4575. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4576. if (mhi_get_exec_env(pci_priv->mhi_ctrl) == MHI_EE_PBL)
  4577. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4578. cnss_mhi_debug_reg_dump(pci_priv);
  4579. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4580. cnss_schedule_recovery(&pci_priv->pci_dev->dev, CNSS_REASON_TIMEOUT);
  4581. }
  4582. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4583. {
  4584. struct cnss_pci_data *pci_priv =
  4585. from_timer(pci_priv, t, boot_debug_timer);
  4586. if (!pci_priv)
  4587. return;
  4588. if (cnss_pci_check_link_status(pci_priv))
  4589. return;
  4590. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4591. return;
  4592. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4593. return;
  4594. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4595. return;
  4596. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4597. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4598. cnss_mhi_debug_reg_dump(pci_priv);
  4599. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4600. cnss_pci_dump_bl_sram_mem(pci_priv);
  4601. mod_timer(&pci_priv->boot_debug_timer,
  4602. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4603. }
  4604. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4605. enum mhi_callback reason)
  4606. {
  4607. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4608. struct cnss_plat_data *plat_priv;
  4609. enum cnss_recovery_reason cnss_reason;
  4610. if (!pci_priv) {
  4611. cnss_pr_err("pci_priv is NULL");
  4612. return;
  4613. }
  4614. plat_priv = pci_priv->plat_priv;
  4615. if (reason != MHI_CB_IDLE)
  4616. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4617. cnss_mhi_notify_status_to_str(reason), reason);
  4618. switch (reason) {
  4619. case MHI_CB_IDLE:
  4620. case MHI_CB_EE_MISSION_MODE:
  4621. return;
  4622. case MHI_CB_FATAL_ERROR:
  4623. cnss_ignore_qmi_failure(true);
  4624. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4625. del_timer(&plat_priv->fw_boot_timer);
  4626. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4627. cnss_reason = CNSS_REASON_DEFAULT;
  4628. break;
  4629. case MHI_CB_SYS_ERROR:
  4630. cnss_ignore_qmi_failure(true);
  4631. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4632. del_timer(&plat_priv->fw_boot_timer);
  4633. mod_timer(&pci_priv->dev_rddm_timer,
  4634. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4635. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4636. return;
  4637. case MHI_CB_EE_RDDM:
  4638. cnss_ignore_qmi_failure(true);
  4639. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4640. del_timer(&plat_priv->fw_boot_timer);
  4641. del_timer(&pci_priv->dev_rddm_timer);
  4642. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4643. cnss_reason = CNSS_REASON_RDDM;
  4644. break;
  4645. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4646. case MHI_CB_FALLBACK_IMG:
  4647. plat_priv->use_fw_path_with_prefix = false;
  4648. cnss_pci_update_fw_name(pci_priv);
  4649. return;
  4650. #endif
  4651. default:
  4652. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4653. return;
  4654. }
  4655. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4656. }
  4657. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4658. {
  4659. int ret, num_vectors, i;
  4660. u32 user_base_data, base_vector;
  4661. int *irq;
  4662. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4663. MHI_MSI_NAME, &num_vectors,
  4664. &user_base_data, &base_vector);
  4665. if (ret)
  4666. return ret;
  4667. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4668. num_vectors, base_vector);
  4669. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4670. if (!irq)
  4671. return -ENOMEM;
  4672. for (i = 0; i < num_vectors; i++)
  4673. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4674. base_vector + i);
  4675. pci_priv->mhi_ctrl->irq = irq;
  4676. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4677. return 0;
  4678. }
  4679. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4680. struct mhi_link_info *link_info)
  4681. {
  4682. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4683. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4684. int ret = 0;
  4685. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4686. link_info->target_link_speed,
  4687. link_info->target_link_width);
  4688. /* It has to set target link speed here before setting link bandwidth
  4689. * when device requests link speed change. This can avoid setting link
  4690. * bandwidth getting rejected if requested link speed is higher than
  4691. * current one.
  4692. */
  4693. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4694. link_info->target_link_speed);
  4695. if (ret)
  4696. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4697. link_info->target_link_speed, ret);
  4698. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4699. link_info->target_link_speed,
  4700. link_info->target_link_width);
  4701. if (ret) {
  4702. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4703. return ret;
  4704. }
  4705. pci_priv->def_link_speed = link_info->target_link_speed;
  4706. pci_priv->def_link_width = link_info->target_link_width;
  4707. return 0;
  4708. }
  4709. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4710. void __iomem *addr, u32 *out)
  4711. {
  4712. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4713. u32 tmp = readl_relaxed(addr);
  4714. /* Unexpected value, query the link status */
  4715. if (PCI_INVALID_READ(tmp) &&
  4716. cnss_pci_check_link_status(pci_priv))
  4717. return -EIO;
  4718. *out = tmp;
  4719. return 0;
  4720. }
  4721. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4722. void __iomem *addr, u32 val)
  4723. {
  4724. writel_relaxed(val, addr);
  4725. }
  4726. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4727. {
  4728. int ret = 0;
  4729. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4730. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4731. struct mhi_controller *mhi_ctrl;
  4732. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4733. return 0;
  4734. mhi_ctrl = mhi_alloc_controller();
  4735. if (!mhi_ctrl) {
  4736. cnss_pr_err("Invalid MHI controller context\n");
  4737. return -EINVAL;
  4738. }
  4739. pci_priv->mhi_ctrl = mhi_ctrl;
  4740. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4741. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4742. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4743. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4744. #endif
  4745. mhi_ctrl->regs = pci_priv->bar;
  4746. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4747. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4748. &pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM),
  4749. mhi_ctrl->reg_len);
  4750. ret = cnss_pci_get_mhi_msi(pci_priv);
  4751. if (ret) {
  4752. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4753. goto free_mhi_ctrl;
  4754. }
  4755. if (pci_priv->smmu_s1_enable) {
  4756. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4757. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4758. pci_priv->smmu_iova_len;
  4759. } else {
  4760. mhi_ctrl->iova_start = 0;
  4761. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4762. }
  4763. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4764. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4765. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4766. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4767. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4768. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4769. if (!mhi_ctrl->rddm_size)
  4770. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4771. mhi_ctrl->sbl_size = SZ_512K;
  4772. mhi_ctrl->seg_len = SZ_512K;
  4773. mhi_ctrl->fbc_download = true;
  4774. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  4775. if (ret) {
  4776. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4777. goto free_mhi_irq;
  4778. }
  4779. /* BW scale CB needs to be set after registering MHI per requirement */
  4780. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4781. ret = cnss_pci_update_fw_name(pci_priv);
  4782. if (ret)
  4783. goto unreg_mhi;
  4784. return 0;
  4785. unreg_mhi:
  4786. mhi_unregister_controller(mhi_ctrl);
  4787. free_mhi_irq:
  4788. kfree(mhi_ctrl->irq);
  4789. free_mhi_ctrl:
  4790. mhi_free_controller(mhi_ctrl);
  4791. return ret;
  4792. }
  4793. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4794. {
  4795. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4796. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4797. return;
  4798. mhi_unregister_controller(mhi_ctrl);
  4799. kfree(mhi_ctrl->irq);
  4800. mhi_free_controller(mhi_ctrl);
  4801. }
  4802. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4803. {
  4804. switch (pci_priv->device_id) {
  4805. case QCA6390_DEVICE_ID:
  4806. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4807. pci_priv->wcss_reg = wcss_reg_access_seq;
  4808. pci_priv->pcie_reg = pcie_reg_access_seq;
  4809. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4810. pci_priv->syspm_reg = syspm_reg_access_seq;
  4811. /* Configure WDOG register with specific value so that we can
  4812. * know if HW is in the process of WDOG reset recovery or not
  4813. * when reading the registers.
  4814. */
  4815. cnss_pci_reg_write
  4816. (pci_priv,
  4817. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4818. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4819. break;
  4820. case QCA6490_DEVICE_ID:
  4821. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4822. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4823. break;
  4824. default:
  4825. return;
  4826. }
  4827. }
  4828. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4829. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4830. {
  4831. struct cnss_pci_data *pci_priv = data;
  4832. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4833. enum rpm_status status;
  4834. struct device *dev;
  4835. pci_priv->wake_counter++;
  4836. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4837. pci_priv->wake_irq, pci_priv->wake_counter);
  4838. /* Make sure abort current suspend */
  4839. cnss_pm_stay_awake(plat_priv);
  4840. cnss_pm_relax(plat_priv);
  4841. /* Above two pm* API calls will abort system suspend only when
  4842. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4843. * calling pm_system_wakeup() is just to guarantee system suspend
  4844. * can be aborted if it is not initiated in any case.
  4845. */
  4846. pm_system_wakeup();
  4847. dev = &pci_priv->pci_dev->dev;
  4848. status = dev->power.runtime_status;
  4849. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4850. cnss_pci_get_auto_suspended(pci_priv)) ||
  4851. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4852. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4853. cnss_pci_pm_request_resume(pci_priv);
  4854. }
  4855. return IRQ_HANDLED;
  4856. }
  4857. /**
  4858. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4859. * @pci_priv: driver PCI bus context pointer
  4860. *
  4861. * This function initializes WLAN PCI wake GPIO and corresponding
  4862. * interrupt. It should be used in non-MSM platforms whose PCIe
  4863. * root complex driver doesn't handle the GPIO.
  4864. *
  4865. * Return: 0 for success or skip, negative value for error
  4866. */
  4867. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4868. {
  4869. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4870. struct device *dev = &plat_priv->plat_dev->dev;
  4871. int ret = 0;
  4872. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4873. "wlan-pci-wake-gpio", 0);
  4874. if (pci_priv->wake_gpio < 0)
  4875. goto out;
  4876. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4877. pci_priv->wake_gpio);
  4878. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4879. if (ret) {
  4880. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4881. ret);
  4882. goto out;
  4883. }
  4884. gpio_direction_input(pci_priv->wake_gpio);
  4885. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4886. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4887. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4888. if (ret) {
  4889. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4890. goto free_gpio;
  4891. }
  4892. ret = enable_irq_wake(pci_priv->wake_irq);
  4893. if (ret) {
  4894. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4895. goto free_irq;
  4896. }
  4897. return 0;
  4898. free_irq:
  4899. free_irq(pci_priv->wake_irq, pci_priv);
  4900. free_gpio:
  4901. gpio_free(pci_priv->wake_gpio);
  4902. out:
  4903. return ret;
  4904. }
  4905. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4906. {
  4907. if (pci_priv->wake_gpio < 0)
  4908. return;
  4909. disable_irq_wake(pci_priv->wake_irq);
  4910. free_irq(pci_priv->wake_irq, pci_priv);
  4911. gpio_free(pci_priv->wake_gpio);
  4912. }
  4913. #else
  4914. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4915. {
  4916. return 0;
  4917. }
  4918. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4919. {
  4920. }
  4921. #endif
  4922. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  4923. /**
  4924. * cnss_pci_of_reserved_mem_device_init() - Assign reserved memory region
  4925. * to given PCI device
  4926. * @pci_priv: driver PCI bus context pointer
  4927. *
  4928. * This function shall call corresponding of_reserved_mem_device* API to
  4929. * assign reserved memory region to PCI device based on where the memory is
  4930. * defined and attached to (platform device of_node or PCI device of_node)
  4931. * in device tree.
  4932. *
  4933. * Return: 0 for success, negative value for error
  4934. */
  4935. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4936. {
  4937. struct device *dev_pci = &pci_priv->pci_dev->dev;
  4938. int ret;
  4939. /* Use of_reserved_mem_device_init_by_idx() if reserved memory is
  4940. * attached to platform device of_node.
  4941. */
  4942. ret = of_reserved_mem_device_init(dev_pci);
  4943. if (ret)
  4944. cnss_pr_err("Failed to init reserved mem device, err = %d\n",
  4945. ret);
  4946. if (dev_pci->cma_area)
  4947. cnss_pr_dbg("CMA area is %s\n",
  4948. cma_get_name(dev_pci->cma_area));
  4949. return ret;
  4950. }
  4951. #else
  4952. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4953. {
  4954. return 0;
  4955. }
  4956. #endif
  4957. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4958. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4959. * has to take care everything device driver needed which is currently done
  4960. * from pci_dev_pm_ops.
  4961. */
  4962. static struct dev_pm_domain cnss_pm_domain = {
  4963. .ops = {
  4964. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4965. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4966. cnss_pci_resume_noirq)
  4967. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4968. cnss_pci_runtime_resume,
  4969. cnss_pci_runtime_idle)
  4970. }
  4971. };
  4972. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4973. const struct pci_device_id *id)
  4974. {
  4975. int ret = 0;
  4976. struct cnss_pci_data *pci_priv;
  4977. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4978. struct device *dev = &pci_dev->dev;
  4979. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4980. id->vendor, pci_dev->device);
  4981. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4982. if (!pci_priv) {
  4983. ret = -ENOMEM;
  4984. goto out;
  4985. }
  4986. pci_priv->pci_link_state = PCI_LINK_UP;
  4987. pci_priv->plat_priv = plat_priv;
  4988. pci_priv->pci_dev = pci_dev;
  4989. pci_priv->pci_device_id = id;
  4990. pci_priv->device_id = pci_dev->device;
  4991. cnss_set_pci_priv(pci_dev, pci_priv);
  4992. plat_priv->device_id = pci_dev->device;
  4993. plat_priv->bus_priv = pci_priv;
  4994. mutex_init(&pci_priv->bus_lock);
  4995. if (plat_priv->use_pm_domain)
  4996. dev->pm_domain = &cnss_pm_domain;
  4997. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4998. ret = cnss_register_subsys(plat_priv);
  4999. if (ret)
  5000. goto reset_ctx;
  5001. ret = cnss_register_ramdump(plat_priv);
  5002. if (ret)
  5003. goto unregister_subsys;
  5004. ret = cnss_pci_init_smmu(pci_priv);
  5005. if (ret)
  5006. goto unregister_ramdump;
  5007. ret = cnss_reg_pci_event(pci_priv);
  5008. if (ret) {
  5009. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5010. goto deinit_smmu;
  5011. }
  5012. ret = cnss_pci_enable_bus(pci_priv);
  5013. if (ret)
  5014. goto dereg_pci_event;
  5015. ret = cnss_pci_enable_msi(pci_priv);
  5016. if (ret)
  5017. goto disable_bus;
  5018. ret = cnss_pci_register_mhi(pci_priv);
  5019. if (ret)
  5020. goto disable_msi;
  5021. switch (pci_dev->device) {
  5022. case QCA6174_DEVICE_ID:
  5023. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5024. &pci_priv->revision_id);
  5025. break;
  5026. case QCA6290_DEVICE_ID:
  5027. case QCA6390_DEVICE_ID:
  5028. case QCA6490_DEVICE_ID:
  5029. case WCN7850_DEVICE_ID:
  5030. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5031. timer_setup(&pci_priv->dev_rddm_timer,
  5032. cnss_dev_rddm_timeout_hdlr, 0);
  5033. timer_setup(&pci_priv->boot_debug_timer,
  5034. cnss_boot_debug_timeout_hdlr, 0);
  5035. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5036. cnss_pci_time_sync_work_hdlr);
  5037. cnss_pci_get_link_status(pci_priv);
  5038. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5039. cnss_pci_wake_gpio_init(pci_priv);
  5040. break;
  5041. default:
  5042. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5043. pci_dev->device);
  5044. ret = -ENODEV;
  5045. goto unreg_mhi;
  5046. }
  5047. cnss_pci_config_regs(pci_priv);
  5048. if (EMULATION_HW)
  5049. goto out;
  5050. ret = cnss_suspend_pci_link(pci_priv);
  5051. if (ret)
  5052. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5053. cnss_power_off_device(plat_priv);
  5054. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5055. return 0;
  5056. unreg_mhi:
  5057. cnss_pci_unregister_mhi(pci_priv);
  5058. disable_msi:
  5059. cnss_pci_disable_msi(pci_priv);
  5060. disable_bus:
  5061. cnss_pci_disable_bus(pci_priv);
  5062. dereg_pci_event:
  5063. cnss_dereg_pci_event(pci_priv);
  5064. deinit_smmu:
  5065. cnss_pci_deinit_smmu(pci_priv);
  5066. unregister_ramdump:
  5067. cnss_unregister_ramdump(plat_priv);
  5068. unregister_subsys:
  5069. cnss_unregister_subsys(plat_priv);
  5070. reset_ctx:
  5071. plat_priv->bus_priv = NULL;
  5072. out:
  5073. return ret;
  5074. }
  5075. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5076. {
  5077. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5078. struct cnss_plat_data *plat_priv =
  5079. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5080. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5081. cnss_pci_free_m3_mem(pci_priv);
  5082. cnss_pci_free_fw_mem(pci_priv);
  5083. cnss_pci_free_qdss_mem(pci_priv);
  5084. switch (pci_dev->device) {
  5085. case QCA6290_DEVICE_ID:
  5086. case QCA6390_DEVICE_ID:
  5087. case QCA6490_DEVICE_ID:
  5088. case WCN7850_DEVICE_ID:
  5089. cnss_pci_wake_gpio_deinit(pci_priv);
  5090. del_timer(&pci_priv->boot_debug_timer);
  5091. del_timer(&pci_priv->dev_rddm_timer);
  5092. break;
  5093. default:
  5094. break;
  5095. }
  5096. cnss_pci_unregister_mhi(pci_priv);
  5097. cnss_pci_disable_msi(pci_priv);
  5098. cnss_pci_disable_bus(pci_priv);
  5099. cnss_dereg_pci_event(pci_priv);
  5100. cnss_pci_deinit_smmu(pci_priv);
  5101. if (plat_priv) {
  5102. cnss_unregister_ramdump(plat_priv);
  5103. cnss_unregister_subsys(plat_priv);
  5104. plat_priv->bus_priv = NULL;
  5105. } else {
  5106. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5107. }
  5108. }
  5109. static const struct pci_device_id cnss_pci_id_table[] = {
  5110. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5111. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5112. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5113. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5114. { WCN7850_VENDOR_ID, WCN7850_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5115. { 0 }
  5116. };
  5117. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5118. static const struct dev_pm_ops cnss_pm_ops = {
  5119. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5120. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5121. cnss_pci_resume_noirq)
  5122. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5123. cnss_pci_runtime_idle)
  5124. };
  5125. struct pci_driver cnss_pci_driver = {
  5126. .name = "cnss_pci",
  5127. .id_table = cnss_pci_id_table,
  5128. .probe = cnss_pci_probe,
  5129. .remove = cnss_pci_remove,
  5130. .driver = {
  5131. .pm = &cnss_pm_ops,
  5132. },
  5133. };
  5134. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5135. {
  5136. int ret, retry = 0;
  5137. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5138. * since there may be link issues if it boots up with Gen3 link speed.
  5139. * Device is able to change it later at any time. It will be rejected
  5140. * if requested speed is higher than the one specified in PCIe DT.
  5141. */
  5142. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5143. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5144. PCI_EXP_LNKSTA_CLS_5_0GB);
  5145. if (ret && ret != -EPROBE_DEFER)
  5146. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5147. rc_num, ret);
  5148. }
  5149. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5150. retry:
  5151. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5152. if (ret) {
  5153. if (ret == -EPROBE_DEFER) {
  5154. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5155. goto out;
  5156. }
  5157. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5158. rc_num, ret);
  5159. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5160. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5161. goto retry;
  5162. } else {
  5163. goto out;
  5164. }
  5165. }
  5166. plat_priv->rc_num = rc_num;
  5167. out:
  5168. return ret;
  5169. }
  5170. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5171. {
  5172. struct device *dev = &plat_priv->plat_dev->dev;
  5173. const __be32 *prop;
  5174. int ret = 0, prop_len = 0, rc_count, i;
  5175. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5176. if (!prop || !prop_len) {
  5177. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5178. goto out;
  5179. }
  5180. rc_count = prop_len / sizeof(__be32);
  5181. for (i = 0; i < rc_count; i++) {
  5182. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5183. if (!ret)
  5184. break;
  5185. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5186. goto out;
  5187. }
  5188. ret = pci_register_driver(&cnss_pci_driver);
  5189. if (ret) {
  5190. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5191. ret);
  5192. goto out;
  5193. }
  5194. if (!plat_priv->bus_priv) {
  5195. cnss_pr_err("Failed to probe PCI driver\n");
  5196. ret = -ENODEV;
  5197. goto unreg_pci;
  5198. }
  5199. return 0;
  5200. unreg_pci:
  5201. pci_unregister_driver(&cnss_pci_driver);
  5202. out:
  5203. return ret;
  5204. }
  5205. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5206. {
  5207. pci_unregister_driver(&cnss_pci_driver);
  5208. }