hal_rx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_api.h"
  19. #include "qdf_module.h"
  20. /* TODO: See if the following definition is available in HW headers */
  21. #define HAL_REO_OWNED 4
  22. #define HAL_REO_QUEUE_DESC 8
  23. #define HAL_REO_QUEUE_EXT_DESC 9
  24. /* TODO: Using associated link desc counter 1 for Rx. Check with FW on
  25. * how these counters are assigned
  26. */
  27. #define HAL_RX_LINK_DESC_CNTR 1
  28. /* TODO: Following definition should be from HW headers */
  29. #define HAL_DESC_REO_OWNED 4
  30. /* TODO: Move this to common header file */
  31. static inline void hal_uniform_desc_hdr_setup(uint32_t *desc, uint32_t owner,
  32. uint32_t buffer_type)
  33. {
  34. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, OWNER,
  35. owner);
  36. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, BUFFER_TYPE,
  37. buffer_type);
  38. }
  39. #ifndef TID_TO_WME_AC
  40. #define WME_AC_BE 0 /* best effort */
  41. #define WME_AC_BK 1 /* background */
  42. #define WME_AC_VI 2 /* video */
  43. #define WME_AC_VO 3 /* voice */
  44. #define TID_TO_WME_AC(_tid) ( \
  45. (((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  46. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  47. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  48. WME_AC_VO)
  49. #endif
  50. #define HAL_NON_QOS_TID 16
  51. /**
  52. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  53. *
  54. * @hal_soc: Opaque HAL SOC handle
  55. * @ba_window_size: BlockAck window size
  56. * @start_seq: Starting sequence number
  57. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  58. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  59. * @tid: TID
  60. *
  61. */
  62. void hal_reo_qdesc_setup(void *hal_soc, int tid, uint32_t ba_window_size,
  63. uint32_t start_seq, void *hw_qdesc_vaddr, qdf_dma_addr_t hw_qdesc_paddr,
  64. int pn_type)
  65. {
  66. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  67. uint32_t *reo_queue_ext_desc;
  68. uint32_t reg_val;
  69. uint32_t pn_enable;
  70. uint32_t pn_size = 0;
  71. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  72. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  73. HAL_REO_QUEUE_DESC);
  74. /* Fixed pattern in reserved bits for debugging */
  75. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER_0,
  76. RESERVED_0A, 0xDDBEEF);
  77. /* This a just a SW meta data and will be copied to REO destination
  78. * descriptors indicated by hardware.
  79. * TODO: Setting TID in this field. See if we should set something else.
  80. */
  81. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_1,
  82. RECEIVE_QUEUE_NUMBER, tid);
  83. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  84. VLD, 1);
  85. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  86. ASSOCIATED_LINK_DESCRIPTOR_COUNTER, HAL_RX_LINK_DESC_CNTR);
  87. /*
  88. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  89. */
  90. reg_val = TID_TO_WME_AC(tid);
  91. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, AC, reg_val);
  92. if (ba_window_size < 1)
  93. ba_window_size = 1;
  94. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  95. * done by HW in non-BA case if RTY bit is not set.
  96. * TODO: This is a temporary War and should be removed once HW fix is
  97. * made to check and discard duplicates even if RTY bit is not set.
  98. */
  99. if (ba_window_size == 1)
  100. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, RTY, 1);
  101. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, BA_WINDOW_SIZE,
  102. ba_window_size - 1);
  103. switch (pn_type) {
  104. case HAL_PN_WPA:
  105. pn_enable = 1;
  106. pn_size = PN_SIZE_48;
  107. case HAL_PN_WAPI_EVEN:
  108. case HAL_PN_WAPI_UNEVEN:
  109. pn_enable = 1;
  110. pn_size = PN_SIZE_128;
  111. default:
  112. pn_enable = 0;
  113. }
  114. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_CHECK_NEEDED,
  115. pn_enable);
  116. if (pn_type == HAL_PN_WAPI_EVEN)
  117. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  118. PN_SHALL_BE_EVEN, 1);
  119. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  120. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  121. PN_SHALL_BE_UNEVEN, 1);
  122. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_HANDLING_ENABLE,
  123. pn_enable);
  124. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_SIZE,
  125. pn_size);
  126. /* TODO: Check if RX_REO_QUEUE_2_IGNORE_AMPDU_FLAG need to be set
  127. * based on BA window size and/or AMPDU capabilities
  128. */
  129. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  130. IGNORE_AMPDU_FLAG, 1);
  131. if (start_seq <= 0xfff)
  132. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SSN,
  133. start_seq);
  134. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  135. * but REO is not delivering packets if we set it to 1. Need to enable
  136. * this once the issue is resolved */
  137. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SVLD, 0);
  138. /* TODO: Check if we should set start PN for WAPI */
  139. #ifdef notyet
  140. /* Setup first queue extension if BA window size is more than 1 */
  141. if (ba_window_size > 1) {
  142. reo_queue_ext_desc =
  143. (uint32_t *)(((struct rx_reo_queue *)reo_queue_desc) +
  144. 1);
  145. qdf_mem_zero(reo_queue_ext_desc,
  146. sizeof(struct rx_reo_queue_ext));
  147. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  148. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  149. }
  150. /* Setup second queue extension if BA window size is more than 105 */
  151. if (ba_window_size > 105) {
  152. reo_queue_ext_desc = (uint32_t *)
  153. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  154. qdf_mem_zero(reo_queue_ext_desc,
  155. sizeof(struct rx_reo_queue_ext));
  156. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  157. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  158. }
  159. /* Setup third queue extension if BA window size is more than 210 */
  160. if (ba_window_size > 210) {
  161. reo_queue_ext_desc = (uint32_t *)
  162. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  163. qdf_mem_zero(reo_queue_ext_desc,
  164. sizeof(struct rx_reo_queue_ext));
  165. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  166. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  167. }
  168. #else
  169. /* TODO: HW queue descriptors are currently allocated for max BA
  170. * window size for all QOS TIDs so that same descriptor can be used
  171. * later when ADDBA request is recevied. This should be changed to
  172. * allocate HW queue descriptors based on BA window size being
  173. * negotiated (0 for non BA cases), and reallocate when BA window
  174. * size changes and also send WMI message to FW to change the REO
  175. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  176. */
  177. if (tid != HAL_NON_QOS_TID) {
  178. reo_queue_ext_desc = (uint32_t *)
  179. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  180. qdf_mem_zero(reo_queue_ext_desc, 3 *
  181. sizeof(struct rx_reo_queue_ext));
  182. /* Initialize first reo queue extension descriptor */
  183. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  184. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  185. /* Fixed pattern in reserved bits for debugging */
  186. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  187. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xADBEEF);
  188. /* Initialize second reo queue extension descriptor */
  189. reo_queue_ext_desc = (uint32_t *)
  190. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  191. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  192. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  193. /* Fixed pattern in reserved bits for debugging */
  194. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  195. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xBDBEEF);
  196. /* Initialize third reo queue extension descriptor */
  197. reo_queue_ext_desc = (uint32_t *)
  198. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  199. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  200. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  201. /* Fixed pattern in reserved bits for debugging */
  202. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  203. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xCDBEEF);
  204. }
  205. #endif
  206. }
  207. qdf_export_symbol(hal_reo_qdesc_setup);
  208. /**
  209. * hal_reo_setup - Initialize HW REO block
  210. *
  211. * @hal_soc: Opaque HAL SOC handle
  212. * @reo_params: parameters needed by HAL for REO config
  213. */
  214. void hal_reo_setup(void *hal_soc,
  215. struct hal_reo_params *reo_params)
  216. {
  217. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  218. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  219. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  220. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  221. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  222. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  223. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1));
  224. /* Other ring enable bits and REO_ENABLE will be set by FW */
  225. /* TODO: Setup destination ring mapping if enabled */
  226. /* TODO: Error destination ring setting is left to default.
  227. * Default setting is to send all errors to release ring.
  228. */
  229. HAL_REG_WRITE(soc,
  230. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  231. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  232. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  233. HAL_REG_WRITE(soc,
  234. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  235. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  236. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  237. HAL_REG_WRITE(soc,
  238. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  239. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  240. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  241. HAL_REG_WRITE(soc,
  242. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  243. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  244. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  245. /*
  246. * When hash based routing is enabled, routing of the rx packet
  247. * is done based on the following value: 1 _ _ _ _ The last 4
  248. * bits are based on hash[3:0]. This means the possible values
  249. * are 0x10 to 0x1f. This value is used to look-up the
  250. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  251. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  252. * registers need to be configured to set-up the 16 entries to
  253. * map the hash values to a ring number. There are 3 bits per
  254. * hash entry – which are mapped as follows:
  255. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  256. * 7: NOT_USED.
  257. */
  258. if (reo_params->rx_hash_enabled) {
  259. HAL_REG_WRITE(soc,
  260. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  261. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  262. reo_params->remap1);
  263. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  264. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x\n"),
  265. HAL_REG_READ(soc,
  266. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  267. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  268. HAL_REG_WRITE(soc,
  269. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  270. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  271. reo_params->remap2);
  272. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  273. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x\n"),
  274. HAL_REG_READ(soc,
  275. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  276. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  277. }
  278. /* TODO: Check if the following registers shoould be setup by host:
  279. * AGING_CONTROL
  280. * HIGH_MEMORY_THRESHOLD
  281. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  282. * GLOBAL_LINK_DESC_COUNT_CTRL
  283. */
  284. }
  285. qdf_export_symbol(hal_reo_setup);