dp_tx.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_htt.h"
  20. #include "hal_hw_headers.h"
  21. #include "dp_tx.h"
  22. #include "dp_tx_desc.h"
  23. #include "dp_peer.h"
  24. #include "dp_types.h"
  25. #include "hal_tx.h"
  26. #include "qdf_mem.h"
  27. #include "qdf_nbuf.h"
  28. #include "qdf_net_types.h"
  29. #include <wlan_cfg.h>
  30. #include "dp_ipa.h"
  31. #if defined(MESH_MODE_SUPPORT) || defined(FEATURE_PERPKT_INFO)
  32. #include "if_meta_hdr.h"
  33. #endif
  34. #include "enet.h"
  35. #include "dp_internal.h"
  36. #ifdef FEATURE_WDS
  37. #include "dp_txrx_wds.h"
  38. #endif
  39. #ifdef ATH_SUPPORT_IQUE
  40. #include "dp_txrx_me.h"
  41. #endif
  42. #include "dp_hist.h"
  43. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  44. #include <dp_swlm.h>
  45. #endif
  46. /* Flag to skip CCE classify when mesh or tid override enabled */
  47. #define DP_TX_SKIP_CCE_CLASSIFY \
  48. (DP_TXRX_HLOS_TID_OVERRIDE_ENABLED | DP_TX_MESH_ENABLED)
  49. /* TODO Add support in TSO */
  50. #define DP_DESC_NUM_FRAG(x) 0
  51. /* disable TQM_BYPASS */
  52. #define TQM_BYPASS_WAR 0
  53. /* invalid peer id for reinject*/
  54. #define DP_INVALID_PEER 0XFFFE
  55. /*mapping between hal encrypt type and cdp_sec_type*/
  56. #define MAX_CDP_SEC_TYPE 12
  57. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  58. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  59. HAL_TX_ENCRYPT_TYPE_WEP_128,
  60. HAL_TX_ENCRYPT_TYPE_WEP_104,
  61. HAL_TX_ENCRYPT_TYPE_WEP_40,
  62. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  63. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  64. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  65. HAL_TX_ENCRYPT_TYPE_WAPI,
  66. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  67. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  68. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  69. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  70. #ifdef CONFIG_WLAN_SYSFS_MEM_STATS
  71. /**
  72. * dp_update_tx_desc_stats - Update the increase or decrease in
  73. * outstanding tx desc count
  74. * values on pdev and soc
  75. * @vdev: DP pdev handle
  76. *
  77. * Return: void
  78. */
  79. static inline void
  80. dp_update_tx_desc_stats(struct dp_pdev *pdev)
  81. {
  82. int32_t tx_descs_cnt =
  83. qdf_atomic_read(&pdev->num_tx_outstanding);
  84. if (pdev->tx_descs_max < tx_descs_cnt)
  85. pdev->tx_descs_max = tx_descs_cnt;
  86. qdf_mem_tx_desc_cnt_update(pdev->num_tx_outstanding,
  87. pdev->tx_descs_max);
  88. }
  89. #else /* CONFIG_WLAN_SYSFS_MEM_STATS */
  90. static inline void
  91. dp_update_tx_desc_stats(struct dp_pdev *pdev)
  92. {
  93. }
  94. #endif /* CONFIG_WLAN_SYSFS_MEM_STATS */
  95. #ifdef QCA_TX_LIMIT_CHECK
  96. /**
  97. * dp_tx_limit_check - Check if allocated tx descriptors reached
  98. * soc max limit and pdev max limit
  99. * @vdev: DP vdev handle
  100. *
  101. * Return: true if allocated tx descriptors reached max configured value, else
  102. * false
  103. */
  104. static inline bool
  105. dp_tx_limit_check(struct dp_vdev *vdev)
  106. {
  107. struct dp_pdev *pdev = vdev->pdev;
  108. struct dp_soc *soc = pdev->soc;
  109. if (qdf_atomic_read(&soc->num_tx_outstanding) >=
  110. soc->num_tx_allowed) {
  111. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  112. "%s: queued packets are more than max tx, drop the frame",
  113. __func__);
  114. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  115. return true;
  116. }
  117. if (qdf_atomic_read(&pdev->num_tx_outstanding) >=
  118. pdev->num_tx_allowed) {
  119. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  120. "%s: queued packets are more than max tx, drop the frame",
  121. __func__);
  122. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  123. return true;
  124. }
  125. return false;
  126. }
  127. /**
  128. * dp_tx_exception_limit_check - Check if allocated tx exception descriptors
  129. * reached soc max limit
  130. * @vdev: DP vdev handle
  131. *
  132. * Return: true if allocated tx descriptors reached max configured value, else
  133. * false
  134. */
  135. static inline bool
  136. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  137. {
  138. struct dp_pdev *pdev = vdev->pdev;
  139. struct dp_soc *soc = pdev->soc;
  140. if (qdf_atomic_read(&soc->num_tx_exception) >=
  141. soc->num_msdu_exception_desc) {
  142. dp_info("exc packets are more than max drop the exc pkt");
  143. DP_STATS_INC(vdev, tx_i.dropped.exc_desc_na.num, 1);
  144. return true;
  145. }
  146. return false;
  147. }
  148. /**
  149. * dp_tx_outstanding_inc - Increment outstanding tx desc values on pdev and soc
  150. * @vdev: DP pdev handle
  151. *
  152. * Return: void
  153. */
  154. static inline void
  155. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  156. {
  157. struct dp_soc *soc = pdev->soc;
  158. qdf_atomic_inc(&pdev->num_tx_outstanding);
  159. qdf_atomic_inc(&soc->num_tx_outstanding);
  160. dp_update_tx_desc_stats(pdev);
  161. }
  162. /**
  163. * dp_tx_outstanding__dec - Decrement outstanding tx desc values on pdev and soc
  164. * @vdev: DP pdev handle
  165. *
  166. * Return: void
  167. */
  168. static inline void
  169. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  170. {
  171. struct dp_soc *soc = pdev->soc;
  172. qdf_atomic_dec(&pdev->num_tx_outstanding);
  173. qdf_atomic_dec(&soc->num_tx_outstanding);
  174. dp_update_tx_desc_stats(pdev);
  175. }
  176. #else //QCA_TX_LIMIT_CHECK
  177. static inline bool
  178. dp_tx_limit_check(struct dp_vdev *vdev)
  179. {
  180. return false;
  181. }
  182. static inline bool
  183. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  184. {
  185. return false;
  186. }
  187. static inline void
  188. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  189. {
  190. qdf_atomic_inc(&pdev->num_tx_outstanding);
  191. dp_update_tx_desc_stats(pdev);
  192. }
  193. static inline void
  194. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  195. {
  196. qdf_atomic_dec(&pdev->num_tx_outstanding);
  197. dp_update_tx_desc_stats(pdev);
  198. }
  199. #endif //QCA_TX_LIMIT_CHECK
  200. #if defined(FEATURE_TSO)
  201. /**
  202. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  203. *
  204. * @soc - core txrx main context
  205. * @seg_desc - tso segment descriptor
  206. * @num_seg_desc - tso number segment descriptor
  207. */
  208. static void dp_tx_tso_unmap_segment(
  209. struct dp_soc *soc,
  210. struct qdf_tso_seg_elem_t *seg_desc,
  211. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  212. {
  213. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  214. if (qdf_unlikely(!seg_desc)) {
  215. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  216. __func__, __LINE__);
  217. qdf_assert(0);
  218. } else if (qdf_unlikely(!num_seg_desc)) {
  219. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  220. __func__, __LINE__);
  221. qdf_assert(0);
  222. } else {
  223. bool is_last_seg;
  224. /* no tso segment left to do dma unmap */
  225. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  226. return;
  227. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  228. true : false;
  229. qdf_nbuf_unmap_tso_segment(soc->osdev,
  230. seg_desc, is_last_seg);
  231. num_seg_desc->num_seg.tso_cmn_num_seg--;
  232. }
  233. }
  234. /**
  235. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  236. * back to the freelist
  237. *
  238. * @soc - soc device handle
  239. * @tx_desc - Tx software descriptor
  240. */
  241. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  242. struct dp_tx_desc_s *tx_desc)
  243. {
  244. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  245. if (qdf_unlikely(!tx_desc->tso_desc)) {
  246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  247. "%s %d TSO desc is NULL!",
  248. __func__, __LINE__);
  249. qdf_assert(0);
  250. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  251. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  252. "%s %d TSO num desc is NULL!",
  253. __func__, __LINE__);
  254. qdf_assert(0);
  255. } else {
  256. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  257. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  258. /* Add the tso num segment into the free list */
  259. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  260. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  261. tx_desc->tso_num_desc);
  262. tx_desc->tso_num_desc = NULL;
  263. DP_STATS_INC(tx_desc->pdev, tso_stats.tso_comp, 1);
  264. }
  265. /* Add the tso segment into the free list*/
  266. dp_tx_tso_desc_free(soc,
  267. tx_desc->pool_id, tx_desc->tso_desc);
  268. tx_desc->tso_desc = NULL;
  269. }
  270. }
  271. #else
  272. static void dp_tx_tso_unmap_segment(
  273. struct dp_soc *soc,
  274. struct qdf_tso_seg_elem_t *seg_desc,
  275. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  276. {
  277. }
  278. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  279. struct dp_tx_desc_s *tx_desc)
  280. {
  281. }
  282. #endif
  283. /**
  284. * dp_tx_desc_release() - Release Tx Descriptor
  285. * @tx_desc : Tx Descriptor
  286. * @desc_pool_id: Descriptor Pool ID
  287. *
  288. * Deallocate all resources attached to Tx descriptor and free the Tx
  289. * descriptor.
  290. *
  291. * Return:
  292. */
  293. static void
  294. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  295. {
  296. struct dp_pdev *pdev = tx_desc->pdev;
  297. struct dp_soc *soc;
  298. uint8_t comp_status = 0;
  299. qdf_assert(pdev);
  300. soc = pdev->soc;
  301. dp_tx_outstanding_dec(pdev);
  302. if (tx_desc->frm_type == dp_tx_frm_tso)
  303. dp_tx_tso_desc_release(soc, tx_desc);
  304. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  305. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  306. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  307. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  308. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  309. qdf_atomic_dec(&soc->num_tx_exception);
  310. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  311. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  312. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  313. soc->hal_soc);
  314. else
  315. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  316. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  317. "Tx Completion Release desc %d status %d outstanding %d",
  318. tx_desc->id, comp_status,
  319. qdf_atomic_read(&pdev->num_tx_outstanding));
  320. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  321. return;
  322. }
  323. /**
  324. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  325. * @vdev: DP vdev Handle
  326. * @nbuf: skb
  327. * @msdu_info: msdu_info required to create HTT metadata
  328. *
  329. * Prepares and fills HTT metadata in the frame pre-header for special frames
  330. * that should be transmitted using varying transmit parameters.
  331. * There are 2 VDEV modes that currently needs this special metadata -
  332. * 1) Mesh Mode
  333. * 2) DSRC Mode
  334. *
  335. * Return: HTT metadata size
  336. *
  337. */
  338. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  339. struct dp_tx_msdu_info_s *msdu_info)
  340. {
  341. uint32_t *meta_data = msdu_info->meta_data;
  342. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  343. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  344. uint8_t htt_desc_size;
  345. /* Size rounded of multiple of 8 bytes */
  346. uint8_t htt_desc_size_aligned;
  347. uint8_t *hdr = NULL;
  348. /*
  349. * Metadata - HTT MSDU Extension header
  350. */
  351. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  352. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  353. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer ||
  354. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->
  355. meta_data[0])) {
  356. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  357. htt_desc_size_aligned)) {
  358. nbuf = qdf_nbuf_realloc_headroom(nbuf,
  359. htt_desc_size_aligned);
  360. if (!nbuf) {
  361. /*
  362. * qdf_nbuf_realloc_headroom won't do skb_clone
  363. * as skb_realloc_headroom does. so, no free is
  364. * needed here.
  365. */
  366. DP_STATS_INC(vdev,
  367. tx_i.dropped.headroom_insufficient,
  368. 1);
  369. qdf_print(" %s[%d] skb_realloc_headroom failed",
  370. __func__, __LINE__);
  371. return 0;
  372. }
  373. }
  374. /* Fill and add HTT metaheader */
  375. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  376. if (!hdr) {
  377. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  378. "Error in filling HTT metadata");
  379. return 0;
  380. }
  381. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  382. } else if (vdev->opmode == wlan_op_mode_ocb) {
  383. /* Todo - Add support for DSRC */
  384. }
  385. return htt_desc_size_aligned;
  386. }
  387. /**
  388. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  389. * @tso_seg: TSO segment to process
  390. * @ext_desc: Pointer to MSDU extension descriptor
  391. *
  392. * Return: void
  393. */
  394. #if defined(FEATURE_TSO)
  395. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  396. void *ext_desc)
  397. {
  398. uint8_t num_frag;
  399. uint32_t tso_flags;
  400. /*
  401. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  402. * tcp_flag_mask
  403. *
  404. * Checksum enable flags are set in TCL descriptor and not in Extension
  405. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  406. */
  407. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  408. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  409. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  410. tso_seg->tso_flags.ip_len);
  411. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  412. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  413. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  414. uint32_t lo = 0;
  415. uint32_t hi = 0;
  416. qdf_assert_always((tso_seg->tso_frags[num_frag].paddr) &&
  417. (tso_seg->tso_frags[num_frag].length));
  418. qdf_dmaaddr_to_32s(
  419. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  420. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  421. tso_seg->tso_frags[num_frag].length);
  422. }
  423. return;
  424. }
  425. #else
  426. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  427. void *ext_desc)
  428. {
  429. return;
  430. }
  431. #endif
  432. #if defined(FEATURE_TSO)
  433. /**
  434. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  435. * allocated and free them
  436. *
  437. * @soc: soc handle
  438. * @free_seg: list of tso segments
  439. * @msdu_info: msdu descriptor
  440. *
  441. * Return - void
  442. */
  443. static void dp_tx_free_tso_seg_list(
  444. struct dp_soc *soc,
  445. struct qdf_tso_seg_elem_t *free_seg,
  446. struct dp_tx_msdu_info_s *msdu_info)
  447. {
  448. struct qdf_tso_seg_elem_t *next_seg;
  449. while (free_seg) {
  450. next_seg = free_seg->next;
  451. dp_tx_tso_desc_free(soc,
  452. msdu_info->tx_queue.desc_pool_id,
  453. free_seg);
  454. free_seg = next_seg;
  455. }
  456. }
  457. /**
  458. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  459. * allocated and free them
  460. *
  461. * @soc: soc handle
  462. * @free_num_seg: list of tso number segments
  463. * @msdu_info: msdu descriptor
  464. * Return - void
  465. */
  466. static void dp_tx_free_tso_num_seg_list(
  467. struct dp_soc *soc,
  468. struct qdf_tso_num_seg_elem_t *free_num_seg,
  469. struct dp_tx_msdu_info_s *msdu_info)
  470. {
  471. struct qdf_tso_num_seg_elem_t *next_num_seg;
  472. while (free_num_seg) {
  473. next_num_seg = free_num_seg->next;
  474. dp_tso_num_seg_free(soc,
  475. msdu_info->tx_queue.desc_pool_id,
  476. free_num_seg);
  477. free_num_seg = next_num_seg;
  478. }
  479. }
  480. /**
  481. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  482. * do dma unmap for each segment
  483. *
  484. * @soc: soc handle
  485. * @free_seg: list of tso segments
  486. * @num_seg_desc: tso number segment descriptor
  487. *
  488. * Return - void
  489. */
  490. static void dp_tx_unmap_tso_seg_list(
  491. struct dp_soc *soc,
  492. struct qdf_tso_seg_elem_t *free_seg,
  493. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  494. {
  495. struct qdf_tso_seg_elem_t *next_seg;
  496. if (qdf_unlikely(!num_seg_desc)) {
  497. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  498. return;
  499. }
  500. while (free_seg) {
  501. next_seg = free_seg->next;
  502. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  503. free_seg = next_seg;
  504. }
  505. }
  506. #ifdef FEATURE_TSO_STATS
  507. /**
  508. * dp_tso_get_stats_idx: Retrieve the tso packet id
  509. * @pdev - pdev handle
  510. *
  511. * Return: id
  512. */
  513. static uint32_t dp_tso_get_stats_idx(struct dp_pdev *pdev)
  514. {
  515. uint32_t stats_idx;
  516. stats_idx = (((uint32_t)qdf_atomic_inc_return(&pdev->tso_idx))
  517. % CDP_MAX_TSO_PACKETS);
  518. return stats_idx;
  519. }
  520. #else
  521. static int dp_tso_get_stats_idx(struct dp_pdev *pdev)
  522. {
  523. return 0;
  524. }
  525. #endif /* FEATURE_TSO_STATS */
  526. /**
  527. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  528. * free the tso segments descriptor and
  529. * tso num segments descriptor
  530. *
  531. * @soc: soc handle
  532. * @msdu_info: msdu descriptor
  533. * @tso_seg_unmap: flag to show if dma unmap is necessary
  534. *
  535. * Return - void
  536. */
  537. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  538. struct dp_tx_msdu_info_s *msdu_info,
  539. bool tso_seg_unmap)
  540. {
  541. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  542. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  543. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  544. tso_info->tso_num_seg_list;
  545. /* do dma unmap for each segment */
  546. if (tso_seg_unmap)
  547. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  548. /* free all tso number segment descriptor though looks only have 1 */
  549. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  550. /* free all tso segment descriptor */
  551. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  552. }
  553. /**
  554. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  555. * @vdev: virtual device handle
  556. * @msdu: network buffer
  557. * @msdu_info: meta data associated with the msdu
  558. *
  559. * Return: QDF_STATUS_SUCCESS success
  560. */
  561. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  562. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  563. {
  564. struct qdf_tso_seg_elem_t *tso_seg;
  565. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  566. struct dp_soc *soc = vdev->pdev->soc;
  567. struct dp_pdev *pdev = vdev->pdev;
  568. struct qdf_tso_info_t *tso_info;
  569. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  570. tso_info = &msdu_info->u.tso_info;
  571. tso_info->curr_seg = NULL;
  572. tso_info->tso_seg_list = NULL;
  573. tso_info->num_segs = num_seg;
  574. msdu_info->frm_type = dp_tx_frm_tso;
  575. tso_info->tso_num_seg_list = NULL;
  576. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  577. while (num_seg) {
  578. tso_seg = dp_tx_tso_desc_alloc(
  579. soc, msdu_info->tx_queue.desc_pool_id);
  580. if (tso_seg) {
  581. tso_seg->next = tso_info->tso_seg_list;
  582. tso_info->tso_seg_list = tso_seg;
  583. num_seg--;
  584. } else {
  585. dp_err_rl("Failed to alloc tso seg desc");
  586. DP_STATS_INC_PKT(vdev->pdev,
  587. tso_stats.tso_no_mem_dropped, 1,
  588. qdf_nbuf_len(msdu));
  589. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  590. return QDF_STATUS_E_NOMEM;
  591. }
  592. }
  593. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  594. tso_num_seg = dp_tso_num_seg_alloc(soc,
  595. msdu_info->tx_queue.desc_pool_id);
  596. if (tso_num_seg) {
  597. tso_num_seg->next = tso_info->tso_num_seg_list;
  598. tso_info->tso_num_seg_list = tso_num_seg;
  599. } else {
  600. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  601. __func__);
  602. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  603. return QDF_STATUS_E_NOMEM;
  604. }
  605. msdu_info->num_seg =
  606. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  607. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  608. msdu_info->num_seg);
  609. if (!(msdu_info->num_seg)) {
  610. /*
  611. * Free allocated TSO seg desc and number seg desc,
  612. * do unmap for segments if dma map has done.
  613. */
  614. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  615. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  616. return QDF_STATUS_E_INVAL;
  617. }
  618. tso_info->curr_seg = tso_info->tso_seg_list;
  619. tso_info->msdu_stats_idx = dp_tso_get_stats_idx(pdev);
  620. dp_tso_packet_update(pdev, tso_info->msdu_stats_idx,
  621. msdu, msdu_info->num_seg);
  622. dp_tso_segment_stats_update(pdev, tso_info->tso_seg_list,
  623. tso_info->msdu_stats_idx);
  624. dp_stats_tso_segment_histogram_update(pdev, msdu_info->num_seg);
  625. return QDF_STATUS_SUCCESS;
  626. }
  627. #else
  628. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  629. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  630. {
  631. return QDF_STATUS_E_NOMEM;
  632. }
  633. #endif
  634. QDF_COMPILE_TIME_ASSERT(dp_tx_htt_metadata_len_check,
  635. (DP_TX_MSDU_INFO_META_DATA_DWORDS * 4 >=
  636. sizeof(struct htt_tx_msdu_desc_ext2_t)));
  637. /**
  638. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  639. * @vdev: DP Vdev handle
  640. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  641. * @desc_pool_id: Descriptor Pool ID
  642. *
  643. * Return:
  644. */
  645. static
  646. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  647. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  648. {
  649. uint8_t i;
  650. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  651. struct dp_tx_seg_info_s *seg_info;
  652. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  653. struct dp_soc *soc = vdev->pdev->soc;
  654. /* Allocate an extension descriptor */
  655. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  656. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  657. if (!msdu_ext_desc) {
  658. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  659. return NULL;
  660. }
  661. if (msdu_info->exception_fw &&
  662. qdf_unlikely(vdev->mesh_vdev)) {
  663. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  664. &msdu_info->meta_data[0],
  665. sizeof(struct htt_tx_msdu_desc_ext2_t));
  666. qdf_atomic_inc(&soc->num_tx_exception);
  667. msdu_ext_desc->flags |= DP_TX_EXT_DESC_FLAG_METADATA_VALID;
  668. }
  669. switch (msdu_info->frm_type) {
  670. case dp_tx_frm_sg:
  671. case dp_tx_frm_me:
  672. case dp_tx_frm_raw:
  673. seg_info = msdu_info->u.sg_info.curr_seg;
  674. /* Update the buffer pointers in MSDU Extension Descriptor */
  675. for (i = 0; i < seg_info->frag_cnt; i++) {
  676. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  677. seg_info->frags[i].paddr_lo,
  678. seg_info->frags[i].paddr_hi,
  679. seg_info->frags[i].len);
  680. }
  681. break;
  682. case dp_tx_frm_tso:
  683. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  684. &cached_ext_desc[0]);
  685. break;
  686. default:
  687. break;
  688. }
  689. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  690. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  691. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  692. msdu_ext_desc->vaddr);
  693. return msdu_ext_desc;
  694. }
  695. /**
  696. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  697. *
  698. * @skb: skb to be traced
  699. * @msdu_id: msdu_id of the packet
  700. * @vdev_id: vdev_id of the packet
  701. *
  702. * Return: None
  703. */
  704. #ifdef DP_DISABLE_TX_PKT_TRACE
  705. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  706. uint8_t vdev_id)
  707. {
  708. }
  709. #else
  710. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  711. uint8_t vdev_id)
  712. {
  713. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  714. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  715. DPTRACE(qdf_dp_trace_ptr(skb,
  716. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  717. QDF_TRACE_DEFAULT_PDEV_ID,
  718. qdf_nbuf_data_addr(skb),
  719. sizeof(qdf_nbuf_data(skb)),
  720. msdu_id, vdev_id, 0));
  721. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  722. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  723. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  724. msdu_id, QDF_TX));
  725. }
  726. #endif
  727. #ifdef WLAN_DP_FEATURE_MARK_ICMP_REQ_TO_FW
  728. /**
  729. * dp_tx_is_nbuf_marked_exception() - Check if the packet has been marked as
  730. * exception by the upper layer (OS_IF)
  731. * @soc: DP soc handle
  732. * @nbuf: packet to be transmitted
  733. *
  734. * Returns: 1 if the packet is marked as exception,
  735. * 0, if the packet is not marked as exception.
  736. */
  737. static inline int dp_tx_is_nbuf_marked_exception(struct dp_soc *soc,
  738. qdf_nbuf_t nbuf)
  739. {
  740. return QDF_NBUF_CB_TX_PACKET_TO_FW(nbuf);
  741. }
  742. #else
  743. static inline int dp_tx_is_nbuf_marked_exception(struct dp_soc *soc,
  744. qdf_nbuf_t nbuf)
  745. {
  746. return 0;
  747. }
  748. #endif
  749. /**
  750. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  751. * @vdev: DP vdev handle
  752. * @nbuf: skb
  753. * @desc_pool_id: Descriptor pool ID
  754. * @meta_data: Metadata to the fw
  755. * @tx_exc_metadata: Handle that holds exception path metadata
  756. * Allocate and prepare Tx descriptor with msdu information.
  757. *
  758. * Return: Pointer to Tx Descriptor on success,
  759. * NULL on failure
  760. */
  761. static
  762. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  763. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  764. struct dp_tx_msdu_info_s *msdu_info,
  765. struct cdp_tx_exception_metadata *tx_exc_metadata)
  766. {
  767. uint8_t align_pad;
  768. uint8_t is_exception = 0;
  769. uint8_t htt_hdr_size;
  770. struct dp_tx_desc_s *tx_desc;
  771. struct dp_pdev *pdev = vdev->pdev;
  772. struct dp_soc *soc = pdev->soc;
  773. if (dp_tx_limit_check(vdev))
  774. return NULL;
  775. /* Allocate software Tx descriptor */
  776. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  777. if (qdf_unlikely(!tx_desc)) {
  778. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  779. return NULL;
  780. }
  781. dp_tx_outstanding_inc(pdev);
  782. /* Initialize the SW tx descriptor */
  783. tx_desc->nbuf = nbuf;
  784. tx_desc->frm_type = dp_tx_frm_std;
  785. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  786. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  787. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  788. tx_desc->vdev_id = vdev->vdev_id;
  789. tx_desc->pdev = pdev;
  790. tx_desc->msdu_ext_desc = NULL;
  791. tx_desc->pkt_offset = 0;
  792. tx_desc->length = qdf_nbuf_headlen(nbuf);
  793. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  794. if (qdf_unlikely(vdev->multipass_en)) {
  795. if (!dp_tx_multipass_process(soc, vdev, nbuf, msdu_info))
  796. goto failure;
  797. }
  798. /* Packets marked by upper layer (OS-IF) to be sent to FW */
  799. if (dp_tx_is_nbuf_marked_exception(soc, nbuf))
  800. is_exception = 1;
  801. /*
  802. * For special modes (vdev_type == ocb or mesh), data frames should be
  803. * transmitted using varying transmit parameters (tx spec) which include
  804. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  805. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  806. * These frames are sent as exception packets to firmware.
  807. *
  808. * HW requirement is that metadata should always point to a
  809. * 8-byte aligned address. So we add alignment pad to start of buffer.
  810. * HTT Metadata should be ensured to be multiple of 8-bytes,
  811. * to get 8-byte aligned start address along with align_pad added
  812. *
  813. * |-----------------------------|
  814. * | |
  815. * |-----------------------------| <-----Buffer Pointer Address given
  816. * | | ^ in HW descriptor (aligned)
  817. * | HTT Metadata | |
  818. * | | |
  819. * | | | Packet Offset given in descriptor
  820. * | | |
  821. * |-----------------------------| |
  822. * | Alignment Pad | v
  823. * |-----------------------------| <----- Actual buffer start address
  824. * | SKB Data | (Unaligned)
  825. * | |
  826. * | |
  827. * | |
  828. * | |
  829. * | |
  830. * |-----------------------------|
  831. */
  832. if (qdf_unlikely((msdu_info->exception_fw)) ||
  833. (vdev->opmode == wlan_op_mode_ocb) ||
  834. (tx_exc_metadata &&
  835. tx_exc_metadata->is_tx_sniffer)) {
  836. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  837. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  838. DP_STATS_INC(vdev,
  839. tx_i.dropped.headroom_insufficient, 1);
  840. goto failure;
  841. }
  842. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  843. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  844. "qdf_nbuf_push_head failed");
  845. goto failure;
  846. }
  847. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  848. msdu_info);
  849. if (htt_hdr_size == 0)
  850. goto failure;
  851. tx_desc->length = qdf_nbuf_headlen(nbuf);
  852. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  853. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  854. is_exception = 1;
  855. tx_desc->length -= tx_desc->pkt_offset;
  856. }
  857. #if !TQM_BYPASS_WAR
  858. if (is_exception || tx_exc_metadata)
  859. #endif
  860. {
  861. /* Temporary WAR due to TQM VP issues */
  862. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  863. qdf_atomic_inc(&soc->num_tx_exception);
  864. }
  865. return tx_desc;
  866. failure:
  867. dp_tx_desc_release(tx_desc, desc_pool_id);
  868. return NULL;
  869. }
  870. /**
  871. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  872. * @vdev: DP vdev handle
  873. * @nbuf: skb
  874. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  875. * @desc_pool_id : Descriptor Pool ID
  876. *
  877. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  878. * information. For frames wth fragments, allocate and prepare
  879. * an MSDU extension descriptor
  880. *
  881. * Return: Pointer to Tx Descriptor on success,
  882. * NULL on failure
  883. */
  884. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  885. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  886. uint8_t desc_pool_id)
  887. {
  888. struct dp_tx_desc_s *tx_desc;
  889. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  890. struct dp_pdev *pdev = vdev->pdev;
  891. struct dp_soc *soc = pdev->soc;
  892. if (dp_tx_limit_check(vdev))
  893. return NULL;
  894. /* Allocate software Tx descriptor */
  895. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  896. if (!tx_desc) {
  897. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  898. return NULL;
  899. }
  900. dp_tx_outstanding_inc(pdev);
  901. /* Initialize the SW tx descriptor */
  902. tx_desc->nbuf = nbuf;
  903. tx_desc->frm_type = msdu_info->frm_type;
  904. tx_desc->tx_encap_type = vdev->tx_encap_type;
  905. tx_desc->vdev_id = vdev->vdev_id;
  906. tx_desc->pdev = pdev;
  907. tx_desc->pkt_offset = 0;
  908. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  909. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  910. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  911. /* Handle scattered frames - TSO/SG/ME */
  912. /* Allocate and prepare an extension descriptor for scattered frames */
  913. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  914. if (!msdu_ext_desc) {
  915. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  916. "%s Tx Extension Descriptor Alloc Fail",
  917. __func__);
  918. goto failure;
  919. }
  920. #if TQM_BYPASS_WAR
  921. /* Temporary WAR due to TQM VP issues */
  922. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  923. qdf_atomic_inc(&soc->num_tx_exception);
  924. #endif
  925. if (qdf_unlikely(msdu_info->exception_fw))
  926. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  927. tx_desc->msdu_ext_desc = msdu_ext_desc;
  928. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  929. tx_desc->dma_addr = msdu_ext_desc->paddr;
  930. if (msdu_ext_desc->flags & DP_TX_EXT_DESC_FLAG_METADATA_VALID)
  931. tx_desc->length = HAL_TX_EXT_DESC_WITH_META_DATA;
  932. else
  933. tx_desc->length = HAL_TX_EXTENSION_DESC_LEN_BYTES;
  934. return tx_desc;
  935. failure:
  936. dp_tx_desc_release(tx_desc, desc_pool_id);
  937. return NULL;
  938. }
  939. /**
  940. * dp_tx_prepare_raw() - Prepare RAW packet TX
  941. * @vdev: DP vdev handle
  942. * @nbuf: buffer pointer
  943. * @seg_info: Pointer to Segment info Descriptor to be prepared
  944. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  945. * descriptor
  946. *
  947. * Return:
  948. */
  949. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  950. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  951. {
  952. qdf_nbuf_t curr_nbuf = NULL;
  953. uint16_t total_len = 0;
  954. qdf_dma_addr_t paddr;
  955. int32_t i;
  956. int32_t mapped_buf_num = 0;
  957. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  958. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  959. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  960. /* Continue only if frames are of DATA type */
  961. if (!DP_FRAME_IS_DATA(qos_wh)) {
  962. DP_STATS_INC(vdev, tx_i.raw.invalid_raw_pkt_datatype, 1);
  963. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  964. "Pkt. recd is of not data type");
  965. goto error;
  966. }
  967. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  968. if (vdev->raw_mode_war &&
  969. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  970. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  971. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  972. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  973. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  974. /*
  975. * Number of nbuf's must not exceed the size of the frags
  976. * array in seg_info.
  977. */
  978. if (i >= DP_TX_MAX_NUM_FRAGS) {
  979. dp_err_rl("nbuf cnt exceeds the max number of segs");
  980. DP_STATS_INC(vdev, tx_i.raw.num_frags_overflow_err, 1);
  981. goto error;
  982. }
  983. if (QDF_STATUS_SUCCESS !=
  984. qdf_nbuf_map_nbytes_single(vdev->osdev,
  985. curr_nbuf,
  986. QDF_DMA_TO_DEVICE,
  987. curr_nbuf->len)) {
  988. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  989. "%s dma map error ", __func__);
  990. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  991. goto error;
  992. }
  993. /* Update the count of mapped nbuf's */
  994. mapped_buf_num++;
  995. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  996. seg_info->frags[i].paddr_lo = paddr;
  997. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  998. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  999. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  1000. total_len += qdf_nbuf_len(curr_nbuf);
  1001. }
  1002. seg_info->frag_cnt = i;
  1003. seg_info->total_len = total_len;
  1004. seg_info->next = NULL;
  1005. sg_info->curr_seg = seg_info;
  1006. msdu_info->frm_type = dp_tx_frm_raw;
  1007. msdu_info->num_seg = 1;
  1008. return nbuf;
  1009. error:
  1010. i = 0;
  1011. while (nbuf) {
  1012. curr_nbuf = nbuf;
  1013. if (i < mapped_buf_num) {
  1014. qdf_nbuf_unmap_nbytes_single(vdev->osdev, curr_nbuf,
  1015. QDF_DMA_TO_DEVICE,
  1016. curr_nbuf->len);
  1017. i++;
  1018. }
  1019. nbuf = qdf_nbuf_next(nbuf);
  1020. qdf_nbuf_free(curr_nbuf);
  1021. }
  1022. return NULL;
  1023. }
  1024. /**
  1025. * dp_tx_raw_prepare_unset() - unmap the chain of nbufs belonging to RAW frame.
  1026. * @soc: DP soc handle
  1027. * @nbuf: Buffer pointer
  1028. *
  1029. * unmap the chain of nbufs that belong to this RAW frame.
  1030. *
  1031. * Return: None
  1032. */
  1033. static void dp_tx_raw_prepare_unset(struct dp_soc *soc,
  1034. qdf_nbuf_t nbuf)
  1035. {
  1036. qdf_nbuf_t cur_nbuf = nbuf;
  1037. do {
  1038. qdf_nbuf_unmap_nbytes_single(soc->osdev, cur_nbuf,
  1039. QDF_DMA_TO_DEVICE,
  1040. cur_nbuf->len);
  1041. cur_nbuf = qdf_nbuf_next(cur_nbuf);
  1042. } while (cur_nbuf);
  1043. }
  1044. #ifdef VDEV_PEER_PROTOCOL_COUNT
  1045. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, nbuf) \
  1046. { \
  1047. qdf_nbuf_t nbuf_local; \
  1048. struct dp_vdev *vdev_local = vdev_hdl; \
  1049. do { \
  1050. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  1051. break; \
  1052. nbuf_local = nbuf; \
  1053. if (qdf_unlikely(((vdev_local)->tx_encap_type) == \
  1054. htt_cmn_pkt_type_raw)) \
  1055. break; \
  1056. else if (qdf_unlikely(qdf_nbuf_is_nonlinear((nbuf_local)))) \
  1057. break; \
  1058. else if (qdf_nbuf_is_tso((nbuf_local))) \
  1059. break; \
  1060. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  1061. (nbuf_local), \
  1062. NULL, 1, 0); \
  1063. } while (0); \
  1064. }
  1065. #else
  1066. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, skb)
  1067. #endif
  1068. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  1069. /**
  1070. * dp_tx_update_stats() - Update soc level tx stats
  1071. * @soc: DP soc handle
  1072. * @nbuf: packet being transmitted
  1073. *
  1074. * Returns: none
  1075. */
  1076. static inline void dp_tx_update_stats(struct dp_soc *soc,
  1077. qdf_nbuf_t nbuf)
  1078. {
  1079. DP_STATS_INC_PKT(soc, tx.egress, 1, qdf_nbuf_len(nbuf));
  1080. }
  1081. /**
  1082. * dp_tx_attempt_coalescing() - Check and attempt TCL register write coalescing
  1083. * @soc: Datapath soc handle
  1084. * @tx_desc: tx packet descriptor
  1085. * @tid: TID for pkt transmission
  1086. *
  1087. * Returns: 1, if coalescing is to be done
  1088. * 0, if coalescing is not to be done
  1089. */
  1090. static inline int
  1091. dp_tx_attempt_coalescing(struct dp_soc *soc, struct dp_vdev *vdev,
  1092. struct dp_tx_desc_s *tx_desc,
  1093. uint8_t tid)
  1094. {
  1095. struct dp_swlm *swlm = &soc->swlm;
  1096. union swlm_data swlm_query_data;
  1097. struct dp_swlm_tcl_data tcl_data;
  1098. QDF_STATUS status;
  1099. int ret;
  1100. if (qdf_unlikely(!swlm->is_enabled))
  1101. return 0;
  1102. tcl_data.nbuf = tx_desc->nbuf;
  1103. tcl_data.tid = tid;
  1104. tcl_data.num_ll_connections = vdev->num_latency_critical_conn;
  1105. swlm_query_data.tcl_data = &tcl_data;
  1106. status = dp_swlm_tcl_pre_check(soc, &tcl_data);
  1107. if (QDF_IS_STATUS_ERROR(status)) {
  1108. dp_swlm_tcl_reset_session_data(soc);
  1109. DP_STATS_INC(swlm, tcl.coalesce_fail, 1);
  1110. return 0;
  1111. }
  1112. ret = dp_swlm_query_policy(soc, TCL_DATA, swlm_query_data);
  1113. if (ret) {
  1114. DP_STATS_INC(swlm, tcl.coalesce_success, 1);
  1115. } else {
  1116. DP_STATS_INC(swlm, tcl.coalesce_fail, 1);
  1117. }
  1118. return ret;
  1119. }
  1120. /**
  1121. * dp_tx_ring_access_end() - HAL ring access end for data transmission
  1122. * @soc: Datapath soc handle
  1123. * @hal_ring_hdl: HAL ring handle
  1124. * @coalesce: Coalesce the current write or not
  1125. *
  1126. * Returns: none
  1127. */
  1128. static inline void
  1129. dp_tx_ring_access_end(struct dp_soc *soc, hal_ring_handle_t hal_ring_hdl,
  1130. int coalesce)
  1131. {
  1132. if (coalesce)
  1133. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1134. else
  1135. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1136. }
  1137. #else
  1138. static inline void dp_tx_update_stats(struct dp_soc *soc,
  1139. qdf_nbuf_t nbuf)
  1140. {
  1141. }
  1142. static inline int
  1143. dp_tx_attempt_coalescing(struct dp_soc *soc, struct dp_vdev *vdev,
  1144. struct dp_tx_desc_s *tx_desc,
  1145. uint8_t tid)
  1146. {
  1147. return 0;
  1148. }
  1149. static inline void
  1150. dp_tx_ring_access_end(struct dp_soc *soc, hal_ring_handle_t hal_ring_hdl,
  1151. int coalesce)
  1152. {
  1153. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1154. }
  1155. #endif
  1156. /**
  1157. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  1158. * @soc: DP Soc Handle
  1159. * @vdev: DP vdev handle
  1160. * @tx_desc: Tx Descriptor Handle
  1161. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1162. * @fw_metadata: Metadata to send to Target Firmware along with frame
  1163. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  1164. * @tx_exc_metadata: Handle that holds exception path meta data
  1165. *
  1166. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  1167. * from software Tx descriptor
  1168. *
  1169. * Return: QDF_STATUS_SUCCESS: success
  1170. * QDF_STATUS_E_RESOURCES: Error return
  1171. */
  1172. static QDF_STATUS
  1173. dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  1174. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  1175. struct cdp_tx_exception_metadata *tx_exc_metadata,
  1176. struct dp_tx_msdu_info_s *msdu_info)
  1177. {
  1178. void *hal_tx_desc;
  1179. uint32_t *hal_tx_desc_cached;
  1180. int coalesce = 0;
  1181. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1182. uint8_t ring_id = tx_q->ring_id & DP_TX_QUEUE_MASK;
  1183. uint8_t tid = msdu_info->tid;
  1184. /*
  1185. * Setting it initialization statically here to avoid
  1186. * a memset call jump with qdf_mem_set call
  1187. */
  1188. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1189. enum cdp_sec_type sec_type = ((tx_exc_metadata &&
  1190. tx_exc_metadata->sec_type != CDP_INVALID_SEC_TYPE) ?
  1191. tx_exc_metadata->sec_type : vdev->sec_type);
  1192. /* Return Buffer Manager ID */
  1193. uint8_t bm_id = dp_tx_get_rbm_id(soc, ring_id);
  1194. hal_ring_handle_t hal_ring_hdl = NULL;
  1195. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1196. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  1197. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  1198. return QDF_STATUS_E_RESOURCES;
  1199. }
  1200. hal_tx_desc_cached = (void *) cached_desc;
  1201. hal_tx_desc_set_buf_addr(soc->hal_soc, hal_tx_desc_cached,
  1202. tx_desc->dma_addr, bm_id, tx_desc->id,
  1203. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  1204. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  1205. vdev->lmac_id);
  1206. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  1207. vdev->search_type);
  1208. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  1209. vdev->bss_ast_idx);
  1210. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  1211. vdev->dscp_tid_map_id);
  1212. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  1213. sec_type_map[sec_type]);
  1214. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  1215. (vdev->bss_ast_hash & 0xF));
  1216. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  1217. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  1218. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  1219. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  1220. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  1221. vdev->hal_desc_addr_search_flags);
  1222. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  1223. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  1224. /* verify checksum offload configuration*/
  1225. if (vdev->csum_enabled &&
  1226. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  1227. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  1228. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  1229. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  1230. }
  1231. if (tid != HTT_TX_EXT_TID_INVALID)
  1232. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  1233. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  1234. hal_tx_desc_set_mesh_en(soc->hal_soc, hal_tx_desc_cached, 1);
  1235. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  1236. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(
  1237. soc->wlan_cfg_ctx)))
  1238. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  1239. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  1240. tx_desc->length,
  1241. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG),
  1242. (uint64_t)tx_desc->dma_addr, tx_desc->pkt_offset,
  1243. tx_desc->id);
  1244. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  1245. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1246. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1247. "%s %d : HAL RING Access Failed -- %pK",
  1248. __func__, __LINE__, hal_ring_hdl);
  1249. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1250. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1251. return status;
  1252. }
  1253. /* Sync cached descriptor with HW */
  1254. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1255. if (qdf_unlikely(!hal_tx_desc)) {
  1256. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  1257. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1258. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1259. goto ring_access_fail;
  1260. }
  1261. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1262. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  1263. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  1264. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  1265. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  1266. dp_tx_update_stats(soc, tx_desc->nbuf);
  1267. status = QDF_STATUS_SUCCESS;
  1268. ring_access_fail:
  1269. if (hif_pm_runtime_get(soc->hif_handle,
  1270. RTPM_ID_DW_TX_HW_ENQUEUE) == 0) {
  1271. dp_tx_ring_access_end(soc, hal_ring_hdl, coalesce);
  1272. hif_pm_runtime_put(soc->hif_handle,
  1273. RTPM_ID_DW_TX_HW_ENQUEUE);
  1274. } else {
  1275. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1276. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1277. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1278. }
  1279. return status;
  1280. }
  1281. /**
  1282. * dp_cce_classify() - Classify the frame based on CCE rules
  1283. * @vdev: DP vdev handle
  1284. * @nbuf: skb
  1285. *
  1286. * Classify frames based on CCE rules
  1287. * Return: bool( true if classified,
  1288. * else false)
  1289. */
  1290. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1291. {
  1292. qdf_ether_header_t *eh = NULL;
  1293. uint16_t ether_type;
  1294. qdf_llc_t *llcHdr;
  1295. qdf_nbuf_t nbuf_clone = NULL;
  1296. qdf_dot3_qosframe_t *qos_wh = NULL;
  1297. if (qdf_likely(vdev->skip_sw_tid_classification)) {
  1298. /*
  1299. * In case of mesh packets or hlos tid override enabled,
  1300. * don't do any classification
  1301. */
  1302. if (qdf_unlikely(vdev->skip_sw_tid_classification
  1303. & DP_TX_SKIP_CCE_CLASSIFY))
  1304. return false;
  1305. }
  1306. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1307. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1308. ether_type = eh->ether_type;
  1309. llcHdr = (qdf_llc_t *)(nbuf->data +
  1310. sizeof(qdf_ether_header_t));
  1311. } else {
  1312. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  1313. /* For encrypted packets don't do any classification */
  1314. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  1315. return false;
  1316. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  1317. if (qdf_unlikely(
  1318. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  1319. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  1320. ether_type = *(uint16_t *)(nbuf->data
  1321. + QDF_IEEE80211_4ADDR_HDR_LEN
  1322. + sizeof(qdf_llc_t)
  1323. - sizeof(ether_type));
  1324. llcHdr = (qdf_llc_t *)(nbuf->data +
  1325. QDF_IEEE80211_4ADDR_HDR_LEN);
  1326. } else {
  1327. ether_type = *(uint16_t *)(nbuf->data
  1328. + QDF_IEEE80211_3ADDR_HDR_LEN
  1329. + sizeof(qdf_llc_t)
  1330. - sizeof(ether_type));
  1331. llcHdr = (qdf_llc_t *)(nbuf->data +
  1332. QDF_IEEE80211_3ADDR_HDR_LEN);
  1333. }
  1334. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  1335. && (ether_type ==
  1336. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  1337. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  1338. return true;
  1339. }
  1340. }
  1341. return false;
  1342. }
  1343. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  1344. ether_type = *(uint16_t *)(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1345. sizeof(*llcHdr));
  1346. nbuf_clone = qdf_nbuf_clone(nbuf);
  1347. if (qdf_unlikely(nbuf_clone)) {
  1348. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  1349. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1350. qdf_nbuf_pull_head(nbuf_clone,
  1351. sizeof(qdf_net_vlanhdr_t));
  1352. }
  1353. }
  1354. } else {
  1355. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1356. nbuf_clone = qdf_nbuf_clone(nbuf);
  1357. if (qdf_unlikely(nbuf_clone)) {
  1358. qdf_nbuf_pull_head(nbuf_clone,
  1359. sizeof(qdf_net_vlanhdr_t));
  1360. }
  1361. }
  1362. }
  1363. if (qdf_unlikely(nbuf_clone))
  1364. nbuf = nbuf_clone;
  1365. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  1366. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  1367. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  1368. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  1369. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  1370. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  1371. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  1372. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  1373. if (qdf_unlikely(nbuf_clone))
  1374. qdf_nbuf_free(nbuf_clone);
  1375. return true;
  1376. }
  1377. if (qdf_unlikely(nbuf_clone))
  1378. qdf_nbuf_free(nbuf_clone);
  1379. return false;
  1380. }
  1381. /**
  1382. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1383. * @vdev: DP vdev handle
  1384. * @nbuf: skb
  1385. *
  1386. * Extract the DSCP or PCP information from frame and map into TID value.
  1387. *
  1388. * Return: void
  1389. */
  1390. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1391. struct dp_tx_msdu_info_s *msdu_info)
  1392. {
  1393. uint8_t tos = 0, dscp_tid_override = 0;
  1394. uint8_t *hdr_ptr, *L3datap;
  1395. uint8_t is_mcast = 0;
  1396. qdf_ether_header_t *eh = NULL;
  1397. qdf_ethervlan_header_t *evh = NULL;
  1398. uint16_t ether_type;
  1399. qdf_llc_t *llcHdr;
  1400. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1401. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1402. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1403. eh = (qdf_ether_header_t *)nbuf->data;
  1404. hdr_ptr = (uint8_t *)(eh->ether_dhost);
  1405. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1406. } else {
  1407. qdf_dot3_qosframe_t *qos_wh =
  1408. (qdf_dot3_qosframe_t *) nbuf->data;
  1409. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1410. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1411. return;
  1412. }
  1413. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1414. ether_type = eh->ether_type;
  1415. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1416. /*
  1417. * Check if packet is dot3 or eth2 type.
  1418. */
  1419. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1420. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1421. sizeof(*llcHdr));
  1422. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1423. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1424. sizeof(*llcHdr);
  1425. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1426. + sizeof(*llcHdr) +
  1427. sizeof(qdf_net_vlanhdr_t));
  1428. } else {
  1429. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1430. sizeof(*llcHdr);
  1431. }
  1432. } else {
  1433. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1434. evh = (qdf_ethervlan_header_t *) eh;
  1435. ether_type = evh->ether_type;
  1436. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1437. }
  1438. }
  1439. /*
  1440. * Find priority from IP TOS DSCP field
  1441. */
  1442. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1443. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1444. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1445. /* Only for unicast frames */
  1446. if (!is_mcast) {
  1447. /* send it on VO queue */
  1448. msdu_info->tid = DP_VO_TID;
  1449. }
  1450. } else {
  1451. /*
  1452. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1453. * from TOS byte.
  1454. */
  1455. tos = ip->ip_tos;
  1456. dscp_tid_override = 1;
  1457. }
  1458. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1459. /* TODO
  1460. * use flowlabel
  1461. *igmpmld cases to be handled in phase 2
  1462. */
  1463. unsigned long ver_pri_flowlabel;
  1464. unsigned long pri;
  1465. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1466. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1467. DP_IPV6_PRIORITY_SHIFT;
  1468. tos = pri;
  1469. dscp_tid_override = 1;
  1470. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1471. msdu_info->tid = DP_VO_TID;
  1472. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1473. /* Only for unicast frames */
  1474. if (!is_mcast) {
  1475. /* send ucast arp on VO queue */
  1476. msdu_info->tid = DP_VO_TID;
  1477. }
  1478. }
  1479. /*
  1480. * Assign all MCAST packets to BE
  1481. */
  1482. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1483. if (is_mcast) {
  1484. tos = 0;
  1485. dscp_tid_override = 1;
  1486. }
  1487. }
  1488. if (dscp_tid_override == 1) {
  1489. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1490. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1491. }
  1492. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1493. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1494. return;
  1495. }
  1496. /**
  1497. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1498. * @vdev: DP vdev handle
  1499. * @nbuf: skb
  1500. *
  1501. * Software based TID classification is required when more than 2 DSCP-TID
  1502. * mapping tables are needed.
  1503. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1504. *
  1505. * Return: void
  1506. */
  1507. static inline void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1508. struct dp_tx_msdu_info_s *msdu_info)
  1509. {
  1510. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1511. /*
  1512. * skip_sw_tid_classification flag will set in below cases-
  1513. * 1. vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map
  1514. * 2. hlos_tid_override enabled for vdev
  1515. * 3. mesh mode enabled for vdev
  1516. */
  1517. if (qdf_likely(vdev->skip_sw_tid_classification)) {
  1518. /* Update tid in msdu_info from skb priority */
  1519. if (qdf_unlikely(vdev->skip_sw_tid_classification
  1520. & DP_TXRX_HLOS_TID_OVERRIDE_ENABLED)) {
  1521. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1522. return;
  1523. }
  1524. return;
  1525. }
  1526. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1527. }
  1528. #ifdef FEATURE_WLAN_TDLS
  1529. /**
  1530. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1531. * @soc: datapath SOC
  1532. * @vdev: datapath vdev
  1533. * @tx_desc: TX descriptor
  1534. *
  1535. * Return: None
  1536. */
  1537. static void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1538. struct dp_vdev *vdev,
  1539. struct dp_tx_desc_s *tx_desc)
  1540. {
  1541. if (vdev) {
  1542. if (vdev->is_tdls_frame) {
  1543. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1544. vdev->is_tdls_frame = false;
  1545. }
  1546. }
  1547. }
  1548. /**
  1549. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1550. * @soc: dp_soc handle
  1551. * @tx_desc: TX descriptor
  1552. * @vdev: datapath vdev handle
  1553. *
  1554. * Return: None
  1555. */
  1556. static void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1557. struct dp_tx_desc_s *tx_desc)
  1558. {
  1559. struct hal_tx_completion_status ts = {0};
  1560. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1561. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  1562. DP_MOD_ID_TDLS);
  1563. if (qdf_unlikely(!vdev)) {
  1564. dp_err_rl("vdev is null!");
  1565. goto error;
  1566. }
  1567. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1568. if (vdev->tx_non_std_data_callback.func) {
  1569. qdf_nbuf_set_next(nbuf, NULL);
  1570. vdev->tx_non_std_data_callback.func(
  1571. vdev->tx_non_std_data_callback.ctxt,
  1572. nbuf, ts.status);
  1573. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1574. return;
  1575. } else {
  1576. dp_err_rl("callback func is null");
  1577. }
  1578. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  1579. error:
  1580. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1581. qdf_nbuf_free(nbuf);
  1582. }
  1583. /**
  1584. * dp_tx_msdu_single_map() - do nbuf map
  1585. * @vdev: DP vdev handle
  1586. * @tx_desc: DP TX descriptor pointer
  1587. * @nbuf: skb pointer
  1588. *
  1589. * For TDLS frame, use qdf_nbuf_map_single() to align with the unmap
  1590. * operation done in other component.
  1591. *
  1592. * Return: QDF_STATUS
  1593. */
  1594. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1595. struct dp_tx_desc_s *tx_desc,
  1596. qdf_nbuf_t nbuf)
  1597. {
  1598. if (qdf_likely(!(tx_desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)))
  1599. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1600. nbuf,
  1601. QDF_DMA_TO_DEVICE,
  1602. nbuf->len);
  1603. else
  1604. return qdf_nbuf_map_single(vdev->osdev, nbuf,
  1605. QDF_DMA_TO_DEVICE);
  1606. }
  1607. #else
  1608. static inline void dp_tx_update_tdls_flags(struct dp_soc *soc,
  1609. struct dp_vdev *vdev,
  1610. struct dp_tx_desc_s *tx_desc)
  1611. {
  1612. }
  1613. static inline void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1614. struct dp_tx_desc_s *tx_desc)
  1615. {
  1616. }
  1617. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1618. struct dp_tx_desc_s *tx_desc,
  1619. qdf_nbuf_t nbuf)
  1620. {
  1621. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1622. nbuf,
  1623. QDF_DMA_TO_DEVICE,
  1624. nbuf->len);
  1625. }
  1626. #endif
  1627. #ifdef MESH_MODE_SUPPORT
  1628. /**
  1629. * dp_tx_update_mesh_flags() - Update descriptor flags for mesh VAP
  1630. * @soc: datapath SOC
  1631. * @vdev: datapath vdev
  1632. * @tx_desc: TX descriptor
  1633. *
  1634. * Return: None
  1635. */
  1636. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1637. struct dp_vdev *vdev,
  1638. struct dp_tx_desc_s *tx_desc)
  1639. {
  1640. if (qdf_unlikely(vdev->mesh_vdev))
  1641. tx_desc->flags |= DP_TX_DESC_FLAG_MESH_MODE;
  1642. }
  1643. /**
  1644. * dp_mesh_tx_comp_free_buff() - Free the mesh tx packet buffer
  1645. * @soc: dp_soc handle
  1646. * @tx_desc: TX descriptor
  1647. * @vdev: datapath vdev handle
  1648. *
  1649. * Return: None
  1650. */
  1651. static inline void dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1652. struct dp_tx_desc_s *tx_desc)
  1653. {
  1654. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1655. struct dp_vdev *vdev = NULL;
  1656. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  1657. qdf_nbuf_free(nbuf);
  1658. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  1659. } else {
  1660. vdev = dp_vdev_get_ref_by_id(soc, tx_desc->vdev_id,
  1661. DP_MOD_ID_MESH);
  1662. if (vdev && vdev->osif_tx_free_ext)
  1663. vdev->osif_tx_free_ext((nbuf));
  1664. else
  1665. qdf_nbuf_free(nbuf);
  1666. if (vdev)
  1667. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  1668. }
  1669. }
  1670. #else
  1671. static inline void dp_tx_update_mesh_flags(struct dp_soc *soc,
  1672. struct dp_vdev *vdev,
  1673. struct dp_tx_desc_s *tx_desc)
  1674. {
  1675. }
  1676. static inline void dp_mesh_tx_comp_free_buff(struct dp_soc *soc,
  1677. struct dp_tx_desc_s *tx_desc)
  1678. {
  1679. }
  1680. #endif
  1681. /**
  1682. * dp_tx_frame_is_drop() - checks if the packet is loopback
  1683. * @vdev: DP vdev handle
  1684. * @nbuf: skb
  1685. *
  1686. * Return: 1 if frame needs to be dropped else 0
  1687. */
  1688. int dp_tx_frame_is_drop(struct dp_vdev *vdev, uint8_t *srcmac, uint8_t *dstmac)
  1689. {
  1690. struct dp_pdev *pdev = NULL;
  1691. struct dp_ast_entry *src_ast_entry = NULL;
  1692. struct dp_ast_entry *dst_ast_entry = NULL;
  1693. struct dp_soc *soc = NULL;
  1694. qdf_assert(vdev);
  1695. pdev = vdev->pdev;
  1696. qdf_assert(pdev);
  1697. soc = pdev->soc;
  1698. dst_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1699. (soc, dstmac, vdev->pdev->pdev_id);
  1700. src_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1701. (soc, srcmac, vdev->pdev->pdev_id);
  1702. if (dst_ast_entry && src_ast_entry) {
  1703. if (dst_ast_entry->peer_id ==
  1704. src_ast_entry->peer_id)
  1705. return 1;
  1706. }
  1707. return 0;
  1708. }
  1709. /**
  1710. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1711. * @vdev: DP vdev handle
  1712. * @nbuf: skb
  1713. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1714. * @meta_data: Metadata to the fw
  1715. * @tx_q: Tx queue to be used for this Tx frame
  1716. * @peer_id: peer_id of the peer in case of NAWDS frames
  1717. * @tx_exc_metadata: Handle that holds exception path metadata
  1718. *
  1719. * Return: NULL on success,
  1720. * nbuf when it fails to send
  1721. */
  1722. qdf_nbuf_t
  1723. dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1724. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1725. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1726. {
  1727. struct dp_pdev *pdev = vdev->pdev;
  1728. struct dp_soc *soc = pdev->soc;
  1729. struct dp_tx_desc_s *tx_desc;
  1730. QDF_STATUS status;
  1731. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1732. uint16_t htt_tcl_metadata = 0;
  1733. enum cdp_tx_sw_drop drop_code = TX_MAX_DROP;
  1734. uint8_t tid = msdu_info->tid;
  1735. struct cdp_tid_tx_stats *tid_stats = NULL;
  1736. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1737. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1738. msdu_info, tx_exc_metadata);
  1739. if (!tx_desc) {
  1740. dp_err_rl("Tx_desc prepare Fail vdev %pK queue %d",
  1741. vdev, tx_q->desc_pool_id);
  1742. drop_code = TX_DESC_ERR;
  1743. goto fail_return;
  1744. }
  1745. if (qdf_unlikely(soc->cce_disable)) {
  1746. if (dp_cce_classify(vdev, nbuf) == true) {
  1747. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1748. tid = DP_VO_TID;
  1749. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1750. }
  1751. }
  1752. dp_tx_update_tdls_flags(soc, vdev, tx_desc);
  1753. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1754. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1755. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1756. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1757. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1758. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1759. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1760. peer_id);
  1761. } else
  1762. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1763. if (msdu_info->exception_fw)
  1764. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1765. dp_tx_desc_update_fast_comp_flag(soc, tx_desc,
  1766. !pdev->enhanced_stats_en);
  1767. dp_tx_update_mesh_flags(soc, vdev, tx_desc);
  1768. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  1769. dp_tx_msdu_single_map(vdev, tx_desc, nbuf))) {
  1770. /* Handle failure */
  1771. dp_err("qdf_nbuf_map failed");
  1772. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  1773. drop_code = TX_DMA_MAP_ERR;
  1774. goto release_desc;
  1775. }
  1776. tx_desc->dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  1777. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1778. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, htt_tcl_metadata,
  1779. tx_exc_metadata, msdu_info);
  1780. if (status != QDF_STATUS_SUCCESS) {
  1781. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1782. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1783. __func__, tx_desc, tx_q->ring_id);
  1784. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  1785. QDF_DMA_TO_DEVICE,
  1786. nbuf->len);
  1787. drop_code = TX_HW_ENQUEUE;
  1788. goto release_desc;
  1789. }
  1790. return NULL;
  1791. release_desc:
  1792. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1793. fail_return:
  1794. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1795. tid_stats = &pdev->stats.tid_stats.
  1796. tid_tx_stats[tx_q->ring_id][tid];
  1797. tid_stats->swdrop_cnt[drop_code]++;
  1798. return nbuf;
  1799. }
  1800. /**
  1801. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  1802. * @soc: Soc handle
  1803. * @desc: software Tx descriptor to be processed
  1804. *
  1805. * Return: none
  1806. */
  1807. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  1808. struct dp_tx_desc_s *desc)
  1809. {
  1810. qdf_nbuf_t nbuf = desc->nbuf;
  1811. /* nbuf already freed in vdev detach path */
  1812. if (!nbuf)
  1813. return;
  1814. /* If it is TDLS mgmt, don't unmap or free the frame */
  1815. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  1816. return dp_non_std_tx_comp_free_buff(soc, desc);
  1817. /* 0 : MSDU buffer, 1 : MLE */
  1818. if (desc->msdu_ext_desc) {
  1819. /* TSO free */
  1820. if (hal_tx_ext_desc_get_tso_enable(
  1821. desc->msdu_ext_desc->vaddr)) {
  1822. /* unmap eash TSO seg before free the nbuf */
  1823. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  1824. desc->tso_num_desc);
  1825. qdf_nbuf_free(nbuf);
  1826. return;
  1827. }
  1828. }
  1829. /* If it's ME frame, dont unmap the cloned nbuf's */
  1830. if ((desc->flags & DP_TX_DESC_FLAG_ME) && qdf_nbuf_is_cloned(nbuf))
  1831. goto nbuf_free;
  1832. qdf_nbuf_unmap_nbytes_single(soc->osdev, nbuf,
  1833. QDF_DMA_TO_DEVICE, nbuf->len);
  1834. if (desc->flags & DP_TX_DESC_FLAG_MESH_MODE)
  1835. return dp_mesh_tx_comp_free_buff(soc, desc);
  1836. nbuf_free:
  1837. qdf_nbuf_free(nbuf);
  1838. }
  1839. /**
  1840. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1841. * @vdev: DP vdev handle
  1842. * @nbuf: skb
  1843. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1844. *
  1845. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1846. *
  1847. * Return: NULL on success,
  1848. * nbuf when it fails to send
  1849. */
  1850. #if QDF_LOCK_STATS
  1851. noinline
  1852. #else
  1853. #endif
  1854. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1855. struct dp_tx_msdu_info_s *msdu_info)
  1856. {
  1857. uint32_t i;
  1858. struct dp_pdev *pdev = vdev->pdev;
  1859. struct dp_soc *soc = pdev->soc;
  1860. struct dp_tx_desc_s *tx_desc;
  1861. bool is_cce_classified = false;
  1862. QDF_STATUS status;
  1863. uint16_t htt_tcl_metadata = 0;
  1864. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1865. struct cdp_tid_tx_stats *tid_stats = NULL;
  1866. uint8_t prep_desc_fail = 0, hw_enq_fail = 0;
  1867. if (qdf_unlikely(soc->cce_disable)) {
  1868. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1869. if (is_cce_classified) {
  1870. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1871. msdu_info->tid = DP_VO_TID;
  1872. }
  1873. }
  1874. if (msdu_info->frm_type == dp_tx_frm_me)
  1875. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1876. i = 0;
  1877. /* Print statement to track i and num_seg */
  1878. /*
  1879. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1880. * descriptors using information in msdu_info
  1881. */
  1882. while (i < msdu_info->num_seg) {
  1883. /*
  1884. * Setup Tx descriptor for an MSDU, and MSDU extension
  1885. * descriptor
  1886. */
  1887. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1888. tx_q->desc_pool_id);
  1889. if (!tx_desc) {
  1890. if (msdu_info->frm_type == dp_tx_frm_me) {
  1891. prep_desc_fail++;
  1892. dp_tx_me_free_buf(pdev,
  1893. (void *)(msdu_info->u.sg_info
  1894. .curr_seg->frags[0].vaddr));
  1895. if (prep_desc_fail == msdu_info->num_seg) {
  1896. /*
  1897. * Unmap is needed only if descriptor
  1898. * preparation failed for all segments.
  1899. */
  1900. qdf_nbuf_unmap(soc->osdev,
  1901. msdu_info->u.sg_info.
  1902. curr_seg->nbuf,
  1903. QDF_DMA_TO_DEVICE);
  1904. }
  1905. /*
  1906. * Free the nbuf for the current segment
  1907. * and make it point to the next in the list.
  1908. * For me, there are as many segments as there
  1909. * are no of clients.
  1910. */
  1911. qdf_nbuf_free(msdu_info->u.sg_info
  1912. .curr_seg->nbuf);
  1913. if (msdu_info->u.sg_info.curr_seg->next) {
  1914. msdu_info->u.sg_info.curr_seg =
  1915. msdu_info->u.sg_info
  1916. .curr_seg->next;
  1917. nbuf = msdu_info->u.sg_info
  1918. .curr_seg->nbuf;
  1919. }
  1920. i++;
  1921. continue;
  1922. }
  1923. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1924. dp_tx_tso_unmap_segment(soc,
  1925. msdu_info->u.tso_info.
  1926. curr_seg,
  1927. msdu_info->u.tso_info.
  1928. tso_num_seg_list);
  1929. if (msdu_info->u.tso_info.curr_seg->next) {
  1930. msdu_info->u.tso_info.curr_seg =
  1931. msdu_info->u.tso_info.curr_seg->next;
  1932. i++;
  1933. continue;
  1934. }
  1935. }
  1936. goto done;
  1937. }
  1938. if (msdu_info->frm_type == dp_tx_frm_me) {
  1939. tx_desc->me_buffer =
  1940. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1941. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1942. }
  1943. if (is_cce_classified)
  1944. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1945. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1946. if (msdu_info->exception_fw) {
  1947. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1948. }
  1949. /*
  1950. * For frames with multiple segments (TSO, ME), jump to next
  1951. * segment.
  1952. */
  1953. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1954. if (msdu_info->u.tso_info.curr_seg->next) {
  1955. msdu_info->u.tso_info.curr_seg =
  1956. msdu_info->u.tso_info.curr_seg->next;
  1957. /*
  1958. * If this is a jumbo nbuf, then increment the
  1959. * number of nbuf users for each additional
  1960. * segment of the msdu. This will ensure that
  1961. * the skb is freed only after receiving tx
  1962. * completion for all segments of an nbuf
  1963. */
  1964. qdf_nbuf_inc_users(nbuf);
  1965. /* Check with MCL if this is needed */
  1966. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf;
  1967. */
  1968. }
  1969. }
  1970. /*
  1971. * Enqueue the Tx MSDU descriptor to HW for transmit
  1972. */
  1973. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, htt_tcl_metadata,
  1974. NULL, msdu_info);
  1975. if (status != QDF_STATUS_SUCCESS) {
  1976. dp_info("Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1977. tx_desc, tx_q->ring_id);
  1978. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1979. tid_stats = &pdev->stats.tid_stats.
  1980. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  1981. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1982. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1983. if (msdu_info->frm_type == dp_tx_frm_me) {
  1984. hw_enq_fail++;
  1985. if (hw_enq_fail == msdu_info->num_seg) {
  1986. /*
  1987. * Unmap is needed only if enqueue
  1988. * failed for all segments.
  1989. */
  1990. qdf_nbuf_unmap(soc->osdev,
  1991. msdu_info->u.sg_info.
  1992. curr_seg->nbuf,
  1993. QDF_DMA_TO_DEVICE);
  1994. }
  1995. /*
  1996. * Free the nbuf for the current segment
  1997. * and make it point to the next in the list.
  1998. * For me, there are as many segments as there
  1999. * are no of clients.
  2000. */
  2001. qdf_nbuf_free(msdu_info->u.sg_info
  2002. .curr_seg->nbuf);
  2003. if (msdu_info->u.sg_info.curr_seg->next) {
  2004. msdu_info->u.sg_info.curr_seg =
  2005. msdu_info->u.sg_info
  2006. .curr_seg->next;
  2007. nbuf = msdu_info->u.sg_info
  2008. .curr_seg->nbuf;
  2009. }
  2010. i++;
  2011. continue;
  2012. }
  2013. /*
  2014. * For TSO frames, the nbuf users increment done for
  2015. * the current segment has to be reverted, since the
  2016. * hw enqueue for this segment failed
  2017. */
  2018. if (msdu_info->frm_type == dp_tx_frm_tso &&
  2019. msdu_info->u.tso_info.curr_seg) {
  2020. /*
  2021. * unmap and free current,
  2022. * retransmit remaining segments
  2023. */
  2024. dp_tx_comp_free_buf(soc, tx_desc);
  2025. i++;
  2026. continue;
  2027. }
  2028. goto done;
  2029. }
  2030. /*
  2031. * TODO
  2032. * if tso_info structure can be modified to have curr_seg
  2033. * as first element, following 2 blocks of code (for TSO and SG)
  2034. * can be combined into 1
  2035. */
  2036. /*
  2037. * For Multicast-Unicast converted packets,
  2038. * each converted frame (for a client) is represented as
  2039. * 1 segment
  2040. */
  2041. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  2042. (msdu_info->frm_type == dp_tx_frm_me)) {
  2043. if (msdu_info->u.sg_info.curr_seg->next) {
  2044. msdu_info->u.sg_info.curr_seg =
  2045. msdu_info->u.sg_info.curr_seg->next;
  2046. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  2047. }
  2048. }
  2049. i++;
  2050. }
  2051. nbuf = NULL;
  2052. done:
  2053. return nbuf;
  2054. }
  2055. /**
  2056. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  2057. * for SG frames
  2058. * @vdev: DP vdev handle
  2059. * @nbuf: skb
  2060. * @seg_info: Pointer to Segment info Descriptor to be prepared
  2061. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2062. *
  2063. * Return: NULL on success,
  2064. * nbuf when it fails to send
  2065. */
  2066. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2067. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  2068. {
  2069. uint32_t cur_frag, nr_frags, i;
  2070. qdf_dma_addr_t paddr;
  2071. struct dp_tx_sg_info_s *sg_info;
  2072. sg_info = &msdu_info->u.sg_info;
  2073. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  2074. if (QDF_STATUS_SUCCESS !=
  2075. qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  2076. QDF_DMA_TO_DEVICE,
  2077. qdf_nbuf_headlen(nbuf))) {
  2078. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2079. "dma map error");
  2080. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  2081. qdf_nbuf_free(nbuf);
  2082. return NULL;
  2083. }
  2084. paddr = qdf_nbuf_mapped_paddr_get(nbuf);
  2085. seg_info->frags[0].paddr_lo = paddr;
  2086. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  2087. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  2088. seg_info->frags[0].vaddr = (void *) nbuf;
  2089. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  2090. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  2091. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  2092. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2093. "frag dma map error");
  2094. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  2095. goto map_err;
  2096. }
  2097. paddr = qdf_nbuf_get_tx_frag_paddr(nbuf);
  2098. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  2099. seg_info->frags[cur_frag + 1].paddr_hi =
  2100. ((uint64_t) paddr) >> 32;
  2101. seg_info->frags[cur_frag + 1].len =
  2102. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  2103. }
  2104. seg_info->frag_cnt = (cur_frag + 1);
  2105. seg_info->total_len = qdf_nbuf_len(nbuf);
  2106. seg_info->next = NULL;
  2107. sg_info->curr_seg = seg_info;
  2108. msdu_info->frm_type = dp_tx_frm_sg;
  2109. msdu_info->num_seg = 1;
  2110. return nbuf;
  2111. map_err:
  2112. /* restore paddr into nbuf before calling unmap */
  2113. qdf_nbuf_mapped_paddr_set(nbuf,
  2114. (qdf_dma_addr_t)(seg_info->frags[0].paddr_lo |
  2115. ((uint64_t)
  2116. seg_info->frags[0].paddr_hi) << 32));
  2117. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  2118. QDF_DMA_TO_DEVICE,
  2119. seg_info->frags[0].len);
  2120. for (i = 1; i <= cur_frag; i++) {
  2121. qdf_mem_unmap_page(vdev->osdev, (qdf_dma_addr_t)
  2122. (seg_info->frags[i].paddr_lo | ((uint64_t)
  2123. seg_info->frags[i].paddr_hi) << 32),
  2124. seg_info->frags[i].len,
  2125. QDF_DMA_TO_DEVICE);
  2126. }
  2127. qdf_nbuf_free(nbuf);
  2128. return NULL;
  2129. }
  2130. /**
  2131. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  2132. * @vdev: DP vdev handle
  2133. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2134. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  2135. *
  2136. * Return: NULL on failure,
  2137. * nbuf when extracted successfully
  2138. */
  2139. static
  2140. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  2141. struct dp_tx_msdu_info_s *msdu_info,
  2142. uint16_t ppdu_cookie)
  2143. {
  2144. struct htt_tx_msdu_desc_ext2_t *meta_data =
  2145. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  2146. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  2147. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  2148. (msdu_info->meta_data[5], 1);
  2149. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  2150. (msdu_info->meta_data[5], 1);
  2151. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  2152. (msdu_info->meta_data[6], ppdu_cookie);
  2153. msdu_info->exception_fw = 1;
  2154. msdu_info->is_tx_sniffer = 1;
  2155. }
  2156. #ifdef MESH_MODE_SUPPORT
  2157. /**
  2158. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  2159. and prepare msdu_info for mesh frames.
  2160. * @vdev: DP vdev handle
  2161. * @nbuf: skb
  2162. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  2163. *
  2164. * Return: NULL on failure,
  2165. * nbuf when extracted successfully
  2166. */
  2167. static
  2168. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2169. struct dp_tx_msdu_info_s *msdu_info)
  2170. {
  2171. struct meta_hdr_s *mhdr;
  2172. struct htt_tx_msdu_desc_ext2_t *meta_data =
  2173. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  2174. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  2175. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  2176. msdu_info->exception_fw = 0;
  2177. goto remove_meta_hdr;
  2178. }
  2179. msdu_info->exception_fw = 1;
  2180. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  2181. meta_data->host_tx_desc_pool = 1;
  2182. meta_data->update_peer_cache = 1;
  2183. meta_data->learning_frame = 1;
  2184. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  2185. meta_data->power = mhdr->power;
  2186. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  2187. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  2188. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  2189. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  2190. meta_data->dyn_bw = 1;
  2191. meta_data->valid_pwr = 1;
  2192. meta_data->valid_mcs_mask = 1;
  2193. meta_data->valid_nss_mask = 1;
  2194. meta_data->valid_preamble_type = 1;
  2195. meta_data->valid_retries = 1;
  2196. meta_data->valid_bw_info = 1;
  2197. }
  2198. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  2199. meta_data->encrypt_type = 0;
  2200. meta_data->valid_encrypt_type = 1;
  2201. meta_data->learning_frame = 0;
  2202. }
  2203. meta_data->valid_key_flags = 1;
  2204. meta_data->key_flags = (mhdr->keyix & 0x3);
  2205. remove_meta_hdr:
  2206. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2207. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2208. "qdf_nbuf_pull_head failed");
  2209. qdf_nbuf_free(nbuf);
  2210. return NULL;
  2211. }
  2212. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  2213. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  2214. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  2215. " tid %d to_fw %d",
  2216. __func__, msdu_info->meta_data[0],
  2217. msdu_info->meta_data[1],
  2218. msdu_info->meta_data[2],
  2219. msdu_info->meta_data[3],
  2220. msdu_info->meta_data[4],
  2221. msdu_info->meta_data[5],
  2222. msdu_info->tid, msdu_info->exception_fw);
  2223. return nbuf;
  2224. }
  2225. #else
  2226. static
  2227. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  2228. struct dp_tx_msdu_info_s *msdu_info)
  2229. {
  2230. return nbuf;
  2231. }
  2232. #endif
  2233. /**
  2234. * dp_check_exc_metadata() - Checks if parameters are valid
  2235. * @tx_exc - holds all exception path parameters
  2236. *
  2237. * Returns true when all the parameters are valid else false
  2238. *
  2239. */
  2240. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  2241. {
  2242. bool invalid_tid = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  2243. HTT_INVALID_TID);
  2244. bool invalid_encap_type =
  2245. (tx_exc->tx_encap_type > htt_cmn_pkt_num_types &&
  2246. tx_exc->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE);
  2247. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  2248. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  2249. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  2250. tx_exc->ppdu_cookie == 0);
  2251. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  2252. invalid_cookie) {
  2253. return false;
  2254. }
  2255. return true;
  2256. }
  2257. #ifdef ATH_SUPPORT_IQUE
  2258. /**
  2259. * dp_tx_mcast_enhance() - Multicast enhancement on TX
  2260. * @vdev: vdev handle
  2261. * @nbuf: skb
  2262. *
  2263. * Return: true on success,
  2264. * false on failure
  2265. */
  2266. static inline bool dp_tx_mcast_enhance(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2267. {
  2268. qdf_ether_header_t *eh;
  2269. /* Mcast to Ucast Conversion*/
  2270. if (qdf_likely(!vdev->mcast_enhancement_en))
  2271. return true;
  2272. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2273. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2274. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2275. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  2276. DP_STATS_INC_PKT(vdev, tx_i.mcast_en.mcast_pkt, 1,
  2277. qdf_nbuf_len(nbuf));
  2278. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  2279. QDF_STATUS_SUCCESS) {
  2280. return false;
  2281. }
  2282. if (qdf_unlikely(vdev->igmp_mcast_enhanc_en > 0)) {
  2283. if (dp_tx_prepare_send_igmp_me(vdev, nbuf) ==
  2284. QDF_STATUS_SUCCESS) {
  2285. return false;
  2286. }
  2287. }
  2288. }
  2289. return true;
  2290. }
  2291. #else
  2292. static inline bool dp_tx_mcast_enhance(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  2293. {
  2294. return true;
  2295. }
  2296. #endif
  2297. /**
  2298. * dp_tx_per_pkt_vdev_id_check() - vdev id check for frame
  2299. * @nbuf: qdf_nbuf_t
  2300. * @vdev: struct dp_vdev *
  2301. *
  2302. * Allow packet for processing only if it is for peer client which is
  2303. * connected with same vap. Drop packet if client is connected to
  2304. * different vap.
  2305. *
  2306. * Return: QDF_STATUS
  2307. */
  2308. static inline QDF_STATUS
  2309. dp_tx_per_pkt_vdev_id_check(qdf_nbuf_t nbuf, struct dp_vdev *vdev)
  2310. {
  2311. struct dp_ast_entry *dst_ast_entry = NULL;
  2312. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2313. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) ||
  2314. DP_FRAME_IS_BROADCAST((eh)->ether_dhost))
  2315. return QDF_STATUS_SUCCESS;
  2316. qdf_spin_lock_bh(&vdev->pdev->soc->ast_lock);
  2317. dst_ast_entry = dp_peer_ast_hash_find_by_vdevid(vdev->pdev->soc,
  2318. eh->ether_dhost,
  2319. vdev->vdev_id);
  2320. /* If there is no ast entry, return failure */
  2321. if (qdf_unlikely(!dst_ast_entry)) {
  2322. qdf_spin_unlock_bh(&vdev->pdev->soc->ast_lock);
  2323. return QDF_STATUS_E_FAILURE;
  2324. }
  2325. qdf_spin_unlock_bh(&vdev->pdev->soc->ast_lock);
  2326. return QDF_STATUS_SUCCESS;
  2327. }
  2328. /**
  2329. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  2330. * @soc: DP soc handle
  2331. * @vdev_id: id of DP vdev handle
  2332. * @nbuf: skb
  2333. * @tx_exc_metadata: Handle that holds exception path meta data
  2334. *
  2335. * Entry point for Core Tx layer (DP_TX) invoked from
  2336. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  2337. *
  2338. * Return: NULL on success,
  2339. * nbuf when it fails to send
  2340. */
  2341. qdf_nbuf_t
  2342. dp_tx_send_exception(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2343. qdf_nbuf_t nbuf,
  2344. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2345. {
  2346. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2347. qdf_ether_header_t *eh = NULL;
  2348. struct dp_tx_msdu_info_s msdu_info;
  2349. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2350. DP_MOD_ID_TX_EXCEPTION);
  2351. if (qdf_unlikely(!vdev))
  2352. goto fail;
  2353. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2354. if (!tx_exc_metadata)
  2355. goto fail;
  2356. msdu_info.tid = tx_exc_metadata->tid;
  2357. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2358. dp_verbose_debug("skb "QDF_MAC_ADDR_FMT,
  2359. QDF_MAC_ADDR_REF(nbuf->data));
  2360. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2361. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  2362. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2363. "Invalid parameters in exception path");
  2364. goto fail;
  2365. }
  2366. /* Basic sanity checks for unsupported packets */
  2367. /* MESH mode */
  2368. if (qdf_unlikely(vdev->mesh_vdev)) {
  2369. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2370. "Mesh mode is not supported in exception path");
  2371. goto fail;
  2372. }
  2373. /*
  2374. * Classify the frame and call corresponding
  2375. * "prepare" function which extracts the segment (TSO)
  2376. * and fragmentation information (for TSO , SG, ME, or Raw)
  2377. * into MSDU_INFO structure which is later used to fill
  2378. * SW and HW descriptors.
  2379. */
  2380. if (qdf_nbuf_is_tso(nbuf)) {
  2381. dp_verbose_debug("TSO frame %pK", vdev);
  2382. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2383. qdf_nbuf_len(nbuf));
  2384. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2385. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2386. qdf_nbuf_len(nbuf));
  2387. return nbuf;
  2388. }
  2389. goto send_multiple;
  2390. }
  2391. /* SG */
  2392. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2393. struct dp_tx_seg_info_s seg_info = {0};
  2394. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2395. if (!nbuf)
  2396. return NULL;
  2397. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2398. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2399. qdf_nbuf_len(nbuf));
  2400. goto send_multiple;
  2401. }
  2402. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  2403. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  2404. qdf_nbuf_len(nbuf));
  2405. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  2406. tx_exc_metadata->ppdu_cookie);
  2407. }
  2408. /*
  2409. * Get HW Queue to use for this frame.
  2410. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2411. * dedicated for data and 1 for command.
  2412. * "queue_id" maps to one hardware ring.
  2413. * With each ring, we also associate a unique Tx descriptor pool
  2414. * to minimize lock contention for these resources.
  2415. */
  2416. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2417. /*
  2418. * Check exception descriptors
  2419. */
  2420. if (dp_tx_exception_limit_check(vdev))
  2421. goto fail;
  2422. /* Single linear frame */
  2423. /*
  2424. * If nbuf is a simple linear frame, use send_single function to
  2425. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2426. * SRNG. There is no need to setup a MSDU extension descriptor.
  2427. */
  2428. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  2429. tx_exc_metadata->peer_id, tx_exc_metadata);
  2430. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2431. return nbuf;
  2432. send_multiple:
  2433. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2434. fail:
  2435. if (vdev)
  2436. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2437. dp_verbose_debug("pkt send failed");
  2438. return nbuf;
  2439. }
  2440. /**
  2441. * dp_tx_send_exception_vdev_id_check() - Transmit a frame on a given VAP
  2442. * in exception path in special case to avoid regular exception path chk.
  2443. * @soc: DP soc handle
  2444. * @vdev_id: id of DP vdev handle
  2445. * @nbuf: skb
  2446. * @tx_exc_metadata: Handle that holds exception path meta data
  2447. *
  2448. * Entry point for Core Tx layer (DP_TX) invoked from
  2449. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  2450. *
  2451. * Return: NULL on success,
  2452. * nbuf when it fails to send
  2453. */
  2454. qdf_nbuf_t
  2455. dp_tx_send_exception_vdev_id_check(struct cdp_soc_t *soc_hdl,
  2456. uint8_t vdev_id, qdf_nbuf_t nbuf,
  2457. struct cdp_tx_exception_metadata *tx_exc_metadata)
  2458. {
  2459. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2460. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2461. DP_MOD_ID_TX_EXCEPTION);
  2462. if (qdf_unlikely(!vdev))
  2463. goto fail;
  2464. if (qdf_unlikely(dp_tx_per_pkt_vdev_id_check(nbuf, vdev)
  2465. == QDF_STATUS_E_FAILURE)) {
  2466. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  2467. goto fail;
  2468. }
  2469. /* Unref count as it will agin be taken inside dp_tx_exception */
  2470. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2471. return dp_tx_send_exception(soc_hdl, vdev_id, nbuf, tx_exc_metadata);
  2472. fail:
  2473. if (vdev)
  2474. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TX_EXCEPTION);
  2475. dp_verbose_debug("pkt send failed");
  2476. return nbuf;
  2477. }
  2478. /**
  2479. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  2480. * @soc: DP soc handle
  2481. * @vdev_id: DP vdev handle
  2482. * @nbuf: skb
  2483. *
  2484. * Entry point for Core Tx layer (DP_TX) invoked from
  2485. * hard_start_xmit in OSIF/HDD
  2486. *
  2487. * Return: NULL on success,
  2488. * nbuf when it fails to send
  2489. */
  2490. #ifdef MESH_MODE_SUPPORT
  2491. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2492. qdf_nbuf_t nbuf)
  2493. {
  2494. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2495. struct meta_hdr_s *mhdr;
  2496. qdf_nbuf_t nbuf_mesh = NULL;
  2497. qdf_nbuf_t nbuf_clone = NULL;
  2498. struct dp_vdev *vdev;
  2499. uint8_t no_enc_frame = 0;
  2500. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  2501. if (!nbuf_mesh) {
  2502. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2503. "qdf_nbuf_unshare failed");
  2504. return nbuf;
  2505. }
  2506. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_MESH);
  2507. if (!vdev) {
  2508. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2509. "vdev is NULL for vdev_id %d", vdev_id);
  2510. return nbuf;
  2511. }
  2512. nbuf = nbuf_mesh;
  2513. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  2514. if ((vdev->sec_type != cdp_sec_type_none) &&
  2515. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  2516. no_enc_frame = 1;
  2517. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  2518. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  2519. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  2520. !no_enc_frame) {
  2521. nbuf_clone = qdf_nbuf_clone(nbuf);
  2522. if (!nbuf_clone) {
  2523. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2524. "qdf_nbuf_clone failed");
  2525. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  2526. return nbuf;
  2527. }
  2528. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  2529. }
  2530. if (nbuf_clone) {
  2531. if (!dp_tx_send(soc_hdl, vdev_id, nbuf_clone)) {
  2532. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2533. } else {
  2534. qdf_nbuf_free(nbuf_clone);
  2535. }
  2536. }
  2537. if (no_enc_frame)
  2538. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  2539. else
  2540. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  2541. nbuf = dp_tx_send(soc_hdl, vdev_id, nbuf);
  2542. if ((!nbuf) && no_enc_frame) {
  2543. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2544. }
  2545. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_MESH);
  2546. return nbuf;
  2547. }
  2548. #else
  2549. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  2550. qdf_nbuf_t nbuf)
  2551. {
  2552. return dp_tx_send(soc, vdev_id, nbuf);
  2553. }
  2554. #endif
  2555. /**
  2556. * dp_tx_nawds_handler() - NAWDS handler
  2557. *
  2558. * @soc: DP soc handle
  2559. * @vdev_id: id of DP vdev handle
  2560. * @msdu_info: msdu_info required to create HTT metadata
  2561. * @nbuf: skb
  2562. *
  2563. * This API transfers the multicast frames with the peer id
  2564. * on NAWDS enabled peer.
  2565. * Return: none
  2566. */
  2567. static inline
  2568. void dp_tx_nawds_handler(struct dp_soc *soc, struct dp_vdev *vdev,
  2569. struct dp_tx_msdu_info_s *msdu_info, qdf_nbuf_t nbuf)
  2570. {
  2571. struct dp_peer *peer = NULL;
  2572. qdf_nbuf_t nbuf_clone = NULL;
  2573. uint16_t peer_id = DP_INVALID_PEER;
  2574. uint16_t sa_peer_id = DP_INVALID_PEER;
  2575. struct dp_ast_entry *ast_entry = NULL;
  2576. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2577. qdf_spin_lock_bh(&soc->ast_lock);
  2578. ast_entry = dp_peer_ast_hash_find_by_pdevid
  2579. (soc,
  2580. (uint8_t *)(eh->ether_shost),
  2581. vdev->pdev->pdev_id);
  2582. if (ast_entry)
  2583. sa_peer_id = ast_entry->peer_id;
  2584. qdf_spin_unlock_bh(&soc->ast_lock);
  2585. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2586. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2587. if (!peer->bss_peer && peer->nawds_enabled) {
  2588. peer_id = peer->peer_id;
  2589. /* Multicast packets needs to be
  2590. * dropped in case of intra bss forwarding
  2591. */
  2592. if (sa_peer_id == peer->peer_id) {
  2593. QDF_TRACE(QDF_MODULE_ID_DP,
  2594. QDF_TRACE_LEVEL_DEBUG,
  2595. " %s: multicast packet", __func__);
  2596. DP_STATS_INC(peer, tx.nawds_mcast_drop, 1);
  2597. continue;
  2598. }
  2599. nbuf_clone = qdf_nbuf_clone(nbuf);
  2600. if (!nbuf_clone) {
  2601. QDF_TRACE(QDF_MODULE_ID_DP,
  2602. QDF_TRACE_LEVEL_ERROR,
  2603. FL("nbuf clone failed"));
  2604. break;
  2605. }
  2606. nbuf_clone = dp_tx_send_msdu_single(vdev, nbuf_clone,
  2607. msdu_info, peer_id,
  2608. NULL);
  2609. if (nbuf_clone) {
  2610. QDF_TRACE(QDF_MODULE_ID_DP,
  2611. QDF_TRACE_LEVEL_DEBUG,
  2612. FL("pkt send failed"));
  2613. qdf_nbuf_free(nbuf_clone);
  2614. } else {
  2615. if (peer_id != DP_INVALID_PEER)
  2616. DP_STATS_INC_PKT(peer, tx.nawds_mcast,
  2617. 1, qdf_nbuf_len(nbuf));
  2618. }
  2619. }
  2620. }
  2621. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2622. }
  2623. /**
  2624. * dp_tx_send() - Transmit a frame on a given VAP
  2625. * @soc: DP soc handle
  2626. * @vdev_id: id of DP vdev handle
  2627. * @nbuf: skb
  2628. *
  2629. * Entry point for Core Tx layer (DP_TX) invoked from
  2630. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  2631. * cases
  2632. *
  2633. * Return: NULL on success,
  2634. * nbuf when it fails to send
  2635. */
  2636. qdf_nbuf_t dp_tx_send(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2637. qdf_nbuf_t nbuf)
  2638. {
  2639. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2640. uint16_t peer_id = HTT_INVALID_PEER;
  2641. /*
  2642. * doing a memzero is causing additional function call overhead
  2643. * so doing static stack clearing
  2644. */
  2645. struct dp_tx_msdu_info_s msdu_info = {0};
  2646. struct dp_vdev *vdev = NULL;
  2647. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  2648. return nbuf;
  2649. /*
  2650. * dp_vdev_get_ref_by_id does does a atomic operation avoid using
  2651. * this in per packet path.
  2652. *
  2653. * As in this path vdev memory is already protected with netdev
  2654. * tx lock
  2655. */
  2656. vdev = soc->vdev_id_map[vdev_id];
  2657. if (qdf_unlikely(!vdev))
  2658. return nbuf;
  2659. dp_verbose_debug("skb "QDF_MAC_ADDR_FMT,
  2660. QDF_MAC_ADDR_REF(nbuf->data));
  2661. /*
  2662. * Set Default Host TID value to invalid TID
  2663. * (TID override disabled)
  2664. */
  2665. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  2666. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2667. if (qdf_unlikely(vdev->mesh_vdev)) {
  2668. qdf_nbuf_t nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  2669. &msdu_info);
  2670. if (!nbuf_mesh) {
  2671. dp_verbose_debug("Extracting mesh metadata failed");
  2672. return nbuf;
  2673. }
  2674. nbuf = nbuf_mesh;
  2675. }
  2676. /*
  2677. * Get HW Queue to use for this frame.
  2678. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2679. * dedicated for data and 1 for command.
  2680. * "queue_id" maps to one hardware ring.
  2681. * With each ring, we also associate a unique Tx descriptor pool
  2682. * to minimize lock contention for these resources.
  2683. */
  2684. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2685. /*
  2686. * TCL H/W supports 2 DSCP-TID mapping tables.
  2687. * Table 1 - Default DSCP-TID mapping table
  2688. * Table 2 - 1 DSCP-TID override table
  2689. *
  2690. * If we need a different DSCP-TID mapping for this vap,
  2691. * call tid_classify to extract DSCP/ToS from frame and
  2692. * map to a TID and store in msdu_info. This is later used
  2693. * to fill in TCL Input descriptor (per-packet TID override).
  2694. */
  2695. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  2696. /*
  2697. * Classify the frame and call corresponding
  2698. * "prepare" function which extracts the segment (TSO)
  2699. * and fragmentation information (for TSO , SG, ME, or Raw)
  2700. * into MSDU_INFO structure which is later used to fill
  2701. * SW and HW descriptors.
  2702. */
  2703. if (qdf_nbuf_is_tso(nbuf)) {
  2704. dp_verbose_debug("TSO frame %pK", vdev);
  2705. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2706. qdf_nbuf_len(nbuf));
  2707. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2708. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2709. qdf_nbuf_len(nbuf));
  2710. return nbuf;
  2711. }
  2712. goto send_multiple;
  2713. }
  2714. /* SG */
  2715. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2716. struct dp_tx_seg_info_s seg_info = {0};
  2717. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2718. if (!nbuf)
  2719. return NULL;
  2720. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2721. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2722. qdf_nbuf_len(nbuf));
  2723. goto send_multiple;
  2724. }
  2725. if (qdf_unlikely(!dp_tx_mcast_enhance(vdev, nbuf)))
  2726. return NULL;
  2727. /* RAW */
  2728. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  2729. struct dp_tx_seg_info_s seg_info = {0};
  2730. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  2731. if (!nbuf)
  2732. return NULL;
  2733. dp_verbose_debug("Raw frame %pK", vdev);
  2734. goto send_multiple;
  2735. }
  2736. if (qdf_unlikely(vdev->nawds_enabled)) {
  2737. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2738. qdf_nbuf_data(nbuf);
  2739. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost))
  2740. dp_tx_nawds_handler(soc, vdev, &msdu_info, nbuf);
  2741. peer_id = DP_INVALID_PEER;
  2742. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2743. 1, qdf_nbuf_len(nbuf));
  2744. }
  2745. /* Single linear frame */
  2746. /*
  2747. * If nbuf is a simple linear frame, use send_single function to
  2748. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2749. * SRNG. There is no need to setup a MSDU extension descriptor.
  2750. */
  2751. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  2752. return nbuf;
  2753. send_multiple:
  2754. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2755. if (qdf_unlikely(nbuf && msdu_info.frm_type == dp_tx_frm_raw))
  2756. dp_tx_raw_prepare_unset(vdev->pdev->soc, nbuf);
  2757. return nbuf;
  2758. }
  2759. /**
  2760. * dp_tx_send_vdev_id_check() - Transmit a frame on a given VAP in special
  2761. * case to vaoid check in perpkt path.
  2762. * @soc: DP soc handle
  2763. * @vdev_id: id of DP vdev handle
  2764. * @nbuf: skb
  2765. *
  2766. * Entry point for Core Tx layer (DP_TX) invoked from
  2767. * hard_start_xmit in OSIF/HDD to transmit packet through dp_tx_send
  2768. * with special condition to avoid per pkt check in dp_tx_send
  2769. *
  2770. * Return: NULL on success,
  2771. * nbuf when it fails to send
  2772. */
  2773. qdf_nbuf_t dp_tx_send_vdev_id_check(struct cdp_soc_t *soc_hdl,
  2774. uint8_t vdev_id, qdf_nbuf_t nbuf)
  2775. {
  2776. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2777. struct dp_vdev *vdev = NULL;
  2778. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  2779. return nbuf;
  2780. /*
  2781. * dp_vdev_get_ref_by_id does does a atomic operation avoid using
  2782. * this in per packet path.
  2783. *
  2784. * As in this path vdev memory is already protected with netdev
  2785. * tx lock
  2786. */
  2787. vdev = soc->vdev_id_map[vdev_id];
  2788. if (qdf_unlikely(!vdev))
  2789. return nbuf;
  2790. if (qdf_unlikely(dp_tx_per_pkt_vdev_id_check(nbuf, vdev)
  2791. == QDF_STATUS_E_FAILURE)) {
  2792. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  2793. return nbuf;
  2794. }
  2795. return dp_tx_send(soc_hdl, vdev_id, nbuf);
  2796. }
  2797. /**
  2798. * dp_tx_reinject_handler() - Tx Reinject Handler
  2799. * @soc: datapath soc handle
  2800. * @vdev: datapath vdev handle
  2801. * @tx_desc: software descriptor head pointer
  2802. * @status : Tx completion status from HTT descriptor
  2803. *
  2804. * This function reinjects frames back to Target.
  2805. * Todo - Host queue needs to be added
  2806. *
  2807. * Return: none
  2808. */
  2809. static
  2810. void dp_tx_reinject_handler(struct dp_soc *soc,
  2811. struct dp_vdev *vdev,
  2812. struct dp_tx_desc_s *tx_desc,
  2813. uint8_t *status)
  2814. {
  2815. struct dp_peer *peer = NULL;
  2816. uint32_t peer_id = HTT_INVALID_PEER;
  2817. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2818. qdf_nbuf_t nbuf_copy = NULL;
  2819. struct dp_tx_msdu_info_s msdu_info;
  2820. #ifdef WDS_VENDOR_EXTENSION
  2821. int is_mcast = 0, is_ucast = 0;
  2822. int num_peers_3addr = 0;
  2823. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  2824. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  2825. #endif
  2826. qdf_assert(vdev);
  2827. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2828. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2829. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2830. "%s Tx reinject path", __func__);
  2831. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  2832. qdf_nbuf_len(tx_desc->nbuf));
  2833. #ifdef WDS_VENDOR_EXTENSION
  2834. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  2835. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  2836. } else {
  2837. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  2838. }
  2839. is_ucast = !is_mcast;
  2840. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2841. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2842. if (peer->bss_peer)
  2843. continue;
  2844. /* Detect wds peers that use 3-addr framing for mcast.
  2845. * if there are any, the bss_peer is used to send the
  2846. * the mcast frame using 3-addr format. all wds enabled
  2847. * peers that use 4-addr framing for mcast frames will
  2848. * be duplicated and sent as 4-addr frames below.
  2849. */
  2850. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  2851. num_peers_3addr = 1;
  2852. break;
  2853. }
  2854. }
  2855. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2856. #endif
  2857. if (qdf_unlikely(vdev->mesh_vdev)) {
  2858. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  2859. } else {
  2860. qdf_spin_lock_bh(&vdev->peer_list_lock);
  2861. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2862. if ((peer->peer_id != HTT_INVALID_PEER) &&
  2863. #ifdef WDS_VENDOR_EXTENSION
  2864. /*
  2865. * . if 3-addr STA, then send on BSS Peer
  2866. * . if Peer WDS enabled and accept 4-addr mcast,
  2867. * send mcast on that peer only
  2868. * . if Peer WDS enabled and accept 4-addr ucast,
  2869. * send ucast on that peer only
  2870. */
  2871. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  2872. (peer->wds_enabled &&
  2873. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  2874. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  2875. #else
  2876. ((peer->bss_peer &&
  2877. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))))) {
  2878. #endif
  2879. peer_id = DP_INVALID_PEER;
  2880. nbuf_copy = qdf_nbuf_copy(nbuf);
  2881. if (!nbuf_copy) {
  2882. QDF_TRACE(QDF_MODULE_ID_DP,
  2883. QDF_TRACE_LEVEL_DEBUG,
  2884. FL("nbuf copy failed"));
  2885. break;
  2886. }
  2887. nbuf_copy = dp_tx_send_msdu_single(vdev,
  2888. nbuf_copy,
  2889. &msdu_info,
  2890. peer_id,
  2891. NULL);
  2892. if (nbuf_copy) {
  2893. QDF_TRACE(QDF_MODULE_ID_DP,
  2894. QDF_TRACE_LEVEL_DEBUG,
  2895. FL("pkt send failed"));
  2896. qdf_nbuf_free(nbuf_copy);
  2897. }
  2898. }
  2899. }
  2900. qdf_spin_unlock_bh(&vdev->peer_list_lock);
  2901. }
  2902. qdf_nbuf_free(nbuf);
  2903. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2904. }
  2905. /**
  2906. * dp_tx_inspect_handler() - Tx Inspect Handler
  2907. * @soc: datapath soc handle
  2908. * @vdev: datapath vdev handle
  2909. * @tx_desc: software descriptor head pointer
  2910. * @status : Tx completion status from HTT descriptor
  2911. *
  2912. * Handles Tx frames sent back to Host for inspection
  2913. * (ProxyARP)
  2914. *
  2915. * Return: none
  2916. */
  2917. static void dp_tx_inspect_handler(struct dp_soc *soc,
  2918. struct dp_vdev *vdev,
  2919. struct dp_tx_desc_s *tx_desc,
  2920. uint8_t *status)
  2921. {
  2922. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2923. "%s Tx inspect path",
  2924. __func__);
  2925. DP_STATS_INC_PKT(vdev, tx_i.inspect_pkts, 1,
  2926. qdf_nbuf_len(tx_desc->nbuf));
  2927. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2928. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2929. }
  2930. #ifdef MESH_MODE_SUPPORT
  2931. /**
  2932. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2933. * in mesh meta header
  2934. * @tx_desc: software descriptor head pointer
  2935. * @ts: pointer to tx completion stats
  2936. * Return: none
  2937. */
  2938. static
  2939. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2940. struct hal_tx_completion_status *ts)
  2941. {
  2942. struct meta_hdr_s *mhdr;
  2943. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2944. if (!tx_desc->msdu_ext_desc) {
  2945. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2946. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2947. "netbuf %pK offset %d",
  2948. netbuf, tx_desc->pkt_offset);
  2949. return;
  2950. }
  2951. }
  2952. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2953. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2954. "netbuf %pK offset %lu", netbuf,
  2955. sizeof(struct meta_hdr_s));
  2956. return;
  2957. }
  2958. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2959. mhdr->rssi = ts->ack_frame_rssi;
  2960. mhdr->band = tx_desc->pdev->operating_channel.band;
  2961. mhdr->channel = tx_desc->pdev->operating_channel.num;
  2962. }
  2963. #else
  2964. static
  2965. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2966. struct hal_tx_completion_status *ts)
  2967. {
  2968. }
  2969. #endif
  2970. #ifdef QCA_PEER_EXT_STATS
  2971. /*
  2972. * dp_tx_compute_tid_delay() - Compute per TID delay
  2973. * @stats: Per TID delay stats
  2974. * @tx_desc: Software Tx descriptor
  2975. *
  2976. * Compute the software enqueue and hw enqueue delays and
  2977. * update the respective histograms
  2978. *
  2979. * Return: void
  2980. */
  2981. static void dp_tx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  2982. struct dp_tx_desc_s *tx_desc)
  2983. {
  2984. struct cdp_delay_tx_stats *tx_delay = &stats->tx_delay;
  2985. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2986. uint32_t sw_enqueue_delay, fwhw_transmit_delay;
  2987. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  2988. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2989. timestamp_hw_enqueue = tx_desc->timestamp;
  2990. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2991. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2992. timestamp_hw_enqueue);
  2993. /*
  2994. * Update the Tx software enqueue delay and HW enque-Completion delay.
  2995. */
  2996. dp_hist_update_stats(&tx_delay->tx_swq_delay, sw_enqueue_delay);
  2997. dp_hist_update_stats(&tx_delay->hwtx_delay, fwhw_transmit_delay);
  2998. }
  2999. /*
  3000. * dp_tx_update_peer_ext_stats() - Update the peer extended stats
  3001. * @peer: DP peer context
  3002. * @tx_desc: Tx software descriptor
  3003. * @tid: Transmission ID
  3004. * @ring_id: Rx CPU context ID/CPU_ID
  3005. *
  3006. * Update the peer extended stats. These are enhanced other
  3007. * delay stats per msdu level.
  3008. *
  3009. * Return: void
  3010. */
  3011. static void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  3012. struct dp_tx_desc_s *tx_desc,
  3013. uint8_t tid, uint8_t ring_id)
  3014. {
  3015. struct dp_pdev *pdev = peer->vdev->pdev;
  3016. struct dp_soc *soc = NULL;
  3017. struct cdp_peer_ext_stats *pext_stats = NULL;
  3018. soc = pdev->soc;
  3019. if (qdf_likely(!wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  3020. return;
  3021. pext_stats = peer->pext_stats;
  3022. qdf_assert(pext_stats);
  3023. qdf_assert(ring < CDP_MAX_TXRX_CTX);
  3024. /*
  3025. * For non-TID packets use the TID 9
  3026. */
  3027. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3028. tid = CDP_MAX_DATA_TIDS - 1;
  3029. dp_tx_compute_tid_delay(&pext_stats->delay_stats[tid][ring_id],
  3030. tx_desc);
  3031. }
  3032. #else
  3033. static inline void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  3034. struct dp_tx_desc_s *tx_desc,
  3035. uint8_t tid, uint8_t ring_id)
  3036. {
  3037. }
  3038. #endif
  3039. /**
  3040. * dp_tx_compute_delay() - Compute and fill in all timestamps
  3041. * to pass in correct fields
  3042. *
  3043. * @vdev: pdev handle
  3044. * @tx_desc: tx descriptor
  3045. * @tid: tid value
  3046. * @ring_id: TCL or WBM ring number for transmit path
  3047. * Return: none
  3048. */
  3049. static void dp_tx_compute_delay(struct dp_vdev *vdev,
  3050. struct dp_tx_desc_s *tx_desc,
  3051. uint8_t tid, uint8_t ring_id)
  3052. {
  3053. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  3054. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  3055. if (qdf_likely(!vdev->pdev->delay_stats_flag))
  3056. return;
  3057. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  3058. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  3059. timestamp_hw_enqueue = tx_desc->timestamp;
  3060. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  3061. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  3062. timestamp_hw_enqueue);
  3063. interframe_delay = (uint32_t)(timestamp_ingress -
  3064. vdev->prev_tx_enq_tstamp);
  3065. /*
  3066. * Delay in software enqueue
  3067. */
  3068. dp_update_delay_stats(vdev->pdev, sw_enqueue_delay, tid,
  3069. CDP_DELAY_STATS_SW_ENQ, ring_id);
  3070. /*
  3071. * Delay between packet enqueued to HW and Tx completion
  3072. */
  3073. dp_update_delay_stats(vdev->pdev, fwhw_transmit_delay, tid,
  3074. CDP_DELAY_STATS_FW_HW_TRANSMIT, ring_id);
  3075. /*
  3076. * Update interframe delay stats calculated at hardstart receive point.
  3077. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  3078. * interframe delay will not be calculate correctly for 1st frame.
  3079. * On the other side, this will help in avoiding extra per packet check
  3080. * of !vdev->prev_tx_enq_tstamp.
  3081. */
  3082. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  3083. CDP_DELAY_STATS_TX_INTERFRAME, ring_id);
  3084. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  3085. }
  3086. #ifdef DISABLE_DP_STATS
  3087. static
  3088. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  3089. {
  3090. }
  3091. #else
  3092. static
  3093. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  3094. {
  3095. enum qdf_proto_subtype subtype = QDF_PROTO_INVALID;
  3096. DPTRACE(qdf_dp_track_noack_check(nbuf, &subtype));
  3097. if (subtype != QDF_PROTO_INVALID)
  3098. DP_STATS_INC(peer, tx.no_ack_count[subtype], 1);
  3099. }
  3100. #endif
  3101. /**
  3102. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  3103. * per wbm ring
  3104. *
  3105. * @tx_desc: software descriptor head pointer
  3106. * @ts: Tx completion status
  3107. * @peer: peer handle
  3108. * @ring_id: ring number
  3109. *
  3110. * Return: None
  3111. */
  3112. static inline void
  3113. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  3114. struct hal_tx_completion_status *ts,
  3115. struct dp_peer *peer, uint8_t ring_id)
  3116. {
  3117. struct dp_pdev *pdev = peer->vdev->pdev;
  3118. struct dp_soc *soc = NULL;
  3119. uint8_t mcs, pkt_type;
  3120. uint8_t tid = ts->tid;
  3121. uint32_t length;
  3122. struct cdp_tid_tx_stats *tid_stats;
  3123. if (!pdev)
  3124. return;
  3125. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3126. tid = CDP_MAX_DATA_TIDS - 1;
  3127. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  3128. soc = pdev->soc;
  3129. mcs = ts->mcs;
  3130. pkt_type = ts->pkt_type;
  3131. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  3132. dp_err("Release source is not from TQM");
  3133. return;
  3134. }
  3135. length = qdf_nbuf_len(tx_desc->nbuf);
  3136. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  3137. if (qdf_unlikely(pdev->delay_stats_flag))
  3138. dp_tx_compute_delay(peer->vdev, tx_desc, tid, ring_id);
  3139. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  3140. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  3141. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  3142. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  3143. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  3144. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  3145. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  3146. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  3147. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  3148. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  3149. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  3150. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  3151. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  3152. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  3153. /*
  3154. * tx_failed is ideally supposed to be updated from HTT ppdu completion
  3155. * stats. But in IPQ807X/IPQ6018 chipsets owing to hw limitation there
  3156. * are no completions for failed cases. Hence updating tx_failed from
  3157. * data path. Please note that if tx_failed is fixed to be from ppdu,
  3158. * then this has to be removed
  3159. */
  3160. peer->stats.tx.tx_failed = peer->stats.tx.dropped.fw_rem.num +
  3161. peer->stats.tx.dropped.fw_rem_notx +
  3162. peer->stats.tx.dropped.fw_rem_tx +
  3163. peer->stats.tx.dropped.age_out +
  3164. peer->stats.tx.dropped.fw_reason1 +
  3165. peer->stats.tx.dropped.fw_reason2 +
  3166. peer->stats.tx.dropped.fw_reason3;
  3167. if (ts->status < CDP_MAX_TX_TQM_STATUS) {
  3168. tid_stats->tqm_status_cnt[ts->status]++;
  3169. }
  3170. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  3171. dp_update_no_ack_stats(tx_desc->nbuf, peer);
  3172. return;
  3173. }
  3174. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  3175. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  3176. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  3177. /*
  3178. * Following Rate Statistics are updated from HTT PPDU events from FW.
  3179. * Return from here if HTT PPDU events are enabled.
  3180. */
  3181. if (!(soc->process_tx_status))
  3182. return;
  3183. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3184. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  3185. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3186. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  3187. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3188. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  3189. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3190. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  3191. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3192. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  3193. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3194. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  3195. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3196. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  3197. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3198. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  3199. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  3200. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  3201. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  3202. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  3203. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  3204. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  3205. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  3206. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  3207. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  3208. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  3209. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  3210. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  3211. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  3212. &peer->stats, ts->peer_id,
  3213. UPDATE_PEER_STATS, pdev->pdev_id);
  3214. #endif
  3215. }
  3216. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3217. /**
  3218. * dp_tx_flow_pool_lock() - take flow pool lock
  3219. * @soc: core txrx main context
  3220. * @tx_desc: tx desc
  3221. *
  3222. * Return: None
  3223. */
  3224. static inline
  3225. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  3226. struct dp_tx_desc_s *tx_desc)
  3227. {
  3228. struct dp_tx_desc_pool_s *pool;
  3229. uint8_t desc_pool_id;
  3230. desc_pool_id = tx_desc->pool_id;
  3231. pool = &soc->tx_desc[desc_pool_id];
  3232. qdf_spin_lock_bh(&pool->flow_pool_lock);
  3233. }
  3234. /**
  3235. * dp_tx_flow_pool_unlock() - release flow pool lock
  3236. * @soc: core txrx main context
  3237. * @tx_desc: tx desc
  3238. *
  3239. * Return: None
  3240. */
  3241. static inline
  3242. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  3243. struct dp_tx_desc_s *tx_desc)
  3244. {
  3245. struct dp_tx_desc_pool_s *pool;
  3246. uint8_t desc_pool_id;
  3247. desc_pool_id = tx_desc->pool_id;
  3248. pool = &soc->tx_desc[desc_pool_id];
  3249. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  3250. }
  3251. #else
  3252. static inline
  3253. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  3254. {
  3255. }
  3256. static inline
  3257. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  3258. {
  3259. }
  3260. #endif
  3261. /**
  3262. * dp_tx_notify_completion() - Notify tx completion for this desc
  3263. * @soc: core txrx main context
  3264. * @vdev: datapath vdev handle
  3265. * @tx_desc: tx desc
  3266. * @netbuf: buffer
  3267. * @status: tx status
  3268. *
  3269. * Return: none
  3270. */
  3271. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  3272. struct dp_vdev *vdev,
  3273. struct dp_tx_desc_s *tx_desc,
  3274. qdf_nbuf_t netbuf,
  3275. uint8_t status)
  3276. {
  3277. void *osif_dev;
  3278. ol_txrx_completion_fp tx_compl_cbk = NULL;
  3279. uint16_t flag = BIT(QDF_TX_RX_STATUS_DOWNLOAD_SUCC);
  3280. qdf_assert(tx_desc);
  3281. dp_tx_flow_pool_lock(soc, tx_desc);
  3282. if (!vdev ||
  3283. !vdev->osif_vdev) {
  3284. dp_tx_flow_pool_unlock(soc, tx_desc);
  3285. return;
  3286. }
  3287. osif_dev = vdev->osif_vdev;
  3288. tx_compl_cbk = vdev->tx_comp;
  3289. dp_tx_flow_pool_unlock(soc, tx_desc);
  3290. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  3291. flag |= BIT(QDF_TX_RX_STATUS_OK);
  3292. if (tx_compl_cbk)
  3293. tx_compl_cbk(netbuf, osif_dev, flag);
  3294. }
  3295. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  3296. * @pdev: pdev handle
  3297. * @tid: tid value
  3298. * @txdesc_ts: timestamp from txdesc
  3299. * @ppdu_id: ppdu id
  3300. *
  3301. * Return: none
  3302. */
  3303. #ifdef FEATURE_PERPKT_INFO
  3304. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  3305. struct dp_peer *peer,
  3306. uint8_t tid,
  3307. uint64_t txdesc_ts,
  3308. uint32_t ppdu_id)
  3309. {
  3310. uint64_t delta_ms;
  3311. struct cdp_tx_sojourn_stats *sojourn_stats;
  3312. if (qdf_unlikely(pdev->enhanced_stats_en == 0))
  3313. return;
  3314. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  3315. tid >= CDP_DATA_TID_MAX))
  3316. return;
  3317. if (qdf_unlikely(!pdev->sojourn_buf))
  3318. return;
  3319. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  3320. qdf_nbuf_data(pdev->sojourn_buf);
  3321. sojourn_stats->cookie = (void *)peer->rdkstats_ctx;
  3322. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  3323. txdesc_ts;
  3324. qdf_ewma_tx_lag_add(&peer->avg_sojourn_msdu[tid],
  3325. delta_ms);
  3326. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  3327. sojourn_stats->num_msdus[tid] = 1;
  3328. sojourn_stats->avg_sojourn_msdu[tid].internal =
  3329. peer->avg_sojourn_msdu[tid].internal;
  3330. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  3331. pdev->sojourn_buf, HTT_INVALID_PEER,
  3332. WDI_NO_VAL, pdev->pdev_id);
  3333. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  3334. sojourn_stats->num_msdus[tid] = 0;
  3335. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  3336. }
  3337. #else
  3338. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  3339. struct dp_peer *peer,
  3340. uint8_t tid,
  3341. uint64_t txdesc_ts,
  3342. uint32_t ppdu_id)
  3343. {
  3344. }
  3345. #endif
  3346. /**
  3347. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  3348. * @soc: DP Soc handle
  3349. * @tx_desc: software Tx descriptor
  3350. * @ts : Tx completion status from HAL/HTT descriptor
  3351. *
  3352. * Return: none
  3353. */
  3354. static inline void
  3355. dp_tx_comp_process_desc(struct dp_soc *soc,
  3356. struct dp_tx_desc_s *desc,
  3357. struct hal_tx_completion_status *ts,
  3358. struct dp_peer *peer)
  3359. {
  3360. uint64_t time_latency = 0;
  3361. /*
  3362. * m_copy/tx_capture modes are not supported for
  3363. * scatter gather packets
  3364. */
  3365. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  3366. time_latency = (qdf_ktime_to_ms(qdf_ktime_real_get()) -
  3367. desc->timestamp);
  3368. }
  3369. if (!(desc->msdu_ext_desc)) {
  3370. if (QDF_STATUS_SUCCESS ==
  3371. dp_tx_add_to_comp_queue(soc, desc, ts, peer)) {
  3372. return;
  3373. }
  3374. if (QDF_STATUS_SUCCESS ==
  3375. dp_get_completion_indication_for_stack(soc,
  3376. desc->pdev,
  3377. peer, ts,
  3378. desc->nbuf,
  3379. time_latency)) {
  3380. qdf_nbuf_unmap_nbytes_single(soc->osdev, desc->nbuf,
  3381. QDF_DMA_TO_DEVICE,
  3382. desc->nbuf->len);
  3383. dp_send_completion_to_stack(soc,
  3384. desc->pdev,
  3385. ts->peer_id,
  3386. ts->ppdu_id,
  3387. desc->nbuf);
  3388. return;
  3389. }
  3390. }
  3391. dp_tx_comp_free_buf(soc, desc);
  3392. }
  3393. #ifdef DISABLE_DP_STATS
  3394. /**
  3395. * dp_tx_update_connectivity_stats() - update tx connectivity stats
  3396. * @soc: core txrx main context
  3397. * @tx_desc: tx desc
  3398. * @status: tx status
  3399. *
  3400. * Return: none
  3401. */
  3402. static inline
  3403. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3404. struct dp_vdev *vdev,
  3405. struct dp_tx_desc_s *tx_desc,
  3406. uint8_t status)
  3407. {
  3408. }
  3409. #else
  3410. static inline
  3411. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3412. struct dp_vdev *vdev,
  3413. struct dp_tx_desc_s *tx_desc,
  3414. uint8_t status)
  3415. {
  3416. void *osif_dev;
  3417. ol_txrx_stats_rx_fp stats_cbk;
  3418. uint8_t pkt_type;
  3419. qdf_assert(tx_desc);
  3420. if (!vdev ||
  3421. !vdev->osif_vdev ||
  3422. !vdev->stats_cb)
  3423. return;
  3424. osif_dev = vdev->osif_vdev;
  3425. stats_cbk = vdev->stats_cb;
  3426. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_HOST_FW_SENT, &pkt_type);
  3427. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  3428. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_ACK_CNT,
  3429. &pkt_type);
  3430. }
  3431. #endif
  3432. /**
  3433. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  3434. * @soc: DP soc handle
  3435. * @tx_desc: software descriptor head pointer
  3436. * @ts: Tx completion status
  3437. * @peer: peer handle
  3438. * @ring_id: ring number
  3439. *
  3440. * Return: none
  3441. */
  3442. static inline
  3443. void dp_tx_comp_process_tx_status(struct dp_soc *soc,
  3444. struct dp_tx_desc_s *tx_desc,
  3445. struct hal_tx_completion_status *ts,
  3446. struct dp_peer *peer, uint8_t ring_id)
  3447. {
  3448. uint32_t length;
  3449. qdf_ether_header_t *eh;
  3450. struct dp_vdev *vdev = NULL;
  3451. qdf_nbuf_t nbuf = tx_desc->nbuf;
  3452. enum qdf_dp_tx_rx_status dp_status;
  3453. if (!nbuf) {
  3454. dp_info_rl("invalid tx descriptor. nbuf NULL");
  3455. goto out;
  3456. }
  3457. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  3458. length = qdf_nbuf_len(nbuf);
  3459. dp_status = dp_tx_hw_to_qdf(ts->status);
  3460. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  3461. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  3462. QDF_TRACE_DEFAULT_PDEV_ID,
  3463. qdf_nbuf_data_addr(nbuf),
  3464. sizeof(qdf_nbuf_data(nbuf)),
  3465. tx_desc->id, ts->status, dp_status));
  3466. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3467. "-------------------- \n"
  3468. "Tx Completion Stats: \n"
  3469. "-------------------- \n"
  3470. "ack_frame_rssi = %d \n"
  3471. "first_msdu = %d \n"
  3472. "last_msdu = %d \n"
  3473. "msdu_part_of_amsdu = %d \n"
  3474. "rate_stats valid = %d \n"
  3475. "bw = %d \n"
  3476. "pkt_type = %d \n"
  3477. "stbc = %d \n"
  3478. "ldpc = %d \n"
  3479. "sgi = %d \n"
  3480. "mcs = %d \n"
  3481. "ofdma = %d \n"
  3482. "tones_in_ru = %d \n"
  3483. "tsf = %d \n"
  3484. "ppdu_id = %d \n"
  3485. "transmit_cnt = %d \n"
  3486. "tid = %d \n"
  3487. "peer_id = %d\n",
  3488. ts->ack_frame_rssi, ts->first_msdu,
  3489. ts->last_msdu, ts->msdu_part_of_amsdu,
  3490. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  3491. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  3492. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  3493. ts->transmit_cnt, ts->tid, ts->peer_id);
  3494. /* Update SoC level stats */
  3495. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  3496. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  3497. if (!peer) {
  3498. dp_info_rl("peer is null or deletion in progress");
  3499. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  3500. goto out;
  3501. }
  3502. vdev = peer->vdev;
  3503. dp_tx_update_connectivity_stats(soc, vdev, tx_desc, ts->status);
  3504. /* Update per-packet stats for mesh mode */
  3505. if (qdf_unlikely(vdev->mesh_vdev) &&
  3506. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  3507. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  3508. /* Update peer level stats */
  3509. if (qdf_unlikely(peer->bss_peer && vdev->opmode == wlan_op_mode_ap)) {
  3510. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  3511. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  3512. if ((peer->vdev->tx_encap_type ==
  3513. htt_cmn_pkt_type_ethernet) &&
  3514. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  3515. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  3516. }
  3517. }
  3518. } else {
  3519. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  3520. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED) {
  3521. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  3522. if (qdf_unlikely(peer->in_twt)) {
  3523. DP_STATS_INC_PKT(peer,
  3524. tx.tx_success_twt,
  3525. 1, length);
  3526. }
  3527. }
  3528. }
  3529. dp_tx_update_peer_stats(tx_desc, ts, peer, ring_id);
  3530. dp_tx_update_peer_ext_stats(peer, tx_desc, ts->tid, ring_id);
  3531. #ifdef QCA_SUPPORT_RDK_STATS
  3532. if (soc->rdkstats_enabled)
  3533. dp_tx_sojourn_stats_process(vdev->pdev, peer, ts->tid,
  3534. tx_desc->timestamp,
  3535. ts->ppdu_id);
  3536. #endif
  3537. out:
  3538. return;
  3539. }
  3540. /**
  3541. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  3542. * @soc: core txrx main context
  3543. * @comp_head: software descriptor head pointer
  3544. * @ring_id: ring number
  3545. *
  3546. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  3547. * and release the software descriptors after processing is complete
  3548. *
  3549. * Return: none
  3550. */
  3551. static void
  3552. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  3553. struct dp_tx_desc_s *comp_head, uint8_t ring_id)
  3554. {
  3555. struct dp_tx_desc_s *desc;
  3556. struct dp_tx_desc_s *next;
  3557. struct hal_tx_completion_status ts;
  3558. struct dp_peer *peer = NULL;
  3559. uint16_t peer_id = DP_INVALID_PEER;
  3560. qdf_nbuf_t netbuf;
  3561. desc = comp_head;
  3562. while (desc) {
  3563. if (peer_id != desc->peer_id) {
  3564. if (peer)
  3565. dp_peer_unref_delete(peer,
  3566. DP_MOD_ID_TX_COMP);
  3567. peer_id = desc->peer_id;
  3568. peer = dp_peer_get_ref_by_id(soc, peer_id,
  3569. DP_MOD_ID_TX_COMP);
  3570. }
  3571. if (qdf_likely(desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  3572. struct dp_pdev *pdev = desc->pdev;
  3573. if (qdf_likely(peer)) {
  3574. /*
  3575. * Increment peer statistics
  3576. * Minimal statistics update done here
  3577. */
  3578. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1,
  3579. desc->length);
  3580. if (desc->tx_status !=
  3581. HAL_TX_TQM_RR_FRAME_ACKED)
  3582. DP_STATS_INC(peer, tx.tx_failed, 1);
  3583. }
  3584. qdf_assert(pdev);
  3585. dp_tx_outstanding_dec(pdev);
  3586. /*
  3587. * Calling a QDF WRAPPER here is creating signifcant
  3588. * performance impact so avoided the wrapper call here
  3589. */
  3590. next = desc->next;
  3591. qdf_mem_unmap_nbytes_single(soc->osdev,
  3592. desc->dma_addr,
  3593. QDF_DMA_TO_DEVICE,
  3594. desc->length);
  3595. qdf_nbuf_free(desc->nbuf);
  3596. dp_tx_desc_free(soc, desc, desc->pool_id);
  3597. desc = next;
  3598. continue;
  3599. }
  3600. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  3601. dp_tx_comp_process_tx_status(soc, desc, &ts, peer, ring_id);
  3602. netbuf = desc->nbuf;
  3603. /* check tx complete notification */
  3604. if (peer && qdf_nbuf_tx_notify_comp_get(netbuf))
  3605. dp_tx_notify_completion(soc, peer->vdev, desc,
  3606. netbuf, ts.status);
  3607. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  3608. next = desc->next;
  3609. dp_tx_desc_release(desc, desc->pool_id);
  3610. desc = next;
  3611. }
  3612. if (peer)
  3613. dp_peer_unref_delete(peer, DP_MOD_ID_TX_COMP);
  3614. }
  3615. /**
  3616. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  3617. * @soc: Handle to DP soc structure
  3618. * @tx_desc: software descriptor head pointer
  3619. * @status : Tx completion status from HTT descriptor
  3620. * @ring_id: ring number
  3621. *
  3622. * This function will process HTT Tx indication messages from Target
  3623. *
  3624. * Return: none
  3625. */
  3626. static
  3627. void dp_tx_process_htt_completion(struct dp_soc *soc,
  3628. struct dp_tx_desc_s *tx_desc, uint8_t *status,
  3629. uint8_t ring_id)
  3630. {
  3631. uint8_t tx_status;
  3632. struct dp_pdev *pdev;
  3633. struct dp_vdev *vdev;
  3634. struct hal_tx_completion_status ts = {0};
  3635. uint32_t *htt_desc = (uint32_t *)status;
  3636. struct dp_peer *peer;
  3637. struct cdp_tid_tx_stats *tid_stats = NULL;
  3638. struct htt_soc *htt_handle;
  3639. uint8_t vdev_id;
  3640. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  3641. htt_handle = (struct htt_soc *)soc->htt_handle;
  3642. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  3643. /*
  3644. * There can be scenario where WBM consuming descriptor enqueued
  3645. * from TQM2WBM first and TQM completion can happen before MEC
  3646. * notification comes from FW2WBM. Avoid access any field of tx
  3647. * descriptor in case of MEC notify.
  3648. */
  3649. if (tx_status == HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY) {
  3650. /*
  3651. * Get vdev id from HTT status word in case of MEC
  3652. * notification
  3653. */
  3654. vdev_id = HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(htt_desc[3]);
  3655. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  3656. return;
  3657. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3658. DP_MOD_ID_HTT_COMP);
  3659. if (!vdev)
  3660. return;
  3661. dp_tx_mec_handler(vdev, status);
  3662. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  3663. return;
  3664. }
  3665. /*
  3666. * If the descriptor is already freed in vdev_detach,
  3667. * continue to next descriptor
  3668. */
  3669. if ((tx_desc->vdev_id == DP_INVALID_VDEV_ID) && !tx_desc->flags) {
  3670. QDF_TRACE(QDF_MODULE_ID_DP,
  3671. QDF_TRACE_LEVEL_INFO,
  3672. "Descriptor freed in vdev_detach %d",
  3673. tx_desc->id);
  3674. return;
  3675. }
  3676. pdev = tx_desc->pdev;
  3677. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3678. QDF_TRACE(QDF_MODULE_ID_DP,
  3679. QDF_TRACE_LEVEL_INFO,
  3680. "pdev in down state %d",
  3681. tx_desc->id);
  3682. dp_tx_comp_free_buf(soc, tx_desc);
  3683. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3684. return;
  3685. }
  3686. qdf_assert(tx_desc->pdev);
  3687. vdev_id = tx_desc->vdev_id;
  3688. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3689. DP_MOD_ID_HTT_COMP);
  3690. if (!vdev)
  3691. return;
  3692. switch (tx_status) {
  3693. case HTT_TX_FW2WBM_TX_STATUS_OK:
  3694. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  3695. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  3696. {
  3697. uint8_t tid;
  3698. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  3699. ts.peer_id =
  3700. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  3701. htt_desc[2]);
  3702. ts.tid =
  3703. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  3704. htt_desc[2]);
  3705. } else {
  3706. ts.peer_id = HTT_INVALID_PEER;
  3707. ts.tid = HTT_INVALID_TID;
  3708. }
  3709. ts.ppdu_id =
  3710. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  3711. htt_desc[1]);
  3712. ts.ack_frame_rssi =
  3713. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  3714. htt_desc[1]);
  3715. ts.tsf = htt_desc[3];
  3716. ts.first_msdu = 1;
  3717. ts.last_msdu = 1;
  3718. tid = ts.tid;
  3719. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3720. tid = CDP_MAX_DATA_TIDS - 1;
  3721. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  3722. if (qdf_unlikely(pdev->delay_stats_flag))
  3723. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  3724. if (tx_status < CDP_MAX_TX_HTT_STATUS) {
  3725. tid_stats->htt_status_cnt[tx_status]++;
  3726. }
  3727. peer = dp_peer_get_ref_by_id(soc, ts.peer_id,
  3728. DP_MOD_ID_HTT_COMP);
  3729. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, peer, ring_id);
  3730. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  3731. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3732. if (qdf_likely(peer))
  3733. dp_peer_unref_delete(peer, DP_MOD_ID_HTT_COMP);
  3734. break;
  3735. }
  3736. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  3737. {
  3738. dp_tx_reinject_handler(soc, vdev, tx_desc, status);
  3739. break;
  3740. }
  3741. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  3742. {
  3743. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  3744. break;
  3745. }
  3746. default:
  3747. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3748. "%s Invalid HTT tx_status %d\n",
  3749. __func__, tx_status);
  3750. break;
  3751. }
  3752. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  3753. }
  3754. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  3755. static inline
  3756. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3757. {
  3758. bool limit_hit = false;
  3759. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  3760. limit_hit =
  3761. (num_reaped >= cfg->tx_comp_loop_pkt_limit) ? true : false;
  3762. if (limit_hit)
  3763. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  3764. return limit_hit;
  3765. }
  3766. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3767. {
  3768. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  3769. }
  3770. #else
  3771. static inline
  3772. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3773. {
  3774. return false;
  3775. }
  3776. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3777. {
  3778. return false;
  3779. }
  3780. #endif
  3781. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  3782. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  3783. uint32_t quota)
  3784. {
  3785. void *tx_comp_hal_desc;
  3786. uint8_t buffer_src;
  3787. uint8_t pool_id;
  3788. uint32_t tx_desc_id;
  3789. struct dp_tx_desc_s *tx_desc = NULL;
  3790. struct dp_tx_desc_s *head_desc = NULL;
  3791. struct dp_tx_desc_s *tail_desc = NULL;
  3792. uint32_t num_processed = 0;
  3793. uint32_t count;
  3794. uint32_t num_avail_for_reap = 0;
  3795. bool force_break = false;
  3796. DP_HIST_INIT();
  3797. more_data:
  3798. /* Re-initialize local variables to be re-used */
  3799. head_desc = NULL;
  3800. tail_desc = NULL;
  3801. count = 0;
  3802. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  3803. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  3804. return 0;
  3805. }
  3806. num_avail_for_reap = hal_srng_dst_num_valid(soc->hal_soc, hal_ring_hdl, 0);
  3807. if (num_avail_for_reap >= quota)
  3808. num_avail_for_reap = quota;
  3809. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  3810. /* Find head descriptor from completion ring */
  3811. while (qdf_likely(num_avail_for_reap)) {
  3812. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  3813. if (qdf_unlikely(!tx_comp_hal_desc))
  3814. break;
  3815. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  3816. /* If this buffer was not released by TQM or FW, then it is not
  3817. * Tx completion indication, assert */
  3818. if (qdf_unlikely(buffer_src !=
  3819. HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  3820. (qdf_unlikely(buffer_src !=
  3821. HAL_TX_COMP_RELEASE_SOURCE_FW))) {
  3822. uint8_t wbm_internal_error;
  3823. dp_err_rl(
  3824. "Tx comp release_src != TQM | FW but from %d",
  3825. buffer_src);
  3826. hal_dump_comp_desc(tx_comp_hal_desc);
  3827. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  3828. /* When WBM sees NULL buffer_addr_info in any of
  3829. * ingress rings it sends an error indication,
  3830. * with wbm_internal_error=1, to a specific ring.
  3831. * The WBM2SW ring used to indicate these errors is
  3832. * fixed in HW, and that ring is being used as Tx
  3833. * completion ring. These errors are not related to
  3834. * Tx completions, and should just be ignored
  3835. */
  3836. wbm_internal_error = hal_get_wbm_internal_error(
  3837. soc->hal_soc,
  3838. tx_comp_hal_desc);
  3839. if (wbm_internal_error) {
  3840. dp_err_rl("Tx comp wbm_internal_error!!");
  3841. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_ALL], 1);
  3842. if (HAL_TX_COMP_RELEASE_SOURCE_REO ==
  3843. buffer_src)
  3844. dp_handle_wbm_internal_error(
  3845. soc,
  3846. tx_comp_hal_desc,
  3847. hal_tx_comp_get_buffer_type(
  3848. tx_comp_hal_desc));
  3849. } else {
  3850. dp_err_rl("Tx comp wbm_internal_error false");
  3851. DP_STATS_INC(soc, tx.non_wbm_internal_err, 1);
  3852. }
  3853. continue;
  3854. }
  3855. /* Get descriptor id */
  3856. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  3857. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  3858. DP_TX_DESC_ID_POOL_OS;
  3859. /* Find Tx descriptor */
  3860. tx_desc = dp_tx_desc_find(soc, pool_id,
  3861. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  3862. DP_TX_DESC_ID_PAGE_OS,
  3863. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  3864. DP_TX_DESC_ID_OFFSET_OS);
  3865. /*
  3866. * If the release source is FW, process the HTT status
  3867. */
  3868. if (qdf_unlikely(buffer_src ==
  3869. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  3870. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  3871. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  3872. htt_tx_status);
  3873. dp_tx_process_htt_completion(soc, tx_desc,
  3874. htt_tx_status, ring_id);
  3875. } else {
  3876. tx_desc->peer_id =
  3877. hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  3878. tx_desc->tx_status =
  3879. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  3880. /*
  3881. * If the fast completion mode is enabled extended
  3882. * metadata from descriptor is not copied
  3883. */
  3884. if (qdf_likely(tx_desc->flags &
  3885. DP_TX_DESC_FLAG_SIMPLE))
  3886. goto add_to_pool;
  3887. /*
  3888. * If the descriptor is already freed in vdev_detach,
  3889. * continue to next descriptor
  3890. */
  3891. if (qdf_unlikely
  3892. ((tx_desc->vdev_id == DP_INVALID_VDEV_ID) &&
  3893. !tx_desc->flags)) {
  3894. QDF_TRACE(QDF_MODULE_ID_DP,
  3895. QDF_TRACE_LEVEL_INFO,
  3896. "Descriptor freed in vdev_detach %d",
  3897. tx_desc_id);
  3898. continue;
  3899. }
  3900. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3901. QDF_TRACE(QDF_MODULE_ID_DP,
  3902. QDF_TRACE_LEVEL_INFO,
  3903. "pdev in down state %d",
  3904. tx_desc_id);
  3905. dp_tx_comp_free_buf(soc, tx_desc);
  3906. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3907. goto next_desc;
  3908. }
  3909. /* Pool id is not matching. Error */
  3910. if (tx_desc->pool_id != pool_id) {
  3911. QDF_TRACE(QDF_MODULE_ID_DP,
  3912. QDF_TRACE_LEVEL_FATAL,
  3913. "Tx Comp pool id %d not matched %d",
  3914. pool_id, tx_desc->pool_id);
  3915. qdf_assert_always(0);
  3916. }
  3917. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  3918. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  3919. QDF_TRACE(QDF_MODULE_ID_DP,
  3920. QDF_TRACE_LEVEL_FATAL,
  3921. "Txdesc invalid, flgs = %x,id = %d",
  3922. tx_desc->flags, tx_desc_id);
  3923. qdf_assert_always(0);
  3924. }
  3925. /* Collect hw completion contents */
  3926. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  3927. &tx_desc->comp, 1);
  3928. add_to_pool:
  3929. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  3930. /* First ring descriptor on the cycle */
  3931. if (!head_desc) {
  3932. head_desc = tx_desc;
  3933. tail_desc = tx_desc;
  3934. }
  3935. tail_desc->next = tx_desc;
  3936. tx_desc->next = NULL;
  3937. tail_desc = tx_desc;
  3938. }
  3939. next_desc:
  3940. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3941. /*
  3942. * Processed packet count is more than given quota
  3943. * stop to processing
  3944. */
  3945. count++;
  3946. if (dp_tx_comp_loop_pkt_limit_hit(soc, count))
  3947. break;
  3948. }
  3949. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  3950. /* Process the reaped descriptors */
  3951. if (head_desc)
  3952. dp_tx_comp_process_desc_list(soc, head_desc, ring_id);
  3953. if (dp_tx_comp_enable_eol_data_check(soc)) {
  3954. if (num_processed >= quota)
  3955. force_break = true;
  3956. if (!force_break &&
  3957. hal_srng_dst_peek_sync_locked(soc->hal_soc,
  3958. hal_ring_hdl)) {
  3959. DP_STATS_INC(soc, tx.hp_oos2, 1);
  3960. if (!hif_exec_should_yield(soc->hif_handle,
  3961. int_ctx->dp_intr_id))
  3962. goto more_data;
  3963. }
  3964. }
  3965. DP_TX_HIST_STATS_PER_PDEV();
  3966. return num_processed;
  3967. }
  3968. #ifdef FEATURE_WLAN_TDLS
  3969. qdf_nbuf_t dp_tx_non_std(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3970. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  3971. {
  3972. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3973. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3974. DP_MOD_ID_TDLS);
  3975. if (!vdev) {
  3976. dp_err("vdev handle for id %d is NULL", vdev_id);
  3977. return NULL;
  3978. }
  3979. if (tx_spec & OL_TX_SPEC_NO_FREE)
  3980. vdev->is_tdls_frame = true;
  3981. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_TDLS);
  3982. return dp_tx_send(soc_hdl, vdev_id, msdu_list);
  3983. }
  3984. #endif
  3985. static void dp_tx_vdev_update_feature_flags(struct dp_vdev *vdev)
  3986. {
  3987. struct wlan_cfg_dp_soc_ctxt *cfg;
  3988. struct dp_soc *soc;
  3989. soc = vdev->pdev->soc;
  3990. if (!soc)
  3991. return;
  3992. cfg = soc->wlan_cfg_ctx;
  3993. if (!cfg)
  3994. return;
  3995. if (vdev->opmode == wlan_op_mode_ndi)
  3996. vdev->csum_enabled = wlan_cfg_get_nan_checksum_offload(cfg);
  3997. else if ((vdev->subtype == wlan_op_subtype_p2p_device) ||
  3998. (vdev->subtype == wlan_op_subtype_p2p_cli) ||
  3999. (vdev->subtype == wlan_op_subtype_p2p_go))
  4000. vdev->csum_enabled = wlan_cfg_get_p2p_checksum_offload(cfg);
  4001. else
  4002. vdev->csum_enabled = wlan_cfg_get_checksum_offload(cfg);
  4003. }
  4004. /**
  4005. * dp_tx_vdev_attach() - attach vdev to dp tx
  4006. * @vdev: virtual device instance
  4007. *
  4008. * Return: QDF_STATUS_SUCCESS: success
  4009. * QDF_STATUS_E_RESOURCES: Error return
  4010. */
  4011. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  4012. {
  4013. int pdev_id;
  4014. /*
  4015. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  4016. */
  4017. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  4018. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  4019. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  4020. vdev->vdev_id);
  4021. pdev_id =
  4022. dp_get_target_pdev_id_for_host_pdev_id(vdev->pdev->soc,
  4023. vdev->pdev->pdev_id);
  4024. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata, pdev_id);
  4025. /*
  4026. * Set HTT Extension Valid bit to 0 by default
  4027. */
  4028. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  4029. dp_tx_vdev_update_search_flags(vdev);
  4030. dp_tx_vdev_update_feature_flags(vdev);
  4031. return QDF_STATUS_SUCCESS;
  4032. }
  4033. #ifndef FEATURE_WDS
  4034. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  4035. {
  4036. return false;
  4037. }
  4038. #endif
  4039. /**
  4040. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  4041. * @vdev: virtual device instance
  4042. *
  4043. * Return: void
  4044. *
  4045. */
  4046. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  4047. {
  4048. struct dp_soc *soc = vdev->pdev->soc;
  4049. /*
  4050. * Enable both AddrY (SA based search) and AddrX (Da based search)
  4051. * for TDLS link
  4052. *
  4053. * Enable AddrY (SA based search) only for non-WDS STA and
  4054. * ProxySTA VAP (in HKv1) modes.
  4055. *
  4056. * In all other VAP modes, only DA based search should be
  4057. * enabled
  4058. */
  4059. if (vdev->opmode == wlan_op_mode_sta &&
  4060. vdev->tdls_link_connected)
  4061. vdev->hal_desc_addr_search_flags =
  4062. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  4063. else if ((vdev->opmode == wlan_op_mode_sta) &&
  4064. !dp_tx_da_search_override(vdev))
  4065. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  4066. else
  4067. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  4068. /* Set search type only when peer map v2 messaging is enabled
  4069. * as we will have the search index (AST hash) only when v2 is
  4070. * enabled
  4071. */
  4072. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  4073. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  4074. else
  4075. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  4076. }
  4077. static inline bool
  4078. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  4079. struct dp_vdev *vdev,
  4080. struct dp_tx_desc_s *tx_desc)
  4081. {
  4082. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  4083. return false;
  4084. /*
  4085. * if vdev is given, then only check whether desc
  4086. * vdev match. if vdev is NULL, then check whether
  4087. * desc pdev match.
  4088. */
  4089. return vdev ? (tx_desc->vdev_id == vdev->vdev_id) :
  4090. (tx_desc->pdev == pdev);
  4091. }
  4092. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  4093. /**
  4094. * dp_tx_desc_flush() - release resources associated
  4095. * to TX Desc
  4096. *
  4097. * @dp_pdev: Handle to DP pdev structure
  4098. * @vdev: virtual device instance
  4099. * NULL: no specific Vdev is required and check all allcated TX desc
  4100. * on this pdev.
  4101. * Non-NULL: only check the allocated TX Desc associated to this Vdev.
  4102. *
  4103. * @force_free:
  4104. * true: flush the TX desc.
  4105. * false: only reset the Vdev in each allocated TX desc
  4106. * that associated to current Vdev.
  4107. *
  4108. * This function will go through the TX desc pool to flush
  4109. * the outstanding TX data or reset Vdev to NULL in associated TX
  4110. * Desc.
  4111. */
  4112. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  4113. bool force_free)
  4114. {
  4115. uint8_t i;
  4116. uint32_t j;
  4117. uint32_t num_desc, page_id, offset;
  4118. uint16_t num_desc_per_page;
  4119. struct dp_soc *soc = pdev->soc;
  4120. struct dp_tx_desc_s *tx_desc = NULL;
  4121. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  4122. if (!vdev && !force_free) {
  4123. dp_err("Reset TX desc vdev, Vdev param is required!");
  4124. return;
  4125. }
  4126. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  4127. tx_desc_pool = &soc->tx_desc[i];
  4128. if (!(tx_desc_pool->pool_size) ||
  4129. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  4130. !(tx_desc_pool->desc_pages.cacheable_pages))
  4131. continue;
  4132. /*
  4133. * Add flow pool lock protection in case pool is freed
  4134. * due to all tx_desc is recycled when handle TX completion.
  4135. * this is not necessary when do force flush as:
  4136. * a. double lock will happen if dp_tx_desc_release is
  4137. * also trying to acquire it.
  4138. * b. dp interrupt has been disabled before do force TX desc
  4139. * flush in dp_pdev_deinit().
  4140. */
  4141. if (!force_free)
  4142. qdf_spin_lock_bh(&tx_desc_pool->flow_pool_lock);
  4143. num_desc = tx_desc_pool->pool_size;
  4144. num_desc_per_page =
  4145. tx_desc_pool->desc_pages.num_element_per_page;
  4146. for (j = 0; j < num_desc; j++) {
  4147. page_id = j / num_desc_per_page;
  4148. offset = j % num_desc_per_page;
  4149. if (qdf_unlikely(!(tx_desc_pool->
  4150. desc_pages.cacheable_pages)))
  4151. break;
  4152. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  4153. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  4154. /*
  4155. * Free TX desc if force free is
  4156. * required, otherwise only reset vdev
  4157. * in this TX desc.
  4158. */
  4159. if (force_free) {
  4160. dp_tx_comp_free_buf(soc, tx_desc);
  4161. dp_tx_desc_release(tx_desc, i);
  4162. } else {
  4163. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  4164. }
  4165. }
  4166. }
  4167. if (!force_free)
  4168. qdf_spin_unlock_bh(&tx_desc_pool->flow_pool_lock);
  4169. }
  4170. }
  4171. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  4172. /**
  4173. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  4174. *
  4175. * @soc: Handle to DP soc structure
  4176. * @tx_desc: pointer of one TX desc
  4177. * @desc_pool_id: TX Desc pool id
  4178. */
  4179. static inline void
  4180. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  4181. uint8_t desc_pool_id)
  4182. {
  4183. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  4184. tx_desc->vdev_id = DP_INVALID_VDEV_ID;
  4185. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  4186. }
  4187. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  4188. bool force_free)
  4189. {
  4190. uint8_t i, num_pool;
  4191. uint32_t j;
  4192. uint32_t num_desc, page_id, offset;
  4193. uint16_t num_desc_per_page;
  4194. struct dp_soc *soc = pdev->soc;
  4195. struct dp_tx_desc_s *tx_desc = NULL;
  4196. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  4197. if (!vdev && !force_free) {
  4198. dp_err("Reset TX desc vdev, Vdev param is required!");
  4199. return;
  4200. }
  4201. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4202. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4203. for (i = 0; i < num_pool; i++) {
  4204. tx_desc_pool = &soc->tx_desc[i];
  4205. if (!tx_desc_pool->desc_pages.cacheable_pages)
  4206. continue;
  4207. num_desc_per_page =
  4208. tx_desc_pool->desc_pages.num_element_per_page;
  4209. for (j = 0; j < num_desc; j++) {
  4210. page_id = j / num_desc_per_page;
  4211. offset = j % num_desc_per_page;
  4212. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  4213. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  4214. if (force_free) {
  4215. dp_tx_comp_free_buf(soc, tx_desc);
  4216. dp_tx_desc_release(tx_desc, i);
  4217. } else {
  4218. dp_tx_desc_reset_vdev(soc, tx_desc,
  4219. i);
  4220. }
  4221. }
  4222. }
  4223. }
  4224. }
  4225. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  4226. /**
  4227. * dp_tx_vdev_detach() - detach vdev from dp tx
  4228. * @vdev: virtual device instance
  4229. *
  4230. * Return: QDF_STATUS_SUCCESS: success
  4231. * QDF_STATUS_E_RESOURCES: Error return
  4232. */
  4233. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  4234. {
  4235. struct dp_pdev *pdev = vdev->pdev;
  4236. /* Reset TX desc associated to this Vdev as NULL */
  4237. dp_tx_desc_flush(pdev, vdev, false);
  4238. dp_tx_vdev_multipass_deinit(vdev);
  4239. return QDF_STATUS_SUCCESS;
  4240. }
  4241. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  4242. /* Pools will be allocated dynamically */
  4243. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  4244. int num_desc)
  4245. {
  4246. uint8_t i;
  4247. for (i = 0; i < num_pool; i++) {
  4248. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  4249. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  4250. }
  4251. return QDF_STATUS_SUCCESS;
  4252. }
  4253. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  4254. int num_desc)
  4255. {
  4256. return QDF_STATUS_SUCCESS;
  4257. }
  4258. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  4259. {
  4260. }
  4261. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  4262. {
  4263. uint8_t i;
  4264. for (i = 0; i < num_pool; i++)
  4265. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  4266. }
  4267. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  4268. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  4269. int num_desc)
  4270. {
  4271. uint8_t i, count;
  4272. /* Allocate software Tx descriptor pools */
  4273. for (i = 0; i < num_pool; i++) {
  4274. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  4275. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4276. FL("Tx Desc Pool alloc %d failed %pK"),
  4277. i, soc);
  4278. goto fail;
  4279. }
  4280. }
  4281. return QDF_STATUS_SUCCESS;
  4282. fail:
  4283. for (count = 0; count < i; count++)
  4284. dp_tx_desc_pool_free(soc, count);
  4285. return QDF_STATUS_E_NOMEM;
  4286. }
  4287. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  4288. int num_desc)
  4289. {
  4290. uint8_t i;
  4291. for (i = 0; i < num_pool; i++) {
  4292. if (dp_tx_desc_pool_init(soc, i, num_desc)) {
  4293. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4294. FL("Tx Desc Pool init %d failed %pK"),
  4295. i, soc);
  4296. return QDF_STATUS_E_NOMEM;
  4297. }
  4298. }
  4299. return QDF_STATUS_SUCCESS;
  4300. }
  4301. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  4302. {
  4303. uint8_t i;
  4304. for (i = 0; i < num_pool; i++)
  4305. dp_tx_desc_pool_deinit(soc, i);
  4306. }
  4307. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  4308. {
  4309. uint8_t i;
  4310. for (i = 0; i < num_pool; i++)
  4311. dp_tx_desc_pool_free(soc, i);
  4312. }
  4313. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  4314. /**
  4315. * dp_tx_tso_cmn_desc_pool_deinit() - de-initialize TSO descriptors
  4316. * @soc: core txrx main context
  4317. * @num_pool: number of pools
  4318. *
  4319. */
  4320. void dp_tx_tso_cmn_desc_pool_deinit(struct dp_soc *soc, uint8_t num_pool)
  4321. {
  4322. dp_tx_tso_desc_pool_deinit(soc, num_pool);
  4323. dp_tx_tso_num_seg_pool_deinit(soc, num_pool);
  4324. }
  4325. /**
  4326. * dp_tx_tso_cmn_desc_pool_free() - free TSO descriptors
  4327. * @soc: core txrx main context
  4328. * @num_pool: number of pools
  4329. *
  4330. */
  4331. void dp_tx_tso_cmn_desc_pool_free(struct dp_soc *soc, uint8_t num_pool)
  4332. {
  4333. dp_tx_tso_desc_pool_free(soc, num_pool);
  4334. dp_tx_tso_num_seg_pool_free(soc, num_pool);
  4335. }
  4336. /**
  4337. * dp_soc_tx_desc_sw_pools_free() - free all TX descriptors
  4338. * @soc: core txrx main context
  4339. *
  4340. * This function frees all tx related descriptors as below
  4341. * 1. Regular TX descriptors (static pools)
  4342. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  4343. * 3. TSO descriptors
  4344. *
  4345. */
  4346. void dp_soc_tx_desc_sw_pools_free(struct dp_soc *soc)
  4347. {
  4348. uint8_t num_pool;
  4349. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4350. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  4351. dp_tx_ext_desc_pool_free(soc, num_pool);
  4352. dp_tx_delete_static_pools(soc, num_pool);
  4353. }
  4354. /**
  4355. * dp_soc_tx_desc_sw_pools_deinit() - de-initialize all TX descriptors
  4356. * @soc: core txrx main context
  4357. *
  4358. * This function de-initializes all tx related descriptors as below
  4359. * 1. Regular TX descriptors (static pools)
  4360. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  4361. * 3. TSO descriptors
  4362. *
  4363. */
  4364. void dp_soc_tx_desc_sw_pools_deinit(struct dp_soc *soc)
  4365. {
  4366. uint8_t num_pool;
  4367. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4368. dp_tx_flow_control_deinit(soc);
  4369. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  4370. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  4371. dp_tx_deinit_static_pools(soc, num_pool);
  4372. }
  4373. /**
  4374. * dp_tso_attach() - TSO attach handler
  4375. * @txrx_soc: Opaque Dp handle
  4376. *
  4377. * Reserve TSO descriptor buffers
  4378. *
  4379. * Return: QDF_STATUS_E_FAILURE on failure or
  4380. * QDF_STATUS_SUCCESS on success
  4381. */
  4382. QDF_STATUS dp_tx_tso_cmn_desc_pool_alloc(struct dp_soc *soc,
  4383. uint8_t num_pool,
  4384. uint16_t num_desc)
  4385. {
  4386. if (dp_tx_tso_desc_pool_alloc(soc, num_pool, num_desc)) {
  4387. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  4388. return QDF_STATUS_E_FAILURE;
  4389. }
  4390. if (dp_tx_tso_num_seg_pool_alloc(soc, num_pool, num_desc)) {
  4391. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  4392. num_pool, soc);
  4393. return QDF_STATUS_E_FAILURE;
  4394. }
  4395. return QDF_STATUS_SUCCESS;
  4396. }
  4397. /**
  4398. * dp_tx_tso_cmn_desc_pool_init() - TSO cmn desc pool init
  4399. * @soc: DP soc handle
  4400. * @num_pool: Number of pools
  4401. * @num_desc: Number of descriptors
  4402. *
  4403. * Initialize TSO descriptor pools
  4404. *
  4405. * Return: QDF_STATUS_E_FAILURE on failure or
  4406. * QDF_STATUS_SUCCESS on success
  4407. */
  4408. QDF_STATUS dp_tx_tso_cmn_desc_pool_init(struct dp_soc *soc,
  4409. uint8_t num_pool,
  4410. uint16_t num_desc)
  4411. {
  4412. if (dp_tx_tso_desc_pool_init(soc, num_pool, num_desc)) {
  4413. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  4414. return QDF_STATUS_E_FAILURE;
  4415. }
  4416. if (dp_tx_tso_num_seg_pool_init(soc, num_pool, num_desc)) {
  4417. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  4418. num_pool, soc);
  4419. return QDF_STATUS_E_FAILURE;
  4420. }
  4421. return QDF_STATUS_SUCCESS;
  4422. }
  4423. /**
  4424. * dp_soc_tx_desc_sw_pools_alloc() - Allocate tx descriptor pool memory
  4425. * @soc: core txrx main context
  4426. *
  4427. * This function allocates memory for following descriptor pools
  4428. * 1. regular sw tx descriptor pools (static pools)
  4429. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4430. * 3. TSO descriptor pools
  4431. *
  4432. * Return: QDF_STATUS_SUCCESS: success
  4433. * QDF_STATUS_E_RESOURCES: Error return
  4434. */
  4435. QDF_STATUS dp_soc_tx_desc_sw_pools_alloc(struct dp_soc *soc)
  4436. {
  4437. uint8_t num_pool;
  4438. uint32_t num_desc;
  4439. uint32_t num_ext_desc;
  4440. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4441. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4442. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4443. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4444. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  4445. __func__, num_pool, num_desc);
  4446. if ((num_pool > MAX_TXDESC_POOLS) ||
  4447. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  4448. goto fail1;
  4449. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  4450. goto fail1;
  4451. if (dp_tx_ext_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4452. goto fail2;
  4453. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4454. return QDF_STATUS_SUCCESS;
  4455. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4456. goto fail3;
  4457. return QDF_STATUS_SUCCESS;
  4458. fail3:
  4459. dp_tx_ext_desc_pool_free(soc, num_pool);
  4460. fail2:
  4461. dp_tx_delete_static_pools(soc, num_pool);
  4462. fail1:
  4463. return QDF_STATUS_E_RESOURCES;
  4464. }
  4465. /**
  4466. * dp_soc_tx_desc_sw_pools_init() - Initialise TX descriptor pools
  4467. * @soc: core txrx main context
  4468. *
  4469. * This function initializes the following TX descriptor pools
  4470. * 1. regular sw tx descriptor pools (static pools)
  4471. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4472. * 3. TSO descriptor pools
  4473. *
  4474. * Return: QDF_STATUS_SUCCESS: success
  4475. * QDF_STATUS_E_RESOURCES: Error return
  4476. */
  4477. QDF_STATUS dp_soc_tx_desc_sw_pools_init(struct dp_soc *soc)
  4478. {
  4479. uint8_t num_pool;
  4480. uint32_t num_desc;
  4481. uint32_t num_ext_desc;
  4482. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4483. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4484. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4485. if (dp_tx_init_static_pools(soc, num_pool, num_desc))
  4486. goto fail1;
  4487. if (dp_tx_ext_desc_pool_init(soc, num_pool, num_ext_desc))
  4488. goto fail2;
  4489. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4490. return QDF_STATUS_SUCCESS;
  4491. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4492. goto fail3;
  4493. dp_tx_flow_control_init(soc);
  4494. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  4495. return QDF_STATUS_SUCCESS;
  4496. fail3:
  4497. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  4498. fail2:
  4499. dp_tx_deinit_static_pools(soc, num_pool);
  4500. fail1:
  4501. return QDF_STATUS_E_RESOURCES;
  4502. }
  4503. /**
  4504. * dp_tso_soc_attach() - Allocate and initialize TSO descriptors
  4505. * @txrx_soc: dp soc handle
  4506. *
  4507. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4508. * QDF_STATUS_E_FAILURE
  4509. */
  4510. QDF_STATUS dp_tso_soc_attach(struct cdp_soc_t *txrx_soc)
  4511. {
  4512. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4513. uint8_t num_pool;
  4514. uint32_t num_desc;
  4515. uint32_t num_ext_desc;
  4516. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4517. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4518. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4519. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4520. return QDF_STATUS_E_FAILURE;
  4521. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4522. return QDF_STATUS_E_FAILURE;
  4523. return QDF_STATUS_SUCCESS;
  4524. }
  4525. /**
  4526. * dp_tso_soc_detach() - de-initialize and free the TSO descriptors
  4527. * @txrx_soc: dp soc handle
  4528. *
  4529. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4530. */
  4531. QDF_STATUS dp_tso_soc_detach(struct cdp_soc_t *txrx_soc)
  4532. {
  4533. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4534. uint8_t num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4535. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  4536. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  4537. return QDF_STATUS_SUCCESS;
  4538. }