dp_ipa.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156
  1. /*
  2. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Ring index for WBM2SW2 release ring */
  32. #define IPA_TX_COMP_RING_IDX HAL_IPA_TX_COMP_RING_IDX
  33. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  34. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  35. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  36. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  37. * This causes back pressure, resulting in a FW crash.
  38. * By leaving some entries with no buffer attached, WBM will be able to write
  39. * to the ring, and from dumps we can figure out the buffer which is causing
  40. * this issue.
  41. */
  42. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  43. /**
  44. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  45. * @ix0_reg: reo destination ring IX0 value
  46. * @ix2_reg: reo destination ring IX2 value
  47. * @ix3_reg: reo destination ring IX3 value
  48. */
  49. struct dp_ipa_reo_remap_record {
  50. uint64_t timestamp;
  51. uint32_t ix0_reg;
  52. uint32_t ix2_reg;
  53. uint32_t ix3_reg;
  54. };
  55. #define REO_REMAP_HISTORY_SIZE 32
  56. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  57. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  58. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  59. {
  60. int next = qdf_atomic_inc_return(index);
  61. if (next == REO_REMAP_HISTORY_SIZE)
  62. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  63. return next % REO_REMAP_HISTORY_SIZE;
  64. }
  65. /**
  66. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  67. * @ix0_val: reo destination ring IX0 value
  68. * @ix2_val: reo destination ring IX2 value
  69. * @ix3_val: reo destination ring IX3 value
  70. *
  71. * Return: None
  72. */
  73. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  74. uint32_t ix3_val)
  75. {
  76. int idx = dp_ipa_reo_remap_record_index_next(
  77. &dp_ipa_reo_remap_history_index);
  78. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  79. record->timestamp = qdf_get_log_timestamp();
  80. record->ix0_reg = ix0_val;
  81. record->ix2_reg = ix2_val;
  82. record->ix3_reg = ix3_val;
  83. }
  84. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  85. qdf_nbuf_t nbuf,
  86. uint32_t size,
  87. bool create)
  88. {
  89. qdf_mem_info_t mem_map_table = {0};
  90. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  91. qdf_nbuf_get_frag_paddr(nbuf, 0),
  92. size);
  93. if (create)
  94. return qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  95. else
  96. return qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  97. }
  98. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  99. qdf_nbuf_t nbuf,
  100. uint32_t size,
  101. bool create)
  102. {
  103. struct dp_pdev *pdev;
  104. int i;
  105. for (i = 0; i < soc->pdev_count; i++) {
  106. pdev = soc->pdev_list[i];
  107. if (pdev && pdev->monitor_configured)
  108. return QDF_STATUS_SUCCESS;
  109. }
  110. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  111. !qdf_mem_smmu_s1_enabled(soc->osdev))
  112. return QDF_STATUS_SUCCESS;
  113. /**
  114. * Even if ipa pipes is disabled, but if it's unmap
  115. * operation and nbuf has done ipa smmu map before,
  116. * do ipa smmu unmap as well.
  117. */
  118. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  119. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  120. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  121. } else {
  122. return QDF_STATUS_SUCCESS;
  123. }
  124. }
  125. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  126. if (create) {
  127. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  128. } else {
  129. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  130. }
  131. return QDF_STATUS_E_INVAL;
  132. }
  133. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  134. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  135. }
  136. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  137. struct dp_soc *soc,
  138. struct dp_pdev *pdev,
  139. bool create)
  140. {
  141. uint32_t index;
  142. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  143. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  144. qdf_nbuf_t nbuf;
  145. uint32_t buf_len;
  146. if (!ipa_is_ready()) {
  147. dp_info("IPA is not READY");
  148. return 0;
  149. }
  150. for (index = 0; index < tx_buffer_cnt; index++) {
  151. nbuf = (qdf_nbuf_t)
  152. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  153. if (!nbuf)
  154. continue;
  155. buf_len = qdf_nbuf_get_data_len(nbuf);
  156. ret = __dp_ipa_handle_buf_smmu_mapping(
  157. soc, nbuf, buf_len, create);
  158. qdf_assert_always(!ret);
  159. }
  160. return ret;
  161. }
  162. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  163. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  164. struct dp_pdev *pdev,
  165. bool create)
  166. {
  167. struct rx_desc_pool *rx_pool;
  168. uint8_t pdev_id;
  169. uint32_t num_desc, page_id, offset, i;
  170. uint16_t num_desc_per_page;
  171. union dp_rx_desc_list_elem_t *rx_desc_elem;
  172. struct dp_rx_desc *rx_desc;
  173. qdf_nbuf_t nbuf;
  174. if (!qdf_ipa_is_ready())
  175. return QDF_STATUS_SUCCESS;
  176. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  177. return QDF_STATUS_SUCCESS;
  178. pdev_id = pdev->pdev_id;
  179. rx_pool = &soc->rx_desc_buf[pdev_id];
  180. qdf_spin_lock_bh(&rx_pool->lock);
  181. num_desc = rx_pool->pool_size;
  182. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  183. for (i = 0; i < num_desc; i++) {
  184. page_id = i / num_desc_per_page;
  185. offset = i % num_desc_per_page;
  186. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  187. break;
  188. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  189. rx_desc = &rx_desc_elem->rx_desc;
  190. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  191. continue;
  192. nbuf = rx_desc->nbuf;
  193. if (qdf_unlikely(create ==
  194. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  195. if (create) {
  196. DP_STATS_INC(soc,
  197. rx.err.ipa_smmu_map_dup, 1);
  198. } else {
  199. DP_STATS_INC(soc,
  200. rx.err.ipa_smmu_unmap_dup, 1);
  201. }
  202. continue;
  203. }
  204. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  205. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  206. rx_pool->buf_size, create);
  207. }
  208. qdf_spin_unlock_bh(&rx_pool->lock);
  209. return QDF_STATUS_SUCCESS;
  210. }
  211. #else
  212. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  213. struct dp_pdev *pdev,
  214. bool create)
  215. {
  216. struct rx_desc_pool *rx_pool;
  217. uint8_t pdev_id;
  218. qdf_nbuf_t nbuf;
  219. int i;
  220. if (!qdf_ipa_is_ready())
  221. return QDF_STATUS_SUCCESS;
  222. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  223. return QDF_STATUS_SUCCESS;
  224. pdev_id = pdev->pdev_id;
  225. rx_pool = &soc->rx_desc_buf[pdev_id];
  226. qdf_spin_lock_bh(&rx_pool->lock);
  227. for (i = 0; i < rx_pool->pool_size; i++) {
  228. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  229. rx_pool->array[i].rx_desc.unmapped)
  230. continue;
  231. nbuf = rx_pool->array[i].rx_desc.nbuf;
  232. if (qdf_unlikely(create ==
  233. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  234. if (create) {
  235. DP_STATS_INC(soc,
  236. rx.err.ipa_smmu_map_dup, 1);
  237. } else {
  238. DP_STATS_INC(soc,
  239. rx.err.ipa_smmu_unmap_dup, 1);
  240. }
  241. continue;
  242. }
  243. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  244. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  245. rx_pool->buf_size, create);
  246. }
  247. qdf_spin_unlock_bh(&rx_pool->lock);
  248. return QDF_STATUS_SUCCESS;
  249. }
  250. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  251. /**
  252. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  253. * @soc: data path instance
  254. * @pdev: core txrx pdev context
  255. *
  256. * Free allocated TX buffers with WBM SRNG
  257. *
  258. * Return: none
  259. */
  260. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  261. {
  262. int idx;
  263. qdf_nbuf_t nbuf;
  264. struct dp_ipa_resources *ipa_res;
  265. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  266. nbuf = (qdf_nbuf_t)
  267. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  268. if (!nbuf)
  269. continue;
  270. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  271. qdf_mem_dp_tx_skb_cnt_dec();
  272. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  273. qdf_nbuf_free(nbuf);
  274. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  275. (void *)NULL;
  276. }
  277. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  278. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  279. ipa_res = &pdev->ipa_resource;
  280. if (!ipa_res->is_db_ddr_mapped)
  281. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  282. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  283. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  284. }
  285. /**
  286. * dp_rx_ipa_uc_detach - free autonomy RX resources
  287. * @soc: data path instance
  288. * @pdev: core txrx pdev context
  289. *
  290. * This function will detach DP RX into main device context
  291. * will free DP Rx resources.
  292. *
  293. * Return: none
  294. */
  295. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  296. {
  297. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  298. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  299. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  300. }
  301. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  302. {
  303. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  304. return QDF_STATUS_SUCCESS;
  305. /* TX resource detach */
  306. dp_tx_ipa_uc_detach(soc, pdev);
  307. /* RX resource detach */
  308. dp_rx_ipa_uc_detach(soc, pdev);
  309. return QDF_STATUS_SUCCESS; /* success */
  310. }
  311. /**
  312. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  313. * @soc: data path instance
  314. * @pdev: Physical device handle
  315. *
  316. * Allocate TX buffer from non-cacheable memory
  317. * Attache allocated TX buffers with WBM SRNG
  318. *
  319. * Return: int
  320. */
  321. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  322. {
  323. uint32_t tx_buffer_count;
  324. uint32_t ring_base_align = 8;
  325. qdf_dma_addr_t buffer_paddr;
  326. struct hal_srng *wbm_srng = (struct hal_srng *)
  327. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  328. struct hal_srng_params srng_params;
  329. uint32_t paddr_lo;
  330. uint32_t paddr_hi;
  331. void *ring_entry;
  332. int num_entries;
  333. qdf_nbuf_t nbuf;
  334. int retval = QDF_STATUS_SUCCESS;
  335. int max_alloc_count = 0;
  336. /*
  337. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  338. * unsigned int uc_tx_buf_sz =
  339. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  340. */
  341. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  342. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  343. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  344. &srng_params);
  345. num_entries = srng_params.num_entries;
  346. max_alloc_count =
  347. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  348. if (max_alloc_count <= 0) {
  349. dp_err("incorrect value for buffer count %u", max_alloc_count);
  350. return -EINVAL;
  351. }
  352. dp_info("requested %d buffers to be posted to wbm ring",
  353. max_alloc_count);
  354. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  355. qdf_mem_malloc(num_entries *
  356. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  357. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  358. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  359. return -ENOMEM;
  360. }
  361. hal_srng_access_start_unlocked(soc->hal_soc,
  362. hal_srng_to_hal_ring_handle(wbm_srng));
  363. /*
  364. * Allocate Tx buffers as many as possible.
  365. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  366. * Populate Tx buffers into WBM2IPA ring
  367. * This initial buffer population will simulate H/W as source ring,
  368. * and update HP
  369. */
  370. for (tx_buffer_count = 0;
  371. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  372. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  373. if (!nbuf)
  374. break;
  375. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  376. hal_srng_to_hal_ring_handle(wbm_srng));
  377. if (!ring_entry) {
  378. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  379. "%s: Failed to get WBM ring entry",
  380. __func__);
  381. qdf_nbuf_free(nbuf);
  382. break;
  383. }
  384. qdf_nbuf_map_single(soc->osdev, nbuf,
  385. QDF_DMA_BIDIRECTIONAL);
  386. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  387. qdf_mem_dp_tx_skb_cnt_inc();
  388. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  389. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  390. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  391. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  392. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  393. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  394. HAL_WBM_SW0_BM_ID));
  395. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  396. = (void *)nbuf;
  397. }
  398. hal_srng_access_end_unlocked(soc->hal_soc,
  399. hal_srng_to_hal_ring_handle(wbm_srng));
  400. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  401. if (tx_buffer_count) {
  402. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  403. } else {
  404. dp_err("No IPA WDI TX buffer allocated!");
  405. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  406. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  407. retval = -ENOMEM;
  408. }
  409. return retval;
  410. }
  411. /**
  412. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  413. * @soc: data path instance
  414. * @pdev: core txrx pdev context
  415. *
  416. * This function will attach a DP RX instance into the main
  417. * device (SOC) context.
  418. *
  419. * Return: QDF_STATUS_SUCCESS: success
  420. * QDF_STATUS_E_RESOURCES: Error return
  421. */
  422. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  423. {
  424. return QDF_STATUS_SUCCESS;
  425. }
  426. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  427. {
  428. int error;
  429. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  430. return QDF_STATUS_SUCCESS;
  431. /* TX resource attach */
  432. error = dp_tx_ipa_uc_attach(soc, pdev);
  433. if (error) {
  434. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  435. "%s: DP IPA UC TX attach fail code %d",
  436. __func__, error);
  437. return error;
  438. }
  439. /* RX resource attach */
  440. error = dp_rx_ipa_uc_attach(soc, pdev);
  441. if (error) {
  442. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  443. "%s: DP IPA UC RX attach fail code %d",
  444. __func__, error);
  445. dp_tx_ipa_uc_detach(soc, pdev);
  446. return error;
  447. }
  448. return QDF_STATUS_SUCCESS; /* success */
  449. }
  450. /*
  451. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  452. * @soc: data path SoC handle
  453. *
  454. * Return: none
  455. */
  456. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  457. struct dp_pdev *pdev)
  458. {
  459. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  460. struct hal_srng *hal_srng;
  461. struct hal_srng_params srng_params;
  462. qdf_dma_addr_t hp_addr;
  463. unsigned long addr_offset, dev_base_paddr;
  464. uint32_t ix0;
  465. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  466. return QDF_STATUS_SUCCESS;
  467. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  468. hal_srng = (struct hal_srng *)
  469. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  470. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  471. hal_srng_to_hal_ring_handle(hal_srng),
  472. &srng_params);
  473. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  474. srng_params.ring_base_paddr;
  475. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  476. srng_params.ring_base_vaddr;
  477. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  478. (srng_params.num_entries * srng_params.entry_size) << 2;
  479. /*
  480. * For the register backed memory addresses, use the scn->mem_pa to
  481. * calculate the physical address of the shadow registers
  482. */
  483. dev_base_paddr =
  484. (unsigned long)
  485. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  486. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  487. (unsigned long)(hal_soc->dev_base_addr);
  488. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  489. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  490. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  491. (unsigned int)addr_offset,
  492. (unsigned int)dev_base_paddr,
  493. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  494. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  495. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  496. srng_params.num_entries,
  497. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  498. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  499. hal_srng = (struct hal_srng *)
  500. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  501. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  502. hal_srng_to_hal_ring_handle(hal_srng),
  503. &srng_params);
  504. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  505. srng_params.ring_base_paddr;
  506. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  507. srng_params.ring_base_vaddr;
  508. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  509. (srng_params.num_entries * srng_params.entry_size) << 2;
  510. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  511. (unsigned long)(hal_soc->dev_base_addr);
  512. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  513. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  514. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  515. (unsigned int)addr_offset,
  516. (unsigned int)dev_base_paddr,
  517. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  518. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  519. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  520. srng_params.num_entries,
  521. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  522. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  523. hal_srng = (struct hal_srng *)
  524. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  525. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  526. hal_srng_to_hal_ring_handle(hal_srng),
  527. &srng_params);
  528. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  529. srng_params.ring_base_paddr;
  530. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  531. srng_params.ring_base_vaddr;
  532. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  533. (srng_params.num_entries * srng_params.entry_size) << 2;
  534. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  535. (unsigned long)(hal_soc->dev_base_addr);
  536. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  537. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  538. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  539. (unsigned int)addr_offset,
  540. (unsigned int)dev_base_paddr,
  541. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  542. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  543. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  544. srng_params.num_entries,
  545. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  546. hal_srng = (struct hal_srng *)
  547. pdev->rx_refill_buf_ring2.hal_srng;
  548. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  549. hal_srng_to_hal_ring_handle(hal_srng),
  550. &srng_params);
  551. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  552. srng_params.ring_base_paddr;
  553. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  554. srng_params.ring_base_vaddr;
  555. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  556. (srng_params.num_entries * srng_params.entry_size) << 2;
  557. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  558. hal_srng_to_hal_ring_handle(hal_srng));
  559. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  560. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  561. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  562. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  563. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  564. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  565. srng_params.num_entries,
  566. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  567. /*
  568. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  569. * DESTINATION_RING_CTRL_IX_0.
  570. */
  571. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  572. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  573. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  574. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  575. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  576. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  577. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  578. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  579. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  580. return 0;
  581. }
  582. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  583. qdf_shared_mem_t *shared_mem,
  584. void *cpu_addr,
  585. qdf_dma_addr_t dma_addr,
  586. uint32_t size)
  587. {
  588. qdf_dma_addr_t paddr;
  589. int ret;
  590. shared_mem->vaddr = cpu_addr;
  591. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  592. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  593. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  594. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  595. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  596. shared_mem->vaddr, dma_addr, size);
  597. if (ret) {
  598. dp_err("Unable to get DMA sgtable");
  599. return QDF_STATUS_E_NOMEM;
  600. }
  601. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  602. return QDF_STATUS_SUCCESS;
  603. }
  604. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  605. {
  606. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  607. struct dp_pdev *pdev =
  608. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  609. struct dp_ipa_resources *ipa_res;
  610. if (!pdev) {
  611. dp_err("Invalid instance");
  612. return QDF_STATUS_E_FAILURE;
  613. }
  614. ipa_res = &pdev->ipa_resource;
  615. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  616. return QDF_STATUS_SUCCESS;
  617. ipa_res->tx_num_alloc_buffer =
  618. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  619. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  620. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  621. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  622. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  623. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  624. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  625. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  626. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  627. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  628. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  629. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  630. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  631. dp_ipa_get_shared_mem_info(
  632. soc->osdev, &ipa_res->rx_refill_ring,
  633. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  634. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  635. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  636. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  637. !qdf_mem_get_dma_addr(soc->osdev,
  638. &ipa_res->tx_comp_ring.mem_info) ||
  639. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  640. !qdf_mem_get_dma_addr(soc->osdev,
  641. &ipa_res->rx_refill_ring.mem_info))
  642. return QDF_STATUS_E_FAILURE;
  643. return QDF_STATUS_SUCCESS;
  644. }
  645. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  646. {
  647. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  648. struct dp_pdev *pdev =
  649. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  650. struct dp_ipa_resources *ipa_res;
  651. struct hal_srng *wbm_srng = (struct hal_srng *)
  652. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  653. struct hal_srng *reo_srng = (struct hal_srng *)
  654. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  655. uint32_t tx_comp_doorbell_dmaaddr;
  656. uint32_t rx_ready_doorbell_dmaaddr;
  657. if (!pdev) {
  658. dp_err("Invalid instance");
  659. return QDF_STATUS_E_FAILURE;
  660. }
  661. ipa_res = &pdev->ipa_resource;
  662. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  663. return QDF_STATUS_SUCCESS;
  664. if (ipa_res->is_db_ddr_mapped)
  665. ipa_res->tx_comp_doorbell_vaddr =
  666. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  667. else
  668. ipa_res->tx_comp_doorbell_vaddr =
  669. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  670. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  671. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  672. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  673. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  674. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  675. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  676. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  677. }
  678. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  679. dp_info("paddr %pK vaddr %pK",
  680. (void *)ipa_res->tx_comp_doorbell_paddr,
  681. (void *)ipa_res->tx_comp_doorbell_vaddr);
  682. /*
  683. * For RX, REO module on Napier/Hastings does reordering on incoming
  684. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  685. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  686. * to IPA.
  687. * Set the doorbell addr for the REO ring.
  688. */
  689. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  690. return QDF_STATUS_SUCCESS;
  691. }
  692. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  693. uint8_t *op_msg)
  694. {
  695. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  696. struct dp_pdev *pdev =
  697. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  698. if (!pdev) {
  699. dp_err("Invalid instance");
  700. return QDF_STATUS_E_FAILURE;
  701. }
  702. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  703. return QDF_STATUS_SUCCESS;
  704. if (pdev->ipa_uc_op_cb) {
  705. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  706. } else {
  707. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  708. "%s: IPA callback function is not registered", __func__);
  709. qdf_mem_free(op_msg);
  710. return QDF_STATUS_E_FAILURE;
  711. }
  712. return QDF_STATUS_SUCCESS;
  713. }
  714. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  715. ipa_uc_op_cb_type op_cb,
  716. void *usr_ctxt)
  717. {
  718. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  719. struct dp_pdev *pdev =
  720. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  721. if (!pdev) {
  722. dp_err("Invalid instance");
  723. return QDF_STATUS_E_FAILURE;
  724. }
  725. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  726. return QDF_STATUS_SUCCESS;
  727. pdev->ipa_uc_op_cb = op_cb;
  728. pdev->usr_ctxt = usr_ctxt;
  729. return QDF_STATUS_SUCCESS;
  730. }
  731. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  732. {
  733. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  734. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  735. if (!pdev) {
  736. dp_err("Invalid instance");
  737. return;
  738. }
  739. dp_debug("Deregister OP handler callback");
  740. pdev->ipa_uc_op_cb = NULL;
  741. pdev->usr_ctxt = NULL;
  742. }
  743. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  744. {
  745. /* TBD */
  746. return QDF_STATUS_SUCCESS;
  747. }
  748. /**
  749. * dp_tx_send_ipa_data_frame() - send IPA data frame
  750. * @soc_hdl: datapath soc handle
  751. * @vdev_id: id of the virtual device
  752. * @skb: skb to transmit
  753. *
  754. * Return: skb/ NULL is for success
  755. */
  756. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  757. qdf_nbuf_t skb)
  758. {
  759. qdf_nbuf_t ret;
  760. /* Terminate the (single-element) list of tx frames */
  761. qdf_nbuf_set_next(skb, NULL);
  762. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  763. if (ret) {
  764. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  765. "%s: Failed to tx", __func__);
  766. return ret;
  767. }
  768. return NULL;
  769. }
  770. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  771. {
  772. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  773. struct dp_pdev *pdev =
  774. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  775. uint32_t ix0;
  776. uint32_t ix2;
  777. if (!pdev) {
  778. dp_err("Invalid instance");
  779. return QDF_STATUS_E_FAILURE;
  780. }
  781. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  782. return QDF_STATUS_SUCCESS;
  783. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  784. return QDF_STATUS_E_AGAIN;
  785. /* Call HAL API to remap REO rings to REO2IPA ring */
  786. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  787. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 1) |
  788. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 2) |
  789. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 3) |
  790. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 4) |
  791. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  792. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  793. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  794. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  795. ix2 = HAL_REO_REMAP_IX2(REO_REMAP_SW4, 16) |
  796. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 17) |
  797. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 18) |
  798. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 19) |
  799. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 20) |
  800. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 21) |
  801. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 22) |
  802. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 23);
  803. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  804. &ix2, &ix2);
  805. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  806. } else {
  807. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  808. NULL, NULL);
  809. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  810. }
  811. return QDF_STATUS_SUCCESS;
  812. }
  813. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  814. {
  815. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  816. struct dp_pdev *pdev =
  817. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  818. uint32_t ix0;
  819. uint32_t ix2;
  820. uint32_t ix3;
  821. if (!pdev) {
  822. dp_err("Invalid instance");
  823. return QDF_STATUS_E_FAILURE;
  824. }
  825. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  826. return QDF_STATUS_SUCCESS;
  827. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  828. return QDF_STATUS_E_AGAIN;
  829. /* Call HAL API to remap REO rings to REO2IPA ring */
  830. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  831. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  832. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  833. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  834. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  835. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  836. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  837. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  838. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  839. dp_reo_remap_config(soc, &ix2, &ix3);
  840. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  841. &ix2, &ix3);
  842. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  843. } else {
  844. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  845. NULL, NULL);
  846. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  847. }
  848. return QDF_STATUS_SUCCESS;
  849. }
  850. /* This should be configurable per H/W configuration enable status */
  851. #define L3_HEADER_PADDING 2
  852. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  853. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  854. static inline void dp_setup_mcc_sys_pipes(
  855. qdf_ipa_sys_connect_params_t *sys_in,
  856. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  857. {
  858. /* Setup MCC sys pipe */
  859. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  860. DP_IPA_MAX_IFACE;
  861. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  862. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  863. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  864. }
  865. #else
  866. static inline void dp_setup_mcc_sys_pipes(
  867. qdf_ipa_sys_connect_params_t *sys_in,
  868. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  869. {
  870. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  871. }
  872. #endif
  873. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  874. struct dp_ipa_resources *ipa_res,
  875. qdf_ipa_wdi_pipe_setup_info_t *tx,
  876. bool over_gsi)
  877. {
  878. struct tcl_data_cmd *tcl_desc_ptr;
  879. uint8_t *desc_addr;
  880. uint32_t desc_size;
  881. if (over_gsi)
  882. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  883. else
  884. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  885. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  886. qdf_mem_get_dma_addr(soc->osdev,
  887. &ipa_res->tx_comp_ring.mem_info);
  888. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  889. qdf_mem_get_dma_size(soc->osdev,
  890. &ipa_res->tx_comp_ring.mem_info);
  891. /* WBM Tail Pointer Address */
  892. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  893. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  894. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  895. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  896. qdf_mem_get_dma_addr(soc->osdev,
  897. &ipa_res->tx_ring.mem_info);
  898. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  899. qdf_mem_get_dma_size(soc->osdev,
  900. &ipa_res->tx_ring.mem_info);
  901. /* TCL Head Pointer Address */
  902. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  903. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  904. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  905. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  906. ipa_res->tx_num_alloc_buffer;
  907. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  908. /* Preprogram TCL descriptor */
  909. desc_addr =
  910. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  911. desc_size = sizeof(struct tcl_data_cmd);
  912. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  913. tcl_desc_ptr = (struct tcl_data_cmd *)
  914. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  915. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  916. HAL_RX_BUF_RBM_SW2_BM;
  917. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  918. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  919. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  920. }
  921. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  922. struct dp_ipa_resources *ipa_res,
  923. qdf_ipa_wdi_pipe_setup_info_t *rx,
  924. bool over_gsi)
  925. {
  926. if (over_gsi)
  927. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  928. IPA_CLIENT_WLAN2_PROD;
  929. else
  930. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  931. IPA_CLIENT_WLAN1_PROD;
  932. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  933. qdf_mem_get_dma_addr(soc->osdev,
  934. &ipa_res->rx_rdy_ring.mem_info);
  935. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  936. qdf_mem_get_dma_size(soc->osdev,
  937. &ipa_res->rx_rdy_ring.mem_info);
  938. /* REO Tail Pointer Address */
  939. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  940. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  941. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  942. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  943. qdf_mem_get_dma_addr(soc->osdev,
  944. &ipa_res->rx_refill_ring.mem_info);
  945. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  946. qdf_mem_get_dma_size(soc->osdev,
  947. &ipa_res->rx_refill_ring.mem_info);
  948. /* FW Head Pointer Address */
  949. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  950. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  951. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  952. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  953. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  954. }
  955. static void
  956. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  957. struct dp_ipa_resources *ipa_res,
  958. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  959. bool over_gsi)
  960. {
  961. struct tcl_data_cmd *tcl_desc_ptr;
  962. uint8_t *desc_addr;
  963. uint32_t desc_size;
  964. if (over_gsi)
  965. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  966. IPA_CLIENT_WLAN2_CONS;
  967. else
  968. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  969. IPA_CLIENT_WLAN1_CONS;
  970. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  971. &ipa_res->tx_comp_ring.sgtable,
  972. sizeof(sgtable_t));
  973. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  974. qdf_mem_get_dma_size(soc->osdev,
  975. &ipa_res->tx_comp_ring.mem_info);
  976. /* WBM Tail Pointer Address */
  977. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  978. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  979. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  980. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  981. &ipa_res->tx_ring.sgtable,
  982. sizeof(sgtable_t));
  983. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  984. qdf_mem_get_dma_size(soc->osdev,
  985. &ipa_res->tx_ring.mem_info);
  986. /* TCL Head Pointer Address */
  987. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  988. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  989. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  990. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  991. ipa_res->tx_num_alloc_buffer;
  992. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  993. /* Preprogram TCL descriptor */
  994. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  995. tx_smmu);
  996. desc_size = sizeof(struct tcl_data_cmd);
  997. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  998. tcl_desc_ptr = (struct tcl_data_cmd *)
  999. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  1000. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1001. HAL_RX_BUF_RBM_SW2_BM;
  1002. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1003. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1004. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1005. }
  1006. static void
  1007. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1008. struct dp_ipa_resources *ipa_res,
  1009. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1010. bool over_gsi)
  1011. {
  1012. if (over_gsi)
  1013. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1014. IPA_CLIENT_WLAN2_PROD;
  1015. else
  1016. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1017. IPA_CLIENT_WLAN1_PROD;
  1018. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1019. &ipa_res->rx_rdy_ring.sgtable,
  1020. sizeof(sgtable_t));
  1021. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1022. qdf_mem_get_dma_size(soc->osdev,
  1023. &ipa_res->rx_rdy_ring.mem_info);
  1024. /* REO Tail Pointer Address */
  1025. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1026. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1027. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1028. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1029. &ipa_res->rx_refill_ring.sgtable,
  1030. sizeof(sgtable_t));
  1031. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1032. qdf_mem_get_dma_size(soc->osdev,
  1033. &ipa_res->rx_refill_ring.mem_info);
  1034. /* FW Head Pointer Address */
  1035. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1036. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1037. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1038. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1039. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  1040. }
  1041. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1042. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1043. void *ipa_wdi_meter_notifier_cb,
  1044. uint32_t ipa_desc_size, void *ipa_priv,
  1045. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1046. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1047. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  1048. {
  1049. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1050. struct dp_pdev *pdev =
  1051. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1052. struct dp_ipa_resources *ipa_res;
  1053. qdf_ipa_ep_cfg_t *tx_cfg;
  1054. qdf_ipa_ep_cfg_t *rx_cfg;
  1055. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1056. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1057. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1058. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  1059. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1060. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1061. int ret;
  1062. if (!pdev) {
  1063. dp_err("Invalid instance");
  1064. return QDF_STATUS_E_FAILURE;
  1065. }
  1066. ipa_res = &pdev->ipa_resource;
  1067. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1068. return QDF_STATUS_SUCCESS;
  1069. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1070. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1071. if (is_smmu_enabled)
  1072. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  1073. else
  1074. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  1075. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  1076. /* TX PIPE */
  1077. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  1078. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  1079. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1080. } else {
  1081. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1082. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1083. }
  1084. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1085. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1086. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1087. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1088. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1089. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1090. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1091. /**
  1092. * Transfer Ring: WBM Ring
  1093. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1094. * Event Ring: TCL ring
  1095. * Event Ring Doorbell PA: TCL Head Pointer Address
  1096. */
  1097. if (is_smmu_enabled)
  1098. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1099. else
  1100. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1101. /* RX PIPE */
  1102. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  1103. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  1104. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1105. } else {
  1106. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1107. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1108. }
  1109. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1110. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1111. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1112. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1113. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1114. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1115. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1116. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1117. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1118. /**
  1119. * Transfer Ring: REO Ring
  1120. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1121. * Event Ring: FW ring
  1122. * Event Ring Doorbell PA: FW Head Pointer Address
  1123. */
  1124. if (is_smmu_enabled)
  1125. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1126. else
  1127. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1128. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1129. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1130. /* Connect WDI IPA PIPEs */
  1131. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1132. if (ret) {
  1133. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1134. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1135. __func__, ret);
  1136. return QDF_STATUS_E_FAILURE;
  1137. }
  1138. /* IPA uC Doorbell registers */
  1139. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1140. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1141. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1142. ipa_res->tx_comp_doorbell_paddr =
  1143. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1144. ipa_res->rx_ready_doorbell_paddr =
  1145. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1146. ipa_res->is_db_ddr_mapped =
  1147. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1148. soc->ipa_first_tx_db_access = true;
  1149. return QDF_STATUS_SUCCESS;
  1150. }
  1151. /**
  1152. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1153. * @ifname: Interface name
  1154. * @mac_addr: Interface MAC address
  1155. * @prod_client: IPA prod client type
  1156. * @cons_client: IPA cons client type
  1157. * @session_id: Session ID
  1158. * @is_ipv6_enabled: Is IPV6 enabled or not
  1159. *
  1160. * Return: QDF_STATUS
  1161. */
  1162. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1163. qdf_ipa_client_type_t prod_client,
  1164. qdf_ipa_client_type_t cons_client,
  1165. uint8_t session_id, bool is_ipv6_enabled)
  1166. {
  1167. qdf_ipa_wdi_reg_intf_in_params_t in;
  1168. qdf_ipa_wdi_hdr_info_t hdr_info;
  1169. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1170. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1171. int ret = -EINVAL;
  1172. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1173. QDF_MAC_ADDR_REF(mac_addr));
  1174. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1175. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1176. /* IPV4 header */
  1177. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1178. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1179. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1180. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1181. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1182. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1183. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1184. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1185. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1186. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1187. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1188. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1189. htonl(session_id << 16);
  1190. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1191. /* IPV6 header */
  1192. if (is_ipv6_enabled) {
  1193. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1194. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1195. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1196. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1197. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1198. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1199. }
  1200. dp_debug("registering for session_id: %u", session_id);
  1201. ret = qdf_ipa_wdi_reg_intf(&in);
  1202. if (ret) {
  1203. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1204. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1205. __func__, ret);
  1206. return QDF_STATUS_E_FAILURE;
  1207. }
  1208. return QDF_STATUS_SUCCESS;
  1209. }
  1210. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1211. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1212. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1213. void *ipa_wdi_meter_notifier_cb,
  1214. uint32_t ipa_desc_size, void *ipa_priv,
  1215. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1216. uint32_t *rx_pipe_handle)
  1217. {
  1218. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1219. struct dp_pdev *pdev =
  1220. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1221. struct dp_ipa_resources *ipa_res;
  1222. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1223. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1224. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1225. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1226. struct tcl_data_cmd *tcl_desc_ptr;
  1227. uint8_t *desc_addr;
  1228. uint32_t desc_size;
  1229. int ret;
  1230. if (!pdev) {
  1231. dp_err("Invalid instance");
  1232. return QDF_STATUS_E_FAILURE;
  1233. }
  1234. ipa_res = &pdev->ipa_resource;
  1235. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1236. return QDF_STATUS_SUCCESS;
  1237. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1238. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1239. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1240. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1241. /* TX PIPE */
  1242. /**
  1243. * Transfer Ring: WBM Ring
  1244. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1245. * Event Ring: TCL ring
  1246. * Event Ring Doorbell PA: TCL Head Pointer Address
  1247. */
  1248. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1249. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1250. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1251. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1252. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1253. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1254. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1255. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1256. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1257. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1258. ipa_res->tx_comp_ring_base_paddr;
  1259. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1260. ipa_res->tx_comp_ring_size;
  1261. /* WBM Tail Pointer Address */
  1262. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1263. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1264. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1265. ipa_res->tx_ring_base_paddr;
  1266. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1267. /* TCL Head Pointer Address */
  1268. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1269. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1270. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1271. ipa_res->tx_num_alloc_buffer;
  1272. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1273. /* Preprogram TCL descriptor */
  1274. desc_addr =
  1275. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1276. desc_size = sizeof(struct tcl_data_cmd);
  1277. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1278. tcl_desc_ptr = (struct tcl_data_cmd *)
  1279. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1280. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1281. HAL_RX_BUF_RBM_SW2_BM;
  1282. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1283. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1284. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1285. /* RX PIPE */
  1286. /**
  1287. * Transfer Ring: REO Ring
  1288. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1289. * Event Ring: FW ring
  1290. * Event Ring Doorbell PA: FW Head Pointer Address
  1291. */
  1292. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1293. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1294. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1295. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1296. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1297. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1298. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1299. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1300. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1301. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1302. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1303. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1304. ipa_res->rx_rdy_ring_base_paddr;
  1305. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1306. ipa_res->rx_rdy_ring_size;
  1307. /* REO Tail Pointer Address */
  1308. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1309. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1310. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1311. ipa_res->rx_refill_ring_base_paddr;
  1312. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1313. ipa_res->rx_refill_ring_size;
  1314. /* FW Head Pointer Address */
  1315. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1316. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1317. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1318. L3_HEADER_PADDING;
  1319. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1320. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1321. /* Connect WDI IPA PIPE */
  1322. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1323. if (ret) {
  1324. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1325. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1326. __func__, ret);
  1327. return QDF_STATUS_E_FAILURE;
  1328. }
  1329. /* IPA uC Doorbell registers */
  1330. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1331. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1332. __func__,
  1333. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1334. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1335. ipa_res->tx_comp_doorbell_paddr =
  1336. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1337. ipa_res->tx_comp_doorbell_vaddr =
  1338. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1339. ipa_res->rx_ready_doorbell_paddr =
  1340. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1341. soc->ipa_first_tx_db_access = true;
  1342. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1343. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1344. __func__,
  1345. "transfer_ring_base_pa",
  1346. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1347. "transfer_ring_size",
  1348. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1349. "transfer_ring_doorbell_pa",
  1350. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1351. "event_ring_base_pa",
  1352. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1353. "event_ring_size",
  1354. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1355. "event_ring_doorbell_pa",
  1356. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1357. "num_pkt_buffers",
  1358. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1359. "tx_comp_doorbell_paddr",
  1360. (void *)ipa_res->tx_comp_doorbell_paddr);
  1361. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1362. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1363. __func__,
  1364. "transfer_ring_base_pa",
  1365. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1366. "transfer_ring_size",
  1367. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1368. "transfer_ring_doorbell_pa",
  1369. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1370. "event_ring_base_pa",
  1371. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1372. "event_ring_size",
  1373. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1374. "event_ring_doorbell_pa",
  1375. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1376. "num_pkt_buffers",
  1377. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1378. "tx_comp_doorbell_paddr",
  1379. (void *)ipa_res->rx_ready_doorbell_paddr);
  1380. return QDF_STATUS_SUCCESS;
  1381. }
  1382. /**
  1383. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1384. * @ifname: Interface name
  1385. * @mac_addr: Interface MAC address
  1386. * @prod_client: IPA prod client type
  1387. * @cons_client: IPA cons client type
  1388. * @session_id: Session ID
  1389. * @is_ipv6_enabled: Is IPV6 enabled or not
  1390. *
  1391. * Return: QDF_STATUS
  1392. */
  1393. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1394. qdf_ipa_client_type_t prod_client,
  1395. qdf_ipa_client_type_t cons_client,
  1396. uint8_t session_id, bool is_ipv6_enabled)
  1397. {
  1398. qdf_ipa_wdi_reg_intf_in_params_t in;
  1399. qdf_ipa_wdi_hdr_info_t hdr_info;
  1400. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1401. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1402. int ret = -EINVAL;
  1403. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1404. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  1405. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  1406. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1407. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1408. /* IPV4 header */
  1409. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1410. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1411. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1412. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1413. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1414. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1415. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1416. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1417. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1418. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1419. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1420. htonl(session_id << 16);
  1421. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1422. /* IPV6 header */
  1423. if (is_ipv6_enabled) {
  1424. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1425. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1426. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1427. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1428. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1429. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1430. }
  1431. ret = qdf_ipa_wdi_reg_intf(&in);
  1432. if (ret) {
  1433. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1434. ret);
  1435. return QDF_STATUS_E_FAILURE;
  1436. }
  1437. return QDF_STATUS_SUCCESS;
  1438. }
  1439. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1440. /**
  1441. * dp_ipa_cleanup() - Disconnect IPA pipes
  1442. * @soc_hdl: dp soc handle
  1443. * @pdev_id: dp pdev id
  1444. * @tx_pipe_handle: Tx pipe handle
  1445. * @rx_pipe_handle: Rx pipe handle
  1446. *
  1447. * Return: QDF_STATUS
  1448. */
  1449. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1450. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1451. {
  1452. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1453. QDF_STATUS status = QDF_STATUS_SUCCESS;
  1454. struct dp_ipa_resources *ipa_res;
  1455. struct dp_pdev *pdev;
  1456. int ret;
  1457. ret = qdf_ipa_wdi_disconn_pipes();
  1458. if (ret) {
  1459. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1460. ret);
  1461. status = QDF_STATUS_E_FAILURE;
  1462. }
  1463. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1464. if (qdf_unlikely(!pdev)) {
  1465. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  1466. status = QDF_STATUS_E_FAILURE;
  1467. goto exit;
  1468. }
  1469. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  1470. ipa_res = &pdev->ipa_resource;
  1471. /* unmap has to be the reverse order of smmu map */
  1472. ret = pld_smmu_unmap(soc->osdev->dev,
  1473. ipa_res->rx_ready_doorbell_paddr,
  1474. sizeof(uint32_t));
  1475. if (ret)
  1476. dp_err_rl("IPA RX DB smmu unmap failed");
  1477. ret = pld_smmu_unmap(soc->osdev->dev,
  1478. ipa_res->tx_comp_doorbell_paddr,
  1479. sizeof(uint32_t));
  1480. if (ret)
  1481. dp_err_rl("IPA TX DB smmu unmap failed");
  1482. }
  1483. exit:
  1484. return status;
  1485. }
  1486. /**
  1487. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1488. * @ifname: Interface name
  1489. * @is_ipv6_enabled: Is IPV6 enabled or not
  1490. *
  1491. * Return: QDF_STATUS
  1492. */
  1493. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1494. {
  1495. int ret;
  1496. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1497. if (ret) {
  1498. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1499. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1500. __func__, ret);
  1501. return QDF_STATUS_E_FAILURE;
  1502. }
  1503. return QDF_STATUS_SUCCESS;
  1504. }
  1505. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1506. {
  1507. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1508. struct dp_pdev *pdev =
  1509. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1510. struct hal_srng *wbm_srng = (struct hal_srng *)
  1511. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1512. struct dp_ipa_resources *ipa_res;
  1513. QDF_STATUS result;
  1514. if (!pdev) {
  1515. dp_err("Invalid instance");
  1516. return QDF_STATUS_E_FAILURE;
  1517. }
  1518. ipa_res = &pdev->ipa_resource;
  1519. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  1520. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1521. result = qdf_ipa_wdi_enable_pipes();
  1522. if (result) {
  1523. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1524. "%s: Enable WDI PIPE fail, code %d",
  1525. __func__, result);
  1526. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1527. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1528. return QDF_STATUS_E_FAILURE;
  1529. }
  1530. if (soc->ipa_first_tx_db_access) {
  1531. hal_srng_dst_init_hp(
  1532. soc->hal_soc, wbm_srng,
  1533. ipa_res->tx_comp_doorbell_vaddr);
  1534. soc->ipa_first_tx_db_access = false;
  1535. }
  1536. return QDF_STATUS_SUCCESS;
  1537. }
  1538. #ifdef DEVICE_FORCE_WAKE_ENABLED
  1539. /*
  1540. * dp_ipa_get_tx_comp_pending_check() - Check if tx completions are pending.
  1541. * @soc: DP pdev Context
  1542. *
  1543. * Ring full condition is checked to find if buffers are left for
  1544. * processing as host only allocates buffers in this ring and IPA HW processes
  1545. * the buffer.
  1546. *
  1547. * Return: True if tx completions are pending
  1548. */
  1549. static bool dp_ipa_get_tx_comp_pending_check(struct dp_soc *soc)
  1550. {
  1551. struct dp_srng *tx_comp_ring =
  1552. &soc->tx_comp_ring[IPA_TX_COMP_RING_IDX];
  1553. uint32_t hp, tp, entry_size, buf_cnt;
  1554. hal_get_hw_hptp(soc->hal_soc, tx_comp_ring->hal_srng, &hp, &tp,
  1555. WBM2SW_RELEASE);
  1556. entry_size = hal_srng_get_entrysize(soc->hal_soc, WBM2SW_RELEASE) >> 2;
  1557. if (hp > tp)
  1558. buf_cnt = (hp - tp) / entry_size;
  1559. else
  1560. buf_cnt = (tx_comp_ring->num_entries - tp + hp) / entry_size;
  1561. return (soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt != buf_cnt);
  1562. }
  1563. #endif
  1564. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1565. {
  1566. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1567. struct dp_pdev *pdev =
  1568. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1569. int timeout = TX_COMP_DRAIN_WAIT_TIMEOUT_MS;
  1570. QDF_STATUS result;
  1571. if (!pdev) {
  1572. dp_err("Invalid instance");
  1573. return QDF_STATUS_E_FAILURE;
  1574. }
  1575. /*
  1576. * The tx completions pending check will trigger register read
  1577. * for HP and TP of wbm2sw2 ring. There is a possibility for
  1578. * these reg read to cause a NOC error if UMAC is in low power
  1579. * state. The WAR is to sleep for the drain timeout without checking
  1580. * for the pending tx completions. This WAR can be replaced with
  1581. * poll logic for HP/TP difference once force wake is in place.
  1582. */
  1583. #ifdef DEVICE_FORCE_WAKE_ENABLED
  1584. while (dp_ipa_get_tx_comp_pending_check(soc)) {
  1585. qdf_sleep(TX_COMP_DRAIN_WAIT_MS);
  1586. timeout -= TX_COMP_DRAIN_WAIT_MS;
  1587. if (timeout <= 0) {
  1588. dp_err("Tx completions pending. Force Disabling pipes");
  1589. break;
  1590. }
  1591. }
  1592. #else
  1593. qdf_sleep(timeout);
  1594. #endif
  1595. result = qdf_ipa_wdi_disable_pipes();
  1596. if (result) {
  1597. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1598. "%s: Disable WDI PIPE fail, code %d",
  1599. __func__, result);
  1600. qdf_assert_always(0);
  1601. return QDF_STATUS_E_FAILURE;
  1602. }
  1603. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1604. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1605. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1606. }
  1607. /**
  1608. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1609. * @client: Client type
  1610. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1611. *
  1612. * Return: QDF_STATUS
  1613. */
  1614. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1615. {
  1616. qdf_ipa_wdi_perf_profile_t profile;
  1617. QDF_STATUS result;
  1618. profile.client = client;
  1619. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1620. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1621. if (result) {
  1622. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1623. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1624. __func__, result);
  1625. return QDF_STATUS_E_FAILURE;
  1626. }
  1627. return QDF_STATUS_SUCCESS;
  1628. }
  1629. /**
  1630. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1631. * @pdev: pdev
  1632. * @vdev: vdev
  1633. * @nbuf: skb
  1634. *
  1635. * Return: nbuf if TX fails and NULL if TX succeeds
  1636. */
  1637. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1638. struct dp_vdev *vdev,
  1639. qdf_nbuf_t nbuf)
  1640. {
  1641. struct dp_peer *vdev_peer;
  1642. uint16_t len;
  1643. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  1644. if (qdf_unlikely(!vdev_peer))
  1645. return nbuf;
  1646. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1647. len = qdf_nbuf_len(nbuf);
  1648. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  1649. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1650. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  1651. return nbuf;
  1652. }
  1653. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1654. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  1655. return NULL;
  1656. }
  1657. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1658. qdf_nbuf_t nbuf, bool *fwd_success)
  1659. {
  1660. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1661. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  1662. DP_MOD_ID_IPA);
  1663. struct dp_pdev *pdev;
  1664. struct dp_peer *da_peer;
  1665. struct dp_peer *sa_peer;
  1666. qdf_nbuf_t nbuf_copy;
  1667. uint8_t da_is_bcmc;
  1668. struct ethhdr *eh;
  1669. bool status = false;
  1670. *fwd_success = false; /* set default as failure */
  1671. /*
  1672. * WDI 3.0 skb->cb[] info from IPA driver
  1673. * skb->cb[0] = vdev_id
  1674. * skb->cb[1].bit#1 = da_is_bcmc
  1675. */
  1676. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1677. if (qdf_unlikely(!vdev))
  1678. return false;
  1679. pdev = vdev->pdev;
  1680. if (qdf_unlikely(!pdev))
  1681. goto out;
  1682. /* no fwd for station mode and just pass up to stack */
  1683. if (vdev->opmode == wlan_op_mode_sta)
  1684. goto out;
  1685. if (da_is_bcmc) {
  1686. nbuf_copy = qdf_nbuf_copy(nbuf);
  1687. if (!nbuf_copy)
  1688. goto out;
  1689. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1690. qdf_nbuf_free(nbuf_copy);
  1691. else
  1692. *fwd_success = true;
  1693. /* return false to pass original pkt up to stack */
  1694. goto out;
  1695. }
  1696. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1697. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1698. goto out;
  1699. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  1700. DP_MOD_ID_IPA);
  1701. if (!da_peer)
  1702. goto out;
  1703. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  1704. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  1705. DP_MOD_ID_IPA);
  1706. if (!sa_peer)
  1707. goto out;
  1708. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  1709. /*
  1710. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1711. * Need to add skb to internal tracking table to avoid nbuf memory
  1712. * leak check for unallocated skb.
  1713. */
  1714. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1715. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1716. qdf_nbuf_free(nbuf);
  1717. else
  1718. *fwd_success = true;
  1719. status = true;
  1720. out:
  1721. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  1722. return status;
  1723. }
  1724. #ifdef MDM_PLATFORM
  1725. bool dp_ipa_is_mdm_platform(void)
  1726. {
  1727. return true;
  1728. }
  1729. #else
  1730. bool dp_ipa_is_mdm_platform(void)
  1731. {
  1732. return false;
  1733. }
  1734. #endif
  1735. /**
  1736. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  1737. * @soc: soc
  1738. * @nbuf: source skb
  1739. *
  1740. * Return: new nbuf if success and otherwise NULL
  1741. */
  1742. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  1743. qdf_nbuf_t nbuf)
  1744. {
  1745. uint8_t *src_nbuf_data;
  1746. uint8_t *dst_nbuf_data;
  1747. qdf_nbuf_t dst_nbuf;
  1748. qdf_nbuf_t temp_nbuf = nbuf;
  1749. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  1750. bool is_nbuf_head = true;
  1751. uint32_t copy_len = 0;
  1752. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  1753. RX_BUFFER_RESERVATION,
  1754. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  1755. if (!dst_nbuf) {
  1756. dp_err_rl("nbuf allocate fail");
  1757. return NULL;
  1758. }
  1759. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  1760. qdf_nbuf_free(dst_nbuf);
  1761. dp_err_rl("nbuf is jumbo data");
  1762. return NULL;
  1763. }
  1764. /* prepeare to copy all data into new skb */
  1765. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  1766. while (temp_nbuf) {
  1767. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  1768. /* first head nbuf */
  1769. if (is_nbuf_head) {
  1770. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  1771. RX_PKT_TLVS_LEN);
  1772. /* leave extra 2 bytes L3_HEADER_PADDING */
  1773. dst_nbuf_data += (RX_PKT_TLVS_LEN + L3_HEADER_PADDING);
  1774. src_nbuf_data += RX_PKT_TLVS_LEN;
  1775. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  1776. RX_PKT_TLVS_LEN;
  1777. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  1778. is_nbuf_head = false;
  1779. } else {
  1780. copy_len = qdf_nbuf_len(temp_nbuf);
  1781. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  1782. }
  1783. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  1784. dst_nbuf_data += copy_len;
  1785. }
  1786. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  1787. /* copy is done, free original nbuf */
  1788. qdf_nbuf_free(nbuf);
  1789. return dst_nbuf;
  1790. }
  1791. /**
  1792. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  1793. * @soc: soc
  1794. * @nbuf: skb
  1795. *
  1796. * Return: nbuf if success and otherwise NULL
  1797. */
  1798. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1799. {
  1800. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1801. return nbuf;
  1802. /* WLAN IPA is run-time disabled */
  1803. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  1804. return nbuf;
  1805. if (!qdf_nbuf_is_frag(nbuf))
  1806. return nbuf;
  1807. /* linearize skb for IPA */
  1808. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  1809. }
  1810. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  1811. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1812. {
  1813. QDF_STATUS ret;
  1814. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1815. struct dp_pdev *pdev =
  1816. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1817. if (!pdev) {
  1818. dp_err("%s invalid instance", __func__);
  1819. return QDF_STATUS_E_FAILURE;
  1820. }
  1821. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  1822. dp_debug("SMMU S1 disabled");
  1823. return QDF_STATUS_SUCCESS;
  1824. }
  1825. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  1826. return ret;
  1827. }
  1828. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  1829. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1830. {
  1831. QDF_STATUS ret;
  1832. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1833. struct dp_pdev *pdev =
  1834. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1835. if (!pdev) {
  1836. dp_err("%s invalid instance", __func__);
  1837. return QDF_STATUS_E_FAILURE;
  1838. }
  1839. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  1840. dp_debug("SMMU S1 disabled");
  1841. return QDF_STATUS_SUCCESS;
  1842. }
  1843. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  1844. return ret;
  1845. }
  1846. #endif