sde_crtc.c 168 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. uint64_t fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 0;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. sde_cp_mode_switch_prop_dirty(crtc);
  355. if ((msm_is_mode_seamless(adjusted_mode) ||
  356. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  357. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  358. (!crtc->enabled)) {
  359. SDE_ERROR("crtc state prevents seamless transition\n");
  360. return false;
  361. }
  362. return true;
  363. }
  364. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  365. struct sde_plane_state *pstate, struct sde_format *format)
  366. {
  367. uint32_t blend_op, fg_alpha, bg_alpha;
  368. uint32_t blend_type;
  369. struct sde_hw_mixer *lm = mixer->hw_lm;
  370. /* default to opaque blending */
  371. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  372. bg_alpha = 0xFF - fg_alpha;
  373. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  374. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  375. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  376. switch (blend_type) {
  377. case SDE_DRM_BLEND_OP_OPAQUE:
  378. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  379. SDE_BLEND_BG_ALPHA_BG_CONST;
  380. break;
  381. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  382. if (format->alpha_enable) {
  383. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  384. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  385. if (fg_alpha != 0xff) {
  386. bg_alpha = fg_alpha;
  387. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  388. SDE_BLEND_BG_INV_MOD_ALPHA;
  389. } else {
  390. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  391. }
  392. }
  393. break;
  394. case SDE_DRM_BLEND_OP_COVERAGE:
  395. if (format->alpha_enable) {
  396. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  397. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  398. if (fg_alpha != 0xff) {
  399. bg_alpha = fg_alpha;
  400. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  401. SDE_BLEND_BG_MOD_ALPHA |
  402. SDE_BLEND_BG_INV_MOD_ALPHA;
  403. } else {
  404. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  405. }
  406. }
  407. break;
  408. default:
  409. /* do nothing */
  410. break;
  411. }
  412. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  413. bg_alpha, blend_op);
  414. SDE_DEBUG(
  415. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  416. (char *) &format->base.pixel_format,
  417. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  418. }
  419. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  420. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  421. struct sde_hw_dim_layer *dim_layer)
  422. {
  423. struct sde_crtc_state *cstate;
  424. struct sde_hw_mixer *lm;
  425. struct sde_hw_dim_layer split_dim_layer;
  426. int i;
  427. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  428. SDE_DEBUG("empty dim_layer\n");
  429. return;
  430. }
  431. cstate = to_sde_crtc_state(crtc->state);
  432. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  433. dim_layer->flags, dim_layer->stage);
  434. split_dim_layer.stage = dim_layer->stage;
  435. split_dim_layer.color_fill = dim_layer->color_fill;
  436. /*
  437. * traverse through the layer mixers attached to crtc and find the
  438. * intersecting dim layer rect in each LM and program accordingly.
  439. */
  440. for (i = 0; i < sde_crtc->num_mixers; i++) {
  441. split_dim_layer.flags = dim_layer->flags;
  442. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  443. &split_dim_layer.rect);
  444. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  445. /*
  446. * no extra programming required for non-intersecting
  447. * layer mixers with INCLUSIVE dim layer
  448. */
  449. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  450. continue;
  451. /*
  452. * program the other non-intersecting layer mixers with
  453. * INCLUSIVE dim layer of full size for uniformity
  454. * with EXCLUSIVE dim layer config.
  455. */
  456. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  457. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  458. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  459. sizeof(split_dim_layer.rect));
  460. } else {
  461. split_dim_layer.rect.x =
  462. split_dim_layer.rect.x -
  463. cstate->lm_roi[i].x;
  464. split_dim_layer.rect.y =
  465. split_dim_layer.rect.y -
  466. cstate->lm_roi[i].y;
  467. }
  468. SDE_EVT32_VERBOSE(DRMID(crtc),
  469. cstate->lm_roi[i].x,
  470. cstate->lm_roi[i].y,
  471. cstate->lm_roi[i].w,
  472. cstate->lm_roi[i].h,
  473. dim_layer->rect.x,
  474. dim_layer->rect.y,
  475. dim_layer->rect.w,
  476. dim_layer->rect.h,
  477. split_dim_layer.rect.x,
  478. split_dim_layer.rect.y,
  479. split_dim_layer.rect.w,
  480. split_dim_layer.rect.h);
  481. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  482. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  483. split_dim_layer.rect.w, split_dim_layer.rect.h);
  484. lm = mixer[i].hw_lm;
  485. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  486. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  487. }
  488. }
  489. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  490. const struct sde_rect **crtc_roi)
  491. {
  492. struct sde_crtc_state *crtc_state;
  493. if (!state || !crtc_roi)
  494. return;
  495. crtc_state = to_sde_crtc_state(state);
  496. *crtc_roi = &crtc_state->crtc_roi;
  497. }
  498. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  499. {
  500. struct sde_crtc_state *cstate;
  501. struct sde_crtc *sde_crtc;
  502. if (!state || !state->crtc)
  503. return false;
  504. sde_crtc = to_sde_crtc(state->crtc);
  505. cstate = to_sde_crtc_state(state);
  506. return msm_property_is_dirty(&sde_crtc->property_info,
  507. &cstate->property_state, CRTC_PROP_ROI_V1);
  508. }
  509. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  510. void __user *usr_ptr)
  511. {
  512. struct drm_crtc *crtc;
  513. struct sde_crtc_state *cstate;
  514. struct sde_drm_roi_v1 roi_v1;
  515. int i;
  516. if (!state) {
  517. SDE_ERROR("invalid args\n");
  518. return -EINVAL;
  519. }
  520. cstate = to_sde_crtc_state(state);
  521. crtc = cstate->base.crtc;
  522. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  523. if (!usr_ptr) {
  524. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  525. return 0;
  526. }
  527. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  528. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  529. return -EINVAL;
  530. }
  531. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  532. if (roi_v1.num_rects == 0) {
  533. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  534. return 0;
  535. }
  536. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  537. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  538. roi_v1.num_rects);
  539. return -EINVAL;
  540. }
  541. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  542. for (i = 0; i < roi_v1.num_rects; ++i) {
  543. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  544. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  545. DRMID(crtc), i,
  546. cstate->user_roi_list.roi[i].x1,
  547. cstate->user_roi_list.roi[i].y1,
  548. cstate->user_roi_list.roi[i].x2,
  549. cstate->user_roi_list.roi[i].y2);
  550. SDE_EVT32_VERBOSE(DRMID(crtc),
  551. cstate->user_roi_list.roi[i].x1,
  552. cstate->user_roi_list.roi[i].y1,
  553. cstate->user_roi_list.roi[i].x2,
  554. cstate->user_roi_list.roi[i].y2);
  555. }
  556. return 0;
  557. }
  558. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  559. {
  560. int i;
  561. struct sde_crtc_state *cstate;
  562. bool is_3dmux_dsc = false;
  563. cstate = to_sde_crtc_state(state);
  564. for (i = 0; i < cstate->num_connectors; i++) {
  565. struct drm_connector *conn = cstate->connectors[i];
  566. if (sde_connector_get_topology_name(conn) ==
  567. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  568. is_3dmux_dsc = true;
  569. }
  570. return is_3dmux_dsc;
  571. }
  572. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  573. struct drm_crtc_state *state)
  574. {
  575. struct drm_connector *conn;
  576. struct drm_connector_state *conn_state;
  577. struct sde_crtc *sde_crtc;
  578. struct sde_crtc_state *crtc_state;
  579. struct sde_rect *crtc_roi;
  580. struct msm_mode_info mode_info;
  581. int i = 0;
  582. int rc;
  583. bool is_crtc_roi_dirty;
  584. bool is_any_conn_roi_dirty;
  585. if (!crtc || !state)
  586. return -EINVAL;
  587. sde_crtc = to_sde_crtc(crtc);
  588. crtc_state = to_sde_crtc_state(state);
  589. crtc_roi = &crtc_state->crtc_roi;
  590. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  591. is_any_conn_roi_dirty = false;
  592. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  593. struct sde_connector *sde_conn;
  594. struct sde_connector_state *sde_conn_state;
  595. struct sde_rect conn_roi;
  596. if (!conn_state || conn_state->crtc != crtc)
  597. continue;
  598. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  599. if (rc) {
  600. SDE_ERROR("failed to get mode info\n");
  601. return -EINVAL;
  602. }
  603. sde_conn = to_sde_connector(conn_state->connector);
  604. sde_conn_state = to_sde_connector_state(conn_state);
  605. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  606. msm_property_is_dirty(
  607. &sde_conn->property_info,
  608. &sde_conn_state->property_state,
  609. CONNECTOR_PROP_ROI_V1);
  610. if (!mode_info.roi_caps.enabled)
  611. continue;
  612. /*
  613. * current driver only supports same connector and crtc size,
  614. * but if support for different sizes is added, driver needs
  615. * to check the connector roi here to make sure is full screen
  616. * for dsc 3d-mux topology that doesn't support partial update.
  617. */
  618. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  619. sizeof(crtc_state->user_roi_list))) {
  620. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  621. sde_crtc->name);
  622. return -EINVAL;
  623. }
  624. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  625. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  626. conn_roi.x, conn_roi.y,
  627. conn_roi.w, conn_roi.h);
  628. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  629. conn_roi.x, conn_roi.y,
  630. conn_roi.w, conn_roi.h);
  631. }
  632. /*
  633. * Check against CRTC ROI and Connector ROI not being updated together.
  634. * This restriction should be relaxed when Connector ROI scaling is
  635. * supported.
  636. */
  637. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  638. SDE_ERROR("connector/crtc rois not updated together\n");
  639. return -EINVAL;
  640. }
  641. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  642. /* clear the ROI to null if it matches full screen anyways */
  643. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  644. crtc_roi->w == state->adjusted_mode.hdisplay &&
  645. crtc_roi->h == state->adjusted_mode.vdisplay)
  646. memset(crtc_roi, 0, sizeof(*crtc_roi));
  647. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  648. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  649. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  650. crtc_roi->h);
  651. return 0;
  652. }
  653. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  654. struct drm_crtc_state *state)
  655. {
  656. struct sde_crtc *sde_crtc;
  657. struct sde_crtc_state *crtc_state;
  658. struct drm_connector *conn;
  659. struct drm_connector_state *conn_state;
  660. int i;
  661. if (!crtc || !state)
  662. return -EINVAL;
  663. sde_crtc = to_sde_crtc(crtc);
  664. crtc_state = to_sde_crtc_state(state);
  665. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  666. return 0;
  667. /* partial update active, check if autorefresh is also requested */
  668. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  669. uint64_t autorefresh;
  670. if (!conn_state || conn_state->crtc != crtc)
  671. continue;
  672. autorefresh = sde_connector_get_property(conn_state,
  673. CONNECTOR_PROP_AUTOREFRESH);
  674. if (autorefresh) {
  675. SDE_ERROR(
  676. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  677. sde_crtc->name, autorefresh);
  678. return -EINVAL;
  679. }
  680. }
  681. return 0;
  682. }
  683. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  684. struct drm_crtc_state *state, int lm_idx)
  685. {
  686. struct sde_crtc *sde_crtc;
  687. struct sde_crtc_state *crtc_state;
  688. const struct sde_rect *crtc_roi;
  689. const struct sde_rect *lm_bounds;
  690. struct sde_rect *lm_roi;
  691. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  692. return -EINVAL;
  693. sde_crtc = to_sde_crtc(crtc);
  694. crtc_state = to_sde_crtc_state(state);
  695. crtc_roi = &crtc_state->crtc_roi;
  696. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  697. lm_roi = &crtc_state->lm_roi[lm_idx];
  698. if (sde_kms_rect_is_null(crtc_roi))
  699. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  700. else
  701. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  702. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  703. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  704. /*
  705. * partial update is not supported with 3dmux dsc or dest scaler.
  706. * hence, crtc roi must match the mixer dimensions.
  707. */
  708. if (crtc_state->num_ds_enabled ||
  709. _sde_crtc_setup_is_3dmux_dsc(state)) {
  710. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  711. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  712. return -EINVAL;
  713. }
  714. }
  715. /* if any dimension is zero, clear all dimensions for clarity */
  716. if (sde_kms_rect_is_null(lm_roi))
  717. memset(lm_roi, 0, sizeof(*lm_roi));
  718. return 0;
  719. }
  720. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  721. struct drm_crtc_state *state)
  722. {
  723. struct sde_crtc *sde_crtc;
  724. struct sde_crtc_state *crtc_state;
  725. u32 disp_bitmask = 0;
  726. int i;
  727. if (!crtc || !state) {
  728. pr_err("Invalid crtc or state\n");
  729. return 0;
  730. }
  731. sde_crtc = to_sde_crtc(crtc);
  732. crtc_state = to_sde_crtc_state(state);
  733. /* pingpong split: one ROI, one LM, two physical displays */
  734. if (crtc_state->is_ppsplit) {
  735. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  736. struct sde_rect *roi = &crtc_state->lm_roi[0];
  737. if (sde_kms_rect_is_null(roi))
  738. disp_bitmask = 0;
  739. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  740. disp_bitmask = BIT(0); /* left only */
  741. else if (roi->x >= lm_split_width)
  742. disp_bitmask = BIT(1); /* right only */
  743. else
  744. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  745. } else {
  746. for (i = 0; i < sde_crtc->num_mixers; i++) {
  747. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  748. disp_bitmask |= BIT(i);
  749. }
  750. }
  751. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  752. return disp_bitmask;
  753. }
  754. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  755. struct drm_crtc_state *state)
  756. {
  757. struct sde_crtc *sde_crtc;
  758. struct sde_crtc_state *crtc_state;
  759. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  760. if (!crtc || !state)
  761. return -EINVAL;
  762. sde_crtc = to_sde_crtc(crtc);
  763. crtc_state = to_sde_crtc_state(state);
  764. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  765. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  766. sde_crtc->name, sde_crtc->num_mixers);
  767. return -EINVAL;
  768. }
  769. /*
  770. * If using pingpong split: one ROI, one LM, two physical displays
  771. * then the ROI must be centered on the panel split boundary and
  772. * be of equal width across the split.
  773. */
  774. if (crtc_state->is_ppsplit) {
  775. u16 panel_split_width;
  776. u32 display_mask;
  777. roi[0] = &crtc_state->lm_roi[0];
  778. if (sde_kms_rect_is_null(roi[0]))
  779. return 0;
  780. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  781. if (display_mask != (BIT(0) | BIT(1)))
  782. return 0;
  783. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  784. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  785. SDE_ERROR("%s: roi x %d w %d split %d\n",
  786. sde_crtc->name, roi[0]->x, roi[0]->w,
  787. panel_split_width);
  788. return -EINVAL;
  789. }
  790. return 0;
  791. }
  792. /*
  793. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  794. * LMs and be of equal width.
  795. */
  796. if (sde_crtc->num_mixers < 2)
  797. return 0;
  798. roi[0] = &crtc_state->lm_roi[0];
  799. roi[1] = &crtc_state->lm_roi[1];
  800. /* if one of the roi is null it's a left/right-only update */
  801. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  802. return 0;
  803. /* check lm rois are equal width & first roi ends at 2nd roi */
  804. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  805. SDE_ERROR(
  806. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  807. sde_crtc->name, roi[0]->x, roi[0]->w,
  808. roi[1]->x, roi[1]->w);
  809. return -EINVAL;
  810. }
  811. return 0;
  812. }
  813. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  814. struct drm_crtc_state *state)
  815. {
  816. struct sde_crtc *sde_crtc;
  817. struct sde_crtc_state *crtc_state;
  818. const struct sde_rect *crtc_roi;
  819. const struct drm_plane_state *pstate;
  820. struct drm_plane *plane;
  821. if (!crtc || !state)
  822. return -EINVAL;
  823. /*
  824. * Reject commit if a Plane CRTC destination coordinates fall outside
  825. * the partial CRTC ROI. LM output is determined via connector ROIs,
  826. * if they are specified, not Plane CRTC ROIs.
  827. */
  828. sde_crtc = to_sde_crtc(crtc);
  829. crtc_state = to_sde_crtc_state(state);
  830. crtc_roi = &crtc_state->crtc_roi;
  831. if (sde_kms_rect_is_null(crtc_roi))
  832. return 0;
  833. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  834. struct sde_rect plane_roi, intersection;
  835. if (IS_ERR_OR_NULL(pstate)) {
  836. int rc = PTR_ERR(pstate);
  837. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  838. sde_crtc->name, plane->base.id, rc);
  839. return rc;
  840. }
  841. plane_roi.x = pstate->crtc_x;
  842. plane_roi.y = pstate->crtc_y;
  843. plane_roi.w = pstate->crtc_w;
  844. plane_roi.h = pstate->crtc_h;
  845. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  846. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  847. SDE_ERROR(
  848. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  849. sde_crtc->name, plane->base.id,
  850. plane_roi.x, plane_roi.y,
  851. plane_roi.w, plane_roi.h,
  852. crtc_roi->x, crtc_roi->y,
  853. crtc_roi->w, crtc_roi->h);
  854. return -E2BIG;
  855. }
  856. }
  857. return 0;
  858. }
  859. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  860. struct drm_crtc_state *state)
  861. {
  862. struct sde_crtc *sde_crtc;
  863. struct sde_crtc_state *sde_crtc_state;
  864. struct msm_mode_info mode_info;
  865. int rc, lm_idx, i;
  866. if (!crtc || !state)
  867. return -EINVAL;
  868. memset(&mode_info, 0, sizeof(mode_info));
  869. sde_crtc = to_sde_crtc(crtc);
  870. sde_crtc_state = to_sde_crtc_state(state);
  871. /*
  872. * check connector array cached at modeset time since incoming atomic
  873. * state may not include any connectors if they aren't modified
  874. */
  875. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  876. struct drm_connector *conn = sde_crtc_state->connectors[i];
  877. if (!conn || !conn->state)
  878. continue;
  879. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  880. if (rc) {
  881. SDE_ERROR("failed to get mode info\n");
  882. return -EINVAL;
  883. }
  884. if (!mode_info.roi_caps.enabled)
  885. continue;
  886. if (sde_crtc_state->user_roi_list.num_rects >
  887. mode_info.roi_caps.num_roi) {
  888. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  889. sde_crtc_state->user_roi_list.num_rects,
  890. mode_info.roi_caps.num_roi);
  891. return -E2BIG;
  892. }
  893. rc = _sde_crtc_set_crtc_roi(crtc, state);
  894. if (rc)
  895. return rc;
  896. rc = _sde_crtc_check_autorefresh(crtc, state);
  897. if (rc)
  898. return rc;
  899. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  900. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  901. if (rc)
  902. return rc;
  903. }
  904. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  905. if (rc)
  906. return rc;
  907. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  908. if (rc)
  909. return rc;
  910. }
  911. return 0;
  912. }
  913. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  914. {
  915. struct sde_crtc *sde_crtc;
  916. struct sde_crtc_state *crtc_state;
  917. const struct sde_rect *lm_roi;
  918. struct sde_hw_mixer *hw_lm;
  919. int lm_idx, lm_horiz_position;
  920. if (!crtc)
  921. return;
  922. sde_crtc = to_sde_crtc(crtc);
  923. crtc_state = to_sde_crtc_state(crtc->state);
  924. lm_horiz_position = 0;
  925. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  926. struct sde_hw_mixer_cfg cfg;
  927. lm_roi = &crtc_state->lm_roi[lm_idx];
  928. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  929. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  930. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  931. if (sde_kms_rect_is_null(lm_roi))
  932. continue;
  933. hw_lm->cfg.out_width = lm_roi->w;
  934. hw_lm->cfg.out_height = lm_roi->h;
  935. hw_lm->cfg.right_mixer = lm_horiz_position;
  936. cfg.out_width = lm_roi->w;
  937. cfg.out_height = lm_roi->h;
  938. cfg.right_mixer = lm_horiz_position++;
  939. cfg.flags = 0;
  940. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  941. }
  942. }
  943. struct plane_state {
  944. struct sde_plane_state *sde_pstate;
  945. const struct drm_plane_state *drm_pstate;
  946. int stage;
  947. u32 pipe_id;
  948. };
  949. static int pstate_cmp(const void *a, const void *b)
  950. {
  951. struct plane_state *pa = (struct plane_state *)a;
  952. struct plane_state *pb = (struct plane_state *)b;
  953. int rc = 0;
  954. int pa_zpos, pb_zpos;
  955. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  956. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  957. if (pa_zpos != pb_zpos)
  958. rc = pa_zpos - pb_zpos;
  959. else
  960. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  961. return rc;
  962. }
  963. /*
  964. * validate and set source split:
  965. * use pstates sorted by stage to check planes on same stage
  966. * we assume that all pipes are in source split so its valid to compare
  967. * without taking into account left/right mixer placement
  968. */
  969. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  970. struct plane_state *pstates, int cnt)
  971. {
  972. struct plane_state *prv_pstate, *cur_pstate;
  973. struct sde_rect left_rect, right_rect;
  974. struct sde_kms *sde_kms;
  975. int32_t left_pid, right_pid;
  976. int32_t stage;
  977. int i, rc = 0;
  978. sde_kms = _sde_crtc_get_kms(crtc);
  979. if (!sde_kms || !sde_kms->catalog) {
  980. SDE_ERROR("invalid parameters\n");
  981. return -EINVAL;
  982. }
  983. for (i = 1; i < cnt; i++) {
  984. prv_pstate = &pstates[i - 1];
  985. cur_pstate = &pstates[i];
  986. if (prv_pstate->stage != cur_pstate->stage)
  987. continue;
  988. stage = cur_pstate->stage;
  989. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  990. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  991. prv_pstate->drm_pstate->crtc_y,
  992. prv_pstate->drm_pstate->crtc_w,
  993. prv_pstate->drm_pstate->crtc_h, false);
  994. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  995. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  996. cur_pstate->drm_pstate->crtc_y,
  997. cur_pstate->drm_pstate->crtc_w,
  998. cur_pstate->drm_pstate->crtc_h, false);
  999. if (right_rect.x < left_rect.x) {
  1000. swap(left_pid, right_pid);
  1001. swap(left_rect, right_rect);
  1002. swap(prv_pstate, cur_pstate);
  1003. }
  1004. /*
  1005. * - planes are enumerated in pipe-priority order such that
  1006. * planes with lower drm_id must be left-most in a shared
  1007. * blend-stage when using source split.
  1008. * - planes in source split must be contiguous in width
  1009. * - planes in source split must have same dest yoff and height
  1010. */
  1011. if ((right_pid < left_pid) &&
  1012. !sde_kms->catalog->pipe_order_type) {
  1013. SDE_ERROR(
  1014. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1015. stage, left_pid, right_pid);
  1016. return -EINVAL;
  1017. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1018. SDE_ERROR(
  1019. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1020. stage, left_rect.x, left_rect.w,
  1021. right_rect.x, right_rect.w);
  1022. return -EINVAL;
  1023. } else if ((left_rect.y != right_rect.y) ||
  1024. (left_rect.h != right_rect.h)) {
  1025. SDE_ERROR(
  1026. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1027. stage, left_rect.y, left_rect.h,
  1028. right_rect.y, right_rect.h);
  1029. return -EINVAL;
  1030. }
  1031. }
  1032. return rc;
  1033. }
  1034. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1035. struct plane_state *pstates, int cnt)
  1036. {
  1037. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1038. struct sde_kms *sde_kms;
  1039. struct sde_rect left_rect, right_rect;
  1040. int32_t left_pid, right_pid;
  1041. int32_t stage;
  1042. int i;
  1043. sde_kms = _sde_crtc_get_kms(crtc);
  1044. if (!sde_kms || !sde_kms->catalog) {
  1045. SDE_ERROR("invalid parameters\n");
  1046. return;
  1047. }
  1048. if (!sde_kms->catalog->pipe_order_type)
  1049. return;
  1050. for (i = 0; i < cnt; i++) {
  1051. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1052. cur_pstate = &pstates[i];
  1053. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1054. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1055. /*
  1056. * reset if prv or nxt pipes are not in the same stage
  1057. * as the cur pipe
  1058. */
  1059. if ((!nxt_pstate)
  1060. || (nxt_pstate->stage != cur_pstate->stage))
  1061. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1062. continue;
  1063. }
  1064. stage = cur_pstate->stage;
  1065. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1066. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1067. prv_pstate->drm_pstate->crtc_y,
  1068. prv_pstate->drm_pstate->crtc_w,
  1069. prv_pstate->drm_pstate->crtc_h, false);
  1070. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1071. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1072. cur_pstate->drm_pstate->crtc_y,
  1073. cur_pstate->drm_pstate->crtc_w,
  1074. cur_pstate->drm_pstate->crtc_h, false);
  1075. if (right_rect.x < left_rect.x) {
  1076. swap(left_pid, right_pid);
  1077. swap(left_rect, right_rect);
  1078. swap(prv_pstate, cur_pstate);
  1079. }
  1080. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1081. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1082. }
  1083. for (i = 0; i < cnt; i++) {
  1084. cur_pstate = &pstates[i];
  1085. sde_plane_setup_src_split_order(
  1086. cur_pstate->drm_pstate->plane,
  1087. cur_pstate->sde_pstate->multirect_index,
  1088. cur_pstate->sde_pstate->pipe_order_flags);
  1089. }
  1090. }
  1091. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1092. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1093. struct sde_crtc_mixer *mixer)
  1094. {
  1095. struct drm_plane *plane;
  1096. struct drm_framebuffer *fb;
  1097. struct drm_plane_state *state;
  1098. struct sde_crtc_state *cstate;
  1099. struct sde_plane_state *pstate = NULL;
  1100. struct plane_state *pstates = NULL;
  1101. struct sde_format *format;
  1102. struct sde_hw_ctl *ctl;
  1103. struct sde_hw_mixer *lm;
  1104. struct sde_hw_stage_cfg *stage_cfg;
  1105. struct sde_rect plane_crtc_roi;
  1106. uint32_t stage_idx, lm_idx;
  1107. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1108. int i, cnt = 0;
  1109. bool bg_alpha_enable = false;
  1110. if (!sde_crtc || !crtc->state || !mixer) {
  1111. SDE_ERROR("invalid sde_crtc or mixer\n");
  1112. return;
  1113. }
  1114. ctl = mixer->hw_ctl;
  1115. lm = mixer->hw_lm;
  1116. stage_cfg = &sde_crtc->stage_cfg;
  1117. cstate = to_sde_crtc_state(crtc->state);
  1118. pstates = kcalloc(SDE_PSTATES_MAX,
  1119. sizeof(struct plane_state), GFP_KERNEL);
  1120. if (!pstates)
  1121. return;
  1122. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1123. state = plane->state;
  1124. if (!state)
  1125. continue;
  1126. plane_crtc_roi.x = state->crtc_x;
  1127. plane_crtc_roi.y = state->crtc_y;
  1128. plane_crtc_roi.w = state->crtc_w;
  1129. plane_crtc_roi.h = state->crtc_h;
  1130. pstate = to_sde_plane_state(state);
  1131. fb = state->fb;
  1132. sde_plane_ctl_flush(plane, ctl, true);
  1133. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1134. crtc->base.id,
  1135. pstate->stage,
  1136. plane->base.id,
  1137. sde_plane_pipe(plane) - SSPP_VIG0,
  1138. state->fb ? state->fb->base.id : -1);
  1139. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1140. if (!format) {
  1141. SDE_ERROR("invalid format\n");
  1142. goto end;
  1143. }
  1144. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1145. bg_alpha_enable = true;
  1146. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1147. state->fb ? state->fb->base.id : -1,
  1148. state->src_x >> 16, state->src_y >> 16,
  1149. state->src_w >> 16, state->src_h >> 16,
  1150. state->crtc_x, state->crtc_y,
  1151. state->crtc_w, state->crtc_h,
  1152. pstate->rotation);
  1153. stage_idx = zpos_cnt[pstate->stage]++;
  1154. stage_cfg->stage[pstate->stage][stage_idx] =
  1155. sde_plane_pipe(plane);
  1156. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1157. pstate->multirect_index;
  1158. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1159. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1160. pstate->multirect_index, pstate->multirect_mode,
  1161. format->base.pixel_format, fb ? fb->modifier : 0);
  1162. /* blend config update */
  1163. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1164. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1165. format);
  1166. if (bg_alpha_enable && !format->alpha_enable)
  1167. mixer[lm_idx].mixer_op_mode = 0;
  1168. else
  1169. mixer[lm_idx].mixer_op_mode |=
  1170. 1 << pstate->stage;
  1171. }
  1172. if (cnt >= SDE_PSTATES_MAX)
  1173. continue;
  1174. pstates[cnt].sde_pstate = pstate;
  1175. pstates[cnt].drm_pstate = state;
  1176. pstates[cnt].stage = sde_plane_get_property(
  1177. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1178. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1179. cnt++;
  1180. }
  1181. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1182. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1183. if (lm && lm->ops.setup_dim_layer) {
  1184. cstate = to_sde_crtc_state(crtc->state);
  1185. for (i = 0; i < cstate->num_dim_layers; i++)
  1186. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1187. mixer, &cstate->dim_layer[i]);
  1188. }
  1189. _sde_crtc_program_lm_output_roi(crtc);
  1190. end:
  1191. kfree(pstates);
  1192. }
  1193. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1194. struct drm_crtc *crtc)
  1195. {
  1196. struct sde_crtc *sde_crtc;
  1197. struct sde_crtc_state *cstate;
  1198. struct drm_encoder *drm_enc;
  1199. bool is_right_only;
  1200. bool encoder_in_dsc_merge = false;
  1201. if (!crtc || !crtc->state)
  1202. return;
  1203. sde_crtc = to_sde_crtc(crtc);
  1204. cstate = to_sde_crtc_state(crtc->state);
  1205. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1206. return;
  1207. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1208. crtc->state->encoder_mask) {
  1209. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1210. encoder_in_dsc_merge = true;
  1211. break;
  1212. }
  1213. }
  1214. /**
  1215. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1216. * This is due to two reasons:
  1217. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1218. * the left DSC must be used, right DSC cannot be used alone.
  1219. * For right-only partial update, this means swap layer mixers to map
  1220. * Left LM to Right INTF. On later HW this was relaxed.
  1221. * - In DSC Merge mode, the physical encoder has already registered
  1222. * PP0 as the master, to switch to right-only we would have to
  1223. * reprogram to be driven by PP1 instead.
  1224. * To support both cases, we prefer to support the mixer swap solution.
  1225. */
  1226. if (!encoder_in_dsc_merge)
  1227. return;
  1228. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1229. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1230. if (is_right_only && !sde_crtc->mixers_swapped) {
  1231. /* right-only update swap mixers */
  1232. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1233. sde_crtc->mixers_swapped = true;
  1234. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1235. /* left-only or full update, swap back */
  1236. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1237. sde_crtc->mixers_swapped = false;
  1238. }
  1239. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1240. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1241. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1242. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1243. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1244. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1245. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1246. }
  1247. /**
  1248. * _sde_crtc_blend_setup - configure crtc mixers
  1249. * @crtc: Pointer to drm crtc structure
  1250. * @old_state: Pointer to old crtc state
  1251. * @add_planes: Whether or not to add planes to mixers
  1252. */
  1253. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1254. struct drm_crtc_state *old_state, bool add_planes)
  1255. {
  1256. struct sde_crtc *sde_crtc;
  1257. struct sde_crtc_state *sde_crtc_state;
  1258. struct sde_crtc_mixer *mixer;
  1259. struct sde_hw_ctl *ctl;
  1260. struct sde_hw_mixer *lm;
  1261. struct sde_ctl_flush_cfg cfg = {0,};
  1262. int i;
  1263. if (!crtc)
  1264. return;
  1265. sde_crtc = to_sde_crtc(crtc);
  1266. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1267. mixer = sde_crtc->mixers;
  1268. SDE_DEBUG("%s\n", sde_crtc->name);
  1269. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1270. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1271. return;
  1272. }
  1273. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1274. if (!mixer[i].hw_lm) {
  1275. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1276. return;
  1277. }
  1278. mixer[i].mixer_op_mode = 0;
  1279. /* clear dim_layer settings */
  1280. lm = mixer[i].hw_lm;
  1281. if (lm->ops.clear_dim_layer)
  1282. lm->ops.clear_dim_layer(lm);
  1283. }
  1284. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1285. /* initialize stage cfg */
  1286. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1287. if (add_planes)
  1288. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1289. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1290. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1291. ctl = mixer[i].hw_ctl;
  1292. lm = mixer[i].hw_lm;
  1293. if (sde_kms_rect_is_null(lm_roi)) {
  1294. SDE_DEBUG(
  1295. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1296. sde_crtc->name, lm->idx - LM_0,
  1297. ctl->idx - CTL_0);
  1298. continue;
  1299. }
  1300. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1301. /* stage config flush mask */
  1302. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1303. ctl->ops.get_pending_flush(ctl, &cfg);
  1304. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1305. mixer[i].hw_lm->idx - LM_0,
  1306. mixer[i].mixer_op_mode,
  1307. ctl->idx - CTL_0,
  1308. cfg.pending_flush_mask);
  1309. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1310. &sde_crtc->stage_cfg);
  1311. }
  1312. _sde_crtc_program_lm_output_roi(crtc);
  1313. }
  1314. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1315. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1316. {
  1317. struct drm_plane *plane;
  1318. struct sde_plane_state *sde_pstate;
  1319. uint32_t mode = 0;
  1320. int rc;
  1321. if (!crtc) {
  1322. SDE_ERROR("invalid state\n");
  1323. return -EINVAL;
  1324. }
  1325. *fb_ns = 0;
  1326. *fb_sec = 0;
  1327. *fb_sec_dir = 0;
  1328. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1329. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1330. rc = PTR_ERR(plane);
  1331. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1332. DRMID(crtc), DRMID(plane), rc);
  1333. return rc;
  1334. }
  1335. sde_pstate = to_sde_plane_state(plane->state);
  1336. mode = sde_plane_get_property(sde_pstate,
  1337. PLANE_PROP_FB_TRANSLATION_MODE);
  1338. switch (mode) {
  1339. case SDE_DRM_FB_NON_SEC:
  1340. (*fb_ns)++;
  1341. break;
  1342. case SDE_DRM_FB_SEC:
  1343. (*fb_sec)++;
  1344. break;
  1345. case SDE_DRM_FB_SEC_DIR_TRANS:
  1346. (*fb_sec_dir)++;
  1347. break;
  1348. default:
  1349. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1350. DRMID(plane), mode);
  1351. return -EINVAL;
  1352. }
  1353. }
  1354. return 0;
  1355. }
  1356. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1357. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1358. {
  1359. struct drm_plane *plane;
  1360. const struct drm_plane_state *pstate;
  1361. struct sde_plane_state *sde_pstate;
  1362. uint32_t mode = 0;
  1363. int rc;
  1364. if (!state) {
  1365. SDE_ERROR("invalid state\n");
  1366. return -EINVAL;
  1367. }
  1368. *fb_ns = 0;
  1369. *fb_sec = 0;
  1370. *fb_sec_dir = 0;
  1371. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1372. if (IS_ERR_OR_NULL(pstate)) {
  1373. rc = PTR_ERR(pstate);
  1374. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1375. DRMID(state->crtc), DRMID(plane), rc);
  1376. return rc;
  1377. }
  1378. sde_pstate = to_sde_plane_state(pstate);
  1379. mode = sde_plane_get_property(sde_pstate,
  1380. PLANE_PROP_FB_TRANSLATION_MODE);
  1381. switch (mode) {
  1382. case SDE_DRM_FB_NON_SEC:
  1383. (*fb_ns)++;
  1384. break;
  1385. case SDE_DRM_FB_SEC:
  1386. (*fb_sec)++;
  1387. break;
  1388. case SDE_DRM_FB_SEC_DIR_TRANS:
  1389. (*fb_sec_dir)++;
  1390. break;
  1391. default:
  1392. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1393. DRMID(plane), mode);
  1394. return -EINVAL;
  1395. }
  1396. }
  1397. return 0;
  1398. }
  1399. static void _sde_drm_fb_sec_dir_trans(
  1400. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1401. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1402. {
  1403. /* secure display usecase */
  1404. if ((smmu_state->state == ATTACHED)
  1405. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1406. smmu_state->state = catalog->sui_ns_allowed ?
  1407. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1408. smmu_state->secure_level = secure_level;
  1409. smmu_state->transition_type = PRE_COMMIT;
  1410. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1411. if (old_valid_fb)
  1412. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1413. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1414. if (catalog->sui_misr_supported)
  1415. smmu_state->sui_misr_state =
  1416. SUI_MISR_ENABLE_REQ;
  1417. /* secure camera usecase */
  1418. } else if (smmu_state->state == ATTACHED) {
  1419. smmu_state->state = DETACH_SEC_REQ;
  1420. smmu_state->secure_level = secure_level;
  1421. smmu_state->transition_type = PRE_COMMIT;
  1422. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1423. }
  1424. }
  1425. static void _sde_drm_fb_transactions(
  1426. struct sde_kms_smmu_state_data *smmu_state,
  1427. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1428. int *ops)
  1429. {
  1430. if (((smmu_state->state == DETACHED)
  1431. || (smmu_state->state == DETACH_ALL_REQ))
  1432. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1433. && ((smmu_state->state == DETACHED_SEC)
  1434. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1435. smmu_state->state = catalog->sui_ns_allowed ?
  1436. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1437. smmu_state->transition_type = post_commit ?
  1438. POST_COMMIT : PRE_COMMIT;
  1439. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1440. if (old_valid_fb)
  1441. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1442. if (catalog->sui_misr_supported)
  1443. smmu_state->sui_misr_state =
  1444. SUI_MISR_DISABLE_REQ;
  1445. } else if ((smmu_state->state == DETACHED_SEC)
  1446. || (smmu_state->state == DETACH_SEC_REQ)) {
  1447. smmu_state->state = ATTACH_SEC_REQ;
  1448. smmu_state->transition_type = post_commit ?
  1449. POST_COMMIT : PRE_COMMIT;
  1450. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1451. if (old_valid_fb)
  1452. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1453. }
  1454. }
  1455. /**
  1456. * sde_crtc_get_secure_transition_ops - determines the operations that
  1457. * need to be performed before transitioning to secure state
  1458. * This function should be called after swapping the new state
  1459. * @crtc: Pointer to drm crtc structure
  1460. * Returns the bitmask of operations need to be performed, -Error in
  1461. * case of error cases
  1462. */
  1463. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1464. struct drm_crtc_state *old_crtc_state,
  1465. bool old_valid_fb)
  1466. {
  1467. struct drm_plane *plane;
  1468. struct drm_encoder *encoder;
  1469. struct sde_crtc *sde_crtc;
  1470. struct sde_kms *sde_kms;
  1471. struct sde_mdss_cfg *catalog;
  1472. struct sde_kms_smmu_state_data *smmu_state;
  1473. uint32_t translation_mode = 0, secure_level;
  1474. int ops = 0;
  1475. bool post_commit = false;
  1476. if (!crtc || !crtc->state) {
  1477. SDE_ERROR("invalid crtc\n");
  1478. return -EINVAL;
  1479. }
  1480. sde_kms = _sde_crtc_get_kms(crtc);
  1481. if (!sde_kms)
  1482. return -EINVAL;
  1483. smmu_state = &sde_kms->smmu_state;
  1484. smmu_state->prev_state = smmu_state->state;
  1485. smmu_state->prev_secure_level = smmu_state->secure_level;
  1486. sde_crtc = to_sde_crtc(crtc);
  1487. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1488. catalog = sde_kms->catalog;
  1489. /*
  1490. * SMMU operations need to be delayed in case of video mode panels
  1491. * when switching back to non_secure mode
  1492. */
  1493. drm_for_each_encoder_mask(encoder, crtc->dev,
  1494. crtc->state->encoder_mask) {
  1495. if (sde_encoder_is_dsi_display(encoder))
  1496. post_commit |= sde_encoder_check_curr_mode(encoder,
  1497. MSM_DISPLAY_VIDEO_MODE);
  1498. }
  1499. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1500. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1501. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1502. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1503. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1504. if (!plane->state)
  1505. continue;
  1506. translation_mode = sde_plane_get_property(
  1507. to_sde_plane_state(plane->state),
  1508. PLANE_PROP_FB_TRANSLATION_MODE);
  1509. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1510. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1511. DRMID(crtc), translation_mode);
  1512. return -EINVAL;
  1513. }
  1514. /* we can break if we find sec_dir plane */
  1515. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1516. break;
  1517. }
  1518. mutex_lock(&sde_kms->secure_transition_lock);
  1519. switch (translation_mode) {
  1520. case SDE_DRM_FB_SEC_DIR_TRANS:
  1521. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1522. catalog, old_valid_fb, &ops);
  1523. break;
  1524. case SDE_DRM_FB_SEC:
  1525. case SDE_DRM_FB_NON_SEC:
  1526. _sde_drm_fb_transactions(smmu_state, catalog,
  1527. old_valid_fb, post_commit, &ops);
  1528. break;
  1529. default:
  1530. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1531. DRMID(crtc), translation_mode);
  1532. ops = -EINVAL;
  1533. }
  1534. /* log only during actual transition times */
  1535. if (ops) {
  1536. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1537. DRMID(crtc), smmu_state->state,
  1538. secure_level, smmu_state->secure_level,
  1539. smmu_state->transition_type, ops);
  1540. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1541. smmu_state->state, smmu_state->transition_type,
  1542. smmu_state->secure_level, old_valid_fb,
  1543. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1544. }
  1545. mutex_unlock(&sde_kms->secure_transition_lock);
  1546. return ops;
  1547. }
  1548. /**
  1549. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1550. * LUTs are configured only once during boot
  1551. * @sde_crtc: Pointer to sde crtc
  1552. * @cstate: Pointer to sde crtc state
  1553. */
  1554. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1555. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1556. {
  1557. struct sde_hw_scaler3_lut_cfg *cfg;
  1558. struct sde_kms *sde_kms;
  1559. u32 *lut_data = NULL;
  1560. size_t len = 0;
  1561. int ret = 0;
  1562. if (!sde_crtc || !cstate) {
  1563. SDE_ERROR("invalid args\n");
  1564. return -EINVAL;
  1565. }
  1566. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1567. if (!sde_kms)
  1568. return -EINVAL;
  1569. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1570. return 0;
  1571. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1572. &cstate->property_state, &len, lut_idx);
  1573. if (!lut_data || !len) {
  1574. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1575. lut_idx, lut_data, len);
  1576. lut_data = NULL;
  1577. len = 0;
  1578. }
  1579. cfg = &cstate->scl3_lut_cfg;
  1580. switch (lut_idx) {
  1581. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1582. cfg->dir_lut = lut_data;
  1583. cfg->dir_len = len;
  1584. break;
  1585. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1586. cfg->cir_lut = lut_data;
  1587. cfg->cir_len = len;
  1588. break;
  1589. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1590. cfg->sep_lut = lut_data;
  1591. cfg->sep_len = len;
  1592. break;
  1593. default:
  1594. ret = -EINVAL;
  1595. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1596. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1597. break;
  1598. }
  1599. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1600. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1601. cfg->is_configured);
  1602. return ret;
  1603. }
  1604. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1605. {
  1606. struct sde_crtc *sde_crtc;
  1607. if (!crtc) {
  1608. SDE_ERROR("invalid crtc\n");
  1609. return;
  1610. }
  1611. sde_crtc = to_sde_crtc(crtc);
  1612. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1613. }
  1614. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1615. {
  1616. int i;
  1617. /**
  1618. * Check if sufficient hw resources are
  1619. * available as per target caps & topology
  1620. */
  1621. if (!sde_crtc) {
  1622. SDE_ERROR("invalid argument\n");
  1623. return -EINVAL;
  1624. }
  1625. if (!sde_crtc->num_mixers ||
  1626. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1627. SDE_ERROR("%s: invalid number mixers: %d\n",
  1628. sde_crtc->name, sde_crtc->num_mixers);
  1629. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1630. SDE_EVTLOG_ERROR);
  1631. return -EINVAL;
  1632. }
  1633. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1634. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1635. || !sde_crtc->mixers[i].hw_ds) {
  1636. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1637. sde_crtc->name, i);
  1638. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1639. i, sde_crtc->mixers[i].hw_lm,
  1640. sde_crtc->mixers[i].hw_ctl,
  1641. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1642. return -EINVAL;
  1643. }
  1644. }
  1645. return 0;
  1646. }
  1647. /**
  1648. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1649. * @crtc: Pointer to drm crtc
  1650. */
  1651. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1652. {
  1653. struct sde_crtc *sde_crtc;
  1654. struct sde_crtc_state *cstate;
  1655. struct sde_hw_mixer *hw_lm;
  1656. struct sde_hw_ctl *hw_ctl;
  1657. struct sde_hw_ds *hw_ds;
  1658. struct sde_hw_ds_cfg *cfg;
  1659. struct sde_kms *kms;
  1660. u32 op_mode = 0;
  1661. u32 lm_idx = 0, num_mixers = 0;
  1662. int i, count = 0;
  1663. bool ds_dirty = false;
  1664. if (!crtc)
  1665. return;
  1666. sde_crtc = to_sde_crtc(crtc);
  1667. cstate = to_sde_crtc_state(crtc->state);
  1668. kms = _sde_crtc_get_kms(crtc);
  1669. num_mixers = sde_crtc->num_mixers;
  1670. count = cstate->num_ds;
  1671. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1672. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1673. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1674. /**
  1675. * destination scaler configuration will be done either
  1676. * or on set property or on power collapse (idle/suspend)
  1677. */
  1678. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1679. if (sde_crtc->ds_reconfig) {
  1680. SDE_DEBUG("reconfigure dest scaler block\n");
  1681. sde_crtc->ds_reconfig = false;
  1682. }
  1683. if (!ds_dirty) {
  1684. SDE_DEBUG("no change in settings, skip commit\n");
  1685. } else if (!kms || !kms->catalog) {
  1686. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1687. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1688. SDE_DEBUG("dest scaler feature not supported\n");
  1689. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1690. //do nothing
  1691. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1692. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1693. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1694. } else {
  1695. for (i = 0; i < count; i++) {
  1696. cfg = &cstate->ds_cfg[i];
  1697. if (!cfg->flags)
  1698. continue;
  1699. lm_idx = cfg->idx;
  1700. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1701. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1702. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1703. /* Setup op mode - Dual/single */
  1704. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1705. op_mode |= BIT(hw_ds->idx - DS_0);
  1706. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1707. op_mode |= (cstate->num_ds_enabled ==
  1708. CRTC_DUAL_MIXERS) ?
  1709. SDE_DS_OP_MODE_DUAL : 0;
  1710. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1711. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1712. }
  1713. /* Setup scaler */
  1714. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1715. (cfg->flags &
  1716. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1717. if (hw_ds->ops.setup_scaler)
  1718. hw_ds->ops.setup_scaler(hw_ds,
  1719. &cfg->scl3_cfg,
  1720. &cstate->scl3_lut_cfg);
  1721. }
  1722. /*
  1723. * Dest scaler shares the flush bit of the LM in control
  1724. */
  1725. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1726. hw_ctl->ops.update_bitmask_mixer(
  1727. hw_ctl, hw_lm->idx, 1);
  1728. }
  1729. }
  1730. }
  1731. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1732. {
  1733. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1734. struct sde_crtc *sde_crtc;
  1735. struct msm_drm_private *priv;
  1736. struct sde_crtc_frame_event *fevent;
  1737. struct sde_kms_frame_event_cb_data *cb_data;
  1738. struct drm_plane *plane;
  1739. u32 ubwc_error;
  1740. unsigned long flags;
  1741. u32 crtc_id;
  1742. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1743. if (!data) {
  1744. SDE_ERROR("invalid parameters\n");
  1745. return;
  1746. }
  1747. crtc = cb_data->crtc;
  1748. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1749. SDE_ERROR("invalid parameters\n");
  1750. return;
  1751. }
  1752. sde_crtc = to_sde_crtc(crtc);
  1753. priv = crtc->dev->dev_private;
  1754. crtc_id = drm_crtc_index(crtc);
  1755. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1756. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1757. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1758. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1759. struct sde_crtc_frame_event, list);
  1760. if (fevent)
  1761. list_del_init(&fevent->list);
  1762. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1763. if (!fevent) {
  1764. SDE_ERROR("crtc%d event %d overflow\n",
  1765. crtc->base.id, event);
  1766. SDE_EVT32(DRMID(crtc), event);
  1767. return;
  1768. }
  1769. /* log and clear plane ubwc errors if any */
  1770. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1771. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1772. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1773. drm_for_each_plane_mask(plane, crtc->dev,
  1774. sde_crtc->plane_mask_old) {
  1775. ubwc_error = sde_plane_get_ubwc_error(plane);
  1776. if (ubwc_error) {
  1777. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1778. ubwc_error, SDE_EVTLOG_ERROR);
  1779. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1780. DRMID(crtc), DRMID(plane),
  1781. ubwc_error);
  1782. sde_plane_clear_ubwc_error(plane);
  1783. }
  1784. }
  1785. }
  1786. fevent->event = event;
  1787. fevent->crtc = crtc;
  1788. fevent->connector = cb_data->connector;
  1789. fevent->ts = ktime_get();
  1790. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1791. }
  1792. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1793. struct drm_crtc_state *old_state)
  1794. {
  1795. struct drm_device *dev;
  1796. struct sde_crtc *sde_crtc;
  1797. struct sde_crtc_state *cstate;
  1798. struct drm_connector *conn;
  1799. struct drm_encoder *encoder;
  1800. struct drm_connector_list_iter conn_iter;
  1801. if (!crtc || !crtc->state) {
  1802. SDE_ERROR("invalid crtc\n");
  1803. return;
  1804. }
  1805. dev = crtc->dev;
  1806. sde_crtc = to_sde_crtc(crtc);
  1807. cstate = to_sde_crtc_state(crtc->state);
  1808. SDE_EVT32_VERBOSE(DRMID(crtc));
  1809. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1810. /* identify connectors attached to this crtc */
  1811. cstate->num_connectors = 0;
  1812. drm_connector_list_iter_begin(dev, &conn_iter);
  1813. drm_for_each_connector_iter(conn, &conn_iter)
  1814. if (conn->state && conn->state->crtc == crtc &&
  1815. cstate->num_connectors < MAX_CONNECTORS) {
  1816. encoder = conn->state->best_encoder;
  1817. if (encoder)
  1818. sde_encoder_register_frame_event_callback(
  1819. encoder,
  1820. sde_crtc_frame_event_cb,
  1821. crtc);
  1822. cstate->connectors[cstate->num_connectors++] = conn;
  1823. sde_connector_prepare_fence(conn);
  1824. }
  1825. drm_connector_list_iter_end(&conn_iter);
  1826. /* prepare main output fence */
  1827. sde_fence_prepare(sde_crtc->output_fence);
  1828. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1829. }
  1830. /**
  1831. * sde_crtc_complete_flip - signal pending page_flip events
  1832. * Any pending vblank events are added to the vblank_event_list
  1833. * so that the next vblank interrupt shall signal them.
  1834. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1835. * This API signals any pending PAGE_FLIP events requested through
  1836. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1837. * if file!=NULL, this is preclose potential cancel-flip path
  1838. * @crtc: Pointer to drm crtc structure
  1839. * @file: Pointer to drm file
  1840. */
  1841. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1842. struct drm_file *file)
  1843. {
  1844. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1845. struct drm_device *dev = crtc->dev;
  1846. struct drm_pending_vblank_event *event;
  1847. unsigned long flags;
  1848. spin_lock_irqsave(&dev->event_lock, flags);
  1849. event = sde_crtc->event;
  1850. if (!event)
  1851. goto end;
  1852. /*
  1853. * if regular vblank case (!file) or if cancel-flip from
  1854. * preclose on file that requested flip, then send the
  1855. * event:
  1856. */
  1857. if (!file || (event->base.file_priv == file)) {
  1858. sde_crtc->event = NULL;
  1859. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1860. sde_crtc->name, event);
  1861. SDE_EVT32_VERBOSE(DRMID(crtc));
  1862. drm_crtc_send_vblank_event(crtc, event);
  1863. }
  1864. end:
  1865. spin_unlock_irqrestore(&dev->event_lock, flags);
  1866. }
  1867. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1868. struct drm_crtc_state *cstate)
  1869. {
  1870. struct drm_encoder *encoder;
  1871. if (!crtc || !crtc->dev || !cstate) {
  1872. SDE_ERROR("invalid crtc\n");
  1873. return INTF_MODE_NONE;
  1874. }
  1875. drm_for_each_encoder_mask(encoder, crtc->dev,
  1876. cstate->encoder_mask) {
  1877. /* continue if copy encoder is encountered */
  1878. if (sde_encoder_in_clone_mode(encoder))
  1879. continue;
  1880. return sde_encoder_get_intf_mode(encoder);
  1881. }
  1882. return INTF_MODE_NONE;
  1883. }
  1884. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1885. {
  1886. struct drm_encoder *encoder;
  1887. if (!crtc || !crtc->dev) {
  1888. SDE_ERROR("invalid crtc\n");
  1889. return INTF_MODE_NONE;
  1890. }
  1891. drm_for_each_encoder(encoder, crtc->dev)
  1892. if ((encoder->crtc == crtc)
  1893. && !sde_encoder_in_cont_splash(encoder))
  1894. return sde_encoder_get_fps(encoder);
  1895. return 0;
  1896. }
  1897. static void sde_crtc_vblank_cb(void *data)
  1898. {
  1899. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1900. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1901. /* keep statistics on vblank callback - with auto reset via debugfs */
  1902. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1903. sde_crtc->vblank_cb_time = ktime_get();
  1904. else
  1905. sde_crtc->vblank_cb_count++;
  1906. sde_crtc->vblank_last_cb_time = ktime_get();
  1907. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1908. drm_crtc_handle_vblank(crtc);
  1909. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1910. SDE_EVT32_VERBOSE(DRMID(crtc));
  1911. }
  1912. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1913. ktime_t ts, enum sde_fence_event fence_event)
  1914. {
  1915. if (!connector) {
  1916. SDE_ERROR("invalid param\n");
  1917. return;
  1918. }
  1919. SDE_ATRACE_BEGIN("signal_retire_fence");
  1920. sde_connector_complete_commit(connector, ts, fence_event);
  1921. SDE_ATRACE_END("signal_retire_fence");
  1922. }
  1923. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1924. {
  1925. struct msm_drm_private *priv;
  1926. struct sde_crtc_frame_event *fevent;
  1927. struct drm_crtc *crtc;
  1928. struct sde_crtc *sde_crtc;
  1929. struct sde_kms *sde_kms;
  1930. unsigned long flags;
  1931. bool in_clone_mode = false;
  1932. if (!work) {
  1933. SDE_ERROR("invalid work handle\n");
  1934. return;
  1935. }
  1936. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1937. if (!fevent->crtc || !fevent->crtc->state) {
  1938. SDE_ERROR("invalid crtc\n");
  1939. return;
  1940. }
  1941. crtc = fevent->crtc;
  1942. sde_crtc = to_sde_crtc(crtc);
  1943. sde_kms = _sde_crtc_get_kms(crtc);
  1944. if (!sde_kms) {
  1945. SDE_ERROR("invalid kms handle\n");
  1946. return;
  1947. }
  1948. priv = sde_kms->dev->dev_private;
  1949. SDE_ATRACE_BEGIN("crtc_frame_event");
  1950. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1951. ktime_to_ns(fevent->ts));
  1952. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1953. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1954. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1955. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1956. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1957. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1958. /* this should not happen */
  1959. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1960. crtc->base.id,
  1961. ktime_to_ns(fevent->ts),
  1962. atomic_read(&sde_crtc->frame_pending));
  1963. SDE_EVT32(DRMID(crtc), fevent->event,
  1964. SDE_EVTLOG_FUNC_CASE1);
  1965. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1966. /* release bandwidth and other resources */
  1967. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1968. crtc->base.id,
  1969. ktime_to_ns(fevent->ts));
  1970. SDE_EVT32(DRMID(crtc), fevent->event,
  1971. SDE_EVTLOG_FUNC_CASE2);
  1972. sde_core_perf_crtc_release_bw(crtc);
  1973. } else {
  1974. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1975. SDE_EVTLOG_FUNC_CASE3);
  1976. }
  1977. }
  1978. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1979. SDE_ATRACE_BEGIN("signal_release_fence");
  1980. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1981. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1982. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1983. SDE_ATRACE_END("signal_release_fence");
  1984. }
  1985. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1986. /* this api should be called without spin_lock */
  1987. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1988. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1989. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1990. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1991. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1992. crtc->base.id, ktime_to_ns(fevent->ts));
  1993. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1994. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1995. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1996. SDE_ATRACE_END("crtc_frame_event");
  1997. }
  1998. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1999. struct drm_crtc_state *old_state)
  2000. {
  2001. struct sde_crtc *sde_crtc;
  2002. if (!crtc || !crtc->state) {
  2003. SDE_ERROR("invalid crtc\n");
  2004. return;
  2005. }
  2006. sde_crtc = to_sde_crtc(crtc);
  2007. SDE_EVT32_VERBOSE(DRMID(crtc));
  2008. sde_core_perf_crtc_update(crtc, 0, false);
  2009. }
  2010. /**
  2011. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2012. * @cstate: Pointer to sde crtc state
  2013. */
  2014. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2015. {
  2016. if (!cstate) {
  2017. SDE_ERROR("invalid cstate\n");
  2018. return;
  2019. }
  2020. cstate->input_fence_timeout_ns =
  2021. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2022. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2023. }
  2024. /**
  2025. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2026. * @cstate: Pointer to sde crtc state
  2027. */
  2028. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2029. {
  2030. u32 i;
  2031. if (!cstate)
  2032. return;
  2033. for (i = 0; i < cstate->num_dim_layers; i++)
  2034. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2035. cstate->num_dim_layers = 0;
  2036. }
  2037. /**
  2038. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2039. * @cstate: Pointer to sde crtc state
  2040. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2041. */
  2042. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2043. void __user *usr_ptr)
  2044. {
  2045. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2046. struct sde_drm_dim_layer_cfg *user_cfg;
  2047. struct sde_hw_dim_layer *dim_layer;
  2048. u32 count, i;
  2049. if (!cstate) {
  2050. SDE_ERROR("invalid cstate\n");
  2051. return;
  2052. }
  2053. dim_layer = cstate->dim_layer;
  2054. if (!usr_ptr) {
  2055. /* usr_ptr is null when setting the default property value */
  2056. _sde_crtc_clear_dim_layers_v1(cstate);
  2057. SDE_DEBUG("dim_layer data removed\n");
  2058. return;
  2059. }
  2060. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2061. SDE_ERROR("failed to copy dim_layer data\n");
  2062. return;
  2063. }
  2064. count = dim_layer_v1.num_layers;
  2065. if (count > SDE_MAX_DIM_LAYERS) {
  2066. SDE_ERROR("invalid number of dim_layers:%d", count);
  2067. return;
  2068. }
  2069. /* populate from user space */
  2070. cstate->num_dim_layers = count;
  2071. for (i = 0; i < count; i++) {
  2072. user_cfg = &dim_layer_v1.layer_cfg[i];
  2073. dim_layer[i].flags = user_cfg->flags;
  2074. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2075. dim_layer[i].rect.x = user_cfg->rect.x1;
  2076. dim_layer[i].rect.y = user_cfg->rect.y1;
  2077. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2078. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2079. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2080. user_cfg->color_fill.color_0,
  2081. user_cfg->color_fill.color_1,
  2082. user_cfg->color_fill.color_2,
  2083. user_cfg->color_fill.color_3,
  2084. };
  2085. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2086. i, dim_layer[i].flags, dim_layer[i].stage);
  2087. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2088. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2089. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2090. dim_layer[i].color_fill.color_0,
  2091. dim_layer[i].color_fill.color_1,
  2092. dim_layer[i].color_fill.color_2,
  2093. dim_layer[i].color_fill.color_3);
  2094. }
  2095. }
  2096. /**
  2097. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2098. * @sde_crtc : Pointer to sde crtc
  2099. * @cstate : Pointer to sde crtc state
  2100. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2101. */
  2102. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2103. struct sde_crtc_state *cstate,
  2104. void __user *usr_ptr)
  2105. {
  2106. struct sde_drm_dest_scaler_data ds_data;
  2107. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2108. struct sde_drm_scaler_v2 scaler_v2;
  2109. void __user *scaler_v2_usr;
  2110. int i, count;
  2111. if (!sde_crtc || !cstate) {
  2112. SDE_ERROR("invalid sde_crtc/state\n");
  2113. return -EINVAL;
  2114. }
  2115. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2116. if (!usr_ptr) {
  2117. SDE_DEBUG("ds data removed\n");
  2118. return 0;
  2119. }
  2120. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2121. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2122. sde_crtc->name);
  2123. return -EINVAL;
  2124. }
  2125. count = ds_data.num_dest_scaler;
  2126. if (!count) {
  2127. SDE_DEBUG("no ds data available\n");
  2128. return 0;
  2129. }
  2130. if (count > SDE_MAX_DS_COUNT) {
  2131. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2132. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2133. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2134. return -EINVAL;
  2135. }
  2136. /* Populate from user space */
  2137. for (i = 0; i < count; i++) {
  2138. ds_cfg_usr = &ds_data.ds_cfg[i];
  2139. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2140. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2141. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2142. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2143. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2144. if (ds_cfg_usr->scaler_cfg) {
  2145. scaler_v2_usr =
  2146. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2147. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2148. sizeof(scaler_v2))) {
  2149. SDE_ERROR("%s:scaler: copy from user failed\n",
  2150. sde_crtc->name);
  2151. return -EINVAL;
  2152. }
  2153. }
  2154. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2155. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2156. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2157. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2158. scaler_v2.dst_width, scaler_v2.dst_height);
  2159. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2160. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2161. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2162. scaler_v2.dst_width, scaler_v2.dst_height);
  2163. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2164. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2165. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2166. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2167. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2168. ds_cfg_usr->lm_height);
  2169. }
  2170. cstate->num_ds = count;
  2171. cstate->ds_dirty = true;
  2172. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2173. return 0;
  2174. }
  2175. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2176. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2177. u32 prev_lm_width, u32 prev_lm_height)
  2178. {
  2179. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2180. || !cfg->lm_width || !cfg->lm_height) {
  2181. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2182. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2183. hdisplay, mode->vdisplay);
  2184. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2185. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2186. return -E2BIG;
  2187. }
  2188. if (!prev_lm_width && !prev_lm_height) {
  2189. prev_lm_width = cfg->lm_width;
  2190. prev_lm_height = cfg->lm_height;
  2191. } else {
  2192. if (cfg->lm_width != prev_lm_width ||
  2193. cfg->lm_height != prev_lm_height) {
  2194. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2195. crtc->base.id, cfg->lm_width,
  2196. cfg->lm_height, prev_lm_width,
  2197. prev_lm_height);
  2198. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2199. cfg->lm_height, prev_lm_width,
  2200. prev_lm_height, SDE_EVTLOG_ERROR);
  2201. return -EINVAL;
  2202. }
  2203. }
  2204. return 0;
  2205. }
  2206. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2207. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2208. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2209. u32 max_in_width, u32 max_out_width)
  2210. {
  2211. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2212. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2213. /**
  2214. * Scaler src and dst width shouldn't exceed the maximum
  2215. * width limitation. Also, if there is no partial update
  2216. * dst width and height must match display resolution.
  2217. */
  2218. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2219. cfg->scl3_cfg.dst_width > max_out_width ||
  2220. !cfg->scl3_cfg.src_width[0] ||
  2221. !cfg->scl3_cfg.dst_width ||
  2222. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2223. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2224. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2225. SDE_ERROR("crtc%d: ", crtc->base.id);
  2226. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2227. cfg->scl3_cfg.src_width[0],
  2228. cfg->scl3_cfg.dst_width,
  2229. cfg->scl3_cfg.dst_height,
  2230. hdisplay, mode->vdisplay);
  2231. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2232. sde_crtc->num_mixers, cfg->flags,
  2233. hw_ds->idx - DS_0);
  2234. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2235. cfg->scl3_cfg.enable,
  2236. cfg->scl3_cfg.de.enable);
  2237. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2238. cfg->scl3_cfg.de.enable, cfg->flags,
  2239. max_in_width, max_out_width,
  2240. cfg->scl3_cfg.src_width[0],
  2241. cfg->scl3_cfg.dst_width,
  2242. cfg->scl3_cfg.dst_height, hdisplay,
  2243. mode->vdisplay, sde_crtc->num_mixers,
  2244. SDE_EVTLOG_ERROR);
  2245. cfg->flags &=
  2246. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2247. cfg->flags &=
  2248. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2249. return -EINVAL;
  2250. }
  2251. }
  2252. return 0;
  2253. }
  2254. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2255. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2256. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2257. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2258. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2259. u32 max_out_width)
  2260. {
  2261. int i, ret;
  2262. u32 lm_idx;
  2263. for (i = 0; i < cstate->num_ds; i++) {
  2264. cfg = &cstate->ds_cfg[i];
  2265. lm_idx = cfg->idx;
  2266. /**
  2267. * Validate against topology
  2268. * No of dest scalers should match the num of mixers
  2269. * unless it is partial update left only/right only use case
  2270. */
  2271. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2272. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2273. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2274. crtc->base.id, i, lm_idx, cfg->flags);
  2275. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2276. SDE_EVTLOG_ERROR);
  2277. return -EINVAL;
  2278. }
  2279. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2280. if (!max_in_width && !max_out_width) {
  2281. max_in_width = hw_ds->scl->top->maxinputwidth;
  2282. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2283. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2284. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2285. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2286. max_in_width, max_out_width, cstate->num_ds);
  2287. }
  2288. /* Check LM width and height */
  2289. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2290. prev_lm_width, prev_lm_height);
  2291. if (ret)
  2292. return ret;
  2293. /* Check scaler data */
  2294. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2295. hw_ds, cfg, hdisplay,
  2296. max_in_width, max_out_width);
  2297. if (ret)
  2298. return ret;
  2299. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2300. (*num_ds_enable)++;
  2301. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2302. hw_ds->idx - DS_0, cfg->flags);
  2303. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2304. }
  2305. return 0;
  2306. }
  2307. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2308. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2309. u32 num_ds_enable)
  2310. {
  2311. int i;
  2312. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2313. cstate->num_ds_enabled, num_ds_enable);
  2314. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2315. cstate->num_ds, cstate->ds_dirty);
  2316. if (cstate->num_ds_enabled != num_ds_enable) {
  2317. /* Disabling destination scaler */
  2318. if (!num_ds_enable) {
  2319. for (i = 0; i < cstate->num_ds; i++) {
  2320. cfg = &cstate->ds_cfg[i];
  2321. cfg->idx = i;
  2322. /* Update scaler settings in disable case */
  2323. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2324. cfg->scl3_cfg.enable = 0;
  2325. cfg->scl3_cfg.de.enable = 0;
  2326. }
  2327. }
  2328. cstate->num_ds_enabled = num_ds_enable;
  2329. cstate->ds_dirty = true;
  2330. } else {
  2331. if (!cstate->num_ds_enabled)
  2332. cstate->ds_dirty = false;
  2333. }
  2334. }
  2335. /**
  2336. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2337. * @crtc : Pointer to drm crtc
  2338. * @state : Pointer to drm crtc state
  2339. */
  2340. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2341. struct drm_crtc_state *state)
  2342. {
  2343. struct sde_crtc *sde_crtc;
  2344. struct sde_crtc_state *cstate;
  2345. struct drm_display_mode *mode;
  2346. struct sde_kms *kms;
  2347. struct sde_hw_ds *hw_ds = NULL;
  2348. struct sde_hw_ds_cfg *cfg = NULL;
  2349. u32 ret = 0;
  2350. u32 num_ds_enable = 0, hdisplay = 0;
  2351. u32 max_in_width = 0, max_out_width = 0;
  2352. u32 prev_lm_width = 0, prev_lm_height = 0;
  2353. if (!crtc || !state)
  2354. return -EINVAL;
  2355. sde_crtc = to_sde_crtc(crtc);
  2356. cstate = to_sde_crtc_state(state);
  2357. kms = _sde_crtc_get_kms(crtc);
  2358. mode = &state->adjusted_mode;
  2359. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2360. if (!cstate->ds_dirty) {
  2361. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2362. return 0;
  2363. }
  2364. if (!kms || !kms->catalog) {
  2365. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2366. return -EINVAL;
  2367. }
  2368. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2369. SDE_DEBUG("dest scaler feature not supported\n");
  2370. return 0;
  2371. }
  2372. if (!sde_crtc->num_mixers) {
  2373. SDE_DEBUG("mixers not allocated\n");
  2374. return 0;
  2375. }
  2376. ret = _sde_validate_hw_resources(sde_crtc);
  2377. if (ret)
  2378. goto err;
  2379. /**
  2380. * No of dest scalers shouldn't exceed hw ds block count and
  2381. * also, match the num of mixers unless it is partial update
  2382. * left only/right only use case - currently PU + DS is not supported
  2383. */
  2384. if (cstate->num_ds > kms->catalog->ds_count ||
  2385. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2386. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2387. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2388. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2389. cstate->ds_cfg[0].flags);
  2390. ret = -EINVAL;
  2391. goto err;
  2392. }
  2393. /**
  2394. * Check if DS needs to be enabled or disabled
  2395. * In case of enable, validate the data
  2396. */
  2397. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2398. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2399. cstate->num_ds, cstate->ds_cfg[0].flags);
  2400. goto disable;
  2401. }
  2402. /* Display resolution */
  2403. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2404. /* Validate the DS data */
  2405. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2406. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2407. prev_lm_width, prev_lm_height,
  2408. max_in_width, max_out_width);
  2409. if (ret)
  2410. goto err;
  2411. disable:
  2412. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2413. num_ds_enable);
  2414. return 0;
  2415. err:
  2416. cstate->ds_dirty = false;
  2417. return ret;
  2418. }
  2419. /**
  2420. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2421. * @crtc: Pointer to CRTC object
  2422. */
  2423. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2424. {
  2425. struct drm_plane *plane = NULL;
  2426. uint32_t wait_ms = 1;
  2427. ktime_t kt_end, kt_wait;
  2428. int rc = 0;
  2429. SDE_DEBUG("\n");
  2430. if (!crtc || !crtc->state) {
  2431. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2432. return;
  2433. }
  2434. /* use monotonic timer to limit total fence wait time */
  2435. kt_end = ktime_add_ns(ktime_get(),
  2436. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2437. /*
  2438. * Wait for fences sequentially, as all of them need to be signalled
  2439. * before we can proceed.
  2440. *
  2441. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2442. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2443. * that each plane can check its fence status and react appropriately
  2444. * if its fence has timed out. Call input fence wait multiple times if
  2445. * fence wait is interrupted due to interrupt call.
  2446. */
  2447. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2448. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2449. do {
  2450. kt_wait = ktime_sub(kt_end, ktime_get());
  2451. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2452. wait_ms = ktime_to_ms(kt_wait);
  2453. else
  2454. wait_ms = 0;
  2455. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2456. } while (wait_ms && rc == -ERESTARTSYS);
  2457. }
  2458. SDE_ATRACE_END("plane_wait_input_fence");
  2459. }
  2460. static void _sde_crtc_setup_mixer_for_encoder(
  2461. struct drm_crtc *crtc,
  2462. struct drm_encoder *enc)
  2463. {
  2464. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2465. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2466. struct sde_rm *rm = &sde_kms->rm;
  2467. struct sde_crtc_mixer *mixer;
  2468. struct sde_hw_ctl *last_valid_ctl = NULL;
  2469. int i;
  2470. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2471. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2472. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2473. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2474. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2475. /* Set up all the mixers and ctls reserved by this encoder */
  2476. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2477. mixer = &sde_crtc->mixers[i];
  2478. if (!sde_rm_get_hw(rm, &lm_iter))
  2479. break;
  2480. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2481. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2482. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2483. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2484. mixer->hw_lm->idx - LM_0);
  2485. mixer->hw_ctl = last_valid_ctl;
  2486. } else {
  2487. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2488. last_valid_ctl = mixer->hw_ctl;
  2489. sde_crtc->num_ctls++;
  2490. }
  2491. /* Shouldn't happen, mixers are always >= ctls */
  2492. if (!mixer->hw_ctl) {
  2493. SDE_ERROR("no valid ctls found for lm %d\n",
  2494. mixer->hw_lm->idx - LM_0);
  2495. return;
  2496. }
  2497. /* Dspp may be null */
  2498. (void) sde_rm_get_hw(rm, &dspp_iter);
  2499. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2500. /* DS may be null */
  2501. (void) sde_rm_get_hw(rm, &ds_iter);
  2502. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2503. mixer->encoder = enc;
  2504. sde_crtc->num_mixers++;
  2505. SDE_DEBUG("setup mixer %d: lm %d\n",
  2506. i, mixer->hw_lm->idx - LM_0);
  2507. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2508. i, mixer->hw_ctl->idx - CTL_0);
  2509. if (mixer->hw_ds)
  2510. SDE_DEBUG("setup mixer %d: ds %d\n",
  2511. i, mixer->hw_ds->idx - DS_0);
  2512. }
  2513. }
  2514. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2515. {
  2516. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2517. struct drm_encoder *enc;
  2518. sde_crtc->num_ctls = 0;
  2519. sde_crtc->num_mixers = 0;
  2520. sde_crtc->mixers_swapped = false;
  2521. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2522. mutex_lock(&sde_crtc->crtc_lock);
  2523. /* Check for mixers on all encoders attached to this crtc */
  2524. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2525. if (enc->crtc != crtc)
  2526. continue;
  2527. /* avoid overwriting mixers info from a copy encoder */
  2528. if (sde_encoder_in_clone_mode(enc))
  2529. continue;
  2530. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2531. }
  2532. mutex_unlock(&sde_crtc->crtc_lock);
  2533. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2534. }
  2535. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2536. {
  2537. int i;
  2538. struct sde_crtc_state *cstate;
  2539. cstate = to_sde_crtc_state(state);
  2540. cstate->is_ppsplit = false;
  2541. for (i = 0; i < cstate->num_connectors; i++) {
  2542. struct drm_connector *conn = cstate->connectors[i];
  2543. if (sde_connector_get_topology_name(conn) ==
  2544. SDE_RM_TOPOLOGY_PPSPLIT)
  2545. cstate->is_ppsplit = true;
  2546. }
  2547. }
  2548. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2549. struct drm_crtc_state *state)
  2550. {
  2551. struct sde_crtc *sde_crtc;
  2552. struct sde_crtc_state *cstate;
  2553. struct drm_display_mode *adj_mode;
  2554. u32 crtc_split_width;
  2555. int i;
  2556. if (!crtc || !state) {
  2557. SDE_ERROR("invalid args\n");
  2558. return;
  2559. }
  2560. sde_crtc = to_sde_crtc(crtc);
  2561. cstate = to_sde_crtc_state(state);
  2562. adj_mode = &state->adjusted_mode;
  2563. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2564. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2565. cstate->lm_bounds[i].x = crtc_split_width * i;
  2566. cstate->lm_bounds[i].y = 0;
  2567. cstate->lm_bounds[i].w = crtc_split_width;
  2568. cstate->lm_bounds[i].h =
  2569. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2570. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2571. sizeof(cstate->lm_roi[i]));
  2572. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2573. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2574. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2575. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2576. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2577. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2578. }
  2579. drm_mode_debug_printmodeline(adj_mode);
  2580. }
  2581. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2582. {
  2583. struct sde_crtc_mixer mixer;
  2584. /*
  2585. * Use mixer[0] to get hw_ctl which will use ops to clear
  2586. * all blendstages. Clear all blendstages will iterate through
  2587. * all mixers.
  2588. */
  2589. if (sde_crtc->num_mixers) {
  2590. mixer = sde_crtc->mixers[0];
  2591. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2592. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2593. }
  2594. }
  2595. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2596. struct drm_crtc_state *old_state)
  2597. {
  2598. struct sde_crtc *sde_crtc;
  2599. struct drm_encoder *encoder;
  2600. struct drm_device *dev;
  2601. struct sde_kms *sde_kms;
  2602. struct sde_splash_display *splash_display;
  2603. bool cont_splash_enabled = false;
  2604. size_t i;
  2605. if (!crtc) {
  2606. SDE_ERROR("invalid crtc\n");
  2607. return;
  2608. }
  2609. if (!crtc->state->enable) {
  2610. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2611. crtc->base.id, crtc->state->enable);
  2612. return;
  2613. }
  2614. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2615. SDE_ERROR("power resource is not enabled\n");
  2616. return;
  2617. }
  2618. sde_kms = _sde_crtc_get_kms(crtc);
  2619. if (!sde_kms)
  2620. return;
  2621. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2622. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2623. sde_crtc = to_sde_crtc(crtc);
  2624. dev = crtc->dev;
  2625. if (!sde_crtc->num_mixers) {
  2626. _sde_crtc_setup_mixers(crtc);
  2627. _sde_crtc_setup_is_ppsplit(crtc->state);
  2628. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2629. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2630. }
  2631. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2632. if (encoder->crtc != crtc)
  2633. continue;
  2634. /* encoder will trigger pending mask now */
  2635. sde_encoder_trigger_kickoff_pending(encoder);
  2636. }
  2637. /* update performance setting */
  2638. sde_core_perf_crtc_update(crtc, 1, false);
  2639. /*
  2640. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2641. * it means we are trying to flush a CRTC whose state is disabled:
  2642. * nothing else needs to be done.
  2643. */
  2644. if (unlikely(!sde_crtc->num_mixers))
  2645. goto end;
  2646. _sde_crtc_blend_setup(crtc, old_state, true);
  2647. _sde_crtc_dest_scaler_setup(crtc);
  2648. /* cancel the idle notify delayed work */
  2649. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2650. MSM_DISPLAY_VIDEO_MODE) &&
  2651. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2652. SDE_DEBUG("idle notify work cancelled\n");
  2653. /*
  2654. * Since CP properties use AXI buffer to program the
  2655. * HW, check if context bank is in attached state,
  2656. * apply color processing properties only if
  2657. * smmu state is attached,
  2658. */
  2659. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2660. splash_display = &sde_kms->splash_data.splash_display[i];
  2661. if (splash_display->cont_splash_enabled &&
  2662. splash_display->encoder &&
  2663. crtc == splash_display->encoder->crtc)
  2664. cont_splash_enabled = true;
  2665. }
  2666. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2667. (cont_splash_enabled || sde_crtc->enabled))
  2668. sde_cp_crtc_apply_properties(crtc);
  2669. /*
  2670. * PP_DONE irq is only used by command mode for now.
  2671. * It is better to request pending before FLUSH and START trigger
  2672. * to make sure no pp_done irq missed.
  2673. * This is safe because no pp_done will happen before SW trigger
  2674. * in command mode.
  2675. */
  2676. end:
  2677. SDE_ATRACE_END("crtc_atomic_begin");
  2678. }
  2679. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2680. struct drm_crtc_state *old_crtc_state)
  2681. {
  2682. struct drm_encoder *encoder;
  2683. struct sde_crtc *sde_crtc;
  2684. struct drm_device *dev;
  2685. struct drm_plane *plane;
  2686. struct msm_drm_private *priv;
  2687. struct msm_drm_thread *event_thread;
  2688. struct sde_crtc_state *cstate;
  2689. struct sde_kms *sde_kms;
  2690. int idle_time = 0;
  2691. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2692. SDE_ERROR("invalid crtc\n");
  2693. return;
  2694. }
  2695. if (!crtc->state->enable) {
  2696. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2697. crtc->base.id, crtc->state->enable);
  2698. return;
  2699. }
  2700. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2701. SDE_ERROR("power resource is not enabled\n");
  2702. return;
  2703. }
  2704. sde_kms = _sde_crtc_get_kms(crtc);
  2705. if (!sde_kms) {
  2706. SDE_ERROR("invalid kms\n");
  2707. return;
  2708. }
  2709. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2710. sde_crtc = to_sde_crtc(crtc);
  2711. cstate = to_sde_crtc_state(crtc->state);
  2712. dev = crtc->dev;
  2713. priv = dev->dev_private;
  2714. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2715. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2716. return;
  2717. }
  2718. event_thread = &priv->event_thread[crtc->index];
  2719. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2720. /*
  2721. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2722. * it means we are trying to flush a CRTC whose state is disabled:
  2723. * nothing else needs to be done.
  2724. */
  2725. if (unlikely(!sde_crtc->num_mixers))
  2726. return;
  2727. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2728. /*
  2729. * For planes without commit update, drm framework will not add
  2730. * those planes to current state since hardware update is not
  2731. * required. However, if those planes were power collapsed since
  2732. * last commit cycle, driver has to restore the hardware state
  2733. * of those planes explicitly here prior to plane flush.
  2734. * Also use this iteration to see if any plane requires cache,
  2735. * so during the perf update driver can activate/deactivate
  2736. * the cache accordingly.
  2737. */
  2738. sde_crtc->new_perf.llcc_active = false;
  2739. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2740. sde_plane_restore(plane);
  2741. if (sde_plane_is_cache_required(plane))
  2742. sde_crtc->new_perf.llcc_active = true;
  2743. }
  2744. /* wait for acquire fences before anything else is done */
  2745. _sde_crtc_wait_for_fences(crtc);
  2746. /* schedule the idle notify delayed work */
  2747. if (idle_time && sde_encoder_check_curr_mode(
  2748. sde_crtc->mixers[0].encoder,
  2749. MSM_DISPLAY_VIDEO_MODE)) {
  2750. kthread_queue_delayed_work(&event_thread->worker,
  2751. &sde_crtc->idle_notify_work,
  2752. msecs_to_jiffies(idle_time));
  2753. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2754. }
  2755. if (!cstate->rsc_update) {
  2756. drm_for_each_encoder_mask(encoder, dev,
  2757. crtc->state->encoder_mask) {
  2758. cstate->rsc_client =
  2759. sde_encoder_get_rsc_client(encoder);
  2760. }
  2761. cstate->rsc_update = true;
  2762. }
  2763. /*
  2764. * Final plane updates: Give each plane a chance to complete all
  2765. * required writes/flushing before crtc's "flush
  2766. * everything" call below.
  2767. */
  2768. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2769. if (sde_kms->smmu_state.transition_error)
  2770. sde_plane_set_error(plane, true);
  2771. sde_plane_flush(plane);
  2772. }
  2773. /* Kickoff will be scheduled by outer layer */
  2774. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2775. }
  2776. /**
  2777. * sde_crtc_destroy_state - state destroy hook
  2778. * @crtc: drm CRTC
  2779. * @state: CRTC state object to release
  2780. */
  2781. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2782. struct drm_crtc_state *state)
  2783. {
  2784. struct sde_crtc *sde_crtc;
  2785. struct sde_crtc_state *cstate;
  2786. struct drm_encoder *enc;
  2787. struct sde_kms *sde_kms;
  2788. if (!crtc || !state) {
  2789. SDE_ERROR("invalid argument(s)\n");
  2790. return;
  2791. }
  2792. sde_crtc = to_sde_crtc(crtc);
  2793. cstate = to_sde_crtc_state(state);
  2794. sde_kms = _sde_crtc_get_kms(crtc);
  2795. if (!sde_kms) {
  2796. SDE_ERROR("invalid sde_kms\n");
  2797. return;
  2798. }
  2799. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2800. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2801. sde_rm_release(&sde_kms->rm, enc, true);
  2802. __drm_atomic_helper_crtc_destroy_state(state);
  2803. /* destroy value helper */
  2804. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2805. &cstate->property_state);
  2806. }
  2807. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2808. {
  2809. struct sde_crtc *sde_crtc;
  2810. int i;
  2811. if (!crtc) {
  2812. SDE_ERROR("invalid argument\n");
  2813. return -EINVAL;
  2814. }
  2815. sde_crtc = to_sde_crtc(crtc);
  2816. if (!atomic_read(&sde_crtc->frame_pending)) {
  2817. SDE_DEBUG("no frames pending\n");
  2818. return 0;
  2819. }
  2820. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2821. /*
  2822. * flush all the event thread work to make sure all the
  2823. * FRAME_EVENTS from encoder are propagated to crtc
  2824. */
  2825. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2826. if (list_empty(&sde_crtc->frame_events[i].list))
  2827. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2828. }
  2829. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2830. return 0;
  2831. }
  2832. /**
  2833. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2834. * @crtc: Pointer to crtc structure
  2835. */
  2836. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2837. {
  2838. struct drm_plane *plane;
  2839. struct drm_plane_state *state;
  2840. struct sde_crtc *sde_crtc;
  2841. struct sde_crtc_mixer *mixer;
  2842. struct sde_hw_ctl *ctl;
  2843. if (!crtc)
  2844. return;
  2845. sde_crtc = to_sde_crtc(crtc);
  2846. mixer = sde_crtc->mixers;
  2847. if (!mixer)
  2848. return;
  2849. ctl = mixer->hw_ctl;
  2850. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2851. state = plane->state;
  2852. if (!state)
  2853. continue;
  2854. /* clear plane flush bitmask */
  2855. sde_plane_ctl_flush(plane, ctl, false);
  2856. }
  2857. }
  2858. /**
  2859. * sde_crtc_reset_hw - attempt hardware reset on errors
  2860. * @crtc: Pointer to DRM crtc instance
  2861. * @old_state: Pointer to crtc state for previous commit
  2862. * @recovery_events: Whether or not recovery events are enabled
  2863. * Returns: Zero if current commit should still be attempted
  2864. */
  2865. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2866. bool recovery_events)
  2867. {
  2868. struct drm_plane *plane_halt[MAX_PLANES];
  2869. struct drm_plane *plane;
  2870. struct drm_encoder *encoder;
  2871. struct sde_crtc *sde_crtc;
  2872. struct sde_crtc_state *cstate;
  2873. struct sde_hw_ctl *ctl;
  2874. signed int i, plane_count;
  2875. int rc;
  2876. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2877. return -EINVAL;
  2878. sde_crtc = to_sde_crtc(crtc);
  2879. cstate = to_sde_crtc_state(crtc->state);
  2880. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2881. /* optionally generate a panic instead of performing a h/w reset */
  2882. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2883. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2884. ctl = sde_crtc->mixers[i].hw_ctl;
  2885. if (!ctl || !ctl->ops.reset)
  2886. continue;
  2887. rc = ctl->ops.reset(ctl);
  2888. if (rc) {
  2889. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2890. crtc->base.id, ctl->idx - CTL_0);
  2891. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2892. SDE_EVTLOG_ERROR);
  2893. break;
  2894. }
  2895. }
  2896. /* Early out if simple ctl reset succeeded */
  2897. if (i == sde_crtc->num_ctls)
  2898. return 0;
  2899. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2900. /* force all components in the system into reset at the same time */
  2901. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2902. ctl = sde_crtc->mixers[i].hw_ctl;
  2903. if (!ctl || !ctl->ops.hard_reset)
  2904. continue;
  2905. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2906. ctl->ops.hard_reset(ctl, true);
  2907. }
  2908. plane_count = 0;
  2909. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2910. if (plane_count >= ARRAY_SIZE(plane_halt))
  2911. break;
  2912. plane_halt[plane_count++] = plane;
  2913. sde_plane_halt_requests(plane, true);
  2914. sde_plane_set_revalidate(plane, true);
  2915. }
  2916. /* provide safe "border color only" commit configuration for later */
  2917. _sde_crtc_remove_pipe_flush(crtc);
  2918. _sde_crtc_blend_setup(crtc, old_state, false);
  2919. /* take h/w components out of reset */
  2920. for (i = plane_count - 1; i >= 0; --i)
  2921. sde_plane_halt_requests(plane_halt[i], false);
  2922. /* attempt to poll for start of frame cycle before reset release */
  2923. list_for_each_entry(encoder,
  2924. &crtc->dev->mode_config.encoder_list, head) {
  2925. if (encoder->crtc != crtc)
  2926. continue;
  2927. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2928. sde_encoder_poll_line_counts(encoder);
  2929. }
  2930. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2931. ctl = sde_crtc->mixers[i].hw_ctl;
  2932. if (!ctl || !ctl->ops.hard_reset)
  2933. continue;
  2934. ctl->ops.hard_reset(ctl, false);
  2935. }
  2936. list_for_each_entry(encoder,
  2937. &crtc->dev->mode_config.encoder_list, head) {
  2938. if (encoder->crtc != crtc)
  2939. continue;
  2940. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2941. sde_encoder_kickoff(encoder, false);
  2942. }
  2943. /* panic the device if VBIF is not in good state */
  2944. return !recovery_events ? 0 : -EAGAIN;
  2945. }
  2946. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2947. struct drm_crtc_state *old_state)
  2948. {
  2949. struct drm_encoder *encoder;
  2950. struct drm_device *dev;
  2951. struct sde_crtc *sde_crtc;
  2952. struct msm_drm_private *priv;
  2953. struct sde_kms *sde_kms;
  2954. struct sde_crtc_state *cstate;
  2955. bool is_error = false;
  2956. unsigned long flags;
  2957. enum sde_crtc_idle_pc_state idle_pc_state;
  2958. struct sde_encoder_kickoff_params params = { 0 };
  2959. if (!crtc) {
  2960. SDE_ERROR("invalid argument\n");
  2961. return;
  2962. }
  2963. dev = crtc->dev;
  2964. sde_crtc = to_sde_crtc(crtc);
  2965. sde_kms = _sde_crtc_get_kms(crtc);
  2966. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2967. SDE_ERROR("invalid argument\n");
  2968. return;
  2969. }
  2970. priv = sde_kms->dev->dev_private;
  2971. cstate = to_sde_crtc_state(crtc->state);
  2972. /*
  2973. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2974. * it means we are trying to start a CRTC whose state is disabled:
  2975. * nothing else needs to be done.
  2976. */
  2977. if (unlikely(!sde_crtc->num_mixers))
  2978. return;
  2979. SDE_ATRACE_BEGIN("crtc_commit");
  2980. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2981. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2982. if (encoder->crtc != crtc)
  2983. continue;
  2984. /*
  2985. * Encoder will flush/start now, unless it has a tx pending.
  2986. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2987. */
  2988. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2989. crtc->state);
  2990. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2991. sde_crtc->needs_hw_reset = true;
  2992. if (idle_pc_state != IDLE_PC_NONE)
  2993. sde_encoder_control_idle_pc(encoder,
  2994. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2995. }
  2996. /*
  2997. * Optionally attempt h/w recovery if any errors were detected while
  2998. * preparing for the kickoff
  2999. */
  3000. if (sde_crtc->needs_hw_reset) {
  3001. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3002. if (sde_crtc->frame_trigger_mode
  3003. != FRAME_DONE_WAIT_POSTED_START &&
  3004. sde_crtc_reset_hw(crtc, old_state,
  3005. params.recovery_events_enabled))
  3006. is_error = true;
  3007. sde_crtc->needs_hw_reset = false;
  3008. }
  3009. sde_crtc_calc_fps(sde_crtc);
  3010. SDE_ATRACE_BEGIN("flush_event_thread");
  3011. _sde_crtc_flush_event_thread(crtc);
  3012. SDE_ATRACE_END("flush_event_thread");
  3013. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3014. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3015. /* acquire bandwidth and other resources */
  3016. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3017. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3018. } else {
  3019. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3020. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3021. }
  3022. sde_crtc->play_count++;
  3023. sde_vbif_clear_errors(sde_kms);
  3024. if (is_error) {
  3025. _sde_crtc_remove_pipe_flush(crtc);
  3026. _sde_crtc_blend_setup(crtc, old_state, false);
  3027. }
  3028. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3029. if (encoder->crtc != crtc)
  3030. continue;
  3031. sde_encoder_kickoff(encoder, false);
  3032. }
  3033. /* store the event after frame trigger */
  3034. if (sde_crtc->event) {
  3035. WARN_ON(sde_crtc->event);
  3036. } else {
  3037. spin_lock_irqsave(&dev->event_lock, flags);
  3038. sde_crtc->event = crtc->state->event;
  3039. spin_unlock_irqrestore(&dev->event_lock, flags);
  3040. }
  3041. SDE_ATRACE_END("crtc_commit");
  3042. }
  3043. /**
  3044. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3045. * @sde_crtc: Pointer to sde crtc structure
  3046. * @enable: Whether to enable/disable vblanks
  3047. *
  3048. * @Return: error code
  3049. */
  3050. static int _sde_crtc_vblank_enable_no_lock(
  3051. struct sde_crtc *sde_crtc, bool enable)
  3052. {
  3053. struct drm_crtc *crtc;
  3054. struct drm_encoder *enc;
  3055. if (!sde_crtc) {
  3056. SDE_ERROR("invalid crtc\n");
  3057. return -EINVAL;
  3058. }
  3059. crtc = &sde_crtc->base;
  3060. if (enable) {
  3061. int ret;
  3062. /* drop lock since power crtc cb may try to re-acquire lock */
  3063. mutex_unlock(&sde_crtc->crtc_lock);
  3064. ret = pm_runtime_get_sync(crtc->dev->dev);
  3065. mutex_lock(&sde_crtc->crtc_lock);
  3066. if (ret < 0)
  3067. return ret;
  3068. drm_for_each_encoder_mask(enc, crtc->dev,
  3069. crtc->state->encoder_mask) {
  3070. if (enc->crtc != crtc)
  3071. continue;
  3072. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3073. sde_crtc->enabled);
  3074. sde_encoder_register_vblank_callback(enc,
  3075. sde_crtc_vblank_cb, (void *)crtc);
  3076. }
  3077. } else {
  3078. drm_for_each_encoder_mask(enc, crtc->dev,
  3079. crtc->state->encoder_mask) {
  3080. if (enc->crtc != crtc)
  3081. continue;
  3082. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3083. sde_crtc->enabled);
  3084. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3085. }
  3086. /* drop lock since power crtc cb may try to re-acquire lock */
  3087. mutex_unlock(&sde_crtc->crtc_lock);
  3088. pm_runtime_put_sync(crtc->dev->dev);
  3089. mutex_lock(&sde_crtc->crtc_lock);
  3090. }
  3091. return 0;
  3092. }
  3093. /**
  3094. * sde_crtc_duplicate_state - state duplicate hook
  3095. * @crtc: Pointer to drm crtc structure
  3096. * @Returns: Pointer to new drm_crtc_state structure
  3097. */
  3098. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3099. {
  3100. struct sde_crtc *sde_crtc;
  3101. struct sde_crtc_state *cstate, *old_cstate;
  3102. if (!crtc || !crtc->state) {
  3103. SDE_ERROR("invalid argument(s)\n");
  3104. return NULL;
  3105. }
  3106. sde_crtc = to_sde_crtc(crtc);
  3107. old_cstate = to_sde_crtc_state(crtc->state);
  3108. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3109. if (!cstate) {
  3110. SDE_ERROR("failed to allocate state\n");
  3111. return NULL;
  3112. }
  3113. /* duplicate value helper */
  3114. msm_property_duplicate_state(&sde_crtc->property_info,
  3115. old_cstate, cstate,
  3116. &cstate->property_state, cstate->property_values);
  3117. /* clear destination scaler dirty bit */
  3118. cstate->ds_dirty = false;
  3119. /* duplicate base helper */
  3120. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3121. return &cstate->base;
  3122. }
  3123. /**
  3124. * sde_crtc_reset - reset hook for CRTCs
  3125. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3126. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3127. * @crtc: Pointer to drm crtc structure
  3128. */
  3129. static void sde_crtc_reset(struct drm_crtc *crtc)
  3130. {
  3131. struct sde_crtc *sde_crtc;
  3132. struct sde_crtc_state *cstate;
  3133. if (!crtc) {
  3134. SDE_ERROR("invalid crtc\n");
  3135. return;
  3136. }
  3137. /* revert suspend actions, if necessary */
  3138. if (!sde_crtc_is_reset_required(crtc)) {
  3139. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3140. return;
  3141. }
  3142. /* remove previous state, if present */
  3143. if (crtc->state) {
  3144. sde_crtc_destroy_state(crtc, crtc->state);
  3145. crtc->state = 0;
  3146. }
  3147. sde_crtc = to_sde_crtc(crtc);
  3148. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3149. if (!cstate) {
  3150. SDE_ERROR("failed to allocate state\n");
  3151. return;
  3152. }
  3153. /* reset value helper */
  3154. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3155. &cstate->property_state,
  3156. cstate->property_values);
  3157. _sde_crtc_set_input_fence_timeout(cstate);
  3158. cstate->base.crtc = crtc;
  3159. crtc->state = &cstate->base;
  3160. }
  3161. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3162. {
  3163. struct drm_crtc *crtc = arg;
  3164. struct sde_crtc *sde_crtc;
  3165. struct sde_crtc_state *cstate;
  3166. struct drm_plane *plane;
  3167. struct drm_encoder *encoder;
  3168. u32 power_on;
  3169. unsigned long flags;
  3170. struct sde_crtc_irq_info *node = NULL;
  3171. int ret = 0;
  3172. struct drm_event event;
  3173. if (!crtc) {
  3174. SDE_ERROR("invalid crtc\n");
  3175. return;
  3176. }
  3177. sde_crtc = to_sde_crtc(crtc);
  3178. cstate = to_sde_crtc_state(crtc->state);
  3179. mutex_lock(&sde_crtc->crtc_lock);
  3180. SDE_EVT32(DRMID(crtc), event_type);
  3181. switch (event_type) {
  3182. case SDE_POWER_EVENT_POST_ENABLE:
  3183. /* restore encoder; crtc will be programmed during commit */
  3184. drm_for_each_encoder_mask(encoder, crtc->dev,
  3185. crtc->state->encoder_mask) {
  3186. sde_encoder_virt_restore(encoder);
  3187. }
  3188. /* restore UIDLE */
  3189. sde_core_perf_crtc_update_uidle(crtc, true);
  3190. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3191. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3192. ret = 0;
  3193. if (node->func)
  3194. ret = node->func(crtc, true, &node->irq);
  3195. if (ret)
  3196. SDE_ERROR("%s failed to enable event %x\n",
  3197. sde_crtc->name, node->event);
  3198. }
  3199. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3200. sde_cp_crtc_post_ipc(crtc);
  3201. break;
  3202. case SDE_POWER_EVENT_PRE_DISABLE:
  3203. drm_for_each_encoder_mask(encoder, crtc->dev,
  3204. crtc->state->encoder_mask) {
  3205. /*
  3206. * disable the vsync source after updating the
  3207. * rsc state. rsc state update might have vsync wait
  3208. * and vsync source must be disabled after it.
  3209. * It will avoid generating any vsync from this point
  3210. * till mode-2 entry. It is SW workaround for HW
  3211. * limitation and should not be removed without
  3212. * checking the updated design.
  3213. */
  3214. sde_encoder_control_te(encoder, false);
  3215. }
  3216. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3217. node = NULL;
  3218. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3219. ret = 0;
  3220. if (node->func)
  3221. ret = node->func(crtc, false, &node->irq);
  3222. if (ret)
  3223. SDE_ERROR("%s failed to disable event %x\n",
  3224. sde_crtc->name, node->event);
  3225. }
  3226. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3227. sde_cp_crtc_pre_ipc(crtc);
  3228. break;
  3229. case SDE_POWER_EVENT_POST_DISABLE:
  3230. /*
  3231. * set revalidate flag in planes, so it will be re-programmed
  3232. * in the next frame update
  3233. */
  3234. drm_atomic_crtc_for_each_plane(plane, crtc)
  3235. sde_plane_set_revalidate(plane, true);
  3236. sde_cp_crtc_suspend(crtc);
  3237. /**
  3238. * destination scaler if enabled should be reconfigured
  3239. * in the next frame update
  3240. */
  3241. if (cstate->num_ds_enabled)
  3242. sde_crtc->ds_reconfig = true;
  3243. event.type = DRM_EVENT_SDE_POWER;
  3244. event.length = sizeof(power_on);
  3245. power_on = 0;
  3246. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3247. (u8 *)&power_on);
  3248. break;
  3249. default:
  3250. SDE_DEBUG("event:%d not handled\n", event_type);
  3251. break;
  3252. }
  3253. mutex_unlock(&sde_crtc->crtc_lock);
  3254. }
  3255. static void sde_crtc_disable(struct drm_crtc *crtc)
  3256. {
  3257. struct sde_kms *sde_kms;
  3258. struct sde_crtc *sde_crtc;
  3259. struct sde_crtc_state *cstate;
  3260. struct drm_encoder *encoder;
  3261. struct msm_drm_private *priv;
  3262. unsigned long flags;
  3263. struct sde_crtc_irq_info *node = NULL;
  3264. struct drm_event event;
  3265. u32 power_on;
  3266. bool in_cont_splash = false;
  3267. int ret, i;
  3268. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3269. SDE_ERROR("invalid crtc\n");
  3270. return;
  3271. }
  3272. sde_kms = _sde_crtc_get_kms(crtc);
  3273. if (!sde_kms) {
  3274. SDE_ERROR("invalid kms\n");
  3275. return;
  3276. }
  3277. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3278. SDE_ERROR("power resource is not enabled\n");
  3279. return;
  3280. }
  3281. sde_crtc = to_sde_crtc(crtc);
  3282. cstate = to_sde_crtc_state(crtc->state);
  3283. priv = crtc->dev->dev_private;
  3284. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3285. drm_crtc_vblank_off(crtc);
  3286. mutex_lock(&sde_crtc->crtc_lock);
  3287. SDE_EVT32_VERBOSE(DRMID(crtc));
  3288. /* update color processing on suspend */
  3289. event.type = DRM_EVENT_CRTC_POWER;
  3290. event.length = sizeof(u32);
  3291. sde_cp_crtc_suspend(crtc);
  3292. power_on = 0;
  3293. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3294. (u8 *)&power_on);
  3295. /* destination scaler if enabled should be reconfigured on resume */
  3296. if (cstate->num_ds_enabled)
  3297. sde_crtc->ds_reconfig = true;
  3298. _sde_crtc_flush_event_thread(crtc);
  3299. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3300. crtc->state->active, crtc->state->enable);
  3301. sde_crtc->enabled = false;
  3302. /* Try to disable uidle */
  3303. sde_core_perf_crtc_update_uidle(crtc, false);
  3304. if (atomic_read(&sde_crtc->frame_pending)) {
  3305. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3306. atomic_read(&sde_crtc->frame_pending));
  3307. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3308. SDE_EVTLOG_FUNC_CASE2);
  3309. sde_core_perf_crtc_release_bw(crtc);
  3310. atomic_set(&sde_crtc->frame_pending, 0);
  3311. }
  3312. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3313. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3314. ret = 0;
  3315. if (node->func)
  3316. ret = node->func(crtc, false, &node->irq);
  3317. if (ret)
  3318. SDE_ERROR("%s failed to disable event %x\n",
  3319. sde_crtc->name, node->event);
  3320. }
  3321. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3322. drm_for_each_encoder_mask(encoder, crtc->dev,
  3323. crtc->state->encoder_mask) {
  3324. if (sde_encoder_in_cont_splash(encoder)) {
  3325. in_cont_splash = true;
  3326. break;
  3327. }
  3328. }
  3329. /* avoid clk/bw downvote if cont-splash is enabled */
  3330. if (!in_cont_splash)
  3331. sde_core_perf_crtc_update(crtc, 0, true);
  3332. drm_for_each_encoder_mask(encoder, crtc->dev,
  3333. crtc->state->encoder_mask) {
  3334. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3335. cstate->rsc_client = NULL;
  3336. cstate->rsc_update = false;
  3337. /*
  3338. * reset idle power-collapse to original state during suspend;
  3339. * user-mode will change the state on resume, if required
  3340. */
  3341. if (sde_kms->catalog->has_idle_pc)
  3342. sde_encoder_control_idle_pc(encoder, true);
  3343. }
  3344. if (sde_crtc->power_event)
  3345. sde_power_handle_unregister_event(&priv->phandle,
  3346. sde_crtc->power_event);
  3347. /**
  3348. * All callbacks are unregistered and frame done waits are complete
  3349. * at this point. No buffers are accessed by hardware.
  3350. * reset the fence timeline if crtc will not be enabled for this commit
  3351. */
  3352. if (!crtc->state->active || !crtc->state->enable) {
  3353. sde_fence_signal(sde_crtc->output_fence,
  3354. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3355. for (i = 0; i < cstate->num_connectors; ++i)
  3356. sde_connector_commit_reset(cstate->connectors[i],
  3357. ktime_get());
  3358. }
  3359. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3360. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3361. sde_crtc->num_mixers = 0;
  3362. sde_crtc->mixers_swapped = false;
  3363. /* disable clk & bw control until clk & bw properties are set */
  3364. cstate->bw_control = false;
  3365. cstate->bw_split_vote = false;
  3366. mutex_unlock(&sde_crtc->crtc_lock);
  3367. }
  3368. static void sde_crtc_enable(struct drm_crtc *crtc,
  3369. struct drm_crtc_state *old_crtc_state)
  3370. {
  3371. struct sde_crtc *sde_crtc;
  3372. struct drm_encoder *encoder;
  3373. struct msm_drm_private *priv;
  3374. unsigned long flags;
  3375. struct sde_crtc_irq_info *node = NULL;
  3376. struct drm_event event;
  3377. u32 power_on;
  3378. int ret, i;
  3379. struct sde_crtc_state *cstate;
  3380. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3381. SDE_ERROR("invalid crtc\n");
  3382. return;
  3383. }
  3384. priv = crtc->dev->dev_private;
  3385. cstate = to_sde_crtc_state(crtc->state);
  3386. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3387. SDE_ERROR("power resource is not enabled\n");
  3388. return;
  3389. }
  3390. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3391. SDE_EVT32_VERBOSE(DRMID(crtc));
  3392. sde_crtc = to_sde_crtc(crtc);
  3393. drm_crtc_vblank_on(crtc);
  3394. mutex_lock(&sde_crtc->crtc_lock);
  3395. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3396. /*
  3397. * Try to enable uidle (if possible), we do this before the call
  3398. * to return early during seamless dms mode, so any fps
  3399. * change is also consider to enable/disable UIDLE
  3400. */
  3401. sde_core_perf_crtc_update_uidle(crtc, true);
  3402. /* return early if crtc is already enabled, do this after UIDLE check */
  3403. if (sde_crtc->enabled) {
  3404. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3405. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3406. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3407. sde_crtc->name);
  3408. else
  3409. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3410. mutex_unlock(&sde_crtc->crtc_lock);
  3411. return;
  3412. }
  3413. drm_for_each_encoder_mask(encoder, crtc->dev,
  3414. crtc->state->encoder_mask) {
  3415. sde_encoder_register_frame_event_callback(encoder,
  3416. sde_crtc_frame_event_cb, crtc);
  3417. }
  3418. sde_crtc->enabled = true;
  3419. /* update color processing on resume */
  3420. event.type = DRM_EVENT_CRTC_POWER;
  3421. event.length = sizeof(u32);
  3422. sde_cp_crtc_resume(crtc);
  3423. power_on = 1;
  3424. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3425. (u8 *)&power_on);
  3426. mutex_unlock(&sde_crtc->crtc_lock);
  3427. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3428. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3429. ret = 0;
  3430. if (node->func)
  3431. ret = node->func(crtc, true, &node->irq);
  3432. if (ret)
  3433. SDE_ERROR("%s failed to enable event %x\n",
  3434. sde_crtc->name, node->event);
  3435. }
  3436. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3437. sde_crtc->power_event = sde_power_handle_register_event(
  3438. &priv->phandle,
  3439. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3440. SDE_POWER_EVENT_PRE_DISABLE,
  3441. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3442. /* Enable ESD thread */
  3443. for (i = 0; i < cstate->num_connectors; i++)
  3444. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3445. }
  3446. /* no input validation - caller API has all the checks */
  3447. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3448. struct plane_state pstates[], int cnt)
  3449. {
  3450. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3451. struct drm_display_mode *mode = &state->adjusted_mode;
  3452. const struct drm_plane_state *pstate;
  3453. struct sde_plane_state *sde_pstate;
  3454. int rc = 0, i;
  3455. /* Check dim layer rect bounds and stage */
  3456. for (i = 0; i < cstate->num_dim_layers; i++) {
  3457. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3458. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3459. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3460. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3461. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3462. (!cstate->dim_layer[i].rect.w) ||
  3463. (!cstate->dim_layer[i].rect.h)) {
  3464. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3465. cstate->dim_layer[i].rect.x,
  3466. cstate->dim_layer[i].rect.y,
  3467. cstate->dim_layer[i].rect.w,
  3468. cstate->dim_layer[i].rect.h,
  3469. cstate->dim_layer[i].stage);
  3470. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3471. mode->vdisplay);
  3472. rc = -E2BIG;
  3473. goto end;
  3474. }
  3475. }
  3476. /* log all src and excl_rect, useful for debugging */
  3477. for (i = 0; i < cnt; i++) {
  3478. pstate = pstates[i].drm_pstate;
  3479. sde_pstate = to_sde_plane_state(pstate);
  3480. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3481. pstate->plane->base.id, pstates[i].stage,
  3482. pstate->crtc_x, pstate->crtc_y,
  3483. pstate->crtc_w, pstate->crtc_h,
  3484. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3485. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3486. }
  3487. end:
  3488. return rc;
  3489. }
  3490. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3491. struct drm_crtc_state *state, struct plane_state pstates[],
  3492. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3493. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3494. {
  3495. struct drm_plane *plane;
  3496. int i;
  3497. if (secure == SDE_DRM_SEC_ONLY) {
  3498. /*
  3499. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3500. * - fb_sec_dir is for secure camera preview and
  3501. * secure display use case
  3502. * - fb_sec is for secure video playback
  3503. * - fb_ns is for normal non secure use cases
  3504. */
  3505. if (fb_ns || fb_sec) {
  3506. SDE_ERROR(
  3507. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3508. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3509. return -EINVAL;
  3510. }
  3511. /*
  3512. * - only one blending stage is allowed in sec_crtc
  3513. * - validate if pipe is allowed for sec-ui updates
  3514. */
  3515. for (i = 1; i < cnt; i++) {
  3516. if (!pstates[i].drm_pstate
  3517. || !pstates[i].drm_pstate->plane) {
  3518. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3519. DRMID(crtc), i);
  3520. return -EINVAL;
  3521. }
  3522. plane = pstates[i].drm_pstate->plane;
  3523. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3524. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3525. DRMID(crtc), plane->base.id);
  3526. return -EINVAL;
  3527. } else if (pstates[i].stage != pstates[i-1].stage) {
  3528. SDE_ERROR(
  3529. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3530. DRMID(crtc), i, pstates[i].stage,
  3531. i-1, pstates[i-1].stage);
  3532. return -EINVAL;
  3533. }
  3534. }
  3535. /* check if all the dim_layers are in the same stage */
  3536. for (i = 1; i < cstate->num_dim_layers; i++) {
  3537. if (cstate->dim_layer[i].stage !=
  3538. cstate->dim_layer[i-1].stage) {
  3539. SDE_ERROR(
  3540. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3541. DRMID(crtc),
  3542. i, cstate->dim_layer[i].stage,
  3543. i-1, cstate->dim_layer[i-1].stage);
  3544. return -EINVAL;
  3545. }
  3546. }
  3547. /*
  3548. * if secure-ui supported blendstage is specified,
  3549. * - fail empty commit
  3550. * - validate dim_layer or plane is staged in the supported
  3551. * blendstage
  3552. */
  3553. if (sde_kms->catalog->sui_supported_blendstage) {
  3554. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3555. cstate->dim_layer[0].stage;
  3556. if ((!cnt && !cstate->num_dim_layers) ||
  3557. (sde_kms->catalog->sui_supported_blendstage
  3558. != (sec_stage - SDE_STAGE_0))) {
  3559. SDE_ERROR(
  3560. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3561. DRMID(crtc), cnt,
  3562. cstate->num_dim_layers, sec_stage);
  3563. return -EINVAL;
  3564. }
  3565. }
  3566. }
  3567. return 0;
  3568. }
  3569. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3570. struct drm_crtc_state *state, int fb_sec_dir)
  3571. {
  3572. struct drm_encoder *encoder;
  3573. int encoder_cnt = 0;
  3574. if (fb_sec_dir) {
  3575. drm_for_each_encoder_mask(encoder, crtc->dev,
  3576. state->encoder_mask)
  3577. encoder_cnt++;
  3578. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3579. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3580. DRMID(crtc), encoder_cnt);
  3581. return -EINVAL;
  3582. }
  3583. }
  3584. return 0;
  3585. }
  3586. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3587. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3588. int fb_ns, int fb_sec, int fb_sec_dir)
  3589. {
  3590. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3591. struct drm_encoder *encoder;
  3592. int is_video_mode = false;
  3593. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3594. if (sde_encoder_is_dsi_display(encoder))
  3595. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3596. MSM_DISPLAY_VIDEO_MODE);
  3597. }
  3598. /*
  3599. * In video mode check for null commit before transition
  3600. * from secure to non secure and vice versa
  3601. */
  3602. if (is_video_mode && smmu_state &&
  3603. state->plane_mask && crtc->state->plane_mask &&
  3604. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3605. (secure == SDE_DRM_SEC_ONLY))) ||
  3606. (fb_ns && ((smmu_state->state == DETACHED) ||
  3607. (smmu_state->state == DETACH_ALL_REQ))) ||
  3608. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3609. (smmu_state->state == DETACH_SEC_REQ)) &&
  3610. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3611. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3612. smmu_state->state, smmu_state->secure_level,
  3613. secure, crtc->state->plane_mask, state->plane_mask);
  3614. SDE_ERROR(
  3615. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3616. DRMID(crtc), secure, smmu_state->state,
  3617. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3618. return -EINVAL;
  3619. }
  3620. return 0;
  3621. }
  3622. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3623. struct drm_crtc_state *state, struct plane_state pstates[],
  3624. int cnt)
  3625. {
  3626. struct sde_crtc_state *cstate;
  3627. struct sde_kms *sde_kms;
  3628. uint32_t secure;
  3629. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3630. int rc;
  3631. if (!crtc || !state) {
  3632. SDE_ERROR("invalid arguments\n");
  3633. return -EINVAL;
  3634. }
  3635. sde_kms = _sde_crtc_get_kms(crtc);
  3636. if (!sde_kms || !sde_kms->catalog) {
  3637. SDE_ERROR("invalid kms\n");
  3638. return -EINVAL;
  3639. }
  3640. cstate = to_sde_crtc_state(state);
  3641. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3642. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3643. &fb_sec, &fb_sec_dir);
  3644. if (rc)
  3645. return rc;
  3646. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3647. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3648. if (rc)
  3649. return rc;
  3650. /*
  3651. * secure_crtc is not allowed in a shared toppolgy
  3652. * across different encoders.
  3653. */
  3654. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3655. if (rc)
  3656. return rc;
  3657. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3658. secure, fb_ns, fb_sec, fb_sec_dir);
  3659. if (rc)
  3660. return rc;
  3661. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3662. return 0;
  3663. }
  3664. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3665. struct drm_crtc_state *state,
  3666. struct drm_display_mode *mode,
  3667. struct plane_state *pstates,
  3668. struct drm_plane *plane,
  3669. struct sde_multirect_plane_states *multirect_plane,
  3670. int *cnt)
  3671. {
  3672. struct sde_crtc *sde_crtc;
  3673. struct sde_crtc_state *cstate;
  3674. const struct drm_plane_state *pstate;
  3675. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3676. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3677. sde_crtc = to_sde_crtc(crtc);
  3678. cstate = to_sde_crtc_state(state);
  3679. memset(pipe_staged, 0, sizeof(pipe_staged));
  3680. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3681. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3682. if (cstate->num_ds_enabled)
  3683. mixer_width = mixer_width * cstate->num_ds_enabled;
  3684. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3685. if (IS_ERR_OR_NULL(pstate)) {
  3686. rc = PTR_ERR(pstate);
  3687. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3688. sde_crtc->name, plane->base.id, rc);
  3689. return rc;
  3690. }
  3691. if (*cnt >= SDE_PSTATES_MAX)
  3692. continue;
  3693. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3694. pstates[*cnt].drm_pstate = pstate;
  3695. pstates[*cnt].stage = sde_plane_get_property(
  3696. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3697. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3698. /* check dim layer stage with every plane */
  3699. for (i = 0; i < cstate->num_dim_layers; i++) {
  3700. if (cstate->dim_layer[i].stage ==
  3701. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3702. SDE_ERROR(
  3703. "plane:%d/dim_layer:%i-same stage:%d\n",
  3704. plane->base.id, i,
  3705. cstate->dim_layer[i].stage);
  3706. return -EINVAL;
  3707. }
  3708. }
  3709. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3710. multirect_plane[multirect_count].r0 =
  3711. pipe_staged[pstates[*cnt].pipe_id];
  3712. multirect_plane[multirect_count].r1 = pstate;
  3713. multirect_count++;
  3714. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3715. } else {
  3716. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3717. }
  3718. (*cnt)++;
  3719. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3720. mode->vdisplay) ||
  3721. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3722. mode->hdisplay)) {
  3723. SDE_ERROR("invalid vertical/horizontal destination\n");
  3724. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3725. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3726. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3727. return -E2BIG;
  3728. }
  3729. if (cstate->num_ds_enabled &&
  3730. ((pstate->crtc_h > mixer_height) ||
  3731. (pstate->crtc_w > mixer_width))) {
  3732. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3733. pstate->crtc_w, pstate->crtc_h,
  3734. mixer_width, mixer_height);
  3735. return -E2BIG;
  3736. }
  3737. }
  3738. for (i = 1; i < SSPP_MAX; i++) {
  3739. if (pipe_staged[i]) {
  3740. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3741. SDE_ERROR(
  3742. "r1 only virt plane:%d not supported\n",
  3743. pipe_staged[i]->plane->base.id);
  3744. return -EINVAL;
  3745. }
  3746. sde_plane_clear_multirect(pipe_staged[i]);
  3747. }
  3748. }
  3749. for (i = 0; i < multirect_count; i++) {
  3750. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3751. SDE_ERROR(
  3752. "multirect validation failed for planes (%d - %d)\n",
  3753. multirect_plane[i].r0->plane->base.id,
  3754. multirect_plane[i].r1->plane->base.id);
  3755. return -EINVAL;
  3756. }
  3757. }
  3758. return rc;
  3759. }
  3760. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3761. struct sde_crtc *sde_crtc,
  3762. struct plane_state *pstates,
  3763. struct sde_crtc_state *cstate,
  3764. struct drm_display_mode *mode,
  3765. int cnt)
  3766. {
  3767. int rc = 0, i, z_pos;
  3768. u32 zpos_cnt = 0;
  3769. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3770. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3771. if (rc)
  3772. return rc;
  3773. if (!sde_is_custom_client()) {
  3774. int stage_old = pstates[0].stage;
  3775. z_pos = 0;
  3776. for (i = 0; i < cnt; i++) {
  3777. if (stage_old != pstates[i].stage)
  3778. ++z_pos;
  3779. stage_old = pstates[i].stage;
  3780. pstates[i].stage = z_pos;
  3781. }
  3782. }
  3783. z_pos = -1;
  3784. for (i = 0; i < cnt; i++) {
  3785. /* reset counts at every new blend stage */
  3786. if (pstates[i].stage != z_pos) {
  3787. zpos_cnt = 0;
  3788. z_pos = pstates[i].stage;
  3789. }
  3790. /* verify z_pos setting before using it */
  3791. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3792. SDE_ERROR("> %d plane stages assigned\n",
  3793. SDE_STAGE_MAX - SDE_STAGE_0);
  3794. return -EINVAL;
  3795. } else if (zpos_cnt == 2) {
  3796. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3797. return -EINVAL;
  3798. } else {
  3799. zpos_cnt++;
  3800. }
  3801. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3802. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3803. }
  3804. return rc;
  3805. }
  3806. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3807. struct drm_crtc_state *state,
  3808. struct plane_state *pstates,
  3809. struct sde_multirect_plane_states *multirect_plane)
  3810. {
  3811. struct sde_crtc *sde_crtc;
  3812. struct sde_crtc_state *cstate;
  3813. struct sde_kms *kms;
  3814. struct drm_plane *plane = NULL;
  3815. struct drm_display_mode *mode;
  3816. int rc = 0, cnt = 0;
  3817. kms = _sde_crtc_get_kms(crtc);
  3818. if (!kms || !kms->catalog) {
  3819. SDE_ERROR("invalid parameters\n");
  3820. return -EINVAL;
  3821. }
  3822. sde_crtc = to_sde_crtc(crtc);
  3823. cstate = to_sde_crtc_state(state);
  3824. mode = &state->adjusted_mode;
  3825. /* get plane state for all drm planes associated with crtc state */
  3826. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3827. plane, multirect_plane, &cnt);
  3828. if (rc)
  3829. return rc;
  3830. /* assign mixer stages based on sorted zpos property */
  3831. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3832. if (rc)
  3833. return rc;
  3834. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3835. if (rc)
  3836. return rc;
  3837. /*
  3838. * validate and set source split:
  3839. * use pstates sorted by stage to check planes on same stage
  3840. * we assume that all pipes are in source split so its valid to compare
  3841. * without taking into account left/right mixer placement
  3842. */
  3843. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3844. if (rc)
  3845. return rc;
  3846. return 0;
  3847. }
  3848. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3849. struct drm_crtc_state *state)
  3850. {
  3851. struct drm_device *dev;
  3852. struct sde_crtc *sde_crtc;
  3853. struct plane_state *pstates = NULL;
  3854. struct sde_crtc_state *cstate;
  3855. struct drm_display_mode *mode;
  3856. int rc = 0;
  3857. struct sde_multirect_plane_states *multirect_plane = NULL;
  3858. struct drm_connector *conn;
  3859. struct drm_connector_list_iter conn_iter;
  3860. if (!crtc) {
  3861. SDE_ERROR("invalid crtc\n");
  3862. return -EINVAL;
  3863. }
  3864. dev = crtc->dev;
  3865. sde_crtc = to_sde_crtc(crtc);
  3866. cstate = to_sde_crtc_state(state);
  3867. if (!state->enable || !state->active) {
  3868. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3869. crtc->base.id, state->enable, state->active);
  3870. goto end;
  3871. }
  3872. pstates = kcalloc(SDE_PSTATES_MAX,
  3873. sizeof(struct plane_state), GFP_KERNEL);
  3874. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3875. sizeof(struct sde_multirect_plane_states),
  3876. GFP_KERNEL);
  3877. if (!pstates || !multirect_plane) {
  3878. rc = -ENOMEM;
  3879. goto end;
  3880. }
  3881. mode = &state->adjusted_mode;
  3882. SDE_DEBUG("%s: check", sde_crtc->name);
  3883. /* force a full mode set if active state changed */
  3884. if (state->active_changed)
  3885. state->mode_changed = true;
  3886. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3887. if (rc) {
  3888. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3889. crtc->base.id, rc);
  3890. goto end;
  3891. }
  3892. /* identify connectors attached to this crtc */
  3893. cstate->num_connectors = 0;
  3894. drm_connector_list_iter_begin(dev, &conn_iter);
  3895. drm_for_each_connector_iter(conn, &conn_iter)
  3896. if (conn->state && conn->state->crtc == crtc &&
  3897. cstate->num_connectors < MAX_CONNECTORS) {
  3898. cstate->connectors[cstate->num_connectors++] = conn;
  3899. }
  3900. drm_connector_list_iter_end(&conn_iter);
  3901. _sde_crtc_setup_is_ppsplit(state);
  3902. _sde_crtc_setup_lm_bounds(crtc, state);
  3903. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3904. multirect_plane);
  3905. if (rc) {
  3906. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3907. goto end;
  3908. }
  3909. rc = sde_core_perf_crtc_check(crtc, state);
  3910. if (rc) {
  3911. SDE_ERROR("crtc%d failed performance check %d\n",
  3912. crtc->base.id, rc);
  3913. goto end;
  3914. }
  3915. rc = _sde_crtc_check_rois(crtc, state);
  3916. if (rc) {
  3917. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3918. goto end;
  3919. }
  3920. rc = sde_cp_crtc_check_properties(crtc, state);
  3921. if (rc) {
  3922. SDE_ERROR("crtc%d failed cp properties check %d\n",
  3923. crtc->base.id, rc);
  3924. goto end;
  3925. }
  3926. end:
  3927. kfree(pstates);
  3928. kfree(multirect_plane);
  3929. return rc;
  3930. }
  3931. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3932. {
  3933. struct sde_crtc *sde_crtc;
  3934. int ret;
  3935. if (!crtc) {
  3936. SDE_ERROR("invalid crtc\n");
  3937. return -EINVAL;
  3938. }
  3939. sde_crtc = to_sde_crtc(crtc);
  3940. mutex_lock(&sde_crtc->crtc_lock);
  3941. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3942. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3943. if (ret)
  3944. SDE_ERROR("%s vblank enable failed: %d\n",
  3945. sde_crtc->name, ret);
  3946. mutex_unlock(&sde_crtc->crtc_lock);
  3947. return 0;
  3948. }
  3949. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  3950. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  3951. {
  3952. sde_kms_info_add_keyint(info, "has_dest_scaler",
  3953. catalog->mdp[0].has_dest_scaler);
  3954. sde_kms_info_add_keyint(info, "dest_scaler_count",
  3955. catalog->ds_count);
  3956. if (catalog->ds[0].top) {
  3957. sde_kms_info_add_keyint(info,
  3958. "max_dest_scaler_input_width",
  3959. catalog->ds[0].top->maxinputwidth);
  3960. sde_kms_info_add_keyint(info,
  3961. "max_dest_scaler_output_width",
  3962. catalog->ds[0].top->maxoutputwidth);
  3963. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  3964. catalog->ds[0].top->maxupscale);
  3965. }
  3966. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  3967. msm_property_install_volatile_range(
  3968. &sde_crtc->property_info, "dest_scaler",
  3969. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  3970. msm_property_install_blob(&sde_crtc->property_info,
  3971. "ds_lut_ed", 0,
  3972. CRTC_PROP_DEST_SCALER_LUT_ED);
  3973. msm_property_install_blob(&sde_crtc->property_info,
  3974. "ds_lut_cir", 0,
  3975. CRTC_PROP_DEST_SCALER_LUT_CIR);
  3976. msm_property_install_blob(&sde_crtc->property_info,
  3977. "ds_lut_sep", 0,
  3978. CRTC_PROP_DEST_SCALER_LUT_SEP);
  3979. } else if (catalog->ds[0].features
  3980. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  3981. msm_property_install_volatile_range(
  3982. &sde_crtc->property_info, "dest_scaler",
  3983. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  3984. }
  3985. }
  3986. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  3987. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  3988. struct sde_kms_info *info)
  3989. {
  3990. msm_property_install_range(&sde_crtc->property_info,
  3991. "core_clk", 0x0, 0, U64_MAX,
  3992. sde_kms->perf.max_core_clk_rate,
  3993. CRTC_PROP_CORE_CLK);
  3994. msm_property_install_range(&sde_crtc->property_info,
  3995. "core_ab", 0x0, 0, U64_MAX,
  3996. catalog->perf.max_bw_high * 1000ULL,
  3997. CRTC_PROP_CORE_AB);
  3998. msm_property_install_range(&sde_crtc->property_info,
  3999. "core_ib", 0x0, 0, U64_MAX,
  4000. catalog->perf.max_bw_high * 1000ULL,
  4001. CRTC_PROP_CORE_IB);
  4002. msm_property_install_range(&sde_crtc->property_info,
  4003. "llcc_ab", 0x0, 0, U64_MAX,
  4004. catalog->perf.max_bw_high * 1000ULL,
  4005. CRTC_PROP_LLCC_AB);
  4006. msm_property_install_range(&sde_crtc->property_info,
  4007. "llcc_ib", 0x0, 0, U64_MAX,
  4008. catalog->perf.max_bw_high * 1000ULL,
  4009. CRTC_PROP_LLCC_IB);
  4010. msm_property_install_range(&sde_crtc->property_info,
  4011. "dram_ab", 0x0, 0, U64_MAX,
  4012. catalog->perf.max_bw_high * 1000ULL,
  4013. CRTC_PROP_DRAM_AB);
  4014. msm_property_install_range(&sde_crtc->property_info,
  4015. "dram_ib", 0x0, 0, U64_MAX,
  4016. catalog->perf.max_bw_high * 1000ULL,
  4017. CRTC_PROP_DRAM_IB);
  4018. msm_property_install_range(&sde_crtc->property_info,
  4019. "rot_prefill_bw", 0, 0, U64_MAX,
  4020. catalog->perf.max_bw_high * 1000ULL,
  4021. CRTC_PROP_ROT_PREFILL_BW);
  4022. msm_property_install_range(&sde_crtc->property_info,
  4023. "rot_clk", 0, 0, U64_MAX,
  4024. sde_kms->perf.max_core_clk_rate,
  4025. CRTC_PROP_ROT_CLK);
  4026. if (catalog->perf.max_bw_low)
  4027. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4028. catalog->perf.max_bw_low * 1000LL);
  4029. if (catalog->perf.max_bw_high)
  4030. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4031. catalog->perf.max_bw_high * 1000LL);
  4032. if (catalog->perf.min_core_ib)
  4033. sde_kms_info_add_keyint(info, "min_core_ib",
  4034. catalog->perf.min_core_ib * 1000LL);
  4035. if (catalog->perf.min_llcc_ib)
  4036. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4037. catalog->perf.min_llcc_ib * 1000LL);
  4038. if (catalog->perf.min_dram_ib)
  4039. sde_kms_info_add_keyint(info, "min_dram_ib",
  4040. catalog->perf.min_dram_ib * 1000LL);
  4041. if (sde_kms->perf.max_core_clk_rate)
  4042. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4043. sde_kms->perf.max_core_clk_rate);
  4044. }
  4045. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4046. struct sde_mdss_cfg *catalog)
  4047. {
  4048. int i, j;
  4049. sde_kms_info_reset(info);
  4050. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4051. sde_kms_info_add_keyint(info, "max_linewidth",
  4052. catalog->max_mixer_width);
  4053. sde_kms_info_add_keyint(info, "max_blendstages",
  4054. catalog->max_mixer_blendstages);
  4055. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4056. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4057. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4058. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4059. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4060. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4061. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4062. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4063. catalog->macrotile_mode);
  4064. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4065. catalog->mdp[0].highest_bank_bit);
  4066. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4067. catalog->mdp[0].ubwc_swizzle);
  4068. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4069. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4070. else
  4071. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4072. if (sde_is_custom_client()) {
  4073. /* No support for SMART_DMA_V1 yet */
  4074. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4075. sde_kms_info_add_keystr(info,
  4076. "smart_dma_rev", "smart_dma_v2");
  4077. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4078. sde_kms_info_add_keystr(info,
  4079. "smart_dma_rev", "smart_dma_v2p5");
  4080. }
  4081. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4082. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4083. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4084. for (i = 0; i < catalog->limit_count; i++) {
  4085. sde_kms_info_add_keyint(info,
  4086. catalog->limit_cfg[i].name,
  4087. catalog->limit_cfg[i].lmt_case_cnt);
  4088. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4089. sde_kms_info_add_keyint(info,
  4090. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4091. catalog->limit_cfg[i].vector_cfg[j].value);
  4092. }
  4093. if (!strcmp(catalog->limit_cfg[i].name,
  4094. "sspp_linewidth_usecases"))
  4095. sde_kms_info_add_keyint(info,
  4096. "sspp_linewidth_values",
  4097. catalog->limit_cfg[i].lmt_vec_cnt);
  4098. else if (!strcmp(catalog->limit_cfg[i].name,
  4099. "sde_bwlimit_usecases"))
  4100. sde_kms_info_add_keyint(info,
  4101. "sde_bwlimit_values",
  4102. catalog->limit_cfg[i].lmt_vec_cnt);
  4103. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4104. sde_kms_info_add_keyint(info, "limit_usecase",
  4105. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4106. sde_kms_info_add_keyint(info, "limit_value",
  4107. catalog->limit_cfg[i].value_cfg[j].value);
  4108. }
  4109. }
  4110. sde_kms_info_add_keystr(info, "core_ib_ff",
  4111. catalog->perf.core_ib_ff);
  4112. sde_kms_info_add_keystr(info, "core_clk_ff",
  4113. catalog->perf.core_clk_ff);
  4114. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4115. catalog->perf.comp_ratio_rt);
  4116. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4117. catalog->perf.comp_ratio_nrt);
  4118. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4119. catalog->perf.dest_scale_prefill_lines);
  4120. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4121. catalog->perf.undersized_prefill_lines);
  4122. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4123. catalog->perf.macrotile_prefill_lines);
  4124. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4125. catalog->perf.yuv_nv12_prefill_lines);
  4126. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4127. catalog->perf.linear_prefill_lines);
  4128. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4129. catalog->perf.downscaling_prefill_lines);
  4130. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4131. catalog->perf.xtra_prefill_lines);
  4132. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4133. catalog->perf.amortizable_threshold);
  4134. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4135. catalog->perf.min_prefill_lines);
  4136. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4137. catalog->perf.num_mnoc_ports);
  4138. sde_kms_info_add_keyint(info, "axi_bus_width",
  4139. catalog->perf.axi_bus_width);
  4140. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4141. catalog->sui_supported_blendstage);
  4142. if (catalog->ubwc_bw_calc_version)
  4143. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4144. catalog->ubwc_bw_calc_version);
  4145. }
  4146. /**
  4147. * sde_crtc_install_properties - install all drm properties for crtc
  4148. * @crtc: Pointer to drm crtc structure
  4149. */
  4150. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4151. struct sde_mdss_cfg *catalog)
  4152. {
  4153. struct sde_crtc *sde_crtc;
  4154. struct sde_kms_info *info;
  4155. struct sde_kms *sde_kms;
  4156. static const struct drm_prop_enum_list e_secure_level[] = {
  4157. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4158. {SDE_DRM_SEC_ONLY, "sec_only"},
  4159. };
  4160. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4161. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4162. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4163. };
  4164. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4165. {IDLE_PC_NONE, "idle_pc_none"},
  4166. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4167. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4168. };
  4169. SDE_DEBUG("\n");
  4170. if (!crtc || !catalog) {
  4171. SDE_ERROR("invalid crtc or catalog\n");
  4172. return;
  4173. }
  4174. sde_crtc = to_sde_crtc(crtc);
  4175. sde_kms = _sde_crtc_get_kms(crtc);
  4176. if (!sde_kms) {
  4177. SDE_ERROR("invalid argument\n");
  4178. return;
  4179. }
  4180. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4181. if (!info) {
  4182. SDE_ERROR("failed to allocate info memory\n");
  4183. return;
  4184. }
  4185. sde_crtc_setup_capabilities_blob(info, catalog);
  4186. msm_property_install_range(&sde_crtc->property_info,
  4187. "input_fence_timeout", 0x0, 0,
  4188. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4189. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4190. msm_property_install_volatile_range(&sde_crtc->property_info,
  4191. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4192. msm_property_install_range(&sde_crtc->property_info,
  4193. "output_fence_offset", 0x0, 0, 1, 0,
  4194. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4195. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4196. msm_property_install_range(&sde_crtc->property_info,
  4197. "idle_time", 0, 0, U64_MAX, 0,
  4198. CRTC_PROP_IDLE_TIMEOUT);
  4199. if (catalog->has_idle_pc)
  4200. msm_property_install_enum(&sde_crtc->property_info,
  4201. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4202. ARRAY_SIZE(e_idle_pc_state),
  4203. CRTC_PROP_IDLE_PC_STATE);
  4204. if (catalog->has_cwb_support)
  4205. msm_property_install_enum(&sde_crtc->property_info,
  4206. "capture_mode", 0, 0, e_cwb_data_points,
  4207. ARRAY_SIZE(e_cwb_data_points),
  4208. CRTC_PROP_CAPTURE_OUTPUT);
  4209. msm_property_install_volatile_range(&sde_crtc->property_info,
  4210. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4211. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4212. 0x0, 0, e_secure_level,
  4213. ARRAY_SIZE(e_secure_level),
  4214. CRTC_PROP_SECURITY_LEVEL);
  4215. if (catalog->has_dim_layer) {
  4216. msm_property_install_volatile_range(&sde_crtc->property_info,
  4217. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4218. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4219. SDE_MAX_DIM_LAYERS);
  4220. }
  4221. if (catalog->mdp[0].has_dest_scaler)
  4222. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4223. info);
  4224. if (catalog->dspp_count && catalog->rc_count)
  4225. sde_kms_info_add_keyint(info, "rc_mem_size",
  4226. catalog->dspp[0].sblk->rc.mem_total_size);
  4227. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4228. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4229. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4230. info->data, SDE_KMS_INFO_DATALEN(info),
  4231. CRTC_PROP_INFO);
  4232. kfree(info);
  4233. }
  4234. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4235. const struct drm_crtc_state *state, uint64_t *val)
  4236. {
  4237. struct sde_crtc *sde_crtc;
  4238. struct sde_crtc_state *cstate;
  4239. uint32_t offset;
  4240. bool is_vid = false;
  4241. struct drm_encoder *encoder;
  4242. sde_crtc = to_sde_crtc(crtc);
  4243. cstate = to_sde_crtc_state(state);
  4244. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4245. if (sde_encoder_check_curr_mode(encoder,
  4246. MSM_DISPLAY_VIDEO_MODE))
  4247. is_vid = true;
  4248. if (is_vid)
  4249. break;
  4250. }
  4251. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4252. /*
  4253. * Increment trigger offset for vidoe mode alone as its release fence
  4254. * can be triggered only after the next frame-update. For cmd mode &
  4255. * virtual displays the release fence for the current frame can be
  4256. * triggered right after PP_DONE/WB_DONE interrupt
  4257. */
  4258. if (is_vid)
  4259. offset++;
  4260. /*
  4261. * Hwcomposer now queries the fences using the commit list in atomic
  4262. * commit ioctl. The offset should be set to next timeline
  4263. * which will be incremented during the prepare commit phase
  4264. */
  4265. offset++;
  4266. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4267. }
  4268. /**
  4269. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4270. * @crtc: Pointer to drm crtc structure
  4271. * @state: Pointer to drm crtc state structure
  4272. * @property: Pointer to targeted drm property
  4273. * @val: Updated property value
  4274. * @Returns: Zero on success
  4275. */
  4276. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4277. struct drm_crtc_state *state,
  4278. struct drm_property *property,
  4279. uint64_t val)
  4280. {
  4281. struct sde_crtc *sde_crtc;
  4282. struct sde_crtc_state *cstate;
  4283. int idx, ret;
  4284. uint64_t fence_user_fd;
  4285. uint64_t __user prev_user_fd;
  4286. if (!crtc || !state || !property) {
  4287. SDE_ERROR("invalid argument(s)\n");
  4288. return -EINVAL;
  4289. }
  4290. sde_crtc = to_sde_crtc(crtc);
  4291. cstate = to_sde_crtc_state(state);
  4292. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4293. /* check with cp property system first */
  4294. ret = sde_cp_crtc_set_property(crtc, property, val);
  4295. if (ret != -ENOENT)
  4296. goto exit;
  4297. /* if not handled by cp, check msm_property system */
  4298. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4299. &cstate->property_state, property, val);
  4300. if (ret)
  4301. goto exit;
  4302. idx = msm_property_index(&sde_crtc->property_info, property);
  4303. switch (idx) {
  4304. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4305. _sde_crtc_set_input_fence_timeout(cstate);
  4306. break;
  4307. case CRTC_PROP_DIM_LAYER_V1:
  4308. _sde_crtc_set_dim_layer_v1(cstate,
  4309. (void __user *)(uintptr_t)val);
  4310. break;
  4311. case CRTC_PROP_ROI_V1:
  4312. ret = _sde_crtc_set_roi_v1(state,
  4313. (void __user *)(uintptr_t)val);
  4314. break;
  4315. case CRTC_PROP_DEST_SCALER:
  4316. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4317. (void __user *)(uintptr_t)val);
  4318. break;
  4319. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4320. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4321. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4322. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4323. break;
  4324. case CRTC_PROP_CORE_CLK:
  4325. case CRTC_PROP_CORE_AB:
  4326. case CRTC_PROP_CORE_IB:
  4327. cstate->bw_control = true;
  4328. break;
  4329. case CRTC_PROP_LLCC_AB:
  4330. case CRTC_PROP_LLCC_IB:
  4331. case CRTC_PROP_DRAM_AB:
  4332. case CRTC_PROP_DRAM_IB:
  4333. cstate->bw_control = true;
  4334. cstate->bw_split_vote = true;
  4335. break;
  4336. case CRTC_PROP_OUTPUT_FENCE:
  4337. if (!val)
  4338. goto exit;
  4339. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4340. sizeof(uint64_t));
  4341. if (ret) {
  4342. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4343. ret = -EFAULT;
  4344. goto exit;
  4345. }
  4346. /*
  4347. * client is expected to reset the property to -1 before
  4348. * requesting for the release fence
  4349. */
  4350. if (prev_user_fd == -1) {
  4351. ret = _sde_crtc_get_output_fence(crtc, state,
  4352. &fence_user_fd);
  4353. if (ret) {
  4354. SDE_ERROR("fence create failed rc:%d\n", ret);
  4355. goto exit;
  4356. }
  4357. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4358. &fence_user_fd, sizeof(uint64_t));
  4359. if (ret) {
  4360. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4361. put_unused_fd(fence_user_fd);
  4362. ret = -EFAULT;
  4363. goto exit;
  4364. }
  4365. }
  4366. break;
  4367. default:
  4368. /* nothing to do */
  4369. break;
  4370. }
  4371. exit:
  4372. if (ret) {
  4373. if (ret != -EPERM)
  4374. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4375. crtc->name, DRMID(property),
  4376. property->name, ret);
  4377. else
  4378. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4379. crtc->name, DRMID(property),
  4380. property->name, ret);
  4381. } else {
  4382. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4383. property->base.id, val);
  4384. }
  4385. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4386. return ret;
  4387. }
  4388. /**
  4389. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4390. * @crtc: Pointer to drm crtc structure
  4391. * @state: Pointer to drm crtc state structure
  4392. * @property: Pointer to targeted drm property
  4393. * @val: Pointer to variable for receiving property value
  4394. * @Returns: Zero on success
  4395. */
  4396. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4397. const struct drm_crtc_state *state,
  4398. struct drm_property *property,
  4399. uint64_t *val)
  4400. {
  4401. struct sde_crtc *sde_crtc;
  4402. struct sde_crtc_state *cstate;
  4403. int ret = -EINVAL, i;
  4404. if (!crtc || !state) {
  4405. SDE_ERROR("invalid argument(s)\n");
  4406. goto end;
  4407. }
  4408. sde_crtc = to_sde_crtc(crtc);
  4409. cstate = to_sde_crtc_state(state);
  4410. i = msm_property_index(&sde_crtc->property_info, property);
  4411. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4412. *val = ~0;
  4413. ret = 0;
  4414. } else {
  4415. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4416. &cstate->property_state, property, val);
  4417. if (ret)
  4418. ret = sde_cp_crtc_get_property(crtc, property, val);
  4419. }
  4420. if (ret)
  4421. DRM_ERROR("get property failed\n");
  4422. end:
  4423. return ret;
  4424. }
  4425. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4426. struct drm_crtc_state *crtc_state)
  4427. {
  4428. struct sde_crtc *sde_crtc;
  4429. struct sde_crtc_state *cstate;
  4430. struct drm_property *drm_prop;
  4431. enum msm_mdp_crtc_property prop_idx;
  4432. if (!crtc || !crtc_state) {
  4433. SDE_ERROR("invalid params\n");
  4434. return -EINVAL;
  4435. }
  4436. sde_crtc = to_sde_crtc(crtc);
  4437. cstate = to_sde_crtc_state(crtc_state);
  4438. sde_cp_crtc_clear(crtc);
  4439. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4440. uint64_t val = cstate->property_values[prop_idx].value;
  4441. uint64_t def;
  4442. int ret;
  4443. drm_prop = msm_property_index_to_drm_property(
  4444. &sde_crtc->property_info, prop_idx);
  4445. if (!drm_prop) {
  4446. /* not all props will be installed, based on caps */
  4447. SDE_DEBUG("%s: invalid property index %d\n",
  4448. sde_crtc->name, prop_idx);
  4449. continue;
  4450. }
  4451. def = msm_property_get_default(&sde_crtc->property_info,
  4452. prop_idx);
  4453. if (val == def)
  4454. continue;
  4455. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4456. sde_crtc->name, drm_prop->name, prop_idx, val,
  4457. def);
  4458. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4459. def);
  4460. if (ret) {
  4461. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4462. sde_crtc->name, prop_idx, ret);
  4463. continue;
  4464. }
  4465. }
  4466. return 0;
  4467. }
  4468. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4469. {
  4470. struct sde_crtc *sde_crtc;
  4471. struct sde_crtc_mixer *m;
  4472. int i;
  4473. if (!crtc) {
  4474. SDE_ERROR("invalid argument\n");
  4475. return;
  4476. }
  4477. sde_crtc = to_sde_crtc(crtc);
  4478. sde_crtc->misr_enable_sui = enable;
  4479. sde_crtc->misr_frame_count = frame_count;
  4480. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4481. m = &sde_crtc->mixers[i];
  4482. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4483. continue;
  4484. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4485. }
  4486. }
  4487. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4488. struct sde_crtc_misr_info *crtc_misr_info)
  4489. {
  4490. struct sde_crtc *sde_crtc;
  4491. struct sde_kms *sde_kms;
  4492. if (!crtc_misr_info) {
  4493. SDE_ERROR("invalid misr info\n");
  4494. return;
  4495. }
  4496. crtc_misr_info->misr_enable = false;
  4497. crtc_misr_info->misr_frame_count = 0;
  4498. if (!crtc) {
  4499. SDE_ERROR("invalid crtc\n");
  4500. return;
  4501. }
  4502. sde_kms = _sde_crtc_get_kms(crtc);
  4503. if (!sde_kms) {
  4504. SDE_ERROR("invalid sde_kms\n");
  4505. return;
  4506. }
  4507. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4508. return;
  4509. sde_crtc = to_sde_crtc(crtc);
  4510. crtc_misr_info->misr_enable =
  4511. sde_crtc->misr_enable_debugfs ? true : false;
  4512. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4513. }
  4514. #ifdef CONFIG_DEBUG_FS
  4515. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4516. {
  4517. struct sde_crtc *sde_crtc;
  4518. struct sde_plane_state *pstate = NULL;
  4519. struct sde_crtc_mixer *m;
  4520. struct drm_crtc *crtc;
  4521. struct drm_plane *plane;
  4522. struct drm_display_mode *mode;
  4523. struct drm_framebuffer *fb;
  4524. struct drm_plane_state *state;
  4525. struct sde_crtc_state *cstate;
  4526. int i, out_width, out_height;
  4527. if (!s || !s->private)
  4528. return -EINVAL;
  4529. sde_crtc = s->private;
  4530. crtc = &sde_crtc->base;
  4531. cstate = to_sde_crtc_state(crtc->state);
  4532. mutex_lock(&sde_crtc->crtc_lock);
  4533. mode = &crtc->state->adjusted_mode;
  4534. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4535. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4536. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4537. mode->hdisplay, mode->vdisplay);
  4538. seq_puts(s, "\n");
  4539. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4540. m = &sde_crtc->mixers[i];
  4541. if (!m->hw_lm)
  4542. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4543. else if (!m->hw_ctl)
  4544. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4545. else
  4546. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4547. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4548. out_width, out_height);
  4549. }
  4550. seq_puts(s, "\n");
  4551. for (i = 0; i < cstate->num_dim_layers; i++) {
  4552. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4553. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4554. i, dim_layer->stage, dim_layer->flags);
  4555. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4556. dim_layer->rect.x, dim_layer->rect.y,
  4557. dim_layer->rect.w, dim_layer->rect.h);
  4558. seq_printf(s,
  4559. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4560. dim_layer->color_fill.color_0,
  4561. dim_layer->color_fill.color_1,
  4562. dim_layer->color_fill.color_2,
  4563. dim_layer->color_fill.color_3);
  4564. seq_puts(s, "\n");
  4565. }
  4566. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4567. pstate = to_sde_plane_state(plane->state);
  4568. state = plane->state;
  4569. if (!pstate || !state)
  4570. continue;
  4571. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4572. plane->base.id, pstate->stage, pstate->rotation);
  4573. if (plane->state->fb) {
  4574. fb = plane->state->fb;
  4575. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4576. fb->base.id, (char *) &fb->format->format,
  4577. fb->width, fb->height);
  4578. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4579. seq_printf(s, "cpp[%d]:%u ",
  4580. i, fb->format->cpp[i]);
  4581. seq_puts(s, "\n\t");
  4582. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4583. seq_puts(s, "\n");
  4584. seq_puts(s, "\t");
  4585. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4586. seq_printf(s, "pitches[%d]:%8u ", i,
  4587. fb->pitches[i]);
  4588. seq_puts(s, "\n");
  4589. seq_puts(s, "\t");
  4590. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4591. seq_printf(s, "offsets[%d]:%8u ", i,
  4592. fb->offsets[i]);
  4593. seq_puts(s, "\n");
  4594. }
  4595. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4596. state->src_x >> 16, state->src_y >> 16,
  4597. state->src_w >> 16, state->src_h >> 16);
  4598. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4599. state->crtc_x, state->crtc_y, state->crtc_w,
  4600. state->crtc_h);
  4601. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4602. pstate->multirect_mode, pstate->multirect_index);
  4603. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4604. pstate->excl_rect.x, pstate->excl_rect.y,
  4605. pstate->excl_rect.w, pstate->excl_rect.h);
  4606. seq_puts(s, "\n");
  4607. }
  4608. if (sde_crtc->vblank_cb_count) {
  4609. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4610. u32 diff_ms = ktime_to_ms(diff);
  4611. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4612. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4613. seq_printf(s,
  4614. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4615. fps, sde_crtc->vblank_cb_count,
  4616. ktime_to_ms(diff), sde_crtc->play_count);
  4617. /* reset time & count for next measurement */
  4618. sde_crtc->vblank_cb_count = 0;
  4619. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4620. }
  4621. mutex_unlock(&sde_crtc->crtc_lock);
  4622. return 0;
  4623. }
  4624. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4625. {
  4626. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4627. }
  4628. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4629. const char __user *user_buf, size_t count, loff_t *ppos)
  4630. {
  4631. struct drm_crtc *crtc;
  4632. struct sde_crtc *sde_crtc;
  4633. int rc;
  4634. char buf[MISR_BUFF_SIZE + 1];
  4635. u32 frame_count, enable;
  4636. size_t buff_copy;
  4637. struct sde_kms *sde_kms;
  4638. if (!file || !file->private_data)
  4639. return -EINVAL;
  4640. sde_crtc = file->private_data;
  4641. crtc = &sde_crtc->base;
  4642. sde_kms = _sde_crtc_get_kms(crtc);
  4643. if (!sde_kms) {
  4644. SDE_ERROR("invalid sde_kms\n");
  4645. return -EINVAL;
  4646. }
  4647. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4648. if (copy_from_user(buf, user_buf, buff_copy)) {
  4649. SDE_ERROR("buffer copy failed\n");
  4650. return -EINVAL;
  4651. }
  4652. buf[buff_copy] = 0; /* end of string */
  4653. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4654. return -EINVAL;
  4655. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4656. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4657. DRMID(crtc));
  4658. return -EINVAL;
  4659. }
  4660. rc = pm_runtime_get_sync(crtc->dev->dev);
  4661. if (rc < 0)
  4662. return rc;
  4663. sde_crtc->misr_enable_debugfs = enable;
  4664. sde_crtc_misr_setup(crtc, enable, frame_count);
  4665. pm_runtime_put_sync(crtc->dev->dev);
  4666. return count;
  4667. }
  4668. static ssize_t _sde_crtc_misr_read(struct file *file,
  4669. char __user *user_buff, size_t count, loff_t *ppos)
  4670. {
  4671. struct drm_crtc *crtc;
  4672. struct sde_crtc *sde_crtc;
  4673. struct sde_kms *sde_kms;
  4674. struct sde_crtc_mixer *m;
  4675. int i = 0, rc;
  4676. ssize_t len = 0;
  4677. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4678. if (*ppos)
  4679. return 0;
  4680. if (!file || !file->private_data)
  4681. return -EINVAL;
  4682. sde_crtc = file->private_data;
  4683. crtc = &sde_crtc->base;
  4684. sde_kms = _sde_crtc_get_kms(crtc);
  4685. if (!sde_kms)
  4686. return -EINVAL;
  4687. rc = pm_runtime_get_sync(crtc->dev->dev);
  4688. if (rc < 0)
  4689. return rc;
  4690. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4691. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4692. goto end;
  4693. }
  4694. if (!sde_crtc->misr_enable_debugfs) {
  4695. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4696. "disabled\n");
  4697. goto buff_check;
  4698. }
  4699. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4700. u32 misr_value = 0;
  4701. m = &sde_crtc->mixers[i];
  4702. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4703. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4704. "invalid\n");
  4705. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4706. continue;
  4707. }
  4708. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4709. if (rc) {
  4710. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4711. "invalid\n");
  4712. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4713. DRMID(crtc), rc);
  4714. continue;
  4715. } else {
  4716. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4717. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4718. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4719. "0x%x\n", misr_value);
  4720. }
  4721. }
  4722. buff_check:
  4723. if (count <= len) {
  4724. len = 0;
  4725. goto end;
  4726. }
  4727. if (copy_to_user(user_buff, buf, len)) {
  4728. len = -EFAULT;
  4729. goto end;
  4730. }
  4731. *ppos += len; /* increase offset */
  4732. end:
  4733. pm_runtime_put_sync(crtc->dev->dev);
  4734. return len;
  4735. }
  4736. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4737. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4738. { \
  4739. return single_open(file, __prefix ## _show, inode->i_private); \
  4740. } \
  4741. static const struct file_operations __prefix ## _fops = { \
  4742. .owner = THIS_MODULE, \
  4743. .open = __prefix ## _open, \
  4744. .release = single_release, \
  4745. .read = seq_read, \
  4746. .llseek = seq_lseek, \
  4747. }
  4748. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4749. {
  4750. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4751. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4752. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4753. int i;
  4754. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4755. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4756. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4757. crtc->state));
  4758. seq_printf(s, "core_clk_rate: %llu\n",
  4759. sde_crtc->cur_perf.core_clk_rate);
  4760. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4761. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4762. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4763. sde_power_handle_get_dbus_name(i),
  4764. sde_crtc->cur_perf.bw_ctl[i]);
  4765. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4766. sde_power_handle_get_dbus_name(i),
  4767. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4768. }
  4769. return 0;
  4770. }
  4771. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4772. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4773. {
  4774. struct drm_crtc *crtc;
  4775. struct drm_plane *plane;
  4776. struct drm_connector *conn;
  4777. struct drm_mode_object *drm_obj;
  4778. struct sde_crtc *sde_crtc;
  4779. struct sde_crtc_state *cstate;
  4780. struct sde_fence_context *ctx;
  4781. struct drm_connector_list_iter conn_iter;
  4782. struct drm_device *dev;
  4783. if (!s || !s->private)
  4784. return -EINVAL;
  4785. sde_crtc = s->private;
  4786. crtc = &sde_crtc->base;
  4787. dev = crtc->dev;
  4788. cstate = to_sde_crtc_state(crtc->state);
  4789. /* Dump input fence info */
  4790. seq_puts(s, "===Input fence===\n");
  4791. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4792. struct sde_plane_state *pstate;
  4793. struct dma_fence *fence;
  4794. pstate = to_sde_plane_state(plane->state);
  4795. if (!pstate)
  4796. continue;
  4797. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4798. pstate->stage);
  4799. fence = pstate->input_fence;
  4800. if (fence)
  4801. sde_fence_list_dump(fence, &s);
  4802. }
  4803. /* Dump release fence info */
  4804. seq_puts(s, "\n");
  4805. seq_puts(s, "===Release fence===\n");
  4806. ctx = sde_crtc->output_fence;
  4807. drm_obj = &crtc->base;
  4808. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4809. seq_puts(s, "\n");
  4810. /* Dump retire fence info */
  4811. seq_puts(s, "===Retire fence===\n");
  4812. drm_connector_list_iter_begin(dev, &conn_iter);
  4813. drm_for_each_connector_iter(conn, &conn_iter)
  4814. if (conn->state && conn->state->crtc == crtc &&
  4815. cstate->num_connectors < MAX_CONNECTORS) {
  4816. struct sde_connector *c_conn;
  4817. c_conn = to_sde_connector(conn);
  4818. ctx = c_conn->retire_fence;
  4819. drm_obj = &conn->base;
  4820. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4821. }
  4822. drm_connector_list_iter_end(&conn_iter);
  4823. seq_puts(s, "\n");
  4824. return 0;
  4825. }
  4826. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4827. {
  4828. return single_open(file, _sde_debugfs_fence_status_show,
  4829. inode->i_private);
  4830. }
  4831. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4832. {
  4833. struct sde_crtc *sde_crtc;
  4834. struct sde_kms *sde_kms;
  4835. static const struct file_operations debugfs_status_fops = {
  4836. .open = _sde_debugfs_status_open,
  4837. .read = seq_read,
  4838. .llseek = seq_lseek,
  4839. .release = single_release,
  4840. };
  4841. static const struct file_operations debugfs_misr_fops = {
  4842. .open = simple_open,
  4843. .read = _sde_crtc_misr_read,
  4844. .write = _sde_crtc_misr_setup,
  4845. };
  4846. static const struct file_operations debugfs_fps_fops = {
  4847. .open = _sde_debugfs_fps_status,
  4848. .read = seq_read,
  4849. };
  4850. static const struct file_operations debugfs_fence_fops = {
  4851. .open = _sde_debugfs_fence_status,
  4852. .read = seq_read,
  4853. };
  4854. if (!crtc)
  4855. return -EINVAL;
  4856. sde_crtc = to_sde_crtc(crtc);
  4857. sde_kms = _sde_crtc_get_kms(crtc);
  4858. if (!sde_kms)
  4859. return -EINVAL;
  4860. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4861. crtc->dev->primary->debugfs_root);
  4862. if (!sde_crtc->debugfs_root)
  4863. return -ENOMEM;
  4864. /* don't error check these */
  4865. debugfs_create_file("status", 0400,
  4866. sde_crtc->debugfs_root,
  4867. sde_crtc, &debugfs_status_fops);
  4868. debugfs_create_file("state", 0400,
  4869. sde_crtc->debugfs_root,
  4870. &sde_crtc->base,
  4871. &sde_crtc_debugfs_state_fops);
  4872. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4873. sde_crtc, &debugfs_misr_fops);
  4874. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4875. sde_crtc, &debugfs_fps_fops);
  4876. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4877. sde_crtc, &debugfs_fence_fops);
  4878. return 0;
  4879. }
  4880. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4881. {
  4882. struct sde_crtc *sde_crtc;
  4883. if (!crtc)
  4884. return;
  4885. sde_crtc = to_sde_crtc(crtc);
  4886. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4887. }
  4888. #else
  4889. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4890. {
  4891. return 0;
  4892. }
  4893. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4894. {
  4895. }
  4896. #endif /* CONFIG_DEBUG_FS */
  4897. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4898. {
  4899. return _sde_crtc_init_debugfs(crtc);
  4900. }
  4901. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4902. {
  4903. _sde_crtc_destroy_debugfs(crtc);
  4904. }
  4905. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4906. .set_config = drm_atomic_helper_set_config,
  4907. .destroy = sde_crtc_destroy,
  4908. .page_flip = drm_atomic_helper_page_flip,
  4909. .atomic_set_property = sde_crtc_atomic_set_property,
  4910. .atomic_get_property = sde_crtc_atomic_get_property,
  4911. .reset = sde_crtc_reset,
  4912. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4913. .atomic_destroy_state = sde_crtc_destroy_state,
  4914. .late_register = sde_crtc_late_register,
  4915. .early_unregister = sde_crtc_early_unregister,
  4916. };
  4917. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4918. .mode_fixup = sde_crtc_mode_fixup,
  4919. .disable = sde_crtc_disable,
  4920. .atomic_enable = sde_crtc_enable,
  4921. .atomic_check = sde_crtc_atomic_check,
  4922. .atomic_begin = sde_crtc_atomic_begin,
  4923. .atomic_flush = sde_crtc_atomic_flush,
  4924. };
  4925. static void _sde_crtc_event_cb(struct kthread_work *work)
  4926. {
  4927. struct sde_crtc_event *event;
  4928. struct sde_crtc *sde_crtc;
  4929. unsigned long irq_flags;
  4930. if (!work) {
  4931. SDE_ERROR("invalid work item\n");
  4932. return;
  4933. }
  4934. event = container_of(work, struct sde_crtc_event, kt_work);
  4935. /* set sde_crtc to NULL for static work structures */
  4936. sde_crtc = event->sde_crtc;
  4937. if (!sde_crtc)
  4938. return;
  4939. if (event->cb_func)
  4940. event->cb_func(&sde_crtc->base, event->usr);
  4941. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4942. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4943. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4944. }
  4945. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4946. void (*func)(struct drm_crtc *crtc, void *usr),
  4947. void *usr, bool color_processing_event)
  4948. {
  4949. unsigned long irq_flags;
  4950. struct sde_crtc *sde_crtc;
  4951. struct msm_drm_private *priv;
  4952. struct sde_crtc_event *event = NULL;
  4953. u32 crtc_id;
  4954. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4955. SDE_ERROR("invalid parameters\n");
  4956. return -EINVAL;
  4957. }
  4958. sde_crtc = to_sde_crtc(crtc);
  4959. priv = crtc->dev->dev_private;
  4960. crtc_id = drm_crtc_index(crtc);
  4961. /*
  4962. * Obtain an event struct from the private cache. This event
  4963. * queue may be called from ISR contexts, so use a private
  4964. * cache to avoid calling any memory allocation functions.
  4965. */
  4966. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4967. if (!list_empty(&sde_crtc->event_free_list)) {
  4968. event = list_first_entry(&sde_crtc->event_free_list,
  4969. struct sde_crtc_event, list);
  4970. list_del_init(&event->list);
  4971. }
  4972. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4973. if (!event)
  4974. return -ENOMEM;
  4975. /* populate event node */
  4976. event->sde_crtc = sde_crtc;
  4977. event->cb_func = func;
  4978. event->usr = usr;
  4979. /* queue new event request */
  4980. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4981. if (color_processing_event)
  4982. kthread_queue_work(&priv->pp_event_worker,
  4983. &event->kt_work);
  4984. else
  4985. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4986. &event->kt_work);
  4987. return 0;
  4988. }
  4989. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4990. {
  4991. int i, rc = 0;
  4992. if (!sde_crtc) {
  4993. SDE_ERROR("invalid crtc\n");
  4994. return -EINVAL;
  4995. }
  4996. spin_lock_init(&sde_crtc->event_lock);
  4997. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4998. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4999. list_add_tail(&sde_crtc->event_cache[i].list,
  5000. &sde_crtc->event_free_list);
  5001. return rc;
  5002. }
  5003. /*
  5004. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5005. */
  5006. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5007. {
  5008. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5009. idle_notify_work.work);
  5010. struct drm_crtc *crtc;
  5011. struct drm_event event;
  5012. int ret = 0;
  5013. if (!sde_crtc) {
  5014. SDE_ERROR("invalid sde crtc\n");
  5015. } else {
  5016. crtc = &sde_crtc->base;
  5017. event.type = DRM_EVENT_IDLE_NOTIFY;
  5018. event.length = sizeof(u32);
  5019. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5020. &event, (u8 *)&ret);
  5021. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5022. }
  5023. }
  5024. /* initialize crtc */
  5025. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5026. {
  5027. struct drm_crtc *crtc = NULL;
  5028. struct sde_crtc *sde_crtc = NULL;
  5029. struct msm_drm_private *priv = NULL;
  5030. struct sde_kms *kms = NULL;
  5031. int i, rc;
  5032. priv = dev->dev_private;
  5033. kms = to_sde_kms(priv->kms);
  5034. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5035. if (!sde_crtc)
  5036. return ERR_PTR(-ENOMEM);
  5037. crtc = &sde_crtc->base;
  5038. crtc->dev = dev;
  5039. mutex_init(&sde_crtc->crtc_lock);
  5040. spin_lock_init(&sde_crtc->spin_lock);
  5041. atomic_set(&sde_crtc->frame_pending, 0);
  5042. sde_crtc->enabled = false;
  5043. /* Below parameters are for fps calculation for sysfs node */
  5044. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5045. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5046. sizeof(ktime_t), GFP_KERNEL);
  5047. if (!sde_crtc->fps_info.time_buf)
  5048. SDE_ERROR("invalid buffer\n");
  5049. else
  5050. memset(sde_crtc->fps_info.time_buf, 0,
  5051. sizeof(*(sde_crtc->fps_info.time_buf)));
  5052. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5053. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5054. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5055. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5056. list_add(&sde_crtc->frame_events[i].list,
  5057. &sde_crtc->frame_event_list);
  5058. kthread_init_work(&sde_crtc->frame_events[i].work,
  5059. sde_crtc_frame_event_work);
  5060. }
  5061. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5062. NULL);
  5063. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5064. /* save user friendly CRTC name for later */
  5065. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5066. /* initialize event handling */
  5067. rc = _sde_crtc_init_events(sde_crtc);
  5068. if (rc) {
  5069. drm_crtc_cleanup(crtc);
  5070. kfree(sde_crtc);
  5071. return ERR_PTR(rc);
  5072. }
  5073. /* initialize output fence support */
  5074. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5075. if (IS_ERR(sde_crtc->output_fence)) {
  5076. rc = PTR_ERR(sde_crtc->output_fence);
  5077. SDE_ERROR("failed to init fence, %d\n", rc);
  5078. drm_crtc_cleanup(crtc);
  5079. kfree(sde_crtc);
  5080. return ERR_PTR(rc);
  5081. }
  5082. /* create CRTC properties */
  5083. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5084. priv->crtc_property, sde_crtc->property_data,
  5085. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5086. sizeof(struct sde_crtc_state));
  5087. sde_crtc_install_properties(crtc, kms->catalog);
  5088. /* Install color processing properties */
  5089. sde_cp_crtc_init(crtc);
  5090. sde_cp_crtc_install_properties(crtc);
  5091. sde_crtc->cur_perf.llcc_active = false;
  5092. sde_crtc->new_perf.llcc_active = false;
  5093. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5094. __sde_crtc_idle_notify_work);
  5095. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5096. crtc->base.id,
  5097. sde_crtc->new_perf.llcc_active,
  5098. sde_crtc->cur_perf.llcc_active);
  5099. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5100. return crtc;
  5101. }
  5102. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5103. {
  5104. struct sde_crtc *sde_crtc;
  5105. int rc = 0;
  5106. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5107. SDE_ERROR("invalid input param(s)\n");
  5108. rc = -EINVAL;
  5109. goto end;
  5110. }
  5111. sde_crtc = to_sde_crtc(crtc);
  5112. sde_crtc->sysfs_dev = device_create_with_groups(
  5113. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5114. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5115. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5116. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5117. PTR_ERR(sde_crtc->sysfs_dev));
  5118. if (!sde_crtc->sysfs_dev)
  5119. rc = -EINVAL;
  5120. else
  5121. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5122. goto end;
  5123. }
  5124. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5125. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5126. if (!sde_crtc->vsync_event_sf)
  5127. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5128. crtc->base.id);
  5129. end:
  5130. return rc;
  5131. }
  5132. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5133. struct drm_crtc *crtc_drm, u32 event)
  5134. {
  5135. struct sde_crtc *crtc = NULL;
  5136. struct sde_crtc_irq_info *node;
  5137. unsigned long flags;
  5138. bool found = false;
  5139. int ret, i = 0;
  5140. bool add_event = false;
  5141. crtc = to_sde_crtc(crtc_drm);
  5142. spin_lock_irqsave(&crtc->spin_lock, flags);
  5143. list_for_each_entry(node, &crtc->user_event_list, list) {
  5144. if (node->event == event) {
  5145. found = true;
  5146. break;
  5147. }
  5148. }
  5149. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5150. /* event already enabled */
  5151. if (found)
  5152. return 0;
  5153. node = NULL;
  5154. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5155. if (custom_events[i].event == event &&
  5156. custom_events[i].func) {
  5157. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5158. if (!node)
  5159. return -ENOMEM;
  5160. INIT_LIST_HEAD(&node->list);
  5161. node->func = custom_events[i].func;
  5162. node->event = event;
  5163. node->state = IRQ_NOINIT;
  5164. spin_lock_init(&node->state_lock);
  5165. break;
  5166. }
  5167. }
  5168. if (!node) {
  5169. SDE_ERROR("unsupported event %x\n", event);
  5170. return -EINVAL;
  5171. }
  5172. ret = 0;
  5173. if (crtc_drm->enabled) {
  5174. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5175. if (ret < 0) {
  5176. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5177. kfree(node);
  5178. return ret;
  5179. }
  5180. INIT_LIST_HEAD(&node->irq.list);
  5181. mutex_lock(&crtc->crtc_lock);
  5182. ret = node->func(crtc_drm, true, &node->irq);
  5183. if (!ret) {
  5184. spin_lock_irqsave(&crtc->spin_lock, flags);
  5185. list_add_tail(&node->list, &crtc->user_event_list);
  5186. add_event = true;
  5187. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5188. }
  5189. mutex_unlock(&crtc->crtc_lock);
  5190. pm_runtime_put_sync(crtc_drm->dev->dev);
  5191. }
  5192. if (add_event)
  5193. return 0;
  5194. if (!ret) {
  5195. spin_lock_irqsave(&crtc->spin_lock, flags);
  5196. list_add_tail(&node->list, &crtc->user_event_list);
  5197. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5198. } else {
  5199. kfree(node);
  5200. }
  5201. return ret;
  5202. }
  5203. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5204. struct drm_crtc *crtc_drm, u32 event)
  5205. {
  5206. struct sde_crtc *crtc = NULL;
  5207. struct sde_crtc_irq_info *node = NULL;
  5208. unsigned long flags;
  5209. bool found = false;
  5210. int ret;
  5211. crtc = to_sde_crtc(crtc_drm);
  5212. spin_lock_irqsave(&crtc->spin_lock, flags);
  5213. list_for_each_entry(node, &crtc->user_event_list, list) {
  5214. if (node->event == event) {
  5215. list_del(&node->list);
  5216. found = true;
  5217. break;
  5218. }
  5219. }
  5220. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5221. /* event already disabled */
  5222. if (!found)
  5223. return 0;
  5224. /**
  5225. * crtc is disabled interrupts are cleared remove from the list,
  5226. * no need to disable/de-register.
  5227. */
  5228. if (!crtc_drm->enabled) {
  5229. kfree(node);
  5230. return 0;
  5231. }
  5232. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5233. if (ret < 0) {
  5234. SDE_ERROR("failed to enable power resource %d\n", ret);
  5235. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5236. kfree(node);
  5237. return ret;
  5238. }
  5239. ret = node->func(crtc_drm, false, &node->irq);
  5240. kfree(node);
  5241. pm_runtime_put_sync(crtc_drm->dev->dev);
  5242. return ret;
  5243. }
  5244. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5245. struct drm_crtc *crtc_drm, u32 event, bool en)
  5246. {
  5247. struct sde_crtc *crtc = NULL;
  5248. int ret;
  5249. crtc = to_sde_crtc(crtc_drm);
  5250. if (!crtc || !kms || !kms->dev) {
  5251. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5252. kms, ((kms) ? (kms->dev) : NULL));
  5253. return -EINVAL;
  5254. }
  5255. if (en)
  5256. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5257. else
  5258. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5259. return ret;
  5260. }
  5261. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5262. bool en, struct sde_irq_callback *irq)
  5263. {
  5264. return 0;
  5265. }
  5266. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5267. struct sde_irq_callback *noirq)
  5268. {
  5269. /*
  5270. * IRQ object noirq is not being used here since there is
  5271. * no crtc irq from pm event.
  5272. */
  5273. return 0;
  5274. }
  5275. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5276. bool en, struct sde_irq_callback *irq)
  5277. {
  5278. return 0;
  5279. }
  5280. /**
  5281. * sde_crtc_update_cont_splash_settings - update mixer settings
  5282. * and initial clk during device bootup for cont_splash use case
  5283. * @crtc: Pointer to drm crtc structure
  5284. */
  5285. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5286. {
  5287. struct sde_kms *kms = NULL;
  5288. struct msm_drm_private *priv;
  5289. struct sde_crtc *sde_crtc;
  5290. u64 rate;
  5291. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5292. SDE_ERROR("invalid crtc\n");
  5293. return;
  5294. }
  5295. priv = crtc->dev->dev_private;
  5296. kms = to_sde_kms(priv->kms);
  5297. if (!kms || !kms->catalog) {
  5298. SDE_ERROR("invalid parameters\n");
  5299. return;
  5300. }
  5301. _sde_crtc_setup_mixers(crtc);
  5302. crtc->enabled = true;
  5303. /* update core clk value for initial state with cont-splash */
  5304. sde_crtc = to_sde_crtc(crtc);
  5305. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5306. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5307. rate : kms->perf.max_core_clk_rate;
  5308. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5309. }