dsi_ctrl.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "sde_dbg.h"
  20. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  21. #define DSI_CTRL_TX_TO_MS 200
  22. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  23. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  24. #define TICKS_IN_MICRO_SECOND 1000000
  25. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  26. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  27. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  28. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  29. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  30. fmt, c->name, ##__VA_ARGS__)
  31. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  32. c ? c->name : "inv", ##__VA_ARGS__)
  33. struct dsi_ctrl_list_item {
  34. struct dsi_ctrl *ctrl;
  35. struct list_head list;
  36. };
  37. static LIST_HEAD(dsi_ctrl_list);
  38. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  39. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  40. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  45. static const struct of_device_id msm_dsi_of_match[] = {
  46. {
  47. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  48. .data = &dsi_ctrl_v1_4,
  49. },
  50. {
  51. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  52. .data = &dsi_ctrl_v2_0,
  53. },
  54. {
  55. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  56. .data = &dsi_ctrl_v2_2,
  57. },
  58. {
  59. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  60. .data = &dsi_ctrl_v2_3,
  61. },
  62. {
  63. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  64. .data = &dsi_ctrl_v2_4,
  65. },
  66. {
  67. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  68. .data = &dsi_ctrl_v2_5,
  69. },
  70. {}
  71. };
  72. static ssize_t debugfs_state_info_read(struct file *file,
  73. char __user *buff,
  74. size_t count,
  75. loff_t *ppos)
  76. {
  77. struct dsi_ctrl *dsi_ctrl = file->private_data;
  78. char *buf;
  79. u32 len = 0;
  80. if (!dsi_ctrl)
  81. return -ENODEV;
  82. if (*ppos)
  83. return 0;
  84. buf = kzalloc(SZ_4K, GFP_KERNEL);
  85. if (!buf)
  86. return -ENOMEM;
  87. /* Dump current state */
  88. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  89. len += snprintf((buf + len), (SZ_4K - len),
  90. "\tCTRL_ENGINE = %s\n",
  91. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  92. len += snprintf((buf + len), (SZ_4K - len),
  93. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  94. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  95. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  96. /* Dump clock information */
  97. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  98. len += snprintf((buf + len), (SZ_4K - len),
  99. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  100. dsi_ctrl->clk_freq.byte_clk_rate,
  101. dsi_ctrl->clk_freq.pix_clk_rate,
  102. dsi_ctrl->clk_freq.esc_clk_rate);
  103. if (len > count)
  104. len = count;
  105. len = min_t(size_t, len, SZ_4K);
  106. if (copy_to_user(buff, buf, len)) {
  107. kfree(buf);
  108. return -EFAULT;
  109. }
  110. *ppos += len;
  111. kfree(buf);
  112. return len;
  113. }
  114. static ssize_t debugfs_reg_dump_read(struct file *file,
  115. char __user *buff,
  116. size_t count,
  117. loff_t *ppos)
  118. {
  119. struct dsi_ctrl *dsi_ctrl = file->private_data;
  120. char *buf;
  121. u32 len = 0;
  122. struct dsi_clk_ctrl_info clk_info;
  123. int rc = 0;
  124. if (!dsi_ctrl)
  125. return -ENODEV;
  126. if (*ppos)
  127. return 0;
  128. buf = kzalloc(SZ_4K, GFP_KERNEL);
  129. if (!buf)
  130. return -ENOMEM;
  131. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  132. clk_info.clk_type = DSI_CORE_CLK;
  133. clk_info.clk_state = DSI_CLK_ON;
  134. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  135. if (rc) {
  136. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  137. kfree(buf);
  138. return rc;
  139. }
  140. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  141. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  142. buf, SZ_4K);
  143. clk_info.clk_state = DSI_CLK_OFF;
  144. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  145. if (rc) {
  146. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  147. kfree(buf);
  148. return rc;
  149. }
  150. if (len > count)
  151. len = count;
  152. len = min_t(size_t, len, SZ_4K);
  153. if (copy_to_user(buff, buf, len)) {
  154. kfree(buf);
  155. return -EFAULT;
  156. }
  157. *ppos += len;
  158. kfree(buf);
  159. return len;
  160. }
  161. static const struct file_operations state_info_fops = {
  162. .open = simple_open,
  163. .read = debugfs_state_info_read,
  164. };
  165. static const struct file_operations reg_dump_fops = {
  166. .open = simple_open,
  167. .read = debugfs_reg_dump_read,
  168. };
  169. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  170. struct dentry *parent)
  171. {
  172. int rc = 0;
  173. struct dentry *dir, *state_file, *reg_dump;
  174. char dbg_name[DSI_DEBUG_NAME_LEN];
  175. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  176. if (IS_ERR_OR_NULL(dir)) {
  177. rc = PTR_ERR(dir);
  178. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  179. rc);
  180. goto error;
  181. }
  182. state_file = debugfs_create_file("state_info",
  183. 0444,
  184. dir,
  185. dsi_ctrl,
  186. &state_info_fops);
  187. if (IS_ERR_OR_NULL(state_file)) {
  188. rc = PTR_ERR(state_file);
  189. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  190. goto error_remove_dir;
  191. }
  192. reg_dump = debugfs_create_file("reg_dump",
  193. 0444,
  194. dir,
  195. dsi_ctrl,
  196. &reg_dump_fops);
  197. if (IS_ERR_OR_NULL(reg_dump)) {
  198. rc = PTR_ERR(reg_dump);
  199. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  200. goto error_remove_dir;
  201. }
  202. dsi_ctrl->debugfs_root = dir;
  203. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  204. dsi_ctrl->cell_index);
  205. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  206. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  207. error_remove_dir:
  208. debugfs_remove(dir);
  209. error:
  210. return rc;
  211. }
  212. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  213. {
  214. debugfs_remove(dsi_ctrl->debugfs_root);
  215. return 0;
  216. }
  217. static inline struct msm_gem_address_space*
  218. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  219. int domain)
  220. {
  221. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  222. return NULL;
  223. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  224. }
  225. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  226. {
  227. /*
  228. * If a command is triggered right after another command,
  229. * check if the previous command transfer is completed. If
  230. * transfer is done, cancel any work that has been
  231. * queued. Otherwise wait till the work is scheduled and
  232. * completed before triggering the next command by
  233. * flushing the workqueue.
  234. */
  235. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  236. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  237. } else {
  238. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  239. }
  240. }
  241. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  242. {
  243. int ret = 0;
  244. struct dsi_ctrl *dsi_ctrl = NULL;
  245. u32 status;
  246. u32 mask = DSI_CMD_MODE_DMA_DONE;
  247. struct dsi_ctrl_hw_ops dsi_hw_ops;
  248. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  249. dsi_hw_ops = dsi_ctrl->hw.ops;
  250. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  251. /*
  252. * This atomic state will be set if ISR has been triggered,
  253. * so the wait is not needed.
  254. */
  255. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  256. goto done;
  257. ret = wait_for_completion_timeout(
  258. &dsi_ctrl->irq_info.cmd_dma_done,
  259. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  260. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  261. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  262. if (status & mask) {
  263. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  264. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  265. status);
  266. DSI_CTRL_WARN(dsi_ctrl,
  267. "dma_tx done but irq not triggered\n");
  268. } else {
  269. DSI_CTRL_ERR(dsi_ctrl,
  270. "Command transfer failed\n");
  271. }
  272. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  273. DSI_SINT_CMD_MODE_DMA_DONE);
  274. }
  275. done:
  276. dsi_ctrl->dma_wait_queued = false;
  277. }
  278. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  279. enum dsi_ctrl_driver_ops op,
  280. u32 op_state)
  281. {
  282. int rc = 0;
  283. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  284. SDE_EVT32(dsi_ctrl->cell_index, op);
  285. switch (op) {
  286. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  287. if (state->power_state == op_state) {
  288. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  289. op_state);
  290. rc = -EINVAL;
  291. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  292. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  293. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  294. op_state,
  295. state->vid_engine_state);
  296. rc = -EINVAL;
  297. }
  298. }
  299. break;
  300. case DSI_CTRL_OP_CMD_ENGINE:
  301. if (state->cmd_engine_state == op_state) {
  302. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  303. op_state);
  304. rc = -EINVAL;
  305. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  306. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  307. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  308. op,
  309. state->power_state,
  310. state->controller_state);
  311. rc = -EINVAL;
  312. }
  313. break;
  314. case DSI_CTRL_OP_VID_ENGINE:
  315. if (state->vid_engine_state == op_state) {
  316. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  317. op_state);
  318. rc = -EINVAL;
  319. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  320. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  321. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  322. op,
  323. state->power_state,
  324. state->controller_state);
  325. rc = -EINVAL;
  326. }
  327. break;
  328. case DSI_CTRL_OP_HOST_ENGINE:
  329. if (state->controller_state == op_state) {
  330. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  331. op_state);
  332. rc = -EINVAL;
  333. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  334. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  335. op_state,
  336. state->power_state);
  337. rc = -EINVAL;
  338. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  339. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  340. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  341. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  342. op_state,
  343. state->cmd_engine_state,
  344. state->vid_engine_state);
  345. rc = -EINVAL;
  346. }
  347. break;
  348. case DSI_CTRL_OP_CMD_TX:
  349. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  350. (!state->host_initialized) ||
  351. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  352. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  353. op,
  354. state->power_state,
  355. state->host_initialized,
  356. state->cmd_engine_state);
  357. rc = -EINVAL;
  358. }
  359. break;
  360. case DSI_CTRL_OP_HOST_INIT:
  361. if (state->host_initialized == op_state) {
  362. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  363. op_state);
  364. rc = -EINVAL;
  365. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  366. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  367. op, state->power_state);
  368. rc = -EINVAL;
  369. }
  370. break;
  371. case DSI_CTRL_OP_TPG:
  372. if (state->tpg_enabled == op_state) {
  373. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  374. op_state);
  375. rc = -EINVAL;
  376. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  377. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  378. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  379. op,
  380. state->power_state,
  381. state->controller_state);
  382. rc = -EINVAL;
  383. }
  384. break;
  385. case DSI_CTRL_OP_PHY_SW_RESET:
  386. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  387. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  388. op, state->power_state);
  389. rc = -EINVAL;
  390. }
  391. break;
  392. case DSI_CTRL_OP_ASYNC_TIMING:
  393. if (state->vid_engine_state != op_state) {
  394. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  395. op_state);
  396. rc = -EINVAL;
  397. }
  398. break;
  399. default:
  400. rc = -ENOTSUPP;
  401. break;
  402. }
  403. return rc;
  404. }
  405. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  406. {
  407. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  408. if (!state) {
  409. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  410. return -EINVAL;
  411. }
  412. if (!state->host_initialized)
  413. return false;
  414. return true;
  415. }
  416. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  417. enum dsi_ctrl_driver_ops op,
  418. u32 op_state)
  419. {
  420. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  421. switch (op) {
  422. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  423. state->power_state = op_state;
  424. break;
  425. case DSI_CTRL_OP_CMD_ENGINE:
  426. state->cmd_engine_state = op_state;
  427. break;
  428. case DSI_CTRL_OP_VID_ENGINE:
  429. state->vid_engine_state = op_state;
  430. break;
  431. case DSI_CTRL_OP_HOST_ENGINE:
  432. state->controller_state = op_state;
  433. break;
  434. case DSI_CTRL_OP_HOST_INIT:
  435. state->host_initialized = (op_state == 1) ? true : false;
  436. break;
  437. case DSI_CTRL_OP_TPG:
  438. state->tpg_enabled = (op_state == 1) ? true : false;
  439. break;
  440. case DSI_CTRL_OP_CMD_TX:
  441. case DSI_CTRL_OP_PHY_SW_RESET:
  442. default:
  443. break;
  444. }
  445. }
  446. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  447. struct dsi_ctrl *ctrl)
  448. {
  449. int rc = 0;
  450. void __iomem *ptr;
  451. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  452. if (IS_ERR(ptr)) {
  453. rc = PTR_ERR(ptr);
  454. return rc;
  455. }
  456. ctrl->hw.base = ptr;
  457. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  458. switch (ctrl->version) {
  459. case DSI_CTRL_VERSION_1_4:
  460. case DSI_CTRL_VERSION_2_0:
  461. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  462. if (IS_ERR(ptr)) {
  463. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  464. rc = PTR_ERR(ptr);
  465. return rc;
  466. }
  467. ctrl->hw.mmss_misc_base = ptr;
  468. ctrl->hw.disp_cc_base = NULL;
  469. break;
  470. case DSI_CTRL_VERSION_2_2:
  471. case DSI_CTRL_VERSION_2_3:
  472. case DSI_CTRL_VERSION_2_4:
  473. case DSI_CTRL_VERSION_2_5:
  474. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  475. if (IS_ERR(ptr)) {
  476. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  477. rc = PTR_ERR(ptr);
  478. return rc;
  479. }
  480. ctrl->hw.disp_cc_base = ptr;
  481. ctrl->hw.mmss_misc_base = NULL;
  482. break;
  483. default:
  484. break;
  485. }
  486. return rc;
  487. }
  488. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  489. {
  490. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  491. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  492. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  493. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  494. if (core->mdp_core_clk)
  495. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  496. if (core->iface_clk)
  497. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  498. if (core->core_mmss_clk)
  499. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  500. if (core->bus_clk)
  501. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  502. if (core->mnoc_clk)
  503. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  504. memset(core, 0x0, sizeof(*core));
  505. if (hs_link->byte_clk)
  506. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  507. if (hs_link->pixel_clk)
  508. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  509. if (lp_link->esc_clk)
  510. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  511. if (hs_link->byte_intf_clk)
  512. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  513. memset(hs_link, 0x0, sizeof(*hs_link));
  514. memset(lp_link, 0x0, sizeof(*lp_link));
  515. if (rcg->byte_clk)
  516. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  517. if (rcg->pixel_clk)
  518. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  519. memset(rcg, 0x0, sizeof(*rcg));
  520. return 0;
  521. }
  522. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  523. struct dsi_ctrl *ctrl)
  524. {
  525. int rc = 0;
  526. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  527. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  528. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  529. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  530. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  531. if (IS_ERR(core->mdp_core_clk)) {
  532. core->mdp_core_clk = NULL;
  533. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  534. }
  535. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  536. if (IS_ERR(core->iface_clk)) {
  537. core->iface_clk = NULL;
  538. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  539. }
  540. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  541. if (IS_ERR(core->core_mmss_clk)) {
  542. core->core_mmss_clk = NULL;
  543. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  544. rc);
  545. }
  546. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  547. if (IS_ERR(core->bus_clk)) {
  548. core->bus_clk = NULL;
  549. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  550. }
  551. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  552. if (IS_ERR(core->mnoc_clk)) {
  553. core->mnoc_clk = NULL;
  554. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  555. }
  556. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  557. if (IS_ERR(hs_link->byte_clk)) {
  558. rc = PTR_ERR(hs_link->byte_clk);
  559. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  560. goto fail;
  561. }
  562. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  563. if (IS_ERR(hs_link->pixel_clk)) {
  564. rc = PTR_ERR(hs_link->pixel_clk);
  565. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  566. goto fail;
  567. }
  568. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  569. if (IS_ERR(lp_link->esc_clk)) {
  570. rc = PTR_ERR(lp_link->esc_clk);
  571. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  572. goto fail;
  573. }
  574. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  575. if (IS_ERR(hs_link->byte_intf_clk)) {
  576. hs_link->byte_intf_clk = NULL;
  577. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  578. }
  579. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  580. if (IS_ERR(rcg->byte_clk)) {
  581. rc = PTR_ERR(rcg->byte_clk);
  582. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  583. goto fail;
  584. }
  585. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  586. if (IS_ERR(rcg->pixel_clk)) {
  587. rc = PTR_ERR(rcg->pixel_clk);
  588. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  589. goto fail;
  590. }
  591. return 0;
  592. fail:
  593. dsi_ctrl_clocks_deinit(ctrl);
  594. return rc;
  595. }
  596. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  597. {
  598. int i = 0;
  599. int rc = 0;
  600. struct dsi_regulator_info *regs;
  601. regs = &ctrl->pwr_info.digital;
  602. for (i = 0; i < regs->count; i++) {
  603. if (!regs->vregs[i].vreg)
  604. DSI_CTRL_ERR(ctrl,
  605. "vreg is NULL, should not reach here\n");
  606. else
  607. devm_regulator_put(regs->vregs[i].vreg);
  608. }
  609. regs = &ctrl->pwr_info.host_pwr;
  610. for (i = 0; i < regs->count; i++) {
  611. if (!regs->vregs[i].vreg)
  612. DSI_CTRL_ERR(ctrl,
  613. "vreg is NULL, should not reach here\n");
  614. else
  615. devm_regulator_put(regs->vregs[i].vreg);
  616. }
  617. if (!ctrl->pwr_info.host_pwr.vregs) {
  618. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  619. ctrl->pwr_info.host_pwr.vregs = NULL;
  620. ctrl->pwr_info.host_pwr.count = 0;
  621. }
  622. if (!ctrl->pwr_info.digital.vregs) {
  623. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  624. ctrl->pwr_info.digital.vregs = NULL;
  625. ctrl->pwr_info.digital.count = 0;
  626. }
  627. return rc;
  628. }
  629. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  630. struct dsi_ctrl *ctrl)
  631. {
  632. int rc = 0;
  633. int i = 0;
  634. struct dsi_regulator_info *regs;
  635. struct regulator *vreg = NULL;
  636. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  637. &ctrl->pwr_info.digital,
  638. "qcom,core-supply-entries");
  639. if (rc)
  640. DSI_CTRL_DEBUG(ctrl,
  641. "failed to get digital supply, rc = %d\n", rc);
  642. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  643. &ctrl->pwr_info.host_pwr,
  644. "qcom,ctrl-supply-entries");
  645. if (rc) {
  646. DSI_CTRL_ERR(ctrl,
  647. "failed to get host power supplies, rc = %d\n", rc);
  648. goto error_digital;
  649. }
  650. regs = &ctrl->pwr_info.digital;
  651. for (i = 0; i < regs->count; i++) {
  652. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  653. if (IS_ERR(vreg)) {
  654. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  655. regs->vregs[i].vreg_name);
  656. rc = PTR_ERR(vreg);
  657. goto error_host_pwr;
  658. }
  659. regs->vregs[i].vreg = vreg;
  660. }
  661. regs = &ctrl->pwr_info.host_pwr;
  662. for (i = 0; i < regs->count; i++) {
  663. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  664. if (IS_ERR(vreg)) {
  665. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  666. regs->vregs[i].vreg_name);
  667. for (--i; i >= 0; i--)
  668. devm_regulator_put(regs->vregs[i].vreg);
  669. rc = PTR_ERR(vreg);
  670. goto error_digital_put;
  671. }
  672. regs->vregs[i].vreg = vreg;
  673. }
  674. return rc;
  675. error_digital_put:
  676. regs = &ctrl->pwr_info.digital;
  677. for (i = 0; i < regs->count; i++)
  678. devm_regulator_put(regs->vregs[i].vreg);
  679. error_host_pwr:
  680. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  681. ctrl->pwr_info.host_pwr.vregs = NULL;
  682. ctrl->pwr_info.host_pwr.count = 0;
  683. error_digital:
  684. if (ctrl->pwr_info.digital.vregs)
  685. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  686. ctrl->pwr_info.digital.vregs = NULL;
  687. ctrl->pwr_info.digital.count = 0;
  688. return rc;
  689. }
  690. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  691. struct dsi_host_config *config)
  692. {
  693. int rc = 0;
  694. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  695. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  696. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  697. config->panel_mode);
  698. rc = -EINVAL;
  699. goto err;
  700. }
  701. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  702. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  703. rc = -EINVAL;
  704. goto err;
  705. }
  706. err:
  707. return rc;
  708. }
  709. /* Function returns number of bits per pxl */
  710. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  711. {
  712. u32 bpp = 0;
  713. switch (dst_format) {
  714. case DSI_PIXEL_FORMAT_RGB111:
  715. bpp = 3;
  716. break;
  717. case DSI_PIXEL_FORMAT_RGB332:
  718. bpp = 8;
  719. break;
  720. case DSI_PIXEL_FORMAT_RGB444:
  721. bpp = 12;
  722. break;
  723. case DSI_PIXEL_FORMAT_RGB565:
  724. bpp = 16;
  725. break;
  726. case DSI_PIXEL_FORMAT_RGB666:
  727. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  728. bpp = 18;
  729. break;
  730. case DSI_PIXEL_FORMAT_RGB888:
  731. bpp = 24;
  732. break;
  733. default:
  734. bpp = 24;
  735. break;
  736. }
  737. return bpp;
  738. }
  739. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  740. struct dsi_host_config *config, void *clk_handle,
  741. struct dsi_display_mode *mode)
  742. {
  743. int rc = 0;
  744. u32 num_of_lanes = 0;
  745. u32 bpp, frame_time_us, byte_intf_clk_div;
  746. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  747. byte_clk_rate, byte_intf_clk_rate;
  748. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  749. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  750. struct dsi_mode_info *timing = &config->video_timing;
  751. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  752. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  753. /* Get bits per pxl in destination format */
  754. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  755. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  756. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  757. num_of_lanes++;
  758. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  759. num_of_lanes++;
  760. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  761. num_of_lanes++;
  762. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  763. num_of_lanes++;
  764. if (split_link->split_link_enabled)
  765. num_of_lanes = split_link->lanes_per_sublink;
  766. config->common_config.num_data_lanes = num_of_lanes;
  767. config->common_config.bpp = bpp;
  768. if (config->bit_clk_rate_hz_override != 0) {
  769. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  770. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  771. /* Calculate the bit rate needed to match dsi transfer time */
  772. bit_rate = min_dsi_clk_hz * frame_time_us;
  773. do_div(bit_rate, dsi_transfer_time_us);
  774. bit_rate = bit_rate * num_of_lanes;
  775. } else {
  776. h_period = dsi_h_total_dce(timing);
  777. v_period = DSI_V_TOTAL(timing);
  778. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  779. }
  780. bit_rate_per_lane = bit_rate;
  781. do_div(bit_rate_per_lane, num_of_lanes);
  782. pclk_rate = bit_rate;
  783. do_div(pclk_rate, bpp);
  784. byte_clk_rate = bit_rate_per_lane;
  785. do_div(byte_clk_rate, 8);
  786. byte_intf_clk_rate = byte_clk_rate;
  787. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  788. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  789. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  790. bit_rate, bit_rate_per_lane);
  791. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  792. byte_clk_rate, byte_intf_clk_rate);
  793. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  794. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  795. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  796. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  797. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  798. config->bit_clk_rate_hz = dsi_ctrl->clk_freq.byte_clk_rate * 8;
  799. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  800. dsi_ctrl->cell_index);
  801. if (rc)
  802. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  803. return rc;
  804. }
  805. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  806. {
  807. int rc = 0;
  808. if (enable) {
  809. if (!dsi_ctrl->current_state.host_initialized) {
  810. rc = dsi_pwr_enable_regulator(
  811. &dsi_ctrl->pwr_info.host_pwr, true);
  812. if (rc) {
  813. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  814. goto error;
  815. }
  816. }
  817. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  818. true);
  819. if (rc) {
  820. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  821. rc);
  822. (void)dsi_pwr_enable_regulator(
  823. &dsi_ctrl->pwr_info.host_pwr,
  824. false
  825. );
  826. goto error;
  827. }
  828. } else {
  829. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  830. false);
  831. if (rc) {
  832. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  833. rc);
  834. goto error;
  835. }
  836. if (!dsi_ctrl->current_state.host_initialized) {
  837. rc = dsi_pwr_enable_regulator(
  838. &dsi_ctrl->pwr_info.host_pwr, false);
  839. if (rc) {
  840. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  841. goto error;
  842. }
  843. }
  844. }
  845. error:
  846. return rc;
  847. }
  848. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  849. const struct mipi_dsi_packet *packet,
  850. u8 **buffer,
  851. u32 *size)
  852. {
  853. int rc = 0;
  854. u8 *buf = NULL;
  855. u32 len, i;
  856. u8 cmd_type = 0;
  857. len = packet->size;
  858. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  859. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  860. if (!buf)
  861. return -ENOMEM;
  862. for (i = 0; i < len; i++) {
  863. if (i >= packet->size)
  864. buf[i] = 0xFF;
  865. else if (i < sizeof(packet->header))
  866. buf[i] = packet->header[i];
  867. else
  868. buf[i] = packet->payload[i - sizeof(packet->header)];
  869. }
  870. if (packet->payload_length > 0)
  871. buf[3] |= BIT(6);
  872. /* Swap BYTE order in the command buffer for MSM */
  873. buf[0] = packet->header[1];
  874. buf[1] = packet->header[2];
  875. buf[2] = packet->header[0];
  876. /* send embedded BTA for read commands */
  877. cmd_type = buf[2] & 0x3f;
  878. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  879. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  880. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  881. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  882. buf[3] |= BIT(5);
  883. *buffer = buf;
  884. *size = len;
  885. return rc;
  886. }
  887. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  888. {
  889. int rc = 0;
  890. if (!dsi_ctrl) {
  891. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  892. return -EINVAL;
  893. }
  894. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  895. return -EINVAL;
  896. mutex_lock(&dsi_ctrl->ctrl_lock);
  897. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  898. mutex_unlock(&dsi_ctrl->ctrl_lock);
  899. return rc;
  900. }
  901. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  902. {
  903. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  904. struct dsi_mode_info *timing;
  905. /**
  906. * No need to wait if the panel is not video mode or
  907. * if DSI controller supports command DMA scheduling or
  908. * if we are sending init commands.
  909. */
  910. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  911. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  912. (dsi_ctrl->current_state.vid_engine_state !=
  913. DSI_CTRL_ENGINE_ON))
  914. return;
  915. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  916. DSI_VIDEO_MODE_FRAME_DONE);
  917. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  918. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  919. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  920. ret = wait_for_completion_timeout(
  921. &dsi_ctrl->irq_info.vid_frame_done,
  922. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  923. if (ret <= 0)
  924. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  925. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  926. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  927. timing = &(dsi_ctrl->host_config.video_timing);
  928. v_total = timing->v_sync_width + timing->v_back_porch +
  929. timing->v_front_porch + timing->v_active;
  930. v_blank = timing->v_sync_width + timing->v_back_porch;
  931. fps = timing->refresh_rate;
  932. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  933. udelay(sleep_ms * 1000);
  934. }
  935. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  936. u32 cmd_len,
  937. u32 *flags)
  938. {
  939. /**
  940. * Setup the mode of transmission
  941. * override cmd fetch mode during secure session
  942. */
  943. if (dsi_ctrl->secure_mode) {
  944. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  945. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  946. DSI_CTRL_DEBUG(dsi_ctrl,
  947. "override to TPG during secure session\n");
  948. return;
  949. }
  950. /* Check to see if cmd len plus header is greater than fifo size */
  951. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  952. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  953. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  954. cmd_len);
  955. return;
  956. }
  957. }
  958. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  959. u32 cmd_len,
  960. u32 *flags)
  961. {
  962. int rc = 0;
  963. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  964. /* if command size plus header is greater than fifo size */
  965. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  966. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  967. return -ENOTSUPP;
  968. }
  969. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  970. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  971. return -ENOTSUPP;
  972. }
  973. }
  974. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  975. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  976. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  977. return -ENOTSUPP;
  978. }
  979. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  980. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  981. return -ENOTSUPP;
  982. }
  983. if ((cmd_len + 4) > SZ_4K) {
  984. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  985. return -ENOTSUPP;
  986. }
  987. }
  988. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  989. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  990. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  991. return -ENOTSUPP;
  992. }
  993. }
  994. return rc;
  995. }
  996. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  997. const struct mipi_dsi_msg *msg,
  998. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  999. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1000. u32 flags)
  1001. {
  1002. u32 hw_flags = 0;
  1003. u32 line_no = 0x1;
  1004. struct dsi_mode_info *timing;
  1005. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1006. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1007. /* check if custom dma scheduling line needed */
  1008. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1009. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1010. line_no = dsi_ctrl->host_config.u.video_engine.dma_sched_line;
  1011. timing = &(dsi_ctrl->host_config.video_timing);
  1012. if (timing)
  1013. line_no += timing->v_back_porch + timing->v_sync_width +
  1014. timing->v_active;
  1015. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1016. dsi_hw_ops.schedule_dma_cmd &&
  1017. (dsi_ctrl->current_state.vid_engine_state ==
  1018. DSI_CTRL_ENGINE_ON))
  1019. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw,
  1020. line_no);
  1021. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1022. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1023. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1024. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1025. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1026. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1027. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1028. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1029. &dsi_ctrl->hw,
  1030. cmd_mem,
  1031. hw_flags);
  1032. } else {
  1033. dsi_hw_ops.kickoff_command(
  1034. &dsi_ctrl->hw,
  1035. cmd_mem,
  1036. hw_flags);
  1037. }
  1038. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1039. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1040. cmd,
  1041. hw_flags);
  1042. }
  1043. }
  1044. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1045. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1046. if (dsi_hw_ops.mask_error_intr)
  1047. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1048. BIT(DSI_FIFO_OVERFLOW), true);
  1049. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1050. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1051. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1052. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1053. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1054. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1055. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1056. &dsi_ctrl->hw,
  1057. cmd_mem,
  1058. hw_flags);
  1059. } else {
  1060. dsi_hw_ops.kickoff_command(
  1061. &dsi_ctrl->hw,
  1062. cmd_mem,
  1063. hw_flags);
  1064. }
  1065. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1066. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1067. cmd,
  1068. hw_flags);
  1069. }
  1070. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1071. dsi_ctrl->dma_wait_queued = true;
  1072. queue_work(dsi_ctrl->dma_cmd_workq,
  1073. &dsi_ctrl->dma_cmd_wait);
  1074. } else {
  1075. dsi_ctrl->dma_wait_queued = false;
  1076. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1077. }
  1078. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  1079. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1080. BIT(DSI_FIFO_OVERFLOW), false);
  1081. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1082. /*
  1083. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1084. * mode command followed by embedded mode. Otherwise it will
  1085. * result in smmu write faults with DSI as client.
  1086. */
  1087. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1088. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1089. dsi_ctrl->cmd_len = 0;
  1090. }
  1091. }
  1092. }
  1093. static u32 dsi_ctrl_validate_msg_flags(const struct mipi_dsi_msg *msg,
  1094. u32 flags)
  1095. {
  1096. /*
  1097. * ASYNC command wait mode is not supported for
  1098. * - commands sent using DSI FIFO memory
  1099. * - DSI read commands
  1100. * - DCS commands sent in non-embedded mode
  1101. * - whenever an explicit wait time is specificed for the command
  1102. * since the wait time cannot be guaranteed in async mode
  1103. */
  1104. if ((flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1105. flags & DSI_CTRL_CMD_READ ||
  1106. flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1107. msg->wait_ms)
  1108. flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1109. return flags;
  1110. }
  1111. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1112. const struct mipi_dsi_msg *msg,
  1113. u32 flags)
  1114. {
  1115. int rc = 0;
  1116. struct mipi_dsi_packet packet;
  1117. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1118. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1119. u32 length = 0;
  1120. u8 *buffer = NULL;
  1121. u32 cnt = 0;
  1122. u8 *cmdbuf;
  1123. /* Select the tx mode to transfer the command */
  1124. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, &flags);
  1125. /* Validate the mode before sending the command */
  1126. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, &flags);
  1127. if (rc) {
  1128. DSI_CTRL_ERR(dsi_ctrl,
  1129. "Cmd tx validation failed, cannot transfer cmd\n");
  1130. rc = -ENOTSUPP;
  1131. goto error;
  1132. }
  1133. flags = dsi_ctrl_validate_msg_flags(msg, flags);
  1134. if (dsi_ctrl->dma_wait_queued)
  1135. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1136. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1137. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1138. cmd_mem.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1139. true : false;
  1140. cmd_mem.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1141. true : false;
  1142. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1143. true : false;
  1144. cmd_mem.datatype = msg->type;
  1145. cmd_mem.length = msg->tx_len;
  1146. dsi_ctrl->cmd_len = msg->tx_len;
  1147. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1148. DSI_CTRL_DEBUG(dsi_ctrl,
  1149. "non-embedded mode , size of command =%zd\n",
  1150. msg->tx_len);
  1151. goto kickoff;
  1152. }
  1153. rc = mipi_dsi_create_packet(&packet, msg);
  1154. if (rc) {
  1155. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1156. rc);
  1157. goto error;
  1158. }
  1159. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1160. &packet,
  1161. &buffer,
  1162. &length);
  1163. if (rc) {
  1164. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1165. goto error;
  1166. }
  1167. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1168. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1169. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1170. /* Embedded mode config is selected */
  1171. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1172. cmd_mem.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1173. true : false;
  1174. cmd_mem.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1175. true : false;
  1176. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1177. true : false;
  1178. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1179. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1180. for (cnt = 0; cnt < length; cnt++)
  1181. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1182. dsi_ctrl->cmd_len += length;
  1183. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  1184. goto error;
  1185. } else {
  1186. cmd_mem.length = dsi_ctrl->cmd_len;
  1187. dsi_ctrl->cmd_len = 0;
  1188. }
  1189. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1190. cmd.command = (u32 *)buffer;
  1191. cmd.size = length;
  1192. cmd.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1193. true : false;
  1194. cmd.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1195. true : false;
  1196. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1197. true : false;
  1198. }
  1199. kickoff:
  1200. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, flags);
  1201. error:
  1202. if (buffer)
  1203. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1204. return rc;
  1205. }
  1206. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1207. const struct mipi_dsi_msg *rx_msg,
  1208. u32 size)
  1209. {
  1210. int rc = 0;
  1211. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1212. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1213. u16 dflags = rx_msg->flags;
  1214. struct mipi_dsi_msg msg = {
  1215. .channel = rx_msg->channel,
  1216. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1217. .tx_len = 2,
  1218. .tx_buf = tx,
  1219. .flags = rx_msg->flags,
  1220. };
  1221. /* remove last message flag to batch max packet cmd to read command */
  1222. dflags &= ~BIT(3);
  1223. msg.flags = dflags;
  1224. rc = dsi_message_tx(dsi_ctrl, &msg, flags);
  1225. if (rc)
  1226. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1227. rc);
  1228. return rc;
  1229. }
  1230. /* Helper functions to support DCS read operation */
  1231. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1232. unsigned char *buff)
  1233. {
  1234. u8 *data = msg->rx_buf;
  1235. int read_len = 1;
  1236. if (!data)
  1237. return 0;
  1238. /* remove dcs type */
  1239. if (msg->rx_len >= 1)
  1240. data[0] = buff[1];
  1241. else
  1242. read_len = 0;
  1243. return read_len;
  1244. }
  1245. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1246. unsigned char *buff)
  1247. {
  1248. u8 *data = msg->rx_buf;
  1249. int read_len = 2;
  1250. if (!data)
  1251. return 0;
  1252. /* remove dcs type */
  1253. if (msg->rx_len >= 2) {
  1254. data[0] = buff[1];
  1255. data[1] = buff[2];
  1256. } else {
  1257. read_len = 0;
  1258. }
  1259. return read_len;
  1260. }
  1261. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1262. unsigned char *buff)
  1263. {
  1264. if (!msg->rx_buf)
  1265. return 0;
  1266. /* remove dcs type */
  1267. if (msg->rx_buf && msg->rx_len)
  1268. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1269. return msg->rx_len;
  1270. }
  1271. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1272. const struct mipi_dsi_msg *msg,
  1273. u32 flags)
  1274. {
  1275. int rc = 0;
  1276. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1277. u32 current_read_len = 0, total_bytes_read = 0;
  1278. bool short_resp = false;
  1279. bool read_done = false;
  1280. u32 dlen, diff, rlen;
  1281. unsigned char *buff;
  1282. char cmd;
  1283. if (!msg) {
  1284. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1285. rc = -EINVAL;
  1286. goto error;
  1287. }
  1288. rlen = msg->rx_len;
  1289. if (msg->rx_len <= 2) {
  1290. short_resp = true;
  1291. rd_pkt_size = msg->rx_len;
  1292. total_read_len = 4;
  1293. } else {
  1294. short_resp = false;
  1295. current_read_len = 10;
  1296. if (msg->rx_len < current_read_len)
  1297. rd_pkt_size = msg->rx_len;
  1298. else
  1299. rd_pkt_size = current_read_len;
  1300. total_read_len = current_read_len + 6;
  1301. }
  1302. buff = msg->rx_buf;
  1303. while (!read_done) {
  1304. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1305. if (rc) {
  1306. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1307. rc);
  1308. goto error;
  1309. }
  1310. /* clear RDBK_DATA registers before proceeding */
  1311. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1312. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1313. if (rc) {
  1314. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1315. rc);
  1316. goto error;
  1317. }
  1318. /*
  1319. * wait before reading rdbk_data register, if any delay is
  1320. * required after sending the read command.
  1321. */
  1322. if (msg->wait_ms)
  1323. usleep_range(msg->wait_ms * 1000,
  1324. ((msg->wait_ms * 1000) + 10));
  1325. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1326. buff, total_bytes_read,
  1327. total_read_len, rd_pkt_size,
  1328. &hw_read_cnt);
  1329. if (!dlen)
  1330. goto error;
  1331. if (short_resp)
  1332. break;
  1333. if (rlen <= current_read_len) {
  1334. diff = current_read_len - rlen;
  1335. read_done = true;
  1336. } else {
  1337. diff = 0;
  1338. rlen -= current_read_len;
  1339. }
  1340. dlen -= 2; /* 2 bytes of CRC */
  1341. dlen -= diff;
  1342. buff += dlen;
  1343. total_bytes_read += dlen;
  1344. if (!read_done) {
  1345. current_read_len = 14; /* Not first read */
  1346. if (rlen < current_read_len)
  1347. rd_pkt_size += rlen;
  1348. else
  1349. rd_pkt_size += current_read_len;
  1350. }
  1351. }
  1352. if (hw_read_cnt < 16 && !short_resp)
  1353. buff = msg->rx_buf + (16 - hw_read_cnt);
  1354. else
  1355. buff = msg->rx_buf;
  1356. /* parse the data read from panel */
  1357. cmd = buff[0];
  1358. switch (cmd) {
  1359. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1360. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1361. rc = 0;
  1362. break;
  1363. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1364. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1365. rc = dsi_parse_short_read1_resp(msg, buff);
  1366. break;
  1367. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1368. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1369. rc = dsi_parse_short_read2_resp(msg, buff);
  1370. break;
  1371. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1372. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1373. rc = dsi_parse_long_read_resp(msg, buff);
  1374. break;
  1375. default:
  1376. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1377. rc = 0;
  1378. }
  1379. error:
  1380. return rc;
  1381. }
  1382. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1383. {
  1384. int rc = 0;
  1385. u32 lanes = 0;
  1386. u32 ulps_lanes;
  1387. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1388. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1389. if (rc) {
  1390. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1391. return rc;
  1392. }
  1393. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1394. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1395. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1396. return 0;
  1397. }
  1398. lanes |= DSI_CLOCK_LANE;
  1399. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1400. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1401. if ((lanes & ulps_lanes) != lanes) {
  1402. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1403. lanes, ulps_lanes);
  1404. rc = -EIO;
  1405. }
  1406. return rc;
  1407. }
  1408. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1409. {
  1410. int rc = 0;
  1411. u32 ulps_lanes, lanes = 0;
  1412. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1413. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1414. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1415. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1416. return 0;
  1417. }
  1418. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1419. lanes |= DSI_CLOCK_LANE;
  1420. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1421. if ((lanes & ulps_lanes) != lanes)
  1422. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1423. lanes &= ulps_lanes;
  1424. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1425. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1426. if (ulps_lanes & lanes) {
  1427. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1428. ulps_lanes);
  1429. rc = -EIO;
  1430. }
  1431. return rc;
  1432. }
  1433. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1434. {
  1435. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1436. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1437. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1438. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1439. 0xFF00A0);
  1440. else
  1441. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1442. 0xFF00E0);
  1443. }
  1444. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1445. {
  1446. int rc = 0;
  1447. bool splash_enabled = false;
  1448. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1449. if (!splash_enabled) {
  1450. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1451. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1452. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1453. }
  1454. return rc;
  1455. }
  1456. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1457. {
  1458. struct msm_gem_address_space *aspace = NULL;
  1459. if (dsi_ctrl->tx_cmd_buf) {
  1460. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1461. MSM_SMMU_DOMAIN_UNSECURE);
  1462. if (!aspace) {
  1463. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1464. return -ENOMEM;
  1465. }
  1466. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1467. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1468. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1469. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1470. dsi_ctrl->tx_cmd_buf = NULL;
  1471. }
  1472. return 0;
  1473. }
  1474. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1475. {
  1476. int rc = 0;
  1477. u64 iova = 0;
  1478. struct msm_gem_address_space *aspace = NULL;
  1479. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1480. if (!aspace) {
  1481. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1482. return -ENOMEM;
  1483. }
  1484. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1485. SZ_4K,
  1486. MSM_BO_UNCACHED);
  1487. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1488. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1489. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1490. dsi_ctrl->tx_cmd_buf = NULL;
  1491. goto error;
  1492. }
  1493. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1494. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1495. if (rc) {
  1496. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1497. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1498. goto error;
  1499. }
  1500. if (iova & 0x07) {
  1501. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1502. rc = -ENOTSUPP;
  1503. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1504. goto error;
  1505. }
  1506. error:
  1507. return rc;
  1508. }
  1509. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1510. bool enable, bool ulps_enabled)
  1511. {
  1512. u32 lanes = 0;
  1513. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1514. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1515. lanes |= DSI_CLOCK_LANE;
  1516. if (enable)
  1517. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1518. lanes, ulps_enabled);
  1519. else
  1520. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1521. lanes, ulps_enabled);
  1522. return 0;
  1523. }
  1524. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1525. struct device_node *of_node)
  1526. {
  1527. u32 index = 0, frame_threshold_time_us = 0;
  1528. int rc = 0;
  1529. if (!dsi_ctrl || !of_node) {
  1530. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1531. dsi_ctrl != NULL, of_node != NULL);
  1532. return -EINVAL;
  1533. }
  1534. rc = of_property_read_u32(of_node, "cell-index", &index);
  1535. if (rc) {
  1536. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1537. index = 0;
  1538. }
  1539. dsi_ctrl->cell_index = index;
  1540. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1541. if (!dsi_ctrl->name)
  1542. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1543. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1544. "qcom,dsi-phy-isolation-enabled");
  1545. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1546. "qcom,null-insertion-enabled");
  1547. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1548. "qcom,split-link-supported");
  1549. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1550. &frame_threshold_time_us);
  1551. if (rc) {
  1552. DSI_CTRL_DEBUG(dsi_ctrl,
  1553. "frame-threshold-time not specified, defaulting\n");
  1554. frame_threshold_time_us = 2666;
  1555. }
  1556. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1557. return 0;
  1558. }
  1559. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1560. {
  1561. struct dsi_ctrl *dsi_ctrl;
  1562. struct dsi_ctrl_list_item *item;
  1563. const struct of_device_id *id;
  1564. enum dsi_ctrl_version version;
  1565. int rc = 0;
  1566. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1567. if (!id)
  1568. return -ENODEV;
  1569. version = *(enum dsi_ctrl_version *)id->data;
  1570. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1571. if (!item)
  1572. return -ENOMEM;
  1573. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1574. if (!dsi_ctrl)
  1575. return -ENOMEM;
  1576. dsi_ctrl->version = version;
  1577. dsi_ctrl->irq_info.irq_num = -1;
  1578. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1579. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1580. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1581. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1582. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1583. if (rc) {
  1584. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1585. goto fail;
  1586. }
  1587. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1588. if (rc) {
  1589. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1590. rc);
  1591. goto fail;
  1592. }
  1593. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1594. if (rc) {
  1595. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1596. rc);
  1597. goto fail;
  1598. }
  1599. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1600. if (rc) {
  1601. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1602. rc);
  1603. goto fail_supplies;
  1604. }
  1605. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1606. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1607. dsi_ctrl->null_insertion_enabled);
  1608. if (rc) {
  1609. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1610. dsi_ctrl->version);
  1611. goto fail_clks;
  1612. }
  1613. item->ctrl = dsi_ctrl;
  1614. mutex_lock(&dsi_ctrl_list_lock);
  1615. list_add(&item->list, &dsi_ctrl_list);
  1616. mutex_unlock(&dsi_ctrl_list_lock);
  1617. mutex_init(&dsi_ctrl->ctrl_lock);
  1618. dsi_ctrl->secure_mode = false;
  1619. dsi_ctrl->pdev = pdev;
  1620. platform_set_drvdata(pdev, dsi_ctrl);
  1621. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1622. return 0;
  1623. fail_clks:
  1624. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1625. fail_supplies:
  1626. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1627. fail:
  1628. return rc;
  1629. }
  1630. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1631. {
  1632. int rc = 0;
  1633. struct dsi_ctrl *dsi_ctrl;
  1634. struct list_head *pos, *tmp;
  1635. dsi_ctrl = platform_get_drvdata(pdev);
  1636. mutex_lock(&dsi_ctrl_list_lock);
  1637. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1638. struct dsi_ctrl_list_item *n = list_entry(pos,
  1639. struct dsi_ctrl_list_item,
  1640. list);
  1641. if (n->ctrl == dsi_ctrl) {
  1642. list_del(&n->list);
  1643. break;
  1644. }
  1645. }
  1646. mutex_unlock(&dsi_ctrl_list_lock);
  1647. mutex_lock(&dsi_ctrl->ctrl_lock);
  1648. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1649. if (rc)
  1650. DSI_CTRL_ERR(dsi_ctrl,
  1651. "failed to deinitialize voltage supplies, rc=%d\n",
  1652. rc);
  1653. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1654. if (rc)
  1655. DSI_CTRL_ERR(dsi_ctrl,
  1656. "failed to deinitialize clocks, rc=%d\n", rc);
  1657. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1658. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1659. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1660. devm_kfree(&pdev->dev, dsi_ctrl);
  1661. platform_set_drvdata(pdev, NULL);
  1662. return 0;
  1663. }
  1664. static struct platform_driver dsi_ctrl_driver = {
  1665. .probe = dsi_ctrl_dev_probe,
  1666. .remove = dsi_ctrl_dev_remove,
  1667. .driver = {
  1668. .name = "drm_dsi_ctrl",
  1669. .of_match_table = msm_dsi_of_match,
  1670. .suppress_bind_attrs = true,
  1671. },
  1672. };
  1673. #if defined(CONFIG_DEBUG_FS)
  1674. void dsi_ctrl_debug_dump(u32 *entries, u32 size)
  1675. {
  1676. struct list_head *pos, *tmp;
  1677. struct dsi_ctrl *ctrl = NULL;
  1678. if (!entries || !size)
  1679. return;
  1680. mutex_lock(&dsi_ctrl_list_lock);
  1681. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1682. struct dsi_ctrl_list_item *n;
  1683. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1684. ctrl = n->ctrl;
  1685. DSI_ERR("dsi ctrl:%d\n", ctrl->cell_index);
  1686. ctrl->hw.ops.debug_bus(&ctrl->hw, entries, size);
  1687. }
  1688. mutex_unlock(&dsi_ctrl_list_lock);
  1689. }
  1690. #endif
  1691. /**
  1692. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1693. * @of_node: of_node of the DSI controller.
  1694. *
  1695. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1696. * is incremented to one and all subsequent gets will fail until the original
  1697. * clients calls a put.
  1698. *
  1699. * Return: DSI Controller handle.
  1700. */
  1701. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1702. {
  1703. struct list_head *pos, *tmp;
  1704. struct dsi_ctrl *ctrl = NULL;
  1705. mutex_lock(&dsi_ctrl_list_lock);
  1706. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1707. struct dsi_ctrl_list_item *n;
  1708. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1709. if (n->ctrl->pdev->dev.of_node == of_node) {
  1710. ctrl = n->ctrl;
  1711. break;
  1712. }
  1713. }
  1714. mutex_unlock(&dsi_ctrl_list_lock);
  1715. if (!ctrl) {
  1716. DSI_CTRL_ERR(ctrl, "Device with of node not found\n");
  1717. ctrl = ERR_PTR(-EPROBE_DEFER);
  1718. return ctrl;
  1719. }
  1720. mutex_lock(&ctrl->ctrl_lock);
  1721. if (ctrl->refcount == 1) {
  1722. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1723. mutex_unlock(&ctrl->ctrl_lock);
  1724. ctrl = ERR_PTR(-EBUSY);
  1725. return ctrl;
  1726. }
  1727. ctrl->refcount++;
  1728. mutex_unlock(&ctrl->ctrl_lock);
  1729. return ctrl;
  1730. }
  1731. /**
  1732. * dsi_ctrl_put() - releases a dsi controller handle.
  1733. * @dsi_ctrl: DSI controller handle.
  1734. *
  1735. * Releases the DSI controller. Driver will clean up all resources and puts back
  1736. * the DSI controller into reset state.
  1737. */
  1738. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1739. {
  1740. mutex_lock(&dsi_ctrl->ctrl_lock);
  1741. if (dsi_ctrl->refcount == 0)
  1742. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1743. else
  1744. dsi_ctrl->refcount--;
  1745. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1746. }
  1747. /**
  1748. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1749. * @dsi_ctrl: DSI controller handle.
  1750. * @parent: Parent directory for debug fs.
  1751. *
  1752. * Initializes DSI controller driver. Driver should be initialized after
  1753. * dsi_ctrl_get() succeeds.
  1754. *
  1755. * Return: error code.
  1756. */
  1757. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1758. {
  1759. int rc = 0;
  1760. if (!dsi_ctrl || !parent) {
  1761. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1762. return -EINVAL;
  1763. }
  1764. mutex_lock(&dsi_ctrl->ctrl_lock);
  1765. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1766. if (rc) {
  1767. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1768. rc);
  1769. goto error;
  1770. }
  1771. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1772. if (rc) {
  1773. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1774. goto error;
  1775. }
  1776. error:
  1777. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1778. return rc;
  1779. }
  1780. /**
  1781. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1782. * @dsi_ctrl: DSI controller handle.
  1783. *
  1784. * Releases all resources acquired by dsi_ctrl_drv_init().
  1785. *
  1786. * Return: error code.
  1787. */
  1788. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1789. {
  1790. int rc = 0;
  1791. if (!dsi_ctrl) {
  1792. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1793. return -EINVAL;
  1794. }
  1795. mutex_lock(&dsi_ctrl->ctrl_lock);
  1796. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1797. if (rc)
  1798. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1799. rc);
  1800. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1801. if (rc)
  1802. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1803. rc);
  1804. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1805. return rc;
  1806. }
  1807. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1808. struct clk_ctrl_cb *clk_cb)
  1809. {
  1810. if (!dsi_ctrl || !clk_cb) {
  1811. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1812. return -EINVAL;
  1813. }
  1814. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1815. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1816. return 0;
  1817. }
  1818. /**
  1819. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1820. * @dsi_ctrl: DSI controller handle.
  1821. *
  1822. * Performs a PHY software reset on the DSI controller. Reset should be done
  1823. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1824. * not enabled.
  1825. *
  1826. * This function will fail if driver is in any other state.
  1827. *
  1828. * Return: error code.
  1829. */
  1830. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  1831. {
  1832. int rc = 0;
  1833. if (!dsi_ctrl) {
  1834. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1835. return -EINVAL;
  1836. }
  1837. mutex_lock(&dsi_ctrl->ctrl_lock);
  1838. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1839. if (rc) {
  1840. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1841. rc);
  1842. goto error;
  1843. }
  1844. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  1845. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  1846. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1847. error:
  1848. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1849. return rc;
  1850. }
  1851. /**
  1852. * dsi_ctrl_seamless_timing_update() - update only controller timing
  1853. * @dsi_ctrl: DSI controller handle.
  1854. * @timing: New DSI timing info
  1855. *
  1856. * Updates host timing values to conduct a seamless transition to new timing
  1857. * For example, to update the porch values in a dynamic fps switch.
  1858. *
  1859. * Return: error code.
  1860. */
  1861. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  1862. struct dsi_mode_info *timing)
  1863. {
  1864. struct dsi_mode_info *host_mode;
  1865. int rc = 0;
  1866. if (!dsi_ctrl || !timing) {
  1867. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1868. return -EINVAL;
  1869. }
  1870. mutex_lock(&dsi_ctrl->ctrl_lock);
  1871. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1872. DSI_CTRL_ENGINE_ON);
  1873. if (rc) {
  1874. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1875. rc);
  1876. goto exit;
  1877. }
  1878. host_mode = &dsi_ctrl->host_config.video_timing;
  1879. memcpy(host_mode, timing, sizeof(*host_mode));
  1880. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  1881. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  1882. exit:
  1883. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1884. return rc;
  1885. }
  1886. /**
  1887. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  1888. * @dsi_ctrl: DSI controller handle.
  1889. * @enable: Enable/disable Timing DB register
  1890. *
  1891. * Update timing db register value during dfps usecases
  1892. *
  1893. * Return: error code.
  1894. */
  1895. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  1896. bool enable)
  1897. {
  1898. int rc = 0;
  1899. if (!dsi_ctrl) {
  1900. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  1901. return -EINVAL;
  1902. }
  1903. mutex_lock(&dsi_ctrl->ctrl_lock);
  1904. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1905. DSI_CTRL_ENGINE_ON);
  1906. if (rc) {
  1907. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1908. rc);
  1909. goto exit;
  1910. }
  1911. /*
  1912. * Add HW recommended delay for dfps feature.
  1913. * When prefetch is enabled, MDSS HW works on 2 vsync
  1914. * boundaries i.e. mdp_vsync and panel_vsync.
  1915. * In the current implementation we are only waiting
  1916. * for mdp_vsync. We need to make sure that interface
  1917. * flush is after panel_vsync. So, added the recommended
  1918. * delays after dfps update.
  1919. */
  1920. usleep_range(2000, 2010);
  1921. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  1922. exit:
  1923. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1924. return rc;
  1925. }
  1926. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  1927. {
  1928. int rc = 0;
  1929. if (!dsi_ctrl) {
  1930. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1931. return -EINVAL;
  1932. }
  1933. mutex_lock(&dsi_ctrl->ctrl_lock);
  1934. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  1935. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  1936. &dsi_ctrl->host_config.common_config,
  1937. &dsi_ctrl->host_config.u.cmd_engine);
  1938. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  1939. &dsi_ctrl->host_config.video_timing,
  1940. dsi_ctrl->host_config.video_timing.h_active * 3,
  1941. 0x0,
  1942. &dsi_ctrl->roi);
  1943. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  1944. } else {
  1945. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  1946. &dsi_ctrl->host_config.common_config,
  1947. &dsi_ctrl->host_config.u.video_engine);
  1948. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  1949. &dsi_ctrl->host_config.video_timing);
  1950. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  1951. }
  1952. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1953. return rc;
  1954. }
  1955. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  1956. {
  1957. int rc = 0;
  1958. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  1959. if (rc)
  1960. return -EINVAL;
  1961. mutex_lock(&dsi_ctrl->ctrl_lock);
  1962. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  1963. &dsi_ctrl->host_config.lane_map);
  1964. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  1965. &dsi_ctrl->host_config.common_config);
  1966. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  1967. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  1968. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  1969. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1970. return rc;
  1971. }
  1972. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  1973. bool *changed)
  1974. {
  1975. int rc = 0;
  1976. if (!dsi_ctrl || !roi || !changed) {
  1977. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1978. return -EINVAL;
  1979. }
  1980. mutex_lock(&dsi_ctrl->ctrl_lock);
  1981. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  1982. dsi_ctrl->modeupdated) {
  1983. *changed = true;
  1984. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  1985. dsi_ctrl->modeupdated = false;
  1986. } else
  1987. *changed = false;
  1988. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1989. return rc;
  1990. }
  1991. /**
  1992. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  1993. * @dsi_ctrl: DSI controller handle.
  1994. * @enable: Enable/disable DSI PHY clk gating
  1995. * @clk_selection: clock to enable/disable clock gating
  1996. *
  1997. * Return: error code.
  1998. */
  1999. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2000. enum dsi_clk_gate_type clk_selection)
  2001. {
  2002. if (!dsi_ctrl) {
  2003. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2004. return -EINVAL;
  2005. }
  2006. if (dsi_ctrl->hw.ops.config_clk_gating)
  2007. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2008. clk_selection);
  2009. return 0;
  2010. }
  2011. /**
  2012. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2013. * to DSI PHY hardware.
  2014. * @dsi_ctrl: DSI controller handle.
  2015. * @enable: Mask/unmask the PHY reset signal.
  2016. *
  2017. * Return: error code.
  2018. */
  2019. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2020. {
  2021. if (!dsi_ctrl) {
  2022. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2023. return -EINVAL;
  2024. }
  2025. if (dsi_ctrl->hw.ops.phy_reset_config)
  2026. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2027. return 0;
  2028. }
  2029. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2030. struct dsi_ctrl *dsi_ctrl)
  2031. {
  2032. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2033. const unsigned int interrupt_threshold = 15;
  2034. unsigned long jiffies_now = jiffies;
  2035. if (!dsi_ctrl) {
  2036. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2037. return false;
  2038. }
  2039. if (dsi_ctrl->jiffies_start == 0)
  2040. dsi_ctrl->jiffies_start = jiffies;
  2041. dsi_ctrl->error_interrupt_count++;
  2042. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2043. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2044. DSI_CTRL_WARN(dsi_ctrl, "Detected spurious interrupts on dsi ctrl\n");
  2045. return true;
  2046. }
  2047. } else {
  2048. dsi_ctrl->jiffies_start = jiffies;
  2049. dsi_ctrl->error_interrupt_count = 1;
  2050. }
  2051. return false;
  2052. }
  2053. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2054. unsigned long error)
  2055. {
  2056. struct dsi_event_cb_info cb_info;
  2057. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2058. /* disable error interrupts */
  2059. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2060. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2061. /* clear error interrupts first */
  2062. if (dsi_ctrl->hw.ops.clear_error_status)
  2063. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2064. error);
  2065. /* DTLN PHY error */
  2066. if (error & 0x3000E00)
  2067. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2068. error);
  2069. /* ignore TX timeout if blpp_lp11 is disabled */
  2070. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2071. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2072. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2073. error &= ~DSI_HS_TX_TIMEOUT;
  2074. /* TX timeout error */
  2075. if (error & 0xE0) {
  2076. if (error & 0xA0) {
  2077. if (cb_info.event_cb) {
  2078. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2079. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2080. cb_info.event_idx,
  2081. dsi_ctrl->cell_index,
  2082. 0, 0, 0, 0);
  2083. }
  2084. }
  2085. DSI_CTRL_ERR(dsi_ctrl, "tx timeout error: 0x%lx\n", error);
  2086. }
  2087. /* DSI FIFO OVERFLOW error */
  2088. if (error & 0xF0000) {
  2089. u32 mask = 0;
  2090. if (dsi_ctrl->hw.ops.get_error_mask)
  2091. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2092. /* no need to report FIFO overflow if already masked */
  2093. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2094. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2095. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2096. cb_info.event_idx,
  2097. dsi_ctrl->cell_index,
  2098. 0, 0, 0, 0);
  2099. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO OVERFLOW error: 0x%lx\n",
  2100. error);
  2101. }
  2102. }
  2103. /* DSI FIFO UNDERFLOW error */
  2104. if (error & 0xF00000) {
  2105. if (cb_info.event_cb) {
  2106. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2107. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2108. cb_info.event_idx,
  2109. dsi_ctrl->cell_index,
  2110. 0, 0, 0, 0);
  2111. }
  2112. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO UNDERFLOW error: 0x%lx\n",
  2113. error);
  2114. }
  2115. /* DSI PLL UNLOCK error */
  2116. if (error & BIT(8))
  2117. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2118. /* ACK error */
  2119. if (error & 0xF)
  2120. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2121. /*
  2122. * DSI Phy can go into bad state during ESD influence. This can
  2123. * manifest as various types of spurious error interrupts on
  2124. * DSI controller. This check will allow us to handle afore mentioned
  2125. * case and prevent us from re enabling interrupts until a full ESD
  2126. * recovery is completed.
  2127. */
  2128. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2129. dsi_ctrl->esd_check_underway) {
  2130. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2131. return;
  2132. }
  2133. /* enable back DSI interrupts */
  2134. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2135. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2136. }
  2137. /**
  2138. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2139. * @irq: Incoming IRQ number
  2140. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2141. * Returns: IRQ_HANDLED if no further action required
  2142. */
  2143. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2144. {
  2145. struct dsi_ctrl *dsi_ctrl;
  2146. struct dsi_event_cb_info cb_info;
  2147. unsigned long flags;
  2148. uint32_t status = 0x0, i;
  2149. uint64_t errors = 0x0;
  2150. if (!ptr)
  2151. return IRQ_NONE;
  2152. dsi_ctrl = ptr;
  2153. /* check status interrupts */
  2154. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2155. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2156. /* check error interrupts */
  2157. if (dsi_ctrl->hw.ops.get_error_status)
  2158. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2159. /* clear interrupts */
  2160. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2161. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2162. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2163. /* handle DSI error recovery */
  2164. if (status & DSI_ERROR)
  2165. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2166. if (status & DSI_CMD_MODE_DMA_DONE) {
  2167. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2168. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2169. DSI_SINT_CMD_MODE_DMA_DONE);
  2170. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2171. }
  2172. if (status & DSI_CMD_FRAME_DONE) {
  2173. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2174. DSI_SINT_CMD_FRAME_DONE);
  2175. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2176. }
  2177. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2178. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2179. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2180. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2181. }
  2182. if (status & DSI_BTA_DONE) {
  2183. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2184. DSI_DLN1_HS_FIFO_OVERFLOW |
  2185. DSI_DLN2_HS_FIFO_OVERFLOW |
  2186. DSI_DLN3_HS_FIFO_OVERFLOW);
  2187. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2188. DSI_SINT_BTA_DONE);
  2189. complete_all(&dsi_ctrl->irq_info.bta_done);
  2190. if (dsi_ctrl->hw.ops.clear_error_status)
  2191. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2192. fifo_overflow_mask);
  2193. }
  2194. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2195. if (status & 0x1) {
  2196. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2197. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2198. spin_unlock_irqrestore(
  2199. &dsi_ctrl->irq_info.irq_lock, flags);
  2200. if (cb_info.event_cb)
  2201. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2202. cb_info.event_idx,
  2203. dsi_ctrl->cell_index,
  2204. irq, 0, 0, 0);
  2205. }
  2206. status >>= 1;
  2207. }
  2208. return IRQ_HANDLED;
  2209. }
  2210. /**
  2211. * _dsi_ctrl_setup_isr - register ISR handler
  2212. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2213. * Returns: Zero on success
  2214. */
  2215. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2216. {
  2217. int irq_num, rc;
  2218. if (!dsi_ctrl)
  2219. return -EINVAL;
  2220. if (dsi_ctrl->irq_info.irq_num != -1)
  2221. return 0;
  2222. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2223. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2224. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2225. init_completion(&dsi_ctrl->irq_info.bta_done);
  2226. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2227. if (irq_num < 0) {
  2228. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2229. irq_num);
  2230. rc = irq_num;
  2231. } else {
  2232. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2233. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2234. if (rc) {
  2235. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2236. rc);
  2237. } else {
  2238. dsi_ctrl->irq_info.irq_num = irq_num;
  2239. disable_irq_nosync(irq_num);
  2240. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2241. }
  2242. }
  2243. return rc;
  2244. }
  2245. /**
  2246. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2247. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2248. */
  2249. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2250. {
  2251. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2252. return;
  2253. if (dsi_ctrl->irq_info.irq_num != -1) {
  2254. devm_free_irq(&dsi_ctrl->pdev->dev,
  2255. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2256. dsi_ctrl->irq_info.irq_num = -1;
  2257. }
  2258. }
  2259. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2260. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2261. {
  2262. unsigned long flags;
  2263. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2264. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2265. return;
  2266. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2267. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2268. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2269. /* enable irq on first request */
  2270. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2271. enable_irq(dsi_ctrl->irq_info.irq_num);
  2272. /* update hardware mask */
  2273. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2274. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2275. dsi_ctrl->irq_info.irq_stat_mask);
  2276. }
  2277. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2278. if (event_info)
  2279. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2280. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2281. }
  2282. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2283. uint32_t intr_idx)
  2284. {
  2285. unsigned long flags;
  2286. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2287. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2288. return;
  2289. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2290. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2291. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2292. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2293. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2294. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2295. dsi_ctrl->irq_info.irq_stat_mask);
  2296. /* don't need irq if no lines are enabled */
  2297. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2298. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2299. }
  2300. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2301. }
  2302. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2303. {
  2304. if (!dsi_ctrl) {
  2305. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2306. return -EINVAL;
  2307. }
  2308. if (dsi_ctrl->hw.ops.host_setup)
  2309. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2310. &dsi_ctrl->host_config.common_config);
  2311. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2312. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2313. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2314. &dsi_ctrl->host_config.common_config,
  2315. &dsi_ctrl->host_config.u.cmd_engine);
  2316. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2317. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2318. &dsi_ctrl->host_config.video_timing,
  2319. dsi_ctrl->host_config.video_timing.h_active * 3,
  2320. 0x0, NULL);
  2321. } else {
  2322. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2323. return -EINVAL;
  2324. }
  2325. return 0;
  2326. }
  2327. /**
  2328. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2329. * @dsi_ctrl: DSI controller handle.
  2330. * @op: ctrl driver ops
  2331. * @enable: boolean signifying host state.
  2332. *
  2333. * Update the host status only while exiting from ulps during suspend state.
  2334. *
  2335. * Return: error code.
  2336. */
  2337. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2338. enum dsi_ctrl_driver_ops op, bool enable)
  2339. {
  2340. int rc = 0;
  2341. u32 state = enable ? 0x1 : 0x0;
  2342. if (!dsi_ctrl)
  2343. return rc;
  2344. mutex_lock(&dsi_ctrl->ctrl_lock);
  2345. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2346. if (rc) {
  2347. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2348. rc);
  2349. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2350. return rc;
  2351. }
  2352. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2353. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2354. return rc;
  2355. }
  2356. /**
  2357. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2358. * @dsi_ctrl: DSI controller handle.
  2359. * @is_splash_enabled: boolean signifying splash status.
  2360. *
  2361. * Initializes DSI controller hardware with host configuration provided by
  2362. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2363. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2364. * performed.
  2365. *
  2366. * Return: error code.
  2367. */
  2368. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool is_splash_enabled)
  2369. {
  2370. int rc = 0;
  2371. if (!dsi_ctrl) {
  2372. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2373. return -EINVAL;
  2374. }
  2375. mutex_lock(&dsi_ctrl->ctrl_lock);
  2376. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2377. if (rc) {
  2378. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2379. rc);
  2380. goto error;
  2381. }
  2382. /* For Splash usecases we omit hw operations as bootloader
  2383. * already takes care of them
  2384. */
  2385. if (!is_splash_enabled) {
  2386. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2387. &dsi_ctrl->host_config.lane_map);
  2388. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2389. &dsi_ctrl->host_config.common_config);
  2390. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2391. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2392. &dsi_ctrl->host_config.common_config,
  2393. &dsi_ctrl->host_config.u.cmd_engine);
  2394. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2395. &dsi_ctrl->host_config.video_timing,
  2396. dsi_ctrl->host_config.video_timing.h_active * 3,
  2397. 0x0,
  2398. NULL);
  2399. } else {
  2400. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2401. &dsi_ctrl->host_config.common_config,
  2402. &dsi_ctrl->host_config.u.video_engine);
  2403. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2404. &dsi_ctrl->host_config.video_timing);
  2405. }
  2406. }
  2407. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2408. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2409. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, continuous splash status:%d\n",
  2410. is_splash_enabled);
  2411. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2412. error:
  2413. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2414. return rc;
  2415. }
  2416. /**
  2417. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2418. * @dsi_ctrl: DSI controller handle.
  2419. * @enable: variable to control register/deregister isr
  2420. */
  2421. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2422. {
  2423. if (!dsi_ctrl)
  2424. return;
  2425. mutex_lock(&dsi_ctrl->ctrl_lock);
  2426. if (enable)
  2427. _dsi_ctrl_setup_isr(dsi_ctrl);
  2428. else
  2429. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2430. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2431. }
  2432. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2433. {
  2434. if (!dsi_ctrl)
  2435. return;
  2436. mutex_lock(&dsi_ctrl->ctrl_lock);
  2437. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2438. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2439. }
  2440. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2441. {
  2442. if (!dsi_ctrl)
  2443. return;
  2444. mutex_lock(&dsi_ctrl->ctrl_lock);
  2445. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2446. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2447. }
  2448. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2449. {
  2450. if (!dsi_ctrl)
  2451. return -EINVAL;
  2452. mutex_lock(&dsi_ctrl->ctrl_lock);
  2453. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2454. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2455. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2456. return 0;
  2457. }
  2458. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2459. {
  2460. int rc = 0;
  2461. if (!dsi_ctrl)
  2462. return -EINVAL;
  2463. mutex_lock(&dsi_ctrl->ctrl_lock);
  2464. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2465. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2466. return rc;
  2467. }
  2468. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2469. {
  2470. int rc = 0;
  2471. if (!dsi_ctrl)
  2472. return -EINVAL;
  2473. mutex_lock(&dsi_ctrl->ctrl_lock);
  2474. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2475. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2476. return rc;
  2477. }
  2478. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2479. {
  2480. int rc = 0;
  2481. if (!dsi_ctrl)
  2482. return -EINVAL;
  2483. mutex_lock(&dsi_ctrl->ctrl_lock);
  2484. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2485. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2486. return rc;
  2487. }
  2488. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2489. {
  2490. if (!dsi_ctrl)
  2491. return -EINVAL;
  2492. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2493. mutex_lock(&dsi_ctrl->ctrl_lock);
  2494. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2495. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2496. }
  2497. return 0;
  2498. }
  2499. /**
  2500. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2501. * @dsi_ctrl: DSI controller handle.
  2502. *
  2503. * De-initializes DSI controller hardware. It can be performed only during
  2504. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2505. *
  2506. * Return: error code.
  2507. */
  2508. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2509. {
  2510. int rc = 0;
  2511. if (!dsi_ctrl) {
  2512. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2513. return -EINVAL;
  2514. }
  2515. mutex_lock(&dsi_ctrl->ctrl_lock);
  2516. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2517. if (rc) {
  2518. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2519. rc);
  2520. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2521. rc);
  2522. goto error;
  2523. }
  2524. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2525. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2526. error:
  2527. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2528. return rc;
  2529. }
  2530. /**
  2531. * dsi_ctrl_update_host_config() - update dsi host configuration
  2532. * @dsi_ctrl: DSI controller handle.
  2533. * @config: DSI host configuration.
  2534. * @flags: dsi_mode_flags modifying the behavior
  2535. *
  2536. * Updates driver with new Host configuration to use for host initialization.
  2537. * This function call will only update the software context. The stored
  2538. * configuration information will be used when the host is initialized.
  2539. *
  2540. * Return: error code.
  2541. */
  2542. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2543. struct dsi_host_config *config,
  2544. struct dsi_display_mode *mode, int flags,
  2545. void *clk_handle)
  2546. {
  2547. int rc = 0;
  2548. if (!ctrl || !config) {
  2549. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2550. return -EINVAL;
  2551. }
  2552. mutex_lock(&ctrl->ctrl_lock);
  2553. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2554. if (rc) {
  2555. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2556. goto error;
  2557. }
  2558. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2559. DSI_MODE_FLAG_DYN_CLK))) {
  2560. /*
  2561. * for dynamic clk switch case link frequence would
  2562. * be updated dsi_display_dynamic_clk_switch().
  2563. */
  2564. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2565. mode);
  2566. if (rc) {
  2567. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2568. rc);
  2569. goto error;
  2570. }
  2571. }
  2572. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2573. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2574. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2575. ctrl->horiz_index;
  2576. ctrl->mode_bounds.y = 0;
  2577. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2578. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2579. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2580. ctrl->modeupdated = true;
  2581. ctrl->roi.x = 0;
  2582. error:
  2583. mutex_unlock(&ctrl->ctrl_lock);
  2584. return rc;
  2585. }
  2586. /**
  2587. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2588. * @dsi_ctrl: DSI controller handle.
  2589. * @timing: Pointer to timing data.
  2590. *
  2591. * Driver will validate if the timing configuration is supported on the
  2592. * controller hardware.
  2593. *
  2594. * Return: error code if timing is not supported.
  2595. */
  2596. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2597. struct dsi_mode_info *mode)
  2598. {
  2599. int rc = 0;
  2600. if (!dsi_ctrl || !mode) {
  2601. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2602. return -EINVAL;
  2603. }
  2604. return rc;
  2605. }
  2606. /**
  2607. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2608. * @dsi_ctrl: DSI controller handle.
  2609. * @msg: Message to transfer on DSI link.
  2610. * @flags: Modifiers for message transfer.
  2611. *
  2612. * Command transfer can be done only when command engine is enabled. The
  2613. * transfer API will block until either the command transfer finishes or
  2614. * the timeout value is reached. If the trigger is deferred, it will return
  2615. * without triggering the transfer. Command parameters are programmed to
  2616. * hardware.
  2617. *
  2618. * Return: error code.
  2619. */
  2620. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2621. const struct mipi_dsi_msg *msg,
  2622. u32 flags)
  2623. {
  2624. int rc = 0;
  2625. if (!dsi_ctrl || !msg) {
  2626. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2627. return -EINVAL;
  2628. }
  2629. mutex_lock(&dsi_ctrl->ctrl_lock);
  2630. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2631. if (rc) {
  2632. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2633. rc);
  2634. goto error;
  2635. }
  2636. if (flags & DSI_CTRL_CMD_READ) {
  2637. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2638. if (rc <= 0)
  2639. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2640. rc);
  2641. } else {
  2642. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2643. if (rc)
  2644. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2645. rc);
  2646. }
  2647. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2648. error:
  2649. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2650. return rc;
  2651. }
  2652. /**
  2653. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2654. * @dsi_ctrl: DSI controller handle.
  2655. * @flags: Modifiers.
  2656. *
  2657. * Return: error code.
  2658. */
  2659. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2660. {
  2661. int rc = 0;
  2662. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2663. if (!dsi_ctrl) {
  2664. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2665. return -EINVAL;
  2666. }
  2667. dsi_hw_ops = dsi_ctrl->hw.ops;
  2668. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2669. /* Dont trigger the command if this is not the last ocmmand */
  2670. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2671. return rc;
  2672. mutex_lock(&dsi_ctrl->ctrl_lock);
  2673. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER))
  2674. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2675. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2676. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2677. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2678. if (dsi_hw_ops.mask_error_intr)
  2679. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2680. BIT(DSI_FIFO_OVERFLOW), true);
  2681. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2682. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2683. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2684. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2685. /* trigger command */
  2686. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2687. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2688. dsi_ctrl->dma_wait_queued = true;
  2689. queue_work(dsi_ctrl->dma_cmd_workq,
  2690. &dsi_ctrl->dma_cmd_wait);
  2691. } else {
  2692. dsi_ctrl->dma_wait_queued = false;
  2693. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2694. }
  2695. if (dsi_hw_ops.mask_error_intr &&
  2696. !dsi_ctrl->esd_check_underway)
  2697. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2698. BIT(DSI_FIFO_OVERFLOW), false);
  2699. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2700. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2701. dsi_ctrl->cmd_len = 0;
  2702. }
  2703. }
  2704. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2705. return rc;
  2706. }
  2707. /**
  2708. * dsi_ctrl_cache_misr - Cache frame MISR value
  2709. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2710. */
  2711. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2712. {
  2713. u32 misr;
  2714. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2715. return;
  2716. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2717. dsi_ctrl->host_config.panel_mode);
  2718. if (misr)
  2719. dsi_ctrl->misr_cache = misr;
  2720. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2721. }
  2722. /**
  2723. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2724. * @dsi_ctrl: DSI controller handle.
  2725. * @state: Controller initialization state
  2726. *
  2727. * Return: error code.
  2728. */
  2729. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2730. bool *state)
  2731. {
  2732. if (!dsi_ctrl || !state) {
  2733. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2734. return -EINVAL;
  2735. }
  2736. mutex_lock(&dsi_ctrl->ctrl_lock);
  2737. *state = dsi_ctrl->current_state.host_initialized;
  2738. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2739. return 0;
  2740. }
  2741. /**
  2742. * dsi_ctrl_update_host_engine_state_for_cont_splash() -
  2743. * set engine state for dsi controller during continuous splash
  2744. * @dsi_ctrl: DSI controller handle.
  2745. * @state: Engine state.
  2746. *
  2747. * Set host engine state for DSI controller during continuous splash.
  2748. *
  2749. * Return: error code.
  2750. */
  2751. int dsi_ctrl_update_host_engine_state_for_cont_splash(struct dsi_ctrl *dsi_ctrl,
  2752. enum dsi_engine_state state)
  2753. {
  2754. int rc = 0;
  2755. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2756. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2757. return -EINVAL;
  2758. }
  2759. mutex_lock(&dsi_ctrl->ctrl_lock);
  2760. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2761. if (rc) {
  2762. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2763. rc);
  2764. goto error;
  2765. }
  2766. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2767. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2768. error:
  2769. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2770. return rc;
  2771. }
  2772. /**
  2773. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2774. * @dsi_ctrl: DSI controller handle.
  2775. * @state: Power state.
  2776. *
  2777. * Set power state for DSI controller. Power state can be changed only when
  2778. * Controller, Video and Command engines are turned off.
  2779. *
  2780. * Return: error code.
  2781. */
  2782. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2783. enum dsi_power_state state)
  2784. {
  2785. int rc = 0;
  2786. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2787. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2788. return -EINVAL;
  2789. }
  2790. mutex_lock(&dsi_ctrl->ctrl_lock);
  2791. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2792. state);
  2793. if (rc) {
  2794. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2795. rc);
  2796. goto error;
  2797. }
  2798. if (state == DSI_CTRL_POWER_VREG_ON) {
  2799. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  2800. if (rc) {
  2801. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  2802. rc);
  2803. goto error;
  2804. }
  2805. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  2806. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  2807. if (rc) {
  2808. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  2809. rc);
  2810. goto error;
  2811. }
  2812. }
  2813. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  2814. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  2815. error:
  2816. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2817. return rc;
  2818. }
  2819. /**
  2820. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  2821. * @dsi_ctrl: DSI controller handle.
  2822. * @on: enable/disable test pattern.
  2823. *
  2824. * Test pattern can be enabled only after Video engine (for video mode panels)
  2825. * or command engine (for cmd mode panels) is enabled.
  2826. *
  2827. * Return: error code.
  2828. */
  2829. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  2830. {
  2831. int rc = 0;
  2832. if (!dsi_ctrl) {
  2833. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2834. return -EINVAL;
  2835. }
  2836. mutex_lock(&dsi_ctrl->ctrl_lock);
  2837. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2838. if (rc) {
  2839. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2840. rc);
  2841. goto error;
  2842. }
  2843. if (on) {
  2844. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2845. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  2846. DSI_TEST_PATTERN_INC,
  2847. 0xFFFF);
  2848. } else {
  2849. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  2850. &dsi_ctrl->hw,
  2851. DSI_TEST_PATTERN_INC,
  2852. 0xFFFF,
  2853. 0x0);
  2854. }
  2855. }
  2856. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  2857. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  2858. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2859. error:
  2860. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2861. return rc;
  2862. }
  2863. /**
  2864. * dsi_ctrl_set_host_engine_state() - set host engine state
  2865. * @dsi_ctrl: DSI Controller handle.
  2866. * @state: Engine state.
  2867. *
  2868. * Host engine state can be modified only when DSI controller power state is
  2869. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  2870. *
  2871. * Return: error code.
  2872. */
  2873. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  2874. enum dsi_engine_state state)
  2875. {
  2876. int rc = 0;
  2877. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2878. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2879. return -EINVAL;
  2880. }
  2881. mutex_lock(&dsi_ctrl->ctrl_lock);
  2882. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2883. if (rc) {
  2884. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2885. rc);
  2886. goto error;
  2887. }
  2888. if (state == DSI_CTRL_ENGINE_ON)
  2889. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2890. else
  2891. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  2892. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2893. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2894. error:
  2895. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2896. return rc;
  2897. }
  2898. /**
  2899. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  2900. * @dsi_ctrl: DSI Controller handle.
  2901. * @state: Engine state.
  2902. *
  2903. * Command engine state can be modified only when DSI controller power state is
  2904. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2905. *
  2906. * Return: error code.
  2907. */
  2908. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  2909. enum dsi_engine_state state)
  2910. {
  2911. int rc = 0;
  2912. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2913. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2914. return -EINVAL;
  2915. }
  2916. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2917. if (rc) {
  2918. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2919. rc);
  2920. goto error;
  2921. }
  2922. if (state == DSI_CTRL_ENGINE_ON)
  2923. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2924. else
  2925. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  2926. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state = %d\n", state);
  2927. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2928. error:
  2929. return rc;
  2930. }
  2931. /**
  2932. * dsi_ctrl_set_vid_engine_state() - set video engine state
  2933. * @dsi_ctrl: DSI Controller handle.
  2934. * @state: Engine state.
  2935. *
  2936. * Video engine state can be modified only when DSI controller power state is
  2937. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2938. *
  2939. * Return: error code.
  2940. */
  2941. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  2942. enum dsi_engine_state state)
  2943. {
  2944. int rc = 0;
  2945. bool on;
  2946. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2947. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2948. return -EINVAL;
  2949. }
  2950. mutex_lock(&dsi_ctrl->ctrl_lock);
  2951. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  2952. if (rc) {
  2953. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2954. rc);
  2955. goto error;
  2956. }
  2957. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  2958. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2959. /* perform a reset when turning off video engine */
  2960. if (!on)
  2961. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2962. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state = %d\n", state);
  2963. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  2964. error:
  2965. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2966. return rc;
  2967. }
  2968. /**
  2969. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  2970. * @dsi_ctrl: DSI controller handle.
  2971. * @enable: enable/disable ULPS.
  2972. *
  2973. * ULPS can be enabled/disabled after DSI host engine is turned on.
  2974. *
  2975. * Return: error code.
  2976. */
  2977. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  2978. {
  2979. int rc = 0;
  2980. if (!dsi_ctrl) {
  2981. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2982. return -EINVAL;
  2983. }
  2984. mutex_lock(&dsi_ctrl->ctrl_lock);
  2985. if (enable)
  2986. rc = dsi_enable_ulps(dsi_ctrl);
  2987. else
  2988. rc = dsi_disable_ulps(dsi_ctrl);
  2989. if (rc) {
  2990. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  2991. enable, rc);
  2992. goto error;
  2993. }
  2994. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  2995. error:
  2996. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2997. return rc;
  2998. }
  2999. /**
  3000. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3001. * @dsi_ctrl: DSI controller handle.
  3002. * @enable: enable/disable clamping.
  3003. *
  3004. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3005. *
  3006. * Return: error code.
  3007. */
  3008. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3009. bool enable, bool ulps_enabled)
  3010. {
  3011. int rc = 0;
  3012. if (!dsi_ctrl) {
  3013. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3014. return -EINVAL;
  3015. }
  3016. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3017. !dsi_ctrl->hw.ops.clamp_disable) {
  3018. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3019. return 0;
  3020. }
  3021. mutex_lock(&dsi_ctrl->ctrl_lock);
  3022. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3023. if (rc) {
  3024. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3025. goto error;
  3026. }
  3027. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3028. error:
  3029. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3030. return rc;
  3031. }
  3032. /**
  3033. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3034. * @dsi_ctrl: DSI controller handle.
  3035. * @source_clks: Source clocks for DSI link clocks.
  3036. *
  3037. * Clock source should be changed while link clocks are disabled.
  3038. *
  3039. * Return: error code.
  3040. */
  3041. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3042. struct dsi_clk_link_set *source_clks)
  3043. {
  3044. int rc = 0;
  3045. if (!dsi_ctrl || !source_clks) {
  3046. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3047. return -EINVAL;
  3048. }
  3049. mutex_lock(&dsi_ctrl->ctrl_lock);
  3050. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3051. if (rc) {
  3052. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3053. rc);
  3054. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3055. &dsi_ctrl->clk_info.rcg_clks);
  3056. goto error;
  3057. }
  3058. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3059. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3060. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3061. error:
  3062. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3063. return rc;
  3064. }
  3065. /**
  3066. * dsi_ctrl_setup_misr() - Setup frame MISR
  3067. * @dsi_ctrl: DSI controller handle.
  3068. * @enable: enable/disable MISR.
  3069. * @frame_count: Number of frames to accumulate MISR.
  3070. *
  3071. * Return: error code.
  3072. */
  3073. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3074. bool enable,
  3075. u32 frame_count)
  3076. {
  3077. if (!dsi_ctrl) {
  3078. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3079. return -EINVAL;
  3080. }
  3081. if (!dsi_ctrl->hw.ops.setup_misr)
  3082. return 0;
  3083. mutex_lock(&dsi_ctrl->ctrl_lock);
  3084. dsi_ctrl->misr_enable = enable;
  3085. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3086. dsi_ctrl->host_config.panel_mode,
  3087. enable, frame_count);
  3088. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3089. return 0;
  3090. }
  3091. /**
  3092. * dsi_ctrl_collect_misr() - Read frame MISR
  3093. * @dsi_ctrl: DSI controller handle.
  3094. *
  3095. * Return: MISR value.
  3096. */
  3097. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3098. {
  3099. u32 misr;
  3100. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3101. return 0;
  3102. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3103. dsi_ctrl->host_config.panel_mode);
  3104. if (!misr)
  3105. misr = dsi_ctrl->misr_cache;
  3106. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3107. dsi_ctrl->misr_cache, misr);
  3108. return misr;
  3109. }
  3110. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3111. bool mask_enable)
  3112. {
  3113. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3114. || !dsi_ctrl->hw.ops.clear_error_status) {
  3115. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3116. return;
  3117. }
  3118. /*
  3119. * Mask DSI error status interrupts and clear error status
  3120. * register
  3121. */
  3122. mutex_lock(&dsi_ctrl->ctrl_lock);
  3123. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3124. /*
  3125. * The behavior of mask_enable is different in ctrl register
  3126. * and mask register and hence mask_enable is manipulated for
  3127. * selective error interrupt masking vs total error interrupt
  3128. * masking.
  3129. */
  3130. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3131. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3132. DSI_ERROR_INTERRUPT_COUNT);
  3133. } else {
  3134. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3135. mask_enable);
  3136. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3137. DSI_ERROR_INTERRUPT_COUNT);
  3138. }
  3139. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3140. }
  3141. /**
  3142. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3143. * interrupts at any time.
  3144. * @dsi_ctrl: DSI controller handle.
  3145. * @enable: variable to enable/disable irq
  3146. */
  3147. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3148. {
  3149. if (!dsi_ctrl)
  3150. return;
  3151. mutex_lock(&dsi_ctrl->ctrl_lock);
  3152. if (enable)
  3153. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3154. DSI_SINT_ERROR, NULL);
  3155. else
  3156. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3157. DSI_SINT_ERROR);
  3158. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3159. }
  3160. /**
  3161. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3162. * done interrupt.
  3163. * @dsi_ctrl: DSI controller handle.
  3164. */
  3165. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3166. {
  3167. int rc = 0;
  3168. if (!ctrl)
  3169. return 0;
  3170. mutex_lock(&ctrl->ctrl_lock);
  3171. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3172. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3173. mutex_unlock(&ctrl->ctrl_lock);
  3174. return rc;
  3175. }
  3176. /**
  3177. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3178. */
  3179. void dsi_ctrl_drv_register(void)
  3180. {
  3181. platform_driver_register(&dsi_ctrl_driver);
  3182. }
  3183. /**
  3184. * dsi_ctrl_drv_unregister() - unregister platform driver
  3185. */
  3186. void dsi_ctrl_drv_unregister(void)
  3187. {
  3188. platform_driver_unregister(&dsi_ctrl_driver);
  3189. }