sde_encoder.c 163 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc;
  318. struct msm_compression_info *comp_info;
  319. if (!drm_enc)
  320. return false;
  321. sde_enc = to_sde_encoder_virt(drm_enc);
  322. comp_info = &sde_enc->mode_info.comp_info;
  323. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  324. }
  325. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  326. struct sde_hw_qdss *hw_qdss,
  327. struct sde_encoder_phys *phys, bool enable)
  328. {
  329. if (sde_enc->qdss_status == enable)
  330. return;
  331. sde_enc->qdss_status = enable;
  332. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  333. sde_enc->qdss_status);
  334. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  335. }
  336. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  337. s64 timeout_ms, struct sde_encoder_wait_info *info)
  338. {
  339. int rc = 0;
  340. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  341. ktime_t cur_ktime;
  342. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  343. do {
  344. rc = wait_event_timeout(*(info->wq),
  345. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  346. cur_ktime = ktime_get();
  347. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  348. timeout_ms, atomic_read(info->atomic_cnt));
  349. /* If we timed out, counter is valid and time is less, wait again */
  350. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  351. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  352. return rc;
  353. }
  354. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  355. {
  356. enum sde_rm_topology_name topology;
  357. struct sde_encoder_virt *sde_enc;
  358. struct drm_connector *drm_conn;
  359. if (!drm_enc)
  360. return false;
  361. sde_enc = to_sde_encoder_virt(drm_enc);
  362. if (!sde_enc->cur_master)
  363. return false;
  364. drm_conn = sde_enc->cur_master->connector;
  365. if (!drm_conn)
  366. return false;
  367. topology = sde_connector_get_topology_name(drm_conn);
  368. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  369. return true;
  370. return false;
  371. }
  372. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  373. {
  374. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  375. return sde_enc &&
  376. (sde_enc->disp_info.display_type ==
  377. SDE_CONNECTOR_PRIMARY);
  378. }
  379. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  380. {
  381. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  382. return sde_enc && sde_enc->cur_master &&
  383. sde_enc->cur_master->cont_splash_enabled;
  384. }
  385. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  386. enum sde_intr_idx intr_idx)
  387. {
  388. SDE_EVT32(DRMID(phys_enc->parent),
  389. phys_enc->intf_idx - INTF_0,
  390. phys_enc->hw_pp->idx - PINGPONG_0,
  391. intr_idx);
  392. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  393. if (phys_enc->parent_ops.handle_frame_done)
  394. phys_enc->parent_ops.handle_frame_done(
  395. phys_enc->parent, phys_enc,
  396. SDE_ENCODER_FRAME_EVENT_ERROR);
  397. }
  398. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  399. enum sde_intr_idx intr_idx,
  400. struct sde_encoder_wait_info *wait_info)
  401. {
  402. struct sde_encoder_irq *irq;
  403. u32 irq_status;
  404. int ret, i;
  405. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. /* note: do master / slave checking outside */
  411. /* return EWOULDBLOCK since we know the wait isn't necessary */
  412. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  413. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  416. return -EWOULDBLOCK;
  417. }
  418. if (irq->irq_idx < 0) {
  419. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  420. irq->name, irq->hw_idx);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx);
  423. return 0;
  424. }
  425. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  426. atomic_read(wait_info->atomic_cnt));
  427. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  430. /*
  431. * Some module X may disable interrupt for longer duration
  432. * and it may trigger all interrupts including timer interrupt
  433. * when module X again enable the interrupt.
  434. * That may cause interrupt wait timeout API in this API.
  435. * It is handled by split the wait timer in two halves.
  436. */
  437. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  438. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  439. irq->hw_idx,
  440. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  441. wait_info);
  442. if (ret)
  443. break;
  444. }
  445. if (ret <= 0) {
  446. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  447. irq->irq_idx, true);
  448. if (irq_status) {
  449. unsigned long flags;
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  451. irq->hw_idx, irq->irq_idx,
  452. phys_enc->hw_pp->idx - PINGPONG_0,
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_DEBUG_PHYS(phys_enc,
  455. "done but irq %d not triggered\n",
  456. irq->irq_idx);
  457. local_irq_save(flags);
  458. irq->cb.func(phys_enc, irq->irq_idx);
  459. local_irq_restore(flags);
  460. ret = 0;
  461. } else {
  462. ret = -ETIMEDOUT;
  463. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  464. irq->hw_idx, irq->irq_idx,
  465. phys_enc->hw_pp->idx - PINGPONG_0,
  466. atomic_read(wait_info->atomic_cnt), irq_status,
  467. SDE_EVTLOG_ERROR);
  468. }
  469. } else {
  470. ret = 0;
  471. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  472. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  473. atomic_read(wait_info->atomic_cnt));
  474. }
  475. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  476. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  478. return ret;
  479. }
  480. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  481. enum sde_intr_idx intr_idx)
  482. {
  483. struct sde_encoder_irq *irq;
  484. int ret = 0;
  485. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  486. SDE_ERROR("invalid params\n");
  487. return -EINVAL;
  488. }
  489. irq = &phys_enc->irq[intr_idx];
  490. if (irq->irq_idx >= 0) {
  491. SDE_DEBUG_PHYS(phys_enc,
  492. "skipping already registered irq %s type %d\n",
  493. irq->name, irq->intr_type);
  494. return 0;
  495. }
  496. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  497. irq->intr_type, irq->hw_idx);
  498. if (irq->irq_idx < 0) {
  499. SDE_ERROR_PHYS(phys_enc,
  500. "failed to lookup IRQ index for %s type:%d\n",
  501. irq->name, irq->intr_type);
  502. return -EINVAL;
  503. }
  504. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  505. &irq->cb);
  506. if (ret) {
  507. SDE_ERROR_PHYS(phys_enc,
  508. "failed to register IRQ callback for %s\n",
  509. irq->name);
  510. irq->irq_idx = -EINVAL;
  511. return ret;
  512. }
  513. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  514. if (ret) {
  515. SDE_ERROR_PHYS(phys_enc,
  516. "enable IRQ for intr:%s failed, irq_idx %d\n",
  517. irq->name, irq->irq_idx);
  518. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  519. irq->irq_idx, &irq->cb);
  520. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  521. irq->irq_idx, SDE_EVTLOG_ERROR);
  522. irq->irq_idx = -EINVAL;
  523. return ret;
  524. }
  525. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  526. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  527. irq->name, irq->irq_idx);
  528. return ret;
  529. }
  530. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  531. enum sde_intr_idx intr_idx)
  532. {
  533. struct sde_encoder_irq *irq;
  534. int ret;
  535. if (!phys_enc) {
  536. SDE_ERROR("invalid encoder\n");
  537. return -EINVAL;
  538. }
  539. irq = &phys_enc->irq[intr_idx];
  540. /* silently skip irqs that weren't registered */
  541. if (irq->irq_idx < 0) {
  542. SDE_ERROR(
  543. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  544. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx);
  546. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  547. irq->irq_idx, SDE_EVTLOG_ERROR);
  548. return 0;
  549. }
  550. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  551. if (ret)
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  554. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  555. &irq->cb);
  556. if (ret)
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  558. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  559. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  560. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  561. irq->irq_idx = -EINVAL;
  562. return 0;
  563. }
  564. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  565. struct sde_encoder_hw_resources *hw_res,
  566. struct drm_connector_state *conn_state)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. if (!hw_res || !drm_enc || !conn_state) {
  572. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  573. !drm_enc, !hw_res, !conn_state);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(drm_enc);
  577. SDE_DEBUG_ENC(sde_enc, "\n");
  578. /* Query resources used by phys encs, expected to be without overlap */
  579. memset(hw_res, 0, sizeof(*hw_res));
  580. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  583. if (phys && phys->ops.get_hw_resources)
  584. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  585. }
  586. /*
  587. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  588. * called from atomic_check phase. Use the below API to get mode
  589. * information of the temporary conn_state passed
  590. */
  591. sde_connector_get_mode_info(conn_state, &mode_info);
  592. hw_res->topology = mode_info.topology;
  593. hw_res->display_type = sde_enc->disp_info.display_type;
  594. }
  595. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  596. {
  597. struct sde_encoder_virt *sde_enc = NULL;
  598. int i = 0;
  599. if (!drm_enc) {
  600. SDE_ERROR("invalid encoder\n");
  601. return;
  602. }
  603. sde_enc = to_sde_encoder_virt(drm_enc);
  604. SDE_DEBUG_ENC(sde_enc, "\n");
  605. mutex_lock(&sde_enc->enc_lock);
  606. sde_rsc_client_destroy(sde_enc->rsc_client);
  607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  608. struct sde_encoder_phys *phys;
  609. phys = sde_enc->phys_vid_encs[i];
  610. if (phys && phys->ops.destroy) {
  611. phys->ops.destroy(phys);
  612. --sde_enc->num_phys_encs;
  613. sde_enc->phys_encs[i] = NULL;
  614. }
  615. phys = sde_enc->phys_cmd_encs[i];
  616. if (phys && phys->ops.destroy) {
  617. phys->ops.destroy(phys);
  618. --sde_enc->num_phys_encs;
  619. sde_enc->phys_encs[i] = NULL;
  620. }
  621. }
  622. if (sde_enc->num_phys_encs)
  623. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  624. sde_enc->num_phys_encs);
  625. sde_enc->num_phys_encs = 0;
  626. mutex_unlock(&sde_enc->enc_lock);
  627. drm_encoder_cleanup(drm_enc);
  628. mutex_destroy(&sde_enc->enc_lock);
  629. kfree(sde_enc->input_handler);
  630. sde_enc->input_handler = NULL;
  631. kfree(sde_enc);
  632. }
  633. void sde_encoder_helper_update_intf_cfg(
  634. struct sde_encoder_phys *phys_enc)
  635. {
  636. struct sde_encoder_virt *sde_enc;
  637. struct sde_hw_intf_cfg_v1 *intf_cfg;
  638. enum sde_3d_blend_mode mode_3d;
  639. if (!phys_enc) {
  640. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  641. return;
  642. }
  643. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  644. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  645. SDE_DEBUG_ENC(sde_enc,
  646. "intf_cfg updated for %d at idx %d\n",
  647. phys_enc->intf_idx,
  648. intf_cfg->intf_count);
  649. /* setup interface configuration */
  650. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  651. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  652. return;
  653. }
  654. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  655. if (phys_enc == sde_enc->cur_master) {
  656. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  657. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  658. else
  659. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  660. }
  661. /* configure this interface as master for split display */
  662. if (phys_enc->split_role == ENC_ROLE_MASTER)
  663. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  664. /* setup which pp blk will connect to this intf */
  665. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  666. phys_enc->hw_intf->ops.bind_pingpong_blk(
  667. phys_enc->hw_intf,
  668. true,
  669. phys_enc->hw_pp->idx);
  670. /*setup merge_3d configuration */
  671. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  672. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  673. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  674. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  675. phys_enc->hw_pp->merge_3d->idx;
  676. if (phys_enc->hw_pp->ops.setup_3d_mode)
  677. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  678. mode_3d);
  679. }
  680. void sde_encoder_helper_split_config(
  681. struct sde_encoder_phys *phys_enc,
  682. enum sde_intf interface)
  683. {
  684. struct sde_encoder_virt *sde_enc;
  685. struct split_pipe_cfg *cfg;
  686. struct sde_hw_mdp *hw_mdptop;
  687. enum sde_rm_topology_name topology;
  688. struct msm_display_info *disp_info;
  689. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  690. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  691. return;
  692. }
  693. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  694. hw_mdptop = phys_enc->hw_mdptop;
  695. disp_info = &sde_enc->disp_info;
  696. cfg = &phys_enc->hw_intf->cfg;
  697. memset(cfg, 0, sizeof(*cfg));
  698. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  699. return;
  700. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  701. cfg->split_link_en = true;
  702. /**
  703. * disable split modes since encoder will be operating in as the only
  704. * encoder, either for the entire use case in the case of, for example,
  705. * single DSI, or for this frame in the case of left/right only partial
  706. * update.
  707. */
  708. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  709. if (hw_mdptop->ops.setup_split_pipe)
  710. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  711. if (hw_mdptop->ops.setup_pp_split)
  712. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  713. return;
  714. }
  715. cfg->en = true;
  716. cfg->mode = phys_enc->intf_mode;
  717. cfg->intf = interface;
  718. if (cfg->en && phys_enc->ops.needs_single_flush &&
  719. phys_enc->ops.needs_single_flush(phys_enc))
  720. cfg->split_flush_en = true;
  721. topology = sde_connector_get_topology_name(phys_enc->connector);
  722. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  723. cfg->pp_split_slave = cfg->intf;
  724. else
  725. cfg->pp_split_slave = INTF_MAX;
  726. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  727. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  728. if (hw_mdptop->ops.setup_split_pipe)
  729. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  730. } else if (sde_enc->hw_pp[0]) {
  731. /*
  732. * slave encoder
  733. * - determine split index from master index,
  734. * assume master is first pp
  735. */
  736. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  737. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  738. cfg->pp_split_index);
  739. if (hw_mdptop->ops.setup_pp_split)
  740. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  741. }
  742. }
  743. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  744. {
  745. struct sde_encoder_virt *sde_enc;
  746. int i = 0;
  747. if (!drm_enc)
  748. return false;
  749. sde_enc = to_sde_encoder_virt(drm_enc);
  750. if (!sde_enc)
  751. return false;
  752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  754. if (phys && phys->in_clone_mode)
  755. return true;
  756. }
  757. return false;
  758. }
  759. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  760. struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. const struct drm_display_mode *mode;
  764. struct drm_display_mode *adj_mode;
  765. int i = 0;
  766. int ret = 0;
  767. mode = &crtc_state->mode;
  768. adj_mode = &crtc_state->adjusted_mode;
  769. /* perform atomic check on the first physical encoder (master) */
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys && phys->ops.atomic_check)
  773. ret = phys->ops.atomic_check(phys, crtc_state,
  774. conn_state);
  775. else if (phys && phys->ops.mode_fixup)
  776. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  777. ret = -EINVAL;
  778. if (ret) {
  779. SDE_ERROR_ENC(sde_enc,
  780. "mode unsupported, phys idx %d\n", i);
  781. break;
  782. }
  783. }
  784. return ret;
  785. }
  786. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  787. struct drm_crtc_state *crtc_state,
  788. struct drm_connector_state *conn_state,
  789. struct sde_connector_state *sde_conn_state,
  790. struct sde_crtc_state *sde_crtc_state)
  791. {
  792. int ret = 0;
  793. if (crtc_state->mode_changed || crtc_state->active_changed) {
  794. struct sde_rect mode_roi, roi;
  795. mode_roi.x = 0;
  796. mode_roi.y = 0;
  797. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  798. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  799. if (sde_conn_state->rois.num_rects) {
  800. sde_kms_rect_merge_rectangles(
  801. &sde_conn_state->rois, &roi);
  802. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  805. roi.x, roi.y, roi.w, roi.h);
  806. ret = -EINVAL;
  807. }
  808. }
  809. if (sde_crtc_state->user_roi_list.num_rects) {
  810. sde_kms_rect_merge_rectangles(
  811. &sde_crtc_state->user_roi_list, &roi);
  812. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  815. roi.x, roi.y, roi.w, roi.h);
  816. ret = -EINVAL;
  817. }
  818. }
  819. }
  820. return ret;
  821. }
  822. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  823. struct drm_crtc_state *crtc_state,
  824. struct drm_connector_state *conn_state,
  825. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  826. struct sde_connector *sde_conn,
  827. struct sde_connector_state *sde_conn_state)
  828. {
  829. int ret = 0;
  830. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  831. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  832. struct msm_display_topology *topology = NULL;
  833. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  834. &sde_conn_state->mode_info,
  835. sde_kms->catalog->max_mixer_width,
  836. sde_conn->display);
  837. if (ret) {
  838. SDE_ERROR_ENC(sde_enc,
  839. "failed to get mode info, rc = %d\n", ret);
  840. return ret;
  841. }
  842. if (sde_conn_state->mode_info.comp_info.comp_type &&
  843. sde_conn_state->mode_info.comp_info.comp_ratio >=
  844. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  845. SDE_ERROR_ENC(sde_enc,
  846. "invalid compression ratio: %d\n",
  847. sde_conn_state->mode_info.comp_info.comp_ratio);
  848. ret = -EINVAL;
  849. return ret;
  850. }
  851. /* Reserve dynamic resources, indicating atomic_check phase */
  852. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  853. conn_state, true);
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "RM failed to reserve resources, rc = %d\n",
  857. ret);
  858. return ret;
  859. }
  860. /**
  861. * Update connector state with the topology selected for the
  862. * resource set validated. Reset the topology if we are
  863. * de-activating crtc.
  864. */
  865. if (crtc_state->active)
  866. topology = &sde_conn_state->mode_info.topology;
  867. ret = sde_rm_update_topology(conn_state, topology);
  868. if (ret) {
  869. SDE_ERROR_ENC(sde_enc,
  870. "RM failed to update topology, rc: %d\n", ret);
  871. return ret;
  872. }
  873. ret = sde_connector_set_blob_data(conn_state->connector,
  874. conn_state,
  875. CONNECTOR_PROP_SDE_INFO);
  876. if (ret) {
  877. SDE_ERROR_ENC(sde_enc,
  878. "connector failed to update info, rc: %d\n",
  879. ret);
  880. return ret;
  881. }
  882. }
  883. return ret;
  884. }
  885. static int sde_encoder_virt_atomic_check(
  886. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  887. struct drm_connector_state *conn_state)
  888. {
  889. struct sde_encoder_virt *sde_enc;
  890. struct msm_drm_private *priv;
  891. struct sde_kms *sde_kms;
  892. const struct drm_display_mode *mode;
  893. struct drm_display_mode *adj_mode;
  894. struct sde_connector *sde_conn = NULL;
  895. struct sde_connector_state *sde_conn_state = NULL;
  896. struct sde_crtc_state *sde_crtc_state = NULL;
  897. enum sde_rm_topology_name old_top;
  898. int ret = 0;
  899. if (!drm_enc || !crtc_state || !conn_state) {
  900. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  901. !drm_enc, !crtc_state, !conn_state);
  902. return -EINVAL;
  903. }
  904. sde_enc = to_sde_encoder_virt(drm_enc);
  905. SDE_DEBUG_ENC(sde_enc, "\n");
  906. priv = drm_enc->dev->dev_private;
  907. sde_kms = to_sde_kms(priv->kms);
  908. mode = &crtc_state->mode;
  909. adj_mode = &crtc_state->adjusted_mode;
  910. sde_conn = to_sde_connector(conn_state->connector);
  911. sde_conn_state = to_sde_connector_state(conn_state);
  912. sde_crtc_state = to_sde_crtc_state(crtc_state);
  913. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  914. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  915. conn_state);
  916. if (ret)
  917. return ret;
  918. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  919. conn_state, sde_conn_state, sde_crtc_state);
  920. if (ret)
  921. return ret;
  922. /**
  923. * record topology in previous atomic state to be able to handle
  924. * topology transitions correctly.
  925. */
  926. old_top = sde_connector_get_property(conn_state,
  927. CONNECTOR_PROP_TOPOLOGY_NAME);
  928. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  929. if (ret)
  930. return ret;
  931. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  932. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  933. if (ret)
  934. return ret;
  935. ret = sde_connector_roi_v1_check_roi(conn_state);
  936. if (ret) {
  937. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  938. ret);
  939. return ret;
  940. }
  941. drm_mode_set_crtcinfo(adj_mode, 0);
  942. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  943. return ret;
  944. }
  945. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  946. int pic_width, int pic_height)
  947. {
  948. if (!dsc || !pic_width || !pic_height) {
  949. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  950. pic_width, pic_height);
  951. return -EINVAL;
  952. }
  953. if ((pic_width % dsc->slice_width) ||
  954. (pic_height % dsc->slice_height)) {
  955. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  956. pic_width, pic_height,
  957. dsc->slice_width, dsc->slice_height);
  958. return -EINVAL;
  959. }
  960. dsc->pic_width = pic_width;
  961. dsc->pic_height = pic_height;
  962. return 0;
  963. }
  964. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  965. int intf_width)
  966. {
  967. int slice_per_pkt, slice_per_intf;
  968. int bytes_in_slice, total_bytes_per_intf;
  969. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  970. (intf_width < dsc->slice_width)) {
  971. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  972. intf_width, dsc ? dsc->slice_width : -1);
  973. return;
  974. }
  975. slice_per_pkt = dsc->slice_per_pkt;
  976. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  977. /*
  978. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  979. * This can happen during partial update.
  980. */
  981. if (slice_per_pkt > slice_per_intf)
  982. slice_per_pkt = 1;
  983. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  984. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  985. dsc->eol_byte_num = total_bytes_per_intf % 3;
  986. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  987. dsc->bytes_in_slice = bytes_in_slice;
  988. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  989. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  990. }
  991. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  992. int enc_ip_width)
  993. {
  994. int max_ssm_delay, max_se_size, obuf_latency;
  995. int input_ssm_out_latency, base_hs_latency;
  996. int multi_hs_extra_latency, mux_word_size;
  997. /* Hardent core config */
  998. int max_muxword_size = 48;
  999. int output_rate = 64;
  1000. int rtl_max_bpc = 10;
  1001. int pipeline_latency = 28;
  1002. max_se_size = 4 * (rtl_max_bpc + 1);
  1003. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1004. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1005. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1006. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1007. mux_word_size), dsc->bpp) + 1;
  1008. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1009. + obuf_latency;
  1010. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1011. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1012. multi_hs_extra_latency), dsc->slice_width);
  1013. return 0;
  1014. }
  1015. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1016. struct msm_display_dsc_info *dsc)
  1017. {
  1018. /*
  1019. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1020. * or at the end of the slice. HW internally generates ich_reset at
  1021. * end of the slice line if DSC_MERGE is used or encoder has two
  1022. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1023. * is not used then it will generate ich_reset at the end of slice.
  1024. *
  1025. * Now as per the spec, during one PPS session, position where
  1026. * ich_reset is generated should not change. Now if full-screen frame
  1027. * has more than 1 soft slice then HW will automatically generate
  1028. * ich_reset at the end of slice_line. But for the same panel, if
  1029. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1030. * then HW will generate ich_reset at end of the slice. This is a
  1031. * mismatch. Prevent this by overriding HW's decision.
  1032. */
  1033. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1034. (dsc->slice_width == dsc->pic_width);
  1035. }
  1036. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1037. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1038. u32 common_mode, bool ich_reset, bool enable,
  1039. struct sde_hw_pingpong *hw_dsc_pp)
  1040. {
  1041. if (!enable) {
  1042. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1043. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1044. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1045. hw_dsc->ops.dsc_disable(hw_dsc);
  1046. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1047. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1048. PINGPONG_MAX);
  1049. return;
  1050. }
  1051. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1052. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1053. !hw_pp, !hw_dsc_pp);
  1054. return;
  1055. }
  1056. if (hw_dsc->ops.dsc_config)
  1057. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1058. if (hw_dsc->ops.dsc_config_thresh)
  1059. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1060. if (hw_dsc_pp->ops.setup_dsc)
  1061. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1062. if (hw_dsc->ops.bind_pingpong_blk)
  1063. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1064. if (hw_dsc_pp->ops.enable_dsc)
  1065. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1066. }
  1067. static void _sde_encoder_get_connector_roi(
  1068. struct sde_encoder_virt *sde_enc,
  1069. struct sde_rect *merged_conn_roi)
  1070. {
  1071. struct drm_connector *drm_conn;
  1072. struct sde_connector_state *c_state;
  1073. if (!sde_enc || !merged_conn_roi)
  1074. return;
  1075. drm_conn = sde_enc->phys_encs[0]->connector;
  1076. if (!drm_conn || !drm_conn->state)
  1077. return;
  1078. c_state = to_sde_connector_state(drm_conn->state);
  1079. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1080. }
  1081. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1082. {
  1083. int this_frame_slices;
  1084. int intf_ip_w, enc_ip_w;
  1085. int ich_res, dsc_common_mode = 0;
  1086. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1087. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1088. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1089. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1090. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1091. struct msm_display_dsc_info *dsc = NULL;
  1092. struct sde_hw_ctl *hw_ctl;
  1093. struct sde_ctl_dsc_cfg cfg;
  1094. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1095. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1096. return -EINVAL;
  1097. }
  1098. hw_ctl = enc_master->hw_ctl;
  1099. memset(&cfg, 0, sizeof(cfg));
  1100. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1101. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1102. this_frame_slices = roi->w / dsc->slice_width;
  1103. intf_ip_w = this_frame_slices * dsc->slice_width;
  1104. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1105. enc_ip_w = intf_ip_w;
  1106. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1107. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1108. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1109. dsc_common_mode = DSC_MODE_VIDEO;
  1110. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1111. roi->w, roi->h, dsc_common_mode);
  1112. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1113. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1114. ich_res, true, hw_dsc_pp);
  1115. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1116. /* setup dsc active configuration in the control path */
  1117. if (hw_ctl->ops.setup_dsc_cfg) {
  1118. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1119. SDE_DEBUG_ENC(sde_enc,
  1120. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1121. hw_ctl->idx,
  1122. cfg.dsc_count,
  1123. cfg.dsc[0],
  1124. cfg.dsc[1]);
  1125. }
  1126. if (hw_ctl->ops.update_bitmask_dsc)
  1127. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1128. return 0;
  1129. }
  1130. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1131. struct sde_encoder_kickoff_params *params)
  1132. {
  1133. int this_frame_slices;
  1134. int intf_ip_w, enc_ip_w;
  1135. int ich_res, dsc_common_mode;
  1136. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1137. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1138. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1139. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1140. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1141. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1142. bool half_panel_partial_update;
  1143. struct sde_hw_ctl *hw_ctl = NULL;
  1144. struct sde_ctl_dsc_cfg cfg;
  1145. int i;
  1146. if (!enc_master) {
  1147. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1148. return -EINVAL;
  1149. }
  1150. memset(&cfg, 0, sizeof(cfg));
  1151. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1152. hw_pp[i] = sde_enc->hw_pp[i];
  1153. hw_dsc[i] = sde_enc->hw_dsc[i];
  1154. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1155. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1156. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1157. return -EINVAL;
  1158. }
  1159. }
  1160. hw_ctl = enc_master->hw_ctl;
  1161. half_panel_partial_update =
  1162. hweight_long(params->affected_displays) == 1;
  1163. dsc_common_mode = 0;
  1164. if (!half_panel_partial_update)
  1165. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1166. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1167. dsc_common_mode |= DSC_MODE_VIDEO;
  1168. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1169. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1170. /*
  1171. * Since both DSC use same pic dimension, set same pic dimension
  1172. * to both DSC structures.
  1173. */
  1174. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1175. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1176. this_frame_slices = roi->w / dsc[0].slice_width;
  1177. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1178. if (!half_panel_partial_update)
  1179. intf_ip_w /= 2;
  1180. /*
  1181. * In this topology when both interfaces are active, they have same
  1182. * load so intf_ip_w will be same.
  1183. */
  1184. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1185. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1186. /*
  1187. * In this topology, since there is no dsc_merge, uncompressed input
  1188. * to encoder and interface is same.
  1189. */
  1190. enc_ip_w = intf_ip_w;
  1191. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1192. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1193. /*
  1194. * __is_ich_reset_override_needed should be called only after
  1195. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1196. */
  1197. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1198. half_panel_partial_update, &dsc[0]);
  1199. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1200. roi->w, roi->h, dsc_common_mode);
  1201. for (i = 0; i < sde_enc->num_phys_encs &&
  1202. i < MAX_CHANNELS_PER_ENC; i++) {
  1203. bool active = !!((1 << i) & params->affected_displays);
  1204. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1205. dsc_common_mode, i, active);
  1206. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1207. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1208. if (active) {
  1209. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1210. pr_err("Invalid dsc count:%d\n",
  1211. cfg.dsc_count);
  1212. return -EINVAL;
  1213. }
  1214. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1215. if (hw_ctl->ops.update_bitmask_dsc)
  1216. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1217. hw_dsc[i]->idx, 1);
  1218. }
  1219. }
  1220. /* setup dsc active configuration in the control path */
  1221. if (hw_ctl->ops.setup_dsc_cfg) {
  1222. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1223. SDE_DEBUG_ENC(sde_enc,
  1224. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1225. hw_ctl->idx,
  1226. cfg.dsc_count,
  1227. cfg.dsc[0],
  1228. cfg.dsc[1]);
  1229. }
  1230. return 0;
  1231. }
  1232. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1233. struct sde_encoder_kickoff_params *params)
  1234. {
  1235. int this_frame_slices;
  1236. int intf_ip_w, enc_ip_w;
  1237. int ich_res, dsc_common_mode;
  1238. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1239. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1240. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1241. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1242. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1243. struct msm_display_dsc_info *dsc = NULL;
  1244. bool half_panel_partial_update;
  1245. struct sde_hw_ctl *hw_ctl = NULL;
  1246. struct sde_ctl_dsc_cfg cfg;
  1247. int i;
  1248. if (!enc_master) {
  1249. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1250. return -EINVAL;
  1251. }
  1252. memset(&cfg, 0, sizeof(cfg));
  1253. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1254. hw_pp[i] = sde_enc->hw_pp[i];
  1255. hw_dsc[i] = sde_enc->hw_dsc[i];
  1256. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1257. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1258. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1259. return -EINVAL;
  1260. }
  1261. }
  1262. hw_ctl = enc_master->hw_ctl;
  1263. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1264. half_panel_partial_update =
  1265. hweight_long(params->affected_displays) == 1;
  1266. dsc_common_mode = 0;
  1267. if (!half_panel_partial_update)
  1268. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1269. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1270. dsc_common_mode |= DSC_MODE_VIDEO;
  1271. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1272. this_frame_slices = roi->w / dsc->slice_width;
  1273. intf_ip_w = this_frame_slices * dsc->slice_width;
  1274. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1275. /*
  1276. * dsc merge case: when using 2 encoders for the same stream,
  1277. * no. of slices need to be same on both the encoders.
  1278. */
  1279. enc_ip_w = intf_ip_w / 2;
  1280. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1281. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1282. half_panel_partial_update, dsc);
  1283. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1284. roi->w, roi->h, dsc_common_mode);
  1285. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1286. dsc_common_mode, i, params->affected_displays);
  1287. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1288. ich_res, true, hw_dsc_pp[0]);
  1289. cfg.dsc[0] = hw_dsc[0]->idx;
  1290. cfg.dsc_count++;
  1291. if (hw_ctl->ops.update_bitmask_dsc)
  1292. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1293. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1294. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1295. if (!half_panel_partial_update) {
  1296. cfg.dsc[1] = hw_dsc[1]->idx;
  1297. cfg.dsc_count++;
  1298. if (hw_ctl->ops.update_bitmask_dsc)
  1299. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1300. 1);
  1301. }
  1302. /* setup dsc active configuration in the control path */
  1303. if (hw_ctl->ops.setup_dsc_cfg) {
  1304. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1305. SDE_DEBUG_ENC(sde_enc,
  1306. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1307. hw_ctl->idx,
  1308. cfg.dsc_count,
  1309. cfg.dsc[0],
  1310. cfg.dsc[1]);
  1311. }
  1312. return 0;
  1313. }
  1314. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1315. {
  1316. struct sde_encoder_virt *sde_enc;
  1317. struct drm_connector *drm_conn;
  1318. struct drm_display_mode *adj_mode;
  1319. struct sde_rect roi;
  1320. if (!drm_enc) {
  1321. SDE_ERROR("invalid encoder parameter\n");
  1322. return -EINVAL;
  1323. }
  1324. sde_enc = to_sde_encoder_virt(drm_enc);
  1325. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1326. SDE_ERROR("invalid crtc parameter\n");
  1327. return -EINVAL;
  1328. }
  1329. if (!sde_enc->cur_master) {
  1330. SDE_ERROR("invalid cur_master parameter\n");
  1331. return -EINVAL;
  1332. }
  1333. adj_mode = &sde_enc->cur_master->cached_mode;
  1334. drm_conn = sde_enc->cur_master->connector;
  1335. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1336. if (sde_kms_rect_is_null(&roi)) {
  1337. roi.w = adj_mode->hdisplay;
  1338. roi.h = adj_mode->vdisplay;
  1339. }
  1340. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1341. sizeof(sde_enc->prv_conn_roi));
  1342. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1343. return 0;
  1344. }
  1345. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1346. struct sde_encoder_kickoff_params *params)
  1347. {
  1348. enum sde_rm_topology_name topology;
  1349. struct drm_connector *drm_conn;
  1350. int ret = 0;
  1351. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1352. !sde_enc->phys_encs[0]->connector)
  1353. return -EINVAL;
  1354. drm_conn = sde_enc->phys_encs[0]->connector;
  1355. topology = sde_connector_get_topology_name(drm_conn);
  1356. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1357. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1358. return -EINVAL;
  1359. }
  1360. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1361. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1362. sde_enc->cur_conn_roi.x,
  1363. sde_enc->cur_conn_roi.y,
  1364. sde_enc->cur_conn_roi.w,
  1365. sde_enc->cur_conn_roi.h,
  1366. sde_enc->prv_conn_roi.x,
  1367. sde_enc->prv_conn_roi.y,
  1368. sde_enc->prv_conn_roi.w,
  1369. sde_enc->prv_conn_roi.h,
  1370. sde_enc->cur_master->cached_mode.hdisplay,
  1371. sde_enc->cur_master->cached_mode.vdisplay);
  1372. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1373. &sde_enc->prv_conn_roi))
  1374. return ret;
  1375. switch (topology) {
  1376. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1377. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1378. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1379. break;
  1380. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1381. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1382. break;
  1383. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1384. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1385. break;
  1386. default:
  1387. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1388. topology);
  1389. return -EINVAL;
  1390. }
  1391. return ret;
  1392. }
  1393. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1394. u32 vsync_source, bool is_dummy)
  1395. {
  1396. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1397. struct msm_drm_private *priv;
  1398. struct sde_kms *sde_kms;
  1399. struct sde_hw_mdp *hw_mdptop;
  1400. struct drm_encoder *drm_enc;
  1401. struct sde_encoder_virt *sde_enc;
  1402. int i;
  1403. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1404. if (!sde_enc) {
  1405. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1406. return;
  1407. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1408. SDE_ERROR("invalid num phys enc %d/%d\n",
  1409. sde_enc->num_phys_encs,
  1410. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1411. return;
  1412. }
  1413. drm_enc = &sde_enc->base;
  1414. /* this pointers are checked in virt_enable_helper */
  1415. priv = drm_enc->dev->dev_private;
  1416. sde_kms = to_sde_kms(priv->kms);
  1417. if (!sde_kms) {
  1418. SDE_ERROR("invalid sde_kms\n");
  1419. return;
  1420. }
  1421. hw_mdptop = sde_kms->hw_mdp;
  1422. if (!hw_mdptop) {
  1423. SDE_ERROR("invalid mdptop\n");
  1424. return;
  1425. }
  1426. if (hw_mdptop->ops.setup_vsync_source) {
  1427. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1428. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1429. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1430. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1431. vsync_cfg.vsync_source = vsync_source;
  1432. vsync_cfg.is_dummy = is_dummy;
  1433. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1434. }
  1435. }
  1436. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1437. struct msm_display_info *disp_info, bool is_dummy)
  1438. {
  1439. struct sde_encoder_phys *phys;
  1440. int i;
  1441. u32 vsync_source;
  1442. if (!sde_enc || !disp_info) {
  1443. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1444. sde_enc != NULL, disp_info != NULL);
  1445. return;
  1446. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1447. SDE_ERROR("invalid num phys enc %d/%d\n",
  1448. sde_enc->num_phys_encs,
  1449. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1450. return;
  1451. }
  1452. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1453. if (is_dummy)
  1454. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1455. sde_enc->te_source;
  1456. else if (disp_info->is_te_using_watchdog_timer)
  1457. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1458. else
  1459. vsync_source = sde_enc->te_source;
  1460. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1461. phys = sde_enc->phys_encs[i];
  1462. if (phys && phys->ops.setup_vsync_source)
  1463. phys->ops.setup_vsync_source(phys,
  1464. vsync_source, is_dummy);
  1465. }
  1466. }
  1467. }
  1468. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1469. {
  1470. int i;
  1471. struct sde_hw_pingpong *hw_pp = NULL;
  1472. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1473. struct sde_hw_dsc *hw_dsc = NULL;
  1474. struct sde_hw_ctl *hw_ctl = NULL;
  1475. struct sde_ctl_dsc_cfg cfg;
  1476. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1477. !sde_enc->phys_encs[0]->connector) {
  1478. SDE_ERROR("invalid params %d %d\n",
  1479. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1480. return;
  1481. }
  1482. if (sde_enc->cur_master)
  1483. hw_ctl = sde_enc->cur_master->hw_ctl;
  1484. /* Disable DSC for all the pp's present in this topology */
  1485. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1486. hw_pp = sde_enc->hw_pp[i];
  1487. hw_dsc = sde_enc->hw_dsc[i];
  1488. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1489. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1490. 0, 0, 0, hw_dsc_pp);
  1491. if (hw_dsc)
  1492. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1493. }
  1494. /* Clear the DSC ACTIVE config for this CTL */
  1495. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1496. memset(&cfg, 0, sizeof(cfg));
  1497. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1498. }
  1499. /**
  1500. * Since pending flushes from previous commit get cleared
  1501. * sometime after this point, setting DSC flush bits now
  1502. * will have no effect. Therefore dirty_dsc_ids track which
  1503. * DSC blocks must be flushed for the next trigger.
  1504. */
  1505. }
  1506. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1507. {
  1508. struct sde_encoder_virt *sde_enc;
  1509. struct msm_display_info disp_info;
  1510. if (!drm_enc) {
  1511. pr_err("invalid drm encoder\n");
  1512. return -EINVAL;
  1513. }
  1514. sde_enc = to_sde_encoder_virt(drm_enc);
  1515. sde_encoder_control_te(drm_enc, false);
  1516. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1517. disp_info.is_te_using_watchdog_timer = true;
  1518. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1519. sde_encoder_control_te(drm_enc, true);
  1520. return 0;
  1521. }
  1522. static int _sde_encoder_rsc_client_update_vsync_wait(
  1523. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1524. int wait_vblank_crtc_id)
  1525. {
  1526. int wait_refcount = 0, ret = 0;
  1527. int pipe = -1;
  1528. int wait_count = 0;
  1529. struct drm_crtc *primary_crtc;
  1530. struct drm_crtc *crtc;
  1531. crtc = sde_enc->crtc;
  1532. if (wait_vblank_crtc_id)
  1533. wait_refcount =
  1534. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1535. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1536. SDE_EVTLOG_FUNC_ENTRY);
  1537. if (crtc->base.id != wait_vblank_crtc_id) {
  1538. primary_crtc = drm_crtc_find(drm_enc->dev,
  1539. NULL, wait_vblank_crtc_id);
  1540. if (!primary_crtc) {
  1541. SDE_ERROR_ENC(sde_enc,
  1542. "failed to find primary crtc id %d\n",
  1543. wait_vblank_crtc_id);
  1544. return -EINVAL;
  1545. }
  1546. pipe = drm_crtc_index(primary_crtc);
  1547. }
  1548. /**
  1549. * note: VBLANK is expected to be enabled at this point in
  1550. * resource control state machine if on primary CRTC
  1551. */
  1552. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1553. if (sde_rsc_client_is_state_update_complete(
  1554. sde_enc->rsc_client))
  1555. break;
  1556. if (crtc->base.id == wait_vblank_crtc_id)
  1557. ret = sde_encoder_wait_for_event(drm_enc,
  1558. MSM_ENC_VBLANK);
  1559. else
  1560. drm_wait_one_vblank(drm_enc->dev, pipe);
  1561. if (ret) {
  1562. SDE_ERROR_ENC(sde_enc,
  1563. "wait for vblank failed ret:%d\n", ret);
  1564. /**
  1565. * rsc hardware may hang without vsync. avoid rsc hang
  1566. * by generating the vsync from watchdog timer.
  1567. */
  1568. if (crtc->base.id == wait_vblank_crtc_id)
  1569. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1570. }
  1571. }
  1572. if (wait_count >= MAX_RSC_WAIT)
  1573. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1574. SDE_EVTLOG_ERROR);
  1575. if (wait_refcount)
  1576. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1577. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1578. SDE_EVTLOG_FUNC_EXIT);
  1579. return ret;
  1580. }
  1581. static int _sde_encoder_update_rsc_client(
  1582. struct drm_encoder *drm_enc, bool enable)
  1583. {
  1584. struct sde_encoder_virt *sde_enc;
  1585. struct drm_crtc *crtc;
  1586. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1587. struct sde_rsc_cmd_config *rsc_config;
  1588. int ret, prefill_lines;
  1589. struct msm_display_info *disp_info;
  1590. struct msm_mode_info *mode_info;
  1591. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1592. u32 qsync_mode = 0;
  1593. if (!drm_enc || !drm_enc->dev) {
  1594. SDE_ERROR("invalid encoder arguments\n");
  1595. return -EINVAL;
  1596. }
  1597. sde_enc = to_sde_encoder_virt(drm_enc);
  1598. mode_info = &sde_enc->mode_info;
  1599. crtc = sde_enc->crtc;
  1600. if (!sde_enc->crtc) {
  1601. SDE_ERROR("invalid crtc parameter\n");
  1602. return -EINVAL;
  1603. }
  1604. disp_info = &sde_enc->disp_info;
  1605. rsc_config = &sde_enc->rsc_config;
  1606. if (!sde_enc->rsc_client) {
  1607. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1608. return 0;
  1609. }
  1610. /**
  1611. * only primary command mode panel without Qsync can request CMD state.
  1612. * all other panels/displays can request for VID state including
  1613. * secondary command mode panel.
  1614. * Clone mode encoder can request CLK STATE only.
  1615. */
  1616. if (sde_enc->cur_master)
  1617. qsync_mode = sde_connector_get_qsync_mode(
  1618. sde_enc->cur_master->connector);
  1619. if (sde_encoder_in_clone_mode(drm_enc) ||
  1620. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1621. (disp_info->display_type && qsync_mode))
  1622. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1623. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1624. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1625. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1626. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1627. SDE_EVT32(rsc_state, qsync_mode);
  1628. prefill_lines = mode_info->prefill_lines;
  1629. /* compare specific items and reconfigure the rsc */
  1630. if ((rsc_config->fps != mode_info->frame_rate) ||
  1631. (rsc_config->vtotal != mode_info->vtotal) ||
  1632. (rsc_config->prefill_lines != prefill_lines) ||
  1633. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1634. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1635. rsc_config->fps = mode_info->frame_rate;
  1636. rsc_config->vtotal = mode_info->vtotal;
  1637. rsc_config->prefill_lines = prefill_lines;
  1638. rsc_config->jitter_numer = mode_info->jitter_numer;
  1639. rsc_config->jitter_denom = mode_info->jitter_denom;
  1640. sde_enc->rsc_state_init = false;
  1641. }
  1642. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1643. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1644. /* update it only once */
  1645. sde_enc->rsc_state_init = true;
  1646. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1647. rsc_state, rsc_config, crtc->base.id,
  1648. &wait_vblank_crtc_id);
  1649. } else {
  1650. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1651. rsc_state, NULL, crtc->base.id,
  1652. &wait_vblank_crtc_id);
  1653. }
  1654. /**
  1655. * if RSC performed a state change that requires a VBLANK wait, it will
  1656. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1657. *
  1658. * if we are the primary display, we will need to enable and wait
  1659. * locally since we hold the commit thread
  1660. *
  1661. * if we are an external display, we must send a signal to the primary
  1662. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1663. * by the primary panel's VBLANK signals
  1664. */
  1665. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1666. if (ret) {
  1667. SDE_ERROR_ENC(sde_enc,
  1668. "sde rsc client update failed ret:%d\n", ret);
  1669. return ret;
  1670. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1671. return ret;
  1672. }
  1673. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1674. sde_enc, wait_vblank_crtc_id);
  1675. return ret;
  1676. }
  1677. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1678. {
  1679. struct sde_encoder_virt *sde_enc;
  1680. int i;
  1681. if (!drm_enc) {
  1682. SDE_ERROR("invalid encoder\n");
  1683. return;
  1684. }
  1685. sde_enc = to_sde_encoder_virt(drm_enc);
  1686. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1687. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1688. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1689. if (phys && phys->ops.irq_control)
  1690. phys->ops.irq_control(phys, enable);
  1691. }
  1692. }
  1693. /* keep track of the userspace vblank during modeset */
  1694. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1695. u32 sw_event)
  1696. {
  1697. struct sde_encoder_virt *sde_enc;
  1698. bool enable;
  1699. int i;
  1700. if (!drm_enc) {
  1701. SDE_ERROR("invalid encoder\n");
  1702. return;
  1703. }
  1704. sde_enc = to_sde_encoder_virt(drm_enc);
  1705. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1706. sw_event, sde_enc->vblank_enabled);
  1707. /* nothing to do if vblank not enabled by userspace */
  1708. if (!sde_enc->vblank_enabled)
  1709. return;
  1710. /* disable vblank on pre_modeset */
  1711. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1712. enable = false;
  1713. /* enable vblank on post_modeset */
  1714. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1715. enable = true;
  1716. else
  1717. return;
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1719. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1720. if (phys && phys->ops.control_vblank_irq)
  1721. phys->ops.control_vblank_irq(phys, enable);
  1722. }
  1723. }
  1724. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1725. {
  1726. struct sde_encoder_virt *sde_enc;
  1727. if (!drm_enc)
  1728. return NULL;
  1729. sde_enc = to_sde_encoder_virt(drm_enc);
  1730. return sde_enc->rsc_client;
  1731. }
  1732. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1733. bool enable)
  1734. {
  1735. struct msm_drm_private *priv;
  1736. struct sde_kms *sde_kms;
  1737. struct sde_encoder_virt *sde_enc;
  1738. int rc;
  1739. bool is_cmd_mode = false;
  1740. sde_enc = to_sde_encoder_virt(drm_enc);
  1741. priv = drm_enc->dev->dev_private;
  1742. sde_kms = to_sde_kms(priv->kms);
  1743. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1744. is_cmd_mode = true;
  1745. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1746. SDE_EVT32(DRMID(drm_enc), enable);
  1747. if (!sde_enc->cur_master) {
  1748. SDE_ERROR("encoder master not set\n");
  1749. return -EINVAL;
  1750. }
  1751. if (enable) {
  1752. /* enable SDE core clks */
  1753. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1754. if (rc < 0) {
  1755. SDE_ERROR("failed to enable power resource %d\n", rc);
  1756. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1757. return rc;
  1758. }
  1759. sde_enc->elevated_ahb_vote = true;
  1760. /* enable DSI clks */
  1761. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1762. true);
  1763. if (rc) {
  1764. SDE_ERROR("failed to enable clk control %d\n", rc);
  1765. pm_runtime_put_sync(drm_enc->dev->dev);
  1766. return rc;
  1767. }
  1768. /* enable all the irq */
  1769. _sde_encoder_irq_control(drm_enc, true);
  1770. if (is_cmd_mode)
  1771. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1772. } else {
  1773. if (is_cmd_mode)
  1774. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1775. /* disable all the irq */
  1776. _sde_encoder_irq_control(drm_enc, false);
  1777. /* disable DSI clks */
  1778. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1779. /* disable SDE core clks */
  1780. pm_runtime_put_sync(drm_enc->dev->dev);
  1781. }
  1782. return 0;
  1783. }
  1784. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1785. bool enable, u32 frame_count)
  1786. {
  1787. struct sde_encoder_virt *sde_enc;
  1788. int i;
  1789. if (!drm_enc) {
  1790. SDE_ERROR("invalid encoder\n");
  1791. return;
  1792. }
  1793. sde_enc = to_sde_encoder_virt(drm_enc);
  1794. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1795. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1796. if (!phys || !phys->ops.setup_misr)
  1797. continue;
  1798. phys->ops.setup_misr(phys, enable, frame_count);
  1799. }
  1800. }
  1801. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1802. unsigned int type, unsigned int code, int value)
  1803. {
  1804. struct drm_encoder *drm_enc = NULL;
  1805. struct sde_encoder_virt *sde_enc = NULL;
  1806. struct msm_drm_thread *disp_thread = NULL;
  1807. struct msm_drm_private *priv = NULL;
  1808. if (!handle || !handle->handler || !handle->handler->private) {
  1809. SDE_ERROR("invalid encoder for the input event\n");
  1810. return;
  1811. }
  1812. drm_enc = (struct drm_encoder *)handle->handler->private;
  1813. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1814. SDE_ERROR("invalid parameters\n");
  1815. return;
  1816. }
  1817. priv = drm_enc->dev->dev_private;
  1818. sde_enc = to_sde_encoder_virt(drm_enc);
  1819. if (!sde_enc->crtc || (sde_enc->crtc->index
  1820. >= ARRAY_SIZE(priv->disp_thread))) {
  1821. SDE_DEBUG_ENC(sde_enc,
  1822. "invalid cached CRTC: %d or crtc index: %d\n",
  1823. sde_enc->crtc == NULL,
  1824. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1825. return;
  1826. }
  1827. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1828. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1829. kthread_queue_work(&disp_thread->worker,
  1830. &sde_enc->input_event_work);
  1831. }
  1832. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1833. {
  1834. struct sde_encoder_virt *sde_enc;
  1835. if (!drm_enc) {
  1836. SDE_ERROR("invalid encoder\n");
  1837. return;
  1838. }
  1839. sde_enc = to_sde_encoder_virt(drm_enc);
  1840. /* return early if there is no state change */
  1841. if (sde_enc->idle_pc_enabled == enable)
  1842. return;
  1843. sde_enc->idle_pc_enabled = enable;
  1844. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1845. SDE_EVT32(sde_enc->idle_pc_enabled);
  1846. }
  1847. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1848. u32 sw_event)
  1849. {
  1850. if (kthread_cancel_delayed_work_sync(
  1851. &sde_enc->delayed_off_work))
  1852. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1853. sw_event);
  1854. }
  1855. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1856. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1857. {
  1858. int ret = 0;
  1859. /* cancel delayed off work, if any */
  1860. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1861. mutex_lock(&sde_enc->rc_lock);
  1862. /* return if the resource control is already in ON state */
  1863. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1864. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1865. sw_event);
  1866. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1867. SDE_EVTLOG_FUNC_CASE1);
  1868. goto end;
  1869. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1870. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1871. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1872. sw_event, sde_enc->rc_state);
  1873. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1874. SDE_EVTLOG_ERROR);
  1875. goto end;
  1876. }
  1877. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1878. _sde_encoder_irq_control(drm_enc, true);
  1879. } else {
  1880. /* enable all the clks and resources */
  1881. ret = _sde_encoder_resource_control_helper(drm_enc,
  1882. true);
  1883. if (ret) {
  1884. SDE_ERROR_ENC(sde_enc,
  1885. "sw_event:%d, rc in state %d\n",
  1886. sw_event, sde_enc->rc_state);
  1887. SDE_EVT32(DRMID(drm_enc), sw_event,
  1888. sde_enc->rc_state,
  1889. SDE_EVTLOG_ERROR);
  1890. goto end;
  1891. }
  1892. _sde_encoder_update_rsc_client(drm_enc, true);
  1893. }
  1894. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1895. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1896. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1897. end:
  1898. mutex_unlock(&sde_enc->rc_lock);
  1899. return ret;
  1900. }
  1901. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1902. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1903. struct msm_drm_private *priv)
  1904. {
  1905. unsigned int lp, idle_pc_duration;
  1906. struct msm_drm_thread *disp_thread;
  1907. bool autorefresh_enabled = false;
  1908. if (!sde_enc->crtc) {
  1909. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1910. return -EINVAL;
  1911. }
  1912. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1913. SDE_ERROR("invalid crtc index :%u\n",
  1914. sde_enc->crtc->index);
  1915. return -EINVAL;
  1916. }
  1917. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1918. /*
  1919. * mutex lock is not used as this event happens at interrupt
  1920. * context. And locking is not required as, the other events
  1921. * like KICKOFF and STOP does a wait-for-idle before executing
  1922. * the resource_control
  1923. */
  1924. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1925. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1926. sw_event, sde_enc->rc_state);
  1927. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1928. SDE_EVTLOG_ERROR);
  1929. return -EINVAL;
  1930. }
  1931. /*
  1932. * schedule off work item only when there are no
  1933. * frames pending
  1934. */
  1935. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1936. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1937. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1938. SDE_EVTLOG_FUNC_CASE2);
  1939. return 0;
  1940. }
  1941. /* schedule delayed off work if autorefresh is disabled */
  1942. if (sde_enc->cur_master &&
  1943. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1944. autorefresh_enabled =
  1945. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1946. sde_enc->cur_master);
  1947. /* set idle timeout based on master connector's lp value */
  1948. if (sde_enc->cur_master)
  1949. lp = sde_connector_get_lp(
  1950. sde_enc->cur_master->connector);
  1951. else
  1952. lp = SDE_MODE_DPMS_ON;
  1953. if (lp == SDE_MODE_DPMS_LP2)
  1954. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1955. else
  1956. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1957. if (!autorefresh_enabled)
  1958. kthread_mod_delayed_work(
  1959. &disp_thread->worker,
  1960. &sde_enc->delayed_off_work,
  1961. msecs_to_jiffies(idle_pc_duration));
  1962. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1963. autorefresh_enabled,
  1964. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1965. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1966. sw_event);
  1967. return 0;
  1968. }
  1969. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1970. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1971. {
  1972. /* cancel delayed off work, if any */
  1973. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1974. mutex_lock(&sde_enc->rc_lock);
  1975. if (is_vid_mode &&
  1976. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1977. _sde_encoder_irq_control(drm_enc, true);
  1978. }
  1979. /* skip if is already OFF or IDLE, resources are off already */
  1980. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1981. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1982. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1983. sw_event, sde_enc->rc_state);
  1984. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1985. SDE_EVTLOG_FUNC_CASE3);
  1986. goto end;
  1987. }
  1988. /**
  1989. * IRQs are still enabled currently, which allows wait for
  1990. * VBLANK which RSC may require to correctly transition to OFF
  1991. */
  1992. _sde_encoder_update_rsc_client(drm_enc, false);
  1993. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1994. SDE_ENC_RC_STATE_PRE_OFF,
  1995. SDE_EVTLOG_FUNC_CASE3);
  1996. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1997. end:
  1998. mutex_unlock(&sde_enc->rc_lock);
  1999. return 0;
  2000. }
  2001. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2002. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2003. {
  2004. int ret = 0;
  2005. /* cancel vsync event work and timer */
  2006. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2007. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2008. del_timer_sync(&sde_enc->vsync_event_timer);
  2009. mutex_lock(&sde_enc->rc_lock);
  2010. /* return if the resource control is already in OFF state */
  2011. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2012. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2013. sw_event);
  2014. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2015. SDE_EVTLOG_FUNC_CASE4);
  2016. goto end;
  2017. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2018. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2019. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2020. sw_event, sde_enc->rc_state);
  2021. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2022. SDE_EVTLOG_ERROR);
  2023. ret = -EINVAL;
  2024. goto end;
  2025. }
  2026. /**
  2027. * expect to arrive here only if in either idle state or pre-off
  2028. * and in IDLE state the resources are already disabled
  2029. */
  2030. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2031. _sde_encoder_resource_control_helper(drm_enc, false);
  2032. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2033. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2034. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2035. end:
  2036. mutex_unlock(&sde_enc->rc_lock);
  2037. return ret;
  2038. }
  2039. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2040. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2041. {
  2042. int ret = 0;
  2043. /* cancel delayed off work, if any */
  2044. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2045. mutex_lock(&sde_enc->rc_lock);
  2046. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2047. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2048. sw_event);
  2049. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2050. SDE_EVTLOG_FUNC_CASE5);
  2051. goto end;
  2052. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2053. /* enable all the clks and resources */
  2054. ret = _sde_encoder_resource_control_helper(drm_enc,
  2055. true);
  2056. if (ret) {
  2057. SDE_ERROR_ENC(sde_enc,
  2058. "sw_event:%d, rc in state %d\n",
  2059. sw_event, sde_enc->rc_state);
  2060. SDE_EVT32(DRMID(drm_enc), sw_event,
  2061. sde_enc->rc_state,
  2062. SDE_EVTLOG_ERROR);
  2063. goto end;
  2064. }
  2065. _sde_encoder_update_rsc_client(drm_enc, true);
  2066. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2067. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2068. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2069. }
  2070. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2071. if (ret && ret != -EWOULDBLOCK) {
  2072. SDE_ERROR_ENC(sde_enc,
  2073. "wait for commit done returned %d\n",
  2074. ret);
  2075. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2076. ret, SDE_EVTLOG_ERROR);
  2077. ret = -EINVAL;
  2078. goto end;
  2079. }
  2080. _sde_encoder_irq_control(drm_enc, false);
  2081. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2082. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2083. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2084. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2085. end:
  2086. mutex_unlock(&sde_enc->rc_lock);
  2087. return ret;
  2088. }
  2089. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2090. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2091. {
  2092. int ret = 0;
  2093. mutex_lock(&sde_enc->rc_lock);
  2094. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2095. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2096. sw_event);
  2097. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2098. SDE_EVTLOG_FUNC_CASE5);
  2099. goto end;
  2100. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2101. SDE_ERROR_ENC(sde_enc,
  2102. "sw_event:%d, rc:%d !MODESET state\n",
  2103. sw_event, sde_enc->rc_state);
  2104. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2105. SDE_EVTLOG_ERROR);
  2106. ret = -EINVAL;
  2107. goto end;
  2108. }
  2109. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2110. _sde_encoder_irq_control(drm_enc, true);
  2111. _sde_encoder_update_rsc_client(drm_enc, true);
  2112. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2113. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2114. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2115. end:
  2116. mutex_unlock(&sde_enc->rc_lock);
  2117. return ret;
  2118. }
  2119. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2120. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2121. {
  2122. mutex_lock(&sde_enc->rc_lock);
  2123. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2124. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2125. sw_event, sde_enc->rc_state);
  2126. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2127. SDE_EVTLOG_ERROR);
  2128. goto end;
  2129. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2130. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2131. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2132. sde_crtc_frame_pending(sde_enc->crtc),
  2133. SDE_EVTLOG_ERROR);
  2134. goto end;
  2135. }
  2136. if (is_vid_mode) {
  2137. _sde_encoder_irq_control(drm_enc, false);
  2138. } else {
  2139. /* disable all the clks and resources */
  2140. _sde_encoder_update_rsc_client(drm_enc, false);
  2141. _sde_encoder_resource_control_helper(drm_enc, false);
  2142. }
  2143. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2144. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2145. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2146. end:
  2147. mutex_unlock(&sde_enc->rc_lock);
  2148. return 0;
  2149. }
  2150. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2151. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2152. struct msm_drm_private *priv, bool is_vid_mode)
  2153. {
  2154. bool autorefresh_enabled = false;
  2155. struct msm_drm_thread *disp_thread;
  2156. int ret = 0;
  2157. if (!sde_enc->crtc ||
  2158. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2159. SDE_DEBUG_ENC(sde_enc,
  2160. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2161. sde_enc->crtc == NULL,
  2162. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2163. sw_event);
  2164. return -EINVAL;
  2165. }
  2166. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2167. mutex_lock(&sde_enc->rc_lock);
  2168. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2169. if (sde_enc->cur_master &&
  2170. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2171. autorefresh_enabled =
  2172. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2173. sde_enc->cur_master);
  2174. if (autorefresh_enabled) {
  2175. SDE_DEBUG_ENC(sde_enc,
  2176. "not handling early wakeup since auto refresh is enabled\n");
  2177. goto end;
  2178. }
  2179. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2180. kthread_mod_delayed_work(&disp_thread->worker,
  2181. &sde_enc->delayed_off_work,
  2182. msecs_to_jiffies(
  2183. IDLE_POWERCOLLAPSE_DURATION));
  2184. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2185. /* enable all the clks and resources */
  2186. ret = _sde_encoder_resource_control_helper(drm_enc,
  2187. true);
  2188. if (ret) {
  2189. SDE_ERROR_ENC(sde_enc,
  2190. "sw_event:%d, rc in state %d\n",
  2191. sw_event, sde_enc->rc_state);
  2192. SDE_EVT32(DRMID(drm_enc), sw_event,
  2193. sde_enc->rc_state,
  2194. SDE_EVTLOG_ERROR);
  2195. goto end;
  2196. }
  2197. _sde_encoder_update_rsc_client(drm_enc, true);
  2198. /*
  2199. * In some cases, commit comes with slight delay
  2200. * (> 80 ms)after early wake up, prevent clock switch
  2201. * off to avoid jank in next update. So, increase the
  2202. * command mode idle timeout sufficiently to prevent
  2203. * such case.
  2204. */
  2205. kthread_mod_delayed_work(&disp_thread->worker,
  2206. &sde_enc->delayed_off_work,
  2207. msecs_to_jiffies(
  2208. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2209. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2210. }
  2211. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2212. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2213. end:
  2214. mutex_unlock(&sde_enc->rc_lock);
  2215. return ret;
  2216. }
  2217. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2218. u32 sw_event)
  2219. {
  2220. struct sde_encoder_virt *sde_enc;
  2221. struct msm_drm_private *priv;
  2222. int ret = 0;
  2223. bool is_vid_mode = false;
  2224. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2225. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2226. sw_event);
  2227. return -EINVAL;
  2228. }
  2229. sde_enc = to_sde_encoder_virt(drm_enc);
  2230. priv = drm_enc->dev->dev_private;
  2231. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2232. is_vid_mode = true;
  2233. /*
  2234. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2235. * events and return early for other events (ie wb display).
  2236. */
  2237. if (!sde_enc->idle_pc_enabled &&
  2238. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2239. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2240. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2241. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2242. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2243. return 0;
  2244. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2245. sw_event, sde_enc->idle_pc_enabled);
  2246. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2247. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2248. switch (sw_event) {
  2249. case SDE_ENC_RC_EVENT_KICKOFF:
  2250. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2251. is_vid_mode);
  2252. break;
  2253. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2254. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2255. priv);
  2256. break;
  2257. case SDE_ENC_RC_EVENT_PRE_STOP:
  2258. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2259. is_vid_mode);
  2260. break;
  2261. case SDE_ENC_RC_EVENT_STOP:
  2262. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2263. break;
  2264. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2265. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2266. break;
  2267. case SDE_ENC_RC_EVENT_POST_MODESET:
  2268. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2269. break;
  2270. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2271. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2272. is_vid_mode);
  2273. break;
  2274. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2275. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2276. priv, is_vid_mode);
  2277. break;
  2278. default:
  2279. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2280. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2281. break;
  2282. }
  2283. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2284. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2285. return ret;
  2286. }
  2287. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2288. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2289. {
  2290. int i = 0;
  2291. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2292. if (intf_mode == INTF_MODE_CMD)
  2293. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2294. else if (intf_mode == INTF_MODE_VIDEO)
  2295. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2296. _sde_encoder_update_rsc_client(drm_enc, true);
  2297. if (intf_mode == INTF_MODE_CMD) {
  2298. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2299. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2300. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2301. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2302. msm_is_mode_seamless_poms(adj_mode),
  2303. SDE_EVTLOG_FUNC_CASE1);
  2304. } else if (intf_mode == INTF_MODE_VIDEO) {
  2305. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2306. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2307. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2308. msm_is_mode_seamless_poms(adj_mode),
  2309. SDE_EVTLOG_FUNC_CASE2);
  2310. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2311. }
  2312. }
  2313. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2314. struct drm_display_mode *mode,
  2315. struct drm_display_mode *adj_mode)
  2316. {
  2317. struct sde_encoder_virt *sde_enc;
  2318. struct msm_drm_private *priv;
  2319. struct sde_kms *sde_kms;
  2320. struct list_head *connector_list;
  2321. struct drm_connector *conn = NULL, *conn_iter;
  2322. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2323. struct sde_rm_hw_request request_hw;
  2324. enum sde_intf_mode intf_mode;
  2325. bool is_cmd_mode = false;
  2326. int i = 0, ret;
  2327. if (!drm_enc) {
  2328. SDE_ERROR("invalid encoder\n");
  2329. return;
  2330. }
  2331. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2332. SDE_ERROR("power resource is not enabled\n");
  2333. return;
  2334. }
  2335. sde_enc = to_sde_encoder_virt(drm_enc);
  2336. SDE_DEBUG_ENC(sde_enc, "\n");
  2337. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2338. is_cmd_mode = true;
  2339. priv = drm_enc->dev->dev_private;
  2340. sde_kms = to_sde_kms(priv->kms);
  2341. connector_list = &sde_kms->dev->mode_config.connector_list;
  2342. SDE_EVT32(DRMID(drm_enc));
  2343. /*
  2344. * cache the crtc in sde_enc on enable for duration of use case
  2345. * for correctly servicing asynchronous irq events and timers
  2346. */
  2347. if (!drm_enc->crtc) {
  2348. SDE_ERROR("invalid crtc\n");
  2349. return;
  2350. }
  2351. sde_enc->crtc = drm_enc->crtc;
  2352. list_for_each_entry(conn_iter, connector_list, head)
  2353. if (conn_iter->encoder == drm_enc)
  2354. conn = conn_iter;
  2355. if (!conn) {
  2356. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2357. return;
  2358. } else if (!conn->state) {
  2359. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2360. return;
  2361. }
  2362. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2363. /* store the mode_info */
  2364. sde_connector_get_mode_info(conn->state, &sde_enc->mode_info);
  2365. /* release resources before seamless mode change */
  2366. if (msm_is_mode_seamless_dms(adj_mode) ||
  2367. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2368. is_cmd_mode)) {
  2369. /* restore resource state before releasing them */
  2370. ret = sde_encoder_resource_control(drm_enc,
  2371. SDE_ENC_RC_EVENT_PRE_MODESET);
  2372. if (ret) {
  2373. SDE_ERROR_ENC(sde_enc,
  2374. "sde resource control failed: %d\n",
  2375. ret);
  2376. return;
  2377. }
  2378. /*
  2379. * Disable dsc before switch the mode and after pre_modeset,
  2380. * to guarantee that previous kickoff finished.
  2381. */
  2382. _sde_encoder_dsc_disable(sde_enc);
  2383. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2384. _sde_encoder_modeset_helper_locked(drm_enc,
  2385. SDE_ENC_RC_EVENT_PRE_MODESET);
  2386. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2387. }
  2388. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2389. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2390. conn->state, false);
  2391. if (ret) {
  2392. SDE_ERROR_ENC(sde_enc,
  2393. "failed to reserve hw resources, %d\n", ret);
  2394. return;
  2395. }
  2396. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2397. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2398. sde_enc->hw_pp[i] = NULL;
  2399. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2400. break;
  2401. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2402. }
  2403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2404. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2405. if (phys) {
  2406. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2407. SDE_HW_BLK_QDSS);
  2408. for (i = 0; i < QDSS_MAX; i++) {
  2409. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2410. phys->hw_qdss =
  2411. (struct sde_hw_qdss *)qdss_iter.hw;
  2412. break;
  2413. }
  2414. }
  2415. }
  2416. }
  2417. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2418. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2419. sde_enc->hw_dsc[i] = NULL;
  2420. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2421. break;
  2422. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2423. }
  2424. /* Get PP for DSC configuration */
  2425. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2426. sde_enc->hw_dsc_pp[i] = NULL;
  2427. if (!sde_enc->hw_dsc[i])
  2428. continue;
  2429. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2430. request_hw.type = SDE_HW_BLK_PINGPONG;
  2431. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2432. break;
  2433. sde_enc->hw_dsc_pp[i] =
  2434. (struct sde_hw_pingpong *) request_hw.hw;
  2435. }
  2436. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2437. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2438. if (phys) {
  2439. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2440. SDE_ERROR_ENC(sde_enc,
  2441. "invalid pingpong block for the encoder\n");
  2442. return;
  2443. }
  2444. phys->hw_pp = sde_enc->hw_pp[i];
  2445. phys->connector = conn->state->connector;
  2446. if (phys->ops.mode_set)
  2447. phys->ops.mode_set(phys, mode, adj_mode);
  2448. }
  2449. }
  2450. /* update resources after seamless mode change */
  2451. if (msm_is_mode_seamless_dms(adj_mode) ||
  2452. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2453. is_cmd_mode))
  2454. sde_encoder_resource_control(&sde_enc->base,
  2455. SDE_ENC_RC_EVENT_POST_MODESET);
  2456. else if (msm_is_mode_seamless_poms(adj_mode))
  2457. _sde_encoder_modeset_helper_locked(drm_enc,
  2458. SDE_ENC_RC_EVENT_POST_MODESET);
  2459. }
  2460. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2461. {
  2462. struct sde_encoder_virt *sde_enc;
  2463. struct sde_encoder_phys *phys;
  2464. int i;
  2465. if (!drm_enc) {
  2466. SDE_ERROR("invalid parameters\n");
  2467. return;
  2468. }
  2469. sde_enc = to_sde_encoder_virt(drm_enc);
  2470. if (!sde_enc) {
  2471. SDE_ERROR("invalid sde encoder\n");
  2472. return;
  2473. }
  2474. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2475. phys = sde_enc->phys_encs[i];
  2476. if (phys && phys->ops.control_te)
  2477. phys->ops.control_te(phys, enable);
  2478. }
  2479. }
  2480. static int _sde_encoder_input_connect(struct input_handler *handler,
  2481. struct input_dev *dev, const struct input_device_id *id)
  2482. {
  2483. struct input_handle *handle;
  2484. int rc = 0;
  2485. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2486. if (!handle)
  2487. return -ENOMEM;
  2488. handle->dev = dev;
  2489. handle->handler = handler;
  2490. handle->name = handler->name;
  2491. rc = input_register_handle(handle);
  2492. if (rc) {
  2493. pr_err("failed to register input handle\n");
  2494. goto error;
  2495. }
  2496. rc = input_open_device(handle);
  2497. if (rc) {
  2498. pr_err("failed to open input device\n");
  2499. goto error_unregister;
  2500. }
  2501. return 0;
  2502. error_unregister:
  2503. input_unregister_handle(handle);
  2504. error:
  2505. kfree(handle);
  2506. return rc;
  2507. }
  2508. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2509. {
  2510. input_close_device(handle);
  2511. input_unregister_handle(handle);
  2512. kfree(handle);
  2513. }
  2514. /**
  2515. * Structure for specifying event parameters on which to receive callbacks.
  2516. * This structure will trigger a callback in case of a touch event (specified by
  2517. * EV_ABS) where there is a change in X and Y coordinates,
  2518. */
  2519. static const struct input_device_id sde_input_ids[] = {
  2520. {
  2521. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2522. .evbit = { BIT_MASK(EV_ABS) },
  2523. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2524. BIT_MASK(ABS_MT_POSITION_X) |
  2525. BIT_MASK(ABS_MT_POSITION_Y) },
  2526. },
  2527. { },
  2528. };
  2529. static int _sde_encoder_input_handler_register(
  2530. struct input_handler *input_handler)
  2531. {
  2532. int rc = 0;
  2533. rc = input_register_handler(input_handler);
  2534. if (rc) {
  2535. pr_err("input_register_handler failed, rc= %d\n", rc);
  2536. kfree(input_handler);
  2537. return rc;
  2538. }
  2539. return rc;
  2540. }
  2541. static int _sde_encoder_input_handler(
  2542. struct sde_encoder_virt *sde_enc)
  2543. {
  2544. struct input_handler *input_handler = NULL;
  2545. int rc = 0;
  2546. if (sde_enc->input_handler) {
  2547. SDE_ERROR_ENC(sde_enc,
  2548. "input_handle is active. unexpected\n");
  2549. return -EINVAL;
  2550. }
  2551. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2552. if (!input_handler)
  2553. return -ENOMEM;
  2554. input_handler->event = sde_encoder_input_event_handler;
  2555. input_handler->connect = _sde_encoder_input_connect;
  2556. input_handler->disconnect = _sde_encoder_input_disconnect;
  2557. input_handler->name = "sde";
  2558. input_handler->id_table = sde_input_ids;
  2559. input_handler->private = sde_enc;
  2560. sde_enc->input_handler = input_handler;
  2561. return rc;
  2562. }
  2563. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2564. {
  2565. struct sde_encoder_virt *sde_enc = NULL;
  2566. struct msm_drm_private *priv;
  2567. struct sde_kms *sde_kms;
  2568. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2569. SDE_ERROR("invalid parameters\n");
  2570. return;
  2571. }
  2572. priv = drm_enc->dev->dev_private;
  2573. sde_kms = to_sde_kms(priv->kms);
  2574. if (!sde_kms) {
  2575. SDE_ERROR("invalid sde_kms\n");
  2576. return;
  2577. }
  2578. sde_enc = to_sde_encoder_virt(drm_enc);
  2579. if (!sde_enc || !sde_enc->cur_master) {
  2580. SDE_DEBUG("invalid sde encoder/master\n");
  2581. return;
  2582. }
  2583. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2584. sde_enc->cur_master->hw_mdptop &&
  2585. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2586. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2587. sde_enc->cur_master->hw_mdptop);
  2588. if (sde_enc->cur_master->hw_mdptop &&
  2589. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2590. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2591. sde_enc->cur_master->hw_mdptop,
  2592. sde_kms->catalog);
  2593. if (sde_enc->cur_master->hw_ctl &&
  2594. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2595. !sde_enc->cur_master->cont_splash_enabled)
  2596. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2597. sde_enc->cur_master->hw_ctl,
  2598. &sde_enc->cur_master->intf_cfg_v1);
  2599. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2600. sde_encoder_control_te(drm_enc, true);
  2601. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2602. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2603. }
  2604. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2605. {
  2606. struct sde_encoder_virt *sde_enc = NULL;
  2607. int i;
  2608. if (!drm_enc) {
  2609. SDE_ERROR("invalid encoder\n");
  2610. return;
  2611. }
  2612. sde_enc = to_sde_encoder_virt(drm_enc);
  2613. if (!sde_enc->cur_master) {
  2614. SDE_DEBUG("virt encoder has no master\n");
  2615. return;
  2616. }
  2617. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2618. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2619. sde_enc->idle_pc_restore = true;
  2620. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2621. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2622. if (!phys)
  2623. continue;
  2624. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2625. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2626. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2627. phys->ops.restore(phys);
  2628. }
  2629. if (sde_enc->cur_master->ops.restore)
  2630. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2631. _sde_encoder_virt_enable_helper(drm_enc);
  2632. }
  2633. static void sde_encoder_off_work(struct kthread_work *work)
  2634. {
  2635. struct sde_encoder_virt *sde_enc = container_of(work,
  2636. struct sde_encoder_virt, delayed_off_work.work);
  2637. struct drm_encoder *drm_enc;
  2638. if (!sde_enc) {
  2639. SDE_ERROR("invalid sde encoder\n");
  2640. return;
  2641. }
  2642. drm_enc = &sde_enc->base;
  2643. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2644. sde_encoder_idle_request(drm_enc);
  2645. SDE_ATRACE_END("sde_encoder_off_work");
  2646. }
  2647. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2648. {
  2649. struct sde_encoder_virt *sde_enc = NULL;
  2650. int i, ret = 0;
  2651. struct msm_compression_info *comp_info = NULL;
  2652. struct drm_display_mode *cur_mode = NULL;
  2653. struct msm_display_info *disp_info;
  2654. if (!drm_enc) {
  2655. SDE_ERROR("invalid encoder\n");
  2656. return;
  2657. }
  2658. sde_enc = to_sde_encoder_virt(drm_enc);
  2659. disp_info = &sde_enc->disp_info;
  2660. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2661. SDE_ERROR("power resource is not enabled\n");
  2662. return;
  2663. }
  2664. if (drm_enc->crtc && !sde_enc->crtc)
  2665. sde_enc->crtc = drm_enc->crtc;
  2666. comp_info = &sde_enc->mode_info.comp_info;
  2667. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2668. SDE_DEBUG_ENC(sde_enc, "\n");
  2669. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2670. sde_enc->cur_master = NULL;
  2671. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2672. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2673. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2674. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2675. sde_enc->cur_master = phys;
  2676. break;
  2677. }
  2678. }
  2679. if (!sde_enc->cur_master) {
  2680. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2681. return;
  2682. }
  2683. /* register input handler if not already registered */
  2684. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2685. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2686. ret = _sde_encoder_input_handler_register(
  2687. sde_enc->input_handler);
  2688. if (ret)
  2689. SDE_ERROR(
  2690. "input handler registration failed, rc = %d\n", ret);
  2691. }
  2692. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2693. || msm_is_mode_seamless_dms(cur_mode)
  2694. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2695. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2696. sde_encoder_off_work);
  2697. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2698. if (ret) {
  2699. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2700. ret);
  2701. return;
  2702. }
  2703. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2704. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2705. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2706. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2707. if (!phys)
  2708. continue;
  2709. phys->comp_type = comp_info->comp_type;
  2710. phys->comp_ratio = comp_info->comp_ratio;
  2711. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2712. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2713. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2714. phys->dsc_extra_pclk_cycle_cnt =
  2715. comp_info->dsc_info.pclk_per_line;
  2716. phys->dsc_extra_disp_width =
  2717. comp_info->dsc_info.extra_width;
  2718. }
  2719. if (phys != sde_enc->cur_master) {
  2720. /**
  2721. * on DMS request, the encoder will be enabled
  2722. * already. Invoke restore to reconfigure the
  2723. * new mode.
  2724. */
  2725. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2726. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2727. phys->ops.restore)
  2728. phys->ops.restore(phys);
  2729. else if (phys->ops.enable)
  2730. phys->ops.enable(phys);
  2731. }
  2732. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2733. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2734. phys->ops.setup_misr(phys, true,
  2735. sde_enc->misr_frame_count);
  2736. }
  2737. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2738. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2739. sde_enc->cur_master->ops.restore)
  2740. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2741. else if (sde_enc->cur_master->ops.enable)
  2742. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2743. _sde_encoder_virt_enable_helper(drm_enc);
  2744. }
  2745. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2746. {
  2747. struct sde_encoder_virt *sde_enc = NULL;
  2748. struct msm_drm_private *priv;
  2749. struct sde_kms *sde_kms;
  2750. enum sde_intf_mode intf_mode;
  2751. int i = 0;
  2752. if (!drm_enc) {
  2753. SDE_ERROR("invalid encoder\n");
  2754. return;
  2755. } else if (!drm_enc->dev) {
  2756. SDE_ERROR("invalid dev\n");
  2757. return;
  2758. } else if (!drm_enc->dev->dev_private) {
  2759. SDE_ERROR("invalid dev_private\n");
  2760. return;
  2761. }
  2762. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2763. SDE_ERROR("power resource is not enabled\n");
  2764. return;
  2765. }
  2766. sde_enc = to_sde_encoder_virt(drm_enc);
  2767. SDE_DEBUG_ENC(sde_enc, "\n");
  2768. priv = drm_enc->dev->dev_private;
  2769. sde_kms = to_sde_kms(priv->kms);
  2770. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2771. SDE_EVT32(DRMID(drm_enc));
  2772. /* wait for idle */
  2773. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2774. if (sde_enc->input_handler)
  2775. input_unregister_handler(sde_enc->input_handler);
  2776. /*
  2777. * For primary command mode and video mode encoders, execute the
  2778. * resource control pre-stop operations before the physical encoders
  2779. * are disabled, to allow the rsc to transition its states properly.
  2780. *
  2781. * For other encoder types, rsc should not be enabled until after
  2782. * they have been fully disabled, so delay the pre-stop operations
  2783. * until after the physical disable calls have returned.
  2784. */
  2785. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2786. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2787. sde_encoder_resource_control(drm_enc,
  2788. SDE_ENC_RC_EVENT_PRE_STOP);
  2789. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2790. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2791. if (phys && phys->ops.disable)
  2792. phys->ops.disable(phys);
  2793. }
  2794. } else {
  2795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2797. if (phys && phys->ops.disable)
  2798. phys->ops.disable(phys);
  2799. }
  2800. sde_encoder_resource_control(drm_enc,
  2801. SDE_ENC_RC_EVENT_PRE_STOP);
  2802. }
  2803. /*
  2804. * disable dsc after the transfer is complete (for command mode)
  2805. * and after physical encoder is disabled, to make sure timing
  2806. * engine is already disabled (for video mode).
  2807. */
  2808. _sde_encoder_dsc_disable(sde_enc);
  2809. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2810. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2811. if (sde_enc->phys_encs[i]) {
  2812. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2813. sde_enc->phys_encs[i]->connector = NULL;
  2814. }
  2815. }
  2816. sde_enc->cur_master = NULL;
  2817. /*
  2818. * clear the cached crtc in sde_enc on use case finish, after all the
  2819. * outstanding events and timers have been completed
  2820. */
  2821. sde_enc->crtc = NULL;
  2822. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2823. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2824. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2825. }
  2826. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2827. struct sde_encoder_phys_wb *wb_enc)
  2828. {
  2829. struct sde_encoder_virt *sde_enc;
  2830. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2831. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2832. if (wb_enc) {
  2833. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2834. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2835. false, phys_enc->hw_pp->idx);
  2836. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2837. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2838. phys_enc->hw_ctl,
  2839. wb_enc->hw_wb->idx, true);
  2840. }
  2841. } else {
  2842. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2843. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2844. phys_enc->hw_intf, false,
  2845. phys_enc->hw_pp->idx);
  2846. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2847. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2848. phys_enc->hw_ctl,
  2849. phys_enc->hw_intf->idx, true);
  2850. }
  2851. }
  2852. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2853. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2854. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2855. phys_enc->hw_pp->merge_3d)
  2856. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2857. phys_enc->hw_ctl,
  2858. phys_enc->hw_pp->merge_3d->idx, true);
  2859. }
  2860. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2861. phys_enc->hw_pp) {
  2862. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2863. false, phys_enc->hw_pp->idx);
  2864. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2865. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2866. phys_enc->hw_ctl,
  2867. phys_enc->hw_cdm->idx, true);
  2868. }
  2869. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2870. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2871. phys_enc->hw_ctl->ops.reset_post_disable)
  2872. phys_enc->hw_ctl->ops.reset_post_disable(
  2873. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2874. phys_enc->hw_pp->merge_3d ?
  2875. phys_enc->hw_pp->merge_3d->idx : 0);
  2876. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2877. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2878. }
  2879. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2880. enum sde_intf_type type, u32 controller_id)
  2881. {
  2882. int i = 0;
  2883. for (i = 0; i < catalog->intf_count; i++) {
  2884. if (catalog->intf[i].type == type
  2885. && catalog->intf[i].controller_id == controller_id) {
  2886. return catalog->intf[i].id;
  2887. }
  2888. }
  2889. return INTF_MAX;
  2890. }
  2891. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2892. enum sde_intf_type type, u32 controller_id)
  2893. {
  2894. if (controller_id < catalog->wb_count)
  2895. return catalog->wb[controller_id].id;
  2896. return WB_MAX;
  2897. }
  2898. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2899. struct drm_crtc *crtc)
  2900. {
  2901. struct sde_hw_uidle *uidle;
  2902. struct sde_uidle_cntr cntr;
  2903. struct sde_uidle_status status;
  2904. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2905. pr_err("invalid params %d %d\n",
  2906. !sde_kms, !crtc);
  2907. return;
  2908. }
  2909. /* check if perf counters are enabled and setup */
  2910. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2911. return;
  2912. uidle = sde_kms->hw_uidle;
  2913. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2914. && uidle->ops.uidle_get_status) {
  2915. uidle->ops.uidle_get_status(uidle, &status);
  2916. trace_sde_perf_uidle_status(
  2917. crtc->base.id,
  2918. status.uidle_danger_status_0,
  2919. status.uidle_danger_status_1,
  2920. status.uidle_safe_status_0,
  2921. status.uidle_safe_status_1,
  2922. status.uidle_idle_status_0,
  2923. status.uidle_idle_status_1,
  2924. status.uidle_fal_status_0,
  2925. status.uidle_fal_status_1);
  2926. }
  2927. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2928. && uidle->ops.uidle_get_cntr) {
  2929. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2930. trace_sde_perf_uidle_cntr(
  2931. crtc->base.id,
  2932. cntr.fal1_gate_cntr,
  2933. cntr.fal10_gate_cntr,
  2934. cntr.fal_wait_gate_cntr,
  2935. cntr.fal1_num_transitions_cntr,
  2936. cntr.fal10_num_transitions_cntr,
  2937. cntr.min_gate_cntr,
  2938. cntr.max_gate_cntr);
  2939. }
  2940. }
  2941. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2942. struct sde_encoder_phys *phy_enc)
  2943. {
  2944. struct sde_encoder_virt *sde_enc = NULL;
  2945. unsigned long lock_flags;
  2946. if (!drm_enc || !phy_enc)
  2947. return;
  2948. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2949. sde_enc = to_sde_encoder_virt(drm_enc);
  2950. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2951. if (sde_enc->crtc_vblank_cb)
  2952. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2953. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2954. if (phy_enc->sde_kms &&
  2955. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2956. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2957. atomic_inc(&phy_enc->vsync_cnt);
  2958. SDE_ATRACE_END("encoder_vblank_callback");
  2959. }
  2960. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2961. struct sde_encoder_phys *phy_enc)
  2962. {
  2963. if (!phy_enc)
  2964. return;
  2965. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2966. atomic_inc(&phy_enc->underrun_cnt);
  2967. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2968. trace_sde_encoder_underrun(DRMID(drm_enc),
  2969. atomic_read(&phy_enc->underrun_cnt));
  2970. SDE_DBG_CTRL("stop_ftrace");
  2971. SDE_DBG_CTRL("panic_underrun");
  2972. SDE_ATRACE_END("encoder_underrun_callback");
  2973. }
  2974. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2975. void (*vbl_cb)(void *), void *vbl_data)
  2976. {
  2977. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2978. unsigned long lock_flags;
  2979. bool enable;
  2980. int i;
  2981. enable = vbl_cb ? true : false;
  2982. if (!drm_enc) {
  2983. SDE_ERROR("invalid encoder\n");
  2984. return;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc, "\n");
  2987. SDE_EVT32(DRMID(drm_enc), enable);
  2988. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2989. sde_enc->crtc_vblank_cb = vbl_cb;
  2990. sde_enc->crtc_vblank_cb_data = vbl_data;
  2991. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2992. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2993. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2994. if (phys && phys->ops.control_vblank_irq)
  2995. phys->ops.control_vblank_irq(phys, enable);
  2996. }
  2997. sde_enc->vblank_enabled = enable;
  2998. }
  2999. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3000. void (*frame_event_cb)(void *, u32 event),
  3001. struct drm_crtc *crtc)
  3002. {
  3003. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3004. unsigned long lock_flags;
  3005. bool enable;
  3006. enable = frame_event_cb ? true : false;
  3007. if (!drm_enc) {
  3008. SDE_ERROR("invalid encoder\n");
  3009. return;
  3010. }
  3011. SDE_DEBUG_ENC(sde_enc, "\n");
  3012. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3013. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3014. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3015. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3016. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3017. }
  3018. static void sde_encoder_frame_done_callback(
  3019. struct drm_encoder *drm_enc,
  3020. struct sde_encoder_phys *ready_phys, u32 event)
  3021. {
  3022. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3023. unsigned int i;
  3024. bool trigger = true;
  3025. bool is_cmd_mode = false;
  3026. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3027. if (!drm_enc || !sde_enc->cur_master) {
  3028. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3029. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3030. return;
  3031. }
  3032. sde_enc->crtc_frame_event_cb_data.connector =
  3033. sde_enc->cur_master->connector;
  3034. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3035. is_cmd_mode = true;
  3036. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3037. | SDE_ENCODER_FRAME_EVENT_ERROR
  3038. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3039. if (ready_phys->connector)
  3040. topology = sde_connector_get_topology_name(
  3041. ready_phys->connector);
  3042. /* One of the physical encoders has become idle */
  3043. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3044. if ((sde_enc->phys_encs[i] == ready_phys) ||
  3045. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  3046. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3047. atomic_read(&sde_enc->frame_done_cnt[i]));
  3048. if (!atomic_add_unless(
  3049. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3050. SDE_EVT32(DRMID(drm_enc), event,
  3051. ready_phys->intf_idx,
  3052. SDE_EVTLOG_ERROR);
  3053. SDE_ERROR_ENC(sde_enc,
  3054. "intf idx:%d, event:%d\n",
  3055. ready_phys->intf_idx, event);
  3056. return;
  3057. }
  3058. }
  3059. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3060. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3061. trigger = false;
  3062. }
  3063. if (trigger) {
  3064. sde_encoder_resource_control(drm_enc,
  3065. SDE_ENC_RC_EVENT_FRAME_DONE);
  3066. if (sde_enc->crtc_frame_event_cb)
  3067. sde_enc->crtc_frame_event_cb(
  3068. &sde_enc->crtc_frame_event_cb_data,
  3069. event);
  3070. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3071. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3072. }
  3073. } else if (sde_enc->crtc_frame_event_cb) {
  3074. if (!is_cmd_mode)
  3075. sde_encoder_resource_control(drm_enc,
  3076. SDE_ENC_RC_EVENT_FRAME_DONE);
  3077. sde_enc->crtc_frame_event_cb(
  3078. &sde_enc->crtc_frame_event_cb_data, event);
  3079. }
  3080. }
  3081. static void sde_encoder_get_qsync_fps_callback(
  3082. struct drm_encoder *drm_enc,
  3083. u32 *qsync_fps)
  3084. {
  3085. struct msm_display_info *disp_info;
  3086. struct sde_encoder_virt *sde_enc;
  3087. if (!qsync_fps)
  3088. return;
  3089. *qsync_fps = 0;
  3090. if (!drm_enc) {
  3091. SDE_ERROR("invalid drm encoder\n");
  3092. return;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. disp_info = &sde_enc->disp_info;
  3096. *qsync_fps = disp_info->qsync_min_fps;
  3097. }
  3098. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3099. {
  3100. struct sde_encoder_virt *sde_enc;
  3101. if (!drm_enc) {
  3102. SDE_ERROR("invalid drm encoder\n");
  3103. return -EINVAL;
  3104. }
  3105. sde_enc = to_sde_encoder_virt(drm_enc);
  3106. sde_encoder_resource_control(&sde_enc->base,
  3107. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3108. return 0;
  3109. }
  3110. /**
  3111. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3112. * drm_enc: Pointer to drm encoder structure
  3113. * phys: Pointer to physical encoder structure
  3114. * extra_flush: Additional bit mask to include in flush trigger
  3115. */
  3116. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3117. struct sde_encoder_phys *phys,
  3118. struct sde_ctl_flush_cfg *extra_flush)
  3119. {
  3120. struct sde_hw_ctl *ctl;
  3121. unsigned long lock_flags;
  3122. struct sde_encoder_virt *sde_enc;
  3123. int pend_ret_fence_cnt;
  3124. struct sde_connector *c_conn;
  3125. if (!drm_enc || !phys) {
  3126. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3127. !drm_enc, !phys);
  3128. return;
  3129. }
  3130. sde_enc = to_sde_encoder_virt(drm_enc);
  3131. c_conn = to_sde_connector(phys->connector);
  3132. if (!phys->hw_pp) {
  3133. SDE_ERROR("invalid pingpong hw\n");
  3134. return;
  3135. }
  3136. ctl = phys->hw_ctl;
  3137. if (!ctl || !phys->ops.trigger_flush) {
  3138. SDE_ERROR("missing ctl/trigger cb\n");
  3139. return;
  3140. }
  3141. if (phys->split_role == ENC_ROLE_SKIP) {
  3142. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3143. "skip flush pp%d ctl%d\n",
  3144. phys->hw_pp->idx - PINGPONG_0,
  3145. ctl->idx - CTL_0);
  3146. return;
  3147. }
  3148. /* update pending counts and trigger kickoff ctl flush atomically */
  3149. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3150. if (phys->ops.is_master && phys->ops.is_master(phys))
  3151. atomic_inc(&phys->pending_retire_fence_cnt);
  3152. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3153. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3154. ctl->ops.update_bitmask_periph) {
  3155. /* perform peripheral flush on every frame update for dp dsc */
  3156. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3157. phys->comp_ratio && c_conn->ops.update_pps) {
  3158. c_conn->ops.update_pps(phys->connector, NULL,
  3159. c_conn->display);
  3160. ctl->ops.update_bitmask_periph(ctl,
  3161. phys->hw_intf->idx, 1);
  3162. }
  3163. if (sde_enc->dynamic_hdr_updated)
  3164. ctl->ops.update_bitmask_periph(ctl,
  3165. phys->hw_intf->idx, 1);
  3166. }
  3167. if ((extra_flush && extra_flush->pending_flush_mask)
  3168. && ctl->ops.update_pending_flush)
  3169. ctl->ops.update_pending_flush(ctl, extra_flush);
  3170. phys->ops.trigger_flush(phys);
  3171. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3172. if (ctl->ops.get_pending_flush) {
  3173. struct sde_ctl_flush_cfg pending_flush = {0,};
  3174. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3175. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3176. ctl->idx - CTL_0,
  3177. pending_flush.pending_flush_mask,
  3178. pend_ret_fence_cnt);
  3179. } else {
  3180. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3181. ctl->idx - CTL_0,
  3182. pend_ret_fence_cnt);
  3183. }
  3184. }
  3185. /**
  3186. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3187. * phys: Pointer to physical encoder structure
  3188. */
  3189. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3190. {
  3191. struct sde_hw_ctl *ctl;
  3192. struct sde_encoder_virt *sde_enc;
  3193. if (!phys) {
  3194. SDE_ERROR("invalid argument(s)\n");
  3195. return;
  3196. }
  3197. if (!phys->hw_pp) {
  3198. SDE_ERROR("invalid pingpong hw\n");
  3199. return;
  3200. }
  3201. if (!phys->parent) {
  3202. SDE_ERROR("invalid parent\n");
  3203. return;
  3204. }
  3205. /* avoid ctrl start for encoder in clone mode */
  3206. if (phys->in_clone_mode)
  3207. return;
  3208. ctl = phys->hw_ctl;
  3209. sde_enc = to_sde_encoder_virt(phys->parent);
  3210. if (phys->split_role == ENC_ROLE_SKIP) {
  3211. SDE_DEBUG_ENC(sde_enc,
  3212. "skip start pp%d ctl%d\n",
  3213. phys->hw_pp->idx - PINGPONG_0,
  3214. ctl->idx - CTL_0);
  3215. return;
  3216. }
  3217. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3218. phys->ops.trigger_start(phys);
  3219. }
  3220. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3221. {
  3222. struct sde_hw_ctl *ctl;
  3223. if (!phys_enc) {
  3224. SDE_ERROR("invalid encoder\n");
  3225. return;
  3226. }
  3227. ctl = phys_enc->hw_ctl;
  3228. if (ctl && ctl->ops.trigger_flush)
  3229. ctl->ops.trigger_flush(ctl);
  3230. }
  3231. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3232. {
  3233. struct sde_hw_ctl *ctl;
  3234. if (!phys_enc) {
  3235. SDE_ERROR("invalid encoder\n");
  3236. return;
  3237. }
  3238. ctl = phys_enc->hw_ctl;
  3239. if (ctl && ctl->ops.trigger_start) {
  3240. ctl->ops.trigger_start(ctl);
  3241. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3242. }
  3243. }
  3244. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3245. {
  3246. struct sde_encoder_virt *sde_enc;
  3247. struct sde_connector *sde_con;
  3248. void *sde_con_disp;
  3249. struct sde_hw_ctl *ctl;
  3250. int rc;
  3251. if (!phys_enc) {
  3252. SDE_ERROR("invalid encoder\n");
  3253. return;
  3254. }
  3255. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3256. ctl = phys_enc->hw_ctl;
  3257. if (!ctl || !ctl->ops.reset)
  3258. return;
  3259. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3260. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3261. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3262. phys_enc->connector) {
  3263. sde_con = to_sde_connector(phys_enc->connector);
  3264. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3265. if (sde_con->ops.soft_reset) {
  3266. rc = sde_con->ops.soft_reset(sde_con_disp);
  3267. if (rc) {
  3268. SDE_ERROR_ENC(sde_enc,
  3269. "connector soft reset failure\n");
  3270. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3271. "panic");
  3272. }
  3273. }
  3274. }
  3275. phys_enc->enable_state = SDE_ENC_ENABLED;
  3276. }
  3277. /**
  3278. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3279. * Iterate through the physical encoders and perform consolidated flush
  3280. * and/or control start triggering as needed. This is done in the virtual
  3281. * encoder rather than the individual physical ones in order to handle
  3282. * use cases that require visibility into multiple physical encoders at
  3283. * a time.
  3284. * sde_enc: Pointer to virtual encoder structure
  3285. */
  3286. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3287. {
  3288. struct sde_hw_ctl *ctl;
  3289. uint32_t i;
  3290. struct sde_ctl_flush_cfg pending_flush = {0,};
  3291. u32 pending_kickoff_cnt;
  3292. struct msm_drm_private *priv = NULL;
  3293. struct sde_kms *sde_kms = NULL;
  3294. bool is_vid_mode = false;
  3295. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3296. if (!sde_enc) {
  3297. SDE_ERROR("invalid encoder\n");
  3298. return;
  3299. }
  3300. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3301. is_vid_mode = true;
  3302. /* don't perform flush/start operations for slave encoders */
  3303. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3304. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3305. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3306. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3307. continue;
  3308. ctl = phys->hw_ctl;
  3309. if (!ctl)
  3310. continue;
  3311. if (phys->connector)
  3312. topology = sde_connector_get_topology_name(
  3313. phys->connector);
  3314. if (!phys->ops.needs_single_flush ||
  3315. !phys->ops.needs_single_flush(phys)) {
  3316. if (ctl->ops.reg_dma_flush)
  3317. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3318. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3319. } else if (ctl->ops.get_pending_flush) {
  3320. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3321. }
  3322. }
  3323. /* for split flush, combine pending flush masks and send to master */
  3324. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3325. ctl = sde_enc->cur_master->hw_ctl;
  3326. if (ctl->ops.reg_dma_flush)
  3327. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3328. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3329. &pending_flush);
  3330. }
  3331. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3334. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3335. continue;
  3336. if (!phys->ops.needs_single_flush ||
  3337. !phys->ops.needs_single_flush(phys)) {
  3338. pending_kickoff_cnt =
  3339. sde_encoder_phys_inc_pending(phys);
  3340. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3341. } else {
  3342. pending_kickoff_cnt =
  3343. sde_encoder_phys_inc_pending(phys);
  3344. SDE_EVT32(pending_kickoff_cnt,
  3345. pending_flush.pending_flush_mask,
  3346. SDE_EVTLOG_FUNC_CASE2);
  3347. }
  3348. }
  3349. if (sde_enc->misr_enable)
  3350. sde_encoder_misr_configure(&sde_enc->base, true,
  3351. sde_enc->misr_frame_count);
  3352. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3353. if (crtc_misr_info.misr_enable)
  3354. sde_crtc_misr_setup(sde_enc->crtc, true,
  3355. crtc_misr_info.misr_frame_count);
  3356. _sde_encoder_trigger_start(sde_enc->cur_master);
  3357. if (sde_enc->elevated_ahb_vote) {
  3358. priv = sde_enc->base.dev->dev_private;
  3359. if (priv != NULL) {
  3360. sde_kms = to_sde_kms(priv->kms);
  3361. if (sde_kms != NULL) {
  3362. sde_power_scale_reg_bus(&priv->phandle,
  3363. VOTE_INDEX_LOW,
  3364. false);
  3365. }
  3366. }
  3367. sde_enc->elevated_ahb_vote = false;
  3368. }
  3369. }
  3370. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3371. struct drm_encoder *drm_enc,
  3372. unsigned long *affected_displays,
  3373. int num_active_phys)
  3374. {
  3375. struct sde_encoder_virt *sde_enc;
  3376. struct sde_encoder_phys *master;
  3377. enum sde_rm_topology_name topology;
  3378. bool is_right_only;
  3379. if (!drm_enc || !affected_displays)
  3380. return;
  3381. sde_enc = to_sde_encoder_virt(drm_enc);
  3382. master = sde_enc->cur_master;
  3383. if (!master || !master->connector)
  3384. return;
  3385. topology = sde_connector_get_topology_name(master->connector);
  3386. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3387. return;
  3388. /*
  3389. * For pingpong split, the slave pingpong won't generate IRQs. For
  3390. * right-only updates, we can't swap pingpongs, or simply swap the
  3391. * master/slave assignment, we actually have to swap the interfaces
  3392. * so that the master physical encoder will use a pingpong/interface
  3393. * that generates irqs on which to wait.
  3394. */
  3395. is_right_only = !test_bit(0, affected_displays) &&
  3396. test_bit(1, affected_displays);
  3397. if (is_right_only && !sde_enc->intfs_swapped) {
  3398. /* right-only update swap interfaces */
  3399. swap(sde_enc->phys_encs[0]->intf_idx,
  3400. sde_enc->phys_encs[1]->intf_idx);
  3401. sde_enc->intfs_swapped = true;
  3402. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3403. /* left-only or full update, swap back */
  3404. swap(sde_enc->phys_encs[0]->intf_idx,
  3405. sde_enc->phys_encs[1]->intf_idx);
  3406. sde_enc->intfs_swapped = false;
  3407. }
  3408. SDE_DEBUG_ENC(sde_enc,
  3409. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3410. is_right_only, sde_enc->intfs_swapped,
  3411. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3412. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3413. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3414. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3415. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3416. *affected_displays);
  3417. /* ppsplit always uses master since ppslave invalid for irqs*/
  3418. if (num_active_phys == 1)
  3419. *affected_displays = BIT(0);
  3420. }
  3421. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3422. struct sde_encoder_kickoff_params *params)
  3423. {
  3424. struct sde_encoder_virt *sde_enc;
  3425. struct sde_encoder_phys *phys;
  3426. int i, num_active_phys;
  3427. bool master_assigned = false;
  3428. if (!drm_enc || !params)
  3429. return;
  3430. sde_enc = to_sde_encoder_virt(drm_enc);
  3431. if (sde_enc->num_phys_encs <= 1)
  3432. return;
  3433. /* count bits set */
  3434. num_active_phys = hweight_long(params->affected_displays);
  3435. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3436. params->affected_displays, num_active_phys);
  3437. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3438. num_active_phys);
  3439. /* for left/right only update, ppsplit master switches interface */
  3440. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3441. &params->affected_displays, num_active_phys);
  3442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3443. enum sde_enc_split_role prv_role, new_role;
  3444. bool active = false;
  3445. phys = sde_enc->phys_encs[i];
  3446. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3447. continue;
  3448. active = test_bit(i, &params->affected_displays);
  3449. prv_role = phys->split_role;
  3450. if (active && num_active_phys == 1)
  3451. new_role = ENC_ROLE_SOLO;
  3452. else if (active && !master_assigned)
  3453. new_role = ENC_ROLE_MASTER;
  3454. else if (active)
  3455. new_role = ENC_ROLE_SLAVE;
  3456. else
  3457. new_role = ENC_ROLE_SKIP;
  3458. phys->ops.update_split_role(phys, new_role);
  3459. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3460. sde_enc->cur_master = phys;
  3461. master_assigned = true;
  3462. }
  3463. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3464. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3465. phys->split_role, active);
  3466. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3467. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3468. phys->split_role, active, num_active_phys);
  3469. }
  3470. }
  3471. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct msm_display_info *disp_info;
  3475. if (!drm_enc) {
  3476. SDE_ERROR("invalid encoder\n");
  3477. return false;
  3478. }
  3479. sde_enc = to_sde_encoder_virt(drm_enc);
  3480. disp_info = &sde_enc->disp_info;
  3481. return (disp_info->curr_panel_mode == mode);
  3482. }
  3483. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc;
  3486. struct sde_encoder_phys *phys;
  3487. unsigned int i;
  3488. struct sde_hw_ctl *ctl;
  3489. if (!drm_enc) {
  3490. SDE_ERROR("invalid encoder\n");
  3491. return;
  3492. }
  3493. sde_enc = to_sde_encoder_virt(drm_enc);
  3494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3495. phys = sde_enc->phys_encs[i];
  3496. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3497. sde_encoder_check_curr_mode(drm_enc,
  3498. MSM_DISPLAY_CMD_MODE)) {
  3499. ctl = phys->hw_ctl;
  3500. if (ctl->ops.trigger_pending)
  3501. /* update only for command mode primary ctl */
  3502. ctl->ops.trigger_pending(ctl);
  3503. }
  3504. }
  3505. sde_enc->idle_pc_restore = false;
  3506. }
  3507. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3508. {
  3509. void *dither_cfg;
  3510. int ret = 0, i = 0;
  3511. size_t len = 0;
  3512. enum sde_rm_topology_name topology;
  3513. struct drm_encoder *drm_enc;
  3514. struct msm_display_dsc_info *dsc = NULL;
  3515. struct sde_encoder_virt *sde_enc;
  3516. struct sde_hw_pingpong *hw_pp;
  3517. if (!phys || !phys->connector || !phys->hw_pp ||
  3518. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3519. return;
  3520. topology = sde_connector_get_topology_name(phys->connector);
  3521. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3522. (phys->split_role == ENC_ROLE_SLAVE))
  3523. return;
  3524. drm_enc = phys->parent;
  3525. sde_enc = to_sde_encoder_virt(drm_enc);
  3526. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3527. /* disable dither for 10 bpp or 10bpc dsc config */
  3528. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3529. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3530. return;
  3531. }
  3532. ret = sde_connector_get_dither_cfg(phys->connector,
  3533. phys->connector->state, &dither_cfg, &len);
  3534. if (ret)
  3535. return;
  3536. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3537. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3538. hw_pp = sde_enc->hw_pp[i];
  3539. if (hw_pp) {
  3540. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3541. len);
  3542. }
  3543. }
  3544. } else {
  3545. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3546. }
  3547. }
  3548. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3549. struct drm_display_mode *mode)
  3550. {
  3551. u64 pclk_rate;
  3552. u32 pclk_period;
  3553. u32 line_time;
  3554. /*
  3555. * For linetime calculation, only operate on master encoder.
  3556. */
  3557. if (!sde_enc->cur_master)
  3558. return 0;
  3559. if (!sde_enc->cur_master->ops.get_line_count) {
  3560. SDE_ERROR("get_line_count function not defined\n");
  3561. return 0;
  3562. }
  3563. pclk_rate = mode->clock; /* pixel clock in kHz */
  3564. if (pclk_rate == 0) {
  3565. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3566. return 0;
  3567. }
  3568. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3569. if (pclk_period == 0) {
  3570. SDE_ERROR("pclk period is 0\n");
  3571. return 0;
  3572. }
  3573. /*
  3574. * Line time calculation based on Pixel clock and HTOTAL.
  3575. * Final unit is in ns.
  3576. */
  3577. line_time = (pclk_period * mode->htotal) / 1000;
  3578. if (line_time == 0) {
  3579. SDE_ERROR("line time calculation is 0\n");
  3580. return 0;
  3581. }
  3582. SDE_DEBUG_ENC(sde_enc,
  3583. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3584. pclk_rate, pclk_period, line_time);
  3585. return line_time;
  3586. }
  3587. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3588. ktime_t *wakeup_time)
  3589. {
  3590. struct drm_display_mode *mode;
  3591. struct sde_encoder_virt *sde_enc;
  3592. u32 cur_line;
  3593. u32 line_time;
  3594. u32 vtotal, time_to_vsync;
  3595. ktime_t cur_time;
  3596. sde_enc = to_sde_encoder_virt(drm_enc);
  3597. if (!sde_enc || !sde_enc->cur_master) {
  3598. SDE_ERROR("invalid sde encoder/master\n");
  3599. return -EINVAL;
  3600. }
  3601. mode = &sde_enc->cur_master->cached_mode;
  3602. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3603. if (!line_time)
  3604. return -EINVAL;
  3605. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3606. vtotal = mode->vtotal;
  3607. if (cur_line >= vtotal)
  3608. time_to_vsync = line_time * vtotal;
  3609. else
  3610. time_to_vsync = line_time * (vtotal - cur_line);
  3611. if (time_to_vsync == 0) {
  3612. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3613. vtotal);
  3614. return -EINVAL;
  3615. }
  3616. cur_time = ktime_get();
  3617. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3618. SDE_DEBUG_ENC(sde_enc,
  3619. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3620. cur_line, vtotal, time_to_vsync,
  3621. ktime_to_ms(cur_time),
  3622. ktime_to_ms(*wakeup_time));
  3623. return 0;
  3624. }
  3625. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3626. {
  3627. struct drm_encoder *drm_enc;
  3628. struct sde_encoder_virt *sde_enc =
  3629. from_timer(sde_enc, t, vsync_event_timer);
  3630. struct msm_drm_private *priv;
  3631. struct msm_drm_thread *event_thread;
  3632. if (!sde_enc || !sde_enc->crtc) {
  3633. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3634. return;
  3635. }
  3636. drm_enc = &sde_enc->base;
  3637. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3638. SDE_ERROR("invalid encoder parameters\n");
  3639. return;
  3640. }
  3641. priv = drm_enc->dev->dev_private;
  3642. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3643. SDE_ERROR("invalid crtc index:%u\n",
  3644. sde_enc->crtc->index);
  3645. return;
  3646. }
  3647. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3648. if (!event_thread) {
  3649. SDE_ERROR("event_thread not found for crtc:%d\n",
  3650. sde_enc->crtc->index);
  3651. return;
  3652. }
  3653. kthread_queue_work(&event_thread->worker,
  3654. &sde_enc->vsync_event_work);
  3655. }
  3656. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3657. {
  3658. struct sde_encoder_virt *sde_enc = container_of(work,
  3659. struct sde_encoder_virt, esd_trigger_work);
  3660. if (!sde_enc) {
  3661. SDE_ERROR("invalid sde encoder\n");
  3662. return;
  3663. }
  3664. sde_encoder_resource_control(&sde_enc->base,
  3665. SDE_ENC_RC_EVENT_KICKOFF);
  3666. }
  3667. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3668. {
  3669. struct sde_encoder_virt *sde_enc = container_of(work,
  3670. struct sde_encoder_virt, input_event_work);
  3671. if (!sde_enc) {
  3672. SDE_ERROR("invalid sde encoder\n");
  3673. return;
  3674. }
  3675. sde_encoder_resource_control(&sde_enc->base,
  3676. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3677. }
  3678. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3679. {
  3680. struct sde_encoder_virt *sde_enc = container_of(work,
  3681. struct sde_encoder_virt, vsync_event_work);
  3682. bool autorefresh_enabled = false;
  3683. int rc = 0;
  3684. ktime_t wakeup_time;
  3685. struct drm_encoder *drm_enc;
  3686. if (!sde_enc) {
  3687. SDE_ERROR("invalid sde encoder\n");
  3688. return;
  3689. }
  3690. drm_enc = &sde_enc->base;
  3691. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3692. if (rc < 0) {
  3693. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3694. return;
  3695. }
  3696. if (sde_enc->cur_master &&
  3697. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3698. autorefresh_enabled =
  3699. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3700. sde_enc->cur_master);
  3701. /* Update timer if autorefresh is enabled else return */
  3702. if (!autorefresh_enabled)
  3703. goto exit;
  3704. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3705. if (rc)
  3706. goto exit;
  3707. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3708. mod_timer(&sde_enc->vsync_event_timer,
  3709. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3710. exit:
  3711. pm_runtime_put_sync(drm_enc->dev->dev);
  3712. }
  3713. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3714. {
  3715. static const uint64_t timeout_us = 50000;
  3716. static const uint64_t sleep_us = 20;
  3717. struct sde_encoder_virt *sde_enc;
  3718. ktime_t cur_ktime, exp_ktime;
  3719. uint32_t line_count, tmp, i;
  3720. if (!drm_enc) {
  3721. SDE_ERROR("invalid encoder\n");
  3722. return -EINVAL;
  3723. }
  3724. sde_enc = to_sde_encoder_virt(drm_enc);
  3725. if (!sde_enc->cur_master ||
  3726. !sde_enc->cur_master->ops.get_line_count) {
  3727. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3728. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3729. return -EINVAL;
  3730. }
  3731. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3732. line_count = sde_enc->cur_master->ops.get_line_count(
  3733. sde_enc->cur_master);
  3734. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3735. tmp = line_count;
  3736. line_count = sde_enc->cur_master->ops.get_line_count(
  3737. sde_enc->cur_master);
  3738. if (line_count < tmp) {
  3739. SDE_EVT32(DRMID(drm_enc), line_count);
  3740. return 0;
  3741. }
  3742. cur_ktime = ktime_get();
  3743. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3744. break;
  3745. usleep_range(sleep_us / 2, sleep_us);
  3746. }
  3747. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3748. return -ETIMEDOUT;
  3749. }
  3750. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3751. {
  3752. struct drm_encoder *drm_enc;
  3753. struct sde_rm_hw_iter rm_iter;
  3754. bool lm_valid = false;
  3755. bool intf_valid = false;
  3756. if (!phys_enc || !phys_enc->parent) {
  3757. SDE_ERROR("invalid encoder\n");
  3758. return -EINVAL;
  3759. }
  3760. drm_enc = phys_enc->parent;
  3761. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3762. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3763. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3764. phys_enc->has_intf_te)) {
  3765. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3766. SDE_HW_BLK_INTF);
  3767. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3768. struct sde_hw_intf *hw_intf =
  3769. (struct sde_hw_intf *)rm_iter.hw;
  3770. if (!hw_intf)
  3771. continue;
  3772. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3773. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3774. phys_enc->hw_ctl,
  3775. hw_intf->idx, 1);
  3776. intf_valid = true;
  3777. }
  3778. if (!intf_valid) {
  3779. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3780. "intf not found to flush\n");
  3781. return -EFAULT;
  3782. }
  3783. } else {
  3784. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3785. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3786. struct sde_hw_mixer *hw_lm =
  3787. (struct sde_hw_mixer *)rm_iter.hw;
  3788. if (!hw_lm)
  3789. continue;
  3790. /* update LM flush for HW without INTF TE */
  3791. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3792. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3793. phys_enc->hw_ctl,
  3794. hw_lm->idx, 1);
  3795. lm_valid = true;
  3796. }
  3797. if (!lm_valid) {
  3798. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3799. "lm not found to flush\n");
  3800. return -EFAULT;
  3801. }
  3802. }
  3803. return 0;
  3804. }
  3805. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3806. {
  3807. int i;
  3808. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3809. /**
  3810. * This dirty_dsc_hw field is set during DSC disable to
  3811. * indicate which DSC blocks need to be flushed
  3812. */
  3813. if (sde_enc->dirty_dsc_ids[i])
  3814. return true;
  3815. }
  3816. return false;
  3817. }
  3818. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3819. {
  3820. int i;
  3821. struct sde_hw_ctl *hw_ctl = NULL;
  3822. enum sde_dsc dsc_idx;
  3823. if (sde_enc->cur_master)
  3824. hw_ctl = sde_enc->cur_master->hw_ctl;
  3825. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3826. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3827. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3828. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3829. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3830. }
  3831. }
  3832. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3833. struct sde_encoder_virt *sde_enc)
  3834. {
  3835. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3836. struct sde_hw_mdp *mdptop = NULL;
  3837. sde_enc->dynamic_hdr_updated = false;
  3838. if (sde_enc->cur_master) {
  3839. mdptop = sde_enc->cur_master->hw_mdptop;
  3840. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3841. sde_enc->cur_master->connector);
  3842. }
  3843. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3844. return;
  3845. if (mdptop->ops.set_hdr_plus_metadata) {
  3846. sde_enc->dynamic_hdr_updated = true;
  3847. mdptop->ops.set_hdr_plus_metadata(
  3848. mdptop, dhdr_meta->dynamic_hdr_payload,
  3849. dhdr_meta->dynamic_hdr_payload_size,
  3850. sde_enc->cur_master->intf_idx == INTF_0 ?
  3851. 0 : 1);
  3852. }
  3853. }
  3854. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3855. {
  3856. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3857. struct sde_encoder_phys *phys;
  3858. int i;
  3859. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3860. phys = sde_enc->phys_encs[i];
  3861. if (phys && phys->ops.hw_reset)
  3862. phys->ops.hw_reset(phys);
  3863. }
  3864. }
  3865. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3866. struct sde_encoder_kickoff_params *params)
  3867. {
  3868. struct sde_encoder_virt *sde_enc;
  3869. struct sde_encoder_phys *phys;
  3870. struct sde_kms *sde_kms = NULL;
  3871. struct sde_crtc *sde_crtc;
  3872. struct msm_drm_private *priv = NULL;
  3873. bool needs_hw_reset = false, is_cmd_mode;
  3874. int i, rc, ret = 0;
  3875. struct msm_display_info *disp_info;
  3876. if (!drm_enc || !params || !drm_enc->dev ||
  3877. !drm_enc->dev->dev_private) {
  3878. SDE_ERROR("invalid args\n");
  3879. return -EINVAL;
  3880. }
  3881. sde_enc = to_sde_encoder_virt(drm_enc);
  3882. priv = drm_enc->dev->dev_private;
  3883. sde_kms = to_sde_kms(priv->kms);
  3884. disp_info = &sde_enc->disp_info;
  3885. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3886. SDE_DEBUG_ENC(sde_enc, "\n");
  3887. SDE_EVT32(DRMID(drm_enc));
  3888. /* update the qsync parameters for the current frame */
  3889. if (sde_enc->cur_master)
  3890. sde_connector_set_qsync_params(
  3891. sde_enc->cur_master->connector);
  3892. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3893. MSM_DISPLAY_CMD_MODE);
  3894. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3895. && is_cmd_mode)
  3896. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3897. sde_enc->cur_master->connector->state,
  3898. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3899. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3900. /* prepare for next kickoff, may include waiting on previous kickoff */
  3901. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3902. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3903. phys = sde_enc->phys_encs[i];
  3904. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3905. params->recovery_events_enabled =
  3906. sde_enc->recovery_events_enabled;
  3907. if (phys) {
  3908. if (phys->ops.prepare_for_kickoff) {
  3909. rc = phys->ops.prepare_for_kickoff(
  3910. phys, params);
  3911. if (rc)
  3912. ret = rc;
  3913. }
  3914. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3915. needs_hw_reset = true;
  3916. _sde_encoder_setup_dither(phys);
  3917. if (sde_enc->cur_master &&
  3918. sde_connector_is_qsync_updated(
  3919. sde_enc->cur_master->connector)) {
  3920. _helper_flush_qsync(phys);
  3921. }
  3922. }
  3923. }
  3924. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3925. if (rc) {
  3926. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3927. ret = rc;
  3928. goto end;
  3929. }
  3930. /* if any phys needs reset, reset all phys, in-order */
  3931. if (needs_hw_reset)
  3932. sde_encoder_helper_needs_hw_reset(drm_enc);
  3933. _sde_encoder_update_master(drm_enc, params);
  3934. _sde_encoder_update_roi(drm_enc);
  3935. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3936. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3937. if (rc) {
  3938. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3939. sde_enc->cur_master->connector->base.id,
  3940. rc);
  3941. ret = rc;
  3942. }
  3943. }
  3944. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3945. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3946. !sde_enc->cur_master->cont_splash_enabled)) {
  3947. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3948. if (rc) {
  3949. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3950. ret = rc;
  3951. }
  3952. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3953. _helper_flush_dsc(sde_enc);
  3954. }
  3955. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3956. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3957. sde_enc->cur_master, sde_kms->qdss_enabled);
  3958. end:
  3959. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3960. return ret;
  3961. }
  3962. /**
  3963. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3964. * with the specified encoder, and unstage all pipes from it
  3965. * @encoder: encoder pointer
  3966. * Returns: 0 on success
  3967. */
  3968. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3969. {
  3970. struct sde_encoder_virt *sde_enc;
  3971. struct sde_encoder_phys *phys;
  3972. unsigned int i;
  3973. int rc = 0;
  3974. if (!drm_enc) {
  3975. SDE_ERROR("invalid encoder\n");
  3976. return -EINVAL;
  3977. }
  3978. sde_enc = to_sde_encoder_virt(drm_enc);
  3979. SDE_ATRACE_BEGIN("encoder_release_lm");
  3980. SDE_DEBUG_ENC(sde_enc, "\n");
  3981. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3982. phys = sde_enc->phys_encs[i];
  3983. if (!phys)
  3984. continue;
  3985. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3986. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3987. if (rc)
  3988. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3989. }
  3990. SDE_ATRACE_END("encoder_release_lm");
  3991. return rc;
  3992. }
  3993. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3994. {
  3995. struct sde_encoder_virt *sde_enc;
  3996. struct sde_encoder_phys *phys;
  3997. ktime_t wakeup_time;
  3998. unsigned int i;
  3999. if (!drm_enc) {
  4000. SDE_ERROR("invalid encoder\n");
  4001. return;
  4002. }
  4003. SDE_ATRACE_BEGIN("encoder_kickoff");
  4004. sde_enc = to_sde_encoder_virt(drm_enc);
  4005. SDE_DEBUG_ENC(sde_enc, "\n");
  4006. /* create a 'no pipes' commit to release buffers on errors */
  4007. if (is_error)
  4008. _sde_encoder_reset_ctl_hw(drm_enc);
  4009. /* All phys encs are ready to go, trigger the kickoff */
  4010. _sde_encoder_kickoff_phys(sde_enc);
  4011. /* allow phys encs to handle any post-kickoff business */
  4012. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4013. phys = sde_enc->phys_encs[i];
  4014. if (phys && phys->ops.handle_post_kickoff)
  4015. phys->ops.handle_post_kickoff(phys);
  4016. }
  4017. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4018. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4019. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4020. mod_timer(&sde_enc->vsync_event_timer,
  4021. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4022. }
  4023. SDE_ATRACE_END("encoder_kickoff");
  4024. }
  4025. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4026. struct sde_hw_pp_vsync_info *info)
  4027. {
  4028. struct sde_encoder_virt *sde_enc;
  4029. struct sde_encoder_phys *phys;
  4030. int i, ret;
  4031. if (!drm_enc || !info)
  4032. return;
  4033. sde_enc = to_sde_encoder_virt(drm_enc);
  4034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4035. phys = sde_enc->phys_encs[i];
  4036. if (phys && phys->hw_intf && phys->hw_pp
  4037. && phys->hw_intf->ops.get_vsync_info) {
  4038. ret = phys->hw_intf->ops.get_vsync_info(
  4039. phys->hw_intf, &info[i]);
  4040. if (!ret) {
  4041. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4042. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4043. }
  4044. }
  4045. }
  4046. }
  4047. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4048. struct drm_framebuffer *fb)
  4049. {
  4050. struct drm_encoder *drm_enc;
  4051. struct sde_hw_mixer_cfg mixer;
  4052. struct sde_rm_hw_iter lm_iter;
  4053. bool lm_valid = false;
  4054. if (!phys_enc || !phys_enc->parent) {
  4055. SDE_ERROR("invalid encoder\n");
  4056. return -EINVAL;
  4057. }
  4058. drm_enc = phys_enc->parent;
  4059. memset(&mixer, 0, sizeof(mixer));
  4060. /* reset associated CTL/LMs */
  4061. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4062. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4063. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4064. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4065. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4066. if (!hw_lm)
  4067. continue;
  4068. /* need to flush LM to remove it */
  4069. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4070. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4071. phys_enc->hw_ctl,
  4072. hw_lm->idx, 1);
  4073. if (fb) {
  4074. /* assume a single LM if targeting a frame buffer */
  4075. if (lm_valid)
  4076. continue;
  4077. mixer.out_height = fb->height;
  4078. mixer.out_width = fb->width;
  4079. if (hw_lm->ops.setup_mixer_out)
  4080. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4081. }
  4082. lm_valid = true;
  4083. /* only enable border color on LM */
  4084. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4085. phys_enc->hw_ctl->ops.setup_blendstage(
  4086. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4087. }
  4088. if (!lm_valid) {
  4089. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4090. return -EFAULT;
  4091. }
  4092. return 0;
  4093. }
  4094. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4095. {
  4096. struct sde_encoder_virt *sde_enc;
  4097. struct sde_encoder_phys *phys;
  4098. int i;
  4099. struct sde_hw_ctl *ctl;
  4100. if (!drm_enc) {
  4101. SDE_ERROR("invalid encoder\n");
  4102. return;
  4103. }
  4104. sde_enc = to_sde_encoder_virt(drm_enc);
  4105. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4106. phys = sde_enc->phys_encs[i];
  4107. if (phys && phys->ops.prepare_commit)
  4108. phys->ops.prepare_commit(phys);
  4109. if (phys && phys->hw_ctl) {
  4110. ctl = phys->hw_ctl;
  4111. /*
  4112. * avoid clearing the pending flush during the first
  4113. * frame update after idle power collpase as the
  4114. * restore path would have updated the pending flush
  4115. */
  4116. if (!sde_enc->idle_pc_restore &&
  4117. ctl->ops.clear_pending_flush)
  4118. ctl->ops.clear_pending_flush(ctl);
  4119. }
  4120. }
  4121. }
  4122. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4123. bool enable, u32 frame_count)
  4124. {
  4125. if (!phys_enc)
  4126. return;
  4127. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4128. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4129. enable, frame_count);
  4130. }
  4131. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4132. bool nonblock, u32 *misr_value)
  4133. {
  4134. if (!phys_enc)
  4135. return -EINVAL;
  4136. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4137. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4138. nonblock, misr_value) : -ENOTSUPP;
  4139. }
  4140. #ifdef CONFIG_DEBUG_FS
  4141. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4142. {
  4143. struct sde_encoder_virt *sde_enc;
  4144. int i;
  4145. if (!s || !s->private)
  4146. return -EINVAL;
  4147. sde_enc = s->private;
  4148. mutex_lock(&sde_enc->enc_lock);
  4149. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4150. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4151. if (!phys)
  4152. continue;
  4153. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4154. phys->intf_idx - INTF_0,
  4155. atomic_read(&phys->vsync_cnt),
  4156. atomic_read(&phys->underrun_cnt));
  4157. switch (phys->intf_mode) {
  4158. case INTF_MODE_VIDEO:
  4159. seq_puts(s, "mode: video\n");
  4160. break;
  4161. case INTF_MODE_CMD:
  4162. seq_puts(s, "mode: command\n");
  4163. break;
  4164. case INTF_MODE_WB_BLOCK:
  4165. seq_puts(s, "mode: wb block\n");
  4166. break;
  4167. case INTF_MODE_WB_LINE:
  4168. seq_puts(s, "mode: wb line\n");
  4169. break;
  4170. default:
  4171. seq_puts(s, "mode: ???\n");
  4172. break;
  4173. }
  4174. }
  4175. mutex_unlock(&sde_enc->enc_lock);
  4176. return 0;
  4177. }
  4178. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4179. struct file *file)
  4180. {
  4181. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4182. }
  4183. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4184. const char __user *user_buf, size_t count, loff_t *ppos)
  4185. {
  4186. struct sde_encoder_virt *sde_enc;
  4187. int rc;
  4188. char buf[MISR_BUFF_SIZE + 1];
  4189. size_t buff_copy;
  4190. u32 frame_count, enable;
  4191. struct msm_drm_private *priv = NULL;
  4192. struct sde_kms *sde_kms = NULL;
  4193. struct drm_encoder *drm_enc;
  4194. if (!file || !file->private_data)
  4195. return -EINVAL;
  4196. sde_enc = file->private_data;
  4197. priv = sde_enc->base.dev->dev_private;
  4198. if (!sde_enc || !priv || !priv->kms)
  4199. return -EINVAL;
  4200. sde_kms = to_sde_kms(priv->kms);
  4201. drm_enc = &sde_enc->base;
  4202. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4203. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4204. return -ENOTSUPP;
  4205. }
  4206. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4207. if (copy_from_user(buf, user_buf, buff_copy))
  4208. return -EINVAL;
  4209. buf[buff_copy] = 0; /* end of string */
  4210. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4211. return -EINVAL;
  4212. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4213. if (rc < 0)
  4214. return rc;
  4215. sde_enc->misr_enable = enable;
  4216. sde_enc->misr_frame_count = frame_count;
  4217. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4218. pm_runtime_put_sync(drm_enc->dev->dev);
  4219. return count;
  4220. }
  4221. static ssize_t _sde_encoder_misr_read(struct file *file,
  4222. char __user *user_buff, size_t count, loff_t *ppos)
  4223. {
  4224. struct sde_encoder_virt *sde_enc;
  4225. struct msm_drm_private *priv = NULL;
  4226. struct sde_kms *sde_kms = NULL;
  4227. struct drm_encoder *drm_enc;
  4228. int i = 0, len = 0;
  4229. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4230. int rc;
  4231. if (*ppos)
  4232. return 0;
  4233. if (!file || !file->private_data)
  4234. return -EINVAL;
  4235. sde_enc = file->private_data;
  4236. priv = sde_enc->base.dev->dev_private;
  4237. if (priv != NULL)
  4238. sde_kms = to_sde_kms(priv->kms);
  4239. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4240. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4241. return -ENOTSUPP;
  4242. }
  4243. drm_enc = &sde_enc->base;
  4244. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4245. if (rc < 0)
  4246. return rc;
  4247. if (!sde_enc->misr_enable) {
  4248. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4249. "disabled\n");
  4250. goto buff_check;
  4251. }
  4252. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4253. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4254. u32 misr_value = 0;
  4255. if (!phys || !phys->ops.collect_misr) {
  4256. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4257. "invalid\n");
  4258. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4259. continue;
  4260. }
  4261. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4262. if (rc) {
  4263. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4264. "invalid\n");
  4265. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4266. rc);
  4267. continue;
  4268. } else {
  4269. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4270. "Intf idx:%d\n",
  4271. phys->intf_idx - INTF_0);
  4272. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4273. "0x%x\n", misr_value);
  4274. }
  4275. }
  4276. buff_check:
  4277. if (count <= len) {
  4278. len = 0;
  4279. goto end;
  4280. }
  4281. if (copy_to_user(user_buff, buf, len)) {
  4282. len = -EFAULT;
  4283. goto end;
  4284. }
  4285. *ppos += len; /* increase offset */
  4286. end:
  4287. pm_runtime_put_sync(drm_enc->dev->dev);
  4288. return len;
  4289. }
  4290. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4291. {
  4292. struct sde_encoder_virt *sde_enc;
  4293. struct msm_drm_private *priv;
  4294. struct sde_kms *sde_kms;
  4295. int i;
  4296. static const struct file_operations debugfs_status_fops = {
  4297. .open = _sde_encoder_debugfs_status_open,
  4298. .read = seq_read,
  4299. .llseek = seq_lseek,
  4300. .release = single_release,
  4301. };
  4302. static const struct file_operations debugfs_misr_fops = {
  4303. .open = simple_open,
  4304. .read = _sde_encoder_misr_read,
  4305. .write = _sde_encoder_misr_setup,
  4306. };
  4307. char name[SDE_NAME_SIZE];
  4308. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4309. SDE_ERROR("invalid encoder or kms\n");
  4310. return -EINVAL;
  4311. }
  4312. sde_enc = to_sde_encoder_virt(drm_enc);
  4313. priv = drm_enc->dev->dev_private;
  4314. sde_kms = to_sde_kms(priv->kms);
  4315. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4316. /* create overall sub-directory for the encoder */
  4317. sde_enc->debugfs_root = debugfs_create_dir(name,
  4318. drm_enc->dev->primary->debugfs_root);
  4319. if (!sde_enc->debugfs_root)
  4320. return -ENOMEM;
  4321. /* don't error check these */
  4322. debugfs_create_file("status", 0400,
  4323. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4324. debugfs_create_file("misr_data", 0600,
  4325. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4326. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4327. &sde_enc->idle_pc_enabled);
  4328. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4329. &sde_enc->frame_trigger_mode);
  4330. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4331. if (sde_enc->phys_encs[i] &&
  4332. sde_enc->phys_encs[i]->ops.late_register)
  4333. sde_enc->phys_encs[i]->ops.late_register(
  4334. sde_enc->phys_encs[i],
  4335. sde_enc->debugfs_root);
  4336. return 0;
  4337. }
  4338. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4339. {
  4340. struct sde_encoder_virt *sde_enc;
  4341. if (!drm_enc)
  4342. return;
  4343. sde_enc = to_sde_encoder_virt(drm_enc);
  4344. debugfs_remove_recursive(sde_enc->debugfs_root);
  4345. }
  4346. #else
  4347. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4348. {
  4349. return 0;
  4350. }
  4351. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4352. {
  4353. }
  4354. #endif
  4355. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4356. {
  4357. return _sde_encoder_init_debugfs(encoder);
  4358. }
  4359. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4360. {
  4361. _sde_encoder_destroy_debugfs(encoder);
  4362. }
  4363. static int sde_encoder_virt_add_phys_encs(
  4364. struct msm_display_info *disp_info,
  4365. struct sde_encoder_virt *sde_enc,
  4366. struct sde_enc_phys_init_params *params)
  4367. {
  4368. struct sde_encoder_phys *enc = NULL;
  4369. u32 display_caps = disp_info->capabilities;
  4370. SDE_DEBUG_ENC(sde_enc, "\n");
  4371. /*
  4372. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4373. * in this function, check up-front.
  4374. */
  4375. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4376. ARRAY_SIZE(sde_enc->phys_encs)) {
  4377. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4378. sde_enc->num_phys_encs);
  4379. return -EINVAL;
  4380. }
  4381. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4382. enc = sde_encoder_phys_vid_init(params);
  4383. if (IS_ERR_OR_NULL(enc)) {
  4384. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4385. PTR_ERR(enc));
  4386. return !enc ? -EINVAL : PTR_ERR(enc);
  4387. }
  4388. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4389. }
  4390. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4391. enc = sde_encoder_phys_cmd_init(params);
  4392. if (IS_ERR_OR_NULL(enc)) {
  4393. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4394. PTR_ERR(enc));
  4395. return !enc ? -EINVAL : PTR_ERR(enc);
  4396. }
  4397. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4398. }
  4399. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4400. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4401. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4402. else
  4403. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4404. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4405. ++sde_enc->num_phys_encs;
  4406. return 0;
  4407. }
  4408. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4409. struct sde_enc_phys_init_params *params)
  4410. {
  4411. struct sde_encoder_phys *enc = NULL;
  4412. if (!sde_enc) {
  4413. SDE_ERROR("invalid encoder\n");
  4414. return -EINVAL;
  4415. }
  4416. SDE_DEBUG_ENC(sde_enc, "\n");
  4417. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4418. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4419. sde_enc->num_phys_encs);
  4420. return -EINVAL;
  4421. }
  4422. enc = sde_encoder_phys_wb_init(params);
  4423. if (IS_ERR_OR_NULL(enc)) {
  4424. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4425. PTR_ERR(enc));
  4426. return !enc ? -EINVAL : PTR_ERR(enc);
  4427. }
  4428. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4429. ++sde_enc->num_phys_encs;
  4430. return 0;
  4431. }
  4432. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4433. struct sde_kms *sde_kms,
  4434. struct msm_display_info *disp_info,
  4435. int *drm_enc_mode)
  4436. {
  4437. int ret = 0;
  4438. int i = 0;
  4439. enum sde_intf_type intf_type;
  4440. struct sde_encoder_virt_ops parent_ops = {
  4441. sde_encoder_vblank_callback,
  4442. sde_encoder_underrun_callback,
  4443. sde_encoder_frame_done_callback,
  4444. sde_encoder_get_qsync_fps_callback,
  4445. };
  4446. struct sde_enc_phys_init_params phys_params;
  4447. if (!sde_enc || !sde_kms) {
  4448. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4449. !sde_enc, !sde_kms);
  4450. return -EINVAL;
  4451. }
  4452. memset(&phys_params, 0, sizeof(phys_params));
  4453. phys_params.sde_kms = sde_kms;
  4454. phys_params.parent = &sde_enc->base;
  4455. phys_params.parent_ops = parent_ops;
  4456. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4457. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4458. SDE_DEBUG("\n");
  4459. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4460. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4461. intf_type = INTF_DSI;
  4462. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4463. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4464. intf_type = INTF_HDMI;
  4465. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4466. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4467. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4468. else
  4469. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4470. intf_type = INTF_DP;
  4471. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4472. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4473. intf_type = INTF_WB;
  4474. } else {
  4475. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4476. return -EINVAL;
  4477. }
  4478. WARN_ON(disp_info->num_of_h_tiles < 1);
  4479. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4480. sde_enc->te_source = disp_info->te_source;
  4481. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4482. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4483. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4484. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4485. mutex_lock(&sde_enc->enc_lock);
  4486. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4487. /*
  4488. * Left-most tile is at index 0, content is controller id
  4489. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4490. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4491. */
  4492. u32 controller_id = disp_info->h_tile_instance[i];
  4493. if (disp_info->num_of_h_tiles > 1) {
  4494. if (i == 0)
  4495. phys_params.split_role = ENC_ROLE_MASTER;
  4496. else
  4497. phys_params.split_role = ENC_ROLE_SLAVE;
  4498. } else {
  4499. phys_params.split_role = ENC_ROLE_SOLO;
  4500. }
  4501. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4502. i, controller_id, phys_params.split_role);
  4503. if (sde_enc->ops.phys_init) {
  4504. struct sde_encoder_phys *enc;
  4505. enc = sde_enc->ops.phys_init(intf_type,
  4506. controller_id,
  4507. &phys_params);
  4508. if (enc) {
  4509. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4510. enc;
  4511. ++sde_enc->num_phys_encs;
  4512. } else
  4513. SDE_ERROR_ENC(sde_enc,
  4514. "failed to add phys encs\n");
  4515. continue;
  4516. }
  4517. if (intf_type == INTF_WB) {
  4518. phys_params.intf_idx = INTF_MAX;
  4519. phys_params.wb_idx = sde_encoder_get_wb(
  4520. sde_kms->catalog,
  4521. intf_type, controller_id);
  4522. if (phys_params.wb_idx == WB_MAX) {
  4523. SDE_ERROR_ENC(sde_enc,
  4524. "could not get wb: type %d, id %d\n",
  4525. intf_type, controller_id);
  4526. ret = -EINVAL;
  4527. }
  4528. } else {
  4529. phys_params.wb_idx = WB_MAX;
  4530. phys_params.intf_idx = sde_encoder_get_intf(
  4531. sde_kms->catalog, intf_type,
  4532. controller_id);
  4533. if (phys_params.intf_idx == INTF_MAX) {
  4534. SDE_ERROR_ENC(sde_enc,
  4535. "could not get wb: type %d, id %d\n",
  4536. intf_type, controller_id);
  4537. ret = -EINVAL;
  4538. }
  4539. }
  4540. if (!ret) {
  4541. if (intf_type == INTF_WB)
  4542. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4543. &phys_params);
  4544. else
  4545. ret = sde_encoder_virt_add_phys_encs(
  4546. disp_info,
  4547. sde_enc,
  4548. &phys_params);
  4549. if (ret)
  4550. SDE_ERROR_ENC(sde_enc,
  4551. "failed to add phys encs\n");
  4552. }
  4553. }
  4554. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4555. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4556. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4557. if (vid_phys) {
  4558. atomic_set(&vid_phys->vsync_cnt, 0);
  4559. atomic_set(&vid_phys->underrun_cnt, 0);
  4560. }
  4561. if (cmd_phys) {
  4562. atomic_set(&cmd_phys->vsync_cnt, 0);
  4563. atomic_set(&cmd_phys->underrun_cnt, 0);
  4564. }
  4565. }
  4566. mutex_unlock(&sde_enc->enc_lock);
  4567. return ret;
  4568. }
  4569. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4570. .mode_set = sde_encoder_virt_mode_set,
  4571. .disable = sde_encoder_virt_disable,
  4572. .enable = sde_encoder_virt_enable,
  4573. .atomic_check = sde_encoder_virt_atomic_check,
  4574. };
  4575. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4576. .destroy = sde_encoder_destroy,
  4577. .late_register = sde_encoder_late_register,
  4578. .early_unregister = sde_encoder_early_unregister,
  4579. };
  4580. struct drm_encoder *sde_encoder_init_with_ops(
  4581. struct drm_device *dev,
  4582. struct msm_display_info *disp_info,
  4583. const struct sde_encoder_ops *ops)
  4584. {
  4585. struct msm_drm_private *priv = dev->dev_private;
  4586. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4587. struct drm_encoder *drm_enc = NULL;
  4588. struct sde_encoder_virt *sde_enc = NULL;
  4589. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4590. char name[SDE_NAME_SIZE];
  4591. int ret = 0, i, intf_index = INTF_MAX;
  4592. struct sde_encoder_phys *phys = NULL;
  4593. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4594. if (!sde_enc) {
  4595. ret = -ENOMEM;
  4596. goto fail;
  4597. }
  4598. if (ops)
  4599. sde_enc->ops = *ops;
  4600. mutex_init(&sde_enc->enc_lock);
  4601. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4602. &drm_enc_mode);
  4603. if (ret)
  4604. goto fail;
  4605. sde_enc->cur_master = NULL;
  4606. spin_lock_init(&sde_enc->enc_spinlock);
  4607. mutex_init(&sde_enc->vblank_ctl_lock);
  4608. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4609. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4610. drm_enc = &sde_enc->base;
  4611. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4612. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4613. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4614. timer_setup(&sde_enc->vsync_event_timer,
  4615. sde_encoder_vsync_event_handler, 0);
  4616. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4617. phys = sde_enc->phys_encs[i];
  4618. if (!phys)
  4619. continue;
  4620. if (phys->ops.is_master && phys->ops.is_master(phys))
  4621. intf_index = phys->intf_idx - INTF_0;
  4622. }
  4623. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4624. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4625. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4626. SDE_RSC_PRIMARY_DISP_CLIENT :
  4627. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4628. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4629. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4630. PTR_ERR(sde_enc->rsc_client));
  4631. sde_enc->rsc_client = NULL;
  4632. }
  4633. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4634. ret = _sde_encoder_input_handler(sde_enc);
  4635. if (ret)
  4636. SDE_ERROR(
  4637. "input handler registration failed, rc = %d\n", ret);
  4638. }
  4639. mutex_init(&sde_enc->rc_lock);
  4640. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4641. sde_encoder_off_work);
  4642. sde_enc->vblank_enabled = false;
  4643. sde_enc->qdss_status = false;
  4644. kthread_init_work(&sde_enc->vsync_event_work,
  4645. sde_encoder_vsync_event_work_handler);
  4646. kthread_init_work(&sde_enc->input_event_work,
  4647. sde_encoder_input_event_work_handler);
  4648. kthread_init_work(&sde_enc->esd_trigger_work,
  4649. sde_encoder_esd_trigger_work_handler);
  4650. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4651. SDE_DEBUG_ENC(sde_enc, "created\n");
  4652. return drm_enc;
  4653. fail:
  4654. SDE_ERROR("failed to create encoder\n");
  4655. if (drm_enc)
  4656. sde_encoder_destroy(drm_enc);
  4657. return ERR_PTR(ret);
  4658. }
  4659. struct drm_encoder *sde_encoder_init(
  4660. struct drm_device *dev,
  4661. struct msm_display_info *disp_info)
  4662. {
  4663. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4664. }
  4665. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4666. enum msm_event_wait event)
  4667. {
  4668. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4669. struct sde_encoder_virt *sde_enc = NULL;
  4670. int i, ret = 0;
  4671. char atrace_buf[32];
  4672. if (!drm_enc) {
  4673. SDE_ERROR("invalid encoder\n");
  4674. return -EINVAL;
  4675. }
  4676. sde_enc = to_sde_encoder_virt(drm_enc);
  4677. SDE_DEBUG_ENC(sde_enc, "\n");
  4678. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4679. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4680. switch (event) {
  4681. case MSM_ENC_COMMIT_DONE:
  4682. fn_wait = phys->ops.wait_for_commit_done;
  4683. break;
  4684. case MSM_ENC_TX_COMPLETE:
  4685. fn_wait = phys->ops.wait_for_tx_complete;
  4686. break;
  4687. case MSM_ENC_VBLANK:
  4688. fn_wait = phys->ops.wait_for_vblank;
  4689. break;
  4690. case MSM_ENC_ACTIVE_REGION:
  4691. fn_wait = phys->ops.wait_for_active;
  4692. break;
  4693. default:
  4694. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4695. event);
  4696. return -EINVAL;
  4697. }
  4698. if (phys && fn_wait) {
  4699. snprintf(atrace_buf, sizeof(atrace_buf),
  4700. "wait_completion_event_%d", event);
  4701. SDE_ATRACE_BEGIN(atrace_buf);
  4702. ret = fn_wait(phys);
  4703. SDE_ATRACE_END(atrace_buf);
  4704. if (ret)
  4705. return ret;
  4706. }
  4707. }
  4708. return ret;
  4709. }
  4710. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4711. {
  4712. struct sde_encoder_virt *sde_enc;
  4713. if (!drm_enc) {
  4714. SDE_ERROR("invalid encoder\n");
  4715. return 0;
  4716. }
  4717. sde_enc = to_sde_encoder_virt(drm_enc);
  4718. return sde_enc->mode_info.frame_rate;
  4719. }
  4720. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4721. {
  4722. struct sde_encoder_virt *sde_enc = NULL;
  4723. int i;
  4724. if (!encoder) {
  4725. SDE_ERROR("invalid encoder\n");
  4726. return INTF_MODE_NONE;
  4727. }
  4728. sde_enc = to_sde_encoder_virt(encoder);
  4729. if (sde_enc->cur_master)
  4730. return sde_enc->cur_master->intf_mode;
  4731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4733. if (phys)
  4734. return phys->intf_mode;
  4735. }
  4736. return INTF_MODE_NONE;
  4737. }
  4738. static void _sde_encoder_cache_hw_res_cont_splash(
  4739. struct drm_encoder *encoder,
  4740. struct sde_kms *sde_kms)
  4741. {
  4742. int i, idx;
  4743. struct sde_encoder_virt *sde_enc;
  4744. struct sde_encoder_phys *phys_enc;
  4745. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4746. sde_enc = to_sde_encoder_virt(encoder);
  4747. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4748. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4749. sde_enc->hw_pp[i] = NULL;
  4750. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4751. break;
  4752. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4753. }
  4754. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4755. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4756. sde_enc->hw_dsc[i] = NULL;
  4757. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4758. break;
  4759. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4760. }
  4761. /*
  4762. * If we have multiple phys encoders with one controller, make
  4763. * sure to populate the controller pointer in both phys encoders.
  4764. */
  4765. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4766. phys_enc = sde_enc->phys_encs[idx];
  4767. phys_enc->hw_ctl = NULL;
  4768. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4769. SDE_HW_BLK_CTL);
  4770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4771. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4772. phys_enc->hw_ctl =
  4773. (struct sde_hw_ctl *) ctl_iter.hw;
  4774. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4775. phys_enc->intf_idx, phys_enc->hw_ctl);
  4776. }
  4777. }
  4778. }
  4779. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4781. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4782. phys->hw_intf = NULL;
  4783. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4784. break;
  4785. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4786. }
  4787. }
  4788. /**
  4789. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4790. * device bootup when cont_splash is enabled
  4791. * @drm_enc: Pointer to drm encoder structure
  4792. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4793. * @enable: boolean indicates enable or displae state of splash
  4794. * @Return: true if successful in updating the encoder structure
  4795. */
  4796. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4797. struct sde_splash_display *splash_display, bool enable)
  4798. {
  4799. struct sde_encoder_virt *sde_enc;
  4800. struct msm_drm_private *priv;
  4801. struct sde_kms *sde_kms;
  4802. struct drm_connector *conn = NULL;
  4803. struct sde_connector *sde_conn = NULL;
  4804. struct sde_connector_state *sde_conn_state = NULL;
  4805. struct drm_display_mode *drm_mode = NULL;
  4806. struct sde_encoder_phys *phys_enc;
  4807. int ret = 0, i;
  4808. if (!encoder) {
  4809. SDE_ERROR("invalid drm enc\n");
  4810. return -EINVAL;
  4811. }
  4812. if (!encoder->dev || !encoder->dev->dev_private) {
  4813. SDE_ERROR("drm device invalid\n");
  4814. return -EINVAL;
  4815. }
  4816. priv = encoder->dev->dev_private;
  4817. if (!priv->kms) {
  4818. SDE_ERROR("invalid kms\n");
  4819. return -EINVAL;
  4820. }
  4821. sde_kms = to_sde_kms(priv->kms);
  4822. sde_enc = to_sde_encoder_virt(encoder);
  4823. if (!priv->num_connectors) {
  4824. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4825. return -EINVAL;
  4826. }
  4827. SDE_DEBUG_ENC(sde_enc,
  4828. "num of connectors: %d\n", priv->num_connectors);
  4829. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4830. if (!enable) {
  4831. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4832. phys_enc = sde_enc->phys_encs[i];
  4833. if (phys_enc)
  4834. phys_enc->cont_splash_enabled = false;
  4835. }
  4836. return ret;
  4837. }
  4838. if (!splash_display) {
  4839. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4840. return -EINVAL;
  4841. }
  4842. for (i = 0; i < priv->num_connectors; i++) {
  4843. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4844. priv->connectors[i]->base.id);
  4845. sde_conn = to_sde_connector(priv->connectors[i]);
  4846. if (!sde_conn->encoder) {
  4847. SDE_DEBUG_ENC(sde_enc,
  4848. "encoder not attached to connector\n");
  4849. continue;
  4850. }
  4851. if (sde_conn->encoder->base.id
  4852. == encoder->base.id) {
  4853. conn = (priv->connectors[i]);
  4854. break;
  4855. }
  4856. }
  4857. if (!conn || !conn->state) {
  4858. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4859. return -EINVAL;
  4860. }
  4861. sde_conn_state = to_sde_connector_state(conn->state);
  4862. if (!sde_conn->ops.get_mode_info) {
  4863. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4864. return -EINVAL;
  4865. }
  4866. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4867. &encoder->crtc->state->adjusted_mode,
  4868. &sde_conn_state->mode_info,
  4869. sde_kms->catalog->max_mixer_width,
  4870. sde_conn->display);
  4871. if (ret) {
  4872. SDE_ERROR_ENC(sde_enc,
  4873. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4874. return ret;
  4875. }
  4876. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4877. conn->state, false);
  4878. if (ret) {
  4879. SDE_ERROR_ENC(sde_enc,
  4880. "failed to reserve hw resources, %d\n", ret);
  4881. return ret;
  4882. }
  4883. if (sde_conn->encoder) {
  4884. conn->state->best_encoder = sde_conn->encoder;
  4885. SDE_DEBUG_ENC(sde_enc,
  4886. "configured cstate->best_encoder to ID = %d\n",
  4887. conn->state->best_encoder->base.id);
  4888. } else {
  4889. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4890. conn->base.id);
  4891. }
  4892. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4893. sde_connector_get_topology_name(conn));
  4894. drm_mode = &encoder->crtc->state->adjusted_mode;
  4895. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4896. drm_mode->hdisplay, drm_mode->vdisplay);
  4897. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4898. if (encoder->bridge) {
  4899. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4900. /*
  4901. * For cont-splash use case, we update the mode
  4902. * configurations manually. This will skip the
  4903. * usually mode set call when actual frame is
  4904. * pushed from framework. The bridge needs to
  4905. * be updated with the current drm mode by
  4906. * calling the bridge mode set ops.
  4907. */
  4908. if (encoder->bridge->funcs) {
  4909. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4910. encoder->bridge->funcs->mode_set(encoder->bridge,
  4911. drm_mode, drm_mode);
  4912. }
  4913. } else {
  4914. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4915. }
  4916. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4917. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4918. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4919. if (!phys) {
  4920. SDE_ERROR_ENC(sde_enc,
  4921. "phys encoders not initialized\n");
  4922. return -EINVAL;
  4923. }
  4924. /* update connector for master and slave phys encoders */
  4925. phys->connector = conn;
  4926. phys->cont_splash_enabled = true;
  4927. phys->hw_pp = sde_enc->hw_pp[i];
  4928. if (phys->ops.cont_splash_mode_set)
  4929. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4930. if (phys->ops.is_master && phys->ops.is_master(phys))
  4931. sde_enc->cur_master = phys;
  4932. }
  4933. return ret;
  4934. }
  4935. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4936. bool skip_pre_kickoff)
  4937. {
  4938. struct msm_drm_thread *event_thread = NULL;
  4939. struct msm_drm_private *priv = NULL;
  4940. struct sde_encoder_virt *sde_enc = NULL;
  4941. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4942. SDE_ERROR("invalid parameters\n");
  4943. return -EINVAL;
  4944. }
  4945. priv = enc->dev->dev_private;
  4946. sde_enc = to_sde_encoder_virt(enc);
  4947. if (!sde_enc->crtc || (sde_enc->crtc->index
  4948. >= ARRAY_SIZE(priv->event_thread))) {
  4949. SDE_DEBUG_ENC(sde_enc,
  4950. "invalid cached CRTC: %d or crtc index: %d\n",
  4951. sde_enc->crtc == NULL,
  4952. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4953. return -EINVAL;
  4954. }
  4955. SDE_EVT32_VERBOSE(DRMID(enc));
  4956. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4957. if (!skip_pre_kickoff) {
  4958. kthread_queue_work(&event_thread->worker,
  4959. &sde_enc->esd_trigger_work);
  4960. kthread_flush_work(&sde_enc->esd_trigger_work);
  4961. }
  4962. /**
  4963. * panel may stop generating te signal (vsync) during esd failure. rsc
  4964. * hardware may hang without vsync. Avoid rsc hang by generating the
  4965. * vsync from watchdog timer instead of panel.
  4966. */
  4967. _sde_encoder_switch_to_watchdog_vsync(enc);
  4968. if (!skip_pre_kickoff)
  4969. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4970. return 0;
  4971. }
  4972. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4973. {
  4974. struct sde_encoder_virt *sde_enc;
  4975. if (!encoder) {
  4976. SDE_ERROR("invalid drm enc\n");
  4977. return false;
  4978. }
  4979. sde_enc = to_sde_encoder_virt(encoder);
  4980. return sde_enc->recovery_events_enabled;
  4981. }
  4982. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4983. bool enabled)
  4984. {
  4985. struct sde_encoder_virt *sde_enc;
  4986. if (!encoder) {
  4987. SDE_ERROR("invalid drm enc\n");
  4988. return;
  4989. }
  4990. sde_enc = to_sde_encoder_virt(encoder);
  4991. sde_enc->recovery_events_enabled = enabled;
  4992. }