dsi_display.c 218 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. #define SEC_PANEL_NAME_MAX_LEN 256
  31. u8 dbgfs_tx_cmd_buf[SZ_4K];
  32. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  33. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  34. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  35. {.boot_param = dsi_display_primary},
  36. {.boot_param = dsi_display_secondary},
  37. };
  38. static void dsi_display_panel_id_notification(struct dsi_display *display);
  39. static const struct of_device_id dsi_display_dt_match[] = {
  40. {.compatible = "qcom,dsi-display"},
  41. {}
  42. };
  43. bool is_skip_op_required(struct dsi_display *display)
  44. {
  45. if (!display)
  46. return false;
  47. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  48. }
  49. static bool is_sim_panel(struct dsi_display *display)
  50. {
  51. if (!display || !display->panel)
  52. return false;
  53. return display->panel->te_using_watchdog_timer;
  54. }
  55. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  56. u32 mask, bool enable)
  57. {
  58. int i;
  59. struct dsi_display_ctrl *ctrl;
  60. if (!display)
  61. return;
  62. display_for_each_ctrl(i, display) {
  63. ctrl = &display->ctrl[i];
  64. if ((!ctrl) || (!ctrl->ctrl))
  65. continue;
  66. mutex_lock(&ctrl->ctrl->ctrl_lock);
  67. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  68. mutex_unlock(&ctrl->ctrl->ctrl_lock);
  69. }
  70. }
  71. static int dsi_display_config_clk_gating(struct dsi_display *display,
  72. bool enable)
  73. {
  74. int rc = 0, i = 0;
  75. struct dsi_display_ctrl *mctrl, *ctrl;
  76. enum dsi_clk_gate_type clk_selection;
  77. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  78. if (!display) {
  79. DSI_ERR("Invalid params\n");
  80. return -EINVAL;
  81. }
  82. if (display->panel->host_config.force_hs_clk_lane) {
  83. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  84. return 0;
  85. }
  86. mctrl = &display->ctrl[display->clk_master_idx];
  87. if (!mctrl) {
  88. DSI_ERR("Invalid controller\n");
  89. return -EINVAL;
  90. }
  91. clk_selection = display->clk_gating_config;
  92. if (!enable) {
  93. /* for disable path, make sure to disable all clk gating */
  94. clk_selection = DSI_CLK_ALL;
  95. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  96. /* Default selection, no overrides */
  97. clk_selection = default_clk_select;
  98. } else if (clk_selection == DSI_CLK_NONE) {
  99. clk_selection = 0;
  100. }
  101. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  102. enable ? "Enabling" : "Disabling",
  103. clk_selection & BYTE_CLK ? "yes" : "no",
  104. clk_selection & PIXEL_CLK ? "yes" : "no",
  105. clk_selection & DSI_PHY ? "yes" : "no");
  106. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  107. if (rc) {
  108. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  109. display->name, enable ? "enable" : "disable",
  110. clk_selection, rc);
  111. return rc;
  112. }
  113. display_for_each_ctrl(i, display) {
  114. ctrl = &display->ctrl[i];
  115. if (!ctrl->ctrl || (ctrl == mctrl))
  116. continue;
  117. /**
  118. * In Split DSI usecase we should not enable clock gating on
  119. * DSI PHY1 to ensure no display atrifacts are seen.
  120. */
  121. clk_selection &= ~DSI_PHY;
  122. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  123. clk_selection);
  124. if (rc) {
  125. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  126. display->name, enable ? "enable" : "disable",
  127. clk_selection, rc);
  128. return rc;
  129. }
  130. }
  131. return 0;
  132. }
  133. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  134. bool enable)
  135. {
  136. int i;
  137. struct dsi_display_ctrl *ctrl;
  138. if (!display)
  139. return;
  140. display_for_each_ctrl(i, display) {
  141. ctrl = &display->ctrl[i];
  142. if (!ctrl)
  143. continue;
  144. ctrl->ctrl->esd_check_underway = enable;
  145. }
  146. }
  147. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  148. {
  149. int i;
  150. struct dsi_display_ctrl *ctrl;
  151. if (!display)
  152. return;
  153. display_for_each_ctrl(i, display) {
  154. ctrl = &display->ctrl[i];
  155. if (!ctrl)
  156. continue;
  157. dsi_ctrl_irq_update(ctrl->ctrl, en);
  158. }
  159. }
  160. void dsi_rect_intersect(const struct dsi_rect *r1,
  161. const struct dsi_rect *r2,
  162. struct dsi_rect *result)
  163. {
  164. int l, t, r, b;
  165. if (!r1 || !r2 || !result)
  166. return;
  167. l = max(r1->x, r2->x);
  168. t = max(r1->y, r2->y);
  169. r = min((r1->x + r1->w), (r2->x + r2->w));
  170. b = min((r1->y + r1->h), (r2->y + r2->h));
  171. if (r <= l || b <= t) {
  172. memset(result, 0, sizeof(*result));
  173. } else {
  174. result->x = l;
  175. result->y = t;
  176. result->w = r - l;
  177. result->h = b - t;
  178. }
  179. }
  180. int dsi_display_set_backlight(struct drm_connector *connector,
  181. void *display, u32 bl_lvl)
  182. {
  183. struct dsi_display *dsi_display = display;
  184. struct dsi_panel *panel;
  185. u32 bl_scale, bl_scale_sv;
  186. u64 bl_temp;
  187. int rc = 0;
  188. if (dsi_display == NULL || dsi_display->panel == NULL)
  189. return -EINVAL;
  190. panel = dsi_display->panel;
  191. mutex_lock(&panel->panel_lock);
  192. if (!dsi_panel_initialized(panel)) {
  193. rc = -EINVAL;
  194. goto error;
  195. }
  196. panel->bl_config.bl_level = bl_lvl;
  197. /* scale backlight */
  198. bl_scale = panel->bl_config.bl_scale;
  199. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  200. bl_scale_sv = panel->bl_config.bl_scale_sv;
  201. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  202. /* use bl_temp as index of dimming bl lut to find the dimming panel backlight */
  203. if (bl_temp != 0 && panel->bl_config.dimming_bl_lut &&
  204. bl_temp < panel->bl_config.dimming_bl_lut->length) {
  205. DSI_DEBUG("before dimming bl_temp = %u, after dimming bl_temp = %lu\n",
  206. bl_temp, panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp]);
  207. bl_temp = panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp];
  208. }
  209. if (bl_temp > panel->bl_config.bl_max_level)
  210. bl_temp = panel->bl_config.bl_max_level;
  211. if (bl_temp && (bl_temp < panel->bl_config.bl_min_level))
  212. bl_temp = panel->bl_config.bl_min_level;
  213. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  214. bl_scale, bl_scale_sv, (u32)bl_temp);
  215. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  216. if (rc)
  217. DSI_ERR("unable to set backlight\n");
  218. error:
  219. mutex_unlock(&panel->panel_lock);
  220. return rc;
  221. }
  222. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  223. {
  224. int rc = 0;
  225. int i;
  226. struct dsi_display_ctrl *m_ctrl, *ctrl;
  227. bool skip_op = display->trusted_vm_env;
  228. m_ctrl = &display->ctrl[display->cmd_master_idx];
  229. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  230. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  231. DSI_CTRL_ENGINE_ON, skip_op);
  232. if (rc) {
  233. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  234. display->name, skip_op, rc);
  235. goto done;
  236. }
  237. display_for_each_ctrl(i, display) {
  238. ctrl = &display->ctrl[i];
  239. if (!ctrl->ctrl || (ctrl == m_ctrl))
  240. continue;
  241. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  242. DSI_CTRL_ENGINE_ON, skip_op);
  243. if (rc) {
  244. DSI_ERR(
  245. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  246. display->name, skip_op, rc);
  247. goto error_disable_master;
  248. }
  249. }
  250. goto done;
  251. error_disable_master:
  252. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  253. DSI_CTRL_ENGINE_OFF, skip_op);
  254. done:
  255. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  256. return rc;
  257. }
  258. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  259. {
  260. int rc = 0;
  261. int i;
  262. struct dsi_display_ctrl *m_ctrl, *ctrl;
  263. bool skip_op = display->trusted_vm_env;
  264. m_ctrl = &display->ctrl[display->cmd_master_idx];
  265. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  266. display_for_each_ctrl(i, display) {
  267. ctrl = &display->ctrl[i];
  268. if (!ctrl->ctrl || (ctrl == m_ctrl))
  269. continue;
  270. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  271. DSI_CTRL_ENGINE_OFF, skip_op);
  272. if (rc)
  273. DSI_ERR(
  274. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  275. display->name, skip_op, rc);
  276. }
  277. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  278. DSI_CTRL_ENGINE_OFF, skip_op);
  279. if (rc)
  280. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  281. display->name, skip_op, rc);
  282. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  283. return rc;
  284. }
  285. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  286. {
  287. struct dsi_display *display;
  288. struct dsi_display_ctrl *display_ctrl;
  289. int rc, cnt;
  290. if (!cb_data) {
  291. DSI_ERR("aspace cb called with invalid cb_data\n");
  292. return;
  293. }
  294. display = (struct dsi_display *)cb_data;
  295. /*
  296. * acquire panel_lock to make sure no commands are in-progress
  297. * while detaching the non-secure context banks
  298. */
  299. dsi_panel_acquire_panel_lock(display->panel);
  300. if (is_detach) {
  301. /* invalidate the stored iova */
  302. display->cmd_buffer_iova = 0;
  303. /* return the virtual address mapping */
  304. msm_gem_put_vaddr(display->tx_cmd_buf);
  305. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  306. } else {
  307. rc = msm_gem_get_iova(display->tx_cmd_buf,
  308. display->aspace, &(display->cmd_buffer_iova));
  309. if (rc) {
  310. DSI_ERR("failed to get the iova rc %d\n", rc);
  311. goto end;
  312. }
  313. display->vaddr =
  314. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  315. if (IS_ERR_OR_NULL(display->vaddr)) {
  316. DSI_ERR("failed to get va rc %d\n", rc);
  317. goto end;
  318. }
  319. }
  320. display_for_each_ctrl(cnt, display) {
  321. display_ctrl = &display->ctrl[cnt];
  322. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  323. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  324. display_ctrl->ctrl->vaddr = display->vaddr;
  325. display_ctrl->ctrl->secure_mode = is_detach;
  326. }
  327. end:
  328. /* release panel_lock */
  329. dsi_panel_release_panel_lock(display->panel);
  330. }
  331. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  332. {
  333. struct dsi_display *display = (struct dsi_display *)data;
  334. /*
  335. * This irq handler is used for sole purpose of identifying
  336. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  337. * in case of display not being initialized yet
  338. */
  339. if (!display)
  340. return IRQ_HANDLED;
  341. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  342. complete_all(&display->esd_te_gate);
  343. return IRQ_HANDLED;
  344. }
  345. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  346. bool enable)
  347. {
  348. if (!display) {
  349. DSI_ERR("Invalid params\n");
  350. return;
  351. }
  352. /* Handle unbalanced irq enable/disable calls */
  353. if (enable && !display->is_te_irq_enabled) {
  354. enable_irq(gpio_to_irq(display->disp_te_gpio));
  355. display->is_te_irq_enabled = true;
  356. } else if (!enable && display->is_te_irq_enabled) {
  357. disable_irq(gpio_to_irq(display->disp_te_gpio));
  358. display->is_te_irq_enabled = false;
  359. }
  360. }
  361. static void dsi_display_register_te_irq(struct dsi_display *display)
  362. {
  363. int rc = 0;
  364. struct platform_device *pdev;
  365. struct device *dev;
  366. unsigned int te_irq;
  367. pdev = display->pdev;
  368. if (!pdev) {
  369. DSI_ERR("invalid platform device\n");
  370. return;
  371. }
  372. dev = &pdev->dev;
  373. if (!dev) {
  374. DSI_ERR("invalid device\n");
  375. return;
  376. }
  377. if (display->trusted_vm_env) {
  378. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  379. return;
  380. }
  381. if (!gpio_is_valid(display->disp_te_gpio)) {
  382. rc = -EINVAL;
  383. goto error;
  384. }
  385. init_completion(&display->esd_te_gate);
  386. te_irq = gpio_to_irq(display->disp_te_gpio);
  387. /* Avoid deferred spurious irqs with disable_irq() */
  388. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  389. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  390. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  391. "TE_GPIO", display);
  392. if (rc) {
  393. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  394. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  395. goto error;
  396. }
  397. disable_irq(te_irq);
  398. display->is_te_irq_enabled = false;
  399. return;
  400. error:
  401. /* disable the TE based ESD check */
  402. DSI_WARN("Unable to register for TE IRQ\n");
  403. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  404. display->panel->esd_config.esd_enabled = false;
  405. }
  406. /* Allocate memory for cmd dma tx buffer */
  407. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  408. {
  409. int rc = 0, cnt = 0;
  410. struct dsi_display_ctrl *display_ctrl;
  411. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  412. SZ_4K,
  413. MSM_BO_UNCACHED);
  414. if ((display->tx_cmd_buf) == NULL) {
  415. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  416. rc = -ENOMEM;
  417. goto error;
  418. }
  419. display->cmd_buffer_size = SZ_4K;
  420. display->aspace = msm_gem_smmu_address_space_get(
  421. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  422. if (PTR_ERR(display->aspace) == -ENODEV) {
  423. display->aspace = NULL;
  424. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  425. } else if (IS_ERR_OR_NULL(display->aspace)) {
  426. rc = PTR_ERR(display->aspace);
  427. display->aspace = NULL;
  428. DSI_ERR("failed to get aspace %d\n", rc);
  429. goto free_gem;
  430. } else if (display->aspace) {
  431. /* register to aspace */
  432. rc = msm_gem_address_space_register_cb(display->aspace,
  433. dsi_display_aspace_cb_locked, (void *)display);
  434. if (rc) {
  435. DSI_ERR("failed to register callback %d\n", rc);
  436. goto free_gem;
  437. }
  438. }
  439. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  440. &(display->cmd_buffer_iova));
  441. if (rc) {
  442. DSI_ERR("failed to get the iova rc %d\n", rc);
  443. goto free_aspace_cb;
  444. }
  445. display->vaddr =
  446. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  447. if (IS_ERR_OR_NULL(display->vaddr)) {
  448. DSI_ERR("failed to get va rc %d\n", rc);
  449. rc = -EINVAL;
  450. goto put_iova;
  451. }
  452. display_for_each_ctrl(cnt, display) {
  453. display_ctrl = &display->ctrl[cnt];
  454. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  455. display_ctrl->ctrl->cmd_buffer_iova =
  456. display->cmd_buffer_iova;
  457. display_ctrl->ctrl->vaddr = display->vaddr;
  458. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  459. }
  460. return rc;
  461. put_iova:
  462. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  463. free_aspace_cb:
  464. msm_gem_address_space_unregister_cb(display->aspace,
  465. dsi_display_aspace_cb_locked, display);
  466. free_gem:
  467. mutex_lock(&display->drm_dev->struct_mutex);
  468. msm_gem_free_object(display->tx_cmd_buf);
  469. mutex_unlock(&display->drm_dev->struct_mutex);
  470. error:
  471. return rc;
  472. }
  473. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  474. {
  475. int i, j = 0;
  476. int len = 0, *lenp;
  477. int group = 0, count = 0;
  478. struct drm_panel_esd_config *config;
  479. if (!panel)
  480. return false;
  481. config = &(panel->esd_config);
  482. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  483. count = config->status_cmd.count;
  484. for (i = 0; i < count; i++)
  485. len += lenp[i];
  486. for (j = 0; j < config->groups; ++j) {
  487. for (i = 0; i < len; ++i) {
  488. if (config->return_buf[i] !=
  489. config->status_value[group + i]) {
  490. DRM_ERROR("mismatch: 0x%x\n",
  491. config->return_buf[i]);
  492. break;
  493. }
  494. }
  495. if (i == len)
  496. return true;
  497. group += len;
  498. }
  499. return false;
  500. }
  501. static void dsi_display_parse_demura_data(struct dsi_display *display)
  502. {
  503. int rc = 0;
  504. display->panel_id = ~0x0;
  505. if (display->fw) {
  506. DSI_DEBUG("FW definition unsupported for Demura panel data\n");
  507. return;
  508. }
  509. rc = of_property_read_u64(display->pdev->dev.of_node,
  510. "qcom,demura-panel-id", &display->panel_id);
  511. if (rc) {
  512. DSI_DEBUG("No panel ID is present for this display\n");
  513. } else if (!display->panel_id) {
  514. DSI_DEBUG("Dummy panel ID node present for this display\n");
  515. display->panel_id = ~0x0;
  516. } else {
  517. DSI_DEBUG("panel id found: %lx\n", display->panel_id);
  518. }
  519. }
  520. static void dsi_display_parse_te_data(struct dsi_display *display)
  521. {
  522. struct platform_device *pdev;
  523. struct device *dev;
  524. int rc = 0;
  525. u32 val = 0;
  526. pdev = display->pdev;
  527. if (!pdev) {
  528. DSI_ERR("Invalid platform device\n");
  529. return;
  530. }
  531. dev = &pdev->dev;
  532. if (!dev) {
  533. DSI_ERR("Invalid platform device\n");
  534. return;
  535. }
  536. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  537. "qcom,platform-te-gpio", 0);
  538. if (display->fw)
  539. rc = dsi_parser_read_u32(display->parser_node,
  540. "qcom,panel-te-source", &val);
  541. else
  542. rc = of_property_read_u32(dev->of_node,
  543. "qcom,panel-te-source", &val);
  544. if (rc || (val > MAX_TE_SOURCE_ID)) {
  545. DSI_ERR("invalid vsync source selection\n");
  546. val = 0;
  547. }
  548. display->te_source = val;
  549. }
  550. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  551. struct dsi_cmd_desc *cmd)
  552. {
  553. struct dsi_display_ctrl *ctrl, *m_ctrl;
  554. struct mipi_dsi_msg *msg = &cmd->msg;
  555. u32 flags = 0;
  556. int i = 0;
  557. m_ctrl = &display->ctrl[display->clk_master_idx];
  558. display_for_each_ctrl(i, display) {
  559. ctrl = &display->ctrl[i];
  560. if (!ctrl->ctrl)
  561. continue;
  562. /*
  563. * Set cmd transfer mode flags.
  564. * 1) Default selection is CMD fetch from memory.
  565. * 2) In secure session override and use FIFO rather than
  566. * memory.
  567. * 3) If cmd_len is greater than FIFO size non embedded mode of
  568. * tx is used.
  569. */
  570. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  571. if (ctrl->ctrl->secure_mode) {
  572. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  573. flags |= DSI_CTRL_CMD_FIFO_STORE;
  574. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  575. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  576. }
  577. /* Set flags needed for broadcast. Read commands are always unicast */
  578. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  579. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  580. /*
  581. * Set flags for command scheduling.
  582. * 1) In video mode command DMA scheduling is default.
  583. * 2) In command mode command DMA scheduling depends on message
  584. * flag and TE needs to be running.
  585. */
  586. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  587. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  588. } else {
  589. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  590. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  591. if (!display->enabled)
  592. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  593. }
  594. /* Set flags for last command */
  595. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND) || (flags & DSI_CTRL_CMD_FIFO_STORE)
  596. || (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE))
  597. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  598. /*
  599. * Set flags for asynchronous wait.
  600. * Asynchronous wait is supported in the following scenarios
  601. * 1) queue_cmd_waits is set by connector and
  602. * - commands are not sent using DSI FIFO memory
  603. * - commands are not sent in non-embedded mode
  604. * - no explicit msg post_wait_ms is specified
  605. * - not a read command
  606. * 2) if async override msg flag is present
  607. */
  608. if (display->queue_cmd_waits)
  609. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  610. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  611. (cmd->post_wait_ms == 0) &&
  612. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  613. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  614. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  615. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  616. }
  617. cmd->ctrl_flags |= flags;
  618. }
  619. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  620. struct dsi_display *display)
  621. {
  622. int i, rc = 0, count = 0, start = 0, *lenp;
  623. struct drm_panel_esd_config *config;
  624. struct dsi_cmd_desc *cmds;
  625. struct dsi_panel *panel;
  626. u32 flags = 0;
  627. if (!display->panel || !ctrl || !ctrl->ctrl)
  628. return -EINVAL;
  629. panel = display->panel;
  630. /*
  631. * When DSI controller is not in initialized state, we do not want to
  632. * report a false ESD failure and hence we defer until next read
  633. * happen.
  634. */
  635. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  636. return 1;
  637. config = &(panel->esd_config);
  638. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  639. count = config->status_cmd.count;
  640. cmds = config->status_cmd.cmds;
  641. flags = DSI_CTRL_CMD_READ;
  642. for (i = 0; i < count; ++i) {
  643. memset(config->status_buf, 0x0, SZ_4K);
  644. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  645. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  646. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  647. cmds[i].msg.rx_buf = config->status_buf;
  648. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  649. cmds[i].ctrl_flags = flags;
  650. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  651. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, cmds[i].ctrl_flags);
  652. if (rc) {
  653. DSI_ERR("prepare for rx cmd transfer failed rc=%d\n", rc);
  654. return rc;
  655. }
  656. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  657. if (rc <= 0) {
  658. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  659. } else {
  660. memcpy(config->return_buf + start,
  661. config->status_buf, lenp[i]);
  662. start += lenp[i];
  663. }
  664. dsi_ctrl_transfer_unprepare(ctrl->ctrl, cmds[i].ctrl_flags);
  665. }
  666. return rc;
  667. }
  668. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  669. struct dsi_display *display)
  670. {
  671. int rc = 0;
  672. rc = dsi_display_read_status(ctrl, display);
  673. if (rc <= 0) {
  674. goto exit;
  675. } else {
  676. /*
  677. * panel status read successfully.
  678. * check for validity of the data read back.
  679. */
  680. rc = dsi_display_validate_reg_read(display->panel);
  681. if (!rc) {
  682. rc = -EINVAL;
  683. goto exit;
  684. }
  685. }
  686. exit:
  687. return rc;
  688. }
  689. static int dsi_display_status_reg_read(struct dsi_display *display)
  690. {
  691. int rc = 0, i;
  692. struct dsi_display_ctrl *m_ctrl, *ctrl;
  693. DSI_DEBUG(" ++\n");
  694. m_ctrl = &display->ctrl[display->cmd_master_idx];
  695. if (display->tx_cmd_buf == NULL) {
  696. rc = dsi_host_alloc_cmd_tx_buffer(display);
  697. if (rc) {
  698. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  699. goto done;
  700. }
  701. }
  702. rc = dsi_display_validate_status(m_ctrl, display);
  703. if (rc <= 0) {
  704. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  705. display->name, rc);
  706. goto done;
  707. }
  708. if (!display->panel->sync_broadcast_en)
  709. goto done;
  710. display_for_each_ctrl(i, display) {
  711. ctrl = &display->ctrl[i];
  712. if (ctrl == m_ctrl)
  713. continue;
  714. rc = dsi_display_validate_status(ctrl, display);
  715. if (rc <= 0) {
  716. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  717. display->name, rc);
  718. goto done;
  719. }
  720. }
  721. done:
  722. return rc;
  723. }
  724. static int dsi_display_status_bta_request(struct dsi_display *display)
  725. {
  726. int rc = 0;
  727. DSI_DEBUG(" ++\n");
  728. /* TODO: trigger SW BTA and wait for acknowledgment */
  729. return rc;
  730. }
  731. static void dsi_display_release_te_irq(struct dsi_display *display)
  732. {
  733. int te_irq = 0;
  734. te_irq = gpio_to_irq(display->disp_te_gpio);
  735. if (te_irq)
  736. free_irq(te_irq, display);
  737. }
  738. static int dsi_display_status_check_te(struct dsi_display *display,
  739. int rechecks)
  740. {
  741. int rc = 1, i = 0;
  742. int const esd_te_timeout = msecs_to_jiffies(3*20);
  743. if (!rechecks)
  744. return rc;
  745. /* register te irq handler */
  746. dsi_display_register_te_irq(display);
  747. dsi_display_change_te_irq_status(display, true);
  748. for (i = 0; i < rechecks; i++) {
  749. reinit_completion(&display->esd_te_gate);
  750. if (!wait_for_completion_timeout(&display->esd_te_gate,
  751. esd_te_timeout)) {
  752. DSI_ERR("TE check failed\n");
  753. dsi_display_change_te_irq_status(display, false);
  754. return -EINVAL;
  755. }
  756. }
  757. dsi_display_change_te_irq_status(display, false);
  758. dsi_display_release_te_irq(display);
  759. return rc;
  760. }
  761. int dsi_display_check_status(struct drm_connector *connector, void *display,
  762. bool te_check_override)
  763. {
  764. struct dsi_display *dsi_display = display;
  765. struct dsi_panel *panel;
  766. u32 status_mode;
  767. int rc = 0x1;
  768. int te_rechecks = 1;
  769. if (!dsi_display || !dsi_display->panel)
  770. return -EINVAL;
  771. panel = dsi_display->panel;
  772. dsi_panel_acquire_panel_lock(panel);
  773. if (!panel->panel_initialized) {
  774. DSI_DEBUG("Panel not initialized\n");
  775. goto release_panel_lock;
  776. }
  777. /* Prevent another ESD check,when ESD recovery is underway */
  778. if (atomic_read(&panel->esd_recovery_pending))
  779. goto release_panel_lock;
  780. status_mode = panel->esd_config.status_mode;
  781. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) || is_sim_panel(display))
  782. goto release_panel_lock;
  783. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  784. rc = -EINVAL;
  785. goto release_panel_lock;
  786. }
  787. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  788. if (te_check_override)
  789. te_rechecks = MAX_TE_RECHECKS;
  790. if ((dsi_display->trusted_vm_env) ||
  791. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  792. te_rechecks = 0;
  793. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  794. if (status_mode == ESD_MODE_REG_READ) {
  795. rc = dsi_display_status_reg_read(dsi_display);
  796. } else if (status_mode == ESD_MODE_SW_BTA) {
  797. rc = dsi_display_status_bta_request(dsi_display);
  798. } else if (status_mode == ESD_MODE_PANEL_TE) {
  799. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  800. te_check_override = false;
  801. } else {
  802. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  803. panel->esd_config.esd_enabled = false;
  804. }
  805. if (rc <= 0 && te_check_override)
  806. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  807. if (rc > 0) {
  808. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  809. if (te_check_override && panel->esd_config.esd_enabled == false)
  810. rc = dsi_display_status_check_te(dsi_display,
  811. te_rechecks);
  812. }
  813. /* Handle Panel failures during display disable sequence */
  814. if (rc <=0)
  815. atomic_set(&panel->esd_recovery_pending, 1);
  816. release_panel_lock:
  817. dsi_panel_release_panel_lock(panel);
  818. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  819. return rc;
  820. }
  821. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  822. bool *state)
  823. {
  824. struct dsi_display_ctrl *ctrl;
  825. int i, rc = -EINVAL;
  826. bool final_state = true;
  827. display_for_each_ctrl(i, dsi_display) {
  828. bool ctrl_state = false;
  829. ctrl = &dsi_display->ctrl[i];
  830. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, &ctrl_state);
  831. final_state &= ctrl_state;
  832. if ((rc) || !(final_state))
  833. break;
  834. }
  835. *state = final_state;
  836. return rc;
  837. }
  838. static int dsi_display_cmd_rx(struct dsi_display *display,
  839. struct dsi_cmd_desc *cmd)
  840. {
  841. struct dsi_display_ctrl *m_ctrl = NULL;
  842. u32 flags = 0;
  843. int rc = 0;
  844. if (!display || !display->panel)
  845. return -EINVAL;
  846. m_ctrl = &display->ctrl[display->cmd_master_idx];
  847. if (!m_ctrl || !m_ctrl->ctrl)
  848. return -EINVAL;
  849. /* acquire panel_lock to make sure no commands are in progress */
  850. dsi_panel_acquire_panel_lock(display->panel);
  851. if (!display->panel->panel_initialized) {
  852. DSI_DEBUG("panel not initialized\n");
  853. goto release_panel_lock;
  854. }
  855. flags = DSI_CTRL_CMD_READ;
  856. cmd->ctrl_flags = flags;
  857. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  858. rc = dsi_ctrl_transfer_prepare(m_ctrl->ctrl, cmd->ctrl_flags);
  859. if (rc) {
  860. DSI_ERR("prepare for rx cmd transfer failed rc = %d\n", rc);
  861. goto release_panel_lock;
  862. }
  863. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  864. if (rc <= 0)
  865. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  866. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, cmd->ctrl_flags);
  867. release_panel_lock:
  868. dsi_panel_release_panel_lock(display->panel);
  869. return rc;
  870. }
  871. int dsi_display_cmd_transfer(struct drm_connector *connector,
  872. void *display, const char *cmd_buf,
  873. u32 cmd_buf_len)
  874. {
  875. struct dsi_display *dsi_display = display;
  876. int rc = 0, cnt = 0, i = 0;
  877. bool state = false, transfer = false;
  878. struct dsi_panel_cmd_set *set;
  879. if (!dsi_display || !cmd_buf) {
  880. DSI_ERR("[DSI] invalid params\n");
  881. return -EINVAL;
  882. }
  883. DSI_DEBUG("[DSI] Display command transfer\n");
  884. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  885. transfer = true;
  886. mutex_lock(&dsi_display->display_lock);
  887. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  888. /**
  889. * Handle scenario where a command transfer is initiated through
  890. * sysfs interface when device is in suepnd state.
  891. */
  892. if (!rc && !state) {
  893. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  894. );
  895. rc = -EPERM;
  896. goto end;
  897. }
  898. if (rc || !state) {
  899. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  900. state, rc);
  901. rc = -EPERM;
  902. goto end;
  903. }
  904. /*
  905. * Reset the dbgfs buffer if the commands sent exceed the available
  906. * buffer size. For video mode, limiting the buffer size to 2K to
  907. * ensure no performance issues.
  908. */
  909. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  910. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  911. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  912. dsi_display->tx_cmd_buf_ndx = 0;
  913. }
  914. } else {
  915. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  916. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  917. dsi_display->tx_cmd_buf_ndx = 0;
  918. }
  919. }
  920. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  921. cmd_buf_len);
  922. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  923. if (transfer) {
  924. struct dsi_cmd_desc *cmds;
  925. set = &dsi_display->cmd_set;
  926. set->count = 0;
  927. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  928. dsi_display->tx_cmd_buf_ndx, &cnt);
  929. dsi_panel_alloc_cmd_packets(set, cnt);
  930. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  931. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  932. cmds = set->cmds;
  933. dsi_display->tx_cmd_buf_ndx = 0;
  934. dsi_panel_acquire_panel_lock(dsi_display->panel);
  935. for (i = 0; i < cnt; i++) {
  936. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  937. if (rc < 0) {
  938. DSI_ERR("failed to send command, rc=%d\n", rc);
  939. break;
  940. }
  941. if (cmds->post_wait_ms)
  942. usleep_range(cmds->post_wait_ms*1000,
  943. ((cmds->post_wait_ms*1000)+10));
  944. cmds++;
  945. }
  946. dsi_panel_release_panel_lock(dsi_display->panel);
  947. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  948. dsi_panel_destroy_cmd_packets(set);
  949. dsi_panel_dealloc_cmd_packets(set);
  950. }
  951. end:
  952. mutex_unlock(&dsi_display->display_lock);
  953. return rc;
  954. }
  955. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  956. bool enable)
  957. {
  958. int i;
  959. struct dsi_display_ctrl *ctrl;
  960. if (!display || !display->panel->host_config.force_hs_clk_lane)
  961. return;
  962. display_for_each_ctrl(i, display) {
  963. ctrl = &display->ctrl[i];
  964. /*
  965. * For phy ver 4.0 chipsets, configure DSI controller and
  966. * DSI PHY to force clk lane to HS mode always whereas
  967. * for other phy ver chipsets, configure DSI controller only.
  968. */
  969. if (ctrl->phy->hw.ops.set_continuous_clk) {
  970. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  971. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  972. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  973. } else {
  974. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  975. }
  976. }
  977. }
  978. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  979. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  980. {
  981. struct dsi_display *dsi_display = display;
  982. struct dsi_cmd_desc cmd = {};
  983. bool state = false;
  984. int rc = -1;
  985. if (!dsi_display || !cmd_buf || !recv_buf) {
  986. DSI_ERR("[DSI] invalid params\n");
  987. return -EINVAL;
  988. }
  989. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  990. if (rc) {
  991. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  992. return rc;
  993. }
  994. cmd.msg.rx_buf = recv_buf;
  995. cmd.msg.rx_len = recv_buf_len;
  996. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  997. mutex_lock(&dsi_display->display_lock);
  998. if (is_sim_panel(display)) {
  999. DSI_DEBUG("Simulation panel doesn't support read commands\n");
  1000. goto end;
  1001. }
  1002. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  1003. /**
  1004. * Handle scenario where a command transfer is initiated through
  1005. * sysfs interface when device is in suspend state.
  1006. */
  1007. if (!rc && !state) {
  1008. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n");
  1009. rc = -EPERM;
  1010. goto end;
  1011. }
  1012. if (rc || !state) {
  1013. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  1014. state, rc);
  1015. rc = -EPERM;
  1016. goto end;
  1017. }
  1018. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1019. if (rc <= 0)
  1020. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1021. end:
  1022. mutex_unlock(&dsi_display->display_lock);
  1023. return rc;
  1024. }
  1025. int dsi_display_soft_reset(void *display)
  1026. {
  1027. struct dsi_display *dsi_display;
  1028. struct dsi_display_ctrl *ctrl;
  1029. int rc = 0;
  1030. int i;
  1031. if (!display)
  1032. return -EINVAL;
  1033. dsi_display = display;
  1034. display_for_each_ctrl(i, dsi_display) {
  1035. ctrl = &dsi_display->ctrl[i];
  1036. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1037. if (rc) {
  1038. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1039. dsi_display->name, i, rc);
  1040. break;
  1041. }
  1042. }
  1043. return rc;
  1044. }
  1045. enum dsi_pixel_format dsi_display_get_dst_format(
  1046. struct drm_connector *connector,
  1047. void *display)
  1048. {
  1049. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1050. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1051. if (!dsi_display || !dsi_display->panel) {
  1052. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1053. dsi_display,
  1054. ((dsi_display) ? dsi_display->panel : NULL));
  1055. return format;
  1056. }
  1057. format = dsi_display->panel->host_config.dst_format;
  1058. return format;
  1059. }
  1060. static void _dsi_display_setup_misr(struct dsi_display *display)
  1061. {
  1062. int i;
  1063. display_for_each_ctrl(i, display) {
  1064. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1065. display->misr_enable,
  1066. display->misr_frame_count);
  1067. }
  1068. }
  1069. int dsi_display_set_power(struct drm_connector *connector,
  1070. int power_mode, void *disp)
  1071. {
  1072. struct dsi_display *display = disp;
  1073. int rc = 0;
  1074. if (!display || !display->panel) {
  1075. DSI_ERR("invalid display/panel\n");
  1076. return -EINVAL;
  1077. }
  1078. switch (power_mode) {
  1079. case SDE_MODE_DPMS_LP1:
  1080. rc = dsi_panel_set_lp1(display->panel);
  1081. break;
  1082. case SDE_MODE_DPMS_LP2:
  1083. rc = dsi_panel_set_lp2(display->panel);
  1084. break;
  1085. case SDE_MODE_DPMS_ON:
  1086. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1087. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1088. rc = dsi_panel_set_nolp(display->panel);
  1089. break;
  1090. case SDE_MODE_DPMS_OFF:
  1091. default:
  1092. return rc;
  1093. }
  1094. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1095. DSI_DEBUG("Power mode transition from %d to %d %s",
  1096. display->panel->power_mode, power_mode,
  1097. rc ? "failed" : "successful");
  1098. if (!rc)
  1099. display->panel->power_mode = power_mode;
  1100. return rc;
  1101. }
  1102. #ifdef CONFIG_DEBUG_FS
  1103. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1104. {
  1105. u32 status_mode = 0;
  1106. if (!display->panel) {
  1107. DSI_ERR("Invalid panel data\n");
  1108. return false;
  1109. }
  1110. status_mode = display->panel->esd_config.status_mode;
  1111. if (status_mode == ESD_MODE_PANEL_TE &&
  1112. gpio_is_valid(display->disp_te_gpio))
  1113. return true;
  1114. return false;
  1115. }
  1116. static ssize_t debugfs_dump_info_read(struct file *file,
  1117. char __user *user_buf,
  1118. size_t user_len,
  1119. loff_t *ppos)
  1120. {
  1121. struct dsi_display *display = file->private_data;
  1122. struct dsi_mode_info *m;
  1123. char *buf;
  1124. u32 len = 0;
  1125. int i;
  1126. if (!display)
  1127. return -ENODEV;
  1128. if (*ppos)
  1129. return 0;
  1130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1131. if (!buf)
  1132. return -ENOMEM;
  1133. m = &display->config.video_timing;
  1134. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1135. len += snprintf(buf + len, (SZ_4K - len),
  1136. "\tResolution = %d(%d|%d|%d|%d)x%d(%d|%d|%d|%d)@%dfps %llu Hz\n",
  1137. m->h_active, m->h_back_porch, m->h_front_porch, m->h_sync_width,
  1138. m->h_sync_polarity, m->v_active, m->v_back_porch, m->v_front_porch,
  1139. m->v_sync_width, m->v_sync_polarity, m->refresh_rate, m->clk_rate_hz);
  1140. display_for_each_ctrl(i, display) {
  1141. len += snprintf(buf + len, (SZ_4K - len),
  1142. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1143. i, display->ctrl[i].ctrl->name,
  1144. display->ctrl[i].phy->name);
  1145. }
  1146. len += snprintf(buf + len, (SZ_4K - len),
  1147. "\tPanel = %s\n", display->panel->name);
  1148. len += snprintf(buf + len, (SZ_4K - len),
  1149. "\tClock master = %s\n",
  1150. display->ctrl[display->clk_master_idx].ctrl->name);
  1151. if (len > user_len)
  1152. len = user_len;
  1153. if (copy_to_user(user_buf, buf, len)) {
  1154. kfree(buf);
  1155. return -EFAULT;
  1156. }
  1157. *ppos += len;
  1158. kfree(buf);
  1159. return len;
  1160. }
  1161. static ssize_t debugfs_misr_setup(struct file *file,
  1162. const char __user *user_buf,
  1163. size_t user_len,
  1164. loff_t *ppos)
  1165. {
  1166. struct dsi_display *display = file->private_data;
  1167. char *buf;
  1168. int rc = 0;
  1169. size_t len;
  1170. u32 enable, frame_count;
  1171. if (!display)
  1172. return -ENODEV;
  1173. if (*ppos)
  1174. return 0;
  1175. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1176. if (!buf)
  1177. return -ENOMEM;
  1178. /* leave room for termination char */
  1179. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1180. if (copy_from_user(buf, user_buf, len)) {
  1181. rc = -EINVAL;
  1182. goto error;
  1183. }
  1184. buf[len] = '\0'; /* terminate the string */
  1185. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1186. rc = -EINVAL;
  1187. goto error;
  1188. }
  1189. display->misr_enable = enable;
  1190. display->misr_frame_count = frame_count;
  1191. mutex_lock(&display->display_lock);
  1192. if (!display->hw_ownership) {
  1193. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1194. display->name);
  1195. rc = -EOPNOTSUPP;
  1196. goto unlock;
  1197. }
  1198. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1199. DSI_CORE_CLK, DSI_CLK_ON);
  1200. if (rc) {
  1201. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1202. display->name, rc);
  1203. goto unlock;
  1204. }
  1205. _dsi_display_setup_misr(display);
  1206. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1207. DSI_CORE_CLK, DSI_CLK_OFF);
  1208. if (rc) {
  1209. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1210. display->name, rc);
  1211. goto unlock;
  1212. }
  1213. rc = user_len;
  1214. unlock:
  1215. mutex_unlock(&display->display_lock);
  1216. error:
  1217. kfree(buf);
  1218. return rc;
  1219. }
  1220. static ssize_t debugfs_misr_read(struct file *file,
  1221. char __user *user_buf,
  1222. size_t user_len,
  1223. loff_t *ppos)
  1224. {
  1225. struct dsi_display *display = file->private_data;
  1226. char *buf;
  1227. u32 len = 0;
  1228. int rc = 0;
  1229. struct dsi_ctrl *dsi_ctrl;
  1230. int i;
  1231. u32 misr;
  1232. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1233. if (!display)
  1234. return -ENODEV;
  1235. if (*ppos)
  1236. return 0;
  1237. buf = kzalloc(max_len, GFP_KERNEL);
  1238. if (ZERO_OR_NULL_PTR(buf))
  1239. return -ENOMEM;
  1240. mutex_lock(&display->display_lock);
  1241. if (!display->hw_ownership) {
  1242. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1243. display->name);
  1244. rc = -EOPNOTSUPP;
  1245. goto error;
  1246. }
  1247. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1248. DSI_CORE_CLK, DSI_CLK_ON);
  1249. if (rc) {
  1250. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1251. display->name, rc);
  1252. goto error;
  1253. }
  1254. display_for_each_ctrl(i, display) {
  1255. dsi_ctrl = display->ctrl[i].ctrl;
  1256. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1257. len += snprintf((buf + len), max_len - len,
  1258. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1259. if (len >= max_len)
  1260. break;
  1261. }
  1262. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1263. DSI_CORE_CLK, DSI_CLK_OFF);
  1264. if (rc) {
  1265. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1266. display->name, rc);
  1267. goto error;
  1268. }
  1269. if (copy_to_user(user_buf, buf, max_len)) {
  1270. rc = -EFAULT;
  1271. goto error;
  1272. }
  1273. *ppos += len;
  1274. error:
  1275. mutex_unlock(&display->display_lock);
  1276. kfree(buf);
  1277. return len;
  1278. }
  1279. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1280. const char __user *user_buf,
  1281. size_t user_len,
  1282. loff_t *ppos)
  1283. {
  1284. struct dsi_display *display = file->private_data;
  1285. char *buf;
  1286. int rc = 0;
  1287. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1288. u32 esd_trigger;
  1289. size_t len;
  1290. if (!display)
  1291. return -ENODEV;
  1292. if (*ppos)
  1293. return 0;
  1294. if (user_len > sizeof(u32))
  1295. return -EINVAL;
  1296. if (!user_len || !user_buf)
  1297. return -EINVAL;
  1298. if (!display->panel ||
  1299. atomic_read(&display->panel->esd_recovery_pending))
  1300. return user_len;
  1301. if (!esd_config->esd_enabled) {
  1302. DSI_ERR("ESD feature is not enabled\n");
  1303. return -EINVAL;
  1304. }
  1305. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1306. if (!buf)
  1307. return -ENOMEM;
  1308. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1309. if (copy_from_user(buf, user_buf, len)) {
  1310. rc = -EINVAL;
  1311. goto error;
  1312. }
  1313. buf[len] = '\0'; /* terminate the string */
  1314. if (kstrtouint(buf, 10, &esd_trigger)) {
  1315. rc = -EINVAL;
  1316. goto error;
  1317. }
  1318. if (esd_trigger != 1) {
  1319. rc = -EINVAL;
  1320. goto error;
  1321. }
  1322. display->esd_trigger = esd_trigger;
  1323. mutex_lock(&display->display_lock);
  1324. if (!display->hw_ownership) {
  1325. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1326. display->name);
  1327. rc = -EOPNOTSUPP;
  1328. goto unlock;
  1329. }
  1330. if (display->esd_trigger) {
  1331. struct dsi_panel *panel = display->panel;
  1332. DSI_INFO("ESD attack triggered by user\n");
  1333. rc = panel->panel_ops.trigger_esd_attack(panel);
  1334. if (rc) {
  1335. DSI_ERR("Failed to trigger ESD attack\n");
  1336. goto error;
  1337. }
  1338. }
  1339. rc = len;
  1340. unlock:
  1341. mutex_unlock(&display->display_lock);
  1342. error:
  1343. kfree(buf);
  1344. return rc;
  1345. }
  1346. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1347. const char __user *user_buf,
  1348. size_t user_len,
  1349. loff_t *ppos)
  1350. {
  1351. struct dsi_display *display = file->private_data;
  1352. struct drm_panel_esd_config *esd_config;
  1353. char *buf;
  1354. int rc = 0;
  1355. size_t len;
  1356. if (!display)
  1357. return -ENODEV;
  1358. if (*ppos)
  1359. return 0;
  1360. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1361. if (ZERO_OR_NULL_PTR(buf))
  1362. return -ENOMEM;
  1363. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1364. if (copy_from_user(buf, user_buf, len)) {
  1365. rc = -EINVAL;
  1366. goto error;
  1367. }
  1368. buf[len] = '\0'; /* terminate the string */
  1369. if (!display->panel) {
  1370. rc = -EINVAL;
  1371. goto error;
  1372. }
  1373. esd_config = &display->panel->esd_config;
  1374. if (!esd_config) {
  1375. DSI_ERR("Invalid panel esd config\n");
  1376. rc = -EINVAL;
  1377. goto error;
  1378. }
  1379. if (!esd_config->esd_enabled) {
  1380. rc = -EINVAL;
  1381. goto error;
  1382. }
  1383. if (!strcmp(buf, "te_signal_check\n")) {
  1384. DSI_INFO("TE based ESD check for panels is not allowed\n");
  1385. rc = -EINVAL;
  1386. goto error;
  1387. }
  1388. if (!strcmp(buf, "reg_read\n")) {
  1389. DSI_INFO("ESD check is switched to reg read by user\n");
  1390. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1391. if (rc) {
  1392. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1393. rc);
  1394. rc = user_len;
  1395. goto error;
  1396. }
  1397. esd_config->status_mode = ESD_MODE_REG_READ;
  1398. if (dsi_display_is_te_based_esd(display))
  1399. dsi_display_change_te_irq_status(display, false);
  1400. }
  1401. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1402. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1403. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1404. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1405. rc = len;
  1406. error:
  1407. kfree(buf);
  1408. return rc;
  1409. }
  1410. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1411. char __user *user_buf,
  1412. size_t user_len,
  1413. loff_t *ppos)
  1414. {
  1415. struct dsi_display *display = file->private_data;
  1416. struct drm_panel_esd_config *esd_config;
  1417. char *buf;
  1418. int rc = 0;
  1419. size_t len = 0;
  1420. if (!display)
  1421. return -ENODEV;
  1422. if (*ppos)
  1423. return 0;
  1424. if (!display->panel) {
  1425. DSI_ERR("invalid panel data\n");
  1426. return -EINVAL;
  1427. }
  1428. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1429. if (ZERO_OR_NULL_PTR(buf))
  1430. return -ENOMEM;
  1431. esd_config = &display->panel->esd_config;
  1432. if (!esd_config) {
  1433. DSI_ERR("Invalid panel esd config\n");
  1434. rc = -EINVAL;
  1435. goto error;
  1436. }
  1437. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1438. if (!esd_config->esd_enabled) {
  1439. rc = snprintf(buf, len, "ESD feature not enabled");
  1440. goto output_mode;
  1441. }
  1442. switch (esd_config->status_mode) {
  1443. case ESD_MODE_REG_READ:
  1444. rc = snprintf(buf, len, "reg_read");
  1445. break;
  1446. case ESD_MODE_PANEL_TE:
  1447. rc = snprintf(buf, len, "te_signal_check");
  1448. break;
  1449. case ESD_MODE_SW_SIM_FAILURE:
  1450. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1451. break;
  1452. case ESD_MODE_SW_SIM_SUCCESS:
  1453. rc = snprintf(buf, len, "esd_sw_sim_success");
  1454. break;
  1455. default:
  1456. rc = snprintf(buf, len, "invalid");
  1457. break;
  1458. }
  1459. output_mode:
  1460. if (!rc) {
  1461. rc = -EINVAL;
  1462. goto error;
  1463. }
  1464. if (copy_to_user(user_buf, buf, len)) {
  1465. rc = -EFAULT;
  1466. goto error;
  1467. }
  1468. *ppos += len;
  1469. error:
  1470. kfree(buf);
  1471. return len;
  1472. }
  1473. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1474. const char __user *user_buf,
  1475. size_t user_len,
  1476. loff_t *ppos)
  1477. {
  1478. struct dsi_display *display = file->private_data;
  1479. struct dsi_display_ctrl *display_ctrl;
  1480. char *buf;
  1481. int rc = 0;
  1482. u32 line = 0, window = 0;
  1483. size_t len;
  1484. int i;
  1485. if (!display)
  1486. return -ENODEV;
  1487. if (*ppos)
  1488. return 0;
  1489. buf = kzalloc(256, GFP_KERNEL);
  1490. if (ZERO_OR_NULL_PTR(buf))
  1491. return -ENOMEM;
  1492. len = min_t(size_t, user_len, 255);
  1493. if (copy_from_user(buf, user_buf, len)) {
  1494. rc = -EINVAL;
  1495. goto error;
  1496. }
  1497. buf[len] = '\0'; /* terminate the string */
  1498. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1499. return -EFAULT;
  1500. display_for_each_ctrl(i, display) {
  1501. struct dsi_ctrl *ctrl;
  1502. display_ctrl = &display->ctrl[i];
  1503. if (!display_ctrl->ctrl)
  1504. continue;
  1505. ctrl = display_ctrl->ctrl;
  1506. ctrl->host_config.common_config.dma_sched_line = line;
  1507. ctrl->host_config.common_config.dma_sched_window = window;
  1508. }
  1509. rc = len;
  1510. error:
  1511. kfree(buf);
  1512. return rc;
  1513. }
  1514. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1515. char __user *user_buf,
  1516. size_t user_len,
  1517. loff_t *ppos)
  1518. {
  1519. struct dsi_display *display = file->private_data;
  1520. struct dsi_display_ctrl *m_ctrl;
  1521. struct dsi_ctrl *ctrl;
  1522. char *buf;
  1523. u32 len = 0;
  1524. int rc = 0;
  1525. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1526. if (!display)
  1527. return -ENODEV;
  1528. if (*ppos)
  1529. return 0;
  1530. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1531. ctrl = m_ctrl->ctrl;
  1532. buf = kzalloc(max_len, GFP_KERNEL);
  1533. if (ZERO_OR_NULL_PTR(buf))
  1534. return -ENOMEM;
  1535. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1536. ctrl->host_config.common_config.dma_sched_line);
  1537. len += scnprintf((buf + len), max_len - len,
  1538. "Schedule command window width: %d\n",
  1539. ctrl->host_config.common_config.dma_sched_window);
  1540. if (len > max_len)
  1541. len = max_len;
  1542. if (copy_to_user(user_buf, buf, len)) {
  1543. rc = -EFAULT;
  1544. goto error;
  1545. }
  1546. *ppos += len;
  1547. error:
  1548. kfree(buf);
  1549. return len;
  1550. }
  1551. static const struct file_operations dump_info_fops = {
  1552. .open = simple_open,
  1553. .read = debugfs_dump_info_read,
  1554. };
  1555. static const struct file_operations misr_data_fops = {
  1556. .open = simple_open,
  1557. .read = debugfs_misr_read,
  1558. .write = debugfs_misr_setup,
  1559. };
  1560. static const struct file_operations esd_trigger_fops = {
  1561. .open = simple_open,
  1562. .write = debugfs_esd_trigger_check,
  1563. };
  1564. static const struct file_operations esd_check_mode_fops = {
  1565. .open = simple_open,
  1566. .write = debugfs_alter_esd_check_mode,
  1567. .read = debugfs_read_esd_check_mode,
  1568. };
  1569. static const struct file_operations dsi_command_scheduling_fops = {
  1570. .open = simple_open,
  1571. .write = debugfs_update_cmd_scheduling_params,
  1572. .read = debugfs_read_cmd_scheduling_params,
  1573. };
  1574. static int dsi_display_debugfs_init(struct dsi_display *display)
  1575. {
  1576. int rc = 0;
  1577. struct dentry *dir, *dump_file, *misr_data;
  1578. char name[MAX_NAME_SIZE];
  1579. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1580. char secondary_panel_str[] = "_secondary";
  1581. int i;
  1582. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1583. if (strcmp(display->display_type, "secondary") == 0)
  1584. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1585. dir = debugfs_create_dir(panel_name, NULL);
  1586. if (IS_ERR_OR_NULL(dir)) {
  1587. rc = PTR_ERR(dir);
  1588. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1589. display->name, rc);
  1590. goto error;
  1591. }
  1592. dump_file = debugfs_create_file("dump_info",
  1593. 0400,
  1594. dir,
  1595. display,
  1596. &dump_info_fops);
  1597. if (IS_ERR_OR_NULL(dump_file)) {
  1598. rc = PTR_ERR(dump_file);
  1599. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1600. display->name, rc);
  1601. goto error_remove_dir;
  1602. }
  1603. dump_file = debugfs_create_file("esd_trigger",
  1604. 0644,
  1605. dir,
  1606. display,
  1607. &esd_trigger_fops);
  1608. if (IS_ERR_OR_NULL(dump_file)) {
  1609. rc = PTR_ERR(dump_file);
  1610. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1611. display->name, rc);
  1612. goto error_remove_dir;
  1613. }
  1614. dump_file = debugfs_create_file("esd_check_mode",
  1615. 0644,
  1616. dir,
  1617. display,
  1618. &esd_check_mode_fops);
  1619. if (IS_ERR_OR_NULL(dump_file)) {
  1620. rc = PTR_ERR(dump_file);
  1621. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1622. display->name, rc);
  1623. goto error_remove_dir;
  1624. }
  1625. dump_file = debugfs_create_file("cmd_sched_params",
  1626. 0644,
  1627. dir,
  1628. display,
  1629. &dsi_command_scheduling_fops);
  1630. if (IS_ERR_OR_NULL(dump_file)) {
  1631. rc = PTR_ERR(dump_file);
  1632. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1633. display->name, rc);
  1634. goto error_remove_dir;
  1635. }
  1636. misr_data = debugfs_create_file("misr_data",
  1637. 0600,
  1638. dir,
  1639. display,
  1640. &misr_data_fops);
  1641. if (IS_ERR_OR_NULL(misr_data)) {
  1642. rc = PTR_ERR(misr_data);
  1643. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1644. display->name, rc);
  1645. goto error_remove_dir;
  1646. }
  1647. display_for_each_ctrl(i, display) {
  1648. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1649. if (!phy || !phy->name)
  1650. continue;
  1651. snprintf(name, ARRAY_SIZE(name),
  1652. "%s_allow_phy_power_off", phy->name);
  1653. dump_file = debugfs_create_bool(name, 0600, dir,
  1654. &phy->allow_phy_power_off);
  1655. if (IS_ERR_OR_NULL(dump_file)) {
  1656. rc = PTR_ERR(dump_file);
  1657. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1658. display->name, name, rc);
  1659. goto error_remove_dir;
  1660. }
  1661. snprintf(name, ARRAY_SIZE(name),
  1662. "%s_regulator_min_datarate_bps", phy->name);
  1663. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1664. }
  1665. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1666. &display->panel->ulps_feature_enabled)) {
  1667. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1668. display->name);
  1669. goto error_remove_dir;
  1670. }
  1671. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1672. &display->panel->ulps_suspend_enabled)) {
  1673. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1674. display->name);
  1675. goto error_remove_dir;
  1676. }
  1677. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1678. &display->ulps_enabled)) {
  1679. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1680. display->name);
  1681. goto error_remove_dir;
  1682. }
  1683. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1684. display->root = dir;
  1685. dsi_parser_dbg_init(display->parser, dir);
  1686. return rc;
  1687. error_remove_dir:
  1688. debugfs_remove(dir);
  1689. error:
  1690. return rc;
  1691. }
  1692. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1693. {
  1694. if (display->root) {
  1695. debugfs_remove_recursive(display->root);
  1696. display->root = NULL;
  1697. }
  1698. return 0;
  1699. }
  1700. #else
  1701. static int dsi_display_debugfs_init(struct dsi_display *display)
  1702. {
  1703. return 0;
  1704. }
  1705. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1706. {
  1707. return 0;
  1708. }
  1709. #endif /* CONFIG_DEBUG_FS */
  1710. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1711. struct dsi_display_mode *mode)
  1712. {
  1713. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1714. bool is_split_link = host->split_link.enabled;
  1715. u32 sublinks_count = host->split_link.num_sublinks;
  1716. if (is_split_link && sublinks_count > 1) {
  1717. mode->timing.h_active /= sublinks_count;
  1718. mode->timing.h_front_porch /= sublinks_count;
  1719. mode->timing.h_sync_width /= sublinks_count;
  1720. mode->timing.h_back_porch /= sublinks_count;
  1721. mode->timing.h_skew /= sublinks_count;
  1722. mode->pixel_clk_khz /= sublinks_count;
  1723. } else {
  1724. if (mode->priv_info->dsc_enabled)
  1725. mode->priv_info->dsc.config.pic_width =
  1726. mode->timing.h_active;
  1727. mode->timing.h_active /= display->ctrl_count;
  1728. mode->timing.h_front_porch /= display->ctrl_count;
  1729. mode->timing.h_sync_width /= display->ctrl_count;
  1730. mode->timing.h_back_porch /= display->ctrl_count;
  1731. mode->timing.h_skew /= display->ctrl_count;
  1732. mode->pixel_clk_khz /= display->ctrl_count;
  1733. }
  1734. }
  1735. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1736. bool enable)
  1737. {
  1738. /* TODO: make checks based on cont. splash */
  1739. DSI_DEBUG("checking ulps req validity\n");
  1740. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1741. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1742. return false;
  1743. }
  1744. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1745. !display->panel->ulps_suspend_enabled) {
  1746. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1747. return false;
  1748. }
  1749. if (!dsi_panel_initialized(display->panel) &&
  1750. !display->panel->ulps_suspend_enabled) {
  1751. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1752. return false;
  1753. }
  1754. if (enable && display->ulps_enabled) {
  1755. DSI_DEBUG("ULPS already enabled\n");
  1756. return false;
  1757. } else if (!enable && !display->ulps_enabled) {
  1758. DSI_DEBUG("ULPS already disabled\n");
  1759. return false;
  1760. }
  1761. /*
  1762. * No need to enter ULPS when transitioning from splash screen to
  1763. * boot animation or trusted vm environments since it is expected
  1764. * that the clocks would be turned right back on.
  1765. */
  1766. if (enable && is_skip_op_required(display))
  1767. return false;
  1768. return true;
  1769. }
  1770. /**
  1771. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1772. * @dsi_display: DSI display handle.
  1773. * @enable: enable/disable ULPS.
  1774. *
  1775. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1776. *
  1777. * Return: error code.
  1778. */
  1779. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1780. {
  1781. int rc = 0;
  1782. int i = 0;
  1783. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1784. if (!display) {
  1785. DSI_ERR("Invalid params\n");
  1786. return -EINVAL;
  1787. }
  1788. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1789. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1790. __func__, enable);
  1791. return 0;
  1792. }
  1793. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1794. /*
  1795. * ULPS entry-exit can be either through the DSI controller or
  1796. * the DSI PHY depending on hardware variation. For some chipsets,
  1797. * both controller version and phy version ulps entry-exit ops can
  1798. * be present. To handle such cases, send ulps request through PHY,
  1799. * if ulps request is handled in PHY, then no need to send request
  1800. * through controller.
  1801. */
  1802. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1803. display->clamp_enabled);
  1804. if (rc == DSI_PHY_ULPS_ERROR) {
  1805. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1806. return -EINVAL;
  1807. }
  1808. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1809. display_for_each_ctrl(i, display) {
  1810. ctrl = &display->ctrl[i];
  1811. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1812. continue;
  1813. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1814. enable, display->clamp_enabled);
  1815. if (rc == DSI_PHY_ULPS_ERROR) {
  1816. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1817. enable);
  1818. return -EINVAL;
  1819. }
  1820. }
  1821. }
  1822. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1823. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1824. if (rc) {
  1825. DSI_ERR("Ulps controller state change(%d) failed\n",
  1826. enable);
  1827. return rc;
  1828. }
  1829. display_for_each_ctrl(i, display) {
  1830. ctrl = &display->ctrl[i];
  1831. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1832. continue;
  1833. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1834. if (rc) {
  1835. DSI_ERR("Ulps controller state change(%d) failed\n",
  1836. enable);
  1837. return rc;
  1838. }
  1839. }
  1840. }
  1841. display->ulps_enabled = enable;
  1842. return 0;
  1843. }
  1844. /**
  1845. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1846. * @dsi_display: DSI display handle.
  1847. * @enable: enable/disable clamping.
  1848. *
  1849. * Return: error code.
  1850. */
  1851. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1852. {
  1853. int rc = 0;
  1854. int i = 0;
  1855. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1856. bool ulps_enabled = false;
  1857. if (!display) {
  1858. DSI_ERR("Invalid params\n");
  1859. return -EINVAL;
  1860. }
  1861. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1862. ulps_enabled = display->ulps_enabled;
  1863. /*
  1864. * Clamp control can be either through the DSI controller or
  1865. * the DSI PHY depending on hardware variation
  1866. */
  1867. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1868. if (rc) {
  1869. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1870. return rc;
  1871. }
  1872. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1873. if (rc) {
  1874. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1875. return rc;
  1876. }
  1877. display_for_each_ctrl(i, display) {
  1878. ctrl = &display->ctrl[i];
  1879. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1880. continue;
  1881. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1882. if (rc) {
  1883. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1884. return rc;
  1885. }
  1886. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1887. if (rc) {
  1888. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1889. enable);
  1890. return rc;
  1891. }
  1892. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1893. enable ? "enabled" : "disabled", i);
  1894. }
  1895. display->clamp_enabled = enable;
  1896. return 0;
  1897. }
  1898. /**
  1899. * dsi_display_setup_ctrl() - setup DSI controller.
  1900. * @dsi_display: DSI display handle.
  1901. *
  1902. * Return: error code.
  1903. */
  1904. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1905. {
  1906. int rc = 0;
  1907. int i = 0;
  1908. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1909. if (!display) {
  1910. DSI_ERR("Invalid params\n");
  1911. return -EINVAL;
  1912. }
  1913. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1914. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1915. if (rc) {
  1916. DSI_ERR("DSI controller setup failed\n");
  1917. return rc;
  1918. }
  1919. display_for_each_ctrl(i, display) {
  1920. ctrl = &display->ctrl[i];
  1921. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1922. continue;
  1923. rc = dsi_ctrl_setup(ctrl->ctrl);
  1924. if (rc) {
  1925. DSI_ERR("DSI controller setup failed\n");
  1926. return rc;
  1927. }
  1928. }
  1929. return 0;
  1930. }
  1931. static int dsi_display_phy_enable(struct dsi_display *display);
  1932. /**
  1933. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1934. * @dsi_display: DSI display handle.
  1935. * @mmss_clamp: True if clamp is enabled.
  1936. *
  1937. * Return: error code.
  1938. */
  1939. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1940. bool mmss_clamp)
  1941. {
  1942. int rc = 0;
  1943. int i = 0;
  1944. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1945. if (!display) {
  1946. DSI_ERR("Invalid params\n");
  1947. return -EINVAL;
  1948. }
  1949. if (mmss_clamp && !display->phy_idle_power_off) {
  1950. dsi_display_phy_enable(display);
  1951. return 0;
  1952. }
  1953. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1954. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1955. if (rc) {
  1956. DSI_ERR("DSI controller setup failed\n");
  1957. return rc;
  1958. }
  1959. display_for_each_ctrl(i, display) {
  1960. ctrl = &display->ctrl[i];
  1961. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1962. continue;
  1963. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1964. if (rc) {
  1965. DSI_ERR("DSI controller setup failed\n");
  1966. return rc;
  1967. }
  1968. }
  1969. display->phy_idle_power_off = false;
  1970. return 0;
  1971. }
  1972. /**
  1973. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1974. * @dsi_display: DSI display handle.
  1975. *
  1976. * Return: error code.
  1977. */
  1978. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1979. {
  1980. int rc = 0;
  1981. int i = 0;
  1982. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1983. if (!display) {
  1984. DSI_ERR("Invalid params\n");
  1985. return -EINVAL;
  1986. }
  1987. display_for_each_ctrl(i, display) {
  1988. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1989. if (!phy)
  1990. continue;
  1991. if (!phy->allow_phy_power_off) {
  1992. DSI_DEBUG("phy doesn't support this feature\n");
  1993. return 0;
  1994. }
  1995. }
  1996. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1997. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1998. if (rc) {
  1999. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2000. display->name, rc);
  2001. return rc;
  2002. }
  2003. display_for_each_ctrl(i, display) {
  2004. ctrl = &display->ctrl[i];
  2005. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2006. continue;
  2007. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  2008. if (rc) {
  2009. DSI_ERR("DSI controller setup failed\n");
  2010. return rc;
  2011. }
  2012. }
  2013. display->phy_idle_power_off = true;
  2014. return 0;
  2015. }
  2016. void dsi_display_enable_event(struct drm_connector *connector,
  2017. struct dsi_display *display,
  2018. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  2019. bool enable)
  2020. {
  2021. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  2022. int i;
  2023. if (!display) {
  2024. DSI_ERR("invalid display\n");
  2025. return;
  2026. }
  2027. if (event_info)
  2028. event_info->event_idx = event_idx;
  2029. switch (event_idx) {
  2030. case SDE_CONN_EVENT_VID_DONE:
  2031. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2032. break;
  2033. case SDE_CONN_EVENT_CMD_DONE:
  2034. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2035. break;
  2036. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2037. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2038. if (event_info) {
  2039. display_for_each_ctrl(i, display)
  2040. display->ctrl[i].ctrl->recovery_cb =
  2041. *event_info;
  2042. }
  2043. break;
  2044. case SDE_CONN_EVENT_PANEL_ID:
  2045. if (event_info)
  2046. display_for_each_ctrl(i, display)
  2047. display->ctrl[i].ctrl->panel_id_cb
  2048. = *event_info;
  2049. dsi_display_panel_id_notification(display);
  2050. break;
  2051. default:
  2052. /* nothing to do */
  2053. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2054. return;
  2055. }
  2056. if (enable) {
  2057. display_for_each_ctrl(i, display)
  2058. dsi_ctrl_enable_status_interrupt(
  2059. display->ctrl[i].ctrl, irq_status_idx,
  2060. event_info);
  2061. } else {
  2062. display_for_each_ctrl(i, display)
  2063. dsi_ctrl_disable_status_interrupt(
  2064. display->ctrl[i].ctrl, irq_status_idx);
  2065. }
  2066. }
  2067. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2068. {
  2069. int rc = 0;
  2070. int i;
  2071. struct dsi_display_ctrl *ctrl;
  2072. /* Sequence does not matter for split dsi usecases */
  2073. display_for_each_ctrl(i, display) {
  2074. ctrl = &display->ctrl[i];
  2075. if (!ctrl->ctrl)
  2076. continue;
  2077. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2078. DSI_CTRL_POWER_VREG_ON);
  2079. if (rc) {
  2080. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2081. ctrl->ctrl->name, rc);
  2082. goto error;
  2083. }
  2084. }
  2085. return rc;
  2086. error:
  2087. for (i = i - 1; i >= 0; i--) {
  2088. ctrl = &display->ctrl[i];
  2089. if (!ctrl->ctrl)
  2090. continue;
  2091. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2092. DSI_CTRL_POWER_VREG_OFF);
  2093. }
  2094. return rc;
  2095. }
  2096. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2097. {
  2098. int rc = 0;
  2099. int i;
  2100. struct dsi_display_ctrl *ctrl;
  2101. /* Sequence does not matter for split dsi usecases */
  2102. display_for_each_ctrl(i, display) {
  2103. ctrl = &display->ctrl[i];
  2104. if (!ctrl->ctrl)
  2105. continue;
  2106. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2107. DSI_CTRL_POWER_VREG_OFF);
  2108. if (rc) {
  2109. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2110. ctrl->ctrl->name, rc);
  2111. goto error;
  2112. }
  2113. }
  2114. error:
  2115. return rc;
  2116. }
  2117. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2118. unsigned int display_type)
  2119. {
  2120. char *boot_str = NULL;
  2121. char *str = NULL;
  2122. char *sw_te = NULL;
  2123. unsigned long cmdline_topology = NO_OVERRIDE;
  2124. unsigned long cmdline_timing = NO_OVERRIDE;
  2125. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2126. DSI_ERR("display_type=%d not supported\n", display_type);
  2127. goto end;
  2128. }
  2129. if (display_type == DSI_PRIMARY)
  2130. boot_str = dsi_display_primary;
  2131. else
  2132. boot_str = dsi_display_secondary;
  2133. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2134. if (sw_te)
  2135. display->sw_te_using_wd = true;
  2136. str = strnstr(boot_str, ":config", strlen(boot_str));
  2137. if (str) {
  2138. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2139. DSI_ERR("invalid config index override: %s\n",
  2140. boot_str);
  2141. goto end;
  2142. }
  2143. }
  2144. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2145. if (str) {
  2146. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2147. DSI_ERR("invalid timing index override: %s\n",
  2148. boot_str);
  2149. cmdline_topology = NO_OVERRIDE;
  2150. goto end;
  2151. }
  2152. }
  2153. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2154. end:
  2155. display->cmdline_topology = cmdline_topology;
  2156. display->cmdline_timing = cmdline_timing;
  2157. }
  2158. /**
  2159. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2160. *
  2161. * Return: returns error status
  2162. */
  2163. static int dsi_display_parse_boot_display_selection(void)
  2164. {
  2165. char *pos = NULL;
  2166. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2167. int i, j;
  2168. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2169. strlcpy(disp_buf, boot_displays[i].boot_param,
  2170. MAX_CMDLINE_PARAM_LEN);
  2171. pos = strnstr(disp_buf, ":", strlen(disp_buf));
  2172. /* Use ':' as a delimiter to retrieve the display name */
  2173. if (!pos) {
  2174. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2175. continue;
  2176. }
  2177. for (j = 0; (disp_buf + j) < pos; j++)
  2178. boot_displays[i].name[j] = *(disp_buf + j);
  2179. boot_displays[i].name[j] = '\0';
  2180. boot_displays[i].boot_disp_en = true;
  2181. }
  2182. return 0;
  2183. }
  2184. static int dsi_display_phy_power_on(struct dsi_display *display)
  2185. {
  2186. int rc = 0;
  2187. int i;
  2188. struct dsi_display_ctrl *ctrl;
  2189. /* Sequence does not matter for split dsi usecases */
  2190. display_for_each_ctrl(i, display) {
  2191. ctrl = &display->ctrl[i];
  2192. if (!ctrl->ctrl)
  2193. continue;
  2194. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2195. if (rc) {
  2196. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2197. ctrl->phy->name, rc);
  2198. goto error;
  2199. }
  2200. }
  2201. return rc;
  2202. error:
  2203. for (i = i - 1; i >= 0; i--) {
  2204. ctrl = &display->ctrl[i];
  2205. if (!ctrl->phy)
  2206. continue;
  2207. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2208. }
  2209. return rc;
  2210. }
  2211. static int dsi_display_phy_power_off(struct dsi_display *display)
  2212. {
  2213. int rc = 0;
  2214. int i;
  2215. struct dsi_display_ctrl *ctrl;
  2216. /* Sequence does not matter for split dsi usecases */
  2217. display_for_each_ctrl(i, display) {
  2218. ctrl = &display->ctrl[i];
  2219. if (!ctrl->phy)
  2220. continue;
  2221. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2222. if (rc) {
  2223. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2224. ctrl->ctrl->name, rc);
  2225. goto error;
  2226. }
  2227. }
  2228. error:
  2229. return rc;
  2230. }
  2231. static int dsi_display_set_clk_src(struct dsi_display *display, bool set_xo)
  2232. {
  2233. int rc = 0;
  2234. int i;
  2235. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2236. struct dsi_ctrl_clk_info *info;
  2237. if (display->trusted_vm_env)
  2238. return 0;
  2239. /*
  2240. * In case of split DSI usecases, the clock for master controller should
  2241. * be enabled before the other controller. Master controller in the
  2242. * clock context refers to the controller that sources the clock. While turning off the
  2243. * clocks, the source is set to xo.
  2244. */
  2245. m_ctrl = &display->ctrl[display->clk_master_idx];
  2246. info = &m_ctrl->ctrl->clk_info;
  2247. if (!set_xo)
  2248. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &display->clock_info.pll_clks);
  2249. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2250. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &info->xo_clk);
  2251. if (rc) {
  2252. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n", display->name, rc);
  2253. return rc;
  2254. }
  2255. /* Set source for the rest of the controllers */
  2256. display_for_each_ctrl(i, display) {
  2257. ctrl = &display->ctrl[i];
  2258. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2259. continue;
  2260. info = &ctrl->ctrl->clk_info;
  2261. if (!set_xo)
  2262. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &display->clock_info.pll_clks);
  2263. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2264. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &info->xo_clk);
  2265. if (rc) {
  2266. DSI_ERR("[%s] failed to set source clocks, rc=%d\n", display->name, rc);
  2267. return rc;
  2268. }
  2269. }
  2270. return 0;
  2271. }
  2272. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2273. {
  2274. int rc = 0;
  2275. struct dsi_display *display = priv;
  2276. struct dsi_display_ctrl *m_ctrl;
  2277. if (!display) {
  2278. DSI_ERR("invalid arguments\n");
  2279. return -EINVAL;
  2280. }
  2281. if (is_skip_op_required(display))
  2282. return 0;
  2283. rc = dsi_display_set_clk_src(display, !prepare);
  2284. m_ctrl = &display->ctrl[display->clk_master_idx];
  2285. if (!m_ctrl->phy) {
  2286. DSI_ERR("[%s] PHY not found\n", display->name);
  2287. return -EINVAL;
  2288. }
  2289. rc = dsi_phy_pll_toggle(m_ctrl->phy, prepare);
  2290. return rc;
  2291. }
  2292. int dsi_display_phy_configure(void *priv, bool commit)
  2293. {
  2294. int rc = 0;
  2295. struct dsi_display *display = priv;
  2296. struct dsi_display_ctrl *m_ctrl;
  2297. struct dsi_pll_resource *pll_res;
  2298. struct dsi_ctrl *ctrl;
  2299. if (!display) {
  2300. DSI_ERR("invalid arguments\n");
  2301. return -EINVAL;
  2302. }
  2303. if (is_skip_op_required(display))
  2304. return 0;
  2305. m_ctrl = &display->ctrl[display->clk_master_idx];
  2306. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2307. DSI_ERR("[%s] PHY not found\n", display->name);
  2308. return -EINVAL;
  2309. }
  2310. pll_res = m_ctrl->phy->pll;
  2311. if (!pll_res) {
  2312. DSI_ERR("[%s] PLL res not found\n", display->name);
  2313. return -EINVAL;
  2314. }
  2315. ctrl = m_ctrl->ctrl;
  2316. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2317. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2318. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2319. return rc;
  2320. }
  2321. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2322. bool enable)
  2323. {
  2324. int rc = 0;
  2325. int i;
  2326. struct dsi_display_ctrl *ctrl;
  2327. display_for_each_ctrl(i, display) {
  2328. ctrl = &display->ctrl[i];
  2329. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2330. if (rc) {
  2331. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2332. display->name, enable ? "mask" : "unmask", rc);
  2333. return rc;
  2334. }
  2335. }
  2336. return 0;
  2337. }
  2338. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2339. {
  2340. struct dsi_display_ctrl *ctrl;
  2341. int i;
  2342. if (!display)
  2343. return;
  2344. display_for_each_ctrl(i, display) {
  2345. ctrl = &display->ctrl[i];
  2346. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2347. }
  2348. /*
  2349. * After retime buffer synchronization we need to turn of clk_en_sel
  2350. * bit on each phy. Avoid this for Cphy.
  2351. */
  2352. if (dsi_is_type_cphy(&display->panel->host_config))
  2353. return;
  2354. display_for_each_ctrl(i, display) {
  2355. ctrl = &display->ctrl[i];
  2356. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2357. }
  2358. }
  2359. static int dsi_display_ctrl_update(struct dsi_display *display)
  2360. {
  2361. int rc = 0;
  2362. int i;
  2363. struct dsi_display_ctrl *ctrl;
  2364. display_for_each_ctrl(i, display) {
  2365. ctrl = &display->ctrl[i];
  2366. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2367. if (rc) {
  2368. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2369. display->name, i, rc);
  2370. goto error_host_deinit;
  2371. }
  2372. }
  2373. return 0;
  2374. error_host_deinit:
  2375. for (i = i - 1; i >= 0; i--) {
  2376. ctrl = &display->ctrl[i];
  2377. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2378. }
  2379. return rc;
  2380. }
  2381. static int dsi_display_ctrl_init(struct dsi_display *display)
  2382. {
  2383. int rc = 0;
  2384. int i;
  2385. struct dsi_display_ctrl *ctrl;
  2386. bool skip_op = is_skip_op_required(display);
  2387. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2388. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2389. * we will programe DSI controller as part of core clock enable.
  2390. * After that we should not re-configure DSI controller again here for
  2391. * usecases where we are resuming from ulps suspend as it might put
  2392. * the HW in bad state.
  2393. */
  2394. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2395. display_for_each_ctrl(i, display) {
  2396. ctrl = &display->ctrl[i];
  2397. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2398. if (rc) {
  2399. DSI_ERR(
  2400. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2401. display->name, i, skip_op, rc);
  2402. goto error_host_deinit;
  2403. }
  2404. }
  2405. } else {
  2406. display_for_each_ctrl(i, display) {
  2407. ctrl = &display->ctrl[i];
  2408. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2409. DSI_CTRL_OP_HOST_INIT,
  2410. true);
  2411. if (rc)
  2412. DSI_DEBUG("host init update failed rc=%d\n",
  2413. rc);
  2414. }
  2415. }
  2416. return rc;
  2417. error_host_deinit:
  2418. for (i = i - 1; i >= 0; i--) {
  2419. ctrl = &display->ctrl[i];
  2420. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2421. }
  2422. return rc;
  2423. }
  2424. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2425. {
  2426. int rc = 0;
  2427. int i;
  2428. struct dsi_display_ctrl *ctrl;
  2429. display_for_each_ctrl(i, display) {
  2430. ctrl = &display->ctrl[i];
  2431. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2432. if (rc) {
  2433. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2434. display->name, i, rc);
  2435. }
  2436. }
  2437. return rc;
  2438. }
  2439. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2440. {
  2441. int rc = 0;
  2442. int i;
  2443. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2444. bool skip_op = is_skip_op_required(display);
  2445. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2446. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2447. DSI_CTRL_ENGINE_ON, skip_op);
  2448. if (rc) {
  2449. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2450. display->name, skip_op, rc);
  2451. goto error;
  2452. }
  2453. display_for_each_ctrl(i, display) {
  2454. ctrl = &display->ctrl[i];
  2455. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2456. continue;
  2457. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2458. DSI_CTRL_ENGINE_ON, skip_op);
  2459. if (rc) {
  2460. DSI_ERR(
  2461. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2462. display->name, skip_op, rc);
  2463. goto error_disable_master;
  2464. }
  2465. }
  2466. return rc;
  2467. error_disable_master:
  2468. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2469. DSI_CTRL_ENGINE_OFF, skip_op);
  2470. error:
  2471. return rc;
  2472. }
  2473. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2474. {
  2475. int rc = 0;
  2476. int i;
  2477. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2478. bool skip_op = is_skip_op_required(display);
  2479. /*
  2480. * This is a defensive check. In reality as this is called after panel OFF commands, which
  2481. * can never be ASYNC, the controller post_tx_queued flag will never be set when this API
  2482. * is called.
  2483. */
  2484. display_for_each_ctrl(i, display) {
  2485. ctrl = &display->ctrl[i];
  2486. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  2487. continue;
  2488. flush_workqueue(display->post_cmd_tx_workq);
  2489. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  2490. ctrl->ctrl->post_tx_queued = false;
  2491. }
  2492. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2493. /*
  2494. * For platforms where ULPS is controlled by DSI controller block,
  2495. * do not disable dsi controller block if lanes are to be
  2496. * kept in ULPS during suspend. So just update the SW state
  2497. * and return early.
  2498. */
  2499. if (display->panel->ulps_suspend_enabled &&
  2500. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2501. display_for_each_ctrl(i, display) {
  2502. ctrl = &display->ctrl[i];
  2503. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2504. DSI_CTRL_OP_HOST_ENGINE,
  2505. false);
  2506. if (rc)
  2507. DSI_DEBUG("host state update failed %d\n", rc);
  2508. }
  2509. return rc;
  2510. }
  2511. display_for_each_ctrl(i, display) {
  2512. ctrl = &display->ctrl[i];
  2513. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2514. continue;
  2515. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2516. DSI_CTRL_ENGINE_OFF, skip_op);
  2517. if (rc)
  2518. DSI_ERR(
  2519. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2520. display->name, skip_op, rc);
  2521. }
  2522. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2523. DSI_CTRL_ENGINE_OFF, skip_op);
  2524. if (rc) {
  2525. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2526. display->name, skip_op, rc);
  2527. goto error;
  2528. }
  2529. error:
  2530. return rc;
  2531. }
  2532. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2533. {
  2534. int rc = 0;
  2535. int i;
  2536. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2537. bool skip_op = is_skip_op_required(display);
  2538. m_ctrl = &display->ctrl[display->video_master_idx];
  2539. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2540. DSI_CTRL_ENGINE_ON, skip_op);
  2541. if (rc) {
  2542. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2543. display->name, skip_op, rc);
  2544. goto error;
  2545. }
  2546. display_for_each_ctrl(i, display) {
  2547. ctrl = &display->ctrl[i];
  2548. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2549. continue;
  2550. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2551. DSI_CTRL_ENGINE_ON, skip_op);
  2552. if (rc) {
  2553. DSI_ERR(
  2554. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2555. display->name, skip_op, rc);
  2556. goto error_disable_master;
  2557. }
  2558. }
  2559. return rc;
  2560. error_disable_master:
  2561. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2562. DSI_CTRL_ENGINE_OFF, skip_op);
  2563. error:
  2564. return rc;
  2565. }
  2566. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2567. {
  2568. int rc = 0;
  2569. int i;
  2570. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2571. bool skip_op = is_skip_op_required(display);
  2572. m_ctrl = &display->ctrl[display->video_master_idx];
  2573. display_for_each_ctrl(i, display) {
  2574. ctrl = &display->ctrl[i];
  2575. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2576. continue;
  2577. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2578. DSI_CTRL_ENGINE_OFF, skip_op);
  2579. if (rc)
  2580. DSI_ERR(
  2581. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2582. display->name, skip_op, rc);
  2583. }
  2584. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2585. DSI_CTRL_ENGINE_OFF, skip_op);
  2586. if (rc)
  2587. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2588. display->name, skip_op, rc);
  2589. return rc;
  2590. }
  2591. static int dsi_display_phy_enable(struct dsi_display *display)
  2592. {
  2593. int rc = 0;
  2594. int i;
  2595. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2596. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2597. bool skip_op = is_skip_op_required(display);
  2598. m_ctrl = &display->ctrl[display->clk_master_idx];
  2599. if (display->ctrl_count > 1)
  2600. m_src = DSI_PLL_SOURCE_NATIVE;
  2601. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2602. m_src, true, skip_op);
  2603. if (rc) {
  2604. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2605. display->name, skip_op, rc);
  2606. goto error;
  2607. }
  2608. display_for_each_ctrl(i, display) {
  2609. ctrl = &display->ctrl[i];
  2610. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2611. continue;
  2612. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2613. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2614. if (rc) {
  2615. DSI_ERR(
  2616. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2617. display->name, skip_op, rc);
  2618. goto error_disable_master;
  2619. }
  2620. }
  2621. return rc;
  2622. error_disable_master:
  2623. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2624. error:
  2625. return rc;
  2626. }
  2627. static int dsi_display_phy_disable(struct dsi_display *display)
  2628. {
  2629. int rc = 0;
  2630. int i;
  2631. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2632. bool skip_op = is_skip_op_required(display);
  2633. m_ctrl = &display->ctrl[display->clk_master_idx];
  2634. display_for_each_ctrl(i, display) {
  2635. ctrl = &display->ctrl[i];
  2636. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2637. continue;
  2638. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2639. if (rc)
  2640. DSI_ERR(
  2641. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2642. display->name, skip_op, rc);
  2643. }
  2644. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2645. if (rc)
  2646. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2647. display->name, skip_op, rc);
  2648. return rc;
  2649. }
  2650. static int dsi_display_wake_up(struct dsi_display *display)
  2651. {
  2652. return 0;
  2653. }
  2654. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2655. {
  2656. int rc = 0;
  2657. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2658. int i;
  2659. u32 flags = 0;
  2660. /*
  2661. * 1. Setup commands in FIFO
  2662. * 2. Trigger commands
  2663. */
  2664. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2665. display_for_each_ctrl(i, display) {
  2666. ctrl = &display->ctrl[i];
  2667. flags = cmd->ctrl_flags;
  2668. if (ctrl == m_ctrl)
  2669. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2670. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, flags);
  2671. if (rc) {
  2672. DSI_ERR("[%s] prepare for cmd transfer failed,rc=%d\n",
  2673. display->name, rc);
  2674. if (ctrl != m_ctrl)
  2675. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, flags |
  2676. DSI_CTRL_CMD_BROADCAST_MASTER);
  2677. return rc;
  2678. }
  2679. }
  2680. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2681. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2682. if (rc) {
  2683. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2684. display->name, rc);
  2685. goto error;
  2686. }
  2687. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2688. display_for_each_ctrl(i, display) {
  2689. ctrl = &display->ctrl[i];
  2690. if (ctrl == m_ctrl)
  2691. continue;
  2692. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2693. if (rc) {
  2694. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2695. display->name, rc);
  2696. goto error;
  2697. }
  2698. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2699. if (rc) {
  2700. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2701. display->name, rc);
  2702. goto error;
  2703. }
  2704. }
  2705. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2706. if (rc) {
  2707. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2708. display->name, rc);
  2709. goto error;
  2710. }
  2711. error:
  2712. display_for_each_ctrl(i, display) {
  2713. ctrl = &display->ctrl[i];
  2714. flags = cmd->ctrl_flags;
  2715. if (ctrl == m_ctrl)
  2716. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2717. dsi_ctrl_transfer_unprepare(ctrl->ctrl, flags);
  2718. }
  2719. return rc;
  2720. }
  2721. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2722. {
  2723. int rc = 0;
  2724. int i;
  2725. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2726. /*
  2727. * For continuous splash and trusted vm environment,
  2728. * ctrl states are updated separately and hence we do
  2729. * an early return
  2730. */
  2731. if (is_skip_op_required(display)) {
  2732. DSI_DEBUG(
  2733. "cont splash/trusted vm use case, phy sw reset not required\n");
  2734. return 0;
  2735. }
  2736. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2737. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2738. if (rc) {
  2739. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2740. goto error;
  2741. }
  2742. display_for_each_ctrl(i, display) {
  2743. ctrl = &display->ctrl[i];
  2744. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2745. continue;
  2746. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2747. if (rc) {
  2748. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2749. display->name, rc);
  2750. goto error;
  2751. }
  2752. }
  2753. error:
  2754. return rc;
  2755. }
  2756. static int dsi_host_attach(struct mipi_dsi_host *host,
  2757. struct mipi_dsi_device *dsi)
  2758. {
  2759. return 0;
  2760. }
  2761. static int dsi_host_detach(struct mipi_dsi_host *host,
  2762. struct mipi_dsi_device *dsi)
  2763. {
  2764. return 0;
  2765. }
  2766. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2767. {
  2768. struct dsi_display *display;
  2769. int rc = 0;
  2770. if (!host || !cmd) {
  2771. DSI_ERR("Invalid params\n");
  2772. return 0;
  2773. }
  2774. display = to_dsi_display(host);
  2775. /* Avoid sending DCS commands when ESD recovery is pending */
  2776. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2777. DSI_DEBUG("ESD recovery pending\n");
  2778. return 0;
  2779. }
  2780. rc = dsi_display_wake_up(display);
  2781. if (rc) {
  2782. DSI_ERR("[%s] failed to wake up display, rc=%d\n", display->name, rc);
  2783. goto error;
  2784. }
  2785. if (display->tx_cmd_buf == NULL) {
  2786. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2787. if (rc) {
  2788. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2789. goto error;
  2790. }
  2791. }
  2792. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2793. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2794. rc = dsi_display_broadcast_cmd(display, cmd);
  2795. if (rc) {
  2796. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2797. goto error;
  2798. }
  2799. } else {
  2800. int idx = cmd->ctrl;
  2801. rc = dsi_ctrl_transfer_prepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2802. if (rc) {
  2803. DSI_ERR("failed to prepare for command transfer: %d\n", rc);
  2804. goto error;
  2805. }
  2806. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2807. if (rc)
  2808. DSI_ERR("[%s] cmd transfer failed, rc=%d\n", display->name, rc);
  2809. dsi_ctrl_transfer_unprepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2810. }
  2811. error:
  2812. return rc;
  2813. }
  2814. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2815. {
  2816. int rc = 0;
  2817. struct dsi_cmd_desc cmd;
  2818. if (!msg) {
  2819. DSI_ERR("Invalid params\n");
  2820. return 0;
  2821. }
  2822. memcpy(&cmd.msg, msg, sizeof(*msg));
  2823. cmd.ctrl = 0;
  2824. cmd.post_wait_ms = 0;
  2825. cmd.ctrl_flags = 0;
  2826. rc = dsi_host_transfer_sub(host, &cmd);
  2827. return rc;
  2828. }
  2829. static struct mipi_dsi_host_ops dsi_host_ops = {
  2830. .attach = dsi_host_attach,
  2831. .detach = dsi_host_detach,
  2832. .transfer = dsi_host_transfer,
  2833. };
  2834. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2835. {
  2836. int rc = 0;
  2837. struct mipi_dsi_host *host = &display->host;
  2838. host->dev = &display->pdev->dev;
  2839. host->ops = &dsi_host_ops;
  2840. rc = mipi_dsi_host_register(host);
  2841. if (rc) {
  2842. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2843. display->name, rc);
  2844. goto error;
  2845. }
  2846. error:
  2847. return rc;
  2848. }
  2849. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2850. {
  2851. int rc = 0;
  2852. struct mipi_dsi_host *host = &display->host;
  2853. mipi_dsi_host_unregister(host);
  2854. host->dev = NULL;
  2855. host->ops = NULL;
  2856. return rc;
  2857. }
  2858. static bool dsi_display_check_prefix(const char *clk_prefix,
  2859. const char *clk_name)
  2860. {
  2861. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2862. }
  2863. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2864. char *dsi_clk_name)
  2865. {
  2866. if (display->fw)
  2867. return dsi_parser_count_strings(display->parser_node,
  2868. dsi_clk_name);
  2869. else
  2870. return of_property_count_strings(display->panel_node,
  2871. dsi_clk_name);
  2872. }
  2873. static void dsi_display_get_clock_name(struct dsi_display *display,
  2874. char *dsi_clk_name, int index,
  2875. const char **clk_name)
  2876. {
  2877. if (display->fw)
  2878. dsi_parser_read_string_index(display->parser_node,
  2879. dsi_clk_name, index, clk_name);
  2880. else
  2881. of_property_read_string_index(display->panel_node,
  2882. dsi_clk_name, index, clk_name);
  2883. }
  2884. static int dsi_display_clocks_init(struct dsi_display *display)
  2885. {
  2886. int i, rc = 0, num_clk = 0;
  2887. const char *clk_name;
  2888. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2889. struct clk *dsi_clk;
  2890. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2891. char *dsi_clock_name;
  2892. if (!strcmp(display->display_type, "primary"))
  2893. dsi_clock_name = "qcom,dsi-select-clocks";
  2894. else
  2895. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2896. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2897. for (i = 0; i < num_clk; i++) {
  2898. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2899. &clk_name);
  2900. DSI_DEBUG("clock name:%s\n", clk_name);
  2901. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2902. if (IS_ERR_OR_NULL(dsi_clk)) {
  2903. rc = PTR_ERR(dsi_clk);
  2904. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2905. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2906. pll->byte_clk = NULL;
  2907. goto error;
  2908. }
  2909. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2910. pll->pixel_clk = NULL;
  2911. goto error;
  2912. }
  2913. }
  2914. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2915. pll->byte_clk = dsi_clk;
  2916. continue;
  2917. }
  2918. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2919. pll->pixel_clk = dsi_clk;
  2920. continue;
  2921. }
  2922. }
  2923. return 0;
  2924. error:
  2925. return rc;
  2926. }
  2927. static int dsi_display_clk_ctrl_cb(void *priv,
  2928. struct dsi_clk_ctrl_info clk_state_info)
  2929. {
  2930. int rc = 0;
  2931. struct dsi_display *display = NULL;
  2932. void *clk_handle = NULL;
  2933. if (!priv) {
  2934. DSI_ERR("Invalid params\n");
  2935. return -EINVAL;
  2936. }
  2937. display = priv;
  2938. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2939. clk_handle = display->mdp_clk_handle;
  2940. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2941. clk_handle = display->dsi_clk_handle;
  2942. } else {
  2943. DSI_ERR("invalid clk handle, return error\n");
  2944. return -EINVAL;
  2945. }
  2946. /*
  2947. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2948. * to turn off DSI clocks.
  2949. */
  2950. rc = dsi_display_clk_ctrl(clk_handle,
  2951. clk_state_info.clk_type, clk_state_info.clk_state);
  2952. if (rc) {
  2953. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2954. display->name, clk_state_info.clk_state,
  2955. clk_state_info.clk_type, rc);
  2956. return rc;
  2957. }
  2958. return 0;
  2959. }
  2960. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2961. {
  2962. int i;
  2963. struct dsi_display_ctrl *ctrl;
  2964. if (!display)
  2965. return;
  2966. display_for_each_ctrl(i, display) {
  2967. ctrl = &display->ctrl[i];
  2968. if (!ctrl)
  2969. continue;
  2970. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2971. }
  2972. }
  2973. int dsi_pre_clkoff_cb(void *priv,
  2974. enum dsi_clk_type clk,
  2975. enum dsi_lclk_type l_type,
  2976. enum dsi_clk_state new_state)
  2977. {
  2978. int rc = 0, i;
  2979. struct dsi_display *display = priv;
  2980. struct dsi_display_ctrl *ctrl;
  2981. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2982. (l_type & DSI_LINK_LP_CLK)) {
  2983. /*
  2984. * If continuous clock is enabled then disable it
  2985. * before entering into ULPS Mode.
  2986. */
  2987. if (display->panel->host_config.force_hs_clk_lane)
  2988. _dsi_display_continuous_clk_ctrl(display, false);
  2989. /*
  2990. * If ULPS feature is enabled, enter ULPS first.
  2991. * However, when blanking the panel, we should enter ULPS
  2992. * only if ULPS during suspend feature is enabled.
  2993. */
  2994. if (!dsi_panel_initialized(display->panel)) {
  2995. if (display->panel->ulps_suspend_enabled)
  2996. rc = dsi_display_set_ulps(display, true);
  2997. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2998. rc = dsi_display_set_ulps(display, true);
  2999. }
  3000. if (rc)
  3001. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  3002. __func__, rc);
  3003. }
  3004. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3005. (l_type & DSI_LINK_HS_CLK)) {
  3006. /*
  3007. * PHY clock gating should be disabled before the PLL and the
  3008. * branch clocks are turned off. Otherwise, it is possible that
  3009. * the clock RCGs may not be turned off correctly resulting
  3010. * in clock warnings.
  3011. */
  3012. rc = dsi_display_config_clk_gating(display, false);
  3013. if (rc)
  3014. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  3015. display->name, rc);
  3016. }
  3017. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3018. /*
  3019. * Enable DSI clamps only if entering idle power collapse or
  3020. * when ULPS during suspend is enabled..
  3021. */
  3022. if (dsi_panel_initialized(display->panel) ||
  3023. display->panel->ulps_suspend_enabled) {
  3024. dsi_display_phy_idle_off(display);
  3025. rc = dsi_display_set_clamp(display, true);
  3026. if (rc)
  3027. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3028. __func__, rc);
  3029. rc = dsi_display_phy_reset_config(display, false);
  3030. if (rc)
  3031. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3032. __func__, rc);
  3033. } else {
  3034. /* Make sure that controller is not in ULPS state when
  3035. * the DSI link is not active.
  3036. */
  3037. rc = dsi_display_set_ulps(display, false);
  3038. if (rc)
  3039. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3040. __func__, rc);
  3041. }
  3042. /* dsi will not be able to serve irqs from here on */
  3043. dsi_display_ctrl_irq_update(display, false);
  3044. /* cache the MISR values */
  3045. display_for_each_ctrl(i, display) {
  3046. ctrl = &display->ctrl[i];
  3047. if (!ctrl->ctrl)
  3048. continue;
  3049. dsi_ctrl_cache_misr(ctrl->ctrl);
  3050. }
  3051. }
  3052. return rc;
  3053. }
  3054. int dsi_post_clkon_cb(void *priv,
  3055. enum dsi_clk_type clk,
  3056. enum dsi_lclk_type l_type,
  3057. enum dsi_clk_state curr_state)
  3058. {
  3059. int rc = 0;
  3060. struct dsi_display *display = priv;
  3061. bool mmss_clamp = false;
  3062. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3063. mmss_clamp = display->clamp_enabled;
  3064. /*
  3065. * controller setup is needed if coming out of idle
  3066. * power collapse with clamps enabled.
  3067. */
  3068. if (mmss_clamp)
  3069. dsi_display_ctrl_setup(display);
  3070. /*
  3071. * Phy setup is needed if coming out of idle
  3072. * power collapse with clamps enabled.
  3073. */
  3074. if (display->phy_idle_power_off || mmss_clamp)
  3075. dsi_display_phy_idle_on(display, mmss_clamp);
  3076. if (display->ulps_enabled && mmss_clamp) {
  3077. /*
  3078. * ULPS Entry Request. This is needed if the lanes were
  3079. * in ULPS prior to power collapse, since after
  3080. * power collapse and reset, the DSI controller resets
  3081. * back to idle state and not ULPS. This ulps entry
  3082. * request will transition the state of the DSI
  3083. * controller to ULPS which will match the state of the
  3084. * DSI phy. This needs to be done prior to disabling
  3085. * the DSI clamps.
  3086. *
  3087. * Also, reset the ulps flag so that ulps_config
  3088. * function would reconfigure the controller state to
  3089. * ULPS.
  3090. */
  3091. display->ulps_enabled = false;
  3092. rc = dsi_display_set_ulps(display, true);
  3093. if (rc) {
  3094. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3095. __func__, rc);
  3096. goto error;
  3097. }
  3098. }
  3099. rc = dsi_display_phy_reset_config(display, true);
  3100. if (rc) {
  3101. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3102. __func__, rc);
  3103. goto error;
  3104. }
  3105. rc = dsi_display_set_clamp(display, false);
  3106. if (rc) {
  3107. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3108. __func__, rc);
  3109. goto error;
  3110. }
  3111. }
  3112. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3113. /*
  3114. * Toggle the resync FIFO everytime clock changes, except
  3115. * when cont-splash screen transition is going on.
  3116. * Toggling resync FIFO during cont splash transition
  3117. * can lead to blinks on the display.
  3118. */
  3119. if (!display->is_cont_splash_enabled)
  3120. dsi_display_toggle_resync_fifo(display);
  3121. if (display->ulps_enabled) {
  3122. rc = dsi_display_set_ulps(display, false);
  3123. if (rc) {
  3124. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3125. __func__, rc);
  3126. goto error;
  3127. }
  3128. }
  3129. if (display->panel->host_config.force_hs_clk_lane)
  3130. _dsi_display_continuous_clk_ctrl(display, true);
  3131. rc = dsi_display_config_clk_gating(display, true);
  3132. if (rc) {
  3133. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3134. display->name, rc);
  3135. goto error;
  3136. }
  3137. }
  3138. /* enable dsi to serve irqs */
  3139. if (clk & DSI_CORE_CLK)
  3140. dsi_display_ctrl_irq_update(display, true);
  3141. error:
  3142. return rc;
  3143. }
  3144. int dsi_post_clkoff_cb(void *priv,
  3145. enum dsi_clk_type clk_type,
  3146. enum dsi_lclk_type l_type,
  3147. enum dsi_clk_state curr_state)
  3148. {
  3149. int rc = 0;
  3150. struct dsi_display *display = priv;
  3151. if (!display) {
  3152. DSI_ERR("%s: Invalid arg\n", __func__);
  3153. return -EINVAL;
  3154. }
  3155. if ((clk_type & DSI_CORE_CLK) &&
  3156. (curr_state == DSI_CLK_OFF)) {
  3157. rc = dsi_display_phy_power_off(display);
  3158. if (rc)
  3159. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3160. display->name, rc);
  3161. rc = dsi_display_ctrl_power_off(display);
  3162. if (rc)
  3163. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3164. display->name, rc);
  3165. }
  3166. return rc;
  3167. }
  3168. int dsi_pre_clkon_cb(void *priv,
  3169. enum dsi_clk_type clk_type,
  3170. enum dsi_lclk_type l_type,
  3171. enum dsi_clk_state new_state)
  3172. {
  3173. int rc = 0;
  3174. struct dsi_display *display = priv;
  3175. if (!display) {
  3176. DSI_ERR("%s: invalid input\n", __func__);
  3177. return -EINVAL;
  3178. }
  3179. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3180. /*
  3181. * Enable DSI core power
  3182. * 1.> PANEL_PM are controlled as part of
  3183. * panel_power_ctrl. Needed not be handled here.
  3184. * 2.> CTRL_PM need to be enabled/disabled
  3185. * only during unblank/blank. Their state should
  3186. * not be changed during static screen.
  3187. */
  3188. DSI_DEBUG("updating power states for ctrl and phy\n");
  3189. rc = dsi_display_ctrl_power_on(display);
  3190. if (rc) {
  3191. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3192. display->name, rc);
  3193. return rc;
  3194. }
  3195. rc = dsi_display_phy_power_on(display);
  3196. if (rc) {
  3197. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3198. display->name, rc);
  3199. return rc;
  3200. }
  3201. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3202. }
  3203. return rc;
  3204. }
  3205. static void __set_lane_map_v2(u8 *lane_map_v2,
  3206. enum dsi_phy_data_lanes lane0,
  3207. enum dsi_phy_data_lanes lane1,
  3208. enum dsi_phy_data_lanes lane2,
  3209. enum dsi_phy_data_lanes lane3)
  3210. {
  3211. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3212. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3213. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3214. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3215. }
  3216. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3217. {
  3218. int rc = 0, i = 0;
  3219. const char *data;
  3220. u8 temp[DSI_LANE_MAX - 1];
  3221. if (!display) {
  3222. DSI_ERR("invalid params\n");
  3223. return -EINVAL;
  3224. }
  3225. /* lane-map-v2 supersedes lane-map-v1 setting */
  3226. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3227. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3228. if (!rc) {
  3229. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3230. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3231. return 0;
  3232. } else if (rc != EINVAL) {
  3233. DSI_DEBUG("Incorrect mapping, configure default\n");
  3234. goto set_default;
  3235. }
  3236. /* lane-map older version, for DSI controller version < 2.0 */
  3237. data = of_get_property(display->pdev->dev.of_node,
  3238. "qcom,lane-map", NULL);
  3239. if (!data)
  3240. goto set_default;
  3241. if (!strcmp(data, "lane_map_3012")) {
  3242. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3243. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3244. DSI_PHYSICAL_LANE_1,
  3245. DSI_PHYSICAL_LANE_2,
  3246. DSI_PHYSICAL_LANE_3,
  3247. DSI_PHYSICAL_LANE_0);
  3248. } else if (!strcmp(data, "lane_map_2301")) {
  3249. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3250. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3251. DSI_PHYSICAL_LANE_2,
  3252. DSI_PHYSICAL_LANE_3,
  3253. DSI_PHYSICAL_LANE_0,
  3254. DSI_PHYSICAL_LANE_1);
  3255. } else if (!strcmp(data, "lane_map_1230")) {
  3256. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3257. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3258. DSI_PHYSICAL_LANE_3,
  3259. DSI_PHYSICAL_LANE_0,
  3260. DSI_PHYSICAL_LANE_1,
  3261. DSI_PHYSICAL_LANE_2);
  3262. } else if (!strcmp(data, "lane_map_0321")) {
  3263. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3264. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3265. DSI_PHYSICAL_LANE_0,
  3266. DSI_PHYSICAL_LANE_3,
  3267. DSI_PHYSICAL_LANE_2,
  3268. DSI_PHYSICAL_LANE_1);
  3269. } else if (!strcmp(data, "lane_map_1032")) {
  3270. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3271. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3272. DSI_PHYSICAL_LANE_1,
  3273. DSI_PHYSICAL_LANE_0,
  3274. DSI_PHYSICAL_LANE_3,
  3275. DSI_PHYSICAL_LANE_2);
  3276. } else if (!strcmp(data, "lane_map_2103")) {
  3277. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3278. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3279. DSI_PHYSICAL_LANE_2,
  3280. DSI_PHYSICAL_LANE_1,
  3281. DSI_PHYSICAL_LANE_0,
  3282. DSI_PHYSICAL_LANE_3);
  3283. } else if (!strcmp(data, "lane_map_3210")) {
  3284. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3285. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3286. DSI_PHYSICAL_LANE_3,
  3287. DSI_PHYSICAL_LANE_2,
  3288. DSI_PHYSICAL_LANE_1,
  3289. DSI_PHYSICAL_LANE_0);
  3290. } else {
  3291. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3292. __func__, data);
  3293. goto set_default;
  3294. }
  3295. return 0;
  3296. set_default:
  3297. /* default lane mapping */
  3298. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3299. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3300. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3301. return 0;
  3302. }
  3303. static int dsi_display_get_phandle_index(
  3304. struct dsi_display *display,
  3305. const char *propname, int count, int index)
  3306. {
  3307. struct device_node *disp_node = display->panel_node;
  3308. u32 *val = NULL;
  3309. int rc = 0;
  3310. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3311. if (ZERO_OR_NULL_PTR(val)) {
  3312. rc = -ENOMEM;
  3313. goto end;
  3314. }
  3315. if (index >= count)
  3316. goto end;
  3317. if (display->fw)
  3318. rc = dsi_parser_read_u32_array(display->parser_node,
  3319. propname, val, count);
  3320. else
  3321. rc = of_property_read_u32_array(disp_node, propname,
  3322. val, count);
  3323. if (rc)
  3324. goto end;
  3325. rc = val[index];
  3326. DSI_DEBUG("%s index=%d\n", propname, rc);
  3327. end:
  3328. kfree(val);
  3329. return rc;
  3330. }
  3331. static bool dsi_display_validate_res(struct dsi_display *display)
  3332. {
  3333. struct device_node *of_node = display->pdev->dev.of_node;
  3334. struct of_phandle_iterator it;
  3335. bool ctrl_avail = false;
  3336. bool phy_avail = false;
  3337. /*
  3338. * At least if one of the controller or PHY is present or has been probed, the
  3339. * dsi_display_dev_probe can pass this check. Exact ctrl and PHY match will be
  3340. * done after the DT is parsed.
  3341. */
  3342. of_phandle_iterator_init(&it, of_node, "qcom,dsi-ctrl", NULL, 0);
  3343. while (of_phandle_iterator_next(&it) == 0)
  3344. ctrl_avail |= dsi_ctrl_check_resource(it.node);
  3345. of_phandle_iterator_init(&it, of_node, "qcom,dsi-phy", NULL, 0);
  3346. while (of_phandle_iterator_next(&it) == 0)
  3347. phy_avail |= dsi_phy_check_resource(it.node);
  3348. return (ctrl_avail & phy_avail);
  3349. }
  3350. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3351. const char *propname)
  3352. {
  3353. if (display->fw)
  3354. return dsi_parser_count_u32_elems(display->parser_node,
  3355. propname);
  3356. else
  3357. return of_property_count_u32_elems(display->panel_node,
  3358. propname);
  3359. }
  3360. static int dsi_display_parse_dt(struct dsi_display *display)
  3361. {
  3362. int i, rc = 0;
  3363. u32 phy_count = 0;
  3364. struct device_node *of_node = display->pdev->dev.of_node;
  3365. char *dsi_ctrl_name, *dsi_phy_name;
  3366. if (!strcmp(display->display_type, "primary")) {
  3367. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3368. dsi_phy_name = "qcom,dsi-phy-num";
  3369. } else {
  3370. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3371. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3372. }
  3373. display->ctrl_count = dsi_display_get_phandle_count(display,
  3374. dsi_ctrl_name);
  3375. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3376. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3377. display->ctrl_count, phy_count);
  3378. if (!phy_count || !display->ctrl_count) {
  3379. DSI_ERR("no ctrl/phys found\n");
  3380. rc = -ENODEV;
  3381. goto error;
  3382. }
  3383. if (phy_count != display->ctrl_count) {
  3384. DSI_ERR("different ctrl and phy counts\n");
  3385. rc = -ENODEV;
  3386. goto error;
  3387. }
  3388. display_for_each_ctrl(i, display) {
  3389. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3390. int index;
  3391. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3392. display->ctrl_count, i);
  3393. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3394. "qcom,dsi-ctrl", index);
  3395. of_node_put(ctrl->ctrl_of_node);
  3396. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3397. display->ctrl_count, i);
  3398. ctrl->phy_of_node = of_parse_phandle(of_node,
  3399. "qcom,dsi-phy", index);
  3400. of_node_put(ctrl->phy_of_node);
  3401. }
  3402. /* Parse TE data */
  3403. dsi_display_parse_te_data(display);
  3404. /* Parse all external bridges from port 0 */
  3405. display_for_each_ctrl(i, display) {
  3406. display->ext_bridge[i].node_of =
  3407. of_graph_get_remote_node(of_node, 0, i);
  3408. if (display->ext_bridge[i].node_of)
  3409. display->ext_bridge_cnt++;
  3410. else
  3411. break;
  3412. }
  3413. /* Parse Demura data */
  3414. dsi_display_parse_demura_data(display);
  3415. DSI_DEBUG("success\n");
  3416. error:
  3417. return rc;
  3418. }
  3419. static bool dsi_display_validate_panel_resources(struct dsi_display *display)
  3420. {
  3421. if (!is_sim_panel(display)) {
  3422. if (!gpio_is_valid(display->panel->reset_config.reset_gpio)) {
  3423. DSI_ERR("invalid reset gpio for the panel\n");
  3424. return false;
  3425. }
  3426. }
  3427. return true;
  3428. }
  3429. static int dsi_display_res_init(struct dsi_display *display)
  3430. {
  3431. int rc = 0;
  3432. int i;
  3433. struct dsi_display_ctrl *ctrl;
  3434. display_for_each_ctrl(i, display) {
  3435. ctrl = &display->ctrl[i];
  3436. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3437. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3438. rc = PTR_ERR(ctrl->ctrl);
  3439. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3440. ctrl->ctrl = NULL;
  3441. goto error_ctrl_put;
  3442. }
  3443. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3444. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3445. rc = PTR_ERR(ctrl->phy);
  3446. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3447. dsi_ctrl_put(ctrl->ctrl);
  3448. ctrl->phy = NULL;
  3449. goto error_ctrl_put;
  3450. }
  3451. }
  3452. display->panel = dsi_panel_get(&display->pdev->dev,
  3453. display->panel_node,
  3454. display->parser_node,
  3455. display->display_type,
  3456. display->cmdline_topology,
  3457. display->trusted_vm_env);
  3458. if (IS_ERR_OR_NULL(display->panel)) {
  3459. rc = PTR_ERR(display->panel);
  3460. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3461. display->panel = NULL;
  3462. goto error_ctrl_put;
  3463. }
  3464. display->panel->te_using_watchdog_timer |= display->sw_te_using_wd;
  3465. if (!dsi_display_validate_panel_resources(display)) {
  3466. rc = -EINVAL;
  3467. goto error_panel_put;
  3468. }
  3469. display_for_each_ctrl(i, display) {
  3470. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3471. struct dsi_host_common_cfg *host = &display->panel->host_config;
  3472. phy->cfg.force_clk_lane_hs =
  3473. display->panel->host_config.force_hs_clk_lane;
  3474. phy->cfg.phy_type =
  3475. display->panel->host_config.phy_type;
  3476. /*
  3477. * Parse the dynamic clock trim codes for PLL, for video mode panels that have
  3478. * dynamic clock property set.
  3479. */
  3480. if ((display->panel->dyn_clk_caps.dyn_clk_support) &&
  3481. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  3482. dsi_phy_pll_parse_dfps_data(phy);
  3483. phy->cfg.split_link.enabled = host->split_link.enabled;
  3484. phy->cfg.split_link.num_sublinks = host->split_link.num_sublinks;
  3485. phy->cfg.split_link.lanes_per_sublink = host->split_link.lanes_per_sublink;
  3486. }
  3487. rc = dsi_display_parse_lane_map(display);
  3488. if (rc) {
  3489. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3490. goto error_panel_put;
  3491. }
  3492. rc = dsi_display_clocks_init(display);
  3493. if (rc) {
  3494. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3495. goto error_panel_put;
  3496. }
  3497. /**
  3498. * In trusted vm, the connectors will not be enabled
  3499. * until the HW resources are assigned and accepted.
  3500. */
  3501. if (display->trusted_vm_env) {
  3502. display->is_active = false;
  3503. display->hw_ownership = false;
  3504. } else {
  3505. display->is_active = true;
  3506. display->hw_ownership = true;
  3507. }
  3508. return 0;
  3509. error_panel_put:
  3510. dsi_panel_put(display->panel);
  3511. error_ctrl_put:
  3512. for (i = i - 1; i >= 0; i--) {
  3513. ctrl = &display->ctrl[i];
  3514. dsi_ctrl_put(ctrl->ctrl);
  3515. dsi_phy_put(ctrl->phy);
  3516. }
  3517. return rc;
  3518. }
  3519. static int dsi_display_res_deinit(struct dsi_display *display)
  3520. {
  3521. int rc = 0;
  3522. int i;
  3523. struct dsi_display_ctrl *ctrl;
  3524. display_for_each_ctrl(i, display) {
  3525. ctrl = &display->ctrl[i];
  3526. dsi_phy_put(ctrl->phy);
  3527. dsi_ctrl_put(ctrl->ctrl);
  3528. }
  3529. if (display->panel)
  3530. dsi_panel_put(display->panel);
  3531. return rc;
  3532. }
  3533. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3534. struct dsi_display_mode *mode,
  3535. u32 flags)
  3536. {
  3537. int rc = 0;
  3538. int i;
  3539. struct dsi_display_ctrl *ctrl;
  3540. /*
  3541. * To set a mode:
  3542. * 1. Controllers should be turned off.
  3543. * 2. Link clocks should be off.
  3544. * 3. Phy should be disabled.
  3545. */
  3546. display_for_each_ctrl(i, display) {
  3547. ctrl = &display->ctrl[i];
  3548. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3549. (ctrl->phy_enabled)) {
  3550. rc = -EINVAL;
  3551. goto error;
  3552. }
  3553. }
  3554. error:
  3555. return rc;
  3556. }
  3557. static bool dsi_display_is_seamless_dfps_possible(
  3558. const struct dsi_display *display,
  3559. const struct dsi_display_mode *tgt,
  3560. const enum dsi_dfps_type dfps_type)
  3561. {
  3562. struct dsi_display_mode *cur;
  3563. if (!display || !tgt || !display->panel) {
  3564. DSI_ERR("Invalid params\n");
  3565. return false;
  3566. }
  3567. cur = display->panel->cur_mode;
  3568. if (cur->timing.h_active != tgt->timing.h_active) {
  3569. DSI_DEBUG("timing.h_active differs %d %d\n",
  3570. cur->timing.h_active, tgt->timing.h_active);
  3571. return false;
  3572. }
  3573. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3574. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3575. cur->timing.h_back_porch,
  3576. tgt->timing.h_back_porch);
  3577. return false;
  3578. }
  3579. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3580. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3581. cur->timing.h_sync_width,
  3582. tgt->timing.h_sync_width);
  3583. return false;
  3584. }
  3585. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3586. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3587. cur->timing.h_front_porch,
  3588. tgt->timing.h_front_porch);
  3589. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3590. return false;
  3591. }
  3592. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3593. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3594. cur->timing.h_skew,
  3595. tgt->timing.h_skew);
  3596. return false;
  3597. }
  3598. /* skip polarity comparison */
  3599. if (cur->timing.v_active != tgt->timing.v_active) {
  3600. DSI_DEBUG("timing.v_active differs %d %d\n",
  3601. cur->timing.v_active,
  3602. tgt->timing.v_active);
  3603. return false;
  3604. }
  3605. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3606. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3607. cur->timing.v_back_porch,
  3608. tgt->timing.v_back_porch);
  3609. return false;
  3610. }
  3611. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3612. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3613. cur->timing.v_sync_width,
  3614. tgt->timing.v_sync_width);
  3615. return false;
  3616. }
  3617. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3618. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3619. cur->timing.v_front_porch,
  3620. tgt->timing.v_front_porch);
  3621. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3622. return false;
  3623. }
  3624. /* skip polarity comparison */
  3625. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3626. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3627. cur->timing.refresh_rate,
  3628. tgt->timing.refresh_rate);
  3629. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3630. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3631. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3632. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3633. DSI_DEBUG("flags differs %d %d\n",
  3634. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3635. return true;
  3636. }
  3637. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3638. {
  3639. struct dsi_host_common_cfg *config;
  3640. struct dsi_display_ctrl *m_ctrl;
  3641. int phy_ver;
  3642. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3643. config = &display->panel->host_config;
  3644. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3645. config->byte_intf_clk_div = 2;
  3646. }
  3647. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3648. u32 bit_clk_rate)
  3649. {
  3650. int rc = 0;
  3651. int i;
  3652. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3653. if (!display->panel) {
  3654. DSI_ERR("Invalid params\n");
  3655. return -EINVAL;
  3656. }
  3657. if (bit_clk_rate == 0) {
  3658. DSI_ERR("Invalid bit clock rate\n");
  3659. return -EINVAL;
  3660. }
  3661. display->config.bit_clk_rate_hz = bit_clk_rate;
  3662. display_for_each_ctrl(i, display) {
  3663. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3664. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3665. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3666. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3667. byte_intf_clk_rate;
  3668. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3669. struct dsi_host_common_cfg *host_cfg;
  3670. mutex_lock(&ctrl->ctrl_lock);
  3671. host_cfg = &display->panel->host_config;
  3672. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3673. num_of_lanes++;
  3674. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3675. num_of_lanes++;
  3676. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3677. num_of_lanes++;
  3678. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3679. num_of_lanes++;
  3680. if (num_of_lanes == 0) {
  3681. DSI_ERR("Invalid lane count\n");
  3682. rc = -EINVAL;
  3683. goto error;
  3684. }
  3685. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3686. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3687. bit_rate_per_lane = bit_rate;
  3688. do_div(bit_rate_per_lane, num_of_lanes);
  3689. pclk_rate = bit_rate;
  3690. do_div(pclk_rate, bpp);
  3691. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3692. bit_rate_per_lane = bit_rate;
  3693. do_div(bit_rate_per_lane, num_of_lanes);
  3694. byte_clk_rate = bit_rate_per_lane;
  3695. do_div(byte_clk_rate, 8);
  3696. byte_intf_clk_rate = byte_clk_rate;
  3697. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3698. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3699. } else {
  3700. bit_rate_per_lane = bit_clk_rate;
  3701. pclk_rate *= bits_per_symbol;
  3702. do_div(pclk_rate, num_of_symbols);
  3703. byte_clk_rate = bit_clk_rate;
  3704. do_div(byte_clk_rate, num_of_symbols);
  3705. /* For CPHY, byte_intf_clk is same as byte_clk */
  3706. byte_intf_clk_rate = byte_clk_rate;
  3707. }
  3708. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3709. bit_rate, bit_rate_per_lane);
  3710. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3711. byte_clk_rate, byte_intf_clk_rate);
  3712. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3713. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3714. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3715. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3716. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3717. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3718. ctrl->clk_freq, ctrl->cell_index);
  3719. if (rc) {
  3720. DSI_ERR("Failed to update link frequencies\n");
  3721. goto error;
  3722. }
  3723. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3724. error:
  3725. mutex_unlock(&ctrl->ctrl_lock);
  3726. /* TODO: recover ctrl->clk_freq in case of failure */
  3727. if (rc)
  3728. return rc;
  3729. }
  3730. return 0;
  3731. }
  3732. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3733. struct dsi_dyn_clk_delay *delay,
  3734. struct dsi_display_mode *mode)
  3735. {
  3736. u32 esc_clk_rate_hz;
  3737. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3738. u32 hsync_period = 0;
  3739. struct dsi_display_ctrl *m_ctrl;
  3740. struct dsi_ctrl *dsi_ctrl;
  3741. struct dsi_phy_cfg *cfg;
  3742. int phy_ver;
  3743. m_ctrl = &display->ctrl[display->clk_master_idx];
  3744. dsi_ctrl = m_ctrl->ctrl;
  3745. cfg = &(m_ctrl->phy->cfg);
  3746. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3747. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3748. esc_clk_rate_hz);
  3749. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3750. esc_clk_rate_hz);
  3751. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3752. esc_clk_rate_hz);
  3753. hsync_period = dsi_h_total_dce(&mode->timing);
  3754. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3755. if (!display->panel->video_config.eof_bllp_lp11_en)
  3756. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3757. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3758. (display->config.common_config.t_clk_post + 1)) /
  3759. byte_to_esc_ratio) +
  3760. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3761. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3762. ((cfg->timing.lane_v3[3] * 4) +
  3763. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3764. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3765. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3766. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3767. hr_bit_to_esc_ratio);
  3768. delay->pipe_delay2 = 0;
  3769. if (display->panel->host_config.force_hs_clk_lane)
  3770. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3771. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3772. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3773. hr_bit_to_esc_ratio);
  3774. /*
  3775. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3776. * 25us pll delay recommended for phy ver 4.0
  3777. */
  3778. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3779. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3780. delay->pll_delay = 100;
  3781. else
  3782. delay->pll_delay = 25;
  3783. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3784. }
  3785. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3786. struct link_clk_freq *bkp_freq)
  3787. {
  3788. int rc = 0, i;
  3789. u8 ctrl_version;
  3790. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3791. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3792. struct dsi_clk_link_set *enable_clk;
  3793. m_ctrl = &display->ctrl[display->clk_master_idx];
  3794. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3795. ctrl_version = m_ctrl->ctrl->version;
  3796. enable_clk = &display->clock_info.pll_clks;
  3797. dsi_clk_prepare_enable(enable_clk);
  3798. dsi_display_phy_configure(display, false);
  3799. display_for_each_ctrl(i, display) {
  3800. ctrl = &display->ctrl[i];
  3801. if (!ctrl->ctrl)
  3802. continue;
  3803. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3804. ctrl->ctrl->clk_freq.byte_clk_rate,
  3805. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3806. if (rc) {
  3807. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3808. goto recover_byte_clk;
  3809. }
  3810. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3811. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3812. if (rc) {
  3813. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3814. goto recover_pix_clk;
  3815. }
  3816. }
  3817. display_for_each_ctrl(i, display) {
  3818. ctrl = &display->ctrl[i];
  3819. if (ctrl == m_ctrl)
  3820. continue;
  3821. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3822. }
  3823. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3824. /*
  3825. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3826. * and with constant fps, as dynamic refresh will applied with
  3827. * next mdp intf ctrl flush.
  3828. */
  3829. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3830. (dyn_clk_caps->maintain_const_fps))
  3831. return 0;
  3832. /* wait for dynamic refresh done */
  3833. display_for_each_ctrl(i, display) {
  3834. ctrl = &display->ctrl[i];
  3835. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3836. if (rc) {
  3837. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3838. goto recover_pix_clk;
  3839. } else {
  3840. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3841. i ? "slave" : "master");
  3842. }
  3843. }
  3844. display_for_each_ctrl(i, display) {
  3845. ctrl = &display->ctrl[i];
  3846. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3847. }
  3848. if (rc)
  3849. DSI_ERR("could not switch back to src clks %d\n", rc);
  3850. dsi_clk_disable_unprepare(enable_clk);
  3851. return rc;
  3852. recover_pix_clk:
  3853. display_for_each_ctrl(i, display) {
  3854. ctrl = &display->ctrl[i];
  3855. if (!ctrl->ctrl)
  3856. continue;
  3857. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3858. bkp_freq->pix_clk_rate, i);
  3859. }
  3860. recover_byte_clk:
  3861. display_for_each_ctrl(i, display) {
  3862. ctrl = &display->ctrl[i];
  3863. if (!ctrl->ctrl)
  3864. continue;
  3865. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3866. bkp_freq->byte_clk_rate,
  3867. bkp_freq->byte_intf_clk_rate, i);
  3868. }
  3869. return rc;
  3870. }
  3871. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3872. struct dsi_display_mode *mode)
  3873. {
  3874. int rc = 0, mask, i;
  3875. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3876. struct dsi_dyn_clk_delay delay;
  3877. struct link_clk_freq bkp_freq;
  3878. dsi_panel_acquire_panel_lock(display->panel);
  3879. m_ctrl = &display->ctrl[display->clk_master_idx];
  3880. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3881. /* mask PLL unlock, FIFO overflow and underflow errors */
  3882. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3883. BIT(DSI_FIFO_OVERFLOW);
  3884. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3885. /* update the phy timings based on new mode */
  3886. display_for_each_ctrl(i, display) {
  3887. ctrl = &display->ctrl[i];
  3888. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3889. }
  3890. /* back up existing rates to handle failure case */
  3891. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3892. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3893. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3894. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3895. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3896. if (rc) {
  3897. DSI_ERR("failed set link frequencies %d\n", rc);
  3898. goto exit;
  3899. }
  3900. /* calculate pipe delays */
  3901. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3902. /* configure dynamic refresh ctrl registers */
  3903. display_for_each_ctrl(i, display) {
  3904. ctrl = &display->ctrl[i];
  3905. if (!ctrl->phy)
  3906. continue;
  3907. if (ctrl == m_ctrl)
  3908. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3909. else
  3910. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3911. false);
  3912. }
  3913. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3914. exit:
  3915. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3916. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3917. DSI_CLK_OFF);
  3918. /* store newly calculated phy timings in mode private info */
  3919. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3920. mode->priv_info->phy_timing_val,
  3921. mode->priv_info->phy_timing_len);
  3922. dsi_panel_release_panel_lock(display->panel);
  3923. return rc;
  3924. }
  3925. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3926. int clk_rate)
  3927. {
  3928. int rc = 0;
  3929. if (clk_rate <= 0) {
  3930. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3931. return -EINVAL;
  3932. }
  3933. if (clk_rate == display->cached_clk_rate) {
  3934. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3935. return rc;
  3936. }
  3937. display->cached_clk_rate = clk_rate;
  3938. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3939. if (!rc) {
  3940. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  3941. __func__, clk_rate);
  3942. atomic_set(&display->clkrate_change_pending, 1);
  3943. } else {
  3944. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3945. __func__, clk_rate, rc);
  3946. /* Caching clock failed, so don't go on doing so. */
  3947. atomic_set(&display->clkrate_change_pending, 0);
  3948. display->cached_clk_rate = 0;
  3949. }
  3950. return rc;
  3951. }
  3952. static int dsi_display_dfps_update(struct dsi_display *display,
  3953. struct dsi_display_mode *dsi_mode)
  3954. {
  3955. struct dsi_mode_info *timing;
  3956. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3957. struct dsi_display_mode *panel_mode;
  3958. struct dsi_dfps_capabilities dfps_caps;
  3959. int rc = 0;
  3960. int i = 0;
  3961. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3962. if (!display || !dsi_mode || !display->panel) {
  3963. DSI_ERR("Invalid params\n");
  3964. return -EINVAL;
  3965. }
  3966. timing = &dsi_mode->timing;
  3967. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3968. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3969. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3970. DSI_ERR("dfps or constant fps not supported\n");
  3971. return -ENOTSUPP;
  3972. }
  3973. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3974. DSI_ERR("dfps clock method not supported\n");
  3975. return -ENOTSUPP;
  3976. }
  3977. /* For split DSI, update the clock master first */
  3978. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3979. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3980. m_ctrl = &display->ctrl[display->clk_master_idx];
  3981. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3982. if (rc) {
  3983. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3984. display->name, i, rc);
  3985. goto error;
  3986. }
  3987. /* Update the rest of the controllers */
  3988. display_for_each_ctrl(i, display) {
  3989. ctrl = &display->ctrl[i];
  3990. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3991. continue;
  3992. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3993. if (rc) {
  3994. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3995. display->name, i, rc);
  3996. goto error;
  3997. }
  3998. }
  3999. panel_mode = display->panel->cur_mode;
  4000. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  4001. /*
  4002. * dsi_mode_flags flags are used to communicate with other drm driver
  4003. * components, and are transient. They aren't inherently part of the
  4004. * display panel's mode and shouldn't be saved into the cached currently
  4005. * active mode.
  4006. */
  4007. panel_mode->dsi_mode_flags = 0;
  4008. error:
  4009. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  4010. return rc;
  4011. }
  4012. static int dsi_display_dfps_calc_front_porch(
  4013. u32 old_fps,
  4014. u32 new_fps,
  4015. u32 a_total,
  4016. u32 b_total,
  4017. u32 b_fp,
  4018. u32 *b_fp_out)
  4019. {
  4020. s32 b_fp_new;
  4021. int add_porches, diff;
  4022. if (!b_fp_out) {
  4023. DSI_ERR("Invalid params\n");
  4024. return -EINVAL;
  4025. }
  4026. if (!a_total || !new_fps) {
  4027. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  4028. return -EINVAL;
  4029. }
  4030. /*
  4031. * Keep clock, other porches constant, use new fps, calc front porch
  4032. * new_vtotal = old_vtotal * (old_fps / new_fps )
  4033. * new_vfp - old_vfp = new_vtotal - old_vtotal
  4034. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  4035. */
  4036. diff = abs(old_fps - new_fps);
  4037. add_porches = mult_frac(b_total, diff, new_fps);
  4038. if (old_fps > new_fps)
  4039. b_fp_new = b_fp + add_porches;
  4040. else
  4041. b_fp_new = b_fp - add_porches;
  4042. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  4043. new_fps, a_total, b_total, b_fp, b_fp_new);
  4044. if (b_fp_new < 0) {
  4045. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  4046. return -EINVAL;
  4047. }
  4048. /**
  4049. * TODO: To differentiate from clock method when communicating to the
  4050. * other components, perhaps we should set clk here to original value
  4051. */
  4052. *b_fp_out = b_fp_new;
  4053. return 0;
  4054. }
  4055. /**
  4056. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4057. * @display: DSI display handle.
  4058. * @adj_mode: Mode value structure to be changed.
  4059. * It contains old timing values and latest fps value.
  4060. * New timing values are updated based on new fps.
  4061. * @curr_refresh_rate: Current fps rate.
  4062. * If zero , current fps rate is taken from
  4063. * display->panel->cur_mode.
  4064. * Return: error code.
  4065. */
  4066. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4067. struct dsi_display_mode *adj_mode,
  4068. u32 curr_refresh_rate)
  4069. {
  4070. struct dsi_dfps_capabilities dfps_caps;
  4071. struct dsi_display_mode per_ctrl_mode;
  4072. struct dsi_mode_info *timing;
  4073. struct dsi_ctrl *m_ctrl;
  4074. int rc = 0;
  4075. if (!display || !adj_mode) {
  4076. DSI_ERR("Invalid params\n");
  4077. return -EINVAL;
  4078. }
  4079. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4080. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4081. if (!dfps_caps.dfps_support) {
  4082. DSI_ERR("dfps not supported by panel\n");
  4083. return -EINVAL;
  4084. }
  4085. per_ctrl_mode = *adj_mode;
  4086. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4087. if (!curr_refresh_rate) {
  4088. if (!dsi_display_is_seamless_dfps_possible(display,
  4089. &per_ctrl_mode, dfps_caps.type)) {
  4090. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4091. return -EINVAL;
  4092. }
  4093. if (display->panel->cur_mode) {
  4094. curr_refresh_rate =
  4095. display->panel->cur_mode->timing.refresh_rate;
  4096. } else {
  4097. DSI_ERR("cur_mode is not initialized\n");
  4098. return -EINVAL;
  4099. }
  4100. }
  4101. /* TODO: Remove this direct reference to the dsi_ctrl */
  4102. timing = &per_ctrl_mode.timing;
  4103. switch (dfps_caps.type) {
  4104. case DSI_DFPS_IMMEDIATE_VFP:
  4105. rc = dsi_display_dfps_calc_front_porch(
  4106. curr_refresh_rate,
  4107. timing->refresh_rate,
  4108. dsi_h_total_dce(timing),
  4109. DSI_V_TOTAL(timing),
  4110. timing->v_front_porch,
  4111. &adj_mode->timing.v_front_porch);
  4112. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4113. curr_refresh_rate, timing->refresh_rate,
  4114. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4115. break;
  4116. case DSI_DFPS_IMMEDIATE_HFP:
  4117. rc = dsi_display_dfps_calc_front_porch(
  4118. curr_refresh_rate,
  4119. timing->refresh_rate,
  4120. DSI_V_TOTAL(timing),
  4121. dsi_h_total_dce(timing),
  4122. timing->h_front_porch,
  4123. &adj_mode->timing.h_front_porch);
  4124. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4125. curr_refresh_rate, timing->refresh_rate,
  4126. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4127. if (!rc)
  4128. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4129. break;
  4130. default:
  4131. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4132. rc = -ENOTSUPP;
  4133. }
  4134. return rc;
  4135. }
  4136. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4137. struct dsi_display_mode *adj_mode)
  4138. {
  4139. int rc = 0;
  4140. if (!display || !adj_mode) {
  4141. DSI_ERR("Invalid params\n");
  4142. return false;
  4143. }
  4144. /* Currently the only seamless transition is dynamic fps */
  4145. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4146. if (rc) {
  4147. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4148. } else {
  4149. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4150. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4151. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4152. }
  4153. return rc;
  4154. }
  4155. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4156. struct dsi_display_mode *to_mode)
  4157. {
  4158. u32 cur_fps, to_fps;
  4159. u32 cur_h_active, to_h_active;
  4160. u32 cur_v_active, to_v_active;
  4161. cur_fps = cur_mode->timing.refresh_rate;
  4162. to_fps = to_mode->timing.refresh_rate;
  4163. cur_h_active = cur_mode->timing.h_active;
  4164. cur_v_active = cur_mode->timing.v_active;
  4165. to_h_active = to_mode->timing.h_active;
  4166. to_v_active = to_mode->timing.v_active;
  4167. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4168. (cur_fps != to_fps)) {
  4169. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4170. DSI_DEBUG("DMS Modeset with FPS change\n");
  4171. } else {
  4172. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4173. }
  4174. }
  4175. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4176. struct dsi_display_mode *mode,
  4177. u32 flags)
  4178. {
  4179. int rc = 0, clk_rate = 0;
  4180. int i;
  4181. struct dsi_display_ctrl *ctrl;
  4182. struct dsi_display_ctrl *mctrl;
  4183. struct dsi_display_mode_priv_info *priv_info;
  4184. bool commit_phy_timing = false;
  4185. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4186. priv_info = mode->priv_info;
  4187. if (!priv_info) {
  4188. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4189. display->name);
  4190. return -EINVAL;
  4191. }
  4192. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4193. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4194. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4195. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4196. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4197. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4198. mode,
  4199. &display->config);
  4200. if (rc) {
  4201. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4202. display->name, rc);
  4203. goto error;
  4204. }
  4205. memcpy(&display->config.lane_map, &display->lane_map,
  4206. sizeof(display->lane_map));
  4207. mctrl = &display->ctrl[display->clk_master_idx];
  4208. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4209. if (mode->dsi_mode_flags &
  4210. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4211. display_for_each_ctrl(i, display) {
  4212. ctrl = &display->ctrl[i];
  4213. if (!ctrl->ctrl || (ctrl != mctrl))
  4214. continue;
  4215. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4216. true);
  4217. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4218. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4219. (dyn_clk_caps->maintain_const_fps)) {
  4220. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4221. true);
  4222. }
  4223. }
  4224. rc = dsi_display_dfps_update(display, mode);
  4225. if (rc) {
  4226. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4227. display->name, rc);
  4228. goto error;
  4229. }
  4230. display_for_each_ctrl(i, display) {
  4231. ctrl = &display->ctrl[i];
  4232. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4233. &display->config, mode, mode->dsi_mode_flags,
  4234. display->dsi_clk_handle);
  4235. if (rc) {
  4236. DSI_ERR("failed to update ctrl config\n");
  4237. goto error;
  4238. }
  4239. }
  4240. if (priv_info->phy_timing_len) {
  4241. display_for_each_ctrl(i, display) {
  4242. ctrl = &display->ctrl[i];
  4243. rc = dsi_phy_set_timing_params(ctrl->phy,
  4244. priv_info->phy_timing_val,
  4245. priv_info->phy_timing_len,
  4246. commit_phy_timing);
  4247. if (rc)
  4248. DSI_ERR("Fail to add timing params\n");
  4249. }
  4250. }
  4251. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4252. return rc;
  4253. }
  4254. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4255. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4256. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4257. if (rc)
  4258. DSI_ERR("dynamic clk change failed %d\n", rc);
  4259. /*
  4260. * skip rest of the opearations since
  4261. * dsi_display_dynamic_clk_switch_vid() already takes
  4262. * care of them.
  4263. */
  4264. return rc;
  4265. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4266. clk_rate = mode->timing.clk_rate_hz;
  4267. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4268. clk_rate);
  4269. if (rc) {
  4270. DSI_ERR("Failed to configure dynamic clk\n");
  4271. return rc;
  4272. }
  4273. }
  4274. }
  4275. display_for_each_ctrl(i, display) {
  4276. ctrl = &display->ctrl[i];
  4277. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4278. mode, mode->dsi_mode_flags,
  4279. display->dsi_clk_handle);
  4280. if (rc) {
  4281. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4282. display->name, rc);
  4283. goto error;
  4284. }
  4285. }
  4286. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4287. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4288. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4289. u64 to_bitclk = mode->timing.clk_rate_hz;
  4290. commit_phy_timing = true;
  4291. /* No need to set clkrate pending flag if clocks are same */
  4292. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4293. atomic_set(&display->clkrate_change_pending, 1);
  4294. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4295. }
  4296. if (priv_info->phy_timing_len) {
  4297. display_for_each_ctrl(i, display) {
  4298. ctrl = &display->ctrl[i];
  4299. rc = dsi_phy_set_timing_params(ctrl->phy,
  4300. priv_info->phy_timing_val,
  4301. priv_info->phy_timing_len,
  4302. commit_phy_timing);
  4303. if (rc)
  4304. DSI_ERR("failed to add DSI PHY timing params\n");
  4305. }
  4306. }
  4307. error:
  4308. return rc;
  4309. }
  4310. /**
  4311. * _dsi_display_dev_init - initializes the display device
  4312. * Initialization will acquire references to the resources required for the
  4313. * display hardware to function.
  4314. * @display: Handle to the display
  4315. * Returns: Zero on success
  4316. */
  4317. static int _dsi_display_dev_init(struct dsi_display *display)
  4318. {
  4319. int rc = 0;
  4320. if (!display) {
  4321. DSI_ERR("invalid display\n");
  4322. return -EINVAL;
  4323. }
  4324. if (!display->panel_node && !display->fw)
  4325. return 0;
  4326. mutex_lock(&display->display_lock);
  4327. display->parser = dsi_parser_get(&display->pdev->dev);
  4328. if (display->fw && display->parser)
  4329. display->parser_node = dsi_parser_get_head_node(
  4330. display->parser, display->fw->data,
  4331. display->fw->size);
  4332. rc = dsi_display_parse_dt(display);
  4333. if (rc) {
  4334. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4335. goto error;
  4336. }
  4337. rc = dsi_display_res_init(display);
  4338. if (rc) {
  4339. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4340. display->name, rc);
  4341. goto error;
  4342. }
  4343. error:
  4344. mutex_unlock(&display->display_lock);
  4345. return rc;
  4346. }
  4347. /**
  4348. * _dsi_display_dev_deinit - deinitializes the display device
  4349. * All the resources acquired during device init will be released.
  4350. * @display: Handle to the display
  4351. * Returns: Zero on success
  4352. */
  4353. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4354. {
  4355. int rc = 0;
  4356. if (!display) {
  4357. DSI_ERR("invalid display\n");
  4358. return -EINVAL;
  4359. }
  4360. mutex_lock(&display->display_lock);
  4361. rc = dsi_display_res_deinit(display);
  4362. if (rc)
  4363. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4364. display->name, rc);
  4365. mutex_unlock(&display->display_lock);
  4366. return rc;
  4367. }
  4368. /**
  4369. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4370. * @dsi_display: Pointer to dsi display
  4371. * Returns: Zero on success
  4372. */
  4373. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4374. {
  4375. struct dsi_display *display = dsi_display;
  4376. int rc = 0;
  4377. /* Remove the panel vote that was added during dsi display probe */
  4378. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4379. if (rc)
  4380. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4381. display->panel->name, rc);
  4382. return rc;
  4383. }
  4384. /**
  4385. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4386. * @dsi_display: Pointer to dsi display
  4387. * Returns: Zero on success
  4388. */
  4389. int dsi_display_cont_splash_config(void *dsi_display)
  4390. {
  4391. struct dsi_display *display = dsi_display;
  4392. int rc = 0;
  4393. /* Vote for gdsc required to read register address space */
  4394. if (!display) {
  4395. DSI_ERR("invalid input display param\n");
  4396. return -EINVAL;
  4397. }
  4398. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4399. if (rc < 0) {
  4400. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4401. rc);
  4402. return rc;
  4403. }
  4404. mutex_lock(&display->display_lock);
  4405. display->is_cont_splash_enabled = true;
  4406. /* Update splash status for clock manager */
  4407. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4408. display->is_cont_splash_enabled);
  4409. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4410. /* Set up ctrl isr before enabling core clk */
  4411. dsi_display_ctrl_isr_configure(display, true);
  4412. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4413. * regulator are inplicit from pre clk on callback
  4414. */
  4415. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4416. DSI_ALL_CLKS, DSI_CLK_ON);
  4417. if (rc) {
  4418. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4419. display->name, rc);
  4420. goto clk_manager_update;
  4421. }
  4422. mutex_unlock(&display->display_lock);
  4423. /* Set the current brightness level */
  4424. dsi_panel_bl_handoff(display->panel);
  4425. return rc;
  4426. clk_manager_update:
  4427. dsi_display_ctrl_isr_configure(display, false);
  4428. /* Update splash status for clock manager */
  4429. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4430. false);
  4431. pm_runtime_put_sync(display->drm_dev->dev);
  4432. display->is_cont_splash_enabled = false;
  4433. mutex_unlock(&display->display_lock);
  4434. return rc;
  4435. }
  4436. /**
  4437. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4438. * @display: Pointer to dsi display
  4439. * Returns: Zero on success
  4440. */
  4441. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4442. {
  4443. int rc = 0;
  4444. if (!display->is_cont_splash_enabled)
  4445. return 0;
  4446. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4447. DSI_ALL_CLKS, DSI_CLK_OFF);
  4448. if (rc)
  4449. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4450. display->name, rc);
  4451. pm_runtime_put_sync(display->drm_dev->dev);
  4452. display->is_cont_splash_enabled = false;
  4453. /* Update splash status for clock manager */
  4454. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4455. display->is_cont_splash_enabled);
  4456. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4457. return rc;
  4458. }
  4459. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4460. {
  4461. int rc = 0;
  4462. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4463. if (!rc) {
  4464. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4465. display->cached_clk_rate);
  4466. atomic_set(&display->clkrate_change_pending, 0);
  4467. } else {
  4468. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4469. display->cached_clk_rate, rc);
  4470. }
  4471. return rc;
  4472. }
  4473. static int dsi_display_validate_split_link(struct dsi_display *display)
  4474. {
  4475. int i, rc = 0;
  4476. struct dsi_display_ctrl *ctrl;
  4477. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4478. if (!host->split_link.enabled)
  4479. return 0;
  4480. display_for_each_ctrl(i, display) {
  4481. ctrl = &display->ctrl[i];
  4482. if (!ctrl->ctrl->split_link_supported) {
  4483. DSI_ERR("[%s] split link is not supported by hw\n",
  4484. display->name);
  4485. rc = -ENOTSUPP;
  4486. goto error;
  4487. }
  4488. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4489. host->split_link.panel_mode = display->panel->panel_mode;
  4490. }
  4491. DSI_DEBUG("Split link is enabled\n");
  4492. return 0;
  4493. error:
  4494. host->split_link.enabled = false;
  4495. return rc;
  4496. }
  4497. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4498. {
  4499. int rc = 0;
  4500. struct dsi_display *display;
  4501. struct platform_device *pdev;
  4502. int te_gpio, avdd_gpio;
  4503. if (!data)
  4504. return -EINVAL;
  4505. display = (struct dsi_display *)data;
  4506. pdev = display->pdev;
  4507. if (!pdev)
  4508. return -EINVAL;
  4509. rc = dsi_ctrl_get_io_resources(io_res);
  4510. if (rc)
  4511. return rc;
  4512. rc = dsi_phy_get_io_resources(io_res);
  4513. if (rc)
  4514. return rc;
  4515. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4516. if (rc)
  4517. return rc;
  4518. te_gpio = of_get_named_gpio(pdev->dev.of_node, "qcom,platform-te-gpio", 0);
  4519. if (gpio_is_valid(te_gpio)) {
  4520. rc = msm_dss_get_gpio_io_mem(te_gpio, &io_res->mem);
  4521. if (rc) {
  4522. DSI_ERR("[%s] failed to retrieve the te gpio address\n",
  4523. display->panel->name);
  4524. return rc;
  4525. }
  4526. }
  4527. avdd_gpio = of_get_named_gpio(pdev->dev.of_node,
  4528. "qcom,avdd-regulator-gpio", 0);
  4529. if (gpio_is_valid(avdd_gpio)) {
  4530. rc = msm_dss_get_gpio_io_mem(avdd_gpio, &io_res->mem);
  4531. if (rc)
  4532. DSI_ERR("[%s] failed to retrieve the avdd gpio address\n",
  4533. display->panel->name);
  4534. }
  4535. return rc;
  4536. }
  4537. static int dsi_display_pre_release(void *data)
  4538. {
  4539. struct dsi_display *display;
  4540. if (!data)
  4541. return -EINVAL;
  4542. display = (struct dsi_display *)data;
  4543. mutex_lock(&display->display_lock);
  4544. display->hw_ownership = false;
  4545. mutex_unlock(&display->display_lock);
  4546. dsi_display_ctrl_irq_update(display, false);
  4547. return 0;
  4548. }
  4549. static int dsi_display_pre_acquire(void *data)
  4550. {
  4551. struct dsi_display *display;
  4552. if (!data)
  4553. return -EINVAL;
  4554. display = (struct dsi_display *)data;
  4555. mutex_lock(&display->display_lock);
  4556. display->hw_ownership = true;
  4557. mutex_unlock(&display->display_lock);
  4558. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4559. return 0;
  4560. }
  4561. /**
  4562. * dsi_display_bind - bind dsi device with controlling device
  4563. * @dev: Pointer to base of platform device
  4564. * @master: Pointer to container of drm device
  4565. * @data: Pointer to private data
  4566. * Returns: Zero on success
  4567. */
  4568. static int dsi_display_bind(struct device *dev,
  4569. struct device *master,
  4570. void *data)
  4571. {
  4572. struct dsi_display_ctrl *display_ctrl;
  4573. struct drm_device *drm;
  4574. struct dsi_display *display;
  4575. struct dsi_clk_info info;
  4576. struct clk_ctrl_cb clk_cb;
  4577. void *handle = NULL;
  4578. struct platform_device *pdev = to_platform_device(dev);
  4579. char *client1 = "dsi_clk_client";
  4580. char *client2 = "mdp_event_client";
  4581. struct msm_vm_ops vm_event_ops = {
  4582. .vm_get_io_resources = dsi_display_get_io_resources,
  4583. .vm_pre_hw_release = dsi_display_pre_release,
  4584. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4585. };
  4586. int i, rc = 0;
  4587. if (!dev || !pdev || !master) {
  4588. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4589. dev, pdev, master);
  4590. return -EINVAL;
  4591. }
  4592. drm = dev_get_drvdata(master);
  4593. display = platform_get_drvdata(pdev);
  4594. if (!drm || !display) {
  4595. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4596. drm, display);
  4597. return -EINVAL;
  4598. }
  4599. if (!display->panel_node && !display->fw)
  4600. return 0;
  4601. if (!display->fw)
  4602. display->name = display->panel_node->name;
  4603. /* defer bind if ext bridge driver is not loaded */
  4604. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4605. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4606. if (!of_drm_find_bridge(
  4607. display->ext_bridge[i].node_of)) {
  4608. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4609. display->ext_bridge[i].node_of->full_name);
  4610. return -EPROBE_DEFER;
  4611. }
  4612. }
  4613. }
  4614. mutex_lock(&display->display_lock);
  4615. rc = dsi_display_validate_split_link(display);
  4616. if (rc) {
  4617. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4618. display->name, rc);
  4619. goto error;
  4620. }
  4621. rc = dsi_display_debugfs_init(display);
  4622. if (rc) {
  4623. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4624. goto error;
  4625. }
  4626. atomic_set(&display->clkrate_change_pending, 0);
  4627. display->cached_clk_rate = 0;
  4628. memset(&info, 0x0, sizeof(info));
  4629. display_for_each_ctrl(i, display) {
  4630. display_ctrl = &display->ctrl[i];
  4631. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4632. if (rc) {
  4633. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4634. display->name, i, rc);
  4635. goto error_ctrl_deinit;
  4636. }
  4637. display_ctrl->ctrl->horiz_index = i;
  4638. rc = dsi_phy_drv_init(display_ctrl->phy);
  4639. if (rc) {
  4640. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4641. display->name, i, rc);
  4642. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4643. goto error_ctrl_deinit;
  4644. }
  4645. display_ctrl->ctrl->post_cmd_tx_workq = display->post_cmd_tx_workq;
  4646. memcpy(&info.c_clks[i],
  4647. (&display_ctrl->ctrl->clk_info.core_clks),
  4648. sizeof(struct dsi_core_clk_info));
  4649. memcpy(&info.l_hs_clks[i],
  4650. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4651. sizeof(struct dsi_link_hs_clk_info));
  4652. memcpy(&info.l_lp_clks[i],
  4653. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4654. sizeof(struct dsi_link_lp_clk_info));
  4655. info.c_clks[i].drm = drm;
  4656. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4657. }
  4658. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4659. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4660. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4661. info.post_clkon_cb = dsi_post_clkon_cb;
  4662. info.phy_config_cb = dsi_display_phy_configure;
  4663. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4664. info.priv_data = display;
  4665. info.master_ndx = display->clk_master_idx;
  4666. info.dsi_ctrl_count = display->ctrl_count;
  4667. snprintf(info.name, MAX_STRING_LEN,
  4668. "DSI_MNGR-%s", display->name);
  4669. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4670. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4671. rc = PTR_ERR(display->clk_mngr);
  4672. display->clk_mngr = NULL;
  4673. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4674. goto error_ctrl_deinit;
  4675. }
  4676. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4677. if (IS_ERR_OR_NULL(handle)) {
  4678. rc = PTR_ERR(handle);
  4679. DSI_ERR("failed to register %s client, rc = %d\n",
  4680. client1, rc);
  4681. goto error_clk_deinit;
  4682. } else {
  4683. display->dsi_clk_handle = handle;
  4684. }
  4685. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4686. if (IS_ERR_OR_NULL(handle)) {
  4687. rc = PTR_ERR(handle);
  4688. DSI_ERR("failed to register %s client, rc = %d\n",
  4689. client2, rc);
  4690. goto error_clk_client_deinit;
  4691. } else {
  4692. display->mdp_clk_handle = handle;
  4693. }
  4694. clk_cb.priv = display;
  4695. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4696. display_for_each_ctrl(i, display) {
  4697. display_ctrl = &display->ctrl[i];
  4698. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4699. if (rc) {
  4700. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4701. display->name, i, rc);
  4702. goto error_ctrl_deinit;
  4703. }
  4704. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4705. if (rc) {
  4706. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4707. display->name, i, rc);
  4708. goto error_ctrl_deinit;
  4709. }
  4710. }
  4711. dsi_display_update_byte_intf_div(display);
  4712. rc = dsi_display_mipi_host_init(display);
  4713. if (rc) {
  4714. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4715. display->name, rc);
  4716. goto error_ctrl_deinit;
  4717. }
  4718. rc = dsi_panel_drv_init(display->panel, &display->host);
  4719. if (rc) {
  4720. if (rc != -EPROBE_DEFER)
  4721. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4722. display->name, rc);
  4723. goto error_host_deinit;
  4724. }
  4725. DSI_INFO("Successfully bind display panel '%s %s'\n", display->name,
  4726. display->panel->te_using_watchdog_timer ? "as sim panel" : "");
  4727. display->drm_dev = drm;
  4728. display_for_each_ctrl(i, display) {
  4729. display_ctrl = &display->ctrl[i];
  4730. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4731. continue;
  4732. display_ctrl->ctrl->drm_dev = drm;
  4733. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4734. &display_ctrl->ctrl->clk_freq);
  4735. if (rc) {
  4736. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4737. display->name, rc);
  4738. goto error;
  4739. }
  4740. }
  4741. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4742. goto error;
  4743. error_host_deinit:
  4744. (void)dsi_display_mipi_host_deinit(display);
  4745. error_clk_client_deinit:
  4746. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4747. error_clk_deinit:
  4748. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4749. error_ctrl_deinit:
  4750. for (i = i - 1; i >= 0; i--) {
  4751. display_ctrl = &display->ctrl[i];
  4752. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4753. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4754. dsi_ctrl_put(display_ctrl->ctrl);
  4755. dsi_phy_put(display_ctrl->phy);
  4756. }
  4757. (void)dsi_display_debugfs_deinit(display);
  4758. error:
  4759. mutex_unlock(&display->display_lock);
  4760. return rc;
  4761. }
  4762. /**
  4763. * dsi_display_unbind - unbind dsi from controlling device
  4764. * @dev: Pointer to base of platform device
  4765. * @master: Pointer to container of drm device
  4766. * @data: Pointer to private data
  4767. */
  4768. static void dsi_display_unbind(struct device *dev,
  4769. struct device *master, void *data)
  4770. {
  4771. struct dsi_display_ctrl *display_ctrl;
  4772. struct dsi_display *display;
  4773. struct platform_device *pdev = to_platform_device(dev);
  4774. int i, rc = 0;
  4775. if (!dev || !pdev || !master) {
  4776. DSI_ERR("invalid param(s)\n");
  4777. return;
  4778. }
  4779. display = platform_get_drvdata(pdev);
  4780. if (!display || !display->panel_node) {
  4781. DSI_ERR("invalid display\n");
  4782. return;
  4783. }
  4784. mutex_lock(&display->display_lock);
  4785. rc = dsi_display_mipi_host_deinit(display);
  4786. if (rc)
  4787. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4788. display->name,
  4789. rc);
  4790. display_for_each_ctrl(i, display) {
  4791. display_ctrl = &display->ctrl[i];
  4792. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4793. if (rc)
  4794. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4795. display->name, i, rc);
  4796. display->ctrl->ctrl->post_cmd_tx_workq = NULL;
  4797. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4798. if (rc)
  4799. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4800. display->name, i, rc);
  4801. }
  4802. atomic_set(&display->clkrate_change_pending, 0);
  4803. (void)dsi_display_debugfs_deinit(display);
  4804. mutex_unlock(&display->display_lock);
  4805. }
  4806. static const struct component_ops dsi_display_comp_ops = {
  4807. .bind = dsi_display_bind,
  4808. .unbind = dsi_display_unbind,
  4809. };
  4810. static struct platform_driver dsi_display_driver = {
  4811. .probe = dsi_display_dev_probe,
  4812. .remove = dsi_display_dev_remove,
  4813. .driver = {
  4814. .name = "msm-dsi-display",
  4815. .of_match_table = dsi_display_dt_match,
  4816. .suppress_bind_attrs = true,
  4817. },
  4818. };
  4819. static int dsi_display_init(struct dsi_display *display)
  4820. {
  4821. int rc = 0;
  4822. struct platform_device *pdev = display->pdev;
  4823. mutex_init(&display->display_lock);
  4824. rc = _dsi_display_dev_init(display);
  4825. if (rc) {
  4826. DSI_ERR("device init failed, rc=%d\n", rc);
  4827. goto end;
  4828. }
  4829. /*
  4830. * Vote on panel regulator is added to make sure panel regulators
  4831. * are ON for cont-splash enabled usecase.
  4832. * This panel regulator vote will be removed only in:
  4833. * 1) device suspend when cont-splash is enabled.
  4834. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4835. * For GKI, adding this vote will make sure that sync_state
  4836. * kernel driver doesn't disable the panel regulators after
  4837. * dsi probe is complete.
  4838. */
  4839. if (display->panel) {
  4840. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4841. true);
  4842. if (rc) {
  4843. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4844. display->panel->name, rc);
  4845. return rc;
  4846. }
  4847. }
  4848. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4849. if (rc)
  4850. DSI_ERR("component add failed, rc=%d\n", rc);
  4851. DSI_DEBUG("component add success: %s\n", display->name);
  4852. end:
  4853. return rc;
  4854. }
  4855. static void dsi_display_firmware_display(const struct firmware *fw,
  4856. void *context)
  4857. {
  4858. struct dsi_display *display = context;
  4859. if (fw) {
  4860. DSI_INFO("reading data from firmware, size=%zd\n",
  4861. fw->size);
  4862. display->fw = fw;
  4863. if (!strcmp(display->display_type, "primary"))
  4864. display->name = "dsi_firmware_display";
  4865. else if (!strcmp(display->display_type, "secondary"))
  4866. display->name = "dsi_firmware_display_secondary";
  4867. } else {
  4868. DSI_INFO("no firmware available, fallback to device node\n");
  4869. }
  4870. if (dsi_display_init(display))
  4871. return;
  4872. DSI_DEBUG("success\n");
  4873. }
  4874. int dsi_display_dev_probe(struct platform_device *pdev)
  4875. {
  4876. struct dsi_display *display = NULL;
  4877. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4878. int rc = 0, index = DSI_PRIMARY;
  4879. bool firm_req = false;
  4880. struct dsi_display_boot_param *boot_disp;
  4881. if (!pdev || !pdev->dev.of_node) {
  4882. DSI_ERR("pdev not found\n");
  4883. rc = -ENODEV;
  4884. goto end;
  4885. }
  4886. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4887. if (!display) {
  4888. rc = -ENOMEM;
  4889. goto end;
  4890. }
  4891. display->post_cmd_tx_workq = create_singlethread_workqueue(
  4892. "dsi_post_cmd_tx_workq");
  4893. if (!display->post_cmd_tx_workq) {
  4894. DSI_ERR("failed to create work queue\n");
  4895. rc = -EINVAL;
  4896. goto end;
  4897. }
  4898. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4899. if (!mdp_node) {
  4900. DSI_ERR("mdp_node not found\n");
  4901. rc = -ENODEV;
  4902. goto end;
  4903. }
  4904. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4905. "qcom,sde-trusted-vm-env");
  4906. if (display->trusted_vm_env)
  4907. DSI_INFO("Display enabled with trusted vm path\n");
  4908. /* initialize panel id to UINT64_MAX */
  4909. display->panel_id = ~0x0;
  4910. display->display_type = of_get_property(pdev->dev.of_node,
  4911. "label", NULL);
  4912. if (!display->display_type)
  4913. display->display_type = "primary";
  4914. if (!strcmp(display->display_type, "secondary"))
  4915. index = DSI_SECONDARY;
  4916. boot_disp = &boot_displays[index];
  4917. node = pdev->dev.of_node;
  4918. if (boot_disp->boot_disp_en) {
  4919. /* The panel name should be same as UEFI name index */
  4920. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4921. if (!panel_node)
  4922. DSI_WARN("%s panel_node %s not found\n", display->display_type,
  4923. boot_disp->name);
  4924. } else {
  4925. panel_node = of_parse_phandle(node,
  4926. "qcom,dsi-default-panel", 0);
  4927. if (!panel_node)
  4928. DSI_WARN("%s default panel not found\n", display->display_type);
  4929. }
  4930. boot_disp->node = pdev->dev.of_node;
  4931. boot_disp->disp = display;
  4932. display->panel_node = panel_node;
  4933. display->pdev = pdev;
  4934. display->boot_disp = boot_disp;
  4935. dsi_display_parse_cmdline_topology(display, index);
  4936. platform_set_drvdata(pdev, display);
  4937. if (!dsi_display_validate_res(display)) {
  4938. rc = -EPROBE_DEFER;
  4939. DSI_ERR("resources required for display probe not present: rc=%d\n", rc);
  4940. goto end;
  4941. }
  4942. /* initialize display in firmware callback */
  4943. if (!(boot_displays[DSI_PRIMARY].boot_disp_en ||
  4944. boot_displays[DSI_SECONDARY].boot_disp_en) &&
  4945. IS_ENABLED(CONFIG_DSI_PARSER)) {
  4946. if (!strcmp(display->display_type, "primary"))
  4947. firm_req = !request_firmware_nowait(
  4948. THIS_MODULE, 1, "dsi_prop",
  4949. &pdev->dev, GFP_KERNEL, display,
  4950. dsi_display_firmware_display);
  4951. else if (!strcmp(display->display_type, "secondary"))
  4952. firm_req = !request_firmware_nowait(
  4953. THIS_MODULE, 1, "dsi_prop_sec",
  4954. &pdev->dev, GFP_KERNEL, display,
  4955. dsi_display_firmware_display);
  4956. }
  4957. if (!firm_req) {
  4958. rc = dsi_display_init(display);
  4959. if (rc)
  4960. goto end;
  4961. }
  4962. return 0;
  4963. end:
  4964. if (display)
  4965. devm_kfree(&pdev->dev, display);
  4966. return rc;
  4967. }
  4968. int dsi_display_dev_remove(struct platform_device *pdev)
  4969. {
  4970. int rc = 0, i = 0;
  4971. struct dsi_display *display;
  4972. struct dsi_display_ctrl *ctrl;
  4973. if (!pdev) {
  4974. DSI_ERR("Invalid device\n");
  4975. return -EINVAL;
  4976. }
  4977. display = platform_get_drvdata(pdev);
  4978. /* decrement ref count */
  4979. of_node_put(display->panel_node);
  4980. if (display->post_cmd_tx_workq) {
  4981. flush_workqueue(display->post_cmd_tx_workq);
  4982. destroy_workqueue(display->post_cmd_tx_workq);
  4983. display->post_cmd_tx_workq = NULL;
  4984. display_for_each_ctrl(i, display) {
  4985. ctrl = &display->ctrl[i];
  4986. if (!ctrl->ctrl)
  4987. continue;
  4988. ctrl->ctrl->post_cmd_tx_workq = NULL;
  4989. }
  4990. }
  4991. (void)_dsi_display_dev_deinit(display);
  4992. platform_set_drvdata(pdev, NULL);
  4993. devm_kfree(&pdev->dev, display);
  4994. return rc;
  4995. }
  4996. int dsi_display_get_num_of_displays(void)
  4997. {
  4998. int i, count = 0;
  4999. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  5000. struct dsi_display *display = boot_displays[i].disp;
  5001. if ((display && display->panel_node) ||
  5002. (display && display->fw))
  5003. count++;
  5004. }
  5005. return count;
  5006. }
  5007. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  5008. {
  5009. int index = 0, count = 0;
  5010. if (!display_array || !max_display_count) {
  5011. DSI_ERR("invalid params\n");
  5012. return 0;
  5013. }
  5014. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  5015. struct dsi_display *display = boot_displays[index].disp;
  5016. if ((display && display->panel_node) ||
  5017. (display && display->fw))
  5018. display_array[count++] = display;
  5019. }
  5020. return count;
  5021. }
  5022. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  5023. {
  5024. if (!display)
  5025. return;
  5026. mutex_lock(&display->display_lock);
  5027. display->is_active = is_active;
  5028. mutex_unlock(&display->display_lock);
  5029. }
  5030. int dsi_display_drm_bridge_init(struct dsi_display *display,
  5031. struct drm_encoder *enc)
  5032. {
  5033. int rc = 0;
  5034. struct dsi_bridge *bridge;
  5035. struct msm_drm_private *priv = NULL;
  5036. if (!display || !display->drm_dev || !enc) {
  5037. DSI_ERR("invalid param(s)\n");
  5038. return -EINVAL;
  5039. }
  5040. mutex_lock(&display->display_lock);
  5041. priv = display->drm_dev->dev_private;
  5042. if (!priv) {
  5043. DSI_ERR("Private data is not present\n");
  5044. rc = -EINVAL;
  5045. goto error;
  5046. }
  5047. if (display->bridge) {
  5048. DSI_ERR("display is already initialize\n");
  5049. goto error;
  5050. }
  5051. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  5052. if (IS_ERR_OR_NULL(bridge)) {
  5053. rc = PTR_ERR(bridge);
  5054. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  5055. goto error;
  5056. }
  5057. display->bridge = bridge;
  5058. priv->bridges[priv->num_bridges++] = &bridge->base;
  5059. if (display->tx_cmd_buf == NULL) {
  5060. rc = dsi_host_alloc_cmd_tx_buffer(display);
  5061. if (rc)
  5062. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  5063. }
  5064. error:
  5065. mutex_unlock(&display->display_lock);
  5066. return rc;
  5067. }
  5068. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  5069. {
  5070. int rc = 0;
  5071. if (!display) {
  5072. DSI_ERR("Invalid params\n");
  5073. return -EINVAL;
  5074. }
  5075. mutex_lock(&display->display_lock);
  5076. dsi_drm_bridge_cleanup(display->bridge);
  5077. display->bridge = NULL;
  5078. mutex_unlock(&display->display_lock);
  5079. return rc;
  5080. }
  5081. /* Hook functions to call external connector, pointer validation is
  5082. * done in dsi_display_drm_ext_bridge_init.
  5083. */
  5084. static enum drm_connector_status dsi_display_drm_ext_detect(
  5085. struct drm_connector *connector,
  5086. bool force,
  5087. void *disp)
  5088. {
  5089. struct dsi_display *display = disp;
  5090. return display->ext_conn->funcs->detect(display->ext_conn, force);
  5091. }
  5092. static int dsi_display_drm_ext_get_modes(
  5093. struct drm_connector *connector, void *disp,
  5094. const struct msm_resource_caps_info *avail_res)
  5095. {
  5096. struct dsi_display *display = disp;
  5097. struct drm_display_mode *pmode, *pt;
  5098. int count;
  5099. /* if there are modes defined in panel, ignore external modes */
  5100. if (display->panel->num_timing_nodes)
  5101. return dsi_connector_get_modes(connector, disp, avail_res);
  5102. count = display->ext_conn->helper_private->get_modes(
  5103. display->ext_conn);
  5104. list_for_each_entry_safe(pmode, pt,
  5105. &display->ext_conn->probed_modes, head) {
  5106. list_move_tail(&pmode->head, &connector->probed_modes);
  5107. }
  5108. connector->display_info = display->ext_conn->display_info;
  5109. return count;
  5110. }
  5111. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5112. struct drm_connector *connector,
  5113. struct drm_display_mode *mode,
  5114. void *disp, const struct msm_resource_caps_info *avail_res)
  5115. {
  5116. struct dsi_display *display = disp;
  5117. enum drm_mode_status status;
  5118. /* always do internal mode_valid check */
  5119. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5120. if (status != MODE_OK)
  5121. return status;
  5122. return display->ext_conn->helper_private->mode_valid(
  5123. display->ext_conn, mode);
  5124. }
  5125. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5126. void *disp,
  5127. struct drm_atomic_state *state)
  5128. {
  5129. struct dsi_display *display = disp;
  5130. struct drm_connector_state *c_state;
  5131. c_state = drm_atomic_get_new_connector_state(state, connector);
  5132. return display->ext_conn->helper_private->atomic_check(
  5133. display->ext_conn, state);
  5134. }
  5135. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5136. struct msm_display_info *info, void *disp)
  5137. {
  5138. struct dsi_display *display;
  5139. int i;
  5140. if (!info || !disp) {
  5141. DSI_ERR("invalid params\n");
  5142. return -EINVAL;
  5143. }
  5144. display = disp;
  5145. if (!display->panel) {
  5146. DSI_ERR("invalid display panel\n");
  5147. return -EINVAL;
  5148. }
  5149. mutex_lock(&display->display_lock);
  5150. memset(info, 0, sizeof(struct msm_display_info));
  5151. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5152. info->num_of_h_tiles = display->ctrl_count;
  5153. for (i = 0; i < info->num_of_h_tiles; i++)
  5154. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5155. info->is_connected = connector->status != connector_status_disconnected;
  5156. if (!strcmp(display->display_type, "primary"))
  5157. info->display_type = SDE_CONNECTOR_PRIMARY;
  5158. else if (!strcmp(display->display_type, "secondary"))
  5159. info->display_type = SDE_CONNECTOR_SECONDARY;
  5160. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5161. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5162. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5163. mutex_unlock(&display->display_lock);
  5164. return 0;
  5165. }
  5166. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5167. const struct drm_display_mode *drm_mode, struct msm_sub_mode *sub_mode,
  5168. struct msm_mode_info *mode_info,
  5169. void *display, const struct msm_resource_caps_info *avail_res)
  5170. {
  5171. struct msm_display_topology *topology;
  5172. if (!drm_mode || !mode_info ||
  5173. !avail_res || !avail_res->max_mixer_width)
  5174. return -EINVAL;
  5175. memset(mode_info, 0, sizeof(*mode_info));
  5176. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5177. mode_info->vtotal = drm_mode->vtotal;
  5178. topology = &mode_info->topology;
  5179. topology->num_lm = (avail_res->max_mixer_width
  5180. <= drm_mode->hdisplay) ? 2 : 1;
  5181. topology->num_enc = 0;
  5182. topology->num_intf = topology->num_lm;
  5183. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5184. return 0;
  5185. }
  5186. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5187. struct drm_bridge *bridge)
  5188. {
  5189. struct msm_drm_private *priv;
  5190. struct sde_kms *sde_kms;
  5191. struct drm_connector *conn;
  5192. struct drm_connector_list_iter conn_iter;
  5193. struct sde_connector *sde_conn;
  5194. struct dsi_display *display;
  5195. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5196. int i;
  5197. if (!bridge || !bridge->encoder) {
  5198. SDE_ERROR("invalid argument\n");
  5199. return NULL;
  5200. }
  5201. priv = bridge->dev->dev_private;
  5202. sde_kms = to_sde_kms(priv->kms);
  5203. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5204. drm_for_each_connector_iter(conn, &conn_iter) {
  5205. sde_conn = to_sde_connector(conn);
  5206. if (sde_conn->encoder == bridge->encoder) {
  5207. display = sde_conn->display;
  5208. display_for_each_ctrl(i, display) {
  5209. if (display->ext_bridge[i].bridge == bridge) {
  5210. dsi_bridge = &display->ext_bridge[i];
  5211. break;
  5212. }
  5213. }
  5214. }
  5215. }
  5216. drm_connector_list_iter_end(&conn_iter);
  5217. return dsi_bridge;
  5218. }
  5219. static void dsi_display_drm_ext_adjust_timing(
  5220. const struct dsi_display *display,
  5221. struct drm_display_mode *mode)
  5222. {
  5223. mode->hdisplay /= display->ctrl_count;
  5224. mode->hsync_start /= display->ctrl_count;
  5225. mode->hsync_end /= display->ctrl_count;
  5226. mode->htotal /= display->ctrl_count;
  5227. mode->hskew /= display->ctrl_count;
  5228. mode->clock /= display->ctrl_count;
  5229. }
  5230. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5231. struct drm_bridge *bridge,
  5232. const struct drm_display_info *info,
  5233. const struct drm_display_mode *mode)
  5234. {
  5235. struct dsi_display_ext_bridge *ext_bridge;
  5236. struct drm_display_mode tmp;
  5237. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5238. if (!ext_bridge)
  5239. return MODE_ERROR;
  5240. tmp = *mode;
  5241. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5242. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5243. }
  5244. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5245. struct drm_bridge *bridge,
  5246. const struct drm_display_mode *mode,
  5247. struct drm_display_mode *adjusted_mode)
  5248. {
  5249. struct dsi_display_ext_bridge *ext_bridge;
  5250. struct drm_display_mode tmp;
  5251. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5252. if (!ext_bridge)
  5253. return false;
  5254. tmp = *mode;
  5255. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5256. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5257. }
  5258. static void dsi_display_drm_ext_bridge_mode_set(
  5259. struct drm_bridge *bridge,
  5260. const struct drm_display_mode *mode,
  5261. const struct drm_display_mode *adjusted_mode)
  5262. {
  5263. struct dsi_display_ext_bridge *ext_bridge;
  5264. struct drm_display_mode tmp;
  5265. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5266. if (!ext_bridge)
  5267. return;
  5268. tmp = *mode;
  5269. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5270. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5271. }
  5272. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5273. struct mipi_dsi_device *dsi)
  5274. {
  5275. struct dsi_display *display = to_dsi_display(host);
  5276. struct dsi_panel *panel;
  5277. if (!host || !dsi || !display->panel) {
  5278. DSI_ERR("Invalid param\n");
  5279. return -EINVAL;
  5280. }
  5281. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5282. dsi->name, dsi->channel, dsi->lanes,
  5283. dsi->format, dsi->mode_flags);
  5284. panel = display->panel;
  5285. panel->host_config.data_lanes = 0;
  5286. if (dsi->lanes > 0)
  5287. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5288. if (dsi->lanes > 1)
  5289. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5290. if (dsi->lanes > 2)
  5291. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5292. if (dsi->lanes > 3)
  5293. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5294. switch (dsi->format) {
  5295. case MIPI_DSI_FMT_RGB888:
  5296. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5297. break;
  5298. case MIPI_DSI_FMT_RGB666:
  5299. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5300. break;
  5301. case MIPI_DSI_FMT_RGB666_PACKED:
  5302. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5303. break;
  5304. case MIPI_DSI_FMT_RGB565:
  5305. default:
  5306. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5307. break;
  5308. }
  5309. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5310. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5311. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5312. panel->video_config.traffic_mode =
  5313. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5314. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5315. panel->video_config.traffic_mode =
  5316. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5317. else
  5318. panel->video_config.traffic_mode =
  5319. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5320. panel->video_config.hsa_lp11_en =
  5321. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5322. panel->video_config.hbp_lp11_en =
  5323. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5324. panel->video_config.hfp_lp11_en =
  5325. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5326. panel->video_config.pulse_mode_hsa_he =
  5327. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5328. } else {
  5329. panel->panel_mode = DSI_OP_CMD_MODE;
  5330. DSI_ERR("command mode not supported by ext bridge\n");
  5331. return -ENOTSUPP;
  5332. }
  5333. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5334. return 0;
  5335. }
  5336. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5337. .attach = dsi_host_ext_attach,
  5338. .detach = dsi_host_detach,
  5339. .transfer = dsi_host_transfer,
  5340. };
  5341. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5342. {
  5343. if (!display || !display->panel) {
  5344. pr_err("invalid param(s)\n");
  5345. return NULL;
  5346. }
  5347. return &display->panel->drm_panel;
  5348. }
  5349. bool dsi_display_has_dsc_switch_support(struct dsi_display *display)
  5350. {
  5351. if (!display || !display->panel) {
  5352. pr_err("invalid param(s)\n");
  5353. return false;
  5354. }
  5355. return display->panel->dsc_switch_supported;
  5356. }
  5357. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5358. struct drm_encoder *encoder, struct drm_connector *connector)
  5359. {
  5360. struct drm_device *drm;
  5361. struct drm_bridge *bridge;
  5362. struct drm_bridge *ext_bridge;
  5363. struct drm_connector *ext_conn;
  5364. struct sde_connector *sde_conn;
  5365. struct drm_bridge *prev_bridge;
  5366. int rc = 0, i;
  5367. if (!display || !encoder || !connector)
  5368. return -EINVAL;
  5369. drm = encoder->dev;
  5370. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5371. sde_conn = to_sde_connector(connector);
  5372. prev_bridge = bridge;
  5373. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5374. return 0;
  5375. if (!bridge)
  5376. return -EINVAL;
  5377. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5378. struct dsi_display_ext_bridge *ext_bridge_info =
  5379. &display->ext_bridge[i];
  5380. struct drm_encoder *c_encoder;
  5381. /* return if ext bridge is already initialized */
  5382. if (ext_bridge_info->bridge)
  5383. return 0;
  5384. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5385. if (IS_ERR_OR_NULL(ext_bridge)) {
  5386. rc = PTR_ERR(ext_bridge);
  5387. DSI_ERR("failed to find ext bridge\n");
  5388. goto error;
  5389. }
  5390. /* override functions for mode adjustment */
  5391. if (display->ext_bridge_cnt > 1) {
  5392. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5393. if (ext_bridge->funcs->mode_fixup)
  5394. ext_bridge_info->bridge_funcs.mode_fixup =
  5395. dsi_display_drm_ext_bridge_mode_fixup;
  5396. if (ext_bridge->funcs->mode_valid)
  5397. ext_bridge_info->bridge_funcs.mode_valid =
  5398. dsi_display_drm_ext_bridge_mode_valid;
  5399. if (ext_bridge->funcs->mode_set)
  5400. ext_bridge_info->bridge_funcs.mode_set =
  5401. dsi_display_drm_ext_bridge_mode_set;
  5402. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5403. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5404. }
  5405. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge, 0);
  5406. if (rc) {
  5407. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5408. display->name, rc);
  5409. goto error;
  5410. }
  5411. ext_bridge_info->display = display;
  5412. ext_bridge_info->bridge = ext_bridge;
  5413. prev_bridge = ext_bridge;
  5414. /* ext bridge will init its own connector during attach,
  5415. * we need to extract it out of the connector list
  5416. */
  5417. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5418. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5419. struct drm_connector, head);
  5420. if (!ext_conn) {
  5421. DSI_ERR("failed to get external connector\n");
  5422. rc = PTR_ERR(ext_conn);
  5423. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5424. goto error;
  5425. }
  5426. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5427. break;
  5428. if (!c_encoder) {
  5429. DSI_ERR("failed to get encoder\n");
  5430. rc = PTR_ERR(c_encoder);
  5431. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5432. goto error;
  5433. }
  5434. if (ext_conn && ext_conn != connector &&
  5435. c_encoder->base.id == bridge->encoder->base.id) {
  5436. list_del_init(&ext_conn->head);
  5437. display->ext_conn = ext_conn;
  5438. }
  5439. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5440. /* if there is no valid external connector created, or in split
  5441. * mode, default setting is used from panel defined in DT file.
  5442. */
  5443. if (!display->ext_conn ||
  5444. !display->ext_conn->funcs ||
  5445. !display->ext_conn->helper_private ||
  5446. display->ext_bridge_cnt > 1) {
  5447. display->ext_conn = NULL;
  5448. continue;
  5449. }
  5450. /* otherwise, hook up the functions to use external connector */
  5451. if (display->ext_conn->funcs->detect)
  5452. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5453. if (display->ext_conn->helper_private->get_modes)
  5454. sde_conn->ops.get_modes =
  5455. dsi_display_drm_ext_get_modes;
  5456. if (display->ext_conn->helper_private->mode_valid)
  5457. sde_conn->ops.mode_valid =
  5458. dsi_display_drm_ext_mode_valid;
  5459. if (display->ext_conn->helper_private->atomic_check)
  5460. sde_conn->ops.atomic_check =
  5461. dsi_display_drm_ext_atomic_check;
  5462. sde_conn->ops.get_info =
  5463. dsi_display_ext_get_info;
  5464. sde_conn->ops.get_mode_info =
  5465. dsi_display_ext_get_mode_info;
  5466. /* add support to attach/detach */
  5467. display->host.ops = &dsi_host_ext_ops;
  5468. }
  5469. return 0;
  5470. error:
  5471. return rc;
  5472. }
  5473. int dsi_display_get_info(struct drm_connector *connector,
  5474. struct msm_display_info *info, void *disp)
  5475. {
  5476. struct dsi_display *display;
  5477. struct dsi_panel_phy_props phy_props;
  5478. struct dsi_host_common_cfg *host;
  5479. int i, rc;
  5480. if (!info || !disp) {
  5481. DSI_ERR("invalid params\n");
  5482. return -EINVAL;
  5483. }
  5484. display = disp;
  5485. if (!display->panel) {
  5486. DSI_ERR("invalid display panel\n");
  5487. return -EINVAL;
  5488. }
  5489. mutex_lock(&display->display_lock);
  5490. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5491. if (rc) {
  5492. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5493. display->name, rc);
  5494. goto error;
  5495. }
  5496. memset(info, 0, sizeof(struct msm_display_info));
  5497. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5498. info->num_of_h_tiles = display->ctrl_count;
  5499. for (i = 0; i < info->num_of_h_tiles; i++)
  5500. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5501. info->is_connected = display->is_active;
  5502. if (!strcmp(display->display_type, "primary"))
  5503. info->display_type = SDE_CONNECTOR_PRIMARY;
  5504. else if (!strcmp(display->display_type, "secondary"))
  5505. info->display_type = SDE_CONNECTOR_SECONDARY;
  5506. info->width_mm = phy_props.panel_width_mm;
  5507. info->height_mm = phy_props.panel_height_mm;
  5508. info->max_width = 1920;
  5509. info->max_height = 1080;
  5510. info->qsync_min_fps = display->panel->qsync_caps.qsync_min_fps;
  5511. info->has_qsync_min_fps_list = (display->panel->qsync_caps.qsync_min_fps_list_len > 0);
  5512. info->has_avr_step_req = (display->panel->avr_caps.avr_step_fps_list_len > 0);
  5513. info->poms_align_vsync = display->panel->poms_align_vsync;
  5514. switch (display->panel->panel_mode) {
  5515. case DSI_OP_VIDEO_MODE:
  5516. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5517. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5518. if (display->panel->panel_mode_switch_enabled)
  5519. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5520. break;
  5521. case DSI_OP_CMD_MODE:
  5522. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5523. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5524. if (display->panel->panel_mode_switch_enabled)
  5525. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5526. info->is_te_using_watchdog_timer = is_sim_panel(display);
  5527. break;
  5528. default:
  5529. DSI_ERR("unknwown dsi panel mode %d\n",
  5530. display->panel->panel_mode);
  5531. break;
  5532. }
  5533. if (display->panel->esd_config.esd_enabled && !is_sim_panel(display))
  5534. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5535. info->te_source = display->te_source;
  5536. host = &display->panel->host_config;
  5537. if (host->split_link.enabled)
  5538. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5539. info->dsc_count = display->panel->dsc_count;
  5540. info->lm_count = display->panel->lm_count;
  5541. error:
  5542. mutex_unlock(&display->display_lock);
  5543. return rc;
  5544. }
  5545. int dsi_display_get_mode_count(struct dsi_display *display,
  5546. u32 *count)
  5547. {
  5548. if (!display || !display->panel) {
  5549. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5550. display ? display->panel != NULL : 0);
  5551. return -EINVAL;
  5552. }
  5553. mutex_lock(&display->display_lock);
  5554. *count = display->panel->num_display_modes;
  5555. mutex_unlock(&display->display_lock);
  5556. return 0;
  5557. }
  5558. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5559. struct dsi_display_mode *dsi_mode,
  5560. int lanes, int bpp)
  5561. {
  5562. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5563. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5564. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5565. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5566. /* Constant FPS is not supported on command mode */
  5567. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5568. return;
  5569. if (!dyn_clk_caps->maintain_const_fps)
  5570. return;
  5571. /*
  5572. * When there is a dynamic clock switch, there is small change
  5573. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5574. * is adjusted. It has been assumed that the refined porch values
  5575. * are supported by the panel. This logic can be enhanced further
  5576. * in future by taking min/max porches supported by the panel.
  5577. */
  5578. switch (dyn_clk_caps->type) {
  5579. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5580. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5581. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5582. do_div(old_htotal, display->ctrl_count);
  5583. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5584. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5585. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5586. new_htotal = new_htotal * bits_per_symbol;
  5587. div = div * num_of_symbols;
  5588. }
  5589. do_div(new_htotal, div);
  5590. if (old_htotal > new_htotal)
  5591. dsi_mode->timing.h_front_porch -=
  5592. ((old_htotal - new_htotal) * display->ctrl_count);
  5593. else
  5594. dsi_mode->timing.h_front_porch +=
  5595. ((new_htotal - old_htotal) * display->ctrl_count);
  5596. break;
  5597. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5598. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5599. do_div(htotal, display->ctrl_count);
  5600. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5601. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5602. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5603. new_vtotal = new_vtotal * bits_per_symbol;
  5604. div = div * num_of_symbols;
  5605. }
  5606. do_div(new_vtotal, div);
  5607. dsi_mode->timing.v_front_porch = new_vtotal -
  5608. dsi_mode->timing.v_back_porch -
  5609. dsi_mode->timing.v_sync_width -
  5610. dsi_mode->timing.v_active;
  5611. break;
  5612. default:
  5613. break;
  5614. }
  5615. dsi_mode->pixel_clk_khz = div_u64(dsi_mode->timing.clk_rate_hz * lanes, bpp);
  5616. do_div(dsi_mode->pixel_clk_khz, 1000);
  5617. dsi_mode->pixel_clk_khz *= display->ctrl_count;
  5618. }
  5619. static void _dsi_display_populate_bit_clks(struct dsi_display *display, int start, int end)
  5620. {
  5621. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5622. struct dsi_display_mode *src, dst;
  5623. struct dsi_host_common_cfg *cfg;
  5624. int i, j, bpp, lanes = 0;
  5625. if (!display)
  5626. return;
  5627. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5628. if (!dyn_clk_caps->dyn_clk_support)
  5629. return;
  5630. cfg = &(display->panel->host_config);
  5631. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5632. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5633. lanes++;
  5634. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5635. lanes++;
  5636. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5637. lanes++;
  5638. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5639. lanes++;
  5640. for (i = start; i < end; i++) {
  5641. src = &display->modes[i];
  5642. if (!src)
  5643. return;
  5644. if (!src->priv_info->bit_clk_list.count)
  5645. continue;
  5646. src->timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[0];
  5647. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5648. /* populate mode adjusted values */
  5649. for (j = 0; j < src->priv_info->bit_clk_list.count; j++) {
  5650. memcpy(&dst, src, sizeof(struct dsi_display_mode));
  5651. memcpy(&dst.timing, &src->timing, sizeof(struct dsi_mode_info));
  5652. dst.timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[j];
  5653. dsi_display_adjust_mode_timing(display, &dst, lanes, bpp);
  5654. /* store the list of RFI matching porches */
  5655. switch (dyn_clk_caps->type) {
  5656. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5657. src->priv_info->bit_clk_list.front_porches[j] =
  5658. dst.timing.h_front_porch;
  5659. break;
  5660. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5661. src->priv_info->bit_clk_list.front_porches[j] =
  5662. dst.timing.v_front_porch;
  5663. break;
  5664. default:
  5665. break;
  5666. }
  5667. /* store the list of RFI matching pixel clocks */
  5668. src->priv_info->bit_clk_list.pixel_clks_khz[j] = dst.pixel_clk_khz;
  5669. }
  5670. }
  5671. }
  5672. int dsi_display_restore_bit_clk(struct dsi_display *display, struct dsi_display_mode *mode)
  5673. {
  5674. int i;
  5675. u32 clk_rate_hz = 0;
  5676. if (!display || !mode || !mode->priv_info) {
  5677. DSI_ERR("invalid arguments\n");
  5678. return -EINVAL;
  5679. }
  5680. clk_rate_hz = display->cached_clk_rate;
  5681. if (mode->priv_info->bit_clk_list.count) {
  5682. /* use first entry as the default bit clk rate */
  5683. clk_rate_hz = mode->priv_info->bit_clk_list.rates[0];
  5684. for (i = 0; i < mode->priv_info->bit_clk_list.count; i++) {
  5685. if (display->dyn_bit_clk == mode->priv_info->bit_clk_list.rates[i])
  5686. clk_rate_hz = display->dyn_bit_clk;
  5687. }
  5688. }
  5689. mode->timing.clk_rate_hz = clk_rate_hz;
  5690. mode->priv_info->clk_rate_hz = clk_rate_hz;
  5691. SDE_EVT32(clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5692. DSI_DEBUG("clk_rate_hz:%u, cached_clk_rate:%u, dyn_bit_clk:%u\n",
  5693. clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5694. return 0;
  5695. }
  5696. void dsi_display_put_mode(struct dsi_display *display,
  5697. struct dsi_display_mode *mode)
  5698. {
  5699. dsi_panel_put_mode(mode);
  5700. }
  5701. int dsi_display_get_modes(struct dsi_display *display,
  5702. struct dsi_display_mode **out_modes)
  5703. {
  5704. struct dsi_dfps_capabilities dfps_caps;
  5705. struct dsi_display_ctrl *ctrl;
  5706. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5707. bool is_split_link, support_cmd_mode, support_video_mode;
  5708. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5709. u32 sublinks_count, mode_idx, array_idx = 0;
  5710. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5711. int i, start, end, rc = -EINVAL;
  5712. int dsc_modes = 0, nondsc_modes = 0;
  5713. struct dsi_qsync_capabilities *qsync_caps;
  5714. if (!display || !out_modes) {
  5715. DSI_ERR("Invalid params\n");
  5716. return -EINVAL;
  5717. }
  5718. *out_modes = NULL;
  5719. ctrl = &display->ctrl[0];
  5720. mutex_lock(&display->display_lock);
  5721. if (display->modes)
  5722. goto exit;
  5723. display_mode_count = display->panel->num_display_modes;
  5724. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5725. GFP_KERNEL);
  5726. if (!display->modes) {
  5727. rc = -ENOMEM;
  5728. goto error;
  5729. }
  5730. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5731. if (rc) {
  5732. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5733. display->name);
  5734. goto error;
  5735. }
  5736. qsync_caps = &(display->panel->qsync_caps);
  5737. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5738. timing_mode_count = display->panel->num_timing_nodes;
  5739. /* Validate command line timing */
  5740. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5741. (display->cmdline_timing >= timing_mode_count))
  5742. display->cmdline_timing = NO_OVERRIDE;
  5743. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5744. struct dsi_display_mode display_mode;
  5745. int topology_override = NO_OVERRIDE;
  5746. bool is_preferred = false;
  5747. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5748. memset(&display_mode, 0, sizeof(display_mode));
  5749. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5750. &display_mode,
  5751. topology_override);
  5752. if (rc) {
  5753. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5754. display->name, mode_idx);
  5755. goto error;
  5756. }
  5757. if (display->cmdline_timing == display_mode.mode_idx) {
  5758. topology_override = display->cmdline_topology;
  5759. is_preferred = true;
  5760. }
  5761. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5762. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5763. if (display_mode.priv_info->dsc_enabled)
  5764. dsc_modes++;
  5765. else
  5766. nondsc_modes++;
  5767. /* Setup widebus support */
  5768. display_mode.priv_info->widebus_support =
  5769. ctrl->ctrl->hw.widebus_support;
  5770. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5771. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5772. /* Calculate dsi frame transfer time */
  5773. if (support_cmd_mode) {
  5774. dsi_panel_calc_dsi_transfer_time(
  5775. &display->panel->host_config,
  5776. &display_mode, frame_threshold_us);
  5777. display_mode.priv_info->dsi_transfer_time_us =
  5778. display_mode.timing.dsi_transfer_time_us;
  5779. display_mode.priv_info->min_dsi_clk_hz =
  5780. display_mode.timing.min_dsi_clk_hz;
  5781. display_mode.priv_info->mdp_transfer_time_us =
  5782. display_mode.timing.mdp_transfer_time_us;
  5783. }
  5784. is_split_link = host->split_link.enabled;
  5785. sublinks_count = host->split_link.num_sublinks;
  5786. if (is_split_link && sublinks_count > 1) {
  5787. display_mode.timing.h_active *= sublinks_count;
  5788. display_mode.timing.h_front_porch *= sublinks_count;
  5789. display_mode.timing.h_sync_width *= sublinks_count;
  5790. display_mode.timing.h_back_porch *= sublinks_count;
  5791. display_mode.timing.h_skew *= sublinks_count;
  5792. display_mode.pixel_clk_khz *= sublinks_count;
  5793. } else {
  5794. display_mode.timing.h_active *= display->ctrl_count;
  5795. display_mode.timing.h_front_porch *=
  5796. display->ctrl_count;
  5797. display_mode.timing.h_sync_width *=
  5798. display->ctrl_count;
  5799. display_mode.timing.h_back_porch *=
  5800. display->ctrl_count;
  5801. display_mode.timing.h_skew *= display->ctrl_count;
  5802. display_mode.pixel_clk_khz *= display->ctrl_count;
  5803. }
  5804. start = array_idx;
  5805. for (i = 0; i < num_dfps_rates; i++) {
  5806. struct dsi_display_mode *sub_mode =
  5807. &display->modes[array_idx];
  5808. u32 curr_refresh_rate;
  5809. if (!sub_mode) {
  5810. DSI_ERR("invalid mode data\n");
  5811. rc = -EFAULT;
  5812. goto error;
  5813. }
  5814. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5815. array_idx++;
  5816. /*
  5817. * Populate mode qsync min fps from panel min qsync fps dt property
  5818. * in video mode & in command mode where per mode qsync min fps is
  5819. * not defined.
  5820. */
  5821. if (!sub_mode->timing.qsync_min_fps && qsync_caps->qsync_min_fps)
  5822. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps;
  5823. /*
  5824. * Qsync min fps for the mode will be populated in the timing info
  5825. * in dsi_panel_get_mode function.
  5826. */
  5827. sub_mode->priv_info->qsync_min_fps = sub_mode->timing.qsync_min_fps;
  5828. if (!dfps_caps.dfps_support || !support_video_mode)
  5829. continue;
  5830. sub_mode->mode_idx += (array_idx - 1);
  5831. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5832. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5833. /* Override with qsync min fps list in dfps usecases */
  5834. if (qsync_caps->qsync_min_fps && qsync_caps->qsync_min_fps_list_len) {
  5835. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps_list[i];
  5836. sub_mode->priv_info->qsync_min_fps = sub_mode->timing.qsync_min_fps;
  5837. }
  5838. dsi_display_get_dfps_timing(display, sub_mode,
  5839. curr_refresh_rate);
  5840. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5841. }
  5842. end = array_idx;
  5843. _dsi_display_populate_bit_clks(display, start, end);
  5844. if (is_preferred) {
  5845. /* Set first timing sub mode as preferred mode */
  5846. display->modes[start].is_preferred = true;
  5847. }
  5848. }
  5849. if (dsc_modes && nondsc_modes)
  5850. display->panel->dsc_switch_supported = true;
  5851. exit:
  5852. *out_modes = display->modes;
  5853. rc = 0;
  5854. error:
  5855. if (rc)
  5856. kfree(display->modes);
  5857. mutex_unlock(&display->display_lock);
  5858. return rc;
  5859. }
  5860. int dsi_display_get_panel_vfp(void *dsi_display,
  5861. int h_active, int v_active)
  5862. {
  5863. int i, rc = 0;
  5864. u32 count, refresh_rate = 0;
  5865. struct dsi_dfps_capabilities dfps_caps;
  5866. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5867. struct dsi_host_common_cfg *host;
  5868. if (!display || !display->panel)
  5869. return -EINVAL;
  5870. mutex_lock(&display->display_lock);
  5871. count = display->panel->num_display_modes;
  5872. if (display->panel->cur_mode)
  5873. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5874. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5875. if (dfps_caps.dfps_support)
  5876. refresh_rate = dfps_caps.max_refresh_rate;
  5877. if (!refresh_rate) {
  5878. mutex_unlock(&display->display_lock);
  5879. DSI_ERR("Null Refresh Rate\n");
  5880. return -EINVAL;
  5881. }
  5882. host = &display->panel->host_config;
  5883. if (host->split_link.enabled)
  5884. h_active *= host->split_link.num_sublinks;
  5885. else
  5886. h_active *= display->ctrl_count;
  5887. for (i = 0; i < count; i++) {
  5888. struct dsi_display_mode *m = &display->modes[i];
  5889. if (m && v_active == m->timing.v_active &&
  5890. h_active == m->timing.h_active &&
  5891. refresh_rate == m->timing.refresh_rate) {
  5892. rc = m->timing.v_front_porch;
  5893. break;
  5894. }
  5895. }
  5896. mutex_unlock(&display->display_lock);
  5897. return rc;
  5898. }
  5899. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5900. {
  5901. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5902. u32 count, i;
  5903. int rc = 0;
  5904. *num_lm = 0;
  5905. mutex_lock(&display->display_lock);
  5906. count = display->panel->num_display_modes;
  5907. mutex_unlock(&display->display_lock);
  5908. if (!display->modes) {
  5909. struct dsi_display_mode *m;
  5910. rc = dsi_display_get_modes(display, &m);
  5911. if (rc)
  5912. return rc;
  5913. }
  5914. mutex_lock(&display->display_lock);
  5915. for (i = 0; i < count; i++) {
  5916. struct dsi_display_mode *m = &display->modes[i];
  5917. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5918. }
  5919. mutex_unlock(&display->display_lock);
  5920. return rc;
  5921. }
  5922. int dsi_display_get_avr_step_req_fps(void *display_dsi, u32 mode_fps)
  5923. {
  5924. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5925. struct dsi_panel *panel;
  5926. u32 i, step = 0;
  5927. if (!display || !display->panel)
  5928. return -EINVAL;
  5929. panel = display->panel;
  5930. /* support a single fixed rate, or rate corresponding to dfps list entry */
  5931. if (panel->avr_caps.avr_step_fps_list_len == 1) {
  5932. step = panel->avr_caps.avr_step_fps_list[0];
  5933. } else if (panel->avr_caps.avr_step_fps_list_len > 1) {
  5934. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5935. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5936. step = panel->avr_caps.avr_step_fps_list[i];
  5937. }
  5938. }
  5939. DSI_DEBUG("mode_fps %u, avr_step fps %u\n", mode_fps, step);
  5940. return step;
  5941. }
  5942. static bool dsi_display_match_timings(const struct dsi_display_mode *mode1,
  5943. struct dsi_display_mode *mode2, unsigned int match_flags)
  5944. {
  5945. bool is_matching = false;
  5946. if (match_flags & DSI_MODE_MATCH_ACTIVE_TIMINGS) {
  5947. is_matching = mode1->timing.h_active == mode2->timing.h_active &&
  5948. mode1->timing.v_active == mode2->timing.v_active &&
  5949. mode1->timing.refresh_rate == mode2->timing.refresh_rate;
  5950. if (!is_matching)
  5951. goto end;
  5952. }
  5953. if (match_flags & DSI_MODE_MATCH_PORCH_TIMINGS)
  5954. is_matching = mode1->timing.h_back_porch == mode2->timing.h_back_porch &&
  5955. mode1->timing.h_front_porch == mode2->timing.h_front_porch &&
  5956. mode1->timing.h_sync_width == mode2->timing.h_sync_width &&
  5957. mode1->timing.h_skew == mode2->timing.h_skew &&
  5958. mode1->timing.v_back_porch == mode2->timing.v_back_porch &&
  5959. mode1->timing.v_front_porch == mode2->timing.v_front_porch &&
  5960. mode1->timing.v_sync_width == mode2->timing.v_sync_width;
  5961. end:
  5962. return is_matching;
  5963. }
  5964. bool dsi_display_mode_match(const struct dsi_display_mode *mode1,
  5965. struct dsi_display_mode *mode2, unsigned int match_flags)
  5966. {
  5967. if (!mode1 && !mode2)
  5968. return true;
  5969. if (!mode1 || !mode2)
  5970. return false;
  5971. if ((match_flags & DSI_MODE_MATCH_FULL_TIMINGS) &&
  5972. !dsi_display_match_timings(mode1, mode2, match_flags))
  5973. return false;
  5974. if ((match_flags & DSI_MODE_MATCH_DSC_CONFIG) &&
  5975. mode1->priv_info->dsc_enabled != mode2->priv_info->dsc_enabled)
  5976. return false;
  5977. return true;
  5978. }
  5979. int dsi_display_find_mode(struct dsi_display *display,
  5980. struct dsi_display_mode *cmp,
  5981. struct msm_sub_mode *sub_mode,
  5982. struct dsi_display_mode **out_mode)
  5983. {
  5984. u32 count, i;
  5985. int rc;
  5986. struct dsi_display_mode *m;
  5987. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5988. unsigned int match_flags = DSI_MODE_MATCH_FULL_TIMINGS;
  5989. struct dsi_display_mode_priv_info *priv_info;
  5990. if (!display || !out_mode)
  5991. return -EINVAL;
  5992. *out_mode = NULL;
  5993. mutex_lock(&display->display_lock);
  5994. count = display->panel->num_display_modes;
  5995. mutex_unlock(&display->display_lock);
  5996. if (!display->modes) {
  5997. rc = dsi_display_get_modes(display, &m);
  5998. if (rc)
  5999. return rc;
  6000. }
  6001. priv_info = kzalloc(sizeof(struct dsi_display_mode_priv_info), GFP_KERNEL);
  6002. if (ZERO_OR_NULL_PTR(priv_info))
  6003. return -ENOMEM;
  6004. mutex_lock(&display->display_lock);
  6005. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6006. for (i = 0; i < count; i++) {
  6007. m = &display->modes[i];
  6008. /**
  6009. * When dynamic bit clock is enabled with contants FPS,
  6010. * the adjusted mode porches value may not match the panel
  6011. * default mode porches and panel mode lookup will fail.
  6012. * In that case we omit porches in mode matching function.
  6013. */
  6014. if (dyn_clk_caps->maintain_const_fps)
  6015. match_flags = DSI_MODE_MATCH_ACTIVE_TIMINGS;
  6016. if (sub_mode && sub_mode->dsc_mode) {
  6017. match_flags |= DSI_MODE_MATCH_DSC_CONFIG;
  6018. cmp->priv_info = priv_info;
  6019. cmp->priv_info->dsc_enabled = (sub_mode->dsc_mode ==
  6020. MSM_DISPLAY_DSC_MODE_ENABLED) ? true : false;
  6021. }
  6022. if (dsi_display_mode_match(cmp, m, match_flags)) {
  6023. *out_mode = m;
  6024. rc = 0;
  6025. break;
  6026. }
  6027. }
  6028. cmp->priv_info = NULL;
  6029. mutex_unlock(&display->display_lock);
  6030. kfree(priv_info);
  6031. if (!*out_mode) {
  6032. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  6033. display->name, cmp->timing.v_active,
  6034. cmp->timing.h_active, cmp->timing.refresh_rate,
  6035. cmp->pixel_clk_khz);
  6036. rc = -ENOENT;
  6037. }
  6038. return rc;
  6039. }
  6040. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  6041. struct dsi_display_mode *adj)
  6042. {
  6043. /*
  6044. * If there is a change in the hfp or vfp of the current and adjoining
  6045. * mode,then either it is a dfps mode switch or dynamic clk change with
  6046. * constant fps.
  6047. */
  6048. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  6049. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  6050. return true;
  6051. else
  6052. return false;
  6053. }
  6054. /**
  6055. * dsi_display_validate_mode_change() - Validate mode change case.
  6056. * @display: DSI display handle.
  6057. * @cur_mode: Current mode.
  6058. * @adj_mode: Mode to be set.
  6059. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  6060. * is change in hfp or vfp but vactive and hactive are same.
  6061. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  6062. * is change in clk but vactive and hactive are same.
  6063. * Return: error code.
  6064. */
  6065. int dsi_display_validate_mode_change(struct dsi_display *display,
  6066. struct dsi_display_mode *cur_mode,
  6067. struct dsi_display_mode *adj_mode)
  6068. {
  6069. int rc = 0;
  6070. struct dsi_dfps_capabilities dfps_caps;
  6071. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6072. struct sde_connector *sde_conn;
  6073. if (!display || !adj_mode || !display->drm_conn) {
  6074. DSI_ERR("Invalid params\n");
  6075. return -EINVAL;
  6076. }
  6077. if (!display->panel || !display->panel->cur_mode) {
  6078. DSI_DEBUG("Current panel mode not set\n");
  6079. return rc;
  6080. }
  6081. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  6082. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  6083. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  6084. return rc;
  6085. }
  6086. sde_conn = to_sde_connector(display->drm_conn);
  6087. mutex_lock(&display->display_lock);
  6088. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  6089. display->config.panel_mode == DSI_OP_CMD_MODE) {
  6090. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  6091. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, sde_conn->expected_panel_mode,
  6092. display->config.panel_mode);
  6093. DSI_DEBUG("Panel operating mode change to video detected\n");
  6094. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  6095. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6096. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  6097. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, sde_conn->expected_panel_mode,
  6098. display->config.panel_mode);
  6099. DSI_DEBUG("Panel operating mode change to command detected\n");
  6100. } else if (cur_mode->timing.dsc_enabled != adj_mode->timing.dsc_enabled) {
  6101. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  6102. SDE_EVT32(SDE_EVTLOG_FUNC_CASE3, cur_mode->timing.dsc_enabled,
  6103. adj_mode->timing.dsc_enabled);
  6104. DSI_DEBUG("DSC mode change detected\n");
  6105. } else {
  6106. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6107. /* dfps and dynamic clock with const fps use case */
  6108. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  6109. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6110. if (dfps_caps.dfps_support ||
  6111. dyn_clk_caps->maintain_const_fps) {
  6112. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  6113. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6114. SDE_EVT32(SDE_EVTLOG_FUNC_CASE4,
  6115. cur_mode->timing.refresh_rate,
  6116. adj_mode->timing.refresh_rate,
  6117. cur_mode->timing.h_front_porch,
  6118. adj_mode->timing.h_front_porch,
  6119. cur_mode->timing.v_front_porch,
  6120. adj_mode->timing.v_front_porch);
  6121. }
  6122. }
  6123. /* dynamic clk change use case */
  6124. if (display->dyn_bit_clk_pending) {
  6125. if (dyn_clk_caps->dyn_clk_support) {
  6126. DSI_DEBUG("dynamic clk change detected\n");
  6127. if ((adj_mode->dsi_mode_flags &
  6128. DSI_MODE_FLAG_VRR) &&
  6129. (!dyn_clk_caps->maintain_const_fps)) {
  6130. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  6131. rc = -ENOTSUPP;
  6132. goto error;
  6133. }
  6134. /**
  6135. * Set VRR flag whenever there is a dynamic clock
  6136. * change on video mode panel as dynamic refresh is
  6137. * always required when fps compensation is enabled.
  6138. */
  6139. if ((display->config.panel_mode == DSI_OP_VIDEO_MODE) &&
  6140. dyn_clk_caps->maintain_const_fps)
  6141. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6142. adj_mode->dsi_mode_flags |=
  6143. DSI_MODE_FLAG_DYN_CLK;
  6144. SDE_EVT32(SDE_EVTLOG_FUNC_CASE5,
  6145. cur_mode->pixel_clk_khz,
  6146. adj_mode->pixel_clk_khz);
  6147. }
  6148. display->dyn_bit_clk_pending = false;
  6149. }
  6150. }
  6151. error:
  6152. mutex_unlock(&display->display_lock);
  6153. return rc;
  6154. }
  6155. int dsi_display_validate_mode(struct dsi_display *display,
  6156. struct dsi_display_mode *mode,
  6157. u32 flags)
  6158. {
  6159. int rc = 0;
  6160. int i;
  6161. struct dsi_display_ctrl *ctrl;
  6162. struct dsi_display_mode adj_mode;
  6163. if (!display || !mode) {
  6164. DSI_ERR("Invalid params\n");
  6165. return -EINVAL;
  6166. }
  6167. mutex_lock(&display->display_lock);
  6168. adj_mode = *mode;
  6169. adjust_timing_by_ctrl_count(display, &adj_mode);
  6170. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  6171. if (rc) {
  6172. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  6173. display->name, rc);
  6174. goto error;
  6175. }
  6176. display_for_each_ctrl(i, display) {
  6177. ctrl = &display->ctrl[i];
  6178. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  6179. if (rc) {
  6180. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  6181. display->name, rc);
  6182. goto error;
  6183. }
  6184. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  6185. if (rc) {
  6186. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  6187. display->name, rc);
  6188. goto error;
  6189. }
  6190. }
  6191. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  6192. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  6193. rc = dsi_display_validate_mode_seamless(display, mode);
  6194. if (rc) {
  6195. DSI_ERR("[%s] seamless not possible rc=%d\n",
  6196. display->name, rc);
  6197. goto error;
  6198. }
  6199. }
  6200. error:
  6201. mutex_unlock(&display->display_lock);
  6202. return rc;
  6203. }
  6204. int dsi_display_set_mode(struct dsi_display *display,
  6205. struct dsi_display_mode *mode,
  6206. u32 flags)
  6207. {
  6208. int rc = 0;
  6209. struct dsi_display_mode adj_mode;
  6210. struct dsi_mode_info timing;
  6211. if (!display || !mode || !display->panel) {
  6212. DSI_ERR("Invalid params\n");
  6213. return -EINVAL;
  6214. }
  6215. mutex_lock(&display->display_lock);
  6216. adj_mode = *mode;
  6217. timing = adj_mode.timing;
  6218. adjust_timing_by_ctrl_count(display, &adj_mode);
  6219. if (!display->panel->cur_mode) {
  6220. display->panel->cur_mode =
  6221. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  6222. if (!display->panel->cur_mode) {
  6223. rc = -ENOMEM;
  6224. goto error;
  6225. }
  6226. }
  6227. rc = dsi_display_restore_bit_clk(display, &adj_mode);
  6228. if (rc) {
  6229. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  6230. goto error;
  6231. }
  6232. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6233. if (rc) {
  6234. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6235. goto error;
  6236. }
  6237. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6238. if (rc) {
  6239. DSI_ERR("[%s] failed to set mode\n", display->name);
  6240. goto error;
  6241. }
  6242. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d, clk_rate=%llu\n",
  6243. adj_mode.priv_info->mdp_transfer_time_us,
  6244. timing.h_active, timing.v_active, timing.refresh_rate,
  6245. adj_mode.priv_info->clk_rate_hz);
  6246. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6247. timing.h_active, timing.v_active, timing.refresh_rate,
  6248. adj_mode.priv_info->clk_rate_hz);
  6249. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6250. error:
  6251. mutex_unlock(&display->display_lock);
  6252. return rc;
  6253. }
  6254. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  6255. {
  6256. int rc = 0;
  6257. int i;
  6258. struct dsi_display_ctrl *ctrl;
  6259. if (!display) {
  6260. DSI_ERR("Invalid params\n");
  6261. return -EINVAL;
  6262. }
  6263. display_for_each_ctrl(i, display) {
  6264. ctrl = &display->ctrl[i];
  6265. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  6266. if (rc) {
  6267. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  6268. display->name, i);
  6269. goto error;
  6270. }
  6271. }
  6272. display->is_tpg_enabled = enable;
  6273. error:
  6274. return rc;
  6275. }
  6276. static int dsi_display_pre_switch(struct dsi_display *display)
  6277. {
  6278. int rc = 0;
  6279. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6280. DSI_CORE_CLK, DSI_CLK_ON);
  6281. if (rc) {
  6282. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6283. display->name, rc);
  6284. goto error;
  6285. }
  6286. rc = dsi_display_ctrl_update(display);
  6287. if (rc) {
  6288. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6289. display->name, rc);
  6290. goto error_ctrl_clk_off;
  6291. }
  6292. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6293. DSI_LINK_CLK, DSI_CLK_ON);
  6294. if (rc) {
  6295. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6296. display->name, rc);
  6297. goto error_ctrl_deinit;
  6298. }
  6299. goto error;
  6300. error_ctrl_deinit:
  6301. (void)dsi_display_ctrl_deinit(display);
  6302. error_ctrl_clk_off:
  6303. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6304. DSI_CORE_CLK, DSI_CLK_OFF);
  6305. error:
  6306. return rc;
  6307. }
  6308. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6309. {
  6310. int i;
  6311. struct dsi_display_ctrl *ctrl;
  6312. display_for_each_ctrl(i, display) {
  6313. ctrl = &display->ctrl[i];
  6314. if (!ctrl->ctrl)
  6315. continue;
  6316. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6317. return false;
  6318. }
  6319. return true;
  6320. }
  6321. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6322. {
  6323. struct dsi_display *display = NULL;
  6324. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6325. if (!display || !display->panel ||
  6326. atomic_read(&display->panel->esd_recovery_pending)) {
  6327. DSI_DEBUG("Invalid recovery use case\n");
  6328. return;
  6329. }
  6330. mutex_lock(&display->display_lock);
  6331. if (!_dsi_display_validate_host_state(display)) {
  6332. mutex_unlock(&display->display_lock);
  6333. return;
  6334. }
  6335. DSI_INFO("handle DSI FIFO underflow error\n");
  6336. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6337. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6338. DSI_ALL_CLKS, DSI_CLK_ON);
  6339. dsi_display_soft_reset(display);
  6340. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6341. DSI_ALL_CLKS, DSI_CLK_OFF);
  6342. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6343. mutex_unlock(&display->display_lock);
  6344. }
  6345. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6346. {
  6347. struct dsi_display *display = NULL;
  6348. struct dsi_display_ctrl *ctrl;
  6349. int i, rc;
  6350. int mask = BIT(20); /* clock lane */
  6351. int (*cb_func)(void *event_usr_ptr,
  6352. uint32_t event_idx, uint32_t instance_idx,
  6353. uint32_t data0, uint32_t data1,
  6354. uint32_t data2, uint32_t data3);
  6355. void *data;
  6356. u32 version = 0;
  6357. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6358. if (!display || !display->panel ||
  6359. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6360. atomic_read(&display->panel->esd_recovery_pending)) {
  6361. DSI_DEBUG("Invalid recovery use case\n");
  6362. return;
  6363. }
  6364. mutex_lock(&display->display_lock);
  6365. if (!_dsi_display_validate_host_state(display)) {
  6366. mutex_unlock(&display->display_lock);
  6367. return;
  6368. }
  6369. DSI_INFO("handle DSI FIFO overflow error\n");
  6370. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6371. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6372. DSI_ALL_CLKS, DSI_CLK_ON);
  6373. /*
  6374. * below recovery sequence is not applicable to
  6375. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6376. */
  6377. ctrl = &display->ctrl[display->clk_master_idx];
  6378. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6379. if (!version || (version < 0x20020001))
  6380. goto end;
  6381. /* reset ctrl and lanes */
  6382. display_for_each_ctrl(i, display) {
  6383. ctrl = &display->ctrl[i];
  6384. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6385. rc = dsi_phy_lane_reset(ctrl->phy);
  6386. }
  6387. /* wait for display line count to be in active area */
  6388. ctrl = &display->ctrl[display->clk_master_idx];
  6389. if (ctrl->ctrl->recovery_cb.event_cb) {
  6390. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6391. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6392. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6393. display->clk_master_idx, 0, 0, 0, 0);
  6394. if (rc < 0) {
  6395. DSI_DEBUG("sde callback failed\n");
  6396. goto end;
  6397. }
  6398. }
  6399. /* Enable Video mode for DSI controller */
  6400. display_for_each_ctrl(i, display) {
  6401. ctrl = &display->ctrl[i];
  6402. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6403. }
  6404. /*
  6405. * Add sufficient delay to make sure
  6406. * pixel transmission has started
  6407. */
  6408. udelay(200);
  6409. end:
  6410. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6411. DSI_ALL_CLKS, DSI_CLK_OFF);
  6412. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6413. mutex_unlock(&display->display_lock);
  6414. }
  6415. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6416. {
  6417. struct dsi_display *display = NULL;
  6418. struct dsi_display_ctrl *ctrl;
  6419. int i, rc;
  6420. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6421. int (*cb_func)(void *event_usr_ptr,
  6422. uint32_t event_idx, uint32_t instance_idx,
  6423. uint32_t data0, uint32_t data1,
  6424. uint32_t data2, uint32_t data3);
  6425. void *data;
  6426. u32 version = 0;
  6427. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6428. if (!display || !display->panel ||
  6429. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6430. atomic_read(&display->panel->esd_recovery_pending)) {
  6431. DSI_DEBUG("Invalid recovery use case\n");
  6432. return;
  6433. }
  6434. mutex_lock(&display->display_lock);
  6435. if (!_dsi_display_validate_host_state(display)) {
  6436. mutex_unlock(&display->display_lock);
  6437. return;
  6438. }
  6439. DSI_INFO("handle DSI LP RX Timeout error\n");
  6440. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6441. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6442. DSI_ALL_CLKS, DSI_CLK_ON);
  6443. /*
  6444. * below recovery sequence is not applicable to
  6445. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6446. */
  6447. ctrl = &display->ctrl[display->clk_master_idx];
  6448. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6449. if (!version || (version < 0x20020001))
  6450. goto end;
  6451. /* reset ctrl and lanes */
  6452. display_for_each_ctrl(i, display) {
  6453. ctrl = &display->ctrl[i];
  6454. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6455. rc = dsi_phy_lane_reset(ctrl->phy);
  6456. }
  6457. ctrl = &display->ctrl[display->clk_master_idx];
  6458. if (ctrl->ctrl->recovery_cb.event_cb) {
  6459. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6460. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6461. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6462. display->clk_master_idx, 0, 0, 0, 0);
  6463. if (rc < 0) {
  6464. DSI_DEBUG("Target is in suspend/shutdown\n");
  6465. goto end;
  6466. }
  6467. }
  6468. /* Enable Video mode for DSI controller */
  6469. display_for_each_ctrl(i, display) {
  6470. ctrl = &display->ctrl[i];
  6471. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6472. }
  6473. /*
  6474. * Add sufficient delay to make sure
  6475. * pixel transmission as started
  6476. */
  6477. udelay(200);
  6478. end:
  6479. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6480. DSI_ALL_CLKS, DSI_CLK_OFF);
  6481. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6482. mutex_unlock(&display->display_lock);
  6483. }
  6484. static int dsi_display_cb_error_handler(void *data,
  6485. uint32_t event_idx, uint32_t instance_idx,
  6486. uint32_t data0, uint32_t data1,
  6487. uint32_t data2, uint32_t data3)
  6488. {
  6489. struct dsi_display *display = data;
  6490. if (!display || !(display->err_workq))
  6491. return -EINVAL;
  6492. switch (event_idx) {
  6493. case DSI_FIFO_UNDERFLOW:
  6494. queue_work(display->err_workq, &display->fifo_underflow_work);
  6495. break;
  6496. case DSI_FIFO_OVERFLOW:
  6497. queue_work(display->err_workq, &display->fifo_overflow_work);
  6498. break;
  6499. case DSI_LP_Rx_TIMEOUT:
  6500. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6501. break;
  6502. default:
  6503. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6504. break;
  6505. }
  6506. return 0;
  6507. }
  6508. static void dsi_display_register_error_handler(struct dsi_display *display)
  6509. {
  6510. int i = 0;
  6511. struct dsi_display_ctrl *ctrl;
  6512. struct dsi_event_cb_info event_info;
  6513. if (!display)
  6514. return;
  6515. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6516. if (!display->err_workq) {
  6517. DSI_ERR("failed to create dsi workq!\n");
  6518. return;
  6519. }
  6520. INIT_WORK(&display->fifo_underflow_work,
  6521. dsi_display_handle_fifo_underflow);
  6522. INIT_WORK(&display->fifo_overflow_work,
  6523. dsi_display_handle_fifo_overflow);
  6524. INIT_WORK(&display->lp_rx_timeout_work,
  6525. dsi_display_handle_lp_rx_timeout);
  6526. memset(&event_info, 0, sizeof(event_info));
  6527. event_info.event_cb = dsi_display_cb_error_handler;
  6528. event_info.event_usr_ptr = display;
  6529. display_for_each_ctrl(i, display) {
  6530. ctrl = &display->ctrl[i];
  6531. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6532. }
  6533. }
  6534. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6535. {
  6536. int i = 0;
  6537. struct dsi_display_ctrl *ctrl;
  6538. if (!display)
  6539. return;
  6540. display_for_each_ctrl(i, display) {
  6541. ctrl = &display->ctrl[i];
  6542. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6543. 0, sizeof(struct dsi_event_cb_info));
  6544. }
  6545. if (display->err_workq) {
  6546. destroy_workqueue(display->err_workq);
  6547. display->err_workq = NULL;
  6548. }
  6549. }
  6550. int dsi_display_prepare(struct dsi_display *display)
  6551. {
  6552. int rc = 0;
  6553. struct dsi_display_mode *mode;
  6554. if (!display) {
  6555. DSI_ERR("Invalid params\n");
  6556. return -EINVAL;
  6557. }
  6558. if (!display->panel->cur_mode) {
  6559. DSI_ERR("no valid mode set for the display\n");
  6560. return -EINVAL;
  6561. }
  6562. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6563. mutex_lock(&display->display_lock);
  6564. display->hw_ownership = true;
  6565. mode = display->panel->cur_mode;
  6566. dsi_display_set_ctrl_esd_check_flag(display, false);
  6567. /* Set up ctrl isr before enabling core clk */
  6568. if (!display->trusted_vm_env)
  6569. dsi_display_ctrl_isr_configure(display, true);
  6570. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6571. if (display->is_cont_splash_enabled &&
  6572. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6573. DSI_ERR("DMS not supported on first frame\n");
  6574. rc = -EINVAL;
  6575. goto error;
  6576. }
  6577. if (!is_skip_op_required(display)) {
  6578. /* update dsi ctrl for new mode */
  6579. rc = dsi_display_pre_switch(display);
  6580. if (rc)
  6581. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6582. display->name, rc);
  6583. goto error;
  6584. }
  6585. }
  6586. if (!display->poms_pending &&
  6587. (!is_skip_op_required(display))) {
  6588. /*
  6589. * For continuous splash/trusted vm, we skip panel
  6590. * pre prepare since the regulator vote is already
  6591. * taken care in splash resource init
  6592. */
  6593. rc = dsi_panel_pre_prepare(display->panel);
  6594. if (rc) {
  6595. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6596. display->name, rc);
  6597. goto error;
  6598. }
  6599. }
  6600. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6601. DSI_CORE_CLK, DSI_CLK_ON);
  6602. if (rc) {
  6603. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6604. display->name, rc);
  6605. goto error_panel_post_unprep;
  6606. }
  6607. /*
  6608. * If ULPS during suspend feature is enabled, then DSI PHY was
  6609. * left on during suspend. In this case, we do not need to reset/init
  6610. * PHY. This would have already been done when the CORE clocks are
  6611. * turned on. However, if cont splash is disabled, the first time DSI
  6612. * is powered on, phy init needs to be done unconditionally.
  6613. */
  6614. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6615. rc = dsi_display_phy_sw_reset(display);
  6616. if (rc) {
  6617. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6618. display->name, rc);
  6619. goto error_ctrl_clk_off;
  6620. }
  6621. rc = dsi_display_phy_enable(display);
  6622. if (rc) {
  6623. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6624. display->name, rc);
  6625. goto error_ctrl_clk_off;
  6626. }
  6627. }
  6628. rc = dsi_display_ctrl_init(display);
  6629. if (rc) {
  6630. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6631. display->name, rc);
  6632. goto error_phy_disable;
  6633. }
  6634. /* Set up DSI ERROR event callback */
  6635. dsi_display_register_error_handler(display);
  6636. rc = dsi_display_ctrl_host_enable(display);
  6637. if (rc) {
  6638. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6639. display->name, rc);
  6640. goto error_ctrl_deinit;
  6641. }
  6642. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6643. DSI_LINK_CLK, DSI_CLK_ON);
  6644. if (rc) {
  6645. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6646. display->name, rc);
  6647. goto error_host_engine_off;
  6648. }
  6649. if (!is_skip_op_required(display)) {
  6650. /*
  6651. * For continuous splash/trusted vm, skip panel prepare and
  6652. * ctl reset since the pnael and ctrl is already in active
  6653. * state and panel on commands are not needed
  6654. */
  6655. rc = dsi_display_soft_reset(display);
  6656. if (rc) {
  6657. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6658. display->name, rc);
  6659. goto error_ctrl_link_off;
  6660. }
  6661. if (!display->poms_pending) {
  6662. rc = dsi_panel_prepare(display->panel);
  6663. if (rc) {
  6664. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6665. display->name, rc);
  6666. goto error_ctrl_link_off;
  6667. }
  6668. }
  6669. }
  6670. goto error;
  6671. error_ctrl_link_off:
  6672. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6673. DSI_LINK_CLK, DSI_CLK_OFF);
  6674. error_host_engine_off:
  6675. (void)dsi_display_ctrl_host_disable(display);
  6676. error_ctrl_deinit:
  6677. (void)dsi_display_ctrl_deinit(display);
  6678. error_phy_disable:
  6679. (void)dsi_display_phy_disable(display);
  6680. error_ctrl_clk_off:
  6681. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6682. DSI_CORE_CLK, DSI_CLK_OFF);
  6683. error_panel_post_unprep:
  6684. (void)dsi_panel_post_unprepare(display->panel);
  6685. error:
  6686. mutex_unlock(&display->display_lock);
  6687. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6688. return rc;
  6689. }
  6690. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6691. const struct dsi_display_ctrl *ctrl,
  6692. const struct msm_roi_list *req_rois,
  6693. struct dsi_rect *out_roi)
  6694. {
  6695. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6696. struct dsi_display_mode *cur_mode;
  6697. struct msm_roi_caps *roi_caps;
  6698. struct dsi_rect req_roi = { 0 };
  6699. int rc = 0;
  6700. cur_mode = display->panel->cur_mode;
  6701. if (!cur_mode)
  6702. return 0;
  6703. roi_caps = &cur_mode->priv_info->roi_caps;
  6704. if (req_rois->num_rects > roi_caps->num_roi) {
  6705. DSI_ERR("request for %d rois greater than max %d\n",
  6706. req_rois->num_rects,
  6707. roi_caps->num_roi);
  6708. rc = -EINVAL;
  6709. goto exit;
  6710. }
  6711. /**
  6712. * if no rois, user wants to reset back to full resolution
  6713. * note: h_active is already divided by ctrl_count
  6714. */
  6715. if (!req_rois->num_rects) {
  6716. *out_roi = *bounds;
  6717. goto exit;
  6718. }
  6719. /* intersect with the bounds */
  6720. req_roi.x = req_rois->roi[0].x1;
  6721. req_roi.y = req_rois->roi[0].y1;
  6722. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6723. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6724. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6725. exit:
  6726. /* adjust the ctrl origin to be top left within the ctrl */
  6727. out_roi->x = out_roi->x - bounds->x;
  6728. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6729. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6730. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6731. bounds->x, bounds->y, bounds->w, bounds->h,
  6732. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6733. return rc;
  6734. }
  6735. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6736. {
  6737. int i;
  6738. int rc = 0;
  6739. mutex_lock(&display->display_lock);
  6740. display_for_each_ctrl(i, display) {
  6741. if (enable) {
  6742. /* send the commands to enable qsync */
  6743. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6744. if (rc) {
  6745. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6746. goto exit;
  6747. }
  6748. } else {
  6749. /* send the commands to enable qsync */
  6750. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6751. if (rc) {
  6752. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6753. goto exit;
  6754. }
  6755. }
  6756. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6757. }
  6758. exit:
  6759. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  6760. mutex_unlock(&display->display_lock);
  6761. return rc;
  6762. }
  6763. static int dsi_display_set_roi(struct dsi_display *display,
  6764. struct msm_roi_list *rois)
  6765. {
  6766. struct dsi_display_mode *cur_mode;
  6767. struct msm_roi_caps *roi_caps;
  6768. int rc = 0;
  6769. int i;
  6770. if (!display || !rois || !display->panel)
  6771. return -EINVAL;
  6772. cur_mode = display->panel->cur_mode;
  6773. if (!cur_mode)
  6774. return 0;
  6775. roi_caps = &cur_mode->priv_info->roi_caps;
  6776. if (!roi_caps->enabled)
  6777. return 0;
  6778. display_for_each_ctrl(i, display) {
  6779. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6780. struct dsi_rect ctrl_roi;
  6781. bool changed = false;
  6782. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6783. if (rc) {
  6784. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6785. return rc;
  6786. }
  6787. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6788. if (rc) {
  6789. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6790. return rc;
  6791. }
  6792. if (!changed)
  6793. continue;
  6794. /* re-program the ctrl with the timing based on the new roi */
  6795. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6796. if (rc) {
  6797. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6798. return rc;
  6799. }
  6800. /* send the new roi to the panel via dcs commands */
  6801. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6802. if (rc) {
  6803. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6804. return rc;
  6805. }
  6806. }
  6807. return rc;
  6808. }
  6809. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6810. struct dsi_display *display,
  6811. struct msm_display_kickoff_params *params)
  6812. {
  6813. int rc = 0, ret = 0;
  6814. int i;
  6815. /* check and setup MISR */
  6816. if (display->misr_enable)
  6817. _dsi_display_setup_misr(display);
  6818. /* dynamic DSI clock setting */
  6819. if (atomic_read(&display->clkrate_change_pending)) {
  6820. mutex_lock(&display->display_lock);
  6821. /*
  6822. * acquire panel_lock to make sure no commands are in progress
  6823. */
  6824. dsi_panel_acquire_panel_lock(display->panel);
  6825. /*
  6826. * Wait for DSI command engine not to be busy sending data
  6827. * from display engine.
  6828. * If waiting fails, return "rc" instead of below "ret" so as
  6829. * not to impact DRM commit. The clock updating would be
  6830. * deferred to the next DRM commit.
  6831. */
  6832. display_for_each_ctrl(i, display) {
  6833. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6834. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6835. if (ret)
  6836. goto wait_failure;
  6837. }
  6838. /*
  6839. * Don't check the return value so as not to impact DRM commit
  6840. * when error occurs.
  6841. */
  6842. (void)dsi_display_force_update_dsi_clk(display);
  6843. wait_failure:
  6844. /* release panel_lock */
  6845. dsi_panel_release_panel_lock(display->panel);
  6846. mutex_unlock(&display->display_lock);
  6847. }
  6848. if (!ret)
  6849. rc = dsi_display_set_roi(display, params->rois);
  6850. return rc;
  6851. }
  6852. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6853. {
  6854. int rc = 0;
  6855. if (!display || !display->panel) {
  6856. DSI_ERR("Invalid params\n");
  6857. return -EINVAL;
  6858. }
  6859. if (!display->panel->cur_mode) {
  6860. DSI_ERR("no valid mode set for the display\n");
  6861. return -EINVAL;
  6862. }
  6863. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6864. rc = dsi_display_vid_engine_enable(display);
  6865. if (rc) {
  6866. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6867. display->name, rc);
  6868. goto error_out;
  6869. }
  6870. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6871. rc = dsi_display_cmd_engine_enable(display);
  6872. if (rc) {
  6873. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6874. display->name, rc);
  6875. goto error_out;
  6876. }
  6877. } else {
  6878. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6879. rc = -EINVAL;
  6880. }
  6881. error_out:
  6882. return rc;
  6883. }
  6884. int dsi_display_pre_commit(void *display,
  6885. struct msm_display_conn_params *params)
  6886. {
  6887. bool enable = false;
  6888. int rc = 0;
  6889. if (!display || !params) {
  6890. pr_err("Invalid params\n");
  6891. return -EINVAL;
  6892. }
  6893. if (params->qsync_update) {
  6894. enable = (params->qsync_mode > 0) ? true : false;
  6895. rc = dsi_display_qsync(display, enable);
  6896. if (rc)
  6897. pr_err("%s failed to send qsync commands\n",
  6898. __func__);
  6899. SDE_EVT32(params->qsync_mode, rc);
  6900. }
  6901. return rc;
  6902. }
  6903. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6904. {
  6905. if (display->panel_id != ~0x0 &&
  6906. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6907. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6908. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6909. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6910. 0, ((display->panel_id & 0xffffffff00000000) >> 32),
  6911. (display->panel_id & 0xffffffff), 0, 0);
  6912. }
  6913. }
  6914. int dsi_display_enable(struct dsi_display *display)
  6915. {
  6916. int rc = 0;
  6917. struct dsi_display_mode *mode;
  6918. if (!display || !display->panel) {
  6919. DSI_ERR("Invalid params\n");
  6920. return -EINVAL;
  6921. }
  6922. if (!display->panel->cur_mode) {
  6923. DSI_ERR("no valid mode set for the display\n");
  6924. return -EINVAL;
  6925. }
  6926. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6927. /*
  6928. * Engine states and panel states are populated during splash
  6929. * resource/trusted vm and hence we return early
  6930. */
  6931. if (is_skip_op_required(display)) {
  6932. dsi_display_config_ctrl_for_cont_splash(display);
  6933. rc = dsi_display_splash_res_cleanup(display);
  6934. if (rc) {
  6935. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6936. rc);
  6937. return -EINVAL;
  6938. }
  6939. display->panel->panel_initialized = true;
  6940. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6941. dsi_display_panel_id_notification(display);
  6942. return 0;
  6943. }
  6944. mutex_lock(&display->display_lock);
  6945. mode = display->panel->cur_mode;
  6946. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6947. rc = dsi_panel_post_switch(display->panel);
  6948. if (rc) {
  6949. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6950. display->name, rc);
  6951. goto error;
  6952. }
  6953. } else if (!display->poms_pending) {
  6954. rc = dsi_panel_enable(display->panel);
  6955. if (rc) {
  6956. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6957. display->name, rc);
  6958. goto error;
  6959. }
  6960. }
  6961. dsi_display_panel_id_notification(display);
  6962. /* Block sending pps command if modeset is due to fps difference */
  6963. if ((mode->priv_info->dsc_enabled ||
  6964. mode->priv_info->vdc_enabled) &&
  6965. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6966. rc = dsi_panel_update_pps(display->panel);
  6967. if (rc) {
  6968. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6969. display->name, rc);
  6970. goto error;
  6971. }
  6972. }
  6973. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6974. rc = dsi_panel_switch(display->panel);
  6975. if (rc)
  6976. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6977. display->name, rc);
  6978. goto error;
  6979. }
  6980. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6981. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6982. rc = dsi_display_vid_engine_enable(display);
  6983. if (rc) {
  6984. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6985. display->name, rc);
  6986. goto error_disable_panel;
  6987. }
  6988. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6989. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6990. rc = dsi_display_cmd_engine_enable(display);
  6991. if (rc) {
  6992. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6993. display->name, rc);
  6994. goto error_disable_panel;
  6995. }
  6996. } else {
  6997. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6998. rc = -EINVAL;
  6999. goto error_disable_panel;
  7000. }
  7001. goto error;
  7002. error_disable_panel:
  7003. (void)dsi_panel_disable(display->panel);
  7004. error:
  7005. mutex_unlock(&display->display_lock);
  7006. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7007. return rc;
  7008. }
  7009. int dsi_display_post_enable(struct dsi_display *display)
  7010. {
  7011. int rc = 0;
  7012. if (!display) {
  7013. DSI_ERR("Invalid params\n");
  7014. return -EINVAL;
  7015. }
  7016. mutex_lock(&display->display_lock);
  7017. if (display->panel->cur_mode->dsi_mode_flags &
  7018. DSI_MODE_FLAG_POMS_TO_CMD) {
  7019. dsi_panel_switch_cmd_mode_in(display->panel);
  7020. } else if (display->panel->cur_mode->dsi_mode_flags &
  7021. DSI_MODE_FLAG_POMS_TO_VID)
  7022. dsi_panel_switch_video_mode_in(display->panel);
  7023. else {
  7024. rc = dsi_panel_post_enable(display->panel);
  7025. if (rc)
  7026. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  7027. display->name, rc);
  7028. }
  7029. /* remove the clk vote for CMD mode panels */
  7030. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7031. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7032. DSI_ALL_CLKS, DSI_CLK_OFF);
  7033. mutex_unlock(&display->display_lock);
  7034. return rc;
  7035. }
  7036. int dsi_display_pre_disable(struct dsi_display *display)
  7037. {
  7038. int rc = 0;
  7039. if (!display) {
  7040. DSI_ERR("Invalid params\n");
  7041. return -EINVAL;
  7042. }
  7043. mutex_lock(&display->display_lock);
  7044. /* enable the clk vote for CMD mode panels */
  7045. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7046. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7047. DSI_ALL_CLKS, DSI_CLK_ON);
  7048. if (display->poms_pending) {
  7049. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7050. dsi_panel_switch_cmd_mode_out(display->panel);
  7051. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  7052. dsi_panel_switch_video_mode_out(display->panel);
  7053. } else {
  7054. rc = dsi_panel_pre_disable(display->panel);
  7055. if (rc)
  7056. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  7057. display->name, rc);
  7058. }
  7059. mutex_unlock(&display->display_lock);
  7060. return rc;
  7061. }
  7062. static void dsi_display_handle_poms_te(struct work_struct *work)
  7063. {
  7064. struct dsi_display *display = NULL;
  7065. struct delayed_work *dw = to_delayed_work(work);
  7066. struct mipi_dsi_device *dsi = NULL;
  7067. struct dsi_panel *panel = NULL;
  7068. int rc = 0;
  7069. display = container_of(dw, struct dsi_display, poms_te_work);
  7070. if (!display || !display->panel) {
  7071. DSI_ERR("Invalid params\n");
  7072. return;
  7073. }
  7074. panel = display->panel;
  7075. mutex_lock(&panel->panel_lock);
  7076. if (!dsi_panel_initialized(panel)) {
  7077. rc = -EINVAL;
  7078. goto error;
  7079. }
  7080. dsi = &panel->mipi_device;
  7081. rc = mipi_dsi_dcs_set_tear_off(dsi);
  7082. error:
  7083. mutex_unlock(&panel->panel_lock);
  7084. if (rc < 0)
  7085. DSI_ERR("failed to set tear off\n");
  7086. }
  7087. int dsi_display_disable(struct dsi_display *display)
  7088. {
  7089. int rc = 0;
  7090. if (!display) {
  7091. DSI_ERR("Invalid params\n");
  7092. return -EINVAL;
  7093. }
  7094. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7095. mutex_lock(&display->display_lock);
  7096. /* cancel delayed work */
  7097. if (display->poms_pending &&
  7098. display->panel->poms_align_vsync)
  7099. cancel_delayed_work_sync(&display->poms_te_work);
  7100. rc = dsi_display_wake_up(display);
  7101. if (rc)
  7102. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7103. display->name, rc);
  7104. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7105. rc = dsi_display_vid_engine_disable(display);
  7106. if (rc)
  7107. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  7108. display->name, rc);
  7109. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7110. /**
  7111. * On POMS request , disable panel TE through
  7112. * delayed work queue.
  7113. */
  7114. if (display->poms_pending &&
  7115. display->panel->poms_align_vsync) {
  7116. INIT_DELAYED_WORK(&display->poms_te_work,
  7117. dsi_display_handle_poms_te);
  7118. queue_delayed_work(system_wq,
  7119. &display->poms_te_work,
  7120. msecs_to_jiffies(100));
  7121. }
  7122. rc = dsi_display_cmd_engine_disable(display);
  7123. if (rc)
  7124. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  7125. display->name, rc);
  7126. } else {
  7127. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7128. rc = -EINVAL;
  7129. }
  7130. if (!display->poms_pending && !is_skip_op_required(display)) {
  7131. rc = dsi_panel_disable(display->panel);
  7132. if (rc)
  7133. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  7134. display->name, rc);
  7135. }
  7136. if (is_skip_op_required(display)) {
  7137. /* applicable only for trusted vm */
  7138. display->panel->panel_initialized = false;
  7139. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  7140. }
  7141. mutex_unlock(&display->display_lock);
  7142. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7143. return rc;
  7144. }
  7145. int dsi_display_update_pps(char *pps_cmd, void *disp)
  7146. {
  7147. struct dsi_display *display;
  7148. if (pps_cmd == NULL || disp == NULL) {
  7149. DSI_ERR("Invalid parameter\n");
  7150. return -EINVAL;
  7151. }
  7152. display = disp;
  7153. mutex_lock(&display->display_lock);
  7154. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  7155. mutex_unlock(&display->display_lock);
  7156. return 0;
  7157. }
  7158. int dsi_display_update_dyn_bit_clk(struct dsi_display *display,
  7159. struct dsi_display_mode *mode)
  7160. {
  7161. struct dsi_dyn_clk_caps *dyn_clk_caps;
  7162. struct dsi_host_common_cfg *host_cfg;
  7163. int bpp, lanes = 0;
  7164. if (!display || !mode) {
  7165. DSI_ERR("invalid arguments\n");
  7166. return -EINVAL;
  7167. }
  7168. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  7169. if (!dyn_clk_caps->dyn_clk_support) {
  7170. DSI_DEBUG("dynamic bit clock support not enabled\n");
  7171. return 0;
  7172. } else if (!display->dyn_bit_clk_pending) {
  7173. DSI_DEBUG("dynamic bit clock rate not updated\n");
  7174. return 0;
  7175. } else if (!display->dyn_bit_clk) {
  7176. DSI_DEBUG("dynamic bit clock rate cleared\n");
  7177. return 0;
  7178. } else if (display->dyn_bit_clk < mode->priv_info->min_dsi_clk_hz) {
  7179. DSI_ERR("dynamic bit clock rate %llu smaller than minimum value:%llu\n",
  7180. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz);
  7181. return -EINVAL;
  7182. }
  7183. /* update mode clk rate with user value */
  7184. mode->timing.clk_rate_hz = display->dyn_bit_clk;
  7185. mode->priv_info->clk_rate_hz = display->dyn_bit_clk;
  7186. host_cfg = &(display->panel->host_config);
  7187. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  7188. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  7189. lanes++;
  7190. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  7191. lanes++;
  7192. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  7193. lanes++;
  7194. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  7195. lanes++;
  7196. dsi_display_adjust_mode_timing(display, mode, lanes, bpp);
  7197. SDE_EVT32(display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, mode->pixel_clk_khz);
  7198. DSI_DEBUG("dynamic bit clk:%u, min dsi clk:%llu, lanes:%d, bpp:%d, pck:%d Khz\n",
  7199. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, lanes, bpp,
  7200. mode->pixel_clk_khz);
  7201. return 0;
  7202. }
  7203. int dsi_display_dump_clks_state(struct dsi_display *display)
  7204. {
  7205. int rc = 0;
  7206. if (!display) {
  7207. DSI_ERR("invalid display argument\n");
  7208. return -EINVAL;
  7209. }
  7210. if (!display->clk_mngr) {
  7211. DSI_ERR("invalid clk manager\n");
  7212. return -EINVAL;
  7213. }
  7214. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  7215. DSI_ERR("invalid clk handles\n");
  7216. return -EINVAL;
  7217. }
  7218. mutex_lock(&display->display_lock);
  7219. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  7220. if (rc) {
  7221. DSI_ERR("failed to dump dsi clock state\n");
  7222. goto end;
  7223. }
  7224. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7225. if (rc) {
  7226. DSI_ERR("failed to dump mdp clock state\n");
  7227. goto end;
  7228. }
  7229. end:
  7230. mutex_unlock(&display->display_lock);
  7231. return rc;
  7232. }
  7233. int dsi_display_unprepare(struct dsi_display *display)
  7234. {
  7235. int rc = 0;
  7236. if (!display) {
  7237. DSI_ERR("Invalid params\n");
  7238. return -EINVAL;
  7239. }
  7240. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7241. mutex_lock(&display->display_lock);
  7242. rc = dsi_display_wake_up(display);
  7243. if (rc)
  7244. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7245. display->name, rc);
  7246. if (!display->poms_pending && !is_skip_op_required(display)) {
  7247. rc = dsi_panel_unprepare(display->panel);
  7248. if (rc)
  7249. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7250. display->name, rc);
  7251. }
  7252. rc = dsi_display_ctrl_host_disable(display);
  7253. if (rc)
  7254. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7255. display->name, rc);
  7256. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7257. DSI_LINK_CLK, DSI_CLK_OFF);
  7258. if (rc)
  7259. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7260. display->name, rc);
  7261. rc = dsi_display_ctrl_deinit(display);
  7262. if (rc)
  7263. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7264. display->name, rc);
  7265. if (!display->panel->ulps_suspend_enabled) {
  7266. rc = dsi_display_phy_disable(display);
  7267. if (rc)
  7268. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7269. display->name, rc);
  7270. }
  7271. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7272. DSI_CORE_CLK, DSI_CLK_OFF);
  7273. if (rc)
  7274. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7275. display->name, rc);
  7276. /* destrory dsi isr set up */
  7277. dsi_display_ctrl_isr_configure(display, false);
  7278. if (!display->poms_pending && !is_skip_op_required(display)) {
  7279. rc = dsi_panel_post_unprepare(display->panel);
  7280. if (rc)
  7281. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7282. display->name, rc);
  7283. }
  7284. display->hw_ownership = false;
  7285. mutex_unlock(&display->display_lock);
  7286. /* Free up DSI ERROR event callback */
  7287. dsi_display_unregister_error_handler(display);
  7288. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7289. return rc;
  7290. }
  7291. void __init dsi_display_register(void)
  7292. {
  7293. dsi_phy_drv_register();
  7294. dsi_ctrl_drv_register();
  7295. dsi_display_parse_boot_display_selection();
  7296. platform_driver_register(&dsi_display_driver);
  7297. }
  7298. void __exit dsi_display_unregister(void)
  7299. {
  7300. platform_driver_unregister(&dsi_display_driver);
  7301. dsi_ctrl_drv_unregister();
  7302. dsi_phy_drv_unregister();
  7303. }
  7304. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7305. 0600);
  7306. MODULE_PARM_DESC(dsi_display0,
  7307. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7308. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7309. 0600);
  7310. MODULE_PARM_DESC(dsi_display1,
  7311. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");