sde_hw_rc.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <drm/msm_drm_pp.h>
  7. #include "sde_kms.h"
  8. #include "sde_reg_dma.h"
  9. #include "sde_hw_rc.h"
  10. #include "sde_hw_catalog.h"
  11. #include "sde_hw_util.h"
  12. #include "sde_hw_dspp.h"
  13. #include "sde_hw_reg_dma_v1_color_proc.h"
  14. /**
  15. * Hardware register set
  16. */
  17. #define SDE_HW_RC_REG0 0x00
  18. #define SDE_HW_RC_REG1 0x04
  19. #define SDE_HW_RC_REG2 0x08
  20. #define SDE_HW_RC_REG3 0x0C
  21. #define SDE_HW_RC_REG4 0x10
  22. #define SDE_HW_RC_REG5 0x14
  23. #define SDE_HW_RC_REG6 0x18
  24. #define SDE_HW_RC_REG7 0x1C
  25. #define SDE_HW_RC_REG8 0x20
  26. #define SDE_HW_RC_REG9 0x24
  27. #define SDE_HW_RC_REG10 0x28
  28. #define SDE_HW_RC_REG11 0x2C
  29. #define SDE_HW_RC_REG12 0x30
  30. #define SDE_HW_RC_REG13 0x34
  31. #define SDE_HW_RC_DATA_REG_SIZE 18
  32. #define SDE_HW_RC_SKIP_DATA_PROG 0x1
  33. #define SDE_HW_RC_DISABLE_R1 0x01E
  34. #define SDE_HW_RC_DISABLE_R2 0x1E0
  35. #define SDE_HW_RC_PU_SKIP_OP 0x1
  36. /**
  37. * struct sde_hw_rc_state - rounded corner cached state per RC instance
  38. *
  39. * @last_rc_mask_cfg: cached value of most recent programmed mask.
  40. * @mask_programmed: true if mask was programmed at least once to RC hardware.
  41. * @last_roi_list: cached value of most recent processed list of ROIs.
  42. * @roi_programmed: true if list of ROIs were processed at least once.
  43. */
  44. struct sde_hw_rc_state {
  45. struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
  46. bool mask_programmed;
  47. struct msm_roi_list *last_roi_list;
  48. bool roi_programmed;
  49. };
  50. static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
  51. {
  52. .last_rc_mask_cfg = NULL,
  53. .last_roi_list = NULL,
  54. .mask_programmed = false,
  55. .roi_programmed = false,
  56. },
  57. {
  58. .last_rc_mask_cfg = NULL,
  59. .last_roi_list = NULL,
  60. .mask_programmed = false,
  61. .roi_programmed = false,
  62. },
  63. };
  64. #define RC_STATE(hw_dspp) rc_state[hw_dspp->cap->sblk->rc.idx]
  65. enum rc_param_r {
  66. RC_PARAM_R0 = 0x0,
  67. RC_PARAM_R1 = 0x1,
  68. RC_PARAM_R2 = 0x2,
  69. RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
  70. };
  71. enum rc_param_a {
  72. RC_PARAM_A0 = 0x2,
  73. RC_PARAM_A1 = 0x4,
  74. };
  75. enum rc_param_b {
  76. RC_PARAM_B0 = 0x0,
  77. RC_PARAM_B1 = 0x1,
  78. RC_PARAM_B2 = 0x2,
  79. RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
  80. };
  81. enum rc_param_c {
  82. RC_PARAM_C0 = (BIT(8)),
  83. RC_PARAM_C1 = (BIT(10)),
  84. RC_PARAM_C2 = (BIT(10) | BIT(11)),
  85. RC_PARAM_C3 = (BIT(8) | BIT(10)),
  86. RC_PARAM_C4 = (BIT(8) | BIT(9)),
  87. RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
  88. };
  89. enum rc_merge_mode {
  90. RC_MERGE_SINGLE_PIPE = 0x0,
  91. RC_MERGE_DUAL_PIPE = 0x1
  92. };
  93. struct rc_config_table {
  94. enum rc_param_a param_a;
  95. enum rc_param_b param_b;
  96. enum rc_param_c param_c;
  97. enum rc_merge_mode merge_mode;
  98. enum rc_merge_mode merge_mode_en;
  99. };
  100. static struct rc_config_table config_table[] = {
  101. /* RC_PARAM_A0 configurations */
  102. {
  103. .param_a = RC_PARAM_A0,
  104. .param_b = RC_PARAM_B0,
  105. .param_c = RC_PARAM_C5,
  106. .merge_mode = RC_MERGE_SINGLE_PIPE,
  107. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  108. },
  109. {
  110. .param_a = RC_PARAM_A0,
  111. .param_b = RC_PARAM_B1B2,
  112. .param_c = RC_PARAM_C3,
  113. .merge_mode = RC_MERGE_SINGLE_PIPE,
  114. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  115. },
  116. {
  117. .param_a = RC_PARAM_A0,
  118. .param_b = RC_PARAM_B1,
  119. .param_c = RC_PARAM_C0,
  120. .merge_mode = RC_MERGE_SINGLE_PIPE,
  121. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  122. },
  123. {
  124. .param_a = RC_PARAM_A0,
  125. .param_b = RC_PARAM_B2,
  126. .param_c = RC_PARAM_C1,
  127. .merge_mode = RC_MERGE_SINGLE_PIPE,
  128. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  129. },
  130. {
  131. .param_a = RC_PARAM_A0,
  132. .param_b = RC_PARAM_B0,
  133. .param_c = RC_PARAM_C5,
  134. .merge_mode = RC_MERGE_DUAL_PIPE,
  135. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  136. },
  137. {
  138. .param_a = RC_PARAM_A0,
  139. .param_b = RC_PARAM_B1B2,
  140. .param_c = RC_PARAM_C3,
  141. .merge_mode = RC_MERGE_DUAL_PIPE,
  142. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  143. },
  144. {
  145. .param_a = RC_PARAM_A0,
  146. .param_b = RC_PARAM_B1,
  147. .param_c = RC_PARAM_C0,
  148. .merge_mode = RC_MERGE_DUAL_PIPE,
  149. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  150. },
  151. {
  152. .param_a = RC_PARAM_A0,
  153. .param_b = RC_PARAM_B2,
  154. .param_c = RC_PARAM_C1,
  155. .merge_mode = RC_MERGE_DUAL_PIPE,
  156. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  157. },
  158. /* RC_PARAM_A1 configurations */
  159. {
  160. .param_a = RC_PARAM_A1,
  161. .param_b = RC_PARAM_B0,
  162. .param_c = RC_PARAM_C5,
  163. .merge_mode = RC_MERGE_SINGLE_PIPE,
  164. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  165. },
  166. {
  167. .param_a = RC_PARAM_A1,
  168. .param_b = RC_PARAM_B1B2,
  169. .param_c = RC_PARAM_C5,
  170. .merge_mode = RC_MERGE_SINGLE_PIPE,
  171. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  172. },
  173. {
  174. .param_a = RC_PARAM_A1,
  175. .param_b = RC_PARAM_B1,
  176. .param_c = RC_PARAM_C4,
  177. .merge_mode = RC_MERGE_SINGLE_PIPE,
  178. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  179. },
  180. {
  181. .param_a = RC_PARAM_A1,
  182. .param_b = RC_PARAM_B2,
  183. .param_c = RC_PARAM_C2,
  184. .merge_mode = RC_MERGE_SINGLE_PIPE,
  185. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  186. },
  187. {
  188. .param_a = RC_PARAM_A1,
  189. .param_b = RC_PARAM_B0,
  190. .param_c = RC_PARAM_C5,
  191. .merge_mode = RC_MERGE_DUAL_PIPE,
  192. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  193. },
  194. {
  195. .param_a = RC_PARAM_A1,
  196. .param_b = RC_PARAM_B1B2,
  197. .param_c = RC_PARAM_C5,
  198. .merge_mode = RC_MERGE_DUAL_PIPE,
  199. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  200. },
  201. {
  202. .param_a = RC_PARAM_A1,
  203. .param_b = RC_PARAM_B1,
  204. .param_c = RC_PARAM_C4,
  205. .merge_mode = RC_MERGE_DUAL_PIPE,
  206. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  207. },
  208. {
  209. .param_a = RC_PARAM_A1,
  210. .param_b = RC_PARAM_B2,
  211. .param_c = RC_PARAM_C2,
  212. .merge_mode = RC_MERGE_DUAL_PIPE,
  213. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  214. },
  215. };
  216. static inline void _sde_hw_rc_reg_write(
  217. struct sde_hw_dspp *hw_dspp,
  218. int offset,
  219. u32 value)
  220. {
  221. u32 address = hw_dspp->cap->sblk->rc.base + offset;
  222. SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
  223. hw_dspp->cap->sblk->rc.idx,
  224. hw_dspp->hw.blk_off + address, value);
  225. SDE_REG_WRITE(&hw_dspp->hw, address, value);
  226. }
  227. static int _sde_hw_rc_get_enable_bits(
  228. enum rc_param_a param_a,
  229. enum rc_param_b param_b,
  230. enum rc_param_c *param_c,
  231. u32 merge_mode,
  232. u32 *merge_mode_en)
  233. {
  234. int i = 0;
  235. if (!param_c || !merge_mode_en) {
  236. SDE_ERROR("invalid arguments\n");
  237. return -EINVAL;
  238. }
  239. for (i = 0; i < ARRAY_SIZE(config_table); i++) {
  240. if (merge_mode == config_table[i].merge_mode &&
  241. param_a == config_table[i].param_a &&
  242. param_b == config_table[i].param_b) {
  243. *param_c = config_table[i].param_c;
  244. *merge_mode_en = config_table[i].merge_mode_en;
  245. SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
  246. *param_c, *merge_mode_en);
  247. return 0;
  248. }
  249. }
  250. SDE_ERROR("configuration not supported");
  251. return -EINVAL;
  252. }
  253. static int _sde_hw_rc_get_merge_mode(
  254. const struct sde_hw_cp_cfg *hw_cfg,
  255. u32 *merge_mode)
  256. {
  257. int rc = 0;
  258. if (!hw_cfg || !merge_mode) {
  259. SDE_ERROR("invalid arguments\n");
  260. return -EINVAL;
  261. }
  262. if (hw_cfg->num_of_mixers == 1)
  263. *merge_mode = RC_MERGE_SINGLE_PIPE;
  264. else if (hw_cfg->num_of_mixers == 2)
  265. *merge_mode = RC_MERGE_DUAL_PIPE;
  266. else {
  267. SDE_ERROR("invalid number of mixers:%d\n",
  268. hw_cfg->num_of_mixers);
  269. return -EINVAL;
  270. }
  271. SDE_DEBUG("number mixers:%u, merge mode:%u\n",
  272. hw_cfg->num_of_mixers, *merge_mode);
  273. return rc;
  274. }
  275. static int _sde_hw_rc_get_ajusted_roi(
  276. const struct sde_hw_cp_cfg *hw_cfg,
  277. const struct sde_rect *pu_roi,
  278. struct sde_rect *rc_roi)
  279. {
  280. int rc = 0;
  281. if (!hw_cfg || !pu_roi || !rc_roi) {
  282. SDE_ERROR("invalid arguments\n");
  283. return -EINVAL;
  284. }
  285. /*when partial update is disabled, use full screen ROI*/
  286. if (pu_roi->w == 0 && pu_roi->h == 0) {
  287. rc_roi->x = pu_roi->x;
  288. rc_roi->y = pu_roi->y;
  289. rc_roi->w = hw_cfg->displayh;
  290. rc_roi->h = hw_cfg->displayv;
  291. } else {
  292. memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
  293. }
  294. SDE_DEBUG("displayh:%u, displayv:%u\n", hw_cfg->displayh,
  295. hw_cfg->displayv);
  296. SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
  297. pu_roi->w, pu_roi->h);
  298. SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
  299. rc_roi->w, rc_roi->h);
  300. return rc;
  301. }
  302. static int _sde_hw_rc_get_param_rb(
  303. const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  304. const struct sde_rect *rc_roi,
  305. enum rc_param_r *param_r,
  306. enum rc_param_b *param_b)
  307. {
  308. int rc = 0;
  309. int half_panel_x = 0, half_panel_w = 0;
  310. int cfg_param_01 = 0, cfg_param_02 = 0;
  311. int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
  312. if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
  313. SDE_ERROR("invalid arguments\n");
  314. return -EINVAL;
  315. }
  316. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
  317. half_panel_w = rc_mask_cfg->cfg_param_04[0] +
  318. rc_mask_cfg->cfg_param_04[1];
  319. else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
  320. half_panel_w = rc_mask_cfg->cfg_param_04[0];
  321. else {
  322. SDE_ERROR("invalid cfg_param_03:%u\n",
  323. rc_mask_cfg->cfg_param_03);
  324. return -EINVAL;
  325. }
  326. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  327. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  328. x1 = rc_roi->x;
  329. x2 = rc_roi->x + rc_roi->w - 1;
  330. y1 = rc_roi->y;
  331. y2 = rc_roi->y + rc_roi->h - 1;
  332. half_panel_x = half_panel_w - 1;
  333. SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
  334. SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
  335. cfg_param_01, cfg_param_02, half_panel_x);
  336. if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
  337. x1 >= x2 || y1 >= y2) {
  338. SDE_ERROR("invalid coordinates\n");
  339. return -EINVAL;
  340. }
  341. if (y1 <= cfg_param_01) {
  342. *param_r |= RC_PARAM_R1;
  343. if (x1 <= half_panel_x && x2 <= half_panel_x)
  344. *param_b |= RC_PARAM_B1;
  345. else if (x1 > half_panel_x && x2 > half_panel_x)
  346. *param_b |= RC_PARAM_B2;
  347. else
  348. *param_b |= RC_PARAM_B1B2;
  349. }
  350. if (y2 >= cfg_param_02) {
  351. *param_r |= RC_PARAM_R2;
  352. if (x1 <= half_panel_x && x2 <= half_panel_x)
  353. *param_b |= RC_PARAM_B1;
  354. else if (x1 > half_panel_x && x2 > half_panel_x)
  355. *param_b |= RC_PARAM_B2;
  356. else
  357. *param_b |= RC_PARAM_B1B2;
  358. }
  359. SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n", *param_r, *param_b);
  360. SDE_EVT32(rc_roi->x, rc_roi->y, rc_roi->w, rc_roi->h);
  361. SDE_EVT32(x1, y1, x2, y2, cfg_param_01, cfg_param_02, half_panel_x);
  362. return rc;
  363. }
  364. static int _sde_hw_rc_program_enable_bits(
  365. struct sde_hw_dspp *hw_dspp,
  366. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  367. enum rc_param_a param_a,
  368. enum rc_param_b param_b,
  369. enum rc_param_r param_r,
  370. int merge_mode,
  371. struct sde_rect *rc_roi)
  372. {
  373. int rc = 0;
  374. u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
  375. u64 flags = 0;
  376. bool r1_valid = false, r2_valid = false;
  377. bool pu_in_r1 = false, pu_in_r2 = false;
  378. bool r1_enable = false, r2_enable = false;
  379. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  380. SDE_ERROR("invalid arguments\n");
  381. return -EINVAL;
  382. }
  383. rc = _sde_hw_rc_get_enable_bits(param_a, param_b, &param_c,
  384. merge_mode, &rc_merge_mode);
  385. if (rc) {
  386. SDE_ERROR("invalid enable bits, rc:%d\n", rc);
  387. return rc;
  388. }
  389. flags = rc_mask_cfg->flags;
  390. r1_valid = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  391. r2_valid = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  392. pu_in_r1 = (param_r == RC_PARAM_R1 || param_r == RC_PARAM_R1R2);
  393. pu_in_r2 = (param_r == RC_PARAM_R2 || param_r == RC_PARAM_R1R2);
  394. r1_enable = (r1_valid && pu_in_r1);
  395. r2_enable = (r2_valid && pu_in_r2);
  396. if (r1_enable)
  397. val |= BIT(0);
  398. if (r2_enable)
  399. val |= BIT(4);
  400. /*corner case for partial update in R2 region*/
  401. if (!r1_enable && r2_enable)
  402. ystart = rc_roi->y;
  403. SDE_DEBUG("flags:%x, R1 valid:%d, R2 valid:%d, PU in R1:%d, PU in R2:%d, Y_START:%d\n",
  404. flags, r1_valid, r2_valid, pu_in_r1, pu_in_r2, ystart);
  405. SDE_EVT32(flags, r1_valid, r2_valid, pu_in_r1, pu_in_r2, ystart);
  406. val |= param_c;
  407. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
  408. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
  409. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
  410. return rc;
  411. }
  412. static int _sde_hw_rc_program_roi(
  413. struct sde_hw_dspp *hw_dspp,
  414. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  415. int merge_mode,
  416. struct sde_rect *rc_roi)
  417. {
  418. int rc = 0;
  419. u32 val2 = 0, val3 = 0, val4 = 0;
  420. enum rc_param_r param_r = RC_PARAM_R0;
  421. enum rc_param_a param_a = RC_PARAM_A0;
  422. enum rc_param_b param_b = RC_PARAM_B0;
  423. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  424. SDE_ERROR("invalid arguments\n");
  425. return -EINVAL;
  426. }
  427. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, &param_r,
  428. &param_b);
  429. if (rc) {
  430. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  431. return rc;
  432. }
  433. param_a = rc_mask_cfg->cfg_param_03;
  434. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  435. param_a, param_b, param_r, merge_mode, rc_roi);
  436. if (rc) {
  437. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  438. return rc;
  439. }
  440. val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
  441. ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
  442. if (param_a == RC_PARAM_A1) {
  443. val3 = (rc_mask_cfg->cfg_param_04[0] |
  444. (rc_mask_cfg->cfg_param_04[1] << 16));
  445. val4 = (rc_mask_cfg->cfg_param_04[2] |
  446. (rc_mask_cfg->cfg_param_04[3] << 16));
  447. } else if (param_a == RC_PARAM_A0) {
  448. val3 = (rc_mask_cfg->cfg_param_04[0]);
  449. val4 = (rc_mask_cfg->cfg_param_04[1]);
  450. }
  451. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
  452. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
  453. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
  454. return 0;
  455. }
  456. static int _sde_hw_rc_program_data_offset(
  457. struct sde_hw_dspp *hw_dspp,
  458. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  459. {
  460. int rc = 0;
  461. u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
  462. u32 cfg_param_07;
  463. if (!hw_dspp || !rc_mask_cfg) {
  464. SDE_ERROR("invalid arguments\n");
  465. return -EINVAL;
  466. }
  467. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  468. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
  469. val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
  470. ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
  471. << 16));
  472. val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
  473. ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
  474. << 16));
  475. val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
  476. ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
  477. << 16));
  478. val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
  479. ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
  480. << 16));
  481. } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
  482. val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
  483. val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
  484. val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
  485. val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
  486. }
  487. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
  488. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
  489. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
  490. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
  491. return rc;
  492. }
  493. static int sde_hw_rc_check_mask_cfg(
  494. struct sde_hw_dspp *hw_dspp,
  495. struct sde_hw_cp_cfg *hw_cfg,
  496. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  497. {
  498. int rc = 0;
  499. u32 i = 0;
  500. u32 half_panel_width;
  501. u64 flags;
  502. u32 cfg_param_01, cfg_param_02, cfg_param_03;
  503. u32 cfg_param_07, cfg_param_08;
  504. u32 *cfg_param_04, *cfg_param_05, *cfg_param_06;
  505. bool r1_enable, r2_enable;
  506. if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
  507. SDE_ERROR("invalid arguments\n");
  508. return -EINVAL;
  509. }
  510. if (hw_cfg->panel_height != rc_mask_cfg->height ||
  511. rc_mask_cfg->width != hw_cfg->panel_width) {
  512. SDE_ERROR("RC mask Layer: h %d w %d panel: h %d w %d mismatch\n",
  513. rc_mask_cfg->height, rc_mask_cfg->width,
  514. hw_cfg->panel_height, hw_cfg->panel_width);
  515. return -EINVAL;
  516. }
  517. flags = rc_mask_cfg->flags;
  518. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  519. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  520. cfg_param_03 = rc_mask_cfg->cfg_param_03;
  521. cfg_param_04 = rc_mask_cfg->cfg_param_04;
  522. cfg_param_05 = rc_mask_cfg->cfg_param_05;
  523. cfg_param_06 = rc_mask_cfg->cfg_param_06;
  524. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  525. cfg_param_08 = rc_mask_cfg->cfg_param_08;
  526. r1_enable = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  527. r2_enable = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  528. if (cfg_param_07 > hw_dspp->cap->sblk->rc.mem_total_size) {
  529. SDE_ERROR("invalid cfg_param_07:%d\n", cfg_param_07);
  530. return -EINVAL;
  531. }
  532. if (cfg_param_08 > RC_DATA_SIZE_MAX) {
  533. SDE_ERROR("invalid cfg_param_08:%d\n", cfg_param_08);
  534. return -EINVAL;
  535. }
  536. if ((cfg_param_07 + cfg_param_08) >
  537. hw_dspp->cap->sblk->rc.mem_total_size) {
  538. SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
  539. cfg_param_08, cfg_param_07,
  540. hw_dspp->cap->sblk->rc.mem_total_size);
  541. return -EINVAL;
  542. }
  543. if (!(cfg_param_03 == RC_PARAM_A1 || cfg_param_03 == RC_PARAM_A0)) {
  544. SDE_ERROR("invalid cfg_param_03:%d\n", cfg_param_03);
  545. return -EINVAL;
  546. }
  547. for (i = 0; i < cfg_param_03; i++) {
  548. if (cfg_param_04[i] < 4) {
  549. SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
  550. cfg_param_04[i]);
  551. return -EINVAL;
  552. }
  553. }
  554. half_panel_width = hw_cfg->panel_width / cfg_param_03 * 2;
  555. for (i = 0; i < cfg_param_03; i += 2) {
  556. if (cfg_param_04[i] + cfg_param_04[i+1] != half_panel_width) {
  557. SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
  558. i, cfg_param_04[i], i+1,
  559. cfg_param_04[i+1], half_panel_width);
  560. return -EINVAL;
  561. }
  562. }
  563. if (r1_enable && r2_enable) {
  564. if (cfg_param_01 > cfg_param_02) {
  565. SDE_ERROR("invalid cfg_param_01:%d, cfg_param_02:%d\n",
  566. cfg_param_01, cfg_param_02);
  567. return -EINVAL;
  568. }
  569. } else {
  570. SDE_DEBUG("R1 or R2 disabled, skip overlap check");
  571. }
  572. if (r1_enable) {
  573. if (cfg_param_01 < 1) {
  574. SDE_ERROR("invalid min cfg_param_01:%d\n",
  575. cfg_param_01);
  576. return -EINVAL;
  577. }
  578. for (i = 0; i < cfg_param_03 - 1; i++) {
  579. if (cfg_param_05[i] >= cfg_param_05[i+1]) {
  580. SDE_ERROR("invalid cfg_param_05 %d, %d\n",
  581. cfg_param_05[i],
  582. cfg_param_05[i+1]);
  583. return -EINVAL;
  584. }
  585. }
  586. for (i = 0; i < cfg_param_03; i++) {
  587. if (cfg_param_05[i] > RC_DATA_SIZE_MAX) {
  588. SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
  589. cfg_param_05[i]);
  590. return -EINVAL;
  591. }
  592. }
  593. } else {
  594. SDE_DEBUG("R1 is disabled, skip parameter checks\n");
  595. }
  596. if (r2_enable) {
  597. if ((hw_cfg->panel_height - cfg_param_02) < 1) {
  598. SDE_ERROR("invalid max cfg_param_02:%d, panel_height:%d\n",
  599. cfg_param_02, hw_cfg->panel_height);
  600. return -EINVAL;
  601. }
  602. for (i = 0; i < cfg_param_03 - 1; i++) {
  603. if (cfg_param_06[i] >= cfg_param_06[i+1]) {
  604. SDE_ERROR("invalid cfg_param_06 %d, %d\n",
  605. cfg_param_06[i],
  606. cfg_param_06[i+1]);
  607. return -EINVAL;
  608. }
  609. }
  610. for (i = 0; i < cfg_param_03; i++) {
  611. if (cfg_param_06[i] > RC_DATA_SIZE_MAX) {
  612. SDE_ERROR("invalid cfg_param_06[%d]:%d\n", i,
  613. cfg_param_06[i]);
  614. return -EINVAL;
  615. }
  616. }
  617. } else {
  618. SDE_DEBUG("R2 is disabled, skip parameter checks\n");
  619. }
  620. return rc;
  621. }
  622. int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  623. {
  624. int rc = 0;
  625. struct sde_hw_cp_cfg *hw_cfg = cfg;
  626. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  627. if (!hw_dspp || !hw_cfg) {
  628. SDE_ERROR("invalid arguments\n");
  629. return -EINVAL;
  630. }
  631. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  632. SDE_DEBUG("RC feature disabled, skip mask checks\n");
  633. return 0;
  634. }
  635. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  636. !hw_cfg->payload) {
  637. SDE_ERROR("invalid payload len %d exp %zd\n", hw_cfg->len,
  638. sizeof(struct drm_msm_rc_mask_cfg));
  639. return -EINVAL;
  640. }
  641. rc_mask_cfg = hw_cfg->payload;
  642. if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
  643. SDE_ERROR("invalid number of mixers:%d\n",
  644. hw_cfg->num_of_mixers);
  645. return -EINVAL;
  646. }
  647. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  648. if (rc) {
  649. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  650. return rc;
  651. }
  652. return 0;
  653. }
  654. int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  655. {
  656. int rc = 0;
  657. struct sde_hw_cp_cfg *hw_cfg = cfg;
  658. struct msm_roi_list *roi_list;
  659. struct msm_roi_list empty_roi_list;
  660. struct sde_rect rc_roi, merged_roi;
  661. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  662. bool mask_programmed = false;
  663. enum rc_param_r param_r = RC_PARAM_R0;
  664. enum rc_param_b param_b = RC_PARAM_B0;
  665. if (!hw_dspp || !hw_cfg) {
  666. SDE_ERROR("invalid arguments\n");
  667. return -EINVAL;
  668. }
  669. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  670. SDE_ERROR("invalid payload size\n");
  671. return -EINVAL;
  672. }
  673. roi_list = hw_cfg->payload;
  674. if (!roi_list) {
  675. SDE_DEBUG("full frame update\n");
  676. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  677. roi_list = &empty_roi_list;
  678. }
  679. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  680. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  681. /* early return when there is no mask in memory */
  682. if (!mask_programmed || !rc_mask_cfg) {
  683. SDE_DEBUG("no previous rc mask programmed\n");
  684. return SDE_HW_RC_PU_SKIP_OP;
  685. }
  686. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  687. if (rc) {
  688. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  689. return rc;
  690. }
  691. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  692. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  693. if (rc) {
  694. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  695. return rc;
  696. }
  697. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
  698. &param_r, &param_b);
  699. if (rc) {
  700. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  701. return rc;
  702. }
  703. return 0;
  704. }
  705. int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  706. {
  707. int rc = 0;
  708. struct sde_hw_cp_cfg *hw_cfg = cfg;
  709. struct msm_roi_list *roi_list;
  710. struct msm_roi_list empty_roi_list;
  711. struct sde_rect rc_roi, merged_roi;
  712. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  713. enum rc_param_r param_r = RC_PARAM_R0;
  714. enum rc_param_a param_a = RC_PARAM_A0;
  715. enum rc_param_b param_b = RC_PARAM_B0;
  716. u32 merge_mode = 0;
  717. bool mask_programmed = false;
  718. if (!hw_dspp || !hw_cfg) {
  719. SDE_ERROR("invalid arguments\n");
  720. return -EINVAL;
  721. }
  722. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  723. SDE_ERROR("invalid payload size\n");
  724. return -EINVAL;
  725. }
  726. roi_list = hw_cfg->payload;
  727. if (!roi_list) {
  728. SDE_DEBUG("full frame update\n");
  729. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  730. roi_list = &empty_roi_list;
  731. }
  732. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  733. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  734. /* early return when there is no mask in memory */
  735. if (!mask_programmed || !rc_mask_cfg) {
  736. SDE_DEBUG("no previous rc mask programmed\n");
  737. return SDE_HW_RC_PU_SKIP_OP;
  738. }
  739. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  740. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  741. if (rc) {
  742. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  743. return rc;
  744. }
  745. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  746. if (rc) {
  747. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  748. return rc;
  749. }
  750. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, &param_r,
  751. &param_b);
  752. if (rc) {
  753. SDE_ERROR("invalid roi, rc:%d\n", rc);
  754. return rc;
  755. }
  756. param_a = rc_mask_cfg->cfg_param_03;
  757. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  758. param_a, param_b, param_r, merge_mode, &rc_roi);
  759. if (rc) {
  760. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  761. return rc;
  762. }
  763. memcpy(RC_STATE(hw_dspp).last_roi_list,
  764. roi_list, sizeof(struct msm_roi_list));
  765. RC_STATE(hw_dspp).roi_programmed = true;
  766. return 0;
  767. }
  768. int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  769. {
  770. int rc = 0;
  771. struct sde_hw_cp_cfg *hw_cfg = cfg;
  772. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  773. struct sde_rect rc_roi, merged_roi;
  774. struct msm_roi_list *last_roi_list;
  775. u32 merge_mode = 0;
  776. bool roi_programmed = false;
  777. if (!hw_dspp || !hw_cfg) {
  778. SDE_ERROR("invalid arguments\n");
  779. return -EINVAL;
  780. }
  781. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  782. SDE_DEBUG("RC feature disabled\n");
  783. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  784. memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
  785. sizeof(struct drm_msm_rc_mask_cfg));
  786. RC_STATE(hw_dspp).mask_programmed = false;
  787. memset(RC_STATE(hw_dspp).last_roi_list, 0,
  788. sizeof(struct msm_roi_list));
  789. RC_STATE(hw_dspp).roi_programmed = false;
  790. return 0;
  791. }
  792. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  793. !hw_cfg->payload) {
  794. SDE_ERROR("invalid payload\n");
  795. return -EINVAL;
  796. }
  797. rc_mask_cfg = hw_cfg->payload;
  798. last_roi_list = RC_STATE(hw_dspp).last_roi_list;
  799. roi_programmed = RC_STATE(hw_dspp).roi_programmed;
  800. if (!roi_programmed) {
  801. SDE_DEBUG("full frame update\n");
  802. memset(&merged_roi, 0, sizeof(struct sde_rect));
  803. } else {
  804. SDE_DEBUG("partial frame update\n");
  805. sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
  806. }
  807. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  808. if (rc) {
  809. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  810. return rc;
  811. }
  812. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  813. if (rc) {
  814. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  815. return rc;
  816. }
  817. rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
  818. merge_mode, &rc_roi);
  819. if (rc) {
  820. SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
  821. return rc;
  822. }
  823. rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
  824. if (rc) {
  825. SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
  826. return rc;
  827. }
  828. memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
  829. sizeof(struct drm_msm_rc_mask_cfg));
  830. RC_STATE(hw_dspp).mask_programmed = true;
  831. return 0;
  832. }
  833. int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
  834. {
  835. int rc = 0;
  836. struct sde_hw_cp_cfg *hw_cfg = cfg;
  837. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  838. if (!hw_dspp || !hw_cfg) {
  839. SDE_ERROR("invalid arguments\n");
  840. return -EINVAL;
  841. }
  842. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  843. SDE_DEBUG("RC feature disabled, skip data programming\n");
  844. return 0;
  845. }
  846. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  847. !hw_cfg->payload) {
  848. SDE_ERROR("invalid payload\n");
  849. return -EINVAL;
  850. }
  851. rc_mask_cfg = hw_cfg->payload;
  852. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  853. SDE_DEBUG("skip data programming\n");
  854. return 0;
  855. }
  856. rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
  857. if (rc) {
  858. SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
  859. return rc;
  860. }
  861. return rc;
  862. }
  863. int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
  864. {
  865. int rc = 0, i = 0;
  866. u32 data = 0, cfg_param_07 = 0;
  867. struct sde_hw_cp_cfg *hw_cfg = cfg;
  868. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  869. if (!hw_dspp || !hw_cfg) {
  870. SDE_ERROR("invalid arguments\n");
  871. return -EINVAL;
  872. }
  873. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  874. SDE_DEBUG("rc feature disabled, skip data programming\n");
  875. return 0;
  876. }
  877. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  878. !hw_cfg->payload) {
  879. SDE_ERROR("invalid payload\n");
  880. return -EINVAL;
  881. }
  882. rc_mask_cfg = hw_cfg->payload;
  883. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  884. SDE_DEBUG("skip data programming\n");
  885. return 0;
  886. }
  887. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  888. SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
  889. for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
  890. SDE_DEBUG("cfg_param_09[%d] = 0x%016llX at %u\n", i,
  891. rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
  892. data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
  893. data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
  894. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  895. data = ((rc_mask_cfg->cfg_param_09[i] >>
  896. SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
  897. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  898. }
  899. return rc;
  900. }
  901. int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
  902. {
  903. int rc = 0;
  904. RC_STATE(hw_dspp).last_roi_list = kzalloc(
  905. sizeof(struct msm_roi_list), GFP_KERNEL);
  906. if (!RC_STATE(hw_dspp).last_roi_list)
  907. return -ENOMEM;
  908. RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
  909. sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
  910. if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
  911. return -ENOMEM;
  912. return rc;
  913. }