sde_encoder.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_crtc.h"
  38. #include "sde_trace.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_hw_top.h"
  41. #include "sde_hw_qdss.h"
  42. #include "sde_encoder_dce.h"
  43. #include "sde_vm.h"
  44. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  49. (p) ? (p)->parent->base.id : -1, \
  50. (p) ? (p)->intf_idx - INTF_0 : -1, \
  51. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  52. ##__VA_ARGS__)
  53. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  54. (p) ? (p)->parent->base.id : -1, \
  55. (p) ? (p)->intf_idx - INTF_0 : -1, \
  56. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  57. ##__VA_ARGS__)
  58. #define SEC_TO_MILLI_SEC 1000
  59. #define MISR_BUFF_SIZE 256
  60. #define IDLE_SHORT_TIMEOUT 1
  61. #define EVT_TIME_OUT_SPLIT 2
  62. /* worst case poll time for delay_kickoff to be cleared */
  63. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to leave clocks ON to reduce the mode switch latency.
  93. * @SDE_ENC_RC_EVENT_POST_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that seamless mode switch is complete and resources are
  96. * acquired. Clients wants to update the rsc with new vtotal and update
  97. * pm_qos vote.
  98. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that there were no frame updates for
  101. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  102. * and request RSC with IDLE state and change the resource state to IDLE.
  103. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  104. * This event is triggered from the input event thread when touch event is
  105. * received from the input device. On receiving this event,
  106. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  107. clocks and enable RSC.
  108. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  109. * off work since a new commit is imminent.
  110. */
  111. enum sde_enc_rc_events {
  112. SDE_ENC_RC_EVENT_KICKOFF = 1,
  113. SDE_ENC_RC_EVENT_PRE_STOP,
  114. SDE_ENC_RC_EVENT_STOP,
  115. SDE_ENC_RC_EVENT_PRE_MODESET,
  116. SDE_ENC_RC_EVENT_POST_MODESET,
  117. SDE_ENC_RC_EVENT_ENTER_IDLE,
  118. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  119. };
  120. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  121. {
  122. struct sde_encoder_virt *sde_enc;
  123. int i;
  124. sde_enc = to_sde_encoder_virt(drm_enc);
  125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  126. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  127. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  128. if (enable)
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc;
  137. struct sde_encoder_phys *cur_master;
  138. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  139. ktime_t tvblank, cur_time;
  140. struct intf_status intf_status = {0};
  141. u32 fps;
  142. sde_enc = to_sde_encoder_virt(drm_enc);
  143. cur_master = sde_enc->cur_master;
  144. fps = sde_encoder_get_fps(drm_enc);
  145. if (!cur_master || !cur_master->hw_intf || !fps
  146. || !cur_master->hw_intf->ops.get_vsync_timestamp
  147. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  148. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  149. return 0;
  150. /*
  151. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  152. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  153. */
  154. if (cur_master->hw_intf->ops.get_status) {
  155. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  156. if (intf_status.is_prog_fetch_en)
  157. return 0;
  158. }
  159. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  160. qtmr_counter = arch_timer_read_counter();
  161. cur_time = ktime_get_ns();
  162. /* check for counter rollover between the two timestamps [56 bits] */
  163. if (qtmr_counter < vsync_counter) {
  164. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  165. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  166. qtmr_counter >> 32, qtmr_counter, hw_diff,
  167. fps, SDE_EVTLOG_FUNC_CASE1);
  168. } else {
  169. hw_diff = qtmr_counter - vsync_counter;
  170. }
  171. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  172. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  173. /* avoid setting timestamp, if diff is more than one vsync */
  174. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  175. tvblank = 0;
  176. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  177. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  178. fps, SDE_EVTLOG_ERROR);
  179. } else {
  180. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  181. }
  182. SDE_DEBUG_ENC(sde_enc,
  183. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  184. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  186. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  187. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  188. return tvblank;
  189. }
  190. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  191. {
  192. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  193. struct msm_drm_private *priv;
  194. struct sde_kms *sde_kms;
  195. struct device *cpu_dev;
  196. struct cpumask *cpu_mask = NULL;
  197. int cpu = 0;
  198. u32 cpu_dma_latency;
  199. priv = drm_enc->dev->dev_private;
  200. sde_kms = to_sde_kms(priv->kms);
  201. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  202. return;
  203. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  204. cpumask_clear(&sde_enc->valid_cpu_mask);
  205. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  206. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  207. if (!cpu_mask &&
  208. sde_encoder_check_curr_mode(drm_enc,
  209. MSM_DISPLAY_CMD_MODE))
  210. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  211. if (!cpu_mask)
  212. return;
  213. for_each_cpu(cpu, cpu_mask) {
  214. cpu_dev = get_cpu_device(cpu);
  215. if (!cpu_dev) {
  216. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  217. cpu);
  218. return;
  219. }
  220. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  221. dev_pm_qos_add_request(cpu_dev,
  222. &sde_enc->pm_qos_cpu_req[cpu],
  223. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  224. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  225. }
  226. }
  227. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  228. {
  229. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  230. struct device *cpu_dev;
  231. int cpu = 0;
  232. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  233. cpu_dev = get_cpu_device(cpu);
  234. if (!cpu_dev) {
  235. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  236. cpu);
  237. continue;
  238. }
  239. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  240. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  241. }
  242. cpumask_clear(&sde_enc->valid_cpu_mask);
  243. }
  244. static bool _sde_encoder_is_autorefresh_enabled(
  245. struct sde_encoder_virt *sde_enc)
  246. {
  247. struct drm_connector *drm_conn;
  248. if (!sde_enc->cur_master ||
  249. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  250. return false;
  251. drm_conn = sde_enc->cur_master->connector;
  252. if (!drm_conn || !drm_conn->state)
  253. return false;
  254. return sde_connector_get_property(drm_conn->state,
  255. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  256. }
  257. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  258. struct sde_hw_qdss *hw_qdss,
  259. struct sde_encoder_phys *phys, bool enable)
  260. {
  261. if (sde_enc->qdss_status == enable)
  262. return;
  263. sde_enc->qdss_status = enable;
  264. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  265. sde_enc->qdss_status);
  266. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  267. }
  268. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  269. s64 timeout_ms, struct sde_encoder_wait_info *info)
  270. {
  271. int rc = 0;
  272. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  273. ktime_t cur_ktime;
  274. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  275. do {
  276. rc = wait_event_timeout(*(info->wq),
  277. atomic_read(info->atomic_cnt) == info->count_check,
  278. wait_time_jiffies);
  279. cur_ktime = ktime_get();
  280. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  281. timeout_ms, atomic_read(info->atomic_cnt),
  282. info->count_check);
  283. /* If we timed out, counter is valid and time is less, wait again */
  284. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  285. (rc == 0) &&
  286. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  287. return rc;
  288. }
  289. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  290. {
  291. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  292. return sde_enc &&
  293. (sde_enc->disp_info.display_type ==
  294. SDE_CONNECTOR_PRIMARY);
  295. }
  296. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  297. {
  298. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  299. return sde_enc &&
  300. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  301. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  302. }
  303. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  304. {
  305. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  306. return sde_enc &&
  307. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  308. }
  309. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  310. {
  311. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  312. return sde_enc && sde_enc->cur_master &&
  313. sde_enc->cur_master->cont_splash_enabled;
  314. }
  315. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  316. enum sde_intr_idx intr_idx)
  317. {
  318. SDE_EVT32(DRMID(phys_enc->parent),
  319. phys_enc->intf_idx - INTF_0,
  320. phys_enc->hw_pp->idx - PINGPONG_0,
  321. intr_idx);
  322. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  323. if (phys_enc->parent_ops.handle_frame_done)
  324. phys_enc->parent_ops.handle_frame_done(
  325. phys_enc->parent, phys_enc,
  326. SDE_ENCODER_FRAME_EVENT_ERROR);
  327. }
  328. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  329. enum sde_intr_idx intr_idx,
  330. struct sde_encoder_wait_info *wait_info)
  331. {
  332. struct sde_encoder_irq *irq;
  333. u32 irq_status;
  334. int ret, i;
  335. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  336. SDE_ERROR("invalid params\n");
  337. return -EINVAL;
  338. }
  339. irq = &phys_enc->irq[intr_idx];
  340. /* note: do master / slave checking outside */
  341. /* return EWOULDBLOCK since we know the wait isn't necessary */
  342. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  343. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  344. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  345. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  346. return -EWOULDBLOCK;
  347. }
  348. if (irq->irq_idx < 0) {
  349. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  350. irq->name, irq->hw_idx);
  351. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  352. irq->irq_idx);
  353. return 0;
  354. }
  355. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  356. atomic_read(wait_info->atomic_cnt));
  357. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  358. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  359. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  360. /*
  361. * Some module X may disable interrupt for longer duration
  362. * and it may trigger all interrupts including timer interrupt
  363. * when module X again enable the interrupt.
  364. * That may cause interrupt wait timeout API in this API.
  365. * It is handled by split the wait timer in two halves.
  366. */
  367. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  368. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  369. irq->hw_idx,
  370. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  371. wait_info);
  372. if (ret)
  373. break;
  374. }
  375. if (ret <= 0) {
  376. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  377. irq->irq_idx, true);
  378. if (irq_status) {
  379. unsigned long flags;
  380. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  381. irq->hw_idx, irq->irq_idx,
  382. phys_enc->hw_pp->idx - PINGPONG_0,
  383. atomic_read(wait_info->atomic_cnt));
  384. SDE_DEBUG_PHYS(phys_enc,
  385. "done but irq %d not triggered\n",
  386. irq->irq_idx);
  387. local_irq_save(flags);
  388. irq->cb.func(phys_enc, irq->irq_idx);
  389. local_irq_restore(flags);
  390. ret = 0;
  391. } else {
  392. ret = -ETIMEDOUT;
  393. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  394. irq->hw_idx, irq->irq_idx,
  395. phys_enc->hw_pp->idx - PINGPONG_0,
  396. atomic_read(wait_info->atomic_cnt), irq_status,
  397. SDE_EVTLOG_ERROR);
  398. }
  399. } else {
  400. ret = 0;
  401. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  402. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  403. atomic_read(wait_info->atomic_cnt));
  404. }
  405. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  406. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  407. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  408. return ret;
  409. }
  410. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. struct sde_encoder_irq *irq;
  414. int ret = 0;
  415. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  416. SDE_ERROR("invalid params\n");
  417. return -EINVAL;
  418. }
  419. irq = &phys_enc->irq[intr_idx];
  420. if (irq->irq_idx >= 0) {
  421. SDE_DEBUG_PHYS(phys_enc,
  422. "skipping already registered irq %s type %d\n",
  423. irq->name, irq->intr_type);
  424. return 0;
  425. }
  426. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  427. irq->intr_type, irq->hw_idx);
  428. if (irq->irq_idx < 0) {
  429. SDE_ERROR_PHYS(phys_enc,
  430. "failed to lookup IRQ index for %s type:%d\n",
  431. irq->name, irq->intr_type);
  432. return -EINVAL;
  433. }
  434. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  435. &irq->cb);
  436. if (ret) {
  437. SDE_ERROR_PHYS(phys_enc,
  438. "failed to register IRQ callback for %s\n",
  439. irq->name);
  440. irq->irq_idx = -EINVAL;
  441. return ret;
  442. }
  443. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  444. if (ret) {
  445. SDE_ERROR_PHYS(phys_enc,
  446. "enable IRQ for intr:%s failed, irq_idx %d\n",
  447. irq->name, irq->irq_idx);
  448. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  449. irq->irq_idx, &irq->cb);
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  451. irq->irq_idx, SDE_EVTLOG_ERROR);
  452. irq->irq_idx = -EINVAL;
  453. return ret;
  454. }
  455. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  456. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  457. irq->name, irq->irq_idx);
  458. return ret;
  459. }
  460. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  461. enum sde_intr_idx intr_idx)
  462. {
  463. struct sde_encoder_irq *irq;
  464. int ret;
  465. if (!phys_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return -EINVAL;
  468. }
  469. irq = &phys_enc->irq[intr_idx];
  470. /* silently skip irqs that weren't registered */
  471. if (irq->irq_idx < 0) {
  472. SDE_ERROR(
  473. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  474. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx);
  476. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, SDE_EVTLOG_ERROR);
  478. return 0;
  479. }
  480. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret)
  482. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  483. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  484. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  485. &irq->cb);
  486. if (ret)
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  489. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  490. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  491. irq->irq_idx = -EINVAL;
  492. return 0;
  493. }
  494. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  495. struct sde_encoder_hw_resources *hw_res,
  496. struct drm_connector_state *conn_state)
  497. {
  498. struct sde_encoder_virt *sde_enc = NULL;
  499. int ret, i = 0;
  500. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  501. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  502. -EINVAL, !drm_enc, !hw_res, !conn_state,
  503. hw_res ? !hw_res->comp_info : 0);
  504. return;
  505. }
  506. sde_enc = to_sde_encoder_virt(drm_enc);
  507. SDE_DEBUG_ENC(sde_enc, "\n");
  508. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  509. hw_res->display_type = sde_enc->disp_info.display_type;
  510. /* Query resources used by phys encs, expected to be without overlap */
  511. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  512. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  513. if (phys && phys->ops.get_hw_resources)
  514. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  515. }
  516. /*
  517. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  518. * called from atomic_check phase. Use the below API to get mode
  519. * information of the temporary conn_state passed
  520. */
  521. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  522. if (ret)
  523. SDE_ERROR("failed to get topology ret %d\n", ret);
  524. ret = sde_connector_state_get_compression_info(conn_state,
  525. hw_res->comp_info);
  526. if (ret)
  527. SDE_ERROR("failed to get compression info ret %d\n", ret);
  528. }
  529. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  530. {
  531. struct sde_encoder_virt *sde_enc = NULL;
  532. int i = 0;
  533. unsigned int num_encs;
  534. if (!drm_enc) {
  535. SDE_ERROR("invalid encoder\n");
  536. return;
  537. }
  538. sde_enc = to_sde_encoder_virt(drm_enc);
  539. SDE_DEBUG_ENC(sde_enc, "\n");
  540. num_encs = sde_enc->num_phys_encs;
  541. mutex_lock(&sde_enc->enc_lock);
  542. sde_rsc_client_destroy(sde_enc->rsc_client);
  543. for (i = 0; i < num_encs; i++) {
  544. struct sde_encoder_phys *phys;
  545. phys = sde_enc->phys_vid_encs[i];
  546. if (phys && phys->ops.destroy) {
  547. phys->ops.destroy(phys);
  548. --sde_enc->num_phys_encs;
  549. sde_enc->phys_vid_encs[i] = NULL;
  550. }
  551. phys = sde_enc->phys_cmd_encs[i];
  552. if (phys && phys->ops.destroy) {
  553. phys->ops.destroy(phys);
  554. --sde_enc->num_phys_encs;
  555. sde_enc->phys_cmd_encs[i] = NULL;
  556. }
  557. phys = sde_enc->phys_encs[i];
  558. if (phys && phys->ops.destroy) {
  559. phys->ops.destroy(phys);
  560. --sde_enc->num_phys_encs;
  561. sde_enc->phys_encs[i] = NULL;
  562. }
  563. }
  564. if (sde_enc->num_phys_encs)
  565. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  566. sde_enc->num_phys_encs);
  567. sde_enc->num_phys_encs = 0;
  568. mutex_unlock(&sde_enc->enc_lock);
  569. drm_encoder_cleanup(drm_enc);
  570. mutex_destroy(&sde_enc->enc_lock);
  571. kfree(sde_enc->input_handler);
  572. sde_enc->input_handler = NULL;
  573. kfree(sde_enc);
  574. }
  575. void sde_encoder_helper_update_intf_cfg(
  576. struct sde_encoder_phys *phys_enc)
  577. {
  578. struct sde_encoder_virt *sde_enc;
  579. struct sde_hw_intf_cfg_v1 *intf_cfg;
  580. enum sde_3d_blend_mode mode_3d;
  581. if (!phys_enc || !phys_enc->hw_pp) {
  582. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  583. return;
  584. }
  585. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  586. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  587. SDE_DEBUG_ENC(sde_enc,
  588. "intf_cfg updated for %d at idx %d\n",
  589. phys_enc->intf_idx,
  590. intf_cfg->intf_count);
  591. /* setup interface configuration */
  592. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  593. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  594. return;
  595. }
  596. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  597. if (phys_enc == sde_enc->cur_master) {
  598. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  600. else
  601. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  602. }
  603. /* configure this interface as master for split display */
  604. if (phys_enc->split_role == ENC_ROLE_MASTER)
  605. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  606. /* setup which pp blk will connect to this intf */
  607. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  608. phys_enc->hw_intf->ops.bind_pingpong_blk(
  609. phys_enc->hw_intf,
  610. true,
  611. phys_enc->hw_pp->idx);
  612. /*setup merge_3d configuration */
  613. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  614. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  615. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  616. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  617. phys_enc->hw_pp->merge_3d->idx;
  618. if (phys_enc->hw_pp->ops.setup_3d_mode)
  619. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  620. mode_3d);
  621. }
  622. void sde_encoder_helper_split_config(
  623. struct sde_encoder_phys *phys_enc,
  624. enum sde_intf interface)
  625. {
  626. struct sde_encoder_virt *sde_enc;
  627. struct split_pipe_cfg *cfg;
  628. struct sde_hw_mdp *hw_mdptop;
  629. enum sde_rm_topology_name topology;
  630. struct msm_display_info *disp_info;
  631. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  632. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  633. return;
  634. }
  635. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  636. hw_mdptop = phys_enc->hw_mdptop;
  637. disp_info = &sde_enc->disp_info;
  638. cfg = &phys_enc->hw_intf->cfg;
  639. memset(cfg, 0, sizeof(*cfg));
  640. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  641. return;
  642. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  643. cfg->split_link_en = true;
  644. /**
  645. * disable split modes since encoder will be operating in as the only
  646. * encoder, either for the entire use case in the case of, for example,
  647. * single DSI, or for this frame in the case of left/right only partial
  648. * update.
  649. */
  650. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  651. if (hw_mdptop->ops.setup_split_pipe)
  652. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  653. if (hw_mdptop->ops.setup_pp_split)
  654. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  655. return;
  656. }
  657. cfg->en = true;
  658. cfg->mode = phys_enc->intf_mode;
  659. cfg->intf = interface;
  660. if (cfg->en && phys_enc->ops.needs_single_flush &&
  661. phys_enc->ops.needs_single_flush(phys_enc))
  662. cfg->split_flush_en = true;
  663. topology = sde_connector_get_topology_name(phys_enc->connector);
  664. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  665. cfg->pp_split_slave = cfg->intf;
  666. else
  667. cfg->pp_split_slave = INTF_MAX;
  668. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  669. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  670. if (hw_mdptop->ops.setup_split_pipe)
  671. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  672. } else if (sde_enc->hw_pp[0]) {
  673. /*
  674. * slave encoder
  675. * - determine split index from master index,
  676. * assume master is first pp
  677. */
  678. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  679. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  680. cfg->pp_split_index);
  681. if (hw_mdptop->ops.setup_pp_split)
  682. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  683. }
  684. }
  685. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  686. {
  687. struct sde_encoder_virt *sde_enc;
  688. int i = 0;
  689. if (!drm_enc)
  690. return false;
  691. sde_enc = to_sde_encoder_virt(drm_enc);
  692. if (!sde_enc)
  693. return false;
  694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  696. if (phys && phys->in_clone_mode)
  697. return true;
  698. }
  699. return false;
  700. }
  701. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  702. struct drm_crtc *crtc)
  703. {
  704. struct sde_encoder_virt *sde_enc;
  705. int i;
  706. if (!drm_enc)
  707. return false;
  708. sde_enc = to_sde_encoder_virt(drm_enc);
  709. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  710. return false;
  711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  712. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  713. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  714. return true;
  715. }
  716. return false;
  717. }
  718. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  719. struct drm_crtc_state *crtc_state)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. struct sde_crtc_state *sde_crtc_state;
  723. int i = 0;
  724. if (!drm_enc || !crtc_state) {
  725. SDE_DEBUG("invalid params\n");
  726. return;
  727. }
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. sde_crtc_state = to_sde_crtc_state(crtc_state);
  730. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  731. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  732. return;
  733. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  734. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  735. if (phys) {
  736. phys->in_clone_mode = true;
  737. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  738. }
  739. }
  740. sde_crtc_state->cwb_enc_mask = 0;
  741. }
  742. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  743. struct drm_crtc_state *crtc_state,
  744. struct drm_connector_state *conn_state)
  745. {
  746. const struct drm_display_mode *mode;
  747. struct drm_display_mode *adj_mode;
  748. int i = 0;
  749. int ret = 0;
  750. mode = &crtc_state->mode;
  751. adj_mode = &crtc_state->adjusted_mode;
  752. /* perform atomic check on the first physical encoder (master) */
  753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  754. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  755. if (phys && phys->ops.atomic_check)
  756. ret = phys->ops.atomic_check(phys, crtc_state,
  757. conn_state);
  758. else if (phys && phys->ops.mode_fixup)
  759. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  760. ret = -EINVAL;
  761. if (ret) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "mode unsupported, phys idx %d\n", i);
  764. break;
  765. }
  766. }
  767. return ret;
  768. }
  769. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  770. struct drm_crtc_state *crtc_state,
  771. struct drm_connector_state *conn_state,
  772. struct sde_connector_state *sde_conn_state,
  773. struct sde_crtc_state *sde_crtc_state)
  774. {
  775. int ret = 0;
  776. if (crtc_state->mode_changed || crtc_state->active_changed) {
  777. struct sde_rect mode_roi, roi;
  778. mode_roi.x = 0;
  779. mode_roi.y = 0;
  780. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  781. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  782. if (sde_conn_state->rois.num_rects) {
  783. sde_kms_rect_merge_rectangles(
  784. &sde_conn_state->rois, &roi);
  785. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  786. SDE_ERROR_ENC(sde_enc,
  787. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  788. roi.x, roi.y, roi.w, roi.h);
  789. ret = -EINVAL;
  790. }
  791. }
  792. if (sde_crtc_state->user_roi_list.num_rects) {
  793. sde_kms_rect_merge_rectangles(
  794. &sde_crtc_state->user_roi_list, &roi);
  795. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  796. SDE_ERROR_ENC(sde_enc,
  797. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  798. roi.x, roi.y, roi.w, roi.h);
  799. ret = -EINVAL;
  800. }
  801. }
  802. }
  803. return ret;
  804. }
  805. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  806. struct drm_crtc_state *crtc_state,
  807. struct drm_connector_state *conn_state,
  808. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  809. struct sde_connector *sde_conn,
  810. struct sde_connector_state *sde_conn_state)
  811. {
  812. int ret = 0;
  813. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  814. struct msm_sub_mode sub_mode;
  815. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  816. struct msm_display_topology *topology = NULL;
  817. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  818. CONNECTOR_PROP_DSC_MODE);
  819. ret = sde_connector_get_mode_info(&sde_conn->base,
  820. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  821. if (ret) {
  822. SDE_ERROR_ENC(sde_enc,
  823. "failed to get mode info, rc = %d\n", ret);
  824. return ret;
  825. }
  826. if (sde_conn_state->mode_info.comp_info.comp_type &&
  827. sde_conn_state->mode_info.comp_info.comp_ratio >=
  828. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "invalid compression ratio: %d\n",
  831. sde_conn_state->mode_info.comp_info.comp_ratio);
  832. ret = -EINVAL;
  833. return ret;
  834. }
  835. /* Reserve dynamic resources, indicating atomic_check phase */
  836. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  837. conn_state, true);
  838. if (ret) {
  839. if (ret != -EAGAIN)
  840. SDE_ERROR_ENC(sde_enc,
  841. "RM failed to reserve resources, rc = %d\n", ret);
  842. return ret;
  843. }
  844. /**
  845. * Update connector state with the topology selected for the
  846. * resource set validated. Reset the topology if we are
  847. * de-activating crtc.
  848. */
  849. if (crtc_state->active) {
  850. topology = &sde_conn_state->mode_info.topology;
  851. ret = sde_rm_update_topology(&sde_kms->rm,
  852. conn_state, topology);
  853. if (ret) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "RM failed to update topology, rc: %d\n", ret);
  856. return ret;
  857. }
  858. }
  859. ret = sde_connector_set_blob_data(conn_state->connector,
  860. conn_state,
  861. CONNECTOR_PROP_SDE_INFO);
  862. if (ret) {
  863. SDE_ERROR_ENC(sde_enc,
  864. "connector failed to update info, rc: %d\n",
  865. ret);
  866. return ret;
  867. }
  868. }
  869. return ret;
  870. }
  871. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  872. u32 *qsync_fps, struct drm_connector_state *conn_state)
  873. {
  874. struct sde_encoder_virt *sde_enc;
  875. int rc = 0;
  876. struct sde_connector *sde_conn;
  877. if (!qsync_fps)
  878. return;
  879. *qsync_fps = 0;
  880. if (!drm_enc) {
  881. SDE_ERROR("invalid drm encoder\n");
  882. return;
  883. }
  884. sde_enc = to_sde_encoder_virt(drm_enc);
  885. if (!sde_enc->cur_master) {
  886. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  887. return;
  888. }
  889. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  890. if (sde_conn->ops.get_qsync_min_fps)
  891. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  892. if (rc < 0) {
  893. SDE_ERROR("invalid qsync min fps %d\n", rc);
  894. return;
  895. }
  896. *qsync_fps = rc;
  897. }
  898. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  899. struct sde_connector_state *sde_conn_state, u32 step)
  900. {
  901. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  902. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  903. u32 min_fps, req_fps = 0;
  904. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  905. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  906. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  907. CONNECTOR_PROP_QSYNC_MODE);
  908. if (has_panel_req) {
  909. if (!sde_conn->ops.get_avr_step_req) {
  910. SDE_ERROR("unable to retrieve required step rate\n");
  911. return -EINVAL;
  912. }
  913. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  914. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  915. if (qsync_mode && req_fps != step) {
  916. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  917. step, req_fps, nom_fps);
  918. return -EINVAL;
  919. }
  920. }
  921. if (!step)
  922. return 0;
  923. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  924. &sde_conn_state->base);
  925. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  926. (vtotal * nom_fps) % step) {
  927. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  928. min_fps, step, vtotal);
  929. return -EINVAL;
  930. }
  931. return 0;
  932. }
  933. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  934. struct sde_connector_state *sde_conn_state)
  935. {
  936. int rc = 0;
  937. u32 avr_step;
  938. bool qsync_dirty, has_modeset;
  939. struct drm_connector_state *conn_state = &sde_conn_state->base;
  940. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  941. CONNECTOR_PROP_QSYNC_MODE);
  942. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  943. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  944. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  945. if (has_modeset && qsync_dirty &&
  946. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  947. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  948. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  949. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  950. sde_conn_state->msm_mode.private_flags);
  951. return -EINVAL;
  952. }
  953. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  954. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  955. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  956. return rc;
  957. }
  958. static int sde_encoder_virt_atomic_check(
  959. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  960. struct drm_connector_state *conn_state)
  961. {
  962. struct sde_encoder_virt *sde_enc;
  963. struct sde_kms *sde_kms;
  964. const struct drm_display_mode *mode;
  965. struct drm_display_mode *adj_mode;
  966. struct sde_connector *sde_conn = NULL;
  967. struct sde_connector_state *sde_conn_state = NULL;
  968. struct sde_crtc_state *sde_crtc_state = NULL;
  969. enum sde_rm_topology_name old_top;
  970. enum sde_rm_topology_name top_name;
  971. struct msm_display_info *disp_info;
  972. int ret = 0;
  973. if (!drm_enc || !crtc_state || !conn_state) {
  974. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  975. !drm_enc, !crtc_state, !conn_state);
  976. return -EINVAL;
  977. }
  978. sde_enc = to_sde_encoder_virt(drm_enc);
  979. disp_info = &sde_enc->disp_info;
  980. SDE_DEBUG_ENC(sde_enc, "\n");
  981. sde_kms = sde_encoder_get_kms(drm_enc);
  982. if (!sde_kms)
  983. return -EINVAL;
  984. mode = &crtc_state->mode;
  985. adj_mode = &crtc_state->adjusted_mode;
  986. sde_conn = to_sde_connector(conn_state->connector);
  987. sde_conn_state = to_sde_connector_state(conn_state);
  988. sde_crtc_state = to_sde_crtc_state(crtc_state);
  989. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  990. if (ret)
  991. return ret;
  992. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  993. crtc_state->active_changed, crtc_state->connectors_changed);
  994. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  995. conn_state);
  996. if (ret)
  997. return ret;
  998. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  999. conn_state, sde_conn_state, sde_crtc_state);
  1000. if (ret)
  1001. return ret;
  1002. /**
  1003. * record topology in previous atomic state to be able to handle
  1004. * topology transitions correctly.
  1005. */
  1006. old_top = sde_connector_get_property(conn_state,
  1007. CONNECTOR_PROP_TOPOLOGY_NAME);
  1008. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1009. if (ret)
  1010. return ret;
  1011. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1012. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1013. if (ret)
  1014. return ret;
  1015. top_name = sde_connector_get_property(conn_state,
  1016. CONNECTOR_PROP_TOPOLOGY_NAME);
  1017. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1018. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1019. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1020. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1021. top_name);
  1022. return -EINVAL;
  1023. }
  1024. }
  1025. ret = sde_connector_roi_v1_check_roi(conn_state);
  1026. if (ret) {
  1027. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1028. ret);
  1029. return ret;
  1030. }
  1031. drm_mode_set_crtcinfo(adj_mode, 0);
  1032. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1033. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1034. sde_conn_state->msm_mode.private_flags,
  1035. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1036. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1037. return ret;
  1038. }
  1039. static void _sde_encoder_get_connector_roi(
  1040. struct sde_encoder_virt *sde_enc,
  1041. struct sde_rect *merged_conn_roi)
  1042. {
  1043. struct drm_connector *drm_conn;
  1044. struct sde_connector_state *c_state;
  1045. if (!sde_enc || !merged_conn_roi)
  1046. return;
  1047. drm_conn = sde_enc->phys_encs[0]->connector;
  1048. if (!drm_conn || !drm_conn->state)
  1049. return;
  1050. c_state = to_sde_connector_state(drm_conn->state);
  1051. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1052. }
  1053. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1054. {
  1055. struct sde_encoder_virt *sde_enc;
  1056. struct drm_connector *drm_conn;
  1057. struct drm_display_mode *adj_mode;
  1058. struct sde_rect roi;
  1059. if (!drm_enc) {
  1060. SDE_ERROR("invalid encoder parameter\n");
  1061. return -EINVAL;
  1062. }
  1063. sde_enc = to_sde_encoder_virt(drm_enc);
  1064. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1065. SDE_ERROR("invalid crtc parameter\n");
  1066. return -EINVAL;
  1067. }
  1068. if (!sde_enc->cur_master) {
  1069. SDE_ERROR("invalid cur_master parameter\n");
  1070. return -EINVAL;
  1071. }
  1072. adj_mode = &sde_enc->cur_master->cached_mode;
  1073. drm_conn = sde_enc->cur_master->connector;
  1074. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1075. if (sde_kms_rect_is_null(&roi)) {
  1076. roi.w = adj_mode->hdisplay;
  1077. roi.h = adj_mode->vdisplay;
  1078. }
  1079. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1080. sizeof(sde_enc->prv_conn_roi));
  1081. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1082. return 0;
  1083. }
  1084. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1085. {
  1086. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1087. struct sde_kms *sde_kms;
  1088. struct sde_hw_mdp *hw_mdptop;
  1089. struct sde_encoder_virt *sde_enc;
  1090. int i;
  1091. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1092. if (!sde_enc) {
  1093. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1094. return;
  1095. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1096. SDE_ERROR("invalid num phys enc %d/%d\n",
  1097. sde_enc->num_phys_encs,
  1098. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1099. return;
  1100. }
  1101. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1102. if (!sde_kms) {
  1103. SDE_ERROR("invalid sde_kms\n");
  1104. return;
  1105. }
  1106. hw_mdptop = sde_kms->hw_mdp;
  1107. if (!hw_mdptop) {
  1108. SDE_ERROR("invalid mdptop\n");
  1109. return;
  1110. }
  1111. if (hw_mdptop->ops.setup_vsync_source) {
  1112. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1113. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1114. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1115. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1116. vsync_cfg.vsync_source = vsync_source;
  1117. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1118. }
  1119. }
  1120. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1121. struct msm_display_info *disp_info)
  1122. {
  1123. struct sde_encoder_phys *phys;
  1124. struct sde_connector *sde_conn;
  1125. int i;
  1126. u32 vsync_source;
  1127. if (!sde_enc || !disp_info) {
  1128. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1129. sde_enc != NULL, disp_info != NULL);
  1130. return;
  1131. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1132. SDE_ERROR("invalid num phys enc %d/%d\n",
  1133. sde_enc->num_phys_encs,
  1134. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1135. return;
  1136. }
  1137. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1138. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1139. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1140. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1141. else
  1142. vsync_source = sde_enc->te_source;
  1143. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1144. disp_info->is_te_using_watchdog_timer);
  1145. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1146. phys = sde_enc->phys_encs[i];
  1147. if (phys && phys->ops.setup_vsync_source)
  1148. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1149. }
  1150. }
  1151. }
  1152. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1153. bool watchdog_te)
  1154. {
  1155. struct sde_encoder_virt *sde_enc;
  1156. struct msm_display_info disp_info;
  1157. if (!drm_enc) {
  1158. pr_err("invalid drm encoder\n");
  1159. return -EINVAL;
  1160. }
  1161. sde_enc = to_sde_encoder_virt(drm_enc);
  1162. sde_encoder_control_te(drm_enc, false);
  1163. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1164. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1165. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1166. sde_encoder_control_te(drm_enc, true);
  1167. return 0;
  1168. }
  1169. static int _sde_encoder_rsc_client_update_vsync_wait(
  1170. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1171. int wait_vblank_crtc_id)
  1172. {
  1173. int wait_refcount = 0, ret = 0;
  1174. int pipe = -1;
  1175. int wait_count = 0;
  1176. struct drm_crtc *primary_crtc;
  1177. struct drm_crtc *crtc;
  1178. crtc = sde_enc->crtc;
  1179. if (wait_vblank_crtc_id)
  1180. wait_refcount =
  1181. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1182. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1183. SDE_EVTLOG_FUNC_ENTRY);
  1184. if (crtc->base.id != wait_vblank_crtc_id) {
  1185. primary_crtc = drm_crtc_find(drm_enc->dev,
  1186. NULL, wait_vblank_crtc_id);
  1187. if (!primary_crtc) {
  1188. SDE_ERROR_ENC(sde_enc,
  1189. "failed to find primary crtc id %d\n",
  1190. wait_vblank_crtc_id);
  1191. return -EINVAL;
  1192. }
  1193. pipe = drm_crtc_index(primary_crtc);
  1194. }
  1195. /**
  1196. * note: VBLANK is expected to be enabled at this point in
  1197. * resource control state machine if on primary CRTC
  1198. */
  1199. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1200. if (sde_rsc_client_is_state_update_complete(
  1201. sde_enc->rsc_client))
  1202. break;
  1203. if (crtc->base.id == wait_vblank_crtc_id)
  1204. ret = sde_encoder_wait_for_event(drm_enc,
  1205. MSM_ENC_VBLANK);
  1206. else
  1207. drm_wait_one_vblank(drm_enc->dev, pipe);
  1208. if (ret) {
  1209. SDE_ERROR_ENC(sde_enc,
  1210. "wait for vblank failed ret:%d\n", ret);
  1211. /**
  1212. * rsc hardware may hang without vsync. avoid rsc hang
  1213. * by generating the vsync from watchdog timer.
  1214. */
  1215. if (crtc->base.id == wait_vblank_crtc_id)
  1216. sde_encoder_helper_switch_vsync(drm_enc, true);
  1217. }
  1218. }
  1219. if (wait_count >= MAX_RSC_WAIT)
  1220. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1221. SDE_EVTLOG_ERROR);
  1222. if (wait_refcount)
  1223. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1224. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1225. SDE_EVTLOG_FUNC_EXIT);
  1226. return ret;
  1227. }
  1228. static int _sde_encoder_update_rsc_client(
  1229. struct drm_encoder *drm_enc, bool enable)
  1230. {
  1231. struct sde_encoder_virt *sde_enc;
  1232. struct drm_crtc *crtc;
  1233. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1234. struct sde_rsc_cmd_config *rsc_config;
  1235. int ret;
  1236. struct msm_display_info *disp_info;
  1237. struct msm_mode_info *mode_info;
  1238. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1239. u32 qsync_mode = 0, v_front_porch;
  1240. struct drm_display_mode *mode;
  1241. bool is_vid_mode;
  1242. struct drm_encoder *enc;
  1243. if (!drm_enc || !drm_enc->dev) {
  1244. SDE_ERROR("invalid encoder arguments\n");
  1245. return -EINVAL;
  1246. }
  1247. sde_enc = to_sde_encoder_virt(drm_enc);
  1248. mode_info = &sde_enc->mode_info;
  1249. crtc = sde_enc->crtc;
  1250. if (!sde_enc->crtc) {
  1251. SDE_ERROR("invalid crtc parameter\n");
  1252. return -EINVAL;
  1253. }
  1254. disp_info = &sde_enc->disp_info;
  1255. rsc_config = &sde_enc->rsc_config;
  1256. if (!sde_enc->rsc_client) {
  1257. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1258. return 0;
  1259. }
  1260. /**
  1261. * only primary command mode panel without Qsync can request CMD state.
  1262. * all other panels/displays can request for VID state including
  1263. * secondary command mode panel.
  1264. * Clone mode encoder can request CLK STATE only.
  1265. */
  1266. if (sde_enc->cur_master) {
  1267. qsync_mode = sde_connector_get_qsync_mode(
  1268. sde_enc->cur_master->connector);
  1269. sde_enc->autorefresh_solver_disable =
  1270. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1271. }
  1272. /* left primary encoder keep vote */
  1273. if (sde_encoder_in_clone_mode(drm_enc)) {
  1274. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1275. return 0;
  1276. }
  1277. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1278. (disp_info->display_type && qsync_mode) ||
  1279. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1280. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1282. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1283. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1284. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1285. drm_for_each_encoder(enc, drm_enc->dev) {
  1286. if (enc->base.id != drm_enc->base.id &&
  1287. sde_encoder_in_cont_splash(enc))
  1288. rsc_state = SDE_RSC_CLK_STATE;
  1289. }
  1290. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1291. MSM_DISPLAY_VIDEO_MODE);
  1292. mode = &sde_enc->crtc->state->mode;
  1293. v_front_porch = mode->vsync_start - mode->vdisplay;
  1294. /* compare specific items and reconfigure the rsc */
  1295. if ((rsc_config->fps != mode_info->frame_rate) ||
  1296. (rsc_config->vtotal != mode_info->vtotal) ||
  1297. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1298. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1299. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1300. rsc_config->fps = mode_info->frame_rate;
  1301. rsc_config->vtotal = mode_info->vtotal;
  1302. rsc_config->prefill_lines = mode_info->prefill_lines;
  1303. rsc_config->jitter_numer = mode_info->jitter_numer;
  1304. rsc_config->jitter_denom = mode_info->jitter_denom;
  1305. sde_enc->rsc_state_init = false;
  1306. }
  1307. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1308. rsc_config->fps, sde_enc->rsc_state_init);
  1309. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1310. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1311. /* update it only once */
  1312. sde_enc->rsc_state_init = true;
  1313. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1314. rsc_state, rsc_config, crtc->base.id,
  1315. &wait_vblank_crtc_id);
  1316. } else {
  1317. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1318. rsc_state, NULL, crtc->base.id,
  1319. &wait_vblank_crtc_id);
  1320. }
  1321. /**
  1322. * if RSC performed a state change that requires a VBLANK wait, it will
  1323. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1324. *
  1325. * if we are the primary display, we will need to enable and wait
  1326. * locally since we hold the commit thread
  1327. *
  1328. * if we are an external display, we must send a signal to the primary
  1329. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1330. * by the primary panel's VBLANK signals
  1331. */
  1332. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1333. if (ret) {
  1334. SDE_ERROR_ENC(sde_enc,
  1335. "sde rsc client update failed ret:%d\n", ret);
  1336. return ret;
  1337. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1338. return ret;
  1339. }
  1340. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1341. sde_enc, wait_vblank_crtc_id);
  1342. return ret;
  1343. }
  1344. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1345. {
  1346. struct sde_encoder_virt *sde_enc;
  1347. int i;
  1348. if (!drm_enc) {
  1349. SDE_ERROR("invalid encoder\n");
  1350. return;
  1351. }
  1352. sde_enc = to_sde_encoder_virt(drm_enc);
  1353. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1355. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1356. if (phys && phys->ops.irq_control)
  1357. phys->ops.irq_control(phys, enable);
  1358. }
  1359. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1360. }
  1361. /* keep track of the userspace vblank during modeset */
  1362. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1363. u32 sw_event)
  1364. {
  1365. struct sde_encoder_virt *sde_enc;
  1366. bool enable;
  1367. int i;
  1368. if (!drm_enc) {
  1369. SDE_ERROR("invalid encoder\n");
  1370. return;
  1371. }
  1372. sde_enc = to_sde_encoder_virt(drm_enc);
  1373. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1374. sw_event, sde_enc->vblank_enabled);
  1375. /* nothing to do if vblank not enabled by userspace */
  1376. if (!sde_enc->vblank_enabled)
  1377. return;
  1378. /* disable vblank on pre_modeset */
  1379. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1380. enable = false;
  1381. /* enable vblank on post_modeset */
  1382. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1383. enable = true;
  1384. else
  1385. return;
  1386. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1387. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1388. if (phys && phys->ops.control_vblank_irq)
  1389. phys->ops.control_vblank_irq(phys, enable);
  1390. }
  1391. }
  1392. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1393. {
  1394. struct sde_encoder_virt *sde_enc;
  1395. if (!drm_enc)
  1396. return NULL;
  1397. sde_enc = to_sde_encoder_virt(drm_enc);
  1398. return sde_enc->rsc_client;
  1399. }
  1400. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1401. bool enable)
  1402. {
  1403. struct sde_kms *sde_kms;
  1404. struct sde_encoder_virt *sde_enc;
  1405. int rc;
  1406. sde_enc = to_sde_encoder_virt(drm_enc);
  1407. sde_kms = sde_encoder_get_kms(drm_enc);
  1408. if (!sde_kms)
  1409. return -EINVAL;
  1410. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1411. SDE_EVT32(DRMID(drm_enc), enable);
  1412. if (!sde_enc->cur_master) {
  1413. SDE_ERROR("encoder master not set\n");
  1414. return -EINVAL;
  1415. }
  1416. if (enable) {
  1417. /* enable SDE core clks */
  1418. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1419. if (rc < 0) {
  1420. SDE_ERROR("failed to enable power resource %d\n", rc);
  1421. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1422. return rc;
  1423. }
  1424. sde_enc->elevated_ahb_vote = true;
  1425. /* enable DSI clks */
  1426. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1427. true);
  1428. if (rc) {
  1429. SDE_ERROR("failed to enable clk control %d\n", rc);
  1430. pm_runtime_put_sync(drm_enc->dev->dev);
  1431. return rc;
  1432. }
  1433. /* enable all the irq */
  1434. sde_encoder_irq_control(drm_enc, true);
  1435. _sde_encoder_pm_qos_add_request(drm_enc);
  1436. } else {
  1437. _sde_encoder_pm_qos_remove_request(drm_enc);
  1438. /* disable all the irq */
  1439. sde_encoder_irq_control(drm_enc, false);
  1440. /* disable DSI clks */
  1441. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1442. /* disable SDE core clks */
  1443. pm_runtime_put_sync(drm_enc->dev->dev);
  1444. }
  1445. return 0;
  1446. }
  1447. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1448. bool enable, u32 frame_count)
  1449. {
  1450. struct sde_encoder_virt *sde_enc;
  1451. int i;
  1452. if (!drm_enc) {
  1453. SDE_ERROR("invalid encoder\n");
  1454. return;
  1455. }
  1456. sde_enc = to_sde_encoder_virt(drm_enc);
  1457. if (!sde_enc->misr_reconfigure)
  1458. return;
  1459. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1460. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1461. if (!phys || !phys->ops.setup_misr)
  1462. continue;
  1463. phys->ops.setup_misr(phys, enable, frame_count);
  1464. }
  1465. sde_enc->misr_reconfigure = false;
  1466. }
  1467. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1468. unsigned int type, unsigned int code, int value)
  1469. {
  1470. struct drm_encoder *drm_enc = NULL;
  1471. struct sde_encoder_virt *sde_enc = NULL;
  1472. struct msm_drm_thread *disp_thread = NULL;
  1473. struct msm_drm_private *priv = NULL;
  1474. if (!handle || !handle->handler || !handle->handler->private) {
  1475. SDE_ERROR("invalid encoder for the input event\n");
  1476. return;
  1477. }
  1478. drm_enc = (struct drm_encoder *)handle->handler->private;
  1479. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1480. SDE_ERROR("invalid parameters\n");
  1481. return;
  1482. }
  1483. priv = drm_enc->dev->dev_private;
  1484. sde_enc = to_sde_encoder_virt(drm_enc);
  1485. if (!sde_enc->crtc || (sde_enc->crtc->index
  1486. >= ARRAY_SIZE(priv->disp_thread))) {
  1487. SDE_DEBUG_ENC(sde_enc,
  1488. "invalid cached CRTC: %d or crtc index: %d\n",
  1489. sde_enc->crtc == NULL,
  1490. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1491. return;
  1492. }
  1493. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1494. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1495. kthread_queue_work(&disp_thread->worker,
  1496. &sde_enc->input_event_work);
  1497. }
  1498. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1499. {
  1500. struct sde_encoder_virt *sde_enc;
  1501. if (!drm_enc) {
  1502. SDE_ERROR("invalid encoder\n");
  1503. return;
  1504. }
  1505. sde_enc = to_sde_encoder_virt(drm_enc);
  1506. /* return early if there is no state change */
  1507. if (sde_enc->idle_pc_enabled == enable)
  1508. return;
  1509. sde_enc->idle_pc_enabled = enable;
  1510. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1511. SDE_EVT32(sde_enc->idle_pc_enabled);
  1512. }
  1513. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1514. u32 sw_event)
  1515. {
  1516. struct drm_encoder *drm_enc = &sde_enc->base;
  1517. struct msm_drm_private *priv;
  1518. unsigned int lp, idle_pc_duration;
  1519. struct msm_drm_thread *disp_thread;
  1520. /* return early if called from esd thread */
  1521. if (sde_enc->delay_kickoff)
  1522. return;
  1523. /* set idle timeout based on master connector's lp value */
  1524. if (sde_enc->cur_master)
  1525. lp = sde_connector_get_lp(
  1526. sde_enc->cur_master->connector);
  1527. else
  1528. lp = SDE_MODE_DPMS_ON;
  1529. if (lp == SDE_MODE_DPMS_LP2)
  1530. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1531. else
  1532. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1533. priv = drm_enc->dev->dev_private;
  1534. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1535. kthread_mod_delayed_work(
  1536. &disp_thread->worker,
  1537. &sde_enc->delayed_off_work,
  1538. msecs_to_jiffies(idle_pc_duration));
  1539. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1540. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1541. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1542. sw_event);
  1543. }
  1544. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1545. u32 sw_event)
  1546. {
  1547. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1549. sw_event);
  1550. }
  1551. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1552. {
  1553. struct sde_encoder_virt *sde_enc;
  1554. if (!encoder)
  1555. return;
  1556. sde_enc = to_sde_encoder_virt(encoder);
  1557. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1558. }
  1559. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1560. u32 sw_event)
  1561. {
  1562. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1563. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1564. else
  1565. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1566. }
  1567. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1568. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1569. {
  1570. int ret = 0;
  1571. mutex_lock(&sde_enc->rc_lock);
  1572. /* return if the resource control is already in ON state */
  1573. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1574. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1575. sw_event);
  1576. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1577. SDE_EVTLOG_FUNC_CASE1);
  1578. goto end;
  1579. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1580. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1581. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1582. sw_event, sde_enc->rc_state);
  1583. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1584. SDE_EVTLOG_ERROR);
  1585. goto end;
  1586. }
  1587. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1588. sde_encoder_irq_control(drm_enc, true);
  1589. _sde_encoder_pm_qos_add_request(drm_enc);
  1590. } else {
  1591. /* enable all the clks and resources */
  1592. ret = _sde_encoder_resource_control_helper(drm_enc,
  1593. true);
  1594. if (ret) {
  1595. SDE_ERROR_ENC(sde_enc,
  1596. "sw_event:%d, rc in state %d\n",
  1597. sw_event, sde_enc->rc_state);
  1598. SDE_EVT32(DRMID(drm_enc), sw_event,
  1599. sde_enc->rc_state,
  1600. SDE_EVTLOG_ERROR);
  1601. goto end;
  1602. }
  1603. _sde_encoder_update_rsc_client(drm_enc, true);
  1604. }
  1605. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1606. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1607. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1608. end:
  1609. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1610. mutex_unlock(&sde_enc->rc_lock);
  1611. return ret;
  1612. }
  1613. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1614. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1615. {
  1616. /* cancel delayed off work, if any */
  1617. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1618. mutex_lock(&sde_enc->rc_lock);
  1619. if (is_vid_mode &&
  1620. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1621. sde_encoder_irq_control(drm_enc, true);
  1622. }
  1623. /* skip if is already OFF or IDLE, resources are off already */
  1624. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1625. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1626. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1627. sw_event, sde_enc->rc_state);
  1628. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1629. SDE_EVTLOG_FUNC_CASE3);
  1630. goto end;
  1631. }
  1632. /**
  1633. * IRQs are still enabled currently, which allows wait for
  1634. * VBLANK which RSC may require to correctly transition to OFF
  1635. */
  1636. _sde_encoder_update_rsc_client(drm_enc, false);
  1637. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1638. SDE_ENC_RC_STATE_PRE_OFF,
  1639. SDE_EVTLOG_FUNC_CASE3);
  1640. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1641. end:
  1642. mutex_unlock(&sde_enc->rc_lock);
  1643. return 0;
  1644. }
  1645. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1646. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1647. {
  1648. int ret = 0;
  1649. mutex_lock(&sde_enc->rc_lock);
  1650. /* return if the resource control is already in OFF state */
  1651. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1652. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1653. sw_event);
  1654. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1655. SDE_EVTLOG_FUNC_CASE4);
  1656. goto end;
  1657. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1658. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1659. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1660. sw_event, sde_enc->rc_state);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_ERROR);
  1663. ret = -EINVAL;
  1664. goto end;
  1665. }
  1666. /**
  1667. * expect to arrive here only if in either idle state or pre-off
  1668. * and in IDLE state the resources are already disabled
  1669. */
  1670. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1671. _sde_encoder_resource_control_helper(drm_enc, false);
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1674. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1675. end:
  1676. mutex_unlock(&sde_enc->rc_lock);
  1677. return ret;
  1678. }
  1679. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1680. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1681. {
  1682. int ret = 0;
  1683. mutex_lock(&sde_enc->rc_lock);
  1684. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1685. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1686. sw_event);
  1687. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1688. SDE_EVTLOG_FUNC_CASE5);
  1689. goto end;
  1690. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1691. /* enable all the clks and resources */
  1692. ret = _sde_encoder_resource_control_helper(drm_enc,
  1693. true);
  1694. if (ret) {
  1695. SDE_ERROR_ENC(sde_enc,
  1696. "sw_event:%d, rc in state %d\n",
  1697. sw_event, sde_enc->rc_state);
  1698. SDE_EVT32(DRMID(drm_enc), sw_event,
  1699. sde_enc->rc_state,
  1700. SDE_EVTLOG_ERROR);
  1701. goto end;
  1702. }
  1703. _sde_encoder_update_rsc_client(drm_enc, true);
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1706. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1707. }
  1708. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1709. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1710. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1711. _sde_encoder_pm_qos_remove_request(drm_enc);
  1712. end:
  1713. mutex_unlock(&sde_enc->rc_lock);
  1714. return ret;
  1715. }
  1716. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1717. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1718. {
  1719. int ret = 0;
  1720. mutex_lock(&sde_enc->rc_lock);
  1721. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1722. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1723. sw_event);
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1725. SDE_EVTLOG_FUNC_CASE5);
  1726. goto end;
  1727. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1728. SDE_ERROR_ENC(sde_enc,
  1729. "sw_event:%d, rc:%d !MODESET state\n",
  1730. sw_event, sde_enc->rc_state);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_EVTLOG_ERROR);
  1733. ret = -EINVAL;
  1734. goto end;
  1735. }
  1736. _sde_encoder_update_rsc_client(drm_enc, true);
  1737. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1738. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1739. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1740. _sde_encoder_pm_qos_add_request(drm_enc);
  1741. end:
  1742. mutex_unlock(&sde_enc->rc_lock);
  1743. return ret;
  1744. }
  1745. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1746. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1747. {
  1748. struct msm_drm_private *priv;
  1749. struct sde_kms *sde_kms;
  1750. struct drm_crtc *crtc = drm_enc->crtc;
  1751. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1752. struct sde_connector *sde_conn;
  1753. priv = drm_enc->dev->dev_private;
  1754. sde_kms = to_sde_kms(priv->kms);
  1755. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1756. mutex_lock(&sde_enc->rc_lock);
  1757. if (sde_conn->panel_dead) {
  1758. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1759. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1760. goto end;
  1761. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1762. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1763. sw_event, sde_enc->rc_state);
  1764. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1765. goto end;
  1766. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1767. sde_crtc->kickoff_in_progress) {
  1768. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1769. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1770. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1771. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1772. goto end;
  1773. }
  1774. if (is_vid_mode) {
  1775. sde_encoder_irq_control(drm_enc, false);
  1776. _sde_encoder_pm_qos_remove_request(drm_enc);
  1777. } else {
  1778. /* disable all the clks and resources */
  1779. _sde_encoder_update_rsc_client(drm_enc, false);
  1780. _sde_encoder_resource_control_helper(drm_enc, false);
  1781. if (!sde_kms->perf.bw_vote_mode)
  1782. memset(&sde_crtc->cur_perf, 0,
  1783. sizeof(struct sde_core_perf_params));
  1784. }
  1785. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1786. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1787. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1788. end:
  1789. mutex_unlock(&sde_enc->rc_lock);
  1790. return 0;
  1791. }
  1792. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1793. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1794. struct msm_drm_private *priv, bool is_vid_mode)
  1795. {
  1796. bool autorefresh_enabled = false;
  1797. struct msm_drm_thread *disp_thread;
  1798. int ret = 0;
  1799. if (!sde_enc->crtc ||
  1800. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1801. SDE_DEBUG_ENC(sde_enc,
  1802. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1803. sde_enc->crtc == NULL,
  1804. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1805. sw_event);
  1806. return -EINVAL;
  1807. }
  1808. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1809. mutex_lock(&sde_enc->rc_lock);
  1810. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1811. if (sde_enc->cur_master &&
  1812. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1813. autorefresh_enabled =
  1814. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1815. sde_enc->cur_master);
  1816. if (autorefresh_enabled) {
  1817. SDE_DEBUG_ENC(sde_enc,
  1818. "not handling early wakeup since auto refresh is enabled\n");
  1819. goto end;
  1820. }
  1821. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1822. kthread_mod_delayed_work(&disp_thread->worker,
  1823. &sde_enc->delayed_off_work,
  1824. msecs_to_jiffies(
  1825. IDLE_POWERCOLLAPSE_DURATION));
  1826. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1827. /* enable all the clks and resources */
  1828. ret = _sde_encoder_resource_control_helper(drm_enc,
  1829. true);
  1830. if (ret) {
  1831. SDE_ERROR_ENC(sde_enc,
  1832. "sw_event:%d, rc in state %d\n",
  1833. sw_event, sde_enc->rc_state);
  1834. SDE_EVT32(DRMID(drm_enc), sw_event,
  1835. sde_enc->rc_state,
  1836. SDE_EVTLOG_ERROR);
  1837. goto end;
  1838. }
  1839. _sde_encoder_update_rsc_client(drm_enc, true);
  1840. /*
  1841. * In some cases, commit comes with slight delay
  1842. * (> 80 ms)after early wake up, prevent clock switch
  1843. * off to avoid jank in next update. So, increase the
  1844. * command mode idle timeout sufficiently to prevent
  1845. * such case.
  1846. */
  1847. kthread_mod_delayed_work(&disp_thread->worker,
  1848. &sde_enc->delayed_off_work,
  1849. msecs_to_jiffies(
  1850. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1851. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1852. }
  1853. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1854. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1855. end:
  1856. mutex_unlock(&sde_enc->rc_lock);
  1857. return ret;
  1858. }
  1859. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1860. u32 sw_event)
  1861. {
  1862. struct sde_encoder_virt *sde_enc;
  1863. struct msm_drm_private *priv;
  1864. int ret = 0;
  1865. bool is_vid_mode = false;
  1866. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1867. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1868. sw_event);
  1869. return -EINVAL;
  1870. }
  1871. sde_enc = to_sde_encoder_virt(drm_enc);
  1872. priv = drm_enc->dev->dev_private;
  1873. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1874. is_vid_mode = true;
  1875. /*
  1876. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1877. * events and return early for other events (ie wb display).
  1878. */
  1879. if (!sde_enc->idle_pc_enabled &&
  1880. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1881. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1882. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1883. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1884. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1885. return 0;
  1886. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1887. sw_event, sde_enc->idle_pc_enabled);
  1888. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1889. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1890. switch (sw_event) {
  1891. case SDE_ENC_RC_EVENT_KICKOFF:
  1892. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1893. is_vid_mode);
  1894. break;
  1895. case SDE_ENC_RC_EVENT_PRE_STOP:
  1896. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1897. is_vid_mode);
  1898. break;
  1899. case SDE_ENC_RC_EVENT_STOP:
  1900. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1901. break;
  1902. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1903. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1904. break;
  1905. case SDE_ENC_RC_EVENT_POST_MODESET:
  1906. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1907. break;
  1908. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1909. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1910. is_vid_mode);
  1911. break;
  1912. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1913. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1914. priv, is_vid_mode);
  1915. break;
  1916. default:
  1917. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1918. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1919. break;
  1920. }
  1921. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1922. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1923. return ret;
  1924. }
  1925. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1926. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1927. {
  1928. int i = 0;
  1929. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1930. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1931. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1932. if (poms_to_vid)
  1933. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1934. else if (poms_to_cmd)
  1935. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1936. _sde_encoder_update_rsc_client(drm_enc, true);
  1937. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1938. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1939. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1940. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1941. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1942. SDE_EVTLOG_FUNC_CASE1);
  1943. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1944. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1945. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1946. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1947. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1948. SDE_EVTLOG_FUNC_CASE2);
  1949. }
  1950. }
  1951. struct drm_connector *sde_encoder_get_connector(
  1952. struct drm_device *dev, struct drm_encoder *drm_enc)
  1953. {
  1954. struct drm_connector_list_iter conn_iter;
  1955. struct drm_connector *conn = NULL, *conn_search;
  1956. drm_connector_list_iter_begin(dev, &conn_iter);
  1957. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1958. if (conn_search->encoder == drm_enc) {
  1959. conn = conn_search;
  1960. break;
  1961. }
  1962. }
  1963. drm_connector_list_iter_end(&conn_iter);
  1964. return conn;
  1965. }
  1966. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1967. {
  1968. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1969. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1970. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1971. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1972. struct sde_rm_hw_request request_hw;
  1973. int i, j;
  1974. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1975. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1976. sde_enc->hw_pp[i] = NULL;
  1977. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1978. break;
  1979. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1980. }
  1981. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1982. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1983. if (phys) {
  1984. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1985. SDE_HW_BLK_QDSS);
  1986. for (j = 0; j < QDSS_MAX; j++) {
  1987. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1988. phys->hw_qdss =
  1989. (struct sde_hw_qdss *)qdss_iter.hw;
  1990. break;
  1991. }
  1992. }
  1993. }
  1994. }
  1995. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1996. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1997. sde_enc->hw_dsc[i] = NULL;
  1998. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1999. break;
  2000. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2001. }
  2002. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_vdc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2006. break;
  2007. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2008. }
  2009. /* Get PP for DSC configuration */
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. struct sde_hw_pingpong *pp = NULL;
  2012. unsigned long features = 0;
  2013. if (!sde_enc->hw_dsc[i])
  2014. continue;
  2015. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2016. request_hw.type = SDE_HW_BLK_PINGPONG;
  2017. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2018. break;
  2019. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2020. features = pp->ops.get_hw_caps(pp);
  2021. if (test_bit(SDE_PINGPONG_DSC, &features))
  2022. sde_enc->hw_dsc_pp[i] = pp;
  2023. else
  2024. sde_enc->hw_dsc_pp[i] = NULL;
  2025. }
  2026. }
  2027. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2028. struct msm_display_mode *msm_mode, bool pre_modeset)
  2029. {
  2030. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2031. enum sde_intf_mode intf_mode;
  2032. int ret;
  2033. bool is_cmd_mode = false;
  2034. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2035. is_cmd_mode = true;
  2036. if (pre_modeset) {
  2037. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2038. if (msm_is_mode_seamless_dms(msm_mode) ||
  2039. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2040. is_cmd_mode)) {
  2041. /* restore resource state before releasing them */
  2042. ret = sde_encoder_resource_control(drm_enc,
  2043. SDE_ENC_RC_EVENT_PRE_MODESET);
  2044. if (ret) {
  2045. SDE_ERROR_ENC(sde_enc,
  2046. "sde resource control failed: %d\n",
  2047. ret);
  2048. return ret;
  2049. }
  2050. /*
  2051. * Disable dce before switching the mode and after pre-
  2052. * modeset to guarantee previous kickoff has finished.
  2053. */
  2054. sde_encoder_dce_disable(sde_enc);
  2055. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2056. _sde_encoder_modeset_helper_locked(drm_enc,
  2057. SDE_ENC_RC_EVENT_PRE_MODESET);
  2058. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2059. msm_mode);
  2060. }
  2061. } else {
  2062. if (msm_is_mode_seamless_dms(msm_mode) ||
  2063. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2064. is_cmd_mode))
  2065. sde_encoder_resource_control(&sde_enc->base,
  2066. SDE_ENC_RC_EVENT_POST_MODESET);
  2067. else if (msm_is_mode_seamless_poms(msm_mode))
  2068. _sde_encoder_modeset_helper_locked(drm_enc,
  2069. SDE_ENC_RC_EVENT_POST_MODESET);
  2070. }
  2071. return 0;
  2072. }
  2073. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2074. struct drm_display_mode *mode,
  2075. struct drm_display_mode *adj_mode)
  2076. {
  2077. struct sde_encoder_virt *sde_enc;
  2078. struct sde_kms *sde_kms;
  2079. struct drm_connector *conn;
  2080. struct sde_connector_state *c_state;
  2081. struct msm_display_mode *msm_mode;
  2082. struct sde_crtc *sde_crtc;
  2083. int i = 0, ret;
  2084. int num_lm, num_intf, num_pp_per_intf;
  2085. if (!drm_enc) {
  2086. SDE_ERROR("invalid encoder\n");
  2087. return;
  2088. }
  2089. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2090. SDE_ERROR("power resource is not enabled\n");
  2091. return;
  2092. }
  2093. sde_kms = sde_encoder_get_kms(drm_enc);
  2094. if (!sde_kms)
  2095. return;
  2096. sde_enc = to_sde_encoder_virt(drm_enc);
  2097. SDE_DEBUG_ENC(sde_enc, "\n");
  2098. SDE_EVT32(DRMID(drm_enc));
  2099. /*
  2100. * cache the crtc in sde_enc on enable for duration of use case
  2101. * for correctly servicing asynchronous irq events and timers
  2102. */
  2103. if (!drm_enc->crtc) {
  2104. SDE_ERROR("invalid crtc\n");
  2105. return;
  2106. }
  2107. sde_enc->crtc = drm_enc->crtc;
  2108. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2109. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2110. /* get and store the mode_info */
  2111. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2112. if (!conn) {
  2113. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2114. return;
  2115. } else if (!conn->state) {
  2116. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2117. return;
  2118. }
  2119. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2120. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2121. c_state = to_sde_connector_state(conn->state);
  2122. if (!c_state) {
  2123. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2124. return;
  2125. }
  2126. /* cancel delayed off work, if any */
  2127. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2128. /* release resources before seamless mode change */
  2129. msm_mode = &c_state->msm_mode;
  2130. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2131. if (ret)
  2132. return;
  2133. /* reserve dynamic resources now, indicating non test-only */
  2134. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2135. if (ret) {
  2136. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2137. return;
  2138. }
  2139. /* assign the reserved HW blocks to this encoder */
  2140. _sde_encoder_virt_populate_hw_res(drm_enc);
  2141. /* determine left HW PP block to map to INTF */
  2142. num_lm = sde_enc->mode_info.topology.num_lm;
  2143. num_intf = sde_enc->mode_info.topology.num_intf;
  2144. num_pp_per_intf = num_lm / num_intf;
  2145. if (!num_pp_per_intf)
  2146. num_pp_per_intf = 1;
  2147. /* perform mode_set on phys_encs */
  2148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2149. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2150. if (phys) {
  2151. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2152. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2153. i, num_pp_per_intf);
  2154. return;
  2155. }
  2156. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2157. phys->connector = conn;
  2158. if (phys->ops.mode_set)
  2159. phys->ops.mode_set(phys, mode, adj_mode,
  2160. &sde_crtc->reinit_crtc_mixers);
  2161. }
  2162. }
  2163. /* update resources after seamless mode change */
  2164. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2165. }
  2166. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2167. {
  2168. struct sde_encoder_virt *sde_enc;
  2169. struct sde_encoder_phys *phys;
  2170. int i;
  2171. if (!drm_enc) {
  2172. SDE_ERROR("invalid parameters\n");
  2173. return;
  2174. }
  2175. sde_enc = to_sde_encoder_virt(drm_enc);
  2176. if (!sde_enc) {
  2177. SDE_ERROR("invalid sde encoder\n");
  2178. return;
  2179. }
  2180. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2181. phys = sde_enc->phys_encs[i];
  2182. if (phys && phys->ops.control_te)
  2183. phys->ops.control_te(phys, enable);
  2184. }
  2185. }
  2186. static int _sde_encoder_input_connect(struct input_handler *handler,
  2187. struct input_dev *dev, const struct input_device_id *id)
  2188. {
  2189. struct input_handle *handle;
  2190. int rc = 0;
  2191. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2192. if (!handle)
  2193. return -ENOMEM;
  2194. handle->dev = dev;
  2195. handle->handler = handler;
  2196. handle->name = handler->name;
  2197. rc = input_register_handle(handle);
  2198. if (rc) {
  2199. pr_err("failed to register input handle\n");
  2200. goto error;
  2201. }
  2202. rc = input_open_device(handle);
  2203. if (rc) {
  2204. pr_err("failed to open input device\n");
  2205. goto error_unregister;
  2206. }
  2207. return 0;
  2208. error_unregister:
  2209. input_unregister_handle(handle);
  2210. error:
  2211. kfree(handle);
  2212. return rc;
  2213. }
  2214. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2215. {
  2216. input_close_device(handle);
  2217. input_unregister_handle(handle);
  2218. kfree(handle);
  2219. }
  2220. /**
  2221. * Structure for specifying event parameters on which to receive callbacks.
  2222. * This structure will trigger a callback in case of a touch event (specified by
  2223. * EV_ABS) where there is a change in X and Y coordinates,
  2224. */
  2225. static const struct input_device_id sde_input_ids[] = {
  2226. {
  2227. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2228. .evbit = { BIT_MASK(EV_ABS) },
  2229. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2230. BIT_MASK(ABS_MT_POSITION_X) |
  2231. BIT_MASK(ABS_MT_POSITION_Y) },
  2232. },
  2233. { },
  2234. };
  2235. static void _sde_encoder_input_handler_register(
  2236. struct drm_encoder *drm_enc)
  2237. {
  2238. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2239. int rc;
  2240. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2241. !sde_enc->input_event_enabled)
  2242. return;
  2243. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2244. sde_enc->input_handler->private = sde_enc;
  2245. /* register input handler if not already registered */
  2246. rc = input_register_handler(sde_enc->input_handler);
  2247. if (rc) {
  2248. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2249. rc);
  2250. kfree(sde_enc->input_handler);
  2251. }
  2252. }
  2253. }
  2254. static void _sde_encoder_input_handler_unregister(
  2255. struct drm_encoder *drm_enc)
  2256. {
  2257. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2258. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2259. !sde_enc->input_event_enabled)
  2260. return;
  2261. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2262. input_unregister_handler(sde_enc->input_handler);
  2263. sde_enc->input_handler->private = NULL;
  2264. }
  2265. }
  2266. static int _sde_encoder_input_handler(
  2267. struct sde_encoder_virt *sde_enc)
  2268. {
  2269. struct input_handler *input_handler = NULL;
  2270. int rc = 0;
  2271. if (sde_enc->input_handler) {
  2272. SDE_ERROR_ENC(sde_enc,
  2273. "input_handle is active. unexpected\n");
  2274. return -EINVAL;
  2275. }
  2276. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2277. if (!input_handler)
  2278. return -ENOMEM;
  2279. input_handler->event = sde_encoder_input_event_handler;
  2280. input_handler->connect = _sde_encoder_input_connect;
  2281. input_handler->disconnect = _sde_encoder_input_disconnect;
  2282. input_handler->name = "sde";
  2283. input_handler->id_table = sde_input_ids;
  2284. sde_enc->input_handler = input_handler;
  2285. return rc;
  2286. }
  2287. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2288. {
  2289. struct sde_encoder_virt *sde_enc = NULL;
  2290. struct sde_kms *sde_kms;
  2291. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2292. SDE_ERROR("invalid parameters\n");
  2293. return;
  2294. }
  2295. sde_kms = sde_encoder_get_kms(drm_enc);
  2296. if (!sde_kms)
  2297. return;
  2298. sde_enc = to_sde_encoder_virt(drm_enc);
  2299. if (!sde_enc || !sde_enc->cur_master) {
  2300. SDE_DEBUG("invalid sde encoder/master\n");
  2301. return;
  2302. }
  2303. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2304. sde_enc->cur_master->hw_mdptop &&
  2305. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2306. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2307. sde_enc->cur_master->hw_mdptop);
  2308. if (sde_enc->cur_master->hw_mdptop &&
  2309. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2310. !sde_in_trusted_vm(sde_kms))
  2311. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2312. sde_enc->cur_master->hw_mdptop,
  2313. sde_kms->catalog);
  2314. if (sde_enc->cur_master->hw_ctl &&
  2315. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2316. !sde_enc->cur_master->cont_splash_enabled)
  2317. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2318. sde_enc->cur_master->hw_ctl,
  2319. &sde_enc->cur_master->intf_cfg_v1);
  2320. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2321. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2322. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2323. }
  2324. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2325. {
  2326. struct sde_kms *sde_kms;
  2327. void *dither_cfg = NULL;
  2328. int ret = 0, i = 0;
  2329. size_t len = 0;
  2330. enum sde_rm_topology_name topology;
  2331. struct drm_encoder *drm_enc;
  2332. struct msm_display_dsc_info *dsc = NULL;
  2333. struct sde_encoder_virt *sde_enc;
  2334. struct sde_hw_pingpong *hw_pp;
  2335. u32 bpp, bpc;
  2336. int num_lm;
  2337. if (!phys || !phys->connector || !phys->hw_pp ||
  2338. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2339. return;
  2340. sde_kms = sde_encoder_get_kms(phys->parent);
  2341. if (!sde_kms)
  2342. return;
  2343. topology = sde_connector_get_topology_name(phys->connector);
  2344. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2345. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2346. (phys->split_role == ENC_ROLE_SLAVE)))
  2347. return;
  2348. drm_enc = phys->parent;
  2349. sde_enc = to_sde_encoder_virt(drm_enc);
  2350. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2351. bpc = dsc->config.bits_per_component;
  2352. bpp = dsc->config.bits_per_pixel;
  2353. /* disable dither for 10 bpp or 10bpc dsc config */
  2354. if (bpp == 10 || bpc == 10) {
  2355. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2356. return;
  2357. }
  2358. ret = sde_connector_get_dither_cfg(phys->connector,
  2359. phys->connector->state, &dither_cfg,
  2360. &len, sde_enc->idle_pc_restore);
  2361. /* skip reg writes when return values are invalid or no data */
  2362. if (ret && ret == -ENODATA)
  2363. return;
  2364. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2365. for (i = 0; i < num_lm; i++) {
  2366. hw_pp = sde_enc->hw_pp[i];
  2367. phys->hw_pp->ops.setup_dither(hw_pp,
  2368. dither_cfg, len);
  2369. }
  2370. }
  2371. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2372. {
  2373. struct sde_encoder_virt *sde_enc = NULL;
  2374. int i;
  2375. if (!drm_enc) {
  2376. SDE_ERROR("invalid encoder\n");
  2377. return;
  2378. }
  2379. sde_enc = to_sde_encoder_virt(drm_enc);
  2380. if (!sde_enc->cur_master) {
  2381. SDE_DEBUG("virt encoder has no master\n");
  2382. return;
  2383. }
  2384. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2385. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2386. sde_enc->idle_pc_restore = true;
  2387. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2388. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2389. if (!phys)
  2390. continue;
  2391. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2392. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2393. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2394. phys->ops.restore(phys);
  2395. _sde_encoder_setup_dither(phys);
  2396. }
  2397. if (sde_enc->cur_master->ops.restore)
  2398. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2399. _sde_encoder_virt_enable_helper(drm_enc);
  2400. sde_encoder_control_te(drm_enc, true);
  2401. }
  2402. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2403. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2404. {
  2405. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2406. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2407. int i;
  2408. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2409. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2410. if (!phys)
  2411. continue;
  2412. phys->comp_type = comp_info->comp_type;
  2413. phys->comp_ratio = comp_info->comp_ratio;
  2414. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2415. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2416. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2417. phys->dsc_extra_pclk_cycle_cnt =
  2418. comp_info->dsc_info.pclk_per_line;
  2419. phys->dsc_extra_disp_width =
  2420. comp_info->dsc_info.extra_width;
  2421. phys->dce_bytes_per_line =
  2422. comp_info->dsc_info.bytes_per_pkt *
  2423. comp_info->dsc_info.pkt_per_line;
  2424. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2425. phys->dce_bytes_per_line =
  2426. comp_info->vdc_info.bytes_per_pkt *
  2427. comp_info->vdc_info.pkt_per_line;
  2428. }
  2429. if (phys != sde_enc->cur_master) {
  2430. /**
  2431. * on DMS request, the encoder will be enabled
  2432. * already. Invoke restore to reconfigure the
  2433. * new mode.
  2434. */
  2435. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2436. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2437. phys->ops.restore)
  2438. phys->ops.restore(phys);
  2439. else if (phys->ops.enable)
  2440. phys->ops.enable(phys);
  2441. }
  2442. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2443. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2444. phys->ops.setup_misr(phys, true,
  2445. sde_enc->misr_frame_count);
  2446. }
  2447. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2448. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2449. sde_enc->cur_master->ops.restore)
  2450. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2451. else if (sde_enc->cur_master->ops.enable)
  2452. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2453. }
  2454. static void sde_encoder_off_work(struct kthread_work *work)
  2455. {
  2456. struct sde_encoder_virt *sde_enc = container_of(work,
  2457. struct sde_encoder_virt, delayed_off_work.work);
  2458. struct drm_encoder *drm_enc;
  2459. if (!sde_enc) {
  2460. SDE_ERROR("invalid sde encoder\n");
  2461. return;
  2462. }
  2463. drm_enc = &sde_enc->base;
  2464. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2465. sde_encoder_idle_request(drm_enc);
  2466. SDE_ATRACE_END("sde_encoder_off_work");
  2467. }
  2468. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2469. {
  2470. struct sde_encoder_virt *sde_enc = NULL;
  2471. bool has_master_enc = false;
  2472. int i, ret = 0;
  2473. struct sde_connector_state *c_state;
  2474. struct drm_display_mode *cur_mode = NULL;
  2475. struct msm_display_mode *msm_mode;
  2476. if (!drm_enc || !drm_enc->crtc) {
  2477. SDE_ERROR("invalid encoder\n");
  2478. return;
  2479. }
  2480. sde_enc = to_sde_encoder_virt(drm_enc);
  2481. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2482. SDE_ERROR("power resource is not enabled\n");
  2483. return;
  2484. }
  2485. if (!sde_enc->crtc)
  2486. sde_enc->crtc = drm_enc->crtc;
  2487. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2488. SDE_DEBUG_ENC(sde_enc, "\n");
  2489. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2490. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2491. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2492. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2493. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2494. sde_enc->cur_master = phys;
  2495. has_master_enc = true;
  2496. break;
  2497. }
  2498. }
  2499. if (!has_master_enc) {
  2500. sde_enc->cur_master = NULL;
  2501. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2502. return;
  2503. }
  2504. _sde_encoder_input_handler_register(drm_enc);
  2505. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2506. if (!c_state) {
  2507. SDE_ERROR("invalid connector state\n");
  2508. return;
  2509. }
  2510. msm_mode = &c_state->msm_mode;
  2511. if ((drm_enc->crtc->state->connectors_changed &&
  2512. sde_encoder_in_clone_mode(drm_enc)) ||
  2513. !(msm_is_mode_seamless_vrr(msm_mode)
  2514. || msm_is_mode_seamless_dms(msm_mode)
  2515. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2516. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2517. sde_encoder_off_work);
  2518. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2519. if (ret) {
  2520. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2521. ret);
  2522. return;
  2523. }
  2524. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2525. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2526. /* turn off vsync_in to update tear check configuration */
  2527. sde_encoder_control_te(drm_enc, false);
  2528. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2529. _sde_encoder_virt_enable_helper(drm_enc);
  2530. sde_encoder_control_te(drm_enc, true);
  2531. }
  2532. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2533. {
  2534. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2535. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2536. int i = 0;
  2537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2538. if (sde_enc->phys_encs[i]) {
  2539. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2540. sde_enc->phys_encs[i]->connector = NULL;
  2541. }
  2542. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2543. }
  2544. sde_enc->cur_master = NULL;
  2545. /*
  2546. * clear the cached crtc in sde_enc on use case finish, after all the
  2547. * outstanding events and timers have been completed
  2548. */
  2549. sde_enc->crtc = NULL;
  2550. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2551. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2552. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2553. }
  2554. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2555. {
  2556. struct sde_encoder_virt *sde_enc = NULL;
  2557. struct sde_kms *sde_kms;
  2558. enum sde_intf_mode intf_mode;
  2559. int ret, i = 0;
  2560. if (!drm_enc) {
  2561. SDE_ERROR("invalid encoder\n");
  2562. return;
  2563. } else if (!drm_enc->dev) {
  2564. SDE_ERROR("invalid dev\n");
  2565. return;
  2566. } else if (!drm_enc->dev->dev_private) {
  2567. SDE_ERROR("invalid dev_private\n");
  2568. return;
  2569. }
  2570. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2571. SDE_ERROR("power resource is not enabled\n");
  2572. return;
  2573. }
  2574. sde_enc = to_sde_encoder_virt(drm_enc);
  2575. SDE_DEBUG_ENC(sde_enc, "\n");
  2576. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2577. if (!sde_kms)
  2578. return;
  2579. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2580. SDE_EVT32(DRMID(drm_enc));
  2581. /* wait for idle */
  2582. if (!sde_encoder_in_clone_mode(drm_enc))
  2583. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2584. _sde_encoder_input_handler_unregister(drm_enc);
  2585. /*
  2586. * For primary command mode and video mode encoders, execute the
  2587. * resource control pre-stop operations before the physical encoders
  2588. * are disabled, to allow the rsc to transition its states properly.
  2589. *
  2590. * For other encoder types, rsc should not be enabled until after
  2591. * they have been fully disabled, so delay the pre-stop operations
  2592. * until after the physical disable calls have returned.
  2593. */
  2594. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2595. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2596. sde_encoder_resource_control(drm_enc,
  2597. SDE_ENC_RC_EVENT_PRE_STOP);
  2598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2599. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2600. if (phys && phys->ops.disable)
  2601. phys->ops.disable(phys);
  2602. }
  2603. } else {
  2604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2606. if (phys && phys->ops.disable)
  2607. phys->ops.disable(phys);
  2608. }
  2609. sde_encoder_resource_control(drm_enc,
  2610. SDE_ENC_RC_EVENT_PRE_STOP);
  2611. }
  2612. /*
  2613. * disable dce after the transfer is complete (for command mode)
  2614. * and after physical encoder is disabled, to make sure timing
  2615. * engine is already disabled (for video mode).
  2616. */
  2617. if (!sde_in_trusted_vm(sde_kms))
  2618. sde_encoder_dce_disable(sde_enc);
  2619. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2620. /* reset connector topology name property */
  2621. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2622. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2623. ret = sde_rm_update_topology(&sde_kms->rm,
  2624. sde_enc->cur_master->connector->state, NULL);
  2625. if (ret) {
  2626. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2627. return;
  2628. }
  2629. }
  2630. if (!sde_encoder_in_clone_mode(drm_enc))
  2631. sde_encoder_virt_reset(drm_enc);
  2632. }
  2633. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2634. struct sde_encoder_phys_wb *wb_enc)
  2635. {
  2636. struct sde_encoder_virt *sde_enc;
  2637. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2638. struct sde_ctl_flush_cfg cfg;
  2639. struct sde_hw_dsc *hw_dsc = NULL;
  2640. int i;
  2641. ctl->ops.reset(ctl);
  2642. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2643. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2644. if (wb_enc) {
  2645. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2646. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2647. false, phys_enc->hw_pp->idx);
  2648. if (ctl->ops.update_bitmask)
  2649. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2650. wb_enc->hw_wb->idx, true);
  2651. }
  2652. } else {
  2653. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2654. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2655. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2656. sde_enc->phys_encs[i]->hw_intf, false,
  2657. sde_enc->phys_encs[i]->hw_pp->idx);
  2658. if (ctl->ops.update_bitmask)
  2659. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2660. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2661. }
  2662. }
  2663. }
  2664. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2665. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2666. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2667. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2668. phys_enc->hw_pp->merge_3d->idx, true);
  2669. }
  2670. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2671. phys_enc->hw_pp) {
  2672. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2673. false, phys_enc->hw_pp->idx);
  2674. if (ctl->ops.update_bitmask)
  2675. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2676. phys_enc->hw_cdm->idx, true);
  2677. }
  2678. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2679. ctl->ops.reset_post_disable)
  2680. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2681. phys_enc->hw_pp->merge_3d ?
  2682. phys_enc->hw_pp->merge_3d->idx : 0);
  2683. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2684. hw_dsc = sde_enc->hw_dsc[i];
  2685. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2686. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2687. if (ctl->ops.update_bitmask)
  2688. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2689. }
  2690. }
  2691. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2692. ctl->ops.get_pending_flush(ctl, &cfg);
  2693. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2694. ctl->ops.trigger_flush(ctl);
  2695. ctl->ops.trigger_start(ctl);
  2696. ctl->ops.clear_pending_flush(ctl);
  2697. }
  2698. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2699. {
  2700. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2701. struct sde_ctl_flush_cfg cfg;
  2702. ctl->ops.reset(ctl);
  2703. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2704. ctl->ops.get_pending_flush(ctl, &cfg);
  2705. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2706. ctl->ops.trigger_flush(ctl);
  2707. ctl->ops.trigger_start(ctl);
  2708. }
  2709. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2710. enum sde_intf_type type, u32 controller_id)
  2711. {
  2712. int i = 0;
  2713. for (i = 0; i < catalog->intf_count; i++) {
  2714. if (catalog->intf[i].type == type
  2715. && catalog->intf[i].controller_id == controller_id) {
  2716. return catalog->intf[i].id;
  2717. }
  2718. }
  2719. return INTF_MAX;
  2720. }
  2721. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2722. enum sde_intf_type type, u32 controller_id)
  2723. {
  2724. if (controller_id < catalog->wb_count)
  2725. return catalog->wb[controller_id].id;
  2726. return WB_MAX;
  2727. }
  2728. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2729. struct drm_crtc *crtc)
  2730. {
  2731. struct sde_hw_uidle *uidle;
  2732. struct sde_uidle_cntr cntr;
  2733. struct sde_uidle_status status;
  2734. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2735. pr_err("invalid params %d %d\n",
  2736. !sde_kms, !crtc);
  2737. return;
  2738. }
  2739. /* check if perf counters are enabled and setup */
  2740. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2741. return;
  2742. uidle = sde_kms->hw_uidle;
  2743. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2744. && uidle->ops.uidle_get_status) {
  2745. uidle->ops.uidle_get_status(uidle, &status);
  2746. trace_sde_perf_uidle_status(
  2747. crtc->base.id,
  2748. status.uidle_danger_status_0,
  2749. status.uidle_danger_status_1,
  2750. status.uidle_safe_status_0,
  2751. status.uidle_safe_status_1,
  2752. status.uidle_idle_status_0,
  2753. status.uidle_idle_status_1,
  2754. status.uidle_fal_status_0,
  2755. status.uidle_fal_status_1,
  2756. status.uidle_status,
  2757. status.uidle_en_fal10);
  2758. }
  2759. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2760. && uidle->ops.uidle_get_cntr) {
  2761. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2762. trace_sde_perf_uidle_cntr(
  2763. crtc->base.id,
  2764. cntr.fal1_gate_cntr,
  2765. cntr.fal10_gate_cntr,
  2766. cntr.fal_wait_gate_cntr,
  2767. cntr.fal1_num_transitions_cntr,
  2768. cntr.fal10_num_transitions_cntr,
  2769. cntr.min_gate_cntr,
  2770. cntr.max_gate_cntr);
  2771. }
  2772. }
  2773. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2774. struct sde_encoder_phys *phy_enc)
  2775. {
  2776. struct sde_encoder_virt *sde_enc = NULL;
  2777. unsigned long lock_flags;
  2778. ktime_t ts = 0;
  2779. if (!drm_enc || !phy_enc)
  2780. return;
  2781. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2782. sde_enc = to_sde_encoder_virt(drm_enc);
  2783. /*
  2784. * calculate accurate vsync timestamp when available
  2785. * set current time otherwise
  2786. */
  2787. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2788. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2789. if (!ts)
  2790. ts = ktime_get();
  2791. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2792. phy_enc->last_vsync_timestamp = ts;
  2793. atomic_inc(&phy_enc->vsync_cnt);
  2794. if (sde_enc->crtc_vblank_cb)
  2795. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2796. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2797. if (phy_enc->sde_kms &&
  2798. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2799. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2800. SDE_ATRACE_END("encoder_vblank_callback");
  2801. }
  2802. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2803. struct sde_encoder_phys *phy_enc)
  2804. {
  2805. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2806. if (!phy_enc)
  2807. return;
  2808. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2809. atomic_inc(&phy_enc->underrun_cnt);
  2810. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2811. if (sde_enc->cur_master &&
  2812. sde_enc->cur_master->ops.get_underrun_line_count)
  2813. sde_enc->cur_master->ops.get_underrun_line_count(
  2814. sde_enc->cur_master);
  2815. trace_sde_encoder_underrun(DRMID(drm_enc),
  2816. atomic_read(&phy_enc->underrun_cnt));
  2817. if (phy_enc->sde_kms &&
  2818. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2819. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2820. SDE_DBG_CTRL("stop_ftrace");
  2821. SDE_DBG_CTRL("panic_underrun");
  2822. SDE_ATRACE_END("encoder_underrun_callback");
  2823. }
  2824. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2825. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2826. {
  2827. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2828. unsigned long lock_flags;
  2829. bool enable;
  2830. int i;
  2831. enable = vbl_cb ? true : false;
  2832. if (!drm_enc) {
  2833. SDE_ERROR("invalid encoder\n");
  2834. return;
  2835. }
  2836. SDE_DEBUG_ENC(sde_enc, "\n");
  2837. SDE_EVT32(DRMID(drm_enc), enable);
  2838. if (sde_encoder_in_clone_mode(drm_enc)) {
  2839. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2840. return;
  2841. }
  2842. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2843. sde_enc->crtc_vblank_cb = vbl_cb;
  2844. sde_enc->crtc_vblank_cb_data = vbl_data;
  2845. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2848. if (phys && phys->ops.control_vblank_irq)
  2849. phys->ops.control_vblank_irq(phys, enable);
  2850. }
  2851. sde_enc->vblank_enabled = enable;
  2852. }
  2853. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2854. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2855. struct drm_crtc *crtc)
  2856. {
  2857. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2858. unsigned long lock_flags;
  2859. bool enable;
  2860. enable = frame_event_cb ? true : false;
  2861. if (!drm_enc) {
  2862. SDE_ERROR("invalid encoder\n");
  2863. return;
  2864. }
  2865. SDE_DEBUG_ENC(sde_enc, "\n");
  2866. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2867. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2868. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2869. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2870. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2871. }
  2872. static void sde_encoder_frame_done_callback(
  2873. struct drm_encoder *drm_enc,
  2874. struct sde_encoder_phys *ready_phys, u32 event)
  2875. {
  2876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2877. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2878. unsigned int i;
  2879. bool trigger = true;
  2880. bool is_cmd_mode = false;
  2881. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2882. ktime_t ts = 0;
  2883. if (!sde_kms || !sde_enc->cur_master) {
  2884. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2885. sde_kms, sde_enc->cur_master);
  2886. return;
  2887. }
  2888. sde_enc->crtc_frame_event_cb_data.connector =
  2889. sde_enc->cur_master->connector;
  2890. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2891. is_cmd_mode = true;
  2892. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2893. if (sde_kms->catalog->has_precise_vsync_ts
  2894. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2895. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2896. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2897. /*
  2898. * get current ktime for other events and when precise timestamp is not
  2899. * available for retire-fence
  2900. */
  2901. if (!ts)
  2902. ts = ktime_get();
  2903. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2904. | SDE_ENCODER_FRAME_EVENT_ERROR
  2905. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2906. if (ready_phys->connector)
  2907. topology = sde_connector_get_topology_name(
  2908. ready_phys->connector);
  2909. /* One of the physical encoders has become idle */
  2910. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2911. if (sde_enc->phys_encs[i] == ready_phys) {
  2912. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2913. atomic_read(&sde_enc->frame_done_cnt[i]));
  2914. if (!atomic_add_unless(
  2915. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2916. SDE_EVT32(DRMID(drm_enc), event,
  2917. ready_phys->intf_idx,
  2918. SDE_EVTLOG_ERROR);
  2919. SDE_ERROR_ENC(sde_enc,
  2920. "intf idx:%d, event:%d\n",
  2921. ready_phys->intf_idx, event);
  2922. return;
  2923. }
  2924. }
  2925. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2926. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2927. trigger = false;
  2928. }
  2929. if (trigger) {
  2930. if (sde_enc->crtc_frame_event_cb)
  2931. sde_enc->crtc_frame_event_cb(
  2932. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2933. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2934. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2935. -1, 0);
  2936. }
  2937. } else if (sde_enc->crtc_frame_event_cb) {
  2938. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2939. }
  2940. }
  2941. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2942. {
  2943. struct sde_encoder_virt *sde_enc;
  2944. if (!drm_enc) {
  2945. SDE_ERROR("invalid drm encoder\n");
  2946. return -EINVAL;
  2947. }
  2948. sde_enc = to_sde_encoder_virt(drm_enc);
  2949. sde_encoder_resource_control(&sde_enc->base,
  2950. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2951. return 0;
  2952. }
  2953. /**
  2954. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2955. * drm_enc: Pointer to drm encoder structure
  2956. * phys: Pointer to physical encoder structure
  2957. * extra_flush: Additional bit mask to include in flush trigger
  2958. * config_changed: if true new config is applied, avoid increment of retire
  2959. * count if false
  2960. */
  2961. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2962. struct sde_encoder_phys *phys,
  2963. struct sde_ctl_flush_cfg *extra_flush,
  2964. bool config_changed)
  2965. {
  2966. struct sde_hw_ctl *ctl;
  2967. unsigned long lock_flags;
  2968. struct sde_encoder_virt *sde_enc;
  2969. int pend_ret_fence_cnt;
  2970. struct sde_connector *c_conn;
  2971. if (!drm_enc || !phys) {
  2972. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2973. !drm_enc, !phys);
  2974. return;
  2975. }
  2976. sde_enc = to_sde_encoder_virt(drm_enc);
  2977. c_conn = to_sde_connector(phys->connector);
  2978. if (!phys->hw_pp) {
  2979. SDE_ERROR("invalid pingpong hw\n");
  2980. return;
  2981. }
  2982. ctl = phys->hw_ctl;
  2983. if (!ctl || !phys->ops.trigger_flush) {
  2984. SDE_ERROR("missing ctl/trigger cb\n");
  2985. return;
  2986. }
  2987. if (phys->split_role == ENC_ROLE_SKIP) {
  2988. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2989. "skip flush pp%d ctl%d\n",
  2990. phys->hw_pp->idx - PINGPONG_0,
  2991. ctl->idx - CTL_0);
  2992. return;
  2993. }
  2994. /* update pending counts and trigger kickoff ctl flush atomically */
  2995. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2996. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2997. atomic_inc(&phys->pending_retire_fence_cnt);
  2998. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2999. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3000. ctl->ops.update_bitmask) {
  3001. /* perform peripheral flush on every frame update for dp dsc */
  3002. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3003. phys->comp_ratio && c_conn->ops.update_pps) {
  3004. c_conn->ops.update_pps(phys->connector, NULL,
  3005. c_conn->display);
  3006. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3007. phys->hw_intf->idx, 1);
  3008. }
  3009. if (sde_enc->dynamic_hdr_updated)
  3010. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3011. phys->hw_intf->idx, 1);
  3012. }
  3013. if ((extra_flush && extra_flush->pending_flush_mask)
  3014. && ctl->ops.update_pending_flush)
  3015. ctl->ops.update_pending_flush(ctl, extra_flush);
  3016. phys->ops.trigger_flush(phys);
  3017. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3018. if (ctl->ops.get_pending_flush) {
  3019. struct sde_ctl_flush_cfg pending_flush = {0,};
  3020. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3021. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3022. ctl->idx - CTL_0,
  3023. pending_flush.pending_flush_mask,
  3024. pend_ret_fence_cnt);
  3025. } else {
  3026. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3027. ctl->idx - CTL_0,
  3028. pend_ret_fence_cnt);
  3029. }
  3030. }
  3031. /**
  3032. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3033. * phys: Pointer to physical encoder structure
  3034. */
  3035. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3036. {
  3037. struct sde_hw_ctl *ctl;
  3038. struct sde_encoder_virt *sde_enc;
  3039. if (!phys) {
  3040. SDE_ERROR("invalid argument(s)\n");
  3041. return;
  3042. }
  3043. if (!phys->hw_pp) {
  3044. SDE_ERROR("invalid pingpong hw\n");
  3045. return;
  3046. }
  3047. if (!phys->parent) {
  3048. SDE_ERROR("invalid parent\n");
  3049. return;
  3050. }
  3051. /* avoid ctrl start for encoder in clone mode */
  3052. if (phys->in_clone_mode)
  3053. return;
  3054. ctl = phys->hw_ctl;
  3055. sde_enc = to_sde_encoder_virt(phys->parent);
  3056. if (phys->split_role == ENC_ROLE_SKIP) {
  3057. SDE_DEBUG_ENC(sde_enc,
  3058. "skip start pp%d ctl%d\n",
  3059. phys->hw_pp->idx - PINGPONG_0,
  3060. ctl->idx - CTL_0);
  3061. return;
  3062. }
  3063. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3064. phys->ops.trigger_start(phys);
  3065. }
  3066. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3067. {
  3068. struct sde_hw_ctl *ctl;
  3069. if (!phys_enc) {
  3070. SDE_ERROR("invalid encoder\n");
  3071. return;
  3072. }
  3073. ctl = phys_enc->hw_ctl;
  3074. if (ctl && ctl->ops.trigger_flush)
  3075. ctl->ops.trigger_flush(ctl);
  3076. }
  3077. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3078. {
  3079. struct sde_hw_ctl *ctl;
  3080. if (!phys_enc) {
  3081. SDE_ERROR("invalid encoder\n");
  3082. return;
  3083. }
  3084. ctl = phys_enc->hw_ctl;
  3085. if (ctl && ctl->ops.trigger_start) {
  3086. ctl->ops.trigger_start(ctl);
  3087. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3088. }
  3089. }
  3090. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3091. {
  3092. struct sde_encoder_virt *sde_enc;
  3093. struct sde_connector *sde_con;
  3094. void *sde_con_disp;
  3095. struct sde_hw_ctl *ctl;
  3096. int rc;
  3097. if (!phys_enc) {
  3098. SDE_ERROR("invalid encoder\n");
  3099. return;
  3100. }
  3101. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3102. ctl = phys_enc->hw_ctl;
  3103. if (!ctl || !ctl->ops.reset)
  3104. return;
  3105. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3106. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3107. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3108. phys_enc->connector) {
  3109. sde_con = to_sde_connector(phys_enc->connector);
  3110. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3111. if (sde_con->ops.soft_reset) {
  3112. rc = sde_con->ops.soft_reset(sde_con_disp);
  3113. if (rc) {
  3114. SDE_ERROR_ENC(sde_enc,
  3115. "connector soft reset failure\n");
  3116. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3117. }
  3118. }
  3119. }
  3120. phys_enc->enable_state = SDE_ENC_ENABLED;
  3121. }
  3122. /**
  3123. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3124. * Iterate through the physical encoders and perform consolidated flush
  3125. * and/or control start triggering as needed. This is done in the virtual
  3126. * encoder rather than the individual physical ones in order to handle
  3127. * use cases that require visibility into multiple physical encoders at
  3128. * a time.
  3129. * sde_enc: Pointer to virtual encoder structure
  3130. * config_changed: if true new config is applied. Avoid regdma_flush and
  3131. * incrementing the retire count if false.
  3132. */
  3133. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3134. bool config_changed)
  3135. {
  3136. struct sde_hw_ctl *ctl;
  3137. uint32_t i;
  3138. struct sde_ctl_flush_cfg pending_flush = {0,};
  3139. u32 pending_kickoff_cnt;
  3140. struct msm_drm_private *priv = NULL;
  3141. struct sde_kms *sde_kms = NULL;
  3142. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3143. bool is_regdma_blocking = false, is_vid_mode = false;
  3144. struct sde_crtc *sde_crtc;
  3145. if (!sde_enc) {
  3146. SDE_ERROR("invalid encoder\n");
  3147. return;
  3148. }
  3149. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3150. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3151. is_vid_mode = true;
  3152. is_regdma_blocking = (is_vid_mode ||
  3153. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3154. /* don't perform flush/start operations for slave encoders */
  3155. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3156. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3157. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3158. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3159. continue;
  3160. ctl = phys->hw_ctl;
  3161. if (!ctl)
  3162. continue;
  3163. if (phys->connector)
  3164. topology = sde_connector_get_topology_name(
  3165. phys->connector);
  3166. if (!phys->ops.needs_single_flush ||
  3167. !phys->ops.needs_single_flush(phys)) {
  3168. if (config_changed && ctl->ops.reg_dma_flush)
  3169. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3170. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3171. config_changed);
  3172. } else if (ctl->ops.get_pending_flush) {
  3173. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3174. }
  3175. }
  3176. /* for split flush, combine pending flush masks and send to master */
  3177. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3178. ctl = sde_enc->cur_master->hw_ctl;
  3179. if (config_changed && ctl->ops.reg_dma_flush)
  3180. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3181. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3182. &pending_flush,
  3183. config_changed);
  3184. }
  3185. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3186. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3187. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3188. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3189. continue;
  3190. if (!phys->ops.needs_single_flush ||
  3191. !phys->ops.needs_single_flush(phys)) {
  3192. pending_kickoff_cnt =
  3193. sde_encoder_phys_inc_pending(phys);
  3194. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3195. } else {
  3196. pending_kickoff_cnt =
  3197. sde_encoder_phys_inc_pending(phys);
  3198. SDE_EVT32(pending_kickoff_cnt,
  3199. pending_flush.pending_flush_mask,
  3200. SDE_EVTLOG_FUNC_CASE2);
  3201. }
  3202. }
  3203. if (sde_enc->misr_enable)
  3204. sde_encoder_misr_configure(&sde_enc->base, true,
  3205. sde_enc->misr_frame_count);
  3206. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3207. if (crtc_misr_info.misr_enable && sde_crtc &&
  3208. sde_crtc->misr_reconfigure) {
  3209. sde_crtc_misr_setup(sde_enc->crtc, true,
  3210. crtc_misr_info.misr_frame_count);
  3211. sde_crtc->misr_reconfigure = false;
  3212. }
  3213. _sde_encoder_trigger_start(sde_enc->cur_master);
  3214. if (sde_enc->elevated_ahb_vote) {
  3215. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3216. priv = sde_enc->base.dev->dev_private;
  3217. if (sde_kms != NULL) {
  3218. sde_power_scale_reg_bus(&priv->phandle,
  3219. VOTE_INDEX_LOW,
  3220. false);
  3221. }
  3222. sde_enc->elevated_ahb_vote = false;
  3223. }
  3224. }
  3225. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3226. struct drm_encoder *drm_enc,
  3227. unsigned long *affected_displays,
  3228. int num_active_phys)
  3229. {
  3230. struct sde_encoder_virt *sde_enc;
  3231. struct sde_encoder_phys *master;
  3232. enum sde_rm_topology_name topology;
  3233. bool is_right_only;
  3234. if (!drm_enc || !affected_displays)
  3235. return;
  3236. sde_enc = to_sde_encoder_virt(drm_enc);
  3237. master = sde_enc->cur_master;
  3238. if (!master || !master->connector)
  3239. return;
  3240. topology = sde_connector_get_topology_name(master->connector);
  3241. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3242. return;
  3243. /*
  3244. * For pingpong split, the slave pingpong won't generate IRQs. For
  3245. * right-only updates, we can't swap pingpongs, or simply swap the
  3246. * master/slave assignment, we actually have to swap the interfaces
  3247. * so that the master physical encoder will use a pingpong/interface
  3248. * that generates irqs on which to wait.
  3249. */
  3250. is_right_only = !test_bit(0, affected_displays) &&
  3251. test_bit(1, affected_displays);
  3252. if (is_right_only && !sde_enc->intfs_swapped) {
  3253. /* right-only update swap interfaces */
  3254. swap(sde_enc->phys_encs[0]->intf_idx,
  3255. sde_enc->phys_encs[1]->intf_idx);
  3256. sde_enc->intfs_swapped = true;
  3257. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3258. /* left-only or full update, swap back */
  3259. swap(sde_enc->phys_encs[0]->intf_idx,
  3260. sde_enc->phys_encs[1]->intf_idx);
  3261. sde_enc->intfs_swapped = false;
  3262. }
  3263. SDE_DEBUG_ENC(sde_enc,
  3264. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3265. is_right_only, sde_enc->intfs_swapped,
  3266. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3267. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3268. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3269. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3270. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3271. *affected_displays);
  3272. /* ppsplit always uses master since ppslave invalid for irqs*/
  3273. if (num_active_phys == 1)
  3274. *affected_displays = BIT(0);
  3275. }
  3276. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3277. struct sde_encoder_kickoff_params *params)
  3278. {
  3279. struct sde_encoder_virt *sde_enc;
  3280. struct sde_encoder_phys *phys;
  3281. int i, num_active_phys;
  3282. bool master_assigned = false;
  3283. if (!drm_enc || !params)
  3284. return;
  3285. sde_enc = to_sde_encoder_virt(drm_enc);
  3286. if (sde_enc->num_phys_encs <= 1)
  3287. return;
  3288. /* count bits set */
  3289. num_active_phys = hweight_long(params->affected_displays);
  3290. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3291. params->affected_displays, num_active_phys);
  3292. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3293. num_active_phys);
  3294. /* for left/right only update, ppsplit master switches interface */
  3295. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3296. &params->affected_displays, num_active_phys);
  3297. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3298. enum sde_enc_split_role prv_role, new_role;
  3299. bool active = false;
  3300. phys = sde_enc->phys_encs[i];
  3301. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3302. continue;
  3303. active = test_bit(i, &params->affected_displays);
  3304. prv_role = phys->split_role;
  3305. if (active && num_active_phys == 1)
  3306. new_role = ENC_ROLE_SOLO;
  3307. else if (active && !master_assigned)
  3308. new_role = ENC_ROLE_MASTER;
  3309. else if (active)
  3310. new_role = ENC_ROLE_SLAVE;
  3311. else
  3312. new_role = ENC_ROLE_SKIP;
  3313. phys->ops.update_split_role(phys, new_role);
  3314. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3315. sde_enc->cur_master = phys;
  3316. master_assigned = true;
  3317. }
  3318. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3319. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3320. phys->split_role, active);
  3321. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3322. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3323. phys->split_role, active, num_active_phys);
  3324. }
  3325. }
  3326. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3327. {
  3328. struct sde_encoder_virt *sde_enc;
  3329. struct msm_display_info *disp_info;
  3330. if (!drm_enc) {
  3331. SDE_ERROR("invalid encoder\n");
  3332. return false;
  3333. }
  3334. sde_enc = to_sde_encoder_virt(drm_enc);
  3335. disp_info = &sde_enc->disp_info;
  3336. return (disp_info->curr_panel_mode == mode);
  3337. }
  3338. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3339. {
  3340. struct sde_encoder_virt *sde_enc;
  3341. struct sde_encoder_phys *phys;
  3342. unsigned int i;
  3343. struct sde_hw_ctl *ctl;
  3344. if (!drm_enc) {
  3345. SDE_ERROR("invalid encoder\n");
  3346. return;
  3347. }
  3348. sde_enc = to_sde_encoder_virt(drm_enc);
  3349. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3350. phys = sde_enc->phys_encs[i];
  3351. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3352. sde_encoder_check_curr_mode(drm_enc,
  3353. MSM_DISPLAY_CMD_MODE)) {
  3354. ctl = phys->hw_ctl;
  3355. if (ctl->ops.trigger_pending)
  3356. /* update only for command mode primary ctl */
  3357. ctl->ops.trigger_pending(ctl);
  3358. }
  3359. }
  3360. sde_enc->idle_pc_restore = false;
  3361. }
  3362. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3363. {
  3364. struct sde_encoder_virt *sde_enc = container_of(work,
  3365. struct sde_encoder_virt, esd_trigger_work);
  3366. if (!sde_enc) {
  3367. SDE_ERROR("invalid sde encoder\n");
  3368. return;
  3369. }
  3370. sde_encoder_resource_control(&sde_enc->base,
  3371. SDE_ENC_RC_EVENT_KICKOFF);
  3372. }
  3373. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3374. {
  3375. struct sde_encoder_virt *sde_enc = container_of(work,
  3376. struct sde_encoder_virt, input_event_work);
  3377. if (!sde_enc) {
  3378. SDE_ERROR("invalid sde encoder\n");
  3379. return;
  3380. }
  3381. sde_encoder_resource_control(&sde_enc->base,
  3382. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3383. }
  3384. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3385. {
  3386. struct sde_encoder_virt *sde_enc = container_of(work,
  3387. struct sde_encoder_virt, early_wakeup_work);
  3388. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3389. sde_vm_lock(sde_kms);
  3390. if (!sde_vm_owns_hw(sde_kms)) {
  3391. sde_vm_unlock(sde_kms);
  3392. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3393. DRMID(&sde_enc->base));
  3394. return;
  3395. }
  3396. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3397. sde_encoder_resource_control(&sde_enc->base,
  3398. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3399. SDE_ATRACE_END("encoder_early_wakeup");
  3400. sde_vm_unlock(sde_kms);
  3401. }
  3402. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3403. {
  3404. struct sde_encoder_virt *sde_enc = NULL;
  3405. struct msm_drm_thread *disp_thread = NULL;
  3406. struct msm_drm_private *priv = NULL;
  3407. priv = drm_enc->dev->dev_private;
  3408. sde_enc = to_sde_encoder_virt(drm_enc);
  3409. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3410. SDE_DEBUG_ENC(sde_enc,
  3411. "should only early wake up command mode display\n");
  3412. return;
  3413. }
  3414. if (!sde_enc->crtc || (sde_enc->crtc->index
  3415. >= ARRAY_SIZE(priv->event_thread))) {
  3416. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3417. sde_enc->crtc == NULL,
  3418. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3419. return;
  3420. }
  3421. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3422. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3423. kthread_queue_work(&disp_thread->worker,
  3424. &sde_enc->early_wakeup_work);
  3425. SDE_ATRACE_END("queue_early_wakeup_work");
  3426. }
  3427. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3428. {
  3429. static const uint64_t timeout_us = 50000;
  3430. static const uint64_t sleep_us = 20;
  3431. struct sde_encoder_virt *sde_enc;
  3432. ktime_t cur_ktime, exp_ktime;
  3433. uint32_t line_count, tmp, i;
  3434. if (!drm_enc) {
  3435. SDE_ERROR("invalid encoder\n");
  3436. return -EINVAL;
  3437. }
  3438. sde_enc = to_sde_encoder_virt(drm_enc);
  3439. if (!sde_enc->cur_master ||
  3440. !sde_enc->cur_master->ops.get_line_count) {
  3441. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3442. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3443. return -EINVAL;
  3444. }
  3445. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3446. line_count = sde_enc->cur_master->ops.get_line_count(
  3447. sde_enc->cur_master);
  3448. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3449. tmp = line_count;
  3450. line_count = sde_enc->cur_master->ops.get_line_count(
  3451. sde_enc->cur_master);
  3452. if (line_count < tmp) {
  3453. SDE_EVT32(DRMID(drm_enc), line_count);
  3454. return 0;
  3455. }
  3456. cur_ktime = ktime_get();
  3457. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3458. break;
  3459. usleep_range(sleep_us / 2, sleep_us);
  3460. }
  3461. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3462. return -ETIMEDOUT;
  3463. }
  3464. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3465. {
  3466. struct drm_encoder *drm_enc;
  3467. struct sde_rm_hw_iter rm_iter;
  3468. bool lm_valid = false;
  3469. bool intf_valid = false;
  3470. if (!phys_enc || !phys_enc->parent) {
  3471. SDE_ERROR("invalid encoder\n");
  3472. return -EINVAL;
  3473. }
  3474. drm_enc = phys_enc->parent;
  3475. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3476. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3477. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3478. phys_enc->has_intf_te)) {
  3479. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3480. SDE_HW_BLK_INTF);
  3481. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3482. struct sde_hw_intf *hw_intf =
  3483. (struct sde_hw_intf *)rm_iter.hw;
  3484. if (!hw_intf)
  3485. continue;
  3486. if (phys_enc->hw_ctl->ops.update_bitmask)
  3487. phys_enc->hw_ctl->ops.update_bitmask(
  3488. phys_enc->hw_ctl,
  3489. SDE_HW_FLUSH_INTF,
  3490. hw_intf->idx, 1);
  3491. intf_valid = true;
  3492. }
  3493. if (!intf_valid) {
  3494. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3495. "intf not found to flush\n");
  3496. return -EFAULT;
  3497. }
  3498. } else {
  3499. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3500. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3501. struct sde_hw_mixer *hw_lm =
  3502. (struct sde_hw_mixer *)rm_iter.hw;
  3503. if (!hw_lm)
  3504. continue;
  3505. /* update LM flush for HW without INTF TE */
  3506. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3507. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3508. phys_enc->hw_ctl,
  3509. hw_lm->idx, 1);
  3510. lm_valid = true;
  3511. }
  3512. if (!lm_valid) {
  3513. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3514. "lm not found to flush\n");
  3515. return -EFAULT;
  3516. }
  3517. }
  3518. return 0;
  3519. }
  3520. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3521. struct sde_encoder_virt *sde_enc)
  3522. {
  3523. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3524. struct sde_hw_mdp *mdptop = NULL;
  3525. sde_enc->dynamic_hdr_updated = false;
  3526. if (sde_enc->cur_master) {
  3527. mdptop = sde_enc->cur_master->hw_mdptop;
  3528. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3529. sde_enc->cur_master->connector);
  3530. }
  3531. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3532. return;
  3533. if (mdptop->ops.set_hdr_plus_metadata) {
  3534. sde_enc->dynamic_hdr_updated = true;
  3535. mdptop->ops.set_hdr_plus_metadata(
  3536. mdptop, dhdr_meta->dynamic_hdr_payload,
  3537. dhdr_meta->dynamic_hdr_payload_size,
  3538. sde_enc->cur_master->intf_idx == INTF_0 ?
  3539. 0 : 1);
  3540. }
  3541. }
  3542. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3543. {
  3544. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3545. struct sde_encoder_phys *phys;
  3546. int i;
  3547. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3548. phys = sde_enc->phys_encs[i];
  3549. if (phys && phys->ops.hw_reset)
  3550. phys->ops.hw_reset(phys);
  3551. }
  3552. }
  3553. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3554. struct sde_encoder_kickoff_params *params)
  3555. {
  3556. struct sde_encoder_virt *sde_enc;
  3557. struct sde_encoder_phys *phys;
  3558. struct sde_kms *sde_kms = NULL;
  3559. struct sde_crtc *sde_crtc;
  3560. bool needs_hw_reset = false, is_cmd_mode;
  3561. int i, rc, ret = 0;
  3562. struct msm_display_info *disp_info;
  3563. if (!drm_enc || !params || !drm_enc->dev ||
  3564. !drm_enc->dev->dev_private) {
  3565. SDE_ERROR("invalid args\n");
  3566. return -EINVAL;
  3567. }
  3568. sde_enc = to_sde_encoder_virt(drm_enc);
  3569. sde_kms = sde_encoder_get_kms(drm_enc);
  3570. if (!sde_kms)
  3571. return -EINVAL;
  3572. disp_info = &sde_enc->disp_info;
  3573. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3574. SDE_DEBUG_ENC(sde_enc, "\n");
  3575. SDE_EVT32(DRMID(drm_enc));
  3576. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3577. MSM_DISPLAY_CMD_MODE);
  3578. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3579. && is_cmd_mode)
  3580. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3581. sde_enc->cur_master->connector->state,
  3582. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3583. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3584. /* prepare for next kickoff, may include waiting on previous kickoff */
  3585. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3587. phys = sde_enc->phys_encs[i];
  3588. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3589. params->recovery_events_enabled =
  3590. sde_enc->recovery_events_enabled;
  3591. if (phys) {
  3592. if (phys->ops.prepare_for_kickoff) {
  3593. rc = phys->ops.prepare_for_kickoff(
  3594. phys, params);
  3595. if (rc)
  3596. ret = rc;
  3597. }
  3598. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3599. needs_hw_reset = true;
  3600. _sde_encoder_setup_dither(phys);
  3601. if (sde_enc->cur_master &&
  3602. sde_connector_is_qsync_updated(
  3603. sde_enc->cur_master->connector))
  3604. _helper_flush_qsync(phys);
  3605. }
  3606. }
  3607. if (is_cmd_mode && sde_enc->cur_master &&
  3608. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3609. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3610. _sde_encoder_update_rsc_client(drm_enc, true);
  3611. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3612. if (rc) {
  3613. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3614. ret = rc;
  3615. goto end;
  3616. }
  3617. /* if any phys needs reset, reset all phys, in-order */
  3618. if (needs_hw_reset)
  3619. sde_encoder_needs_hw_reset(drm_enc);
  3620. _sde_encoder_update_master(drm_enc, params);
  3621. _sde_encoder_update_roi(drm_enc);
  3622. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3623. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3624. if (rc) {
  3625. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3626. sde_enc->cur_master->connector->base.id,
  3627. rc);
  3628. ret = rc;
  3629. }
  3630. }
  3631. if (sde_enc->cur_master &&
  3632. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3633. !sde_enc->cur_master->cont_splash_enabled)) {
  3634. rc = sde_encoder_dce_setup(sde_enc, params);
  3635. if (rc) {
  3636. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3637. ret = rc;
  3638. }
  3639. }
  3640. sde_encoder_dce_flush(sde_enc);
  3641. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3642. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3643. sde_enc->cur_master, sde_kms->qdss_enabled);
  3644. end:
  3645. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3646. return ret;
  3647. }
  3648. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3649. {
  3650. struct sde_encoder_virt *sde_enc;
  3651. struct sde_encoder_phys *phys;
  3652. unsigned int i;
  3653. if (!drm_enc) {
  3654. SDE_ERROR("invalid encoder\n");
  3655. return;
  3656. }
  3657. SDE_ATRACE_BEGIN("encoder_kickoff");
  3658. sde_enc = to_sde_encoder_virt(drm_enc);
  3659. SDE_DEBUG_ENC(sde_enc, "\n");
  3660. if (sde_enc->delay_kickoff) {
  3661. u32 loop_count = 20;
  3662. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3663. for (i = 0; i < loop_count; i++) {
  3664. usleep_range(sleep, sleep * 2);
  3665. if (!sde_enc->delay_kickoff)
  3666. break;
  3667. }
  3668. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3669. }
  3670. /* All phys encs are ready to go, trigger the kickoff */
  3671. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3672. /* allow phys encs to handle any post-kickoff business */
  3673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3674. phys = sde_enc->phys_encs[i];
  3675. if (phys && phys->ops.handle_post_kickoff)
  3676. phys->ops.handle_post_kickoff(phys);
  3677. }
  3678. if (sde_enc->autorefresh_solver_disable &&
  3679. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3680. _sde_encoder_update_rsc_client(drm_enc, true);
  3681. SDE_ATRACE_END("encoder_kickoff");
  3682. }
  3683. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3684. struct sde_hw_pp_vsync_info *info)
  3685. {
  3686. struct sde_encoder_virt *sde_enc;
  3687. struct sde_encoder_phys *phys;
  3688. int i, ret;
  3689. if (!drm_enc || !info)
  3690. return;
  3691. sde_enc = to_sde_encoder_virt(drm_enc);
  3692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3693. phys = sde_enc->phys_encs[i];
  3694. if (phys && phys->hw_intf && phys->hw_pp
  3695. && phys->hw_intf->ops.get_vsync_info) {
  3696. ret = phys->hw_intf->ops.get_vsync_info(
  3697. phys->hw_intf, &info[i]);
  3698. if (!ret) {
  3699. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3700. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3701. }
  3702. }
  3703. }
  3704. }
  3705. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3706. u32 *transfer_time_us)
  3707. {
  3708. struct sde_encoder_virt *sde_enc;
  3709. struct msm_mode_info *info;
  3710. if (!drm_enc || !transfer_time_us) {
  3711. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3712. !transfer_time_us);
  3713. return;
  3714. }
  3715. sde_enc = to_sde_encoder_virt(drm_enc);
  3716. info = &sde_enc->mode_info;
  3717. *transfer_time_us = info->mdp_transfer_time_us;
  3718. }
  3719. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3720. {
  3721. struct drm_encoder *src_enc = drm_enc;
  3722. struct sde_encoder_virt *sde_enc;
  3723. u32 fps;
  3724. if (!drm_enc) {
  3725. SDE_ERROR("invalid encoder\n");
  3726. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3727. }
  3728. if (sde_encoder_in_clone_mode(drm_enc))
  3729. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3730. if (!src_enc)
  3731. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3732. sde_enc = to_sde_encoder_virt(src_enc);
  3733. fps = sde_enc->mode_info.frame_rate;
  3734. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3735. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3736. else
  3737. return (SEC_TO_MILLI_SEC / fps) * 2;
  3738. }
  3739. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3740. {
  3741. struct sde_encoder_virt *sde_enc;
  3742. struct sde_encoder_phys *master;
  3743. bool is_vid_mode;
  3744. if (!drm_enc)
  3745. return -EINVAL;
  3746. sde_enc = to_sde_encoder_virt(drm_enc);
  3747. master = sde_enc->cur_master;
  3748. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3749. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3750. return -ENODATA;
  3751. if (!master->hw_intf->ops.get_avr_status)
  3752. return -EOPNOTSUPP;
  3753. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3754. }
  3755. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3756. struct drm_framebuffer *fb)
  3757. {
  3758. struct drm_encoder *drm_enc;
  3759. struct sde_hw_mixer_cfg mixer;
  3760. struct sde_rm_hw_iter lm_iter;
  3761. bool lm_valid = false;
  3762. if (!phys_enc || !phys_enc->parent) {
  3763. SDE_ERROR("invalid encoder\n");
  3764. return -EINVAL;
  3765. }
  3766. drm_enc = phys_enc->parent;
  3767. memset(&mixer, 0, sizeof(mixer));
  3768. /* reset associated CTL/LMs */
  3769. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3770. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3771. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3772. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3773. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3774. if (!hw_lm)
  3775. continue;
  3776. /* need to flush LM to remove it */
  3777. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3778. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3779. phys_enc->hw_ctl,
  3780. hw_lm->idx, 1);
  3781. if (fb) {
  3782. /* assume a single LM if targeting a frame buffer */
  3783. if (lm_valid)
  3784. continue;
  3785. mixer.out_height = fb->height;
  3786. mixer.out_width = fb->width;
  3787. if (hw_lm->ops.setup_mixer_out)
  3788. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3789. }
  3790. lm_valid = true;
  3791. /* only enable border color on LM */
  3792. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3793. phys_enc->hw_ctl->ops.setup_blendstage(
  3794. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3795. }
  3796. if (!lm_valid) {
  3797. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3798. return -EFAULT;
  3799. }
  3800. return 0;
  3801. }
  3802. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3803. {
  3804. struct sde_encoder_virt *sde_enc;
  3805. struct sde_encoder_phys *phys;
  3806. int i, rc = 0, ret = 0;
  3807. struct sde_hw_ctl *ctl;
  3808. if (!drm_enc) {
  3809. SDE_ERROR("invalid encoder\n");
  3810. return -EINVAL;
  3811. }
  3812. sde_enc = to_sde_encoder_virt(drm_enc);
  3813. /* update the qsync parameters for the current frame */
  3814. if (sde_enc->cur_master)
  3815. sde_connector_set_qsync_params(
  3816. sde_enc->cur_master->connector);
  3817. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3818. phys = sde_enc->phys_encs[i];
  3819. if (phys && phys->ops.prepare_commit)
  3820. phys->ops.prepare_commit(phys);
  3821. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3822. ret = -ETIMEDOUT;
  3823. if (phys && phys->hw_ctl) {
  3824. ctl = phys->hw_ctl;
  3825. /*
  3826. * avoid clearing the pending flush during the first
  3827. * frame update after idle power collpase as the
  3828. * restore path would have updated the pending flush
  3829. */
  3830. if (!sde_enc->idle_pc_restore &&
  3831. ctl->ops.clear_pending_flush)
  3832. ctl->ops.clear_pending_flush(ctl);
  3833. }
  3834. }
  3835. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3836. rc = sde_connector_prepare_commit(
  3837. sde_enc->cur_master->connector);
  3838. if (rc)
  3839. SDE_ERROR_ENC(sde_enc,
  3840. "prepare commit failed conn %d rc %d\n",
  3841. sde_enc->cur_master->connector->base.id,
  3842. rc);
  3843. }
  3844. return ret;
  3845. }
  3846. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3847. bool enable, u32 frame_count)
  3848. {
  3849. if (!phys_enc)
  3850. return;
  3851. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3852. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3853. enable, frame_count);
  3854. }
  3855. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3856. bool nonblock, u32 *misr_value)
  3857. {
  3858. if (!phys_enc)
  3859. return -EINVAL;
  3860. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3861. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3862. nonblock, misr_value) : -ENOTSUPP;
  3863. }
  3864. #ifdef CONFIG_DEBUG_FS
  3865. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3866. {
  3867. struct sde_encoder_virt *sde_enc;
  3868. int i;
  3869. if (!s || !s->private)
  3870. return -EINVAL;
  3871. sde_enc = s->private;
  3872. mutex_lock(&sde_enc->enc_lock);
  3873. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3874. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3875. if (!phys)
  3876. continue;
  3877. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3878. phys->intf_idx - INTF_0,
  3879. atomic_read(&phys->vsync_cnt),
  3880. atomic_read(&phys->underrun_cnt));
  3881. switch (phys->intf_mode) {
  3882. case INTF_MODE_VIDEO:
  3883. seq_puts(s, "mode: video\n");
  3884. break;
  3885. case INTF_MODE_CMD:
  3886. seq_puts(s, "mode: command\n");
  3887. break;
  3888. case INTF_MODE_WB_BLOCK:
  3889. seq_puts(s, "mode: wb block\n");
  3890. break;
  3891. case INTF_MODE_WB_LINE:
  3892. seq_puts(s, "mode: wb line\n");
  3893. break;
  3894. default:
  3895. seq_puts(s, "mode: ???\n");
  3896. break;
  3897. }
  3898. }
  3899. mutex_unlock(&sde_enc->enc_lock);
  3900. return 0;
  3901. }
  3902. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3903. struct file *file)
  3904. {
  3905. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3906. }
  3907. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3908. const char __user *user_buf, size_t count, loff_t *ppos)
  3909. {
  3910. struct sde_encoder_virt *sde_enc;
  3911. char buf[MISR_BUFF_SIZE + 1];
  3912. size_t buff_copy;
  3913. u32 frame_count, enable;
  3914. struct sde_kms *sde_kms = NULL;
  3915. struct drm_encoder *drm_enc;
  3916. if (!file || !file->private_data)
  3917. return -EINVAL;
  3918. sde_enc = file->private_data;
  3919. if (!sde_enc)
  3920. return -EINVAL;
  3921. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3922. if (!sde_kms)
  3923. return -EINVAL;
  3924. drm_enc = &sde_enc->base;
  3925. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3926. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3927. return -ENOTSUPP;
  3928. }
  3929. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3930. if (copy_from_user(buf, user_buf, buff_copy))
  3931. return -EINVAL;
  3932. buf[buff_copy] = 0; /* end of string */
  3933. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3934. return -EINVAL;
  3935. sde_enc->misr_enable = enable;
  3936. sde_enc->misr_reconfigure = true;
  3937. sde_enc->misr_frame_count = frame_count;
  3938. return count;
  3939. }
  3940. static ssize_t _sde_encoder_misr_read(struct file *file,
  3941. char __user *user_buff, size_t count, loff_t *ppos)
  3942. {
  3943. struct sde_encoder_virt *sde_enc;
  3944. struct sde_kms *sde_kms = NULL;
  3945. struct drm_encoder *drm_enc;
  3946. int i = 0, len = 0;
  3947. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3948. int rc;
  3949. if (*ppos)
  3950. return 0;
  3951. if (!file || !file->private_data)
  3952. return -EINVAL;
  3953. sde_enc = file->private_data;
  3954. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3955. if (!sde_kms)
  3956. return -EINVAL;
  3957. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3958. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3959. return -ENOTSUPP;
  3960. }
  3961. drm_enc = &sde_enc->base;
  3962. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3963. if (rc < 0)
  3964. return rc;
  3965. sde_vm_lock(sde_kms);
  3966. if (!sde_vm_owns_hw(sde_kms)) {
  3967. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3968. rc = -EOPNOTSUPP;
  3969. goto end;
  3970. }
  3971. if (!sde_enc->misr_enable) {
  3972. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3973. "disabled\n");
  3974. goto buff_check;
  3975. }
  3976. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3977. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3978. u32 misr_value = 0;
  3979. if (!phys || !phys->ops.collect_misr) {
  3980. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3981. "invalid\n");
  3982. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3983. continue;
  3984. }
  3985. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3986. if (rc) {
  3987. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3988. "invalid\n");
  3989. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3990. rc);
  3991. continue;
  3992. } else {
  3993. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3994. "Intf idx:%d\n",
  3995. phys->intf_idx - INTF_0);
  3996. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3997. "0x%x\n", misr_value);
  3998. }
  3999. }
  4000. buff_check:
  4001. if (count <= len) {
  4002. len = 0;
  4003. goto end;
  4004. }
  4005. if (copy_to_user(user_buff, buf, len)) {
  4006. len = -EFAULT;
  4007. goto end;
  4008. }
  4009. *ppos += len; /* increase offset */
  4010. end:
  4011. sde_vm_unlock(sde_kms);
  4012. pm_runtime_put_sync(drm_enc->dev->dev);
  4013. return len;
  4014. }
  4015. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4016. {
  4017. struct sde_encoder_virt *sde_enc;
  4018. struct sde_kms *sde_kms;
  4019. int i;
  4020. static const struct file_operations debugfs_status_fops = {
  4021. .open = _sde_encoder_debugfs_status_open,
  4022. .read = seq_read,
  4023. .llseek = seq_lseek,
  4024. .release = single_release,
  4025. };
  4026. static const struct file_operations debugfs_misr_fops = {
  4027. .open = simple_open,
  4028. .read = _sde_encoder_misr_read,
  4029. .write = _sde_encoder_misr_setup,
  4030. };
  4031. char name[SDE_NAME_SIZE];
  4032. if (!drm_enc) {
  4033. SDE_ERROR("invalid encoder\n");
  4034. return -EINVAL;
  4035. }
  4036. sde_enc = to_sde_encoder_virt(drm_enc);
  4037. sde_kms = sde_encoder_get_kms(drm_enc);
  4038. if (!sde_kms) {
  4039. SDE_ERROR("invalid sde_kms\n");
  4040. return -EINVAL;
  4041. }
  4042. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4043. /* create overall sub-directory for the encoder */
  4044. sde_enc->debugfs_root = debugfs_create_dir(name,
  4045. drm_enc->dev->primary->debugfs_root);
  4046. if (!sde_enc->debugfs_root)
  4047. return -ENOMEM;
  4048. /* don't error check these */
  4049. debugfs_create_file("status", 0400,
  4050. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4051. debugfs_create_file("misr_data", 0600,
  4052. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4053. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4054. &sde_enc->idle_pc_enabled);
  4055. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4056. &sde_enc->frame_trigger_mode);
  4057. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4058. if (sde_enc->phys_encs[i] &&
  4059. sde_enc->phys_encs[i]->ops.late_register)
  4060. sde_enc->phys_encs[i]->ops.late_register(
  4061. sde_enc->phys_encs[i],
  4062. sde_enc->debugfs_root);
  4063. return 0;
  4064. }
  4065. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4066. {
  4067. struct sde_encoder_virt *sde_enc;
  4068. if (!drm_enc)
  4069. return;
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. debugfs_remove_recursive(sde_enc->debugfs_root);
  4072. }
  4073. #else
  4074. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4075. {
  4076. return 0;
  4077. }
  4078. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4079. {
  4080. }
  4081. #endif
  4082. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4083. {
  4084. return _sde_encoder_init_debugfs(encoder);
  4085. }
  4086. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4087. {
  4088. _sde_encoder_destroy_debugfs(encoder);
  4089. }
  4090. static int sde_encoder_virt_add_phys_encs(
  4091. struct msm_display_info *disp_info,
  4092. struct sde_encoder_virt *sde_enc,
  4093. struct sde_enc_phys_init_params *params)
  4094. {
  4095. struct sde_encoder_phys *enc = NULL;
  4096. u32 display_caps = disp_info->capabilities;
  4097. SDE_DEBUG_ENC(sde_enc, "\n");
  4098. /*
  4099. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4100. * in this function, check up-front.
  4101. */
  4102. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4103. ARRAY_SIZE(sde_enc->phys_encs)) {
  4104. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4105. sde_enc->num_phys_encs);
  4106. return -EINVAL;
  4107. }
  4108. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4109. enc = sde_encoder_phys_vid_init(params);
  4110. if (IS_ERR_OR_NULL(enc)) {
  4111. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4112. PTR_ERR(enc));
  4113. return !enc ? -EINVAL : PTR_ERR(enc);
  4114. }
  4115. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4116. }
  4117. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4118. enc = sde_encoder_phys_cmd_init(params);
  4119. if (IS_ERR_OR_NULL(enc)) {
  4120. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4121. PTR_ERR(enc));
  4122. return !enc ? -EINVAL : PTR_ERR(enc);
  4123. }
  4124. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4125. }
  4126. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4127. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4128. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4129. else
  4130. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4131. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4132. ++sde_enc->num_phys_encs;
  4133. return 0;
  4134. }
  4135. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4136. struct sde_enc_phys_init_params *params)
  4137. {
  4138. struct sde_encoder_phys *enc = NULL;
  4139. if (!sde_enc) {
  4140. SDE_ERROR("invalid encoder\n");
  4141. return -EINVAL;
  4142. }
  4143. SDE_DEBUG_ENC(sde_enc, "\n");
  4144. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4145. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4146. sde_enc->num_phys_encs);
  4147. return -EINVAL;
  4148. }
  4149. enc = sde_encoder_phys_wb_init(params);
  4150. if (IS_ERR_OR_NULL(enc)) {
  4151. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4152. PTR_ERR(enc));
  4153. return !enc ? -EINVAL : PTR_ERR(enc);
  4154. }
  4155. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4156. ++sde_enc->num_phys_encs;
  4157. return 0;
  4158. }
  4159. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4160. struct sde_kms *sde_kms,
  4161. struct msm_display_info *disp_info,
  4162. int *drm_enc_mode)
  4163. {
  4164. int ret = 0;
  4165. int i = 0;
  4166. enum sde_intf_type intf_type;
  4167. struct sde_encoder_virt_ops parent_ops = {
  4168. sde_encoder_vblank_callback,
  4169. sde_encoder_underrun_callback,
  4170. sde_encoder_frame_done_callback,
  4171. _sde_encoder_get_qsync_fps_callback,
  4172. };
  4173. struct sde_enc_phys_init_params phys_params;
  4174. if (!sde_enc || !sde_kms) {
  4175. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4176. !sde_enc, !sde_kms);
  4177. return -EINVAL;
  4178. }
  4179. memset(&phys_params, 0, sizeof(phys_params));
  4180. phys_params.sde_kms = sde_kms;
  4181. phys_params.parent = &sde_enc->base;
  4182. phys_params.parent_ops = parent_ops;
  4183. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4184. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4185. SDE_DEBUG("\n");
  4186. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4187. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4188. intf_type = INTF_DSI;
  4189. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4190. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4191. intf_type = INTF_HDMI;
  4192. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4193. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4194. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4195. else
  4196. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4197. intf_type = INTF_DP;
  4198. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4199. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4200. intf_type = INTF_WB;
  4201. } else {
  4202. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4203. return -EINVAL;
  4204. }
  4205. WARN_ON(disp_info->num_of_h_tiles < 1);
  4206. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4207. sde_enc->te_source = disp_info->te_source;
  4208. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4209. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4210. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4211. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4212. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4213. mutex_lock(&sde_enc->enc_lock);
  4214. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4215. /*
  4216. * Left-most tile is at index 0, content is controller id
  4217. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4218. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4219. */
  4220. u32 controller_id = disp_info->h_tile_instance[i];
  4221. if (disp_info->num_of_h_tiles > 1) {
  4222. if (i == 0)
  4223. phys_params.split_role = ENC_ROLE_MASTER;
  4224. else
  4225. phys_params.split_role = ENC_ROLE_SLAVE;
  4226. } else {
  4227. phys_params.split_role = ENC_ROLE_SOLO;
  4228. }
  4229. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4230. i, controller_id, phys_params.split_role);
  4231. if (intf_type == INTF_WB) {
  4232. phys_params.intf_idx = INTF_MAX;
  4233. phys_params.wb_idx = sde_encoder_get_wb(
  4234. sde_kms->catalog,
  4235. intf_type, controller_id);
  4236. if (phys_params.wb_idx == WB_MAX) {
  4237. SDE_ERROR_ENC(sde_enc,
  4238. "could not get wb: type %d, id %d\n",
  4239. intf_type, controller_id);
  4240. ret = -EINVAL;
  4241. }
  4242. } else {
  4243. phys_params.wb_idx = WB_MAX;
  4244. phys_params.intf_idx = sde_encoder_get_intf(
  4245. sde_kms->catalog, intf_type,
  4246. controller_id);
  4247. if (phys_params.intf_idx == INTF_MAX) {
  4248. SDE_ERROR_ENC(sde_enc,
  4249. "could not get wb: type %d, id %d\n",
  4250. intf_type, controller_id);
  4251. ret = -EINVAL;
  4252. }
  4253. }
  4254. if (!ret) {
  4255. if (intf_type == INTF_WB)
  4256. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4257. &phys_params);
  4258. else
  4259. ret = sde_encoder_virt_add_phys_encs(
  4260. disp_info,
  4261. sde_enc,
  4262. &phys_params);
  4263. if (ret)
  4264. SDE_ERROR_ENC(sde_enc,
  4265. "failed to add phys encs\n");
  4266. }
  4267. }
  4268. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4269. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4270. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4271. if (vid_phys) {
  4272. atomic_set(&vid_phys->vsync_cnt, 0);
  4273. atomic_set(&vid_phys->underrun_cnt, 0);
  4274. }
  4275. if (cmd_phys) {
  4276. atomic_set(&cmd_phys->vsync_cnt, 0);
  4277. atomic_set(&cmd_phys->underrun_cnt, 0);
  4278. }
  4279. }
  4280. mutex_unlock(&sde_enc->enc_lock);
  4281. return ret;
  4282. }
  4283. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4284. .mode_set = sde_encoder_virt_mode_set,
  4285. .disable = sde_encoder_virt_disable,
  4286. .enable = sde_encoder_virt_enable,
  4287. .atomic_check = sde_encoder_virt_atomic_check,
  4288. };
  4289. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4290. .destroy = sde_encoder_destroy,
  4291. .late_register = sde_encoder_late_register,
  4292. .early_unregister = sde_encoder_early_unregister,
  4293. };
  4294. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4295. {
  4296. struct msm_drm_private *priv = dev->dev_private;
  4297. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4298. struct drm_encoder *drm_enc = NULL;
  4299. struct sde_encoder_virt *sde_enc = NULL;
  4300. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4301. char name[SDE_NAME_SIZE];
  4302. int ret = 0, i, intf_index = INTF_MAX;
  4303. struct sde_encoder_phys *phys = NULL;
  4304. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4305. if (!sde_enc) {
  4306. ret = -ENOMEM;
  4307. goto fail;
  4308. }
  4309. mutex_init(&sde_enc->enc_lock);
  4310. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4311. &drm_enc_mode);
  4312. if (ret)
  4313. goto fail;
  4314. sde_enc->cur_master = NULL;
  4315. spin_lock_init(&sde_enc->enc_spinlock);
  4316. mutex_init(&sde_enc->vblank_ctl_lock);
  4317. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4318. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4319. drm_enc = &sde_enc->base;
  4320. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4321. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4322. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4323. phys = sde_enc->phys_encs[i];
  4324. if (!phys)
  4325. continue;
  4326. if (phys->ops.is_master && phys->ops.is_master(phys))
  4327. intf_index = phys->intf_idx - INTF_0;
  4328. }
  4329. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4330. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4331. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4332. SDE_RSC_PRIMARY_DISP_CLIENT :
  4333. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4334. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4335. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4336. PTR_ERR(sde_enc->rsc_client));
  4337. sde_enc->rsc_client = NULL;
  4338. }
  4339. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4340. sde_enc->input_event_enabled) {
  4341. ret = _sde_encoder_input_handler(sde_enc);
  4342. if (ret)
  4343. SDE_ERROR(
  4344. "input handler registration failed, rc = %d\n", ret);
  4345. }
  4346. mutex_init(&sde_enc->rc_lock);
  4347. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4348. sde_encoder_off_work);
  4349. sde_enc->vblank_enabled = false;
  4350. sde_enc->qdss_status = false;
  4351. kthread_init_work(&sde_enc->input_event_work,
  4352. sde_encoder_input_event_work_handler);
  4353. kthread_init_work(&sde_enc->early_wakeup_work,
  4354. sde_encoder_early_wakeup_work_handler);
  4355. kthread_init_work(&sde_enc->esd_trigger_work,
  4356. sde_encoder_esd_trigger_work_handler);
  4357. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4358. SDE_DEBUG_ENC(sde_enc, "created\n");
  4359. return drm_enc;
  4360. fail:
  4361. SDE_ERROR("failed to create encoder\n");
  4362. if (drm_enc)
  4363. sde_encoder_destroy(drm_enc);
  4364. return ERR_PTR(ret);
  4365. }
  4366. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4367. enum msm_event_wait event)
  4368. {
  4369. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4370. struct sde_encoder_virt *sde_enc = NULL;
  4371. int i, ret = 0;
  4372. char atrace_buf[32];
  4373. if (!drm_enc) {
  4374. SDE_ERROR("invalid encoder\n");
  4375. return -EINVAL;
  4376. }
  4377. sde_enc = to_sde_encoder_virt(drm_enc);
  4378. SDE_DEBUG_ENC(sde_enc, "\n");
  4379. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4380. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4381. switch (event) {
  4382. case MSM_ENC_COMMIT_DONE:
  4383. fn_wait = phys->ops.wait_for_commit_done;
  4384. break;
  4385. case MSM_ENC_TX_COMPLETE:
  4386. fn_wait = phys->ops.wait_for_tx_complete;
  4387. break;
  4388. case MSM_ENC_VBLANK:
  4389. fn_wait = phys->ops.wait_for_vblank;
  4390. break;
  4391. case MSM_ENC_ACTIVE_REGION:
  4392. fn_wait = phys->ops.wait_for_active;
  4393. break;
  4394. default:
  4395. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4396. event);
  4397. return -EINVAL;
  4398. }
  4399. if (phys && fn_wait) {
  4400. snprintf(atrace_buf, sizeof(atrace_buf),
  4401. "wait_completion_event_%d", event);
  4402. SDE_ATRACE_BEGIN(atrace_buf);
  4403. ret = fn_wait(phys);
  4404. SDE_ATRACE_END(atrace_buf);
  4405. if (ret)
  4406. return ret;
  4407. }
  4408. }
  4409. return ret;
  4410. }
  4411. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4412. u64 *l_bound, u64 *u_bound)
  4413. {
  4414. struct sde_encoder_virt *sde_enc;
  4415. u64 jitter_ns, frametime_ns;
  4416. struct msm_mode_info *info;
  4417. if (!drm_enc) {
  4418. SDE_ERROR("invalid encoder\n");
  4419. return;
  4420. }
  4421. sde_enc = to_sde_encoder_virt(drm_enc);
  4422. info = &sde_enc->mode_info;
  4423. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4424. jitter_ns = info->jitter_numer * frametime_ns;
  4425. do_div(jitter_ns, info->jitter_denom * 100);
  4426. *l_bound = frametime_ns - jitter_ns;
  4427. *u_bound = frametime_ns + jitter_ns;
  4428. }
  4429. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4430. {
  4431. struct sde_encoder_virt *sde_enc;
  4432. if (!drm_enc) {
  4433. SDE_ERROR("invalid encoder\n");
  4434. return 0;
  4435. }
  4436. sde_enc = to_sde_encoder_virt(drm_enc);
  4437. return sde_enc->mode_info.frame_rate;
  4438. }
  4439. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4440. {
  4441. struct sde_encoder_virt *sde_enc = NULL;
  4442. int i;
  4443. if (!encoder) {
  4444. SDE_ERROR("invalid encoder\n");
  4445. return INTF_MODE_NONE;
  4446. }
  4447. sde_enc = to_sde_encoder_virt(encoder);
  4448. if (sde_enc->cur_master)
  4449. return sde_enc->cur_master->intf_mode;
  4450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4451. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4452. if (phys)
  4453. return phys->intf_mode;
  4454. }
  4455. return INTF_MODE_NONE;
  4456. }
  4457. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4458. {
  4459. struct sde_encoder_virt *sde_enc = NULL;
  4460. struct sde_encoder_phys *phys;
  4461. if (!encoder) {
  4462. SDE_ERROR("invalid encoder\n");
  4463. return 0;
  4464. }
  4465. sde_enc = to_sde_encoder_virt(encoder);
  4466. phys = sde_enc->cur_master;
  4467. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4468. }
  4469. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4470. ktime_t *tvblank)
  4471. {
  4472. struct sde_encoder_virt *sde_enc = NULL;
  4473. struct sde_encoder_phys *phys;
  4474. if (!encoder) {
  4475. SDE_ERROR("invalid encoder\n");
  4476. return false;
  4477. }
  4478. sde_enc = to_sde_encoder_virt(encoder);
  4479. phys = sde_enc->cur_master;
  4480. if (!phys)
  4481. return false;
  4482. *tvblank = phys->last_vsync_timestamp;
  4483. return *tvblank ? true : false;
  4484. }
  4485. static void _sde_encoder_cache_hw_res_cont_splash(
  4486. struct drm_encoder *encoder,
  4487. struct sde_kms *sde_kms)
  4488. {
  4489. int i, idx;
  4490. struct sde_encoder_virt *sde_enc;
  4491. struct sde_encoder_phys *phys_enc;
  4492. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4493. sde_enc = to_sde_encoder_virt(encoder);
  4494. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4495. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4496. sde_enc->hw_pp[i] = NULL;
  4497. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4498. break;
  4499. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4500. }
  4501. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4502. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4503. sde_enc->hw_dsc[i] = NULL;
  4504. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4505. break;
  4506. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4507. }
  4508. /*
  4509. * If we have multiple phys encoders with one controller, make
  4510. * sure to populate the controller pointer in both phys encoders.
  4511. */
  4512. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4513. phys_enc = sde_enc->phys_encs[idx];
  4514. phys_enc->hw_ctl = NULL;
  4515. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4516. SDE_HW_BLK_CTL);
  4517. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4518. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4519. phys_enc->hw_ctl =
  4520. (struct sde_hw_ctl *) ctl_iter.hw;
  4521. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4522. phys_enc->intf_idx, phys_enc->hw_ctl);
  4523. }
  4524. }
  4525. }
  4526. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4527. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4528. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4529. phys->hw_intf = NULL;
  4530. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4531. break;
  4532. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4533. }
  4534. }
  4535. /**
  4536. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4537. * device bootup when cont_splash is enabled
  4538. * @drm_enc: Pointer to drm encoder structure
  4539. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4540. * @enable: boolean indicates enable or displae state of splash
  4541. * @Return: true if successful in updating the encoder structure
  4542. */
  4543. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4544. struct sde_splash_display *splash_display, bool enable)
  4545. {
  4546. struct sde_encoder_virt *sde_enc;
  4547. struct msm_drm_private *priv;
  4548. struct sde_kms *sde_kms;
  4549. struct drm_connector *conn = NULL;
  4550. struct sde_connector *sde_conn = NULL;
  4551. struct sde_connector_state *sde_conn_state = NULL;
  4552. struct drm_display_mode *drm_mode = NULL;
  4553. struct sde_encoder_phys *phys_enc;
  4554. struct drm_bridge *bridge;
  4555. int ret = 0, i;
  4556. struct msm_sub_mode sub_mode;
  4557. if (!encoder) {
  4558. SDE_ERROR("invalid drm enc\n");
  4559. return -EINVAL;
  4560. }
  4561. sde_enc = to_sde_encoder_virt(encoder);
  4562. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4563. if (!sde_kms) {
  4564. SDE_ERROR("invalid sde_kms\n");
  4565. return -EINVAL;
  4566. }
  4567. priv = encoder->dev->dev_private;
  4568. if (!priv->num_connectors) {
  4569. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4570. return -EINVAL;
  4571. }
  4572. SDE_DEBUG_ENC(sde_enc,
  4573. "num of connectors: %d\n", priv->num_connectors);
  4574. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4575. if (!enable) {
  4576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4577. phys_enc = sde_enc->phys_encs[i];
  4578. if (phys_enc)
  4579. phys_enc->cont_splash_enabled = false;
  4580. }
  4581. return ret;
  4582. }
  4583. if (!splash_display) {
  4584. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4585. return -EINVAL;
  4586. }
  4587. for (i = 0; i < priv->num_connectors; i++) {
  4588. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4589. priv->connectors[i]->base.id);
  4590. sde_conn = to_sde_connector(priv->connectors[i]);
  4591. if (!sde_conn->encoder) {
  4592. SDE_DEBUG_ENC(sde_enc,
  4593. "encoder not attached to connector\n");
  4594. continue;
  4595. }
  4596. if (sde_conn->encoder->base.id
  4597. == encoder->base.id) {
  4598. conn = (priv->connectors[i]);
  4599. break;
  4600. }
  4601. }
  4602. if (!conn || !conn->state) {
  4603. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4604. return -EINVAL;
  4605. }
  4606. sde_conn_state = to_sde_connector_state(conn->state);
  4607. if (!sde_conn->ops.get_mode_info) {
  4608. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4609. return -EINVAL;
  4610. }
  4611. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4612. MSM_DISPLAY_DSC_MODE_DISABLED;
  4613. drm_mode = &encoder->crtc->state->adjusted_mode;
  4614. ret = sde_connector_get_mode_info(&sde_conn->base,
  4615. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4616. if (ret) {
  4617. SDE_ERROR_ENC(sde_enc,
  4618. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4619. return ret;
  4620. }
  4621. if (sde_conn->encoder) {
  4622. conn->state->best_encoder = sde_conn->encoder;
  4623. SDE_DEBUG_ENC(sde_enc,
  4624. "configured cstate->best_encoder to ID = %d\n",
  4625. conn->state->best_encoder->base.id);
  4626. } else {
  4627. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4628. conn->base.id);
  4629. }
  4630. sde_enc->crtc = encoder->crtc;
  4631. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4632. conn->state, false);
  4633. if (ret) {
  4634. SDE_ERROR_ENC(sde_enc,
  4635. "failed to reserve hw resources, %d\n", ret);
  4636. return ret;
  4637. }
  4638. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4639. sde_connector_get_topology_name(conn));
  4640. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4641. drm_mode->hdisplay, drm_mode->vdisplay);
  4642. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4643. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4644. if (bridge) {
  4645. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4646. /*
  4647. * For cont-splash use case, we update the mode
  4648. * configurations manually. This will skip the
  4649. * usually mode set call when actual frame is
  4650. * pushed from framework. The bridge needs to
  4651. * be updated with the current drm mode by
  4652. * calling the bridge mode set ops.
  4653. */
  4654. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4655. } else {
  4656. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4657. }
  4658. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4659. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4660. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4661. if (!phys) {
  4662. SDE_ERROR_ENC(sde_enc,
  4663. "phys encoders not initialized\n");
  4664. return -EINVAL;
  4665. }
  4666. /* update connector for master and slave phys encoders */
  4667. phys->connector = conn;
  4668. phys->cont_splash_enabled = true;
  4669. phys->hw_pp = sde_enc->hw_pp[i];
  4670. if (phys->ops.cont_splash_mode_set)
  4671. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4672. if (phys->ops.is_master && phys->ops.is_master(phys))
  4673. sde_enc->cur_master = phys;
  4674. }
  4675. return ret;
  4676. }
  4677. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4678. bool skip_pre_kickoff)
  4679. {
  4680. struct msm_drm_thread *event_thread = NULL;
  4681. struct msm_drm_private *priv = NULL;
  4682. struct sde_encoder_virt *sde_enc = NULL;
  4683. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4684. SDE_ERROR("invalid parameters\n");
  4685. return -EINVAL;
  4686. }
  4687. priv = enc->dev->dev_private;
  4688. sde_enc = to_sde_encoder_virt(enc);
  4689. if (!sde_enc->crtc || (sde_enc->crtc->index
  4690. >= ARRAY_SIZE(priv->event_thread))) {
  4691. SDE_DEBUG_ENC(sde_enc,
  4692. "invalid cached CRTC: %d or crtc index: %d\n",
  4693. sde_enc->crtc == NULL,
  4694. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4695. return -EINVAL;
  4696. }
  4697. SDE_EVT32_VERBOSE(DRMID(enc));
  4698. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4699. if (!skip_pre_kickoff) {
  4700. sde_enc->delay_kickoff = true;
  4701. kthread_queue_work(&event_thread->worker,
  4702. &sde_enc->esd_trigger_work);
  4703. kthread_flush_work(&sde_enc->esd_trigger_work);
  4704. }
  4705. /*
  4706. * panel may stop generating te signal (vsync) during esd failure. rsc
  4707. * hardware may hang without vsync. Avoid rsc hang by generating the
  4708. * vsync from watchdog timer instead of panel.
  4709. */
  4710. sde_encoder_helper_switch_vsync(enc, true);
  4711. if (!skip_pre_kickoff) {
  4712. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4713. sde_enc->delay_kickoff = false;
  4714. }
  4715. return 0;
  4716. }
  4717. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4718. {
  4719. struct sde_encoder_virt *sde_enc;
  4720. if (!encoder) {
  4721. SDE_ERROR("invalid drm enc\n");
  4722. return false;
  4723. }
  4724. sde_enc = to_sde_encoder_virt(encoder);
  4725. return sde_enc->recovery_events_enabled;
  4726. }
  4727. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4728. {
  4729. struct sde_encoder_virt *sde_enc;
  4730. if (!encoder) {
  4731. SDE_ERROR("invalid drm enc\n");
  4732. return;
  4733. }
  4734. sde_enc = to_sde_encoder_virt(encoder);
  4735. sde_enc->recovery_events_enabled = true;
  4736. }
  4737. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4738. {
  4739. struct sde_kms *sde_kms;
  4740. struct drm_connector *conn;
  4741. struct sde_connector_state *conn_state;
  4742. if (!drm_enc)
  4743. return false;
  4744. sde_kms = sde_encoder_get_kms(drm_enc);
  4745. if (!sde_kms)
  4746. return false;
  4747. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4748. if (!conn || !conn->state)
  4749. return false;
  4750. conn_state = to_sde_connector_state(conn->state);
  4751. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4752. }
  4753. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4754. {
  4755. struct sde_encoder_virt *sde_enc;
  4756. struct sde_encoder_phys *phys_enc;
  4757. u32 i;
  4758. sde_enc = to_sde_encoder_virt(drm_enc);
  4759. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4760. {
  4761. phys_enc = sde_enc->phys_encs[i];
  4762. if(phys_enc && phys_enc->ops.add_to_minidump)
  4763. phys_enc->ops.add_to_minidump(phys_enc);
  4764. phys_enc = sde_enc->phys_cmd_encs[i];
  4765. if(phys_enc && phys_enc->ops.add_to_minidump)
  4766. phys_enc->ops.add_to_minidump(phys_enc);
  4767. phys_enc = sde_enc->phys_vid_encs[i];
  4768. if(phys_enc && phys_enc->ops.add_to_minidump)
  4769. phys_enc->ops.add_to_minidump(phys_enc);
  4770. }
  4771. }