sde_crtc.c 204 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #include "msm_drv.h"
  43. #include "sde_vm.h"
  44. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  45. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  46. struct sde_crtc_custom_events {
  47. u32 event;
  48. int (*func)(struct drm_crtc *crtc, bool en,
  49. struct sde_irq_callback *irq);
  50. };
  51. struct vblank_work {
  52. struct kthread_work work;
  53. int crtc_id;
  54. bool enable;
  55. struct msm_drm_private *priv;
  56. };
  57. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *ad_irq);
  59. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  60. bool en, struct sde_irq_callback *idle_irq);
  61. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  62. bool en, struct sde_irq_callback *idle_irq);
  63. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  64. struct sde_irq_callback *noirq);
  65. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  66. struct sde_crtc_state *cstate,
  67. void __user *usr_ptr);
  68. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *irq);
  70. static struct sde_crtc_custom_events custom_events[] = {
  71. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  72. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  73. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  74. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  75. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  76. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  77. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  78. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  79. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  80. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  81. };
  82. /* default input fence timeout, in ms */
  83. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  84. /*
  85. * The default input fence timeout is 2 seconds while max allowed
  86. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  87. * tolerance limit.
  88. */
  89. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  90. /* layer mixer index on sde_crtc */
  91. #define LEFT_MIXER 0
  92. #define RIGHT_MIXER 1
  93. #define MISR_BUFF_SIZE 256
  94. /*
  95. * Time period for fps calculation in micro seconds.
  96. * Default value is set to 1 sec.
  97. */
  98. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  99. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  100. #define MAX_FRAME_COUNT 1000
  101. #define MILI_TO_MICRO 1000
  102. #define SKIP_STAGING_PIPE_ZPOS 255
  103. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  104. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  105. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  106. struct drm_crtc_state *state);
  107. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  108. {
  109. struct msm_drm_private *priv;
  110. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  111. SDE_ERROR("invalid crtc\n");
  112. return NULL;
  113. }
  114. priv = crtc->dev->dev_private;
  115. if (!priv || !priv->kms) {
  116. SDE_ERROR("invalid kms\n");
  117. return NULL;
  118. }
  119. return to_sde_kms(priv->kms);
  120. }
  121. /**
  122. * sde_crtc_calc_fps() - Calculates fps value.
  123. * @sde_crtc : CRTC structure
  124. *
  125. * This function is called at frame done. It counts the number
  126. * of frames done for every 1 sec. Stores the value in measured_fps.
  127. * measured_fps value is 10 times the calculated fps value.
  128. * For example, measured_fps= 594 for calculated fps of 59.4
  129. */
  130. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  131. {
  132. ktime_t current_time_us;
  133. u64 fps, diff_us;
  134. current_time_us = ktime_get();
  135. diff_us = (u64)ktime_us_delta(current_time_us,
  136. sde_crtc->fps_info.last_sampled_time_us);
  137. sde_crtc->fps_info.frame_count++;
  138. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  139. /* Multiplying with 10 to get fps in floating point */
  140. fps = ((u64)sde_crtc->fps_info.frame_count)
  141. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  142. do_div(fps, diff_us);
  143. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  144. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  145. sde_crtc->base.base.id, (unsigned int)fps/10,
  146. (unsigned int)fps%10);
  147. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  148. sde_crtc->fps_info.frame_count = 0;
  149. }
  150. if (!sde_crtc->fps_info.time_buf)
  151. return;
  152. /**
  153. * Array indexing is based on sliding window algorithm.
  154. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  155. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  156. * counter loops around and comes back to the first index to store
  157. * the next ktime.
  158. */
  159. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  160. ktime_get();
  161. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  162. }
  163. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  164. {
  165. if (!sde_crtc)
  166. return;
  167. }
  168. #ifdef CONFIG_DEBUG_FS
  169. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  170. {
  171. struct sde_crtc *sde_crtc;
  172. u64 fps_int, fps_float;
  173. ktime_t current_time_us;
  174. u64 fps, diff_us;
  175. if (!s || !s->private) {
  176. SDE_ERROR("invalid input param(s)\n");
  177. return -EAGAIN;
  178. }
  179. sde_crtc = s->private;
  180. current_time_us = ktime_get();
  181. diff_us = (u64)ktime_us_delta(current_time_us,
  182. sde_crtc->fps_info.last_sampled_time_us);
  183. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  184. /* Multiplying with 10 to get fps in floating point */
  185. fps = ((u64)sde_crtc->fps_info.frame_count)
  186. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  187. do_div(fps, diff_us);
  188. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  189. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  190. sde_crtc->fps_info.frame_count = 0;
  191. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  192. sde_crtc->base.base.id, (unsigned int)fps/10,
  193. (unsigned int)fps%10);
  194. }
  195. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  196. fps_float = do_div(fps_int, 10);
  197. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  198. return 0;
  199. }
  200. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  201. {
  202. return single_open(file, _sde_debugfs_fps_status_show,
  203. inode->i_private);
  204. }
  205. #endif
  206. static ssize_t fps_periodicity_ms_store(struct device *device,
  207. struct device_attribute *attr, const char *buf, size_t count)
  208. {
  209. struct drm_crtc *crtc;
  210. struct sde_crtc *sde_crtc;
  211. int res;
  212. /* Base of the input */
  213. int cnt = 10;
  214. if (!device || !buf) {
  215. SDE_ERROR("invalid input param(s)\n");
  216. return -EAGAIN;
  217. }
  218. crtc = dev_get_drvdata(device);
  219. if (!crtc)
  220. return -EINVAL;
  221. sde_crtc = to_sde_crtc(crtc);
  222. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  223. if (res < 0)
  224. return res;
  225. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  226. sde_crtc->fps_info.fps_periodic_duration =
  227. DEFAULT_FPS_PERIOD_1_SEC;
  228. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  229. MAX_FPS_PERIOD_5_SECONDS)
  230. sde_crtc->fps_info.fps_periodic_duration =
  231. MAX_FPS_PERIOD_5_SECONDS;
  232. else
  233. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  234. return count;
  235. }
  236. static ssize_t fps_periodicity_ms_show(struct device *device,
  237. struct device_attribute *attr, char *buf)
  238. {
  239. struct drm_crtc *crtc;
  240. struct sde_crtc *sde_crtc;
  241. if (!device || !buf) {
  242. SDE_ERROR("invalid input param(s)\n");
  243. return -EAGAIN;
  244. }
  245. crtc = dev_get_drvdata(device);
  246. if (!crtc)
  247. return -EINVAL;
  248. sde_crtc = to_sde_crtc(crtc);
  249. return scnprintf(buf, PAGE_SIZE, "%d\n",
  250. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  251. }
  252. static ssize_t measured_fps_show(struct device *device,
  253. struct device_attribute *attr, char *buf)
  254. {
  255. struct drm_crtc *crtc;
  256. struct sde_crtc *sde_crtc;
  257. uint64_t fps_int, fps_decimal;
  258. u64 fps = 0, frame_count = 0;
  259. ktime_t current_time;
  260. int i = 0, current_time_index;
  261. u64 diff_us;
  262. if (!device || !buf) {
  263. SDE_ERROR("invalid input param(s)\n");
  264. return -EAGAIN;
  265. }
  266. crtc = dev_get_drvdata(device);
  267. if (!crtc) {
  268. scnprintf(buf, PAGE_SIZE, "fps information not available");
  269. return -EINVAL;
  270. }
  271. sde_crtc = to_sde_crtc(crtc);
  272. if (!sde_crtc->fps_info.time_buf) {
  273. scnprintf(buf, PAGE_SIZE,
  274. "timebuf null - fps information not available");
  275. return -EINVAL;
  276. }
  277. /**
  278. * Whenever the time_index counter comes to zero upon decrementing,
  279. * it is set to the last index since it is the next index that we
  280. * should check for calculating the buftime.
  281. */
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. current_time = ktime_get();
  285. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  286. u64 ptime = (u64)ktime_to_us(current_time);
  287. u64 buftime = (u64)ktime_to_us(
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. diff_us = (u64)ktime_us_delta(current_time,
  290. sde_crtc->fps_info.time_buf[current_time_index]);
  291. if (ptime > buftime && diff_us >= (u64)
  292. sde_crtc->fps_info.fps_periodic_duration) {
  293. /* Multiplying with 10 to get fps in floating point */
  294. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  295. do_div(fps, diff_us);
  296. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  297. SDE_DEBUG("measured fps: %d\n",
  298. sde_crtc->fps_info.measured_fps);
  299. break;
  300. }
  301. current_time_index = (current_time_index == 0) ?
  302. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  303. SDE_DEBUG("current time index: %d\n", current_time_index);
  304. frame_count++;
  305. }
  306. if (i == MAX_FRAME_COUNT) {
  307. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  308. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  309. diff_us = (u64)ktime_us_delta(current_time,
  310. sde_crtc->fps_info.time_buf[current_time_index]);
  311. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  312. /* Multiplying with 10 to get fps in floating point */
  313. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  314. do_div(fps, diff_us);
  315. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  316. }
  317. }
  318. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  319. fps_decimal = do_div(fps_int, 10);
  320. return scnprintf(buf, PAGE_SIZE,
  321. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  322. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  323. }
  324. static ssize_t vsync_event_show(struct device *device,
  325. struct device_attribute *attr, char *buf)
  326. {
  327. struct drm_crtc *crtc;
  328. struct sde_crtc *sde_crtc;
  329. struct drm_encoder *encoder;
  330. int avr_status = -EPIPE;
  331. if (!device || !buf) {
  332. SDE_ERROR("invalid input param(s)\n");
  333. return -EAGAIN;
  334. }
  335. crtc = dev_get_drvdata(device);
  336. sde_crtc = to_sde_crtc(crtc);
  337. mutex_lock(&sde_crtc->crtc_lock);
  338. if (sde_crtc->enabled) {
  339. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  340. if (sde_encoder_in_clone_mode(encoder))
  341. continue;
  342. avr_status = sde_encoder_get_avr_status(encoder);
  343. break;
  344. }
  345. }
  346. mutex_unlock(&sde_crtc->crtc_lock);
  347. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  348. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  349. }
  350. static ssize_t retire_frame_event_show(struct device *device,
  351. struct device_attribute *attr, char *buf)
  352. {
  353. struct drm_crtc *crtc;
  354. struct sde_crtc *sde_crtc;
  355. if (!device || !buf) {
  356. SDE_ERROR("invalid input param(s)\n");
  357. return -EAGAIN;
  358. }
  359. crtc = dev_get_drvdata(device);
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  362. ktime_to_ns(sde_crtc->retire_frame_event_time));
  363. }
  364. static DEVICE_ATTR_RO(vsync_event);
  365. static DEVICE_ATTR_RO(measured_fps);
  366. static DEVICE_ATTR_RW(fps_periodicity_ms);
  367. static DEVICE_ATTR_RO(retire_frame_event);
  368. static struct attribute *sde_crtc_dev_attrs[] = {
  369. &dev_attr_vsync_event.attr,
  370. &dev_attr_measured_fps.attr,
  371. &dev_attr_fps_periodicity_ms.attr,
  372. &dev_attr_retire_frame_event.attr,
  373. NULL
  374. };
  375. static const struct attribute_group sde_crtc_attr_group = {
  376. .attrs = sde_crtc_dev_attrs,
  377. };
  378. static const struct attribute_group *sde_crtc_attr_groups[] = {
  379. &sde_crtc_attr_group,
  380. NULL,
  381. };
  382. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  383. {
  384. struct drm_event event;
  385. if (!crtc) {
  386. SDE_ERROR("invalid crtc\n");
  387. return;
  388. }
  389. event.type = type;
  390. event.length = len;
  391. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  392. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  393. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  394. }
  395. static void sde_crtc_destroy(struct drm_crtc *crtc)
  396. {
  397. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  398. SDE_DEBUG("\n");
  399. if (!crtc)
  400. return;
  401. if (sde_crtc->vsync_event_sf)
  402. sysfs_put(sde_crtc->vsync_event_sf);
  403. if (sde_crtc->retire_frame_event_sf)
  404. sysfs_put(sde_crtc->retire_frame_event_sf);
  405. if (sde_crtc->sysfs_dev)
  406. device_unregister(sde_crtc->sysfs_dev);
  407. if (sde_crtc->blob_info)
  408. drm_property_blob_put(sde_crtc->blob_info);
  409. msm_property_destroy(&sde_crtc->property_info);
  410. sde_cp_crtc_destroy_properties(crtc);
  411. sde_fence_deinit(sde_crtc->output_fence);
  412. _sde_crtc_deinit_events(sde_crtc);
  413. drm_crtc_cleanup(crtc);
  414. mutex_destroy(&sde_crtc->crtc_lock);
  415. kfree(sde_crtc);
  416. }
  417. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  418. {
  419. struct drm_connector *connector;
  420. struct drm_encoder *encoder;
  421. struct sde_connector_state *conn_state;
  422. bool encoder_valid = false;
  423. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  424. c_state->encoder_mask) {
  425. if (!sde_encoder_in_clone_mode(encoder)) {
  426. encoder_valid = true;
  427. break;
  428. }
  429. }
  430. if (!encoder_valid)
  431. return NULL;
  432. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  433. if (!connector)
  434. return NULL;
  435. conn_state = to_sde_connector_state(connector->state);
  436. if (!conn_state)
  437. return NULL;
  438. return &conn_state->msm_mode;
  439. }
  440. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  441. const struct drm_display_mode *mode,
  442. struct drm_display_mode *adjusted_mode)
  443. {
  444. struct msm_display_mode *msm_mode;
  445. struct drm_crtc_state *c_state;
  446. struct drm_connector *connector;
  447. struct drm_encoder *encoder;
  448. struct drm_connector_state *new_conn_state;
  449. struct sde_connector_state *c_conn_state = NULL;
  450. bool encoder_valid = false;
  451. int i;
  452. SDE_DEBUG("\n");
  453. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  454. adjusted_mode);
  455. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  456. c_state->encoder_mask) {
  457. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  458. encoder_valid = true;
  459. break;
  460. }
  461. }
  462. if (!encoder_valid) {
  463. SDE_ERROR("encoder not found\n");
  464. return true;
  465. }
  466. for_each_new_connector_in_state(c_state->state, connector,
  467. new_conn_state, i) {
  468. if (new_conn_state->best_encoder == encoder) {
  469. c_conn_state = to_sde_connector_state(new_conn_state);
  470. break;
  471. }
  472. }
  473. if (!c_conn_state) {
  474. SDE_ERROR("could not get connector state\n");
  475. return true;
  476. }
  477. msm_mode = &c_conn_state->msm_mode;
  478. if ((msm_is_mode_seamless(msm_mode) ||
  479. (msm_is_mode_seamless_vrr(msm_mode) ||
  480. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  481. (!crtc->enabled)) {
  482. SDE_ERROR("crtc state prevents seamless transition\n");
  483. return false;
  484. }
  485. return true;
  486. }
  487. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  488. struct sde_plane_state *pstate, struct sde_format *format)
  489. {
  490. uint32_t blend_op, fg_alpha, bg_alpha;
  491. uint32_t blend_type;
  492. struct sde_hw_mixer *lm = mixer->hw_lm;
  493. /* default to opaque blending */
  494. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  495. bg_alpha = 0xFF - fg_alpha;
  496. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  497. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  498. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  499. switch (blend_type) {
  500. case SDE_DRM_BLEND_OP_OPAQUE:
  501. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  502. SDE_BLEND_BG_ALPHA_BG_CONST;
  503. break;
  504. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  505. if (format->alpha_enable) {
  506. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  507. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  508. if (fg_alpha != 0xff) {
  509. bg_alpha = fg_alpha;
  510. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  511. SDE_BLEND_BG_INV_MOD_ALPHA;
  512. } else {
  513. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  514. }
  515. }
  516. break;
  517. case SDE_DRM_BLEND_OP_COVERAGE:
  518. if (format->alpha_enable) {
  519. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  520. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  521. if (fg_alpha != 0xff) {
  522. bg_alpha = fg_alpha;
  523. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  524. SDE_BLEND_BG_MOD_ALPHA |
  525. SDE_BLEND_BG_INV_MOD_ALPHA;
  526. } else {
  527. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  528. }
  529. }
  530. break;
  531. default:
  532. /* do nothing */
  533. break;
  534. }
  535. if (lm->ops.setup_blend_config)
  536. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  537. SDE_DEBUG(
  538. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  539. (char *) &format->base.pixel_format,
  540. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  541. }
  542. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  543. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  544. struct sde_hw_dim_layer *dim_layer)
  545. {
  546. struct sde_crtc_state *cstate;
  547. struct sde_hw_mixer *lm;
  548. struct sde_hw_dim_layer split_dim_layer;
  549. int i;
  550. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  551. SDE_DEBUG("empty dim_layer\n");
  552. return;
  553. }
  554. cstate = to_sde_crtc_state(crtc->state);
  555. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  556. dim_layer->flags, dim_layer->stage);
  557. split_dim_layer.stage = dim_layer->stage;
  558. split_dim_layer.color_fill = dim_layer->color_fill;
  559. /*
  560. * traverse through the layer mixers attached to crtc and find the
  561. * intersecting dim layer rect in each LM and program accordingly.
  562. */
  563. for (i = 0; i < sde_crtc->num_mixers; i++) {
  564. split_dim_layer.flags = dim_layer->flags;
  565. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  566. &split_dim_layer.rect);
  567. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  568. /*
  569. * no extra programming required for non-intersecting
  570. * layer mixers with INCLUSIVE dim layer
  571. */
  572. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  573. continue;
  574. /*
  575. * program the other non-intersecting layer mixers with
  576. * INCLUSIVE dim layer of full size for uniformity
  577. * with EXCLUSIVE dim layer config.
  578. */
  579. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  580. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  581. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  582. sizeof(split_dim_layer.rect));
  583. } else {
  584. split_dim_layer.rect.x =
  585. split_dim_layer.rect.x -
  586. cstate->lm_roi[i].x;
  587. split_dim_layer.rect.y =
  588. split_dim_layer.rect.y -
  589. cstate->lm_roi[i].y;
  590. }
  591. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  592. cstate->lm_roi[i].x,
  593. cstate->lm_roi[i].y,
  594. cstate->lm_roi[i].w,
  595. cstate->lm_roi[i].h,
  596. dim_layer->rect.x,
  597. dim_layer->rect.y,
  598. dim_layer->rect.w,
  599. dim_layer->rect.h,
  600. split_dim_layer.rect.x,
  601. split_dim_layer.rect.y,
  602. split_dim_layer.rect.w,
  603. split_dim_layer.rect.h);
  604. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  605. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  606. split_dim_layer.rect.w, split_dim_layer.rect.h);
  607. lm = mixer[i].hw_lm;
  608. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  609. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  610. }
  611. }
  612. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  613. const struct sde_rect **crtc_roi)
  614. {
  615. struct sde_crtc_state *crtc_state;
  616. if (!state || !crtc_roi)
  617. return;
  618. crtc_state = to_sde_crtc_state(state);
  619. *crtc_roi = &crtc_state->crtc_roi;
  620. }
  621. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  622. {
  623. struct sde_crtc_state *cstate;
  624. struct sde_crtc *sde_crtc;
  625. if (!state || !state->crtc)
  626. return false;
  627. sde_crtc = to_sde_crtc(state->crtc);
  628. cstate = to_sde_crtc_state(state);
  629. return msm_property_is_dirty(&sde_crtc->property_info,
  630. &cstate->property_state, CRTC_PROP_ROI_V1);
  631. }
  632. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  633. void __user *usr_ptr)
  634. {
  635. struct drm_crtc *crtc;
  636. struct sde_crtc_state *cstate;
  637. struct sde_drm_roi_v1 roi_v1;
  638. int i;
  639. if (!state) {
  640. SDE_ERROR("invalid args\n");
  641. return -EINVAL;
  642. }
  643. cstate = to_sde_crtc_state(state);
  644. crtc = cstate->base.crtc;
  645. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  646. if (!usr_ptr) {
  647. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  648. return 0;
  649. }
  650. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  651. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  652. return -EINVAL;
  653. }
  654. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  655. if (roi_v1.num_rects == 0) {
  656. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  657. return 0;
  658. }
  659. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  660. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  661. roi_v1.num_rects);
  662. return -EINVAL;
  663. }
  664. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  665. for (i = 0; i < roi_v1.num_rects; ++i) {
  666. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  667. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  668. DRMID(crtc), i,
  669. cstate->user_roi_list.roi[i].x1,
  670. cstate->user_roi_list.roi[i].y1,
  671. cstate->user_roi_list.roi[i].x2,
  672. cstate->user_roi_list.roi[i].y2);
  673. SDE_EVT32_VERBOSE(DRMID(crtc),
  674. cstate->user_roi_list.roi[i].x1,
  675. cstate->user_roi_list.roi[i].y1,
  676. cstate->user_roi_list.roi[i].x2,
  677. cstate->user_roi_list.roi[i].y2);
  678. }
  679. return 0;
  680. }
  681. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  682. struct drm_crtc_state *state)
  683. {
  684. struct drm_connector *conn;
  685. struct drm_connector_state *conn_state;
  686. struct sde_crtc *sde_crtc;
  687. struct sde_crtc_state *crtc_state;
  688. struct sde_rect *crtc_roi;
  689. struct msm_mode_info mode_info;
  690. int i = 0;
  691. int rc;
  692. bool is_crtc_roi_dirty;
  693. bool is_conn_roi_dirty;
  694. if (!crtc || !state)
  695. return -EINVAL;
  696. sde_crtc = to_sde_crtc(crtc);
  697. crtc_state = to_sde_crtc_state(state);
  698. crtc_roi = &crtc_state->crtc_roi;
  699. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  700. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  701. struct sde_connector *sde_conn;
  702. struct sde_connector_state *sde_conn_state;
  703. struct sde_rect conn_roi;
  704. if (!conn_state || conn_state->crtc != crtc)
  705. continue;
  706. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  707. if (rc) {
  708. SDE_ERROR("failed to get mode info\n");
  709. return -EINVAL;
  710. }
  711. sde_conn = to_sde_connector(conn_state->connector);
  712. sde_conn_state = to_sde_connector_state(conn_state);
  713. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  714. &sde_conn_state->property_state,
  715. CONNECTOR_PROP_ROI_V1);
  716. /*
  717. * Check against CRTC ROI and Connector ROI not being updated together.
  718. * This restriction should be relaxed when Connector ROI scaling is
  719. * supported and while in clone mode.
  720. */
  721. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  722. is_conn_roi_dirty != is_crtc_roi_dirty) {
  723. SDE_ERROR("connector/crtc rois not updated together\n");
  724. return -EINVAL;
  725. }
  726. if (!mode_info.roi_caps.enabled)
  727. continue;
  728. /*
  729. * current driver only supports same connector and crtc size,
  730. * but if support for different sizes is added, driver needs
  731. * to check the connector roi here to make sure is full screen
  732. * for dsc 3d-mux topology that doesn't support partial update.
  733. */
  734. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  735. sizeof(crtc_state->user_roi_list))) {
  736. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  737. sde_crtc->name);
  738. return -EINVAL;
  739. }
  740. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  741. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  742. conn_roi.x, conn_roi.y,
  743. conn_roi.w, conn_roi.h);
  744. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  745. conn_roi.x, conn_roi.y,
  746. conn_roi.w, conn_roi.h);
  747. }
  748. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  749. /* clear the ROI to null if it matches full screen anyways */
  750. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  751. crtc_roi->w == state->adjusted_mode.hdisplay &&
  752. crtc_roi->h == state->adjusted_mode.vdisplay)
  753. memset(crtc_roi, 0, sizeof(*crtc_roi));
  754. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  755. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  756. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  757. crtc_roi->h);
  758. return 0;
  759. }
  760. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  761. struct drm_crtc_state *state)
  762. {
  763. struct sde_crtc *sde_crtc;
  764. struct sde_crtc_state *crtc_state;
  765. struct drm_connector *conn;
  766. struct drm_connector_state *conn_state;
  767. int i;
  768. if (!crtc || !state)
  769. return -EINVAL;
  770. sde_crtc = to_sde_crtc(crtc);
  771. crtc_state = to_sde_crtc_state(state);
  772. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  773. return 0;
  774. /* partial update active, check if autorefresh is also requested */
  775. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  776. uint64_t autorefresh;
  777. if (!conn_state || conn_state->crtc != crtc)
  778. continue;
  779. autorefresh = sde_connector_get_property(conn_state,
  780. CONNECTOR_PROP_AUTOREFRESH);
  781. if (autorefresh) {
  782. SDE_ERROR(
  783. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  784. sde_crtc->name, autorefresh);
  785. return -EINVAL;
  786. }
  787. }
  788. return 0;
  789. }
  790. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  791. struct drm_crtc_state *state, int lm_idx)
  792. {
  793. struct sde_kms *sde_kms;
  794. struct sde_crtc *sde_crtc;
  795. struct sde_crtc_state *crtc_state;
  796. const struct sde_rect *crtc_roi;
  797. const struct sde_rect *lm_bounds;
  798. struct sde_rect *lm_roi;
  799. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  800. return -EINVAL;
  801. sde_kms = _sde_crtc_get_kms(crtc);
  802. if (!sde_kms || !sde_kms->catalog) {
  803. SDE_ERROR("invalid parameters\n");
  804. return -EINVAL;
  805. }
  806. sde_crtc = to_sde_crtc(crtc);
  807. crtc_state = to_sde_crtc_state(state);
  808. crtc_roi = &crtc_state->crtc_roi;
  809. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  810. lm_roi = &crtc_state->lm_roi[lm_idx];
  811. if (sde_kms_rect_is_null(crtc_roi))
  812. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  813. else
  814. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  815. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  816. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  817. /*
  818. * partial update is not supported with 3dmux dsc or dest scaler.
  819. * hence, crtc roi must match the mixer dimensions.
  820. */
  821. if (crtc_state->num_ds_enabled ||
  822. sde_rm_topology_is_group(&sde_kms->rm, state,
  823. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  824. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  825. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  826. return -EINVAL;
  827. }
  828. }
  829. /* if any dimension is zero, clear all dimensions for clarity */
  830. if (sde_kms_rect_is_null(lm_roi))
  831. memset(lm_roi, 0, sizeof(*lm_roi));
  832. return 0;
  833. }
  834. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  835. struct drm_crtc_state *state)
  836. {
  837. struct sde_crtc *sde_crtc;
  838. struct sde_crtc_state *crtc_state;
  839. u32 disp_bitmask = 0;
  840. int i;
  841. if (!crtc || !state) {
  842. pr_err("Invalid crtc or state\n");
  843. return 0;
  844. }
  845. sde_crtc = to_sde_crtc(crtc);
  846. crtc_state = to_sde_crtc_state(state);
  847. /* pingpong split: one ROI, one LM, two physical displays */
  848. if (crtc_state->is_ppsplit) {
  849. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  850. struct sde_rect *roi = &crtc_state->lm_roi[0];
  851. if (sde_kms_rect_is_null(roi))
  852. disp_bitmask = 0;
  853. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  854. disp_bitmask = BIT(0); /* left only */
  855. else if (roi->x >= lm_split_width)
  856. disp_bitmask = BIT(1); /* right only */
  857. else
  858. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  859. } else if (sde_crtc->mixers_swapped) {
  860. disp_bitmask = BIT(0);
  861. } else {
  862. for (i = 0; i < sde_crtc->num_mixers; i++) {
  863. if (!sde_kms_rect_is_null(
  864. &crtc_state->lm_roi[i]))
  865. disp_bitmask |= BIT(i);
  866. }
  867. }
  868. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  869. return disp_bitmask;
  870. }
  871. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  872. struct drm_crtc_state *state)
  873. {
  874. struct sde_crtc *sde_crtc;
  875. struct sde_crtc_state *crtc_state;
  876. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  877. if (!crtc || !state)
  878. return -EINVAL;
  879. sde_crtc = to_sde_crtc(crtc);
  880. crtc_state = to_sde_crtc_state(state);
  881. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  882. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  883. sde_crtc->name, sde_crtc->num_mixers);
  884. return -EINVAL;
  885. }
  886. /*
  887. * If using pingpong split: one ROI, one LM, two physical displays
  888. * then the ROI must be centered on the panel split boundary and
  889. * be of equal width across the split.
  890. */
  891. if (crtc_state->is_ppsplit) {
  892. u16 panel_split_width;
  893. u32 display_mask;
  894. roi[0] = &crtc_state->lm_roi[0];
  895. if (sde_kms_rect_is_null(roi[0]))
  896. return 0;
  897. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  898. if (display_mask != (BIT(0) | BIT(1)))
  899. return 0;
  900. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  901. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  902. SDE_ERROR("%s: roi x %d w %d split %d\n",
  903. sde_crtc->name, roi[0]->x, roi[0]->w,
  904. panel_split_width);
  905. return -EINVAL;
  906. }
  907. return 0;
  908. }
  909. /*
  910. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  911. * LMs and be of equal width.
  912. */
  913. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  914. return 0;
  915. roi[0] = &crtc_state->lm_roi[0];
  916. roi[1] = &crtc_state->lm_roi[1];
  917. /* if one of the roi is null it's a left/right-only update */
  918. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  919. return 0;
  920. /* check lm rois are equal width & first roi ends at 2nd roi */
  921. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  922. SDE_ERROR(
  923. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  924. sde_crtc->name, roi[0]->x, roi[0]->w,
  925. roi[1]->x, roi[1]->w);
  926. return -EINVAL;
  927. }
  928. return 0;
  929. }
  930. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  931. struct drm_crtc_state *state)
  932. {
  933. struct sde_crtc *sde_crtc;
  934. struct sde_crtc_state *crtc_state;
  935. const struct sde_rect *crtc_roi;
  936. const struct drm_plane_state *pstate;
  937. struct drm_plane *plane;
  938. if (!crtc || !state)
  939. return -EINVAL;
  940. /*
  941. * Reject commit if a Plane CRTC destination coordinates fall outside
  942. * the partial CRTC ROI. LM output is determined via connector ROIs,
  943. * if they are specified, not Plane CRTC ROIs.
  944. */
  945. sde_crtc = to_sde_crtc(crtc);
  946. crtc_state = to_sde_crtc_state(state);
  947. crtc_roi = &crtc_state->crtc_roi;
  948. if (sde_kms_rect_is_null(crtc_roi))
  949. return 0;
  950. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  951. struct sde_rect plane_roi, intersection;
  952. if (IS_ERR_OR_NULL(pstate)) {
  953. int rc = PTR_ERR(pstate);
  954. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  955. sde_crtc->name, plane->base.id, rc);
  956. return rc;
  957. }
  958. plane_roi.x = pstate->crtc_x;
  959. plane_roi.y = pstate->crtc_y;
  960. plane_roi.w = pstate->crtc_w;
  961. plane_roi.h = pstate->crtc_h;
  962. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  963. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  964. SDE_ERROR(
  965. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  966. sde_crtc->name, plane->base.id,
  967. plane_roi.x, plane_roi.y,
  968. plane_roi.w, plane_roi.h,
  969. crtc_roi->x, crtc_roi->y,
  970. crtc_roi->w, crtc_roi->h);
  971. return -E2BIG;
  972. }
  973. }
  974. return 0;
  975. }
  976. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  977. struct drm_crtc_state *state)
  978. {
  979. struct sde_crtc *sde_crtc;
  980. struct sde_crtc_state *sde_crtc_state;
  981. struct msm_mode_info mode_info;
  982. int rc, lm_idx, i;
  983. if (!crtc || !state)
  984. return -EINVAL;
  985. memset(&mode_info, 0, sizeof(mode_info));
  986. sde_crtc = to_sde_crtc(crtc);
  987. sde_crtc_state = to_sde_crtc_state(state);
  988. /*
  989. * check connector array cached at modeset time since incoming atomic
  990. * state may not include any connectors if they aren't modified
  991. */
  992. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  993. struct drm_connector *conn = sde_crtc_state->connectors[i];
  994. if (!conn || !conn->state)
  995. continue;
  996. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  997. if (rc) {
  998. SDE_ERROR("failed to get mode info\n");
  999. return -EINVAL;
  1000. }
  1001. if (!mode_info.roi_caps.enabled)
  1002. continue;
  1003. if (sde_crtc_state->user_roi_list.num_rects >
  1004. mode_info.roi_caps.num_roi) {
  1005. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1006. sde_crtc_state->user_roi_list.num_rects,
  1007. mode_info.roi_caps.num_roi);
  1008. return -E2BIG;
  1009. }
  1010. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1011. if (rc)
  1012. return rc;
  1013. rc = _sde_crtc_check_autorefresh(crtc, state);
  1014. if (rc)
  1015. return rc;
  1016. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1017. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1018. if (rc)
  1019. return rc;
  1020. }
  1021. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1022. if (rc)
  1023. return rc;
  1024. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1025. if (rc)
  1026. return rc;
  1027. }
  1028. return 0;
  1029. }
  1030. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1031. {
  1032. struct sde_crtc *sde_crtc;
  1033. struct sde_crtc_state *cstate;
  1034. const struct sde_rect *lm_roi;
  1035. struct sde_hw_mixer *hw_lm;
  1036. bool right_mixer = false;
  1037. bool lm_updated = false;
  1038. int lm_idx;
  1039. if (!crtc)
  1040. return;
  1041. sde_crtc = to_sde_crtc(crtc);
  1042. cstate = to_sde_crtc_state(crtc->state);
  1043. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1044. struct sde_hw_mixer_cfg cfg;
  1045. lm_roi = &cstate->lm_roi[lm_idx];
  1046. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1047. if (!sde_crtc->mixers_swapped)
  1048. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1049. if (lm_roi->w != hw_lm->cfg.out_width ||
  1050. lm_roi->h != hw_lm->cfg.out_height ||
  1051. right_mixer != hw_lm->cfg.right_mixer) {
  1052. hw_lm->cfg.out_width = lm_roi->w;
  1053. hw_lm->cfg.out_height = lm_roi->h;
  1054. hw_lm->cfg.right_mixer = right_mixer;
  1055. cfg.out_width = lm_roi->w;
  1056. cfg.out_height = lm_roi->h;
  1057. cfg.right_mixer = right_mixer;
  1058. cfg.flags = 0;
  1059. if (hw_lm->ops.setup_mixer_out)
  1060. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1061. lm_updated = true;
  1062. }
  1063. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1064. lm_roi->h, right_mixer, lm_updated);
  1065. }
  1066. if (lm_updated)
  1067. sde_cp_crtc_res_change(crtc);
  1068. }
  1069. struct plane_state {
  1070. struct sde_plane_state *sde_pstate;
  1071. const struct drm_plane_state *drm_pstate;
  1072. int stage;
  1073. u32 pipe_id;
  1074. };
  1075. static int pstate_cmp(const void *a, const void *b)
  1076. {
  1077. struct plane_state *pa = (struct plane_state *)a;
  1078. struct plane_state *pb = (struct plane_state *)b;
  1079. int rc = 0;
  1080. int pa_zpos, pb_zpos;
  1081. enum sde_layout pa_layout, pb_layout;
  1082. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1083. return rc;
  1084. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1085. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1086. pa_layout = pa->sde_pstate->layout;
  1087. pb_layout = pb->sde_pstate->layout;
  1088. if (pa_zpos != pb_zpos)
  1089. rc = pa_zpos - pb_zpos;
  1090. else if (pa_layout != pb_layout)
  1091. rc = pa_layout - pb_layout;
  1092. else
  1093. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1094. return rc;
  1095. }
  1096. /*
  1097. * validate and set source split:
  1098. * use pstates sorted by stage to check planes on same stage
  1099. * we assume that all pipes are in source split so its valid to compare
  1100. * without taking into account left/right mixer placement
  1101. */
  1102. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1103. struct plane_state *pstates, int cnt)
  1104. {
  1105. struct plane_state *prv_pstate, *cur_pstate;
  1106. enum sde_layout prev_layout, cur_layout;
  1107. struct sde_rect left_rect, right_rect;
  1108. struct sde_kms *sde_kms;
  1109. int32_t left_pid, right_pid;
  1110. int32_t stage;
  1111. int i, rc = 0;
  1112. sde_kms = _sde_crtc_get_kms(crtc);
  1113. if (!sde_kms || !sde_kms->catalog) {
  1114. SDE_ERROR("invalid parameters\n");
  1115. return -EINVAL;
  1116. }
  1117. for (i = 1; i < cnt; i++) {
  1118. prv_pstate = &pstates[i - 1];
  1119. cur_pstate = &pstates[i];
  1120. prev_layout = prv_pstate->sde_pstate->layout;
  1121. cur_layout = cur_pstate->sde_pstate->layout;
  1122. if (prv_pstate->stage != cur_pstate->stage ||
  1123. prev_layout != cur_layout)
  1124. continue;
  1125. stage = cur_pstate->stage;
  1126. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1127. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1128. prv_pstate->drm_pstate->crtc_y,
  1129. prv_pstate->drm_pstate->crtc_w,
  1130. prv_pstate->drm_pstate->crtc_h, false);
  1131. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1132. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1133. cur_pstate->drm_pstate->crtc_y,
  1134. cur_pstate->drm_pstate->crtc_w,
  1135. cur_pstate->drm_pstate->crtc_h, false);
  1136. if (right_rect.x < left_rect.x) {
  1137. swap(left_pid, right_pid);
  1138. swap(left_rect, right_rect);
  1139. swap(prv_pstate, cur_pstate);
  1140. }
  1141. /*
  1142. * - planes are enumerated in pipe-priority order such that
  1143. * planes with lower drm_id must be left-most in a shared
  1144. * blend-stage when using source split.
  1145. * - planes in source split must be contiguous in width
  1146. * - planes in source split must have same dest yoff and height
  1147. */
  1148. if ((right_pid < left_pid) &&
  1149. !sde_kms->catalog->pipe_order_type) {
  1150. SDE_ERROR(
  1151. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1152. stage, left_pid, right_pid);
  1153. return -EINVAL;
  1154. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1155. SDE_ERROR(
  1156. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1157. stage, left_rect.x, left_rect.w,
  1158. right_rect.x, right_rect.w);
  1159. return -EINVAL;
  1160. } else if ((left_rect.y != right_rect.y) ||
  1161. (left_rect.h != right_rect.h)) {
  1162. SDE_ERROR(
  1163. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1164. stage, left_rect.y, left_rect.h,
  1165. right_rect.y, right_rect.h);
  1166. return -EINVAL;
  1167. }
  1168. }
  1169. return rc;
  1170. }
  1171. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1172. struct plane_state *pstates, int cnt)
  1173. {
  1174. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1175. enum sde_layout prev_layout, cur_layout;
  1176. struct sde_kms *sde_kms;
  1177. struct sde_rect left_rect, right_rect;
  1178. int32_t left_pid, right_pid;
  1179. int32_t stage;
  1180. int i;
  1181. sde_kms = _sde_crtc_get_kms(crtc);
  1182. if (!sde_kms || !sde_kms->catalog) {
  1183. SDE_ERROR("invalid parameters\n");
  1184. return;
  1185. }
  1186. if (!sde_kms->catalog->pipe_order_type)
  1187. return;
  1188. for (i = 0; i < cnt; i++) {
  1189. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1190. cur_pstate = &pstates[i];
  1191. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1192. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1193. SDE_LAYOUT_NONE;
  1194. cur_layout = cur_pstate->sde_pstate->layout;
  1195. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1196. || (prev_layout != cur_layout)) {
  1197. /*
  1198. * reset if prv or nxt pipes are not in the same stage
  1199. * as the cur pipe
  1200. */
  1201. if ((!nxt_pstate)
  1202. || (nxt_pstate->stage != cur_pstate->stage)
  1203. || (nxt_pstate->sde_pstate->layout !=
  1204. cur_pstate->sde_pstate->layout))
  1205. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1206. continue;
  1207. }
  1208. stage = cur_pstate->stage;
  1209. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1210. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1211. prv_pstate->drm_pstate->crtc_y,
  1212. prv_pstate->drm_pstate->crtc_w,
  1213. prv_pstate->drm_pstate->crtc_h, false);
  1214. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1215. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1216. cur_pstate->drm_pstate->crtc_y,
  1217. cur_pstate->drm_pstate->crtc_w,
  1218. cur_pstate->drm_pstate->crtc_h, false);
  1219. if (right_rect.x < left_rect.x) {
  1220. swap(left_pid, right_pid);
  1221. swap(left_rect, right_rect);
  1222. swap(prv_pstate, cur_pstate);
  1223. }
  1224. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1225. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1226. }
  1227. for (i = 0; i < cnt; i++) {
  1228. cur_pstate = &pstates[i];
  1229. sde_plane_setup_src_split_order(
  1230. cur_pstate->drm_pstate->plane,
  1231. cur_pstate->sde_pstate->multirect_index,
  1232. cur_pstate->sde_pstate->pipe_order_flags);
  1233. }
  1234. }
  1235. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1236. int num_mixers, struct plane_state *pstates, int cnt)
  1237. {
  1238. int i, lm_idx;
  1239. struct sde_format *format;
  1240. bool blend_stage[SDE_STAGE_MAX] = { false };
  1241. u32 blend_type;
  1242. for (i = cnt - 1; i >= 0; i--) {
  1243. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1244. PLANE_PROP_BLEND_OP);
  1245. /* stage has already been programmed or BLEND_OP_SKIP type */
  1246. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1247. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1248. continue;
  1249. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1250. format = to_sde_format(msm_framebuffer_format(
  1251. pstates[i].sde_pstate->base.fb));
  1252. if (!format) {
  1253. SDE_ERROR("invalid format\n");
  1254. return;
  1255. }
  1256. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1257. pstates[i].sde_pstate, format);
  1258. blend_stage[pstates[i].sde_pstate->stage] = true;
  1259. }
  1260. }
  1261. }
  1262. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1263. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1264. struct sde_crtc_mixer *mixer)
  1265. {
  1266. struct drm_plane *plane;
  1267. struct drm_framebuffer *fb;
  1268. struct drm_plane_state *state;
  1269. struct sde_crtc_state *cstate;
  1270. struct sde_plane_state *pstate = NULL;
  1271. struct plane_state *pstates = NULL;
  1272. struct sde_format *format;
  1273. struct sde_hw_ctl *ctl;
  1274. struct sde_hw_mixer *lm;
  1275. struct sde_hw_stage_cfg *stage_cfg;
  1276. struct sde_rect plane_crtc_roi;
  1277. uint32_t stage_idx, lm_idx, layout_idx;
  1278. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1279. int i, mode, cnt = 0;
  1280. bool bg_alpha_enable = false;
  1281. u32 blend_type;
  1282. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1283. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1284. if (!sde_crtc || !crtc->state || !mixer) {
  1285. SDE_ERROR("invalid sde_crtc or mixer\n");
  1286. return;
  1287. }
  1288. ctl = mixer->hw_ctl;
  1289. lm = mixer->hw_lm;
  1290. cstate = to_sde_crtc_state(crtc->state);
  1291. pstates = kcalloc(SDE_PSTATES_MAX,
  1292. sizeof(struct plane_state), GFP_KERNEL);
  1293. if (!pstates)
  1294. return;
  1295. memset(fetch_active, 0, sizeof(fetch_active));
  1296. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1297. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1298. state = plane->state;
  1299. if (!state)
  1300. continue;
  1301. plane_crtc_roi.x = state->crtc_x;
  1302. plane_crtc_roi.y = state->crtc_y;
  1303. plane_crtc_roi.w = state->crtc_w;
  1304. plane_crtc_roi.h = state->crtc_h;
  1305. pstate = to_sde_plane_state(state);
  1306. fb = state->fb;
  1307. mode = sde_plane_get_property(pstate,
  1308. PLANE_PROP_FB_TRANSLATION_MODE);
  1309. set_bit(sde_plane_pipe(plane), fetch_active);
  1310. sde_plane_ctl_flush(plane, ctl, true);
  1311. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1312. crtc->base.id,
  1313. pstate->stage,
  1314. plane->base.id,
  1315. sde_plane_pipe(plane) - SSPP_VIG0,
  1316. state->fb ? state->fb->base.id : -1);
  1317. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1318. if (!format) {
  1319. SDE_ERROR("invalid format\n");
  1320. goto end;
  1321. }
  1322. blend_type = sde_plane_get_property(pstate,
  1323. PLANE_PROP_BLEND_OP);
  1324. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1325. skip_blend_plane.valid_plane = true;
  1326. skip_blend_plane.plane = sde_plane_pipe(plane);
  1327. skip_blend_plane.height = plane_crtc_roi.h;
  1328. skip_blend_plane.width = plane_crtc_roi.w;
  1329. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1330. }
  1331. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1332. if (pstate->stage == SDE_STAGE_BASE &&
  1333. format->alpha_enable)
  1334. bg_alpha_enable = true;
  1335. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1336. state->fb ? state->fb->base.id : -1,
  1337. state->src_x >> 16, state->src_y >> 16,
  1338. state->src_w >> 16, state->src_h >> 16,
  1339. state->crtc_x, state->crtc_y,
  1340. state->crtc_w, state->crtc_h,
  1341. pstate->rotation, mode);
  1342. /*
  1343. * none or left layout will program to layer mixer
  1344. * group 0, right layout will program to layer mixer
  1345. * group 1.
  1346. */
  1347. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1348. layout_idx = 0;
  1349. else
  1350. layout_idx = 1;
  1351. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1352. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1353. stage_cfg->stage[pstate->stage][stage_idx] =
  1354. sde_plane_pipe(plane);
  1355. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1356. pstate->multirect_index;
  1357. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1358. sde_plane_pipe(plane) - SSPP_VIG0,
  1359. pstate->stage,
  1360. pstate->multirect_index,
  1361. pstate->multirect_mode,
  1362. format->base.pixel_format,
  1363. fb ? fb->modifier : 0,
  1364. layout_idx);
  1365. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1366. lm_idx++) {
  1367. if (bg_alpha_enable && !format->alpha_enable)
  1368. mixer[lm_idx].mixer_op_mode = 0;
  1369. else
  1370. mixer[lm_idx].mixer_op_mode |=
  1371. 1 << pstate->stage;
  1372. }
  1373. }
  1374. if (cnt >= SDE_PSTATES_MAX)
  1375. continue;
  1376. pstates[cnt].sde_pstate = pstate;
  1377. pstates[cnt].drm_pstate = state;
  1378. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1379. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1380. else
  1381. pstates[cnt].stage = sde_plane_get_property(
  1382. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1383. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1384. cnt++;
  1385. }
  1386. /* blend config update */
  1387. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1388. pstates, cnt);
  1389. if (ctl->ops.set_active_pipes)
  1390. ctl->ops.set_active_pipes(ctl, fetch_active);
  1391. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1392. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1393. if (lm && lm->ops.setup_dim_layer) {
  1394. cstate = to_sde_crtc_state(crtc->state);
  1395. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1396. for (i = 0; i < cstate->num_dim_layers; i++)
  1397. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1398. mixer, &cstate->dim_layer[i]);
  1399. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1400. }
  1401. }
  1402. end:
  1403. kfree(pstates);
  1404. }
  1405. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1406. struct drm_crtc *crtc)
  1407. {
  1408. struct sde_crtc *sde_crtc;
  1409. struct sde_crtc_state *cstate;
  1410. struct drm_encoder *drm_enc;
  1411. bool is_right_only;
  1412. bool encoder_in_dsc_merge = false;
  1413. if (!crtc || !crtc->state)
  1414. return;
  1415. sde_crtc = to_sde_crtc(crtc);
  1416. cstate = to_sde_crtc_state(crtc->state);
  1417. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1418. return;
  1419. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1420. crtc->state->encoder_mask) {
  1421. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1422. encoder_in_dsc_merge = true;
  1423. break;
  1424. }
  1425. }
  1426. /**
  1427. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1428. * This is due to two reasons:
  1429. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1430. * the left DSC must be used, right DSC cannot be used alone.
  1431. * For right-only partial update, this means swap layer mixers to map
  1432. * Left LM to Right INTF. On later HW this was relaxed.
  1433. * - In DSC Merge mode, the physical encoder has already registered
  1434. * PP0 as the master, to switch to right-only we would have to
  1435. * reprogram to be driven by PP1 instead.
  1436. * To support both cases, we prefer to support the mixer swap solution.
  1437. */
  1438. if (!encoder_in_dsc_merge) {
  1439. if (sde_crtc->mixers_swapped) {
  1440. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1441. sde_crtc->mixers_swapped = false;
  1442. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1443. }
  1444. return;
  1445. }
  1446. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1447. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1448. if (is_right_only && !sde_crtc->mixers_swapped) {
  1449. /* right-only update swap mixers */
  1450. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1451. sde_crtc->mixers_swapped = true;
  1452. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1453. /* left-only or full update, swap back */
  1454. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1455. sde_crtc->mixers_swapped = false;
  1456. }
  1457. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1458. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1459. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1460. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1461. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1462. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1463. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1464. }
  1465. /**
  1466. * _sde_crtc_blend_setup - configure crtc mixers
  1467. * @crtc: Pointer to drm crtc structure
  1468. * @old_state: Pointer to old crtc state
  1469. * @add_planes: Whether or not to add planes to mixers
  1470. */
  1471. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1472. struct drm_crtc_state *old_state, bool add_planes)
  1473. {
  1474. struct sde_crtc *sde_crtc;
  1475. struct sde_crtc_state *sde_crtc_state;
  1476. struct sde_crtc_mixer *mixer;
  1477. struct sde_hw_ctl *ctl;
  1478. struct sde_hw_mixer *lm;
  1479. struct sde_ctl_flush_cfg cfg = {0,};
  1480. int i;
  1481. if (!crtc)
  1482. return;
  1483. sde_crtc = to_sde_crtc(crtc);
  1484. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1485. mixer = sde_crtc->mixers;
  1486. SDE_DEBUG("%s\n", sde_crtc->name);
  1487. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1488. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1489. return;
  1490. }
  1491. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1492. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1493. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1494. }
  1495. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1496. if (!mixer[i].hw_lm) {
  1497. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1498. return;
  1499. }
  1500. mixer[i].mixer_op_mode = 0;
  1501. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1502. sde_crtc_state->dirty)) {
  1503. /* clear dim_layer settings */
  1504. lm = mixer[i].hw_lm;
  1505. if (lm->ops.clear_dim_layer)
  1506. lm->ops.clear_dim_layer(lm);
  1507. }
  1508. }
  1509. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1510. /* initialize stage cfg */
  1511. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1512. if (add_planes)
  1513. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1514. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1515. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1516. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1517. ctl = mixer[i].hw_ctl;
  1518. lm = mixer[i].hw_lm;
  1519. if (sde_kms_rect_is_null(lm_roi))
  1520. sde_crtc->mixers[i].mixer_op_mode = 0;
  1521. if (lm->ops.setup_alpha_out)
  1522. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1523. /* stage config flush mask */
  1524. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1525. ctl->ops.get_pending_flush(ctl, &cfg);
  1526. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1527. mixer[i].hw_lm->idx - LM_0,
  1528. mixer[i].mixer_op_mode,
  1529. ctl->idx - CTL_0,
  1530. cfg.pending_flush_mask);
  1531. if (sde_kms_rect_is_null(lm_roi)) {
  1532. SDE_DEBUG(
  1533. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1534. sde_crtc->name, lm->idx - LM_0,
  1535. ctl->idx - CTL_0);
  1536. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1537. NULL, true);
  1538. } else {
  1539. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1540. &sde_crtc->stage_cfg[lm_layout],
  1541. false);
  1542. }
  1543. }
  1544. _sde_crtc_program_lm_output_roi(crtc);
  1545. }
  1546. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1547. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1548. {
  1549. struct drm_plane *plane;
  1550. struct sde_plane_state *sde_pstate;
  1551. uint32_t mode = 0;
  1552. int rc;
  1553. if (!crtc) {
  1554. SDE_ERROR("invalid state\n");
  1555. return -EINVAL;
  1556. }
  1557. *fb_ns = 0;
  1558. *fb_sec = 0;
  1559. *fb_sec_dir = 0;
  1560. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1561. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1562. rc = PTR_ERR(plane);
  1563. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1564. DRMID(crtc), DRMID(plane), rc);
  1565. return rc;
  1566. }
  1567. sde_pstate = to_sde_plane_state(plane->state);
  1568. mode = sde_plane_get_property(sde_pstate,
  1569. PLANE_PROP_FB_TRANSLATION_MODE);
  1570. switch (mode) {
  1571. case SDE_DRM_FB_NON_SEC:
  1572. (*fb_ns)++;
  1573. break;
  1574. case SDE_DRM_FB_SEC:
  1575. (*fb_sec)++;
  1576. break;
  1577. case SDE_DRM_FB_SEC_DIR_TRANS:
  1578. (*fb_sec_dir)++;
  1579. break;
  1580. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1581. break;
  1582. default:
  1583. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1584. DRMID(plane), mode);
  1585. return -EINVAL;
  1586. }
  1587. }
  1588. return 0;
  1589. }
  1590. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1591. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1592. {
  1593. struct drm_plane *plane;
  1594. const struct drm_plane_state *pstate;
  1595. struct sde_plane_state *sde_pstate;
  1596. uint32_t mode = 0;
  1597. int rc;
  1598. if (!state) {
  1599. SDE_ERROR("invalid state\n");
  1600. return -EINVAL;
  1601. }
  1602. *fb_ns = 0;
  1603. *fb_sec = 0;
  1604. *fb_sec_dir = 0;
  1605. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1606. if (IS_ERR_OR_NULL(pstate)) {
  1607. rc = PTR_ERR(pstate);
  1608. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1609. DRMID(state->crtc), DRMID(plane), rc);
  1610. return rc;
  1611. }
  1612. sde_pstate = to_sde_plane_state(pstate);
  1613. mode = sde_plane_get_property(sde_pstate,
  1614. PLANE_PROP_FB_TRANSLATION_MODE);
  1615. switch (mode) {
  1616. case SDE_DRM_FB_NON_SEC:
  1617. (*fb_ns)++;
  1618. break;
  1619. case SDE_DRM_FB_SEC:
  1620. (*fb_sec)++;
  1621. break;
  1622. case SDE_DRM_FB_SEC_DIR_TRANS:
  1623. (*fb_sec_dir)++;
  1624. break;
  1625. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1626. break;
  1627. default:
  1628. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1629. DRMID(plane), mode);
  1630. return -EINVAL;
  1631. }
  1632. }
  1633. return 0;
  1634. }
  1635. static void _sde_drm_fb_sec_dir_trans(
  1636. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1637. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1638. {
  1639. /* secure display usecase */
  1640. if ((smmu_state->state == ATTACHED)
  1641. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1642. smmu_state->state = catalog->sui_ns_allowed ?
  1643. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1644. smmu_state->secure_level = secure_level;
  1645. smmu_state->transition_type = PRE_COMMIT;
  1646. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1647. if (old_valid_fb)
  1648. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1649. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1650. if (catalog->sui_misr_supported)
  1651. smmu_state->sui_misr_state =
  1652. SUI_MISR_ENABLE_REQ;
  1653. /* secure camera usecase */
  1654. } else if (smmu_state->state == ATTACHED) {
  1655. smmu_state->state = DETACH_SEC_REQ;
  1656. smmu_state->secure_level = secure_level;
  1657. smmu_state->transition_type = PRE_COMMIT;
  1658. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1659. }
  1660. }
  1661. static void _sde_drm_fb_transactions(
  1662. struct sde_kms_smmu_state_data *smmu_state,
  1663. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1664. int *ops)
  1665. {
  1666. if (((smmu_state->state == DETACHED)
  1667. || (smmu_state->state == DETACH_ALL_REQ))
  1668. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1669. && ((smmu_state->state == DETACHED_SEC)
  1670. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1671. smmu_state->state = catalog->sui_ns_allowed ?
  1672. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1673. smmu_state->transition_type = post_commit ?
  1674. POST_COMMIT : PRE_COMMIT;
  1675. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1676. if (old_valid_fb)
  1677. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1678. if (catalog->sui_misr_supported)
  1679. smmu_state->sui_misr_state =
  1680. SUI_MISR_DISABLE_REQ;
  1681. } else if ((smmu_state->state == DETACHED_SEC)
  1682. || (smmu_state->state == DETACH_SEC_REQ)) {
  1683. smmu_state->state = ATTACH_SEC_REQ;
  1684. smmu_state->transition_type = post_commit ?
  1685. POST_COMMIT : PRE_COMMIT;
  1686. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1687. if (old_valid_fb)
  1688. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1689. }
  1690. }
  1691. /**
  1692. * sde_crtc_get_secure_transition_ops - determines the operations that
  1693. * need to be performed before transitioning to secure state
  1694. * This function should be called after swapping the new state
  1695. * @crtc: Pointer to drm crtc structure
  1696. * Returns the bitmask of operations need to be performed, -Error in
  1697. * case of error cases
  1698. */
  1699. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1700. struct drm_crtc_state *old_crtc_state,
  1701. bool old_valid_fb)
  1702. {
  1703. struct drm_plane *plane;
  1704. struct drm_encoder *encoder;
  1705. struct sde_crtc *sde_crtc;
  1706. struct sde_kms *sde_kms;
  1707. struct sde_mdss_cfg *catalog;
  1708. struct sde_kms_smmu_state_data *smmu_state;
  1709. uint32_t translation_mode = 0, secure_level;
  1710. int ops = 0;
  1711. bool post_commit = false;
  1712. if (!crtc || !crtc->state) {
  1713. SDE_ERROR("invalid crtc\n");
  1714. return -EINVAL;
  1715. }
  1716. sde_kms = _sde_crtc_get_kms(crtc);
  1717. if (!sde_kms)
  1718. return -EINVAL;
  1719. smmu_state = &sde_kms->smmu_state;
  1720. smmu_state->prev_state = smmu_state->state;
  1721. smmu_state->prev_secure_level = smmu_state->secure_level;
  1722. sde_crtc = to_sde_crtc(crtc);
  1723. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1724. catalog = sde_kms->catalog;
  1725. /*
  1726. * SMMU operations need to be delayed in case of video mode panels
  1727. * when switching back to non_secure mode
  1728. */
  1729. drm_for_each_encoder_mask(encoder, crtc->dev,
  1730. crtc->state->encoder_mask) {
  1731. if (sde_encoder_is_dsi_display(encoder))
  1732. post_commit |= sde_encoder_check_curr_mode(encoder,
  1733. MSM_DISPLAY_VIDEO_MODE);
  1734. }
  1735. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1736. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1737. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1738. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1739. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1740. if (!plane->state)
  1741. continue;
  1742. translation_mode = sde_plane_get_property(
  1743. to_sde_plane_state(plane->state),
  1744. PLANE_PROP_FB_TRANSLATION_MODE);
  1745. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1746. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1747. DRMID(crtc), translation_mode);
  1748. return -EINVAL;
  1749. }
  1750. /* we can break if we find sec_dir plane */
  1751. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1752. break;
  1753. }
  1754. mutex_lock(&sde_kms->secure_transition_lock);
  1755. switch (translation_mode) {
  1756. case SDE_DRM_FB_SEC_DIR_TRANS:
  1757. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1758. catalog, old_valid_fb, &ops);
  1759. break;
  1760. case SDE_DRM_FB_SEC:
  1761. case SDE_DRM_FB_NON_SEC:
  1762. _sde_drm_fb_transactions(smmu_state, catalog,
  1763. old_valid_fb, post_commit, &ops);
  1764. break;
  1765. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1766. ops = 0;
  1767. break;
  1768. default:
  1769. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1770. DRMID(crtc), translation_mode);
  1771. ops = -EINVAL;
  1772. }
  1773. /* log only during actual transition times */
  1774. if (ops) {
  1775. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1776. DRMID(crtc), smmu_state->state,
  1777. secure_level, smmu_state->secure_level,
  1778. smmu_state->transition_type, ops);
  1779. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1780. smmu_state->state, smmu_state->transition_type,
  1781. smmu_state->secure_level, old_valid_fb,
  1782. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1783. }
  1784. mutex_unlock(&sde_kms->secure_transition_lock);
  1785. return ops;
  1786. }
  1787. /**
  1788. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1789. * LUTs are configured only once during boot
  1790. * @sde_crtc: Pointer to sde crtc
  1791. * @cstate: Pointer to sde crtc state
  1792. */
  1793. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1794. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1795. {
  1796. struct sde_hw_scaler3_lut_cfg *cfg;
  1797. struct sde_kms *sde_kms;
  1798. u32 *lut_data = NULL;
  1799. size_t len = 0;
  1800. int ret = 0;
  1801. if (!sde_crtc || !cstate) {
  1802. SDE_ERROR("invalid args\n");
  1803. return -EINVAL;
  1804. }
  1805. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1806. if (!sde_kms)
  1807. return -EINVAL;
  1808. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1809. return 0;
  1810. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1811. &cstate->property_state, &len, lut_idx);
  1812. if (!lut_data || !len) {
  1813. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1814. lut_idx, lut_data, len);
  1815. lut_data = NULL;
  1816. len = 0;
  1817. }
  1818. cfg = &cstate->scl3_lut_cfg;
  1819. switch (lut_idx) {
  1820. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1821. cfg->dir_lut = lut_data;
  1822. cfg->dir_len = len;
  1823. break;
  1824. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1825. cfg->cir_lut = lut_data;
  1826. cfg->cir_len = len;
  1827. break;
  1828. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1829. cfg->sep_lut = lut_data;
  1830. cfg->sep_len = len;
  1831. break;
  1832. default:
  1833. ret = -EINVAL;
  1834. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1835. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1836. break;
  1837. }
  1838. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1839. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1840. cfg->is_configured);
  1841. return ret;
  1842. }
  1843. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1844. {
  1845. struct sde_crtc *sde_crtc;
  1846. if (!crtc) {
  1847. SDE_ERROR("invalid crtc\n");
  1848. return;
  1849. }
  1850. sde_crtc = to_sde_crtc(crtc);
  1851. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1852. }
  1853. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1854. {
  1855. int i;
  1856. /**
  1857. * Check if sufficient hw resources are
  1858. * available as per target caps & topology
  1859. */
  1860. if (!sde_crtc) {
  1861. SDE_ERROR("invalid argument\n");
  1862. return -EINVAL;
  1863. }
  1864. if (!sde_crtc->num_mixers ||
  1865. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1866. SDE_ERROR("%s: invalid number mixers: %d\n",
  1867. sde_crtc->name, sde_crtc->num_mixers);
  1868. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1869. SDE_EVTLOG_ERROR);
  1870. return -EINVAL;
  1871. }
  1872. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1873. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1874. || !sde_crtc->mixers[i].hw_ds) {
  1875. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1876. sde_crtc->name, i);
  1877. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1878. i, sde_crtc->mixers[i].hw_lm,
  1879. sde_crtc->mixers[i].hw_ctl,
  1880. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1881. return -EINVAL;
  1882. }
  1883. }
  1884. return 0;
  1885. }
  1886. /**
  1887. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1888. * @crtc: Pointer to drm crtc
  1889. */
  1890. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1891. {
  1892. struct sde_crtc *sde_crtc;
  1893. struct sde_crtc_state *cstate;
  1894. struct sde_hw_mixer *hw_lm;
  1895. struct sde_hw_ctl *hw_ctl;
  1896. struct sde_hw_ds *hw_ds;
  1897. struct sde_hw_ds_cfg *cfg;
  1898. struct sde_kms *kms;
  1899. u32 op_mode = 0;
  1900. u32 lm_idx = 0, num_mixers = 0;
  1901. int i, count = 0;
  1902. if (!crtc)
  1903. return;
  1904. sde_crtc = to_sde_crtc(crtc);
  1905. cstate = to_sde_crtc_state(crtc->state);
  1906. kms = _sde_crtc_get_kms(crtc);
  1907. num_mixers = sde_crtc->num_mixers;
  1908. count = cstate->num_ds;
  1909. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1910. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1911. cstate->num_ds_enabled);
  1912. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1913. SDE_DEBUG("no change in settings, skip commit\n");
  1914. } else if (!kms || !kms->catalog) {
  1915. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1916. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1917. SDE_DEBUG("dest scaler feature not supported\n");
  1918. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1919. //do nothing
  1920. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1921. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1922. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1923. } else {
  1924. for (i = 0; i < count; i++) {
  1925. cfg = &cstate->ds_cfg[i];
  1926. if (!cfg->flags)
  1927. continue;
  1928. lm_idx = cfg->idx;
  1929. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1930. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1931. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1932. /* Setup op mode - Dual/single */
  1933. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1934. op_mode |= BIT(hw_ds->idx - DS_0);
  1935. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1936. op_mode |= (cstate->num_ds_enabled ==
  1937. CRTC_DUAL_MIXERS_ONLY) ?
  1938. SDE_DS_OP_MODE_DUAL : 0;
  1939. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1940. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1941. }
  1942. /* Setup scaler */
  1943. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1944. (cfg->flags &
  1945. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1946. if (hw_ds->ops.setup_scaler)
  1947. hw_ds->ops.setup_scaler(hw_ds,
  1948. &cfg->scl3_cfg,
  1949. &cstate->scl3_lut_cfg);
  1950. }
  1951. /*
  1952. * Dest scaler shares the flush bit of the LM in control
  1953. */
  1954. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1955. hw_ctl->ops.update_bitmask_mixer(
  1956. hw_ctl, hw_lm->idx, 1);
  1957. }
  1958. }
  1959. }
  1960. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  1961. {
  1962. if (!buf)
  1963. return;
  1964. msm_gem_put_buffer(buf->gem);
  1965. kfree(buf);
  1966. buf = NULL;
  1967. }
  1968. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  1969. {
  1970. struct sde_crtc *sde_crtc;
  1971. struct sde_frame_data_buffer *buf;
  1972. uint32_t cur_buf;
  1973. sde_crtc = to_sde_crtc(crtc);
  1974. cur_buf = sde_crtc->frame_data.cnt;
  1975. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  1976. if (!buf)
  1977. return -ENOMEM;
  1978. sde_crtc->frame_data.buf[cur_buf] = buf;
  1979. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  1980. if (!buf->fb) {
  1981. SDE_ERROR("unable to get fb");
  1982. return -EINVAL;
  1983. }
  1984. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  1985. if (!buf->gem) {
  1986. SDE_ERROR("unable to get drm gem");
  1987. return -EINVAL;
  1988. }
  1989. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  1990. sizeof(struct sde_drm_frame_data_packet));
  1991. }
  1992. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  1993. struct sde_crtc_state *cstate, void __user *usr)
  1994. {
  1995. struct sde_crtc *sde_crtc;
  1996. struct sde_drm_frame_data_buffers_ctrl ctrl;
  1997. int i, ret;
  1998. if (!crtc || !cstate || !usr)
  1999. return;
  2000. sde_crtc = to_sde_crtc(crtc);
  2001. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2002. if (ret) {
  2003. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2004. return;
  2005. }
  2006. if (!ctrl.num_buffers) {
  2007. SDE_DEBUG("clearing frame data buffers");
  2008. goto exit;
  2009. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2010. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2011. return;
  2012. }
  2013. for (i = 0; i < ctrl.num_buffers; i++) {
  2014. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2015. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2016. goto exit;
  2017. }
  2018. sde_crtc->frame_data.cnt++;
  2019. }
  2020. return;
  2021. exit:
  2022. while (sde_crtc->frame_data.cnt--)
  2023. _sde_crtc_put_frame_data_buffer(
  2024. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2025. sde_crtc->frame_data.cnt = 0;
  2026. }
  2027. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2028. struct sde_drm_frame_data_packet *frame_data_packet)
  2029. {
  2030. struct sde_crtc *sde_crtc;
  2031. struct sde_drm_frame_data_buf buf;
  2032. struct msm_gem_object *msm_gem;
  2033. u32 cur_buf;
  2034. sde_crtc = to_sde_crtc(crtc);
  2035. cur_buf = sde_crtc->frame_data.idx;
  2036. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2037. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2038. buf.offset = msm_gem->offset;
  2039. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2040. (uint64_t)(&buf));
  2041. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2042. }
  2043. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2044. {
  2045. struct sde_crtc *sde_crtc;
  2046. struct drm_plane *plane;
  2047. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2048. struct sde_drm_frame_data_packet *data;
  2049. struct sde_frame_data *frame_data;
  2050. int i = 0;
  2051. if (!crtc || !crtc->state)
  2052. return;
  2053. sde_crtc = to_sde_crtc(crtc);
  2054. frame_data = &sde_crtc->frame_data;
  2055. if (frame_data->cnt) {
  2056. struct msm_gem_object *msm_gem;
  2057. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2058. data = (struct sde_drm_frame_data_packet *)
  2059. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2060. } else {
  2061. data = &frame_data_packet;
  2062. }
  2063. data->commit_count = sde_crtc->play_count;
  2064. data->frame_count = sde_crtc->fps_info.frame_count;
  2065. /* Collect plane specific data */
  2066. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2067. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2068. if (frame_data->cnt)
  2069. _sde_crtc_frame_data_notify(crtc, data);
  2070. }
  2071. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2072. {
  2073. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2074. struct sde_crtc *sde_crtc;
  2075. struct msm_drm_private *priv;
  2076. struct sde_crtc_frame_event *fevent;
  2077. struct sde_kms_frame_event_cb_data *cb_data;
  2078. unsigned long flags;
  2079. u32 crtc_id;
  2080. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2081. if (!data) {
  2082. SDE_ERROR("invalid parameters\n");
  2083. return;
  2084. }
  2085. crtc = cb_data->crtc;
  2086. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2087. SDE_ERROR("invalid parameters\n");
  2088. return;
  2089. }
  2090. sde_crtc = to_sde_crtc(crtc);
  2091. priv = crtc->dev->dev_private;
  2092. crtc_id = drm_crtc_index(crtc);
  2093. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2094. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2095. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2096. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2097. struct sde_crtc_frame_event, list);
  2098. if (fevent)
  2099. list_del_init(&fevent->list);
  2100. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2101. if (!fevent) {
  2102. SDE_ERROR("crtc%d event %d overflow\n",
  2103. crtc->base.id, event);
  2104. SDE_EVT32(DRMID(crtc), event);
  2105. return;
  2106. }
  2107. /* log and clear plane ubwc errors if any */
  2108. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2109. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2110. | SDE_ENCODER_FRAME_EVENT_DONE))
  2111. sde_crtc_get_frame_data(crtc);
  2112. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2113. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2114. sde_crtc->retire_frame_event_time = ktime_get();
  2115. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2116. }
  2117. fevent->event = event;
  2118. fevent->ts = ts;
  2119. fevent->crtc = crtc;
  2120. fevent->connector = cb_data->connector;
  2121. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2122. }
  2123. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2124. struct drm_crtc_state *old_state)
  2125. {
  2126. struct drm_device *dev;
  2127. struct sde_crtc *sde_crtc;
  2128. struct sde_crtc_state *cstate;
  2129. struct drm_connector *conn;
  2130. struct drm_encoder *encoder;
  2131. struct drm_connector_list_iter conn_iter;
  2132. if (!crtc || !crtc->state) {
  2133. SDE_ERROR("invalid crtc\n");
  2134. return;
  2135. }
  2136. dev = crtc->dev;
  2137. sde_crtc = to_sde_crtc(crtc);
  2138. cstate = to_sde_crtc_state(crtc->state);
  2139. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2140. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2141. /* identify connectors attached to this crtc */
  2142. cstate->num_connectors = 0;
  2143. drm_connector_list_iter_begin(dev, &conn_iter);
  2144. drm_for_each_connector_iter(conn, &conn_iter)
  2145. if (conn->state && conn->state->crtc == crtc &&
  2146. cstate->num_connectors < MAX_CONNECTORS) {
  2147. encoder = conn->state->best_encoder;
  2148. if (encoder)
  2149. sde_encoder_register_frame_event_callback(
  2150. encoder,
  2151. sde_crtc_frame_event_cb,
  2152. crtc);
  2153. cstate->connectors[cstate->num_connectors++] = conn;
  2154. sde_connector_prepare_fence(conn);
  2155. sde_encoder_set_clone_mode(encoder, crtc->state);
  2156. }
  2157. drm_connector_list_iter_end(&conn_iter);
  2158. /* prepare main output fence */
  2159. sde_fence_prepare(sde_crtc->output_fence);
  2160. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2161. }
  2162. /**
  2163. * sde_crtc_complete_flip - signal pending page_flip events
  2164. * Any pending vblank events are added to the vblank_event_list
  2165. * so that the next vblank interrupt shall signal them.
  2166. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2167. * This API signals any pending PAGE_FLIP events requested through
  2168. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2169. * if file!=NULL, this is preclose potential cancel-flip path
  2170. * @crtc: Pointer to drm crtc structure
  2171. * @file: Pointer to drm file
  2172. */
  2173. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2174. struct drm_file *file)
  2175. {
  2176. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2177. struct drm_device *dev = crtc->dev;
  2178. struct drm_pending_vblank_event *event;
  2179. unsigned long flags;
  2180. spin_lock_irqsave(&dev->event_lock, flags);
  2181. event = sde_crtc->event;
  2182. if (!event)
  2183. goto end;
  2184. /*
  2185. * if regular vblank case (!file) or if cancel-flip from
  2186. * preclose on file that requested flip, then send the
  2187. * event:
  2188. */
  2189. if (!file || (event->base.file_priv == file)) {
  2190. sde_crtc->event = NULL;
  2191. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2192. sde_crtc->name, event);
  2193. SDE_EVT32_VERBOSE(DRMID(crtc));
  2194. drm_crtc_send_vblank_event(crtc, event);
  2195. }
  2196. end:
  2197. spin_unlock_irqrestore(&dev->event_lock, flags);
  2198. }
  2199. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2200. struct drm_crtc_state *cstate)
  2201. {
  2202. struct drm_encoder *encoder;
  2203. if (!crtc || !crtc->dev || !cstate) {
  2204. SDE_ERROR("invalid crtc\n");
  2205. return INTF_MODE_NONE;
  2206. }
  2207. drm_for_each_encoder_mask(encoder, crtc->dev,
  2208. cstate->encoder_mask) {
  2209. /* continue if copy encoder is encountered */
  2210. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2211. continue;
  2212. return sde_encoder_get_intf_mode(encoder);
  2213. }
  2214. return INTF_MODE_NONE;
  2215. }
  2216. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2217. {
  2218. struct drm_encoder *encoder;
  2219. if (!crtc || !crtc->dev) {
  2220. SDE_ERROR("invalid crtc\n");
  2221. return INTF_MODE_NONE;
  2222. }
  2223. drm_for_each_encoder(encoder, crtc->dev)
  2224. if ((encoder->crtc == crtc)
  2225. && !sde_encoder_in_cont_splash(encoder))
  2226. return sde_encoder_get_fps(encoder);
  2227. return 0;
  2228. }
  2229. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2230. {
  2231. struct drm_encoder *encoder;
  2232. if (!crtc || !crtc->dev) {
  2233. SDE_ERROR("invalid crtc\n");
  2234. return 0;
  2235. }
  2236. drm_for_each_encoder_mask(encoder, crtc->dev,
  2237. crtc->state->encoder_mask) {
  2238. if (!sde_encoder_in_cont_splash(encoder))
  2239. return sde_encoder_get_dfps_maxfps(encoder);
  2240. }
  2241. return 0;
  2242. }
  2243. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2244. {
  2245. struct drm_encoder *enc;
  2246. struct sde_crtc *sde_crtc;
  2247. if (!crtc || !crtc->dev)
  2248. return NULL;
  2249. sde_crtc = to_sde_crtc(crtc);
  2250. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2251. if (sde_encoder_in_clone_mode(enc))
  2252. continue;
  2253. return enc;
  2254. }
  2255. return NULL;
  2256. }
  2257. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2258. {
  2259. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2260. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2261. /* keep statistics on vblank callback - with auto reset via debugfs */
  2262. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2263. sde_crtc->vblank_cb_time = ts;
  2264. else
  2265. sde_crtc->vblank_cb_count++;
  2266. sde_crtc->vblank_last_cb_time = ts;
  2267. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2268. drm_crtc_handle_vblank(crtc);
  2269. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2270. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2271. }
  2272. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2273. ktime_t ts, enum sde_fence_event fence_event)
  2274. {
  2275. if (!connector) {
  2276. SDE_ERROR("invalid param\n");
  2277. return;
  2278. }
  2279. SDE_ATRACE_BEGIN("signal_retire_fence");
  2280. sde_connector_complete_commit(connector, ts, fence_event);
  2281. SDE_ATRACE_END("signal_retire_fence");
  2282. }
  2283. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2284. {
  2285. struct msm_drm_private *priv;
  2286. struct sde_crtc_frame_event *fevent;
  2287. struct drm_crtc *crtc;
  2288. struct sde_crtc *sde_crtc;
  2289. struct sde_kms *sde_kms;
  2290. unsigned long flags;
  2291. bool in_clone_mode = false;
  2292. if (!work) {
  2293. SDE_ERROR("invalid work handle\n");
  2294. return;
  2295. }
  2296. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2297. if (!fevent->crtc || !fevent->crtc->state) {
  2298. SDE_ERROR("invalid crtc\n");
  2299. return;
  2300. }
  2301. crtc = fevent->crtc;
  2302. sde_crtc = to_sde_crtc(crtc);
  2303. sde_kms = _sde_crtc_get_kms(crtc);
  2304. if (!sde_kms) {
  2305. SDE_ERROR("invalid kms handle\n");
  2306. return;
  2307. }
  2308. priv = sde_kms->dev->dev_private;
  2309. SDE_ATRACE_BEGIN("crtc_frame_event");
  2310. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2311. ktime_to_ns(fevent->ts));
  2312. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2313. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2314. true : false;
  2315. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2316. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2317. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2318. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2319. /* this should not happen */
  2320. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2321. crtc->base.id,
  2322. ktime_to_ns(fevent->ts),
  2323. atomic_read(&sde_crtc->frame_pending));
  2324. SDE_EVT32(DRMID(crtc), fevent->event,
  2325. SDE_EVTLOG_FUNC_CASE1);
  2326. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2327. /* release bandwidth and other resources */
  2328. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2329. crtc->base.id,
  2330. ktime_to_ns(fevent->ts));
  2331. SDE_EVT32(DRMID(crtc), fevent->event,
  2332. SDE_EVTLOG_FUNC_CASE2);
  2333. sde_core_perf_crtc_release_bw(crtc);
  2334. } else {
  2335. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2336. SDE_EVTLOG_FUNC_CASE3);
  2337. }
  2338. }
  2339. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2340. SDE_ATRACE_BEGIN("signal_release_fence");
  2341. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2342. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2343. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2344. SDE_ATRACE_END("signal_release_fence");
  2345. }
  2346. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2347. /* this api should be called without spin_lock */
  2348. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2349. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2350. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2351. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2352. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2353. crtc->base.id, ktime_to_ns(fevent->ts));
  2354. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2355. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2356. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2357. SDE_ATRACE_END("crtc_frame_event");
  2358. }
  2359. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2360. struct drm_crtc_state *old_state)
  2361. {
  2362. struct sde_crtc *sde_crtc;
  2363. u32 power_on = 1;
  2364. if (!crtc || !crtc->state) {
  2365. SDE_ERROR("invalid crtc\n");
  2366. return;
  2367. }
  2368. sde_crtc = to_sde_crtc(crtc);
  2369. SDE_EVT32_VERBOSE(DRMID(crtc));
  2370. if (crtc->state->active_changed && crtc->state->active)
  2371. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2372. sde_core_perf_crtc_update(crtc, 0, false);
  2373. }
  2374. /**
  2375. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2376. * @cstate: Pointer to sde crtc state
  2377. */
  2378. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2379. {
  2380. if (!cstate) {
  2381. SDE_ERROR("invalid cstate\n");
  2382. return;
  2383. }
  2384. cstate->input_fence_timeout_ns =
  2385. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2386. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2387. }
  2388. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2389. {
  2390. u32 i;
  2391. struct sde_crtc_state *cstate;
  2392. if (!state)
  2393. return;
  2394. cstate = to_sde_crtc_state(state);
  2395. for (i = 0; i < cstate->num_dim_layers; i++)
  2396. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2397. cstate->num_dim_layers = 0;
  2398. }
  2399. /**
  2400. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2401. * @cstate: Pointer to sde crtc state
  2402. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2403. */
  2404. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2405. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2406. {
  2407. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2408. struct sde_drm_dim_layer_cfg *user_cfg;
  2409. struct sde_hw_dim_layer *dim_layer;
  2410. u32 count, i;
  2411. struct sde_kms *kms;
  2412. if (!crtc || !cstate) {
  2413. SDE_ERROR("invalid crtc or cstate\n");
  2414. return;
  2415. }
  2416. dim_layer = cstate->dim_layer;
  2417. if (!usr_ptr) {
  2418. /* usr_ptr is null when setting the default property value */
  2419. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2420. SDE_DEBUG("dim_layer data removed\n");
  2421. goto clear;
  2422. }
  2423. kms = _sde_crtc_get_kms(crtc);
  2424. if (!kms || !kms->catalog) {
  2425. SDE_ERROR("invalid kms\n");
  2426. return;
  2427. }
  2428. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2429. SDE_ERROR("failed to copy dim_layer data\n");
  2430. return;
  2431. }
  2432. count = dim_layer_v1.num_layers;
  2433. if (count > SDE_MAX_DIM_LAYERS) {
  2434. SDE_ERROR("invalid number of dim_layers:%d", count);
  2435. return;
  2436. }
  2437. /* populate from user space */
  2438. cstate->num_dim_layers = count;
  2439. for (i = 0; i < count; i++) {
  2440. user_cfg = &dim_layer_v1.layer_cfg[i];
  2441. dim_layer[i].flags = user_cfg->flags;
  2442. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2443. user_cfg->stage : user_cfg->stage +
  2444. SDE_STAGE_0;
  2445. dim_layer[i].rect.x = user_cfg->rect.x1;
  2446. dim_layer[i].rect.y = user_cfg->rect.y1;
  2447. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2448. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2449. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2450. user_cfg->color_fill.color_0,
  2451. user_cfg->color_fill.color_1,
  2452. user_cfg->color_fill.color_2,
  2453. user_cfg->color_fill.color_3,
  2454. };
  2455. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2456. i, dim_layer[i].flags, dim_layer[i].stage);
  2457. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2458. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2459. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2460. dim_layer[i].color_fill.color_0,
  2461. dim_layer[i].color_fill.color_1,
  2462. dim_layer[i].color_fill.color_2,
  2463. dim_layer[i].color_fill.color_3);
  2464. }
  2465. clear:
  2466. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2467. }
  2468. /**
  2469. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2470. * @sde_crtc : Pointer to sde crtc
  2471. * @cstate : Pointer to sde crtc state
  2472. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2473. */
  2474. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2475. struct sde_crtc_state *cstate,
  2476. void __user *usr_ptr)
  2477. {
  2478. struct sde_drm_dest_scaler_data ds_data;
  2479. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2480. struct sde_drm_scaler_v2 scaler_v2;
  2481. void __user *scaler_v2_usr;
  2482. int i, count;
  2483. if (!sde_crtc || !cstate) {
  2484. SDE_ERROR("invalid sde_crtc/state\n");
  2485. return -EINVAL;
  2486. }
  2487. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2488. if (!usr_ptr) {
  2489. SDE_DEBUG("ds data removed\n");
  2490. return 0;
  2491. }
  2492. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2493. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2494. sde_crtc->name);
  2495. return -EINVAL;
  2496. }
  2497. count = ds_data.num_dest_scaler;
  2498. if (!count) {
  2499. SDE_DEBUG("no ds data available\n");
  2500. return 0;
  2501. }
  2502. if (count > SDE_MAX_DS_COUNT) {
  2503. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2504. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2505. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2506. return -EINVAL;
  2507. }
  2508. /* Populate from user space */
  2509. for (i = 0; i < count; i++) {
  2510. ds_cfg_usr = &ds_data.ds_cfg[i];
  2511. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2512. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2513. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2514. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2515. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2516. if (ds_cfg_usr->scaler_cfg) {
  2517. scaler_v2_usr =
  2518. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2519. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2520. sizeof(scaler_v2))) {
  2521. SDE_ERROR("%s:scaler: copy from user failed\n",
  2522. sde_crtc->name);
  2523. return -EINVAL;
  2524. }
  2525. }
  2526. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2527. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2528. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2529. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2530. scaler_v2.dst_width, scaler_v2.dst_height);
  2531. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2532. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2533. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2534. scaler_v2.dst_width, scaler_v2.dst_height);
  2535. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2536. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2537. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2538. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2539. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2540. ds_cfg_usr->lm_height);
  2541. }
  2542. cstate->num_ds = count;
  2543. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2544. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2545. return 0;
  2546. }
  2547. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2548. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2549. struct sde_hw_ds_cfg *prev_cfg)
  2550. {
  2551. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2552. || !cfg->lm_width || !cfg->lm_height) {
  2553. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2554. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2555. hdisplay, mode->vdisplay);
  2556. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2557. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2558. return -E2BIG;
  2559. }
  2560. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2561. cfg->lm_height != prev_cfg->lm_height)) {
  2562. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2563. crtc->base.id, cfg->lm_width,
  2564. cfg->lm_height, prev_cfg->lm_width,
  2565. prev_cfg->lm_height);
  2566. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2567. prev_cfg->lm_width, prev_cfg->lm_height,
  2568. SDE_EVTLOG_ERROR);
  2569. return -EINVAL;
  2570. }
  2571. return 0;
  2572. }
  2573. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2574. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2575. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2576. u32 max_in_width, u32 max_out_width)
  2577. {
  2578. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2579. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2580. /**
  2581. * Scaler src and dst width shouldn't exceed the maximum
  2582. * width limitation. Also, if there is no partial update
  2583. * dst width and height must match display resolution.
  2584. */
  2585. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2586. cfg->scl3_cfg.dst_width > max_out_width ||
  2587. !cfg->scl3_cfg.src_width[0] ||
  2588. !cfg->scl3_cfg.dst_width ||
  2589. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2590. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2591. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2592. SDE_ERROR("crtc%d: ", crtc->base.id);
  2593. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2594. cfg->scl3_cfg.src_width[0],
  2595. cfg->scl3_cfg.dst_width,
  2596. cfg->scl3_cfg.dst_height,
  2597. hdisplay, mode->vdisplay);
  2598. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2599. sde_crtc->num_mixers, cfg->flags,
  2600. hw_ds->idx - DS_0);
  2601. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2602. cfg->scl3_cfg.enable,
  2603. cfg->scl3_cfg.de.enable);
  2604. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2605. cfg->scl3_cfg.de.enable, cfg->flags,
  2606. max_in_width, max_out_width,
  2607. cfg->scl3_cfg.src_width[0],
  2608. cfg->scl3_cfg.dst_width,
  2609. cfg->scl3_cfg.dst_height, hdisplay,
  2610. mode->vdisplay, sde_crtc->num_mixers,
  2611. SDE_EVTLOG_ERROR);
  2612. cfg->flags &=
  2613. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2614. cfg->flags &=
  2615. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2616. return -EINVAL;
  2617. }
  2618. }
  2619. return 0;
  2620. }
  2621. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2622. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2623. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2624. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2625. {
  2626. int i, ret;
  2627. u32 lm_idx;
  2628. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2629. for (i = 0; i < cstate->num_ds; i++) {
  2630. cfg = &cstate->ds_cfg[i];
  2631. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2632. lm_idx = cfg->idx;
  2633. /**
  2634. * Validate against topology
  2635. * No of dest scalers should match the num of mixers
  2636. * unless it is partial update left only/right only use case
  2637. */
  2638. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2639. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2640. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2641. crtc->base.id, i, lm_idx, cfg->flags);
  2642. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2643. SDE_EVTLOG_ERROR);
  2644. return -EINVAL;
  2645. }
  2646. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2647. if (!max_in_width && !max_out_width) {
  2648. max_in_width = hw_ds->scl->top->maxinputwidth;
  2649. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2650. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2651. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2652. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2653. max_in_width, max_out_width, cstate->num_ds);
  2654. }
  2655. /* Check LM width and height */
  2656. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2657. prev_cfg);
  2658. if (ret)
  2659. return ret;
  2660. /* Check scaler data */
  2661. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2662. hw_ds, cfg, hdisplay,
  2663. max_in_width, max_out_width);
  2664. if (ret)
  2665. return ret;
  2666. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2667. (*num_ds_enable)++;
  2668. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2669. hw_ds->idx - DS_0, cfg->flags);
  2670. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2671. }
  2672. return 0;
  2673. }
  2674. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2675. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2676. {
  2677. struct sde_hw_ds_cfg *cfg;
  2678. int i;
  2679. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2680. cstate->num_ds_enabled, num_ds_enable);
  2681. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2682. cstate->num_ds, cstate->dirty[0]);
  2683. if (cstate->num_ds_enabled != num_ds_enable) {
  2684. /* Disabling destination scaler */
  2685. if (!num_ds_enable) {
  2686. for (i = 0; i < cstate->num_ds; i++) {
  2687. cfg = &cstate->ds_cfg[i];
  2688. cfg->idx = i;
  2689. /* Update scaler settings in disable case */
  2690. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2691. cfg->scl3_cfg.enable = 0;
  2692. cfg->scl3_cfg.de.enable = 0;
  2693. }
  2694. }
  2695. cstate->num_ds_enabled = num_ds_enable;
  2696. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2697. } else {
  2698. if (!cstate->num_ds_enabled)
  2699. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2700. }
  2701. }
  2702. /**
  2703. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2704. * @crtc : Pointer to drm crtc
  2705. * @state : Pointer to drm crtc state
  2706. */
  2707. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2708. struct drm_crtc_state *state)
  2709. {
  2710. struct sde_crtc *sde_crtc;
  2711. struct sde_crtc_state *cstate;
  2712. struct drm_display_mode *mode;
  2713. struct sde_kms *kms;
  2714. struct sde_hw_ds *hw_ds = NULL;
  2715. u32 ret = 0;
  2716. u32 num_ds_enable = 0, hdisplay = 0;
  2717. u32 max_in_width = 0, max_out_width = 0;
  2718. if (!crtc || !state)
  2719. return -EINVAL;
  2720. sde_crtc = to_sde_crtc(crtc);
  2721. cstate = to_sde_crtc_state(state);
  2722. kms = _sde_crtc_get_kms(crtc);
  2723. mode = &state->adjusted_mode;
  2724. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2725. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2726. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2727. return 0;
  2728. }
  2729. if (!kms || !kms->catalog) {
  2730. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2731. return -EINVAL;
  2732. }
  2733. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2734. SDE_DEBUG("dest scaler feature not supported\n");
  2735. return 0;
  2736. }
  2737. if (!sde_crtc->num_mixers) {
  2738. SDE_DEBUG("mixers not allocated\n");
  2739. return 0;
  2740. }
  2741. ret = _sde_validate_hw_resources(sde_crtc);
  2742. if (ret)
  2743. goto err;
  2744. /**
  2745. * No of dest scalers shouldn't exceed hw ds block count and
  2746. * also, match the num of mixers unless it is partial update
  2747. * left only/right only use case - currently PU + DS is not supported
  2748. */
  2749. if (cstate->num_ds > kms->catalog->ds_count ||
  2750. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2751. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2752. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2753. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2754. cstate->ds_cfg[0].flags);
  2755. ret = -EINVAL;
  2756. goto err;
  2757. }
  2758. /**
  2759. * Check if DS needs to be enabled or disabled
  2760. * In case of enable, validate the data
  2761. */
  2762. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2763. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2764. cstate->num_ds, cstate->ds_cfg[0].flags);
  2765. goto disable;
  2766. }
  2767. /* Display resolution */
  2768. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2769. /* Validate the DS data */
  2770. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2771. mode, hw_ds, hdisplay, &num_ds_enable,
  2772. max_in_width, max_out_width);
  2773. if (ret)
  2774. goto err;
  2775. disable:
  2776. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2777. return 0;
  2778. err:
  2779. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2780. return ret;
  2781. }
  2782. /**
  2783. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2784. * @crtc: Pointer to CRTC object
  2785. */
  2786. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2787. {
  2788. struct drm_plane *plane = NULL;
  2789. uint32_t wait_ms = 1;
  2790. ktime_t kt_end, kt_wait;
  2791. int rc = 0;
  2792. SDE_DEBUG("\n");
  2793. if (!crtc || !crtc->state) {
  2794. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2795. return;
  2796. }
  2797. /* use monotonic timer to limit total fence wait time */
  2798. kt_end = ktime_add_ns(ktime_get(),
  2799. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2800. /*
  2801. * Wait for fences sequentially, as all of them need to be signalled
  2802. * before we can proceed.
  2803. *
  2804. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2805. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2806. * that each plane can check its fence status and react appropriately
  2807. * if its fence has timed out. Call input fence wait multiple times if
  2808. * fence wait is interrupted due to interrupt call.
  2809. */
  2810. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2811. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2812. do {
  2813. kt_wait = ktime_sub(kt_end, ktime_get());
  2814. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2815. wait_ms = ktime_to_ms(kt_wait);
  2816. else
  2817. wait_ms = 0;
  2818. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2819. } while (wait_ms && rc == -ERESTARTSYS);
  2820. }
  2821. SDE_ATRACE_END("plane_wait_input_fence");
  2822. }
  2823. static void _sde_crtc_setup_mixer_for_encoder(
  2824. struct drm_crtc *crtc,
  2825. struct drm_encoder *enc)
  2826. {
  2827. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2828. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2829. struct sde_rm *rm = &sde_kms->rm;
  2830. struct sde_crtc_mixer *mixer;
  2831. struct sde_hw_ctl *last_valid_ctl = NULL;
  2832. int i;
  2833. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2834. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2835. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2836. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2837. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2838. /* Set up all the mixers and ctls reserved by this encoder */
  2839. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2840. mixer = &sde_crtc->mixers[i];
  2841. if (!sde_rm_get_hw(rm, &lm_iter))
  2842. break;
  2843. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2844. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2845. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2846. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2847. mixer->hw_lm->idx - LM_0);
  2848. mixer->hw_ctl = last_valid_ctl;
  2849. } else {
  2850. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2851. last_valid_ctl = mixer->hw_ctl;
  2852. sde_crtc->num_ctls++;
  2853. }
  2854. /* Shouldn't happen, mixers are always >= ctls */
  2855. if (!mixer->hw_ctl) {
  2856. SDE_ERROR("no valid ctls found for lm %d\n",
  2857. mixer->hw_lm->idx - LM_0);
  2858. return;
  2859. }
  2860. /* Dspp may be null */
  2861. (void) sde_rm_get_hw(rm, &dspp_iter);
  2862. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2863. /* DS may be null */
  2864. (void) sde_rm_get_hw(rm, &ds_iter);
  2865. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2866. mixer->encoder = enc;
  2867. sde_crtc->num_mixers++;
  2868. SDE_DEBUG("setup mixer %d: lm %d\n",
  2869. i, mixer->hw_lm->idx - LM_0);
  2870. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2871. i, mixer->hw_ctl->idx - CTL_0);
  2872. if (mixer->hw_ds)
  2873. SDE_DEBUG("setup mixer %d: ds %d\n",
  2874. i, mixer->hw_ds->idx - DS_0);
  2875. }
  2876. }
  2877. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2878. {
  2879. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2880. struct drm_encoder *enc;
  2881. sde_crtc->num_ctls = 0;
  2882. sde_crtc->num_mixers = 0;
  2883. sde_crtc->mixers_swapped = false;
  2884. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2885. mutex_lock(&sde_crtc->crtc_lock);
  2886. /* Check for mixers on all encoders attached to this crtc */
  2887. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2888. if (enc->crtc != crtc)
  2889. continue;
  2890. /* avoid overwriting mixers info from a copy encoder */
  2891. if (sde_encoder_in_clone_mode(enc))
  2892. continue;
  2893. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2894. }
  2895. mutex_unlock(&sde_crtc->crtc_lock);
  2896. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2897. }
  2898. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2899. {
  2900. int i;
  2901. struct sde_crtc_state *cstate;
  2902. cstate = to_sde_crtc_state(state);
  2903. cstate->is_ppsplit = false;
  2904. for (i = 0; i < cstate->num_connectors; i++) {
  2905. struct drm_connector *conn = cstate->connectors[i];
  2906. if (sde_connector_get_topology_name(conn) ==
  2907. SDE_RM_TOPOLOGY_PPSPLIT)
  2908. cstate->is_ppsplit = true;
  2909. }
  2910. }
  2911. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2912. struct drm_crtc_state *state)
  2913. {
  2914. struct sde_crtc *sde_crtc;
  2915. struct sde_crtc_state *cstate;
  2916. struct drm_display_mode *adj_mode;
  2917. u32 crtc_split_width;
  2918. int i;
  2919. if (!crtc || !state) {
  2920. SDE_ERROR("invalid args\n");
  2921. return;
  2922. }
  2923. sde_crtc = to_sde_crtc(crtc);
  2924. cstate = to_sde_crtc_state(state);
  2925. adj_mode = &state->adjusted_mode;
  2926. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2927. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2928. cstate->lm_bounds[i].x = crtc_split_width * i;
  2929. cstate->lm_bounds[i].y = 0;
  2930. cstate->lm_bounds[i].w = crtc_split_width;
  2931. cstate->lm_bounds[i].h =
  2932. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2933. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2934. sizeof(cstate->lm_roi[i]));
  2935. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2936. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2937. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2938. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2939. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2940. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2941. }
  2942. drm_mode_debug_printmodeline(adj_mode);
  2943. }
  2944. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2945. {
  2946. struct sde_crtc_mixer mixer;
  2947. /*
  2948. * Use mixer[0] to get hw_ctl which will use ops to clear
  2949. * all blendstages. Clear all blendstages will iterate through
  2950. * all mixers.
  2951. */
  2952. if (sde_crtc->num_mixers) {
  2953. mixer = sde_crtc->mixers[0];
  2954. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2955. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2956. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2957. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2958. }
  2959. }
  2960. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2961. struct drm_crtc_state *old_state)
  2962. {
  2963. struct sde_crtc *sde_crtc;
  2964. struct drm_encoder *encoder;
  2965. struct drm_device *dev;
  2966. struct sde_kms *sde_kms;
  2967. struct sde_splash_display *splash_display;
  2968. bool cont_splash_enabled = false;
  2969. size_t i;
  2970. if (!crtc) {
  2971. SDE_ERROR("invalid crtc\n");
  2972. return;
  2973. }
  2974. if (!crtc->state->enable) {
  2975. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2976. crtc->base.id, crtc->state->enable);
  2977. return;
  2978. }
  2979. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2980. SDE_ERROR("power resource is not enabled\n");
  2981. return;
  2982. }
  2983. sde_kms = _sde_crtc_get_kms(crtc);
  2984. if (!sde_kms)
  2985. return;
  2986. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2987. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2988. sde_crtc = to_sde_crtc(crtc);
  2989. dev = crtc->dev;
  2990. if (!sde_crtc->num_mixers) {
  2991. _sde_crtc_setup_mixers(crtc);
  2992. _sde_crtc_setup_is_ppsplit(crtc->state);
  2993. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2994. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2995. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  2996. _sde_crtc_setup_mixers(crtc);
  2997. sde_crtc->reinit_crtc_mixers = false;
  2998. }
  2999. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3000. if (encoder->crtc != crtc)
  3001. continue;
  3002. /* encoder will trigger pending mask now */
  3003. sde_encoder_trigger_kickoff_pending(encoder);
  3004. }
  3005. /* update performance setting */
  3006. sde_core_perf_crtc_update(crtc, 1, false);
  3007. /*
  3008. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3009. * it means we are trying to flush a CRTC whose state is disabled:
  3010. * nothing else needs to be done.
  3011. */
  3012. if (unlikely(!sde_crtc->num_mixers))
  3013. goto end;
  3014. _sde_crtc_blend_setup(crtc, old_state, true);
  3015. _sde_crtc_dest_scaler_setup(crtc);
  3016. sde_cp_crtc_apply_noise(crtc, old_state);
  3017. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty) {
  3018. sde_core_perf_crtc_update_uidle(crtc, true);
  3019. } else if (!test_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask) &&
  3020. !sde_kms->perf.uidle_enabled)
  3021. sde_core_perf_uidle_setup_ctl(crtc, false);
  3022. test_and_clear_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3023. /*
  3024. * Since CP properties use AXI buffer to program the
  3025. * HW, check if context bank is in attached state,
  3026. * apply color processing properties only if
  3027. * smmu state is attached,
  3028. */
  3029. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3030. splash_display = &sde_kms->splash_data.splash_display[i];
  3031. if (splash_display->cont_splash_enabled &&
  3032. splash_display->encoder &&
  3033. crtc == splash_display->encoder->crtc)
  3034. cont_splash_enabled = true;
  3035. }
  3036. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3037. sde_cp_crtc_apply_properties(crtc);
  3038. if (!sde_crtc->enabled)
  3039. sde_cp_crtc_mark_features_dirty(crtc);
  3040. /*
  3041. * PP_DONE irq is only used by command mode for now.
  3042. * It is better to request pending before FLUSH and START trigger
  3043. * to make sure no pp_done irq missed.
  3044. * This is safe because no pp_done will happen before SW trigger
  3045. * in command mode.
  3046. */
  3047. end:
  3048. SDE_ATRACE_END("crtc_atomic_begin");
  3049. }
  3050. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3051. struct drm_crtc_state *old_crtc_state)
  3052. {
  3053. struct drm_encoder *encoder;
  3054. struct sde_crtc *sde_crtc;
  3055. struct drm_device *dev;
  3056. struct drm_plane *plane;
  3057. struct msm_drm_private *priv;
  3058. struct sde_crtc_state *cstate;
  3059. struct sde_kms *sde_kms;
  3060. int i;
  3061. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3062. SDE_ERROR("invalid crtc\n");
  3063. return;
  3064. }
  3065. if (!crtc->state->enable) {
  3066. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3067. crtc->base.id, crtc->state->enable);
  3068. return;
  3069. }
  3070. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3071. SDE_ERROR("power resource is not enabled\n");
  3072. return;
  3073. }
  3074. sde_kms = _sde_crtc_get_kms(crtc);
  3075. if (!sde_kms) {
  3076. SDE_ERROR("invalid kms\n");
  3077. return;
  3078. }
  3079. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3080. sde_crtc = to_sde_crtc(crtc);
  3081. cstate = to_sde_crtc_state(crtc->state);
  3082. dev = crtc->dev;
  3083. priv = dev->dev_private;
  3084. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3085. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3086. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3087. false);
  3088. else
  3089. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3090. /*
  3091. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3092. * it means we are trying to flush a CRTC whose state is disabled:
  3093. * nothing else needs to be done.
  3094. */
  3095. if (unlikely(!sde_crtc->num_mixers))
  3096. return;
  3097. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3098. /*
  3099. * For planes without commit update, drm framework will not add
  3100. * those planes to current state since hardware update is not
  3101. * required. However, if those planes were power collapsed since
  3102. * last commit cycle, driver has to restore the hardware state
  3103. * of those planes explicitly here prior to plane flush.
  3104. * Also use this iteration to see if any plane requires cache,
  3105. * so during the perf update driver can activate/deactivate
  3106. * the cache accordingly.
  3107. */
  3108. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3109. sde_crtc->new_perf.llcc_active[i] = false;
  3110. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3111. sde_plane_restore(plane);
  3112. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3113. if (sde_plane_is_cache_required(plane, i))
  3114. sde_crtc->new_perf.llcc_active[i] = true;
  3115. }
  3116. }
  3117. sde_core_perf_crtc_update_llcc(crtc);
  3118. /* wait for acquire fences before anything else is done */
  3119. _sde_crtc_wait_for_fences(crtc);
  3120. if (!cstate->rsc_update) {
  3121. drm_for_each_encoder_mask(encoder, dev,
  3122. crtc->state->encoder_mask) {
  3123. cstate->rsc_client =
  3124. sde_encoder_get_rsc_client(encoder);
  3125. }
  3126. cstate->rsc_update = true;
  3127. }
  3128. /*
  3129. * Final plane updates: Give each plane a chance to complete all
  3130. * required writes/flushing before crtc's "flush
  3131. * everything" call below.
  3132. */
  3133. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3134. if (sde_kms->smmu_state.transition_error)
  3135. sde_plane_set_error(plane, true);
  3136. sde_plane_flush(plane);
  3137. }
  3138. /* Kickoff will be scheduled by outer layer */
  3139. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3140. }
  3141. /**
  3142. * sde_crtc_destroy_state - state destroy hook
  3143. * @crtc: drm CRTC
  3144. * @state: CRTC state object to release
  3145. */
  3146. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3147. struct drm_crtc_state *state)
  3148. {
  3149. struct sde_crtc *sde_crtc;
  3150. struct sde_crtc_state *cstate;
  3151. struct drm_encoder *enc;
  3152. struct sde_kms *sde_kms;
  3153. if (!crtc || !state) {
  3154. SDE_ERROR("invalid argument(s)\n");
  3155. return;
  3156. }
  3157. sde_crtc = to_sde_crtc(crtc);
  3158. cstate = to_sde_crtc_state(state);
  3159. sde_kms = _sde_crtc_get_kms(crtc);
  3160. if (!sde_kms) {
  3161. SDE_ERROR("invalid sde_kms\n");
  3162. return;
  3163. }
  3164. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3165. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3166. sde_rm_release(&sde_kms->rm, enc, true);
  3167. sde_cp_clear_state_info(state);
  3168. __drm_atomic_helper_crtc_destroy_state(state);
  3169. /* destroy value helper */
  3170. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3171. &cstate->property_state);
  3172. }
  3173. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3174. {
  3175. struct sde_crtc *sde_crtc;
  3176. int i;
  3177. if (!crtc) {
  3178. SDE_ERROR("invalid argument\n");
  3179. return -EINVAL;
  3180. }
  3181. sde_crtc = to_sde_crtc(crtc);
  3182. if (!atomic_read(&sde_crtc->frame_pending)) {
  3183. SDE_DEBUG("no frames pending\n");
  3184. return 0;
  3185. }
  3186. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3187. /*
  3188. * flush all the event thread work to make sure all the
  3189. * FRAME_EVENTS from encoder are propagated to crtc
  3190. */
  3191. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3192. if (list_empty(&sde_crtc->frame_events[i].list))
  3193. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3194. }
  3195. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3196. return 0;
  3197. }
  3198. /**
  3199. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3200. * @crtc: Pointer to crtc structure
  3201. */
  3202. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3203. {
  3204. struct drm_plane *plane;
  3205. struct drm_plane_state *state;
  3206. struct sde_crtc *sde_crtc;
  3207. struct sde_crtc_mixer *mixer;
  3208. struct sde_hw_ctl *ctl;
  3209. if (!crtc)
  3210. return;
  3211. sde_crtc = to_sde_crtc(crtc);
  3212. mixer = sde_crtc->mixers;
  3213. if (!mixer)
  3214. return;
  3215. ctl = mixer->hw_ctl;
  3216. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3217. state = plane->state;
  3218. if (!state)
  3219. continue;
  3220. /* clear plane flush bitmask */
  3221. sde_plane_ctl_flush(plane, ctl, false);
  3222. }
  3223. }
  3224. /**
  3225. * sde_crtc_reset_hw - attempt hardware reset on errors
  3226. * @crtc: Pointer to DRM crtc instance
  3227. * @old_state: Pointer to crtc state for previous commit
  3228. * @recovery_events: Whether or not recovery events are enabled
  3229. * Returns: Zero if current commit should still be attempted
  3230. */
  3231. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3232. bool recovery_events)
  3233. {
  3234. struct drm_plane *plane_halt[MAX_PLANES];
  3235. struct drm_plane *plane;
  3236. struct drm_encoder *encoder;
  3237. struct sde_crtc *sde_crtc;
  3238. struct sde_crtc_state *cstate;
  3239. struct sde_hw_ctl *ctl;
  3240. signed int i, plane_count;
  3241. int rc;
  3242. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3243. return -EINVAL;
  3244. sde_crtc = to_sde_crtc(crtc);
  3245. cstate = to_sde_crtc_state(crtc->state);
  3246. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3247. /* optionally generate a panic instead of performing a h/w reset */
  3248. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3249. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3250. ctl = sde_crtc->mixers[i].hw_ctl;
  3251. if (!ctl || !ctl->ops.reset)
  3252. continue;
  3253. rc = ctl->ops.reset(ctl);
  3254. if (rc) {
  3255. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3256. crtc->base.id, ctl->idx - CTL_0);
  3257. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3258. SDE_EVTLOG_ERROR);
  3259. break;
  3260. }
  3261. }
  3262. /*
  3263. * Early out if simple ctl reset succeeded or reset is
  3264. * being performed after timeout
  3265. */
  3266. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3267. return 0;
  3268. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3269. /* force all components in the system into reset at the same time */
  3270. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3271. ctl = sde_crtc->mixers[i].hw_ctl;
  3272. if (!ctl || !ctl->ops.hard_reset)
  3273. continue;
  3274. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3275. ctl->ops.hard_reset(ctl, true);
  3276. }
  3277. plane_count = 0;
  3278. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3279. if (plane_count >= ARRAY_SIZE(plane_halt))
  3280. break;
  3281. plane_halt[plane_count++] = plane;
  3282. sde_plane_halt_requests(plane, true);
  3283. sde_plane_set_revalidate(plane, true);
  3284. }
  3285. /* provide safe "border color only" commit configuration for later */
  3286. _sde_crtc_remove_pipe_flush(crtc);
  3287. _sde_crtc_blend_setup(crtc, old_state, false);
  3288. /* take h/w components out of reset */
  3289. for (i = plane_count - 1; i >= 0; --i)
  3290. sde_plane_halt_requests(plane_halt[i], false);
  3291. /* attempt to poll for start of frame cycle before reset release */
  3292. list_for_each_entry(encoder,
  3293. &crtc->dev->mode_config.encoder_list, head) {
  3294. if (encoder->crtc != crtc)
  3295. continue;
  3296. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3297. sde_encoder_poll_line_counts(encoder);
  3298. }
  3299. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3300. ctl = sde_crtc->mixers[i].hw_ctl;
  3301. if (!ctl || !ctl->ops.hard_reset)
  3302. continue;
  3303. ctl->ops.hard_reset(ctl, false);
  3304. }
  3305. list_for_each_entry(encoder,
  3306. &crtc->dev->mode_config.encoder_list, head) {
  3307. if (encoder->crtc != crtc)
  3308. continue;
  3309. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3310. sde_encoder_kickoff(encoder, true);
  3311. }
  3312. /* panic the device if VBIF is not in good state */
  3313. return !recovery_events ? 0 : -EAGAIN;
  3314. }
  3315. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3316. struct drm_crtc_state *old_state)
  3317. {
  3318. struct drm_encoder *encoder;
  3319. struct drm_device *dev;
  3320. struct sde_crtc *sde_crtc;
  3321. struct sde_kms *sde_kms;
  3322. struct sde_crtc_state *cstate;
  3323. bool is_error = false;
  3324. unsigned long flags;
  3325. enum sde_crtc_idle_pc_state idle_pc_state;
  3326. struct sde_encoder_kickoff_params params = { 0 };
  3327. if (!crtc) {
  3328. SDE_ERROR("invalid argument\n");
  3329. return;
  3330. }
  3331. dev = crtc->dev;
  3332. sde_crtc = to_sde_crtc(crtc);
  3333. sde_kms = _sde_crtc_get_kms(crtc);
  3334. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3335. SDE_ERROR("invalid argument\n");
  3336. return;
  3337. }
  3338. cstate = to_sde_crtc_state(crtc->state);
  3339. /*
  3340. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3341. * it means we are trying to start a CRTC whose state is disabled:
  3342. * nothing else needs to be done.
  3343. */
  3344. if (unlikely(!sde_crtc->num_mixers))
  3345. return;
  3346. SDE_ATRACE_BEGIN("crtc_commit");
  3347. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3348. sde_crtc->kickoff_in_progress = true;
  3349. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3350. if (encoder->crtc != crtc)
  3351. continue;
  3352. /*
  3353. * Encoder will flush/start now, unless it has a tx pending.
  3354. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3355. */
  3356. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3357. crtc->state);
  3358. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3359. sde_crtc->needs_hw_reset = true;
  3360. if (idle_pc_state != IDLE_PC_NONE)
  3361. sde_encoder_control_idle_pc(encoder,
  3362. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3363. }
  3364. /*
  3365. * Optionally attempt h/w recovery if any errors were detected while
  3366. * preparing for the kickoff
  3367. */
  3368. if (sde_crtc->needs_hw_reset) {
  3369. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3370. if (sde_crtc->frame_trigger_mode
  3371. != FRAME_DONE_WAIT_POSTED_START &&
  3372. sde_crtc_reset_hw(crtc, old_state,
  3373. params.recovery_events_enabled))
  3374. is_error = true;
  3375. sde_crtc->needs_hw_reset = false;
  3376. }
  3377. sde_crtc_calc_fps(sde_crtc);
  3378. SDE_ATRACE_BEGIN("flush_event_thread");
  3379. _sde_crtc_flush_frame_events(crtc);
  3380. SDE_ATRACE_END("flush_event_thread");
  3381. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3382. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3383. /* acquire bandwidth and other resources */
  3384. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3385. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3386. } else {
  3387. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3388. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3389. }
  3390. sde_crtc->play_count++;
  3391. sde_vbif_clear_errors(sde_kms);
  3392. if (is_error) {
  3393. _sde_crtc_remove_pipe_flush(crtc);
  3394. _sde_crtc_blend_setup(crtc, old_state, false);
  3395. }
  3396. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3397. if (encoder->crtc != crtc)
  3398. continue;
  3399. sde_encoder_kickoff(encoder, true);
  3400. }
  3401. sde_crtc->kickoff_in_progress = false;
  3402. /* store the event after frame trigger */
  3403. if (sde_crtc->event) {
  3404. WARN_ON(sde_crtc->event);
  3405. } else {
  3406. spin_lock_irqsave(&dev->event_lock, flags);
  3407. sde_crtc->event = crtc->state->event;
  3408. spin_unlock_irqrestore(&dev->event_lock, flags);
  3409. }
  3410. SDE_ATRACE_END("crtc_commit");
  3411. }
  3412. /**
  3413. * _sde_crtc_vblank_enable - update power resource and vblank request
  3414. * @sde_crtc: Pointer to sde crtc structure
  3415. * @enable: Whether to enable/disable vblanks
  3416. *
  3417. * @Return: error code
  3418. */
  3419. static int _sde_crtc_vblank_enable(
  3420. struct sde_crtc *sde_crtc, bool enable)
  3421. {
  3422. struct drm_crtc *crtc;
  3423. struct drm_encoder *enc;
  3424. if (!sde_crtc) {
  3425. SDE_ERROR("invalid crtc\n");
  3426. return -EINVAL;
  3427. }
  3428. crtc = &sde_crtc->base;
  3429. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3430. crtc->state->encoder_mask,
  3431. sde_crtc->cached_encoder_mask);
  3432. if (enable) {
  3433. int ret;
  3434. ret = pm_runtime_get_sync(crtc->dev->dev);
  3435. if (ret < 0)
  3436. return ret;
  3437. mutex_lock(&sde_crtc->crtc_lock);
  3438. drm_for_each_encoder_mask(enc, crtc->dev,
  3439. sde_crtc->cached_encoder_mask) {
  3440. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3441. sde_encoder_register_vblank_callback(enc,
  3442. sde_crtc_vblank_cb, (void *)crtc);
  3443. }
  3444. mutex_unlock(&sde_crtc->crtc_lock);
  3445. } else {
  3446. mutex_lock(&sde_crtc->crtc_lock);
  3447. drm_for_each_encoder_mask(enc, crtc->dev,
  3448. sde_crtc->cached_encoder_mask) {
  3449. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3450. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3451. }
  3452. mutex_unlock(&sde_crtc->crtc_lock);
  3453. pm_runtime_put_sync(crtc->dev->dev);
  3454. }
  3455. return 0;
  3456. }
  3457. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3458. {
  3459. u32 min_transfer_time = 0, lm_count = 1;
  3460. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3461. struct drm_encoder *encoder;
  3462. if (!crtc || !conn)
  3463. return;
  3464. encoder = conn->state->best_encoder;
  3465. if (!sde_encoder_is_built_in_display(encoder))
  3466. return;
  3467. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3468. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3469. if (min_transfer_time)
  3470. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3471. else
  3472. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3473. topology_id = sde_connector_get_topology_name(conn);
  3474. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3475. lm_count = 2;
  3476. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3477. lm_count = 4;
  3478. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3479. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3480. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3481. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3482. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3483. updated_fps, lm_count, mode_clock_hz);
  3484. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3485. }
  3486. /**
  3487. * sde_crtc_duplicate_state - state duplicate hook
  3488. * @crtc: Pointer to drm crtc structure
  3489. * @Returns: Pointer to new drm_crtc_state structure
  3490. */
  3491. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3492. {
  3493. struct sde_crtc *sde_crtc;
  3494. struct sde_crtc_state *cstate, *old_cstate;
  3495. if (!crtc || !crtc->state) {
  3496. SDE_ERROR("invalid argument(s)\n");
  3497. return NULL;
  3498. }
  3499. sde_crtc = to_sde_crtc(crtc);
  3500. old_cstate = to_sde_crtc_state(crtc->state);
  3501. if (old_cstate->cont_splash_populated) {
  3502. crtc->state->plane_mask = 0;
  3503. crtc->state->connector_mask = 0;
  3504. crtc->state->encoder_mask = 0;
  3505. crtc->state->enable = false;
  3506. old_cstate->cont_splash_populated = false;
  3507. }
  3508. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3509. if (!cstate) {
  3510. SDE_ERROR("failed to allocate state\n");
  3511. return NULL;
  3512. }
  3513. /* duplicate value helper */
  3514. msm_property_duplicate_state(&sde_crtc->property_info,
  3515. old_cstate, cstate,
  3516. &cstate->property_state, cstate->property_values);
  3517. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3518. /* duplicate base helper */
  3519. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3520. return &cstate->base;
  3521. }
  3522. /**
  3523. * sde_crtc_reset - reset hook for CRTCs
  3524. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3525. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3526. * @crtc: Pointer to drm crtc structure
  3527. */
  3528. static void sde_crtc_reset(struct drm_crtc *crtc)
  3529. {
  3530. struct sde_crtc *sde_crtc;
  3531. struct sde_crtc_state *cstate;
  3532. if (!crtc) {
  3533. SDE_ERROR("invalid crtc\n");
  3534. return;
  3535. }
  3536. /* revert suspend actions, if necessary */
  3537. if (!sde_crtc_is_reset_required(crtc)) {
  3538. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3539. return;
  3540. }
  3541. /* remove previous state, if present */
  3542. if (crtc->state) {
  3543. sde_crtc_destroy_state(crtc, crtc->state);
  3544. crtc->state = 0;
  3545. }
  3546. sde_crtc = to_sde_crtc(crtc);
  3547. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3548. if (!cstate) {
  3549. SDE_ERROR("failed to allocate state\n");
  3550. return;
  3551. }
  3552. /* reset value helper */
  3553. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3554. &cstate->property_state,
  3555. cstate->property_values);
  3556. _sde_crtc_set_input_fence_timeout(cstate);
  3557. cstate->base.crtc = crtc;
  3558. crtc->state = &cstate->base;
  3559. }
  3560. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3561. {
  3562. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3563. struct sde_hw_mixer *hw_lm;
  3564. int lm_idx;
  3565. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3566. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3567. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3568. hw_lm->cfg.out_width = 0;
  3569. hw_lm->cfg.out_height = 0;
  3570. }
  3571. SDE_EVT32(DRMID(crtc));
  3572. }
  3573. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3574. {
  3575. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3576. struct drm_plane *plane;
  3577. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3578. /* mark planes, mixers, and other blocks dirty for next update */
  3579. drm_atomic_crtc_for_each_plane(plane, crtc)
  3580. sde_plane_set_revalidate(plane, true);
  3581. /* mark mixers dirty for next update */
  3582. sde_crtc_clear_cached_mixer_cfg(crtc);
  3583. /* mark other properties which need to be dirty for next update */
  3584. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3585. set_bit(SDE_CRTC_DIRTY_UIDLE, &sde_crtc->revalidate_mask);
  3586. if (cstate->num_ds_enabled)
  3587. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3588. }
  3589. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3590. {
  3591. struct sde_crtc *sde_crtc;
  3592. struct sde_crtc_state *cstate;
  3593. struct drm_encoder *encoder;
  3594. sde_crtc = to_sde_crtc(crtc);
  3595. cstate = to_sde_crtc_state(crtc->state);
  3596. /* restore encoder; crtc will be programmed during commit */
  3597. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3598. sde_encoder_virt_restore(encoder);
  3599. /* restore UIDLE */
  3600. sde_core_perf_crtc_update_uidle(crtc, true);
  3601. sde_cp_crtc_post_ipc(crtc);
  3602. }
  3603. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3604. {
  3605. struct msm_drm_private *priv;
  3606. unsigned long requested_clk;
  3607. struct sde_kms *kms = NULL;
  3608. if (!crtc->dev->dev_private) {
  3609. pr_err("invalid crtc priv\n");
  3610. return;
  3611. }
  3612. priv = crtc->dev->dev_private;
  3613. kms = to_sde_kms(priv->kms);
  3614. if (!kms) {
  3615. SDE_ERROR("invalid parameters\n");
  3616. return;
  3617. }
  3618. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3619. kms->perf.clk_name);
  3620. /* notify user space the reduced clk rate */
  3621. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3622. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3623. crtc->base.id, requested_clk);
  3624. }
  3625. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3626. {
  3627. struct drm_crtc *crtc = arg;
  3628. struct sde_crtc *sde_crtc;
  3629. struct drm_encoder *encoder;
  3630. u32 power_on;
  3631. unsigned long flags;
  3632. struct sde_crtc_irq_info *node = NULL;
  3633. int ret = 0;
  3634. if (!crtc) {
  3635. SDE_ERROR("invalid crtc\n");
  3636. return;
  3637. }
  3638. sde_crtc = to_sde_crtc(crtc);
  3639. mutex_lock(&sde_crtc->crtc_lock);
  3640. SDE_EVT32(DRMID(crtc), event_type);
  3641. switch (event_type) {
  3642. case SDE_POWER_EVENT_POST_ENABLE:
  3643. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3644. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3645. ret = 0;
  3646. if (node->func)
  3647. ret = node->func(crtc, true, &node->irq);
  3648. if (ret)
  3649. SDE_ERROR("%s failed to enable event %x\n",
  3650. sde_crtc->name, node->event);
  3651. }
  3652. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3653. sde_crtc_post_ipc(crtc);
  3654. break;
  3655. case SDE_POWER_EVENT_PRE_DISABLE:
  3656. drm_for_each_encoder_mask(encoder, crtc->dev,
  3657. crtc->state->encoder_mask) {
  3658. /*
  3659. * disable the vsync source after updating the
  3660. * rsc state. rsc state update might have vsync wait
  3661. * and vsync source must be disabled after it.
  3662. * It will avoid generating any vsync from this point
  3663. * till mode-2 entry. It is SW workaround for HW
  3664. * limitation and should not be removed without
  3665. * checking the updated design.
  3666. */
  3667. sde_encoder_control_te(encoder, false);
  3668. }
  3669. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3670. node = NULL;
  3671. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3672. ret = 0;
  3673. if (node->func)
  3674. ret = node->func(crtc, false, &node->irq);
  3675. if (ret)
  3676. SDE_ERROR("%s failed to disable event %x\n",
  3677. sde_crtc->name, node->event);
  3678. }
  3679. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3680. sde_cp_crtc_pre_ipc(crtc);
  3681. break;
  3682. case SDE_POWER_EVENT_POST_DISABLE:
  3683. sde_crtc_reset_sw_state(crtc);
  3684. sde_cp_crtc_suspend(crtc);
  3685. power_on = 0;
  3686. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3687. break;
  3688. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3689. sde_crtc_mmrm_cb_notification(crtc);
  3690. break;
  3691. default:
  3692. SDE_DEBUG("event:%d not handled\n", event_type);
  3693. break;
  3694. }
  3695. mutex_unlock(&sde_crtc->crtc_lock);
  3696. }
  3697. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3698. {
  3699. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3700. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3701. /* mark mixer cfgs dirty before wiping them */
  3702. sde_crtc_clear_cached_mixer_cfg(crtc);
  3703. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3704. sde_crtc->num_mixers = 0;
  3705. sde_crtc->mixers_swapped = false;
  3706. /* disable clk & bw control until clk & bw properties are set */
  3707. cstate->bw_control = false;
  3708. cstate->bw_split_vote = false;
  3709. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3710. }
  3711. static void sde_crtc_disable(struct drm_crtc *crtc)
  3712. {
  3713. struct sde_kms *sde_kms;
  3714. struct sde_crtc *sde_crtc;
  3715. struct sde_crtc_state *cstate;
  3716. struct drm_encoder *encoder;
  3717. struct msm_drm_private *priv;
  3718. unsigned long flags;
  3719. struct sde_crtc_irq_info *node = NULL;
  3720. u32 power_on;
  3721. bool in_cont_splash = false;
  3722. int ret, i;
  3723. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3724. SDE_ERROR("invalid crtc\n");
  3725. return;
  3726. }
  3727. sde_kms = _sde_crtc_get_kms(crtc);
  3728. if (!sde_kms) {
  3729. SDE_ERROR("invalid kms\n");
  3730. return;
  3731. }
  3732. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3733. SDE_ERROR("power resource is not enabled\n");
  3734. return;
  3735. }
  3736. sde_crtc = to_sde_crtc(crtc);
  3737. cstate = to_sde_crtc_state(crtc->state);
  3738. priv = crtc->dev->dev_private;
  3739. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3740. drm_crtc_vblank_off(crtc);
  3741. mutex_lock(&sde_crtc->crtc_lock);
  3742. SDE_EVT32_VERBOSE(DRMID(crtc));
  3743. /* update color processing on suspend */
  3744. sde_cp_crtc_suspend(crtc);
  3745. mutex_unlock(&sde_crtc->crtc_lock);
  3746. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3747. mutex_lock(&sde_crtc->crtc_lock);
  3748. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3749. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3750. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3751. sde_crtc->enabled = false;
  3752. sde_crtc->cached_encoder_mask = 0;
  3753. /* Try to disable uidle */
  3754. sde_core_perf_crtc_update_uidle(crtc, false);
  3755. if (atomic_read(&sde_crtc->frame_pending)) {
  3756. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3757. atomic_read(&sde_crtc->frame_pending));
  3758. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3759. SDE_EVTLOG_FUNC_CASE2);
  3760. sde_core_perf_crtc_release_bw(crtc);
  3761. atomic_set(&sde_crtc->frame_pending, 0);
  3762. }
  3763. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3764. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3765. ret = 0;
  3766. if (node->func)
  3767. ret = node->func(crtc, false, &node->irq);
  3768. if (ret)
  3769. SDE_ERROR("%s failed to disable event %x\n",
  3770. sde_crtc->name, node->event);
  3771. }
  3772. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3773. drm_for_each_encoder_mask(encoder, crtc->dev,
  3774. crtc->state->encoder_mask) {
  3775. if (sde_encoder_in_cont_splash(encoder)) {
  3776. in_cont_splash = true;
  3777. break;
  3778. }
  3779. }
  3780. /* avoid clk/bw downvote if cont-splash is enabled */
  3781. if (!in_cont_splash)
  3782. sde_core_perf_crtc_update(crtc, 0, true);
  3783. drm_for_each_encoder_mask(encoder, crtc->dev,
  3784. crtc->state->encoder_mask) {
  3785. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3786. cstate->rsc_client = NULL;
  3787. cstate->rsc_update = false;
  3788. /*
  3789. * reset idle power-collapse to original state during suspend;
  3790. * user-mode will change the state on resume, if required
  3791. */
  3792. if (sde_kms->catalog->has_idle_pc)
  3793. sde_encoder_control_idle_pc(encoder, true);
  3794. }
  3795. if (sde_crtc->power_event) {
  3796. sde_power_handle_unregister_event(&priv->phandle,
  3797. sde_crtc->power_event);
  3798. sde_crtc->power_event = NULL;
  3799. }
  3800. /**
  3801. * All callbacks are unregistered and frame done waits are complete
  3802. * at this point. No buffers are accessed by hardware.
  3803. * reset the fence timeline if crtc will not be enabled for this commit
  3804. */
  3805. if (!crtc->state->active || !crtc->state->enable) {
  3806. sde_fence_signal(sde_crtc->output_fence,
  3807. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3808. for (i = 0; i < cstate->num_connectors; ++i)
  3809. sde_connector_commit_reset(cstate->connectors[i],
  3810. ktime_get());
  3811. }
  3812. _sde_crtc_reset(crtc);
  3813. sde_cp_crtc_disable(crtc);
  3814. power_on = 0;
  3815. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3816. mutex_unlock(&sde_crtc->crtc_lock);
  3817. }
  3818. static void sde_crtc_enable(struct drm_crtc *crtc,
  3819. struct drm_crtc_state *old_crtc_state)
  3820. {
  3821. struct sde_crtc *sde_crtc;
  3822. struct drm_encoder *encoder;
  3823. struct msm_drm_private *priv;
  3824. unsigned long flags;
  3825. struct sde_crtc_irq_info *node = NULL;
  3826. int ret, i;
  3827. struct sde_crtc_state *cstate;
  3828. struct msm_display_mode *msm_mode;
  3829. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3830. SDE_ERROR("invalid crtc\n");
  3831. return;
  3832. }
  3833. priv = crtc->dev->dev_private;
  3834. cstate = to_sde_crtc_state(crtc->state);
  3835. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3836. SDE_ERROR("power resource is not enabled\n");
  3837. return;
  3838. }
  3839. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3840. SDE_EVT32_VERBOSE(DRMID(crtc));
  3841. sde_crtc = to_sde_crtc(crtc);
  3842. /*
  3843. * Avoid drm_crtc_vblank_on during seamless DMS case
  3844. * when CRTC is already in enabled state
  3845. */
  3846. if (!sde_crtc->enabled) {
  3847. /* cache the encoder mask now for vblank work */
  3848. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3849. /* max possible vsync_cnt(atomic_t) soft counter */
  3850. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3851. drm_crtc_vblank_on(crtc);
  3852. }
  3853. mutex_lock(&sde_crtc->crtc_lock);
  3854. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3855. /*
  3856. * Try to enable uidle (if possible), we do this before the call
  3857. * to return early during seamless dms mode, so any fps
  3858. * change is also consider to enable/disable UIDLE
  3859. */
  3860. sde_core_perf_crtc_update_uidle(crtc, true);
  3861. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3862. if (!msm_mode){
  3863. SDE_ERROR("invalid msm mode, %s\n",
  3864. crtc->state->adjusted_mode.name);
  3865. return;
  3866. }
  3867. /* return early if crtc is already enabled, do this after UIDLE check */
  3868. if (sde_crtc->enabled) {
  3869. if (msm_is_mode_seamless_dms(msm_mode) ||
  3870. msm_is_mode_seamless_dyn_clk(msm_mode))
  3871. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3872. sde_crtc->name);
  3873. else
  3874. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3875. mutex_unlock(&sde_crtc->crtc_lock);
  3876. return;
  3877. }
  3878. drm_for_each_encoder_mask(encoder, crtc->dev,
  3879. crtc->state->encoder_mask) {
  3880. sde_encoder_register_frame_event_callback(encoder,
  3881. sde_crtc_frame_event_cb, crtc);
  3882. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3883. sde_encoder_check_curr_mode(encoder,
  3884. MSM_DISPLAY_VIDEO_MODE));
  3885. }
  3886. sde_crtc->enabled = true;
  3887. sde_cp_crtc_enable(crtc);
  3888. /* update color processing on resume */
  3889. sde_cp_crtc_resume(crtc);
  3890. mutex_unlock(&sde_crtc->crtc_lock);
  3891. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3892. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3893. ret = 0;
  3894. if (node->func)
  3895. ret = node->func(crtc, true, &node->irq);
  3896. if (ret)
  3897. SDE_ERROR("%s failed to enable event %x\n",
  3898. sde_crtc->name, node->event);
  3899. }
  3900. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3901. sde_crtc->power_event = sde_power_handle_register_event(
  3902. &priv->phandle,
  3903. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3904. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3905. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3906. /* Enable ESD thread */
  3907. for (i = 0; i < cstate->num_connectors; i++) {
  3908. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3909. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  3910. }
  3911. }
  3912. /* no input validation - caller API has all the checks */
  3913. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3914. struct plane_state pstates[], int cnt)
  3915. {
  3916. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3917. struct drm_display_mode *mode = &state->adjusted_mode;
  3918. const struct drm_plane_state *pstate;
  3919. struct sde_plane_state *sde_pstate;
  3920. int rc = 0, i;
  3921. /* Check dim layer rect bounds and stage */
  3922. for (i = 0; i < cstate->num_dim_layers; i++) {
  3923. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3924. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3925. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3926. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3927. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3928. (!cstate->dim_layer[i].rect.w) ||
  3929. (!cstate->dim_layer[i].rect.h)) {
  3930. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3931. cstate->dim_layer[i].rect.x,
  3932. cstate->dim_layer[i].rect.y,
  3933. cstate->dim_layer[i].rect.w,
  3934. cstate->dim_layer[i].rect.h,
  3935. cstate->dim_layer[i].stage);
  3936. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3937. mode->vdisplay);
  3938. rc = -E2BIG;
  3939. goto end;
  3940. }
  3941. }
  3942. /* log all src and excl_rect, useful for debugging */
  3943. for (i = 0; i < cnt; i++) {
  3944. pstate = pstates[i].drm_pstate;
  3945. sde_pstate = to_sde_plane_state(pstate);
  3946. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3947. pstate->plane->base.id, pstates[i].stage,
  3948. pstate->crtc_x, pstate->crtc_y,
  3949. pstate->crtc_w, pstate->crtc_h,
  3950. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3951. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3952. }
  3953. end:
  3954. return rc;
  3955. }
  3956. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3957. struct drm_crtc_state *state, struct plane_state pstates[],
  3958. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3959. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3960. {
  3961. struct drm_plane *plane;
  3962. int i;
  3963. if (secure == SDE_DRM_SEC_ONLY) {
  3964. /*
  3965. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3966. * - fb_sec_dir is for secure camera preview and
  3967. * secure display use case
  3968. * - fb_sec is for secure video playback
  3969. * - fb_ns is for normal non secure use cases
  3970. */
  3971. if (fb_ns || fb_sec) {
  3972. SDE_ERROR(
  3973. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3974. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3975. return -EINVAL;
  3976. }
  3977. /*
  3978. * - only one blending stage is allowed in sec_crtc
  3979. * - validate if pipe is allowed for sec-ui updates
  3980. */
  3981. for (i = 1; i < cnt; i++) {
  3982. if (!pstates[i].drm_pstate
  3983. || !pstates[i].drm_pstate->plane) {
  3984. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3985. DRMID(crtc), i);
  3986. return -EINVAL;
  3987. }
  3988. plane = pstates[i].drm_pstate->plane;
  3989. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3990. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3991. DRMID(crtc), plane->base.id);
  3992. return -EINVAL;
  3993. } else if (pstates[i].stage != pstates[i-1].stage) {
  3994. SDE_ERROR(
  3995. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3996. DRMID(crtc), i, pstates[i].stage,
  3997. i-1, pstates[i-1].stage);
  3998. return -EINVAL;
  3999. }
  4000. }
  4001. /* check if all the dim_layers are in the same stage */
  4002. for (i = 1; i < cstate->num_dim_layers; i++) {
  4003. if (cstate->dim_layer[i].stage !=
  4004. cstate->dim_layer[i-1].stage) {
  4005. SDE_ERROR(
  4006. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4007. DRMID(crtc),
  4008. i, cstate->dim_layer[i].stage,
  4009. i-1, cstate->dim_layer[i-1].stage);
  4010. return -EINVAL;
  4011. }
  4012. }
  4013. /*
  4014. * if secure-ui supported blendstage is specified,
  4015. * - fail empty commit
  4016. * - validate dim_layer or plane is staged in the supported
  4017. * blendstage
  4018. */
  4019. if (sde_kms->catalog->sui_supported_blendstage) {
  4020. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4021. cstate->dim_layer[0].stage;
  4022. if (!sde_kms->catalog->has_base_layer)
  4023. sec_stage -= SDE_STAGE_0;
  4024. if ((!cnt && !cstate->num_dim_layers) ||
  4025. (sde_kms->catalog->sui_supported_blendstage
  4026. != sec_stage)) {
  4027. SDE_ERROR(
  4028. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4029. DRMID(crtc), cnt,
  4030. cstate->num_dim_layers, sec_stage);
  4031. return -EINVAL;
  4032. }
  4033. }
  4034. }
  4035. return 0;
  4036. }
  4037. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4038. struct drm_crtc_state *state, int fb_sec_dir)
  4039. {
  4040. struct drm_encoder *encoder;
  4041. int encoder_cnt = 0;
  4042. if (fb_sec_dir) {
  4043. drm_for_each_encoder_mask(encoder, crtc->dev,
  4044. state->encoder_mask)
  4045. encoder_cnt++;
  4046. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4047. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4048. DRMID(crtc), encoder_cnt);
  4049. return -EINVAL;
  4050. }
  4051. }
  4052. return 0;
  4053. }
  4054. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4055. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4056. int fb_ns, int fb_sec, int fb_sec_dir)
  4057. {
  4058. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4059. struct drm_encoder *encoder;
  4060. int is_video_mode = false;
  4061. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4062. if (sde_encoder_is_dsi_display(encoder))
  4063. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4064. MSM_DISPLAY_VIDEO_MODE);
  4065. }
  4066. /*
  4067. * Secure display to secure camera needs without direct
  4068. * transition is currently not allowed
  4069. */
  4070. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4071. smmu_state->state != ATTACHED &&
  4072. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4073. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4074. smmu_state->state, smmu_state->secure_level,
  4075. secure);
  4076. goto sec_err;
  4077. }
  4078. /*
  4079. * In video mode check for null commit before transition
  4080. * from secure to non secure and vice versa
  4081. */
  4082. if (is_video_mode && smmu_state &&
  4083. state->plane_mask && crtc->state->plane_mask &&
  4084. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4085. (secure == SDE_DRM_SEC_ONLY))) ||
  4086. (fb_ns && ((smmu_state->state == DETACHED) ||
  4087. (smmu_state->state == DETACH_ALL_REQ))) ||
  4088. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4089. (smmu_state->state == DETACH_SEC_REQ)) &&
  4090. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4091. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4092. smmu_state->state, smmu_state->secure_level,
  4093. secure, crtc->state->plane_mask, state->plane_mask);
  4094. goto sec_err;
  4095. }
  4096. return 0;
  4097. sec_err:
  4098. SDE_ERROR(
  4099. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4100. DRMID(crtc), secure, smmu_state->state,
  4101. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4102. return -EINVAL;
  4103. }
  4104. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4105. struct drm_crtc_state *state, uint32_t fb_sec)
  4106. {
  4107. bool conn_secure = false, is_wb = false;
  4108. struct drm_connector *conn;
  4109. struct drm_connector_state *conn_state;
  4110. int i;
  4111. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4112. if (conn_state && conn_state->crtc == crtc) {
  4113. if (conn->connector_type ==
  4114. DRM_MODE_CONNECTOR_VIRTUAL)
  4115. is_wb = true;
  4116. if (sde_connector_get_property(conn_state,
  4117. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4118. SDE_DRM_FB_SEC)
  4119. conn_secure = true;
  4120. }
  4121. }
  4122. /*
  4123. * If any input buffers are secure for wb,
  4124. * the output buffer must also be secure.
  4125. */
  4126. if (is_wb && fb_sec && !conn_secure) {
  4127. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4128. DRMID(crtc), fb_sec, conn_secure);
  4129. return -EINVAL;
  4130. }
  4131. return 0;
  4132. }
  4133. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4134. struct drm_crtc_state *state, struct plane_state pstates[],
  4135. int cnt)
  4136. {
  4137. struct sde_crtc_state *cstate;
  4138. struct sde_kms *sde_kms;
  4139. uint32_t secure;
  4140. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4141. int rc;
  4142. if (!crtc || !state) {
  4143. SDE_ERROR("invalid arguments\n");
  4144. return -EINVAL;
  4145. }
  4146. sde_kms = _sde_crtc_get_kms(crtc);
  4147. if (!sde_kms || !sde_kms->catalog) {
  4148. SDE_ERROR("invalid kms\n");
  4149. return -EINVAL;
  4150. }
  4151. cstate = to_sde_crtc_state(state);
  4152. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4153. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4154. &fb_sec, &fb_sec_dir);
  4155. if (rc)
  4156. return rc;
  4157. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4158. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4159. if (rc)
  4160. return rc;
  4161. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4162. if (rc)
  4163. return rc;
  4164. /*
  4165. * secure_crtc is not allowed in a shared toppolgy
  4166. * across different encoders.
  4167. */
  4168. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4169. if (rc)
  4170. return rc;
  4171. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4172. secure, fb_ns, fb_sec, fb_sec_dir);
  4173. if (rc)
  4174. return rc;
  4175. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4176. return 0;
  4177. }
  4178. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4179. struct drm_crtc_state *state,
  4180. struct drm_display_mode *mode,
  4181. struct plane_state *pstates,
  4182. struct drm_plane *plane,
  4183. struct sde_multirect_plane_states *multirect_plane,
  4184. int *cnt)
  4185. {
  4186. struct sde_crtc *sde_crtc;
  4187. struct sde_crtc_state *cstate;
  4188. const struct drm_plane_state *pstate;
  4189. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4190. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4191. int inc_sde_stage = 0;
  4192. struct sde_kms *kms;
  4193. u32 blend_type;
  4194. sde_crtc = to_sde_crtc(crtc);
  4195. cstate = to_sde_crtc_state(state);
  4196. kms = _sde_crtc_get_kms(crtc);
  4197. if (!kms || !kms->catalog) {
  4198. SDE_ERROR("invalid kms\n");
  4199. return -EINVAL;
  4200. }
  4201. memset(pipe_staged, 0, sizeof(pipe_staged));
  4202. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4203. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4204. if (cstate->num_ds_enabled)
  4205. mixer_width = mixer_width * cstate->num_ds_enabled;
  4206. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4207. if (IS_ERR_OR_NULL(pstate)) {
  4208. rc = PTR_ERR(pstate);
  4209. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4210. sde_crtc->name, plane->base.id, rc);
  4211. return rc;
  4212. }
  4213. if (*cnt >= SDE_PSTATES_MAX)
  4214. continue;
  4215. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4216. pstates[*cnt].drm_pstate = pstate;
  4217. pstates[*cnt].stage = sde_plane_get_property(
  4218. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4219. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4220. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4221. PLANE_PROP_BLEND_OP);
  4222. if (!kms->catalog->has_base_layer)
  4223. inc_sde_stage = SDE_STAGE_0;
  4224. /* check dim layer stage with every plane */
  4225. for (i = 0; i < cstate->num_dim_layers; i++) {
  4226. if (cstate->dim_layer[i].stage ==
  4227. (pstates[*cnt].stage + inc_sde_stage)) {
  4228. SDE_ERROR(
  4229. "plane:%d/dim_layer:%i-same stage:%d\n",
  4230. plane->base.id, i,
  4231. cstate->dim_layer[i].stage);
  4232. return -EINVAL;
  4233. }
  4234. }
  4235. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4236. multirect_plane[multirect_count].r0 =
  4237. pipe_staged[pstates[*cnt].pipe_id];
  4238. multirect_plane[multirect_count].r1 = pstate;
  4239. multirect_count++;
  4240. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4241. } else {
  4242. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4243. }
  4244. (*cnt)++;
  4245. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4246. mode->vdisplay) ||
  4247. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4248. mode->hdisplay)) {
  4249. SDE_ERROR("invalid vertical/horizontal destination\n");
  4250. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4251. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4252. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4253. return -E2BIG;
  4254. }
  4255. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4256. ((pstate->crtc_h > mixer_height) ||
  4257. (pstate->crtc_w > mixer_width))) {
  4258. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4259. pstate->crtc_w, pstate->crtc_h,
  4260. mixer_width, mixer_height);
  4261. return -E2BIG;
  4262. }
  4263. }
  4264. for (i = 1; i < SSPP_MAX; i++) {
  4265. if (pipe_staged[i]) {
  4266. sde_plane_clear_multirect(pipe_staged[i]);
  4267. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4268. struct sde_plane_state *psde_state;
  4269. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4270. pipe_staged[i]->plane->base.id);
  4271. psde_state = to_sde_plane_state(
  4272. pipe_staged[i]);
  4273. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4274. }
  4275. }
  4276. }
  4277. for (i = 0; i < multirect_count; i++) {
  4278. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4279. SDE_ERROR(
  4280. "multirect validation failed for planes (%d - %d)\n",
  4281. multirect_plane[i].r0->plane->base.id,
  4282. multirect_plane[i].r1->plane->base.id);
  4283. return -EINVAL;
  4284. }
  4285. }
  4286. return rc;
  4287. }
  4288. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4289. u32 zpos) {
  4290. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4291. !cstate->noise_layer_en) {
  4292. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4293. return 0;
  4294. }
  4295. if (cstate->layer_cfg.zposn == zpos ||
  4296. cstate->layer_cfg.zposattn == zpos) {
  4297. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4298. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4299. return -EINVAL;
  4300. }
  4301. return 0;
  4302. }
  4303. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4304. struct sde_crtc *sde_crtc,
  4305. struct plane_state *pstates,
  4306. struct sde_crtc_state *cstate,
  4307. struct drm_display_mode *mode,
  4308. int cnt)
  4309. {
  4310. int rc = 0, i, z_pos;
  4311. u32 zpos_cnt = 0;
  4312. struct drm_crtc *crtc;
  4313. struct sde_kms *kms;
  4314. enum sde_layout layout;
  4315. crtc = &sde_crtc->base;
  4316. kms = _sde_crtc_get_kms(crtc);
  4317. if (!kms || !kms->catalog) {
  4318. SDE_ERROR("Invalid kms\n");
  4319. return -EINVAL;
  4320. }
  4321. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4322. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4323. if (rc)
  4324. return rc;
  4325. if (!sde_is_custom_client()) {
  4326. int stage_old = pstates[0].stage;
  4327. z_pos = 0;
  4328. for (i = 0; i < cnt; i++) {
  4329. if (stage_old != pstates[i].stage)
  4330. ++z_pos;
  4331. stage_old = pstates[i].stage;
  4332. pstates[i].stage = z_pos;
  4333. }
  4334. }
  4335. z_pos = -1;
  4336. layout = SDE_LAYOUT_NONE;
  4337. for (i = 0; i < cnt; i++) {
  4338. /* reset counts at every new blend stage */
  4339. if (pstates[i].stage != z_pos ||
  4340. pstates[i].sde_pstate->layout != layout) {
  4341. zpos_cnt = 0;
  4342. z_pos = pstates[i].stage;
  4343. layout = pstates[i].sde_pstate->layout;
  4344. }
  4345. /* verify z_pos setting before using it */
  4346. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4347. SDE_ERROR("> %d plane stages assigned\n",
  4348. SDE_STAGE_MAX - SDE_STAGE_0);
  4349. return -EINVAL;
  4350. } else if (zpos_cnt == 2) {
  4351. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4352. return -EINVAL;
  4353. } else {
  4354. zpos_cnt++;
  4355. }
  4356. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4357. if (rc)
  4358. break;
  4359. if (!kms->catalog->has_base_layer)
  4360. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4361. else
  4362. pstates[i].sde_pstate->stage = z_pos;
  4363. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4364. z_pos);
  4365. }
  4366. return rc;
  4367. }
  4368. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4369. struct drm_crtc_state *state,
  4370. struct plane_state *pstates,
  4371. struct sde_multirect_plane_states *multirect_plane)
  4372. {
  4373. struct sde_crtc *sde_crtc;
  4374. struct sde_crtc_state *cstate;
  4375. struct sde_kms *kms;
  4376. struct drm_plane *plane = NULL;
  4377. struct drm_display_mode *mode;
  4378. int rc = 0, cnt = 0;
  4379. kms = _sde_crtc_get_kms(crtc);
  4380. if (!kms || !kms->catalog) {
  4381. SDE_ERROR("invalid parameters\n");
  4382. return -EINVAL;
  4383. }
  4384. sde_crtc = to_sde_crtc(crtc);
  4385. cstate = to_sde_crtc_state(state);
  4386. mode = &state->adjusted_mode;
  4387. /* get plane state for all drm planes associated with crtc state */
  4388. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4389. plane, multirect_plane, &cnt);
  4390. if (rc)
  4391. return rc;
  4392. /* assign mixer stages based on sorted zpos property */
  4393. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4394. if (rc)
  4395. return rc;
  4396. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4397. if (rc)
  4398. return rc;
  4399. /*
  4400. * validate and set source split:
  4401. * use pstates sorted by stage to check planes on same stage
  4402. * we assume that all pipes are in source split so its valid to compare
  4403. * without taking into account left/right mixer placement
  4404. */
  4405. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4406. if (rc)
  4407. return rc;
  4408. return 0;
  4409. }
  4410. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4411. struct drm_crtc_state *crtc_state)
  4412. {
  4413. struct sde_kms *kms;
  4414. struct drm_plane *plane;
  4415. struct drm_plane_state *plane_state;
  4416. struct sde_plane_state *pstate;
  4417. int layout_split;
  4418. kms = _sde_crtc_get_kms(crtc);
  4419. if (!kms || !kms->catalog) {
  4420. SDE_ERROR("invalid parameters\n");
  4421. return -EINVAL;
  4422. }
  4423. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4424. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4425. return 0;
  4426. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4427. plane_state = drm_atomic_get_existing_plane_state(
  4428. crtc_state->state, plane);
  4429. if (!plane_state)
  4430. continue;
  4431. pstate = to_sde_plane_state(plane_state);
  4432. layout_split = crtc_state->mode.hdisplay >> 1;
  4433. if (plane_state->crtc_x >= layout_split) {
  4434. plane_state->crtc_x -= layout_split;
  4435. pstate->layout_offset = layout_split;
  4436. pstate->layout = SDE_LAYOUT_RIGHT;
  4437. } else {
  4438. pstate->layout_offset = -1;
  4439. pstate->layout = SDE_LAYOUT_LEFT;
  4440. }
  4441. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4442. DRMID(plane), plane_state->crtc_x,
  4443. pstate->layout);
  4444. /* check layout boundary */
  4445. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4446. plane_state->crtc_w, layout_split)) {
  4447. SDE_ERROR("invalid horizontal destination\n");
  4448. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4449. plane_state->crtc_x,
  4450. plane_state->crtc_w,
  4451. layout_split, pstate->layout);
  4452. return -E2BIG;
  4453. }
  4454. }
  4455. return 0;
  4456. }
  4457. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4458. struct drm_crtc_state *state)
  4459. {
  4460. struct drm_device *dev;
  4461. struct sde_crtc *sde_crtc;
  4462. struct plane_state *pstates = NULL;
  4463. struct sde_crtc_state *cstate;
  4464. struct drm_display_mode *mode;
  4465. int rc = 0;
  4466. struct sde_multirect_plane_states *multirect_plane = NULL;
  4467. struct drm_connector *conn;
  4468. struct drm_connector_list_iter conn_iter;
  4469. if (!crtc) {
  4470. SDE_ERROR("invalid crtc\n");
  4471. return -EINVAL;
  4472. }
  4473. dev = crtc->dev;
  4474. sde_crtc = to_sde_crtc(crtc);
  4475. cstate = to_sde_crtc_state(state);
  4476. if (!state->enable || !state->active) {
  4477. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4478. crtc->base.id, state->enable, state->active);
  4479. goto end;
  4480. }
  4481. pstates = kcalloc(SDE_PSTATES_MAX,
  4482. sizeof(struct plane_state), GFP_KERNEL);
  4483. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4484. sizeof(struct sde_multirect_plane_states),
  4485. GFP_KERNEL);
  4486. if (!pstates || !multirect_plane) {
  4487. rc = -ENOMEM;
  4488. goto end;
  4489. }
  4490. mode = &state->adjusted_mode;
  4491. SDE_DEBUG("%s: check", sde_crtc->name);
  4492. /* force a full mode set if active state changed */
  4493. if (state->active_changed)
  4494. state->mode_changed = true;
  4495. /* identify connectors attached to this crtc */
  4496. cstate->num_connectors = 0;
  4497. drm_connector_list_iter_begin(dev, &conn_iter);
  4498. drm_for_each_connector_iter(conn, &conn_iter)
  4499. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4500. && cstate->num_connectors < MAX_CONNECTORS) {
  4501. cstate->connectors[cstate->num_connectors++] = conn;
  4502. }
  4503. drm_connector_list_iter_end(&conn_iter);
  4504. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4505. if (rc) {
  4506. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4507. crtc->base.id, rc);
  4508. goto end;
  4509. }
  4510. rc = _sde_crtc_check_plane_layout(crtc, state);
  4511. if (rc) {
  4512. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4513. crtc->base.id, rc);
  4514. goto end;
  4515. }
  4516. _sde_crtc_setup_is_ppsplit(state);
  4517. _sde_crtc_setup_lm_bounds(crtc, state);
  4518. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4519. multirect_plane);
  4520. if (rc) {
  4521. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4522. goto end;
  4523. }
  4524. rc = sde_core_perf_crtc_check(crtc, state);
  4525. if (rc) {
  4526. SDE_ERROR("crtc%d failed performance check %d\n",
  4527. crtc->base.id, rc);
  4528. goto end;
  4529. }
  4530. rc = _sde_crtc_check_rois(crtc, state);
  4531. if (rc) {
  4532. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4533. goto end;
  4534. }
  4535. rc = sde_cp_crtc_check_properties(crtc, state);
  4536. if (rc) {
  4537. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4538. crtc->base.id, rc);
  4539. goto end;
  4540. }
  4541. end:
  4542. kfree(pstates);
  4543. kfree(multirect_plane);
  4544. return rc;
  4545. }
  4546. /**
  4547. * sde_crtc_get_num_datapath - get the number of layermixers active
  4548. * on primary connector
  4549. * @crtc: Pointer to DRM crtc object
  4550. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4551. * @crtc_state: Pointer to DRM crtc state
  4552. */
  4553. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4554. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4555. {
  4556. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4557. struct drm_connector *conn, *primary_conn = NULL;
  4558. struct sde_connector_state *sde_conn_state = NULL;
  4559. struct drm_connector_list_iter conn_iter;
  4560. int num_lm = 0;
  4561. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4562. SDE_DEBUG("Invalid argument\n");
  4563. return 0;
  4564. }
  4565. /* return num_mixers used for primary when available in sde_crtc */
  4566. if (sde_crtc->num_mixers)
  4567. return sde_crtc->num_mixers;
  4568. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4569. drm_for_each_connector_iter(conn, &conn_iter) {
  4570. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4571. && conn != virtual_conn) {
  4572. sde_conn_state = to_sde_connector_state(conn->state);
  4573. primary_conn = conn;
  4574. break;
  4575. }
  4576. }
  4577. drm_connector_list_iter_end(&conn_iter);
  4578. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4579. if (sde_conn_state)
  4580. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4581. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4582. if (primary_conn && !num_lm) {
  4583. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4584. &crtc_state->adjusted_mode);
  4585. if (num_lm < 0) {
  4586. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4587. primary_conn->base.id, num_lm);
  4588. num_lm = 0;
  4589. }
  4590. }
  4591. return num_lm;
  4592. }
  4593. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4594. {
  4595. struct sde_crtc *sde_crtc;
  4596. int ret;
  4597. if (!crtc) {
  4598. SDE_ERROR("invalid crtc\n");
  4599. return -EINVAL;
  4600. }
  4601. sde_crtc = to_sde_crtc(crtc);
  4602. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4603. if (ret)
  4604. SDE_ERROR("%s vblank enable failed: %d\n",
  4605. sde_crtc->name, ret);
  4606. return 0;
  4607. }
  4608. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4609. {
  4610. struct drm_encoder *encoder;
  4611. struct sde_crtc *sde_crtc;
  4612. if (!crtc)
  4613. return 0;
  4614. sde_crtc = to_sde_crtc(crtc);
  4615. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4616. if (sde_encoder_in_clone_mode(encoder))
  4617. continue;
  4618. return sde_encoder_get_frame_count(encoder);
  4619. }
  4620. return 0;
  4621. }
  4622. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4623. ktime_t *tvblank, bool in_vblank_irq)
  4624. {
  4625. struct drm_encoder *encoder;
  4626. struct sde_crtc *sde_crtc;
  4627. if (!crtc)
  4628. return false;
  4629. sde_crtc = to_sde_crtc(crtc);
  4630. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4631. if (sde_encoder_in_clone_mode(encoder))
  4632. continue;
  4633. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4634. }
  4635. return false;
  4636. }
  4637. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4638. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4639. {
  4640. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4641. catalog->mdp[0].has_dest_scaler);
  4642. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4643. catalog->ds_count);
  4644. if (catalog->ds[0].top) {
  4645. sde_kms_info_add_keyint(info,
  4646. "max_dest_scaler_input_width",
  4647. catalog->ds[0].top->maxinputwidth);
  4648. sde_kms_info_add_keyint(info,
  4649. "max_dest_scaler_output_width",
  4650. catalog->ds[0].top->maxoutputwidth);
  4651. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4652. catalog->ds[0].top->maxupscale);
  4653. }
  4654. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4655. msm_property_install_volatile_range(
  4656. &sde_crtc->property_info, "dest_scaler",
  4657. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4658. msm_property_install_blob(&sde_crtc->property_info,
  4659. "ds_lut_ed", 0,
  4660. CRTC_PROP_DEST_SCALER_LUT_ED);
  4661. msm_property_install_blob(&sde_crtc->property_info,
  4662. "ds_lut_cir", 0,
  4663. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4664. msm_property_install_blob(&sde_crtc->property_info,
  4665. "ds_lut_sep", 0,
  4666. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4667. } else if (catalog->ds[0].features
  4668. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4669. msm_property_install_volatile_range(
  4670. &sde_crtc->property_info, "dest_scaler",
  4671. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4672. }
  4673. }
  4674. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4675. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4676. struct sde_kms_info *info)
  4677. {
  4678. msm_property_install_range(&sde_crtc->property_info,
  4679. "core_clk", 0x0, 0, U64_MAX,
  4680. sde_kms->perf.max_core_clk_rate,
  4681. CRTC_PROP_CORE_CLK);
  4682. msm_property_install_range(&sde_crtc->property_info,
  4683. "core_ab", 0x0, 0, U64_MAX,
  4684. catalog->perf.max_bw_high * 1000ULL,
  4685. CRTC_PROP_CORE_AB);
  4686. msm_property_install_range(&sde_crtc->property_info,
  4687. "core_ib", 0x0, 0, U64_MAX,
  4688. catalog->perf.max_bw_high * 1000ULL,
  4689. CRTC_PROP_CORE_IB);
  4690. msm_property_install_range(&sde_crtc->property_info,
  4691. "llcc_ab", 0x0, 0, U64_MAX,
  4692. catalog->perf.max_bw_high * 1000ULL,
  4693. CRTC_PROP_LLCC_AB);
  4694. msm_property_install_range(&sde_crtc->property_info,
  4695. "llcc_ib", 0x0, 0, U64_MAX,
  4696. catalog->perf.max_bw_high * 1000ULL,
  4697. CRTC_PROP_LLCC_IB);
  4698. msm_property_install_range(&sde_crtc->property_info,
  4699. "dram_ab", 0x0, 0, U64_MAX,
  4700. catalog->perf.max_bw_high * 1000ULL,
  4701. CRTC_PROP_DRAM_AB);
  4702. msm_property_install_range(&sde_crtc->property_info,
  4703. "dram_ib", 0x0, 0, U64_MAX,
  4704. catalog->perf.max_bw_high * 1000ULL,
  4705. CRTC_PROP_DRAM_IB);
  4706. msm_property_install_range(&sde_crtc->property_info,
  4707. "rot_prefill_bw", 0, 0, U64_MAX,
  4708. catalog->perf.max_bw_high * 1000ULL,
  4709. CRTC_PROP_ROT_PREFILL_BW);
  4710. msm_property_install_range(&sde_crtc->property_info,
  4711. "rot_clk", 0, 0, U64_MAX,
  4712. sde_kms->perf.max_core_clk_rate,
  4713. CRTC_PROP_ROT_CLK);
  4714. if (catalog->perf.max_bw_low)
  4715. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4716. catalog->perf.max_bw_low * 1000LL);
  4717. if (catalog->perf.max_bw_high)
  4718. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4719. catalog->perf.max_bw_high * 1000LL);
  4720. if (catalog->perf.min_core_ib)
  4721. sde_kms_info_add_keyint(info, "min_core_ib",
  4722. catalog->perf.min_core_ib * 1000LL);
  4723. if (catalog->perf.min_llcc_ib)
  4724. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4725. catalog->perf.min_llcc_ib * 1000LL);
  4726. if (catalog->perf.min_dram_ib)
  4727. sde_kms_info_add_keyint(info, "min_dram_ib",
  4728. catalog->perf.min_dram_ib * 1000LL);
  4729. if (sde_kms->perf.max_core_clk_rate)
  4730. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4731. sde_kms->perf.max_core_clk_rate);
  4732. }
  4733. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4734. struct sde_mdss_cfg *catalog)
  4735. {
  4736. sde_kms_info_reset(info);
  4737. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4738. sde_kms_info_add_keyint(info, "max_linewidth",
  4739. catalog->max_mixer_width);
  4740. sde_kms_info_add_keyint(info, "max_blendstages",
  4741. catalog->max_mixer_blendstages);
  4742. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4743. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4744. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4745. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4746. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4747. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4748. if (catalog->ubwc_version) {
  4749. sde_kms_info_add_keyint(info, "UBWC version",
  4750. catalog->ubwc_version);
  4751. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4752. catalog->macrotile_mode);
  4753. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4754. catalog->mdp[0].highest_bank_bit);
  4755. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4756. catalog->mdp[0].ubwc_swizzle);
  4757. }
  4758. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4759. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4760. else
  4761. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4762. if (sde_is_custom_client()) {
  4763. /* No support for SMART_DMA_V1 yet */
  4764. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4765. sde_kms_info_add_keystr(info,
  4766. "smart_dma_rev", "smart_dma_v2");
  4767. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4768. sde_kms_info_add_keystr(info,
  4769. "smart_dma_rev", "smart_dma_v2p5");
  4770. }
  4771. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4772. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4773. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4774. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4775. catalog->skip_inline_rot_threshold);
  4776. if (catalog->allowed_dsc_reservation_switch)
  4777. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4778. catalog->allowed_dsc_reservation_switch);
  4779. if (catalog->uidle_cfg.uidle_rev)
  4780. sde_kms_info_add_keyint(info, "has_uidle",
  4781. true);
  4782. sde_kms_info_add_keystr(info, "core_ib_ff",
  4783. catalog->perf.core_ib_ff);
  4784. sde_kms_info_add_keystr(info, "core_clk_ff",
  4785. catalog->perf.core_clk_ff);
  4786. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4787. catalog->perf.comp_ratio_rt);
  4788. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4789. catalog->perf.comp_ratio_nrt);
  4790. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4791. catalog->perf.dest_scale_prefill_lines);
  4792. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4793. catalog->perf.undersized_prefill_lines);
  4794. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4795. catalog->perf.macrotile_prefill_lines);
  4796. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4797. catalog->perf.yuv_nv12_prefill_lines);
  4798. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4799. catalog->perf.linear_prefill_lines);
  4800. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4801. catalog->perf.downscaling_prefill_lines);
  4802. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4803. catalog->perf.xtra_prefill_lines);
  4804. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4805. catalog->perf.amortizable_threshold);
  4806. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4807. catalog->perf.min_prefill_lines);
  4808. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4809. catalog->perf.num_mnoc_ports);
  4810. sde_kms_info_add_keyint(info, "axi_bus_width",
  4811. catalog->perf.axi_bus_width);
  4812. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4813. catalog->sui_supported_blendstage);
  4814. if (catalog->ubwc_bw_calc_version)
  4815. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4816. catalog->ubwc_bw_calc_version);
  4817. }
  4818. /**
  4819. * sde_crtc_install_properties - install all drm properties for crtc
  4820. * @crtc: Pointer to drm crtc structure
  4821. */
  4822. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4823. struct sde_mdss_cfg *catalog)
  4824. {
  4825. struct sde_crtc *sde_crtc;
  4826. struct sde_kms_info *info;
  4827. struct sde_kms *sde_kms;
  4828. static const struct drm_prop_enum_list e_secure_level[] = {
  4829. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4830. {SDE_DRM_SEC_ONLY, "sec_only"},
  4831. };
  4832. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4833. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4834. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4835. };
  4836. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4837. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4838. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4839. };
  4840. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4841. {IDLE_PC_NONE, "idle_pc_none"},
  4842. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4843. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4844. };
  4845. static const struct drm_prop_enum_list e_cache_state[] = {
  4846. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4847. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4848. };
  4849. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4850. {VM_REQ_NONE, "vm_req_none"},
  4851. {VM_REQ_RELEASE, "vm_req_release"},
  4852. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4853. };
  4854. SDE_DEBUG("\n");
  4855. if (!crtc || !catalog) {
  4856. SDE_ERROR("invalid crtc or catalog\n");
  4857. return;
  4858. }
  4859. sde_crtc = to_sde_crtc(crtc);
  4860. sde_kms = _sde_crtc_get_kms(crtc);
  4861. if (!sde_kms) {
  4862. SDE_ERROR("invalid argument\n");
  4863. return;
  4864. }
  4865. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4866. if (!info) {
  4867. SDE_ERROR("failed to allocate info memory\n");
  4868. return;
  4869. }
  4870. sde_crtc_setup_capabilities_blob(info, catalog);
  4871. msm_property_install_range(&sde_crtc->property_info,
  4872. "input_fence_timeout", 0x0, 0,
  4873. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4874. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4875. msm_property_install_volatile_range(&sde_crtc->property_info,
  4876. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4877. msm_property_install_range(&sde_crtc->property_info,
  4878. "output_fence_offset", 0x0, 0, 1, 0,
  4879. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4880. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4881. if (catalog->has_trusted_vm_support) {
  4882. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4883. msm_property_install_enum(&sde_crtc->property_info,
  4884. "vm_request_state", 0x0, 0, e_vm_req_state,
  4885. ARRAY_SIZE(e_vm_req_state), init_idx,
  4886. CRTC_PROP_VM_REQ_STATE);
  4887. }
  4888. if (catalog->has_idle_pc)
  4889. msm_property_install_enum(&sde_crtc->property_info,
  4890. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4891. ARRAY_SIZE(e_idle_pc_state), 0,
  4892. CRTC_PROP_IDLE_PC_STATE);
  4893. if (catalog->has_dedicated_cwb_support)
  4894. msm_property_install_enum(&sde_crtc->property_info,
  4895. "capture_mode", 0, 0, e_dcwb_data_points,
  4896. ARRAY_SIZE(e_dcwb_data_points), 0,
  4897. CRTC_PROP_CAPTURE_OUTPUT);
  4898. else if (catalog->has_cwb_support)
  4899. msm_property_install_enum(&sde_crtc->property_info,
  4900. "capture_mode", 0, 0, e_cwb_data_points,
  4901. ARRAY_SIZE(e_cwb_data_points), 0,
  4902. CRTC_PROP_CAPTURE_OUTPUT);
  4903. msm_property_install_volatile_range(&sde_crtc->property_info,
  4904. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4905. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4906. 0x0, 0, e_secure_level,
  4907. ARRAY_SIZE(e_secure_level), 0,
  4908. CRTC_PROP_SECURITY_LEVEL);
  4909. if (catalog->syscache_supported)
  4910. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4911. 0x0, 0, e_cache_state,
  4912. ARRAY_SIZE(e_cache_state), 0,
  4913. CRTC_PROP_CACHE_STATE);
  4914. if (catalog->has_dim_layer) {
  4915. msm_property_install_volatile_range(&sde_crtc->property_info,
  4916. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4917. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4918. SDE_MAX_DIM_LAYERS);
  4919. }
  4920. if (catalog->mdp[0].has_dest_scaler)
  4921. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4922. info);
  4923. if (catalog->dspp_count) {
  4924. sde_kms_info_add_keyint(info, "dspp_count",
  4925. catalog->dspp_count);
  4926. if (catalog->rc_count) {
  4927. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  4928. sde_kms_info_add_keyint(info, "rc_mem_size",
  4929. catalog->dspp[0].sblk->rc.mem_total_size);
  4930. }
  4931. if (catalog->demura_count)
  4932. sde_kms_info_add_keyint(info, "demura_count",
  4933. catalog->demura_count);
  4934. }
  4935. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  4936. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4937. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4938. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4939. catalog->has_base_layer);
  4940. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4941. info->data, SDE_KMS_INFO_DATALEN(info),
  4942. CRTC_PROP_INFO);
  4943. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4944. if (catalog->has_ubwc_stats)
  4945. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  4946. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  4947. kfree(info);
  4948. }
  4949. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4950. const struct drm_crtc_state *state, uint64_t *val)
  4951. {
  4952. struct sde_crtc *sde_crtc;
  4953. struct sde_crtc_state *cstate;
  4954. uint32_t offset;
  4955. bool is_vid = false;
  4956. struct drm_encoder *encoder;
  4957. sde_crtc = to_sde_crtc(crtc);
  4958. cstate = to_sde_crtc_state(state);
  4959. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4960. if (sde_encoder_check_curr_mode(encoder,
  4961. MSM_DISPLAY_VIDEO_MODE))
  4962. is_vid = true;
  4963. if (is_vid)
  4964. break;
  4965. }
  4966. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4967. /*
  4968. * Increment trigger offset for vidoe mode alone as its release fence
  4969. * can be triggered only after the next frame-update. For cmd mode &
  4970. * virtual displays the release fence for the current frame can be
  4971. * triggered right after PP_DONE/WB_DONE interrupt
  4972. */
  4973. if (is_vid)
  4974. offset++;
  4975. /*
  4976. * Hwcomposer now queries the fences using the commit list in atomic
  4977. * commit ioctl. The offset should be set to next timeline
  4978. * which will be incremented during the prepare commit phase
  4979. */
  4980. offset++;
  4981. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4982. }
  4983. /**
  4984. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4985. * @crtc: Pointer to drm crtc structure
  4986. * @state: Pointer to drm crtc state structure
  4987. * @property: Pointer to targeted drm property
  4988. * @val: Updated property value
  4989. * @Returns: Zero on success
  4990. */
  4991. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4992. struct drm_crtc_state *state,
  4993. struct drm_property *property,
  4994. uint64_t val)
  4995. {
  4996. struct sde_crtc *sde_crtc;
  4997. struct sde_crtc_state *cstate;
  4998. int idx, ret;
  4999. uint64_t fence_user_fd;
  5000. uint64_t __user prev_user_fd;
  5001. if (!crtc || !state || !property) {
  5002. SDE_ERROR("invalid argument(s)\n");
  5003. return -EINVAL;
  5004. }
  5005. sde_crtc = to_sde_crtc(crtc);
  5006. cstate = to_sde_crtc_state(state);
  5007. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5008. /* check with cp property system first */
  5009. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5010. if (ret != -ENOENT)
  5011. goto exit;
  5012. /* if not handled by cp, check msm_property system */
  5013. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5014. &cstate->property_state, property, val);
  5015. if (ret)
  5016. goto exit;
  5017. idx = msm_property_index(&sde_crtc->property_info, property);
  5018. switch (idx) {
  5019. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5020. _sde_crtc_set_input_fence_timeout(cstate);
  5021. break;
  5022. case CRTC_PROP_DIM_LAYER_V1:
  5023. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5024. (void __user *)(uintptr_t)val);
  5025. break;
  5026. case CRTC_PROP_ROI_V1:
  5027. ret = _sde_crtc_set_roi_v1(state,
  5028. (void __user *)(uintptr_t)val);
  5029. break;
  5030. case CRTC_PROP_DEST_SCALER:
  5031. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5032. (void __user *)(uintptr_t)val);
  5033. break;
  5034. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5035. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5036. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5037. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5038. break;
  5039. case CRTC_PROP_CORE_CLK:
  5040. case CRTC_PROP_CORE_AB:
  5041. case CRTC_PROP_CORE_IB:
  5042. cstate->bw_control = true;
  5043. break;
  5044. case CRTC_PROP_LLCC_AB:
  5045. case CRTC_PROP_LLCC_IB:
  5046. case CRTC_PROP_DRAM_AB:
  5047. case CRTC_PROP_DRAM_IB:
  5048. cstate->bw_control = true;
  5049. cstate->bw_split_vote = true;
  5050. break;
  5051. case CRTC_PROP_OUTPUT_FENCE:
  5052. if (!val)
  5053. goto exit;
  5054. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5055. sizeof(uint64_t));
  5056. if (ret) {
  5057. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5058. ret = -EFAULT;
  5059. goto exit;
  5060. }
  5061. /*
  5062. * client is expected to reset the property to -1 before
  5063. * requesting for the release fence
  5064. */
  5065. if (prev_user_fd == -1) {
  5066. ret = _sde_crtc_get_output_fence(crtc, state,
  5067. &fence_user_fd);
  5068. if (ret) {
  5069. SDE_ERROR("fence create failed rc:%d\n", ret);
  5070. goto exit;
  5071. }
  5072. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5073. &fence_user_fd, sizeof(uint64_t));
  5074. if (ret) {
  5075. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5076. put_unused_fd(fence_user_fd);
  5077. ret = -EFAULT;
  5078. goto exit;
  5079. }
  5080. }
  5081. break;
  5082. case CRTC_PROP_NOISE_LAYER_V1:
  5083. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5084. (void __user *)(uintptr_t)val);
  5085. break;
  5086. case CRTC_PROP_FRAME_DATA_BUF:
  5087. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5088. break;
  5089. default:
  5090. /* nothing to do */
  5091. break;
  5092. }
  5093. exit:
  5094. if (ret) {
  5095. if (ret != -EPERM)
  5096. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5097. crtc->name, DRMID(property),
  5098. property->name, ret);
  5099. else
  5100. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5101. crtc->name, DRMID(property),
  5102. property->name, ret);
  5103. } else {
  5104. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5105. property->base.id, val);
  5106. }
  5107. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5108. return ret;
  5109. }
  5110. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5111. {
  5112. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5113. struct drm_encoder *encoder;
  5114. u32 min_transfer_time = 0, updated_fps = 0;
  5115. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5116. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5117. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5118. }
  5119. if (min_transfer_time) {
  5120. /* get fps by doing 1000 ms / transfer_time */
  5121. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5122. /* get line time by doing 1000ns / (fps * vactive) */
  5123. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5124. updated_fps * crtc->mode.vdisplay);
  5125. } else {
  5126. /* get line time by doing 1000ns / (fps * vtotal) */
  5127. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5128. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5129. }
  5130. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5131. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5132. }
  5133. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5134. {
  5135. struct drm_plane *plane;
  5136. struct drm_plane_state *state;
  5137. struct sde_plane_state *pstate;
  5138. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5139. state = plane->state;
  5140. if (!state)
  5141. continue;
  5142. pstate = to_sde_plane_state(state);
  5143. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5144. }
  5145. sde_crtc_update_line_time(crtc);
  5146. }
  5147. /**
  5148. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5149. * @crtc: Pointer to drm crtc structure
  5150. * @state: Pointer to drm crtc state structure
  5151. * @property: Pointer to targeted drm property
  5152. * @val: Pointer to variable for receiving property value
  5153. * @Returns: Zero on success
  5154. */
  5155. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5156. const struct drm_crtc_state *state,
  5157. struct drm_property *property,
  5158. uint64_t *val)
  5159. {
  5160. struct sde_crtc *sde_crtc;
  5161. struct sde_crtc_state *cstate;
  5162. int ret = -EINVAL, i;
  5163. if (!crtc || !state) {
  5164. SDE_ERROR("invalid argument(s)\n");
  5165. goto end;
  5166. }
  5167. sde_crtc = to_sde_crtc(crtc);
  5168. cstate = to_sde_crtc_state(state);
  5169. i = msm_property_index(&sde_crtc->property_info, property);
  5170. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5171. *val = ~0;
  5172. ret = 0;
  5173. } else {
  5174. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5175. &cstate->property_state, property, val);
  5176. if (ret)
  5177. ret = sde_cp_crtc_get_property(crtc, property, val);
  5178. }
  5179. if (ret)
  5180. DRM_ERROR("get property failed\n");
  5181. end:
  5182. return ret;
  5183. }
  5184. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5185. struct drm_crtc_state *crtc_state)
  5186. {
  5187. struct sde_crtc *sde_crtc;
  5188. struct sde_crtc_state *cstate;
  5189. struct drm_property *drm_prop;
  5190. enum msm_mdp_crtc_property prop_idx;
  5191. if (!crtc || !crtc_state) {
  5192. SDE_ERROR("invalid params\n");
  5193. return -EINVAL;
  5194. }
  5195. sde_crtc = to_sde_crtc(crtc);
  5196. cstate = to_sde_crtc_state(crtc_state);
  5197. sde_cp_crtc_clear(crtc);
  5198. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5199. uint64_t val = cstate->property_values[prop_idx].value;
  5200. uint64_t def;
  5201. int ret;
  5202. drm_prop = msm_property_index_to_drm_property(
  5203. &sde_crtc->property_info, prop_idx);
  5204. if (!drm_prop) {
  5205. /* not all props will be installed, based on caps */
  5206. SDE_DEBUG("%s: invalid property index %d\n",
  5207. sde_crtc->name, prop_idx);
  5208. continue;
  5209. }
  5210. def = msm_property_get_default(&sde_crtc->property_info,
  5211. prop_idx);
  5212. if (val == def)
  5213. continue;
  5214. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5215. sde_crtc->name, drm_prop->name, prop_idx, val,
  5216. def);
  5217. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5218. def);
  5219. if (ret) {
  5220. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5221. sde_crtc->name, prop_idx, ret);
  5222. continue;
  5223. }
  5224. }
  5225. /* disable clk and bw control until clk & bw properties are set */
  5226. cstate->bw_control = false;
  5227. cstate->bw_split_vote = false;
  5228. return 0;
  5229. }
  5230. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5231. {
  5232. struct sde_crtc *sde_crtc;
  5233. struct sde_crtc_mixer *m;
  5234. int i;
  5235. if (!crtc) {
  5236. SDE_ERROR("invalid argument\n");
  5237. return;
  5238. }
  5239. sde_crtc = to_sde_crtc(crtc);
  5240. sde_crtc->misr_enable_sui = enable;
  5241. sde_crtc->misr_frame_count = frame_count;
  5242. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5243. m = &sde_crtc->mixers[i];
  5244. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5245. continue;
  5246. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5247. }
  5248. }
  5249. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5250. struct sde_crtc_misr_info *crtc_misr_info)
  5251. {
  5252. struct sde_crtc *sde_crtc;
  5253. struct sde_kms *sde_kms;
  5254. if (!crtc_misr_info) {
  5255. SDE_ERROR("invalid misr info\n");
  5256. return;
  5257. }
  5258. crtc_misr_info->misr_enable = false;
  5259. crtc_misr_info->misr_frame_count = 0;
  5260. if (!crtc) {
  5261. SDE_ERROR("invalid crtc\n");
  5262. return;
  5263. }
  5264. sde_kms = _sde_crtc_get_kms(crtc);
  5265. if (!sde_kms) {
  5266. SDE_ERROR("invalid sde_kms\n");
  5267. return;
  5268. }
  5269. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5270. return;
  5271. sde_crtc = to_sde_crtc(crtc);
  5272. crtc_misr_info->misr_enable =
  5273. sde_crtc->misr_enable_debugfs ? true : false;
  5274. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5275. }
  5276. #ifdef CONFIG_DEBUG_FS
  5277. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5278. {
  5279. struct sde_crtc *sde_crtc;
  5280. struct sde_plane_state *pstate = NULL;
  5281. struct sde_crtc_mixer *m;
  5282. struct drm_crtc *crtc;
  5283. struct drm_plane *plane;
  5284. struct drm_display_mode *mode;
  5285. struct drm_framebuffer *fb;
  5286. struct drm_plane_state *state;
  5287. struct sde_crtc_state *cstate;
  5288. int i, out_width, out_height;
  5289. if (!s || !s->private)
  5290. return -EINVAL;
  5291. sde_crtc = s->private;
  5292. crtc = &sde_crtc->base;
  5293. cstate = to_sde_crtc_state(crtc->state);
  5294. mutex_lock(&sde_crtc->crtc_lock);
  5295. mode = &crtc->state->adjusted_mode;
  5296. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5297. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5298. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5299. mode->hdisplay, mode->vdisplay);
  5300. seq_puts(s, "\n");
  5301. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5302. m = &sde_crtc->mixers[i];
  5303. if (!m->hw_lm)
  5304. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5305. else if (!m->hw_ctl)
  5306. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5307. else
  5308. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5309. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5310. out_width, out_height);
  5311. }
  5312. seq_puts(s, "\n");
  5313. for (i = 0; i < cstate->num_dim_layers; i++) {
  5314. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5315. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5316. i, dim_layer->stage, dim_layer->flags);
  5317. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5318. dim_layer->rect.x, dim_layer->rect.y,
  5319. dim_layer->rect.w, dim_layer->rect.h);
  5320. seq_printf(s,
  5321. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5322. dim_layer->color_fill.color_0,
  5323. dim_layer->color_fill.color_1,
  5324. dim_layer->color_fill.color_2,
  5325. dim_layer->color_fill.color_3);
  5326. seq_puts(s, "\n");
  5327. }
  5328. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5329. pstate = to_sde_plane_state(plane->state);
  5330. state = plane->state;
  5331. if (!pstate || !state)
  5332. continue;
  5333. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5334. plane->base.id, pstate->stage, pstate->rotation);
  5335. if (plane->state->fb) {
  5336. fb = plane->state->fb;
  5337. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5338. fb->base.id, (char *) &fb->format->format,
  5339. fb->width, fb->height);
  5340. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5341. seq_printf(s, "cpp[%d]:%u ",
  5342. i, fb->format->cpp[i]);
  5343. seq_puts(s, "\n\t");
  5344. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5345. seq_puts(s, "\n");
  5346. seq_puts(s, "\t");
  5347. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5348. seq_printf(s, "pitches[%d]:%8u ", i,
  5349. fb->pitches[i]);
  5350. seq_puts(s, "\n");
  5351. seq_puts(s, "\t");
  5352. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5353. seq_printf(s, "offsets[%d]:%8u ", i,
  5354. fb->offsets[i]);
  5355. seq_puts(s, "\n");
  5356. }
  5357. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5358. state->src_x >> 16, state->src_y >> 16,
  5359. state->src_w >> 16, state->src_h >> 16);
  5360. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5361. state->crtc_x, state->crtc_y, state->crtc_w,
  5362. state->crtc_h);
  5363. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5364. pstate->multirect_mode, pstate->multirect_index);
  5365. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5366. pstate->excl_rect.x, pstate->excl_rect.y,
  5367. pstate->excl_rect.w, pstate->excl_rect.h);
  5368. seq_puts(s, "\n");
  5369. }
  5370. if (sde_crtc->vblank_cb_count) {
  5371. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5372. u32 diff_ms = ktime_to_ms(diff);
  5373. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5374. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5375. seq_printf(s,
  5376. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5377. fps, sde_crtc->vblank_cb_count,
  5378. ktime_to_ms(diff), sde_crtc->play_count);
  5379. /* reset time & count for next measurement */
  5380. sde_crtc->vblank_cb_count = 0;
  5381. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5382. }
  5383. mutex_unlock(&sde_crtc->crtc_lock);
  5384. return 0;
  5385. }
  5386. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5387. {
  5388. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5389. }
  5390. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5391. const char __user *user_buf, size_t count, loff_t *ppos)
  5392. {
  5393. struct drm_crtc *crtc;
  5394. struct sde_crtc *sde_crtc;
  5395. char buf[MISR_BUFF_SIZE + 1];
  5396. u32 frame_count, enable;
  5397. size_t buff_copy;
  5398. struct sde_kms *sde_kms;
  5399. if (!file || !file->private_data)
  5400. return -EINVAL;
  5401. sde_crtc = file->private_data;
  5402. crtc = &sde_crtc->base;
  5403. sde_kms = _sde_crtc_get_kms(crtc);
  5404. if (!sde_kms) {
  5405. SDE_ERROR("invalid sde_kms\n");
  5406. return -EINVAL;
  5407. }
  5408. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5409. if (copy_from_user(buf, user_buf, buff_copy)) {
  5410. SDE_ERROR("buffer copy failed\n");
  5411. return -EINVAL;
  5412. }
  5413. buf[buff_copy] = 0; /* end of string */
  5414. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5415. return -EINVAL;
  5416. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5417. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5418. DRMID(crtc));
  5419. return -EINVAL;
  5420. }
  5421. sde_crtc->misr_enable_debugfs = enable;
  5422. sde_crtc->misr_frame_count = frame_count;
  5423. sde_crtc->misr_reconfigure = true;
  5424. return count;
  5425. }
  5426. static ssize_t _sde_crtc_misr_read(struct file *file,
  5427. char __user *user_buff, size_t count, loff_t *ppos)
  5428. {
  5429. struct drm_crtc *crtc;
  5430. struct sde_crtc *sde_crtc;
  5431. struct sde_kms *sde_kms;
  5432. struct sde_crtc_mixer *m;
  5433. int i = 0, rc;
  5434. ssize_t len = 0;
  5435. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5436. if (*ppos)
  5437. return 0;
  5438. if (!file || !file->private_data)
  5439. return -EINVAL;
  5440. sde_crtc = file->private_data;
  5441. crtc = &sde_crtc->base;
  5442. sde_kms = _sde_crtc_get_kms(crtc);
  5443. if (!sde_kms)
  5444. return -EINVAL;
  5445. rc = pm_runtime_get_sync(crtc->dev->dev);
  5446. if (rc < 0)
  5447. return rc;
  5448. sde_vm_lock(sde_kms);
  5449. if (!sde_vm_owns_hw(sde_kms)) {
  5450. SDE_DEBUG("op not supported due to HW unavailability\n");
  5451. rc = -EOPNOTSUPP;
  5452. goto end;
  5453. }
  5454. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5455. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5456. rc = -EOPNOTSUPP;
  5457. goto end;
  5458. }
  5459. if (!sde_crtc->misr_enable_debugfs) {
  5460. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5461. "disabled\n");
  5462. goto buff_check;
  5463. }
  5464. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5465. u32 misr_value = 0;
  5466. m = &sde_crtc->mixers[i];
  5467. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5468. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5469. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5470. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5471. }
  5472. continue;
  5473. }
  5474. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5475. if (rc) {
  5476. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5477. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5478. continue;
  5479. } else {
  5480. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5481. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5482. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5483. }
  5484. }
  5485. buff_check:
  5486. if (count <= len) {
  5487. len = 0;
  5488. goto end;
  5489. }
  5490. if (copy_to_user(user_buff, buf, len)) {
  5491. len = -EFAULT;
  5492. goto end;
  5493. }
  5494. *ppos += len; /* increase offset */
  5495. end:
  5496. sde_vm_unlock(sde_kms);
  5497. pm_runtime_put_sync(crtc->dev->dev);
  5498. return len;
  5499. }
  5500. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5501. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5502. { \
  5503. return single_open(file, __prefix ## _show, inode->i_private); \
  5504. } \
  5505. static const struct file_operations __prefix ## _fops = { \
  5506. .owner = THIS_MODULE, \
  5507. .open = __prefix ## _open, \
  5508. .release = single_release, \
  5509. .read = seq_read, \
  5510. .llseek = seq_lseek, \
  5511. }
  5512. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5513. {
  5514. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5515. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5516. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5517. int i;
  5518. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5519. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5520. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5521. crtc->state));
  5522. seq_printf(s, "core_clk_rate: %llu\n",
  5523. sde_crtc->cur_perf.core_clk_rate);
  5524. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5525. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5526. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5527. sde_power_handle_get_dbus_name(i),
  5528. sde_crtc->cur_perf.bw_ctl[i]);
  5529. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5530. sde_power_handle_get_dbus_name(i),
  5531. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5532. }
  5533. return 0;
  5534. }
  5535. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5536. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5537. {
  5538. struct drm_crtc *crtc;
  5539. struct drm_plane *plane;
  5540. struct drm_connector *conn;
  5541. struct drm_mode_object *drm_obj;
  5542. struct sde_crtc *sde_crtc;
  5543. struct sde_crtc_state *cstate;
  5544. struct sde_fence_context *ctx;
  5545. struct drm_connector_list_iter conn_iter;
  5546. struct drm_device *dev;
  5547. if (!s || !s->private)
  5548. return -EINVAL;
  5549. sde_crtc = s->private;
  5550. crtc = &sde_crtc->base;
  5551. dev = crtc->dev;
  5552. cstate = to_sde_crtc_state(crtc->state);
  5553. if (!sde_crtc->kickoff_in_progress)
  5554. goto skip_input_fence;
  5555. /* Dump input fence info */
  5556. seq_puts(s, "===Input fence===\n");
  5557. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5558. struct sde_plane_state *pstate;
  5559. struct dma_fence *fence;
  5560. pstate = to_sde_plane_state(plane->state);
  5561. if (!pstate)
  5562. continue;
  5563. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5564. pstate->stage);
  5565. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5566. if (pstate->input_fence) {
  5567. rcu_read_lock();
  5568. fence = dma_fence_get_rcu(pstate->input_fence);
  5569. rcu_read_unlock();
  5570. if (fence) {
  5571. sde_fence_list_dump(fence, &s);
  5572. dma_fence_put(fence);
  5573. }
  5574. }
  5575. }
  5576. skip_input_fence:
  5577. /* Dump release fence info */
  5578. seq_puts(s, "\n");
  5579. seq_puts(s, "===Release fence===\n");
  5580. ctx = sde_crtc->output_fence;
  5581. drm_obj = &crtc->base;
  5582. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5583. seq_puts(s, "\n");
  5584. /* Dump retire fence info */
  5585. seq_puts(s, "===Retire fence===\n");
  5586. drm_connector_list_iter_begin(dev, &conn_iter);
  5587. drm_for_each_connector_iter(conn, &conn_iter)
  5588. if (conn->state && conn->state->crtc == crtc &&
  5589. cstate->num_connectors < MAX_CONNECTORS) {
  5590. struct sde_connector *c_conn;
  5591. c_conn = to_sde_connector(conn);
  5592. ctx = c_conn->retire_fence;
  5593. drm_obj = &conn->base;
  5594. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5595. }
  5596. drm_connector_list_iter_end(&conn_iter);
  5597. seq_puts(s, "\n");
  5598. return 0;
  5599. }
  5600. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5601. {
  5602. return single_open(file, _sde_debugfs_fence_status_show,
  5603. inode->i_private);
  5604. }
  5605. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5606. {
  5607. struct sde_crtc *sde_crtc;
  5608. struct sde_kms *sde_kms;
  5609. static const struct file_operations debugfs_status_fops = {
  5610. .open = _sde_debugfs_status_open,
  5611. .read = seq_read,
  5612. .llseek = seq_lseek,
  5613. .release = single_release,
  5614. };
  5615. static const struct file_operations debugfs_misr_fops = {
  5616. .open = simple_open,
  5617. .read = _sde_crtc_misr_read,
  5618. .write = _sde_crtc_misr_setup,
  5619. };
  5620. static const struct file_operations debugfs_fps_fops = {
  5621. .open = _sde_debugfs_fps_status,
  5622. .read = seq_read,
  5623. };
  5624. static const struct file_operations debugfs_fence_fops = {
  5625. .open = _sde_debugfs_fence_status,
  5626. .read = seq_read,
  5627. };
  5628. if (!crtc)
  5629. return -EINVAL;
  5630. sde_crtc = to_sde_crtc(crtc);
  5631. sde_kms = _sde_crtc_get_kms(crtc);
  5632. if (!sde_kms)
  5633. return -EINVAL;
  5634. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5635. crtc->dev->primary->debugfs_root);
  5636. if (!sde_crtc->debugfs_root)
  5637. return -ENOMEM;
  5638. /* don't error check these */
  5639. debugfs_create_file("status", 0400,
  5640. sde_crtc->debugfs_root,
  5641. sde_crtc, &debugfs_status_fops);
  5642. debugfs_create_file("state", 0400,
  5643. sde_crtc->debugfs_root,
  5644. &sde_crtc->base,
  5645. &sde_crtc_debugfs_state_fops);
  5646. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5647. sde_crtc, &debugfs_misr_fops);
  5648. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5649. sde_crtc, &debugfs_fps_fops);
  5650. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5651. sde_crtc, &debugfs_fence_fops);
  5652. return 0;
  5653. }
  5654. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5655. {
  5656. struct sde_crtc *sde_crtc;
  5657. if (!crtc)
  5658. return;
  5659. sde_crtc = to_sde_crtc(crtc);
  5660. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5661. }
  5662. #else
  5663. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5664. {
  5665. return 0;
  5666. }
  5667. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5668. {
  5669. }
  5670. #endif /* CONFIG_DEBUG_FS */
  5671. static void vblank_ctrl_worker(struct kthread_work *work)
  5672. {
  5673. struct vblank_work *cur_work = container_of(work,
  5674. struct vblank_work, work);
  5675. struct msm_drm_private *priv = cur_work->priv;
  5676. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5677. kfree(cur_work);
  5678. }
  5679. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5680. int crtc_id, bool enable)
  5681. {
  5682. struct vblank_work *cur_work;
  5683. struct drm_crtc *crtc;
  5684. struct kthread_worker *worker;
  5685. if (!priv || crtc_id >= priv->num_crtcs)
  5686. return -EINVAL;
  5687. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5688. if (!cur_work)
  5689. return -ENOMEM;
  5690. crtc = priv->crtcs[crtc_id];
  5691. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5692. cur_work->crtc_id = crtc_id;
  5693. cur_work->enable = enable;
  5694. cur_work->priv = priv;
  5695. worker = &priv->event_thread[crtc_id].worker;
  5696. kthread_queue_work(worker, &cur_work->work);
  5697. return 0;
  5698. }
  5699. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5700. {
  5701. struct drm_device *dev = crtc->dev;
  5702. unsigned int pipe = crtc->index;
  5703. struct msm_drm_private *priv = dev->dev_private;
  5704. struct msm_kms *kms = priv->kms;
  5705. if (!kms)
  5706. return -ENXIO;
  5707. DBG("dev=%pK, crtc=%u", dev, pipe);
  5708. return vblank_ctrl_queue_work(priv, pipe, true);
  5709. }
  5710. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5711. {
  5712. struct drm_device *dev = crtc->dev;
  5713. unsigned int pipe = crtc->index;
  5714. struct msm_drm_private *priv = dev->dev_private;
  5715. struct msm_kms *kms = priv->kms;
  5716. if (!kms)
  5717. return;
  5718. DBG("dev=%pK, crtc=%u", dev, pipe);
  5719. vblank_ctrl_queue_work(priv, pipe, false);
  5720. }
  5721. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5722. {
  5723. return _sde_crtc_init_debugfs(crtc);
  5724. }
  5725. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5726. {
  5727. _sde_crtc_destroy_debugfs(crtc);
  5728. }
  5729. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5730. .set_config = drm_atomic_helper_set_config,
  5731. .destroy = sde_crtc_destroy,
  5732. .enable_vblank = sde_crtc_enable_vblank,
  5733. .disable_vblank = sde_crtc_disable_vblank,
  5734. .page_flip = drm_atomic_helper_page_flip,
  5735. .atomic_set_property = sde_crtc_atomic_set_property,
  5736. .atomic_get_property = sde_crtc_atomic_get_property,
  5737. .reset = sde_crtc_reset,
  5738. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5739. .atomic_destroy_state = sde_crtc_destroy_state,
  5740. .late_register = sde_crtc_late_register,
  5741. .early_unregister = sde_crtc_early_unregister,
  5742. };
  5743. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5744. .set_config = drm_atomic_helper_set_config,
  5745. .destroy = sde_crtc_destroy,
  5746. .enable_vblank = sde_crtc_enable_vblank,
  5747. .disable_vblank = sde_crtc_disable_vblank,
  5748. .page_flip = drm_atomic_helper_page_flip,
  5749. .atomic_set_property = sde_crtc_atomic_set_property,
  5750. .atomic_get_property = sde_crtc_atomic_get_property,
  5751. .reset = sde_crtc_reset,
  5752. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5753. .atomic_destroy_state = sde_crtc_destroy_state,
  5754. .late_register = sde_crtc_late_register,
  5755. .early_unregister = sde_crtc_early_unregister,
  5756. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5757. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5758. };
  5759. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5760. .mode_fixup = sde_crtc_mode_fixup,
  5761. .disable = sde_crtc_disable,
  5762. .atomic_enable = sde_crtc_enable,
  5763. .atomic_check = sde_crtc_atomic_check,
  5764. .atomic_begin = sde_crtc_atomic_begin,
  5765. .atomic_flush = sde_crtc_atomic_flush,
  5766. };
  5767. static void _sde_crtc_event_cb(struct kthread_work *work)
  5768. {
  5769. struct sde_crtc_event *event;
  5770. struct sde_crtc *sde_crtc;
  5771. unsigned long irq_flags;
  5772. if (!work) {
  5773. SDE_ERROR("invalid work item\n");
  5774. return;
  5775. }
  5776. event = container_of(work, struct sde_crtc_event, kt_work);
  5777. /* set sde_crtc to NULL for static work structures */
  5778. sde_crtc = event->sde_crtc;
  5779. if (!sde_crtc)
  5780. return;
  5781. if (event->cb_func)
  5782. event->cb_func(&sde_crtc->base, event->usr);
  5783. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5784. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5785. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5786. }
  5787. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5788. void (*func)(struct drm_crtc *crtc, void *usr),
  5789. void *usr, bool color_processing_event)
  5790. {
  5791. unsigned long irq_flags;
  5792. struct sde_crtc *sde_crtc;
  5793. struct msm_drm_private *priv;
  5794. struct sde_crtc_event *event = NULL;
  5795. u32 crtc_id;
  5796. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5797. SDE_ERROR("invalid parameters\n");
  5798. return -EINVAL;
  5799. }
  5800. sde_crtc = to_sde_crtc(crtc);
  5801. priv = crtc->dev->dev_private;
  5802. crtc_id = drm_crtc_index(crtc);
  5803. /*
  5804. * Obtain an event struct from the private cache. This event
  5805. * queue may be called from ISR contexts, so use a private
  5806. * cache to avoid calling any memory allocation functions.
  5807. */
  5808. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5809. if (!list_empty(&sde_crtc->event_free_list)) {
  5810. event = list_first_entry(&sde_crtc->event_free_list,
  5811. struct sde_crtc_event, list);
  5812. list_del_init(&event->list);
  5813. }
  5814. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5815. if (!event)
  5816. return -ENOMEM;
  5817. /* populate event node */
  5818. event->sde_crtc = sde_crtc;
  5819. event->cb_func = func;
  5820. event->usr = usr;
  5821. /* queue new event request */
  5822. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5823. if (color_processing_event)
  5824. kthread_queue_work(&priv->pp_event_worker,
  5825. &event->kt_work);
  5826. else
  5827. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5828. &event->kt_work);
  5829. return 0;
  5830. }
  5831. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5832. {
  5833. int i, rc = 0;
  5834. if (!sde_crtc) {
  5835. SDE_ERROR("invalid crtc\n");
  5836. return -EINVAL;
  5837. }
  5838. spin_lock_init(&sde_crtc->event_lock);
  5839. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5840. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5841. list_add_tail(&sde_crtc->event_cache[i].list,
  5842. &sde_crtc->event_free_list);
  5843. return rc;
  5844. }
  5845. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5846. enum sde_crtc_cache_state state,
  5847. bool is_vidmode)
  5848. {
  5849. struct drm_plane *plane;
  5850. struct sde_crtc *sde_crtc;
  5851. struct sde_kms *sde_kms;
  5852. if (!crtc || !crtc->dev)
  5853. return;
  5854. sde_kms = _sde_crtc_get_kms(crtc);
  5855. if (!sde_kms || !sde_kms->catalog) {
  5856. SDE_ERROR("invalid params\n");
  5857. return;
  5858. }
  5859. if (!sde_kms->catalog->syscache_supported) {
  5860. SDE_DEBUG("syscache not supported\n");
  5861. return;
  5862. }
  5863. sde_crtc = to_sde_crtc(crtc);
  5864. if (sde_crtc->cache_state == state)
  5865. return;
  5866. switch (state) {
  5867. case CACHE_STATE_NORMAL:
  5868. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5869. && !is_vidmode)
  5870. return;
  5871. kthread_cancel_delayed_work_sync(
  5872. &sde_crtc->static_cache_read_work);
  5873. break;
  5874. case CACHE_STATE_FRAME_WRITE:
  5875. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5876. return;
  5877. break;
  5878. case CACHE_STATE_FRAME_READ:
  5879. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5880. return;
  5881. break;
  5882. case CACHE_STATE_DISABLED:
  5883. break;
  5884. default:
  5885. return;
  5886. }
  5887. sde_crtc->cache_state = state;
  5888. drm_atomic_crtc_for_each_plane(plane, crtc)
  5889. sde_plane_static_img_control(plane, state);
  5890. }
  5891. /*
  5892. * __sde_crtc_static_cache_read_work - transition to cache read
  5893. */
  5894. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5895. {
  5896. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5897. static_cache_read_work.work);
  5898. struct drm_crtc *crtc = &sde_crtc->base;
  5899. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5900. struct drm_encoder *enc, *drm_enc = NULL;
  5901. struct drm_plane *plane;
  5902. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5903. return;
  5904. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5905. drm_enc = enc;
  5906. if (sde_encoder_in_clone_mode(drm_enc))
  5907. return;
  5908. }
  5909. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5910. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5911. !ctl);
  5912. return;
  5913. }
  5914. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5915. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5916. /* flush only the sys-cache enabled SSPPs */
  5917. if (ctl->ops.clear_pending_flush)
  5918. ctl->ops.clear_pending_flush(ctl);
  5919. drm_atomic_crtc_for_each_plane(plane, crtc)
  5920. sde_plane_ctl_flush(plane, ctl, true);
  5921. /* kickoff encoder and wait for VBLANK */
  5922. sde_encoder_kickoff(drm_enc, false);
  5923. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5924. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5925. }
  5926. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5927. {
  5928. struct drm_device *dev;
  5929. struct msm_drm_private *priv;
  5930. struct msm_drm_thread *disp_thread;
  5931. struct sde_crtc *sde_crtc;
  5932. struct sde_crtc_state *cstate;
  5933. u32 msecs_fps = 0;
  5934. if (!crtc)
  5935. return;
  5936. dev = crtc->dev;
  5937. sde_crtc = to_sde_crtc(crtc);
  5938. cstate = to_sde_crtc_state(crtc->state);
  5939. if (!dev || !dev->dev_private || !sde_crtc)
  5940. return;
  5941. priv = dev->dev_private;
  5942. disp_thread = &priv->disp_thread[crtc->index];
  5943. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5944. return;
  5945. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5946. /* Kickoff transition to read state after next vblank */
  5947. kthread_queue_delayed_work(&disp_thread->worker,
  5948. &sde_crtc->static_cache_read_work,
  5949. msecs_to_jiffies(msecs_fps));
  5950. }
  5951. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  5952. {
  5953. struct sde_crtc *sde_crtc;
  5954. struct sde_crtc_state *cstate;
  5955. bool cache_status;
  5956. if (!crtc || !crtc->state)
  5957. return;
  5958. sde_crtc = to_sde_crtc(crtc);
  5959. cstate = to_sde_crtc_state(crtc->state);
  5960. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  5961. SDE_EVT32(DRMID(crtc), cache_status);
  5962. }
  5963. /* initialize crtc */
  5964. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5965. {
  5966. struct drm_crtc *crtc = NULL;
  5967. struct sde_crtc *sde_crtc = NULL;
  5968. struct msm_drm_private *priv = NULL;
  5969. struct sde_kms *kms = NULL;
  5970. const struct drm_crtc_funcs *crtc_funcs;
  5971. int i, rc;
  5972. priv = dev->dev_private;
  5973. kms = to_sde_kms(priv->kms);
  5974. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5975. if (!sde_crtc)
  5976. return ERR_PTR(-ENOMEM);
  5977. crtc = &sde_crtc->base;
  5978. crtc->dev = dev;
  5979. mutex_init(&sde_crtc->crtc_lock);
  5980. spin_lock_init(&sde_crtc->spin_lock);
  5981. spin_lock_init(&sde_crtc->fevent_spin_lock);
  5982. atomic_set(&sde_crtc->frame_pending, 0);
  5983. sde_crtc->enabled = false;
  5984. sde_crtc->kickoff_in_progress = false;
  5985. /* Below parameters are for fps calculation for sysfs node */
  5986. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5987. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5988. sizeof(ktime_t), GFP_KERNEL);
  5989. if (!sde_crtc->fps_info.time_buf)
  5990. SDE_ERROR("invalid buffer\n");
  5991. else
  5992. memset(sde_crtc->fps_info.time_buf, 0,
  5993. sizeof(*(sde_crtc->fps_info.time_buf)));
  5994. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5995. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5996. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5997. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5998. list_add(&sde_crtc->frame_events[i].list,
  5999. &sde_crtc->frame_event_list);
  6000. kthread_init_work(&sde_crtc->frame_events[i].work,
  6001. sde_crtc_frame_event_work);
  6002. }
  6003. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6004. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6005. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6006. /* save user friendly CRTC name for later */
  6007. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6008. /* initialize event handling */
  6009. rc = _sde_crtc_init_events(sde_crtc);
  6010. if (rc) {
  6011. drm_crtc_cleanup(crtc);
  6012. kfree(sde_crtc);
  6013. return ERR_PTR(rc);
  6014. }
  6015. /* initialize output fence support */
  6016. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6017. if (IS_ERR(sde_crtc->output_fence)) {
  6018. rc = PTR_ERR(sde_crtc->output_fence);
  6019. SDE_ERROR("failed to init fence, %d\n", rc);
  6020. drm_crtc_cleanup(crtc);
  6021. kfree(sde_crtc);
  6022. return ERR_PTR(rc);
  6023. }
  6024. /* create CRTC properties */
  6025. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6026. priv->crtc_property, sde_crtc->property_data,
  6027. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6028. sizeof(struct sde_crtc_state));
  6029. sde_crtc_install_properties(crtc, kms->catalog);
  6030. /* Install color processing properties */
  6031. sde_cp_crtc_init(crtc);
  6032. sde_cp_crtc_install_properties(crtc);
  6033. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6034. sde_crtc->cur_perf.llcc_active[i] = false;
  6035. sde_crtc->new_perf.llcc_active[i] = false;
  6036. }
  6037. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6038. __sde_crtc_static_cache_read_work);
  6039. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6040. return crtc;
  6041. }
  6042. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6043. {
  6044. struct sde_crtc *sde_crtc;
  6045. int rc = 0;
  6046. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6047. SDE_ERROR("invalid input param(s)\n");
  6048. rc = -EINVAL;
  6049. goto end;
  6050. }
  6051. sde_crtc = to_sde_crtc(crtc);
  6052. sde_crtc->sysfs_dev = device_create_with_groups(
  6053. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6054. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6055. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6056. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6057. PTR_ERR(sde_crtc->sysfs_dev));
  6058. if (!sde_crtc->sysfs_dev)
  6059. rc = -EINVAL;
  6060. else
  6061. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6062. goto end;
  6063. }
  6064. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6065. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6066. if (!sde_crtc->vsync_event_sf)
  6067. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6068. crtc->base.id);
  6069. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6070. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6071. if (!sde_crtc->retire_frame_event_sf)
  6072. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6073. crtc->base.id);
  6074. end:
  6075. return rc;
  6076. }
  6077. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6078. struct drm_crtc *crtc_drm, u32 event)
  6079. {
  6080. struct sde_crtc *crtc = NULL;
  6081. struct sde_crtc_irq_info *node;
  6082. unsigned long flags;
  6083. bool found = false;
  6084. int ret, i = 0;
  6085. bool add_event = false;
  6086. crtc = to_sde_crtc(crtc_drm);
  6087. spin_lock_irqsave(&crtc->spin_lock, flags);
  6088. list_for_each_entry(node, &crtc->user_event_list, list) {
  6089. if (node->event == event) {
  6090. found = true;
  6091. break;
  6092. }
  6093. }
  6094. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6095. /* event already enabled */
  6096. if (found)
  6097. return 0;
  6098. node = NULL;
  6099. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6100. if (custom_events[i].event == event &&
  6101. custom_events[i].func) {
  6102. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6103. if (!node)
  6104. return -ENOMEM;
  6105. INIT_LIST_HEAD(&node->list);
  6106. INIT_LIST_HEAD(&node->irq.list);
  6107. node->func = custom_events[i].func;
  6108. node->event = event;
  6109. node->state = IRQ_NOINIT;
  6110. spin_lock_init(&node->state_lock);
  6111. break;
  6112. }
  6113. }
  6114. if (!node) {
  6115. SDE_ERROR("unsupported event %x\n", event);
  6116. return -EINVAL;
  6117. }
  6118. ret = 0;
  6119. if (crtc_drm->enabled) {
  6120. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6121. if (ret < 0) {
  6122. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6123. kfree(node);
  6124. return ret;
  6125. }
  6126. INIT_LIST_HEAD(&node->irq.list);
  6127. mutex_lock(&crtc->crtc_lock);
  6128. ret = node->func(crtc_drm, true, &node->irq);
  6129. if (!ret) {
  6130. spin_lock_irqsave(&crtc->spin_lock, flags);
  6131. list_add_tail(&node->list, &crtc->user_event_list);
  6132. add_event = true;
  6133. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6134. }
  6135. mutex_unlock(&crtc->crtc_lock);
  6136. pm_runtime_put_sync(crtc_drm->dev->dev);
  6137. }
  6138. if (add_event)
  6139. return 0;
  6140. if (!ret) {
  6141. spin_lock_irqsave(&crtc->spin_lock, flags);
  6142. list_add_tail(&node->list, &crtc->user_event_list);
  6143. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6144. } else {
  6145. kfree(node);
  6146. }
  6147. return ret;
  6148. }
  6149. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6150. struct drm_crtc *crtc_drm, u32 event)
  6151. {
  6152. struct sde_crtc *crtc = NULL;
  6153. struct sde_crtc_irq_info *node = NULL;
  6154. unsigned long flags;
  6155. bool found = false;
  6156. int ret;
  6157. crtc = to_sde_crtc(crtc_drm);
  6158. spin_lock_irqsave(&crtc->spin_lock, flags);
  6159. list_for_each_entry(node, &crtc->user_event_list, list) {
  6160. if (node->event == event) {
  6161. list_del_init(&node->list);
  6162. found = true;
  6163. break;
  6164. }
  6165. }
  6166. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6167. /* event already disabled */
  6168. if (!found)
  6169. return 0;
  6170. /**
  6171. * crtc is disabled interrupts are cleared remove from the list,
  6172. * no need to disable/de-register.
  6173. */
  6174. if (!crtc_drm->enabled) {
  6175. kfree(node);
  6176. return 0;
  6177. }
  6178. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6179. if (ret < 0) {
  6180. SDE_ERROR("failed to enable power resource %d\n", ret);
  6181. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6182. kfree(node);
  6183. return ret;
  6184. }
  6185. ret = node->func(crtc_drm, false, &node->irq);
  6186. if (ret) {
  6187. spin_lock_irqsave(&crtc->spin_lock, flags);
  6188. list_add_tail(&node->list, &crtc->user_event_list);
  6189. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6190. } else {
  6191. kfree(node);
  6192. }
  6193. pm_runtime_put_sync(crtc_drm->dev->dev);
  6194. return ret;
  6195. }
  6196. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6197. struct drm_crtc *crtc_drm, u32 event, bool en)
  6198. {
  6199. struct sde_crtc *crtc = NULL;
  6200. int ret;
  6201. crtc = to_sde_crtc(crtc_drm);
  6202. if (!crtc || !kms || !kms->dev) {
  6203. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6204. kms, ((kms) ? (kms->dev) : NULL));
  6205. return -EINVAL;
  6206. }
  6207. if (en)
  6208. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6209. else
  6210. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6211. return ret;
  6212. }
  6213. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6214. bool en, struct sde_irq_callback *irq)
  6215. {
  6216. return 0;
  6217. }
  6218. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6219. struct sde_irq_callback *noirq)
  6220. {
  6221. /*
  6222. * IRQ object noirq is not being used here since there is
  6223. * no crtc irq from pm event.
  6224. */
  6225. return 0;
  6226. }
  6227. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6228. bool en, struct sde_irq_callback *irq)
  6229. {
  6230. return 0;
  6231. }
  6232. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6233. bool en, struct sde_irq_callback *irq)
  6234. {
  6235. return 0;
  6236. }
  6237. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6238. bool en, struct sde_irq_callback *irq)
  6239. {
  6240. return 0;
  6241. }
  6242. /**
  6243. * sde_crtc_update_cont_splash_settings - update mixer settings
  6244. * and initial clk during device bootup for cont_splash use case
  6245. * @crtc: Pointer to drm crtc structure
  6246. */
  6247. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6248. {
  6249. struct sde_kms *kms = NULL;
  6250. struct msm_drm_private *priv;
  6251. struct sde_crtc *sde_crtc;
  6252. u64 rate;
  6253. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6254. SDE_ERROR("invalid crtc\n");
  6255. return;
  6256. }
  6257. priv = crtc->dev->dev_private;
  6258. kms = to_sde_kms(priv->kms);
  6259. if (!kms || !kms->catalog) {
  6260. SDE_ERROR("invalid parameters\n");
  6261. return;
  6262. }
  6263. _sde_crtc_setup_mixers(crtc);
  6264. sde_cp_crtc_refresh_status_properties(crtc);
  6265. crtc->enabled = true;
  6266. /* update core clk value for initial state with cont-splash */
  6267. sde_crtc = to_sde_crtc(crtc);
  6268. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6269. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6270. rate : kms->perf.max_core_clk_rate;
  6271. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6272. }
  6273. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6274. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6275. {
  6276. struct sde_lm_cfg *lm;
  6277. char feature_name[256];
  6278. u32 version;
  6279. if (!catalog->mixer_count)
  6280. return;
  6281. lm = &catalog->mixer[0];
  6282. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6283. return;
  6284. version = lm->sblk->nlayer.version >> 16;
  6285. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6286. switch (version) {
  6287. case 1:
  6288. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6289. msm_property_install_volatile_range(&sde_crtc->property_info,
  6290. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6291. break;
  6292. default:
  6293. SDE_ERROR("unsupported noise layer version %d\n", version);
  6294. break;
  6295. }
  6296. }
  6297. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6298. struct sde_crtc_state *cstate,
  6299. void __user *usr_ptr)
  6300. {
  6301. int ret;
  6302. if (!sde_crtc || !cstate) {
  6303. SDE_ERROR("invalid sde_crtc/state\n");
  6304. return -EINVAL;
  6305. }
  6306. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6307. if (!usr_ptr) {
  6308. SDE_DEBUG("noise layer removed\n");
  6309. cstate->noise_layer_en = false;
  6310. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6311. return 0;
  6312. }
  6313. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6314. sizeof(cstate->layer_cfg));
  6315. if (ret) {
  6316. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6317. return -EFAULT;
  6318. }
  6319. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6320. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6321. !cstate->layer_cfg.attn_factor ||
  6322. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6323. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6324. !cstate->layer_cfg.alpha_noise ||
  6325. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6326. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6327. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6328. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6329. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6330. return -EINVAL;
  6331. }
  6332. cstate->noise_layer_en = true;
  6333. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6334. return 0;
  6335. }
  6336. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6337. struct drm_crtc_state *state)
  6338. {
  6339. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6340. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6341. struct sde_hw_mixer *lm;
  6342. int i;
  6343. struct sde_hw_noise_layer_cfg cfg;
  6344. struct sde_kms *kms;
  6345. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6346. return;
  6347. kms = _sde_crtc_get_kms(crtc);
  6348. if (!kms || !kms->catalog) {
  6349. SDE_ERROR("Invalid kms\n");
  6350. return;
  6351. }
  6352. cfg.flags = cstate->layer_cfg.flags;
  6353. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6354. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6355. cfg.strength = cstate->layer_cfg.strength;
  6356. if (!kms->catalog->has_base_layer) {
  6357. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6358. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6359. } else {
  6360. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6361. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6362. }
  6363. for (i = 0; i < scrtc->num_mixers; i++) {
  6364. lm = scrtc->mixers[i].hw_lm;
  6365. if (!lm->ops.setup_noise_layer)
  6366. break;
  6367. if (!cstate->noise_layer_en)
  6368. lm->ops.setup_noise_layer(lm, NULL);
  6369. else
  6370. lm->ops.setup_noise_layer(lm, &cfg);
  6371. }
  6372. if (!cstate->noise_layer_en)
  6373. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6374. }
  6375. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6376. {
  6377. sde_cp_disable_features(crtc);
  6378. }
  6379. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  6380. {
  6381. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, sizeof(uint32_t), 1);
  6382. }