hif.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926
  1. /*
  2. * Copyright (c) 2013-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. #ifndef _HIF_H_
  27. #define _HIF_H_
  28. #ifdef __cplusplus
  29. extern "C" {
  30. #endif /* __cplusplus */
  31. /* Header files */
  32. #include <qdf_status.h>
  33. #include "qdf_nbuf.h"
  34. #include "qdf_lro.h"
  35. #include "ol_if_athvar.h"
  36. #include <linux/platform_device.h>
  37. #ifdef HIF_PCI
  38. #include <linux/pci.h>
  39. #endif /* HIF_PCI */
  40. #ifdef HIF_USB
  41. #include <linux/usb.h>
  42. #endif /* HIF_USB */
  43. #ifdef IPA_OFFLOAD
  44. #include <linux/ipa.h>
  45. #endif
  46. #define ENABLE_MBOX_DUMMY_SPACE_FEATURE 1
  47. typedef void __iomem *A_target_id_t;
  48. typedef void *hif_handle_t;
  49. #define HIF_TYPE_AR6002 2
  50. #define HIF_TYPE_AR6003 3
  51. #define HIF_TYPE_AR6004 5
  52. #define HIF_TYPE_AR9888 6
  53. #define HIF_TYPE_AR6320 7
  54. #define HIF_TYPE_AR6320V2 8
  55. /* For attaching Peregrine 2.0 board host_reg_tbl only */
  56. #define HIF_TYPE_AR9888V2 9
  57. #define HIF_TYPE_ADRASTEA 10
  58. #define HIF_TYPE_AR900B 11
  59. #define HIF_TYPE_QCA9984 12
  60. #define HIF_TYPE_IPQ4019 13
  61. #define HIF_TYPE_QCA9888 14
  62. #define HIF_TYPE_QCA8074 15
  63. #define HIF_TYPE_QCA6290 16
  64. /* TARGET definition needs to be abstracted in fw common
  65. * header files, below is the placeholder till WIN codebase
  66. * moved to latest copy of fw common header files.
  67. */
  68. #ifdef CONFIG_WIN
  69. #if ENABLE_10_4_FW_HDR
  70. #define TARGET_TYPE_UNKNOWN 0
  71. #define TARGET_TYPE_AR6001 1
  72. #define TARGET_TYPE_AR6002 2
  73. #define TARGET_TYPE_AR6003 3
  74. #define TARGET_TYPE_AR6004 5
  75. #define TARGET_TYPE_AR6006 6
  76. #define TARGET_TYPE_AR9888 7
  77. #define TARGET_TYPE_AR6320 8
  78. #define TARGET_TYPE_AR900B 9
  79. #define TARGET_TYPE_QCA9984 10
  80. #define TARGET_TYPE_IPQ4019 11
  81. #define TARGET_TYPE_QCA9888 12
  82. /* For attach Peregrine 2.0 board target_reg_tbl only */
  83. #define TARGET_TYPE_AR9888V2 13
  84. /* For attach Rome1.0 target_reg_tbl only*/
  85. #define TARGET_TYPE_AR6320V1 14
  86. /* For Rome2.0/2.1 target_reg_tbl ID*/
  87. #define TARGET_TYPE_AR6320V2 15
  88. /* For Rome3.0 target_reg_tbl ID*/
  89. #define TARGET_TYPE_AR6320V3 16
  90. /* For Tufello1.0 target_reg_tbl ID*/
  91. #define TARGET_TYPE_QCA9377V1 17
  92. #endif /* ENABLE_10_4_FW_HDR */
  93. #endif /* CONFIG_WIN */
  94. /* For Adrastea target */
  95. #define TARGET_TYPE_ADRASTEA 19
  96. #ifndef TARGET_TYPE_QCA8074
  97. #define TARGET_TYPE_QCA8074 20
  98. #endif
  99. #ifndef TARGET_TYPE_QCA6290
  100. #define TARGET_TYPE_QCA6290 21
  101. #endif
  102. #ifdef IPA_OFFLOAD
  103. #define DMA_COHERENT_MASK_IPA_VER_3_AND_ABOVE 37
  104. #define DMA_COHERENT_MASK_BELOW_IPA_VER_3 32
  105. #endif
  106. /* enum hif_ic_irq - enum defining integrated chip irq numbers
  107. * defining irq nubers that can be used by external modules like datapath
  108. */
  109. enum hif_ic_irq {
  110. host2wbm_desc_feed = 18,
  111. host2reo_re_injection,
  112. host2reo_command,
  113. host2rxdma_monitor_ring3,
  114. host2rxdma_monitor_ring2,
  115. host2rxdma_monitor_ring1,
  116. reo2host_exception,
  117. wbm2host_rx_release,
  118. reo2host_status,
  119. reo2host_destination_ring4,
  120. reo2host_destination_ring3,
  121. reo2host_destination_ring2,
  122. reo2host_destination_ring1,
  123. rxdma2host_monitor_destination_mac3,
  124. rxdma2host_monitor_destination_mac2,
  125. rxdma2host_monitor_destination_mac1,
  126. ppdu_end_interrupts_mac3,
  127. ppdu_end_interrupts_mac2,
  128. ppdu_end_interrupts_mac1,
  129. rxdma2host_monitor_status_ring_mac3,
  130. rxdma2host_monitor_status_ring_mac2,
  131. rxdma2host_monitor_status_ring_mac1,
  132. host2rxdma_host_buf_ring_mac3,
  133. host2rxdma_host_buf_ring_mac2,
  134. host2rxdma_host_buf_ring_mac1,
  135. rxdma2host_destination_ring_mac3,
  136. rxdma2host_destination_ring_mac2,
  137. rxdma2host_destination_ring_mac1,
  138. host2tcl_input_ring4,
  139. host2tcl_input_ring3,
  140. host2tcl_input_ring2,
  141. host2tcl_input_ring1,
  142. wbm2host_tx_completions_ring3,
  143. wbm2host_tx_completions_ring2,
  144. wbm2host_tx_completions_ring1,
  145. tcl2host_status_ring,
  146. };
  147. struct CE_state;
  148. #define CE_COUNT_MAX 12
  149. #define HIF_MAX_GRP_IRQ 16
  150. #define HIF_MAX_GROUP 8
  151. #ifdef CONFIG_SLUB_DEBUG_ON
  152. #ifndef CONFIG_WIN
  153. #define HIF_CONFIG_SLUB_DEBUG_ON
  154. #endif
  155. #endif
  156. #ifndef NAPI_YIELD_BUDGET_BASED
  157. #ifdef HIF_CONFIG_SLUB_DEBUG_ON
  158. #define QCA_NAPI_BUDGET 64
  159. #define QCA_NAPI_DEF_SCALE 2
  160. #else /* PERF build */
  161. #define QCA_NAPI_BUDGET 64
  162. #define QCA_NAPI_DEF_SCALE 16
  163. #endif /* SLUB_DEBUG_ON */
  164. #else /* NAPI_YIELD_BUDGET_BASED */
  165. #define QCA_NAPI_BUDGET 64
  166. #define QCA_NAPI_DEF_SCALE 4
  167. #endif
  168. #define HIF_NAPI_MAX_RECEIVES (QCA_NAPI_BUDGET * QCA_NAPI_DEF_SCALE)
  169. /* NOTE: "napi->scale" can be changed,
  170. * but this does not change the number of buckets
  171. */
  172. #define QCA_NAPI_NUM_BUCKETS 4
  173. /**
  174. * qca_napi_stat - stats structure for execution contexts
  175. * @napi_schedules - number of times the schedule function is called
  176. * @napi_polls - number of times the execution context runs
  177. * @napi_completes - number of times that the generating interrupt is reenabled
  178. * @napi_workdone - cumulative of all work done reported by handler
  179. * @cpu_corrected - incremented when execution context runs on a different core
  180. * than the one that its irq is affined to.
  181. * @napi_budget_uses - histogram of work done per execution run
  182. * @time_limit_reache - count of yields due to time limit threshholds
  183. * @rxpkt_thresh_reached - count of yields due to a work limit
  184. *
  185. * needs to be renamed
  186. */
  187. struct qca_napi_stat {
  188. uint32_t napi_schedules;
  189. uint32_t napi_polls;
  190. uint32_t napi_completes;
  191. uint32_t napi_workdone;
  192. uint32_t cpu_corrected;
  193. uint32_t napi_budget_uses[QCA_NAPI_NUM_BUCKETS];
  194. uint32_t time_limit_reached;
  195. uint32_t rxpkt_thresh_reached;
  196. };
  197. /**
  198. * per NAPI instance data structure
  199. * This data structure holds stuff per NAPI instance.
  200. * Note that, in the current implementation, though scale is
  201. * an instance variable, it is set to the same value for all
  202. * instances.
  203. */
  204. struct qca_napi_info {
  205. struct net_device netdev; /* dummy net_dev */
  206. void *hif_ctx;
  207. struct napi_struct napi;
  208. uint8_t scale; /* currently same on all instances */
  209. uint8_t id;
  210. uint8_t cpu;
  211. int irq;
  212. struct qca_napi_stat stats[NR_CPUS];
  213. /* will only be present for data rx CE's */
  214. void (*lro_flush_cb)(void *);
  215. qdf_lro_ctx_t lro_ctx;
  216. qdf_spinlock_t lro_unloading_lock;
  217. };
  218. enum qca_napi_tput_state {
  219. QCA_NAPI_TPUT_UNINITIALIZED,
  220. QCA_NAPI_TPUT_LO,
  221. QCA_NAPI_TPUT_HI
  222. };
  223. enum qca_napi_cpu_state {
  224. QCA_NAPI_CPU_UNINITIALIZED,
  225. QCA_NAPI_CPU_DOWN,
  226. QCA_NAPI_CPU_UP };
  227. /**
  228. * struct qca_napi_cpu - an entry of the napi cpu table
  229. * @core_id: physical core id of the core
  230. * @cluster_id: cluster this core belongs to
  231. * @core_mask: mask to match all core of this cluster
  232. * @thread_mask: mask for this core within the cluster
  233. * @max_freq: maximum clock this core can be clocked at
  234. * same for all cpus of the same core.
  235. * @napis: bitmap of napi instances on this core
  236. * @execs: bitmap of execution contexts on this core
  237. * cluster_nxt: chain to link cores within the same cluster
  238. *
  239. * This structure represents a single entry in the napi cpu
  240. * table. The table is part of struct qca_napi_data.
  241. * This table is initialized by the init function, called while
  242. * the first napi instance is being created, updated by hotplug
  243. * notifier and when cpu affinity decisions are made (by throughput
  244. * detection), and deleted when the last napi instance is removed.
  245. */
  246. struct qca_napi_cpu {
  247. enum qca_napi_cpu_state state;
  248. int core_id;
  249. int cluster_id;
  250. cpumask_t core_mask;
  251. cpumask_t thread_mask;
  252. unsigned int max_freq;
  253. uint32_t napis;
  254. uint32_t execs;
  255. int cluster_nxt; /* index, not pointer */
  256. };
  257. /**
  258. * struct qca_napi_data - collection of napi data for a single hif context
  259. * @hif_softc: pointer to the hif context
  260. * @lock: spinlock used in the event state machine
  261. * @state: state variable used in the napi stat machine
  262. * @ce_map: bit map indicating which ce's have napis running
  263. * @exec_map: bit map of instanciated exec contexts
  264. * @napi_cpu: cpu info for irq affinty
  265. * @lilcl_head:
  266. * @bigcl_head:
  267. * @napi_mode: irq affinity & clock voting mode
  268. */
  269. struct qca_napi_data {
  270. struct hif_softc *hif_softc;
  271. qdf_spinlock_t lock;
  272. uint32_t state;
  273. /* bitmap of created/registered NAPI instances, indexed by pipe_id,
  274. * not used by clients (clients use an id returned by create)
  275. */
  276. uint32_t ce_map;
  277. uint32_t exec_map;
  278. struct qca_napi_info *napis[CE_COUNT_MAX];
  279. struct qca_napi_cpu napi_cpu[NR_CPUS];
  280. int lilcl_head, bigcl_head;
  281. enum qca_napi_tput_state napi_mode;
  282. struct notifier_block hnc_cpu_notifier;
  283. bool cpu_notifier_registered;
  284. uint8_t flags;
  285. };
  286. /**
  287. * struct hif_config_info - Place Holder for hif confiruation
  288. * @enable_self_recovery: Self Recovery
  289. *
  290. * Structure for holding hif ini parameters.
  291. */
  292. struct hif_config_info {
  293. bool enable_self_recovery;
  294. #ifdef FEATURE_RUNTIME_PM
  295. bool enable_runtime_pm;
  296. u_int32_t runtime_pm_delay;
  297. #endif
  298. };
  299. /**
  300. * struct hif_target_info - Target Information
  301. * @target_version: Target Version
  302. * @target_type: Target Type
  303. * @target_revision: Target Revision
  304. * @soc_version: SOC Version
  305. *
  306. * Structure to hold target information.
  307. */
  308. struct hif_target_info {
  309. uint32_t target_version;
  310. uint32_t target_type;
  311. uint32_t target_revision;
  312. uint32_t soc_version;
  313. char *hw_name;
  314. };
  315. struct hif_opaque_softc {
  316. };
  317. /**
  318. * enum HIF_DEVICE_POWER_CHANGE_TYPE: Device Power change type
  319. *
  320. * @HIF_DEVICE_POWER_UP: HIF layer should power up interface and/or module
  321. * @HIF_DEVICE_POWER_DOWN: HIF layer should initiate bus-specific measures to
  322. * minimize power
  323. * @HIF_DEVICE_POWER_CUT: HIF layer should initiate bus-specific AND/OR
  324. * platform-specific measures to completely power-off
  325. * the module and associated hardware (i.e. cut power
  326. * supplies)
  327. */
  328. enum HIF_DEVICE_POWER_CHANGE_TYPE {
  329. HIF_DEVICE_POWER_UP,
  330. HIF_DEVICE_POWER_DOWN,
  331. HIF_DEVICE_POWER_CUT
  332. };
  333. /**
  334. * enum hif_enable_type: what triggered the enabling of hif
  335. *
  336. * @HIF_ENABLE_TYPE_PROBE: probe triggered enable
  337. * @HIF_ENABLE_TYPE_REINIT: reinit triggered enable
  338. */
  339. enum hif_enable_type {
  340. HIF_ENABLE_TYPE_PROBE,
  341. HIF_ENABLE_TYPE_REINIT,
  342. HIF_ENABLE_TYPE_MAX
  343. };
  344. /**
  345. * enum hif_disable_type: what triggered the disabling of hif
  346. *
  347. * @HIF_DISABLE_TYPE_PROBE_ERROR: probe error triggered disable
  348. * @HIF_DISABLE_TYPE_REINIT_ERROR: reinit error triggered disable
  349. * @HIF_DISABLE_TYPE_REMOVE: remove triggered disable
  350. * @HIF_DISABLE_TYPE_SHUTDOWN: shutdown triggered disable
  351. */
  352. enum hif_disable_type {
  353. HIF_DISABLE_TYPE_PROBE_ERROR,
  354. HIF_DISABLE_TYPE_REINIT_ERROR,
  355. HIF_DISABLE_TYPE_REMOVE,
  356. HIF_DISABLE_TYPE_SHUTDOWN,
  357. HIF_DISABLE_TYPE_MAX
  358. };
  359. /**
  360. * enum hif_device_config_opcode: configure mode
  361. *
  362. * @HIF_DEVICE_POWER_STATE: device power state
  363. * @HIF_DEVICE_GET_MBOX_BLOCK_SIZE: get mbox block size
  364. * @HIF_DEVICE_GET_MBOX_ADDR: get mbox block address
  365. * @HIF_DEVICE_GET_PENDING_EVENTS_FUNC: get pending events functions
  366. * @HIF_DEVICE_GET_IRQ_PROC_MODE: get irq proc mode
  367. * @HIF_DEVICE_GET_RECV_EVENT_MASK_UNMASK_FUNC: receive event function
  368. * @HIF_DEVICE_POWER_STATE_CHANGE: change power state
  369. * @HIF_DEVICE_GET_IRQ_YIELD_PARAMS: get yield params
  370. * @HIF_CONFIGURE_QUERY_SCATTER_REQUEST_SUPPORT: configure scatter request
  371. * @HIF_DEVICE_GET_OS_DEVICE: get OS device
  372. * @HIF_DEVICE_DEBUG_BUS_STATE: debug bus state
  373. * @HIF_BMI_DONE: bmi done
  374. * @HIF_DEVICE_SET_TARGET_TYPE: set target type
  375. * @HIF_DEVICE_SET_HTC_CONTEXT: set htc context
  376. * @HIF_DEVICE_GET_HTC_CONTEXT: get htc context
  377. */
  378. enum hif_device_config_opcode {
  379. HIF_DEVICE_POWER_STATE = 0,
  380. HIF_DEVICE_GET_MBOX_BLOCK_SIZE,
  381. HIF_DEVICE_GET_MBOX_ADDR,
  382. HIF_DEVICE_GET_PENDING_EVENTS_FUNC,
  383. HIF_DEVICE_GET_IRQ_PROC_MODE,
  384. HIF_DEVICE_GET_RECV_EVENT_MASK_UNMASK_FUNC,
  385. HIF_DEVICE_POWER_STATE_CHANGE,
  386. HIF_DEVICE_GET_IRQ_YIELD_PARAMS,
  387. HIF_CONFIGURE_QUERY_SCATTER_REQUEST_SUPPORT,
  388. HIF_DEVICE_GET_OS_DEVICE,
  389. HIF_DEVICE_DEBUG_BUS_STATE,
  390. HIF_BMI_DONE,
  391. HIF_DEVICE_SET_TARGET_TYPE,
  392. HIF_DEVICE_SET_HTC_CONTEXT,
  393. HIF_DEVICE_GET_HTC_CONTEXT,
  394. };
  395. #ifdef CONFIG_ATH_PCIE_ACCESS_DEBUG
  396. struct HID_ACCESS_LOG {
  397. uint32_t seqnum;
  398. bool is_write;
  399. void *addr;
  400. uint32_t value;
  401. };
  402. #endif
  403. void hif_reg_write(struct hif_opaque_softc *hif_ctx, uint32_t offset,
  404. uint32_t value);
  405. uint32_t hif_reg_read(struct hif_opaque_softc *hif_ctx, uint32_t offset);
  406. #define HIF_MAX_DEVICES 1
  407. /**
  408. * struct htc_callbacks - Structure for HTC Callbacks methods
  409. * @context: context to pass to the dsrhandler
  410. * note : rwCompletionHandler is provided the context
  411. * passed to hif_read_write
  412. * @rwCompletionHandler: Read / write completion handler
  413. * @dsrHandler: DSR Handler
  414. */
  415. struct htc_callbacks {
  416. void *context;
  417. QDF_STATUS(*rwCompletionHandler)(void *rwContext, QDF_STATUS status);
  418. QDF_STATUS(*dsrHandler)(void *context);
  419. };
  420. /**
  421. * struct hif_driver_state_callbacks - Callbacks for HIF to query Driver state
  422. * @context: Private data context
  423. * @set_recovery_in_progress: To Set Driver state for recovery in progress
  424. * @is_recovery_in_progress: Query if driver state is recovery in progress
  425. * @is_load_unload_in_progress: Query if driver state Load/Unload in Progress
  426. * @is_driver_unloading: Query if driver is unloading.
  427. *
  428. * This Structure provides callback pointer for HIF to query hdd for driver
  429. * states.
  430. */
  431. struct hif_driver_state_callbacks {
  432. void *context;
  433. void (*set_recovery_in_progress)(void *context, uint8_t val);
  434. bool (*is_recovery_in_progress)(void *context);
  435. bool (*is_load_unload_in_progress)(void *context);
  436. bool (*is_driver_unloading)(void *context);
  437. bool (*is_target_ready)(void *context);
  438. };
  439. /* This API detaches the HTC layer from the HIF device */
  440. void hif_detach_htc(struct hif_opaque_softc *hif_ctx);
  441. /****************************************************************/
  442. /* BMI and Diag window abstraction */
  443. /****************************************************************/
  444. #define HIF_BMI_EXCHANGE_NO_TIMEOUT ((uint32_t)(0))
  445. #define DIAG_TRANSFER_LIMIT 2048U /* maximum number of bytes that can be
  446. * handled atomically by
  447. * DiagRead/DiagWrite
  448. */
  449. /*
  450. * API to handle HIF-specific BMI message exchanges, this API is synchronous
  451. * and only allowed to be called from a context that can block (sleep)
  452. */
  453. QDF_STATUS hif_exchange_bmi_msg(struct hif_opaque_softc *hif_ctx,
  454. qdf_dma_addr_t cmd, qdf_dma_addr_t rsp,
  455. uint8_t *pSendMessage, uint32_t Length,
  456. uint8_t *pResponseMessage,
  457. uint32_t *pResponseLength, uint32_t TimeoutMS);
  458. /*
  459. * APIs to handle HIF specific diagnostic read accesses. These APIs are
  460. * synchronous and only allowed to be called from a context that
  461. * can block (sleep). They are not high performance APIs.
  462. *
  463. * hif_diag_read_access reads a 4 Byte aligned/length value from a
  464. * Target register or memory word.
  465. *
  466. * hif_diag_read_mem reads an arbitrary length of arbitrarily aligned memory.
  467. */
  468. QDF_STATUS hif_diag_read_access(struct hif_opaque_softc *hif_ctx,
  469. uint32_t address, uint32_t *data);
  470. QDF_STATUS hif_diag_read_mem(struct hif_opaque_softc *hif_ctx, uint32_t address,
  471. uint8_t *data, int nbytes);
  472. void hif_dump_target_memory(struct hif_opaque_softc *hif_ctx,
  473. void *ramdump_base, uint32_t address, uint32_t size);
  474. /*
  475. * APIs to handle HIF specific diagnostic write accesses. These APIs are
  476. * synchronous and only allowed to be called from a context that
  477. * can block (sleep).
  478. * They are not high performance APIs.
  479. *
  480. * hif_diag_write_access writes a 4 Byte aligned/length value to a
  481. * Target register or memory word.
  482. *
  483. * hif_diag_write_mem writes an arbitrary length of arbitrarily aligned memory.
  484. */
  485. QDF_STATUS hif_diag_write_access(struct hif_opaque_softc *hif_ctx,
  486. uint32_t address, uint32_t data);
  487. QDF_STATUS hif_diag_write_mem(struct hif_opaque_softc *hif_ctx,
  488. uint32_t address, uint8_t *data, int nbytes);
  489. typedef void (*fastpath_msg_handler)(void *, qdf_nbuf_t *, uint32_t);
  490. /*
  491. * Set the FASTPATH_mode_on flag in sc, for use by data path
  492. */
  493. #ifdef WLAN_FEATURE_FASTPATH
  494. void hif_enable_fastpath(struct hif_opaque_softc *hif_ctx);
  495. bool hif_is_fastpath_mode_enabled(struct hif_opaque_softc *hif_ctx);
  496. void *hif_get_ce_handle(struct hif_opaque_softc *hif_ctx, int ret);
  497. int hif_ce_fastpath_cb_register(struct hif_opaque_softc *hif_ctx,
  498. fastpath_msg_handler handler, void *context);
  499. #else
  500. static inline int hif_ce_fastpath_cb_register(struct hif_opaque_softc *hif_ctx,
  501. fastpath_msg_handler handler,
  502. void *context)
  503. {
  504. return QDF_STATUS_E_FAILURE;
  505. }
  506. static inline void *hif_get_ce_handle(struct hif_opaque_softc *hif_ctx, int ret)
  507. {
  508. return NULL;
  509. }
  510. #endif
  511. /*
  512. * Enable/disable CDC max performance workaround
  513. * For max-performace set this to 0
  514. * To allow SoC to enter sleep set this to 1
  515. */
  516. #define CONFIG_DISABLE_CDC_MAX_PERF_WAR 0
  517. void hif_ipa_get_ce_resource(struct hif_opaque_softc *hif_ctx,
  518. qdf_dma_addr_t *ce_sr_base_paddr,
  519. uint32_t *ce_sr_ring_size,
  520. qdf_dma_addr_t *ce_reg_paddr);
  521. /**
  522. * @brief List of callbacks - filled in by HTC.
  523. */
  524. struct hif_msg_callbacks {
  525. void *Context;
  526. /**< context meaningful to HTC */
  527. QDF_STATUS (*txCompletionHandler)(void *Context, qdf_nbuf_t wbuf,
  528. uint32_t transferID,
  529. uint32_t toeplitz_hash_result);
  530. QDF_STATUS (*rxCompletionHandler)(void *Context, qdf_nbuf_t wbuf,
  531. uint8_t pipeID);
  532. void (*txResourceAvailHandler)(void *context, uint8_t pipe);
  533. void (*fwEventHandler)(void *context, QDF_STATUS status);
  534. };
  535. enum hif_target_status {
  536. TARGET_STATUS_CONNECTED = 0, /* target connected */
  537. TARGET_STATUS_RESET, /* target got reset */
  538. TARGET_STATUS_EJECT, /* target got ejected */
  539. TARGET_STATUS_SUSPEND /*target got suspend */
  540. };
  541. /**
  542. * enum hif_attribute_flags: configure hif
  543. *
  544. * @HIF_LOWDESC_CE_CFG: Configure HIF with Low descriptor CE
  545. * @HIF_LOWDESC_CE_NO_PKTLOG_CFG: Configure HIF with Low descriptor
  546. * + No pktlog CE
  547. */
  548. enum hif_attribute_flags {
  549. HIF_LOWDESC_CE_CFG = 1,
  550. HIF_LOWDESC_CE_NO_PKTLOG_CFG
  551. };
  552. #define HIF_DATA_ATTR_SET_TX_CLASSIFY(attr, v) \
  553. (attr |= (v & 0x01) << 5)
  554. #define HIF_DATA_ATTR_SET_ENCAPSULATION_TYPE(attr, v) \
  555. (attr |= (v & 0x03) << 6)
  556. #define HIF_DATA_ATTR_SET_ADDR_X_SEARCH_DISABLE(attr, v) \
  557. (attr |= (v & 0x01) << 13)
  558. #define HIF_DATA_ATTR_SET_ADDR_Y_SEARCH_DISABLE(attr, v) \
  559. (attr |= (v & 0x01) << 14)
  560. #define HIF_DATA_ATTR_SET_TOEPLITZ_HASH_ENABLE(attr, v) \
  561. (attr |= (v & 0x01) << 15)
  562. #define HIF_DATA_ATTR_SET_PACKET_OR_RESULT_OFFSET(attr, v) \
  563. (attr |= (v & 0x0FFF) << 16)
  564. #define HIF_DATA_ATTR_SET_ENABLE_11H(attr, v) \
  565. (attr |= (v & 0x01) << 30)
  566. struct hif_ul_pipe_info {
  567. unsigned int nentries;
  568. unsigned int nentries_mask;
  569. unsigned int sw_index;
  570. unsigned int write_index; /* cached copy */
  571. unsigned int hw_index; /* cached copy */
  572. void *base_addr_owner_space; /* Host address space */
  573. qdf_dma_addr_t base_addr_CE_space; /* CE address space */
  574. };
  575. struct hif_dl_pipe_info {
  576. unsigned int nentries;
  577. unsigned int nentries_mask;
  578. unsigned int sw_index;
  579. unsigned int write_index; /* cached copy */
  580. unsigned int hw_index; /* cached copy */
  581. void *base_addr_owner_space; /* Host address space */
  582. qdf_dma_addr_t base_addr_CE_space; /* CE address space */
  583. };
  584. struct hif_pipe_addl_info {
  585. uint32_t pci_mem;
  586. uint32_t ctrl_addr;
  587. struct hif_ul_pipe_info ul_pipe;
  588. struct hif_dl_pipe_info dl_pipe;
  589. };
  590. struct hif_bus_id;
  591. void hif_claim_device(struct hif_opaque_softc *hif_ctx);
  592. QDF_STATUS hif_get_config_item(struct hif_opaque_softc *hif_ctx,
  593. int opcode, void *config, uint32_t config_len);
  594. void hif_set_mailbox_swap(struct hif_opaque_softc *hif_ctx);
  595. void hif_mask_interrupt_call(struct hif_opaque_softc *hif_ctx);
  596. void hif_post_init(struct hif_opaque_softc *hif_ctx, void *hHTC,
  597. struct hif_msg_callbacks *callbacks);
  598. QDF_STATUS hif_start(struct hif_opaque_softc *hif_ctx);
  599. void hif_stop(struct hif_opaque_softc *hif_ctx);
  600. void hif_flush_surprise_remove(struct hif_opaque_softc *hif_ctx);
  601. void hif_dump(struct hif_opaque_softc *hif_ctx, uint8_t CmdId, bool start);
  602. void hif_trigger_dump(struct hif_opaque_softc *hif_ctx,
  603. uint8_t cmd_id, bool start);
  604. QDF_STATUS hif_send_head(struct hif_opaque_softc *hif_ctx, uint8_t PipeID,
  605. uint32_t transferID, uint32_t nbytes,
  606. qdf_nbuf_t wbuf, uint32_t data_attr);
  607. void hif_send_complete_check(struct hif_opaque_softc *hif_ctx, uint8_t PipeID,
  608. int force);
  609. void hif_shut_down_device(struct hif_opaque_softc *hif_ctx);
  610. void hif_get_default_pipe(struct hif_opaque_softc *hif_ctx, uint8_t *ULPipe,
  611. uint8_t *DLPipe);
  612. int hif_map_service_to_pipe(struct hif_opaque_softc *hif_ctx, uint16_t svc_id,
  613. uint8_t *ul_pipe, uint8_t *dl_pipe, int *ul_is_polled,
  614. int *dl_is_polled);
  615. uint16_t
  616. hif_get_free_queue_number(struct hif_opaque_softc *hif_ctx, uint8_t PipeID);
  617. void *hif_get_targetdef(struct hif_opaque_softc *hif_ctx);
  618. uint32_t hif_hia_item_address(uint32_t target_type, uint32_t item_offset);
  619. void hif_set_target_sleep(struct hif_opaque_softc *hif_ctx, bool sleep_ok,
  620. bool wait_for_it);
  621. int hif_check_fw_reg(struct hif_opaque_softc *hif_ctx);
  622. #ifndef HIF_PCI
  623. static inline int hif_check_soc_status(struct hif_opaque_softc *hif_ctx)
  624. {
  625. return 0;
  626. }
  627. #else
  628. int hif_check_soc_status(struct hif_opaque_softc *hif_ctx);
  629. #endif
  630. void hif_get_hw_info(struct hif_opaque_softc *hif_ctx, u32 *version,
  631. u32 *revision, const char **target_name);
  632. void hif_disable_isr(struct hif_opaque_softc *hif_ctx);
  633. void hif_reset_soc(struct hif_opaque_softc *hif_ctx);
  634. void hif_save_htc_htt_config_endpoint(struct hif_opaque_softc *hif_ctx,
  635. int htc_htt_tx_endpoint);
  636. struct hif_opaque_softc *hif_open(qdf_device_t qdf_ctx, uint32_t mode,
  637. enum qdf_bus_type bus_type,
  638. struct hif_driver_state_callbacks *cbk);
  639. void hif_close(struct hif_opaque_softc *hif_ctx);
  640. QDF_STATUS hif_enable(struct hif_opaque_softc *hif_ctx, struct device *dev,
  641. void *bdev, const struct hif_bus_id *bid,
  642. enum qdf_bus_type bus_type,
  643. enum hif_enable_type type);
  644. void hif_disable(struct hif_opaque_softc *hif_ctx, enum hif_disable_type type);
  645. void hif_display_stats(struct hif_opaque_softc *hif_ctx);
  646. void hif_clear_stats(struct hif_opaque_softc *hif_ctx);
  647. #ifdef FEATURE_RUNTIME_PM
  648. struct hif_pm_runtime_lock;
  649. void hif_fastpath_resume(struct hif_opaque_softc *hif_ctx);
  650. int hif_pm_runtime_get(struct hif_opaque_softc *hif_ctx);
  651. void hif_pm_runtime_get_noresume(struct hif_opaque_softc *hif_ctx);
  652. int hif_pm_runtime_put(struct hif_opaque_softc *hif_ctx);
  653. int hif_runtime_lock_init(qdf_runtime_lock_t *lock, const char *name);
  654. void hif_runtime_lock_deinit(struct hif_opaque_softc *hif_ctx,
  655. struct hif_pm_runtime_lock *lock);
  656. int hif_pm_runtime_prevent_suspend(struct hif_opaque_softc *ol_sc,
  657. struct hif_pm_runtime_lock *lock);
  658. int hif_pm_runtime_allow_suspend(struct hif_opaque_softc *ol_sc,
  659. struct hif_pm_runtime_lock *lock);
  660. int hif_pm_runtime_prevent_suspend_timeout(struct hif_opaque_softc *ol_sc,
  661. struct hif_pm_runtime_lock *lock, unsigned int delay);
  662. #else
  663. struct hif_pm_runtime_lock {
  664. const char *name;
  665. };
  666. static inline void hif_fastpath_resume(struct hif_opaque_softc *hif_ctx) {}
  667. static inline void hif_pm_runtime_get_noresume(struct hif_opaque_softc *hif_ctx)
  668. {}
  669. static inline int hif_pm_runtime_get(struct hif_opaque_softc *hif_ctx)
  670. { return 0; }
  671. static inline int hif_pm_runtime_put(struct hif_opaque_softc *hif_ctx)
  672. { return 0; }
  673. static inline int hif_runtime_lock_init(qdf_runtime_lock_t *lock,
  674. const char *name)
  675. { return 0; }
  676. static inline void
  677. hif_runtime_lock_deinit(struct hif_opaque_softc *hif_ctx,
  678. struct hif_pm_runtime_lock *lock) {}
  679. static inline int hif_pm_runtime_prevent_suspend(struct hif_opaque_softc *ol_sc,
  680. struct hif_pm_runtime_lock *lock)
  681. { return 0; }
  682. static inline int hif_pm_runtime_allow_suspend(struct hif_opaque_softc *ol_sc,
  683. struct hif_pm_runtime_lock *lock)
  684. { return 0; }
  685. static inline int
  686. hif_pm_runtime_prevent_suspend_timeout(struct hif_opaque_softc *ol_sc,
  687. struct hif_pm_runtime_lock *lock, unsigned int delay)
  688. { return 0; }
  689. #endif
  690. void hif_enable_power_management(struct hif_opaque_softc *hif_ctx,
  691. bool is_packet_log_enabled);
  692. void hif_disable_power_management(struct hif_opaque_softc *hif_ctx);
  693. void hif_vote_link_down(struct hif_opaque_softc *hif_ctx);
  694. void hif_vote_link_up(struct hif_opaque_softc *hif_ctx);
  695. bool hif_can_suspend_link(struct hif_opaque_softc *hif_ctx);
  696. #ifdef IPA_OFFLOAD
  697. /**
  698. * hif_get_ipa_hw_type() - get IPA hw type
  699. *
  700. * This API return the IPA hw type.
  701. *
  702. * Return: IPA hw type
  703. */
  704. static inline
  705. enum ipa_hw_type hif_get_ipa_hw_type(void)
  706. {
  707. return ipa_get_hw_type();
  708. }
  709. /**
  710. * hif_get_ipa_present() - get IPA hw status
  711. *
  712. * This API return the IPA hw status.
  713. *
  714. * Return: true if IPA is present or false otherwise
  715. */
  716. static inline
  717. bool hif_get_ipa_present(void)
  718. {
  719. if (ipa_uc_reg_rdyCB(NULL) != -EPERM)
  720. return true;
  721. else
  722. return false;
  723. }
  724. #endif
  725. int hif_bus_resume(struct hif_opaque_softc *hif_ctx);
  726. /**
  727. * hif_bus_ealry_suspend() - stop non wmi tx traffic
  728. * @context: hif context
  729. */
  730. int hif_bus_early_suspend(struct hif_opaque_softc *hif_ctx);
  731. /**
  732. * hif_bus_late_resume() - resume non wmi traffic
  733. * @context: hif context
  734. */
  735. int hif_bus_late_resume(struct hif_opaque_softc *hif_ctx);
  736. int hif_bus_suspend(struct hif_opaque_softc *hif_ctx);
  737. int hif_bus_resume_noirq(struct hif_opaque_softc *hif_ctx);
  738. int hif_bus_suspend_noirq(struct hif_opaque_softc *hif_ctx);
  739. /**
  740. * hif_apps_irqs_enable() - Enables all irqs from the APPS side
  741. * @hif_ctx: an opaque HIF handle to use
  742. *
  743. * As opposed to the standard hif_irq_enable, this function always applies to
  744. * the APPS side kernel interrupt handling.
  745. *
  746. * Return: errno
  747. */
  748. int hif_apps_irqs_enable(struct hif_opaque_softc *hif_ctx);
  749. /**
  750. * hif_apps_irqs_disable() - Disables all irqs from the APPS side
  751. * @hif_ctx: an opaque HIF handle to use
  752. *
  753. * As opposed to the standard hif_irq_disable, this function always applies to
  754. * the APPS side kernel interrupt handling.
  755. *
  756. * Return: errno
  757. */
  758. int hif_apps_irqs_disable(struct hif_opaque_softc *hif_ctx);
  759. /**
  760. * hif_apps_wake_irq_enable() - Enables the wake irq from the APPS side
  761. * @hif_ctx: an opaque HIF handle to use
  762. *
  763. * As opposed to the standard hif_irq_enable, this function always applies to
  764. * the APPS side kernel interrupt handling.
  765. *
  766. * Return: errno
  767. */
  768. int hif_apps_wake_irq_enable(struct hif_opaque_softc *hif_ctx);
  769. /**
  770. * hif_apps_wake_irq_disable() - Disables the wake irq from the APPS side
  771. * @hif_ctx: an opaque HIF handle to use
  772. *
  773. * As opposed to the standard hif_irq_disable, this function always applies to
  774. * the APPS side kernel interrupt handling.
  775. *
  776. * Return: errno
  777. */
  778. int hif_apps_wake_irq_disable(struct hif_opaque_softc *hif_ctx);
  779. #ifdef FEATURE_RUNTIME_PM
  780. int hif_pre_runtime_suspend(struct hif_opaque_softc *hif_ctx);
  781. void hif_pre_runtime_resume(struct hif_opaque_softc *hif_ctx);
  782. int hif_runtime_suspend(struct hif_opaque_softc *hif_ctx);
  783. int hif_runtime_resume(struct hif_opaque_softc *hif_ctx);
  784. void hif_process_runtime_suspend_success(struct hif_opaque_softc *hif_ctx);
  785. void hif_process_runtime_suspend_failure(struct hif_opaque_softc *hif_ctx);
  786. void hif_process_runtime_resume_success(struct hif_opaque_softc *hif_ctx);
  787. #endif
  788. int hif_get_irq_num(struct hif_opaque_softc *scn, int *irq, uint32_t size);
  789. int hif_dump_registers(struct hif_opaque_softc *scn);
  790. int ol_copy_ramdump(struct hif_opaque_softc *scn);
  791. void hif_crash_shutdown(struct hif_opaque_softc *hif_ctx);
  792. void hif_get_hw_info(struct hif_opaque_softc *hif_ctx, u32 *version,
  793. u32 *revision, const char **target_name);
  794. void hif_lro_flush_cb_register(struct hif_opaque_softc *hif_ctx,
  795. void (lro_flush_handler)(void *arg),
  796. void *(lro_init_handler)(void));
  797. void hif_lro_flush_cb_deregister(struct hif_opaque_softc *hif_ctx,
  798. void (lro_deinit_cb)(void *arg));
  799. bool hif_needs_bmi(struct hif_opaque_softc *hif_ctx);
  800. enum qdf_bus_type hif_get_bus_type(struct hif_opaque_softc *hif_hdl);
  801. struct hif_target_info *hif_get_target_info_handle(struct hif_opaque_softc *
  802. scn);
  803. struct hif_config_info *hif_get_ini_handle(struct hif_opaque_softc *hif_ctx);
  804. struct ramdump_info *hif_get_ramdump_ctx(struct hif_opaque_softc *hif_ctx);
  805. enum hif_target_status hif_get_target_status(struct hif_opaque_softc *hif_ctx);
  806. void hif_set_target_status(struct hif_opaque_softc *hif_ctx, enum
  807. hif_target_status);
  808. void hif_init_ini_config(struct hif_opaque_softc *hif_ctx,
  809. struct hif_config_info *cfg);
  810. void hif_update_tx_ring(struct hif_opaque_softc *osc, u_int32_t num_htt_cmpls);
  811. qdf_nbuf_t hif_batch_send(struct hif_opaque_softc *osc, qdf_nbuf_t msdu,
  812. uint32_t transfer_id, u_int32_t len, uint32_t sendhead);
  813. int hif_send_single(struct hif_opaque_softc *osc, qdf_nbuf_t msdu, uint32_t
  814. transfer_id, u_int32_t len);
  815. int hif_send_fast(struct hif_opaque_softc *osc, qdf_nbuf_t nbuf,
  816. uint32_t transfer_id, uint32_t download_len);
  817. void hif_pkt_dl_len_set(void *hif_sc, unsigned int pkt_download_len);
  818. void hif_ce_war_disable(void);
  819. void hif_ce_war_enable(void);
  820. void hif_disable_interrupt(struct hif_opaque_softc *osc, uint32_t pipe_num);
  821. #ifdef QCA_NSS_WIFI_OFFLOAD_SUPPORT
  822. struct hif_pipe_addl_info *hif_get_addl_pipe_info(struct hif_opaque_softc *osc,
  823. struct hif_pipe_addl_info *hif_info, uint32_t pipe_number);
  824. uint32_t hif_set_nss_wifiol_mode(struct hif_opaque_softc *osc,
  825. uint32_t pipe_num);
  826. int32_t hif_get_nss_wifiol_bypass_nw_process(struct hif_opaque_softc *osc);
  827. #endif /* QCA_NSS_WIFI_OFFLOAD_SUPPORT */
  828. void hif_set_bundle_mode(struct hif_opaque_softc *hif_ctx, bool enabled,
  829. int rx_bundle_cnt);
  830. int hif_bus_reset_resume(struct hif_opaque_softc *hif_ctx);
  831. void hif_set_attribute(struct hif_opaque_softc *osc, uint8_t hif_attrib);
  832. void *hif_get_lro_info(int ctx_id, struct hif_opaque_softc *hif_hdl);
  833. enum hif_exec_type {
  834. HIF_EXEC_NAPI_TYPE,
  835. HIF_EXEC_TASKLET_TYPE,
  836. };
  837. typedef uint32_t (*ext_intr_handler)(void *, uint32_t);
  838. uint32_t hif_configure_ext_group_interrupts(struct hif_opaque_softc *hif_ctx);
  839. uint32_t hif_register_ext_group(struct hif_opaque_softc *hif_ctx,
  840. uint32_t numirq, uint32_t irq[], ext_intr_handler handler,
  841. void *cb_ctx, const char *context_name,
  842. enum hif_exec_type type, uint32_t scale);
  843. void hif_deregister_exec_group(struct hif_opaque_softc *hif_ctx,
  844. const char *context_name);
  845. void hif_update_pipe_callback(struct hif_opaque_softc *osc,
  846. u_int8_t pipeid,
  847. struct hif_msg_callbacks *callbacks);
  848. void hif_print_napi_stats(struct hif_opaque_softc *hif_ctx);
  849. #ifdef __cplusplus
  850. }
  851. #endif
  852. void *hif_get_dev_ba(struct hif_opaque_softc *hif_handle);
  853. #endif /* _HIF_H_ */