hal_5332.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE
  16. */
  17. #include "qdf_types.h"
  18. #include "qdf_util.h"
  19. #include "qdf_mem.h"
  20. #include "qdf_nbuf.h"
  21. #include "qdf_module.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "hal_be_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "hal_flow.h"
  28. #include "rx_flow_search_entry.h"
  29. #include "hal_rx_flow_info.h"
  30. #include "hal_be_api.h"
  31. #include "tcl_entrance_from_ppe_ring.h"
  32. #include "sw_monitor_ring.h"
  33. #include "wcss_seq_hwioreg_umac.h"
  34. #include "wfss_ce_reg_seq_hwioreg.h"
  35. #include <uniform_reo_status_header.h>
  36. #include <wbm_release_ring_tx.h>
  37. #include <phyrx_location.h>
  38. #ifdef QCA_MONITOR_2_0_SUPPORT
  39. #include <mon_ingress_ring.h>
  40. #include <mon_destination_ring.h>
  41. #endif
  42. #include "rx_reo_queue_1k.h"
  43. #include <hal_be_rx.h>
  44. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  45. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  46. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  47. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  48. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  49. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  50. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  52. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  55. STATUS_HEADER_REO_STATUS_NUMBER
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  57. STATUS_HEADER_TIMESTAMP
  58. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  62. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  63. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  67. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  68. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  69. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  72. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  77. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  81. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  85. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  88. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  89. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  94. #ifdef QCA_MONITOR_2_0_SUPPORT
  95. #include "hal_be_api_mon.h"
  96. #endif
  97. #define CMEM_REG_BASE 0x00100000
  98. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  99. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  100. #include "hal_5332_rx.h"
  101. #include "hal_5332_tx.h"
  102. #include "hal_be_rx_tlv.h"
  103. #include <hal_be_generic_api.h>
  104. #define PMM_SCRATCH_BASE_QCA5332 0xCB500FC
  105. #define PMM_SCRATCH_SIZE 0x100
  106. /**
  107. * hal_read_pmm_scratch_reg_5332(): API to read PMM Scratch register
  108. *
  109. * @soc: HAL soc
  110. * @reg_enum: Enum of the scratch register
  111. *
  112. * Return: uint32_t
  113. */
  114. static inline
  115. uint32_t hal_read_pmm_scratch_reg_5332(struct hal_soc *soc,
  116. enum hal_scratch_reg_enum reg_enum)
  117. {
  118. uint32_t val = 0;
  119. void __iomem *bar;
  120. bar = ioremap_nocache(PMM_SCRATCH_BASE_QCA5332, PMM_SCRATCH_SIZE);
  121. pld_reg_read(soc->qdf_dev->dev, (reg_enum * 4), &val, bar);
  122. iounmap(bar);
  123. return val;
  124. }
  125. /**
  126. * hal_get_tsf2_scratch_reg_qca5332(): API to read tsf2 scratch register
  127. *
  128. * @hal_soc_hdl: HAL soc context
  129. * @mac_id: mac id
  130. * @value: Pointer to update tsf2 value
  131. *
  132. * Return: void
  133. */
  134. static void hal_get_tsf2_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  135. uint8_t mac_id, uint64_t *value)
  136. {
  137. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  138. uint32_t offset_lo, offset_hi;
  139. enum hal_scratch_reg_enum enum_lo, enum_hi;
  140. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  141. offset_lo = hal_read_pmm_scratch_reg_5332(soc,
  142. enum_lo);
  143. offset_hi = hal_read_pmm_scratch_reg_5332(soc,
  144. enum_hi);
  145. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  146. }
  147. /**
  148. * hal_get_tqm_scratch_reg_qca5332(): API to read tqm scratch register
  149. *
  150. * @hal_soc_hdl: HAL soc context
  151. * @value: Pointer to update tqm value
  152. *
  153. * Return: void
  154. */
  155. static void hal_get_tqm_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  156. uint64_t *value)
  157. {
  158. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  159. uint32_t offset_lo, offset_hi;
  160. offset_lo = hal_read_pmm_scratch_reg_5332(soc,
  161. PMM_TQM_CLOCK_OFFSET_LO_US);
  162. offset_hi = hal_read_pmm_scratch_reg_5332(soc,
  163. PMM_TQM_CLOCK_OFFSET_HI_US);
  164. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  165. }
  166. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  167. #define HAL_PPE_VP_ENTRIES_MAX 32
  168. /**
  169. * hal_get_link_desc_size_5332(): API to get the link desc size
  170. *
  171. * Return: uint32_t
  172. */
  173. static uint32_t hal_get_link_desc_size_5332(void)
  174. {
  175. return LINK_DESC_SIZE;
  176. }
  177. /**
  178. * hal_rx_get_tlv_5332(): API to get the tlv
  179. *
  180. * @rx_tlv: TLV data extracted from the rx packet
  181. * Return: uint8_t
  182. */
  183. static uint8_t hal_rx_get_tlv_5332(void *rx_tlv)
  184. {
  185. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  186. }
  187. /**
  188. * hal_rx_wbm_err_msdu_continuation_get_5332 () - API to check if WBM
  189. * msdu continuation bit is set
  190. *
  191. *@wbm_desc: wbm release ring descriptor
  192. *
  193. * Return: true if msdu continuation bit is set.
  194. */
  195. uint8_t hal_rx_wbm_err_msdu_continuation_get_5332(void *wbm_desc)
  196. {
  197. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  198. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  199. return (comp_desc &
  200. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  201. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  202. }
  203. /**
  204. * hal_rx_proc_phyrx_other_receive_info_tlv_5332(): API to get tlv info
  205. *
  206. * Return: uint32_t
  207. */
  208. static inline
  209. void hal_rx_proc_phyrx_other_receive_info_tlv_5332(void *rx_tlv_hdr,
  210. void *ppdu_info_hdl)
  211. {
  212. uint32_t tlv_tag, tlv_len;
  213. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  214. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  215. void *other_tlv_hdr = NULL;
  216. void *other_tlv = NULL;
  217. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  218. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  219. temp_len = 0;
  220. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  221. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  222. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  223. temp_len += other_tlv_len;
  224. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. switch (other_tlv_tag) {
  226. default:
  227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  228. "%s unhandled TLV type: %d, TLV len:%d",
  229. __func__, other_tlv_tag, other_tlv_len);
  230. break;
  231. }
  232. }
  233. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  234. static inline
  235. void hal_rx_get_bb_info_5332(void *rx_tlv, void *ppdu_info_hdl)
  236. {
  237. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  238. ppdu_info->cfr_info.bb_captured_channel =
  239. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  240. ppdu_info->cfr_info.bb_captured_timeout =
  241. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  242. ppdu_info->cfr_info.bb_captured_reason =
  243. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  244. }
  245. static inline
  246. void hal_rx_get_rtt_info_5332(void *rx_tlv, void *ppdu_info_hdl)
  247. {
  248. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  249. ppdu_info->cfr_info.rx_location_info_valid =
  250. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  251. RX_LOCATION_INFO_VALID);
  252. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  253. HAL_RX_GET(rx_tlv,
  254. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  255. RTT_CHE_BUFFER_POINTER_LOW32);
  256. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  257. HAL_RX_GET(rx_tlv,
  258. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  259. RTT_CHE_BUFFER_POINTER_HIGH8);
  260. ppdu_info->cfr_info.chan_capture_status =
  261. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  262. ppdu_info->cfr_info.rx_start_ts =
  263. HAL_RX_GET(rx_tlv,
  264. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  265. RX_START_TS);
  266. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  267. HAL_RX_GET(rx_tlv,
  268. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  269. RTT_CFO_MEASUREMENT);
  270. ppdu_info->cfr_info.agc_gain_info0 =
  271. HAL_RX_GET(rx_tlv,
  272. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  273. GAIN_CHAIN0);
  274. ppdu_info->cfr_info.agc_gain_info0 |=
  275. (((uint32_t)HAL_RX_GET(rx_tlv,
  276. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  277. GAIN_CHAIN1)) << 16);
  278. ppdu_info->cfr_info.agc_gain_info1 =
  279. HAL_RX_GET(rx_tlv,
  280. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  281. GAIN_CHAIN2);
  282. ppdu_info->cfr_info.agc_gain_info1 |=
  283. (((uint32_t)HAL_RX_GET(rx_tlv,
  284. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  285. GAIN_CHAIN3)) << 16);
  286. ppdu_info->cfr_info.agc_gain_info2 = 0;
  287. ppdu_info->cfr_info.agc_gain_info3 = 0;
  288. }
  289. #endif
  290. #ifdef CONFIG_WORD_BASED_TLV
  291. /**
  292. * hal_rx_dump_mpdu_start_tlv_5332: dump RX mpdu_start TLV in structured
  293. * human readable format.
  294. * @mpdu_start: pointer the rx_attention TLV in pkt.
  295. * @dbg_level: log level.
  296. *
  297. * Return: void
  298. */
  299. static inline void hal_rx_dump_mpdu_start_tlv_5332(void *mpdustart,
  300. uint8_t dbg_level)
  301. {
  302. struct rx_mpdu_start_compact *mpdu_info =
  303. (struct rx_mpdu_start_compact *)mpdustart;
  304. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  305. "rx_mpdu_start tlv (1/5) - "
  306. "rx_reo_queue_desc_addr_39_32 :%x"
  307. "receive_queue_number:%x "
  308. "pre_delim_err_warning:%x "
  309. "first_delim_err:%x "
  310. "pn_31_0:%x "
  311. "pn_63_32:%x "
  312. "pn_95_64:%x ",
  313. mpdu_info->rx_reo_queue_desc_addr_39_32,
  314. mpdu_info->receive_queue_number,
  315. mpdu_info->pre_delim_err_warning,
  316. mpdu_info->first_delim_err,
  317. mpdu_info->pn_31_0,
  318. mpdu_info->pn_63_32,
  319. mpdu_info->pn_95_64);
  320. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  321. "rx_mpdu_start tlv (2/5) - "
  322. "ast_index:%x "
  323. "sw_peer_id:%x "
  324. "mpdu_frame_control_valid:%x "
  325. "mpdu_duration_valid:%x "
  326. "mac_addr_ad1_valid:%x "
  327. "mac_addr_ad2_valid:%x "
  328. "mac_addr_ad3_valid:%x "
  329. "mac_addr_ad4_valid:%x "
  330. "mpdu_sequence_control_valid :%x"
  331. "mpdu_qos_control_valid:%x "
  332. "mpdu_ht_control_valid:%x "
  333. "frame_encryption_info_valid :%x",
  334. mpdu_info->ast_index,
  335. mpdu_info->sw_peer_id,
  336. mpdu_info->mpdu_frame_control_valid,
  337. mpdu_info->mpdu_duration_valid,
  338. mpdu_info->mac_addr_ad1_valid,
  339. mpdu_info->mac_addr_ad2_valid,
  340. mpdu_info->mac_addr_ad3_valid,
  341. mpdu_info->mac_addr_ad4_valid,
  342. mpdu_info->mpdu_sequence_control_valid,
  343. mpdu_info->mpdu_qos_control_valid,
  344. mpdu_info->mpdu_ht_control_valid,
  345. mpdu_info->frame_encryption_info_valid);
  346. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  347. "rx_mpdu_start tlv (3/5) - "
  348. "mpdu_fragment_number:%x "
  349. "more_fragment_flag:%x "
  350. "fr_ds:%x "
  351. "to_ds:%x "
  352. "encrypted:%x "
  353. "mpdu_retry:%x "
  354. "mpdu_sequence_number:%x ",
  355. mpdu_info->mpdu_fragment_number,
  356. mpdu_info->more_fragment_flag,
  357. mpdu_info->fr_ds,
  358. mpdu_info->to_ds,
  359. mpdu_info->encrypted,
  360. mpdu_info->mpdu_retry,
  361. mpdu_info->mpdu_sequence_number);
  362. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  363. "rx_mpdu_start tlv (4/5) - "
  364. "mpdu_frame_control_field:%x "
  365. "mpdu_duration_field:%x ",
  366. mpdu_info->mpdu_frame_control_field,
  367. mpdu_info->mpdu_duration_field);
  368. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  369. "rx_mpdu_start tlv (5/5) - "
  370. "mac_addr_ad1_31_0:%x "
  371. "mac_addr_ad1_47_32:%x "
  372. "mac_addr_ad2_15_0:%x "
  373. "mac_addr_ad2_47_16:%x "
  374. "mac_addr_ad3_31_0:%x "
  375. "mac_addr_ad3_47_32:%x "
  376. "mpdu_sequence_control_field :%x",
  377. mpdu_info->mac_addr_ad1_31_0,
  378. mpdu_info->mac_addr_ad1_47_32,
  379. mpdu_info->mac_addr_ad2_15_0,
  380. mpdu_info->mac_addr_ad2_47_16,
  381. mpdu_info->mac_addr_ad3_31_0,
  382. mpdu_info->mac_addr_ad3_47_32,
  383. mpdu_info->mpdu_sequence_control_field);
  384. }
  385. /**
  386. * hal_rx_dump_msdu_end_tlv_5332: dump RX msdu_end TLV in structured
  387. * human readable format.
  388. * @ msdu_end: pointer the msdu_end TLV in pkt.
  389. * @ dbg_level: log level.
  390. *
  391. * Return: void
  392. */
  393. static void hal_rx_dump_msdu_end_tlv_5332(void *msduend,
  394. uint8_t dbg_level)
  395. {
  396. struct rx_msdu_end_compact *msdu_end =
  397. (struct rx_msdu_end_compact *)msduend;
  398. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  399. "rx_msdu_end tlv - "
  400. "key_id_octet: %d "
  401. "tcp_udp_chksum: %d "
  402. "sa_idx_timeout: %d "
  403. "da_idx_timeout: %d "
  404. "msdu_limit_error: %d "
  405. "flow_idx_timeout: %d "
  406. "flow_idx_invalid: %d "
  407. "wifi_parser_error: %d "
  408. "sa_is_valid: %d "
  409. "da_is_valid: %d "
  410. "da_is_mcbc: %d "
  411. "tkip_mic_err: %d "
  412. "l3_header_padding: %d "
  413. "first_msdu: %d "
  414. "last_msdu: %d "
  415. "sa_idx: %d "
  416. "msdu_drop: %d "
  417. "reo_destination_indication: %d "
  418. "flow_idx: %d "
  419. "fse_metadata: %d "
  420. "cce_metadata: %d "
  421. "sa_sw_peer_id: %d ",
  422. msdu_end->key_id_octet,
  423. msdu_end->tcp_udp_chksum,
  424. msdu_end->sa_idx_timeout,
  425. msdu_end->da_idx_timeout,
  426. msdu_end->msdu_limit_error,
  427. msdu_end->flow_idx_timeout,
  428. msdu_end->flow_idx_invalid,
  429. msdu_end->wifi_parser_error,
  430. msdu_end->sa_is_valid,
  431. msdu_end->da_is_valid,
  432. msdu_end->da_is_mcbc,
  433. msdu_end->tkip_mic_err,
  434. msdu_end->l3_header_padding,
  435. msdu_end->first_msdu,
  436. msdu_end->last_msdu,
  437. msdu_end->sa_idx,
  438. msdu_end->msdu_drop,
  439. msdu_end->reo_destination_indication,
  440. msdu_end->flow_idx,
  441. msdu_end->fse_metadata,
  442. msdu_end->cce_metadata,
  443. msdu_end->sa_sw_peer_id);
  444. }
  445. #else
  446. static inline void hal_rx_dump_mpdu_start_tlv_5332(void *mpdustart,
  447. uint8_t dbg_level)
  448. {
  449. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  450. struct rx_mpdu_info *mpdu_info =
  451. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  452. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  453. "rx_mpdu_start tlv (1/5) - "
  454. "rx_reo_queue_desc_addr_31_0 :%x"
  455. "rx_reo_queue_desc_addr_39_32 :%x"
  456. "receive_queue_number:%x "
  457. "pre_delim_err_warning:%x "
  458. "first_delim_err:%x "
  459. "reserved_2a:%x "
  460. "pn_31_0:%x "
  461. "pn_63_32:%x "
  462. "pn_95_64:%x "
  463. "pn_127_96:%x "
  464. "epd_en:%x "
  465. "all_frames_shall_be_encrypted :%x"
  466. "encrypt_type:%x "
  467. "wep_key_width_for_variable_key :%x"
  468. "mesh_sta:%x "
  469. "bssid_hit:%x "
  470. "bssid_number:%x "
  471. "tid:%x "
  472. "reserved_7a:%x ",
  473. mpdu_info->rx_reo_queue_desc_addr_31_0,
  474. mpdu_info->rx_reo_queue_desc_addr_39_32,
  475. mpdu_info->receive_queue_number,
  476. mpdu_info->pre_delim_err_warning,
  477. mpdu_info->first_delim_err,
  478. mpdu_info->reserved_2a,
  479. mpdu_info->pn_31_0,
  480. mpdu_info->pn_63_32,
  481. mpdu_info->pn_95_64,
  482. mpdu_info->pn_127_96,
  483. mpdu_info->epd_en,
  484. mpdu_info->all_frames_shall_be_encrypted,
  485. mpdu_info->encrypt_type,
  486. mpdu_info->wep_key_width_for_variable_key,
  487. mpdu_info->mesh_sta,
  488. mpdu_info->bssid_hit,
  489. mpdu_info->bssid_number,
  490. mpdu_info->tid,
  491. mpdu_info->reserved_7a);
  492. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  493. "rx_mpdu_start tlv (2/5) - "
  494. "ast_index:%x "
  495. "sw_peer_id:%x "
  496. "mpdu_frame_control_valid:%x "
  497. "mpdu_duration_valid:%x "
  498. "mac_addr_ad1_valid:%x "
  499. "mac_addr_ad2_valid:%x "
  500. "mac_addr_ad3_valid:%x "
  501. "mac_addr_ad4_valid:%x "
  502. "mpdu_sequence_control_valid :%x"
  503. "mpdu_qos_control_valid:%x "
  504. "mpdu_ht_control_valid:%x "
  505. "frame_encryption_info_valid :%x",
  506. mpdu_info->ast_index,
  507. mpdu_info->sw_peer_id,
  508. mpdu_info->mpdu_frame_control_valid,
  509. mpdu_info->mpdu_duration_valid,
  510. mpdu_info->mac_addr_ad1_valid,
  511. mpdu_info->mac_addr_ad2_valid,
  512. mpdu_info->mac_addr_ad3_valid,
  513. mpdu_info->mac_addr_ad4_valid,
  514. mpdu_info->mpdu_sequence_control_valid,
  515. mpdu_info->mpdu_qos_control_valid,
  516. mpdu_info->mpdu_ht_control_valid,
  517. mpdu_info->frame_encryption_info_valid);
  518. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  519. "rx_mpdu_start tlv (3/5) - "
  520. "mpdu_fragment_number:%x "
  521. "more_fragment_flag:%x "
  522. "reserved_11a:%x "
  523. "fr_ds:%x "
  524. "to_ds:%x "
  525. "encrypted:%x "
  526. "mpdu_retry:%x "
  527. "mpdu_sequence_number:%x ",
  528. mpdu_info->mpdu_fragment_number,
  529. mpdu_info->more_fragment_flag,
  530. mpdu_info->reserved_11a,
  531. mpdu_info->fr_ds,
  532. mpdu_info->to_ds,
  533. mpdu_info->encrypted,
  534. mpdu_info->mpdu_retry,
  535. mpdu_info->mpdu_sequence_number);
  536. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  537. "rx_mpdu_start tlv (4/5) - "
  538. "mpdu_frame_control_field:%x "
  539. "mpdu_duration_field:%x ",
  540. mpdu_info->mpdu_frame_control_field,
  541. mpdu_info->mpdu_duration_field);
  542. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  543. "rx_mpdu_start tlv (5/5) - "
  544. "mac_addr_ad1_31_0:%x "
  545. "mac_addr_ad1_47_32:%x "
  546. "mac_addr_ad2_15_0:%x "
  547. "mac_addr_ad2_47_16:%x "
  548. "mac_addr_ad3_31_0:%x "
  549. "mac_addr_ad3_47_32:%x "
  550. "mpdu_sequence_control_field :%x"
  551. "mac_addr_ad4_31_0:%x "
  552. "mac_addr_ad4_47_32:%x "
  553. "mpdu_qos_control_field:%x ",
  554. mpdu_info->mac_addr_ad1_31_0,
  555. mpdu_info->mac_addr_ad1_47_32,
  556. mpdu_info->mac_addr_ad2_15_0,
  557. mpdu_info->mac_addr_ad2_47_16,
  558. mpdu_info->mac_addr_ad3_31_0,
  559. mpdu_info->mac_addr_ad3_47_32,
  560. mpdu_info->mpdu_sequence_control_field,
  561. mpdu_info->mac_addr_ad4_31_0,
  562. mpdu_info->mac_addr_ad4_47_32,
  563. mpdu_info->mpdu_qos_control_field);
  564. }
  565. static void hal_rx_dump_msdu_end_tlv_5332(void *msduend,
  566. uint8_t dbg_level)
  567. {
  568. struct rx_msdu_end *msdu_end =
  569. (struct rx_msdu_end *)msduend;
  570. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  571. "rx_msdu_end tlv - "
  572. "key_id_octet: %d "
  573. "cce_super_rule: %d "
  574. "cce_classify_not_done_truncat: %d "
  575. "cce_classify_not_done_cce_dis: %d "
  576. "rule_indication_31_0: %d "
  577. "tcp_udp_chksum: %d "
  578. "sa_idx_timeout: %d "
  579. "da_idx_timeout: %d "
  580. "msdu_limit_error: %d "
  581. "flow_idx_timeout: %d "
  582. "flow_idx_invalid: %d "
  583. "wifi_parser_error: %d "
  584. "sa_is_valid: %d "
  585. "da_is_valid: %d "
  586. "da_is_mcbc: %d "
  587. "tkip_mic_err: %d "
  588. "l3_header_padding: %d "
  589. "first_msdu: %d "
  590. "last_msdu: %d "
  591. "sa_idx: %d "
  592. "msdu_drop: %d "
  593. "reo_destination_indication: %d "
  594. "flow_idx: %d "
  595. "fse_metadata: %d "
  596. "cce_metadata: %d "
  597. "sa_sw_peer_id: %d ",
  598. msdu_end->key_id_octet,
  599. msdu_end->cce_super_rule,
  600. msdu_end->cce_classify_not_done_truncate,
  601. msdu_end->cce_classify_not_done_cce_dis,
  602. msdu_end->rule_indication_31_0,
  603. msdu_end->tcp_udp_chksum,
  604. msdu_end->sa_idx_timeout,
  605. msdu_end->da_idx_timeout,
  606. msdu_end->msdu_limit_error,
  607. msdu_end->flow_idx_timeout,
  608. msdu_end->flow_idx_invalid,
  609. msdu_end->wifi_parser_error,
  610. msdu_end->sa_is_valid,
  611. msdu_end->da_is_valid,
  612. msdu_end->da_is_mcbc,
  613. msdu_end->tkip_mic_err,
  614. msdu_end->l3_header_padding,
  615. msdu_end->first_msdu,
  616. msdu_end->last_msdu,
  617. msdu_end->sa_idx,
  618. msdu_end->msdu_drop,
  619. msdu_end->reo_destination_indication,
  620. msdu_end->flow_idx,
  621. msdu_end->fse_metadata,
  622. msdu_end->cce_metadata,
  623. msdu_end->sa_sw_peer_id);
  624. }
  625. #endif
  626. /**
  627. * hal_reo_status_get_header_5332 - Process reo desc info
  628. * @d - Pointer to reo descriptor
  629. * @b - tlv type info
  630. * @h1 - Pointer to hal_reo_status_header where info to be stored
  631. *
  632. * Return - none.
  633. *
  634. */
  635. static void hal_reo_status_get_header_5332(hal_ring_desc_t ring_desc,
  636. int b, void *h1)
  637. {
  638. uint64_t *d = (uint64_t *)ring_desc;
  639. uint64_t val1 = 0;
  640. struct hal_reo_status_header *h =
  641. (struct hal_reo_status_header *)h1;
  642. /* Offsets of descriptor fields defined in HW headers start
  643. * from the field after TLV header
  644. */
  645. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  646. switch (b) {
  647. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  648. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  649. STATUS_HEADER_REO_STATUS_NUMBER)];
  650. break;
  651. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  652. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  653. STATUS_HEADER_REO_STATUS_NUMBER)];
  654. break;
  655. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  656. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  657. STATUS_HEADER_REO_STATUS_NUMBER)];
  658. break;
  659. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  660. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  661. STATUS_HEADER_REO_STATUS_NUMBER)];
  662. break;
  663. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  664. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  665. STATUS_HEADER_REO_STATUS_NUMBER)];
  666. break;
  667. case HAL_REO_DESC_THRES_STATUS_TLV:
  668. val1 =
  669. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  670. STATUS_HEADER_REO_STATUS_NUMBER)];
  671. break;
  672. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  673. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  674. STATUS_HEADER_REO_STATUS_NUMBER)];
  675. break;
  676. default:
  677. qdf_nofl_err("ERROR: Unknown tlv\n");
  678. break;
  679. }
  680. h->cmd_num =
  681. HAL_GET_FIELD(
  682. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  683. val1);
  684. h->exec_time =
  685. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  686. CMD_EXECUTION_TIME, val1);
  687. h->status =
  688. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  689. REO_CMD_EXECUTION_STATUS, val1);
  690. switch (b) {
  691. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  692. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  693. STATUS_HEADER_TIMESTAMP)];
  694. break;
  695. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  696. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  697. STATUS_HEADER_TIMESTAMP)];
  698. break;
  699. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  700. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  701. STATUS_HEADER_TIMESTAMP)];
  702. break;
  703. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  704. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  705. STATUS_HEADER_TIMESTAMP)];
  706. break;
  707. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  708. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  709. STATUS_HEADER_TIMESTAMP)];
  710. break;
  711. case HAL_REO_DESC_THRES_STATUS_TLV:
  712. val1 =
  713. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  714. STATUS_HEADER_TIMESTAMP)];
  715. break;
  716. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  717. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  718. STATUS_HEADER_TIMESTAMP)];
  719. break;
  720. default:
  721. qdf_nofl_err("ERROR: Unknown tlv\n");
  722. break;
  723. }
  724. h->tstamp =
  725. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  726. }
  727. static
  728. void *hal_rx_msdu0_buffer_addr_lsb_5332(void *link_desc_va)
  729. {
  730. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  731. }
  732. static
  733. void *hal_rx_msdu_desc_info_ptr_get_5332(void *msdu0)
  734. {
  735. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  736. }
  737. static
  738. void *hal_ent_mpdu_desc_info_5332(void *ent_ring_desc)
  739. {
  740. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  741. }
  742. static
  743. void *hal_dst_mpdu_desc_info_5332(void *dst_ring_desc)
  744. {
  745. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  746. }
  747. /**
  748. * hal_reo_config_5332(): Set reo config parameters
  749. * @soc: hal soc handle
  750. * @reg_val: value to be set
  751. * @reo_params: reo parameters
  752. *
  753. * Return: void
  754. */
  755. static void
  756. hal_reo_config_5332(struct hal_soc *soc,
  757. uint32_t reg_val,
  758. struct hal_reo_params *reo_params)
  759. {
  760. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  761. }
  762. /**
  763. * hal_rx_msdu_desc_info_get_ptr_5332() - Get msdu desc info ptr
  764. * @msdu_details_ptr - Pointer to msdu_details_ptr
  765. *
  766. * Return - Pointer to rx_msdu_desc_info structure.
  767. *
  768. */
  769. static void *hal_rx_msdu_desc_info_get_ptr_5332(void *msdu_details_ptr)
  770. {
  771. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  772. }
  773. /**
  774. * hal_rx_link_desc_msdu0_ptr_5332 - Get pointer to rx_msdu details
  775. * @link_desc - Pointer to link desc
  776. *
  777. * Return - Pointer to rx_msdu_details structure
  778. *
  779. */
  780. static void *hal_rx_link_desc_msdu0_ptr_5332(void *link_desc)
  781. {
  782. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  783. }
  784. /**
  785. * hal_get_window_address_5332(): Function to get hp/tp address
  786. * @hal_soc: Pointer to hal_soc
  787. * @addr: address offset of register
  788. *
  789. * Return: modified address offset of register
  790. */
  791. static inline qdf_iomem_t hal_get_window_address_5332(struct hal_soc *hal_soc,
  792. qdf_iomem_t addr)
  793. {
  794. uint32_t offset = addr - hal_soc->dev_base_addr;
  795. qdf_iomem_t new_offset;
  796. /*
  797. * Check if offset lies within CE register range(0x740000)
  798. * or UMAC/DP register range (0x00A00000).
  799. * If offset lies within CE register range, map it
  800. * into CE region.
  801. */
  802. if (offset < 0xA00000) {
  803. offset = offset - CE_CFG_WFSS_CE_REG_BASE;
  804. new_offset = (hal_soc->dev_base_addr_ce + offset);
  805. return new_offset;
  806. } else {
  807. /*
  808. * If offset lies within DP register range,
  809. * return the address as such
  810. */
  811. return addr;
  812. }
  813. }
  814. static
  815. void hal_compute_reo_remap_ix2_ix3_5332(uint32_t *ring, uint32_t num_rings,
  816. uint32_t *remap1, uint32_t *remap2)
  817. {
  818. switch (num_rings) {
  819. case 1:
  820. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  821. HAL_REO_REMAP_IX2(ring[0], 17) |
  822. HAL_REO_REMAP_IX2(ring[0], 18) |
  823. HAL_REO_REMAP_IX2(ring[0], 19) |
  824. HAL_REO_REMAP_IX2(ring[0], 20) |
  825. HAL_REO_REMAP_IX2(ring[0], 21) |
  826. HAL_REO_REMAP_IX2(ring[0], 22) |
  827. HAL_REO_REMAP_IX2(ring[0], 23);
  828. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  829. HAL_REO_REMAP_IX3(ring[0], 25) |
  830. HAL_REO_REMAP_IX3(ring[0], 26) |
  831. HAL_REO_REMAP_IX3(ring[0], 27) |
  832. HAL_REO_REMAP_IX3(ring[0], 28) |
  833. HAL_REO_REMAP_IX3(ring[0], 29) |
  834. HAL_REO_REMAP_IX3(ring[0], 30) |
  835. HAL_REO_REMAP_IX3(ring[0], 31);
  836. break;
  837. case 2:
  838. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  839. HAL_REO_REMAP_IX2(ring[0], 17) |
  840. HAL_REO_REMAP_IX2(ring[1], 18) |
  841. HAL_REO_REMAP_IX2(ring[1], 19) |
  842. HAL_REO_REMAP_IX2(ring[0], 20) |
  843. HAL_REO_REMAP_IX2(ring[0], 21) |
  844. HAL_REO_REMAP_IX2(ring[1], 22) |
  845. HAL_REO_REMAP_IX2(ring[1], 23);
  846. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  847. HAL_REO_REMAP_IX3(ring[0], 25) |
  848. HAL_REO_REMAP_IX3(ring[1], 26) |
  849. HAL_REO_REMAP_IX3(ring[1], 27) |
  850. HAL_REO_REMAP_IX3(ring[0], 28) |
  851. HAL_REO_REMAP_IX3(ring[0], 29) |
  852. HAL_REO_REMAP_IX3(ring[1], 30) |
  853. HAL_REO_REMAP_IX3(ring[1], 31);
  854. break;
  855. case 3:
  856. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  857. HAL_REO_REMAP_IX2(ring[1], 17) |
  858. HAL_REO_REMAP_IX2(ring[2], 18) |
  859. HAL_REO_REMAP_IX2(ring[0], 19) |
  860. HAL_REO_REMAP_IX2(ring[1], 20) |
  861. HAL_REO_REMAP_IX2(ring[2], 21) |
  862. HAL_REO_REMAP_IX2(ring[0], 22) |
  863. HAL_REO_REMAP_IX2(ring[1], 23);
  864. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  865. HAL_REO_REMAP_IX3(ring[0], 25) |
  866. HAL_REO_REMAP_IX3(ring[1], 26) |
  867. HAL_REO_REMAP_IX3(ring[2], 27) |
  868. HAL_REO_REMAP_IX3(ring[0], 28) |
  869. HAL_REO_REMAP_IX3(ring[1], 29) |
  870. HAL_REO_REMAP_IX3(ring[2], 30) |
  871. HAL_REO_REMAP_IX3(ring[0], 31);
  872. break;
  873. case 4:
  874. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  875. HAL_REO_REMAP_IX2(ring[1], 17) |
  876. HAL_REO_REMAP_IX2(ring[2], 18) |
  877. HAL_REO_REMAP_IX2(ring[3], 19) |
  878. HAL_REO_REMAP_IX2(ring[0], 20) |
  879. HAL_REO_REMAP_IX2(ring[1], 21) |
  880. HAL_REO_REMAP_IX2(ring[2], 22) |
  881. HAL_REO_REMAP_IX2(ring[3], 23);
  882. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  883. HAL_REO_REMAP_IX3(ring[1], 25) |
  884. HAL_REO_REMAP_IX3(ring[2], 26) |
  885. HAL_REO_REMAP_IX3(ring[3], 27) |
  886. HAL_REO_REMAP_IX3(ring[0], 28) |
  887. HAL_REO_REMAP_IX3(ring[1], 29) |
  888. HAL_REO_REMAP_IX3(ring[2], 30) |
  889. HAL_REO_REMAP_IX3(ring[3], 31);
  890. break;
  891. }
  892. }
  893. /**
  894. * hal_rx_flow_setup_fse_5332() - Setup a flow search entry in HW FST
  895. * @fst: Pointer to the Rx Flow Search Table
  896. * @table_offset: offset into the table where the flow is to be setup
  897. * @flow: Flow Parameters
  898. *
  899. * Return: Success/Failure
  900. */
  901. static void *
  902. hal_rx_flow_setup_fse_5332(uint8_t *rx_fst, uint32_t table_offset,
  903. uint8_t *rx_flow)
  904. {
  905. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  906. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  907. uint8_t *fse;
  908. bool fse_valid;
  909. if (table_offset >= fst->max_entries) {
  910. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  911. "HAL FSE table offset %u exceeds max entries %u",
  912. table_offset, fst->max_entries);
  913. return NULL;
  914. }
  915. fse = (uint8_t *)fst->base_vaddr +
  916. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  917. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  918. if (fse_valid) {
  919. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  920. "HAL FSE %pK already valid", fse);
  921. return NULL;
  922. }
  923. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  924. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  925. qdf_htonl(flow->tuple_info.src_ip_127_96));
  926. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  927. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  928. qdf_htonl(flow->tuple_info.src_ip_95_64));
  929. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  930. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  931. qdf_htonl(flow->tuple_info.src_ip_63_32));
  932. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  933. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  934. qdf_htonl(flow->tuple_info.src_ip_31_0));
  935. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  936. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  937. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  938. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  939. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  940. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  941. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  942. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  943. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  944. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  945. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  946. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  947. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  948. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  949. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  950. (flow->tuple_info.dest_port));
  951. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  954. (flow->tuple_info.src_port));
  955. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  956. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  957. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  958. flow->tuple_info.l4_protocol);
  959. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  960. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  961. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  962. flow->reo_destination_handler);
  963. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  964. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  965. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  966. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  967. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  968. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  969. flow->fse_metadata);
  970. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  971. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  972. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  973. REO_DESTINATION_INDICATION,
  974. flow->reo_destination_indication);
  975. /* Reset all the other fields in FSE */
  976. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  977. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  978. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  979. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  980. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  981. return fse;
  982. }
  983. #ifndef NO_RX_PKT_HDR_TLV
  984. /**
  985. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  986. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  987. * @ dbg_level: log level.
  988. *
  989. * Return: void
  990. */
  991. static inline void hal_rx_dump_pkt_hdr_tlv_5332(struct rx_pkt_tlvs *pkt_tlvs,
  992. uint8_t dbg_level)
  993. {
  994. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  995. hal_verbose_debug("\n---------------\n"
  996. "rx_pkt_hdr_tlv\n"
  997. "---------------\n"
  998. "phy_ppdu_id %llu ",
  999. pkt_hdr_tlv->phy_ppdu_id);
  1000. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1001. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1002. }
  1003. #else
  1004. /**
  1005. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1006. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1007. * @ dbg_level: log level.
  1008. *
  1009. * Return: void
  1010. */
  1011. static inline void hal_rx_dump_pkt_hdr_tlv_5332(struct rx_pkt_tlvs *pkt_tlvs,
  1012. uint8_t dbg_level)
  1013. {
  1014. }
  1015. #endif
  1016. /**
  1017. * hal_rx_dump_pkt_tlvs_5332(): API to print RX Pkt TLVS qca5332
  1018. * @hal_soc_hdl: hal_soc handle
  1019. * @buf: pointer the pkt buffer
  1020. * @dbg_level: log level
  1021. *
  1022. * Return: void
  1023. */
  1024. #ifdef CONFIG_WORD_BASED_TLV
  1025. static void hal_rx_dump_pkt_tlvs_5332(hal_soc_handle_t hal_soc_hdl,
  1026. uint8_t *buf, uint8_t dbg_level)
  1027. {
  1028. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1029. struct rx_msdu_end_compact *msdu_end =
  1030. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1031. struct rx_mpdu_start_compact *mpdu_start =
  1032. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1033. hal_rx_dump_msdu_end_tlv_5332(msdu_end, dbg_level);
  1034. hal_rx_dump_mpdu_start_tlv_5332(mpdu_start, dbg_level);
  1035. hal_rx_dump_pkt_hdr_tlv_5332(pkt_tlvs, dbg_level);
  1036. }
  1037. #else
  1038. static void hal_rx_dump_pkt_tlvs_5332(hal_soc_handle_t hal_soc_hdl,
  1039. uint8_t *buf, uint8_t dbg_level)
  1040. {
  1041. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1042. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1043. struct rx_mpdu_start *mpdu_start =
  1044. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1045. hal_rx_dump_msdu_end_tlv_5332(msdu_end, dbg_level);
  1046. hal_rx_dump_mpdu_start_tlv_5332(mpdu_start, dbg_level);
  1047. hal_rx_dump_pkt_hdr_tlv_5332(pkt_tlvs, dbg_level);
  1048. }
  1049. #endif
  1050. #define HAL_NUM_TCL_BANKS_5332 24
  1051. /**
  1052. * hal_cmem_write_5332() - function for CMEM buffer writing
  1053. * @hal_soc_hdl: HAL SOC handle
  1054. * @offset: CMEM address
  1055. * @value: value to write
  1056. *
  1057. * Return: None.
  1058. */
  1059. static void hal_cmem_write_5332(hal_soc_handle_t hal_soc_hdl,
  1060. uint32_t offset,
  1061. uint32_t value)
  1062. {
  1063. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1064. /* cmem region is ioremapped from CMEM_REG_BASE, hence subtracting
  1065. * that from offset.
  1066. */
  1067. offset = offset - CMEM_REG_BASE;
  1068. pld_reg_write(hal->qdf_dev->dev, offset, value,
  1069. hal->dev_base_addr_cmem);
  1070. }
  1071. /**
  1072. * hal_tx_get_num_tcl_banks_5332() - Get number of banks in target
  1073. *
  1074. * Returns: number of bank
  1075. */
  1076. static uint8_t hal_tx_get_num_tcl_banks_5332(void)
  1077. {
  1078. return HAL_NUM_TCL_BANKS_5332;
  1079. }
  1080. static void hal_reo_setup_5332(struct hal_soc *soc, void *reoparams,
  1081. int qref_reset)
  1082. {
  1083. uint32_t reg_val;
  1084. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1085. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1086. REO_REG_REG_BASE));
  1087. hal_reo_config_5332(soc, reg_val, reo_params);
  1088. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1089. /* TODO: Setup destination ring mapping if enabled */
  1090. /* TODO: Error destination ring setting is left to default.
  1091. * Default setting is to send all errors to release ring.
  1092. */
  1093. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1094. hal_setup_reo_swap(soc);
  1095. HAL_REG_WRITE(soc,
  1096. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1097. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1098. HAL_REG_WRITE(soc,
  1099. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1100. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1101. HAL_REG_WRITE(soc,
  1102. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1103. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1104. HAL_REG_WRITE(soc,
  1105. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1106. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1107. /*
  1108. * When hash based routing is enabled, routing of the rx packet
  1109. * is done based on the following value: 1 _ _ _ _ The last 4
  1110. * bits are based on hash[3:0]. This means the possible values
  1111. * are 0x10 to 0x1f. This value is used to look-up the
  1112. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1113. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1114. * registers need to be configured to set-up the 16 entries to
  1115. * map the hash values to a ring number. There are 3 bits per
  1116. * hash entry – which are mapped as follows:
  1117. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1118. * 7: NOT_USED.
  1119. */
  1120. if (reo_params->rx_hash_enabled) {
  1121. HAL_REG_WRITE(soc,
  1122. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1123. (REO_REG_REG_BASE), reo_params->remap0);
  1124. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1125. HAL_REG_READ(soc,
  1126. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1127. REO_REG_REG_BASE)));
  1128. HAL_REG_WRITE(soc,
  1129. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1130. (REO_REG_REG_BASE), reo_params->remap1);
  1131. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1132. HAL_REG_READ(soc,
  1133. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1134. REO_REG_REG_BASE)));
  1135. HAL_REG_WRITE(soc,
  1136. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1137. (REO_REG_REG_BASE), reo_params->remap2);
  1138. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1139. HAL_REG_READ(soc,
  1140. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1141. REO_REG_REG_BASE)));
  1142. }
  1143. /* TODO: Check if the following registers shoould be setup by host:
  1144. * AGING_CONTROL
  1145. * HIGH_MEMORY_THRESHOLD
  1146. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1147. * GLOBAL_LINK_DESC_COUNT_CTRL
  1148. */
  1149. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1150. }
  1151. static uint16_t hal_get_rx_max_ba_window_qca5332(int tid)
  1152. {
  1153. return HAL_RX_BA_WINDOW_1024;
  1154. }
  1155. /**
  1156. * hal_qca5332_get_reo_qdesc_size()- Get the reo queue descriptor size
  1157. * from the give Block-Ack window size
  1158. * Return: reo queue descriptor size
  1159. */
  1160. static uint32_t hal_qca5332_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1161. {
  1162. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1163. * NON_QOS_TID until HW issues are resolved.
  1164. */
  1165. if (tid != HAL_NON_QOS_TID)
  1166. ba_window_size = hal_get_rx_max_ba_window_qca5332(tid);
  1167. /* Return descriptor size corresponding to window size of 2 since
  1168. * we set ba_window_size to 2 while setting up REO descriptors as
  1169. * a WAR to get 2k jump exception aggregates are received without
  1170. * a BA session.
  1171. */
  1172. if (ba_window_size <= 1) {
  1173. if (tid != HAL_NON_QOS_TID)
  1174. return sizeof(struct rx_reo_queue) +
  1175. sizeof(struct rx_reo_queue_ext);
  1176. else
  1177. return sizeof(struct rx_reo_queue);
  1178. }
  1179. if (ba_window_size <= 105)
  1180. return sizeof(struct rx_reo_queue) +
  1181. sizeof(struct rx_reo_queue_ext);
  1182. if (ba_window_size <= 210)
  1183. return sizeof(struct rx_reo_queue) +
  1184. (2 * sizeof(struct rx_reo_queue_ext));
  1185. if (ba_window_size <= 256)
  1186. return sizeof(struct rx_reo_queue) +
  1187. (3 * sizeof(struct rx_reo_queue_ext));
  1188. return sizeof(struct rx_reo_queue) +
  1189. (10 * sizeof(struct rx_reo_queue_ext)) +
  1190. sizeof(struct rx_reo_queue_1k);
  1191. }
  1192. /**
  1193. * hal_rx_tlv_msdu_done_copy_get_5332() - Get msdu done copy bit from rx_tlv
  1194. *
  1195. * Returns: msdu done copy bit
  1196. */
  1197. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_5332(uint8_t *buf)
  1198. {
  1199. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1200. }
  1201. static void hal_hw_txrx_ops_attach_qca5332(struct hal_soc *hal_soc)
  1202. {
  1203. /* init and setup */
  1204. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1205. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1206. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1207. hal_soc->ops->hal_get_window_address = hal_get_window_address_5332;
  1208. hal_soc->ops->hal_cmem_write = hal_cmem_write_5332;
  1209. /* tx */
  1210. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_5332;
  1211. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_5332;
  1212. hal_soc->ops->hal_tx_comp_get_status =
  1213. hal_tx_comp_get_status_generic_be;
  1214. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1215. hal_tx_init_cmd_credit_ring_5332;
  1216. hal_soc->ops->hal_tx_set_ppe_cmn_cfg = NULL;
  1217. hal_soc->ops->hal_tx_set_ppe_vp_entry = NULL;
  1218. hal_soc->ops->hal_tx_set_ppe_pri2tid = NULL;
  1219. hal_soc->ops->hal_tx_update_ppe_pri2tid = NULL;
  1220. hal_soc->ops->hal_tx_dump_ppe_vp_entry = NULL;
  1221. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries = NULL;
  1222. hal_soc->ops->hal_tx_enable_pri2tid_map = NULL;
  1223. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1224. hal_tx_config_rbm_mapping_be_5332;
  1225. /* rx */
  1226. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1227. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1228. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1229. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_5332;
  1230. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1231. hal_rx_proc_phyrx_other_receive_info_tlv_5332;
  1232. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_5332;
  1233. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1234. hal_rx_dump_mpdu_start_tlv_5332;
  1235. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_5332;
  1236. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_5332;
  1237. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1238. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1239. hal_rx_tlv_reception_type_get_be;
  1240. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1241. hal_rx_msdu_end_da_idx_get_be;
  1242. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1243. hal_rx_msdu_desc_info_get_ptr_5332;
  1244. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1245. hal_rx_link_desc_msdu0_ptr_5332;
  1246. hal_soc->ops->hal_reo_status_get_header =
  1247. hal_reo_status_get_header_5332;
  1248. #ifdef QCA_MONITOR_2_0_SUPPORT
  1249. hal_soc->ops->hal_rx_status_get_tlv_info =
  1250. hal_rx_status_get_tlv_info_wrapper_be;
  1251. #endif
  1252. hal_soc->ops->hal_rx_wbm_err_info_get =
  1253. hal_rx_wbm_err_info_get_generic_be;
  1254. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1255. hal_tx_set_pcp_tid_map_generic_be;
  1256. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1257. hal_tx_update_pcp_tid_generic_be;
  1258. hal_soc->ops->hal_tx_set_tidmap_prty =
  1259. hal_tx_update_tidmap_prty_generic_be;
  1260. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1261. hal_rx_get_rx_fragment_number_be,
  1262. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1263. hal_rx_tlv_da_is_mcbc_get_be;
  1264. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1265. hal_rx_tlv_is_tkip_mic_err_get_be;
  1266. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1267. hal_rx_tlv_sa_is_valid_get_be;
  1268. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1269. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1270. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1271. hal_rx_tlv_l3_hdr_padding_get_be;
  1272. hal_soc->ops->hal_rx_encryption_info_valid =
  1273. hal_rx_encryption_info_valid_be;
  1274. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1275. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1276. hal_rx_tlv_first_msdu_get_be;
  1277. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1278. hal_rx_tlv_da_is_valid_get_be;
  1279. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1280. hal_rx_tlv_last_msdu_get_be;
  1281. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1282. hal_rx_get_mpdu_mac_ad4_valid_be;
  1283. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1284. hal_rx_mpdu_start_sw_peer_id_get_be;
  1285. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1286. hal_rx_msdu_peer_meta_data_get_be;
  1287. #ifndef CONFIG_WORD_BASED_TLV
  1288. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1289. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1290. hal_rx_mpdu_info_ampdu_flag_get_be;
  1291. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1292. hal_rx_hw_desc_get_ppduid_get_be;
  1293. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1294. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1295. hal_rx_attn_phy_ppdu_id_get_be;
  1296. hal_soc->ops->hal_rx_get_filter_category =
  1297. hal_rx_get_filter_category_be;
  1298. #endif
  1299. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1300. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1301. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1302. hal_rx_get_mpdu_frame_control_valid_be;
  1303. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1304. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1305. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1306. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1307. hal_rx_get_mpdu_sequence_control_valid_be;
  1308. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1309. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1310. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1311. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1312. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1313. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1314. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1315. hal_rx_msdu0_buffer_addr_lsb_5332;
  1316. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1317. hal_rx_msdu_desc_info_ptr_get_5332;
  1318. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_5332;
  1319. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_5332;
  1320. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1321. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1322. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1323. hal_rx_get_mac_addr2_valid_be;
  1324. hal_soc->ops->hal_reo_config = hal_reo_config_5332;
  1325. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1326. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1327. hal_rx_msdu_flow_idx_invalid_be;
  1328. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1329. hal_rx_msdu_flow_idx_timeout_be;
  1330. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1331. hal_rx_msdu_fse_metadata_get_be;
  1332. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1333. hal_rx_msdu_cce_match_get_be;
  1334. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1335. hal_rx_msdu_cce_metadata_get_be;
  1336. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1337. hal_rx_msdu_get_flow_params_be;
  1338. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1339. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1340. #if defined(QCA_WIFI_QCA5332) && defined(WLAN_CFR_ENABLE) && \
  1341. defined(WLAN_ENH_CFR_ENABLE)
  1342. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_5332;
  1343. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_5332;
  1344. #else
  1345. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1346. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1347. #endif
  1348. /* rx - msdu fast path info fields */
  1349. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1350. hal_rx_msdu_packet_metadata_get_generic_be;
  1351. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1352. hal_rx_mpdu_start_tlv_tag_valid_be;
  1353. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1354. hal_rx_wbm_err_msdu_continuation_get_5332;
  1355. /* rx - TLV struct offsets */
  1356. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1357. hal_rx_msdu_end_offset_get_generic;
  1358. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1359. hal_rx_mpdu_start_offset_get_generic;
  1360. #ifndef NO_RX_PKT_HDR_TLV
  1361. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1362. hal_rx_pkt_tlv_offset_get_generic;
  1363. #endif
  1364. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_5332;
  1365. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1366. hal_rx_flow_get_tuple_info_be;
  1367. hal_soc->ops->hal_rx_flow_delete_entry =
  1368. hal_rx_flow_delete_entry_be;
  1369. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1370. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1371. hal_compute_reo_remap_ix2_ix3_5332;
  1372. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1373. hal_rx_msdu_get_reo_destination_indication_be;
  1374. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1375. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1376. hal_rx_msdu_is_wlan_mcast_generic_be;
  1377. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_5332;
  1378. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1379. hal_rx_tlv_decap_format_get_be;
  1380. #ifdef RECEIVE_OFFLOAD
  1381. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1382. hal_rx_tlv_get_offload_info_be;
  1383. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1384. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1385. #endif
  1386. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1387. hal_rx_tlv_msdu_done_copy_get_5332;
  1388. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1389. hal_rx_msdu_start_msdu_len_get_be;
  1390. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1391. hal_rx_get_frame_ctrl_field_be;
  1392. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1393. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1394. hal_rx_msdu_start_msdu_len_set_be;
  1395. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1396. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1397. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1398. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1399. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1400. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1401. hal_rx_tlv_decrypt_err_get_be;
  1402. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1403. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1404. hal_rx_tlv_get_is_decrypted_be;
  1405. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1406. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1407. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1408. hal_rx_priv_info_set_in_tlv_be;
  1409. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1410. hal_rx_priv_info_get_from_tlv_be;
  1411. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1412. hal_soc->ops->hal_reo_setup = hal_reo_setup_5332;
  1413. #ifdef REO_SHARED_QREF_TABLE_EN
  1414. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1415. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1416. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1417. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1418. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1419. #endif
  1420. /* Overwrite the default BE ops */
  1421. hal_soc->ops->hal_get_rx_max_ba_window =
  1422. hal_get_rx_max_ba_window_qca5332;
  1423. hal_soc->ops->hal_get_reo_qdesc_size = hal_qca5332_get_reo_qdesc_size;
  1424. /* TX MONITOR */
  1425. #ifdef QCA_MONITOR_2_0_SUPPORT
  1426. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1427. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1428. hal_soc->ops->hal_txmon_populate_packet_info =
  1429. hal_txmon_populate_packet_info_generic_be;
  1430. hal_soc->ops->hal_txmon_status_parse_tlv =
  1431. hal_txmon_status_parse_tlv_generic_be;
  1432. hal_soc->ops->hal_txmon_status_get_num_users =
  1433. hal_txmon_status_get_num_users_generic_be;
  1434. #endif /* QCA_MONITOR_2_0_SUPPORT */
  1435. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1436. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1437. hal_tx_vdev_mismatch_routing_set_generic_be;
  1438. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1439. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1440. hal_soc->ops->hal_get_ba_aging_timeout =
  1441. hal_get_ba_aging_timeout_be_generic;
  1442. hal_soc->ops->hal_setup_link_idle_list =
  1443. hal_setup_link_idle_list_generic_be;
  1444. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1445. hal_cookie_conversion_reg_cfg_generic_be;
  1446. hal_soc->ops->hal_set_ba_aging_timeout =
  1447. hal_set_ba_aging_timeout_be_generic;
  1448. hal_soc->ops->hal_tx_populate_bank_register =
  1449. hal_tx_populate_bank_register_be;
  1450. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1451. hal_tx_vdev_mcast_ctrl_set_be;
  1452. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1453. hal_get_tsf2_scratch_reg_qca5332;
  1454. hal_soc->ops->hal_get_tqm_scratch_reg =
  1455. hal_get_tqm_scratch_reg_qca5332;
  1456. #ifdef CONFIG_WORD_BASED_TLV
  1457. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1458. hal_rx_mpdu_start_wmask_get_be;
  1459. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1460. hal_rx_msdu_end_wmask_get_be;
  1461. #endif
  1462. };
  1463. struct hal_hw_srng_config hw_srng_table_5332[] = {
  1464. /* TODO: max_rings can populated by querying HW capabilities */
  1465. { /* REO_DST */
  1466. .start_ring_id = HAL_SRNG_REO2SW1,
  1467. .max_rings = 8,
  1468. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1469. .lmac_ring = FALSE,
  1470. .ring_dir = HAL_SRNG_DST_RING,
  1471. .reg_start = {
  1472. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1473. REO_REG_REG_BASE),
  1474. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1475. REO_REG_REG_BASE)
  1476. },
  1477. .reg_size = {
  1478. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1479. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1480. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1481. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1482. },
  1483. .max_size =
  1484. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1485. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1486. },
  1487. { /* REO_EXCEPTION */
  1488. /* Designating REO2SW0 ring as exception ring. This ring is
  1489. * similar to other REO2SW rings though it is named as REO2SW0.
  1490. * Any of theREO2SW rings can be used as exception ring.
  1491. */
  1492. .start_ring_id = HAL_SRNG_REO2SW0,
  1493. .max_rings = 1,
  1494. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1495. .lmac_ring = FALSE,
  1496. .ring_dir = HAL_SRNG_DST_RING,
  1497. .reg_start = {
  1498. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1499. REO_REG_REG_BASE),
  1500. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1501. REO_REG_REG_BASE)
  1502. },
  1503. /* Single ring - provide ring size if multiple rings of this
  1504. * type are supported
  1505. */
  1506. .reg_size = {},
  1507. .max_size =
  1508. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1509. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1510. },
  1511. { /* REO_REINJECT */
  1512. .start_ring_id = HAL_SRNG_SW2REO,
  1513. .max_rings = 4,
  1514. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1515. .lmac_ring = FALSE,
  1516. .ring_dir = HAL_SRNG_SRC_RING,
  1517. .reg_start = {
  1518. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1519. REO_REG_REG_BASE),
  1520. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1521. REO_REG_REG_BASE)
  1522. },
  1523. /* Single ring - provide ring size if multiple rings of this
  1524. * type are supported
  1525. */
  1526. .reg_size = {
  1527. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1528. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1529. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1530. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1531. },
  1532. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1533. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1534. },
  1535. { /* REO_CMD */
  1536. .start_ring_id = HAL_SRNG_REO_CMD,
  1537. .max_rings = 1,
  1538. .entry_size = (sizeof(struct tlv_32_hdr) +
  1539. sizeof(struct reo_get_queue_stats)) >> 2,
  1540. .lmac_ring = FALSE,
  1541. .ring_dir = HAL_SRNG_SRC_RING,
  1542. .reg_start = {
  1543. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1544. REO_REG_REG_BASE),
  1545. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1546. REO_REG_REG_BASE),
  1547. },
  1548. /* Single ring - provide ring size if multiple rings of this
  1549. * type are supported
  1550. */
  1551. .reg_size = {},
  1552. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1553. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1554. },
  1555. { /* REO_STATUS */
  1556. .start_ring_id = HAL_SRNG_REO_STATUS,
  1557. .max_rings = 1,
  1558. .entry_size = (sizeof(struct tlv_32_hdr) +
  1559. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1560. .lmac_ring = FALSE,
  1561. .ring_dir = HAL_SRNG_DST_RING,
  1562. .reg_start = {
  1563. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1564. REO_REG_REG_BASE),
  1565. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1566. REO_REG_REG_BASE),
  1567. },
  1568. /* Single ring - provide ring size if multiple rings of this
  1569. * type are supported
  1570. */
  1571. .reg_size = {},
  1572. .max_size =
  1573. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1574. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1575. },
  1576. { /* TCL_DATA */
  1577. .start_ring_id = HAL_SRNG_SW2TCL1,
  1578. .max_rings = 6,
  1579. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1580. .lmac_ring = FALSE,
  1581. .ring_dir = HAL_SRNG_SRC_RING,
  1582. .reg_start = {
  1583. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1584. MAC_TCL_REG_REG_BASE),
  1585. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1586. MAC_TCL_REG_REG_BASE),
  1587. },
  1588. .reg_size = {
  1589. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1590. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1591. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1592. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1593. },
  1594. .max_size =
  1595. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1596. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1597. },
  1598. { /* TCL_CMD/CREDIT */
  1599. /* qca8074v2 and qca5332 uses this ring for data commands */
  1600. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1601. .max_rings = 1,
  1602. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1603. .lmac_ring = FALSE,
  1604. .ring_dir = HAL_SRNG_SRC_RING,
  1605. .reg_start = {
  1606. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1607. MAC_TCL_REG_REG_BASE),
  1608. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1609. MAC_TCL_REG_REG_BASE),
  1610. },
  1611. /* Single ring - provide ring size if multiple rings of this
  1612. * type are supported
  1613. */
  1614. .reg_size = {},
  1615. .max_size =
  1616. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1617. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1618. },
  1619. { /* TCL_STATUS */
  1620. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1621. .max_rings = 1,
  1622. .entry_size = (sizeof(struct tlv_32_hdr) +
  1623. sizeof(struct tcl_status_ring)) >> 2,
  1624. .lmac_ring = FALSE,
  1625. .ring_dir = HAL_SRNG_DST_RING,
  1626. .reg_start = {
  1627. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1628. MAC_TCL_REG_REG_BASE),
  1629. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1630. MAC_TCL_REG_REG_BASE),
  1631. },
  1632. /* Single ring - provide ring size if multiple rings of this
  1633. * type are supported
  1634. */
  1635. .reg_size = {},
  1636. .max_size =
  1637. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1638. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1639. },
  1640. { /* CE_SRC */
  1641. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1642. .max_rings = 16,
  1643. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1644. .lmac_ring = FALSE,
  1645. .ring_dir = HAL_SRNG_SRC_RING,
  1646. .reg_start = {
  1647. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1648. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1649. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1650. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1651. },
  1652. .reg_size = {
  1653. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1654. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1655. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1656. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1657. },
  1658. .max_size =
  1659. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1660. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1661. },
  1662. { /* CE_DST */
  1663. .start_ring_id = HAL_SRNG_CE_0_DST,
  1664. .max_rings = 16,
  1665. .entry_size = 8 >> 2,
  1666. /*TODO: entry_size above should actually be
  1667. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1668. * of struct ce_dst_desc in HW header files
  1669. */
  1670. .lmac_ring = FALSE,
  1671. .ring_dir = HAL_SRNG_SRC_RING,
  1672. .reg_start = {
  1673. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1674. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1675. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1676. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1677. },
  1678. .reg_size = {
  1679. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1680. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1681. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1682. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1683. },
  1684. .max_size =
  1685. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1686. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1687. },
  1688. { /* CE_DST_STATUS */
  1689. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1690. .max_rings = 16,
  1691. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1692. .lmac_ring = FALSE,
  1693. .ring_dir = HAL_SRNG_DST_RING,
  1694. .reg_start = {
  1695. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1696. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1697. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1698. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1699. },
  1700. /* TODO: check destination status ring registers */
  1701. .reg_size = {
  1702. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1703. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1704. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1705. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1706. },
  1707. .max_size =
  1708. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1709. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1710. },
  1711. { /* WBM_IDLE_LINK */
  1712. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1713. .max_rings = 1,
  1714. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1715. .lmac_ring = FALSE,
  1716. .ring_dir = HAL_SRNG_SRC_RING,
  1717. .reg_start = {
  1718. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1719. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1720. },
  1721. /* Single ring - provide ring size if multiple rings of this
  1722. * type are supported
  1723. */
  1724. .reg_size = {},
  1725. .max_size =
  1726. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1727. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1728. },
  1729. { /* SW2WBM_RELEASE */
  1730. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1731. .max_rings = 1,
  1732. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1733. .lmac_ring = FALSE,
  1734. .ring_dir = HAL_SRNG_SRC_RING,
  1735. .reg_start = {
  1736. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1737. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1738. },
  1739. /* Single ring - provide ring size if multiple rings of this
  1740. * type are supported
  1741. */
  1742. .reg_size = {},
  1743. .max_size =
  1744. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1745. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1746. },
  1747. { /* WBM2SW_RELEASE */
  1748. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1749. .max_rings = 8,
  1750. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1751. .lmac_ring = FALSE,
  1752. .ring_dir = HAL_SRNG_DST_RING,
  1753. .reg_start = {
  1754. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1755. WBM_REG_REG_BASE),
  1756. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1757. WBM_REG_REG_BASE),
  1758. },
  1759. .reg_size = {
  1760. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1761. WBM_REG_REG_BASE) -
  1762. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1763. WBM_REG_REG_BASE),
  1764. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1765. WBM_REG_REG_BASE) -
  1766. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1767. WBM_REG_REG_BASE),
  1768. },
  1769. .max_size =
  1770. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1771. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1772. },
  1773. { /* RXDMA_BUF */
  1774. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1775. #ifdef IPA_OFFLOAD
  1776. .max_rings = 3,
  1777. #else
  1778. .max_rings = 3,
  1779. #endif
  1780. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1781. .lmac_ring = TRUE,
  1782. .ring_dir = HAL_SRNG_SRC_RING,
  1783. /* reg_start is not set because LMAC rings are not accessed
  1784. * from host
  1785. */
  1786. .reg_start = {},
  1787. .reg_size = {},
  1788. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1789. },
  1790. { /* RXDMA_DST */
  1791. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1792. .max_rings = 0,
  1793. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1794. .lmac_ring = TRUE,
  1795. .ring_dir = HAL_SRNG_DST_RING,
  1796. /* reg_start is not set because LMAC rings are not accessed
  1797. * from host
  1798. */
  1799. .reg_start = {},
  1800. .reg_size = {},
  1801. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1802. },
  1803. #ifdef QCA_MONITOR_2_0_SUPPORT
  1804. { /* RXDMA_MONITOR_BUF */
  1805. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1806. .max_rings = 1,
  1807. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  1808. .lmac_ring = TRUE,
  1809. .ring_dir = HAL_SRNG_SRC_RING,
  1810. /* reg_start is not set because LMAC rings are not accessed
  1811. * from host
  1812. */
  1813. .reg_start = {},
  1814. .reg_size = {},
  1815. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1816. },
  1817. #else
  1818. {},
  1819. #endif
  1820. { /* RXDMA_MONITOR_STATUS */
  1821. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1822. .max_rings = 0,
  1823. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1824. .lmac_ring = TRUE,
  1825. .ring_dir = HAL_SRNG_SRC_RING,
  1826. /* reg_start is not set because LMAC rings are not accessed
  1827. * from host
  1828. */
  1829. .reg_start = {},
  1830. .reg_size = {},
  1831. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1832. },
  1833. #ifdef QCA_MONITOR_2_0_SUPPORT
  1834. { /* RXDMA_MONITOR_DST */
  1835. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1836. .max_rings = 2,
  1837. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  1838. .lmac_ring = TRUE,
  1839. .ring_dir = HAL_SRNG_DST_RING,
  1840. /* reg_start is not set because LMAC rings are not accessed
  1841. * from host
  1842. */
  1843. .reg_start = {},
  1844. .reg_size = {},
  1845. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1846. },
  1847. #else
  1848. {},
  1849. #endif
  1850. { /* RXDMA_MONITOR_DESC */
  1851. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1852. .max_rings = 0,
  1853. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  1854. .lmac_ring = TRUE,
  1855. .ring_dir = HAL_SRNG_DST_RING,
  1856. /* reg_start is not set because LMAC rings are not accessed
  1857. * from host
  1858. */
  1859. .reg_start = {},
  1860. .reg_size = {},
  1861. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1862. },
  1863. { /* DIR_BUF_RX_DMA_SRC */
  1864. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1865. /* one ring for spectral and one ring for cfr */
  1866. .max_rings = 2,
  1867. .entry_size = 2,
  1868. .lmac_ring = TRUE,
  1869. .ring_dir = HAL_SRNG_SRC_RING,
  1870. /* reg_start is not set because LMAC rings are not accessed
  1871. * from host
  1872. */
  1873. .reg_start = {},
  1874. .reg_size = {},
  1875. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1876. },
  1877. #ifdef WLAN_FEATURE_CIF_CFR
  1878. { /* WIFI_POS_SRC */
  1879. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1880. .max_rings = 1,
  1881. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1882. .lmac_ring = TRUE,
  1883. .ring_dir = HAL_SRNG_SRC_RING,
  1884. /* reg_start is not set because LMAC rings are not accessed
  1885. * from host
  1886. */
  1887. .reg_start = {},
  1888. .reg_size = {},
  1889. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1890. },
  1891. #endif
  1892. /* PPE rings are not present in Miami. Added dummy entries to preserve
  1893. * Array Index
  1894. */
  1895. /* REO2PPE */
  1896. {},
  1897. /* PPE2TCL */
  1898. {},
  1899. /* PPE_RELEASE */
  1900. {},
  1901. #ifdef QCA_MONITOR_2_0_SUPPORT
  1902. { /* TX_MONITOR_BUF */
  1903. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  1904. .max_rings = 1,
  1905. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  1906. .lmac_ring = TRUE,
  1907. .ring_dir = HAL_SRNG_SRC_RING,
  1908. /* reg_start is not set because LMAC rings are not accessed
  1909. * from host
  1910. */
  1911. .reg_start = {},
  1912. .reg_size = {},
  1913. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1914. },
  1915. { /* TX_MONITOR_DST */
  1916. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  1917. .max_rings = 2,
  1918. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  1919. .lmac_ring = TRUE,
  1920. .ring_dir = HAL_SRNG_DST_RING,
  1921. /* reg_start is not set because LMAC rings are not accessed
  1922. * from host
  1923. */
  1924. .reg_start = {},
  1925. .reg_size = {},
  1926. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1927. },
  1928. #else
  1929. {},
  1930. {},
  1931. #endif
  1932. { /* SW2RXDMA */
  1933. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  1934. .max_rings = 3,
  1935. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1936. .lmac_ring = TRUE,
  1937. .ring_dir = HAL_SRNG_SRC_RING,
  1938. /* reg_start is not set because LMAC rings are not accessed
  1939. * from host
  1940. */
  1941. .reg_start = {},
  1942. .reg_size = {},
  1943. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1944. .dmac_cmn_ring = TRUE,
  1945. },
  1946. };
  1947. /**
  1948. * hal_srng_hw_reg_offset_init_qca5332() - Initialize the HW srng reg offset
  1949. * applicable only for qca5332
  1950. * @hal_soc: HAL Soc handle
  1951. *
  1952. * Return: None
  1953. */
  1954. static inline void hal_srng_hw_reg_offset_init_qca5332(struct hal_soc *hal_soc)
  1955. {
  1956. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1957. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1958. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1959. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1960. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1961. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1962. }
  1963. /**
  1964. * hal_qca5332_attach()- Attach 5332 target specific hal_soc ops,
  1965. * offset and srng table
  1966. * Return: void
  1967. */
  1968. void hal_qca5332_attach(struct hal_soc *hal_soc)
  1969. {
  1970. hal_soc->hw_srng_table = hw_srng_table_5332;
  1971. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1972. hal_srng_hw_reg_offset_init_qca5332(hal_soc);
  1973. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1974. hal_hw_txrx_ops_attach_qca5332(hal_soc);
  1975. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  1976. }