dp_rx_err.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "dp_types.h"
  21. #include "dp_rx.h"
  22. #include "dp_tx.h"
  23. #include "dp_peer.h"
  24. #include "dp_internal.h"
  25. #include "hal_api.h"
  26. #include "qdf_trace.h"
  27. #include "qdf_nbuf.h"
  28. #include "dp_rx_defrag.h"
  29. #include "dp_ipa.h"
  30. #ifdef WIFI_MONITOR_SUPPORT
  31. #include "dp_htt.h"
  32. #include <dp_mon.h>
  33. #endif
  34. #ifdef FEATURE_WDS
  35. #include "dp_txrx_wds.h"
  36. #endif
  37. #include <enet.h> /* LLC_SNAP_HDR_LEN */
  38. #include "qdf_net_types.h"
  39. #include "dp_rx_buffer_pool.h"
  40. #define dp_rx_err_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_DP_RX_ERROR, params)
  41. #define dp_rx_err_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_DP_RX_ERROR, params)
  42. #define dp_rx_err_info(params...) \
  43. __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_RX_ERROR, ## params)
  44. #define dp_rx_err_info_rl(params...) \
  45. __QDF_TRACE_RL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_RX_ERROR, ## params)
  46. #define dp_rx_err_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_DP_RX_ERROR, params)
  47. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  48. /* Max regular Rx packet routing error */
  49. #define DP_MAX_REG_RX_ROUTING_ERRS_THRESHOLD 20
  50. #define DP_MAX_REG_RX_ROUTING_ERRS_IN_TIMEOUT 10
  51. #define DP_RX_ERR_ROUTE_TIMEOUT_US (5 * 1000 * 1000) /* micro seconds */
  52. #ifdef FEATURE_MEC
  53. bool dp_rx_mcast_echo_check(struct dp_soc *soc,
  54. struct dp_txrx_peer *txrx_peer,
  55. uint8_t *rx_tlv_hdr,
  56. qdf_nbuf_t nbuf)
  57. {
  58. struct dp_vdev *vdev = txrx_peer->vdev;
  59. struct dp_pdev *pdev = vdev->pdev;
  60. struct dp_mec_entry *mecentry = NULL;
  61. struct dp_ast_entry *ase = NULL;
  62. uint16_t sa_idx = 0;
  63. uint8_t *data;
  64. /*
  65. * Multicast Echo Check is required only if vdev is STA and
  66. * received pkt is a multicast/broadcast pkt. otherwise
  67. * skip the MEC check.
  68. */
  69. if (vdev->opmode != wlan_op_mode_sta)
  70. return false;
  71. if (!hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc, rx_tlv_hdr))
  72. return false;
  73. data = qdf_nbuf_data(nbuf);
  74. /*
  75. * if the received pkts src mac addr matches with vdev
  76. * mac address then drop the pkt as it is looped back
  77. */
  78. if (!(qdf_mem_cmp(&data[QDF_MAC_ADDR_SIZE],
  79. vdev->mac_addr.raw,
  80. QDF_MAC_ADDR_SIZE)))
  81. return true;
  82. /*
  83. * In case of qwrap isolation mode, donot drop loopback packets.
  84. * In isolation mode, all packets from the wired stations need to go
  85. * to rootap and loop back to reach the wireless stations and
  86. * vice-versa.
  87. */
  88. if (qdf_unlikely(vdev->isolation_vdev))
  89. return false;
  90. /*
  91. * if the received pkts src mac addr matches with the
  92. * wired PCs MAC addr which is behind the STA or with
  93. * wireless STAs MAC addr which are behind the Repeater,
  94. * then drop the pkt as it is looped back
  95. */
  96. if (hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc, rx_tlv_hdr)) {
  97. sa_idx = hal_rx_msdu_end_sa_idx_get(soc->hal_soc, rx_tlv_hdr);
  98. if ((sa_idx < 0) ||
  99. (sa_idx >= wlan_cfg_get_max_ast_idx(soc->wlan_cfg_ctx))) {
  100. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  101. "invalid sa_idx: %d", sa_idx);
  102. qdf_assert_always(0);
  103. }
  104. qdf_spin_lock_bh(&soc->ast_lock);
  105. ase = soc->ast_table[sa_idx];
  106. /*
  107. * this check was not needed since MEC is not dependent on AST,
  108. * but if we dont have this check SON has some issues in
  109. * dual backhaul scenario. in APS SON mode, client connected
  110. * to RE 2G and sends multicast packets. the RE sends it to CAP
  111. * over 5G backhaul. the CAP loopback it on 2G to RE.
  112. * On receiving in 2G STA vap, we assume that client has roamed
  113. * and kickout the client.
  114. */
  115. if (ase && (ase->peer_id != txrx_peer->peer_id)) {
  116. qdf_spin_unlock_bh(&soc->ast_lock);
  117. goto drop;
  118. }
  119. qdf_spin_unlock_bh(&soc->ast_lock);
  120. }
  121. qdf_spin_lock_bh(&soc->mec_lock);
  122. mecentry = dp_peer_mec_hash_find_by_pdevid(soc, pdev->pdev_id,
  123. &data[QDF_MAC_ADDR_SIZE]);
  124. if (!mecentry) {
  125. qdf_spin_unlock_bh(&soc->mec_lock);
  126. return false;
  127. }
  128. qdf_spin_unlock_bh(&soc->mec_lock);
  129. drop:
  130. dp_rx_err_info("%pK: received pkt with same src mac " QDF_MAC_ADDR_FMT,
  131. soc, QDF_MAC_ADDR_REF(&data[QDF_MAC_ADDR_SIZE]));
  132. return true;
  133. }
  134. #endif
  135. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  136. void dp_rx_link_desc_refill_duplicate_check(
  137. struct dp_soc *soc,
  138. struct hal_buf_info *buf_info,
  139. hal_buff_addrinfo_t ring_buf_info)
  140. {
  141. struct hal_buf_info current_link_desc_buf_info = { 0 };
  142. /* do duplicate link desc address check */
  143. hal_rx_buffer_addr_info_get_paddr(ring_buf_info,
  144. &current_link_desc_buf_info);
  145. /*
  146. * TODO - Check if the hal soc api call can be removed
  147. * since the cookie is just used for print.
  148. * buffer_addr_info is the first element of ring_desc
  149. */
  150. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  151. (uint32_t *)ring_buf_info,
  152. &current_link_desc_buf_info);
  153. if (qdf_unlikely(current_link_desc_buf_info.paddr ==
  154. buf_info->paddr)) {
  155. dp_info_rl("duplicate link desc addr: %llu, cookie: 0x%x",
  156. current_link_desc_buf_info.paddr,
  157. current_link_desc_buf_info.sw_cookie);
  158. DP_STATS_INC(soc, rx.err.dup_refill_link_desc, 1);
  159. }
  160. *buf_info = current_link_desc_buf_info;
  161. }
  162. QDF_STATUS
  163. dp_rx_link_desc_return_by_addr(struct dp_soc *soc,
  164. hal_buff_addrinfo_t link_desc_addr,
  165. uint8_t bm_action)
  166. {
  167. struct dp_srng *wbm_desc_rel_ring = &soc->wbm_desc_rel_ring;
  168. hal_ring_handle_t wbm_rel_srng = wbm_desc_rel_ring->hal_srng;
  169. hal_soc_handle_t hal_soc = soc->hal_soc;
  170. QDF_STATUS status = QDF_STATUS_E_FAILURE;
  171. void *src_srng_desc;
  172. if (!wbm_rel_srng) {
  173. dp_rx_err_err("%pK: WBM RELEASE RING not initialized", soc);
  174. return status;
  175. }
  176. /* do duplicate link desc address check */
  177. dp_rx_link_desc_refill_duplicate_check(
  178. soc,
  179. &soc->last_op_info.wbm_rel_link_desc,
  180. link_desc_addr);
  181. if (qdf_unlikely(hal_srng_access_start(hal_soc, wbm_rel_srng))) {
  182. /* TODO */
  183. /*
  184. * Need API to convert from hal_ring pointer to
  185. * Ring Type / Ring Id combo
  186. */
  187. dp_rx_err_err("%pK: HAL RING Access For WBM Release SRNG Failed - %pK",
  188. soc, wbm_rel_srng);
  189. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  190. goto done;
  191. }
  192. src_srng_desc = hal_srng_src_get_next(hal_soc, wbm_rel_srng);
  193. if (qdf_likely(src_srng_desc)) {
  194. /* Return link descriptor through WBM ring (SW2WBM)*/
  195. hal_rx_msdu_link_desc_set(hal_soc,
  196. src_srng_desc, link_desc_addr, bm_action);
  197. status = QDF_STATUS_SUCCESS;
  198. } else {
  199. struct hal_srng *srng = (struct hal_srng *)wbm_rel_srng;
  200. DP_STATS_INC(soc, rx.err.hal_ring_access_full_fail, 1);
  201. dp_info_rl("WBM Release Ring (Id %d) Full(Fail CNT %u)",
  202. srng->ring_id,
  203. soc->stats.rx.err.hal_ring_access_full_fail);
  204. dp_info_rl("HP 0x%x Reap HP 0x%x TP 0x%x Cached TP 0x%x",
  205. *srng->u.src_ring.hp_addr,
  206. srng->u.src_ring.reap_hp,
  207. *srng->u.src_ring.tp_addr,
  208. srng->u.src_ring.cached_tp);
  209. QDF_BUG(0);
  210. }
  211. done:
  212. hal_srng_access_end(hal_soc, wbm_rel_srng);
  213. return status;
  214. }
  215. qdf_export_symbol(dp_rx_link_desc_return_by_addr);
  216. QDF_STATUS
  217. dp_rx_link_desc_return(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  218. uint8_t bm_action)
  219. {
  220. void *buf_addr_info = HAL_RX_REO_BUF_ADDR_INFO_GET(ring_desc);
  221. return dp_rx_link_desc_return_by_addr(soc, buf_addr_info, bm_action);
  222. }
  223. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  224. /**
  225. * dp_rx_msdus_drop() - Drops all MSDU's per MPDU
  226. *
  227. * @soc: core txrx main context
  228. * @ring_desc: opaque pointer to the REO error ring descriptor
  229. * @mpdu_desc_info: MPDU descriptor information from ring descriptor
  230. * @mac_id: mac ID
  231. * @quota: No. of units (packets) that can be serviced in one shot.
  232. *
  233. * This function is used to drop all MSDU in an MPDU
  234. *
  235. * Return: uint32_t: No. of elements processed
  236. */
  237. static uint32_t
  238. dp_rx_msdus_drop(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  239. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  240. uint8_t *mac_id,
  241. uint32_t quota)
  242. {
  243. uint32_t rx_bufs_used = 0;
  244. void *link_desc_va;
  245. struct hal_buf_info buf_info;
  246. struct dp_pdev *pdev;
  247. struct hal_rx_msdu_list msdu_list; /* MSDU's per MPDU */
  248. int i;
  249. uint8_t *rx_tlv_hdr;
  250. uint32_t tid;
  251. struct rx_desc_pool *rx_desc_pool;
  252. struct dp_rx_desc *rx_desc;
  253. /* First field in REO Dst ring Desc is buffer_addr_info */
  254. void *buf_addr_info = ring_desc;
  255. struct buffer_addr_info cur_link_desc_addr_info = { 0 };
  256. struct buffer_addr_info next_link_desc_addr_info = { 0 };
  257. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &buf_info);
  258. /* buffer_addr_info is the first element of ring_desc */
  259. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  260. (uint32_t *)ring_desc,
  261. &buf_info);
  262. link_desc_va = dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  263. if (!link_desc_va) {
  264. dp_rx_err_debug("link desc va is null, soc %pk", soc);
  265. return rx_bufs_used;
  266. }
  267. more_msdu_link_desc:
  268. /* No UNMAP required -- this is "malloc_consistent" memory */
  269. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  270. &mpdu_desc_info->msdu_count);
  271. for (i = 0; (i < mpdu_desc_info->msdu_count); i++) {
  272. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  273. soc, msdu_list.sw_cookie[i]);
  274. qdf_assert_always(rx_desc);
  275. /* all buffers from a MSDU link link belong to same pdev */
  276. *mac_id = rx_desc->pool_id;
  277. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  278. if (!pdev) {
  279. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  280. soc, rx_desc->pool_id);
  281. return rx_bufs_used;
  282. }
  283. if (!dp_rx_desc_check_magic(rx_desc)) {
  284. dp_rx_err_err("%pK: Invalid rx_desc cookie=%d",
  285. soc, msdu_list.sw_cookie[i]);
  286. return rx_bufs_used;
  287. }
  288. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  289. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  290. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, rx_desc->nbuf);
  291. rx_desc->unmapped = 1;
  292. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  293. rx_desc->rx_buf_start = qdf_nbuf_data(rx_desc->nbuf);
  294. rx_bufs_used++;
  295. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  296. rx_desc->rx_buf_start);
  297. dp_rx_err_err("%pK: Packet received with PN error for tid :%d",
  298. soc, tid);
  299. rx_tlv_hdr = qdf_nbuf_data(rx_desc->nbuf);
  300. if (hal_rx_encryption_info_valid(soc->hal_soc, rx_tlv_hdr))
  301. hal_rx_print_pn(soc->hal_soc, rx_tlv_hdr);
  302. dp_rx_err_send_pktlog(soc, pdev, mpdu_desc_info,
  303. rx_desc->nbuf,
  304. QDF_TX_RX_STATUS_DROP, true);
  305. /* Just free the buffers */
  306. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf, *mac_id);
  307. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  308. &pdev->free_list_tail, rx_desc);
  309. }
  310. /*
  311. * If the msdu's are spread across multiple link-descriptors,
  312. * we cannot depend solely on the msdu_count(e.g., if msdu is
  313. * spread across multiple buffers).Hence, it is
  314. * necessary to check the next link_descriptor and release
  315. * all the msdu's that are part of it.
  316. */
  317. hal_rx_get_next_msdu_link_desc_buf_addr_info(
  318. link_desc_va,
  319. &next_link_desc_addr_info);
  320. if (hal_rx_is_buf_addr_info_valid(
  321. &next_link_desc_addr_info)) {
  322. /* Clear the next link desc info for the current link_desc */
  323. hal_rx_clear_next_msdu_link_desc_buf_addr_info(link_desc_va);
  324. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  325. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  326. hal_rx_buffer_addr_info_get_paddr(
  327. &next_link_desc_addr_info,
  328. &buf_info);
  329. /* buffer_addr_info is the first element of ring_desc */
  330. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  331. (uint32_t *)&next_link_desc_addr_info,
  332. &buf_info);
  333. cur_link_desc_addr_info = next_link_desc_addr_info;
  334. buf_addr_info = &cur_link_desc_addr_info;
  335. link_desc_va =
  336. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  337. goto more_msdu_link_desc;
  338. }
  339. quota--;
  340. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  341. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  342. return rx_bufs_used;
  343. }
  344. /**
  345. * dp_rx_pn_error_handle() - Handles PN check errors
  346. *
  347. * @soc: core txrx main context
  348. * @ring_desc: opaque pointer to the REO error ring descriptor
  349. * @mpdu_desc_info: MPDU descriptor information from ring descriptor
  350. * @mac_id: mac ID
  351. * @quota: No. of units (packets) that can be serviced in one shot.
  352. *
  353. * This function implements PN error handling
  354. * If the peer is configured to ignore the PN check errors
  355. * or if DP feels, that this frame is still OK, the frame can be
  356. * re-injected back to REO to use some of the other features
  357. * of REO e.g. duplicate detection/routing to other cores
  358. *
  359. * Return: uint32_t: No. of elements processed
  360. */
  361. static uint32_t
  362. dp_rx_pn_error_handle(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  363. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  364. uint8_t *mac_id,
  365. uint32_t quota)
  366. {
  367. uint16_t peer_id;
  368. uint32_t rx_bufs_used = 0;
  369. struct dp_txrx_peer *txrx_peer;
  370. bool peer_pn_policy = false;
  371. dp_txrx_ref_handle txrx_ref_handle = NULL;
  372. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  373. mpdu_desc_info->peer_meta_data);
  374. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  375. &txrx_ref_handle,
  376. DP_MOD_ID_RX_ERR);
  377. if (qdf_likely(txrx_peer)) {
  378. /*
  379. * TODO: Check for peer specific policies & set peer_pn_policy
  380. */
  381. dp_err_rl("discard rx due to PN error for peer %pK",
  382. txrx_peer);
  383. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  384. }
  385. dp_rx_err_err("%pK: Packet received with PN error", soc);
  386. /* No peer PN policy -- definitely drop */
  387. if (!peer_pn_policy)
  388. rx_bufs_used = dp_rx_msdus_drop(soc, ring_desc,
  389. mpdu_desc_info,
  390. mac_id, quota);
  391. return rx_bufs_used;
  392. }
  393. #ifdef DP_RX_DELIVER_ALL_OOR_FRAMES
  394. /**
  395. * dp_rx_deliver_oor_frame() - deliver OOR frames to stack
  396. * @soc: Datapath soc handler
  397. * @txrx_peer: pointer to DP peer
  398. * @nbuf: pointer to the skb of RX frame
  399. * @frame_mask: the mask for special frame needed
  400. * @rx_tlv_hdr: start of rx tlv header
  401. *
  402. * note: Msdu_len must have been stored in QDF_NBUF_CB_RX_PKT_LEN(nbuf) and
  403. * single nbuf is expected.
  404. *
  405. * return: true - nbuf has been delivered to stack, false - not.
  406. */
  407. static bool
  408. dp_rx_deliver_oor_frame(struct dp_soc *soc,
  409. struct dp_txrx_peer *txrx_peer,
  410. qdf_nbuf_t nbuf, uint32_t frame_mask,
  411. uint8_t *rx_tlv_hdr)
  412. {
  413. uint32_t l2_hdr_offset = 0;
  414. uint16_t msdu_len = 0;
  415. uint32_t skip_len;
  416. l2_hdr_offset =
  417. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  418. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  419. skip_len = l2_hdr_offset;
  420. } else {
  421. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  422. skip_len = l2_hdr_offset + soc->rx_pkt_tlv_size;
  423. qdf_nbuf_set_pktlen(nbuf, msdu_len + skip_len);
  424. }
  425. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  426. dp_rx_set_hdr_pad(nbuf, l2_hdr_offset);
  427. qdf_nbuf_pull_head(nbuf, skip_len);
  428. qdf_nbuf_set_exc_frame(nbuf, 1);
  429. dp_info_rl("OOR frame, mpdu sn 0x%x",
  430. hal_rx_get_rx_sequence(soc->hal_soc, rx_tlv_hdr));
  431. dp_rx_deliver_to_stack(soc, txrx_peer->vdev, txrx_peer, nbuf, NULL);
  432. return true;
  433. }
  434. #else
  435. static bool
  436. dp_rx_deliver_oor_frame(struct dp_soc *soc,
  437. struct dp_txrx_peer *txrx_peer,
  438. qdf_nbuf_t nbuf, uint32_t frame_mask,
  439. uint8_t *rx_tlv_hdr)
  440. {
  441. return dp_rx_deliver_special_frame(soc, txrx_peer, nbuf, frame_mask,
  442. rx_tlv_hdr);
  443. }
  444. #endif
  445. /**
  446. * dp_rx_oor_handle() - Handles the msdu which is OOR error
  447. *
  448. * @soc: core txrx main context
  449. * @nbuf: pointer to msdu skb
  450. * @peer_id: dp peer ID
  451. * @rx_tlv_hdr: start of rx tlv header
  452. *
  453. * This function process the msdu delivered from REO2TCL
  454. * ring with error type OOR
  455. *
  456. * Return: None
  457. */
  458. static void
  459. dp_rx_oor_handle(struct dp_soc *soc,
  460. qdf_nbuf_t nbuf,
  461. uint16_t peer_id,
  462. uint8_t *rx_tlv_hdr)
  463. {
  464. uint32_t frame_mask = FRAME_MASK_IPV4_ARP | FRAME_MASK_IPV4_DHCP |
  465. FRAME_MASK_IPV4_EAPOL | FRAME_MASK_IPV6_DHCP;
  466. struct dp_txrx_peer *txrx_peer = NULL;
  467. dp_txrx_ref_handle txrx_ref_handle = NULL;
  468. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  469. &txrx_ref_handle,
  470. DP_MOD_ID_RX_ERR);
  471. if (!txrx_peer) {
  472. dp_info_rl("peer not found");
  473. goto free_nbuf;
  474. }
  475. if (dp_rx_deliver_oor_frame(soc, txrx_peer, nbuf, frame_mask,
  476. rx_tlv_hdr)) {
  477. DP_STATS_INC(soc, rx.err.reo_err_oor_to_stack, 1);
  478. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  479. return;
  480. }
  481. free_nbuf:
  482. if (txrx_peer)
  483. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  484. DP_STATS_INC(soc, rx.err.reo_err_oor_drop, 1);
  485. dp_rx_nbuf_free(nbuf);
  486. }
  487. /**
  488. * dp_rx_err_nbuf_pn_check() - Check if the PN number of this current packet
  489. * is a monotonous increment of packet number
  490. * from the previous successfully re-ordered
  491. * frame.
  492. * @soc: Datapath SOC handle
  493. * @ring_desc: REO ring descriptor
  494. * @nbuf: Current packet
  495. *
  496. * Return: QDF_STATUS_SUCCESS, if the pn check passes, else QDF_STATUS_E_FAILURE
  497. */
  498. static inline QDF_STATUS
  499. dp_rx_err_nbuf_pn_check(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  500. qdf_nbuf_t nbuf)
  501. {
  502. uint64_t prev_pn, curr_pn[2];
  503. if (!hal_rx_encryption_info_valid(soc->hal_soc, qdf_nbuf_data(nbuf)))
  504. return QDF_STATUS_SUCCESS;
  505. hal_rx_reo_prev_pn_get(soc->hal_soc, ring_desc, &prev_pn);
  506. hal_rx_tlv_get_pn_num(soc->hal_soc, qdf_nbuf_data(nbuf), curr_pn);
  507. if (curr_pn[0] > prev_pn)
  508. return QDF_STATUS_SUCCESS;
  509. return QDF_STATUS_E_FAILURE;
  510. }
  511. #ifdef WLAN_SKIP_BAR_UPDATE
  512. static
  513. void dp_rx_err_handle_bar(struct dp_soc *soc,
  514. struct dp_peer *peer,
  515. qdf_nbuf_t nbuf)
  516. {
  517. dp_info_rl("BAR update to H.W is skipped");
  518. DP_STATS_INC(soc, rx.err.bar_handle_fail_count, 1);
  519. }
  520. #else
  521. static
  522. void dp_rx_err_handle_bar(struct dp_soc *soc,
  523. struct dp_peer *peer,
  524. qdf_nbuf_t nbuf)
  525. {
  526. uint8_t *rx_tlv_hdr;
  527. unsigned char type, subtype;
  528. uint16_t start_seq_num;
  529. uint32_t tid;
  530. QDF_STATUS status;
  531. struct ieee80211_frame_bar *bar;
  532. /*
  533. * 1. Is this a BAR frame. If not Discard it.
  534. * 2. If it is, get the peer id, tid, ssn
  535. * 2a Do a tid update
  536. */
  537. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  538. bar = (struct ieee80211_frame_bar *)(rx_tlv_hdr + soc->rx_pkt_tlv_size);
  539. type = bar->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
  540. subtype = bar->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
  541. if (!(type == IEEE80211_FC0_TYPE_CTL &&
  542. subtype == QDF_IEEE80211_FC0_SUBTYPE_BAR)) {
  543. dp_err_rl("Not a BAR frame!");
  544. return;
  545. }
  546. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc, rx_tlv_hdr);
  547. qdf_assert_always(tid < DP_MAX_TIDS);
  548. start_seq_num = le16toh(bar->i_seq) >> IEEE80211_SEQ_SEQ_SHIFT;
  549. dp_info_rl("tid %u window_size %u start_seq_num %u",
  550. tid, peer->rx_tid[tid].ba_win_size, start_seq_num);
  551. status = dp_rx_tid_update_wifi3(peer, tid,
  552. peer->rx_tid[tid].ba_win_size,
  553. start_seq_num,
  554. true);
  555. if (status != QDF_STATUS_SUCCESS) {
  556. dp_err_rl("failed to handle bar frame update rx tid");
  557. DP_STATS_INC(soc, rx.err.bar_handle_fail_count, 1);
  558. } else {
  559. DP_STATS_INC(soc, rx.err.ssn_update_count, 1);
  560. }
  561. }
  562. #endif
  563. /**
  564. * _dp_rx_bar_frame_handle(): Core of the BAR frame handling
  565. * @soc: Datapath SoC handle
  566. * @nbuf: packet being processed
  567. * @mpdu_desc_info: mpdu desc info for the current packet
  568. * @tid: tid on which the packet arrived
  569. * @err_status: Flag to indicate if REO encountered an error while routing this
  570. * frame
  571. * @error_code: REO error code
  572. *
  573. * Return: None
  574. */
  575. static void
  576. _dp_rx_bar_frame_handle(struct dp_soc *soc, qdf_nbuf_t nbuf,
  577. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  578. uint32_t tid, uint8_t err_status, uint32_t error_code)
  579. {
  580. uint16_t peer_id;
  581. struct dp_peer *peer;
  582. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  583. mpdu_desc_info->peer_meta_data);
  584. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  585. if (!peer)
  586. return;
  587. dp_info_rl("BAR frame: "
  588. " peer_id = %d"
  589. " tid = %u"
  590. " SSN = %d"
  591. " error status = %d",
  592. peer->peer_id,
  593. tid,
  594. mpdu_desc_info->mpdu_seq,
  595. err_status);
  596. if (err_status == HAL_REO_ERROR_DETECTED) {
  597. switch (error_code) {
  598. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  599. case HAL_REO_ERR_BAR_FRAME_OOR:
  600. dp_rx_err_handle_bar(soc, peer, nbuf);
  601. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  602. break;
  603. default:
  604. DP_STATS_INC(soc, rx.bar_frame, 1);
  605. }
  606. }
  607. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  608. }
  609. /**
  610. * dp_rx_bar_frame_handle() - Function to handle err BAR frames
  611. * @soc: core DP main context
  612. * @ring_desc: Hal ring desc
  613. * @rx_desc: dp rx desc
  614. * @mpdu_desc_info: mpdu desc info
  615. * @err_status: error status
  616. * @err_code: error code
  617. *
  618. * Handle the error BAR frames received. Ensure the SOC level
  619. * stats are updated based on the REO error code. The BAR frames
  620. * are further processed by updating the Rx tids with the start
  621. * sequence number (SSN) and BA window size. Desc is returned
  622. * to the free desc list
  623. *
  624. * Return: none
  625. */
  626. static void
  627. dp_rx_bar_frame_handle(struct dp_soc *soc,
  628. hal_ring_desc_t ring_desc,
  629. struct dp_rx_desc *rx_desc,
  630. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  631. uint8_t err_status,
  632. uint32_t err_code)
  633. {
  634. qdf_nbuf_t nbuf;
  635. struct dp_pdev *pdev;
  636. struct rx_desc_pool *rx_desc_pool;
  637. uint8_t *rx_tlv_hdr;
  638. uint32_t tid;
  639. nbuf = rx_desc->nbuf;
  640. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  641. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  642. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, nbuf);
  643. rx_desc->unmapped = 1;
  644. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  645. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  646. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  647. rx_tlv_hdr);
  648. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  649. if (!pdev) {
  650. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  651. soc, rx_desc->pool_id);
  652. return;
  653. }
  654. _dp_rx_bar_frame_handle(soc, nbuf, mpdu_desc_info, tid, err_status,
  655. err_code);
  656. dp_rx_err_send_pktlog(soc, pdev, mpdu_desc_info, nbuf,
  657. QDF_TX_RX_STATUS_DROP, true);
  658. dp_rx_link_desc_return(soc, ring_desc,
  659. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  660. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  661. rx_desc->pool_id);
  662. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  663. &pdev->free_list_tail,
  664. rx_desc);
  665. }
  666. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  667. void dp_2k_jump_handle(struct dp_soc *soc, qdf_nbuf_t nbuf, uint8_t *rx_tlv_hdr,
  668. uint16_t peer_id, uint8_t tid)
  669. {
  670. struct dp_peer *peer = NULL;
  671. struct dp_rx_tid *rx_tid = NULL;
  672. uint32_t frame_mask = FRAME_MASK_IPV4_ARP;
  673. peer = dp_peer_get_ref_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  674. if (!peer) {
  675. dp_rx_err_info_rl("%pK: peer not found", soc);
  676. goto free_nbuf;
  677. }
  678. if (tid >= DP_MAX_TIDS) {
  679. dp_info_rl("invalid tid");
  680. goto nbuf_deliver;
  681. }
  682. rx_tid = &peer->rx_tid[tid];
  683. qdf_spin_lock_bh(&rx_tid->tid_lock);
  684. /* only if BA session is active, allow send Delba */
  685. if (rx_tid->ba_status != DP_RX_BA_ACTIVE) {
  686. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  687. goto nbuf_deliver;
  688. }
  689. if (!rx_tid->delba_tx_status) {
  690. rx_tid->delba_tx_retry++;
  691. rx_tid->delba_tx_status = 1;
  692. rx_tid->delba_rcode =
  693. IEEE80211_REASON_QOS_SETUP_REQUIRED;
  694. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  695. if (soc->cdp_soc.ol_ops->send_delba) {
  696. DP_STATS_INC(soc, rx.err.rx_2k_jump_delba_sent,
  697. 1);
  698. soc->cdp_soc.ol_ops->send_delba(
  699. peer->vdev->pdev->soc->ctrl_psoc,
  700. peer->vdev->vdev_id,
  701. peer->mac_addr.raw,
  702. tid,
  703. rx_tid->delba_rcode,
  704. CDP_DELBA_2K_JUMP);
  705. }
  706. } else {
  707. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  708. }
  709. nbuf_deliver:
  710. if (dp_rx_deliver_special_frame(soc, peer->txrx_peer, nbuf, frame_mask,
  711. rx_tlv_hdr)) {
  712. DP_STATS_INC(soc, rx.err.rx_2k_jump_to_stack, 1);
  713. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  714. return;
  715. }
  716. free_nbuf:
  717. if (peer)
  718. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  719. DP_STATS_INC(soc, rx.err.rx_2k_jump_drop, 1);
  720. dp_rx_nbuf_free(nbuf);
  721. }
  722. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  723. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_KIWI)
  724. bool
  725. dp_rx_null_q_handle_invalid_peer_id_exception(struct dp_soc *soc,
  726. uint8_t pool_id,
  727. uint8_t *rx_tlv_hdr,
  728. qdf_nbuf_t nbuf)
  729. {
  730. struct dp_peer *peer = NULL;
  731. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(soc->hal_soc, rx_tlv_hdr);
  732. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, pool_id);
  733. struct ieee80211_frame *wh = (struct ieee80211_frame *)rx_pkt_hdr;
  734. if (!pdev) {
  735. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  736. soc, pool_id);
  737. return false;
  738. }
  739. /*
  740. * WAR- In certain types of packets if peer_id is not correct then
  741. * driver may not be able find. Try finding peer by addr_2 of
  742. * received MPDU
  743. */
  744. if (wh)
  745. peer = dp_peer_find_hash_find(soc, wh->i_addr2, 0,
  746. DP_VDEV_ALL, DP_MOD_ID_RX_ERR);
  747. if (peer) {
  748. dp_verbose_debug("MPDU sw_peer_id & ast_idx is corrupted");
  749. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  750. QDF_TRACE_LEVEL_DEBUG);
  751. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer_id,
  752. 1, qdf_nbuf_len(nbuf));
  753. dp_rx_nbuf_free(nbuf);
  754. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  755. return true;
  756. }
  757. return false;
  758. }
  759. #else
  760. bool
  761. dp_rx_null_q_handle_invalid_peer_id_exception(struct dp_soc *soc,
  762. uint8_t pool_id,
  763. uint8_t *rx_tlv_hdr,
  764. qdf_nbuf_t nbuf)
  765. {
  766. return false;
  767. }
  768. #endif
  769. bool dp_rx_check_pkt_len(struct dp_soc *soc, uint32_t pkt_len)
  770. {
  771. if (qdf_unlikely(pkt_len > RX_DATA_BUFFER_SIZE)) {
  772. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_pkt_len,
  773. 1, pkt_len);
  774. return true;
  775. } else {
  776. return false;
  777. }
  778. }
  779. #ifdef QCA_SUPPORT_EAPOL_OVER_CONTROL_PORT
  780. void
  781. dp_rx_deliver_to_osif_stack(struct dp_soc *soc,
  782. struct dp_vdev *vdev,
  783. struct dp_txrx_peer *txrx_peer,
  784. qdf_nbuf_t nbuf,
  785. qdf_nbuf_t tail,
  786. bool is_eapol)
  787. {
  788. if (is_eapol && soc->eapol_over_control_port)
  789. dp_rx_eapol_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  790. else
  791. dp_rx_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  792. }
  793. #else
  794. void
  795. dp_rx_deliver_to_osif_stack(struct dp_soc *soc,
  796. struct dp_vdev *vdev,
  797. struct dp_txrx_peer *txrx_peer,
  798. qdf_nbuf_t nbuf,
  799. qdf_nbuf_t tail,
  800. bool is_eapol)
  801. {
  802. dp_rx_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  803. }
  804. #endif
  805. #ifdef WLAN_FEATURE_11BE_MLO
  806. int dp_rx_err_match_dhost(qdf_ether_header_t *eh, struct dp_vdev *vdev)
  807. {
  808. return ((qdf_mem_cmp(eh->ether_dhost, &vdev->mac_addr.raw[0],
  809. QDF_MAC_ADDR_SIZE) == 0) ||
  810. (qdf_mem_cmp(eh->ether_dhost, &vdev->mld_mac_addr.raw[0],
  811. QDF_MAC_ADDR_SIZE) == 0));
  812. }
  813. #else
  814. int dp_rx_err_match_dhost(qdf_ether_header_t *eh, struct dp_vdev *vdev)
  815. {
  816. return (qdf_mem_cmp(eh->ether_dhost, &vdev->mac_addr.raw[0],
  817. QDF_MAC_ADDR_SIZE) == 0);
  818. }
  819. #endif
  820. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  821. bool
  822. dp_rx_err_drop_3addr_mcast(struct dp_vdev *vdev, uint8_t *rx_tlv_hdr)
  823. {
  824. struct dp_soc *soc = vdev->pdev->soc;
  825. if (!vdev->drop_3addr_mcast)
  826. return false;
  827. if (vdev->opmode != wlan_op_mode_sta)
  828. return false;
  829. if (hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc, rx_tlv_hdr))
  830. return true;
  831. return false;
  832. }
  833. /**
  834. * dp_rx_err_is_pn_check_needed() - Check if the packet number check is needed
  835. * for this frame received in REO error ring.
  836. * @soc: Datapath SOC handle
  837. * @error: REO error detected or not
  838. * @error_code: Error code in case of REO error
  839. *
  840. * Return: true if pn check if needed in software,
  841. * false, if pn check if not needed.
  842. */
  843. static inline bool
  844. dp_rx_err_is_pn_check_needed(struct dp_soc *soc, uint8_t error,
  845. uint32_t error_code)
  846. {
  847. return (soc->features.pn_in_reo_dest &&
  848. (error == HAL_REO_ERROR_DETECTED &&
  849. (hal_rx_reo_is_2k_jump(error_code) ||
  850. hal_rx_reo_is_oor_error(error_code) ||
  851. hal_rx_reo_is_bar_oor_2k_jump(error_code))));
  852. }
  853. #ifdef DP_WAR_INVALID_FIRST_MSDU_FLAG
  854. static inline void
  855. dp_rx_err_populate_mpdu_desc_info(struct dp_soc *soc, qdf_nbuf_t nbuf,
  856. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  857. bool first_msdu_in_mpdu_processed)
  858. {
  859. if (first_msdu_in_mpdu_processed) {
  860. /*
  861. * This is the 2nd indication of first_msdu in the same mpdu.
  862. * Skip re-parsing the mdpu_desc_info and use the cached one,
  863. * since this msdu is most probably from the current mpdu
  864. * which is being processed
  865. */
  866. } else {
  867. hal_rx_tlv_populate_mpdu_desc_info(soc->hal_soc,
  868. qdf_nbuf_data(nbuf),
  869. mpdu_desc_info);
  870. }
  871. }
  872. #else
  873. static inline void
  874. dp_rx_err_populate_mpdu_desc_info(struct dp_soc *soc, qdf_nbuf_t nbuf,
  875. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  876. bool first_msdu_in_mpdu_processed)
  877. {
  878. hal_rx_tlv_populate_mpdu_desc_info(soc->hal_soc, qdf_nbuf_data(nbuf),
  879. mpdu_desc_info);
  880. }
  881. #endif
  882. /**
  883. * dp_rx_reo_err_entry_process() - Handles for REO error entry processing
  884. *
  885. * @soc: core txrx main context
  886. * @ring_desc: opaque pointer to the REO error ring descriptor
  887. * @mpdu_desc_info: pointer to mpdu level description info
  888. * @link_desc_va: pointer to msdu_link_desc virtual address
  889. * @err_code: reo error code fetched from ring entry
  890. *
  891. * Function to handle msdus fetched from msdu link desc, currently
  892. * support REO error NULL queue, 2K jump, OOR.
  893. *
  894. * Return: msdu count processed
  895. */
  896. static uint32_t
  897. dp_rx_reo_err_entry_process(struct dp_soc *soc,
  898. void *ring_desc,
  899. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  900. void *link_desc_va,
  901. enum hal_reo_error_code err_code)
  902. {
  903. uint32_t rx_bufs_used = 0;
  904. struct dp_pdev *pdev;
  905. int i;
  906. uint8_t *rx_tlv_hdr_first;
  907. uint8_t *rx_tlv_hdr_last;
  908. uint32_t tid = DP_MAX_TIDS;
  909. uint16_t peer_id;
  910. struct dp_rx_desc *rx_desc;
  911. struct rx_desc_pool *rx_desc_pool;
  912. qdf_nbuf_t nbuf;
  913. struct hal_buf_info buf_info;
  914. struct hal_rx_msdu_list msdu_list;
  915. uint16_t num_msdus;
  916. struct buffer_addr_info cur_link_desc_addr_info = { 0 };
  917. struct buffer_addr_info next_link_desc_addr_info = { 0 };
  918. /* First field in REO Dst ring Desc is buffer_addr_info */
  919. void *buf_addr_info = ring_desc;
  920. qdf_nbuf_t head_nbuf = NULL;
  921. qdf_nbuf_t tail_nbuf = NULL;
  922. uint16_t msdu_processed = 0;
  923. QDF_STATUS status;
  924. bool ret, is_pn_check_needed;
  925. uint8_t rx_desc_pool_id;
  926. struct dp_txrx_peer *txrx_peer = NULL;
  927. dp_txrx_ref_handle txrx_ref_handle = NULL;
  928. hal_ring_handle_t hal_ring_hdl = soc->reo_exception_ring.hal_srng;
  929. bool first_msdu_in_mpdu_processed = false;
  930. bool msdu_dropped = false;
  931. uint8_t link_id = 0;
  932. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  933. mpdu_desc_info->peer_meta_data);
  934. is_pn_check_needed = dp_rx_err_is_pn_check_needed(soc,
  935. HAL_REO_ERROR_DETECTED,
  936. err_code);
  937. more_msdu_link_desc:
  938. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  939. &num_msdus);
  940. for (i = 0; i < num_msdus; i++) {
  941. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  942. soc,
  943. msdu_list.sw_cookie[i]);
  944. qdf_assert_always(rx_desc);
  945. nbuf = rx_desc->nbuf;
  946. /*
  947. * this is a unlikely scenario where the host is reaping
  948. * a descriptor which it already reaped just a while ago
  949. * but is yet to replenish it back to HW.
  950. * In this case host will dump the last 128 descriptors
  951. * including the software descriptor rx_desc and assert.
  952. */
  953. if (qdf_unlikely(!rx_desc->in_use) ||
  954. qdf_unlikely(!nbuf)) {
  955. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  956. dp_info_rl("Reaping rx_desc not in use!");
  957. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  958. ring_desc, rx_desc);
  959. /* ignore duplicate RX desc and continue to process */
  960. /* Pop out the descriptor */
  961. msdu_dropped = true;
  962. continue;
  963. }
  964. ret = dp_rx_desc_paddr_sanity_check(rx_desc,
  965. msdu_list.paddr[i]);
  966. if (!ret) {
  967. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  968. rx_desc->in_err_state = 1;
  969. msdu_dropped = true;
  970. continue;
  971. }
  972. rx_desc_pool_id = rx_desc->pool_id;
  973. /* all buffers from a MSDU link belong to same pdev */
  974. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc_pool_id);
  975. rx_desc_pool = &soc->rx_desc_buf[rx_desc_pool_id];
  976. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  977. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, nbuf);
  978. rx_desc->unmapped = 1;
  979. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  980. QDF_NBUF_CB_RX_PKT_LEN(nbuf) = msdu_list.msdu_info[i].msdu_len;
  981. rx_bufs_used++;
  982. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  983. &pdev->free_list_tail, rx_desc);
  984. DP_RX_LIST_APPEND(head_nbuf, tail_nbuf, nbuf);
  985. if (qdf_unlikely(msdu_list.msdu_info[i].msdu_flags &
  986. HAL_MSDU_F_MSDU_CONTINUATION)) {
  987. qdf_nbuf_set_rx_chfrag_cont(nbuf, 1);
  988. continue;
  989. }
  990. if (dp_rx_buffer_pool_refill(soc, head_nbuf,
  991. rx_desc_pool_id)) {
  992. /* MSDU queued back to the pool */
  993. msdu_dropped = true;
  994. goto process_next_msdu;
  995. }
  996. if (is_pn_check_needed) {
  997. if (msdu_list.msdu_info[i].msdu_flags &
  998. HAL_MSDU_F_FIRST_MSDU_IN_MPDU) {
  999. dp_rx_err_populate_mpdu_desc_info(soc, nbuf,
  1000. mpdu_desc_info,
  1001. first_msdu_in_mpdu_processed);
  1002. first_msdu_in_mpdu_processed = true;
  1003. } else {
  1004. if (!first_msdu_in_mpdu_processed) {
  1005. /*
  1006. * If no msdu in this mpdu was dropped
  1007. * due to failed sanity checks, then
  1008. * its not expected to hit this
  1009. * condition. Hence we assert here.
  1010. */
  1011. if (!msdu_dropped)
  1012. qdf_assert_always(0);
  1013. /*
  1014. * We do not have valid mpdu_desc_info
  1015. * to process this nbuf, hence drop it.
  1016. */
  1017. dp_rx_nbuf_free(nbuf);
  1018. /* TODO - Increment stats */
  1019. goto process_next_msdu;
  1020. }
  1021. /*
  1022. * DO NOTHING -
  1023. * Continue using the same mpdu_desc_info
  1024. * details populated from the first msdu in
  1025. * the mpdu.
  1026. */
  1027. }
  1028. status = dp_rx_err_nbuf_pn_check(soc, ring_desc, nbuf);
  1029. if (QDF_IS_STATUS_ERROR(status)) {
  1030. DP_STATS_INC(soc, rx.err.pn_in_dest_check_fail,
  1031. 1);
  1032. dp_rx_nbuf_free(nbuf);
  1033. goto process_next_msdu;
  1034. }
  1035. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  1036. mpdu_desc_info->peer_meta_data);
  1037. if (mpdu_desc_info->bar_frame)
  1038. _dp_rx_bar_frame_handle(soc, nbuf,
  1039. mpdu_desc_info, tid,
  1040. HAL_REO_ERROR_DETECTED,
  1041. err_code);
  1042. }
  1043. rx_tlv_hdr_first = qdf_nbuf_data(head_nbuf);
  1044. rx_tlv_hdr_last = qdf_nbuf_data(tail_nbuf);
  1045. if (qdf_unlikely(head_nbuf != tail_nbuf)) {
  1046. /*
  1047. * For SG case, only the length of last skb is valid
  1048. * as HW only populate the msdu_len for last msdu
  1049. * in rx link descriptor, use the length from
  1050. * last skb to overwrite the head skb for further
  1051. * SG processing.
  1052. */
  1053. QDF_NBUF_CB_RX_PKT_LEN(head_nbuf) =
  1054. QDF_NBUF_CB_RX_PKT_LEN(tail_nbuf);
  1055. nbuf = dp_rx_sg_create(soc, head_nbuf);
  1056. qdf_nbuf_set_is_frag(nbuf, 1);
  1057. DP_STATS_INC(soc, rx.err.reo_err_oor_sg_count, 1);
  1058. }
  1059. switch (err_code) {
  1060. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  1061. case HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET:
  1062. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  1063. /*
  1064. * only first msdu, mpdu start description tlv valid?
  1065. * and use it for following msdu.
  1066. */
  1067. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1068. rx_tlv_hdr_last))
  1069. tid = hal_rx_mpdu_start_tid_get(
  1070. soc->hal_soc,
  1071. rx_tlv_hdr_first);
  1072. dp_2k_jump_handle(soc, nbuf, rx_tlv_hdr_last,
  1073. peer_id, tid);
  1074. break;
  1075. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  1076. case HAL_REO_ERR_BAR_FRAME_OOR:
  1077. dp_rx_oor_handle(soc, nbuf, peer_id, rx_tlv_hdr_last);
  1078. break;
  1079. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  1080. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(
  1081. soc, peer_id,
  1082. &txrx_ref_handle,
  1083. DP_MOD_ID_RX_ERR);
  1084. if (!txrx_peer)
  1085. dp_info_rl("txrx_peer is null peer_id %u",
  1086. peer_id);
  1087. soc->arch_ops.dp_rx_null_q_desc_handle(soc, nbuf,
  1088. rx_tlv_hdr_last,
  1089. rx_desc_pool_id,
  1090. txrx_peer,
  1091. TRUE,
  1092. link_id);
  1093. if (txrx_peer)
  1094. dp_txrx_peer_unref_delete(txrx_ref_handle,
  1095. DP_MOD_ID_RX_ERR);
  1096. break;
  1097. default:
  1098. dp_err_rl("Non-support error code %d", err_code);
  1099. dp_rx_nbuf_free(nbuf);
  1100. }
  1101. process_next_msdu:
  1102. msdu_processed++;
  1103. head_nbuf = NULL;
  1104. tail_nbuf = NULL;
  1105. }
  1106. /*
  1107. * If the msdu's are spread across multiple link-descriptors,
  1108. * we cannot depend solely on the msdu_count(e.g., if msdu is
  1109. * spread across multiple buffers).Hence, it is
  1110. * necessary to check the next link_descriptor and release
  1111. * all the msdu's that are part of it.
  1112. */
  1113. hal_rx_get_next_msdu_link_desc_buf_addr_info(
  1114. link_desc_va,
  1115. &next_link_desc_addr_info);
  1116. if (hal_rx_is_buf_addr_info_valid(
  1117. &next_link_desc_addr_info)) {
  1118. /* Clear the next link desc info for the current link_desc */
  1119. hal_rx_clear_next_msdu_link_desc_buf_addr_info(link_desc_va);
  1120. dp_rx_link_desc_return_by_addr(
  1121. soc,
  1122. buf_addr_info,
  1123. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1124. hal_rx_buffer_addr_info_get_paddr(
  1125. &next_link_desc_addr_info,
  1126. &buf_info);
  1127. /* buffer_addr_info is the first element of ring_desc */
  1128. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  1129. (uint32_t *)&next_link_desc_addr_info,
  1130. &buf_info);
  1131. link_desc_va =
  1132. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  1133. cur_link_desc_addr_info = next_link_desc_addr_info;
  1134. buf_addr_info = &cur_link_desc_addr_info;
  1135. goto more_msdu_link_desc;
  1136. }
  1137. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  1138. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1139. if (qdf_unlikely(msdu_processed != mpdu_desc_info->msdu_count))
  1140. DP_STATS_INC(soc, rx.err.msdu_count_mismatch, 1);
  1141. return rx_bufs_used;
  1142. }
  1143. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  1144. void
  1145. dp_rx_process_rxdma_err(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1146. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  1147. uint8_t err_code, uint8_t mac_id, uint8_t link_id)
  1148. {
  1149. uint32_t pkt_len, l2_hdr_offset;
  1150. uint16_t msdu_len;
  1151. struct dp_vdev *vdev;
  1152. qdf_ether_header_t *eh;
  1153. bool is_broadcast;
  1154. /*
  1155. * Check if DMA completed -- msdu_done is the last bit
  1156. * to be written
  1157. */
  1158. if (!hal_rx_attn_msdu_done_get(soc->hal_soc, rx_tlv_hdr)) {
  1159. dp_err_rl("MSDU DONE failure");
  1160. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  1161. QDF_TRACE_LEVEL_INFO);
  1162. qdf_assert(0);
  1163. }
  1164. l2_hdr_offset = hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc,
  1165. rx_tlv_hdr);
  1166. msdu_len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc, rx_tlv_hdr);
  1167. pkt_len = msdu_len + l2_hdr_offset + soc->rx_pkt_tlv_size;
  1168. if (dp_rx_check_pkt_len(soc, pkt_len)) {
  1169. /* Drop & free packet */
  1170. dp_rx_nbuf_free(nbuf);
  1171. return;
  1172. }
  1173. /* Set length in nbuf */
  1174. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  1175. qdf_nbuf_set_next(nbuf, NULL);
  1176. qdf_nbuf_set_rx_chfrag_start(nbuf, 1);
  1177. qdf_nbuf_set_rx_chfrag_end(nbuf, 1);
  1178. if (!txrx_peer) {
  1179. QDF_TRACE_ERROR_RL(QDF_MODULE_ID_DP, "txrx_peer is NULL");
  1180. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  1181. qdf_nbuf_len(nbuf));
  1182. /* Trigger invalid peer handler wrapper */
  1183. dp_rx_process_invalid_peer_wrapper(soc, nbuf, true, mac_id);
  1184. return;
  1185. }
  1186. vdev = txrx_peer->vdev;
  1187. if (!vdev) {
  1188. dp_rx_err_info_rl("%pK: INVALID vdev %pK OR osif_rx", soc,
  1189. vdev);
  1190. /* Drop & free packet */
  1191. dp_rx_nbuf_free(nbuf);
  1192. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1193. return;
  1194. }
  1195. /*
  1196. * Advance the packet start pointer by total size of
  1197. * pre-header TLV's
  1198. */
  1199. dp_rx_skip_tlvs(soc, nbuf, l2_hdr_offset);
  1200. if (err_code == HAL_RXDMA_ERR_WIFI_PARSE) {
  1201. uint8_t *pkt_type;
  1202. pkt_type = qdf_nbuf_data(nbuf) + (2 * QDF_MAC_ADDR_SIZE);
  1203. if (*(uint16_t *)pkt_type == htons(QDF_ETH_TYPE_8021Q)) {
  1204. if (*(uint16_t *)(pkt_type + DP_SKIP_VLAN) ==
  1205. htons(QDF_LLC_STP)) {
  1206. DP_STATS_INC(vdev->pdev, vlan_tag_stp_cnt, 1);
  1207. goto process_mesh;
  1208. } else {
  1209. goto process_rx;
  1210. }
  1211. }
  1212. }
  1213. if (vdev->rx_decap_type == htt_cmn_pkt_type_raw)
  1214. goto process_mesh;
  1215. /*
  1216. * WAPI cert AP sends rekey frames as unencrypted.
  1217. * Thus RXDMA will report unencrypted frame error.
  1218. * To pass WAPI cert case, SW needs to pass unencrypted
  1219. * rekey frame to stack.
  1220. */
  1221. if (qdf_nbuf_is_ipv4_wapi_pkt(nbuf)) {
  1222. goto process_rx;
  1223. }
  1224. /*
  1225. * In dynamic WEP case rekey frames are not encrypted
  1226. * similar to WAPI. Allow EAPOL when 8021+wep is enabled and
  1227. * key install is already done
  1228. */
  1229. if ((vdev->sec_type == cdp_sec_type_wep104) &&
  1230. (qdf_nbuf_is_ipv4_eapol_pkt(nbuf)))
  1231. goto process_rx;
  1232. process_mesh:
  1233. if (!vdev->mesh_vdev && err_code == HAL_RXDMA_ERR_UNENCRYPTED) {
  1234. dp_rx_nbuf_free(nbuf);
  1235. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1236. return;
  1237. }
  1238. if (vdev->mesh_vdev) {
  1239. if (dp_rx_filter_mesh_packets(vdev, nbuf, rx_tlv_hdr)
  1240. == QDF_STATUS_SUCCESS) {
  1241. dp_rx_err_info("%pK: mesh pkt filtered", soc);
  1242. DP_STATS_INC(vdev->pdev, dropped.mesh_filter, 1);
  1243. dp_rx_nbuf_free(nbuf);
  1244. return;
  1245. }
  1246. dp_rx_fill_mesh_stats(vdev, nbuf, rx_tlv_hdr, txrx_peer);
  1247. }
  1248. process_rx:
  1249. if (qdf_unlikely(hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  1250. rx_tlv_hdr) &&
  1251. (vdev->rx_decap_type ==
  1252. htt_cmn_pkt_type_ethernet))) {
  1253. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1254. is_broadcast = (QDF_IS_ADDR_BROADCAST
  1255. (eh->ether_dhost)) ? 1 : 0 ;
  1256. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.multicast, 1,
  1257. qdf_nbuf_len(nbuf), link_id);
  1258. if (is_broadcast) {
  1259. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.bcast, 1,
  1260. qdf_nbuf_len(nbuf),
  1261. link_id);
  1262. }
  1263. } else {
  1264. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.unicast, 1,
  1265. qdf_nbuf_len(nbuf),
  1266. link_id);
  1267. }
  1268. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw)) {
  1269. dp_rx_deliver_raw(vdev, nbuf, txrx_peer, link_id);
  1270. } else {
  1271. /* Update the protocol tag in SKB based on CCE metadata */
  1272. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1273. EXCEPTION_DEST_RING_ID, true, true);
  1274. /* Update the flow tag in SKB based on FSE metadata */
  1275. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr, true);
  1276. DP_PEER_STATS_FLAT_INC(txrx_peer, to_stack.num, 1);
  1277. qdf_nbuf_set_exc_frame(nbuf, 1);
  1278. dp_rx_deliver_to_osif_stack(soc, vdev, txrx_peer, nbuf, NULL,
  1279. qdf_nbuf_is_ipv4_eapol_pkt(nbuf));
  1280. }
  1281. return;
  1282. }
  1283. void dp_rx_process_mic_error(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1284. uint8_t *rx_tlv_hdr,
  1285. struct dp_txrx_peer *txrx_peer)
  1286. {
  1287. struct dp_vdev *vdev = NULL;
  1288. struct dp_pdev *pdev = NULL;
  1289. struct ol_if_ops *tops = NULL;
  1290. uint16_t rx_seq, fragno;
  1291. uint8_t is_raw;
  1292. unsigned int tid;
  1293. QDF_STATUS status;
  1294. struct cdp_rx_mic_err_info mic_failure_info;
  1295. if (!hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1296. rx_tlv_hdr))
  1297. return;
  1298. if (!txrx_peer) {
  1299. dp_info_rl("txrx_peer not found");
  1300. goto fail;
  1301. }
  1302. vdev = txrx_peer->vdev;
  1303. if (!vdev) {
  1304. dp_info_rl("VDEV not found");
  1305. goto fail;
  1306. }
  1307. pdev = vdev->pdev;
  1308. if (!pdev) {
  1309. dp_info_rl("PDEV not found");
  1310. goto fail;
  1311. }
  1312. is_raw = HAL_IS_DECAP_FORMAT_RAW(soc->hal_soc, qdf_nbuf_data(nbuf));
  1313. if (is_raw) {
  1314. fragno = dp_rx_frag_get_mpdu_frag_number(soc,
  1315. qdf_nbuf_data(nbuf));
  1316. /* Can get only last fragment */
  1317. if (fragno) {
  1318. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  1319. qdf_nbuf_data(nbuf));
  1320. rx_seq = hal_rx_get_rx_sequence(soc->hal_soc,
  1321. qdf_nbuf_data(nbuf));
  1322. status = dp_rx_defrag_add_last_frag(soc, txrx_peer,
  1323. tid, rx_seq, nbuf);
  1324. dp_info_rl("Frag pkt seq# %d frag# %d consumed "
  1325. "status %d !", rx_seq, fragno, status);
  1326. return;
  1327. }
  1328. }
  1329. if (hal_rx_mpdu_get_addr1(soc->hal_soc, qdf_nbuf_data(nbuf),
  1330. &mic_failure_info.da_mac_addr.bytes[0])) {
  1331. dp_err_rl("Failed to get da_mac_addr");
  1332. goto fail;
  1333. }
  1334. if (hal_rx_mpdu_get_addr2(soc->hal_soc, qdf_nbuf_data(nbuf),
  1335. &mic_failure_info.ta_mac_addr.bytes[0])) {
  1336. dp_err_rl("Failed to get ta_mac_addr");
  1337. goto fail;
  1338. }
  1339. mic_failure_info.key_id = 0;
  1340. mic_failure_info.multicast =
  1341. IEEE80211_IS_MULTICAST(mic_failure_info.da_mac_addr.bytes);
  1342. qdf_mem_zero(mic_failure_info.tsc, MIC_SEQ_CTR_SIZE);
  1343. mic_failure_info.frame_type = cdp_rx_frame_type_802_11;
  1344. mic_failure_info.data = NULL;
  1345. mic_failure_info.vdev_id = vdev->vdev_id;
  1346. tops = pdev->soc->cdp_soc.ol_ops;
  1347. if (tops->rx_mic_error)
  1348. tops->rx_mic_error(soc->ctrl_psoc, pdev->pdev_id,
  1349. &mic_failure_info);
  1350. fail:
  1351. dp_rx_nbuf_free(nbuf);
  1352. return;
  1353. }
  1354. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1355. defined(WLAN_MCAST_MLO) && !defined(CONFIG_MLO_SINGLE_DEV)
  1356. static bool dp_rx_igmp_handler(struct dp_soc *soc,
  1357. struct dp_vdev *vdev,
  1358. struct dp_txrx_peer *peer,
  1359. qdf_nbuf_t nbuf,
  1360. uint8_t link_id)
  1361. {
  1362. if (soc->arch_ops.dp_rx_mcast_handler) {
  1363. if (soc->arch_ops.dp_rx_mcast_handler(soc, vdev, peer,
  1364. nbuf, link_id))
  1365. return true;
  1366. }
  1367. return false;
  1368. }
  1369. #else
  1370. static bool dp_rx_igmp_handler(struct dp_soc *soc,
  1371. struct dp_vdev *vdev,
  1372. struct dp_txrx_peer *peer,
  1373. qdf_nbuf_t nbuf,
  1374. uint8_t link_id)
  1375. {
  1376. return false;
  1377. }
  1378. #endif
  1379. /**
  1380. * dp_rx_err_route_hdl() - Function to send EAPOL frames to stack
  1381. * Free any other packet which comes in
  1382. * this path.
  1383. *
  1384. * @soc: core DP main context
  1385. * @nbuf: buffer pointer
  1386. * @txrx_peer: txrx peer handle
  1387. * @rx_tlv_hdr: start of rx tlv header
  1388. * @err_src: rxdma/reo
  1389. * @link_id: link id on which the packet is received
  1390. *
  1391. * This function indicates EAPOL frame received in wbm error ring to stack.
  1392. * Any other frame should be dropped.
  1393. *
  1394. * Return: SUCCESS if delivered to stack
  1395. */
  1396. static void
  1397. dp_rx_err_route_hdl(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1398. struct dp_txrx_peer *txrx_peer, uint8_t *rx_tlv_hdr,
  1399. enum hal_rx_wbm_error_source err_src,
  1400. uint8_t link_id)
  1401. {
  1402. uint32_t pkt_len;
  1403. uint16_t msdu_len;
  1404. struct dp_vdev *vdev;
  1405. struct hal_rx_msdu_metadata msdu_metadata;
  1406. bool is_eapol;
  1407. qdf_nbuf_set_rx_chfrag_start(
  1408. nbuf,
  1409. hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1410. rx_tlv_hdr));
  1411. qdf_nbuf_set_rx_chfrag_end(nbuf,
  1412. hal_rx_msdu_end_last_msdu_get(soc->hal_soc,
  1413. rx_tlv_hdr));
  1414. qdf_nbuf_set_da_mcbc(nbuf, hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  1415. rx_tlv_hdr));
  1416. qdf_nbuf_set_da_valid(nbuf,
  1417. hal_rx_msdu_end_da_is_valid_get(soc->hal_soc,
  1418. rx_tlv_hdr));
  1419. qdf_nbuf_set_sa_valid(nbuf,
  1420. hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc,
  1421. rx_tlv_hdr));
  1422. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  1423. msdu_len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc, rx_tlv_hdr);
  1424. pkt_len = msdu_len + msdu_metadata.l3_hdr_pad + soc->rx_pkt_tlv_size;
  1425. if (qdf_likely(!qdf_nbuf_is_frag(nbuf))) {
  1426. if (dp_rx_check_pkt_len(soc, pkt_len))
  1427. goto drop_nbuf;
  1428. /* Set length in nbuf */
  1429. qdf_nbuf_set_pktlen(
  1430. nbuf, qdf_min(pkt_len, (uint32_t)RX_DATA_BUFFER_SIZE));
  1431. qdf_assert_always(nbuf->data == rx_tlv_hdr);
  1432. }
  1433. /*
  1434. * Check if DMA completed -- msdu_done is the last bit
  1435. * to be written
  1436. */
  1437. if (!hal_rx_attn_msdu_done_get(soc->hal_soc, rx_tlv_hdr)) {
  1438. dp_err_rl("MSDU DONE failure");
  1439. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  1440. QDF_TRACE_LEVEL_INFO);
  1441. qdf_assert(0);
  1442. }
  1443. if (!txrx_peer)
  1444. goto drop_nbuf;
  1445. vdev = txrx_peer->vdev;
  1446. if (!vdev) {
  1447. dp_err_rl("Null vdev!");
  1448. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1449. goto drop_nbuf;
  1450. }
  1451. /*
  1452. * Advance the packet start pointer by total size of
  1453. * pre-header TLV's
  1454. */
  1455. if (qdf_nbuf_is_frag(nbuf))
  1456. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size);
  1457. else
  1458. qdf_nbuf_pull_head(nbuf, (msdu_metadata.l3_hdr_pad +
  1459. soc->rx_pkt_tlv_size));
  1460. if (dp_rx_igmp_handler(soc, vdev, txrx_peer, nbuf, link_id))
  1461. return;
  1462. dp_vdev_peer_stats_update_protocol_cnt(vdev, nbuf, NULL, 0, 1);
  1463. /*
  1464. * Indicate EAPOL frame to stack only when vap mac address
  1465. * matches the destination address.
  1466. */
  1467. is_eapol = qdf_nbuf_is_ipv4_eapol_pkt(nbuf);
  1468. if (is_eapol || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)) {
  1469. qdf_ether_header_t *eh =
  1470. (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1471. if (dp_rx_err_match_dhost(eh, vdev)) {
  1472. DP_STATS_INC_PKT(vdev, rx_i.routed_eapol_pkt, 1,
  1473. qdf_nbuf_len(nbuf));
  1474. /*
  1475. * Update the protocol tag in SKB based on
  1476. * CCE metadata.
  1477. */
  1478. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1479. EXCEPTION_DEST_RING_ID,
  1480. true, true);
  1481. /* Update the flow tag in SKB based on FSE metadata */
  1482. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1483. true);
  1484. DP_PEER_TO_STACK_INCC_PKT(txrx_peer, 1,
  1485. qdf_nbuf_len(nbuf),
  1486. vdev->pdev->enhanced_stats_en);
  1487. qdf_nbuf_set_exc_frame(nbuf, 1);
  1488. qdf_nbuf_set_next(nbuf, NULL);
  1489. dp_rx_deliver_to_osif_stack(soc, vdev, txrx_peer, nbuf,
  1490. NULL, is_eapol);
  1491. return;
  1492. }
  1493. }
  1494. drop_nbuf:
  1495. DP_STATS_INCC(soc, rx.reo2rel_route_drop, 1,
  1496. err_src == HAL_RX_WBM_ERR_SRC_REO);
  1497. DP_STATS_INCC(soc, rx.rxdma2rel_route_drop, 1,
  1498. err_src == HAL_RX_WBM_ERR_SRC_RXDMA);
  1499. dp_rx_nbuf_free(nbuf);
  1500. }
  1501. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1502. #ifdef DP_RX_DESC_COOKIE_INVALIDATE
  1503. /**
  1504. * dp_rx_link_cookie_check() - Validate link desc cookie
  1505. * @ring_desc: ring descriptor
  1506. *
  1507. * Return: qdf status
  1508. */
  1509. static inline QDF_STATUS
  1510. dp_rx_link_cookie_check(hal_ring_desc_t ring_desc)
  1511. {
  1512. if (qdf_unlikely(HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(ring_desc)))
  1513. return QDF_STATUS_E_FAILURE;
  1514. return QDF_STATUS_SUCCESS;
  1515. }
  1516. /**
  1517. * dp_rx_link_cookie_invalidate() - Invalidate link desc cookie
  1518. * @ring_desc: ring descriptor
  1519. *
  1520. * Return: None
  1521. */
  1522. static inline void
  1523. dp_rx_link_cookie_invalidate(hal_ring_desc_t ring_desc)
  1524. {
  1525. HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(ring_desc);
  1526. }
  1527. #else
  1528. static inline QDF_STATUS
  1529. dp_rx_link_cookie_check(hal_ring_desc_t ring_desc)
  1530. {
  1531. return QDF_STATUS_SUCCESS;
  1532. }
  1533. static inline void
  1534. dp_rx_link_cookie_invalidate(hal_ring_desc_t ring_desc)
  1535. {
  1536. }
  1537. #endif
  1538. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  1539. /**
  1540. * dp_rx_err_ring_record_entry() - Record rx err ring history
  1541. * @soc: Datapath soc structure
  1542. * @paddr: paddr of the buffer in RX err ring
  1543. * @sw_cookie: SW cookie of the buffer in RX err ring
  1544. * @rbm: Return buffer manager of the buffer in RX err ring
  1545. *
  1546. * Return: None
  1547. */
  1548. static inline void
  1549. dp_rx_err_ring_record_entry(struct dp_soc *soc, uint64_t paddr,
  1550. uint32_t sw_cookie, uint8_t rbm)
  1551. {
  1552. struct dp_buf_info_record *record;
  1553. uint32_t idx;
  1554. if (qdf_unlikely(!soc->rx_err_ring_history))
  1555. return;
  1556. idx = dp_history_get_next_index(&soc->rx_err_ring_history->index,
  1557. DP_RX_ERR_HIST_MAX);
  1558. /* No NULL check needed for record since its an array */
  1559. record = &soc->rx_err_ring_history->entry[idx];
  1560. record->timestamp = qdf_get_log_timestamp();
  1561. record->hbi.paddr = paddr;
  1562. record->hbi.sw_cookie = sw_cookie;
  1563. record->hbi.rbm = rbm;
  1564. }
  1565. #else
  1566. static inline void
  1567. dp_rx_err_ring_record_entry(struct dp_soc *soc, uint64_t paddr,
  1568. uint32_t sw_cookie, uint8_t rbm)
  1569. {
  1570. }
  1571. #endif
  1572. #ifdef HANDLE_RX_REROUTE_ERR
  1573. static int dp_rx_err_handle_msdu_buf(struct dp_soc *soc,
  1574. hal_ring_desc_t ring_desc)
  1575. {
  1576. int lmac_id = DP_INVALID_LMAC_ID;
  1577. struct dp_rx_desc *rx_desc;
  1578. struct hal_buf_info hbi;
  1579. struct dp_pdev *pdev;
  1580. struct rx_desc_pool *rx_desc_pool;
  1581. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  1582. rx_desc = dp_rx_cookie_2_va_rxdma_buf(soc, hbi.sw_cookie);
  1583. /* sanity */
  1584. if (!rx_desc) {
  1585. DP_STATS_INC(soc, rx.err.reo_err_msdu_buf_invalid_cookie, 1);
  1586. goto assert_return;
  1587. }
  1588. if (!rx_desc->nbuf)
  1589. goto assert_return;
  1590. dp_rx_err_ring_record_entry(soc, hbi.paddr,
  1591. hbi.sw_cookie,
  1592. hal_rx_ret_buf_manager_get(soc->hal_soc,
  1593. ring_desc));
  1594. if (hbi.paddr != qdf_nbuf_get_frag_paddr(rx_desc->nbuf, 0)) {
  1595. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  1596. rx_desc->in_err_state = 1;
  1597. goto assert_return;
  1598. }
  1599. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  1600. /* After this point the rx_desc and nbuf are valid */
  1601. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  1602. qdf_assert_always(!rx_desc->unmapped);
  1603. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, rx_desc->nbuf);
  1604. rx_desc->unmapped = 1;
  1605. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  1606. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  1607. rx_desc->pool_id);
  1608. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  1609. lmac_id = rx_desc->pool_id;
  1610. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  1611. &pdev->free_list_tail,
  1612. rx_desc);
  1613. return lmac_id;
  1614. assert_return:
  1615. qdf_assert(0);
  1616. return lmac_id;
  1617. }
  1618. static int dp_rx_err_exception(struct dp_soc *soc, hal_ring_desc_t ring_desc)
  1619. {
  1620. int ret;
  1621. uint64_t cur_time_stamp;
  1622. DP_STATS_INC(soc, rx.err.reo_err_msdu_buf_rcved, 1);
  1623. /* Recover if overall error count exceeds threshold */
  1624. if (soc->stats.rx.err.reo_err_msdu_buf_rcved >
  1625. DP_MAX_REG_RX_ROUTING_ERRS_THRESHOLD) {
  1626. dp_err("pkt threshold breached! reo_err_msdu_buf_rcved %u first err pkt time_stamp %llu",
  1627. soc->stats.rx.err.reo_err_msdu_buf_rcved,
  1628. soc->rx_route_err_start_pkt_ts);
  1629. qdf_trigger_self_recovery(NULL, QDF_RX_REG_PKT_ROUTE_ERR);
  1630. }
  1631. cur_time_stamp = qdf_get_log_timestamp_usecs();
  1632. if (!soc->rx_route_err_start_pkt_ts)
  1633. soc->rx_route_err_start_pkt_ts = cur_time_stamp;
  1634. /* Recover if threshold number of packets received in threshold time */
  1635. if ((cur_time_stamp - soc->rx_route_err_start_pkt_ts) >
  1636. DP_RX_ERR_ROUTE_TIMEOUT_US) {
  1637. soc->rx_route_err_start_pkt_ts = cur_time_stamp;
  1638. if (soc->rx_route_err_in_window >
  1639. DP_MAX_REG_RX_ROUTING_ERRS_IN_TIMEOUT) {
  1640. qdf_trigger_self_recovery(NULL,
  1641. QDF_RX_REG_PKT_ROUTE_ERR);
  1642. dp_err("rate threshold breached! reo_err_msdu_buf_rcved %u first err pkt time_stamp %llu",
  1643. soc->stats.rx.err.reo_err_msdu_buf_rcved,
  1644. soc->rx_route_err_start_pkt_ts);
  1645. } else {
  1646. soc->rx_route_err_in_window = 1;
  1647. }
  1648. } else {
  1649. soc->rx_route_err_in_window++;
  1650. }
  1651. ret = dp_rx_err_handle_msdu_buf(soc, ring_desc);
  1652. return ret;
  1653. }
  1654. #else /* HANDLE_RX_REROUTE_ERR */
  1655. static int dp_rx_err_exception(struct dp_soc *soc, hal_ring_desc_t ring_desc)
  1656. {
  1657. qdf_assert_always(0);
  1658. return DP_INVALID_LMAC_ID;
  1659. }
  1660. #endif /* HANDLE_RX_REROUTE_ERR */
  1661. #ifdef WLAN_MLO_MULTI_CHIP
  1662. /**
  1663. * dp_idle_link_bm_id_check() - war for HW issue
  1664. *
  1665. * @soc: DP SOC handle
  1666. * @rbm: idle link RBM value
  1667. * @ring_desc: reo error link descriptor
  1668. *
  1669. * This is a war for HW issue where link descriptor
  1670. * of partner soc received due to packets wrongly
  1671. * interpreted as fragments
  1672. *
  1673. * Return: true in case link desc is consumed
  1674. * false in other cases
  1675. */
  1676. static bool dp_idle_link_bm_id_check(struct dp_soc *soc, uint8_t rbm,
  1677. void *ring_desc)
  1678. {
  1679. struct dp_soc *replenish_soc = NULL;
  1680. /* return ok incase of link desc of same soc */
  1681. if (rbm == soc->idle_link_bm_id)
  1682. return false;
  1683. if (soc->arch_ops.dp_soc_get_by_idle_bm_id)
  1684. replenish_soc =
  1685. soc->arch_ops.dp_soc_get_by_idle_bm_id(soc, rbm);
  1686. qdf_assert_always(replenish_soc);
  1687. /*
  1688. * For WIN usecase we should only get fragment packets in
  1689. * this ring as for MLO case fragmentation is not supported
  1690. * we should not see links from other soc.
  1691. *
  1692. * Drop all packets from partner soc and replenish the descriptors
  1693. */
  1694. dp_handle_wbm_internal_error(replenish_soc, ring_desc,
  1695. HAL_WBM_RELEASE_RING_2_DESC_TYPE);
  1696. return true;
  1697. }
  1698. #else
  1699. static bool dp_idle_link_bm_id_check(struct dp_soc *soc, uint8_t rbm,
  1700. void *ring_desc)
  1701. {
  1702. return false;
  1703. }
  1704. #endif
  1705. uint32_t
  1706. dp_rx_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  1707. hal_ring_handle_t hal_ring_hdl, uint32_t quota)
  1708. {
  1709. hal_ring_desc_t ring_desc;
  1710. hal_soc_handle_t hal_soc;
  1711. uint32_t count = 0;
  1712. uint32_t rx_bufs_used = 0;
  1713. uint32_t rx_bufs_reaped[MAX_PDEV_CNT] = { 0 };
  1714. uint8_t mac_id = 0;
  1715. uint8_t buf_type;
  1716. uint8_t err_status;
  1717. struct hal_rx_mpdu_desc_info mpdu_desc_info;
  1718. struct hal_buf_info hbi;
  1719. struct dp_pdev *dp_pdev;
  1720. struct dp_srng *dp_rxdma_srng;
  1721. struct rx_desc_pool *rx_desc_pool;
  1722. void *link_desc_va;
  1723. struct hal_rx_msdu_list msdu_list; /* MSDU's per MPDU */
  1724. uint16_t num_msdus;
  1725. struct dp_rx_desc *rx_desc = NULL;
  1726. QDF_STATUS status;
  1727. bool ret;
  1728. uint32_t error_code = 0;
  1729. bool sw_pn_check_needed;
  1730. int max_reap_limit = dp_rx_get_loop_pkt_limit(soc);
  1731. int i, rx_bufs_reaped_total;
  1732. /* Debug -- Remove later */
  1733. qdf_assert(soc && hal_ring_hdl);
  1734. hal_soc = soc->hal_soc;
  1735. /* Debug -- Remove later */
  1736. qdf_assert(hal_soc);
  1737. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  1738. /* TODO */
  1739. /*
  1740. * Need API to convert from hal_ring pointer to
  1741. * Ring Type / Ring Id combo
  1742. */
  1743. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  1744. dp_rx_err_err("%pK: HAL RING Access Failed -- %pK", soc,
  1745. hal_ring_hdl);
  1746. goto done;
  1747. }
  1748. while (qdf_likely(quota-- && (ring_desc =
  1749. hal_srng_dst_peek(hal_soc,
  1750. hal_ring_hdl)))) {
  1751. DP_STATS_INC(soc, rx.err_ring_pkts, 1);
  1752. err_status = hal_rx_err_status_get(hal_soc, ring_desc);
  1753. buf_type = hal_rx_reo_buf_type_get(hal_soc, ring_desc);
  1754. if (err_status == HAL_REO_ERROR_DETECTED)
  1755. error_code = hal_rx_get_reo_error_code(hal_soc,
  1756. ring_desc);
  1757. qdf_mem_set(&mpdu_desc_info, sizeof(mpdu_desc_info), 0);
  1758. sw_pn_check_needed = dp_rx_err_is_pn_check_needed(soc,
  1759. err_status,
  1760. error_code);
  1761. if (!sw_pn_check_needed) {
  1762. /*
  1763. * MPDU desc info will be present in the REO desc
  1764. * only in the below scenarios
  1765. * 1) pn_in_dest_disabled: always
  1766. * 2) pn_in_dest enabled: All cases except 2k-jup
  1767. * and OOR errors
  1768. */
  1769. hal_rx_mpdu_desc_info_get(hal_soc, ring_desc,
  1770. &mpdu_desc_info);
  1771. }
  1772. if (HAL_RX_REO_DESC_MSDU_COUNT_GET(ring_desc) == 0)
  1773. goto next_entry;
  1774. /*
  1775. * For REO error ring, only MSDU LINK DESC is expected.
  1776. * Handle HAL_RX_REO_MSDU_BUF_ADDR_TYPE exception case.
  1777. */
  1778. if (qdf_unlikely(buf_type != HAL_RX_REO_MSDU_LINK_DESC_TYPE)) {
  1779. int lmac_id;
  1780. lmac_id = dp_rx_err_exception(soc, ring_desc);
  1781. if (lmac_id >= 0)
  1782. rx_bufs_reaped[lmac_id] += 1;
  1783. goto next_entry;
  1784. }
  1785. hal_rx_buf_cookie_rbm_get(hal_soc, (uint32_t *)ring_desc,
  1786. &hbi);
  1787. /*
  1788. * check for the magic number in the sw cookie
  1789. */
  1790. qdf_assert_always((hbi.sw_cookie >> LINK_DESC_ID_SHIFT) &
  1791. soc->link_desc_id_start);
  1792. if (dp_idle_link_bm_id_check(soc, hbi.rbm, ring_desc)) {
  1793. DP_STATS_INC(soc, rx.err.invalid_link_cookie, 1);
  1794. goto next_entry;
  1795. }
  1796. status = dp_rx_link_cookie_check(ring_desc);
  1797. if (qdf_unlikely(QDF_IS_STATUS_ERROR(status))) {
  1798. DP_STATS_INC(soc, rx.err.invalid_link_cookie, 1);
  1799. break;
  1800. }
  1801. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  1802. link_desc_va = dp_rx_cookie_2_link_desc_va(soc, &hbi);
  1803. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  1804. &num_msdus);
  1805. if (!num_msdus ||
  1806. !dp_rx_is_sw_cookie_valid(soc, msdu_list.sw_cookie[0])) {
  1807. dp_rx_err_info_rl("Invalid MSDU info num_msdus %u cookie: 0x%x",
  1808. num_msdus, msdu_list.sw_cookie[0]);
  1809. dp_rx_link_desc_return(soc, ring_desc,
  1810. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1811. goto next_entry;
  1812. }
  1813. dp_rx_err_ring_record_entry(soc, msdu_list.paddr[0],
  1814. msdu_list.sw_cookie[0],
  1815. msdu_list.rbm[0]);
  1816. // TODO - BE- Check if the RBM is to be checked for all chips
  1817. if (qdf_unlikely((msdu_list.rbm[0] !=
  1818. dp_rx_get_rx_bm_id(soc)) &&
  1819. (msdu_list.rbm[0] !=
  1820. soc->idle_link_bm_id) &&
  1821. (msdu_list.rbm[0] !=
  1822. dp_rx_get_defrag_bm_id(soc)))) {
  1823. /* TODO */
  1824. /* Call appropriate handler */
  1825. if (!wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx)) {
  1826. DP_STATS_INC(soc, rx.err.invalid_rbm, 1);
  1827. dp_rx_err_err("%pK: Invalid RBM %d",
  1828. soc, msdu_list.rbm[0]);
  1829. }
  1830. /* Return link descriptor through WBM ring (SW2WBM)*/
  1831. dp_rx_link_desc_return(soc, ring_desc,
  1832. HAL_BM_ACTION_RELEASE_MSDU_LIST);
  1833. goto next_entry;
  1834. }
  1835. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  1836. soc,
  1837. msdu_list.sw_cookie[0]);
  1838. qdf_assert_always(rx_desc);
  1839. mac_id = rx_desc->pool_id;
  1840. if (sw_pn_check_needed) {
  1841. goto process_reo_error_code;
  1842. }
  1843. if (mpdu_desc_info.bar_frame) {
  1844. qdf_assert_always(mpdu_desc_info.msdu_count == 1);
  1845. dp_rx_bar_frame_handle(soc, ring_desc, rx_desc,
  1846. &mpdu_desc_info, err_status,
  1847. error_code);
  1848. rx_bufs_reaped[mac_id] += 1;
  1849. goto next_entry;
  1850. }
  1851. if (mpdu_desc_info.mpdu_flags & HAL_MPDU_F_FRAGMENT) {
  1852. /*
  1853. * We only handle one msdu per link desc for fragmented
  1854. * case. We drop the msdus and release the link desc
  1855. * back if there are more than one msdu in link desc.
  1856. */
  1857. if (qdf_unlikely(num_msdus > 1)) {
  1858. count = dp_rx_msdus_drop(soc, ring_desc,
  1859. &mpdu_desc_info,
  1860. &mac_id, quota);
  1861. rx_bufs_reaped[mac_id] += count;
  1862. goto next_entry;
  1863. }
  1864. /*
  1865. * this is a unlikely scenario where the host is reaping
  1866. * a descriptor which it already reaped just a while ago
  1867. * but is yet to replenish it back to HW.
  1868. * In this case host will dump the last 128 descriptors
  1869. * including the software descriptor rx_desc and assert.
  1870. */
  1871. if (qdf_unlikely(!rx_desc->in_use)) {
  1872. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  1873. dp_info_rl("Reaping rx_desc not in use!");
  1874. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  1875. ring_desc, rx_desc);
  1876. /* ignore duplicate RX desc and continue */
  1877. /* Pop out the descriptor */
  1878. goto next_entry;
  1879. }
  1880. ret = dp_rx_desc_paddr_sanity_check(rx_desc,
  1881. msdu_list.paddr[0]);
  1882. if (!ret) {
  1883. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  1884. rx_desc->in_err_state = 1;
  1885. goto next_entry;
  1886. }
  1887. count = dp_rx_frag_handle(soc,
  1888. ring_desc, &mpdu_desc_info,
  1889. rx_desc, &mac_id, quota);
  1890. rx_bufs_reaped[mac_id] += count;
  1891. DP_STATS_INC(soc, rx.rx_frags, 1);
  1892. goto next_entry;
  1893. }
  1894. process_reo_error_code:
  1895. /*
  1896. * Expect REO errors to be handled after this point
  1897. */
  1898. qdf_assert_always(err_status == HAL_REO_ERROR_DETECTED);
  1899. dp_info_rl("Got pkt with REO ERROR: %d", error_code);
  1900. switch (error_code) {
  1901. case HAL_REO_ERR_PN_CHECK_FAILED:
  1902. case HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET:
  1903. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1904. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1905. if (dp_pdev)
  1906. DP_STATS_INC(dp_pdev, err.reo_error, 1);
  1907. count = dp_rx_pn_error_handle(soc,
  1908. ring_desc,
  1909. &mpdu_desc_info, &mac_id,
  1910. quota);
  1911. rx_bufs_reaped[mac_id] += count;
  1912. break;
  1913. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  1914. case HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET:
  1915. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  1916. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  1917. case HAL_REO_ERR_BAR_FRAME_OOR:
  1918. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  1919. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1920. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1921. if (dp_pdev)
  1922. DP_STATS_INC(dp_pdev, err.reo_error, 1);
  1923. count = dp_rx_reo_err_entry_process(
  1924. soc,
  1925. ring_desc,
  1926. &mpdu_desc_info,
  1927. link_desc_va,
  1928. error_code);
  1929. rx_bufs_reaped[mac_id] += count;
  1930. break;
  1931. case HAL_REO_ERR_QUEUE_DESC_INVALID:
  1932. case HAL_REO_ERR_AMPDU_IN_NON_BA:
  1933. case HAL_REO_ERR_NON_BA_DUPLICATE:
  1934. case HAL_REO_ERR_BA_DUPLICATE:
  1935. case HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION:
  1936. case HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN:
  1937. case HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET:
  1938. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1939. count = dp_rx_msdus_drop(soc, ring_desc,
  1940. &mpdu_desc_info,
  1941. &mac_id, quota);
  1942. rx_bufs_reaped[mac_id] += count;
  1943. break;
  1944. default:
  1945. /* Assert if unexpected error type */
  1946. qdf_assert_always(0);
  1947. }
  1948. next_entry:
  1949. dp_rx_link_cookie_invalidate(ring_desc);
  1950. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  1951. rx_bufs_reaped_total = 0;
  1952. for (i = 0; i < MAX_PDEV_CNT; i++)
  1953. rx_bufs_reaped_total += rx_bufs_reaped[i];
  1954. if (dp_rx_reap_loop_pkt_limit_hit(soc, rx_bufs_reaped_total,
  1955. max_reap_limit))
  1956. break;
  1957. }
  1958. done:
  1959. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  1960. if (soc->rx.flags.defrag_timeout_check) {
  1961. uint32_t now_ms =
  1962. qdf_system_ticks_to_msecs(qdf_system_ticks());
  1963. if (now_ms >= soc->rx.defrag.next_flush_ms)
  1964. dp_rx_defrag_waitlist_flush(soc);
  1965. }
  1966. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  1967. if (rx_bufs_reaped[mac_id]) {
  1968. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1969. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  1970. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  1971. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  1972. rx_desc_pool,
  1973. rx_bufs_reaped[mac_id],
  1974. &dp_pdev->free_list_head,
  1975. &dp_pdev->free_list_tail,
  1976. false);
  1977. rx_bufs_used += rx_bufs_reaped[mac_id];
  1978. }
  1979. }
  1980. return rx_bufs_used; /* Assume no scale factor for now */
  1981. }
  1982. #ifdef DROP_RXDMA_DECRYPT_ERR
  1983. /**
  1984. * dp_handle_rxdma_decrypt_err() - Check if decrypt err frames can be handled
  1985. *
  1986. * Return: true if rxdma decrypt err frames are handled and false otherwise
  1987. */
  1988. static inline bool dp_handle_rxdma_decrypt_err(void)
  1989. {
  1990. return false;
  1991. }
  1992. #else
  1993. static inline bool dp_handle_rxdma_decrypt_err(void)
  1994. {
  1995. return true;
  1996. }
  1997. #endif
  1998. void dp_rx_wbm_sg_list_last_msdu_war(struct dp_soc *soc)
  1999. {
  2000. if (soc->wbm_sg_last_msdu_war) {
  2001. uint32_t len;
  2002. qdf_nbuf_t temp = soc->wbm_sg_param.wbm_sg_nbuf_tail;
  2003. len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc,
  2004. qdf_nbuf_data(temp));
  2005. temp = soc->wbm_sg_param.wbm_sg_nbuf_head;
  2006. while (temp) {
  2007. QDF_NBUF_CB_RX_PKT_LEN(temp) = len;
  2008. temp = temp->next;
  2009. }
  2010. }
  2011. }
  2012. #ifdef RX_DESC_DEBUG_CHECK
  2013. QDF_STATUS dp_rx_wbm_desc_nbuf_sanity_check(struct dp_soc *soc,
  2014. hal_ring_handle_t hal_ring_hdl,
  2015. hal_ring_desc_t ring_desc,
  2016. struct dp_rx_desc *rx_desc)
  2017. {
  2018. struct hal_buf_info hbi;
  2019. hal_rx_wbm_rel_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2020. /* Sanity check for possible buffer paddr corruption */
  2021. if (dp_rx_desc_paddr_sanity_check(rx_desc, (&hbi)->paddr))
  2022. return QDF_STATUS_SUCCESS;
  2023. hal_srng_dump_ring_desc(soc->hal_soc, hal_ring_hdl, ring_desc);
  2024. return QDF_STATUS_E_FAILURE;
  2025. }
  2026. #else
  2027. QDF_STATUS dp_rx_wbm_desc_nbuf_sanity_check(struct dp_soc *soc,
  2028. hal_ring_handle_t hal_ring_hdl,
  2029. hal_ring_desc_t ring_desc,
  2030. struct dp_rx_desc *rx_desc)
  2031. {
  2032. return QDF_STATUS_SUCCESS;
  2033. }
  2034. #endif
  2035. bool
  2036. dp_rx_is_sg_formation_required(struct hal_wbm_err_desc_info *info)
  2037. {
  2038. /*
  2039. * Currently Null Queue and Unencrypted error handlers has support for
  2040. * SG. Other error handler do not deal with SG buffer.
  2041. */
  2042. if (((info->wbm_err_src == HAL_RX_WBM_ERR_SRC_REO) &&
  2043. (info->reo_err_code == HAL_REO_ERR_QUEUE_DESC_ADDR_0)) ||
  2044. ((info->wbm_err_src == HAL_RX_WBM_ERR_SRC_RXDMA) &&
  2045. (info->rxdma_err_code == HAL_RXDMA_ERR_UNENCRYPTED)))
  2046. return true;
  2047. return false;
  2048. }
  2049. #ifdef QCA_DP_NBUF_FAST_RECYCLE_CHECK
  2050. void dp_rx_err_tlv_invalidate(struct dp_soc *soc,
  2051. qdf_nbuf_t nbuf)
  2052. {
  2053. /*
  2054. * In case of fast recycle TX driver can avoid invalidate
  2055. * of buffer in case of SFE forward. We need to invalidate
  2056. * the TLV headers after writing to this location
  2057. */
  2058. qdf_nbuf_dma_inv_range_no_dsb((void *)nbuf->data,
  2059. (void *)(nbuf->data +
  2060. soc->rx_pkt_tlv_size +
  2061. L3_HEADER_PAD));
  2062. }
  2063. #else
  2064. void dp_rx_err_tlv_invalidate(struct dp_soc *soc,
  2065. qdf_nbuf_t nbuf)
  2066. {
  2067. }
  2068. #endif
  2069. uint32_t
  2070. dp_rx_wbm_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  2071. hal_ring_handle_t hal_ring_hdl, uint32_t quota)
  2072. {
  2073. hal_soc_handle_t hal_soc;
  2074. uint32_t rx_bufs_used = 0;
  2075. struct dp_pdev *dp_pdev;
  2076. uint8_t *rx_tlv_hdr;
  2077. bool is_tkip_mic_err;
  2078. qdf_nbuf_t nbuf_head = NULL;
  2079. qdf_nbuf_t nbuf, next;
  2080. struct hal_wbm_err_desc_info wbm_err_info = { 0 };
  2081. uint8_t pool_id;
  2082. uint8_t tid = 0;
  2083. uint8_t link_id = 0;
  2084. /* Debug -- Remove later */
  2085. qdf_assert(soc && hal_ring_hdl);
  2086. hal_soc = soc->hal_soc;
  2087. /* Debug -- Remove later */
  2088. qdf_assert(hal_soc);
  2089. nbuf_head = soc->arch_ops.dp_rx_wbm_err_reap_desc(int_ctx, soc,
  2090. hal_ring_hdl,
  2091. quota,
  2092. &rx_bufs_used);
  2093. nbuf = nbuf_head;
  2094. while (nbuf) {
  2095. struct dp_txrx_peer *txrx_peer;
  2096. struct dp_peer *peer;
  2097. uint16_t peer_id;
  2098. uint8_t err_code;
  2099. uint8_t *tlv_hdr;
  2100. uint32_t peer_meta_data;
  2101. dp_txrx_ref_handle txrx_ref_handle = NULL;
  2102. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  2103. /*
  2104. * retrieve the wbm desc info from nbuf TLV, so we can
  2105. * handle error cases appropriately
  2106. */
  2107. wbm_err_info = dp_rx_get_err_info(soc, nbuf);
  2108. peer_meta_data = hal_rx_tlv_peer_meta_data_get(soc->hal_soc,
  2109. rx_tlv_hdr);
  2110. peer_id = dp_rx_peer_metadata_peer_id_get(soc, peer_meta_data);
  2111. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  2112. &txrx_ref_handle,
  2113. DP_MOD_ID_RX_ERR);
  2114. if (!txrx_peer)
  2115. dp_info_rl("peer is null peer_id %u err_src %u, "
  2116. "REO: push_rsn %u err_code %u, "
  2117. "RXDMA: push_rsn %u err_code %u",
  2118. peer_id, wbm_err_info.wbm_err_src,
  2119. wbm_err_info.reo_psh_rsn,
  2120. wbm_err_info.reo_err_code,
  2121. wbm_err_info.rxdma_psh_rsn,
  2122. wbm_err_info.rxdma_err_code);
  2123. /* Set queue_mapping in nbuf to 0 */
  2124. dp_set_rx_queue(nbuf, 0);
  2125. next = nbuf->next;
  2126. /*
  2127. * Form the SG for msdu continued buffers
  2128. * QCN9000 has this support
  2129. */
  2130. if (qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  2131. nbuf = dp_rx_sg_create(soc, nbuf);
  2132. next = nbuf->next;
  2133. /*
  2134. * SG error handling is not done correctly,
  2135. * drop SG frames for now.
  2136. */
  2137. dp_rx_nbuf_free(nbuf);
  2138. dp_info_rl("scattered msdu dropped");
  2139. nbuf = next;
  2140. if (txrx_peer)
  2141. dp_txrx_peer_unref_delete(txrx_ref_handle,
  2142. DP_MOD_ID_RX_ERR);
  2143. continue;
  2144. }
  2145. pool_id = wbm_err_info.pool_id;
  2146. dp_pdev = dp_get_pdev_for_lmac_id(soc, pool_id);
  2147. if (dp_pdev && dp_pdev->link_peer_stats &&
  2148. txrx_peer && txrx_peer->is_mld_peer) {
  2149. link_id = dp_rx_peer_mdata_link_id_get(
  2150. soc,
  2151. peer_meta_data);
  2152. if (!link_id) {
  2153. DP_PEER_PER_PKT_STATS_INC(
  2154. txrx_peer,
  2155. rx.inval_link_id_pkt_cnt,
  2156. 1, link_id);
  2157. }
  2158. } else {
  2159. link_id = 0;
  2160. }
  2161. if (wbm_err_info.wbm_err_src == HAL_RX_WBM_ERR_SRC_REO) {
  2162. if (wbm_err_info.reo_psh_rsn
  2163. == HAL_RX_WBM_REO_PSH_RSN_ERROR) {
  2164. DP_STATS_INC(soc,
  2165. rx.err.reo_error
  2166. [wbm_err_info.reo_err_code], 1);
  2167. /* increment @pdev level */
  2168. if (dp_pdev)
  2169. DP_STATS_INC(dp_pdev, err.reo_error,
  2170. 1);
  2171. switch (wbm_err_info.reo_err_code) {
  2172. /*
  2173. * Handling for packets which have NULL REO
  2174. * queue descriptor
  2175. */
  2176. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  2177. pool_id = wbm_err_info.pool_id;
  2178. soc->arch_ops.dp_rx_null_q_desc_handle(
  2179. soc, nbuf,
  2180. rx_tlv_hdr,
  2181. pool_id,
  2182. txrx_peer,
  2183. FALSE,
  2184. link_id);
  2185. break;
  2186. /* TODO */
  2187. /* Add per error code accounting */
  2188. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  2189. if (txrx_peer)
  2190. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2191. rx.err.jump_2k_err,
  2192. 1,
  2193. link_id);
  2194. pool_id = wbm_err_info.pool_id;
  2195. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  2196. rx_tlv_hdr)) {
  2197. tid =
  2198. hal_rx_mpdu_start_tid_get(hal_soc, rx_tlv_hdr);
  2199. }
  2200. QDF_NBUF_CB_RX_PKT_LEN(nbuf) =
  2201. hal_rx_msdu_start_msdu_len_get(
  2202. soc->hal_soc, rx_tlv_hdr);
  2203. nbuf->next = NULL;
  2204. dp_2k_jump_handle(soc, nbuf,
  2205. rx_tlv_hdr,
  2206. peer_id, tid);
  2207. break;
  2208. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  2209. if (txrx_peer)
  2210. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2211. rx.err.oor_err,
  2212. 1,
  2213. link_id);
  2214. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  2215. rx_tlv_hdr)) {
  2216. tid =
  2217. hal_rx_mpdu_start_tid_get(hal_soc, rx_tlv_hdr);
  2218. }
  2219. QDF_NBUF_CB_RX_PKT_LEN(nbuf) =
  2220. hal_rx_msdu_start_msdu_len_get(
  2221. soc->hal_soc, rx_tlv_hdr);
  2222. nbuf->next = NULL;
  2223. dp_rx_oor_handle(soc, nbuf,
  2224. peer_id,
  2225. rx_tlv_hdr);
  2226. break;
  2227. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  2228. case HAL_REO_ERR_BAR_FRAME_OOR:
  2229. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  2230. if (peer) {
  2231. dp_rx_err_handle_bar(soc, peer,
  2232. nbuf);
  2233. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  2234. }
  2235. dp_rx_nbuf_free(nbuf);
  2236. break;
  2237. case HAL_REO_ERR_PN_CHECK_FAILED:
  2238. case HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET:
  2239. if (txrx_peer)
  2240. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2241. rx.err.pn_err,
  2242. 1,
  2243. link_id);
  2244. dp_rx_nbuf_free(nbuf);
  2245. break;
  2246. default:
  2247. dp_info_rl("Got pkt with REO ERROR: %d",
  2248. wbm_err_info.reo_err_code);
  2249. dp_rx_nbuf_free(nbuf);
  2250. }
  2251. } else if (wbm_err_info.reo_psh_rsn
  2252. == HAL_RX_WBM_REO_PSH_RSN_ROUTE) {
  2253. dp_rx_err_route_hdl(soc, nbuf, txrx_peer,
  2254. rx_tlv_hdr,
  2255. HAL_RX_WBM_ERR_SRC_REO,
  2256. link_id);
  2257. } else {
  2258. /* should not enter here */
  2259. dp_rx_err_alert("invalid reo push reason %u",
  2260. wbm_err_info.reo_psh_rsn);
  2261. dp_rx_nbuf_free(nbuf);
  2262. qdf_assert_always(0);
  2263. }
  2264. } else if (wbm_err_info.wbm_err_src ==
  2265. HAL_RX_WBM_ERR_SRC_RXDMA) {
  2266. if (wbm_err_info.rxdma_psh_rsn
  2267. == HAL_RX_WBM_RXDMA_PSH_RSN_ERROR) {
  2268. DP_STATS_INC(soc,
  2269. rx.err.rxdma_error
  2270. [wbm_err_info.rxdma_err_code], 1);
  2271. /* increment @pdev level */
  2272. if (dp_pdev)
  2273. DP_STATS_INC(dp_pdev,
  2274. err.rxdma_error, 1);
  2275. switch (wbm_err_info.rxdma_err_code) {
  2276. case HAL_RXDMA_ERR_UNENCRYPTED:
  2277. case HAL_RXDMA_ERR_WIFI_PARSE:
  2278. if (txrx_peer)
  2279. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2280. rx.err.rxdma_wifi_parse_err,
  2281. 1,
  2282. link_id);
  2283. pool_id = wbm_err_info.pool_id;
  2284. dp_rx_process_rxdma_err(soc, nbuf,
  2285. rx_tlv_hdr,
  2286. txrx_peer,
  2287. wbm_err_info.
  2288. rxdma_err_code,
  2289. pool_id,
  2290. link_id);
  2291. break;
  2292. case HAL_RXDMA_ERR_TKIP_MIC:
  2293. dp_rx_process_mic_error(soc, nbuf,
  2294. rx_tlv_hdr,
  2295. txrx_peer);
  2296. if (txrx_peer)
  2297. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2298. rx.err.mic_err,
  2299. 1,
  2300. link_id);
  2301. break;
  2302. case HAL_RXDMA_ERR_DECRYPT:
  2303. /* All the TKIP-MIC failures are treated as Decrypt Errors
  2304. * for QCN9224 Targets
  2305. */
  2306. is_tkip_mic_err = hal_rx_msdu_end_is_tkip_mic_err(hal_soc, rx_tlv_hdr);
  2307. if (is_tkip_mic_err && txrx_peer) {
  2308. dp_rx_process_mic_error(soc, nbuf,
  2309. rx_tlv_hdr,
  2310. txrx_peer);
  2311. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2312. rx.err.mic_err,
  2313. 1,
  2314. link_id);
  2315. break;
  2316. }
  2317. if (txrx_peer) {
  2318. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2319. rx.err.decrypt_err,
  2320. 1,
  2321. link_id);
  2322. dp_rx_nbuf_free(nbuf);
  2323. break;
  2324. }
  2325. if (!dp_handle_rxdma_decrypt_err()) {
  2326. dp_rx_nbuf_free(nbuf);
  2327. break;
  2328. }
  2329. pool_id = wbm_err_info.pool_id;
  2330. err_code = wbm_err_info.rxdma_err_code;
  2331. tlv_hdr = rx_tlv_hdr;
  2332. dp_rx_process_rxdma_err(soc, nbuf,
  2333. tlv_hdr, NULL,
  2334. err_code,
  2335. pool_id,
  2336. link_id);
  2337. break;
  2338. case HAL_RXDMA_MULTICAST_ECHO:
  2339. if (txrx_peer)
  2340. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  2341. rx.mec_drop, 1,
  2342. qdf_nbuf_len(nbuf),
  2343. link_id);
  2344. dp_rx_nbuf_free(nbuf);
  2345. break;
  2346. case HAL_RXDMA_UNAUTHORIZED_WDS:
  2347. pool_id = wbm_err_info.pool_id;
  2348. err_code = wbm_err_info.rxdma_err_code;
  2349. tlv_hdr = rx_tlv_hdr;
  2350. dp_rx_process_rxdma_err(soc, nbuf,
  2351. tlv_hdr,
  2352. txrx_peer,
  2353. err_code,
  2354. pool_id,
  2355. link_id);
  2356. break;
  2357. default:
  2358. dp_rx_nbuf_free(nbuf);
  2359. dp_err_rl("RXDMA error %d",
  2360. wbm_err_info.rxdma_err_code);
  2361. }
  2362. } else if (wbm_err_info.rxdma_psh_rsn
  2363. == HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE) {
  2364. dp_rx_err_route_hdl(soc, nbuf, txrx_peer,
  2365. rx_tlv_hdr,
  2366. HAL_RX_WBM_ERR_SRC_RXDMA,
  2367. link_id);
  2368. } else if (wbm_err_info.rxdma_psh_rsn
  2369. == HAL_RX_WBM_RXDMA_PSH_RSN_FLUSH) {
  2370. dp_rx_err_err("rxdma push reason %u",
  2371. wbm_err_info.rxdma_psh_rsn);
  2372. DP_STATS_INC(soc, rx.err.rx_flush_count, 1);
  2373. dp_rx_nbuf_free(nbuf);
  2374. } else {
  2375. /* should not enter here */
  2376. dp_rx_err_alert("invalid rxdma push reason %u",
  2377. wbm_err_info.rxdma_psh_rsn);
  2378. dp_rx_nbuf_free(nbuf);
  2379. qdf_assert_always(0);
  2380. }
  2381. } else {
  2382. /* Should not come here */
  2383. qdf_assert(0);
  2384. }
  2385. if (txrx_peer)
  2386. dp_txrx_peer_unref_delete(txrx_ref_handle,
  2387. DP_MOD_ID_RX_ERR);
  2388. nbuf = next;
  2389. }
  2390. return rx_bufs_used; /* Assume no scale factor for now */
  2391. }
  2392. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2393. /**
  2394. * dup_desc_dbg() - dump and assert if duplicate rx desc found
  2395. *
  2396. * @soc: core DP main context
  2397. * @rxdma_dst_ring_desc: void pointer to monitor link descriptor buf addr info
  2398. * @rx_desc: void pointer to rx descriptor
  2399. *
  2400. * Return: void
  2401. */
  2402. static void dup_desc_dbg(struct dp_soc *soc,
  2403. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2404. void *rx_desc)
  2405. {
  2406. DP_STATS_INC(soc, rx.err.hal_rxdma_err_dup, 1);
  2407. dp_rx_dump_info_and_assert(
  2408. soc,
  2409. soc->rx_rel_ring.hal_srng,
  2410. hal_rxdma_desc_to_hal_ring_desc(rxdma_dst_ring_desc),
  2411. rx_desc);
  2412. }
  2413. /**
  2414. * dp_rx_err_mpdu_pop() - extract the MSDU's from link descs
  2415. *
  2416. * @soc: core DP main context
  2417. * @mac_id: mac id which is one of 3 mac_ids
  2418. * @rxdma_dst_ring_desc: void pointer to monitor link descriptor buf addr info
  2419. * @head: head of descs list to be freed
  2420. * @tail: tail of decs list to be freed
  2421. *
  2422. * Return: number of msdu in MPDU to be popped
  2423. */
  2424. static inline uint32_t
  2425. dp_rx_err_mpdu_pop(struct dp_soc *soc, uint32_t mac_id,
  2426. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2427. union dp_rx_desc_list_elem_t **head,
  2428. union dp_rx_desc_list_elem_t **tail)
  2429. {
  2430. void *rx_msdu_link_desc;
  2431. qdf_nbuf_t msdu;
  2432. qdf_nbuf_t last;
  2433. struct hal_rx_msdu_list msdu_list;
  2434. uint16_t num_msdus;
  2435. struct hal_buf_info buf_info;
  2436. uint32_t rx_bufs_used = 0;
  2437. uint32_t msdu_cnt;
  2438. uint32_t i;
  2439. uint8_t push_reason;
  2440. uint8_t rxdma_error_code = 0;
  2441. uint8_t bm_action = HAL_BM_ACTION_PUT_IN_IDLE_LIST;
  2442. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  2443. uint32_t rx_link_buf_info[HAL_RX_BUFFINFO_NUM_DWORDS];
  2444. hal_rxdma_desc_t ring_desc;
  2445. struct rx_desc_pool *rx_desc_pool;
  2446. if (!pdev) {
  2447. dp_rx_err_debug("%pK: pdev is null for mac_id = %d",
  2448. soc, mac_id);
  2449. return rx_bufs_used;
  2450. }
  2451. msdu = 0;
  2452. last = NULL;
  2453. hal_rx_reo_ent_buf_paddr_get(soc->hal_soc, rxdma_dst_ring_desc,
  2454. &buf_info, &msdu_cnt);
  2455. push_reason =
  2456. hal_rx_reo_ent_rxdma_push_reason_get(rxdma_dst_ring_desc);
  2457. if (push_reason == HAL_RX_WBM_RXDMA_PSH_RSN_ERROR) {
  2458. rxdma_error_code =
  2459. hal_rx_reo_ent_rxdma_error_code_get(rxdma_dst_ring_desc);
  2460. }
  2461. do {
  2462. rx_msdu_link_desc =
  2463. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  2464. qdf_assert_always(rx_msdu_link_desc);
  2465. hal_rx_msdu_list_get(soc->hal_soc, rx_msdu_link_desc,
  2466. &msdu_list, &num_msdus);
  2467. if (msdu_list.sw_cookie[0] != HAL_RX_COOKIE_SPECIAL) {
  2468. /* if the msdus belongs to NSS offloaded radio &&
  2469. * the rbm is not SW1_BM then return the msdu_link
  2470. * descriptor without freeing the msdus (nbufs). let
  2471. * these buffers be given to NSS completion ring for
  2472. * NSS to free them.
  2473. * else iterate through the msdu link desc list and
  2474. * free each msdu in the list.
  2475. */
  2476. if (msdu_list.rbm[0] !=
  2477. HAL_RX_BUF_RBM_SW3_BM(soc->wbm_sw0_bm_id) &&
  2478. wlan_cfg_get_dp_pdev_nss_enabled(
  2479. pdev->wlan_cfg_ctx))
  2480. bm_action = HAL_BM_ACTION_RELEASE_MSDU_LIST;
  2481. else {
  2482. for (i = 0; i < num_msdus; i++) {
  2483. struct dp_rx_desc *rx_desc =
  2484. soc->arch_ops.
  2485. dp_rx_desc_cookie_2_va(
  2486. soc,
  2487. msdu_list.sw_cookie[i]);
  2488. qdf_assert_always(rx_desc);
  2489. msdu = rx_desc->nbuf;
  2490. /*
  2491. * this is a unlikely scenario
  2492. * where the host is reaping
  2493. * a descriptor which
  2494. * it already reaped just a while ago
  2495. * but is yet to replenish
  2496. * it back to HW.
  2497. * In this case host will dump
  2498. * the last 128 descriptors
  2499. * including the software descriptor
  2500. * rx_desc and assert.
  2501. */
  2502. ring_desc = rxdma_dst_ring_desc;
  2503. if (qdf_unlikely(!rx_desc->in_use)) {
  2504. dup_desc_dbg(soc,
  2505. ring_desc,
  2506. rx_desc);
  2507. continue;
  2508. }
  2509. if (rx_desc->unmapped == 0) {
  2510. rx_desc_pool =
  2511. &soc->rx_desc_buf[rx_desc->pool_id];
  2512. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2513. dp_rx_nbuf_unmap_pool(soc,
  2514. rx_desc_pool,
  2515. msdu);
  2516. rx_desc->unmapped = 1;
  2517. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2518. }
  2519. dp_rx_err_debug("%pK: msdu_nbuf=%pK ",
  2520. soc, msdu);
  2521. dp_rx_buffer_pool_nbuf_free(soc, msdu,
  2522. rx_desc->pool_id);
  2523. rx_bufs_used++;
  2524. dp_rx_add_to_free_desc_list(head,
  2525. tail, rx_desc);
  2526. }
  2527. }
  2528. } else {
  2529. rxdma_error_code = HAL_RXDMA_ERR_WAR;
  2530. }
  2531. /*
  2532. * Store the current link buffer into to the local structure
  2533. * to be used for release purpose.
  2534. */
  2535. hal_rxdma_buff_addr_info_set(soc->hal_soc, rx_link_buf_info,
  2536. buf_info.paddr, buf_info.sw_cookie,
  2537. buf_info.rbm);
  2538. hal_rx_mon_next_link_desc_get(soc->hal_soc, rx_msdu_link_desc,
  2539. &buf_info);
  2540. dp_rx_link_desc_return_by_addr(soc,
  2541. (hal_buff_addrinfo_t)
  2542. rx_link_buf_info,
  2543. bm_action);
  2544. } while (buf_info.paddr);
  2545. DP_STATS_INC(soc, rx.err.rxdma_error[rxdma_error_code], 1);
  2546. if (pdev)
  2547. DP_STATS_INC(pdev, err.rxdma_error, 1);
  2548. if (rxdma_error_code == HAL_RXDMA_ERR_DECRYPT) {
  2549. dp_rx_err_err("%pK: Packet received with Decrypt error", soc);
  2550. }
  2551. return rx_bufs_used;
  2552. }
  2553. uint32_t
  2554. dp_rxdma_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  2555. uint32_t mac_id, uint32_t quota)
  2556. {
  2557. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  2558. hal_rxdma_desc_t rxdma_dst_ring_desc;
  2559. hal_soc_handle_t hal_soc;
  2560. void *err_dst_srng;
  2561. union dp_rx_desc_list_elem_t *head = NULL;
  2562. union dp_rx_desc_list_elem_t *tail = NULL;
  2563. struct dp_srng *dp_rxdma_srng;
  2564. struct rx_desc_pool *rx_desc_pool;
  2565. uint32_t work_done = 0;
  2566. uint32_t rx_bufs_used = 0;
  2567. if (!pdev)
  2568. return 0;
  2569. err_dst_srng = soc->rxdma_err_dst_ring[mac_id].hal_srng;
  2570. if (!err_dst_srng) {
  2571. dp_rx_err_err("%pK: HAL Monitor Destination Ring Init Failed -- %pK",
  2572. soc, err_dst_srng);
  2573. return 0;
  2574. }
  2575. hal_soc = soc->hal_soc;
  2576. qdf_assert(hal_soc);
  2577. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, err_dst_srng))) {
  2578. dp_rx_err_err("%pK: HAL Monitor Destination Ring Init Failed -- %pK",
  2579. soc, err_dst_srng);
  2580. return 0;
  2581. }
  2582. while (qdf_likely(quota-- && (rxdma_dst_ring_desc =
  2583. hal_srng_dst_get_next(hal_soc, err_dst_srng)))) {
  2584. rx_bufs_used += dp_rx_err_mpdu_pop(soc, mac_id,
  2585. rxdma_dst_ring_desc,
  2586. &head, &tail);
  2587. }
  2588. dp_srng_access_end(int_ctx, soc, err_dst_srng);
  2589. if (rx_bufs_used) {
  2590. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  2591. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  2592. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  2593. } else {
  2594. dp_rxdma_srng = &soc->rx_refill_buf_ring[pdev->lmac_id];
  2595. rx_desc_pool = &soc->rx_desc_buf[pdev->lmac_id];
  2596. }
  2597. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  2598. rx_desc_pool, rx_bufs_used, &head, &tail, false);
  2599. work_done += rx_bufs_used;
  2600. }
  2601. return work_done;
  2602. }
  2603. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  2604. static inline void
  2605. dp_wbm_int_err_mpdu_pop(struct dp_soc *soc, uint32_t mac_id,
  2606. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2607. union dp_rx_desc_list_elem_t **head,
  2608. union dp_rx_desc_list_elem_t **tail,
  2609. uint32_t *rx_bufs_used)
  2610. {
  2611. void *rx_msdu_link_desc;
  2612. qdf_nbuf_t msdu;
  2613. qdf_nbuf_t last;
  2614. struct hal_rx_msdu_list msdu_list;
  2615. uint16_t num_msdus;
  2616. struct hal_buf_info buf_info;
  2617. uint32_t msdu_cnt, i;
  2618. uint32_t rx_link_buf_info[HAL_RX_BUFFINFO_NUM_DWORDS];
  2619. struct rx_desc_pool *rx_desc_pool;
  2620. struct dp_rx_desc *rx_desc;
  2621. msdu = 0;
  2622. last = NULL;
  2623. hal_rx_reo_ent_buf_paddr_get(soc->hal_soc, rxdma_dst_ring_desc,
  2624. &buf_info, &msdu_cnt);
  2625. do {
  2626. rx_msdu_link_desc =
  2627. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  2628. if (!rx_msdu_link_desc) {
  2629. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_LINK_DESC], 1);
  2630. break;
  2631. }
  2632. hal_rx_msdu_list_get(soc->hal_soc, rx_msdu_link_desc,
  2633. &msdu_list, &num_msdus);
  2634. if (msdu_list.sw_cookie[0] != HAL_RX_COOKIE_SPECIAL) {
  2635. for (i = 0; i < num_msdus; i++) {
  2636. if (!dp_rx_is_sw_cookie_valid(soc, msdu_list.sw_cookie[i])) {
  2637. dp_rx_err_info_rl("Invalid MSDU info cookie: 0x%x",
  2638. msdu_list.sw_cookie[i]);
  2639. continue;
  2640. }
  2641. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  2642. soc,
  2643. msdu_list.sw_cookie[i]);
  2644. qdf_assert_always(rx_desc);
  2645. rx_desc_pool =
  2646. &soc->rx_desc_buf[rx_desc->pool_id];
  2647. msdu = rx_desc->nbuf;
  2648. /*
  2649. * this is a unlikely scenario where the host is reaping
  2650. * a descriptor which it already reaped just a while ago
  2651. * but is yet to replenish it back to HW.
  2652. */
  2653. if (qdf_unlikely(!rx_desc->in_use) ||
  2654. qdf_unlikely(!msdu)) {
  2655. dp_rx_err_info_rl("Reaping rx_desc not in use!");
  2656. continue;
  2657. }
  2658. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2659. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, msdu);
  2660. rx_desc->unmapped = 1;
  2661. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2662. dp_rx_buffer_pool_nbuf_free(soc, msdu,
  2663. rx_desc->pool_id);
  2664. rx_bufs_used[rx_desc->pool_id]++;
  2665. dp_rx_add_to_free_desc_list(head,
  2666. tail, rx_desc);
  2667. }
  2668. }
  2669. /*
  2670. * Store the current link buffer into to the local structure
  2671. * to be used for release purpose.
  2672. */
  2673. hal_rxdma_buff_addr_info_set(soc->hal_soc, rx_link_buf_info,
  2674. buf_info.paddr, buf_info.sw_cookie,
  2675. buf_info.rbm);
  2676. hal_rx_mon_next_link_desc_get(soc->hal_soc, rx_msdu_link_desc,
  2677. &buf_info);
  2678. dp_rx_link_desc_return_by_addr(soc, (hal_buff_addrinfo_t)
  2679. rx_link_buf_info,
  2680. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  2681. } while (buf_info.paddr);
  2682. }
  2683. void
  2684. dp_handle_wbm_internal_error(struct dp_soc *soc, void *hal_desc,
  2685. uint32_t buf_type)
  2686. {
  2687. struct hal_buf_info buf_info = {0};
  2688. struct dp_rx_desc *rx_desc = NULL;
  2689. struct rx_desc_pool *rx_desc_pool;
  2690. uint32_t rx_bufs_reaped[MAX_PDEV_CNT] = {0};
  2691. union dp_rx_desc_list_elem_t *head = NULL;
  2692. union dp_rx_desc_list_elem_t *tail = NULL;
  2693. uint8_t pool_id;
  2694. uint8_t mac_id;
  2695. hal_rx_reo_buf_paddr_get(soc->hal_soc, hal_desc, &buf_info);
  2696. if (!buf_info.paddr) {
  2697. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_BUFFER], 1);
  2698. return;
  2699. }
  2700. /* buffer_addr_info is the first element of ring_desc */
  2701. hal_rx_buf_cookie_rbm_get(soc->hal_soc, (uint32_t *)hal_desc,
  2702. &buf_info);
  2703. if (buf_type == HAL_WBM_RELEASE_RING_2_BUFFER_TYPE) {
  2704. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_MSDU_BUFF], 1);
  2705. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  2706. soc,
  2707. buf_info.sw_cookie);
  2708. if (rx_desc && rx_desc->nbuf) {
  2709. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  2710. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2711. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool,
  2712. rx_desc->nbuf);
  2713. rx_desc->unmapped = 1;
  2714. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2715. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  2716. rx_desc->pool_id);
  2717. dp_rx_add_to_free_desc_list(&head,
  2718. &tail,
  2719. rx_desc);
  2720. rx_bufs_reaped[rx_desc->pool_id]++;
  2721. }
  2722. } else if (buf_type == HAL_WBM_RELEASE_RING_2_DESC_TYPE) {
  2723. pool_id = DP_RX_DESC_COOKIE_POOL_ID_GET(buf_info.sw_cookie);
  2724. dp_wbm_int_err_mpdu_pop(soc, pool_id, hal_desc,
  2725. &head, &tail, rx_bufs_reaped);
  2726. }
  2727. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  2728. struct rx_desc_pool *rx_desc_pool;
  2729. struct dp_srng *dp_rxdma_srng;
  2730. if (!rx_bufs_reaped[mac_id])
  2731. continue;
  2732. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_BUFF_REAPED], 1);
  2733. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  2734. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  2735. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  2736. rx_desc_pool,
  2737. rx_bufs_reaped[mac_id],
  2738. &head, &tail, false);
  2739. }
  2740. }
  2741. #endif /* QCA_HOST_MODE_WIFI_DISABLED */