regtable_pcie.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * Copyright (c) 2011-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _REGTABLE_PCIE_H_
  19. #define _REGTABLE_PCIE_H_
  20. #define MISSING 0
  21. #define A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK \
  22. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK)
  23. #define A_SOC_CORE_PCIE_INTR_CAUSE_GRP1 \
  24. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_CAUSE_GRP1)
  25. #define A_SOC_CORE_SPARE_1_REGISTER \
  26. (scn->targetdef->d_A_SOC_CORE_SPARE_1_REGISTER)
  27. #define A_SOC_CORE_PCIE_INTR_CLR_GRP1 \
  28. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_CLR_GRP1)
  29. #define A_SOC_CORE_PCIE_INTR_ENABLE_GRP1 \
  30. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP1)
  31. #define A_SOC_PCIE_PCIE_SCRATCH_0 \
  32. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_0)
  33. #define A_SOC_PCIE_PCIE_SCRATCH_1 \
  34. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_1)
  35. #define A_WIFI_APB_1_A_WFSS_CE_TARGET_HOST_DELTA \
  36. (scn->targetdef->d_A_WIFI_APB_1_A_WFSS_CE_TARGET_HOST_DELTA)
  37. #define A_SOC_PCIE_PCIE_SCRATCH_2 \
  38. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_2)
  39. /* end Q6 iHelium emu registers */
  40. #define PCIE_INTR_FIRMWARE_ROUTE_MASK \
  41. (scn->targetdef->d_PCIE_INTR_FIRMWARE_ROUTE_MASK)
  42. #define A_SOC_CORE_SPARE_0_REGISTER \
  43. (scn->targetdef->d_A_SOC_CORE_SPARE_0_REGISTER)
  44. #define A_SOC_CORE_SCRATCH_0_ADDRESS \
  45. (scn->targetdef->d_A_SOC_CORE_SCRATCH_0_ADDRESS)
  46. #define A_SOC_CORE_SCRATCH_1_ADDRESS \
  47. (scn->targetdef->d_A_SOC_CORE_SCRATCH_1_ADDRESS)
  48. #define A_SOC_CORE_SCRATCH_2_ADDRESS \
  49. (scn->targetdef->d_A_SOC_CORE_SCRATCH_2_ADDRESS)
  50. #define A_SOC_CORE_SCRATCH_3_ADDRESS \
  51. (scn->targetdef->d_A_SOC_CORE_SCRATCH_3_ADDRESS)
  52. #define A_SOC_CORE_SCRATCH_4_ADDRESS \
  53. (scn->targetdef->d_A_SOC_CORE_SCRATCH_4_ADDRESS)
  54. #define A_SOC_CORE_SCRATCH_5_ADDRESS \
  55. (scn->targetdef->d_A_SOC_CORE_SCRATCH_5_ADDRESS)
  56. #define A_SOC_CORE_SCRATCH_6_ADDRESS \
  57. (scn->targetdef->d_A_SOC_CORE_SCRATCH_6_ADDRESS)
  58. #define A_SOC_CORE_SCRATCH_7_ADDRESS \
  59. (scn->targetdef->d_A_SOC_CORE_SCRATCH_7_ADDRESS)
  60. #define RTC_SOC_BASE_ADDRESS (scn->targetdef->d_RTC_SOC_BASE_ADDRESS)
  61. #define RTC_WMAC_BASE_ADDRESS (scn->targetdef->d_RTC_WMAC_BASE_ADDRESS)
  62. #define SYSTEM_SLEEP_OFFSET (scn->targetdef->d_SYSTEM_SLEEP_OFFSET)
  63. #define WLAN_SYSTEM_SLEEP_OFFSET \
  64. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_OFFSET)
  65. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB \
  66. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_DISABLE_LSB)
  67. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK \
  68. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_DISABLE_MASK)
  69. #define CLOCK_CONTROL_OFFSET (scn->targetdef->d_CLOCK_CONTROL_OFFSET)
  70. #define CLOCK_CONTROL_SI0_CLK_MASK \
  71. (scn->targetdef->d_CLOCK_CONTROL_SI0_CLK_MASK)
  72. #define RESET_CONTROL_OFFSET (scn->targetdef->d_RESET_CONTROL_OFFSET)
  73. #define RESET_CONTROL_MBOX_RST_MASK \
  74. (scn->targetdef->d_RESET_CONTROL_MBOX_RST_MASK)
  75. #define RESET_CONTROL_SI0_RST_MASK \
  76. (scn->targetdef->d_RESET_CONTROL_SI0_RST_MASK)
  77. #define WLAN_RESET_CONTROL_OFFSET \
  78. (scn->targetdef->d_WLAN_RESET_CONTROL_OFFSET)
  79. #define WLAN_RESET_CONTROL_COLD_RST_MASK \
  80. (scn->targetdef->d_WLAN_RESET_CONTROL_COLD_RST_MASK)
  81. #define WLAN_RESET_CONTROL_WARM_RST_MASK \
  82. (scn->targetdef->d_WLAN_RESET_CONTROL_WARM_RST_MASK)
  83. #define GPIO_BASE_ADDRESS (scn->targetdef->d_GPIO_BASE_ADDRESS)
  84. #define GPIO_PIN0_OFFSET (scn->targetdef->d_GPIO_PIN0_OFFSET)
  85. #define GPIO_PIN1_OFFSET (scn->targetdef->d_GPIO_PIN1_OFFSET)
  86. #define GPIO_PIN0_CONFIG_MASK (scn->targetdef->d_GPIO_PIN0_CONFIG_MASK)
  87. #define GPIO_PIN1_CONFIG_MASK (scn->targetdef->d_GPIO_PIN1_CONFIG_MASK)
  88. #define A_SOC_CORE_SCRATCH_0 (scn->targetdef->d_A_SOC_CORE_SCRATCH_0)
  89. #define SI_CONFIG_BIDIR_OD_DATA_LSB \
  90. (scn->targetdef->d_SI_CONFIG_BIDIR_OD_DATA_LSB)
  91. #define SI_CONFIG_BIDIR_OD_DATA_MASK \
  92. (scn->targetdef->d_SI_CONFIG_BIDIR_OD_DATA_MASK)
  93. #define SI_CONFIG_I2C_LSB (scn->targetdef->d_SI_CONFIG_I2C_LSB)
  94. #define SI_CONFIG_I2C_MASK \
  95. (scn->targetdef->d_SI_CONFIG_I2C_MASK)
  96. #define SI_CONFIG_POS_SAMPLE_LSB \
  97. (scn->targetdef->d_SI_CONFIG_POS_SAMPLE_LSB)
  98. #define SI_CONFIG_POS_SAMPLE_MASK \
  99. (scn->targetdef->d_SI_CONFIG_POS_SAMPLE_MASK)
  100. #define SI_CONFIG_INACTIVE_CLK_LSB \
  101. (scn->targetdef->d_SI_CONFIG_INACTIVE_CLK_LSB)
  102. #define SI_CONFIG_INACTIVE_CLK_MASK \
  103. (scn->targetdef->d_SI_CONFIG_INACTIVE_CLK_MASK)
  104. #define SI_CONFIG_INACTIVE_DATA_LSB \
  105. (scn->targetdef->d_SI_CONFIG_INACTIVE_DATA_LSB)
  106. #define SI_CONFIG_INACTIVE_DATA_MASK \
  107. (scn->targetdef->d_SI_CONFIG_INACTIVE_DATA_MASK)
  108. #define SI_CONFIG_DIVIDER_LSB (scn->targetdef->d_SI_CONFIG_DIVIDER_LSB)
  109. #define SI_CONFIG_DIVIDER_MASK (scn->targetdef->d_SI_CONFIG_DIVIDER_MASK)
  110. #define SI_BASE_ADDRESS (scn->targetdef->d_SI_BASE_ADDRESS)
  111. #define SI_CONFIG_OFFSET (scn->targetdef->d_SI_CONFIG_OFFSET)
  112. #define SI_TX_DATA0_OFFSET (scn->targetdef->d_SI_TX_DATA0_OFFSET)
  113. #define SI_TX_DATA1_OFFSET (scn->targetdef->d_SI_TX_DATA1_OFFSET)
  114. #define SI_RX_DATA0_OFFSET (scn->targetdef->d_SI_RX_DATA0_OFFSET)
  115. #define SI_RX_DATA1_OFFSET (scn->targetdef->d_SI_RX_DATA1_OFFSET)
  116. #define SI_CS_OFFSET (scn->targetdef->d_SI_CS_OFFSET)
  117. #define SI_CS_DONE_ERR_MASK (scn->targetdef->d_SI_CS_DONE_ERR_MASK)
  118. #define SI_CS_DONE_INT_MASK (scn->targetdef->d_SI_CS_DONE_INT_MASK)
  119. #define SI_CS_START_LSB (scn->targetdef->d_SI_CS_START_LSB)
  120. #define SI_CS_START_MASK (scn->targetdef->d_SI_CS_START_MASK)
  121. #define SI_CS_RX_CNT_LSB (scn->targetdef->d_SI_CS_RX_CNT_LSB)
  122. #define SI_CS_RX_CNT_MASK (scn->targetdef->d_SI_CS_RX_CNT_MASK)
  123. #define SI_CS_TX_CNT_LSB (scn->targetdef->d_SI_CS_TX_CNT_LSB)
  124. #define SI_CS_TX_CNT_MASK (scn->targetdef->d_SI_CS_TX_CNT_MASK)
  125. #define EEPROM_SZ (scn->targetdef->d_BOARD_DATA_SZ)
  126. #define EEPROM_EXT_SZ (scn->targetdef->d_BOARD_EXT_DATA_SZ)
  127. #define MBOX_BASE_ADDRESS (scn->targetdef->d_MBOX_BASE_ADDRESS)
  128. #define LOCAL_SCRATCH_OFFSET (scn->targetdef->d_LOCAL_SCRATCH_OFFSET)
  129. #define CPU_CLOCK_OFFSET (scn->targetdef->d_CPU_CLOCK_OFFSET)
  130. #define LPO_CAL_OFFSET (scn->targetdef->d_LPO_CAL_OFFSET)
  131. #define GPIO_PIN10_OFFSET (scn->targetdef->d_GPIO_PIN10_OFFSET)
  132. #define GPIO_PIN11_OFFSET (scn->targetdef->d_GPIO_PIN11_OFFSET)
  133. #define GPIO_PIN12_OFFSET (scn->targetdef->d_GPIO_PIN12_OFFSET)
  134. #define GPIO_PIN13_OFFSET (scn->targetdef->d_GPIO_PIN13_OFFSET)
  135. #define CLOCK_GPIO_OFFSET (scn->targetdef->d_CLOCK_GPIO_OFFSET)
  136. #define CPU_CLOCK_STANDARD_LSB (scn->targetdef->d_CPU_CLOCK_STANDARD_LSB)
  137. #define CPU_CLOCK_STANDARD_MASK (scn->targetdef->d_CPU_CLOCK_STANDARD_MASK)
  138. #define LPO_CAL_ENABLE_LSB (scn->targetdef->d_LPO_CAL_ENABLE_LSB)
  139. #define LPO_CAL_ENABLE_MASK (scn->targetdef->d_LPO_CAL_ENABLE_MASK)
  140. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB \
  141. (scn->targetdef->d_CLOCK_GPIO_BT_CLK_OUT_EN_LSB)
  142. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK \
  143. (scn->targetdef->d_CLOCK_GPIO_BT_CLK_OUT_EN_MASK)
  144. #define ANALOG_INTF_BASE_ADDRESS (scn->targetdef->d_ANALOG_INTF_BASE_ADDRESS)
  145. #define WLAN_MAC_BASE_ADDRESS (scn->targetdef->d_WLAN_MAC_BASE_ADDRESS)
  146. #define FW_INDICATOR_ADDRESS (scn->targetdef->d_FW_INDICATOR_ADDRESS)
  147. #define DRAM_BASE_ADDRESS (scn->targetdef->d_DRAM_BASE_ADDRESS)
  148. #define SOC_CORE_BASE_ADDRESS (scn->targetdef->d_SOC_CORE_BASE_ADDRESS)
  149. #define CORE_CTRL_ADDRESS (scn->targetdef->d_CORE_CTRL_ADDRESS)
  150. #define CE_COUNT (scn->targetdef->d_CE_COUNT)
  151. #define PCIE_INTR_ENABLE_ADDRESS (scn->targetdef->d_PCIE_INTR_ENABLE_ADDRESS)
  152. #define PCIE_INTR_CLR_ADDRESS (scn->targetdef->d_PCIE_INTR_CLR_ADDRESS)
  153. #define PCIE_INTR_FIRMWARE_MASK (scn->targetdef->d_PCIE_INTR_FIRMWARE_MASK)
  154. #define PCIE_INTR_CE_MASK_ALL (scn->targetdef->d_PCIE_INTR_CE_MASK_ALL)
  155. #define CORE_CTRL_CPU_INTR_MASK (scn->targetdef->d_CORE_CTRL_CPU_INTR_MASK)
  156. #define PCIE_INTR_CAUSE_ADDRESS (scn->targetdef->d_PCIE_INTR_CAUSE_ADDRESS)
  157. #define SOC_RESET_CONTROL_ADDRESS (scn->targetdef->d_SOC_RESET_CONTROL_ADDRESS)
  158. #define HOST_GROUP0_MASK (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL | \
  159. A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK)
  160. #define SOC_RESET_CONTROL_CE_RST_MASK \
  161. (scn->targetdef->d_SOC_RESET_CONTROL_CE_RST_MASK)
  162. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK \
  163. (scn->targetdef->d_SOC_RESET_CONTROL_CPU_WARM_RST_MASK)
  164. #define CPU_INTR_ADDRESS (scn->targetdef->d_CPU_INTR_ADDRESS)
  165. #define SOC_LF_TIMER_CONTROL0_ADDRESS \
  166. (scn->targetdef->d_SOC_LF_TIMER_CONTROL0_ADDRESS)
  167. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK \
  168. (scn->targetdef->d_SOC_LF_TIMER_CONTROL0_ENABLE_MASK)
  169. #define SOC_LF_TIMER_STATUS0_ADDRESS \
  170. (scn->targetdef->d_SOC_LF_TIMER_STATUS0_ADDRESS)
  171. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB \
  172. (scn->targetdef->d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB)
  173. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK \
  174. (scn->targetdef->d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK)
  175. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_GET(x) \
  176. (((x) & SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK) >> \
  177. SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB)
  178. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_SET(x) \
  179. (((x) << SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB) & \
  180. SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK)
  181. /* hif_pci.c */
  182. #define CHIP_ID_ADDRESS (scn->targetdef->d_SOC_CHIP_ID_ADDRESS)
  183. #define SOC_CHIP_ID_REVISION_MASK (scn->targetdef->d_SOC_CHIP_ID_REVISION_MASK)
  184. #define SOC_CHIP_ID_REVISION_LSB (scn->targetdef->d_SOC_CHIP_ID_REVISION_LSB)
  185. #define SOC_CHIP_ID_VERSION_MASK (scn->targetdef->d_SOC_CHIP_ID_VERSION_MASK)
  186. #define SOC_CHIP_ID_VERSION_LSB (scn->targetdef->d_SOC_CHIP_ID_VERSION_LSB)
  187. #define CHIP_ID_REVISION_GET(x) \
  188. (((x) & SOC_CHIP_ID_REVISION_MASK) >> SOC_CHIP_ID_REVISION_LSB)
  189. #define CHIP_ID_VERSION_GET(x) \
  190. (((x) & SOC_CHIP_ID_VERSION_MASK) >> SOC_CHIP_ID_VERSION_LSB)
  191. /* hif_pci.c end */
  192. /* misc */
  193. #define SR_WR_INDEX_ADDRESS (scn->targetdef->d_SR_WR_INDEX_ADDRESS)
  194. #define DST_WATERMARK_ADDRESS (scn->targetdef->d_DST_WATERMARK_ADDRESS)
  195. #define SOC_POWER_REG_OFFSET (scn->targetdef->d_SOC_POWER_REG_OFFSET)
  196. /* end */
  197. /* copy_engine.c */
  198. /* end */
  199. /* PLL start */
  200. #define EFUSE_OFFSET (scn->targetdef->d_EFUSE_OFFSET)
  201. #define EFUSE_XTAL_SEL_MSB (scn->targetdef->d_EFUSE_XTAL_SEL_MSB)
  202. #define EFUSE_XTAL_SEL_LSB (scn->targetdef->d_EFUSE_XTAL_SEL_LSB)
  203. #define EFUSE_XTAL_SEL_MASK (scn->targetdef->d_EFUSE_XTAL_SEL_MASK)
  204. #define BB_PLL_CONFIG_OFFSET (scn->targetdef->d_BB_PLL_CONFIG_OFFSET)
  205. #define BB_PLL_CONFIG_OUTDIV_MSB (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_MSB)
  206. #define BB_PLL_CONFIG_OUTDIV_LSB (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_LSB)
  207. #define BB_PLL_CONFIG_OUTDIV_MASK (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_MASK)
  208. #define BB_PLL_CONFIG_FRAC_MSB (scn->targetdef->d_BB_PLL_CONFIG_FRAC_MSB)
  209. #define BB_PLL_CONFIG_FRAC_LSB (scn->targetdef->d_BB_PLL_CONFIG_FRAC_LSB)
  210. #define BB_PLL_CONFIG_FRAC_MASK (scn->targetdef->d_BB_PLL_CONFIG_FRAC_MASK)
  211. #define WLAN_PLL_SETTLE_TIME_MSB (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_MSB)
  212. #define WLAN_PLL_SETTLE_TIME_LSB (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_LSB)
  213. #define WLAN_PLL_SETTLE_TIME_MASK (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_MASK)
  214. #define WLAN_PLL_SETTLE_OFFSET (scn->targetdef->d_WLAN_PLL_SETTLE_OFFSET)
  215. #define WLAN_PLL_SETTLE_SW_MASK (scn->targetdef->d_WLAN_PLL_SETTLE_SW_MASK)
  216. #define WLAN_PLL_SETTLE_RSTMASK (scn->targetdef->d_WLAN_PLL_SETTLE_RSTMASK)
  217. #define WLAN_PLL_SETTLE_RESET (scn->targetdef->d_WLAN_PLL_SETTLE_RESET)
  218. #define WLAN_PLL_CONTROL_NOPWD_MSB \
  219. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_MSB)
  220. #define WLAN_PLL_CONTROL_NOPWD_LSB \
  221. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_LSB)
  222. #define WLAN_PLL_CONTROL_NOPWD_MASK \
  223. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_MASK)
  224. #define WLAN_PLL_CONTROL_BYPASS_MSB \
  225. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_MSB)
  226. #define WLAN_PLL_CONTROL_BYPASS_LSB \
  227. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_LSB)
  228. #define WLAN_PLL_CONTROL_BYPASS_MASK \
  229. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_MASK)
  230. #define WLAN_PLL_CONTROL_BYPASS_RESET \
  231. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_RESET)
  232. #define WLAN_PLL_CONTROL_CLK_SEL_MSB \
  233. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_MSB)
  234. #define WLAN_PLL_CONTROL_CLK_SEL_LSB \
  235. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_LSB)
  236. #define WLAN_PLL_CONTROL_CLK_SEL_MASK \
  237. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_MASK)
  238. #define WLAN_PLL_CONTROL_CLK_SEL_RESET \
  239. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_RESET)
  240. #define WLAN_PLL_CONTROL_REFDIV_MSB \
  241. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_MSB)
  242. #define WLAN_PLL_CONTROL_REFDIV_LSB \
  243. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_LSB)
  244. #define WLAN_PLL_CONTROL_REFDIV_MASK \
  245. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_MASK)
  246. #define WLAN_PLL_CONTROL_REFDIV_RESET \
  247. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_RESET)
  248. #define WLAN_PLL_CONTROL_DIV_MSB (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_MSB)
  249. #define WLAN_PLL_CONTROL_DIV_LSB (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_LSB)
  250. #define WLAN_PLL_CONTROL_DIV_MASK (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_MASK)
  251. #define WLAN_PLL_CONTROL_DIV_RESET \
  252. (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_RESET)
  253. #define WLAN_PLL_CONTROL_OFFSET (scn->targetdef->d_WLAN_PLL_CONTROL_OFFSET)
  254. #define WLAN_PLL_CONTROL_SW_MASK (scn->targetdef->d_WLAN_PLL_CONTROL_SW_MASK)
  255. #define WLAN_PLL_CONTROL_RSTMASK (scn->targetdef->d_WLAN_PLL_CONTROL_RSTMASK)
  256. #define WLAN_PLL_CONTROL_RESET (scn->targetdef->d_WLAN_PLL_CONTROL_RESET)
  257. #define SOC_CORE_CLK_CTRL_OFFSET (scn->targetdef->d_SOC_CORE_CLK_CTRL_OFFSET)
  258. #define SOC_CORE_CLK_CTRL_DIV_MSB (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_MSB)
  259. #define SOC_CORE_CLK_CTRL_DIV_LSB (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_LSB)
  260. #define SOC_CORE_CLK_CTRL_DIV_MASK \
  261. (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_MASK)
  262. #define RTC_SYNC_STATUS_PLL_CHANGING_MSB \
  263. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_MSB)
  264. #define RTC_SYNC_STATUS_PLL_CHANGING_LSB \
  265. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_LSB)
  266. #define RTC_SYNC_STATUS_PLL_CHANGING_MASK \
  267. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_MASK)
  268. #define RTC_SYNC_STATUS_PLL_CHANGING_RESET \
  269. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_RESET)
  270. #define RTC_SYNC_STATUS_OFFSET (scn->targetdef->d_RTC_SYNC_STATUS_OFFSET)
  271. #define SOC_CPU_CLOCK_OFFSET (scn->targetdef->d_SOC_CPU_CLOCK_OFFSET)
  272. #define SOC_CPU_CLOCK_STANDARD_MSB \
  273. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_MSB)
  274. #define SOC_CPU_CLOCK_STANDARD_LSB \
  275. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_LSB)
  276. #define SOC_CPU_CLOCK_STANDARD_MASK \
  277. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_MASK)
  278. /* PLL end */
  279. #define FW_CPU_PLL_CONFIG \
  280. (scn->targetdef->d_FW_CPU_PLL_CONFIG)
  281. #define WIFICMN_PCIE_BAR_REG_ADDRESS \
  282. (sc->targetdef->d_WIFICMN_PCIE_BAR_REG_ADDRESS)
  283. /* htt tx */
  284. #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK \
  285. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK)
  286. #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK \
  287. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK)
  288. #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK \
  289. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK)
  290. #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK \
  291. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK)
  292. #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB \
  293. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB)
  294. #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB \
  295. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB)
  296. #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB \
  297. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB)
  298. #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB \
  299. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB)
  300. #define CE_CMD_ADDRESS \
  301. (scn->targetdef->d_CE_CMD_ADDRESS)
  302. #define CE_CMD_HALT_MASK \
  303. (scn->targetdef->d_CE_CMD_HALT_MASK)
  304. #define CE_CMD_HALT_STATUS_MASK \
  305. (scn->targetdef->d_CE_CMD_HALT_STATUS_MASK)
  306. #define CE_CMD_HALT_STATUS_LSB \
  307. (scn->targetdef->d_CE_CMD_HALT_STATUS_LSB)
  308. #define SI_CONFIG_ERR_INT_MASK \
  309. (scn->targetdef->d_SI_CONFIG_ERR_INT_MASK)
  310. #define SI_CONFIG_ERR_INT_LSB \
  311. (scn->targetdef->d_SI_CONFIG_ERR_INT_LSB)
  312. #define GPIO_ENABLE_W1TS_LOW_ADDRESS \
  313. (scn->targetdef->d_GPIO_ENABLE_W1TS_LOW_ADDRESS)
  314. #define GPIO_PIN0_CONFIG_LSB \
  315. (scn->targetdef->d_GPIO_PIN0_CONFIG_LSB)
  316. #define GPIO_PIN0_PAD_PULL_LSB \
  317. (scn->targetdef->d_GPIO_PIN0_PAD_PULL_LSB)
  318. #define GPIO_PIN0_PAD_PULL_MASK \
  319. (scn->targetdef->d_GPIO_PIN0_PAD_PULL_MASK)
  320. #define SOC_CHIP_ID_REVISION_MSB \
  321. (scn->targetdef->d_SOC_CHIP_ID_REVISION_MSB)
  322. #define FW_AXI_MSI_ADDR \
  323. (scn->targetdef->d_FW_AXI_MSI_ADDR)
  324. #define FW_AXI_MSI_DATA \
  325. (scn->targetdef->d_FW_AXI_MSI_DATA)
  326. #define WLAN_SUBSYSTEM_CORE_ID_ADDRESS \
  327. (scn->targetdef->d_WLAN_SUBSYSTEM_CORE_ID_ADDRESS)
  328. #define FPGA_VERSION_ADDRESS \
  329. (scn->targetdef->d_FPGA_VERSION_ADDRESS)
  330. /* SET macros */
  331. #define WLAN_SYSTEM_SLEEP_DISABLE_SET(x) \
  332. (((x) << WLAN_SYSTEM_SLEEP_DISABLE_LSB) & \
  333. WLAN_SYSTEM_SLEEP_DISABLE_MASK)
  334. #define SI_CONFIG_BIDIR_OD_DATA_SET(x) \
  335. (((x) << SI_CONFIG_BIDIR_OD_DATA_LSB) & SI_CONFIG_BIDIR_OD_DATA_MASK)
  336. #define SI_CONFIG_I2C_SET(x) (((x) << SI_CONFIG_I2C_LSB) & SI_CONFIG_I2C_MASK)
  337. #define SI_CONFIG_POS_SAMPLE_SET(x) \
  338. (((x) << SI_CONFIG_POS_SAMPLE_LSB) & SI_CONFIG_POS_SAMPLE_MASK)
  339. #define SI_CONFIG_INACTIVE_CLK_SET(x) \
  340. (((x) << SI_CONFIG_INACTIVE_CLK_LSB) & SI_CONFIG_INACTIVE_CLK_MASK)
  341. #define SI_CONFIG_INACTIVE_DATA_SET(x) \
  342. (((x) << SI_CONFIG_INACTIVE_DATA_LSB) & SI_CONFIG_INACTIVE_DATA_MASK)
  343. #define SI_CONFIG_DIVIDER_SET(x) \
  344. (((x) << SI_CONFIG_DIVIDER_LSB) & SI_CONFIG_DIVIDER_MASK)
  345. #define SI_CS_START_SET(x) (((x) << SI_CS_START_LSB) & SI_CS_START_MASK)
  346. #define SI_CS_RX_CNT_SET(x) (((x) << SI_CS_RX_CNT_LSB) & SI_CS_RX_CNT_MASK)
  347. #define SI_CS_TX_CNT_SET(x) (((x) << SI_CS_TX_CNT_LSB) & SI_CS_TX_CNT_MASK)
  348. #define LPO_CAL_ENABLE_SET(x) \
  349. (((x) << LPO_CAL_ENABLE_LSB) & LPO_CAL_ENABLE_MASK)
  350. #define CPU_CLOCK_STANDARD_SET(x) \
  351. (((x) << CPU_CLOCK_STANDARD_LSB) & CPU_CLOCK_STANDARD_MASK)
  352. #define CLOCK_GPIO_BT_CLK_OUT_EN_SET(x) \
  353. (((x) << CLOCK_GPIO_BT_CLK_OUT_EN_LSB) & CLOCK_GPIO_BT_CLK_OUT_EN_MASK)
  354. /* copy_engine.c */
  355. /* end */
  356. /* PLL start */
  357. #define EFUSE_XTAL_SEL_GET(x) \
  358. (((x) & EFUSE_XTAL_SEL_MASK) >> EFUSE_XTAL_SEL_LSB)
  359. #define EFUSE_XTAL_SEL_SET(x) \
  360. (((x) << EFUSE_XTAL_SEL_LSB) & EFUSE_XTAL_SEL_MASK)
  361. #define BB_PLL_CONFIG_OUTDIV_GET(x) \
  362. (((x) & BB_PLL_CONFIG_OUTDIV_MASK) >> BB_PLL_CONFIG_OUTDIV_LSB)
  363. #define BB_PLL_CONFIG_OUTDIV_SET(x) \
  364. (((x) << BB_PLL_CONFIG_OUTDIV_LSB) & BB_PLL_CONFIG_OUTDIV_MASK)
  365. #define BB_PLL_CONFIG_FRAC_GET(x) \
  366. (((x) & BB_PLL_CONFIG_FRAC_MASK) >> BB_PLL_CONFIG_FRAC_LSB)
  367. #define BB_PLL_CONFIG_FRAC_SET(x) \
  368. (((x) << BB_PLL_CONFIG_FRAC_LSB) & BB_PLL_CONFIG_FRAC_MASK)
  369. #define WLAN_PLL_SETTLE_TIME_GET(x) \
  370. (((x) & WLAN_PLL_SETTLE_TIME_MASK) >> WLAN_PLL_SETTLE_TIME_LSB)
  371. #define WLAN_PLL_SETTLE_TIME_SET(x) \
  372. (((x) << WLAN_PLL_SETTLE_TIME_LSB) & WLAN_PLL_SETTLE_TIME_MASK)
  373. #define WLAN_PLL_CONTROL_NOPWD_GET(x) \
  374. (((x) & WLAN_PLL_CONTROL_NOPWD_MASK) >> WLAN_PLL_CONTROL_NOPWD_LSB)
  375. #define WLAN_PLL_CONTROL_NOPWD_SET(x) \
  376. (((x) << WLAN_PLL_CONTROL_NOPWD_LSB) & WLAN_PLL_CONTROL_NOPWD_MASK)
  377. #define WLAN_PLL_CONTROL_BYPASS_GET(x) \
  378. (((x) & WLAN_PLL_CONTROL_BYPASS_MASK) >> WLAN_PLL_CONTROL_BYPASS_LSB)
  379. #define WLAN_PLL_CONTROL_BYPASS_SET(x) \
  380. (((x) << WLAN_PLL_CONTROL_BYPASS_LSB) & WLAN_PLL_CONTROL_BYPASS_MASK)
  381. #define WLAN_PLL_CONTROL_CLK_SEL_GET(x) \
  382. (((x) & WLAN_PLL_CONTROL_CLK_SEL_MASK) >> WLAN_PLL_CONTROL_CLK_SEL_LSB)
  383. #define WLAN_PLL_CONTROL_CLK_SEL_SET(x) \
  384. (((x) << WLAN_PLL_CONTROL_CLK_SEL_LSB) & WLAN_PLL_CONTROL_CLK_SEL_MASK)
  385. #define WLAN_PLL_CONTROL_REFDIV_GET(x) \
  386. (((x) & WLAN_PLL_CONTROL_REFDIV_MASK) >> WLAN_PLL_CONTROL_REFDIV_LSB)
  387. #define WLAN_PLL_CONTROL_REFDIV_SET(x) \
  388. (((x) << WLAN_PLL_CONTROL_REFDIV_LSB) & WLAN_PLL_CONTROL_REFDIV_MASK)
  389. #define WLAN_PLL_CONTROL_DIV_GET(x) \
  390. (((x) & WLAN_PLL_CONTROL_DIV_MASK) >> WLAN_PLL_CONTROL_DIV_LSB)
  391. #define WLAN_PLL_CONTROL_DIV_SET(x) \
  392. (((x) << WLAN_PLL_CONTROL_DIV_LSB) & WLAN_PLL_CONTROL_DIV_MASK)
  393. #define SOC_CORE_CLK_CTRL_DIV_GET(x) \
  394. (((x) & SOC_CORE_CLK_CTRL_DIV_MASK) >> SOC_CORE_CLK_CTRL_DIV_LSB)
  395. #define SOC_CORE_CLK_CTRL_DIV_SET(x) \
  396. (((x) << SOC_CORE_CLK_CTRL_DIV_LSB) & SOC_CORE_CLK_CTRL_DIV_MASK)
  397. #define RTC_SYNC_STATUS_PLL_CHANGING_GET(x) \
  398. (((x) & RTC_SYNC_STATUS_PLL_CHANGING_MASK) >> \
  399. RTC_SYNC_STATUS_PLL_CHANGING_LSB)
  400. #define RTC_SYNC_STATUS_PLL_CHANGING_SET(x) \
  401. (((x) << RTC_SYNC_STATUS_PLL_CHANGING_LSB) & \
  402. RTC_SYNC_STATUS_PLL_CHANGING_MASK)
  403. #define SOC_CPU_CLOCK_STANDARD_GET(x) \
  404. (((x) & SOC_CPU_CLOCK_STANDARD_MASK) >> SOC_CPU_CLOCK_STANDARD_LSB)
  405. #define SOC_CPU_CLOCK_STANDARD_SET(x) \
  406. (((x) << SOC_CPU_CLOCK_STANDARD_LSB) & SOC_CPU_CLOCK_STANDARD_MASK)
  407. /* PLL end */
  408. #define WLAN_GPIO_PIN0_CONFIG_SET(x) \
  409. (((x) << GPIO_PIN0_CONFIG_LSB) & GPIO_PIN0_CONFIG_MASK)
  410. #define WLAN_GPIO_PIN0_PAD_PULL_SET(x) \
  411. (((x) << GPIO_PIN0_PAD_PULL_LSB) & GPIO_PIN0_PAD_PULL_MASK)
  412. #define SI_CONFIG_ERR_INT_SET(x) \
  413. (((x) << SI_CONFIG_ERR_INT_LSB) & SI_CONFIG_ERR_INT_MASK)
  414. #ifdef QCA_WIFI_3_0_ADRASTEA
  415. #define Q6_ENABLE_REGISTER_0 \
  416. (scn->targetdef->d_Q6_ENABLE_REGISTER_0)
  417. #define Q6_ENABLE_REGISTER_1 \
  418. (scn->targetdef->d_Q6_ENABLE_REGISTER_1)
  419. #define Q6_CAUSE_REGISTER_0 \
  420. (scn->targetdef->d_Q6_CAUSE_REGISTER_0)
  421. #define Q6_CAUSE_REGISTER_1 \
  422. (scn->targetdef->d_Q6_CAUSE_REGISTER_1)
  423. #define Q6_CLEAR_REGISTER_0 \
  424. (scn->targetdef->d_Q6_CLEAR_REGISTER_0)
  425. #define Q6_CLEAR_REGISTER_1 \
  426. (scn->targetdef->d_Q6_CLEAR_REGISTER_1)
  427. #endif
  428. #ifdef CONFIG_BYPASS_QMI
  429. #define BYPASS_QMI_TEMP_REGISTER \
  430. (scn->targetdef->d_BYPASS_QMI_TEMP_REGISTER)
  431. #endif
  432. #define A_SOC_PCIE_PCIE_BAR0_START (scn->hostdef->d_A_SOC_PCIE_PCIE_BAR0_START)
  433. #define DESC_DATA_FLAG_MASK (scn->hostdef->d_DESC_DATA_FLAG_MASK)
  434. #define MUX_ID_MASK (scn->hostdef->d_MUX_ID_MASK)
  435. #define TRANSACTION_ID_MASK (scn->hostdef->d_TRANSACTION_ID_MASK)
  436. #define HOST_CE_COUNT (scn->hostdef->d_HOST_CE_COUNT)
  437. #define ENABLE_MSI (scn->hostdef->d_ENABLE_MSI)
  438. #define INT_STATUS_ENABLE_ERROR_LSB \
  439. (scn->hostdef->d_INT_STATUS_ENABLE_ERROR_LSB)
  440. #define INT_STATUS_ENABLE_ERROR_MASK \
  441. (scn->hostdef->d_INT_STATUS_ENABLE_ERROR_MASK)
  442. #define INT_STATUS_ENABLE_CPU_LSB (scn->hostdef->d_INT_STATUS_ENABLE_CPU_LSB)
  443. #define INT_STATUS_ENABLE_CPU_MASK (scn->hostdef->d_INT_STATUS_ENABLE_CPU_MASK)
  444. #define INT_STATUS_ENABLE_COUNTER_LSB \
  445. (scn->hostdef->d_INT_STATUS_ENABLE_COUNTER_LSB)
  446. #define INT_STATUS_ENABLE_COUNTER_MASK \
  447. (scn->hostdef->d_INT_STATUS_ENABLE_COUNTER_MASK)
  448. #define INT_STATUS_ENABLE_MBOX_DATA_LSB \
  449. (scn->hostdef->d_INT_STATUS_ENABLE_MBOX_DATA_LSB)
  450. #define INT_STATUS_ENABLE_MBOX_DATA_MASK \
  451. (scn->hostdef->d_INT_STATUS_ENABLE_MBOX_DATA_MASK)
  452. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB \
  453. (scn->hostdef->d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB)
  454. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK \
  455. (scn->hostdef->d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK)
  456. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB \
  457. (scn->hostdef->d_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB)
  458. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK \
  459. (scn->hostdef->d_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK)
  460. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB \
  461. (scn->hostdef->d_COUNTER_INT_STATUS_ENABLE_BIT_LSB)
  462. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK \
  463. (scn->hostdef->d_COUNTER_INT_STATUS_ENABLE_BIT_MASK)
  464. #define INT_STATUS_ENABLE_ADDRESS \
  465. (scn->hostdef->d_INT_STATUS_ENABLE_ADDRESS)
  466. #define CPU_INT_STATUS_ENABLE_BIT_LSB \
  467. (scn->hostdef->d_CPU_INT_STATUS_ENABLE_BIT_LSB)
  468. #define CPU_INT_STATUS_ENABLE_BIT_MASK \
  469. (scn->hostdef->d_CPU_INT_STATUS_ENABLE_BIT_MASK)
  470. #define HOST_INT_STATUS_ADDRESS (scn->hostdef->d_HOST_INT_STATUS_ADDRESS)
  471. #define CPU_INT_STATUS_ADDRESS (scn->hostdef->d_CPU_INT_STATUS_ADDRESS)
  472. #define ERROR_INT_STATUS_ADDRESS (scn->hostdef->d_ERROR_INT_STATUS_ADDRESS)
  473. #define ERROR_INT_STATUS_WAKEUP_MASK \
  474. (scn->hostdef->d_ERROR_INT_STATUS_WAKEUP_MASK)
  475. #define ERROR_INT_STATUS_WAKEUP_LSB \
  476. (scn->hostdef->d_ERROR_INT_STATUS_WAKEUP_LSB)
  477. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK \
  478. (scn->hostdef->d_ERROR_INT_STATUS_RX_UNDERFLOW_MASK)
  479. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB \
  480. (scn->hostdef->d_ERROR_INT_STATUS_RX_UNDERFLOW_LSB)
  481. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK \
  482. (scn->hostdef->d_ERROR_INT_STATUS_TX_OVERFLOW_MASK)
  483. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB \
  484. (scn->hostdef->d_ERROR_INT_STATUS_TX_OVERFLOW_LSB)
  485. #define COUNT_DEC_ADDRESS (scn->hostdef->d_COUNT_DEC_ADDRESS)
  486. #define HOST_INT_STATUS_CPU_MASK (scn->hostdef->d_HOST_INT_STATUS_CPU_MASK)
  487. #define HOST_INT_STATUS_CPU_LSB (scn->hostdef->d_HOST_INT_STATUS_CPU_LSB)
  488. #define HOST_INT_STATUS_ERROR_MASK (scn->hostdef->d_HOST_INT_STATUS_ERROR_MASK)
  489. #define HOST_INT_STATUS_ERROR_LSB (scn->hostdef->d_HOST_INT_STATUS_ERROR_LSB)
  490. #define HOST_INT_STATUS_COUNTER_MASK \
  491. (scn->hostdef->d_HOST_INT_STATUS_COUNTER_MASK)
  492. #define HOST_INT_STATUS_COUNTER_LSB \
  493. (scn->hostdef->d_HOST_INT_STATUS_COUNTER_LSB)
  494. #define RX_LOOKAHEAD_VALID_ADDRESS (scn->hostdef->d_RX_LOOKAHEAD_VALID_ADDRESS)
  495. #define WINDOW_DATA_ADDRESS (scn->hostdef->d_WINDOW_DATA_ADDRESS)
  496. #define WINDOW_READ_ADDR_ADDRESS (scn->hostdef->d_WINDOW_READ_ADDR_ADDRESS)
  497. #define WINDOW_WRITE_ADDR_ADDRESS (scn->hostdef->d_WINDOW_WRITE_ADDR_ADDRESS)
  498. #define SOC_GLOBAL_RESET_ADDRESS (scn->hostdef->d_SOC_GLOBAL_RESET_ADDRESS)
  499. #define RTC_STATE_ADDRESS (scn->hostdef->d_RTC_STATE_ADDRESS)
  500. #define RTC_STATE_COLD_RESET_MASK (scn->hostdef->d_RTC_STATE_COLD_RESET_MASK)
  501. #define PCIE_LOCAL_BASE_ADDRESS (scn->hostdef->d_PCIE_LOCAL_BASE_ADDRESS)
  502. #define PCIE_SOC_WAKE_RESET (scn->hostdef->d_PCIE_SOC_WAKE_RESET)
  503. #define PCIE_SOC_WAKE_ADDRESS (scn->hostdef->d_PCIE_SOC_WAKE_ADDRESS)
  504. #define PCIE_SOC_WAKE_V_MASK (scn->hostdef->d_PCIE_SOC_WAKE_V_MASK)
  505. #define RTC_STATE_V_MASK (scn->hostdef->d_RTC_STATE_V_MASK)
  506. #define RTC_STATE_V_LSB (scn->hostdef->d_RTC_STATE_V_LSB)
  507. #define FW_IND_EVENT_PENDING (scn->hostdef->d_FW_IND_EVENT_PENDING)
  508. #define FW_IND_INITIALIZED (scn->hostdef->d_FW_IND_INITIALIZED)
  509. #define FW_IND_HELPER (scn->hostdef->d_FW_IND_HELPER)
  510. #define RTC_STATE_V_ON (scn->hostdef->d_RTC_STATE_V_ON)
  511. #define FW_IND_HOST_READY (scn->hostdef->d_FW_IND_HOST_READY)
  512. #if defined(SDIO_3_0)
  513. #define HOST_INT_STATUS_MBOX_DATA_MASK \
  514. (scn->hostdef->d_HOST_INT_STATUS_MBOX_DATA_MASK)
  515. #define HOST_INT_STATUS_MBOX_DATA_LSB \
  516. (scn->hostdef->d_HOST_INT_STATUS_MBOX_DATA_LSB)
  517. #endif
  518. #if !defined(SOC_PCIE_BASE_ADDRESS)
  519. #define SOC_PCIE_BASE_ADDRESS 0
  520. #endif
  521. #if !defined(PCIE_SOC_RDY_STATUS_ADDRESS)
  522. #define PCIE_SOC_RDY_STATUS_ADDRESS 0
  523. #define PCIE_SOC_RDY_STATUS_BAR_MASK 0
  524. #endif
  525. #if !defined(MSI_MAGIC_ADR_ADDRESS)
  526. #define MSI_MAGIC_ADR_ADDRESS 0
  527. #define MSI_MAGIC_ADDRESS 0
  528. #endif
  529. /* SET/GET macros */
  530. #define INT_STATUS_ENABLE_ERROR_SET(x) \
  531. (((x) << INT_STATUS_ENABLE_ERROR_LSB) & INT_STATUS_ENABLE_ERROR_MASK)
  532. #define INT_STATUS_ENABLE_CPU_SET(x) \
  533. (((x) << INT_STATUS_ENABLE_CPU_LSB) & INT_STATUS_ENABLE_CPU_MASK)
  534. #define INT_STATUS_ENABLE_COUNTER_SET(x) \
  535. (((x) << INT_STATUS_ENABLE_COUNTER_LSB) & \
  536. INT_STATUS_ENABLE_COUNTER_MASK)
  537. #define INT_STATUS_ENABLE_MBOX_DATA_SET(x) \
  538. (((x) << INT_STATUS_ENABLE_MBOX_DATA_LSB) & \
  539. INT_STATUS_ENABLE_MBOX_DATA_MASK)
  540. #define CPU_INT_STATUS_ENABLE_BIT_SET(x) \
  541. (((x) << CPU_INT_STATUS_ENABLE_BIT_LSB) & \
  542. CPU_INT_STATUS_ENABLE_BIT_MASK)
  543. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_SET(x) \
  544. (((x) << ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB) & \
  545. ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK)
  546. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_SET(x) \
  547. (((x) << ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB) & \
  548. ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK)
  549. #define COUNTER_INT_STATUS_ENABLE_BIT_SET(x) \
  550. (((x) << COUNTER_INT_STATUS_ENABLE_BIT_LSB) & \
  551. COUNTER_INT_STATUS_ENABLE_BIT_MASK)
  552. #define ERROR_INT_STATUS_WAKEUP_GET(x) \
  553. (((x) & ERROR_INT_STATUS_WAKEUP_MASK) >> \
  554. ERROR_INT_STATUS_WAKEUP_LSB)
  555. #define ERROR_INT_STATUS_RX_UNDERFLOW_GET(x) \
  556. (((x) & ERROR_INT_STATUS_RX_UNDERFLOW_MASK) >> \
  557. ERROR_INT_STATUS_RX_UNDERFLOW_LSB)
  558. #define ERROR_INT_STATUS_TX_OVERFLOW_GET(x) \
  559. (((x) & ERROR_INT_STATUS_TX_OVERFLOW_MASK) >> \
  560. ERROR_INT_STATUS_TX_OVERFLOW_LSB)
  561. #define HOST_INT_STATUS_CPU_GET(x) \
  562. (((x) & HOST_INT_STATUS_CPU_MASK) >> HOST_INT_STATUS_CPU_LSB)
  563. #define HOST_INT_STATUS_ERROR_GET(x) \
  564. (((x) & HOST_INT_STATUS_ERROR_MASK) >> HOST_INT_STATUS_ERROR_LSB)
  565. #define HOST_INT_STATUS_COUNTER_GET(x) \
  566. (((x) & HOST_INT_STATUS_COUNTER_MASK) >> HOST_INT_STATUS_COUNTER_LSB)
  567. #define RTC_STATE_V_GET(x) \
  568. (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  569. #if defined(SDIO_3_0)
  570. #define HOST_INT_STATUS_MBOX_DATA_GET(x) \
  571. (((x) & HOST_INT_STATUS_MBOX_DATA_MASK) >> \
  572. HOST_INT_STATUS_MBOX_DATA_LSB)
  573. #endif
  574. #define INVALID_REG_LOC_DUMMY_DATA 0xAA
  575. #define AR6320_CORE_CLK_DIV_ADDR 0x403fa8
  576. #define AR6320_CPU_PLL_INIT_DONE_ADDR 0x403fd0
  577. #define AR6320_CPU_SPEED_ADDR 0x403fa4
  578. #define AR6320V2_CORE_CLK_DIV_ADDR 0x403fd8
  579. #define AR6320V2_CPU_PLL_INIT_DONE_ADDR 0x403fd0
  580. #define AR6320V2_CPU_SPEED_ADDR 0x403fd4
  581. #define AR6320V3_CORE_CLK_DIV_ADDR 0x404028
  582. #define AR6320V3_CPU_PLL_INIT_DONE_ADDR 0x404020
  583. #define AR6320V3_CPU_SPEED_ADDR 0x404024
  584. enum a_refclk_speed_t {
  585. SOC_REFCLK_UNKNOWN = -1, /* Unsupported ref clock -- use PLL Bypass */
  586. SOC_REFCLK_48_MHZ = 0,
  587. SOC_REFCLK_19_2_MHZ = 1,
  588. SOC_REFCLK_24_MHZ = 2,
  589. SOC_REFCLK_26_MHZ = 3,
  590. SOC_REFCLK_37_4_MHZ = 4,
  591. SOC_REFCLK_38_4_MHZ = 5,
  592. SOC_REFCLK_40_MHZ = 6,
  593. SOC_REFCLK_52_MHZ = 7,
  594. };
  595. #define A_REFCLK_UNKNOWN SOC_REFCLK_UNKNOWN
  596. #define A_REFCLK_48_MHZ SOC_REFCLK_48_MHZ
  597. #define A_REFCLK_19_2_MHZ SOC_REFCLK_19_2_MHZ
  598. #define A_REFCLK_24_MHZ SOC_REFCLK_24_MHZ
  599. #define A_REFCLK_26_MHZ SOC_REFCLK_26_MHZ
  600. #define A_REFCLK_37_4_MHZ SOC_REFCLK_37_4_MHZ
  601. #define A_REFCLK_38_4_MHZ SOC_REFCLK_38_4_MHZ
  602. #define A_REFCLK_40_MHZ SOC_REFCLK_40_MHZ
  603. #define A_REFCLK_52_MHZ SOC_REFCLK_52_MHZ
  604. #define TARGET_CPU_FREQ 176000000
  605. struct wlan_pll_s {
  606. uint32_t refdiv;
  607. uint32_t div;
  608. uint32_t rnfrac;
  609. uint32_t outdiv;
  610. };
  611. struct cmnos_clock_s {
  612. enum a_refclk_speed_t refclk_speed;
  613. uint32_t refclk_hz;
  614. uint32_t pll_settling_time; /* 50us */
  615. struct wlan_pll_s wlan_pll;
  616. };
  617. struct tgt_reg_section {
  618. uint32_t start_addr;
  619. uint32_t end_addr;
  620. };
  621. struct tgt_reg_table {
  622. const struct tgt_reg_section *section;
  623. uint32_t section_size;
  624. };
  625. struct hif_softc;
  626. void hif_target_register_tbl_attach(struct hif_softc *scn, u32 target_type);
  627. void hif_register_tbl_attach(struct hif_softc *scn, u32 hif_type);
  628. #endif /* _REGTABLE_PCIE_H_ */