regtable_ipcie.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * Copyright (c) 2011-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _REGTABLE_IPCIE_H_
  16. #define _REGTABLE_IPCIE_H_
  17. #define MISSING 0
  18. #define A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK \
  19. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK)
  20. #define A_SOC_CORE_PCIE_INTR_CAUSE_GRP1 \
  21. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_CAUSE_GRP1)
  22. #define A_SOC_CORE_SPARE_1_REGISTER \
  23. (scn->targetdef->d_A_SOC_CORE_SPARE_1_REGISTER)
  24. #define A_SOC_CORE_PCIE_INTR_CLR_GRP1 \
  25. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_CLR_GRP1)
  26. #define A_SOC_CORE_PCIE_INTR_ENABLE_GRP1 \
  27. (scn->targetdef->d_A_SOC_CORE_PCIE_INTR_ENABLE_GRP1)
  28. #define A_SOC_PCIE_PCIE_SCRATCH_0 \
  29. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_0)
  30. #define A_SOC_PCIE_PCIE_SCRATCH_1 \
  31. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_1)
  32. #define A_WIFI_APB_1_A_WFSS_CE_TARGET_HOST_DELTA \
  33. (scn->targetdef->d_A_WIFI_APB_1_A_WFSS_CE_TARGET_HOST_DELTA)
  34. #define A_SOC_PCIE_PCIE_SCRATCH_2 \
  35. (scn->targetdef->d_A_SOC_PCIE_PCIE_SCRATCH_2)
  36. /* end Q6 iHelium emu registers */
  37. #define PCIE_INTR_FIRMWARE_ROUTE_MASK \
  38. (scn->targetdef->d_PCIE_INTR_FIRMWARE_ROUTE_MASK)
  39. #define A_SOC_CORE_SPARE_0_REGISTER \
  40. (scn->targetdef->d_A_SOC_CORE_SPARE_0_REGISTER)
  41. #define A_SOC_CORE_SCRATCH_0_ADDRESS \
  42. (scn->targetdef->d_A_SOC_CORE_SCRATCH_0_ADDRESS)
  43. #define A_SOC_CORE_SCRATCH_1_ADDRESS \
  44. (scn->targetdef->d_A_SOC_CORE_SCRATCH_1_ADDRESS)
  45. #define A_SOC_CORE_SCRATCH_2_ADDRESS \
  46. (scn->targetdef->d_A_SOC_CORE_SCRATCH_2_ADDRESS)
  47. #define A_SOC_CORE_SCRATCH_3_ADDRESS \
  48. (scn->targetdef->d_A_SOC_CORE_SCRATCH_3_ADDRESS)
  49. #define A_SOC_CORE_SCRATCH_4_ADDRESS \
  50. (scn->targetdef->d_A_SOC_CORE_SCRATCH_4_ADDRESS)
  51. #define A_SOC_CORE_SCRATCH_5_ADDRESS \
  52. (scn->targetdef->d_A_SOC_CORE_SCRATCH_5_ADDRESS)
  53. #define A_SOC_CORE_SCRATCH_6_ADDRESS \
  54. (scn->targetdef->d_A_SOC_CORE_SCRATCH_6_ADDRESS)
  55. #define A_SOC_CORE_SCRATCH_7_ADDRESS \
  56. (scn->targetdef->d_A_SOC_CORE_SCRATCH_7_ADDRESS)
  57. #define RTC_SOC_BASE_ADDRESS (scn->targetdef->d_RTC_SOC_BASE_ADDRESS)
  58. #define RTC_WMAC_BASE_ADDRESS (scn->targetdef->d_RTC_WMAC_BASE_ADDRESS)
  59. #define SYSTEM_SLEEP_OFFSET (scn->targetdef->d_SYSTEM_SLEEP_OFFSET)
  60. #define WLAN_SYSTEM_SLEEP_OFFSET \
  61. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_OFFSET)
  62. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB \
  63. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_DISABLE_LSB)
  64. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK \
  65. (scn->targetdef->d_WLAN_SYSTEM_SLEEP_DISABLE_MASK)
  66. #define CLOCK_CONTROL_OFFSET (scn->targetdef->d_CLOCK_CONTROL_OFFSET)
  67. #define CLOCK_CONTROL_SI0_CLK_MASK \
  68. (scn->targetdef->d_CLOCK_CONTROL_SI0_CLK_MASK)
  69. #define RESET_CONTROL_OFFSET (scn->targetdef->d_RESET_CONTROL_OFFSET)
  70. #define RESET_CONTROL_MBOX_RST_MASK \
  71. (scn->targetdef->d_RESET_CONTROL_MBOX_RST_MASK)
  72. #define RESET_CONTROL_SI0_RST_MASK \
  73. (scn->targetdef->d_RESET_CONTROL_SI0_RST_MASK)
  74. #define WLAN_RESET_CONTROL_OFFSET \
  75. (scn->targetdef->d_WLAN_RESET_CONTROL_OFFSET)
  76. #define WLAN_RESET_CONTROL_COLD_RST_MASK \
  77. (scn->targetdef->d_WLAN_RESET_CONTROL_COLD_RST_MASK)
  78. #define WLAN_RESET_CONTROL_WARM_RST_MASK \
  79. (scn->targetdef->d_WLAN_RESET_CONTROL_WARM_RST_MASK)
  80. #define GPIO_BASE_ADDRESS (scn->targetdef->d_GPIO_BASE_ADDRESS)
  81. #define GPIO_PIN0_OFFSET (scn->targetdef->d_GPIO_PIN0_OFFSET)
  82. #define GPIO_PIN1_OFFSET (scn->targetdef->d_GPIO_PIN1_OFFSET)
  83. #define GPIO_PIN0_CONFIG_MASK (scn->targetdef->d_GPIO_PIN0_CONFIG_MASK)
  84. #define GPIO_PIN1_CONFIG_MASK (scn->targetdef->d_GPIO_PIN1_CONFIG_MASK)
  85. #define A_SOC_CORE_SCRATCH_0 (scn->targetdef->d_A_SOC_CORE_SCRATCH_0)
  86. #define SI_CONFIG_BIDIR_OD_DATA_LSB \
  87. (scn->targetdef->d_SI_CONFIG_BIDIR_OD_DATA_LSB)
  88. #define SI_CONFIG_BIDIR_OD_DATA_MASK \
  89. (scn->targetdef->d_SI_CONFIG_BIDIR_OD_DATA_MASK)
  90. #define SI_CONFIG_I2C_LSB (scn->targetdef->d_SI_CONFIG_I2C_LSB)
  91. #define SI_CONFIG_I2C_MASK \
  92. (scn->targetdef->d_SI_CONFIG_I2C_MASK)
  93. #define SI_CONFIG_POS_SAMPLE_LSB \
  94. (scn->targetdef->d_SI_CONFIG_POS_SAMPLE_LSB)
  95. #define SI_CONFIG_POS_SAMPLE_MASK \
  96. (scn->targetdef->d_SI_CONFIG_POS_SAMPLE_MASK)
  97. #define SI_CONFIG_INACTIVE_CLK_LSB \
  98. (scn->targetdef->d_SI_CONFIG_INACTIVE_CLK_LSB)
  99. #define SI_CONFIG_INACTIVE_CLK_MASK \
  100. (scn->targetdef->d_SI_CONFIG_INACTIVE_CLK_MASK)
  101. #define SI_CONFIG_INACTIVE_DATA_LSB \
  102. (scn->targetdef->d_SI_CONFIG_INACTIVE_DATA_LSB)
  103. #define SI_CONFIG_INACTIVE_DATA_MASK \
  104. (scn->targetdef->d_SI_CONFIG_INACTIVE_DATA_MASK)
  105. #define SI_CONFIG_DIVIDER_LSB (scn->targetdef->d_SI_CONFIG_DIVIDER_LSB)
  106. #define SI_CONFIG_DIVIDER_MASK (scn->targetdef->d_SI_CONFIG_DIVIDER_MASK)
  107. #define SI_BASE_ADDRESS (scn->targetdef->d_SI_BASE_ADDRESS)
  108. #define SI_CONFIG_OFFSET (scn->targetdef->d_SI_CONFIG_OFFSET)
  109. #define SI_TX_DATA0_OFFSET (scn->targetdef->d_SI_TX_DATA0_OFFSET)
  110. #define SI_TX_DATA1_OFFSET (scn->targetdef->d_SI_TX_DATA1_OFFSET)
  111. #define SI_RX_DATA0_OFFSET (scn->targetdef->d_SI_RX_DATA0_OFFSET)
  112. #define SI_RX_DATA1_OFFSET (scn->targetdef->d_SI_RX_DATA1_OFFSET)
  113. #define SI_CS_OFFSET (scn->targetdef->d_SI_CS_OFFSET)
  114. #define SI_CS_DONE_ERR_MASK (scn->targetdef->d_SI_CS_DONE_ERR_MASK)
  115. #define SI_CS_DONE_INT_MASK (scn->targetdef->d_SI_CS_DONE_INT_MASK)
  116. #define SI_CS_START_LSB (scn->targetdef->d_SI_CS_START_LSB)
  117. #define SI_CS_START_MASK (scn->targetdef->d_SI_CS_START_MASK)
  118. #define SI_CS_RX_CNT_LSB (scn->targetdef->d_SI_CS_RX_CNT_LSB)
  119. #define SI_CS_RX_CNT_MASK (scn->targetdef->d_SI_CS_RX_CNT_MASK)
  120. #define SI_CS_TX_CNT_LSB (scn->targetdef->d_SI_CS_TX_CNT_LSB)
  121. #define SI_CS_TX_CNT_MASK (scn->targetdef->d_SI_CS_TX_CNT_MASK)
  122. #define EEPROM_SZ (scn->targetdef->d_BOARD_DATA_SZ)
  123. #define EEPROM_EXT_SZ (scn->targetdef->d_BOARD_EXT_DATA_SZ)
  124. #define MBOX_BASE_ADDRESS (scn->targetdef->d_MBOX_BASE_ADDRESS)
  125. #define LOCAL_SCRATCH_OFFSET (scn->targetdef->d_LOCAL_SCRATCH_OFFSET)
  126. #define CPU_CLOCK_OFFSET (scn->targetdef->d_CPU_CLOCK_OFFSET)
  127. #define LPO_CAL_OFFSET (scn->targetdef->d_LPO_CAL_OFFSET)
  128. #define GPIO_PIN10_OFFSET (scn->targetdef->d_GPIO_PIN10_OFFSET)
  129. #define GPIO_PIN11_OFFSET (scn->targetdef->d_GPIO_PIN11_OFFSET)
  130. #define GPIO_PIN12_OFFSET (scn->targetdef->d_GPIO_PIN12_OFFSET)
  131. #define GPIO_PIN13_OFFSET (scn->targetdef->d_GPIO_PIN13_OFFSET)
  132. #define CLOCK_GPIO_OFFSET (scn->targetdef->d_CLOCK_GPIO_OFFSET)
  133. #define CPU_CLOCK_STANDARD_LSB (scn->targetdef->d_CPU_CLOCK_STANDARD_LSB)
  134. #define CPU_CLOCK_STANDARD_MASK (scn->targetdef->d_CPU_CLOCK_STANDARD_MASK)
  135. #define LPO_CAL_ENABLE_LSB (scn->targetdef->d_LPO_CAL_ENABLE_LSB)
  136. #define LPO_CAL_ENABLE_MASK (scn->targetdef->d_LPO_CAL_ENABLE_MASK)
  137. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB \
  138. (scn->targetdef->d_CLOCK_GPIO_BT_CLK_OUT_EN_LSB)
  139. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK \
  140. (scn->targetdef->d_CLOCK_GPIO_BT_CLK_OUT_EN_MASK)
  141. #define ANALOG_INTF_BASE_ADDRESS (scn->targetdef->d_ANALOG_INTF_BASE_ADDRESS)
  142. #define WLAN_MAC_BASE_ADDRESS (scn->targetdef->d_WLAN_MAC_BASE_ADDRESS)
  143. #define FW_INDICATOR_ADDRESS (scn->targetdef->d_FW_INDICATOR_ADDRESS)
  144. #define DRAM_BASE_ADDRESS (scn->targetdef->d_DRAM_BASE_ADDRESS)
  145. #define SOC_CORE_BASE_ADDRESS (scn->targetdef->d_SOC_CORE_BASE_ADDRESS)
  146. #define CORE_CTRL_ADDRESS (scn->targetdef->d_CORE_CTRL_ADDRESS)
  147. #define CE_COUNT (scn->targetdef->d_CE_COUNT)
  148. #define PCIE_INTR_ENABLE_ADDRESS (scn->targetdef->d_PCIE_INTR_ENABLE_ADDRESS)
  149. #define PCIE_INTR_CLR_ADDRESS (scn->targetdef->d_PCIE_INTR_CLR_ADDRESS)
  150. #define PCIE_INTR_FIRMWARE_MASK (scn->targetdef->d_PCIE_INTR_FIRMWARE_MASK)
  151. #define PCIE_INTR_CE_MASK_ALL (scn->targetdef->d_PCIE_INTR_CE_MASK_ALL)
  152. #define CORE_CTRL_CPU_INTR_MASK (scn->targetdef->d_CORE_CTRL_CPU_INTR_MASK)
  153. #define PCIE_INTR_CAUSE_ADDRESS (scn->targetdef->d_PCIE_INTR_CAUSE_ADDRESS)
  154. #define SOC_RESET_CONTROL_ADDRESS (scn->targetdef->d_SOC_RESET_CONTROL_ADDRESS)
  155. #define HOST_GROUP0_MASK (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL | \
  156. A_SOC_CORE_PCIE_INTR_ENABLE_GRP0_Q6_MASK)
  157. #define SOC_RESET_CONTROL_CE_RST_MASK \
  158. (scn->targetdef->d_SOC_RESET_CONTROL_CE_RST_MASK)
  159. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK \
  160. (scn->targetdef->d_SOC_RESET_CONTROL_CPU_WARM_RST_MASK)
  161. #define CPU_INTR_ADDRESS (scn->targetdef->d_CPU_INTR_ADDRESS)
  162. #define SOC_LF_TIMER_CONTROL0_ADDRESS \
  163. (scn->targetdef->d_SOC_LF_TIMER_CONTROL0_ADDRESS)
  164. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK \
  165. (scn->targetdef->d_SOC_LF_TIMER_CONTROL0_ENABLE_MASK)
  166. #define SOC_LF_TIMER_STATUS0_ADDRESS \
  167. (scn->targetdef->d_SOC_LF_TIMER_STATUS0_ADDRESS)
  168. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB \
  169. (scn->targetdef->d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB)
  170. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK \
  171. (scn->targetdef->d_SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK)
  172. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_GET(x) \
  173. (((x) & SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK) >> \
  174. SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB)
  175. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_SET(x) \
  176. (((x) << SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB) & \
  177. SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK)
  178. /* hif_ipci.c */
  179. #define CHIP_ID_ADDRESS (scn->targetdef->d_SOC_CHIP_ID_ADDRESS)
  180. #define SOC_CHIP_ID_REVISION_MASK (scn->targetdef->d_SOC_CHIP_ID_REVISION_MASK)
  181. #define SOC_CHIP_ID_REVISION_LSB (scn->targetdef->d_SOC_CHIP_ID_REVISION_LSB)
  182. #define SOC_CHIP_ID_VERSION_MASK (scn->targetdef->d_SOC_CHIP_ID_VERSION_MASK)
  183. #define SOC_CHIP_ID_VERSION_LSB (scn->targetdef->d_SOC_CHIP_ID_VERSION_LSB)
  184. #define CHIP_ID_REVISION_GET(x) \
  185. (((x) & SOC_CHIP_ID_REVISION_MASK) >> SOC_CHIP_ID_REVISION_LSB)
  186. #define CHIP_ID_VERSION_GET(x) \
  187. (((x) & SOC_CHIP_ID_VERSION_MASK) >> SOC_CHIP_ID_VERSION_LSB)
  188. /* hif_ipci.c end */
  189. /* misc */
  190. #define SR_WR_INDEX_ADDRESS (scn->targetdef->d_SR_WR_INDEX_ADDRESS)
  191. #define DST_WATERMARK_ADDRESS (scn->targetdef->d_DST_WATERMARK_ADDRESS)
  192. #define SOC_POWER_REG_OFFSET (scn->targetdef->d_SOC_POWER_REG_OFFSET)
  193. /* end */
  194. /* copy_engine.c */
  195. /* end */
  196. /* PLL start */
  197. #define EFUSE_OFFSET (scn->targetdef->d_EFUSE_OFFSET)
  198. #define EFUSE_XTAL_SEL_MSB (scn->targetdef->d_EFUSE_XTAL_SEL_MSB)
  199. #define EFUSE_XTAL_SEL_LSB (scn->targetdef->d_EFUSE_XTAL_SEL_LSB)
  200. #define EFUSE_XTAL_SEL_MASK (scn->targetdef->d_EFUSE_XTAL_SEL_MASK)
  201. #define BB_PLL_CONFIG_OFFSET (scn->targetdef->d_BB_PLL_CONFIG_OFFSET)
  202. #define BB_PLL_CONFIG_OUTDIV_MSB (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_MSB)
  203. #define BB_PLL_CONFIG_OUTDIV_LSB (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_LSB)
  204. #define BB_PLL_CONFIG_OUTDIV_MASK (scn->targetdef->d_BB_PLL_CONFIG_OUTDIV_MASK)
  205. #define BB_PLL_CONFIG_FRAC_MSB (scn->targetdef->d_BB_PLL_CONFIG_FRAC_MSB)
  206. #define BB_PLL_CONFIG_FRAC_LSB (scn->targetdef->d_BB_PLL_CONFIG_FRAC_LSB)
  207. #define BB_PLL_CONFIG_FRAC_MASK (scn->targetdef->d_BB_PLL_CONFIG_FRAC_MASK)
  208. #define WLAN_PLL_SETTLE_TIME_MSB (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_MSB)
  209. #define WLAN_PLL_SETTLE_TIME_LSB (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_LSB)
  210. #define WLAN_PLL_SETTLE_TIME_MASK (scn->targetdef->d_WLAN_PLL_SETTLE_TIME_MASK)
  211. #define WLAN_PLL_SETTLE_OFFSET (scn->targetdef->d_WLAN_PLL_SETTLE_OFFSET)
  212. #define WLAN_PLL_SETTLE_SW_MASK (scn->targetdef->d_WLAN_PLL_SETTLE_SW_MASK)
  213. #define WLAN_PLL_SETTLE_RSTMASK (scn->targetdef->d_WLAN_PLL_SETTLE_RSTMASK)
  214. #define WLAN_PLL_SETTLE_RESET (scn->targetdef->d_WLAN_PLL_SETTLE_RESET)
  215. #define WLAN_PLL_CONTROL_NOPWD_MSB \
  216. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_MSB)
  217. #define WLAN_PLL_CONTROL_NOPWD_LSB \
  218. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_LSB)
  219. #define WLAN_PLL_CONTROL_NOPWD_MASK \
  220. (scn->targetdef->d_WLAN_PLL_CONTROL_NOPWD_MASK)
  221. #define WLAN_PLL_CONTROL_BYPASS_MSB \
  222. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_MSB)
  223. #define WLAN_PLL_CONTROL_BYPASS_LSB \
  224. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_LSB)
  225. #define WLAN_PLL_CONTROL_BYPASS_MASK \
  226. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_MASK)
  227. #define WLAN_PLL_CONTROL_BYPASS_RESET \
  228. (scn->targetdef->d_WLAN_PLL_CONTROL_BYPASS_RESET)
  229. #define WLAN_PLL_CONTROL_CLK_SEL_MSB \
  230. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_MSB)
  231. #define WLAN_PLL_CONTROL_CLK_SEL_LSB \
  232. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_LSB)
  233. #define WLAN_PLL_CONTROL_CLK_SEL_MASK \
  234. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_MASK)
  235. #define WLAN_PLL_CONTROL_CLK_SEL_RESET \
  236. (scn->targetdef->d_WLAN_PLL_CONTROL_CLK_SEL_RESET)
  237. #define WLAN_PLL_CONTROL_REFDIV_MSB \
  238. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_MSB)
  239. #define WLAN_PLL_CONTROL_REFDIV_LSB \
  240. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_LSB)
  241. #define WLAN_PLL_CONTROL_REFDIV_MASK \
  242. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_MASK)
  243. #define WLAN_PLL_CONTROL_REFDIV_RESET \
  244. (scn->targetdef->d_WLAN_PLL_CONTROL_REFDIV_RESET)
  245. #define WLAN_PLL_CONTROL_DIV_MSB (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_MSB)
  246. #define WLAN_PLL_CONTROL_DIV_LSB (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_LSB)
  247. #define WLAN_PLL_CONTROL_DIV_MASK (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_MASK)
  248. #define WLAN_PLL_CONTROL_DIV_RESET \
  249. (scn->targetdef->d_WLAN_PLL_CONTROL_DIV_RESET)
  250. #define WLAN_PLL_CONTROL_OFFSET (scn->targetdef->d_WLAN_PLL_CONTROL_OFFSET)
  251. #define WLAN_PLL_CONTROL_SW_MASK (scn->targetdef->d_WLAN_PLL_CONTROL_SW_MASK)
  252. #define WLAN_PLL_CONTROL_RSTMASK (scn->targetdef->d_WLAN_PLL_CONTROL_RSTMASK)
  253. #define WLAN_PLL_CONTROL_RESET (scn->targetdef->d_WLAN_PLL_CONTROL_RESET)
  254. #define SOC_CORE_CLK_CTRL_OFFSET (scn->targetdef->d_SOC_CORE_CLK_CTRL_OFFSET)
  255. #define SOC_CORE_CLK_CTRL_DIV_MSB (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_MSB)
  256. #define SOC_CORE_CLK_CTRL_DIV_LSB (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_LSB)
  257. #define SOC_CORE_CLK_CTRL_DIV_MASK \
  258. (scn->targetdef->d_SOC_CORE_CLK_CTRL_DIV_MASK)
  259. #define RTC_SYNC_STATUS_PLL_CHANGING_MSB \
  260. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_MSB)
  261. #define RTC_SYNC_STATUS_PLL_CHANGING_LSB \
  262. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_LSB)
  263. #define RTC_SYNC_STATUS_PLL_CHANGING_MASK \
  264. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_MASK)
  265. #define RTC_SYNC_STATUS_PLL_CHANGING_RESET \
  266. (scn->targetdef->d_RTC_SYNC_STATUS_PLL_CHANGING_RESET)
  267. #define RTC_SYNC_STATUS_OFFSET (scn->targetdef->d_RTC_SYNC_STATUS_OFFSET)
  268. #define SOC_CPU_CLOCK_OFFSET (scn->targetdef->d_SOC_CPU_CLOCK_OFFSET)
  269. #define SOC_CPU_CLOCK_STANDARD_MSB \
  270. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_MSB)
  271. #define SOC_CPU_CLOCK_STANDARD_LSB \
  272. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_LSB)
  273. #define SOC_CPU_CLOCK_STANDARD_MASK \
  274. (scn->targetdef->d_SOC_CPU_CLOCK_STANDARD_MASK)
  275. /* PLL end */
  276. #define FW_CPU_PLL_CONFIG \
  277. (scn->targetdef->d_FW_CPU_PLL_CONFIG)
  278. #define WIFICMN_PCIE_BAR_REG_ADDRESS \
  279. (sc->targetdef->d_WIFICMN_PCIE_BAR_REG_ADDRESS)
  280. /* htt tx */
  281. #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK \
  282. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK)
  283. #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK \
  284. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK)
  285. #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK \
  286. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK)
  287. #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK \
  288. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK)
  289. #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB \
  290. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB)
  291. #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB \
  292. (pdev->targetdef->d_MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB)
  293. #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB \
  294. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB)
  295. #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB \
  296. (pdev->targetdef->d_MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB)
  297. #define CE_CMD_ADDRESS \
  298. (scn->targetdef->d_CE_CMD_ADDRESS)
  299. #define CE_CMD_HALT_MASK \
  300. (scn->targetdef->d_CE_CMD_HALT_MASK)
  301. #define CE_CMD_HALT_STATUS_MASK \
  302. (scn->targetdef->d_CE_CMD_HALT_STATUS_MASK)
  303. #define CE_CMD_HALT_STATUS_LSB \
  304. (scn->targetdef->d_CE_CMD_HALT_STATUS_LSB)
  305. #define SI_CONFIG_ERR_INT_MASK \
  306. (scn->targetdef->d_SI_CONFIG_ERR_INT_MASK)
  307. #define SI_CONFIG_ERR_INT_LSB \
  308. (scn->targetdef->d_SI_CONFIG_ERR_INT_LSB)
  309. #define GPIO_ENABLE_W1TS_LOW_ADDRESS \
  310. (scn->targetdef->d_GPIO_ENABLE_W1TS_LOW_ADDRESS)
  311. #define GPIO_PIN0_CONFIG_LSB \
  312. (scn->targetdef->d_GPIO_PIN0_CONFIG_LSB)
  313. #define GPIO_PIN0_PAD_PULL_LSB \
  314. (scn->targetdef->d_GPIO_PIN0_PAD_PULL_LSB)
  315. #define GPIO_PIN0_PAD_PULL_MASK \
  316. (scn->targetdef->d_GPIO_PIN0_PAD_PULL_MASK)
  317. #define SOC_CHIP_ID_REVISION_MSB \
  318. (scn->targetdef->d_SOC_CHIP_ID_REVISION_MSB)
  319. #define FW_AXI_MSI_ADDR \
  320. (scn->targetdef->d_FW_AXI_MSI_ADDR)
  321. #define FW_AXI_MSI_DATA \
  322. (scn->targetdef->d_FW_AXI_MSI_DATA)
  323. #define WLAN_SUBSYSTEM_CORE_ID_ADDRESS \
  324. (scn->targetdef->d_WLAN_SUBSYSTEM_CORE_ID_ADDRESS)
  325. #define FPGA_VERSION_ADDRESS \
  326. (scn->targetdef->d_FPGA_VERSION_ADDRESS)
  327. /* SET macros */
  328. #define WLAN_SYSTEM_SLEEP_DISABLE_SET(x) \
  329. (((x) << WLAN_SYSTEM_SLEEP_DISABLE_LSB) & \
  330. WLAN_SYSTEM_SLEEP_DISABLE_MASK)
  331. #define SI_CONFIG_BIDIR_OD_DATA_SET(x) \
  332. (((x) << SI_CONFIG_BIDIR_OD_DATA_LSB) & SI_CONFIG_BIDIR_OD_DATA_MASK)
  333. #define SI_CONFIG_I2C_SET(x) (((x) << SI_CONFIG_I2C_LSB) & SI_CONFIG_I2C_MASK)
  334. #define SI_CONFIG_POS_SAMPLE_SET(x) \
  335. (((x) << SI_CONFIG_POS_SAMPLE_LSB) & SI_CONFIG_POS_SAMPLE_MASK)
  336. #define SI_CONFIG_INACTIVE_CLK_SET(x) \
  337. (((x) << SI_CONFIG_INACTIVE_CLK_LSB) & SI_CONFIG_INACTIVE_CLK_MASK)
  338. #define SI_CONFIG_INACTIVE_DATA_SET(x) \
  339. (((x) << SI_CONFIG_INACTIVE_DATA_LSB) & SI_CONFIG_INACTIVE_DATA_MASK)
  340. #define SI_CONFIG_DIVIDER_SET(x) \
  341. (((x) << SI_CONFIG_DIVIDER_LSB) & SI_CONFIG_DIVIDER_MASK)
  342. #define SI_CS_START_SET(x) (((x) << SI_CS_START_LSB) & SI_CS_START_MASK)
  343. #define SI_CS_RX_CNT_SET(x) (((x) << SI_CS_RX_CNT_LSB) & SI_CS_RX_CNT_MASK)
  344. #define SI_CS_TX_CNT_SET(x) (((x) << SI_CS_TX_CNT_LSB) & SI_CS_TX_CNT_MASK)
  345. #define LPO_CAL_ENABLE_SET(x) \
  346. (((x) << LPO_CAL_ENABLE_LSB) & LPO_CAL_ENABLE_MASK)
  347. #define CPU_CLOCK_STANDARD_SET(x) \
  348. (((x) << CPU_CLOCK_STANDARD_LSB) & CPU_CLOCK_STANDARD_MASK)
  349. #define CLOCK_GPIO_BT_CLK_OUT_EN_SET(x) \
  350. (((x) << CLOCK_GPIO_BT_CLK_OUT_EN_LSB) & CLOCK_GPIO_BT_CLK_OUT_EN_MASK)
  351. /* copy_engine.c */
  352. /* end */
  353. /* PLL start */
  354. #define EFUSE_XTAL_SEL_GET(x) \
  355. (((x) & EFUSE_XTAL_SEL_MASK) >> EFUSE_XTAL_SEL_LSB)
  356. #define EFUSE_XTAL_SEL_SET(x) \
  357. (((x) << EFUSE_XTAL_SEL_LSB) & EFUSE_XTAL_SEL_MASK)
  358. #define BB_PLL_CONFIG_OUTDIV_GET(x) \
  359. (((x) & BB_PLL_CONFIG_OUTDIV_MASK) >> BB_PLL_CONFIG_OUTDIV_LSB)
  360. #define BB_PLL_CONFIG_OUTDIV_SET(x) \
  361. (((x) << BB_PLL_CONFIG_OUTDIV_LSB) & BB_PLL_CONFIG_OUTDIV_MASK)
  362. #define BB_PLL_CONFIG_FRAC_GET(x) \
  363. (((x) & BB_PLL_CONFIG_FRAC_MASK) >> BB_PLL_CONFIG_FRAC_LSB)
  364. #define BB_PLL_CONFIG_FRAC_SET(x) \
  365. (((x) << BB_PLL_CONFIG_FRAC_LSB) & BB_PLL_CONFIG_FRAC_MASK)
  366. #define WLAN_PLL_SETTLE_TIME_GET(x) \
  367. (((x) & WLAN_PLL_SETTLE_TIME_MASK) >> WLAN_PLL_SETTLE_TIME_LSB)
  368. #define WLAN_PLL_SETTLE_TIME_SET(x) \
  369. (((x) << WLAN_PLL_SETTLE_TIME_LSB) & WLAN_PLL_SETTLE_TIME_MASK)
  370. #define WLAN_PLL_CONTROL_NOPWD_GET(x) \
  371. (((x) & WLAN_PLL_CONTROL_NOPWD_MASK) >> WLAN_PLL_CONTROL_NOPWD_LSB)
  372. #define WLAN_PLL_CONTROL_NOPWD_SET(x) \
  373. (((x) << WLAN_PLL_CONTROL_NOPWD_LSB) & WLAN_PLL_CONTROL_NOPWD_MASK)
  374. #define WLAN_PLL_CONTROL_BYPASS_GET(x) \
  375. (((x) & WLAN_PLL_CONTROL_BYPASS_MASK) >> WLAN_PLL_CONTROL_BYPASS_LSB)
  376. #define WLAN_PLL_CONTROL_BYPASS_SET(x) \
  377. (((x) << WLAN_PLL_CONTROL_BYPASS_LSB) & WLAN_PLL_CONTROL_BYPASS_MASK)
  378. #define WLAN_PLL_CONTROL_CLK_SEL_GET(x) \
  379. (((x) & WLAN_PLL_CONTROL_CLK_SEL_MASK) >> WLAN_PLL_CONTROL_CLK_SEL_LSB)
  380. #define WLAN_PLL_CONTROL_CLK_SEL_SET(x) \
  381. (((x) << WLAN_PLL_CONTROL_CLK_SEL_LSB) & WLAN_PLL_CONTROL_CLK_SEL_MASK)
  382. #define WLAN_PLL_CONTROL_REFDIV_GET(x) \
  383. (((x) & WLAN_PLL_CONTROL_REFDIV_MASK) >> WLAN_PLL_CONTROL_REFDIV_LSB)
  384. #define WLAN_PLL_CONTROL_REFDIV_SET(x) \
  385. (((x) << WLAN_PLL_CONTROL_REFDIV_LSB) & WLAN_PLL_CONTROL_REFDIV_MASK)
  386. #define WLAN_PLL_CONTROL_DIV_GET(x) \
  387. (((x) & WLAN_PLL_CONTROL_DIV_MASK) >> WLAN_PLL_CONTROL_DIV_LSB)
  388. #define WLAN_PLL_CONTROL_DIV_SET(x) \
  389. (((x) << WLAN_PLL_CONTROL_DIV_LSB) & WLAN_PLL_CONTROL_DIV_MASK)
  390. #define SOC_CORE_CLK_CTRL_DIV_GET(x) \
  391. (((x) & SOC_CORE_CLK_CTRL_DIV_MASK) >> SOC_CORE_CLK_CTRL_DIV_LSB)
  392. #define SOC_CORE_CLK_CTRL_DIV_SET(x) \
  393. (((x) << SOC_CORE_CLK_CTRL_DIV_LSB) & SOC_CORE_CLK_CTRL_DIV_MASK)
  394. #define RTC_SYNC_STATUS_PLL_CHANGING_GET(x) \
  395. (((x) & RTC_SYNC_STATUS_PLL_CHANGING_MASK) >> \
  396. RTC_SYNC_STATUS_PLL_CHANGING_LSB)
  397. #define RTC_SYNC_STATUS_PLL_CHANGING_SET(x) \
  398. (((x) << RTC_SYNC_STATUS_PLL_CHANGING_LSB) & \
  399. RTC_SYNC_STATUS_PLL_CHANGING_MASK)
  400. #define SOC_CPU_CLOCK_STANDARD_GET(x) \
  401. (((x) & SOC_CPU_CLOCK_STANDARD_MASK) >> SOC_CPU_CLOCK_STANDARD_LSB)
  402. #define SOC_CPU_CLOCK_STANDARD_SET(x) \
  403. (((x) << SOC_CPU_CLOCK_STANDARD_LSB) & SOC_CPU_CLOCK_STANDARD_MASK)
  404. /* PLL end */
  405. #define WLAN_GPIO_PIN0_CONFIG_SET(x) \
  406. (((x) << GPIO_PIN0_CONFIG_LSB) & GPIO_PIN0_CONFIG_MASK)
  407. #define WLAN_GPIO_PIN0_PAD_PULL_SET(x) \
  408. (((x) << GPIO_PIN0_PAD_PULL_LSB) & GPIO_PIN0_PAD_PULL_MASK)
  409. #define SI_CONFIG_ERR_INT_SET(x) \
  410. (((x) << SI_CONFIG_ERR_INT_LSB) & SI_CONFIG_ERR_INT_MASK)
  411. #ifdef QCA_WIFI_3_0_ADRASTEA
  412. #define Q6_ENABLE_REGISTER_0 \
  413. (scn->targetdef->d_Q6_ENABLE_REGISTER_0)
  414. #define Q6_ENABLE_REGISTER_1 \
  415. (scn->targetdef->d_Q6_ENABLE_REGISTER_1)
  416. #define Q6_CAUSE_REGISTER_0 \
  417. (scn->targetdef->d_Q6_CAUSE_REGISTER_0)
  418. #define Q6_CAUSE_REGISTER_1 \
  419. (scn->targetdef->d_Q6_CAUSE_REGISTER_1)
  420. #define Q6_CLEAR_REGISTER_0 \
  421. (scn->targetdef->d_Q6_CLEAR_REGISTER_0)
  422. #define Q6_CLEAR_REGISTER_1 \
  423. (scn->targetdef->d_Q6_CLEAR_REGISTER_1)
  424. #endif
  425. #ifdef CONFIG_BYPASS_QMI
  426. #define BYPASS_QMI_TEMP_REGISTER \
  427. (scn->targetdef->d_BYPASS_QMI_TEMP_REGISTER)
  428. #endif
  429. #define A_SOC_PCIE_PCIE_BAR0_START (scn->hostdef->d_A_SOC_PCIE_PCIE_BAR0_START)
  430. #define DESC_DATA_FLAG_MASK (scn->hostdef->d_DESC_DATA_FLAG_MASK)
  431. #define MUX_ID_MASK (scn->hostdef->d_MUX_ID_MASK)
  432. #define TRANSACTION_ID_MASK (scn->hostdef->d_TRANSACTION_ID_MASK)
  433. #define HOST_CE_COUNT (scn->hostdef->d_HOST_CE_COUNT)
  434. #define ENABLE_MSI (scn->hostdef->d_ENABLE_MSI)
  435. #define INT_STATUS_ENABLE_ERROR_LSB \
  436. (scn->hostdef->d_INT_STATUS_ENABLE_ERROR_LSB)
  437. #define INT_STATUS_ENABLE_ERROR_MASK \
  438. (scn->hostdef->d_INT_STATUS_ENABLE_ERROR_MASK)
  439. #define INT_STATUS_ENABLE_CPU_LSB (scn->hostdef->d_INT_STATUS_ENABLE_CPU_LSB)
  440. #define INT_STATUS_ENABLE_CPU_MASK (scn->hostdef->d_INT_STATUS_ENABLE_CPU_MASK)
  441. #define INT_STATUS_ENABLE_COUNTER_LSB \
  442. (scn->hostdef->d_INT_STATUS_ENABLE_COUNTER_LSB)
  443. #define INT_STATUS_ENABLE_COUNTER_MASK \
  444. (scn->hostdef->d_INT_STATUS_ENABLE_COUNTER_MASK)
  445. #define INT_STATUS_ENABLE_MBOX_DATA_LSB \
  446. (scn->hostdef->d_INT_STATUS_ENABLE_MBOX_DATA_LSB)
  447. #define INT_STATUS_ENABLE_MBOX_DATA_MASK \
  448. (scn->hostdef->d_INT_STATUS_ENABLE_MBOX_DATA_MASK)
  449. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB \
  450. (scn->hostdef->d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB)
  451. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK \
  452. (scn->hostdef->d_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK)
  453. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB \
  454. (scn->hostdef->d_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB)
  455. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK \
  456. (scn->hostdef->d_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK)
  457. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB \
  458. (scn->hostdef->d_COUNTER_INT_STATUS_ENABLE_BIT_LSB)
  459. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK \
  460. (scn->hostdef->d_COUNTER_INT_STATUS_ENABLE_BIT_MASK)
  461. #define INT_STATUS_ENABLE_ADDRESS \
  462. (scn->hostdef->d_INT_STATUS_ENABLE_ADDRESS)
  463. #define CPU_INT_STATUS_ENABLE_BIT_LSB \
  464. (scn->hostdef->d_CPU_INT_STATUS_ENABLE_BIT_LSB)
  465. #define CPU_INT_STATUS_ENABLE_BIT_MASK \
  466. (scn->hostdef->d_CPU_INT_STATUS_ENABLE_BIT_MASK)
  467. #define HOST_INT_STATUS_ADDRESS (scn->hostdef->d_HOST_INT_STATUS_ADDRESS)
  468. #define CPU_INT_STATUS_ADDRESS (scn->hostdef->d_CPU_INT_STATUS_ADDRESS)
  469. #define ERROR_INT_STATUS_ADDRESS (scn->hostdef->d_ERROR_INT_STATUS_ADDRESS)
  470. #define ERROR_INT_STATUS_WAKEUP_MASK \
  471. (scn->hostdef->d_ERROR_INT_STATUS_WAKEUP_MASK)
  472. #define ERROR_INT_STATUS_WAKEUP_LSB \
  473. (scn->hostdef->d_ERROR_INT_STATUS_WAKEUP_LSB)
  474. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK \
  475. (scn->hostdef->d_ERROR_INT_STATUS_RX_UNDERFLOW_MASK)
  476. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB \
  477. (scn->hostdef->d_ERROR_INT_STATUS_RX_UNDERFLOW_LSB)
  478. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK \
  479. (scn->hostdef->d_ERROR_INT_STATUS_TX_OVERFLOW_MASK)
  480. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB \
  481. (scn->hostdef->d_ERROR_INT_STATUS_TX_OVERFLOW_LSB)
  482. #define COUNT_DEC_ADDRESS (scn->hostdef->d_COUNT_DEC_ADDRESS)
  483. #define HOST_INT_STATUS_CPU_MASK (scn->hostdef->d_HOST_INT_STATUS_CPU_MASK)
  484. #define HOST_INT_STATUS_CPU_LSB (scn->hostdef->d_HOST_INT_STATUS_CPU_LSB)
  485. #define HOST_INT_STATUS_ERROR_MASK (scn->hostdef->d_HOST_INT_STATUS_ERROR_MASK)
  486. #define HOST_INT_STATUS_ERROR_LSB (scn->hostdef->d_HOST_INT_STATUS_ERROR_LSB)
  487. #define HOST_INT_STATUS_COUNTER_MASK \
  488. (scn->hostdef->d_HOST_INT_STATUS_COUNTER_MASK)
  489. #define HOST_INT_STATUS_COUNTER_LSB \
  490. (scn->hostdef->d_HOST_INT_STATUS_COUNTER_LSB)
  491. #define RX_LOOKAHEAD_VALID_ADDRESS (scn->hostdef->d_RX_LOOKAHEAD_VALID_ADDRESS)
  492. #define WINDOW_DATA_ADDRESS (scn->hostdef->d_WINDOW_DATA_ADDRESS)
  493. #define WINDOW_READ_ADDR_ADDRESS (scn->hostdef->d_WINDOW_READ_ADDR_ADDRESS)
  494. #define WINDOW_WRITE_ADDR_ADDRESS (scn->hostdef->d_WINDOW_WRITE_ADDR_ADDRESS)
  495. #define SOC_GLOBAL_RESET_ADDRESS (scn->hostdef->d_SOC_GLOBAL_RESET_ADDRESS)
  496. #define RTC_STATE_ADDRESS (scn->hostdef->d_RTC_STATE_ADDRESS)
  497. #define RTC_STATE_COLD_RESET_MASK (scn->hostdef->d_RTC_STATE_COLD_RESET_MASK)
  498. #define PCIE_LOCAL_BASE_ADDRESS (scn->hostdef->d_PCIE_LOCAL_BASE_ADDRESS)
  499. #define PCIE_SOC_WAKE_RESET (scn->hostdef->d_PCIE_SOC_WAKE_RESET)
  500. #define PCIE_SOC_WAKE_ADDRESS (scn->hostdef->d_PCIE_SOC_WAKE_ADDRESS)
  501. #define PCIE_SOC_WAKE_V_MASK (scn->hostdef->d_PCIE_SOC_WAKE_V_MASK)
  502. #define RTC_STATE_V_MASK (scn->hostdef->d_RTC_STATE_V_MASK)
  503. #define RTC_STATE_V_LSB (scn->hostdef->d_RTC_STATE_V_LSB)
  504. #define FW_IND_EVENT_PENDING (scn->hostdef->d_FW_IND_EVENT_PENDING)
  505. #define FW_IND_INITIALIZED (scn->hostdef->d_FW_IND_INITIALIZED)
  506. #define FW_IND_HELPER (scn->hostdef->d_FW_IND_HELPER)
  507. #define RTC_STATE_V_ON (scn->hostdef->d_RTC_STATE_V_ON)
  508. #define FW_IND_HOST_READY (scn->hostdef->d_FW_IND_HOST_READY)
  509. #if defined(SDIO_3_0)
  510. #define HOST_INT_STATUS_MBOX_DATA_MASK \
  511. (scn->hostdef->d_HOST_INT_STATUS_MBOX_DATA_MASK)
  512. #define HOST_INT_STATUS_MBOX_DATA_LSB \
  513. (scn->hostdef->d_HOST_INT_STATUS_MBOX_DATA_LSB)
  514. #endif
  515. #if !defined(SOC_PCIE_BASE_ADDRESS)
  516. #define SOC_PCIE_BASE_ADDRESS 0
  517. #endif
  518. #if !defined(PCIE_SOC_RDY_STATUS_ADDRESS)
  519. #define PCIE_SOC_RDY_STATUS_ADDRESS 0
  520. #define PCIE_SOC_RDY_STATUS_BAR_MASK 0
  521. #endif
  522. #if !defined(MSI_MAGIC_ADR_ADDRESS)
  523. #define MSI_MAGIC_ADR_ADDRESS 0
  524. #define MSI_MAGIC_ADDRESS 0
  525. #endif
  526. /* SET/GET macros */
  527. #define INT_STATUS_ENABLE_ERROR_SET(x) \
  528. (((x) << INT_STATUS_ENABLE_ERROR_LSB) & INT_STATUS_ENABLE_ERROR_MASK)
  529. #define INT_STATUS_ENABLE_CPU_SET(x) \
  530. (((x) << INT_STATUS_ENABLE_CPU_LSB) & INT_STATUS_ENABLE_CPU_MASK)
  531. #define INT_STATUS_ENABLE_COUNTER_SET(x) \
  532. (((x) << INT_STATUS_ENABLE_COUNTER_LSB) & \
  533. INT_STATUS_ENABLE_COUNTER_MASK)
  534. #define INT_STATUS_ENABLE_MBOX_DATA_SET(x) \
  535. (((x) << INT_STATUS_ENABLE_MBOX_DATA_LSB) & \
  536. INT_STATUS_ENABLE_MBOX_DATA_MASK)
  537. #define CPU_INT_STATUS_ENABLE_BIT_SET(x) \
  538. (((x) << CPU_INT_STATUS_ENABLE_BIT_LSB) & \
  539. CPU_INT_STATUS_ENABLE_BIT_MASK)
  540. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_SET(x) \
  541. (((x) << ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB) & \
  542. ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK)
  543. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_SET(x) \
  544. (((x) << ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB) & \
  545. ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK)
  546. #define COUNTER_INT_STATUS_ENABLE_BIT_SET(x) \
  547. (((x) << COUNTER_INT_STATUS_ENABLE_BIT_LSB) & \
  548. COUNTER_INT_STATUS_ENABLE_BIT_MASK)
  549. #define ERROR_INT_STATUS_WAKEUP_GET(x) \
  550. (((x) & ERROR_INT_STATUS_WAKEUP_MASK) >> \
  551. ERROR_INT_STATUS_WAKEUP_LSB)
  552. #define ERROR_INT_STATUS_RX_UNDERFLOW_GET(x) \
  553. (((x) & ERROR_INT_STATUS_RX_UNDERFLOW_MASK) >> \
  554. ERROR_INT_STATUS_RX_UNDERFLOW_LSB)
  555. #define ERROR_INT_STATUS_TX_OVERFLOW_GET(x) \
  556. (((x) & ERROR_INT_STATUS_TX_OVERFLOW_MASK) >> \
  557. ERROR_INT_STATUS_TX_OVERFLOW_LSB)
  558. #define HOST_INT_STATUS_CPU_GET(x) \
  559. (((x) & HOST_INT_STATUS_CPU_MASK) >> HOST_INT_STATUS_CPU_LSB)
  560. #define HOST_INT_STATUS_ERROR_GET(x) \
  561. (((x) & HOST_INT_STATUS_ERROR_MASK) >> HOST_INT_STATUS_ERROR_LSB)
  562. #define HOST_INT_STATUS_COUNTER_GET(x) \
  563. (((x) & HOST_INT_STATUS_COUNTER_MASK) >> HOST_INT_STATUS_COUNTER_LSB)
  564. #define RTC_STATE_V_GET(x) \
  565. (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  566. #if defined(SDIO_3_0)
  567. #define HOST_INT_STATUS_MBOX_DATA_GET(x) \
  568. (((x) & HOST_INT_STATUS_MBOX_DATA_MASK) >> \
  569. HOST_INT_STATUS_MBOX_DATA_LSB)
  570. #endif
  571. #define INVALID_REG_LOC_DUMMY_DATA 0xAA
  572. #define AR6320_CORE_CLK_DIV_ADDR 0x403fa8
  573. #define AR6320_CPU_PLL_INIT_DONE_ADDR 0x403fd0
  574. #define AR6320_CPU_SPEED_ADDR 0x403fa4
  575. #define AR6320V2_CORE_CLK_DIV_ADDR 0x403fd8
  576. #define AR6320V2_CPU_PLL_INIT_DONE_ADDR 0x403fd0
  577. #define AR6320V2_CPU_SPEED_ADDR 0x403fd4
  578. #define AR6320V3_CORE_CLK_DIV_ADDR 0x404028
  579. #define AR6320V3_CPU_PLL_INIT_DONE_ADDR 0x404020
  580. #define AR6320V3_CPU_SPEED_ADDR 0x404024
  581. enum a_refclk_speed_t {
  582. SOC_REFCLK_UNKNOWN = -1, /* Unsupported ref clock -- use PLL Bypass */
  583. SOC_REFCLK_48_MHZ = 0,
  584. SOC_REFCLK_19_2_MHZ = 1,
  585. SOC_REFCLK_24_MHZ = 2,
  586. SOC_REFCLK_26_MHZ = 3,
  587. SOC_REFCLK_37_4_MHZ = 4,
  588. SOC_REFCLK_38_4_MHZ = 5,
  589. SOC_REFCLK_40_MHZ = 6,
  590. SOC_REFCLK_52_MHZ = 7,
  591. };
  592. #define A_REFCLK_UNKNOWN SOC_REFCLK_UNKNOWN
  593. #define A_REFCLK_48_MHZ SOC_REFCLK_48_MHZ
  594. #define A_REFCLK_19_2_MHZ SOC_REFCLK_19_2_MHZ
  595. #define A_REFCLK_24_MHZ SOC_REFCLK_24_MHZ
  596. #define A_REFCLK_26_MHZ SOC_REFCLK_26_MHZ
  597. #define A_REFCLK_37_4_MHZ SOC_REFCLK_37_4_MHZ
  598. #define A_REFCLK_38_4_MHZ SOC_REFCLK_38_4_MHZ
  599. #define A_REFCLK_40_MHZ SOC_REFCLK_40_MHZ
  600. #define A_REFCLK_52_MHZ SOC_REFCLK_52_MHZ
  601. #define TARGET_CPU_FREQ 176000000
  602. struct wlan_pll_s {
  603. uint32_t refdiv;
  604. uint32_t div;
  605. uint32_t rnfrac;
  606. uint32_t outdiv;
  607. };
  608. struct cmnos_clock_s {
  609. enum a_refclk_speed_t refclk_speed;
  610. uint32_t refclk_hz;
  611. uint32_t pll_settling_time; /* 50us */
  612. struct wlan_pll_s wlan_pll;
  613. };
  614. struct tgt_reg_section {
  615. uint32_t start_addr;
  616. uint32_t end_addr;
  617. };
  618. struct tgt_reg_table {
  619. const struct tgt_reg_section *section;
  620. uint32_t section_size;
  621. };
  622. struct hif_softc;
  623. void hif_target_register_tbl_attach(struct hif_softc *scn, u32 target_type);
  624. void hif_register_tbl_attach(struct hif_softc *scn, u32 hif_type);
  625. #endif /* _REGTABLE_IPCIE_H_ */