hal_9224_tx.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_9224_TX_H_
  20. #define _HAL_9224_TX_H_
  21. #include "tcl_data_cmd.h"
  22. #include "phyrx_rssi_legacy.h"
  23. #include "hal_internal.h"
  24. #include "qdf_trace.h"
  25. #include "hal_rx.h"
  26. #include "hal_tx.h"
  27. #include "hal_api_mon.h"
  28. #include <hal_be_tx.h>
  29. #define DSCP_TID_TABLE_SIZE 24
  30. #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
  31. #define HAL_TX_NUM_DSCP_REGISTER_SIZE 32
  32. /**
  33. * hal_tx_ppe2tcl_ring_halt_get_9224() - Get ring halt for the ppe2tcl ring
  34. * @hal_soc: HAL SoC context
  35. *
  36. * Return: Ring halt status.
  37. */
  38. static uint32_t hal_tx_ppe2tcl_ring_halt_get_9224(hal_soc_handle_t hal_soc)
  39. {
  40. uint32_t cmn_reg_addr;
  41. uint32_t regval;
  42. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  43. cmn_reg_addr =
  44. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(MAC_TCL_REG_REG_BASE);
  45. /* Get RING_HALT status */
  46. regval = HAL_REG_READ(soc, cmn_reg_addr);
  47. return (regval &
  48. (1 <<
  49. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_PPE2TCL1_RNG_HALT_SHFT));
  50. }
  51. /**
  52. * hal_tx_ppe2tcl_ring_halt_set_9224() - Enable ring halt for the ppe2tcl ring
  53. * @hal_soc: HAL SoC context
  54. *
  55. * Return: none
  56. */
  57. static void hal_tx_ppe2tcl_ring_halt_set_9224(hal_soc_handle_t hal_soc)
  58. {
  59. uint32_t cmn_reg_addr;
  60. uint32_t regval;
  61. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  62. cmn_reg_addr =
  63. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(MAC_TCL_REG_REG_BASE);
  64. /* Enable RING_HALT */
  65. regval = HAL_REG_READ(soc, cmn_reg_addr);
  66. regval |=
  67. (1 <<
  68. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_PPE2TCL1_RNG_HALT_SHFT);
  69. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  70. }
  71. /**
  72. * hal_tx_ppe2tcl_ring_halt_reset_9224() - Disable ring halt for the ppe2tcl
  73. * ring
  74. * @hal_soc: HAL SoC context
  75. *
  76. * Return: none
  77. */
  78. static void hal_tx_ppe2tcl_ring_halt_reset_9224(hal_soc_handle_t hal_soc)
  79. {
  80. uint32_t cmn_reg_addr;
  81. uint32_t regval;
  82. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  83. cmn_reg_addr =
  84. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(MAC_TCL_REG_REG_BASE);
  85. /* Disable RING_HALT */
  86. regval = HAL_REG_READ(soc, cmn_reg_addr);
  87. regval &= ~(1 <<
  88. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_PPE2TCL1_RNG_HALT_SHFT);
  89. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  90. }
  91. /**
  92. * hal_tx_ppe2tcl_ring_halt_done_9224() - Check if ring halt is done
  93. * for ppe2tcl ring
  94. * @hal_soc: HAL SoC context
  95. *
  96. * Return: true if halt done
  97. */
  98. static bool hal_tx_ppe2tcl_ring_halt_done_9224(hal_soc_handle_t hal_soc)
  99. {
  100. uint32_t cmn_reg_addr;
  101. uint32_t regval;
  102. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  103. cmn_reg_addr =
  104. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(MAC_TCL_REG_REG_BASE);
  105. regval = HAL_REG_READ(soc, cmn_reg_addr);
  106. regval &= (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_PPE2TCL1_RNG_HALT_STAT_SHFT);
  107. return(!!regval);
  108. }
  109. /**
  110. * hal_tx_set_dscp_tid_map_9224() - Configure default DSCP to TID map table
  111. * @hal_soc: HAL SoC context
  112. * @map: DSCP-TID mapping table
  113. * @id: mapping table ID - 0-31
  114. *
  115. * DSCP are mapped to 8 TID values using TID values programmed
  116. * in any of the 32 DSCP_TID_MAPS (id = 0-31).
  117. *
  118. * Return: none
  119. */
  120. static void hal_tx_set_dscp_tid_map_9224(struct hal_soc *hal_soc, uint8_t *map,
  121. uint8_t id)
  122. {
  123. int i;
  124. uint32_t addr, cmn_reg_addr;
  125. uint32_t value = 0, regval;
  126. uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
  127. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  128. if (id >= HAL_MAX_HW_DSCP_TID_V2_MAPS)
  129. return;
  130. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  131. MAC_TCL_REG_REG_BASE);
  132. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  133. MAC_TCL_REG_REG_BASE,
  134. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  135. /* Enable read/write access */
  136. regval = HAL_REG_READ(soc, cmn_reg_addr);
  137. regval |=
  138. (1 <<
  139. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  140. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  141. /* Write 8 (24 bits) DSCP-TID mappings in each iteration */
  142. for (i = 0; i < 64; i += 8) {
  143. value = (map[i] |
  144. (map[i + 1] << 0x3) |
  145. (map[i + 2] << 0x6) |
  146. (map[i + 3] << 0x9) |
  147. (map[i + 4] << 0xc) |
  148. (map[i + 5] << 0xf) |
  149. (map[i + 6] << 0x12) |
  150. (map[i + 7] << 0x15));
  151. qdf_mem_copy(&val[cnt], (void *)&value, 3);
  152. cnt += 3;
  153. }
  154. for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
  155. regval = *(uint32_t *)(val + i);
  156. HAL_REG_WRITE(soc, addr,
  157. (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  158. addr += 4;
  159. }
  160. /* Disable read/write access */
  161. regval = HAL_REG_READ(soc, cmn_reg_addr);
  162. regval &=
  163. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  164. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  165. }
  166. /**
  167. * hal_tx_update_dscp_tid_9224() - Update the dscp tid map table as updated
  168. * by the user
  169. * @soc: HAL SoC context
  170. * @tid: TID
  171. * @id: MAP ID
  172. * @dscp: DSCP
  173. *
  174. * Return: void
  175. */
  176. static void hal_tx_update_dscp_tid_9224(struct hal_soc *soc, uint8_t tid,
  177. uint8_t id, uint8_t dscp)
  178. {
  179. uint32_t addr, addr1, cmn_reg_addr;
  180. uint32_t start_value = 0, end_value = 0;
  181. uint32_t regval;
  182. uint8_t end_bits = 0;
  183. uint8_t start_bits = 0;
  184. uint32_t start_index, end_index;
  185. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  186. MAC_TCL_REG_REG_BASE);
  187. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  188. MAC_TCL_REG_REG_BASE,
  189. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  190. start_index = dscp * HAL_TX_BITS_PER_TID;
  191. end_index = (start_index + (HAL_TX_BITS_PER_TID - 1))
  192. % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  193. start_index = start_index % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  194. addr += (4 * ((dscp * HAL_TX_BITS_PER_TID) /
  195. HAL_TX_NUM_DSCP_REGISTER_SIZE));
  196. if (end_index < start_index) {
  197. end_bits = end_index + 1;
  198. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  199. start_value = tid << start_index;
  200. end_value = tid >> start_bits;
  201. addr1 = addr + 4;
  202. } else {
  203. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  204. start_value = tid << start_index;
  205. addr1 = 0;
  206. }
  207. /* Enable read/write access */
  208. regval = HAL_REG_READ(soc, cmn_reg_addr);
  209. regval |=
  210. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  211. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  212. regval = HAL_REG_READ(soc, addr);
  213. if (end_index < start_index)
  214. regval &= (~0) >> start_bits;
  215. else
  216. regval &= ~(7 << start_index);
  217. regval |= start_value;
  218. HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  219. if (addr1) {
  220. regval = HAL_REG_READ(soc, addr1);
  221. regval &= (~0) << end_bits;
  222. regval |= end_value;
  223. HAL_REG_WRITE(soc, addr1, (regval &
  224. HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  225. }
  226. /* Disable read/write access */
  227. regval = HAL_REG_READ(soc, cmn_reg_addr);
  228. regval &=
  229. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  230. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  231. }
  232. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  233. #define RBM_MAPPING_BMSK HWIO_TCL_R0_RBM_MAPPING0_SW2TCL1_RING_BMSK
  234. #define RBM_MAPPING_SHFT HWIO_TCL_R0_RBM_MAPPING0_SW2TCL2_RING_SHFT
  235. #define RBM_PPE2TCL_OFFSET \
  236. (HWIO_TCL_R0_RBM_MAPPING0_PPE2TCL1_RING_SHFT >> 2)
  237. #define RBM_TCL_CMD_CREDIT_OFFSET \
  238. (HWIO_TCL_R0_RBM_MAPPING0_SW2TCL_CREDIT_RING_SHFT >> 2)
  239. /**
  240. * hal_tx_config_rbm_mapping_be_9224() - Update return buffer manager ring id
  241. * @hal_soc_hdl: HAL SoC context
  242. * @hal_ring_hdl: Source ring pointer
  243. * @rbm_id: return buffer manager ring id
  244. *
  245. * Return: void
  246. */
  247. static inline void
  248. hal_tx_config_rbm_mapping_be_9224(hal_soc_handle_t hal_soc_hdl,
  249. hal_ring_handle_t hal_ring_hdl,
  250. uint8_t rbm_id)
  251. {
  252. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  253. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  254. uint32_t reg_addr = 0;
  255. uint32_t reg_val = 0;
  256. uint32_t val = 0;
  257. uint8_t ring_num;
  258. enum hal_ring_type ring_type;
  259. ring_type = srng->ring_type;
  260. ring_num = hal_soc->hw_srng_table[ring_type].start_ring_id;
  261. ring_num = srng->ring_id - ring_num;
  262. reg_addr = HWIO_TCL_R0_RBM_MAPPING0_ADDR(MAC_TCL_REG_REG_BASE);
  263. if (ring_type == PPE2TCL)
  264. ring_num = ring_num + RBM_PPE2TCL_OFFSET;
  265. else if (ring_type == TCL_CMD_CREDIT)
  266. ring_num = ring_num + RBM_TCL_CMD_CREDIT_OFFSET;
  267. /* get current value stored in register address */
  268. val = HAL_REG_READ(hal_soc, reg_addr);
  269. /* mask out other stored value */
  270. val &= (~(RBM_MAPPING_BMSK << (RBM_MAPPING_SHFT * ring_num)));
  271. reg_val = val | ((RBM_MAPPING_BMSK & rbm_id) <<
  272. (RBM_MAPPING_SHFT * ring_num));
  273. /* write rbm mapped value to register address */
  274. HAL_REG_WRITE(hal_soc, reg_addr, reg_val);
  275. }
  276. #else
  277. static inline void
  278. hal_tx_config_rbm_mapping_be_9224(hal_soc_handle_t hal_soc_hdl,
  279. hal_ring_handle_t hal_ring_hdl,
  280. uint8_t rbm_id)
  281. {
  282. }
  283. #endif
  284. /**
  285. * hal_tx_init_cmd_credit_ring_9224() - Initialize command/credit SRNG
  286. * @hal_soc_hdl: Handle to HAL SoC structure
  287. * @hal_ring_hdl: Handle to HAL SRNG structure
  288. *
  289. * Return: none
  290. */
  291. static inline void
  292. hal_tx_init_cmd_credit_ring_9224(hal_soc_handle_t hal_soc_hdl,
  293. hal_ring_handle_t hal_ring_hdl)
  294. {
  295. }
  296. /* TX MONITOR */
  297. #if defined(WLAN_PKT_CAPTURE_TX_2_0) && defined(TX_MONITOR_WORD_MASK)
  298. #define TX_FES_SETUP_MASK 0x3
  299. typedef struct tx_fes_setup_compact_9224 hal_tx_fes_setup_t;
  300. struct tx_fes_setup_compact_9224 {
  301. /* DWORD - 0 */
  302. uint32_t schedule_id;
  303. /* DWORD - 1 */
  304. uint32_t reserved_1a : 7, // [0: 6]
  305. transmit_start_reason : 3, // [7: 9]
  306. reserved_1b : 13, // [10: 22]
  307. number_of_users : 6, // [28: 23]
  308. mu_type : 1, // [29]
  309. reserved_1c : 2; // [30]
  310. /* DWORD - 2 */
  311. uint32_t reserved_2a : 4, // [0: 3]
  312. ndp_frame : 2, // [4: 5]
  313. txbf : 1, // [6]
  314. reserved_2b : 3, // [7: 9]
  315. static_bandwidth : 3, // [12: 10]
  316. reserved_2c : 1, // [13]
  317. transmission_contains_mu_rts : 1, // [14]
  318. reserved_2d : 17; // [15: 31]
  319. /* DWORD - 3 */
  320. uint32_t reserved_3a : 15, // [0: 14]
  321. mu_ndp : 1, // [15]
  322. reserved_3b : 11, // [16: 26]
  323. ndpa : 1, // [27]
  324. reserved_3c : 4; // [28: 31]
  325. };
  326. #define TX_PEER_ENTRY_MASK 0x103
  327. typedef struct tx_peer_entry_compact_9224 hal_tx_peer_entry_t;
  328. struct tx_peer_entry_compact_9224 {
  329. /* DWORD - 0 */
  330. uint32_t mac_addr_a_31_0 : 32;
  331. /* DWORD - 1 */
  332. uint32_t mac_addr_a_47_32 : 16,
  333. mac_addr_b_15_0 : 16;
  334. /* DWORD - 2 */
  335. uint32_t mac_addr_b_47_16 : 32;
  336. /* DWORD - 3 */
  337. uint32_t reserved_3 : 32;
  338. /* DWORD - 16 */
  339. uint32_t reserved_16 : 32;
  340. /* DWORD - 17 */
  341. uint32_t multi_link_addr_crypto_enable : 1,
  342. reserved_17_a : 15,
  343. sw_peer_id : 16;
  344. };
  345. #define TX_QUEUE_EXT_MASK 0x1
  346. typedef struct tx_queue_ext_compact_9224 hal_tx_queue_ext_t;
  347. struct tx_queue_ext_compact_9224 {
  348. /* DWORD - 0 */
  349. uint32_t frame_ctl : 16,
  350. qos_ctl : 16;
  351. /* DWORD - 1 */
  352. uint32_t ampdu_flag : 1,
  353. reserved_1 : 31;
  354. };
  355. #define TX_MSDU_START_MASK 0x1
  356. typedef struct tx_msdu_start_compact_9224 hal_tx_msdu_start_t;
  357. struct tx_msdu_start_compact_9224 {
  358. /* DWORD - 0 */
  359. uint32_t reserved_0 : 32;
  360. /* DWORD - 1 */
  361. uint32_t reserved_1 : 32;
  362. };
  363. #define TX_MPDU_START_MASK 0x3
  364. typedef struct tx_mpdu_start_compact_9224 hal_tx_mpdu_start_t;
  365. struct tx_mpdu_start_compact_9224 {
  366. /* DWORD - 0 */
  367. uint32_t mpdu_length : 14,
  368. frame_not_from_tqm : 1,
  369. vht_control_present : 1,
  370. mpdu_header_length : 8,
  371. retry_count : 7,
  372. wds : 1;
  373. /* DWORD - 1 */
  374. uint32_t pn_31_0 : 32;
  375. /* DWORD - 2 */
  376. uint32_t pn_47_32 : 16,
  377. mpdu_sequence_number : 12,
  378. raw_already_encrypted : 1,
  379. frame_type : 2,
  380. txdma_dropped_mpdu_warning : 1;
  381. /* DWORD - 3 */
  382. uint32_t reserved_3 : 32;
  383. };
  384. typedef struct rxpcu_user_setup_compact_9224 hal_rxpcu_user_setup_t;
  385. struct rxpcu_user_setup_compact_9224 {
  386. };
  387. #define TX_FES_STATUS_END_MASK 0x7
  388. typedef struct tx_fes_status_end_compact_9224 hal_tx_fes_status_end_t;
  389. struct tx_fes_status_end_compact_9224 {
  390. /* DWORD - 0 */
  391. uint32_t reserved_0 : 32;
  392. /* DWORD - 1 */
  393. struct {
  394. uint16_t phytx_abort_reason : 8,
  395. user_number : 6,
  396. reserved_1a : 2;
  397. } phytx_abort_request_info_details;
  398. uint16_t reserved_1b : 12,
  399. phytx_abort_request_info_valid : 1,
  400. reserved_1c : 3;
  401. /* DWORD - 2 */
  402. uint32_t start_of_frame_timestamp_15_0 : 16,
  403. start_of_frame_timestamp_31_16 : 16;
  404. /* DWORD - 3 */
  405. uint32_t end_of_frame_timestamp_15_0 : 16,
  406. end_of_frame_timestamp_31_16 : 16;
  407. /* DWORD - 4 */
  408. uint32_t terminate_ranging_sequence : 1,
  409. reserved_4a : 7,
  410. timing_status : 2,
  411. response_type : 5,
  412. r2r_end_status_to_follow : 1,
  413. transmit_delay : 16;
  414. /* DWORD - 5 */
  415. uint32_t reserved_5 : 32;
  416. };
  417. #define RESPONSE_END_STATUS_MASK 0xD
  418. typedef struct response_end_status_compact_9224 hal_response_end_status_t;
  419. struct response_end_status_compact_9224 {
  420. /* DWORD - 0 */
  421. uint32_t coex_bt_tx_while_wlan_tx : 1,
  422. coex_wan_tx_while_wlan_tx : 1,
  423. coex_wlan_tx_while_wlan_tx : 1,
  424. global_data_underflow_warning : 1,
  425. response_transmit_status : 4,
  426. phytx_pkt_end_info_valid : 1,
  427. phytx_abort_request_info_valid : 1,
  428. generated_response : 3,
  429. mba_user_count : 7,
  430. mba_fake_bitmap_count : 7,
  431. coex_based_tx_bw : 3,
  432. trig_response_related : 1,
  433. dpdtrain_done : 1;
  434. /* DWORD - 1 */
  435. uint32_t reserved_1 : 32;
  436. /* DWORD - 4 */
  437. uint32_t reserved_4 : 32;
  438. /* DWORD - 5 */
  439. uint32_t start_of_frame_timestamp_15_0 : 16,
  440. start_of_frame_timestamp_31_16 : 16;
  441. /* DWORD - 6 */
  442. uint32_t end_of_frame_timestamp_15_0 : 16,
  443. end_of_frame_timestamp_31_16 : 16;
  444. /* DWORD - 7 */
  445. uint32_t reserved_7 : 32;
  446. };
  447. #define TX_FES_STATUS_PROT_MASK 0x2
  448. typedef struct tx_fes_status_prot_compact_9224 hal_tx_fes_status_prot_t;
  449. struct tx_fes_status_prot_compact_9224 {
  450. /* DWORD - 2 */
  451. uint32_t start_of_frame_timestamp_15_0 : 16,
  452. start_of_frame_timestamp_31_16 : 16;
  453. /* DWROD - 3 */
  454. uint32_t end_of_frame_timestamp_15_0 : 16,
  455. end_of_frame_timestamp_31_16 : 16;
  456. };
  457. #define PCU_PPDU_SETUP_INIT_MASK 0x1E800000
  458. typedef struct pcu_ppdu_setup_init_compact_9224 hal_pcu_ppdu_setup_t;
  459. struct pcu_ppdu_setup_init_compact_9224 {
  460. /* DWORD - 46 */
  461. uint32_t reserved_46 : 32;
  462. /* DWORD - 47 */
  463. uint32_t r2r_group_id : 6,
  464. r2r_response_frame_type : 4,
  465. r2r_sta_partial_aid : 11,
  466. use_address_fields_for_protection : 1,
  467. r2r_set_required_response_time : 1,
  468. reserved_47 : 9;
  469. /* DWORD - 50 */
  470. uint32_t reserved_50 : 32;
  471. /* DWORD - 51 */
  472. uint32_t protection_frame_ad1_31_0 : 32;
  473. /* DWORD - 52 */
  474. uint32_t protection_frame_ad1_47_32 : 16,
  475. protection_frame_ad2_15_0 : 16;
  476. /* DWORD - 53 */
  477. uint32_t protection_frame_ad2_47_16 : 32;
  478. /* DWORD - 54 */
  479. uint32_t reserved_54 : 32;
  480. /* DWORD - 55 */
  481. uint32_t protection_frame_ad3_31_0 : 32;
  482. /* DWORD - 56 */
  483. uint32_t protection_frame_ad3_47_32 : 16,
  484. protection_frame_ad4_15_0 : 16;
  485. /* DWORD - 57 */
  486. uint32_t protection_frame_ad4_47_16 : 32;
  487. };
  488. /**
  489. * hal_txmon_get_word_mask_qcn9224() - api to get word mask for tx monitor
  490. * @wmask: pointer to hal_txmon_word_mask_config_t
  491. *
  492. * Return: void
  493. */
  494. static inline
  495. void hal_txmon_get_word_mask_qcn9224(void *wmask)
  496. {
  497. hal_txmon_word_mask_config_t *word_mask = NULL;
  498. word_mask = (hal_txmon_word_mask_config_t *)wmask;
  499. word_mask->compaction_enable = 1;
  500. word_mask->tx_fes_setup = TX_FES_SETUP_MASK;
  501. word_mask->tx_peer_entry = TX_PEER_ENTRY_MASK;
  502. word_mask->tx_queue_ext = TX_QUEUE_EXT_MASK;
  503. word_mask->tx_msdu_start = TX_MSDU_START_MASK;
  504. word_mask->pcu_ppdu_setup_init = PCU_PPDU_SETUP_INIT_MASK;
  505. word_mask->tx_mpdu_start = TX_MPDU_START_MASK;
  506. word_mask->rxpcu_user_setup = 0xFF;
  507. word_mask->tx_fes_status_end = TX_FES_STATUS_END_MASK;
  508. word_mask->response_end_status = RESPONSE_END_STATUS_MASK;
  509. word_mask->tx_fes_status_prot = TX_FES_STATUS_PROT_MASK;
  510. }
  511. #endif
  512. /**
  513. * hal_tx_set_ppe_cmn_config_9224() - Set the PPE common config register
  514. * @hal_soc_hdl: HAL SoC handle
  515. * @cmn_cfg: Common PPE config
  516. *
  517. * Based on the PPE2TCL descriptor below errors, if the below register
  518. * values are set then the packets are forward to Tx rule handler if 1'0b
  519. * or to TCL exit base if 1'1b.
  520. *
  521. * Return: void
  522. */
  523. static inline
  524. void hal_tx_set_ppe_cmn_config_9224(hal_soc_handle_t hal_soc_hdl,
  525. union hal_tx_cmn_config_ppe *cmn_cfg)
  526. {
  527. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  528. union hal_tx_cmn_config_ppe *cfg =
  529. (union hal_tx_cmn_config_ppe *)cmn_cfg;
  530. uint32_t reg_addr, reg_val = 0;
  531. reg_addr = HWIO_TCL_R0_CMN_CONFIG_PPE_ADDR(MAC_TCL_REG_REG_BASE);
  532. reg_val = HAL_REG_READ(soc, reg_addr);
  533. reg_val &= ~HWIO_TCL_R0_CMN_CONFIG_PPE_DROP_PREC_ERR_EXCEPTION_BMSK;
  534. reg_val |=
  535. (cfg->drop_prec_err &
  536. HWIO_TCL_R0_CMN_CONFIG_PPE_DROP_PREC_ERR_EXCEPTION_BMSK) <<
  537. HWIO_TCL_R0_CMN_CONFIG_PPE_DROP_PREC_ERR_EXCEPTION_SHFT;
  538. reg_val &= ~HWIO_TCL_R0_CMN_CONFIG_PPE_FAKE_MAC_HDR_EXCEPTION_BMSK;
  539. reg_val |=
  540. (cfg->fake_mac_hdr &
  541. HWIO_TCL_R0_CMN_CONFIG_PPE_FAKE_MAC_HDR_EXCEPTION_BMSK) <<
  542. HWIO_TCL_R0_CMN_CONFIG_PPE_FAKE_MAC_HDR_EXCEPTION_SHFT;
  543. reg_val &= ~HWIO_TCL_R0_CMN_CONFIG_PPE_CPU_CODE_VALID_EXCEPTION_BMSK;
  544. reg_val |=
  545. (cfg->cpu_code_inv &
  546. HWIO_TCL_R0_CMN_CONFIG_PPE_CPU_CODE_VALID_EXCEPTION_BMSK) <<
  547. HWIO_TCL_R0_CMN_CONFIG_PPE_CPU_CODE_VALID_EXCEPTION_SHFT;
  548. reg_val &= ~HWIO_TCL_R0_CMN_CONFIG_PPE_L3_L4_CSUM_ERR_EXCEPTION_BMSK;
  549. reg_val |=
  550. (cfg->l3_l4_err &
  551. HWIO_TCL_R0_CMN_CONFIG_PPE_L3_L4_CSUM_ERR_EXCEPTION_BMSK) <<
  552. HWIO_TCL_R0_CMN_CONFIG_PPE_L3_L4_CSUM_ERR_EXCEPTION_SHFT;
  553. HAL_REG_WRITE(soc, reg_addr, reg_val);
  554. }
  555. /**
  556. * hal_tx_set_ppe_vp_entry_9224() - Set the PPE VP entry
  557. * @hal_soc_hdl: HAL SoC handle
  558. * @cfg: PPE VP config
  559. * @ppe_vp_idx : PPE VP index to the table
  560. *
  561. * Return: void
  562. */
  563. static inline
  564. void hal_tx_set_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl,
  565. union hal_tx_ppe_vp_config *cfg,
  566. int ppe_vp_idx)
  567. {
  568. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  569. uint32_t reg_addr;
  570. reg_addr = HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(MAC_TCL_REG_REG_BASE,
  571. ppe_vp_idx);
  572. HAL_REG_WRITE(soc, reg_addr, cfg->val);
  573. }
  574. /**
  575. * hal_ppeds_cfg_ast_override_map_reg_9224() - Set the PPE index mapping table
  576. * @hal_soc_hdl: HAL SoC context
  577. * @idx: index into the table
  578. * @idx_map: HAL PPE INDESX MAPPING config
  579. *
  580. * Return: void
  581. */
  582. static inline void
  583. hal_ppeds_cfg_ast_override_map_reg_9224(hal_soc_handle_t hal_soc_hdl,
  584. uint8_t idx,
  585. union hal_tx_ppe_idx_map_config *idx_map)
  586. {
  587. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  588. uint32_t reg_addr;
  589. reg_addr =
  590. HWIO_TCL_R0_PPE_INDEX_MAPPING_TABLE_n_ADDR(MAC_TCL_REG_REG_BASE,
  591. idx);
  592. HAL_REG_WRITE(soc, reg_addr, idx_map->val);
  593. }
  594. /**
  595. * hal_tx_set_ppe_pri2tid_map_9224() - Set PPE PRI to TID map
  596. * @hal_soc_hdl: HAL SoC handle
  597. * @val : PRI to TID value
  598. * @map_no: Map number
  599. *
  600. * Return: void
  601. */
  602. static inline
  603. void hal_tx_set_ppe_pri2tid_map_9224(hal_soc_handle_t hal_soc_hdl,
  604. uint32_t val, uint8_t map_no)
  605. {
  606. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  607. uint32_t reg_addr, reg_val = 0;
  608. if (map_no == 0)
  609. reg_addr =
  610. HWIO_TCL_R0_PPE_INT_PRI_TID_MAP0_ADDR(MAC_TCL_REG_REG_BASE);
  611. else
  612. reg_addr =
  613. HWIO_TCL_R0_PPE_INT_PRI_TID_MAP1_ADDR(MAC_TCL_REG_REG_BASE);
  614. reg_val |= val;
  615. HAL_REG_WRITE(soc, reg_addr, reg_val);
  616. }
  617. /**
  618. * hal_tx_enable_pri2tid_map_9224() - Enable PRI to TID map
  619. * @hal_soc_hdl: HAL SoC handle
  620. * @val: PRI to TID value
  621. * @ppe_vp_idx: Map number
  622. *
  623. * Return: void
  624. */
  625. static inline
  626. void hal_tx_enable_pri2tid_map_9224(hal_soc_handle_t hal_soc_hdl,
  627. bool val, uint8_t ppe_vp_idx)
  628. {
  629. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  630. uint32_t reg_addr, reg_val = 0;
  631. reg_addr = HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(MAC_TCL_REG_REG_BASE,
  632. ppe_vp_idx);
  633. /*
  634. * Drop precedence is enabled by default.
  635. */
  636. reg_val = HAL_REG_READ(soc, reg_addr);
  637. reg_val &=
  638. ~HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_USE_PPE_INT_PRI_FOR_TID_BMSK;
  639. reg_val |=
  640. (val &
  641. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_USE_PPE_INT_PRI_FOR_TID_BMSK) <<
  642. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_USE_PPE_INT_PRI_FOR_TID_SHFT;
  643. HAL_REG_WRITE(soc, reg_addr, reg_val);
  644. }
  645. /**
  646. * hal_tx_update_ppe_pri2tid_9224() - Update PPE PRI to TID
  647. * @hal_soc_hdl: HAL SoC handle
  648. * @pri: INT_PRI
  649. * @tid: Wi-Fi TID
  650. *
  651. * Return: void
  652. */
  653. static inline
  654. void hal_tx_update_ppe_pri2tid_9224(hal_soc_handle_t hal_soc_hdl,
  655. uint8_t pri, uint8_t tid)
  656. {
  657. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  658. uint32_t reg_addr, reg_val = 0, mask, shift;
  659. /*
  660. * INT_PRI 0..9 is in MAP0 register and INT_PRI 10..15
  661. * is in MAP1 register.
  662. */
  663. switch (pri) {
  664. case 0 ... 9:
  665. reg_addr =
  666. HWIO_TCL_R0_PPE_INT_PRI_TID_MAP0_ADDR(MAC_TCL_REG_REG_BASE);
  667. mask =
  668. (HWIO_TCL_R0_PPE_INT_PRI_TID_MAP0_INT_PRI_0_BMSK << (0x3 * pri));
  669. shift = HWIO_TCL_R0_PPE_INT_PRI_TID_MAP0_INT_PRI_0_SHFT + (pri * 0x3);
  670. break;
  671. case 10 ... 15:
  672. pri = pri - 10;
  673. reg_addr =
  674. HWIO_TCL_R0_PPE_INT_PRI_TID_MAP1_ADDR(MAC_TCL_REG_REG_BASE);
  675. mask =
  676. (HWIO_TCL_R0_PPE_INT_PRI_TID_MAP1_INT_PRI_10_BMSK << (0x3 * pri));
  677. shift =
  678. HWIO_TCL_R0_PPE_INT_PRI_TID_MAP1_INT_PRI_10_SHFT + (pri * 0x3);
  679. break;
  680. default:
  681. return;
  682. }
  683. reg_val = HAL_REG_READ(soc, reg_addr);
  684. reg_val &= ~mask;
  685. reg_val |= (pri << shift) & mask;
  686. HAL_REG_WRITE(soc, reg_addr, reg_val);
  687. }
  688. #endif /* _HAL_9224_TX_H_ */