hal_6432.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE
  16. */
  17. #include "qdf_types.h"
  18. #include "qdf_util.h"
  19. #include "qdf_mem.h"
  20. #include "qdf_nbuf.h"
  21. #include "qdf_module.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "hal_be_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "hal_flow.h"
  28. #include "rx_flow_search_entry.h"
  29. #include "hal_rx_flow_info.h"
  30. #include "hal_be_api.h"
  31. #include "tcl_entrance_from_ppe_ring.h"
  32. #include "sw_monitor_ring.h"
  33. #include "wcss_seq_hwioreg_umac.h"
  34. #include "wfss_ce_reg_seq_hwioreg.h"
  35. #include <uniform_reo_status_header.h>
  36. #include <wbm_release_ring_tx.h>
  37. #include <phyrx_location.h>
  38. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  39. defined(WLAN_PKT_CAPTURE_RX_2_0)
  40. #include <mon_ingress_ring.h>
  41. #include <mon_destination_ring.h>
  42. #endif
  43. #include "rx_reo_queue_1k.h"
  44. #include <hal_be_rx.h>
  45. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  46. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  47. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  48. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  49. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  50. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  51. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  52. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  53. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  54. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  55. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  56. STATUS_HEADER_REO_STATUS_NUMBER
  57. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  58. STATUS_HEADER_TIMESTAMP
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  62. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  63. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  64. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  65. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  66. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  67. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  68. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  69. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  70. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  71. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  72. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  73. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  74. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  75. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  76. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  77. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  78. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  79. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  80. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  81. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  82. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  84. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  85. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  86. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  87. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  88. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  89. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  90. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  91. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  92. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  93. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  94. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  95. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || defined(WLAN_PKT_CAPTURE_RX_2_0)
  96. #include "hal_be_api_mon.h"
  97. #endif
  98. #define CMEM_REG_BASE 0x00100000
  99. #define CE_WINDOW_ADDRESS_6432 \
  100. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  101. #define UMAC_WINDOW_ADDRESS_6432 \
  102. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  103. #define WINDOW_CONFIGURATION_VALUE_6432 \
  104. ((CE_WINDOW_ADDRESS_6432 << 6) |\
  105. (UMAC_WINDOW_ADDRESS_6432 << 12) | \
  106. WINDOW_ENABLE_BIT)
  107. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  108. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  109. #include "hal_6432_rx.h"
  110. #include "hal_6432_tx.h"
  111. #include "hal_be_rx_tlv.h"
  112. #include <hal_be_generic_api.h>
  113. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  114. #define PMM_REG_BASE_QCN6432 0xB500FC
  115. /**
  116. * hal_get_link_desc_size_6432(): API to get the link desc size
  117. *
  118. * Return: uint32_t
  119. */
  120. static uint32_t hal_get_link_desc_size_6432(void)
  121. {
  122. return LINK_DESC_SIZE;
  123. }
  124. /**
  125. * hal_rx_get_tlv_6432(): API to get the tlv
  126. *
  127. * @rx_tlv: TLV data extracted from the rx packet
  128. * Return: uint8_t
  129. */
  130. static uint8_t hal_rx_get_tlv_6432(void *rx_tlv)
  131. {
  132. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  133. }
  134. /**
  135. * hal_rx_wbm_err_msdu_continuation_get_6432 () - API to check if WBM
  136. * msdu continuation bit is set
  137. *
  138. *@wbm_desc: wbm release ring descriptor
  139. *
  140. * Return: true if msdu continuation bit is set.
  141. */
  142. uint8_t hal_rx_wbm_err_msdu_continuation_get_6432(void *wbm_desc)
  143. {
  144. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  145. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  146. return (comp_desc &
  147. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  148. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  149. }
  150. #if 0 // check this registration for MLO
  151. /**
  152. * hal_read_pmm_scratch_reg_5332(): API to read PMM Scratch register
  153. *
  154. * @soc: HAL soc
  155. * @reg_enum: Enum of the scratch register
  156. *
  157. * Return: uint32_t
  158. */
  159. static inline
  160. uint32_t hal_read_pmm_scratch_reg_5332(struct hal_soc *soc,
  161. enum hal_scratch_reg_enum reg_enum)
  162. {
  163. uint32_t val = 0;
  164. void __iomem *bar;
  165. bar = ioremap_nocache(PMM_SCRATCH_BASE_QCA5332, PMM_SCRATCH_SIZE);
  166. pld_reg_read(soc->qdf_dev->dev, (reg_enum * 4), &val, bar);
  167. iounmap(bar);
  168. return val;
  169. }
  170. /**
  171. * hal_get_tsf2_scratch_reg_qca5332(): API to read tsf2 scratch register
  172. *
  173. * @hal_soc_hdl: HAL soc context
  174. * @mac_id: mac id
  175. * @value: Pointer to update tsf2 value
  176. *
  177. * Return: void
  178. */
  179. static void hal_get_tsf2_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  180. uint8_t mac_id, uint64_t *value)
  181. {
  182. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  183. uint32_t offset_lo, offset_hi;
  184. enum hal_scratch_reg_enum enum_lo, enum_hi;
  185. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  186. offset_lo = hal_read_pmm_scratch_reg_5332(soc, enum_lo);
  187. offset_hi = hal_read_pmm_scratch_reg_5332(soc, enum_hi);
  188. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  189. }
  190. /**
  191. * hal_get_tqm_scratch_reg_qca5332(): API to read tqm scratch register
  192. *
  193. * @hal_soc_hdl: HAL soc context
  194. * @value: Pointer to update tqm value
  195. *
  196. * Return: void
  197. */
  198. static void hal_get_tqm_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  199. uint64_t *value)
  200. {
  201. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  202. uint32_t offset_lo, offset_hi;
  203. offset_lo = hal_read_pmm_scratch_reg_5332(soc,
  204. PMM_TQM_CLOCK_OFFSET_LO_US);
  205. offset_hi = hal_read_pmm_scratch_reg_5332(soc,
  206. PMM_TQM_CLOCK_OFFSET_HI_US);
  207. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  208. }
  209. #endif
  210. /**
  211. * hal_rx_proc_phyrx_other_receive_info_tlv_6432(): API to get tlv info
  212. *
  213. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  214. * @ppdu_info_hdl: PPDU info handle to fill
  215. *
  216. * Return: uint32_t
  217. */
  218. static inline
  219. void hal_rx_proc_phyrx_other_receive_info_tlv_6432(void *rx_tlv_hdr,
  220. void *ppdu_info_hdl)
  221. {
  222. uint32_t tlv_tag, tlv_len;
  223. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  224. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. void *other_tlv_hdr = NULL;
  226. void *other_tlv = NULL;
  227. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  228. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  229. temp_len = 0;
  230. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  231. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  232. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  233. temp_len += other_tlv_len;
  234. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  235. switch (other_tlv_tag) {
  236. default:
  237. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  238. "%s unhandled TLV type: %d, TLV len:%d",
  239. __func__, other_tlv_tag, other_tlv_len);
  240. break;
  241. }
  242. }
  243. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  244. static inline
  245. void hal_rx_get_bb_info_6432(void *rx_tlv, void *ppdu_info_hdl)
  246. {
  247. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  248. ppdu_info->cfr_info.bb_captured_channel =
  249. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  250. ppdu_info->cfr_info.bb_captured_timeout =
  251. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  252. ppdu_info->cfr_info.bb_captured_reason =
  253. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  254. }
  255. static inline
  256. void hal_rx_get_rtt_info_6432(void *rx_tlv, void *ppdu_info_hdl)
  257. {
  258. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  259. ppdu_info->cfr_info.rx_location_info_valid =
  260. HAL_RX_GET_64(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  261. RX_LOCATION_INFO_VALID);
  262. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  263. HAL_RX_GET_64(rx_tlv,
  264. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  265. RTT_CHE_BUFFER_POINTER_LOW32);
  266. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  267. HAL_RX_GET_64(rx_tlv,
  268. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  269. RTT_CHE_BUFFER_POINTER_HIGH8);
  270. ppdu_info->cfr_info.chan_capture_status =
  271. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  272. ppdu_info->cfr_info.rx_start_ts =
  273. HAL_RX_GET_64(rx_tlv,
  274. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  275. RX_START_TS);
  276. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  277. HAL_RX_GET_64(rx_tlv,
  278. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  279. RTT_CFO_MEASUREMENT);
  280. ppdu_info->cfr_info.agc_gain_info0 =
  281. HAL_RX_GET_64(rx_tlv,
  282. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  283. GAIN_CHAIN0);
  284. ppdu_info->cfr_info.agc_gain_info0 |=
  285. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  286. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  287. GAIN_CHAIN1)) << 16);
  288. ppdu_info->cfr_info.agc_gain_info1 =
  289. HAL_RX_GET_64(rx_tlv,
  290. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  291. GAIN_CHAIN2);
  292. ppdu_info->cfr_info.agc_gain_info1 |=
  293. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  294. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  295. GAIN_CHAIN3)) << 16);
  296. ppdu_info->cfr_info.agc_gain_info2 = 0;
  297. ppdu_info->cfr_info.agc_gain_info3 = 0;
  298. ppdu_info->cfr_info.mcs_rate =
  299. HAL_RX_GET_64(rx_tlv,
  300. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  301. RTT_MCS_RATE);
  302. ppdu_info->cfr_info.gi_type =
  303. HAL_RX_GET_64(rx_tlv,
  304. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  305. RTT_GI_TYPE);
  306. }
  307. #endif
  308. #ifdef CONFIG_WORD_BASED_TLV
  309. /**
  310. * hal_rx_dump_mpdu_start_tlv_6432() - dump RX mpdu_start TLV in structured
  311. * human readable format.
  312. * @mpdustart: pointer the rx_attention TLV in pkt.
  313. * @dbg_level: log level.
  314. *
  315. * Return: void
  316. */
  317. static inline void hal_rx_dump_mpdu_start_tlv_6432(void *mpdustart,
  318. uint8_t dbg_level)
  319. {
  320. struct rx_mpdu_start_compact *mpdu_info =
  321. (struct rx_mpdu_start_compact *)mpdustart;
  322. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  323. "rx_mpdu_start tlv (1/5) - "
  324. "rx_reo_queue_desc_addr_39_32 :%x"
  325. "receive_queue_number:%x "
  326. "pre_delim_err_warning:%x "
  327. "first_delim_err:%x "
  328. "pn_31_0:%x "
  329. "pn_63_32:%x "
  330. "pn_95_64:%x ",
  331. mpdu_info->rx_reo_queue_desc_addr_39_32,
  332. mpdu_info->receive_queue_number,
  333. mpdu_info->pre_delim_err_warning,
  334. mpdu_info->first_delim_err,
  335. mpdu_info->pn_31_0,
  336. mpdu_info->pn_63_32,
  337. mpdu_info->pn_95_64);
  338. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  339. "rx_mpdu_start tlv (2/5) - "
  340. "ast_index:%x "
  341. "sw_peer_id:%x "
  342. "mpdu_frame_control_valid:%x "
  343. "mpdu_duration_valid:%x "
  344. "mac_addr_ad1_valid:%x "
  345. "mac_addr_ad2_valid:%x "
  346. "mac_addr_ad3_valid:%x "
  347. "mac_addr_ad4_valid:%x "
  348. "mpdu_sequence_control_valid :%x"
  349. "mpdu_qos_control_valid:%x "
  350. "mpdu_ht_control_valid:%x "
  351. "frame_encryption_info_valid :%x",
  352. mpdu_info->ast_index,
  353. mpdu_info->sw_peer_id,
  354. mpdu_info->mpdu_frame_control_valid,
  355. mpdu_info->mpdu_duration_valid,
  356. mpdu_info->mac_addr_ad1_valid,
  357. mpdu_info->mac_addr_ad2_valid,
  358. mpdu_info->mac_addr_ad3_valid,
  359. mpdu_info->mac_addr_ad4_valid,
  360. mpdu_info->mpdu_sequence_control_valid,
  361. mpdu_info->mpdu_qos_control_valid,
  362. mpdu_info->mpdu_ht_control_valid,
  363. mpdu_info->frame_encryption_info_valid);
  364. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  365. "rx_mpdu_start tlv (3/5) - "
  366. "mpdu_fragment_number:%x "
  367. "more_fragment_flag:%x "
  368. "fr_ds:%x "
  369. "to_ds:%x "
  370. "encrypted:%x "
  371. "mpdu_retry:%x "
  372. "mpdu_sequence_number:%x ",
  373. mpdu_info->mpdu_fragment_number,
  374. mpdu_info->more_fragment_flag,
  375. mpdu_info->fr_ds,
  376. mpdu_info->to_ds,
  377. mpdu_info->encrypted,
  378. mpdu_info->mpdu_retry,
  379. mpdu_info->mpdu_sequence_number);
  380. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  381. "rx_mpdu_start tlv (4/5) - "
  382. "mpdu_frame_control_field:%x "
  383. "mpdu_duration_field:%x ",
  384. mpdu_info->mpdu_frame_control_field,
  385. mpdu_info->mpdu_duration_field);
  386. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  387. "rx_mpdu_start tlv (5/5) - "
  388. "mac_addr_ad1_31_0:%x "
  389. "mac_addr_ad1_47_32:%x "
  390. "mac_addr_ad2_15_0:%x "
  391. "mac_addr_ad2_47_16:%x "
  392. "mac_addr_ad3_31_0:%x "
  393. "mac_addr_ad3_47_32:%x "
  394. "mpdu_sequence_control_field :%x",
  395. mpdu_info->mac_addr_ad1_31_0,
  396. mpdu_info->mac_addr_ad1_47_32,
  397. mpdu_info->mac_addr_ad2_15_0,
  398. mpdu_info->mac_addr_ad2_47_16,
  399. mpdu_info->mac_addr_ad3_31_0,
  400. mpdu_info->mac_addr_ad3_47_32,
  401. mpdu_info->mpdu_sequence_control_field);
  402. }
  403. /**
  404. * hal_rx_dump_msdu_end_tlv_6432() - dump RX msdu_end TLV in structured
  405. * human readable format.
  406. * @msduend: pointer the msdu_end TLV in pkt.
  407. * @dbg_level: log level.
  408. *
  409. * Return: void
  410. */
  411. static void hal_rx_dump_msdu_end_tlv_6432(void *msduend,
  412. uint8_t dbg_level)
  413. {
  414. struct rx_msdu_end_compact *msdu_end =
  415. (struct rx_msdu_end_compact *)msduend;
  416. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  417. "rx_msdu_end tlv - "
  418. "key_id_octet: %d "
  419. "tcp_udp_chksum: %d "
  420. "sa_idx_timeout: %d "
  421. "da_idx_timeout: %d "
  422. "msdu_limit_error: %d "
  423. "flow_idx_timeout: %d "
  424. "flow_idx_invalid: %d "
  425. "wifi_parser_error: %d "
  426. "sa_is_valid: %d "
  427. "da_is_valid: %d "
  428. "da_is_mcbc: %d "
  429. "tkip_mic_err: %d "
  430. "l3_header_padding: %d "
  431. "first_msdu: %d "
  432. "last_msdu: %d "
  433. "sa_idx: %d "
  434. "msdu_drop: %d "
  435. "reo_destination_indication: %d "
  436. "flow_idx: %d "
  437. "fse_metadata: %d "
  438. "cce_metadata: %d "
  439. "sa_sw_peer_id: %d ",
  440. msdu_end->key_id_octet,
  441. msdu_end->tcp_udp_chksum,
  442. msdu_end->sa_idx_timeout,
  443. msdu_end->da_idx_timeout,
  444. msdu_end->msdu_limit_error,
  445. msdu_end->flow_idx_timeout,
  446. msdu_end->flow_idx_invalid,
  447. msdu_end->wifi_parser_error,
  448. msdu_end->sa_is_valid,
  449. msdu_end->da_is_valid,
  450. msdu_end->da_is_mcbc,
  451. msdu_end->tkip_mic_err,
  452. msdu_end->l3_header_padding,
  453. msdu_end->first_msdu,
  454. msdu_end->last_msdu,
  455. msdu_end->sa_idx,
  456. msdu_end->msdu_drop,
  457. msdu_end->reo_destination_indication,
  458. msdu_end->flow_idx,
  459. msdu_end->fse_metadata,
  460. msdu_end->cce_metadata,
  461. msdu_end->sa_sw_peer_id);
  462. }
  463. #else
  464. static inline void hal_rx_dump_mpdu_start_tlv_6432(void *mpdustart,
  465. uint8_t dbg_level)
  466. {
  467. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  468. struct rx_mpdu_info *mpdu_info =
  469. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  470. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  471. "rx_mpdu_start tlv (1/5) - "
  472. "rx_reo_queue_desc_addr_31_0 :%x"
  473. "rx_reo_queue_desc_addr_39_32 :%x"
  474. "receive_queue_number:%x "
  475. "pre_delim_err_warning:%x "
  476. "first_delim_err:%x "
  477. "reserved_2a:%x "
  478. "pn_31_0:%x "
  479. "pn_63_32:%x "
  480. "pn_95_64:%x "
  481. "pn_127_96:%x "
  482. "epd_en:%x "
  483. "all_frames_shall_be_encrypted :%x"
  484. "encrypt_type:%x "
  485. "wep_key_width_for_variable_key :%x"
  486. "mesh_sta:%x "
  487. "bssid_hit:%x "
  488. "bssid_number:%x "
  489. "tid:%x "
  490. "reserved_7a:%x ",
  491. mpdu_info->rx_reo_queue_desc_addr_31_0,
  492. mpdu_info->rx_reo_queue_desc_addr_39_32,
  493. mpdu_info->receive_queue_number,
  494. mpdu_info->pre_delim_err_warning,
  495. mpdu_info->first_delim_err,
  496. mpdu_info->reserved_2a,
  497. mpdu_info->pn_31_0,
  498. mpdu_info->pn_63_32,
  499. mpdu_info->pn_95_64,
  500. mpdu_info->pn_127_96,
  501. mpdu_info->epd_en,
  502. mpdu_info->all_frames_shall_be_encrypted,
  503. mpdu_info->encrypt_type,
  504. mpdu_info->wep_key_width_for_variable_key,
  505. mpdu_info->mesh_sta,
  506. mpdu_info->bssid_hit,
  507. mpdu_info->bssid_number,
  508. mpdu_info->tid,
  509. mpdu_info->reserved_7a);
  510. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  511. "rx_mpdu_start tlv (2/5) - "
  512. "ast_index:%x "
  513. "sw_peer_id:%x "
  514. "mpdu_frame_control_valid:%x "
  515. "mpdu_duration_valid:%x "
  516. "mac_addr_ad1_valid:%x "
  517. "mac_addr_ad2_valid:%x "
  518. "mac_addr_ad3_valid:%x "
  519. "mac_addr_ad4_valid:%x "
  520. "mpdu_sequence_control_valid :%x"
  521. "mpdu_qos_control_valid:%x "
  522. "mpdu_ht_control_valid:%x "
  523. "frame_encryption_info_valid :%x",
  524. mpdu_info->ast_index,
  525. mpdu_info->sw_peer_id,
  526. mpdu_info->mpdu_frame_control_valid,
  527. mpdu_info->mpdu_duration_valid,
  528. mpdu_info->mac_addr_ad1_valid,
  529. mpdu_info->mac_addr_ad2_valid,
  530. mpdu_info->mac_addr_ad3_valid,
  531. mpdu_info->mac_addr_ad4_valid,
  532. mpdu_info->mpdu_sequence_control_valid,
  533. mpdu_info->mpdu_qos_control_valid,
  534. mpdu_info->mpdu_ht_control_valid,
  535. mpdu_info->frame_encryption_info_valid);
  536. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  537. "rx_mpdu_start tlv (3/5) - "
  538. "mpdu_fragment_number:%x "
  539. "more_fragment_flag:%x "
  540. "reserved_11a:%x "
  541. "fr_ds:%x "
  542. "to_ds:%x "
  543. "encrypted:%x "
  544. "mpdu_retry:%x "
  545. "mpdu_sequence_number:%x ",
  546. mpdu_info->mpdu_fragment_number,
  547. mpdu_info->more_fragment_flag,
  548. mpdu_info->reserved_11a,
  549. mpdu_info->fr_ds,
  550. mpdu_info->to_ds,
  551. mpdu_info->encrypted,
  552. mpdu_info->mpdu_retry,
  553. mpdu_info->mpdu_sequence_number);
  554. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  555. "rx_mpdu_start tlv (4/5) - "
  556. "mpdu_frame_control_field:%x "
  557. "mpdu_duration_field:%x ",
  558. mpdu_info->mpdu_frame_control_field,
  559. mpdu_info->mpdu_duration_field);
  560. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  561. "rx_mpdu_start tlv (5/5) - "
  562. "mac_addr_ad1_31_0:%x "
  563. "mac_addr_ad1_47_32:%x "
  564. "mac_addr_ad2_15_0:%x "
  565. "mac_addr_ad2_47_16:%x "
  566. "mac_addr_ad3_31_0:%x "
  567. "mac_addr_ad3_47_32:%x "
  568. "mpdu_sequence_control_field :%x"
  569. "mac_addr_ad4_31_0:%x "
  570. "mac_addr_ad4_47_32:%x "
  571. "mpdu_qos_control_field:%x ",
  572. mpdu_info->mac_addr_ad1_31_0,
  573. mpdu_info->mac_addr_ad1_47_32,
  574. mpdu_info->mac_addr_ad2_15_0,
  575. mpdu_info->mac_addr_ad2_47_16,
  576. mpdu_info->mac_addr_ad3_31_0,
  577. mpdu_info->mac_addr_ad3_47_32,
  578. mpdu_info->mpdu_sequence_control_field,
  579. mpdu_info->mac_addr_ad4_31_0,
  580. mpdu_info->mac_addr_ad4_47_32,
  581. mpdu_info->mpdu_qos_control_field);
  582. }
  583. static void hal_rx_dump_msdu_end_tlv_6432(void *msduend,
  584. uint8_t dbg_level)
  585. {
  586. struct rx_msdu_end *msdu_end =
  587. (struct rx_msdu_end *)msduend;
  588. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  589. "rx_msdu_end tlv - "
  590. "key_id_octet: %d "
  591. "cce_super_rule: %d "
  592. "cce_classify_not_done_truncat: %d "
  593. "cce_classify_not_done_cce_dis: %d "
  594. "rule_indication_31_0: %d "
  595. "tcp_udp_chksum: %d "
  596. "sa_idx_timeout: %d "
  597. "da_idx_timeout: %d "
  598. "msdu_limit_error: %d "
  599. "flow_idx_timeout: %d "
  600. "flow_idx_invalid: %d "
  601. "wifi_parser_error: %d "
  602. "sa_is_valid: %d "
  603. "da_is_valid: %d "
  604. "da_is_mcbc: %d "
  605. "tkip_mic_err: %d "
  606. "l3_header_padding: %d "
  607. "first_msdu: %d "
  608. "last_msdu: %d "
  609. "sa_idx: %d "
  610. "msdu_drop: %d "
  611. "reo_destination_indication: %d "
  612. "flow_idx: %d "
  613. "fse_metadata: %d "
  614. "cce_metadata: %d "
  615. "sa_sw_peer_id: %d ",
  616. msdu_end->key_id_octet,
  617. msdu_end->cce_super_rule,
  618. msdu_end->cce_classify_not_done_truncate,
  619. msdu_end->cce_classify_not_done_cce_dis,
  620. msdu_end->rule_indication_31_0,
  621. msdu_end->tcp_udp_chksum,
  622. msdu_end->sa_idx_timeout,
  623. msdu_end->da_idx_timeout,
  624. msdu_end->msdu_limit_error,
  625. msdu_end->flow_idx_timeout,
  626. msdu_end->flow_idx_invalid,
  627. msdu_end->wifi_parser_error,
  628. msdu_end->sa_is_valid,
  629. msdu_end->da_is_valid,
  630. msdu_end->da_is_mcbc,
  631. msdu_end->tkip_mic_err,
  632. msdu_end->l3_header_padding,
  633. msdu_end->first_msdu,
  634. msdu_end->last_msdu,
  635. msdu_end->sa_idx,
  636. msdu_end->msdu_drop,
  637. msdu_end->reo_destination_indication,
  638. msdu_end->flow_idx,
  639. msdu_end->fse_metadata,
  640. msdu_end->cce_metadata,
  641. msdu_end->sa_sw_peer_id);
  642. }
  643. #endif
  644. /**
  645. * hal_reo_status_get_header_6432() - Process reo desc info
  646. *
  647. * @ring_desc: Pointer to reo descriptor
  648. * @b: tlv type info
  649. * @h1: Pointer to hal_reo_status_header where info to be stored
  650. *
  651. * Return: none.
  652. *
  653. */
  654. static void hal_reo_status_get_header_6432(hal_ring_desc_t ring_desc,
  655. int b, void *h1)
  656. {
  657. uint64_t *d = (uint64_t *)ring_desc;
  658. uint64_t val1 = 0;
  659. struct hal_reo_status_header *h =
  660. (struct hal_reo_status_header *)h1;
  661. /* Offsets of descriptor fields defined in HW headers start
  662. * from the field after TLV header
  663. */
  664. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  665. switch (b) {
  666. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  667. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  668. STATUS_HEADER_REO_STATUS_NUMBER)];
  669. break;
  670. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  671. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  672. STATUS_HEADER_REO_STATUS_NUMBER)];
  673. break;
  674. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  675. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  676. STATUS_HEADER_REO_STATUS_NUMBER)];
  677. break;
  678. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  679. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  680. STATUS_HEADER_REO_STATUS_NUMBER)];
  681. break;
  682. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  683. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  684. STATUS_HEADER_REO_STATUS_NUMBER)];
  685. break;
  686. case HAL_REO_DESC_THRES_STATUS_TLV:
  687. val1 =
  688. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  689. STATUS_HEADER_REO_STATUS_NUMBER)];
  690. break;
  691. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  692. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  693. STATUS_HEADER_REO_STATUS_NUMBER)];
  694. break;
  695. default:
  696. qdf_nofl_err("ERROR: Unknown tlv\n");
  697. break;
  698. }
  699. h->cmd_num =
  700. HAL_GET_FIELD(
  701. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  702. val1);
  703. h->exec_time =
  704. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  705. CMD_EXECUTION_TIME, val1);
  706. h->status =
  707. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  708. REO_CMD_EXECUTION_STATUS, val1);
  709. switch (b) {
  710. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  711. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  712. STATUS_HEADER_TIMESTAMP)];
  713. break;
  714. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  715. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  716. STATUS_HEADER_TIMESTAMP)];
  717. break;
  718. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  719. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  720. STATUS_HEADER_TIMESTAMP)];
  721. break;
  722. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  723. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  724. STATUS_HEADER_TIMESTAMP)];
  725. break;
  726. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  727. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  728. STATUS_HEADER_TIMESTAMP)];
  729. break;
  730. case HAL_REO_DESC_THRES_STATUS_TLV:
  731. val1 =
  732. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  733. STATUS_HEADER_TIMESTAMP)];
  734. break;
  735. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  736. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  737. STATUS_HEADER_TIMESTAMP)];
  738. break;
  739. default:
  740. qdf_nofl_err("ERROR: Unknown tlv\n");
  741. break;
  742. }
  743. h->tstamp =
  744. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  745. }
  746. static
  747. void *hal_rx_msdu0_buffer_addr_lsb_6432(void *link_desc_va)
  748. {
  749. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  750. }
  751. static
  752. void *hal_rx_msdu_desc_info_ptr_get_6432(void *msdu0)
  753. {
  754. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  755. }
  756. static
  757. void *hal_ent_mpdu_desc_info_6432(void *ent_ring_desc)
  758. {
  759. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  760. }
  761. static
  762. void *hal_dst_mpdu_desc_info_6432(void *dst_ring_desc)
  763. {
  764. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  765. }
  766. /**
  767. * hal_reo_config_6432(): Set reo config parameters
  768. * @soc: hal soc handle
  769. * @reg_val: value to be set
  770. * @reo_params: reo parameters
  771. *
  772. * Return: void
  773. */
  774. static void
  775. hal_reo_config_6432(struct hal_soc *soc,
  776. uint32_t reg_val,
  777. struct hal_reo_params *reo_params)
  778. {
  779. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  780. }
  781. /**
  782. * hal_rx_msdu_desc_info_get_ptr_6432() - Get msdu desc info ptr
  783. * @msdu_details_ptr: Pointer to msdu_details_ptr
  784. *
  785. * Return: Pointer to rx_msdu_desc_info structure.
  786. *
  787. */
  788. static void *hal_rx_msdu_desc_info_get_ptr_6432(void *msdu_details_ptr)
  789. {
  790. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  791. }
  792. /**
  793. * hal_rx_link_desc_msdu0_ptr_6432 - Get pointer to rx_msdu details
  794. * @link_desc: Pointer to link desc
  795. *
  796. * Return: Pointer to rx_msdu_details structure
  797. *
  798. */
  799. static void *hal_rx_link_desc_msdu0_ptr_6432(void *link_desc)
  800. {
  801. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  802. }
  803. /**
  804. * hal_get_window_address_6432(): Function to get hp/tp address
  805. * @hal_soc: Pointer to hal_soc
  806. * @addr: address offset of register
  807. *
  808. * Return: modified address offset of register
  809. */
  810. static inline qdf_iomem_t hal_get_window_address_6432(struct hal_soc *hal_soc,
  811. qdf_iomem_t addr)
  812. {
  813. uint32_t offset = addr - hal_soc->dev_base_addr;
  814. qdf_iomem_t new_offset;
  815. /*
  816. * If offset lies within DP register range, use 3rd window to write
  817. * into DP region.
  818. */
  819. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  820. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  821. (offset & WINDOW_RANGE_MASK));
  822. /*
  823. * If offset lies within CE register range, use 2nd window to write
  824. * into CE region.
  825. */
  826. } else if ((offset ^ SOC_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  827. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  828. (offset & WINDOW_RANGE_MASK));
  829. } else {
  830. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  831. "%s: ERROR: Accessing Wrong register\n", __func__);
  832. qdf_assert_always(0);
  833. return 0;
  834. }
  835. return new_offset;
  836. }
  837. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  838. {
  839. /* Write value into window configuration register */
  840. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  841. WINDOW_CONFIGURATION_VALUE_6432);
  842. }
  843. static
  844. void hal_compute_reo_remap_ix2_ix3_6432(uint32_t *ring, uint32_t num_rings,
  845. uint32_t *remap1, uint32_t *remap2)
  846. {
  847. switch (num_rings) {
  848. case 1:
  849. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  850. HAL_REO_REMAP_IX2(ring[0], 17) |
  851. HAL_REO_REMAP_IX2(ring[0], 18) |
  852. HAL_REO_REMAP_IX2(ring[0], 19) |
  853. HAL_REO_REMAP_IX2(ring[0], 20) |
  854. HAL_REO_REMAP_IX2(ring[0], 21) |
  855. HAL_REO_REMAP_IX2(ring[0], 22) |
  856. HAL_REO_REMAP_IX2(ring[0], 23);
  857. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  858. HAL_REO_REMAP_IX3(ring[0], 25) |
  859. HAL_REO_REMAP_IX3(ring[0], 26) |
  860. HAL_REO_REMAP_IX3(ring[0], 27) |
  861. HAL_REO_REMAP_IX3(ring[0], 28) |
  862. HAL_REO_REMAP_IX3(ring[0], 29) |
  863. HAL_REO_REMAP_IX3(ring[0], 30) |
  864. HAL_REO_REMAP_IX3(ring[0], 31);
  865. break;
  866. case 2:
  867. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  868. HAL_REO_REMAP_IX2(ring[0], 17) |
  869. HAL_REO_REMAP_IX2(ring[1], 18) |
  870. HAL_REO_REMAP_IX2(ring[1], 19) |
  871. HAL_REO_REMAP_IX2(ring[0], 20) |
  872. HAL_REO_REMAP_IX2(ring[0], 21) |
  873. HAL_REO_REMAP_IX2(ring[1], 22) |
  874. HAL_REO_REMAP_IX2(ring[1], 23);
  875. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  876. HAL_REO_REMAP_IX3(ring[0], 25) |
  877. HAL_REO_REMAP_IX3(ring[1], 26) |
  878. HAL_REO_REMAP_IX3(ring[1], 27) |
  879. HAL_REO_REMAP_IX3(ring[0], 28) |
  880. HAL_REO_REMAP_IX3(ring[0], 29) |
  881. HAL_REO_REMAP_IX3(ring[1], 30) |
  882. HAL_REO_REMAP_IX3(ring[1], 31);
  883. break;
  884. case 3:
  885. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  886. HAL_REO_REMAP_IX2(ring[1], 17) |
  887. HAL_REO_REMAP_IX2(ring[2], 18) |
  888. HAL_REO_REMAP_IX2(ring[0], 19) |
  889. HAL_REO_REMAP_IX2(ring[1], 20) |
  890. HAL_REO_REMAP_IX2(ring[2], 21) |
  891. HAL_REO_REMAP_IX2(ring[0], 22) |
  892. HAL_REO_REMAP_IX2(ring[1], 23);
  893. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  894. HAL_REO_REMAP_IX3(ring[0], 25) |
  895. HAL_REO_REMAP_IX3(ring[1], 26) |
  896. HAL_REO_REMAP_IX3(ring[2], 27) |
  897. HAL_REO_REMAP_IX3(ring[0], 28) |
  898. HAL_REO_REMAP_IX3(ring[1], 29) |
  899. HAL_REO_REMAP_IX3(ring[2], 30) |
  900. HAL_REO_REMAP_IX3(ring[0], 31);
  901. break;
  902. case 4:
  903. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  904. HAL_REO_REMAP_IX2(ring[1], 17) |
  905. HAL_REO_REMAP_IX2(ring[2], 18) |
  906. HAL_REO_REMAP_IX2(ring[3], 19) |
  907. HAL_REO_REMAP_IX2(ring[0], 20) |
  908. HAL_REO_REMAP_IX2(ring[1], 21) |
  909. HAL_REO_REMAP_IX2(ring[2], 22) |
  910. HAL_REO_REMAP_IX2(ring[3], 23);
  911. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  912. HAL_REO_REMAP_IX3(ring[1], 25) |
  913. HAL_REO_REMAP_IX3(ring[2], 26) |
  914. HAL_REO_REMAP_IX3(ring[3], 27) |
  915. HAL_REO_REMAP_IX3(ring[0], 28) |
  916. HAL_REO_REMAP_IX3(ring[1], 29) |
  917. HAL_REO_REMAP_IX3(ring[2], 30) |
  918. HAL_REO_REMAP_IX3(ring[3], 31);
  919. break;
  920. }
  921. }
  922. /**
  923. * hal_rx_flow_setup_fse_6432() - Setup a flow search entry in HW FST
  924. * @rx_fst: Pointer to the Rx Flow Search Table
  925. * @table_offset: offset into the table where the flow is to be setup
  926. * @rx_flow: Flow Parameters
  927. *
  928. * Return: Success/Failure
  929. */
  930. static void *
  931. hal_rx_flow_setup_fse_6432(uint8_t *rx_fst, uint32_t table_offset,
  932. uint8_t *rx_flow)
  933. {
  934. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  935. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  936. uint8_t *fse;
  937. bool fse_valid;
  938. if (table_offset >= fst->max_entries) {
  939. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  940. "HAL FSE table offset %u exceeds max entries %u",
  941. table_offset, fst->max_entries);
  942. return NULL;
  943. }
  944. fse = (uint8_t *)fst->base_vaddr +
  945. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  946. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  947. if (fse_valid) {
  948. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  949. "HAL FSE %pK already valid", fse);
  950. return NULL;
  951. }
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  954. qdf_htonl(flow->tuple_info.src_ip_127_96));
  955. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  956. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  957. qdf_htonl(flow->tuple_info.src_ip_95_64));
  958. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  959. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  960. qdf_htonl(flow->tuple_info.src_ip_63_32));
  961. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  962. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  963. qdf_htonl(flow->tuple_info.src_ip_31_0));
  964. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  965. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  966. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  967. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  968. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  969. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  970. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  971. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  972. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  973. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  974. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  975. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  976. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  977. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  978. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  979. (flow->tuple_info.dest_port));
  980. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  981. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  982. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  983. (flow->tuple_info.src_port));
  984. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  985. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  986. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  987. flow->tuple_info.l4_protocol);
  988. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE);
  989. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE) |=
  990. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, USE_PPE, flow->use_ppe_ds);
  991. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID);
  992. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID) |=
  993. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID,
  994. flow->priority_vld);
  995. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE);
  996. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE) |=
  997. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SERVICE_CODE,
  998. flow->service_code);
  999. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1000. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1001. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1002. flow->reo_destination_handler);
  1003. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1004. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1005. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1006. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1007. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1008. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1009. flow->fse_metadata);
  1010. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1011. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1012. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1013. REO_DESTINATION_INDICATION,
  1014. flow->reo_destination_indication);
  1015. /* Reset all the other fields in FSE */
  1016. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1017. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1018. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1019. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1020. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1021. return fse;
  1022. }
  1023. #ifndef NO_RX_PKT_HDR_TLV
  1024. /**
  1025. * hal_rx_dump_pkt_hdr_tlv_6432(): dump RX pkt header TLV in hex format
  1026. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  1027. * @dbg_level: log level.
  1028. *
  1029. * Return: void
  1030. */
  1031. static inline void hal_rx_dump_pkt_hdr_tlv_6432(struct rx_pkt_tlvs *pkt_tlvs,
  1032. uint8_t dbg_level)
  1033. {
  1034. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1035. hal_verbose_debug("\n---------------\n"
  1036. "rx_pkt_hdr_tlv\n"
  1037. "---------------\n"
  1038. "phy_ppdu_id 0x%x ",
  1039. pkt_hdr_tlv->phy_ppdu_id);
  1040. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1041. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1042. }
  1043. #else
  1044. /**
  1045. * hal_rx_dump_pkt_hdr_tlv_6432(): dump RX pkt header TLV in hex format
  1046. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  1047. * @dbg_level: log level.
  1048. *
  1049. * Return: void
  1050. */
  1051. static inline void hal_rx_dump_pkt_hdr_tlv_6432(struct rx_pkt_tlvs *pkt_tlvs,
  1052. uint8_t dbg_level)
  1053. {
  1054. }
  1055. #endif
  1056. /**
  1057. * hal_rx_dump_pkt_tlvs_6432(): API to print RX Pkt TLVS qcn6432
  1058. * @hal_soc_hdl: hal_soc handle
  1059. * @buf: pointer the pkt buffer
  1060. * @dbg_level: log level
  1061. *
  1062. * Return: void
  1063. */
  1064. #ifdef CONFIG_WORD_BASED_TLV
  1065. static void hal_rx_dump_pkt_tlvs_6432(hal_soc_handle_t hal_soc_hdl,
  1066. uint8_t *buf, uint8_t dbg_level)
  1067. {
  1068. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1069. struct rx_msdu_end_compact *msdu_end =
  1070. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1071. struct rx_mpdu_start_compact *mpdu_start =
  1072. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1073. hal_rx_dump_msdu_end_tlv_6432(msdu_end, dbg_level);
  1074. hal_rx_dump_mpdu_start_tlv_6432(mpdu_start, dbg_level);
  1075. hal_rx_dump_pkt_hdr_tlv_6432(pkt_tlvs, dbg_level);
  1076. }
  1077. #else
  1078. static void hal_rx_dump_pkt_tlvs_6432(hal_soc_handle_t hal_soc_hdl,
  1079. uint8_t *buf, uint8_t dbg_level)
  1080. {
  1081. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1082. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1083. struct rx_mpdu_start *mpdu_start =
  1084. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1085. hal_rx_dump_msdu_end_tlv_6432(msdu_end, dbg_level);
  1086. hal_rx_dump_mpdu_start_tlv_6432(mpdu_start, dbg_level);
  1087. hal_rx_dump_pkt_hdr_tlv_6432(pkt_tlvs, dbg_level);
  1088. }
  1089. #endif
  1090. #define HAL_NUM_TCL_BANKS_6432 24
  1091. /**
  1092. * hal_cmem_write_6432() - function for CMEM buffer writing
  1093. * @hal_soc_hdl: HAL SOC handle
  1094. * @offset: CMEM address
  1095. * @value: value to write
  1096. *
  1097. * Return: None.
  1098. */
  1099. static void hal_cmem_write_6432(hal_soc_handle_t hal_soc_hdl,
  1100. uint32_t offset,
  1101. uint32_t value)
  1102. {
  1103. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1104. pld_reg_write(hal->qdf_dev->dev, offset, value,
  1105. hal->dev_base_addr_cmem);
  1106. }
  1107. /**
  1108. * hal_tx_get_num_tcl_banks_6432() - Get number of banks in target
  1109. *
  1110. * Returns: number of bank
  1111. */
  1112. static uint8_t hal_tx_get_num_tcl_banks_6432(void)
  1113. {
  1114. return HAL_NUM_TCL_BANKS_6432;
  1115. }
  1116. static
  1117. void hal_compute_reo_remap_ix0_6432(struct hal_soc *soc)
  1118. {
  1119. uint32_t remap0;
  1120. remap0 = HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1121. (REO_REG_REG_BASE));
  1122. remap0 &= ~(HAL_REO_REMAP_IX0(0xF, 6));
  1123. remap0 |= HAL_REO_REMAP_IX0(REO2PPE_DST_RING, 6);
  1124. HAL_REG_WRITE(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1125. (REO_REG_REG_BASE), remap0);
  1126. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  1127. HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1128. (REO_REG_REG_BASE)));
  1129. }
  1130. static void hal_reo_setup_6432(struct hal_soc *soc, void *reoparams,
  1131. int qref_reset)
  1132. {
  1133. uint32_t reg_val;
  1134. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1135. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1136. REO_REG_REG_BASE));
  1137. hal_reo_config_6432(soc, reg_val, reo_params);
  1138. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1139. /* TODO: Setup destination ring mapping if enabled */
  1140. /* TODO: Error destination ring setting is left to default.
  1141. * Default setting is to send all errors to release ring.
  1142. */
  1143. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1144. hal_setup_reo_swap(soc);
  1145. HAL_REG_WRITE(soc,
  1146. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1147. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1148. HAL_REG_WRITE(soc,
  1149. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1150. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1151. HAL_REG_WRITE(soc,
  1152. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1153. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1154. HAL_REG_WRITE(soc,
  1155. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1156. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1157. /*
  1158. * When hash based routing is enabled, routing of the rx packet
  1159. * is done based on the following value: 1 _ _ _ _ The last 4
  1160. * bits are based on hash[3:0]. This means the possible values
  1161. * are 0x10 to 0x1f. This value is used to look-up the
  1162. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1163. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1164. * registers need to be configured to set-up the 16 entries to
  1165. * map the hash values to a ring number. There are 3 bits per
  1166. * hash entry – which are mapped as follows:
  1167. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1168. * 7: NOT_USED.
  1169. */
  1170. if (reo_params->rx_hash_enabled) {
  1171. hal_compute_reo_remap_ix0_6432(soc);
  1172. HAL_REG_WRITE(soc,
  1173. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1174. (REO_REG_REG_BASE), reo_params->remap0);
  1175. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1176. HAL_REG_READ(soc,
  1177. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1178. REO_REG_REG_BASE)));
  1179. HAL_REG_WRITE(soc,
  1180. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1181. (REO_REG_REG_BASE), reo_params->remap1);
  1182. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1183. HAL_REG_READ(soc,
  1184. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1185. REO_REG_REG_BASE)));
  1186. HAL_REG_WRITE(soc,
  1187. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1188. (REO_REG_REG_BASE), reo_params->remap2);
  1189. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1190. HAL_REG_READ(soc,
  1191. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1192. REO_REG_REG_BASE)));
  1193. }
  1194. /* TODO: Check if the following registers shoould be setup by host:
  1195. * AGING_CONTROL
  1196. * HIGH_MEMORY_THRESHOLD
  1197. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1198. * GLOBAL_LINK_DESC_COUNT_CTRL
  1199. */
  1200. soc->reo_qref = *reo_params->reo_qref;
  1201. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1202. }
  1203. static uint16_t hal_get_rx_max_ba_window_qcn6432(int tid)
  1204. {
  1205. return HAL_RX_BA_WINDOW_1024;
  1206. }
  1207. /**
  1208. * hal_qcn6432_get_reo_qdesc_size()- Get the reo queue descriptor size
  1209. * from the give Block-Ack window size
  1210. * @ba_window_size: Block-Ack window size
  1211. * @tid: TID
  1212. *
  1213. * Return: reo queue descriptor size
  1214. */
  1215. static uint32_t hal_qcn6432_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1216. {
  1217. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1218. * NON_QOS_TID until HW issues are resolved.
  1219. */
  1220. if (tid != HAL_NON_QOS_TID)
  1221. ba_window_size = hal_get_rx_max_ba_window_qcn6432(tid);
  1222. /* Return descriptor size corresponding to window size of 2 since
  1223. * we set ba_window_size to 2 while setting up REO descriptors as
  1224. * a WAR to get 2k jump exception aggregates are received without
  1225. * a BA session.
  1226. */
  1227. if (ba_window_size <= 1) {
  1228. if (tid != HAL_NON_QOS_TID)
  1229. return sizeof(struct rx_reo_queue) +
  1230. sizeof(struct rx_reo_queue_ext);
  1231. else
  1232. return sizeof(struct rx_reo_queue);
  1233. }
  1234. if (ba_window_size <= 105)
  1235. return sizeof(struct rx_reo_queue) +
  1236. sizeof(struct rx_reo_queue_ext);
  1237. if (ba_window_size <= 210)
  1238. return sizeof(struct rx_reo_queue) +
  1239. (2 * sizeof(struct rx_reo_queue_ext));
  1240. if (ba_window_size <= 256)
  1241. return sizeof(struct rx_reo_queue) +
  1242. (3 * sizeof(struct rx_reo_queue_ext));
  1243. return sizeof(struct rx_reo_queue) +
  1244. (10 * sizeof(struct rx_reo_queue_ext)) +
  1245. sizeof(struct rx_reo_queue_1k);
  1246. }
  1247. /**
  1248. * hal_rx_tlv_msdu_done_copy_get_6432() - Get msdu done copy bit from rx_tlv
  1249. *
  1250. * @buf: pointer the tx_tlv
  1251. *
  1252. * Returns: msdu done copy bit
  1253. */
  1254. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_6432(uint8_t *buf)
  1255. {
  1256. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1257. }
  1258. /**
  1259. * hal_read_pmm_scratch_reg_6432(): API to read PMM Scratch register
  1260. *
  1261. * @soc: HAL soc
  1262. * @base_addr: BAR address
  1263. * @reg_enum: Enum of the scratch register
  1264. *
  1265. * Return: uint32_t
  1266. */
  1267. static inline
  1268. uint32_t hal_read_pmm_scratch_reg_6432(struct hal_soc *soc,
  1269. uint32_t base_addr,
  1270. enum hal_scratch_reg_enum reg_enum)
  1271. {
  1272. uint32_t val = 0;
  1273. pld_reg_read(soc->qdf_dev->dev, base_addr + (reg_enum * 4), &val, NULL);
  1274. return val;
  1275. }
  1276. /**
  1277. * hal_get_tsf2_scratch_reg_qcn6432(): API to read tsf2 scratch register
  1278. *
  1279. * @hal_soc_hdl: HAL soc context
  1280. * @mac_id: mac id
  1281. * @value: Pointer to update tsf2 value
  1282. *
  1283. * Return: void
  1284. */
  1285. static void hal_get_tsf2_scratch_reg_qcn6432(hal_soc_handle_t hal_soc_hdl,
  1286. uint8_t mac_id, uint64_t *value)
  1287. {
  1288. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1289. uint32_t offset_lo, offset_hi;
  1290. enum hal_scratch_reg_enum enum_lo, enum_hi;
  1291. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  1292. offset_lo = hal_read_pmm_scratch_reg_6432(soc,
  1293. PMM_REG_BASE_QCN6432,
  1294. enum_lo);
  1295. offset_hi = hal_read_pmm_scratch_reg_6432(soc,
  1296. PMM_REG_BASE_QCN6432,
  1297. enum_hi);
  1298. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  1299. }
  1300. /**
  1301. * hal_get_tqm_scratch_reg_qcn6432(): API to read tqm scratch register
  1302. *
  1303. * @hal_soc_hdl: HAL soc context
  1304. * @value: Pointer to update tqm value
  1305. *
  1306. * Return: void
  1307. */
  1308. static void hal_get_tqm_scratch_reg_qcn6432(hal_soc_handle_t hal_soc_hdl,
  1309. uint64_t *value)
  1310. {
  1311. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1312. uint32_t offset_lo, offset_hi;
  1313. offset_lo = hal_read_pmm_scratch_reg_6432(soc,
  1314. PMM_REG_BASE_QCN6432,
  1315. PMM_TQM_CLOCK_OFFSET_LO_US);
  1316. offset_hi = hal_read_pmm_scratch_reg_6432(soc,
  1317. PMM_REG_BASE_QCN6432,
  1318. PMM_TQM_CLOCK_OFFSET_HI_US);
  1319. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  1320. }
  1321. static void hal_hw_txrx_ops_attach_qcn6432(struct hal_soc *hal_soc)
  1322. {
  1323. /* init and setup */
  1324. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1325. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1326. hal_soc->ops->hal_srng_hw_disable = hal_srng_hw_disable_generic;
  1327. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1328. hal_soc->ops->hal_get_window_address = hal_get_window_address_6432;
  1329. hal_soc->ops->hal_cmem_write = hal_cmem_write_6432;
  1330. /* tx */
  1331. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6432;
  1332. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6432;
  1333. hal_soc->ops->hal_tx_comp_get_status =
  1334. hal_tx_comp_get_status_generic_be;
  1335. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1336. hal_tx_init_cmd_credit_ring_6432;
  1337. hal_soc->ops->hal_tx_set_ppe_cmn_cfg = hal_tx_set_ppe_cmn_config_6432;
  1338. hal_soc->ops->hal_tx_set_ppe_vp_entry = hal_tx_set_ppe_vp_entry_6432;
  1339. hal_soc->ops->hal_ppeds_cfg_ast_override_map_reg =
  1340. hal_ppeds_cfg_ast_override_map_reg_6432;
  1341. hal_soc->ops->hal_tx_set_ppe_pri2tid = hal_tx_set_ppe_pri2tid_map_6432;
  1342. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1343. hal_tx_update_ppe_pri2tid_6432;
  1344. hal_soc->ops->hal_tx_dump_ppe_vp_entry = hal_tx_dump_ppe_vp_entry_6432;
  1345. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1346. hal_tx_get_num_ppe_vp_tbl_entries_6432;
  1347. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1348. hal_tx_enable_pri2tid_map_6432;
  1349. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1350. hal_tx_config_rbm_mapping_be_6432;
  1351. /* rx */
  1352. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1353. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1354. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1355. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6432;
  1356. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1357. hal_rx_proc_phyrx_other_receive_info_tlv_6432;
  1358. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6432;
  1359. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1360. hal_rx_dump_mpdu_start_tlv_6432;
  1361. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_6432;
  1362. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6432;
  1363. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1364. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1365. hal_rx_tlv_reception_type_get_be;
  1366. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1367. hal_rx_msdu_end_da_idx_get_be;
  1368. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1369. hal_rx_msdu_desc_info_get_ptr_6432;
  1370. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1371. hal_rx_link_desc_msdu0_ptr_6432;
  1372. hal_soc->ops->hal_reo_status_get_header =
  1373. hal_reo_status_get_header_6432;
  1374. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  1375. hal_soc->ops->hal_rx_status_get_tlv_info =
  1376. hal_rx_status_get_tlv_info_wrapper_be;
  1377. #endif
  1378. hal_soc->ops->hal_rx_wbm_err_info_get =
  1379. hal_rx_wbm_err_info_get_generic_be;
  1380. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1381. hal_tx_set_pcp_tid_map_generic_be;
  1382. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1383. hal_tx_update_pcp_tid_generic_be;
  1384. hal_soc->ops->hal_tx_set_tidmap_prty =
  1385. hal_tx_update_tidmap_prty_generic_be;
  1386. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1387. hal_rx_get_rx_fragment_number_be,
  1388. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1389. hal_rx_tlv_da_is_mcbc_get_be;
  1390. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1391. hal_rx_tlv_is_tkip_mic_err_get_be;
  1392. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1393. hal_rx_tlv_sa_is_valid_get_be;
  1394. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1395. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1396. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1397. hal_rx_tlv_l3_hdr_padding_get_be;
  1398. hal_soc->ops->hal_rx_encryption_info_valid =
  1399. hal_rx_encryption_info_valid_be;
  1400. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1401. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1402. hal_rx_tlv_first_msdu_get_be;
  1403. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1404. hal_rx_tlv_da_is_valid_get_be;
  1405. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1406. hal_rx_tlv_last_msdu_get_be;
  1407. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1408. hal_rx_get_mpdu_mac_ad4_valid_be;
  1409. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1410. hal_rx_mpdu_start_sw_peer_id_get_be;
  1411. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1412. hal_rx_msdu_peer_meta_data_get_be;
  1413. #ifndef CONFIG_WORD_BASED_TLV
  1414. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1415. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1416. hal_rx_mpdu_info_ampdu_flag_get_be;
  1417. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1418. hal_rx_hw_desc_get_ppduid_get_be;
  1419. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1420. hal_rx_attn_phy_ppdu_id_get_be;
  1421. hal_soc->ops->hal_rx_get_filter_category =
  1422. hal_rx_get_filter_category_be;
  1423. #endif
  1424. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1425. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1426. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1427. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1428. hal_rx_get_mpdu_frame_control_valid_be;
  1429. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1430. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1431. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1432. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1433. hal_rx_get_mpdu_sequence_control_valid_be;
  1434. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1435. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1436. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1437. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1438. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1439. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1440. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1441. hal_rx_msdu0_buffer_addr_lsb_6432;
  1442. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1443. hal_rx_msdu_desc_info_ptr_get_6432;
  1444. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6432;
  1445. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6432;
  1446. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1447. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1448. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1449. hal_rx_get_mac_addr2_valid_be;
  1450. hal_soc->ops->hal_reo_config = hal_reo_config_6432;
  1451. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1452. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1453. hal_rx_msdu_flow_idx_invalid_be;
  1454. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1455. hal_rx_msdu_flow_idx_timeout_be;
  1456. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1457. hal_rx_msdu_fse_metadata_get_be;
  1458. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1459. hal_rx_msdu_cce_match_get_be;
  1460. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1461. hal_rx_msdu_cce_metadata_get_be;
  1462. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1463. hal_rx_msdu_get_flow_params_be;
  1464. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1465. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1466. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1467. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6432;
  1468. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6432;
  1469. #else
  1470. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1471. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1472. #endif
  1473. /* rx - msdu fast path info fields */
  1474. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1475. hal_rx_msdu_packet_metadata_get_generic_be;
  1476. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1477. hal_rx_mpdu_start_tlv_tag_valid_be;
  1478. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1479. hal_rx_wbm_err_msdu_continuation_get_6432;
  1480. /* rx - TLV struct offsets */
  1481. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1482. hal_rx_msdu_end_offset_get_generic;
  1483. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1484. hal_rx_mpdu_start_offset_get_generic;
  1485. #ifndef NO_RX_PKT_HDR_TLV
  1486. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1487. hal_rx_pkt_tlv_offset_get_generic;
  1488. #endif
  1489. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6432;
  1490. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1491. hal_rx_flow_get_tuple_info_be;
  1492. hal_soc->ops->hal_rx_flow_delete_entry =
  1493. hal_rx_flow_delete_entry_be;
  1494. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1495. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1496. hal_compute_reo_remap_ix2_ix3_6432;
  1497. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1498. hal_rx_msdu_get_reo_destination_indication_be;
  1499. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1500. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1501. hal_rx_msdu_is_wlan_mcast_generic_be;
  1502. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_6432;
  1503. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1504. hal_rx_tlv_decap_format_get_be;
  1505. #ifdef RECEIVE_OFFLOAD
  1506. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1507. hal_rx_tlv_get_offload_info_be;
  1508. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1509. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1510. #endif
  1511. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1512. hal_rx_tlv_msdu_done_copy_get_6432;
  1513. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1514. hal_rx_msdu_start_msdu_len_get_be;
  1515. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1516. hal_rx_get_frame_ctrl_field_be;
  1517. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1518. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1519. hal_rx_msdu_start_msdu_len_set_be;
  1520. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1521. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1522. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1523. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1524. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1525. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1526. hal_rx_tlv_decrypt_err_get_be;
  1527. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1528. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1529. hal_rx_tlv_get_is_decrypted_be;
  1530. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1531. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1532. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1533. hal_rx_priv_info_set_in_tlv_be;
  1534. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1535. hal_rx_priv_info_get_from_tlv_be;
  1536. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1537. hal_soc->ops->hal_reo_setup = hal_reo_setup_6432;
  1538. hal_soc->ops->hal_reo_config_reo2ppe_dest_info = NULL;
  1539. #ifdef REO_SHARED_QREF_TABLE_EN
  1540. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1541. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1542. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1543. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1544. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1545. #endif
  1546. /* Overwrite the default BE ops */
  1547. hal_soc->ops->hal_get_rx_max_ba_window =
  1548. hal_get_rx_max_ba_window_qcn6432;
  1549. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn6432_get_reo_qdesc_size;
  1550. /* TX MONITOR */
  1551. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  1552. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1553. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1554. hal_soc->ops->hal_txmon_populate_packet_info =
  1555. hal_txmon_populate_packet_info_generic_be;
  1556. hal_soc->ops->hal_txmon_status_parse_tlv =
  1557. hal_txmon_status_parse_tlv_generic_be;
  1558. hal_soc->ops->hal_txmon_status_get_num_users =
  1559. hal_txmon_status_get_num_users_generic_be;
  1560. #if defined(TX_MONITOR_WORD_MASK)
  1561. hal_soc->ops->hal_txmon_get_word_mask =
  1562. hal_txmon_get_word_mask_qcn6432;
  1563. #else
  1564. hal_soc->ops->hal_txmon_get_word_mask =
  1565. hal_txmon_get_word_mask_generic_be;
  1566. #endif /* TX_MONITOR_WORD_MASK */
  1567. #endif /* WLAN_PKT_CAPTURE_TX_2_0 */
  1568. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1569. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1570. hal_tx_vdev_mismatch_routing_set_generic_be;
  1571. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1572. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1573. hal_soc->ops->hal_get_ba_aging_timeout =
  1574. hal_get_ba_aging_timeout_be_generic;
  1575. hal_soc->ops->hal_setup_link_idle_list =
  1576. hal_setup_link_idle_list_generic_be;
  1577. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1578. hal_cookie_conversion_reg_cfg_generic_be;
  1579. hal_soc->ops->hal_set_ba_aging_timeout =
  1580. hal_set_ba_aging_timeout_be_generic;
  1581. hal_soc->ops->hal_tx_populate_bank_register =
  1582. hal_tx_populate_bank_register_be;
  1583. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1584. hal_tx_vdev_mcast_ctrl_set_be;
  1585. #ifdef CONFIG_WORD_BASED_TLV
  1586. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1587. hal_rx_mpdu_start_wmask_get_be;
  1588. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1589. hal_rx_msdu_end_wmask_get_be;
  1590. #endif
  1591. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1592. hal_get_tsf2_scratch_reg_qcn6432;
  1593. hal_soc->ops->hal_get_tqm_scratch_reg =
  1594. hal_get_tqm_scratch_reg_qcn6432;
  1595. hal_soc->ops->hal_tx_ring_halt_set = hal_tx_ppe2tcl_ring_halt_set_6432;
  1596. hal_soc->ops->hal_tx_ring_halt_reset =
  1597. hal_tx_ppe2tcl_ring_halt_reset_6432;
  1598. hal_soc->ops->hal_tx_ring_halt_poll =
  1599. hal_tx_ppe2tcl_ring_halt_done_6432;
  1600. hal_soc->ops->hal_tx_get_num_ppe_vp_search_idx_tbl_entries =
  1601. hal_tx_get_num_ppe_vp_search_idx_reg_entries_6432;
  1602. };
  1603. struct hal_hw_srng_config hw_srng_table_6432[] = {
  1604. /* TODO: max_rings can populated by querying HW capabilities */
  1605. { /* REO_DST */
  1606. .start_ring_id = HAL_SRNG_REO2SW1,
  1607. .max_rings = 8,
  1608. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1609. .lmac_ring = FALSE,
  1610. .ring_dir = HAL_SRNG_DST_RING,
  1611. .reg_start = {
  1612. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1613. REO_REG_REG_BASE),
  1614. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1615. REO_REG_REG_BASE)
  1616. },
  1617. .reg_size = {
  1618. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1619. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1620. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1621. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1622. },
  1623. .max_size =
  1624. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1625. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1626. },
  1627. { /* REO_EXCEPTION */
  1628. /* Designating REO2SW0 ring as exception ring. This ring is
  1629. * similar to other REO2SW rings though it is named as REO2SW0.
  1630. * Any of theREO2SW rings can be used as exception ring.
  1631. */
  1632. .start_ring_id = HAL_SRNG_REO2SW0,
  1633. .max_rings = 1,
  1634. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1635. .lmac_ring = FALSE,
  1636. .ring_dir = HAL_SRNG_DST_RING,
  1637. .reg_start = {
  1638. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1639. REO_REG_REG_BASE),
  1640. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1641. REO_REG_REG_BASE)
  1642. },
  1643. /* Single ring - provide ring size if multiple rings of this
  1644. * type are supported
  1645. */
  1646. .reg_size = {},
  1647. .max_size =
  1648. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1649. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1650. },
  1651. { /* REO_REINJECT */
  1652. .start_ring_id = HAL_SRNG_SW2REO,
  1653. .max_rings = 4,
  1654. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1655. .lmac_ring = FALSE,
  1656. .ring_dir = HAL_SRNG_SRC_RING,
  1657. .reg_start = {
  1658. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1659. REO_REG_REG_BASE),
  1660. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1661. REO_REG_REG_BASE)
  1662. },
  1663. /* Single ring - provide ring size if multiple rings of this
  1664. * type are supported
  1665. */
  1666. .reg_size = {
  1667. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1668. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1669. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1670. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1671. },
  1672. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1673. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1674. },
  1675. { /* REO_CMD */
  1676. .start_ring_id = HAL_SRNG_REO_CMD,
  1677. .max_rings = 1,
  1678. .entry_size = (sizeof(struct tlv_32_hdr) +
  1679. sizeof(struct reo_get_queue_stats)) >> 2,
  1680. .lmac_ring = FALSE,
  1681. .ring_dir = HAL_SRNG_SRC_RING,
  1682. .reg_start = {
  1683. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1684. REO_REG_REG_BASE),
  1685. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1686. REO_REG_REG_BASE),
  1687. },
  1688. /* Single ring - provide ring size if multiple rings of this
  1689. * type are supported
  1690. */
  1691. .reg_size = {},
  1692. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1693. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1694. },
  1695. { /* REO_STATUS */
  1696. .start_ring_id = HAL_SRNG_REO_STATUS,
  1697. .max_rings = 1,
  1698. .entry_size = (sizeof(struct tlv_32_hdr) +
  1699. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1700. .lmac_ring = FALSE,
  1701. .ring_dir = HAL_SRNG_DST_RING,
  1702. .reg_start = {
  1703. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1704. REO_REG_REG_BASE),
  1705. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1706. REO_REG_REG_BASE),
  1707. },
  1708. /* Single ring - provide ring size if multiple rings of this
  1709. * type are supported
  1710. */
  1711. .reg_size = {},
  1712. .max_size =
  1713. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1714. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1715. },
  1716. { /* TCL_DATA */
  1717. .start_ring_id = HAL_SRNG_SW2TCL1,
  1718. .max_rings = 6,
  1719. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1720. .lmac_ring = FALSE,
  1721. .ring_dir = HAL_SRNG_SRC_RING,
  1722. .reg_start = {
  1723. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1724. MAC_TCL_REG_REG_BASE),
  1725. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1726. MAC_TCL_REG_REG_BASE),
  1727. },
  1728. .reg_size = {
  1729. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1730. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1731. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1732. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1733. },
  1734. .max_size =
  1735. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1736. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1737. },
  1738. { /* TCL_CMD/CREDIT */
  1739. /* qca8074v2 and qcn6432 uses this ring for data commands */
  1740. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1741. .max_rings = 1,
  1742. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1743. .lmac_ring = FALSE,
  1744. .ring_dir = HAL_SRNG_SRC_RING,
  1745. .reg_start = {
  1746. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1747. MAC_TCL_REG_REG_BASE),
  1748. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1749. MAC_TCL_REG_REG_BASE),
  1750. },
  1751. /* Single ring - provide ring size if multiple rings of this
  1752. * type are supported
  1753. */
  1754. .reg_size = {},
  1755. .max_size =
  1756. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1757. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1758. },
  1759. { /* TCL_STATUS */
  1760. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1761. .max_rings = 1,
  1762. .entry_size = (sizeof(struct tlv_32_hdr) +
  1763. sizeof(struct tcl_status_ring)) >> 2,
  1764. .lmac_ring = FALSE,
  1765. .ring_dir = HAL_SRNG_DST_RING,
  1766. .reg_start = {
  1767. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1768. MAC_TCL_REG_REG_BASE),
  1769. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1770. MAC_TCL_REG_REG_BASE),
  1771. },
  1772. /* Single ring - provide ring size if multiple rings of this
  1773. * type are supported
  1774. */
  1775. .reg_size = {},
  1776. .max_size =
  1777. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1778. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1779. },
  1780. { /* CE_SRC */
  1781. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1782. .max_rings = 16,
  1783. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1784. .lmac_ring = FALSE,
  1785. .ring_dir = HAL_SRNG_SRC_RING,
  1786. .reg_start = {
  1787. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1788. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1789. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1790. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1791. },
  1792. .reg_size = {
  1793. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1794. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1795. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1796. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1797. },
  1798. .max_size =
  1799. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1800. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1801. },
  1802. { /* CE_DST */
  1803. .start_ring_id = HAL_SRNG_CE_0_DST,
  1804. .max_rings = 16,
  1805. .entry_size = 8 >> 2,
  1806. /*TODO: entry_size above should actually be
  1807. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1808. * of struct ce_dst_desc in HW header files
  1809. */
  1810. .lmac_ring = FALSE,
  1811. .ring_dir = HAL_SRNG_SRC_RING,
  1812. .reg_start = {
  1813. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1814. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1815. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1816. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1817. },
  1818. .reg_size = {
  1819. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1820. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1821. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1822. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1823. },
  1824. .max_size =
  1825. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1826. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1827. },
  1828. { /* CE_DST_STATUS */
  1829. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1830. .max_rings = 16,
  1831. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1832. .lmac_ring = FALSE,
  1833. .ring_dir = HAL_SRNG_DST_RING,
  1834. .reg_start = {
  1835. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1836. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1837. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1838. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1839. },
  1840. /* TODO: check destination status ring registers */
  1841. .reg_size = {
  1842. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1843. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1844. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1845. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1846. },
  1847. .max_size =
  1848. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1849. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1850. },
  1851. { /* WBM_IDLE_LINK */
  1852. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1853. .max_rings = 1,
  1854. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1855. .lmac_ring = FALSE,
  1856. .ring_dir = HAL_SRNG_SRC_RING,
  1857. .reg_start = {
  1858. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1859. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1860. },
  1861. /* Single ring - provide ring size if multiple rings of this
  1862. * type are supported
  1863. */
  1864. .reg_size = {},
  1865. .max_size =
  1866. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1867. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1868. },
  1869. { /* SW2WBM_RELEASE */
  1870. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1871. .max_rings = 1,
  1872. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1873. .lmac_ring = FALSE,
  1874. .ring_dir = HAL_SRNG_SRC_RING,
  1875. .reg_start = {
  1876. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1877. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1878. },
  1879. /* Single ring - provide ring size if multiple rings of this
  1880. * type are supported
  1881. */
  1882. .reg_size = {},
  1883. .max_size =
  1884. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1885. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1886. },
  1887. { /* WBM2SW_RELEASE */
  1888. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1889. .max_rings = 8,
  1890. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1891. .lmac_ring = FALSE,
  1892. .ring_dir = HAL_SRNG_DST_RING,
  1893. .reg_start = {
  1894. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1895. WBM_REG_REG_BASE),
  1896. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1897. WBM_REG_REG_BASE),
  1898. },
  1899. .reg_size = {
  1900. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1901. WBM_REG_REG_BASE) -
  1902. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1903. WBM_REG_REG_BASE),
  1904. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1905. WBM_REG_REG_BASE) -
  1906. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1907. WBM_REG_REG_BASE),
  1908. },
  1909. .max_size =
  1910. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1911. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1912. },
  1913. { /* RXDMA_BUF */
  1914. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1915. #ifdef IPA_OFFLOAD
  1916. .max_rings = 3,
  1917. #else
  1918. .max_rings = 3,
  1919. #endif
  1920. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1921. .lmac_ring = TRUE,
  1922. .ring_dir = HAL_SRNG_SRC_RING,
  1923. /* reg_start is not set because LMAC rings are not accessed
  1924. * from host
  1925. */
  1926. .reg_start = {},
  1927. .reg_size = {},
  1928. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1929. },
  1930. { /* RXDMA_DST */
  1931. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1932. .max_rings = 0,
  1933. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1934. .lmac_ring = TRUE,
  1935. .ring_dir = HAL_SRNG_DST_RING,
  1936. /* reg_start is not set because LMAC rings are not accessed
  1937. * from host
  1938. */
  1939. .reg_start = {},
  1940. .reg_size = {},
  1941. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1942. },
  1943. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  1944. { /* RXDMA_MONITOR_BUF */
  1945. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1946. .max_rings = 1,
  1947. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  1948. .lmac_ring = TRUE,
  1949. .ring_dir = HAL_SRNG_SRC_RING,
  1950. /* reg_start is not set because LMAC rings are not accessed
  1951. * from host
  1952. */
  1953. .reg_start = {},
  1954. .reg_size = {},
  1955. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1956. },
  1957. #else
  1958. {},
  1959. #endif
  1960. { /* RXDMA_MONITOR_STATUS */
  1961. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1962. .max_rings = 0,
  1963. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1964. .lmac_ring = TRUE,
  1965. .ring_dir = HAL_SRNG_SRC_RING,
  1966. /* reg_start is not set because LMAC rings are not accessed
  1967. * from host
  1968. */
  1969. .reg_start = {},
  1970. .reg_size = {},
  1971. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1972. },
  1973. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  1974. { /* RXDMA_MONITOR_DST */
  1975. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1976. .max_rings = 2,
  1977. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  1978. .lmac_ring = TRUE,
  1979. .ring_dir = HAL_SRNG_DST_RING,
  1980. /* reg_start is not set because LMAC rings are not accessed
  1981. * from host
  1982. */
  1983. .reg_start = {},
  1984. .reg_size = {},
  1985. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1986. },
  1987. #else
  1988. {},
  1989. #endif
  1990. { /* RXDMA_MONITOR_DESC */
  1991. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1992. .max_rings = 0,
  1993. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  1994. .lmac_ring = TRUE,
  1995. .ring_dir = HAL_SRNG_DST_RING,
  1996. /* reg_start is not set because LMAC rings are not accessed
  1997. * from host
  1998. */
  1999. .reg_start = {},
  2000. .reg_size = {},
  2001. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2002. },
  2003. { /* DIR_BUF_RX_DMA_SRC */
  2004. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2005. /* one ring for spectral and one ring for cfr */
  2006. .max_rings = 2,
  2007. .entry_size = 2,
  2008. .lmac_ring = TRUE,
  2009. .ring_dir = HAL_SRNG_SRC_RING,
  2010. /* reg_start is not set because LMAC rings are not accessed
  2011. * from host
  2012. */
  2013. .reg_start = {},
  2014. .reg_size = {},
  2015. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2016. },
  2017. #ifdef WLAN_FEATURE_CIF_CFR
  2018. { /* WIFI_POS_SRC */
  2019. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2020. .max_rings = 1,
  2021. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2022. .lmac_ring = TRUE,
  2023. .ring_dir = HAL_SRNG_SRC_RING,
  2024. /* reg_start is not set because LMAC rings are not accessed
  2025. * from host
  2026. */
  2027. .reg_start = {},
  2028. .reg_size = {},
  2029. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2030. },
  2031. #endif
  2032. { /* REO2PPE */
  2033. .start_ring_id = HAL_SRNG_REO2PPE,
  2034. .max_rings = 1,
  2035. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2036. .lmac_ring = FALSE,
  2037. .ring_dir = HAL_SRNG_DST_RING,
  2038. .reg_start = {
  2039. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2040. REO_REG_REG_BASE),
  2041. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2042. REO_REG_REG_BASE),
  2043. },
  2044. /* Single ring - provide ring size if multiple rings of this
  2045. * type are supported
  2046. */
  2047. .reg_size = {},
  2048. .max_size =
  2049. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2050. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2051. },
  2052. { /* PPE2TCL */
  2053. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2054. .max_rings = 1,
  2055. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2056. .lmac_ring = FALSE,
  2057. .ring_dir = HAL_SRNG_SRC_RING,
  2058. .reg_start = {
  2059. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2060. MAC_TCL_REG_REG_BASE),
  2061. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2062. MAC_TCL_REG_REG_BASE),
  2063. },
  2064. .reg_size = {},
  2065. .max_size =
  2066. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2067. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2068. },
  2069. { /* PPE_RELEASE */
  2070. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2071. .max_rings = 1,
  2072. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2073. .lmac_ring = FALSE,
  2074. .ring_dir = HAL_SRNG_SRC_RING,
  2075. },
  2076. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  2077. { /* TX_MONITOR_BUF */
  2078. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2079. .max_rings = 1,
  2080. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  2081. .lmac_ring = TRUE,
  2082. .ring_dir = HAL_SRNG_SRC_RING,
  2083. /* reg_start is not set because LMAC rings are not accessed
  2084. * from host
  2085. */
  2086. .reg_start = {},
  2087. .reg_size = {},
  2088. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2089. },
  2090. { /* TX_MONITOR_DST */
  2091. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2092. .max_rings = 2,
  2093. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  2094. .lmac_ring = TRUE,
  2095. .ring_dir = HAL_SRNG_DST_RING,
  2096. /* reg_start is not set because LMAC rings are not accessed
  2097. * from host
  2098. */
  2099. .reg_start = {},
  2100. .reg_size = {},
  2101. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2102. },
  2103. #else
  2104. {},
  2105. {},
  2106. #endif
  2107. { /* SW2RXDMA */
  2108. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2109. .max_rings = 3,
  2110. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2111. .lmac_ring = TRUE,
  2112. .ring_dir = HAL_SRNG_SRC_RING,
  2113. /* reg_start is not set because LMAC rings are not accessed
  2114. * from host
  2115. */
  2116. .reg_start = {},
  2117. .reg_size = {},
  2118. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2119. .dmac_cmn_ring = TRUE,
  2120. },
  2121. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2122. };
  2123. /**
  2124. * hal_srng_hw_reg_offset_init_qcn6432() - Initialize the HW srng reg offset
  2125. * applicable only for qcn6432
  2126. * @hal_soc: HAL Soc handle
  2127. *
  2128. * Return: None
  2129. */
  2130. static inline void hal_srng_hw_reg_offset_init_qcn6432(struct hal_soc *hal_soc)
  2131. {
  2132. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2133. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2134. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2135. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2136. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2137. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2138. }
  2139. /*
  2140. * hal_reo_config_reo2ppe_dest_info_6432() - Configure reo2ppe dest info
  2141. * @hal_soc_hdl: HAL SoC Context
  2142. *
  2143. * Return: None.
  2144. */
  2145. static inline
  2146. void hal_reo_config_reo2ppe_dest_info_6432(hal_soc_handle_t hal_soc_hdl)
  2147. {
  2148. HAL_REG_WRITE((struct hal_soc *)hal_soc_hdl,
  2149. HWIO_REO_R0_REO2PPE_DEST_INFO_ADDR(REO_REG_REG_BASE),
  2150. REO2PPE_RULE_FAIL_FB);
  2151. }
  2152. static void hal_hw_txrx_ops_override_qcn6432(struct hal_soc *hal_soc)
  2153. {
  2154. hal_soc->ops->hal_reo_config_reo2ppe_dest_info =
  2155. hal_reo_config_reo2ppe_dest_info_6432;
  2156. hal_soc->ops->hal_get_tsf2_scratch_reg =
  2157. hal_get_tsf2_scratch_reg_qcn6432;
  2158. hal_soc->ops->hal_get_tqm_scratch_reg =
  2159. hal_get_tqm_scratch_reg_qcn6432;
  2160. }
  2161. /**
  2162. * hal_qcn6432_attach()- Attach 6432 target specific hal_soc ops,
  2163. * offset and srng table
  2164. * @hal_soc: hal_soc handle
  2165. *
  2166. * Return: void
  2167. */
  2168. void hal_qcn6432_attach(struct hal_soc *hal_soc)
  2169. {
  2170. hal_soc->hw_srng_table = hw_srng_table_6432;
  2171. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2172. hal_srng_hw_reg_offset_init_qcn6432(hal_soc);
  2173. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2174. hal_hw_txrx_ops_attach_qcn6432(hal_soc);
  2175. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2176. if (hal_soc->static_window_map)
  2177. hal_write_window_register(hal_soc);
  2178. hal_hw_txrx_ops_override_qcn6432(hal_soc);
  2179. }