hal_6390.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  32. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  34. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  36. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  37. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  38. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  43. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  60. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  61. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  62. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  63. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  65. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  107. #include "hal_6390_tx.h"
  108. #include "hal_6390_rx.h"
  109. #include <hal_generic_api.h>
  110. #include "hal_li_rx.h"
  111. #include "hal_li_api.h"
  112. #include "hal_li_generic_api.h"
  113. /**
  114. * hal_rx_get_rx_fragment_number_6390() - API to retrieve rx fragment number
  115. * @buf: Network buffer
  116. *
  117. * Return: rx fragment number
  118. */
  119. static
  120. uint8_t hal_rx_get_rx_fragment_number_6390(uint8_t *buf)
  121. {
  122. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  123. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  124. /* Return first 4 bits as fragment number */
  125. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  126. DOT11_SEQ_FRAG_MASK);
  127. }
  128. /**
  129. * hal_rx_msdu_end_da_is_mcbc_get_6390() - API to check if pkt is MCBC
  130. * from rx_msdu_end TLV
  131. * @buf: pointer to the start of RX PKT TLV headers
  132. *
  133. * Return: da_is_mcbc
  134. */
  135. static uint8_t
  136. hal_rx_msdu_end_da_is_mcbc_get_6390(uint8_t *buf)
  137. {
  138. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  139. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  140. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  141. }
  142. /**
  143. * hal_rx_msdu_end_sa_is_valid_get_6390() - API to get_6390 the sa_is_valid
  144. * bit from rx_msdu_end TLV
  145. * @buf: pointer to the start of RX PKT TLV headers
  146. *
  147. * Return: sa_is_valid bit
  148. */
  149. static uint8_t
  150. hal_rx_msdu_end_sa_is_valid_get_6390(uint8_t *buf)
  151. {
  152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  153. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  154. uint8_t sa_is_valid;
  155. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  156. return sa_is_valid;
  157. }
  158. /**
  159. * hal_rx_msdu_end_sa_idx_get_6390() - API to get_6390 the sa_idx from
  160. * rx_msdu_end TLV
  161. * @buf: pointer to the start of RX PKT TLV headers
  162. *
  163. * Return: sa_idx (SA AST index)
  164. */
  165. static
  166. uint16_t hal_rx_msdu_end_sa_idx_get_6390(uint8_t *buf)
  167. {
  168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  169. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  170. uint16_t sa_idx;
  171. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  172. return sa_idx;
  173. }
  174. /**
  175. * hal_rx_desc_is_first_msdu_6390() - Check if first msdu
  176. * @hw_desc_addr: hardware descriptor address
  177. *
  178. * Return: 0 - success/ non-zero failure
  179. */
  180. static uint32_t hal_rx_desc_is_first_msdu_6390(void *hw_desc_addr)
  181. {
  182. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  183. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  184. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  185. }
  186. /**
  187. * hal_rx_msdu_end_l3_hdr_padding_get_6390() - API to get_6390 the l3_header
  188. * padding from rx_msdu_end TLV
  189. * @buf: pointer to the start of RX PKT TLV headers
  190. *
  191. * Return: number of l3 header padding bytes
  192. */
  193. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6390(uint8_t *buf)
  194. {
  195. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  196. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  197. uint32_t l3_header_padding;
  198. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  199. return l3_header_padding;
  200. }
  201. /**
  202. * hal_rx_encryption_info_valid_6390() - Returns encryption type.
  203. * @buf: rx_tlv_hdr of the received packet
  204. *
  205. * Return: encryption type
  206. */
  207. static uint32_t hal_rx_encryption_info_valid_6390(uint8_t *buf)
  208. {
  209. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  210. struct rx_mpdu_start *mpdu_start =
  211. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  212. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  213. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  214. return encryption_info;
  215. }
  216. /**
  217. * hal_rx_print_pn_6390() - Prints the PN of rx packet.
  218. * @buf: rx_tlv_hdr of the received packet
  219. *
  220. * Return: void
  221. */
  222. static void hal_rx_print_pn_6390(uint8_t *buf)
  223. {
  224. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  225. struct rx_mpdu_start *mpdu_start =
  226. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  227. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  228. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  229. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  230. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  231. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  232. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  233. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  234. }
  235. /**
  236. * hal_rx_msdu_end_first_msdu_get_6390() - API to get first msdu status
  237. * from rx_msdu_end TLV
  238. * @buf: pointer to the start of RX PKT TLV headers
  239. *
  240. * Return: first_msdu
  241. */
  242. static uint8_t hal_rx_msdu_end_first_msdu_get_6390(uint8_t *buf)
  243. {
  244. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  245. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  246. uint8_t first_msdu;
  247. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  248. return first_msdu;
  249. }
  250. /**
  251. * hal_rx_msdu_end_da_is_valid_get_6390() - API to check if da is valid
  252. * from rx_msdu_end TLV
  253. * @buf: pointer to the start of RX PKT TLV headers
  254. *
  255. * Return: da_is_valid
  256. */
  257. static uint8_t hal_rx_msdu_end_da_is_valid_get_6390(uint8_t *buf)
  258. {
  259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  260. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  261. uint8_t da_is_valid;
  262. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  263. return da_is_valid;
  264. }
  265. /**
  266. * hal_rx_msdu_end_last_msdu_get_6390() - API to get last msdu status
  267. * from rx_msdu_end TLV
  268. * @buf: pointer to the start of RX PKT TLV headers
  269. *
  270. * Return: last_msdu
  271. */
  272. static uint8_t hal_rx_msdu_end_last_msdu_get_6390(uint8_t *buf)
  273. {
  274. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  275. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  276. uint8_t last_msdu;
  277. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  278. return last_msdu;
  279. }
  280. /**
  281. * hal_rx_get_mpdu_mac_ad4_valid_6390() - Retrieves if mpdu 4th addr is valid
  282. * @buf: Network buffer
  283. *
  284. * Return: value of mpdu 4th address valid field
  285. */
  286. static bool hal_rx_get_mpdu_mac_ad4_valid_6390(uint8_t *buf)
  287. {
  288. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  289. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  290. bool ad4_valid = 0;
  291. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  292. return ad4_valid;
  293. }
  294. /**
  295. * hal_rx_mpdu_start_sw_peer_id_get_6390() - Retrieve sw peer_id
  296. * @buf: network buffer
  297. *
  298. * Return: sw peer_id
  299. */
  300. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6390(uint8_t *buf)
  301. {
  302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  303. struct rx_mpdu_start *mpdu_start =
  304. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  305. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  306. &mpdu_start->rx_mpdu_info_details);
  307. }
  308. /**
  309. * hal_rx_mpdu_get_to_ds_6390() - API to get the tods info
  310. * from rx_mpdu_start
  311. * @buf: pointer to the start of RX PKT TLV header
  312. *
  313. * Return: uint32_t(to_ds)
  314. */
  315. static uint32_t hal_rx_mpdu_get_to_ds_6390(uint8_t *buf)
  316. {
  317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  318. struct rx_mpdu_start *mpdu_start =
  319. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  320. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  321. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  322. }
  323. /**
  324. * hal_rx_mpdu_get_fr_ds_6390() - API to get the from ds info
  325. * from rx_mpdu_start
  326. * @buf: pointer to the start of RX PKT TLV header
  327. *
  328. * Return: uint32_t(fr_ds)
  329. */
  330. static uint32_t hal_rx_mpdu_get_fr_ds_6390(uint8_t *buf)
  331. {
  332. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  333. struct rx_mpdu_start *mpdu_start =
  334. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  335. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  336. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  337. }
  338. /**
  339. * hal_rx_get_mpdu_frame_control_valid_6390() - Retrieves mpdu
  340. * frame control valid
  341. * @buf: Network buffer
  342. *
  343. * Return: value of frame control valid field
  344. */
  345. static uint8_t hal_rx_get_mpdu_frame_control_valid_6390(uint8_t *buf)
  346. {
  347. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  348. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  349. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  350. }
  351. /**
  352. * hal_rx_mpdu_get_addr1_6390() - API to check get address1 of the mpdu
  353. * @buf: pointer to the start of RX PKT TLV headera
  354. * @mac_addr: pointer to mac address
  355. *
  356. * Return: success/failure
  357. */
  358. static QDF_STATUS hal_rx_mpdu_get_addr1_6390(uint8_t *buf, uint8_t *mac_addr)
  359. {
  360. struct __attribute__((__packed__)) hal_addr1 {
  361. uint32_t ad1_31_0;
  362. uint16_t ad1_47_32;
  363. };
  364. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  365. struct rx_mpdu_start *mpdu_start =
  366. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  367. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  368. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  369. uint32_t mac_addr_ad1_valid;
  370. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  371. if (mac_addr_ad1_valid) {
  372. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  373. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  374. return QDF_STATUS_SUCCESS;
  375. }
  376. return QDF_STATUS_E_FAILURE;
  377. }
  378. /**
  379. * hal_rx_mpdu_get_addr2_6390() - API to check get address2 of the mpdu
  380. * in the packet
  381. * @buf: pointer to the start of RX PKT TLV header
  382. * @mac_addr: pointer to mac address
  383. *
  384. * Return: success/failure
  385. */
  386. static QDF_STATUS hal_rx_mpdu_get_addr2_6390(uint8_t *buf,
  387. uint8_t *mac_addr)
  388. {
  389. struct __attribute__((__packed__)) hal_addr2 {
  390. uint16_t ad2_15_0;
  391. uint32_t ad2_47_16;
  392. };
  393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  394. struct rx_mpdu_start *mpdu_start =
  395. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  396. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  397. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  398. uint32_t mac_addr_ad2_valid;
  399. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  400. if (mac_addr_ad2_valid) {
  401. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  402. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  403. return QDF_STATUS_SUCCESS;
  404. }
  405. return QDF_STATUS_E_FAILURE;
  406. }
  407. /**
  408. * hal_rx_mpdu_get_addr3_6390() - API to get address3 of the mpdu
  409. * in the packet
  410. * @buf: pointer to the start of RX PKT TLV header
  411. * @mac_addr: pointer to mac address
  412. *
  413. * Return: success/failure
  414. */
  415. static QDF_STATUS hal_rx_mpdu_get_addr3_6390(uint8_t *buf, uint8_t *mac_addr)
  416. {
  417. struct __attribute__((__packed__)) hal_addr3 {
  418. uint32_t ad3_31_0;
  419. uint16_t ad3_47_32;
  420. };
  421. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  422. struct rx_mpdu_start *mpdu_start =
  423. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  424. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  425. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  426. uint32_t mac_addr_ad3_valid;
  427. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  428. if (mac_addr_ad3_valid) {
  429. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  430. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  431. return QDF_STATUS_SUCCESS;
  432. }
  433. return QDF_STATUS_E_FAILURE;
  434. }
  435. /**
  436. * hal_rx_mpdu_get_addr4_6390() - API to get address4 of the mpdu
  437. * in the packet
  438. * @buf: pointer to the start of RX PKT TLV header
  439. * @mac_addr: pointer to mac address
  440. *
  441. * Return: success/failure
  442. */
  443. static QDF_STATUS hal_rx_mpdu_get_addr4_6390(uint8_t *buf, uint8_t *mac_addr)
  444. {
  445. struct __attribute__((__packed__)) hal_addr4 {
  446. uint32_t ad4_31_0;
  447. uint16_t ad4_47_32;
  448. };
  449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  450. struct rx_mpdu_start *mpdu_start =
  451. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  452. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  453. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  454. uint32_t mac_addr_ad4_valid;
  455. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  456. if (mac_addr_ad4_valid) {
  457. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  458. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  459. return QDF_STATUS_SUCCESS;
  460. }
  461. return QDF_STATUS_E_FAILURE;
  462. }
  463. /**
  464. * hal_rx_get_mpdu_sequence_control_valid_6390() - Get mpdu sequence
  465. * control valid
  466. * @buf: Network buffer
  467. *
  468. * Return: value of sequence control valid field
  469. */
  470. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6390(uint8_t *buf)
  471. {
  472. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  473. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  474. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  475. }
  476. /**
  477. * hal_rx_is_unicast_6390() - check packet is unicast frame or not.
  478. * @buf: pointer to rx pkt TLV.
  479. *
  480. * Return: true on unicast.
  481. */
  482. static bool hal_rx_is_unicast_6390(uint8_t *buf)
  483. {
  484. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  485. struct rx_mpdu_start *mpdu_start =
  486. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  487. uint32_t grp_id;
  488. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  489. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  490. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  491. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  492. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  493. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  494. }
  495. /**
  496. * hal_rx_tid_get_6390() - get tid based on qos control valid.
  497. * @hal_soc_hdl: hal soc handle
  498. * @buf: pointer to rx pkt TLV.
  499. *
  500. * Return: tid
  501. */
  502. static uint32_t hal_rx_tid_get_6390(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  503. {
  504. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  505. struct rx_mpdu_start *mpdu_start =
  506. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  507. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  508. uint8_t qos_control_valid =
  509. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  510. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  511. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  512. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  513. if (qos_control_valid)
  514. return hal_rx_mpdu_start_tid_get_6390(buf);
  515. return HAL_RX_NON_QOS_TID;
  516. }
  517. /**
  518. * hal_rx_hw_desc_get_ppduid_get_6390() - retrieve ppdu id
  519. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  520. * @rxdma_dst_ring_desc: Rx HW descriptor
  521. *
  522. * Return: ppdu id
  523. */
  524. static uint32_t hal_rx_hw_desc_get_ppduid_get_6390(void *rx_tlv_hdr,
  525. void *rxdma_dst_ring_desc)
  526. {
  527. struct rx_mpdu_info *rx_mpdu_info;
  528. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  529. rx_mpdu_info =
  530. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  531. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  532. }
  533. /**
  534. * hal_reo_status_get_header_6390() - Process reo desc info
  535. * @ring_desc: REO status ring descriptor
  536. * @b: tlv type info
  537. * @h1: Pointer to hal_reo_status_header where info to be stored
  538. *
  539. * Return: none.
  540. */
  541. static void hal_reo_status_get_header_6390(hal_ring_desc_t ring_desc, int b,
  542. void *h1)
  543. {
  544. uint32_t *d = (uint32_t *)ring_desc;
  545. uint32_t val1 = 0;
  546. struct hal_reo_status_header *h =
  547. (struct hal_reo_status_header *)h1;
  548. /* Offsets of descriptor fields defined in HW headers start
  549. * from the field after TLV header
  550. */
  551. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  552. switch (b) {
  553. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  554. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  555. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  556. break;
  557. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  558. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  559. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  560. break;
  561. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  562. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  563. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  564. break;
  565. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  566. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  567. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  568. break;
  569. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  570. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  571. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  572. break;
  573. case HAL_REO_DESC_THRES_STATUS_TLV:
  574. val1 =
  575. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  576. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  577. break;
  578. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  579. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  580. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  581. break;
  582. default:
  583. qdf_nofl_err("ERROR: Unknown tlv\n");
  584. break;
  585. }
  586. h->cmd_num =
  587. HAL_GET_FIELD(
  588. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  589. val1);
  590. h->exec_time =
  591. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  592. CMD_EXECUTION_TIME, val1);
  593. h->status =
  594. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  595. REO_CMD_EXECUTION_STATUS, val1);
  596. switch (b) {
  597. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  598. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  599. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  600. break;
  601. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  602. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  603. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  604. break;
  605. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  606. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  607. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  608. break;
  609. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  610. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  611. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  612. break;
  613. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  614. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  615. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  616. break;
  617. case HAL_REO_DESC_THRES_STATUS_TLV:
  618. val1 =
  619. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  620. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  621. break;
  622. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  623. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  624. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  625. break;
  626. default:
  627. qdf_nofl_err("ERROR: Unknown tlv\n");
  628. break;
  629. }
  630. h->tstamp =
  631. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  632. }
  633. /**
  634. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390() - Retrieve qos control
  635. * valid bit from the tlv.
  636. * @buf: pointer to rx pkt TLV.
  637. *
  638. * Return: qos control value.
  639. */
  640. static inline uint32_t
  641. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  647. &mpdu_start->rx_mpdu_info_details);
  648. }
  649. /**
  650. * hal_rx_msdu_end_sa_sw_peer_id_get_6390() - API to get the sa_sw_peer_id
  651. * from rx_msdu_end TLV
  652. * @buf: pointer to the start of RX PKT TLV headers
  653. *
  654. * Return: sa_sw_peer_id index
  655. */
  656. static inline uint32_t
  657. hal_rx_msdu_end_sa_sw_peer_id_get_6390(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  661. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  662. }
  663. /**
  664. * hal_tx_desc_set_mesh_en_6390() - Set mesh_enable flag in Tx descriptor
  665. * @desc: Handle to Tx Descriptor
  666. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  667. * enabling the interpretation of the 'Mesh Control Present' bit
  668. * (bit 8) of QoS Control (otherwise this bit is ignored),
  669. * For native WiFi frames, this indicates that a 'Mesh Control' field
  670. * is present between the header and the LLC.
  671. *
  672. * Return: void
  673. */
  674. static inline
  675. void hal_tx_desc_set_mesh_en_6390(void *desc, uint8_t en)
  676. {
  677. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  678. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  679. }
  680. static
  681. void *hal_rx_msdu0_buffer_addr_lsb_6390(void *link_desc_va)
  682. {
  683. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  684. }
  685. static
  686. void *hal_rx_msdu_desc_info_ptr_get_6390(void *msdu0)
  687. {
  688. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  689. }
  690. static
  691. void *hal_ent_mpdu_desc_info_6390(void *ent_ring_desc)
  692. {
  693. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  694. }
  695. static
  696. void *hal_dst_mpdu_desc_info_6390(void *dst_ring_desc)
  697. {
  698. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  699. }
  700. static
  701. uint8_t hal_rx_get_fc_valid_6390(uint8_t *buf)
  702. {
  703. return HAL_RX_GET_FC_VALID(buf);
  704. }
  705. static uint8_t hal_rx_get_to_ds_flag_6390(uint8_t *buf)
  706. {
  707. return HAL_RX_GET_TO_DS_FLAG(buf);
  708. }
  709. static uint8_t hal_rx_get_mac_addr2_valid_6390(uint8_t *buf)
  710. {
  711. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  712. }
  713. static uint8_t hal_rx_get_filter_category_6390(uint8_t *buf)
  714. {
  715. return HAL_RX_GET_FILTER_CATEGORY(buf);
  716. }
  717. static uint32_t
  718. hal_rx_get_ppdu_id_6390(uint8_t *buf)
  719. {
  720. return HAL_RX_GET_PPDU_ID(buf);
  721. }
  722. /**
  723. * hal_reo_config_6390() - Set reo config parameters
  724. * @soc: hal soc handle
  725. * @reg_val: value to be set
  726. * @reo_params: reo parameters
  727. *
  728. * Return: void
  729. */
  730. static
  731. void hal_reo_config_6390(struct hal_soc *soc,
  732. uint32_t reg_val,
  733. struct hal_reo_params *reo_params)
  734. {
  735. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  736. }
  737. /**
  738. * hal_rx_msdu_desc_info_get_ptr_6390() - Get msdu desc info ptr
  739. * @msdu_details_ptr: Pointer to msdu_details_ptr
  740. *
  741. * Return: Pointer to rx_msdu_desc_info structure.
  742. *
  743. */
  744. static void *hal_rx_msdu_desc_info_get_ptr_6390(void *msdu_details_ptr)
  745. {
  746. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  747. }
  748. /**
  749. * hal_rx_link_desc_msdu0_ptr_6390() - Get pointer to rx_msdu details
  750. * @link_desc: Pointer to link desc
  751. *
  752. * Return: Pointer to rx_msdu_details structure
  753. *
  754. */
  755. static void *hal_rx_link_desc_msdu0_ptr_6390(void *link_desc)
  756. {
  757. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  758. }
  759. /**
  760. * hal_rx_msdu_flow_idx_get_6390() - API to get flow index from rx_msdu_end TLV
  761. * @buf: pointer to the start of RX PKT TLV headers
  762. *
  763. * Return: flow index value from MSDU END TLV
  764. */
  765. static inline uint32_t hal_rx_msdu_flow_idx_get_6390(uint8_t *buf)
  766. {
  767. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  768. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  769. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  770. }
  771. /**
  772. * hal_rx_msdu_flow_idx_invalid_6390() - API to get flow index invalid
  773. * from rx_msdu_end TLV
  774. * @buf: pointer to the start of RX PKT TLV headers
  775. *
  776. * Return: flow index invalid value from MSDU END TLV
  777. */
  778. static bool hal_rx_msdu_flow_idx_invalid_6390(uint8_t *buf)
  779. {
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  782. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  783. }
  784. /**
  785. * hal_rx_msdu_flow_idx_timeout_6390() - API to get flow index timeout
  786. * from rx_msdu_end TLV
  787. * @buf: pointer to the start of RX PKT TLV headers
  788. *
  789. * Return: flow index timeout value from MSDU END TLV
  790. */
  791. static bool hal_rx_msdu_flow_idx_timeout_6390(uint8_t *buf)
  792. {
  793. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  794. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  795. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  796. }
  797. /**
  798. * hal_rx_msdu_fse_metadata_get_6390() - API to get FSE metadata
  799. * from rx_msdu_end TLV
  800. * @buf: pointer to the start of RX PKT TLV headers
  801. *
  802. * Return: fse metadata value from MSDU END TLV
  803. */
  804. static uint32_t hal_rx_msdu_fse_metadata_get_6390(uint8_t *buf)
  805. {
  806. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  807. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  808. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  809. }
  810. /**
  811. * hal_rx_msdu_cce_metadata_get_6390() - API to get CCE metadata
  812. * from rx_msdu_end TLV
  813. * @buf: pointer to the start of RX PKT TLV headers
  814. *
  815. * Return: cce metadata
  816. */
  817. static uint16_t
  818. hal_rx_msdu_cce_metadata_get_6390(uint8_t *buf)
  819. {
  820. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  821. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  822. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  823. }
  824. /**
  825. * hal_rx_msdu_get_flow_params_6390() - API to get flow index, flow index
  826. * invalid and flow index timeout from
  827. * rx_msdu_end TLV
  828. * @buf: pointer to the start of RX PKT TLV headers
  829. * @flow_invalid: pointer to return value of flow_idx_valid
  830. * @flow_timeout: pointer to return value of flow_idx_timeout
  831. * @flow_index: pointer to return value of flow_idx
  832. *
  833. * Return: none
  834. */
  835. static inline void
  836. hal_rx_msdu_get_flow_params_6390(uint8_t *buf,
  837. bool *flow_invalid,
  838. bool *flow_timeout,
  839. uint32_t *flow_index)
  840. {
  841. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  842. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  843. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  844. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  845. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  846. }
  847. /**
  848. * hal_rx_tlv_get_tcp_chksum_6390() - API to get tcp checksum
  849. * @buf: rx_tlv_hdr
  850. *
  851. * Return: tcp checksum
  852. */
  853. static uint16_t
  854. hal_rx_tlv_get_tcp_chksum_6390(uint8_t *buf)
  855. {
  856. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  857. }
  858. /**
  859. * hal_rx_get_rx_sequence_6390() - Function to retrieve rx sequence number
  860. * @buf: Network buffer
  861. *
  862. * Return: rx sequence number
  863. */
  864. static
  865. uint16_t hal_rx_get_rx_sequence_6390(uint8_t *buf)
  866. {
  867. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  868. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  869. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  870. }
  871. /**
  872. * hal_rx_mpdu_start_tlv_tag_valid_6390() - API to check if RX_MPDU_START
  873. * tlv tag is valid
  874. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  875. *
  876. * Return: true if RX_MPDU_START is valid, else false.
  877. */
  878. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6390(void *rx_tlv_hdr)
  879. {
  880. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  881. uint32_t tlv_tag;
  882. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  883. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  884. }
  885. /**
  886. * hal_get_window_address_6390() - Function to get hp/tp address
  887. * @hal_soc: Pointer to hal_soc
  888. * @addr: address offset of register
  889. *
  890. * Return: modified address offset of register
  891. */
  892. static inline qdf_iomem_t hal_get_window_address_6390(struct hal_soc *hal_soc,
  893. qdf_iomem_t addr)
  894. {
  895. return addr;
  896. }
  897. /**
  898. * hal_reo_set_err_dst_remap_6390() - Function to set REO error destination
  899. * ring remap register
  900. * @hal_soc: Pointer to hal_soc
  901. *
  902. * Return: none.
  903. */
  904. static void
  905. hal_reo_set_err_dst_remap_6390(void *hal_soc)
  906. {
  907. /*
  908. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  909. * frame routed to REO2TCL ring.
  910. */
  911. uint32_t dst_remap_ix0 =
  912. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  913. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  914. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  915. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  916. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  917. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  918. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  919. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7) |
  920. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 8) |
  921. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 9);
  922. HAL_REG_WRITE(hal_soc,
  923. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  924. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  925. dst_remap_ix0);
  926. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  927. HAL_REG_READ(
  928. hal_soc,
  929. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  930. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  931. }
  932. static
  933. void hal_compute_reo_remap_ix2_ix3_6390(uint32_t *ring, uint32_t num_rings,
  934. uint32_t *remap1, uint32_t *remap2)
  935. {
  936. switch (num_rings) {
  937. case 3:
  938. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  939. HAL_REO_REMAP_IX2(ring[1], 17) |
  940. HAL_REO_REMAP_IX2(ring[2], 18) |
  941. HAL_REO_REMAP_IX2(ring[0], 19) |
  942. HAL_REO_REMAP_IX2(ring[1], 20) |
  943. HAL_REO_REMAP_IX2(ring[2], 21) |
  944. HAL_REO_REMAP_IX2(ring[0], 22) |
  945. HAL_REO_REMAP_IX2(ring[1], 23);
  946. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  947. HAL_REO_REMAP_IX3(ring[0], 25) |
  948. HAL_REO_REMAP_IX3(ring[1], 26) |
  949. HAL_REO_REMAP_IX3(ring[2], 27) |
  950. HAL_REO_REMAP_IX3(ring[0], 28) |
  951. HAL_REO_REMAP_IX3(ring[1], 29) |
  952. HAL_REO_REMAP_IX3(ring[2], 30) |
  953. HAL_REO_REMAP_IX3(ring[0], 31);
  954. break;
  955. case 4:
  956. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  957. HAL_REO_REMAP_IX2(ring[1], 17) |
  958. HAL_REO_REMAP_IX2(ring[2], 18) |
  959. HAL_REO_REMAP_IX2(ring[3], 19) |
  960. HAL_REO_REMAP_IX2(ring[0], 20) |
  961. HAL_REO_REMAP_IX2(ring[1], 21) |
  962. HAL_REO_REMAP_IX2(ring[2], 22) |
  963. HAL_REO_REMAP_IX2(ring[3], 23);
  964. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  965. HAL_REO_REMAP_IX3(ring[1], 25) |
  966. HAL_REO_REMAP_IX3(ring[2], 26) |
  967. HAL_REO_REMAP_IX3(ring[3], 27) |
  968. HAL_REO_REMAP_IX3(ring[0], 28) |
  969. HAL_REO_REMAP_IX3(ring[1], 29) |
  970. HAL_REO_REMAP_IX3(ring[2], 30) |
  971. HAL_REO_REMAP_IX3(ring[3], 31);
  972. break;
  973. }
  974. }
  975. static
  976. void hal_compute_reo_remap_ix0_6390(uint32_t *remap0)
  977. {
  978. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  979. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  980. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  981. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  982. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  983. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  984. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  985. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  986. }
  987. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  988. /**
  989. * hal_get_first_wow_wakeup_packet_6390() - Function to get if the buffer is
  990. * the first one that wakes up host
  991. * from WoW.
  992. * @buf: network buffer
  993. *
  994. * Dummy function for QCA6390
  995. *
  996. * Return: 1 to indicate it is first packet received that wakes up host from
  997. * WoW. Otherwise 0
  998. */
  999. static inline uint8_t hal_get_first_wow_wakeup_packet_6390(uint8_t *buf)
  1000. {
  1001. return 0;
  1002. }
  1003. #endif
  1004. static void hal_hw_txrx_ops_attach_qca6390(struct hal_soc *hal_soc)
  1005. {
  1006. /* init and setup */
  1007. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1008. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1009. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1010. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1011. hal_soc->ops->hal_get_window_address = hal_get_window_address_6390;
  1012. hal_soc->ops->hal_reo_set_err_dst_remap =
  1013. hal_reo_set_err_dst_remap_6390;
  1014. /* tx */
  1015. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1016. hal_tx_desc_set_dscp_tid_table_id_6390;
  1017. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6390;
  1018. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6390;
  1019. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6390;
  1020. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1021. hal_tx_desc_set_buf_addr_generic_li;
  1022. hal_soc->ops->hal_tx_desc_set_search_type =
  1023. hal_tx_desc_set_search_type_generic_li;
  1024. hal_soc->ops->hal_tx_desc_set_search_index =
  1025. hal_tx_desc_set_search_index_generic_li;
  1026. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1027. hal_tx_desc_set_cache_set_num_generic_li;
  1028. hal_soc->ops->hal_tx_comp_get_status =
  1029. hal_tx_comp_get_status_generic_li;
  1030. hal_soc->ops->hal_tx_comp_get_release_reason =
  1031. hal_tx_comp_get_release_reason_generic_li;
  1032. hal_soc->ops->hal_get_wbm_internal_error =
  1033. hal_get_wbm_internal_error_generic_li;
  1034. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6390;
  1035. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1036. hal_tx_init_cmd_credit_ring_6390;
  1037. /* rx */
  1038. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1039. hal_rx_msdu_start_nss_get_6390;
  1040. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1041. hal_rx_mon_hw_desc_get_mpdu_status_6390;
  1042. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6390;
  1043. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1044. hal_rx_proc_phyrx_other_receive_info_tlv_6390;
  1045. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6390;
  1046. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1047. hal_rx_dump_rx_attention_tlv_generic_li;
  1048. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1049. hal_rx_dump_msdu_start_tlv_6390;
  1050. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1051. hal_rx_dump_mpdu_start_tlv_generic_li;
  1052. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1053. hal_rx_dump_mpdu_end_tlv_generic_li;
  1054. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1055. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1056. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6390;
  1057. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1058. hal_rx_mpdu_start_tid_get_6390;
  1059. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1060. hal_rx_msdu_start_reception_type_get_6390;
  1061. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1062. hal_rx_msdu_end_da_idx_get_6390;
  1063. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1064. hal_rx_msdu_desc_info_get_ptr_6390;
  1065. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1066. hal_rx_link_desc_msdu0_ptr_6390;
  1067. hal_soc->ops->hal_reo_status_get_header =
  1068. hal_reo_status_get_header_6390;
  1069. hal_soc->ops->hal_rx_status_get_tlv_info =
  1070. hal_rx_status_get_tlv_info_generic_li;
  1071. hal_soc->ops->hal_rx_wbm_err_info_get =
  1072. hal_rx_wbm_err_info_get_generic_li;
  1073. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1074. hal_tx_set_pcp_tid_map_generic_li;
  1075. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1076. hal_tx_update_pcp_tid_generic_li;
  1077. hal_soc->ops->hal_tx_set_tidmap_prty =
  1078. hal_tx_update_tidmap_prty_generic_li;
  1079. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1080. hal_rx_get_rx_fragment_number_6390;
  1081. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1082. hal_rx_msdu_end_da_is_mcbc_get_6390;
  1083. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1084. hal_rx_msdu_end_sa_is_valid_get_6390;
  1085. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1086. hal_rx_msdu_end_sa_idx_get_6390;
  1087. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1088. hal_rx_desc_is_first_msdu_6390;
  1089. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1090. hal_rx_msdu_end_l3_hdr_padding_get_6390;
  1091. hal_soc->ops->hal_rx_encryption_info_valid =
  1092. hal_rx_encryption_info_valid_6390;
  1093. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6390;
  1094. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1095. hal_rx_msdu_end_first_msdu_get_6390;
  1096. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1097. hal_rx_msdu_end_da_is_valid_get_6390;
  1098. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1099. hal_rx_msdu_end_last_msdu_get_6390;
  1100. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1101. hal_rx_get_mpdu_mac_ad4_valid_6390;
  1102. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1103. hal_rx_mpdu_start_sw_peer_id_get_6390;
  1104. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1105. hal_rx_mpdu_peer_meta_data_get_li;
  1106. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6390;
  1107. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6390;
  1108. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1109. hal_rx_get_mpdu_frame_control_valid_6390;
  1110. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1111. hal_rx_get_frame_ctrl_field_li;
  1112. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6390;
  1113. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6390;
  1114. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6390;
  1115. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6390;
  1116. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1117. hal_rx_get_mpdu_sequence_control_valid_6390;
  1118. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6390;
  1119. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6390;
  1120. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1121. hal_rx_hw_desc_get_ppduid_get_6390;
  1122. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1123. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390;
  1124. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1125. hal_rx_msdu_end_sa_sw_peer_id_get_6390;
  1126. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1127. hal_rx_msdu0_buffer_addr_lsb_6390;
  1128. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1129. hal_rx_msdu_desc_info_ptr_get_6390;
  1130. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6390;
  1131. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6390;
  1132. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6390;
  1133. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6390;
  1134. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1135. hal_rx_get_mac_addr2_valid_6390;
  1136. hal_soc->ops->hal_rx_get_filter_category =
  1137. hal_rx_get_filter_category_6390;
  1138. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6390;
  1139. hal_soc->ops->hal_reo_config = hal_reo_config_6390;
  1140. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6390;
  1141. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1142. hal_rx_msdu_flow_idx_invalid_6390;
  1143. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1144. hal_rx_msdu_flow_idx_timeout_6390;
  1145. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1146. hal_rx_msdu_fse_metadata_get_6390;
  1147. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1148. hal_rx_msdu_cce_match_get_li;
  1149. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1150. hal_rx_msdu_cce_metadata_get_6390;
  1151. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1152. hal_rx_msdu_get_flow_params_6390;
  1153. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1154. hal_rx_tlv_get_tcp_chksum_6390;
  1155. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6390;
  1156. /* rx - msdu end fast path info fields */
  1157. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1158. hal_rx_msdu_packet_metadata_get_generic_li;
  1159. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1160. hal_rx_mpdu_start_tlv_tag_valid_6390;
  1161. /* rx - TLV struct offsets */
  1162. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1163. hal_rx_msdu_end_offset_get_generic;
  1164. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1165. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1166. hal_rx_msdu_start_offset_get_generic;
  1167. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1168. hal_rx_mpdu_start_offset_get_generic;
  1169. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1170. hal_rx_mpdu_end_offset_get_generic;
  1171. #ifndef NO_RX_PKT_HDR_TLV
  1172. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1173. hal_rx_pkt_tlv_offset_get_generic;
  1174. #endif
  1175. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1176. hal_compute_reo_remap_ix2_ix3_6390;
  1177. hal_soc->ops->hal_setup_link_idle_list =
  1178. hal_setup_link_idle_list_generic_li;
  1179. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1180. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1181. hal_get_first_wow_wakeup_packet_6390;
  1182. #endif
  1183. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1184. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1185. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1186. hal_rx_tlv_decrypt_err_get_li;
  1187. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1188. hal_rx_tlv_get_pkt_capture_flags_li;
  1189. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1190. hal_rx_mpdu_info_ampdu_flag_get_li;
  1191. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1192. hal_compute_reo_remap_ix0_6390;
  1193. };
  1194. struct hal_hw_srng_config hw_srng_table_6390[] = {
  1195. /* TODO: max_rings can populated by querying HW capabilities */
  1196. { /* REO_DST */
  1197. .start_ring_id = HAL_SRNG_REO2SW1,
  1198. .max_rings = 4,
  1199. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1200. .lmac_ring = FALSE,
  1201. .ring_dir = HAL_SRNG_DST_RING,
  1202. .reg_start = {
  1203. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1204. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1205. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1206. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1207. },
  1208. .reg_size = {
  1209. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1210. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1211. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1212. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1213. },
  1214. .max_size =
  1215. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1216. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1217. },
  1218. { /* REO_EXCEPTION */
  1219. /* Designating REO2TCL ring as exception ring. This ring is
  1220. * similar to other REO2SW rings though it is named as REO2TCL.
  1221. * Any of theREO2SW rings can be used as exception ring.
  1222. */
  1223. .start_ring_id = HAL_SRNG_REO2TCL,
  1224. .max_rings = 1,
  1225. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1226. .lmac_ring = FALSE,
  1227. .ring_dir = HAL_SRNG_DST_RING,
  1228. .reg_start = {
  1229. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1230. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1231. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1232. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1233. },
  1234. /* Single ring - provide ring size if multiple rings of this
  1235. * type are supported
  1236. */
  1237. .reg_size = {},
  1238. .max_size =
  1239. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1240. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1241. },
  1242. { /* REO_REINJECT */
  1243. .start_ring_id = HAL_SRNG_SW2REO,
  1244. .max_rings = 1,
  1245. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1246. .lmac_ring = FALSE,
  1247. .ring_dir = HAL_SRNG_SRC_RING,
  1248. .reg_start = {
  1249. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1250. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1251. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1252. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1253. },
  1254. /* Single ring - provide ring size if multiple rings of this
  1255. * type are supported
  1256. */
  1257. .reg_size = {},
  1258. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1259. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1260. },
  1261. { /* REO_CMD */
  1262. .start_ring_id = HAL_SRNG_REO_CMD,
  1263. .max_rings = 1,
  1264. .entry_size = (sizeof(struct tlv_32_hdr) +
  1265. sizeof(struct reo_get_queue_stats)) >> 2,
  1266. .lmac_ring = FALSE,
  1267. .ring_dir = HAL_SRNG_SRC_RING,
  1268. .reg_start = {
  1269. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1270. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1271. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1272. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1273. },
  1274. /* Single ring - provide ring size if multiple rings of this
  1275. * type are supported
  1276. */
  1277. .reg_size = {},
  1278. .max_size =
  1279. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1280. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1281. },
  1282. { /* REO_STATUS */
  1283. .start_ring_id = HAL_SRNG_REO_STATUS,
  1284. .max_rings = 1,
  1285. .entry_size = (sizeof(struct tlv_32_hdr) +
  1286. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1287. .lmac_ring = FALSE,
  1288. .ring_dir = HAL_SRNG_DST_RING,
  1289. .reg_start = {
  1290. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1291. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1292. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1293. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1294. },
  1295. /* Single ring - provide ring size if multiple rings of this
  1296. * type are supported
  1297. */
  1298. .reg_size = {},
  1299. .max_size =
  1300. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1301. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1302. },
  1303. { /* TCL_DATA */
  1304. .start_ring_id = HAL_SRNG_SW2TCL1,
  1305. .max_rings = 3,
  1306. .entry_size = (sizeof(struct tlv_32_hdr) +
  1307. sizeof(struct tcl_data_cmd)) >> 2,
  1308. .lmac_ring = FALSE,
  1309. .ring_dir = HAL_SRNG_SRC_RING,
  1310. .reg_start = {
  1311. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1312. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1313. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1314. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1315. },
  1316. .reg_size = {
  1317. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1318. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1319. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1320. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1321. },
  1322. .max_size =
  1323. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1324. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1325. },
  1326. { /* TCL_CMD */
  1327. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1328. .max_rings = 1,
  1329. .entry_size = (sizeof(struct tlv_32_hdr) +
  1330. sizeof(struct tcl_gse_cmd)) >> 2,
  1331. .lmac_ring = FALSE,
  1332. .ring_dir = HAL_SRNG_SRC_RING,
  1333. .reg_start = {
  1334. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1335. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1336. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1337. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1338. },
  1339. /* Single ring - provide ring size if multiple rings of this
  1340. * type are supported
  1341. */
  1342. .reg_size = {},
  1343. .max_size =
  1344. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1345. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1346. },
  1347. { /* TCL_STATUS */
  1348. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1349. .max_rings = 1,
  1350. .entry_size = (sizeof(struct tlv_32_hdr) +
  1351. sizeof(struct tcl_status_ring)) >> 2,
  1352. .lmac_ring = FALSE,
  1353. .ring_dir = HAL_SRNG_DST_RING,
  1354. .reg_start = {
  1355. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1356. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1357. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1358. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1359. },
  1360. /* Single ring - provide ring size if multiple rings of this
  1361. * type are supported
  1362. */
  1363. .reg_size = {},
  1364. .max_size =
  1365. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1366. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1367. },
  1368. { /* CE_SRC */
  1369. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1370. .max_rings = 12,
  1371. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1372. .lmac_ring = FALSE,
  1373. .ring_dir = HAL_SRNG_SRC_RING,
  1374. .reg_start = {
  1375. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1376. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1377. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1378. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1379. },
  1380. .reg_size = {
  1381. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1382. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1383. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1384. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1385. },
  1386. .max_size =
  1387. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1388. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1389. },
  1390. { /* CE_DST */
  1391. .start_ring_id = HAL_SRNG_CE_0_DST,
  1392. .max_rings = 12,
  1393. .entry_size = 8 >> 2,
  1394. /*TODO: entry_size above should actually be
  1395. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1396. * of struct ce_dst_desc in HW header files
  1397. */
  1398. .lmac_ring = FALSE,
  1399. .ring_dir = HAL_SRNG_SRC_RING,
  1400. .reg_start = {
  1401. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1402. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1403. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1404. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1405. },
  1406. .reg_size = {
  1407. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1408. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1409. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1410. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1411. },
  1412. .max_size =
  1413. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1414. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1415. },
  1416. { /* CE_DST_STATUS */
  1417. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1418. .max_rings = 12,
  1419. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1420. .lmac_ring = FALSE,
  1421. .ring_dir = HAL_SRNG_DST_RING,
  1422. .reg_start = {
  1423. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1424. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1425. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1426. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1427. },
  1428. /* TODO: check destination status ring registers */
  1429. .reg_size = {
  1430. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1431. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1432. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1433. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1434. },
  1435. .max_size =
  1436. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1437. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1438. },
  1439. { /* WBM_IDLE_LINK */
  1440. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1441. .max_rings = 1,
  1442. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1443. .lmac_ring = FALSE,
  1444. .ring_dir = HAL_SRNG_SRC_RING,
  1445. .reg_start = {
  1446. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1447. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1448. },
  1449. /* Single ring - provide ring size if multiple rings of this
  1450. * type are supported
  1451. */
  1452. .reg_size = {},
  1453. .max_size =
  1454. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1455. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1456. },
  1457. { /* SW2WBM_RELEASE */
  1458. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1459. .max_rings = 1,
  1460. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1461. .lmac_ring = FALSE,
  1462. .ring_dir = HAL_SRNG_SRC_RING,
  1463. .reg_start = {
  1464. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1465. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1466. },
  1467. /* Single ring - provide ring size if multiple rings of this
  1468. * type are supported
  1469. */
  1470. .reg_size = {},
  1471. .max_size =
  1472. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1473. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1474. },
  1475. { /* WBM2SW_RELEASE */
  1476. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1477. #ifdef IPA_WDI3_TX_TWO_PIPES
  1478. .max_rings = 5,
  1479. #else
  1480. .max_rings = 4,
  1481. #endif
  1482. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1483. .lmac_ring = FALSE,
  1484. .ring_dir = HAL_SRNG_DST_RING,
  1485. .reg_start = {
  1486. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1487. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1488. },
  1489. .reg_size = {
  1490. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1491. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1492. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1493. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1494. },
  1495. .max_size =
  1496. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1497. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1498. },
  1499. { /* RXDMA_BUF */
  1500. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1501. #ifdef IPA_OFFLOAD
  1502. .max_rings = 3,
  1503. #else
  1504. .max_rings = 2,
  1505. #endif
  1506. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1507. .lmac_ring = TRUE,
  1508. .ring_dir = HAL_SRNG_SRC_RING,
  1509. /* reg_start is not set because LMAC rings are not accessed
  1510. * from host
  1511. */
  1512. .reg_start = {},
  1513. .reg_size = {},
  1514. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1515. },
  1516. { /* RXDMA_DST */
  1517. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1518. .max_rings = 1,
  1519. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1520. .lmac_ring = TRUE,
  1521. .ring_dir = HAL_SRNG_DST_RING,
  1522. /* reg_start is not set because LMAC rings are not accessed
  1523. * from host
  1524. */
  1525. .reg_start = {},
  1526. .reg_size = {},
  1527. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1528. },
  1529. { /* RXDMA_MONITOR_BUF */
  1530. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1531. .max_rings = 1,
  1532. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1533. .lmac_ring = TRUE,
  1534. .ring_dir = HAL_SRNG_SRC_RING,
  1535. /* reg_start is not set because LMAC rings are not accessed
  1536. * from host
  1537. */
  1538. .reg_start = {},
  1539. .reg_size = {},
  1540. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1541. },
  1542. { /* RXDMA_MONITOR_STATUS */
  1543. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1544. .max_rings = 1,
  1545. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1546. .lmac_ring = TRUE,
  1547. .ring_dir = HAL_SRNG_SRC_RING,
  1548. /* reg_start is not set because LMAC rings are not accessed
  1549. * from host
  1550. */
  1551. .reg_start = {},
  1552. .reg_size = {},
  1553. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1554. },
  1555. { /* RXDMA_MONITOR_DST */
  1556. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1557. .max_rings = 1,
  1558. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1559. .lmac_ring = TRUE,
  1560. .ring_dir = HAL_SRNG_DST_RING,
  1561. /* reg_start is not set because LMAC rings are not accessed
  1562. * from host
  1563. */
  1564. .reg_start = {},
  1565. .reg_size = {},
  1566. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1567. },
  1568. { /* RXDMA_MONITOR_DESC */
  1569. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1570. .max_rings = 1,
  1571. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1572. .lmac_ring = TRUE,
  1573. .ring_dir = HAL_SRNG_SRC_RING,
  1574. /* reg_start is not set because LMAC rings are not accessed
  1575. * from host
  1576. */
  1577. .reg_start = {},
  1578. .reg_size = {},
  1579. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1580. },
  1581. { /* DIR_BUF_RX_DMA_SRC */
  1582. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1583. /*
  1584. * one ring is for spectral scan
  1585. * the other one is for cfr
  1586. */
  1587. .max_rings = 2,
  1588. .entry_size = 2,
  1589. .lmac_ring = TRUE,
  1590. .ring_dir = HAL_SRNG_SRC_RING,
  1591. /* reg_start is not set because LMAC rings are not accessed
  1592. * from host
  1593. */
  1594. .reg_start = {},
  1595. .reg_size = {},
  1596. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1597. },
  1598. #ifdef WLAN_FEATURE_CIF_CFR
  1599. { /* WIFI_POS_SRC */
  1600. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1601. .max_rings = 1,
  1602. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1603. .lmac_ring = TRUE,
  1604. .ring_dir = HAL_SRNG_SRC_RING,
  1605. /* reg_start is not set because LMAC rings are not accessed
  1606. * from host
  1607. */
  1608. .reg_start = {},
  1609. .reg_size = {},
  1610. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1611. },
  1612. #endif
  1613. { /* REO2PPE */ 0},
  1614. { /* PPE2TCL */ 0},
  1615. { /* PPE_RELEASE */ 0},
  1616. { /* TX_MONITOR_BUF */ 0},
  1617. { /* TX_MONITOR_DST */ 0},
  1618. { /* SW2RXDMA_NEW */ 0},
  1619. { /* SW2RXDMA_LINK_RELEASE */ 0},
  1620. };
  1621. /**
  1622. * hal_qca6390_attach() - Attach 6390 target specific hal_soc ops,
  1623. * offset and srng table
  1624. * @hal_soc: HAL SoC context
  1625. */
  1626. void hal_qca6390_attach(struct hal_soc *hal_soc)
  1627. {
  1628. hal_soc->hw_srng_table = hw_srng_table_6390;
  1629. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1630. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1631. hal_hw_txrx_ops_attach_qca6390(hal_soc);
  1632. }