hal_6290_rx.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "tcl_data_cmd.h"
  25. #include "mac_tcl_reg_seq_hwioreg.h"
  26. #include "phyrx_rssi_legacy.h"
  27. #include "rx_msdu_start.h"
  28. #include "tlv_tag_def.h"
  29. #include "hal_hw_headers.h"
  30. #include "hal_internal.h"
  31. #include "cdp_txrx_mon_struct.h"
  32. #include "qdf_trace.h"
  33. #include "hal_li_rx.h"
  34. #include "hal_tx.h"
  35. #include "dp_types.h"
  36. #include "hal_api_mon.h"
  37. #include "phyrx_other_receive_info_ru_details.h"
  38. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  39. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  40. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  41. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  42. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  43. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  44. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  45. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  46. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  47. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  48. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  49. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  50. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  51. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  52. RX_MSDU_END_5_SA_IS_VALID_LSB))
  53. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  54. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  55. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  56. RX_MSDU_END_13_SA_IDX_MASK, \
  57. RX_MSDU_END_13_SA_IDX_LSB))
  58. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  59. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  60. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  61. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  62. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  63. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  64. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  65. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  66. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  67. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  68. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  69. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  70. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  71. RX_MPDU_INFO_4_PN_31_0_MASK, \
  72. RX_MPDU_INFO_4_PN_31_0_LSB))
  73. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  74. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  75. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  76. RX_MPDU_INFO_5_PN_63_32_MASK, \
  77. RX_MPDU_INFO_5_PN_63_32_LSB))
  78. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  79. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  80. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  81. RX_MPDU_INFO_6_PN_95_64_MASK, \
  82. RX_MPDU_INFO_6_PN_95_64_LSB))
  83. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  84. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  85. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  86. RX_MPDU_INFO_7_PN_127_96_MASK, \
  87. RX_MPDU_INFO_7_PN_127_96_LSB))
  88. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  89. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  90. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  91. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  92. RX_MSDU_END_5_FIRST_MSDU_LSB))
  93. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  94. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  95. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  96. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  97. RX_MSDU_END_5_DA_IS_VALID_LSB))
  98. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  99. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  100. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  101. RX_MSDU_END_5_LAST_MSDU_MASK, \
  102. RX_MSDU_END_5_LAST_MSDU_LSB))
  103. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  104. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  105. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  106. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  107. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  108. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  109. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  110. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  111. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  112. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  113. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  114. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  115. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  116. RX_MPDU_INFO_2_TO_DS_MASK, \
  117. RX_MPDU_INFO_2_TO_DS_LSB))
  118. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  119. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  120. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  121. RX_MPDU_INFO_2_FR_DS_MASK, \
  122. RX_MPDU_INFO_2_FR_DS_LSB))
  123. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  124. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  125. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  126. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  127. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  128. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  129. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  130. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  131. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  132. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  133. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  134. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  135. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  136. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  137. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  138. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  139. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  141. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  142. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  143. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  144. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  145. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  146. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  147. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  148. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  149. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  150. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  151. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  152. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  153. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  155. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  156. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  157. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  158. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  160. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  161. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  162. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  163. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  164. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  165. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  166. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  167. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  168. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  169. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  170. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  171. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  172. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  173. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  175. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  176. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  177. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  178. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  180. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  181. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  182. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  183. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  185. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  186. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  187. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  188. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  190. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  191. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  192. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  193. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  195. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  196. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  197. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  198. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  199. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  200. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  201. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  202. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  203. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  204. (uint8_t *)(link_desc_va) + \
  205. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  206. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  207. (uint8_t *)(msdu0) + \
  208. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  209. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  210. (uint8_t *)(ent_ring_desc) + \
  211. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  212. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  213. (uint8_t *)(dst_ring_desc) + \
  214. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  215. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  216. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  217. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  218. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  219. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  220. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
  221. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  222. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  223. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  224. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  225. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  226. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  227. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  228. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
  229. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  230. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_1, SW_PEER_ID)
  231. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  232. do { \
  233. (reg_val) &= \
  234. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  235. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  236. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);\
  237. (reg_val) |= \
  238. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  239. FRAGMENT_DEST_RING, \
  240. (reo_params)->frag_dst_ring) | \
  241. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  242. AGING_LIST_ENABLE, 1) |\
  243. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  244. AGING_FLUSH_ENABLE, 1);\
  245. HAL_REG_WRITE((soc), \
  246. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  247. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  248. (reg_val)); \
  249. } while (0)
  250. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  251. ((struct rx_msdu_desc_info *) \
  252. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  253. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  254. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  255. ((struct rx_msdu_details *) \
  256. _OFFSET_TO_BYTE_PTR((link_desc),\
  257. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  258. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  260. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  261. RX_MSDU_END_14_FLOW_IDX_MASK, \
  262. RX_MSDU_END_14_FLOW_IDX_LSB))
  263. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  264. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  265. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  266. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  267. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  268. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  269. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  270. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  271. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  272. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  273. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  274. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  275. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  276. RX_MSDU_END_15_FSE_METADATA_MASK, \
  277. RX_MSDU_END_15_FSE_METADATA_LSB))
  278. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  279. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  280. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  281. RX_MSDU_END_16_CCE_METADATA_MASK, \
  282. RX_MSDU_END_16_CCE_METADATA_LSB))
  283. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  284. (_HAL_MS( \
  285. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  286. msdu_end_tlv.rx_msdu_end), \
  287. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  288. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  289. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  290. #if defined(QCA_WIFI_QCA6290_11AX)
  291. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  292. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  293. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  294. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  295. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  296. /**
  297. * hal_rx_msdu_start_nss_get_6290() - API to get the NSS Interval from
  298. * rx_msdu_start
  299. * @buf: pointer to the start of RX PKT TLV header
  300. *
  301. * Return: uint32_t(nss)
  302. */
  303. static uint32_t
  304. hal_rx_msdu_start_nss_get_6290(uint8_t *buf)
  305. {
  306. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  307. struct rx_msdu_start *msdu_start =
  308. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  309. uint8_t mimo_ss_bitmap;
  310. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  311. return qdf_get_hweight8(mimo_ss_bitmap);
  312. }
  313. #else
  314. static uint32_t
  315. hal_rx_msdu_start_nss_get_6290(uint8_t *buf)
  316. {
  317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  318. struct rx_msdu_start *msdu_start =
  319. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  320. uint32_t nss;
  321. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  322. return nss;
  323. }
  324. #endif
  325. /**
  326. * hal_rx_mon_hw_desc_get_mpdu_status_6290() - Retrieve MPDU status
  327. * @hw_desc_addr: Start address of Rx HW TLVs
  328. * @rs: Status for monitor mode
  329. *
  330. * Return: void
  331. */
  332. static void hal_rx_mon_hw_desc_get_mpdu_status_6290(void *hw_desc_addr,
  333. struct mon_rx_status *rs)
  334. {
  335. struct rx_msdu_start *rx_msdu_start;
  336. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  337. uint32_t reg_value;
  338. const uint32_t sgi_hw_to_cdp[] = {
  339. CDP_SGI_0_8_US,
  340. CDP_SGI_0_4_US,
  341. CDP_SGI_1_6_US,
  342. CDP_SGI_3_2_US,
  343. };
  344. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  345. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  346. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  347. RX_MSDU_START_5, USER_RSSI);
  348. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  349. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  350. rs->sgi = sgi_hw_to_cdp[reg_value];
  351. #if !defined(QCA_WIFI_QCA6290_11AX)
  352. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  353. #endif
  354. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  355. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  356. /* TODO: rs->beamformed should be set for SU beamforming also */
  357. }
  358. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  359. static uint32_t hal_get_link_desc_size_6290(void)
  360. {
  361. return LINK_DESC_SIZE;
  362. }
  363. #ifdef QCA_WIFI_QCA6290_11AX
  364. /**
  365. * hal_rx_get_tlv_6290() - API to get the tlv
  366. * @rx_tlv: TLV data extracted from the rx packet
  367. *
  368. * Return: uint8_t
  369. */
  370. static uint8_t hal_rx_get_tlv_6290(void *rx_tlv)
  371. {
  372. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  373. }
  374. #else
  375. static uint8_t hal_rx_get_tlv_6290(void *rx_tlv)
  376. {
  377. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  378. }
  379. #endif
  380. #ifdef QCA_WIFI_QCA6290_11AX
  381. /**
  382. * hal_rx_proc_phyrx_other_receive_info_tlv_6290()
  383. * - process other receive info TLV
  384. * @rx_tlv_hdr: pointer to TLV header
  385. * @ppdu_info_handle: pointer to ppdu_info
  386. *
  387. * Return: None
  388. */
  389. static
  390. void hal_rx_proc_phyrx_other_receive_info_tlv_6290(void *rx_tlv_hdr,
  391. void *ppdu_info_handle)
  392. {
  393. uint32_t tlv_tag, tlv_len;
  394. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  395. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  396. void *other_tlv_hdr = NULL;
  397. void *other_tlv = NULL;
  398. uint32_t ru_details_channel_0;
  399. struct hal_rx_ppdu_info *ppdu_info =
  400. (struct hal_rx_ppdu_info *)ppdu_info_handle;
  401. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  402. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  403. temp_len = 0;
  404. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  405. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  406. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  407. temp_len += other_tlv_len;
  408. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  409. switch (other_tlv_tag) {
  410. case WIFIPHYRX_OTHER_RECEIVE_INFO_RU_DETAILS_E:
  411. ru_details_channel_0 =
  412. HAL_RX_GET(other_tlv,
  413. PHYRX_OTHER_RECEIVE_INFO_RU_DETAILS_0,
  414. RU_DETAILS_CHANNEL_0);
  415. qdf_mem_copy(ppdu_info->rx_status.he_RU,
  416. &ru_details_channel_0,
  417. sizeof(ppdu_info->rx_status.he_RU));
  418. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_20) {
  419. ppdu_info->rx_status.he_sig_b_common_known |=
  420. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  421. }
  422. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_40) {
  423. ppdu_info->rx_status.he_sig_b_common_known |=
  424. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU1;
  425. }
  426. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_80) {
  427. ppdu_info->rx_status.he_sig_b_common_known |=
  428. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU2;
  429. }
  430. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_160) {
  431. ppdu_info->rx_status.he_sig_b_common_known |=
  432. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU3;
  433. }
  434. break;
  435. default:
  436. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  437. "%s unhandled TLV type: %d, TLV len:%d",
  438. __func__, other_tlv_tag, other_tlv_len);
  439. break;
  440. }
  441. }
  442. #else
  443. static
  444. void hal_rx_proc_phyrx_other_receive_info_tlv_6290(void *rx_tlv_hdr,
  445. void *ppdu_info_handle)
  446. {
  447. }
  448. #endif /* QCA_WIFI_QCA6290_11AX */
  449. /**
  450. * hal_rx_dump_msdu_start_tlv_6290() - dump RX msdu_start TLV in structured
  451. * human readable format.
  452. * @pkttlvs: pointer to the pkttlvs.
  453. * @dbg_level: log level.
  454. *
  455. * Return: void
  456. */
  457. static void hal_rx_dump_msdu_start_tlv_6290(void *pkttlvs,
  458. uint8_t dbg_level)
  459. {
  460. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  461. struct rx_msdu_start *msdu_start =
  462. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  463. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  464. "rx_msdu_start tlv - "
  465. "rxpcu_mpdu_filter_in_category: %d "
  466. "sw_frame_group_id: %d "
  467. "phy_ppdu_id: %d "
  468. "msdu_length: %d "
  469. "ipsec_esp: %d "
  470. "l3_offset: %d "
  471. "ipsec_ah: %d "
  472. "l4_offset: %d "
  473. "msdu_number: %d "
  474. "decap_format: %d "
  475. "ipv4_proto: %d "
  476. "ipv6_proto: %d "
  477. "tcp_proto: %d "
  478. "udp_proto: %d "
  479. "ip_frag: %d "
  480. "tcp_only_ack: %d "
  481. "da_is_bcast_mcast: %d "
  482. "ip4_protocol_ip6_next_header: %d "
  483. "toeplitz_hash_2_or_4: %d "
  484. "flow_id_toeplitz: %d "
  485. "user_rssi: %d "
  486. "pkt_type: %d "
  487. "stbc: %d "
  488. "sgi: %d "
  489. "rate_mcs: %d "
  490. "receive_bandwidth: %d "
  491. "reception_type: %d "
  492. #if !defined(QCA_WIFI_QCA6290_11AX)
  493. "toeplitz_hash: %d "
  494. "nss: %d "
  495. #endif
  496. "ppdu_start_timestamp: %d "
  497. "sw_phy_meta_data: %d ",
  498. msdu_start->rxpcu_mpdu_filter_in_category,
  499. msdu_start->sw_frame_group_id,
  500. msdu_start->phy_ppdu_id,
  501. msdu_start->msdu_length,
  502. msdu_start->ipsec_esp,
  503. msdu_start->l3_offset,
  504. msdu_start->ipsec_ah,
  505. msdu_start->l4_offset,
  506. msdu_start->msdu_number,
  507. msdu_start->decap_format,
  508. msdu_start->ipv4_proto,
  509. msdu_start->ipv6_proto,
  510. msdu_start->tcp_proto,
  511. msdu_start->udp_proto,
  512. msdu_start->ip_frag,
  513. msdu_start->tcp_only_ack,
  514. msdu_start->da_is_bcast_mcast,
  515. msdu_start->ip4_protocol_ip6_next_header,
  516. msdu_start->toeplitz_hash_2_or_4,
  517. msdu_start->flow_id_toeplitz,
  518. msdu_start->user_rssi,
  519. msdu_start->pkt_type,
  520. msdu_start->stbc,
  521. msdu_start->sgi,
  522. msdu_start->rate_mcs,
  523. msdu_start->receive_bandwidth,
  524. msdu_start->reception_type,
  525. #if !defined(QCA_WIFI_QCA6290_11AX)
  526. msdu_start->toeplitz_hash,
  527. msdu_start->nss,
  528. #endif
  529. msdu_start->ppdu_start_timestamp,
  530. msdu_start->sw_phy_meta_data);
  531. }
  532. /**
  533. * hal_rx_dump_msdu_end_tlv_6290() - dump RX msdu_end TLV in structured
  534. * human readable format.
  535. * @pkttlvs: pointer to the pkttlvs.
  536. * @dbg_level: log level.
  537. *
  538. * Return: void
  539. */
  540. static void hal_rx_dump_msdu_end_tlv_6290(void *pkttlvs,
  541. uint8_t dbg_level)
  542. {
  543. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  544. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  545. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  546. "rx_msdu_end tlv - "
  547. "rxpcu_mpdu_filter_in_category: %d "
  548. "sw_frame_group_id: %d "
  549. "phy_ppdu_id: %d "
  550. "ip_hdr_chksum: %d "
  551. "tcp_udp_chksum: %d "
  552. "key_id_octet: %d "
  553. "cce_super_rule: %d "
  554. "cce_classify_not_done_truncat: %d "
  555. "cce_classify_not_done_cce_dis: %d "
  556. "ext_wapi_pn_63_48: %d "
  557. "ext_wapi_pn_95_64: %d "
  558. "ext_wapi_pn_127_96: %d "
  559. "reported_mpdu_length: %d "
  560. "first_msdu: %d "
  561. "last_msdu: %d "
  562. "sa_idx_timeout: %d "
  563. "da_idx_timeout: %d "
  564. "msdu_limit_error: %d "
  565. "flow_idx_timeout: %d "
  566. "flow_idx_invalid: %d "
  567. "wifi_parser_error: %d "
  568. "amsdu_parser_error: %d "
  569. "sa_is_valid: %d "
  570. "da_is_valid: %d "
  571. "da_is_mcbc: %d "
  572. "l3_header_padding: %d "
  573. "ipv6_options_crc: %d "
  574. "tcp_seq_number: %d "
  575. "tcp_ack_number: %d "
  576. "tcp_flag: %d "
  577. "lro_eligible: %d "
  578. "window_size: %d "
  579. "da_offset: %d "
  580. "sa_offset: %d "
  581. "da_offset_valid: %d "
  582. "sa_offset_valid: %d "
  583. "rule_indication_31_0: %d "
  584. "rule_indication_63_32: %d "
  585. "sa_idx: %d "
  586. "da_idx: %d "
  587. "msdu_drop: %d "
  588. "reo_destination_indication: %d "
  589. "flow_idx: %d "
  590. "fse_metadata: %d "
  591. "cce_metadata: %d "
  592. "sa_sw_peer_id: %d ",
  593. msdu_end->rxpcu_mpdu_filter_in_category,
  594. msdu_end->sw_frame_group_id,
  595. msdu_end->phy_ppdu_id,
  596. msdu_end->ip_hdr_chksum,
  597. msdu_end->tcp_udp_chksum,
  598. msdu_end->key_id_octet,
  599. msdu_end->cce_super_rule,
  600. msdu_end->cce_classify_not_done_truncate,
  601. msdu_end->cce_classify_not_done_cce_dis,
  602. msdu_end->ext_wapi_pn_63_48,
  603. msdu_end->ext_wapi_pn_95_64,
  604. msdu_end->ext_wapi_pn_127_96,
  605. msdu_end->reported_mpdu_length,
  606. msdu_end->first_msdu,
  607. msdu_end->last_msdu,
  608. msdu_end->sa_idx_timeout,
  609. msdu_end->da_idx_timeout,
  610. msdu_end->msdu_limit_error,
  611. msdu_end->flow_idx_timeout,
  612. msdu_end->flow_idx_invalid,
  613. msdu_end->wifi_parser_error,
  614. msdu_end->amsdu_parser_error,
  615. msdu_end->sa_is_valid,
  616. msdu_end->da_is_valid,
  617. msdu_end->da_is_mcbc,
  618. msdu_end->l3_header_padding,
  619. msdu_end->ipv6_options_crc,
  620. msdu_end->tcp_seq_number,
  621. msdu_end->tcp_ack_number,
  622. msdu_end->tcp_flag,
  623. msdu_end->lro_eligible,
  624. msdu_end->window_size,
  625. msdu_end->da_offset,
  626. msdu_end->sa_offset,
  627. msdu_end->da_offset_valid,
  628. msdu_end->sa_offset_valid,
  629. msdu_end->rule_indication_31_0,
  630. msdu_end->rule_indication_63_32,
  631. msdu_end->sa_idx,
  632. msdu_end->da_idx,
  633. msdu_end->msdu_drop,
  634. msdu_end->reo_destination_indication,
  635. msdu_end->flow_idx,
  636. msdu_end->fse_metadata,
  637. msdu_end->cce_metadata,
  638. msdu_end->sa_sw_peer_id);
  639. }
  640. /*
  641. * Get tid from RX_MPDU_START
  642. */
  643. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  644. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  645. RX_MPDU_INFO_3_TID_OFFSET)), \
  646. RX_MPDU_INFO_3_TID_MASK, \
  647. RX_MPDU_INFO_3_TID_LSB))
  648. static uint32_t hal_rx_mpdu_start_tid_get_6290(uint8_t *buf)
  649. {
  650. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  651. struct rx_mpdu_start *mpdu_start =
  652. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  653. uint32_t tid;
  654. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  655. return tid;
  656. }
  657. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  658. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  659. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  660. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  661. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  662. /**
  663. * hal_rx_msdu_start_reception_type_get_6290() - API to get the reception type
  664. * Interval from rx_msdu_start
  665. * @buf: pointer to the start of RX PKT TLV header
  666. *
  667. * Return: uint32_t(reception_type)
  668. */
  669. static uint32_t hal_rx_msdu_start_reception_type_get_6290(uint8_t *buf)
  670. {
  671. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  672. struct rx_msdu_start *msdu_start =
  673. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  674. uint32_t reception_type;
  675. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  676. return reception_type;
  677. }
  678. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  679. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  680. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  681. RX_MSDU_END_13_DA_IDX_MASK, \
  682. RX_MSDU_END_13_DA_IDX_LSB))
  683. /**
  684. * hal_rx_msdu_end_da_idx_get_6290() - API to get da_idx from rx_msdu_end TLV
  685. * @buf: pointer to the start of RX PKT TLV headers
  686. *
  687. * Return: da index
  688. */
  689. static uint16_t hal_rx_msdu_end_da_idx_get_6290(uint8_t *buf)
  690. {
  691. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  692. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  693. uint16_t da_idx;
  694. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  695. return da_idx;
  696. }