hal_5332_rx.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_5332_RX_H_
  18. #define _HAL_5332_RX_H_
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "tcl_data_cmd.h"
  25. #include "phyrx_rssi_legacy.h"
  26. #include "rx_msdu_start.h"
  27. #include "tlv_tag_def.h"
  28. #include "hal_hw_headers.h"
  29. #include "hal_internal.h"
  30. #include "cdp_txrx_mon_struct.h"
  31. #include "qdf_trace.h"
  32. #include "hal_rx.h"
  33. #include "hal_tx.h"
  34. #include "dp_types.h"
  35. #include "hal_api_mon.h"
  36. #include "phyrx_other_receive_info_ru_details.h"
  37. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  38. (uint8_t *)(link_desc_va) + \
  39. RX_MSDU_LINK_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  40. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  41. (uint8_t *)(msdu0) + \
  42. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  43. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  44. (uint8_t *)(ent_ring_desc) + \
  45. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  46. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  47. (uint8_t *)(dst_ring_desc) + \
  48. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  49. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  50. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO, MAC_ADDR_AD1_VALID)
  51. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  52. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO, SW_FRAME_GROUP_ID)
  53. /*
  54. * In Beryllium chipset msdu_start was removed and merged in msdu_end.
  55. * Due to this valid contents will be present only in last msdu.
  56. * After setting the 5th bit of spare control field, REO will copy the contents
  57. * from last buffer to all the other buffers of MSDU.
  58. */
  59. #define HAL_REO_MSDU_END_COPY 0x20
  60. #define HAL_REO_R0_MISC_CTL_SPARE_CONTROL_SHFT 0
  61. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  62. do { \
  63. reg_val &= \
  64. ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  65. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  66. reg_val |= \
  67. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  68. AGING_LIST_ENABLE, 1) | \
  69. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  70. AGING_FLUSH_ENABLE, 1); \
  71. HAL_REG_WRITE(soc, \
  72. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  73. REO_REG_REG_BASE), \
  74. reg_val); \
  75. reg_val = HAL_REG_READ(soc, \
  76. HWIO_REO_R0_MISC_CTL_ADDR( \
  77. REO_REG_REG_BASE)); \
  78. reg_val &= ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
  79. reg_val |= HAL_SM(HWIO_REO_R0_MISC_CTL, \
  80. FRAGMENT_DEST_RING, \
  81. (reo_params)->frag_dst_ring); \
  82. reg_val |= ((HAL_REO_MSDU_END_COPY) << \
  83. HAL_REO_R0_MISC_CTL_SPARE_CONTROL_SHFT); \
  84. HAL_REG_WRITE(soc, \
  85. HWIO_REO_R0_MISC_CTL_ADDR(REO_REG_REG_BASE), \
  86. reg_val); \
  87. } while (0)
  88. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  89. ((struct rx_msdu_desc_info *) \
  90. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  91. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  92. #define HAL_RX_TLV_MSDU_DONE_COPY_GET(_rx_pkt_tlv) \
  93. HAL_RX_MSDU_END(_rx_pkt_tlv).msdu_done_copy
  94. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  95. ((struct rx_msdu_details *) \
  96. _OFFSET_TO_BYTE_PTR((link_desc),\
  97. RX_MSDU_LINK_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
  98. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  99. #define PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS_CHAN_CAPTURE_STATUS_BMASK 0x00000006
  100. #define PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS_CHAN_CAPTURE_STATUS_LSB 1
  101. #define PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS_CHAN_CAPTURE_STATUS_MSB 2
  102. #define HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv) \
  103. ((HAL_RX_GET((rx_tlv), \
  104. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS, \
  105. RTT_CFR_STATUS) & \
  106. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS_CHAN_CAPTURE_STATUS_BMASK) >> \
  107. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS_CHAN_CAPTURE_STATUS_LSB)
  108. #endif
  109. #endif