hal_5018.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  35. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  37. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  39. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  73. STATUS_HEADER_REO_STATUS_NUMBER
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. STATUS_HEADER_TIMESTAMP
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #define CE_WINDOW_ADDRESS_5018 \
  113. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  114. #define UMAC_WINDOW_ADDRESS_5018 \
  115. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  116. #define WINDOW_CONFIGURATION_VALUE_5018 \
  117. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  118. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  119. WINDOW_ENABLE_BIT)
  120. #define HOST_CE_MASK_VALUE 0xFF000000
  121. #include "hal_5018_tx.h"
  122. #include "hal_5018_rx.h"
  123. #include <hal_generic_api.h>
  124. #include "hal_li_rx.h"
  125. #include "hal_li_api.h"
  126. #include "hal_li_generic_api.h"
  127. /**
  128. * hal_rx_msdu_start_nss_get_5018() - API to get the NSS
  129. * Interval from rx_msdu_start
  130. * @buf: pointer to the start of RX PKT TLV header
  131. *
  132. * Return: uint32_t(nss)
  133. */
  134. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  135. {
  136. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  137. struct rx_msdu_start *msdu_start =
  138. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  139. uint8_t mimo_ss_bitmap;
  140. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  141. return qdf_get_hweight8(mimo_ss_bitmap);
  142. }
  143. /**
  144. * hal_rx_msdu_start_get_len_5018() - API to get the MSDU length
  145. * from rx_msdu_start TLV
  146. * @buf: pointer to the start of RX PKT TLV headers
  147. *
  148. * Return: (uint32_t)msdu length
  149. */
  150. static uint32_t hal_rx_msdu_start_get_len_5018(uint8_t *buf)
  151. {
  152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  153. struct rx_msdu_start *msdu_start =
  154. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  155. uint32_t msdu_len;
  156. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  157. return msdu_len;
  158. }
  159. /**
  160. * hal_rx_mon_hw_desc_get_mpdu_status_5018() - Retrieve MPDU status
  161. *
  162. * @hw_desc_addr: Start address of Rx HW TLVs
  163. * @rs: Status for monitor mode
  164. *
  165. * Return: void
  166. */
  167. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  168. struct mon_rx_status *rs)
  169. {
  170. struct rx_msdu_start *rx_msdu_start;
  171. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  172. uint32_t reg_value;
  173. const uint32_t sgi_hw_to_cdp[] = {
  174. CDP_SGI_0_8_US,
  175. CDP_SGI_0_4_US,
  176. CDP_SGI_1_6_US,
  177. CDP_SGI_3_2_US,
  178. };
  179. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  180. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  181. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  182. RX_MSDU_START_5, USER_RSSI);
  183. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  184. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  185. rs->sgi = sgi_hw_to_cdp[reg_value];
  186. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  187. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  188. /* TODO: rs->beamformed should be set for SU beamforming also */
  189. }
  190. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  191. /**
  192. * hal_get_link_desc_size_5018() - API to get the link desc size
  193. *
  194. * Return: uint32_t
  195. */
  196. static uint32_t hal_get_link_desc_size_5018(void)
  197. {
  198. return LINK_DESC_SIZE;
  199. }
  200. /**
  201. * hal_rx_get_tlv_5018() - API to get the tlv
  202. * @rx_tlv: TLV data extracted from the rx packet
  203. *
  204. * Return: uint8_t
  205. */
  206. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  207. {
  208. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  209. }
  210. /**
  211. * hal_rx_mpdu_start_tlv_tag_valid_5018() - API to check if RX_MPDU_START
  212. * tlv tag is valid
  213. *
  214. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  215. *
  216. * Return: true if RX_MPDU_START is valid, else false.
  217. */
  218. uint8_t hal_rx_mpdu_start_tlv_tag_valid_5018(void *rx_tlv_hdr)
  219. {
  220. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  221. uint32_t tlv_tag;
  222. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  223. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  224. }
  225. /**
  226. * hal_rx_wbm_err_msdu_continuation_get_5018() - API to check if WBM
  227. * msdu continuation bit is set
  228. *
  229. * @wbm_desc: wbm release ring descriptor
  230. *
  231. * Return: true if msdu continuation bit is set.
  232. */
  233. uint8_t hal_rx_wbm_err_msdu_continuation_get_5018(void *wbm_desc)
  234. {
  235. uint32_t comp_desc =
  236. *(uint32_t *)(((uint8_t *)wbm_desc) +
  237. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  238. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  239. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  240. }
  241. static
  242. void hal_compute_reo_remap_ix2_ix3_5018(uint32_t *ring, uint32_t num_rings,
  243. uint32_t *remap1, uint32_t *remap2)
  244. {
  245. switch (num_rings) {
  246. case 1:
  247. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  248. HAL_REO_REMAP_IX2(ring[0], 17) |
  249. HAL_REO_REMAP_IX2(ring[0], 18) |
  250. HAL_REO_REMAP_IX2(ring[0], 19) |
  251. HAL_REO_REMAP_IX2(ring[0], 20) |
  252. HAL_REO_REMAP_IX2(ring[0], 21) |
  253. HAL_REO_REMAP_IX2(ring[0], 22) |
  254. HAL_REO_REMAP_IX2(ring[0], 23);
  255. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  256. HAL_REO_REMAP_IX3(ring[0], 25) |
  257. HAL_REO_REMAP_IX3(ring[0], 26) |
  258. HAL_REO_REMAP_IX3(ring[0], 27) |
  259. HAL_REO_REMAP_IX3(ring[0], 28) |
  260. HAL_REO_REMAP_IX3(ring[0], 29) |
  261. HAL_REO_REMAP_IX3(ring[0], 30) |
  262. HAL_REO_REMAP_IX3(ring[0], 31);
  263. break;
  264. case 2:
  265. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  266. HAL_REO_REMAP_IX2(ring[0], 17) |
  267. HAL_REO_REMAP_IX2(ring[1], 18) |
  268. HAL_REO_REMAP_IX2(ring[1], 19) |
  269. HAL_REO_REMAP_IX2(ring[0], 20) |
  270. HAL_REO_REMAP_IX2(ring[0], 21) |
  271. HAL_REO_REMAP_IX2(ring[1], 22) |
  272. HAL_REO_REMAP_IX2(ring[1], 23);
  273. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  274. HAL_REO_REMAP_IX3(ring[0], 25) |
  275. HAL_REO_REMAP_IX3(ring[1], 26) |
  276. HAL_REO_REMAP_IX3(ring[1], 27) |
  277. HAL_REO_REMAP_IX3(ring[0], 28) |
  278. HAL_REO_REMAP_IX3(ring[0], 29) |
  279. HAL_REO_REMAP_IX3(ring[1], 30) |
  280. HAL_REO_REMAP_IX3(ring[1], 31);
  281. break;
  282. case 3:
  283. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  284. HAL_REO_REMAP_IX2(ring[1], 17) |
  285. HAL_REO_REMAP_IX2(ring[2], 18) |
  286. HAL_REO_REMAP_IX2(ring[0], 19) |
  287. HAL_REO_REMAP_IX2(ring[1], 20) |
  288. HAL_REO_REMAP_IX2(ring[2], 21) |
  289. HAL_REO_REMAP_IX2(ring[0], 22) |
  290. HAL_REO_REMAP_IX2(ring[1], 23);
  291. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  292. HAL_REO_REMAP_IX3(ring[0], 25) |
  293. HAL_REO_REMAP_IX3(ring[1], 26) |
  294. HAL_REO_REMAP_IX3(ring[2], 27) |
  295. HAL_REO_REMAP_IX3(ring[0], 28) |
  296. HAL_REO_REMAP_IX3(ring[1], 29) |
  297. HAL_REO_REMAP_IX3(ring[2], 30) |
  298. HAL_REO_REMAP_IX3(ring[0], 31);
  299. break;
  300. case 4:
  301. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  302. HAL_REO_REMAP_IX2(ring[1], 17) |
  303. HAL_REO_REMAP_IX2(ring[2], 18) |
  304. HAL_REO_REMAP_IX2(ring[3], 19) |
  305. HAL_REO_REMAP_IX2(ring[0], 20) |
  306. HAL_REO_REMAP_IX2(ring[1], 21) |
  307. HAL_REO_REMAP_IX2(ring[2], 22) |
  308. HAL_REO_REMAP_IX2(ring[3], 23);
  309. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  310. HAL_REO_REMAP_IX3(ring[1], 25) |
  311. HAL_REO_REMAP_IX3(ring[2], 26) |
  312. HAL_REO_REMAP_IX3(ring[3], 27) |
  313. HAL_REO_REMAP_IX3(ring[0], 28) |
  314. HAL_REO_REMAP_IX3(ring[1], 29) |
  315. HAL_REO_REMAP_IX3(ring[2], 30) |
  316. HAL_REO_REMAP_IX3(ring[3], 31);
  317. break;
  318. }
  319. }
  320. /**
  321. * hal_rx_proc_phyrx_other_receive_info_tlv_5018() - API to get tlv info
  322. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  323. * @ppdu_info_hdl: PPDU info handle to fill
  324. *
  325. * Return: uint32_t
  326. */
  327. static inline
  328. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  329. void *ppdu_info_hdl)
  330. {
  331. }
  332. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  333. static inline
  334. void hal_rx_get_bb_info_5018(void *rx_tlv,
  335. void *ppdu_info_hdl)
  336. {
  337. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  338. ppdu_info->cfr_info.bb_captured_channel =
  339. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  340. ppdu_info->cfr_info.bb_captured_timeout =
  341. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  342. ppdu_info->cfr_info.bb_captured_reason =
  343. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  344. }
  345. static inline
  346. void hal_rx_get_rtt_info_5018(void *rx_tlv,
  347. void *ppdu_info_hdl)
  348. {
  349. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  350. ppdu_info->cfr_info.rx_location_info_valid =
  351. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  352. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  353. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  354. HAL_RX_GET(rx_tlv,
  355. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  356. RTT_CHE_BUFFER_POINTER_LOW32);
  357. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  358. HAL_RX_GET(rx_tlv,
  359. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  360. RTT_CHE_BUFFER_POINTER_HIGH8);
  361. ppdu_info->cfr_info.chan_capture_status =
  362. HAL_RX_GET(rx_tlv,
  363. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  364. RESERVED_8);
  365. }
  366. #endif
  367. /**
  368. * hal_rx_dump_msdu_start_tlv_5018() - dump RX msdu_start TLV in structured
  369. * human readable format.
  370. * @pkttlvs: pointer to the pkttlvs.
  371. * @dbg_level: log level.
  372. *
  373. * Return: void
  374. */
  375. static void hal_rx_dump_msdu_start_tlv_5018(void *pkttlvs,
  376. uint8_t dbg_level)
  377. {
  378. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  379. struct rx_msdu_start *msdu_start =
  380. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  381. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  382. "rx_msdu_start tlv - "
  383. "rxpcu_mpdu_filter_in_category: %d "
  384. "sw_frame_group_id: %d "
  385. "phy_ppdu_id: %d "
  386. "msdu_length: %d "
  387. "ipsec_esp: %d "
  388. "l3_offset: %d "
  389. "ipsec_ah: %d "
  390. "l4_offset: %d "
  391. "msdu_number: %d "
  392. "decap_format: %d "
  393. "ipv4_proto: %d "
  394. "ipv6_proto: %d "
  395. "tcp_proto: %d "
  396. "udp_proto: %d "
  397. "ip_frag: %d "
  398. "tcp_only_ack: %d "
  399. "da_is_bcast_mcast: %d "
  400. "ip4_protocol_ip6_next_header: %d "
  401. "toeplitz_hash_2_or_4: %d "
  402. "flow_id_toeplitz: %d "
  403. "user_rssi: %d "
  404. "pkt_type: %d "
  405. "stbc: %d "
  406. "sgi: %d "
  407. "rate_mcs: %d "
  408. "receive_bandwidth: %d "
  409. "reception_type: %d "
  410. "ppdu_start_timestamp: %d "
  411. "sw_phy_meta_data: %d ",
  412. msdu_start->rxpcu_mpdu_filter_in_category,
  413. msdu_start->sw_frame_group_id,
  414. msdu_start->phy_ppdu_id,
  415. msdu_start->msdu_length,
  416. msdu_start->ipsec_esp,
  417. msdu_start->l3_offset,
  418. msdu_start->ipsec_ah,
  419. msdu_start->l4_offset,
  420. msdu_start->msdu_number,
  421. msdu_start->decap_format,
  422. msdu_start->ipv4_proto,
  423. msdu_start->ipv6_proto,
  424. msdu_start->tcp_proto,
  425. msdu_start->udp_proto,
  426. msdu_start->ip_frag,
  427. msdu_start->tcp_only_ack,
  428. msdu_start->da_is_bcast_mcast,
  429. msdu_start->ip4_protocol_ip6_next_header,
  430. msdu_start->toeplitz_hash_2_or_4,
  431. msdu_start->flow_id_toeplitz,
  432. msdu_start->user_rssi,
  433. msdu_start->pkt_type,
  434. msdu_start->stbc,
  435. msdu_start->sgi,
  436. msdu_start->rate_mcs,
  437. msdu_start->receive_bandwidth,
  438. msdu_start->reception_type,
  439. msdu_start->ppdu_start_timestamp,
  440. msdu_start->sw_phy_meta_data);
  441. }
  442. /**
  443. * hal_rx_dump_msdu_end_tlv_5018() - dump RX msdu_end TLV in structured
  444. * human readable format.
  445. * @pkttlvs: pointer to the pkttlvs.
  446. * @dbg_level: log level.
  447. *
  448. * Return: void
  449. */
  450. static void hal_rx_dump_msdu_end_tlv_5018(void *pkttlvs,
  451. uint8_t dbg_level)
  452. {
  453. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  454. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  455. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  456. "rx_msdu_end tlv - "
  457. "rxpcu_mpdu_filter_in_category: %d "
  458. "sw_frame_group_id: %d "
  459. "phy_ppdu_id: %d "
  460. "ip_hdr_chksum: %d "
  461. "reported_mpdu_length: %d "
  462. "key_id_octet: %d "
  463. "cce_super_rule: %d "
  464. "cce_classify_not_done_truncat: %d "
  465. "cce_classify_not_done_cce_dis: %d "
  466. "rule_indication_31_0: %d "
  467. "rule_indication_63_32: %d "
  468. "da_offset: %d "
  469. "sa_offset: %d "
  470. "da_offset_valid: %d "
  471. "sa_offset_valid: %d "
  472. "ipv6_options_crc: %d "
  473. "tcp_seq_number: %d "
  474. "tcp_ack_number: %d "
  475. "tcp_flag: %d "
  476. "lro_eligible: %d "
  477. "window_size: %d "
  478. "tcp_udp_chksum: %d "
  479. "sa_idx_timeout: %d "
  480. "da_idx_timeout: %d "
  481. "msdu_limit_error: %d "
  482. "flow_idx_timeout: %d "
  483. "flow_idx_invalid: %d "
  484. "wifi_parser_error: %d "
  485. "amsdu_parser_error: %d "
  486. "sa_is_valid: %d "
  487. "da_is_valid: %d "
  488. "da_is_mcbc: %d "
  489. "l3_header_padding: %d "
  490. "first_msdu: %d "
  491. "last_msdu: %d "
  492. "sa_idx: %d "
  493. "msdu_drop: %d "
  494. "reo_destination_indication: %d "
  495. "flow_idx: %d "
  496. "fse_metadata: %d "
  497. "cce_metadata: %d "
  498. "sa_sw_peer_id: %d ",
  499. msdu_end->rxpcu_mpdu_filter_in_category,
  500. msdu_end->sw_frame_group_id,
  501. msdu_end->phy_ppdu_id,
  502. msdu_end->ip_hdr_chksum,
  503. msdu_end->reported_mpdu_length,
  504. msdu_end->key_id_octet,
  505. msdu_end->cce_super_rule,
  506. msdu_end->cce_classify_not_done_truncate,
  507. msdu_end->cce_classify_not_done_cce_dis,
  508. msdu_end->rule_indication_31_0,
  509. msdu_end->rule_indication_63_32,
  510. msdu_end->da_offset,
  511. msdu_end->sa_offset,
  512. msdu_end->da_offset_valid,
  513. msdu_end->sa_offset_valid,
  514. msdu_end->ipv6_options_crc,
  515. msdu_end->tcp_seq_number,
  516. msdu_end->tcp_ack_number,
  517. msdu_end->tcp_flag,
  518. msdu_end->lro_eligible,
  519. msdu_end->window_size,
  520. msdu_end->tcp_udp_chksum,
  521. msdu_end->sa_idx_timeout,
  522. msdu_end->da_idx_timeout,
  523. msdu_end->msdu_limit_error,
  524. msdu_end->flow_idx_timeout,
  525. msdu_end->flow_idx_invalid,
  526. msdu_end->wifi_parser_error,
  527. msdu_end->amsdu_parser_error,
  528. msdu_end->sa_is_valid,
  529. msdu_end->da_is_valid,
  530. msdu_end->da_is_mcbc,
  531. msdu_end->l3_header_padding,
  532. msdu_end->first_msdu,
  533. msdu_end->last_msdu,
  534. msdu_end->sa_idx,
  535. msdu_end->msdu_drop,
  536. msdu_end->reo_destination_indication,
  537. msdu_end->flow_idx,
  538. msdu_end->fse_metadata,
  539. msdu_end->cce_metadata,
  540. msdu_end->sa_sw_peer_id);
  541. }
  542. /**
  543. * hal_rx_mpdu_start_tid_get_5018() - API to get tid from rx_msdu_start
  544. * @buf: pointer to the start of RX PKT TLV header
  545. *
  546. * Return: uint32_t(tid value)
  547. */
  548. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  549. {
  550. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  551. struct rx_mpdu_start *mpdu_start =
  552. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  553. uint32_t tid;
  554. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  555. return tid;
  556. }
  557. /**
  558. * hal_rx_msdu_start_reception_type_get_5018() - API to get the reception type
  559. * Interval from rx_msdu_start
  560. * @buf: pointer to the start of RX PKT TLV header
  561. *
  562. * Return: uint32_t(reception_type)
  563. */
  564. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  565. {
  566. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  567. struct rx_msdu_start *msdu_start =
  568. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  569. uint32_t reception_type;
  570. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  571. return reception_type;
  572. }
  573. /**
  574. * hal_rx_msdu_end_da_idx_get_5018() - API to get da_idx from rx_msdu_end TLV
  575. * @buf: pointer to the start of RX PKT TLV headers
  576. *
  577. * Return: da index
  578. */
  579. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  580. {
  581. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  582. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  583. uint16_t da_idx;
  584. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  585. return da_idx;
  586. }
  587. /**
  588. * hal_rx_get_rx_fragment_number_5018() - API to retrieve rx fragment number
  589. * @buf: Network buffer
  590. *
  591. * Return: rx fragment number
  592. */
  593. static
  594. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  595. {
  596. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  597. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  598. /* Return first 4 bits as fragment number */
  599. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  600. DOT11_SEQ_FRAG_MASK);
  601. }
  602. /**
  603. * hal_rx_msdu_end_da_is_mcbc_get_5018() - API to check if pkt is MCBC
  604. * from rx_msdu_end TLV
  605. * @buf: pointer to the start of RX PKT TLV headers
  606. *
  607. * Return: da_is_mcbc
  608. */
  609. static uint8_t
  610. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  611. {
  612. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  613. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  614. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  615. }
  616. /**
  617. * hal_rx_msdu_end_sa_is_valid_get_5018() - API to get_5018 the sa_is_valid
  618. * bit from rx_msdu_end TLV
  619. * @buf: pointer to the start of RX PKT TLV headers
  620. *
  621. * Return: sa_is_valid bit
  622. */
  623. static uint8_t
  624. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  625. {
  626. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  627. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  628. uint8_t sa_is_valid;
  629. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  630. return sa_is_valid;
  631. }
  632. /**
  633. * hal_rx_msdu_end_sa_idx_get_5018() - API to get_5018 the sa_idx from
  634. * rx_msdu_end TLV
  635. * @buf: pointer to the start of RX PKT TLV headers
  636. *
  637. * Return: sa_idx (SA AST index)
  638. */
  639. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  640. {
  641. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  642. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  643. uint16_t sa_idx;
  644. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  645. return sa_idx;
  646. }
  647. /**
  648. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  649. * @hw_desc_addr: hardware descriptor address
  650. *
  651. * Return: 0 - success/ non-zero failure
  652. */
  653. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  654. {
  655. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  656. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  657. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  658. }
  659. /**
  660. * hal_rx_msdu_end_l3_hdr_padding_get_5018() - API to get_5018 the
  661. * l3_header padding from
  662. * rx_msdu_end TLV
  663. * @buf: pointer to the start of RX PKT TLV headers
  664. *
  665. * Return: number of l3 header padding bytes
  666. */
  667. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  670. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  671. uint32_t l3_header_padding;
  672. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  673. return l3_header_padding;
  674. }
  675. /**
  676. * hal_rx_encryption_info_valid_5018() - Returns encryption type.
  677. * @buf: rx_tlv_hdr of the received packet
  678. *
  679. * Return: encryption type
  680. */
  681. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  687. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  688. return encryption_info;
  689. }
  690. /**
  691. * hal_rx_print_pn_5018() - Prints the PN of rx packet.
  692. * @buf: rx_tlv_hdr of the received packet
  693. *
  694. * Return: void
  695. */
  696. static void hal_rx_print_pn_5018(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_mpdu_start *mpdu_start =
  700. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  701. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  702. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  703. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  704. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  705. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  706. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  707. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  708. }
  709. /**
  710. * hal_rx_msdu_end_first_msdu_get_5018() - API to get first msdu status
  711. * from rx_msdu_end TLV
  712. * @buf: pointer to the start of RX PKT TLV headers
  713. *
  714. * Return: first_msdu
  715. */
  716. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  720. uint8_t first_msdu;
  721. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  722. return first_msdu;
  723. }
  724. /**
  725. * hal_rx_msdu_end_da_is_valid_get_5018() - API to check if da is valid
  726. * from rx_msdu_end TLV
  727. * @buf: pointer to the start of RX PKT TLV headers
  728. *
  729. * Return: da_is_valid
  730. */
  731. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  732. {
  733. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  734. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  735. uint8_t da_is_valid;
  736. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  737. return da_is_valid;
  738. }
  739. /**
  740. * hal_rx_msdu_end_last_msdu_get_5018() - API to get last msdu status
  741. * from rx_msdu_end TLV
  742. * @buf: pointer to the start of RX PKT TLV headers
  743. *
  744. * Return: last_msdu
  745. */
  746. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  747. {
  748. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  749. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  750. uint8_t last_msdu;
  751. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  752. return last_msdu;
  753. }
  754. /**
  755. * hal_rx_get_mpdu_mac_ad4_valid_5018() - Retrieves if mpdu 4th addr is valid
  756. * @buf: Network buffer
  757. *
  758. * Return: value of mpdu 4th address valid field
  759. */
  760. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  761. {
  762. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  763. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  764. bool ad4_valid = 0;
  765. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  766. return ad4_valid;
  767. }
  768. /**
  769. * hal_rx_mpdu_start_sw_peer_id_get_5018() - Retrieve sw peer_id
  770. * @buf: network buffer
  771. *
  772. * Return: sw peer_id
  773. */
  774. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  775. {
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_mpdu_start *mpdu_start =
  778. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  779. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  780. &mpdu_start->rx_mpdu_info_details);
  781. }
  782. /**
  783. * hal_rx_mpdu_get_to_ds_5018() - API to get the tods info from
  784. * rx_mpdu_start
  785. * @buf: pointer to the start of RX PKT TLV header
  786. *
  787. * Return: uint32_t(to_ds)
  788. */
  789. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  790. {
  791. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  792. struct rx_mpdu_start *mpdu_start =
  793. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  794. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  795. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  796. }
  797. /**
  798. * hal_rx_mpdu_get_fr_ds_5018() - API to get the from ds info from
  799. * rx_mpdu_start
  800. * @buf: pointer to the start of RX PKT TLV header
  801. *
  802. * Return: uint32_t(fr_ds)
  803. */
  804. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  805. {
  806. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  807. struct rx_mpdu_start *mpdu_start =
  808. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  809. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  810. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  811. }
  812. /**
  813. * hal_rx_get_mpdu_frame_control_valid_5018() - Retrieves mpdu frame
  814. * control valid
  815. * @buf: Network buffer
  816. *
  817. * Return: value of frame control valid field
  818. */
  819. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  820. {
  821. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  822. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  823. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  824. }
  825. /**
  826. * hal_rx_get_mpdu_frame_control_field_5018() - Function to retrieve
  827. * frame control field
  828. * @buf: Network buffer
  829. *
  830. * Return: value of frame control field
  831. */
  832. static uint16_t hal_rx_get_mpdu_frame_control_field_5018(uint8_t *buf)
  833. {
  834. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  835. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  836. uint16_t frame_ctrl = 0;
  837. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  838. return frame_ctrl;
  839. }
  840. /**
  841. * hal_rx_mpdu_get_addr1_5018() - API to check get address1 of the mpdu
  842. * @buf: pointer to the start of RX PKT TLV headera
  843. * @mac_addr: pointer to mac address
  844. *
  845. * Return: success/failure
  846. */
  847. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  848. uint8_t *mac_addr)
  849. {
  850. struct __attribute__((__packed__)) hal_addr1 {
  851. uint32_t ad1_31_0;
  852. uint16_t ad1_47_32;
  853. };
  854. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  855. struct rx_mpdu_start *mpdu_start =
  856. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  857. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  858. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  859. uint32_t mac_addr_ad1_valid;
  860. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  861. if (mac_addr_ad1_valid) {
  862. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  863. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  864. return QDF_STATUS_SUCCESS;
  865. }
  866. return QDF_STATUS_E_FAILURE;
  867. }
  868. /**
  869. * hal_rx_mpdu_get_addr2_5018() - API to check get address2 of the mpdu
  870. * in the packet
  871. * @buf: pointer to the start of RX PKT TLV header
  872. * @mac_addr: pointer to mac address
  873. *
  874. * Return: success/failure
  875. */
  876. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  877. {
  878. struct __attribute__((__packed__)) hal_addr2 {
  879. uint16_t ad2_15_0;
  880. uint32_t ad2_47_16;
  881. };
  882. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  883. struct rx_mpdu_start *mpdu_start =
  884. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  885. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  886. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  887. uint32_t mac_addr_ad2_valid;
  888. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  889. if (mac_addr_ad2_valid) {
  890. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  891. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  892. return QDF_STATUS_SUCCESS;
  893. }
  894. return QDF_STATUS_E_FAILURE;
  895. }
  896. /**
  897. * hal_rx_mpdu_get_addr3_5018() - API to get address3 of the mpdu
  898. * in the packet
  899. * @buf: pointer to the start of RX PKT TLV header
  900. * @mac_addr: pointer to mac address
  901. *
  902. * Return: success/failure
  903. */
  904. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  905. {
  906. struct __attribute__((__packed__)) hal_addr3 {
  907. uint32_t ad3_31_0;
  908. uint16_t ad3_47_32;
  909. };
  910. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  911. struct rx_mpdu_start *mpdu_start =
  912. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  913. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  914. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  915. uint32_t mac_addr_ad3_valid;
  916. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  917. if (mac_addr_ad3_valid) {
  918. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  919. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  920. return QDF_STATUS_SUCCESS;
  921. }
  922. return QDF_STATUS_E_FAILURE;
  923. }
  924. /**
  925. * hal_rx_mpdu_get_addr4_5018() - API to get address4 of the mpdu
  926. * in the packet
  927. * @buf: pointer to the start of RX PKT TLV header
  928. * @mac_addr: pointer to mac address
  929. *
  930. * Return: success/failure
  931. */
  932. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  933. {
  934. struct __attribute__((__packed__)) hal_addr4 {
  935. uint32_t ad4_31_0;
  936. uint16_t ad4_47_32;
  937. };
  938. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  939. struct rx_mpdu_start *mpdu_start =
  940. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  941. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  942. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  943. uint32_t mac_addr_ad4_valid;
  944. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  945. if (mac_addr_ad4_valid) {
  946. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  947. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  948. return QDF_STATUS_SUCCESS;
  949. }
  950. return QDF_STATUS_E_FAILURE;
  951. }
  952. /**
  953. * hal_rx_get_mpdu_sequence_control_valid_5018() - Get mpdu sequence
  954. * control valid
  955. * @buf: Network buffer
  956. *
  957. * Return: value of sequence control valid field
  958. */
  959. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  960. {
  961. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  962. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  963. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  964. }
  965. /**
  966. * hal_rx_is_unicast_5018() - check packet is unicast frame or not.
  967. * @buf: pointer to rx pkt TLV.
  968. *
  969. * Return: true on unicast.
  970. */
  971. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  972. {
  973. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  974. struct rx_mpdu_start *mpdu_start =
  975. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  976. uint32_t grp_id;
  977. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  978. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  979. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  980. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  981. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  982. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  983. }
  984. /**
  985. * hal_rx_tid_get_5018() - get tid based on qos control valid.
  986. * @hal_soc_hdl: hal soc handle
  987. * @buf: pointer to rx pkt TLV.
  988. *
  989. * Return: tid
  990. */
  991. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  992. {
  993. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  994. struct rx_mpdu_start *mpdu_start =
  995. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  996. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  997. uint8_t qos_control_valid =
  998. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  999. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  1000. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  1001. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  1002. if (qos_control_valid)
  1003. return hal_rx_mpdu_start_tid_get_5018(buf);
  1004. return HAL_RX_NON_QOS_TID;
  1005. }
  1006. /**
  1007. * hal_rx_hw_desc_get_ppduid_get_5018() - retrieve ppdu id
  1008. * @rx_tlv_hdr: rx tlv header
  1009. * @rxdma_dst_ring_desc: rxdma HW descriptor
  1010. *
  1011. * Return: ppdu id
  1012. */
  1013. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *rx_tlv_hdr,
  1014. void *rxdma_dst_ring_desc)
  1015. {
  1016. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  1017. return HAL_RX_REO_ENT_PHY_PPDU_ID_GET(reo_ent);
  1018. }
  1019. /**
  1020. * hal_reo_status_get_header_5018() - Process reo desc info
  1021. * @ring_desc: REO status ring descriptor
  1022. * @b: tlv type info
  1023. * @h1: Pointer to hal_reo_status_header where info to be stored
  1024. *
  1025. * Return - none.
  1026. *
  1027. */
  1028. static void hal_reo_status_get_header_5018(hal_ring_desc_t ring_desc, int b,
  1029. void *h1)
  1030. {
  1031. uint32_t *d = (uint32_t *)ring_desc;
  1032. uint32_t val1 = 0;
  1033. struct hal_reo_status_header *h =
  1034. (struct hal_reo_status_header *)h1;
  1035. /* Offsets of descriptor fields defined in HW headers start
  1036. * from the field after TLV header
  1037. */
  1038. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  1039. switch (b) {
  1040. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1041. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1042. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1043. break;
  1044. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1045. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1046. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1047. break;
  1048. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1049. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1050. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1051. break;
  1052. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1053. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1054. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1055. break;
  1056. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1057. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1058. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1059. break;
  1060. case HAL_REO_DESC_THRES_STATUS_TLV:
  1061. val1 =
  1062. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1063. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1064. break;
  1065. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1066. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1067. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1068. break;
  1069. default:
  1070. qdf_nofl_err("ERROR: Unknown tlv\n");
  1071. break;
  1072. }
  1073. h->cmd_num =
  1074. HAL_GET_FIELD(
  1075. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1076. val1);
  1077. h->exec_time =
  1078. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1079. CMD_EXECUTION_TIME, val1);
  1080. h->status =
  1081. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1082. REO_CMD_EXECUTION_STATUS, val1);
  1083. switch (b) {
  1084. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1085. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1086. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1087. break;
  1088. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1089. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1090. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1091. break;
  1092. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1093. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1094. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1095. break;
  1096. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1097. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1098. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1099. break;
  1100. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1101. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1102. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1103. break;
  1104. case HAL_REO_DESC_THRES_STATUS_TLV:
  1105. val1 =
  1106. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1107. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1108. break;
  1109. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1110. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1111. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1112. break;
  1113. default:
  1114. qdf_nofl_err("ERROR: Unknown tlv\n");
  1115. break;
  1116. }
  1117. h->tstamp =
  1118. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1119. }
  1120. /**
  1121. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  1122. * Retrieve qos control valid bit from the tlv.
  1123. * @buf: pointer to rx pkt TLV.
  1124. *
  1125. * Return: qos control value.
  1126. */
  1127. static inline uint32_t
  1128. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  1129. {
  1130. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1131. struct rx_mpdu_start *mpdu_start =
  1132. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1133. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1134. &mpdu_start->rx_mpdu_info_details);
  1135. }
  1136. /**
  1137. * hal_rx_msdu_end_sa_sw_peer_id_get_5018() - API to get the
  1138. * sa_sw_peer_id from rx_msdu_end TLV
  1139. * @buf: pointer to the start of RX PKT TLV headers
  1140. *
  1141. * Return: sa_sw_peer_id index
  1142. */
  1143. static inline uint32_t
  1144. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1148. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1149. }
  1150. /**
  1151. * hal_tx_desc_set_mesh_en_5018() - Set mesh_enable flag in Tx descriptor
  1152. * @desc: Handle to Tx Descriptor
  1153. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1154. * enabling the interpretation of the 'Mesh Control Present' bit
  1155. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1156. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1157. * is present between the header and the LLC.
  1158. *
  1159. * Return: void
  1160. */
  1161. static inline
  1162. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  1163. {
  1164. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1165. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1166. }
  1167. static
  1168. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  1169. {
  1170. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1171. }
  1172. static
  1173. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  1174. {
  1175. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1176. }
  1177. static
  1178. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  1179. {
  1180. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1181. }
  1182. static
  1183. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  1184. {
  1185. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1186. }
  1187. static
  1188. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  1189. {
  1190. return HAL_RX_GET_FC_VALID(buf);
  1191. }
  1192. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  1193. {
  1194. return HAL_RX_GET_TO_DS_FLAG(buf);
  1195. }
  1196. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1197. {
  1198. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1199. }
  1200. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1201. {
  1202. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1203. }
  1204. static uint32_t
  1205. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1206. {
  1207. struct rx_mpdu_info *rx_mpdu_info;
  1208. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1209. rx_mpdu_info =
  1210. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1211. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1212. }
  1213. /**
  1214. * hal_reo_config_5018() - Set reo config parameters
  1215. * @soc: hal soc handle
  1216. * @reg_val: value to be set
  1217. * @reo_params: reo parameters
  1218. *
  1219. * Return: void
  1220. */
  1221. static void
  1222. hal_reo_config_5018(struct hal_soc *soc,
  1223. uint32_t reg_val,
  1224. struct hal_reo_params *reo_params)
  1225. {
  1226. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1227. }
  1228. /**
  1229. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1230. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1231. *
  1232. * Return - Pointer to rx_msdu_desc_info structure.
  1233. *
  1234. */
  1235. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1236. {
  1237. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1238. }
  1239. /**
  1240. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1241. * @link_desc: Pointer to link desc
  1242. *
  1243. * Return - Pointer to rx_msdu_details structure
  1244. *
  1245. */
  1246. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1247. {
  1248. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1249. }
  1250. /**
  1251. * hal_rx_msdu_flow_idx_get_5018() - API to get flow index from
  1252. * rx_msdu_end TLV
  1253. * @buf: pointer to the start of RX PKT TLV headers
  1254. *
  1255. * Return: flow index value from MSDU END TLV
  1256. */
  1257. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1258. {
  1259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1260. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1261. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1262. }
  1263. /**
  1264. * hal_rx_msdu_flow_idx_invalid_5018() - API to get flow index invalid
  1265. * from rx_msdu_end TLV
  1266. * @buf: pointer to the start of RX PKT TLV headers
  1267. *
  1268. * Return: flow index invalid value from MSDU END TLV
  1269. */
  1270. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1271. {
  1272. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1273. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1274. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1275. }
  1276. /**
  1277. * hal_rx_msdu_flow_idx_timeout_5018() - API to get flow index timeout
  1278. * from rx_msdu_end TLV
  1279. * @buf: pointer to the start of RX PKT TLV headers
  1280. *
  1281. * Return: flow index timeout value from MSDU END TLV
  1282. */
  1283. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1284. {
  1285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1286. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1287. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1288. }
  1289. /**
  1290. * hal_rx_msdu_fse_metadata_get_5018() - API to get FSE metadata
  1291. * from rx_msdu_end TLV
  1292. * @buf: pointer to the start of RX PKT TLV headers
  1293. *
  1294. * Return: fse metadata value from MSDU END TLV
  1295. */
  1296. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1297. {
  1298. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1299. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1300. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1301. }
  1302. /**
  1303. * hal_rx_msdu_cce_metadata_get_5018() - API to get CCE metadata
  1304. * from rx_msdu_end TLV
  1305. * @buf: pointer to the start of RX PKT TLV headers
  1306. *
  1307. * Return: cce_metadata
  1308. */
  1309. static uint16_t
  1310. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1311. {
  1312. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1313. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1314. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1315. }
  1316. /**
  1317. * hal_rx_msdu_get_flow_params_5018() - API to get flow index, flow index
  1318. * invalid and flow index timeout from
  1319. * rx_msdu_end TLV
  1320. * @buf: pointer to the start of RX PKT TLV headers
  1321. * @flow_invalid: pointer to return value of flow_idx_valid
  1322. * @flow_timeout: pointer to return value of flow_idx_timeout
  1323. * @flow_index: pointer to return value of flow_idx
  1324. *
  1325. * Return: none
  1326. */
  1327. static inline void
  1328. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1329. bool *flow_invalid,
  1330. bool *flow_timeout,
  1331. uint32_t *flow_index)
  1332. {
  1333. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1334. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1335. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1336. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1337. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1338. }
  1339. /**
  1340. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1341. * @buf: rx_tlv_hdr
  1342. *
  1343. * Return: tcp checksum
  1344. */
  1345. static uint16_t
  1346. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1347. {
  1348. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1349. }
  1350. /**
  1351. * hal_rx_get_rx_sequence_5018() - Function to retrieve rx sequence number
  1352. * @buf: Network buffer
  1353. *
  1354. * Return: rx sequence number
  1355. */
  1356. static
  1357. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1358. {
  1359. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1360. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1361. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1362. }
  1363. /**
  1364. * hal_get_window_address_5018() - Function to get hp/tp address
  1365. * @hal_soc: Pointer to hal_soc
  1366. * @addr: address offset of register
  1367. *
  1368. * Return: modified address offset of register
  1369. */
  1370. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1371. qdf_iomem_t addr)
  1372. {
  1373. uint32_t offset = addr - hal_soc->dev_base_addr;
  1374. qdf_iomem_t new_offset;
  1375. /*
  1376. * Check if offset lies within CE register range(0x08400000)
  1377. * or UMAC/DP register range (0x00A00000).
  1378. * If offset lies within CE register range, map it
  1379. * into CE region.
  1380. */
  1381. if (offset & HOST_CE_MASK_VALUE) {
  1382. offset = offset - WFSS_CE_REG_BASE;
  1383. new_offset = (hal_soc->dev_base_addr_ce + offset);
  1384. return new_offset;
  1385. } else {
  1386. /*
  1387. * If offset lies within DP register range,
  1388. * return the address as such
  1389. */
  1390. return addr;
  1391. }
  1392. }
  1393. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1394. {
  1395. /* Write value into window configuration register */
  1396. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1397. WINDOW_CONFIGURATION_VALUE_5018);
  1398. }
  1399. /**
  1400. * hal_rx_msdu_packet_metadata_get_5018() - API to get the msdu
  1401. * information from rx_msdu_end TLV
  1402. * @buf: pointer to the start of RX PKT TLV headers
  1403. * @msdu_pkt_metadata: pointer to the msdu info structure
  1404. */
  1405. static void
  1406. hal_rx_msdu_packet_metadata_get_5018(uint8_t *buf,
  1407. void *msdu_pkt_metadata)
  1408. {
  1409. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1410. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1411. struct hal_rx_msdu_metadata *msdu_metadata =
  1412. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1413. msdu_metadata->l3_hdr_pad =
  1414. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1415. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1416. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1417. msdu_metadata->sa_sw_peer_id =
  1418. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1419. }
  1420. /**
  1421. * hal_rx_flow_setup_fse_5018() - Setup a flow search entry in HW FST
  1422. * @rx_fst: Pointer to the Rx Flow Search Table
  1423. * @table_offset: offset into the table where the flow is to be setup
  1424. * @rx_flow: Flow Parameters
  1425. *
  1426. * Return: Success/Failure
  1427. */
  1428. static void *
  1429. hal_rx_flow_setup_fse_5018(uint8_t *rx_fst, uint32_t table_offset,
  1430. uint8_t *rx_flow)
  1431. {
  1432. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1433. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1434. uint8_t *fse;
  1435. bool fse_valid;
  1436. if (table_offset >= fst->max_entries) {
  1437. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1438. "HAL FSE table offset %u exceeds max entries %u",
  1439. table_offset, fst->max_entries);
  1440. return NULL;
  1441. }
  1442. fse = (uint8_t *)fst->base_vaddr +
  1443. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1444. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1445. if (fse_valid) {
  1446. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1447. "HAL FSE %pK already valid", fse);
  1448. return NULL;
  1449. }
  1450. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1451. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1452. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1453. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1454. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1455. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1456. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1457. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1458. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1459. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1460. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1461. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1462. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1463. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1464. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1465. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1466. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1467. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1468. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1469. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1470. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1471. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1472. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1473. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1474. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1475. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1476. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1477. (flow->tuple_info.dest_port));
  1478. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1479. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1480. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1481. (flow->tuple_info.src_port));
  1482. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1483. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1484. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1485. flow->tuple_info.l4_protocol);
  1486. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1487. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1488. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1489. flow->reo_destination_handler);
  1490. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1491. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1492. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1493. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1494. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1495. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1496. flow->fse_metadata);
  1497. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1498. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1499. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1500. REO_DESTINATION_INDICATION,
  1501. flow->reo_destination_indication);
  1502. /* Reset all the other fields in FSE */
  1503. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1504. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1505. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1506. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1507. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1508. return fse;
  1509. }
  1510. static void hal_hw_txrx_ops_attach_qca5018(struct hal_soc *hal_soc)
  1511. {
  1512. /* init and setup */
  1513. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1514. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1515. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1516. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1517. hal_soc->ops->hal_get_window_address = hal_get_window_address_5018;
  1518. /* tx */
  1519. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1520. hal_tx_desc_set_dscp_tid_table_id_5018;
  1521. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_5018;
  1522. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_5018;
  1523. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_5018;
  1524. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1525. hal_tx_desc_set_buf_addr_generic_li;
  1526. hal_soc->ops->hal_tx_desc_set_search_type =
  1527. hal_tx_desc_set_search_type_generic_li;
  1528. hal_soc->ops->hal_tx_desc_set_search_index =
  1529. hal_tx_desc_set_search_index_generic_li;
  1530. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1531. hal_tx_desc_set_cache_set_num_generic_li;
  1532. hal_soc->ops->hal_tx_comp_get_status =
  1533. hal_tx_comp_get_status_generic_li;
  1534. hal_soc->ops->hal_tx_comp_get_release_reason =
  1535. hal_tx_comp_get_release_reason_generic_li;
  1536. hal_soc->ops->hal_get_wbm_internal_error =
  1537. hal_get_wbm_internal_error_generic_li;
  1538. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_5018;
  1539. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1540. hal_tx_init_cmd_credit_ring_5018;
  1541. /* rx */
  1542. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1543. hal_rx_msdu_start_nss_get_5018;
  1544. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1545. hal_rx_mon_hw_desc_get_mpdu_status_5018;
  1546. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_5018;
  1547. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1548. hal_rx_proc_phyrx_other_receive_info_tlv_5018;
  1549. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_5018;
  1550. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1551. hal_rx_mpdu_start_tid_get_5018;
  1552. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1553. hal_rx_msdu_start_reception_type_get_5018;
  1554. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1555. hal_rx_msdu_end_da_idx_get_5018;
  1556. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1557. hal_rx_msdu_desc_info_get_ptr_5018;
  1558. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1559. hal_rx_link_desc_msdu0_ptr_5018;
  1560. hal_soc->ops->hal_reo_status_get_header =
  1561. hal_reo_status_get_header_5018;
  1562. hal_soc->ops->hal_rx_status_get_tlv_info =
  1563. hal_rx_status_get_tlv_info_generic_li;
  1564. hal_soc->ops->hal_rx_wbm_err_info_get =
  1565. hal_rx_wbm_err_info_get_generic_li;
  1566. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_5018;
  1567. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1568. hal_rx_dump_rx_attention_tlv_generic_li;
  1569. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1570. hal_rx_dump_msdu_start_tlv_5018;
  1571. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1572. hal_rx_dump_mpdu_start_tlv_generic_li;
  1573. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1574. hal_rx_dump_mpdu_end_tlv_generic_li;
  1575. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1576. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1577. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1578. hal_tx_set_pcp_tid_map_generic_li;
  1579. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1580. hal_tx_update_pcp_tid_generic_li;
  1581. hal_soc->ops->hal_tx_set_tidmap_prty =
  1582. hal_tx_update_tidmap_prty_generic_li;
  1583. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1584. hal_rx_get_rx_fragment_number_5018;
  1585. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1586. hal_rx_msdu_end_da_is_mcbc_get_5018;
  1587. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1588. hal_rx_msdu_end_sa_is_valid_get_5018;
  1589. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1590. hal_rx_msdu_end_sa_idx_get_5018;
  1591. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1592. hal_rx_desc_is_first_msdu_5018;
  1593. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1594. hal_rx_msdu_end_l3_hdr_padding_get_5018;
  1595. hal_soc->ops->hal_rx_encryption_info_valid =
  1596. hal_rx_encryption_info_valid_5018;
  1597. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_5018;
  1598. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1599. hal_rx_msdu_end_first_msdu_get_5018;
  1600. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1601. hal_rx_msdu_end_da_is_valid_get_5018;
  1602. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1603. hal_rx_msdu_end_last_msdu_get_5018;
  1604. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1605. hal_rx_get_mpdu_mac_ad4_valid_5018;
  1606. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1607. hal_rx_mpdu_start_sw_peer_id_get_5018;
  1608. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1609. hal_rx_mpdu_peer_meta_data_get_li;
  1610. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_5018;
  1611. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_5018;
  1612. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1613. hal_rx_get_mpdu_frame_control_valid_5018;
  1614. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1615. hal_rx_get_mpdu_frame_control_field_5018;
  1616. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_5018;
  1617. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_5018;
  1618. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_5018;
  1619. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_5018;
  1620. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1621. hal_rx_get_mpdu_sequence_control_valid_5018;
  1622. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_5018;
  1623. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_5018;
  1624. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1625. hal_rx_hw_desc_get_ppduid_get_5018;
  1626. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1627. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018;
  1628. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1629. hal_rx_msdu_end_sa_sw_peer_id_get_5018;
  1630. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1631. hal_rx_msdu0_buffer_addr_lsb_5018;
  1632. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1633. hal_rx_msdu_desc_info_ptr_get_5018;
  1634. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_5018;
  1635. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_5018;
  1636. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_5018;
  1637. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_5018;
  1638. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1639. hal_rx_get_mac_addr2_valid_5018;
  1640. hal_soc->ops->hal_rx_get_filter_category =
  1641. hal_rx_get_filter_category_5018;
  1642. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_5018;
  1643. hal_soc->ops->hal_reo_config = hal_reo_config_5018;
  1644. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_5018;
  1645. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1646. hal_rx_msdu_flow_idx_invalid_5018;
  1647. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1648. hal_rx_msdu_flow_idx_timeout_5018;
  1649. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1650. hal_rx_msdu_fse_metadata_get_5018;
  1651. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1652. hal_rx_msdu_cce_match_get_li;
  1653. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1654. hal_rx_msdu_cce_metadata_get_5018;
  1655. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1656. hal_rx_msdu_get_flow_params_5018;
  1657. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1658. hal_rx_tlv_get_tcp_chksum_5018;
  1659. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_5018;
  1660. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1661. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_5018;
  1662. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_5018;
  1663. #endif
  1664. /* rx - msdu fast path info fields */
  1665. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1666. hal_rx_msdu_packet_metadata_get_5018;
  1667. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1668. hal_rx_mpdu_start_tlv_tag_valid_5018;
  1669. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1670. hal_rx_wbm_err_msdu_continuation_get_5018;
  1671. /* rx - TLV struct offsets */
  1672. hal_soc->ops->hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic;
  1673. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1674. hal_soc->ops->hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic;
  1675. hal_soc->ops->hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic;
  1676. hal_soc->ops->hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic;
  1677. #ifndef NO_RX_PKT_HDR_TLV
  1678. hal_soc->ops->hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic;
  1679. #endif
  1680. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_5018;
  1681. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1682. hal_rx_flow_get_tuple_info_li;
  1683. hal_soc->ops->hal_rx_flow_delete_entry =
  1684. hal_rx_flow_delete_entry_li;
  1685. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1686. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_5018;
  1687. hal_soc->ops->hal_setup_link_idle_list =
  1688. hal_setup_link_idle_list_generic_li;
  1689. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1690. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1691. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1692. hal_rx_tlv_decrypt_err_get_li;
  1693. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1694. hal_rx_tlv_get_pkt_capture_flags_li;
  1695. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1696. hal_rx_mpdu_info_ampdu_flag_get_li;
  1697. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1698. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1699. hal_rx_msdu_start_get_len_5018;
  1700. };
  1701. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1702. /* TODO: max_rings can populated by querying HW capabilities */
  1703. { /* REO_DST */
  1704. .start_ring_id = HAL_SRNG_REO2SW1,
  1705. .max_rings = 4,
  1706. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1707. .lmac_ring = FALSE,
  1708. .ring_dir = HAL_SRNG_DST_RING,
  1709. .reg_start = {
  1710. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1711. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1712. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1713. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1714. },
  1715. .reg_size = {
  1716. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1717. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1718. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1719. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1720. },
  1721. .max_size =
  1722. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1723. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1724. },
  1725. { /* REO_EXCEPTION */
  1726. /* Designating REO2TCL ring as exception ring. This ring is
  1727. * similar to other REO2SW rings though it is named as REO2TCL.
  1728. * Any of theREO2SW rings can be used as exception ring.
  1729. */
  1730. .start_ring_id = HAL_SRNG_REO2TCL,
  1731. .max_rings = 1,
  1732. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1733. .lmac_ring = FALSE,
  1734. .ring_dir = HAL_SRNG_DST_RING,
  1735. .reg_start = {
  1736. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1737. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1738. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1739. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1740. },
  1741. /* Single ring - provide ring size if multiple rings of this
  1742. * type are supported
  1743. */
  1744. .reg_size = {},
  1745. .max_size =
  1746. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1747. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1748. },
  1749. { /* REO_REINJECT */
  1750. .start_ring_id = HAL_SRNG_SW2REO,
  1751. .max_rings = 1,
  1752. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1753. .lmac_ring = FALSE,
  1754. .ring_dir = HAL_SRNG_SRC_RING,
  1755. .reg_start = {
  1756. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1757. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1758. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1759. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1760. },
  1761. /* Single ring - provide ring size if multiple rings of this
  1762. * type are supported
  1763. */
  1764. .reg_size = {},
  1765. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1766. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1767. },
  1768. { /* REO_CMD */
  1769. .start_ring_id = HAL_SRNG_REO_CMD,
  1770. .max_rings = 1,
  1771. .entry_size = (sizeof(struct tlv_32_hdr) +
  1772. sizeof(struct reo_get_queue_stats)) >> 2,
  1773. .lmac_ring = FALSE,
  1774. .ring_dir = HAL_SRNG_SRC_RING,
  1775. .reg_start = {
  1776. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1777. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1778. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1779. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1780. },
  1781. /* Single ring - provide ring size if multiple rings of this
  1782. * type are supported
  1783. */
  1784. .reg_size = {},
  1785. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1786. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1787. },
  1788. { /* REO_STATUS */
  1789. .start_ring_id = HAL_SRNG_REO_STATUS,
  1790. .max_rings = 1,
  1791. .entry_size = (sizeof(struct tlv_32_hdr) +
  1792. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1793. .lmac_ring = FALSE,
  1794. .ring_dir = HAL_SRNG_DST_RING,
  1795. .reg_start = {
  1796. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1797. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1798. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1799. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1800. },
  1801. /* Single ring - provide ring size if multiple rings of this
  1802. * type are supported
  1803. */
  1804. .reg_size = {},
  1805. .max_size =
  1806. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1807. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1808. },
  1809. { /* TCL_DATA */
  1810. .start_ring_id = HAL_SRNG_SW2TCL1,
  1811. .max_rings = 3,
  1812. .entry_size = (sizeof(struct tlv_32_hdr) +
  1813. sizeof(struct tcl_data_cmd)) >> 2,
  1814. .lmac_ring = FALSE,
  1815. .ring_dir = HAL_SRNG_SRC_RING,
  1816. .reg_start = {
  1817. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1818. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1819. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1820. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1821. },
  1822. .reg_size = {
  1823. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1824. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1825. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1826. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1827. },
  1828. .max_size =
  1829. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* TCL_CMD */
  1833. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1834. .max_rings = 1,
  1835. .entry_size = (sizeof(struct tlv_32_hdr) +
  1836. sizeof(struct tcl_data_cmd)) >> 2,
  1837. .lmac_ring = FALSE,
  1838. .ring_dir = HAL_SRNG_SRC_RING,
  1839. .reg_start = {
  1840. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1841. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1842. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1843. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1844. },
  1845. /* Single ring - provide ring size if multiple rings of this
  1846. * type are supported
  1847. */
  1848. .reg_size = {},
  1849. .max_size =
  1850. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1851. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1852. },
  1853. { /* TCL_STATUS */
  1854. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1855. .max_rings = 1,
  1856. .entry_size = (sizeof(struct tlv_32_hdr) +
  1857. sizeof(struct tcl_status_ring)) >> 2,
  1858. .lmac_ring = FALSE,
  1859. .ring_dir = HAL_SRNG_DST_RING,
  1860. .reg_start = {
  1861. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1862. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1863. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1864. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1865. },
  1866. /* Single ring - provide ring size if multiple rings of this
  1867. * type are supported
  1868. */
  1869. .reg_size = {},
  1870. .max_size =
  1871. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1872. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1873. },
  1874. { /* CE_SRC */
  1875. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1876. .max_rings = 12,
  1877. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1878. .lmac_ring = FALSE,
  1879. .ring_dir = HAL_SRNG_SRC_RING,
  1880. .reg_start = {
  1881. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1882. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1883. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1884. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1885. },
  1886. .reg_size = {
  1887. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1888. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1889. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1890. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1891. },
  1892. .max_size =
  1893. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1894. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1895. },
  1896. { /* CE_DST */
  1897. .start_ring_id = HAL_SRNG_CE_0_DST,
  1898. .max_rings = 12,
  1899. .entry_size = 8 >> 2,
  1900. /*TODO: entry_size above should actually be
  1901. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1902. * of struct ce_dst_desc in HW header files
  1903. */
  1904. .lmac_ring = FALSE,
  1905. .ring_dir = HAL_SRNG_SRC_RING,
  1906. .reg_start = {
  1907. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1908. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1909. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1910. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1911. },
  1912. .reg_size = {
  1913. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1914. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1915. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1916. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1917. },
  1918. .max_size =
  1919. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1920. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1921. },
  1922. { /* CE_DST_STATUS */
  1923. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1924. .max_rings = 12,
  1925. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1926. .lmac_ring = FALSE,
  1927. .ring_dir = HAL_SRNG_DST_RING,
  1928. .reg_start = {
  1929. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1930. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1931. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1932. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1933. },
  1934. /* TODO: check destination status ring registers */
  1935. .reg_size = {
  1936. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1937. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1938. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1939. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1940. },
  1941. .max_size =
  1942. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1943. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1944. },
  1945. { /* WBM_IDLE_LINK */
  1946. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1947. .max_rings = 1,
  1948. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1949. .lmac_ring = FALSE,
  1950. .ring_dir = HAL_SRNG_SRC_RING,
  1951. .reg_start = {
  1952. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1953. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1954. },
  1955. /* Single ring - provide ring size if multiple rings of this
  1956. * type are supported
  1957. */
  1958. .reg_size = {},
  1959. .max_size =
  1960. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1961. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1962. },
  1963. { /* SW2WBM_RELEASE */
  1964. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1965. .max_rings = 1,
  1966. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1967. .lmac_ring = FALSE,
  1968. .ring_dir = HAL_SRNG_SRC_RING,
  1969. .reg_start = {
  1970. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1971. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1972. },
  1973. /* Single ring - provide ring size if multiple rings of this
  1974. * type are supported
  1975. */
  1976. .reg_size = {},
  1977. .max_size =
  1978. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1979. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1980. },
  1981. { /* WBM2SW_RELEASE */
  1982. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1983. .max_rings = 5,
  1984. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1985. .lmac_ring = FALSE,
  1986. .ring_dir = HAL_SRNG_DST_RING,
  1987. .reg_start = {
  1988. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1989. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1990. },
  1991. .reg_size = {
  1992. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1993. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1994. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1995. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1996. },
  1997. .max_size =
  1998. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1999. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2000. },
  2001. { /* RXDMA_BUF */
  2002. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2003. #ifdef IPA_OFFLOAD
  2004. .max_rings = 3,
  2005. #else
  2006. .max_rings = 2,
  2007. #endif
  2008. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2009. .lmac_ring = TRUE,
  2010. .ring_dir = HAL_SRNG_SRC_RING,
  2011. /* reg_start is not set because LMAC rings are not accessed
  2012. * from host
  2013. */
  2014. .reg_start = {},
  2015. .reg_size = {},
  2016. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2017. },
  2018. { /* RXDMA_DST */
  2019. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2020. .max_rings = 1,
  2021. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2022. .lmac_ring = TRUE,
  2023. .ring_dir = HAL_SRNG_DST_RING,
  2024. /* reg_start is not set because LMAC rings are not accessed
  2025. * from host
  2026. */
  2027. .reg_start = {},
  2028. .reg_size = {},
  2029. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2030. },
  2031. { /* RXDMA_MONITOR_BUF */
  2032. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2033. .max_rings = 1,
  2034. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2035. .lmac_ring = TRUE,
  2036. .ring_dir = HAL_SRNG_SRC_RING,
  2037. /* reg_start is not set because LMAC rings are not accessed
  2038. * from host
  2039. */
  2040. .reg_start = {},
  2041. .reg_size = {},
  2042. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2043. },
  2044. { /* RXDMA_MONITOR_STATUS */
  2045. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2046. .max_rings = 1,
  2047. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2048. .lmac_ring = TRUE,
  2049. .ring_dir = HAL_SRNG_SRC_RING,
  2050. /* reg_start is not set because LMAC rings are not accessed
  2051. * from host
  2052. */
  2053. .reg_start = {},
  2054. .reg_size = {},
  2055. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2056. },
  2057. { /* RXDMA_MONITOR_DST */
  2058. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2059. .max_rings = 1,
  2060. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2061. .lmac_ring = TRUE,
  2062. .ring_dir = HAL_SRNG_DST_RING,
  2063. /* reg_start is not set because LMAC rings are not accessed
  2064. * from host
  2065. */
  2066. .reg_start = {},
  2067. .reg_size = {},
  2068. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2069. },
  2070. { /* RXDMA_MONITOR_DESC */
  2071. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2072. .max_rings = 1,
  2073. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2074. .lmac_ring = TRUE,
  2075. .ring_dir = HAL_SRNG_SRC_RING,
  2076. /* reg_start is not set because LMAC rings are not accessed
  2077. * from host
  2078. */
  2079. .reg_start = {},
  2080. .reg_size = {},
  2081. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2082. },
  2083. { /* DIR_BUF_RX_DMA_SRC */
  2084. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2085. /* one ring for spectral and one ring for cfr */
  2086. .max_rings = 2,
  2087. .entry_size = 2,
  2088. .lmac_ring = TRUE,
  2089. .ring_dir = HAL_SRNG_SRC_RING,
  2090. /* reg_start is not set because LMAC rings are not accessed
  2091. * from host
  2092. */
  2093. .reg_start = {},
  2094. .reg_size = {},
  2095. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2096. },
  2097. #ifdef WLAN_FEATURE_CIF_CFR
  2098. { /* WIFI_POS_SRC */
  2099. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2100. .max_rings = 1,
  2101. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2102. .lmac_ring = TRUE,
  2103. .ring_dir = HAL_SRNG_SRC_RING,
  2104. /* reg_start is not set because LMAC rings are not accessed
  2105. * from host
  2106. */
  2107. .reg_start = {},
  2108. .reg_size = {},
  2109. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2110. },
  2111. #endif
  2112. { /* REO2PPE */ 0},
  2113. { /* PPE2TCL */ 0},
  2114. { /* PPE_RELEASE */ 0},
  2115. { /* TX_MONITOR_BUF */ 0},
  2116. { /* TX_MONITOR_DST */ 0},
  2117. { /* SW2RXDMA_NEW */ 0},
  2118. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2119. };
  2120. /**
  2121. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  2122. * offset and srng table
  2123. * @hal_soc: hal_soc handle
  2124. *
  2125. * Return: void
  2126. */
  2127. void hal_qca5018_attach(struct hal_soc *hal_soc)
  2128. {
  2129. hal_soc->hw_srng_table = hw_srng_table_5018;
  2130. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2131. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2132. hal_hw_txrx_ops_attach_qca5018(hal_soc);
  2133. }