hal_li_reo.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_module.h"
  20. #include "hal_li_hw_headers.h"
  21. #include "hal_reo.h"
  22. #include "hal_li_reo.h"
  23. #include "hal_li_api.h"
  24. uint32_t hal_get_reo_reg_base_offset_li(void)
  25. {
  26. return SEQ_WCSS_UMAC_REO_REG_OFFSET;
  27. }
  28. void hal_reo_qdesc_setup_li(hal_soc_handle_t hal_soc_hdl, int tid,
  29. uint32_t ba_window_size,
  30. uint32_t start_seq, void *hw_qdesc_vaddr,
  31. qdf_dma_addr_t hw_qdesc_paddr,
  32. int pn_type, uint8_t vdev_stats_id)
  33. {
  34. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  35. uint32_t *reo_queue_ext_desc;
  36. uint32_t reg_val;
  37. uint32_t pn_enable;
  38. uint32_t pn_size = 0;
  39. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  40. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  41. HAL_REO_QUEUE_DESC);
  42. /* Fixed pattern in reserved bits for debugging */
  43. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER_0,
  44. RESERVED_0A, 0xDDBEEF);
  45. /* This a just a SW meta data and will be copied to REO destination
  46. * descriptors indicated by hardware.
  47. * TODO: Setting TID in this field. See if we should set something else.
  48. */
  49. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_1,
  50. RECEIVE_QUEUE_NUMBER, tid);
  51. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  52. VLD, 1);
  53. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  54. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  55. HAL_RX_LINK_DESC_CNTR);
  56. /*
  57. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  58. */
  59. reg_val = TID_TO_WME_AC(tid);
  60. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, AC, reg_val);
  61. if (ba_window_size < 1)
  62. ba_window_size = 1;
  63. /* WAR to get 2k exception in Non BA case.
  64. * Setting window size to 2 to get 2k jump exception
  65. * when we receive aggregates in Non BA case
  66. */
  67. ba_window_size = hal_update_non_ba_win_size(tid, ba_window_size);
  68. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  69. * done by HW in non-BA case if RTY bit is not set.
  70. * TODO: This is a temporary War and should be removed once HW fix is
  71. * made to check and discard duplicates even if RTY bit is not set.
  72. */
  73. if (ba_window_size == 1)
  74. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, RTY, 1);
  75. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, BA_WINDOW_SIZE,
  76. ba_window_size - 1);
  77. switch (pn_type) {
  78. case HAL_PN_WPA:
  79. pn_enable = 1;
  80. pn_size = PN_SIZE_48;
  81. break;
  82. case HAL_PN_WAPI_EVEN:
  83. case HAL_PN_WAPI_UNEVEN:
  84. pn_enable = 1;
  85. pn_size = PN_SIZE_128;
  86. break;
  87. default:
  88. pn_enable = 0;
  89. break;
  90. }
  91. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_CHECK_NEEDED,
  92. pn_enable);
  93. if (pn_type == HAL_PN_WAPI_EVEN)
  94. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  95. PN_SHALL_BE_EVEN, 1);
  96. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  97. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  98. PN_SHALL_BE_UNEVEN, 1);
  99. /*
  100. * TODO: Need to check if PN handling in SW needs to be enabled
  101. * So far this is not a requirement
  102. */
  103. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_SIZE,
  104. pn_size);
  105. /* TODO: Check if RX_REO_QUEUE_2_IGNORE_AMPDU_FLAG need to be set
  106. * based on BA window size and/or AMPDU capabilities
  107. */
  108. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  109. IGNORE_AMPDU_FLAG, 1);
  110. if (start_seq <= 0xfff)
  111. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SSN,
  112. start_seq);
  113. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  114. * but REO is not delivering packets if we set it to 1. Need to enable
  115. * this once the issue is resolved
  116. */
  117. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SVLD, 0);
  118. /* TODO: Check if we should set start PN for WAPI */
  119. /* TODO: HW queue descriptors are currently allocated for max BA
  120. * window size for all QOS TIDs so that same descriptor can be used
  121. * later when ADDBA request is received. This should be changed to
  122. * allocate HW queue descriptors based on BA window size being
  123. * negotiated (0 for non BA cases), and reallocate when BA window
  124. * size changes and also send WMI message to FW to change the REO
  125. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  126. */
  127. if (tid == HAL_NON_QOS_TID)
  128. return;
  129. reo_queue_ext_desc = (uint32_t *)
  130. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  131. qdf_mem_zero(reo_queue_ext_desc, 3 *
  132. sizeof(struct rx_reo_queue_ext));
  133. /* Initialize first reo queue extension descriptor */
  134. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  135. HAL_DESC_REO_OWNED,
  136. HAL_REO_QUEUE_EXT_DESC);
  137. /* Fixed pattern in reserved bits for debugging */
  138. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  139. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A,
  140. 0xADBEEF);
  141. /* Initialize second reo queue extension descriptor */
  142. reo_queue_ext_desc = (uint32_t *)
  143. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  144. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  145. HAL_DESC_REO_OWNED,
  146. HAL_REO_QUEUE_EXT_DESC);
  147. /* Fixed pattern in reserved bits for debugging */
  148. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  149. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A,
  150. 0xBDBEEF);
  151. /* Initialize third reo queue extension descriptor */
  152. reo_queue_ext_desc = (uint32_t *)
  153. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  154. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  155. HAL_DESC_REO_OWNED,
  156. HAL_REO_QUEUE_EXT_DESC);
  157. /* Fixed pattern in reserved bits for debugging */
  158. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  159. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A,
  160. 0xCDBEEF);
  161. }
  162. qdf_export_symbol(hal_reo_qdesc_setup_li);
  163. void hal_get_ba_aging_timeout_li(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  164. uint32_t *value)
  165. {
  166. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  167. switch (ac) {
  168. case WME_AC_BE:
  169. *value = HAL_REG_READ(soc,
  170. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  171. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  172. break;
  173. case WME_AC_BK:
  174. *value = HAL_REG_READ(soc,
  175. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  176. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  177. break;
  178. case WME_AC_VI:
  179. *value = HAL_REG_READ(soc,
  180. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  181. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  182. break;
  183. case WME_AC_VO:
  184. *value = HAL_REG_READ(soc,
  185. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  186. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  187. break;
  188. default:
  189. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  190. "Invalid AC: %d\n", ac);
  191. }
  192. }
  193. qdf_export_symbol(hal_get_ba_aging_timeout_li);
  194. void hal_set_ba_aging_timeout_li(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  195. uint32_t value)
  196. {
  197. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  198. switch (ac) {
  199. case WME_AC_BE:
  200. HAL_REG_WRITE(soc,
  201. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  202. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  203. value * 1000);
  204. break;
  205. case WME_AC_BK:
  206. HAL_REG_WRITE(soc,
  207. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  208. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  209. value * 1000);
  210. break;
  211. case WME_AC_VI:
  212. HAL_REG_WRITE(soc,
  213. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  214. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  215. value * 1000);
  216. break;
  217. case WME_AC_VO:
  218. HAL_REG_WRITE(soc,
  219. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  220. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  221. value * 1000);
  222. break;
  223. default:
  224. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  225. "Invalid AC: %d\n", ac);
  226. }
  227. }
  228. qdf_export_symbol(hal_set_ba_aging_timeout_li);
  229. static inline void
  230. hal_reo_cmd_set_descr_addr_li(uint32_t *reo_desc, enum hal_reo_cmd_type type,
  231. uint32_t paddr_lo, uint8_t paddr_hi)
  232. {
  233. switch (type) {
  234. case CMD_GET_QUEUE_STATS:
  235. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  236. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  237. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  238. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  239. break;
  240. case CMD_FLUSH_QUEUE:
  241. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  242. FLUSH_DESC_ADDR_31_0, paddr_lo);
  243. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  244. FLUSH_DESC_ADDR_39_32, paddr_hi);
  245. break;
  246. case CMD_FLUSH_CACHE:
  247. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  248. FLUSH_ADDR_31_0, paddr_lo);
  249. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  250. FLUSH_ADDR_39_32, paddr_hi);
  251. break;
  252. case CMD_UPDATE_RX_REO_QUEUE:
  253. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  254. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  255. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  256. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  257. break;
  258. default:
  259. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  260. "%s: Invalid REO command type", __func__);
  261. break;
  262. }
  263. }
  264. static inline int
  265. hal_reo_cmd_queue_stats_li(hal_ring_handle_t hal_ring_hdl,
  266. hal_soc_handle_t hal_soc_hdl,
  267. struct hal_reo_cmd_params *cmd)
  268. {
  269. uint32_t *reo_desc, val;
  270. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  271. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  272. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  273. if (!reo_desc) {
  274. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  275. "%s: Out of cmd ring entries", __func__);
  276. hal_srng_access_end(hal_soc, hal_ring_hdl);
  277. return -EBUSY;
  278. }
  279. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  280. sizeof(struct reo_get_queue_stats));
  281. /*
  282. * Offsets of descriptor fields defined in HW headers start from
  283. * the field after TLV header
  284. */
  285. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  286. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  287. sizeof(struct reo_get_queue_stats) -
  288. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  289. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  290. REO_STATUS_REQUIRED, cmd->std.need_status);
  291. hal_reo_cmd_set_descr_addr_li(reo_desc, CMD_GET_QUEUE_STATS,
  292. cmd->std.addr_lo,
  293. cmd->std.addr_hi);
  294. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  295. cmd->u.stats_params.clear);
  296. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, HIF_RTPM_ID_HAL_REO_CMD) == 0) {
  297. if (hif_system_pm_state_check(hal_soc->hif_handle)) {
  298. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  299. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  300. hal_srng_inc_flush_cnt(hal_ring_hdl);
  301. } else {
  302. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  303. }
  304. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, HIF_RTPM_ID_HAL_REO_CMD);
  305. } else {
  306. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  307. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  308. hal_srng_inc_flush_cnt(hal_ring_hdl);
  309. }
  310. val = reo_desc[CMD_HEADER_DW_OFFSET];
  311. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  312. val);
  313. }
  314. static inline int
  315. hal_reo_cmd_flush_queue_li(hal_ring_handle_t hal_ring_hdl,
  316. hal_soc_handle_t hal_soc_hdl,
  317. struct hal_reo_cmd_params *cmd)
  318. {
  319. uint32_t *reo_desc, val;
  320. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  321. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  322. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  323. if (!reo_desc) {
  324. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  325. "%s: Out of cmd ring entries", __func__);
  326. hal_srng_access_end(hal_soc, hal_ring_hdl);
  327. return -EBUSY;
  328. }
  329. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  330. sizeof(struct reo_flush_queue));
  331. /*
  332. * Offsets of descriptor fields defined in HW headers start from
  333. * the field after TLV header
  334. */
  335. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  336. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  337. sizeof(struct reo_flush_queue) -
  338. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  339. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  340. REO_STATUS_REQUIRED, cmd->std.need_status);
  341. hal_reo_cmd_set_descr_addr_li(reo_desc, CMD_FLUSH_QUEUE,
  342. cmd->std.addr_lo, cmd->std.addr_hi);
  343. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  344. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  345. cmd->u.fl_queue_params.block_use_after_flush);
  346. if (cmd->u.fl_queue_params.block_use_after_flush) {
  347. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  348. BLOCK_RESOURCE_INDEX,
  349. cmd->u.fl_queue_params.index);
  350. }
  351. hal_srng_access_end(hal_soc, hal_ring_hdl);
  352. val = reo_desc[CMD_HEADER_DW_OFFSET];
  353. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  354. val);
  355. }
  356. static inline int
  357. hal_reo_cmd_flush_cache_li(hal_ring_handle_t hal_ring_hdl,
  358. hal_soc_handle_t hal_soc_hdl,
  359. struct hal_reo_cmd_params *cmd)
  360. {
  361. uint32_t *reo_desc, val;
  362. struct hal_reo_cmd_flush_cache_params *cp;
  363. uint8_t index = 0;
  364. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  365. cp = &cmd->u.fl_cache_params;
  366. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  367. /* We need a cache block resource for this operation, and REO HW has
  368. * only 4 such blocking resources. These resources are managed using
  369. * reo_res_bitmap, and we return failure if none is available.
  370. */
  371. if (cp->block_use_after_flush) {
  372. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  373. if (index > 3) {
  374. qdf_print("No blocking resource available!");
  375. hal_srng_access_end(hal_soc, hal_ring_hdl);
  376. return -EBUSY;
  377. }
  378. hal_soc->index = index;
  379. }
  380. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  381. if (!reo_desc) {
  382. hal_srng_access_end(hal_soc, hal_ring_hdl);
  383. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  384. return -EBUSY;
  385. }
  386. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  387. sizeof(struct reo_flush_cache));
  388. /*
  389. * Offsets of descriptor fields defined in HW headers start from
  390. * the field after TLV header
  391. */
  392. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  393. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  394. sizeof(struct reo_flush_cache) -
  395. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  396. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  397. REO_STATUS_REQUIRED, cmd->std.need_status);
  398. hal_reo_cmd_set_descr_addr_li(reo_desc, CMD_FLUSH_CACHE,
  399. cmd->std.addr_lo, cmd->std.addr_hi);
  400. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  401. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  402. /* set it to 0 for now */
  403. cp->rel_block_index = 0;
  404. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  405. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  406. if (cp->block_use_after_flush) {
  407. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  408. CACHE_BLOCK_RESOURCE_INDEX, index);
  409. }
  410. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  411. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  412. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  413. BLOCK_CACHE_USAGE_AFTER_FLUSH,
  414. cp->block_use_after_flush);
  415. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  416. cp->flush_entire_cache);
  417. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, HIF_RTPM_ID_HAL_REO_CMD) == 0) {
  418. if (hif_system_pm_state_check(hal_soc->hif_handle)) {
  419. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  420. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  421. hal_srng_inc_flush_cnt(hal_ring_hdl);
  422. } else {
  423. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  424. }
  425. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, HIF_RTPM_ID_HAL_REO_CMD);
  426. } else {
  427. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  428. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  429. hal_srng_inc_flush_cnt(hal_ring_hdl);
  430. }
  431. val = reo_desc[CMD_HEADER_DW_OFFSET];
  432. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  433. val);
  434. }
  435. static inline int
  436. hal_reo_cmd_unblock_cache_li(hal_ring_handle_t hal_ring_hdl,
  437. hal_soc_handle_t hal_soc_hdl,
  438. struct hal_reo_cmd_params *cmd)
  439. {
  440. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  441. uint32_t *reo_desc, val;
  442. uint8_t index = 0;
  443. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  444. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  445. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  446. if (index > 3) {
  447. hal_srng_access_end(hal_soc, hal_ring_hdl);
  448. qdf_print("No blocking resource to unblock!");
  449. return -EBUSY;
  450. }
  451. }
  452. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  453. if (!reo_desc) {
  454. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  455. "%s: Out of cmd ring entries", __func__);
  456. hal_srng_access_end(hal_soc, hal_ring_hdl);
  457. return -EBUSY;
  458. }
  459. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  460. sizeof(struct reo_unblock_cache));
  461. /*
  462. * Offsets of descriptor fields defined in HW headers start from
  463. * the field after TLV header
  464. */
  465. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  466. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  467. sizeof(struct reo_unblock_cache) -
  468. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  469. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  470. REO_STATUS_REQUIRED, cmd->std.need_status);
  471. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  472. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  473. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  474. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  475. CACHE_BLOCK_RESOURCE_INDEX,
  476. cmd->u.unblk_cache_params.index);
  477. }
  478. hal_srng_access_end(hal_soc, hal_ring_hdl);
  479. val = reo_desc[CMD_HEADER_DW_OFFSET];
  480. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  481. val);
  482. }
  483. static inline int
  484. hal_reo_cmd_flush_timeout_list_li(hal_ring_handle_t hal_ring_hdl,
  485. hal_soc_handle_t hal_soc_hdl,
  486. struct hal_reo_cmd_params *cmd)
  487. {
  488. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  489. uint32_t *reo_desc, val;
  490. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  491. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  492. if (!reo_desc) {
  493. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  494. "%s: Out of cmd ring entries", __func__);
  495. hal_srng_access_end(hal_soc, hal_ring_hdl);
  496. return -EBUSY;
  497. }
  498. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  499. sizeof(struct reo_flush_timeout_list));
  500. /*
  501. * Offsets of descriptor fields defined in HW headers start from
  502. * the field after TLV header
  503. */
  504. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  505. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  506. sizeof(struct reo_flush_timeout_list) -
  507. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  508. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  509. REO_STATUS_REQUIRED, cmd->std.need_status);
  510. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  511. cmd->u.fl_tim_list_params.ac_list);
  512. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  513. MINIMUM_RELEASE_DESC_COUNT,
  514. cmd->u.fl_tim_list_params.min_rel_desc);
  515. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  516. MINIMUM_FORWARD_BUF_COUNT,
  517. cmd->u.fl_tim_list_params.min_fwd_buf);
  518. hal_srng_access_end(hal_soc, hal_ring_hdl);
  519. val = reo_desc[CMD_HEADER_DW_OFFSET];
  520. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  521. val);
  522. }
  523. static inline int
  524. hal_reo_cmd_update_rx_queue_li(hal_ring_handle_t hal_ring_hdl,
  525. hal_soc_handle_t hal_soc_hdl,
  526. struct hal_reo_cmd_params *cmd)
  527. {
  528. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  529. uint32_t *reo_desc, val;
  530. struct hal_reo_cmd_update_queue_params *p;
  531. p = &cmd->u.upd_queue_params;
  532. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  533. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  534. if (!reo_desc) {
  535. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  536. "%s: Out of cmd ring entries", __func__);
  537. hal_srng_access_end(hal_soc, hal_ring_hdl);
  538. return -EBUSY;
  539. }
  540. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  541. sizeof(struct reo_update_rx_reo_queue));
  542. /*
  543. * Offsets of descriptor fields defined in HW headers start from
  544. * the field after TLV header
  545. */
  546. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  547. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  548. sizeof(struct reo_update_rx_reo_queue) -
  549. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  550. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  551. REO_STATUS_REQUIRED, cmd->std.need_status);
  552. hal_reo_cmd_set_descr_addr_li(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  553. cmd->std.addr_lo, cmd->std.addr_hi);
  554. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  555. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  556. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  557. p->update_vld);
  558. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  559. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  560. p->update_assoc_link_desc);
  561. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  562. UPDATE_DISABLE_DUPLICATE_DETECTION,
  563. p->update_disable_dup_detect);
  564. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  565. UPDATE_DISABLE_DUPLICATE_DETECTION,
  566. p->update_disable_dup_detect);
  567. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  568. UPDATE_SOFT_REORDER_ENABLE,
  569. p->update_soft_reorder_enab);
  570. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  571. UPDATE_AC, p->update_ac);
  572. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  573. UPDATE_BAR, p->update_bar);
  574. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  575. UPDATE_BAR, p->update_bar);
  576. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  577. UPDATE_RTY, p->update_rty);
  578. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  579. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  580. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  581. UPDATE_OOR_MODE, p->update_oor_mode);
  582. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  583. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  584. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  585. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  586. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  587. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  588. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  589. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  590. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  591. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  592. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  593. UPDATE_PN_SIZE, p->update_pn_size);
  594. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  595. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  596. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  597. UPDATE_SVLD, p->update_svld);
  598. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  599. UPDATE_SSN, p->update_ssn);
  600. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  601. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  602. p->update_seq_2k_err_detect);
  603. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  604. UPDATE_PN_VALID, p->update_pn_valid);
  605. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  606. UPDATE_PN, p->update_pn);
  607. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  608. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  609. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  610. VLD, p->vld);
  611. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  612. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  613. p->assoc_link_desc);
  614. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  615. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  616. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  617. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  618. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  619. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  620. BAR, p->bar);
  621. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  622. CHK_2K_MODE, p->chk_2k_mode);
  623. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  624. RTY, p->rty);
  625. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  626. OOR_MODE, p->oor_mode);
  627. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  628. PN_CHECK_NEEDED, p->pn_check_needed);
  629. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  630. PN_SHALL_BE_EVEN, p->pn_even);
  631. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  632. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  633. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  634. PN_HANDLING_ENABLE, p->pn_hand_enab);
  635. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  636. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  637. if (p->ba_window_size < 1)
  638. p->ba_window_size = 1;
  639. /*
  640. * WAR to get 2k exception in Non BA case.
  641. * Setting window size to 2 to get 2k jump exception
  642. * when we receive aggregates in Non BA case
  643. */
  644. if (p->ba_window_size == 1)
  645. p->ba_window_size++;
  646. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  647. BA_WINDOW_SIZE, p->ba_window_size - 1);
  648. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  649. PN_SIZE, p->pn_size);
  650. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  651. SVLD, p->svld);
  652. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  653. SSN, p->ssn);
  654. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  655. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  656. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  657. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  658. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  659. PN_31_0, p->pn_31_0);
  660. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  661. PN_63_32, p->pn_63_32);
  662. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  663. PN_95_64, p->pn_95_64);
  664. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  665. PN_127_96, p->pn_127_96);
  666. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, HIF_RTPM_ID_HAL_REO_CMD) == 0) {
  667. if (hif_system_pm_state_check(hal_soc->hif_handle)) {
  668. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  669. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  670. hal_srng_inc_flush_cnt(hal_ring_hdl);
  671. } else {
  672. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  673. }
  674. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, HIF_RTPM_ID_HAL_REO_CMD);
  675. } else {
  676. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  677. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  678. hal_srng_inc_flush_cnt(hal_ring_hdl);
  679. }
  680. val = reo_desc[CMD_HEADER_DW_OFFSET];
  681. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  682. val);
  683. }
  684. int hal_reo_send_cmd_li(hal_soc_handle_t hal_soc_hdl,
  685. hal_ring_handle_t hal_ring_hdl,
  686. enum hal_reo_cmd_type cmd,
  687. void *params)
  688. {
  689. struct hal_reo_cmd_params *cmd_params =
  690. (struct hal_reo_cmd_params *)params;
  691. int num = 0;
  692. switch (cmd) {
  693. case CMD_GET_QUEUE_STATS:
  694. num = hal_reo_cmd_queue_stats_li(hal_ring_hdl,
  695. hal_soc_hdl, cmd_params);
  696. break;
  697. case CMD_FLUSH_QUEUE:
  698. num = hal_reo_cmd_flush_queue_li(hal_ring_hdl,
  699. hal_soc_hdl, cmd_params);
  700. break;
  701. case CMD_FLUSH_CACHE:
  702. num = hal_reo_cmd_flush_cache_li(hal_ring_hdl,
  703. hal_soc_hdl, cmd_params);
  704. break;
  705. case CMD_UNBLOCK_CACHE:
  706. num = hal_reo_cmd_unblock_cache_li(hal_ring_hdl,
  707. hal_soc_hdl, cmd_params);
  708. break;
  709. case CMD_FLUSH_TIMEOUT_LIST:
  710. num = hal_reo_cmd_flush_timeout_list_li(hal_ring_hdl,
  711. hal_soc_hdl,
  712. cmd_params);
  713. break;
  714. case CMD_UPDATE_RX_REO_QUEUE:
  715. num = hal_reo_cmd_update_rx_queue_li(hal_ring_hdl,
  716. hal_soc_hdl, cmd_params);
  717. break;
  718. default:
  719. hal_err("Invalid REO command type: %d", cmd);
  720. return -EINVAL;
  721. };
  722. return num;
  723. }
  724. void
  725. hal_reo_queue_stats_status_li(hal_ring_desc_t ring_desc,
  726. void *st_handle,
  727. hal_soc_handle_t hal_soc_hdl)
  728. {
  729. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  730. struct hal_reo_queue_status *st =
  731. (struct hal_reo_queue_status *)st_handle;
  732. uint32_t *reo_desc = (uint32_t *)ring_desc;
  733. uint32_t val;
  734. /*
  735. * Offsets of descriptor fields defined in HW headers start
  736. * from the field after TLV header
  737. */
  738. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  739. /* header */
  740. hal_reo_status_get_header(ring_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  741. &(st->header), hal_soc);
  742. /* SSN */
  743. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  744. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  745. /* current index */
  746. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  747. CURRENT_INDEX)];
  748. st->curr_idx =
  749. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  750. CURRENT_INDEX, val);
  751. /* PN bits */
  752. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  753. PN_31_0)];
  754. st->pn_31_0 =
  755. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  756. PN_31_0, val);
  757. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  758. PN_63_32)];
  759. st->pn_63_32 =
  760. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  761. PN_63_32, val);
  762. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  763. PN_95_64)];
  764. st->pn_95_64 =
  765. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  766. PN_95_64, val);
  767. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  768. PN_127_96)];
  769. st->pn_127_96 =
  770. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  771. PN_127_96, val);
  772. /* timestamps */
  773. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  774. LAST_RX_ENQUEUE_TIMESTAMP)];
  775. st->last_rx_enq_tstamp =
  776. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  777. LAST_RX_ENQUEUE_TIMESTAMP, val);
  778. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  779. LAST_RX_DEQUEUE_TIMESTAMP)];
  780. st->last_rx_deq_tstamp =
  781. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  782. LAST_RX_DEQUEUE_TIMESTAMP, val);
  783. /* rx bitmap */
  784. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  785. RX_BITMAP_31_0)];
  786. st->rx_bitmap_31_0 =
  787. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  788. RX_BITMAP_31_0, val);
  789. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  790. RX_BITMAP_63_32)];
  791. st->rx_bitmap_63_32 =
  792. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  793. RX_BITMAP_63_32, val);
  794. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  795. RX_BITMAP_95_64)];
  796. st->rx_bitmap_95_64 =
  797. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  798. RX_BITMAP_95_64, val);
  799. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  800. RX_BITMAP_127_96)];
  801. st->rx_bitmap_127_96 =
  802. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  803. RX_BITMAP_127_96, val);
  804. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  805. RX_BITMAP_159_128)];
  806. st->rx_bitmap_159_128 =
  807. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  808. RX_BITMAP_159_128, val);
  809. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  810. RX_BITMAP_191_160)];
  811. st->rx_bitmap_191_160 =
  812. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  813. RX_BITMAP_191_160, val);
  814. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  815. RX_BITMAP_223_192)];
  816. st->rx_bitmap_223_192 =
  817. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  818. RX_BITMAP_223_192, val);
  819. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  820. RX_BITMAP_255_224)];
  821. st->rx_bitmap_255_224 =
  822. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  823. RX_BITMAP_255_224, val);
  824. /* various counts */
  825. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  826. CURRENT_MPDU_COUNT)];
  827. st->curr_mpdu_cnt =
  828. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  829. CURRENT_MPDU_COUNT, val);
  830. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  831. CURRENT_MSDU_COUNT)];
  832. st->curr_msdu_cnt =
  833. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  834. CURRENT_MSDU_COUNT, val);
  835. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  836. TIMEOUT_COUNT)];
  837. st->fwd_timeout_cnt =
  838. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  839. TIMEOUT_COUNT, val);
  840. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  841. FORWARD_DUE_TO_BAR_COUNT)];
  842. st->fwd_bar_cnt =
  843. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  844. FORWARD_DUE_TO_BAR_COUNT, val);
  845. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  846. DUPLICATE_COUNT)];
  847. st->dup_cnt =
  848. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  849. DUPLICATE_COUNT, val);
  850. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  851. FRAMES_IN_ORDER_COUNT)];
  852. st->frms_in_order_cnt =
  853. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  854. FRAMES_IN_ORDER_COUNT, val);
  855. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  856. BAR_RECEIVED_COUNT)];
  857. st->bar_rcvd_cnt =
  858. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  859. BAR_RECEIVED_COUNT, val);
  860. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  861. MPDU_FRAMES_PROCESSED_COUNT)];
  862. st->mpdu_frms_cnt =
  863. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  864. MPDU_FRAMES_PROCESSED_COUNT, val);
  865. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  866. MSDU_FRAMES_PROCESSED_COUNT)];
  867. st->msdu_frms_cnt =
  868. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  869. MSDU_FRAMES_PROCESSED_COUNT, val);
  870. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  871. TOTAL_PROCESSED_BYTE_COUNT)];
  872. st->total_cnt =
  873. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  874. TOTAL_PROCESSED_BYTE_COUNT, val);
  875. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  876. LATE_RECEIVE_MPDU_COUNT)];
  877. st->late_recv_mpdu_cnt =
  878. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  879. LATE_RECEIVE_MPDU_COUNT, val);
  880. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  881. WINDOW_JUMP_2K)];
  882. st->win_jump_2k =
  883. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  884. WINDOW_JUMP_2K, val);
  885. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  886. HOLE_COUNT)];
  887. st->hole_cnt =
  888. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  889. HOLE_COUNT, val);
  890. }
  891. void
  892. hal_reo_flush_queue_status_li(hal_ring_desc_t ring_desc,
  893. void *st_handle,
  894. hal_soc_handle_t hal_soc_hdl)
  895. {
  896. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  897. struct hal_reo_flush_queue_status *st =
  898. (struct hal_reo_flush_queue_status *)st_handle;
  899. uint32_t *reo_desc = (uint32_t *)ring_desc;
  900. uint32_t val;
  901. /*
  902. * Offsets of descriptor fields defined in HW headers start
  903. * from the field after TLV header
  904. */
  905. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  906. /* header */
  907. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  908. &(st->header), hal_soc);
  909. /* error bit */
  910. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  911. ERROR_DETECTED)];
  912. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  913. val);
  914. }
  915. void
  916. hal_reo_flush_cache_status_li(hal_ring_desc_t ring_desc,
  917. void *st_handle,
  918. hal_soc_handle_t hal_soc_hdl)
  919. {
  920. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  921. struct hal_reo_flush_cache_status *st =
  922. (struct hal_reo_flush_cache_status *)st_handle;
  923. uint32_t *reo_desc = (uint32_t *)ring_desc;
  924. uint32_t val;
  925. /*
  926. * Offsets of descriptor fields defined in HW headers start
  927. * from the field after TLV header
  928. */
  929. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  930. /* header */
  931. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  932. &(st->header), hal_soc);
  933. /* error bit */
  934. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  935. ERROR_DETECTED)];
  936. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  937. val);
  938. /* block error */
  939. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  940. BLOCK_ERROR_DETAILS)];
  941. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  942. BLOCK_ERROR_DETAILS,
  943. val);
  944. if (!st->block_error)
  945. qdf_set_bit(hal_soc->index,
  946. (unsigned long *)&hal_soc->reo_res_bitmap);
  947. /* cache flush status */
  948. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  949. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  950. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  951. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  952. val);
  953. /* cache flush descriptor type */
  954. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  955. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  956. st->cache_flush_status_desc_type =
  957. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  958. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  959. val);
  960. /* cache flush count */
  961. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  962. CACHE_CONTROLLER_FLUSH_COUNT)];
  963. st->cache_flush_cnt =
  964. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  965. CACHE_CONTROLLER_FLUSH_COUNT,
  966. val);
  967. }
  968. void
  969. hal_reo_unblock_cache_status_li(hal_ring_desc_t ring_desc,
  970. hal_soc_handle_t hal_soc_hdl,
  971. void *st_handle)
  972. {
  973. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  974. struct hal_reo_unblk_cache_status *st =
  975. (struct hal_reo_unblk_cache_status *)st_handle;
  976. uint32_t *reo_desc = (uint32_t *)ring_desc;
  977. uint32_t val;
  978. /*
  979. * Offsets of descriptor fields defined in HW headers start
  980. * from the field after TLV header
  981. */
  982. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  983. /* header */
  984. hal_reo_status_get_header(ring_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  985. &st->header, hal_soc);
  986. /* error bit */
  987. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  988. ERROR_DETECTED)];
  989. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  990. ERROR_DETECTED,
  991. val);
  992. /* unblock type */
  993. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  994. UNBLOCK_TYPE)];
  995. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  996. UNBLOCK_TYPE,
  997. val);
  998. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  999. qdf_clear_bit(hal_soc->index,
  1000. (unsigned long *)&hal_soc->reo_res_bitmap);
  1001. }
  1002. void hal_reo_flush_timeout_list_status_li(hal_ring_desc_t ring_desc,
  1003. void *st_handle,
  1004. hal_soc_handle_t hal_soc_hdl)
  1005. {
  1006. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1007. struct hal_reo_flush_timeout_list_status *st =
  1008. (struct hal_reo_flush_timeout_list_status *)st_handle;
  1009. uint32_t *reo_desc = (uint32_t *)ring_desc;
  1010. uint32_t val;
  1011. /*
  1012. * Offsets of descriptor fields defined in HW headers start
  1013. * from the field after TLV header
  1014. */
  1015. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1016. /* header */
  1017. hal_reo_status_get_header(ring_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  1018. &(st->header), hal_soc);
  1019. /* error bit */
  1020. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1021. ERROR_DETECTED)];
  1022. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1023. ERROR_DETECTED,
  1024. val);
  1025. /* list empty */
  1026. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1027. TIMOUT_LIST_EMPTY)];
  1028. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1029. TIMOUT_LIST_EMPTY,
  1030. val);
  1031. /* release descriptor count */
  1032. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1033. RELEASE_DESC_COUNT)];
  1034. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1035. RELEASE_DESC_COUNT,
  1036. val);
  1037. /* forward buf count */
  1038. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1039. FORWARD_BUF_COUNT)];
  1040. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1041. FORWARD_BUF_COUNT,
  1042. val);
  1043. }
  1044. void hal_reo_desc_thres_reached_status_li(hal_ring_desc_t ring_desc,
  1045. void *st_handle,
  1046. hal_soc_handle_t hal_soc_hdl)
  1047. {
  1048. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1049. struct hal_reo_desc_thres_reached_status *st =
  1050. (struct hal_reo_desc_thres_reached_status *)st_handle;
  1051. uint32_t *reo_desc = (uint32_t *)ring_desc;
  1052. uint32_t val;
  1053. /*
  1054. * Offsets of descriptor fields defined in HW headers start
  1055. * from the field after TLV header
  1056. */
  1057. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1058. /* header */
  1059. hal_reo_status_get_header(ring_desc,
  1060. HAL_REO_DESC_THRES_STATUS_TLV,
  1061. &(st->header), hal_soc);
  1062. /* threshold index */
  1063. val = reo_desc[HAL_OFFSET_DW(
  1064. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1065. THRESHOLD_INDEX)];
  1066. st->thres_index = HAL_GET_FIELD(
  1067. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1068. THRESHOLD_INDEX,
  1069. val);
  1070. /* link desc counters */
  1071. val = reo_desc[HAL_OFFSET_DW(
  1072. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1073. LINK_DESCRIPTOR_COUNTER0)];
  1074. st->link_desc_counter0 = HAL_GET_FIELD(
  1075. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1076. LINK_DESCRIPTOR_COUNTER0,
  1077. val);
  1078. val = reo_desc[HAL_OFFSET_DW(
  1079. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1080. LINK_DESCRIPTOR_COUNTER1)];
  1081. st->link_desc_counter1 = HAL_GET_FIELD(
  1082. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1083. LINK_DESCRIPTOR_COUNTER1,
  1084. val);
  1085. val = reo_desc[HAL_OFFSET_DW(
  1086. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1087. LINK_DESCRIPTOR_COUNTER2)];
  1088. st->link_desc_counter2 = HAL_GET_FIELD(
  1089. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1090. LINK_DESCRIPTOR_COUNTER2,
  1091. val);
  1092. val = reo_desc[HAL_OFFSET_DW(
  1093. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1094. LINK_DESCRIPTOR_COUNTER_SUM)];
  1095. st->link_desc_counter_sum = HAL_GET_FIELD(
  1096. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1097. LINK_DESCRIPTOR_COUNTER_SUM,
  1098. val);
  1099. }
  1100. void
  1101. hal_reo_rx_update_queue_status_li(hal_ring_desc_t ring_desc,
  1102. void *st_handle,
  1103. hal_soc_handle_t hal_soc_hdl)
  1104. {
  1105. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1106. struct hal_reo_update_rx_queue_status *st =
  1107. (struct hal_reo_update_rx_queue_status *)st_handle;
  1108. uint32_t *reo_desc = (uint32_t *)ring_desc;
  1109. /*
  1110. * Offsets of descriptor fields defined in HW headers start
  1111. * from the field after TLV header
  1112. */
  1113. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1114. /* header */
  1115. hal_reo_status_get_header(ring_desc,
  1116. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1117. &(st->header), hal_soc);
  1118. }
  1119. uint8_t hal_get_tlv_hdr_size_li(void)
  1120. {
  1121. return sizeof(struct tlv_32_hdr);
  1122. }
  1123. uint64_t hal_rx_get_qdesc_addr_li(uint8_t *dst_ring_desc, uint8_t *buf)
  1124. {
  1125. uint8_t *dst_qdesc_addr = dst_ring_desc +
  1126. REO_DESTINATION_RING_6_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET;
  1127. return *(uint64_t *)dst_qdesc_addr;
  1128. }