sde_encoder.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  137. struct msm_drm_private *priv;
  138. struct sde_kms *sde_kms;
  139. struct device *cpu_dev;
  140. struct cpumask *cpu_mask = NULL;
  141. int cpu = 0;
  142. u32 cpu_dma_latency;
  143. priv = drm_enc->dev->dev_private;
  144. sde_kms = to_sde_kms(priv->kms);
  145. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  146. return;
  147. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  148. cpumask_clear(&sde_enc->valid_cpu_mask);
  149. if (sde_enc->mode_info.frame_rate > FPS60)
  150. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  151. if (!cpu_mask &&
  152. sde_encoder_check_curr_mode(drm_enc,
  153. MSM_DISPLAY_CMD_MODE))
  154. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  155. if (!cpu_mask)
  156. return;
  157. for_each_cpu(cpu, cpu_mask) {
  158. cpu_dev = get_cpu_device(cpu);
  159. if (!cpu_dev) {
  160. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  161. cpu);
  162. return;
  163. }
  164. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  165. dev_pm_qos_add_request(cpu_dev,
  166. &sde_enc->pm_qos_cpu_req[cpu],
  167. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  168. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  169. }
  170. }
  171. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  172. {
  173. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  174. struct device *cpu_dev;
  175. int cpu = 0;
  176. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  177. cpu_dev = get_cpu_device(cpu);
  178. if (!cpu_dev) {
  179. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  180. cpu);
  181. continue;
  182. }
  183. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  185. }
  186. cpumask_clear(&sde_enc->valid_cpu_mask);
  187. }
  188. static bool _sde_encoder_is_autorefresh_enabled(
  189. struct sde_encoder_virt *sde_enc)
  190. {
  191. struct drm_connector *drm_conn;
  192. if (!sde_enc->cur_master ||
  193. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  194. return false;
  195. drm_conn = sde_enc->cur_master->connector;
  196. if (!drm_conn || !drm_conn->state)
  197. return false;
  198. return sde_connector_get_property(drm_conn->state,
  199. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  200. }
  201. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  202. struct sde_hw_qdss *hw_qdss,
  203. struct sde_encoder_phys *phys, bool enable)
  204. {
  205. if (sde_enc->qdss_status == enable)
  206. return;
  207. sde_enc->qdss_status = enable;
  208. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  209. sde_enc->qdss_status);
  210. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  211. }
  212. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  213. s64 timeout_ms, struct sde_encoder_wait_info *info)
  214. {
  215. int rc = 0;
  216. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  217. ktime_t cur_ktime;
  218. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  219. do {
  220. rc = wait_event_timeout(*(info->wq),
  221. atomic_read(info->atomic_cnt) == info->count_check,
  222. wait_time_jiffies);
  223. cur_ktime = ktime_get();
  224. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  225. timeout_ms, atomic_read(info->atomic_cnt),
  226. info->count_check);
  227. /* If we timed out, counter is valid and time is less, wait again */
  228. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  229. (rc == 0) &&
  230. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  231. return rc;
  232. }
  233. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  234. {
  235. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  236. return sde_enc &&
  237. (sde_enc->disp_info.display_type ==
  238. SDE_CONNECTOR_PRIMARY);
  239. }
  240. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  241. {
  242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  243. return sde_enc &&
  244. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  245. }
  246. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  247. {
  248. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  249. return sde_enc && sde_enc->cur_master &&
  250. sde_enc->cur_master->cont_splash_enabled;
  251. }
  252. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  253. enum sde_intr_idx intr_idx)
  254. {
  255. SDE_EVT32(DRMID(phys_enc->parent),
  256. phys_enc->intf_idx - INTF_0,
  257. phys_enc->hw_pp->idx - PINGPONG_0,
  258. intr_idx);
  259. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  260. if (phys_enc->parent_ops.handle_frame_done)
  261. phys_enc->parent_ops.handle_frame_done(
  262. phys_enc->parent, phys_enc,
  263. SDE_ENCODER_FRAME_EVENT_ERROR);
  264. }
  265. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  266. enum sde_intr_idx intr_idx,
  267. struct sde_encoder_wait_info *wait_info)
  268. {
  269. struct sde_encoder_irq *irq;
  270. u32 irq_status;
  271. int ret, i;
  272. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  273. SDE_ERROR("invalid params\n");
  274. return -EINVAL;
  275. }
  276. irq = &phys_enc->irq[intr_idx];
  277. /* note: do master / slave checking outside */
  278. /* return EWOULDBLOCK since we know the wait isn't necessary */
  279. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  280. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  281. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  282. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  283. return -EWOULDBLOCK;
  284. }
  285. if (irq->irq_idx < 0) {
  286. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  287. irq->name, irq->hw_idx);
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx);
  290. return 0;
  291. }
  292. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  293. atomic_read(wait_info->atomic_cnt));
  294. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  295. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  296. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  297. /*
  298. * Some module X may disable interrupt for longer duration
  299. * and it may trigger all interrupts including timer interrupt
  300. * when module X again enable the interrupt.
  301. * That may cause interrupt wait timeout API in this API.
  302. * It is handled by split the wait timer in two halves.
  303. */
  304. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  305. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  306. irq->hw_idx,
  307. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  308. wait_info);
  309. if (ret)
  310. break;
  311. }
  312. if (ret <= 0) {
  313. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  314. irq->irq_idx, true);
  315. if (irq_status) {
  316. unsigned long flags;
  317. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  318. irq->hw_idx, irq->irq_idx,
  319. phys_enc->hw_pp->idx - PINGPONG_0,
  320. atomic_read(wait_info->atomic_cnt));
  321. SDE_DEBUG_PHYS(phys_enc,
  322. "done but irq %d not triggered\n",
  323. irq->irq_idx);
  324. local_irq_save(flags);
  325. irq->cb.func(phys_enc, irq->irq_idx);
  326. local_irq_restore(flags);
  327. ret = 0;
  328. } else {
  329. ret = -ETIMEDOUT;
  330. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  331. irq->hw_idx, irq->irq_idx,
  332. phys_enc->hw_pp->idx - PINGPONG_0,
  333. atomic_read(wait_info->atomic_cnt), irq_status,
  334. SDE_EVTLOG_ERROR);
  335. }
  336. } else {
  337. ret = 0;
  338. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  339. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  340. atomic_read(wait_info->atomic_cnt));
  341. }
  342. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  344. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  345. return ret;
  346. }
  347. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret = 0;
  352. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  353. SDE_ERROR("invalid params\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. if (irq->irq_idx >= 0) {
  358. SDE_DEBUG_PHYS(phys_enc,
  359. "skipping already registered irq %s type %d\n",
  360. irq->name, irq->intr_type);
  361. return 0;
  362. }
  363. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  364. irq->intr_type, irq->hw_idx);
  365. if (irq->irq_idx < 0) {
  366. SDE_ERROR_PHYS(phys_enc,
  367. "failed to lookup IRQ index for %s type:%d\n",
  368. irq->name, irq->intr_type);
  369. return -EINVAL;
  370. }
  371. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret) {
  374. SDE_ERROR_PHYS(phys_enc,
  375. "failed to register IRQ callback for %s\n",
  376. irq->name);
  377. irq->irq_idx = -EINVAL;
  378. return ret;
  379. }
  380. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  381. if (ret) {
  382. SDE_ERROR_PHYS(phys_enc,
  383. "enable IRQ for intr:%s failed, irq_idx %d\n",
  384. irq->name, irq->irq_idx);
  385. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  386. irq->irq_idx, &irq->cb);
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  388. irq->irq_idx, SDE_EVTLOG_ERROR);
  389. irq->irq_idx = -EINVAL;
  390. return ret;
  391. }
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  394. irq->name, irq->irq_idx);
  395. return ret;
  396. }
  397. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  398. enum sde_intr_idx intr_idx)
  399. {
  400. struct sde_encoder_irq *irq;
  401. int ret;
  402. if (!phys_enc) {
  403. SDE_ERROR("invalid encoder\n");
  404. return -EINVAL;
  405. }
  406. irq = &phys_enc->irq[intr_idx];
  407. /* silently skip irqs that weren't registered */
  408. if (irq->irq_idx < 0) {
  409. SDE_ERROR(
  410. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  411. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx);
  413. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  414. irq->irq_idx, SDE_EVTLOG_ERROR);
  415. return 0;
  416. }
  417. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  422. &irq->cb);
  423. if (ret)
  424. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  425. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  426. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  427. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  428. irq->irq_idx = -EINVAL;
  429. return 0;
  430. }
  431. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  432. struct sde_encoder_hw_resources *hw_res,
  433. struct drm_connector_state *conn_state)
  434. {
  435. struct sde_encoder_virt *sde_enc = NULL;
  436. struct msm_mode_info mode_info;
  437. int i = 0;
  438. if (!hw_res || !drm_enc || !conn_state) {
  439. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  440. !drm_enc, !hw_res, !conn_state);
  441. return;
  442. }
  443. sde_enc = to_sde_encoder_virt(drm_enc);
  444. SDE_DEBUG_ENC(sde_enc, "\n");
  445. /* Query resources used by phys encs, expected to be without overlap */
  446. memset(hw_res, 0, sizeof(*hw_res));
  447. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  450. if (phys && phys->ops.get_hw_resources)
  451. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  452. }
  453. /*
  454. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  455. * called from atomic_check phase. Use the below API to get mode
  456. * information of the temporary conn_state passed
  457. */
  458. sde_connector_state_get_mode_info(conn_state, &mode_info);
  459. hw_res->topology = mode_info.topology;
  460. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  461. hw_res->display_type = sde_enc->disp_info.display_type;
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. if (!drm_enc) {
  468. SDE_ERROR("invalid encoder\n");
  469. return;
  470. }
  471. sde_enc = to_sde_encoder_virt(drm_enc);
  472. SDE_DEBUG_ENC(sde_enc, "\n");
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_encs[i] = NULL;
  488. }
  489. }
  490. if (sde_enc->num_phys_encs)
  491. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  492. sde_enc->num_phys_encs);
  493. sde_enc->num_phys_encs = 0;
  494. mutex_unlock(&sde_enc->enc_lock);
  495. drm_encoder_cleanup(drm_enc);
  496. mutex_destroy(&sde_enc->enc_lock);
  497. kfree(sde_enc->input_handler);
  498. sde_enc->input_handler = NULL;
  499. kfree(sde_enc);
  500. }
  501. void sde_encoder_helper_update_intf_cfg(
  502. struct sde_encoder_phys *phys_enc)
  503. {
  504. struct sde_encoder_virt *sde_enc;
  505. struct sde_hw_intf_cfg_v1 *intf_cfg;
  506. enum sde_3d_blend_mode mode_3d;
  507. if (!phys_enc || !phys_enc->hw_pp) {
  508. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  509. return;
  510. }
  511. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  512. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  513. SDE_DEBUG_ENC(sde_enc,
  514. "intf_cfg updated for %d at idx %d\n",
  515. phys_enc->intf_idx,
  516. intf_cfg->intf_count);
  517. /* setup interface configuration */
  518. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  519. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  520. return;
  521. }
  522. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  523. if (phys_enc == sde_enc->cur_master) {
  524. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  526. else
  527. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  528. }
  529. /* configure this interface as master for split display */
  530. if (phys_enc->split_role == ENC_ROLE_MASTER)
  531. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  532. /* setup which pp blk will connect to this intf */
  533. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  534. phys_enc->hw_intf->ops.bind_pingpong_blk(
  535. phys_enc->hw_intf,
  536. true,
  537. phys_enc->hw_pp->idx);
  538. /*setup merge_3d configuration */
  539. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  540. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  541. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  542. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  543. phys_enc->hw_pp->merge_3d->idx;
  544. if (phys_enc->hw_pp->ops.setup_3d_mode)
  545. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  546. mode_3d);
  547. }
  548. void sde_encoder_helper_split_config(
  549. struct sde_encoder_phys *phys_enc,
  550. enum sde_intf interface)
  551. {
  552. struct sde_encoder_virt *sde_enc;
  553. struct split_pipe_cfg *cfg;
  554. struct sde_hw_mdp *hw_mdptop;
  555. enum sde_rm_topology_name topology;
  556. struct msm_display_info *disp_info;
  557. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  558. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  559. return;
  560. }
  561. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  562. hw_mdptop = phys_enc->hw_mdptop;
  563. disp_info = &sde_enc->disp_info;
  564. cfg = &phys_enc->hw_intf->cfg;
  565. memset(cfg, 0, sizeof(*cfg));
  566. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  567. return;
  568. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  569. cfg->split_link_en = true;
  570. /**
  571. * disable split modes since encoder will be operating in as the only
  572. * encoder, either for the entire use case in the case of, for example,
  573. * single DSI, or for this frame in the case of left/right only partial
  574. * update.
  575. */
  576. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  577. if (hw_mdptop->ops.setup_split_pipe)
  578. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  579. if (hw_mdptop->ops.setup_pp_split)
  580. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  581. return;
  582. }
  583. cfg->en = true;
  584. cfg->mode = phys_enc->intf_mode;
  585. cfg->intf = interface;
  586. if (cfg->en && phys_enc->ops.needs_single_flush &&
  587. phys_enc->ops.needs_single_flush(phys_enc))
  588. cfg->split_flush_en = true;
  589. topology = sde_connector_get_topology_name(phys_enc->connector);
  590. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  591. cfg->pp_split_slave = cfg->intf;
  592. else
  593. cfg->pp_split_slave = INTF_MAX;
  594. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  595. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  596. if (hw_mdptop->ops.setup_split_pipe)
  597. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  598. } else if (sde_enc->hw_pp[0]) {
  599. /*
  600. * slave encoder
  601. * - determine split index from master index,
  602. * assume master is first pp
  603. */
  604. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  605. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  606. cfg->pp_split_index);
  607. if (hw_mdptop->ops.setup_pp_split)
  608. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  609. }
  610. }
  611. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc;
  614. int i = 0;
  615. if (!drm_enc)
  616. return false;
  617. sde_enc = to_sde_encoder_virt(drm_enc);
  618. if (!sde_enc)
  619. return false;
  620. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  621. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  622. if (phys && phys->in_clone_mode)
  623. return true;
  624. }
  625. return false;
  626. }
  627. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  628. struct drm_crtc_state *crtc_state,
  629. struct drm_connector_state *conn_state)
  630. {
  631. const struct drm_display_mode *mode;
  632. struct drm_display_mode *adj_mode;
  633. int i = 0;
  634. int ret = 0;
  635. mode = &crtc_state->mode;
  636. adj_mode = &crtc_state->adjusted_mode;
  637. /* perform atomic check on the first physical encoder (master) */
  638. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  639. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  640. if (phys && phys->ops.atomic_check)
  641. ret = phys->ops.atomic_check(phys, crtc_state,
  642. conn_state);
  643. else if (phys && phys->ops.mode_fixup)
  644. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  645. ret = -EINVAL;
  646. if (ret) {
  647. SDE_ERROR_ENC(sde_enc,
  648. "mode unsupported, phys idx %d\n", i);
  649. break;
  650. }
  651. }
  652. return ret;
  653. }
  654. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  655. struct drm_crtc_state *crtc_state,
  656. struct drm_connector_state *conn_state,
  657. struct sde_connector_state *sde_conn_state,
  658. struct sde_crtc_state *sde_crtc_state)
  659. {
  660. int ret = 0;
  661. if (crtc_state->mode_changed || crtc_state->active_changed) {
  662. struct sde_rect mode_roi, roi;
  663. mode_roi.x = 0;
  664. mode_roi.y = 0;
  665. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  666. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  667. if (sde_conn_state->rois.num_rects) {
  668. sde_kms_rect_merge_rectangles(
  669. &sde_conn_state->rois, &roi);
  670. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  671. SDE_ERROR_ENC(sde_enc,
  672. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  673. roi.x, roi.y, roi.w, roi.h);
  674. ret = -EINVAL;
  675. }
  676. }
  677. if (sde_crtc_state->user_roi_list.num_rects) {
  678. sde_kms_rect_merge_rectangles(
  679. &sde_crtc_state->user_roi_list, &roi);
  680. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  681. SDE_ERROR_ENC(sde_enc,
  682. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  683. roi.x, roi.y, roi.w, roi.h);
  684. ret = -EINVAL;
  685. }
  686. }
  687. }
  688. return ret;
  689. }
  690. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  691. struct drm_crtc_state *crtc_state,
  692. struct drm_connector_state *conn_state,
  693. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  694. struct sde_connector *sde_conn,
  695. struct sde_connector_state *sde_conn_state)
  696. {
  697. int ret = 0;
  698. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  699. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  700. struct msm_display_topology *topology = NULL;
  701. ret = sde_connector_get_mode_info(&sde_conn->base,
  702. adj_mode, &sde_conn_state->mode_info);
  703. if (ret) {
  704. SDE_ERROR_ENC(sde_enc,
  705. "failed to get mode info, rc = %d\n", ret);
  706. return ret;
  707. }
  708. if (sde_conn_state->mode_info.comp_info.comp_type &&
  709. sde_conn_state->mode_info.comp_info.comp_ratio >=
  710. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  711. SDE_ERROR_ENC(sde_enc,
  712. "invalid compression ratio: %d\n",
  713. sde_conn_state->mode_info.comp_info.comp_ratio);
  714. ret = -EINVAL;
  715. return ret;
  716. }
  717. /* Reserve dynamic resources, indicating atomic_check phase */
  718. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  719. conn_state, true);
  720. if (ret) {
  721. SDE_ERROR_ENC(sde_enc,
  722. "RM failed to reserve resources, rc = %d\n",
  723. ret);
  724. return ret;
  725. }
  726. /**
  727. * Update connector state with the topology selected for the
  728. * resource set validated. Reset the topology if we are
  729. * de-activating crtc.
  730. */
  731. if (crtc_state->active)
  732. topology = &sde_conn_state->mode_info.topology;
  733. ret = sde_rm_update_topology(conn_state, topology);
  734. if (ret) {
  735. SDE_ERROR_ENC(sde_enc,
  736. "RM failed to update topology, rc: %d\n", ret);
  737. return ret;
  738. }
  739. ret = sde_connector_set_blob_data(conn_state->connector,
  740. conn_state,
  741. CONNECTOR_PROP_SDE_INFO);
  742. if (ret) {
  743. SDE_ERROR_ENC(sde_enc,
  744. "connector failed to update info, rc: %d\n",
  745. ret);
  746. return ret;
  747. }
  748. }
  749. return ret;
  750. }
  751. static int sde_encoder_virt_atomic_check(
  752. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  753. struct drm_connector_state *conn_state)
  754. {
  755. struct sde_encoder_virt *sde_enc;
  756. struct sde_kms *sde_kms;
  757. const struct drm_display_mode *mode;
  758. struct drm_display_mode *adj_mode;
  759. struct sde_connector *sde_conn = NULL;
  760. struct sde_connector_state *sde_conn_state = NULL;
  761. struct sde_crtc_state *sde_crtc_state = NULL;
  762. enum sde_rm_topology_name old_top;
  763. int ret = 0;
  764. if (!drm_enc || !crtc_state || !conn_state) {
  765. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  766. !drm_enc, !crtc_state, !conn_state);
  767. return -EINVAL;
  768. }
  769. sde_enc = to_sde_encoder_virt(drm_enc);
  770. SDE_DEBUG_ENC(sde_enc, "\n");
  771. sde_kms = sde_encoder_get_kms(drm_enc);
  772. if (!sde_kms)
  773. return -EINVAL;
  774. mode = &crtc_state->mode;
  775. adj_mode = &crtc_state->adjusted_mode;
  776. sde_conn = to_sde_connector(conn_state->connector);
  777. sde_conn_state = to_sde_connector_state(conn_state);
  778. sde_crtc_state = to_sde_crtc_state(crtc_state);
  779. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  780. crtc_state->active_changed, crtc_state->connectors_changed);
  781. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  782. conn_state);
  783. if (ret)
  784. return ret;
  785. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  786. conn_state, sde_conn_state, sde_crtc_state);
  787. if (ret)
  788. return ret;
  789. /**
  790. * record topology in previous atomic state to be able to handle
  791. * topology transitions correctly.
  792. */
  793. old_top = sde_connector_get_property(conn_state,
  794. CONNECTOR_PROP_TOPOLOGY_NAME);
  795. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  796. if (ret)
  797. return ret;
  798. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  799. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  800. if (ret)
  801. return ret;
  802. ret = sde_connector_roi_v1_check_roi(conn_state);
  803. if (ret) {
  804. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  805. ret);
  806. return ret;
  807. }
  808. drm_mode_set_crtcinfo(adj_mode, 0);
  809. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  810. return ret;
  811. }
  812. static void _sde_encoder_get_connector_roi(
  813. struct sde_encoder_virt *sde_enc,
  814. struct sde_rect *merged_conn_roi)
  815. {
  816. struct drm_connector *drm_conn;
  817. struct sde_connector_state *c_state;
  818. if (!sde_enc || !merged_conn_roi)
  819. return;
  820. drm_conn = sde_enc->phys_encs[0]->connector;
  821. if (!drm_conn || !drm_conn->state)
  822. return;
  823. c_state = to_sde_connector_state(drm_conn->state);
  824. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  825. }
  826. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  827. {
  828. struct sde_encoder_virt *sde_enc;
  829. struct drm_connector *drm_conn;
  830. struct drm_display_mode *adj_mode;
  831. struct sde_rect roi;
  832. if (!drm_enc) {
  833. SDE_ERROR("invalid encoder parameter\n");
  834. return -EINVAL;
  835. }
  836. sde_enc = to_sde_encoder_virt(drm_enc);
  837. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  838. SDE_ERROR("invalid crtc parameter\n");
  839. return -EINVAL;
  840. }
  841. if (!sde_enc->cur_master) {
  842. SDE_ERROR("invalid cur_master parameter\n");
  843. return -EINVAL;
  844. }
  845. adj_mode = &sde_enc->cur_master->cached_mode;
  846. drm_conn = sde_enc->cur_master->connector;
  847. _sde_encoder_get_connector_roi(sde_enc, &roi);
  848. if (sde_kms_rect_is_null(&roi)) {
  849. roi.w = adj_mode->hdisplay;
  850. roi.h = adj_mode->vdisplay;
  851. }
  852. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  853. sizeof(sde_enc->prv_conn_roi));
  854. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  855. return 0;
  856. }
  857. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  858. u32 vsync_source, bool is_dummy)
  859. {
  860. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  861. struct sde_kms *sde_kms;
  862. struct sde_hw_mdp *hw_mdptop;
  863. struct sde_encoder_virt *sde_enc;
  864. int i;
  865. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  866. if (!sde_enc) {
  867. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  868. return;
  869. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  870. SDE_ERROR("invalid num phys enc %d/%d\n",
  871. sde_enc->num_phys_encs,
  872. (int) ARRAY_SIZE(sde_enc->hw_pp));
  873. return;
  874. }
  875. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  876. if (!sde_kms) {
  877. SDE_ERROR("invalid sde_kms\n");
  878. return;
  879. }
  880. hw_mdptop = sde_kms->hw_mdp;
  881. if (!hw_mdptop) {
  882. SDE_ERROR("invalid mdptop\n");
  883. return;
  884. }
  885. if (hw_mdptop->ops.setup_vsync_source) {
  886. for (i = 0; i < sde_enc->num_phys_encs; i++)
  887. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  888. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  889. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  890. vsync_cfg.vsync_source = vsync_source;
  891. vsync_cfg.is_dummy = is_dummy;
  892. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  893. }
  894. }
  895. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  896. struct msm_display_info *disp_info, bool is_dummy)
  897. {
  898. struct sde_encoder_phys *phys;
  899. int i;
  900. u32 vsync_source;
  901. if (!sde_enc || !disp_info) {
  902. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  903. sde_enc != NULL, disp_info != NULL);
  904. return;
  905. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  906. SDE_ERROR("invalid num phys enc %d/%d\n",
  907. sde_enc->num_phys_encs,
  908. (int) ARRAY_SIZE(sde_enc->hw_pp));
  909. return;
  910. }
  911. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  912. if (is_dummy)
  913. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  914. sde_enc->te_source;
  915. else if (disp_info->is_te_using_watchdog_timer)
  916. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  917. else
  918. vsync_source = sde_enc->te_source;
  919. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  920. disp_info->is_te_using_watchdog_timer);
  921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  922. phys = sde_enc->phys_encs[i];
  923. if (phys && phys->ops.setup_vsync_source)
  924. phys->ops.setup_vsync_source(phys,
  925. vsync_source, is_dummy);
  926. }
  927. }
  928. }
  929. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  930. bool watchdog_te)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct msm_display_info disp_info;
  934. if (!drm_enc) {
  935. pr_err("invalid drm encoder\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. sde_encoder_control_te(drm_enc, false);
  940. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  941. disp_info.is_te_using_watchdog_timer = watchdog_te;
  942. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  943. sde_encoder_control_te(drm_enc, true);
  944. return 0;
  945. }
  946. static int _sde_encoder_rsc_client_update_vsync_wait(
  947. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  948. int wait_vblank_crtc_id)
  949. {
  950. int wait_refcount = 0, ret = 0;
  951. int pipe = -1;
  952. int wait_count = 0;
  953. struct drm_crtc *primary_crtc;
  954. struct drm_crtc *crtc;
  955. crtc = sde_enc->crtc;
  956. if (wait_vblank_crtc_id)
  957. wait_refcount =
  958. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  959. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  960. SDE_EVTLOG_FUNC_ENTRY);
  961. if (crtc->base.id != wait_vblank_crtc_id) {
  962. primary_crtc = drm_crtc_find(drm_enc->dev,
  963. NULL, wait_vblank_crtc_id);
  964. if (!primary_crtc) {
  965. SDE_ERROR_ENC(sde_enc,
  966. "failed to find primary crtc id %d\n",
  967. wait_vblank_crtc_id);
  968. return -EINVAL;
  969. }
  970. pipe = drm_crtc_index(primary_crtc);
  971. }
  972. /**
  973. * note: VBLANK is expected to be enabled at this point in
  974. * resource control state machine if on primary CRTC
  975. */
  976. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  977. if (sde_rsc_client_is_state_update_complete(
  978. sde_enc->rsc_client))
  979. break;
  980. if (crtc->base.id == wait_vblank_crtc_id)
  981. ret = sde_encoder_wait_for_event(drm_enc,
  982. MSM_ENC_VBLANK);
  983. else
  984. drm_wait_one_vblank(drm_enc->dev, pipe);
  985. if (ret) {
  986. SDE_ERROR_ENC(sde_enc,
  987. "wait for vblank failed ret:%d\n", ret);
  988. /**
  989. * rsc hardware may hang without vsync. avoid rsc hang
  990. * by generating the vsync from watchdog timer.
  991. */
  992. if (crtc->base.id == wait_vblank_crtc_id)
  993. sde_encoder_helper_switch_vsync(drm_enc, true);
  994. }
  995. }
  996. if (wait_count >= MAX_RSC_WAIT)
  997. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  998. SDE_EVTLOG_ERROR);
  999. if (wait_refcount)
  1000. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1001. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1002. SDE_EVTLOG_FUNC_EXIT);
  1003. return ret;
  1004. }
  1005. static int _sde_encoder_update_rsc_client(
  1006. struct drm_encoder *drm_enc, bool enable)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct drm_crtc *crtc;
  1010. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1011. struct sde_rsc_cmd_config *rsc_config;
  1012. int ret;
  1013. struct msm_display_info *disp_info;
  1014. struct msm_mode_info *mode_info;
  1015. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1016. u32 qsync_mode = 0, v_front_porch;
  1017. struct drm_display_mode *mode;
  1018. bool is_vid_mode;
  1019. struct drm_encoder *enc;
  1020. if (!drm_enc || !drm_enc->dev) {
  1021. SDE_ERROR("invalid encoder arguments\n");
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. mode_info = &sde_enc->mode_info;
  1026. crtc = sde_enc->crtc;
  1027. if (!sde_enc->crtc) {
  1028. SDE_ERROR("invalid crtc parameter\n");
  1029. return -EINVAL;
  1030. }
  1031. disp_info = &sde_enc->disp_info;
  1032. rsc_config = &sde_enc->rsc_config;
  1033. if (!sde_enc->rsc_client) {
  1034. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1035. return 0;
  1036. }
  1037. /**
  1038. * only primary command mode panel without Qsync can request CMD state.
  1039. * all other panels/displays can request for VID state including
  1040. * secondary command mode panel.
  1041. * Clone mode encoder can request CLK STATE only.
  1042. */
  1043. if (sde_enc->cur_master)
  1044. qsync_mode = sde_connector_get_qsync_mode(
  1045. sde_enc->cur_master->connector);
  1046. if (sde_encoder_in_clone_mode(drm_enc) ||
  1047. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1048. (disp_info->display_type && qsync_mode))
  1049. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1050. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1051. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1052. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1053. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1054. drm_for_each_encoder(enc, drm_enc->dev) {
  1055. if (enc->base.id != drm_enc->base.id &&
  1056. sde_encoder_in_cont_splash(enc))
  1057. rsc_state = SDE_RSC_CLK_STATE;
  1058. }
  1059. SDE_EVT32(rsc_state, qsync_mode);
  1060. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1061. MSM_DISPLAY_VIDEO_MODE);
  1062. mode = &sde_enc->crtc->state->mode;
  1063. v_front_porch = mode->vsync_start - mode->vdisplay;
  1064. /* compare specific items and reconfigure the rsc */
  1065. if ((rsc_config->fps != mode_info->frame_rate) ||
  1066. (rsc_config->vtotal != mode_info->vtotal) ||
  1067. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1068. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1069. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1070. rsc_config->fps = mode_info->frame_rate;
  1071. rsc_config->vtotal = mode_info->vtotal;
  1072. /*
  1073. * for video mode, prefill lines should not go beyond vertical
  1074. * front porch for RSCC configuration. This will ensure bw
  1075. * downvotes are not sent within the active region. Additional
  1076. * -1 is to give one line time for rscc mode min_threshold.
  1077. */
  1078. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1079. rsc_config->prefill_lines = v_front_porch - 1;
  1080. else
  1081. rsc_config->prefill_lines = mode_info->prefill_lines;
  1082. rsc_config->jitter_numer = mode_info->jitter_numer;
  1083. rsc_config->jitter_denom = mode_info->jitter_denom;
  1084. sde_enc->rsc_state_init = false;
  1085. }
  1086. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1087. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1088. /* update it only once */
  1089. sde_enc->rsc_state_init = true;
  1090. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1091. rsc_state, rsc_config, crtc->base.id,
  1092. &wait_vblank_crtc_id);
  1093. } else {
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, NULL, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. }
  1098. /**
  1099. * if RSC performed a state change that requires a VBLANK wait, it will
  1100. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1101. *
  1102. * if we are the primary display, we will need to enable and wait
  1103. * locally since we hold the commit thread
  1104. *
  1105. * if we are an external display, we must send a signal to the primary
  1106. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1107. * by the primary panel's VBLANK signals
  1108. */
  1109. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1110. if (ret) {
  1111. SDE_ERROR_ENC(sde_enc,
  1112. "sde rsc client update failed ret:%d\n", ret);
  1113. return ret;
  1114. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1115. return ret;
  1116. }
  1117. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1118. sde_enc, wait_vblank_crtc_id);
  1119. return ret;
  1120. }
  1121. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. int i;
  1125. if (!drm_enc) {
  1126. SDE_ERROR("invalid encoder\n");
  1127. return;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1133. if (phys && phys->ops.irq_control)
  1134. phys->ops.irq_control(phys, enable);
  1135. }
  1136. }
  1137. /* keep track of the userspace vblank during modeset */
  1138. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1139. u32 sw_event)
  1140. {
  1141. struct sde_encoder_virt *sde_enc;
  1142. bool enable;
  1143. int i;
  1144. if (!drm_enc) {
  1145. SDE_ERROR("invalid encoder\n");
  1146. return;
  1147. }
  1148. sde_enc = to_sde_encoder_virt(drm_enc);
  1149. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1150. sw_event, sde_enc->vblank_enabled);
  1151. /* nothing to do if vblank not enabled by userspace */
  1152. if (!sde_enc->vblank_enabled)
  1153. return;
  1154. /* disable vblank on pre_modeset */
  1155. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1156. enable = false;
  1157. /* enable vblank on post_modeset */
  1158. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1159. enable = true;
  1160. else
  1161. return;
  1162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1164. if (phys && phys->ops.control_vblank_irq)
  1165. phys->ops.control_vblank_irq(phys, enable);
  1166. }
  1167. }
  1168. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1169. {
  1170. struct sde_encoder_virt *sde_enc;
  1171. if (!drm_enc)
  1172. return NULL;
  1173. sde_enc = to_sde_encoder_virt(drm_enc);
  1174. return sde_enc->rsc_client;
  1175. }
  1176. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1177. bool enable)
  1178. {
  1179. struct sde_kms *sde_kms;
  1180. struct sde_encoder_virt *sde_enc;
  1181. int rc;
  1182. sde_enc = to_sde_encoder_virt(drm_enc);
  1183. sde_kms = sde_encoder_get_kms(drm_enc);
  1184. if (!sde_kms)
  1185. return -EINVAL;
  1186. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1187. SDE_EVT32(DRMID(drm_enc), enable);
  1188. if (!sde_enc->cur_master) {
  1189. SDE_ERROR("encoder master not set\n");
  1190. return -EINVAL;
  1191. }
  1192. if (enable) {
  1193. /* enable SDE core clks */
  1194. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1195. if (rc < 0) {
  1196. SDE_ERROR("failed to enable power resource %d\n", rc);
  1197. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1198. return rc;
  1199. }
  1200. sde_enc->elevated_ahb_vote = true;
  1201. /* enable DSI clks */
  1202. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1203. true);
  1204. if (rc) {
  1205. SDE_ERROR("failed to enable clk control %d\n", rc);
  1206. pm_runtime_put_sync(drm_enc->dev->dev);
  1207. return rc;
  1208. }
  1209. /* enable all the irq */
  1210. _sde_encoder_irq_control(drm_enc, true);
  1211. _sde_encoder_pm_qos_add_request(drm_enc);
  1212. } else {
  1213. _sde_encoder_pm_qos_remove_request(drm_enc);
  1214. /* disable all the irq */
  1215. _sde_encoder_irq_control(drm_enc, false);
  1216. /* disable DSI clks */
  1217. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1218. /* disable SDE core clks */
  1219. pm_runtime_put_sync(drm_enc->dev->dev);
  1220. }
  1221. return 0;
  1222. }
  1223. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1224. bool enable, u32 frame_count)
  1225. {
  1226. struct sde_encoder_virt *sde_enc;
  1227. int i;
  1228. if (!drm_enc) {
  1229. SDE_ERROR("invalid encoder\n");
  1230. return;
  1231. }
  1232. sde_enc = to_sde_encoder_virt(drm_enc);
  1233. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1234. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1235. if (!phys || !phys->ops.setup_misr)
  1236. continue;
  1237. phys->ops.setup_misr(phys, enable, frame_count);
  1238. }
  1239. }
  1240. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1241. unsigned int type, unsigned int code, int value)
  1242. {
  1243. struct drm_encoder *drm_enc = NULL;
  1244. struct sde_encoder_virt *sde_enc = NULL;
  1245. struct msm_drm_thread *disp_thread = NULL;
  1246. struct msm_drm_private *priv = NULL;
  1247. if (!handle || !handle->handler || !handle->handler->private) {
  1248. SDE_ERROR("invalid encoder for the input event\n");
  1249. return;
  1250. }
  1251. drm_enc = (struct drm_encoder *)handle->handler->private;
  1252. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1253. SDE_ERROR("invalid parameters\n");
  1254. return;
  1255. }
  1256. priv = drm_enc->dev->dev_private;
  1257. sde_enc = to_sde_encoder_virt(drm_enc);
  1258. if (!sde_enc->crtc || (sde_enc->crtc->index
  1259. >= ARRAY_SIZE(priv->disp_thread))) {
  1260. SDE_DEBUG_ENC(sde_enc,
  1261. "invalid cached CRTC: %d or crtc index: %d\n",
  1262. sde_enc->crtc == NULL,
  1263. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1264. return;
  1265. }
  1266. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1267. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1268. kthread_queue_work(&disp_thread->worker,
  1269. &sde_enc->input_event_work);
  1270. }
  1271. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1272. {
  1273. struct sde_encoder_virt *sde_enc;
  1274. if (!drm_enc) {
  1275. SDE_ERROR("invalid encoder\n");
  1276. return;
  1277. }
  1278. sde_enc = to_sde_encoder_virt(drm_enc);
  1279. /* return early if there is no state change */
  1280. if (sde_enc->idle_pc_enabled == enable)
  1281. return;
  1282. sde_enc->idle_pc_enabled = enable;
  1283. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1284. SDE_EVT32(sde_enc->idle_pc_enabled);
  1285. }
  1286. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1287. u32 sw_event)
  1288. {
  1289. struct drm_encoder *drm_enc = &sde_enc->base;
  1290. struct msm_drm_private *priv;
  1291. unsigned int lp, idle_pc_duration;
  1292. struct msm_drm_thread *disp_thread;
  1293. bool autorefresh_enabled = false;
  1294. autorefresh_enabled = _sde_encoder_is_autorefresh_enabled(sde_enc);
  1295. if (autorefresh_enabled)
  1296. return;
  1297. /* set idle timeout based on master connector's lp value */
  1298. if (sde_enc->cur_master)
  1299. lp = sde_connector_get_lp(
  1300. sde_enc->cur_master->connector);
  1301. else
  1302. lp = SDE_MODE_DPMS_ON;
  1303. if (lp == SDE_MODE_DPMS_LP2)
  1304. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1305. else
  1306. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1307. priv = drm_enc->dev->dev_private;
  1308. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1309. kthread_mod_delayed_work(
  1310. &disp_thread->worker,
  1311. &sde_enc->delayed_off_work,
  1312. msecs_to_jiffies(idle_pc_duration));
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. autorefresh_enabled,
  1315. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1316. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1317. sw_event);
  1318. }
  1319. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1320. u32 sw_event)
  1321. {
  1322. if (kthread_cancel_delayed_work_sync(
  1323. &sde_enc->delayed_off_work))
  1324. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1325. sw_event);
  1326. }
  1327. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1328. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1329. {
  1330. int ret = 0;
  1331. mutex_lock(&sde_enc->rc_lock);
  1332. /* return if the resource control is already in ON state */
  1333. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1334. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1335. sw_event);
  1336. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1337. SDE_EVTLOG_FUNC_CASE1);
  1338. goto end;
  1339. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1340. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1341. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1342. sw_event, sde_enc->rc_state);
  1343. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1344. SDE_EVTLOG_ERROR);
  1345. goto end;
  1346. }
  1347. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1348. _sde_encoder_irq_control(drm_enc, true);
  1349. } else {
  1350. /* enable all the clks and resources */
  1351. ret = _sde_encoder_resource_control_helper(drm_enc,
  1352. true);
  1353. if (ret) {
  1354. SDE_ERROR_ENC(sde_enc,
  1355. "sw_event:%d, rc in state %d\n",
  1356. sw_event, sde_enc->rc_state);
  1357. SDE_EVT32(DRMID(drm_enc), sw_event,
  1358. sde_enc->rc_state,
  1359. SDE_EVTLOG_ERROR);
  1360. goto end;
  1361. }
  1362. _sde_encoder_update_rsc_client(drm_enc, true);
  1363. }
  1364. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1365. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1366. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1367. end:
  1368. /* restart delayed off work, if required */
  1369. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1370. mutex_unlock(&sde_enc->rc_lock);
  1371. return ret;
  1372. }
  1373. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1374. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1375. {
  1376. /* cancel delayed off work, if any */
  1377. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1378. mutex_lock(&sde_enc->rc_lock);
  1379. if (is_vid_mode &&
  1380. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1381. _sde_encoder_irq_control(drm_enc, true);
  1382. }
  1383. /* skip if is already OFF or IDLE, resources are off already */
  1384. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1385. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1386. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1387. sw_event, sde_enc->rc_state);
  1388. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1389. SDE_EVTLOG_FUNC_CASE3);
  1390. goto end;
  1391. }
  1392. /**
  1393. * IRQs are still enabled currently, which allows wait for
  1394. * VBLANK which RSC may require to correctly transition to OFF
  1395. */
  1396. _sde_encoder_update_rsc_client(drm_enc, false);
  1397. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1398. SDE_ENC_RC_STATE_PRE_OFF,
  1399. SDE_EVTLOG_FUNC_CASE3);
  1400. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1401. end:
  1402. mutex_unlock(&sde_enc->rc_lock);
  1403. return 0;
  1404. }
  1405. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1406. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1407. {
  1408. int ret = 0;
  1409. /* cancel vsync event work and timer */
  1410. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1411. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1412. del_timer_sync(&sde_enc->vsync_event_timer);
  1413. mutex_lock(&sde_enc->rc_lock);
  1414. /* return if the resource control is already in OFF state */
  1415. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1416. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1417. sw_event);
  1418. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1419. SDE_EVTLOG_FUNC_CASE4);
  1420. goto end;
  1421. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1422. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1423. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1424. sw_event, sde_enc->rc_state);
  1425. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1426. SDE_EVTLOG_ERROR);
  1427. ret = -EINVAL;
  1428. goto end;
  1429. }
  1430. /**
  1431. * expect to arrive here only if in either idle state or pre-off
  1432. * and in IDLE state the resources are already disabled
  1433. */
  1434. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1435. _sde_encoder_resource_control_helper(drm_enc, false);
  1436. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1437. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1438. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1439. end:
  1440. mutex_unlock(&sde_enc->rc_lock);
  1441. return ret;
  1442. }
  1443. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1444. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1445. {
  1446. int ret = 0;
  1447. /* cancel delayed off work, if any */
  1448. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1449. mutex_lock(&sde_enc->rc_lock);
  1450. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1451. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1452. sw_event);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_EVTLOG_FUNC_CASE5);
  1455. goto end;
  1456. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1457. /* enable all the clks and resources */
  1458. ret = _sde_encoder_resource_control_helper(drm_enc,
  1459. true);
  1460. if (ret) {
  1461. SDE_ERROR_ENC(sde_enc,
  1462. "sw_event:%d, rc in state %d\n",
  1463. sw_event, sde_enc->rc_state);
  1464. SDE_EVT32(DRMID(drm_enc), sw_event,
  1465. sde_enc->rc_state,
  1466. SDE_EVTLOG_ERROR);
  1467. goto end;
  1468. }
  1469. _sde_encoder_update_rsc_client(drm_enc, true);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1471. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1472. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1473. }
  1474. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1475. if (ret && ret != -EWOULDBLOCK) {
  1476. SDE_ERROR_ENC(sde_enc,
  1477. "wait for commit done returned %d\n",
  1478. ret);
  1479. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1480. ret, SDE_EVTLOG_ERROR);
  1481. ret = -EINVAL;
  1482. goto end;
  1483. }
  1484. _sde_encoder_irq_control(drm_enc, false);
  1485. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1486. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1487. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1488. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1489. _sde_encoder_pm_qos_remove_request(drm_enc);
  1490. end:
  1491. mutex_unlock(&sde_enc->rc_lock);
  1492. return ret;
  1493. }
  1494. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1495. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1496. {
  1497. int ret = 0;
  1498. mutex_lock(&sde_enc->rc_lock);
  1499. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1500. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1501. sw_event);
  1502. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1503. SDE_EVTLOG_FUNC_CASE5);
  1504. goto end;
  1505. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1506. SDE_ERROR_ENC(sde_enc,
  1507. "sw_event:%d, rc:%d !MODESET state\n",
  1508. sw_event, sde_enc->rc_state);
  1509. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1510. SDE_EVTLOG_ERROR);
  1511. ret = -EINVAL;
  1512. goto end;
  1513. }
  1514. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1515. _sde_encoder_irq_control(drm_enc, true);
  1516. _sde_encoder_update_rsc_client(drm_enc, true);
  1517. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1518. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1519. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1520. _sde_encoder_pm_qos_add_request(drm_enc);
  1521. end:
  1522. mutex_unlock(&sde_enc->rc_lock);
  1523. return ret;
  1524. }
  1525. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1526. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1527. {
  1528. struct msm_drm_private *priv;
  1529. struct sde_kms *sde_kms;
  1530. struct drm_crtc *crtc = drm_enc->crtc;
  1531. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1532. priv = drm_enc->dev->dev_private;
  1533. sde_kms = to_sde_kms(priv->kms);
  1534. mutex_lock(&sde_enc->rc_lock);
  1535. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1536. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1537. sw_event, sde_enc->rc_state);
  1538. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1539. SDE_EVTLOG_ERROR);
  1540. goto end;
  1541. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1542. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1543. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1544. sde_crtc_frame_pending(sde_enc->crtc),
  1545. SDE_EVTLOG_ERROR);
  1546. _sde_encoder_rc_restart_delayed(sde_enc,
  1547. SDE_ENC_RC_EVENT_ENTER_IDLE);
  1548. goto end;
  1549. }
  1550. if (is_vid_mode) {
  1551. _sde_encoder_irq_control(drm_enc, false);
  1552. } else {
  1553. /* disable all the clks and resources */
  1554. _sde_encoder_update_rsc_client(drm_enc, false);
  1555. _sde_encoder_resource_control_helper(drm_enc, false);
  1556. if (!sde_kms->perf.bw_vote_mode)
  1557. memset(&sde_crtc->cur_perf, 0,
  1558. sizeof(struct sde_core_perf_params));
  1559. }
  1560. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1561. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1562. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1563. end:
  1564. mutex_unlock(&sde_enc->rc_lock);
  1565. return 0;
  1566. }
  1567. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1568. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1569. struct msm_drm_private *priv, bool is_vid_mode)
  1570. {
  1571. bool autorefresh_enabled = false;
  1572. struct msm_drm_thread *disp_thread;
  1573. int ret = 0;
  1574. if (!sde_enc->crtc ||
  1575. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1576. SDE_DEBUG_ENC(sde_enc,
  1577. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1578. sde_enc->crtc == NULL,
  1579. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1580. sw_event);
  1581. return -EINVAL;
  1582. }
  1583. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1584. mutex_lock(&sde_enc->rc_lock);
  1585. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1586. if (sde_enc->cur_master &&
  1587. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1588. autorefresh_enabled =
  1589. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1590. sde_enc->cur_master);
  1591. if (autorefresh_enabled) {
  1592. SDE_DEBUG_ENC(sde_enc,
  1593. "not handling early wakeup since auto refresh is enabled\n");
  1594. goto end;
  1595. }
  1596. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1597. kthread_mod_delayed_work(&disp_thread->worker,
  1598. &sde_enc->delayed_off_work,
  1599. msecs_to_jiffies(
  1600. IDLE_POWERCOLLAPSE_DURATION));
  1601. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1602. /* enable all the clks and resources */
  1603. ret = _sde_encoder_resource_control_helper(drm_enc,
  1604. true);
  1605. if (ret) {
  1606. SDE_ERROR_ENC(sde_enc,
  1607. "sw_event:%d, rc in state %d\n",
  1608. sw_event, sde_enc->rc_state);
  1609. SDE_EVT32(DRMID(drm_enc), sw_event,
  1610. sde_enc->rc_state,
  1611. SDE_EVTLOG_ERROR);
  1612. goto end;
  1613. }
  1614. _sde_encoder_update_rsc_client(drm_enc, true);
  1615. /*
  1616. * In some cases, commit comes with slight delay
  1617. * (> 80 ms)after early wake up, prevent clock switch
  1618. * off to avoid jank in next update. So, increase the
  1619. * command mode idle timeout sufficiently to prevent
  1620. * such case.
  1621. */
  1622. kthread_mod_delayed_work(&disp_thread->worker,
  1623. &sde_enc->delayed_off_work,
  1624. msecs_to_jiffies(
  1625. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1626. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1627. }
  1628. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1629. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1630. end:
  1631. mutex_unlock(&sde_enc->rc_lock);
  1632. return ret;
  1633. }
  1634. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1635. u32 sw_event)
  1636. {
  1637. struct sde_encoder_virt *sde_enc;
  1638. struct msm_drm_private *priv;
  1639. int ret = 0;
  1640. bool is_vid_mode = false;
  1641. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1642. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1643. sw_event);
  1644. return -EINVAL;
  1645. }
  1646. sde_enc = to_sde_encoder_virt(drm_enc);
  1647. priv = drm_enc->dev->dev_private;
  1648. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1649. is_vid_mode = true;
  1650. /*
  1651. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1652. * events and return early for other events (ie wb display).
  1653. */
  1654. if (!sde_enc->idle_pc_enabled &&
  1655. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1656. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1657. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1658. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1659. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1660. return 0;
  1661. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1662. sw_event, sde_enc->idle_pc_enabled);
  1663. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1664. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1665. switch (sw_event) {
  1666. case SDE_ENC_RC_EVENT_KICKOFF:
  1667. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1668. is_vid_mode);
  1669. break;
  1670. case SDE_ENC_RC_EVENT_PRE_STOP:
  1671. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1672. is_vid_mode);
  1673. break;
  1674. case SDE_ENC_RC_EVENT_STOP:
  1675. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1676. break;
  1677. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1678. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1679. break;
  1680. case SDE_ENC_RC_EVENT_POST_MODESET:
  1681. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1682. break;
  1683. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1684. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1685. is_vid_mode);
  1686. break;
  1687. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1688. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1689. priv, is_vid_mode);
  1690. break;
  1691. default:
  1692. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1693. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1694. break;
  1695. }
  1696. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1697. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1698. return ret;
  1699. }
  1700. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1701. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1702. {
  1703. int i = 0;
  1704. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1705. if (intf_mode == INTF_MODE_CMD)
  1706. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1707. else if (intf_mode == INTF_MODE_VIDEO)
  1708. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1709. _sde_encoder_update_rsc_client(drm_enc, true);
  1710. if (intf_mode == INTF_MODE_CMD) {
  1711. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1712. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1713. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1714. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1715. msm_is_mode_seamless_poms(adj_mode),
  1716. SDE_EVTLOG_FUNC_CASE1);
  1717. } else if (intf_mode == INTF_MODE_VIDEO) {
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1719. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1720. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1721. msm_is_mode_seamless_poms(adj_mode),
  1722. SDE_EVTLOG_FUNC_CASE2);
  1723. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1724. }
  1725. }
  1726. static struct drm_connector *_sde_encoder_get_connector(
  1727. struct drm_device *dev, struct drm_encoder *drm_enc)
  1728. {
  1729. struct drm_connector_list_iter conn_iter;
  1730. struct drm_connector *conn = NULL, *conn_search;
  1731. drm_connector_list_iter_begin(dev, &conn_iter);
  1732. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1733. if (conn_search->encoder == drm_enc) {
  1734. conn = conn_search;
  1735. break;
  1736. }
  1737. }
  1738. drm_connector_list_iter_end(&conn_iter);
  1739. return conn;
  1740. }
  1741. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1742. {
  1743. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1744. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1745. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1746. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1747. struct sde_rm_hw_request request_hw;
  1748. int i;
  1749. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1750. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1751. sde_enc->hw_pp[i] = NULL;
  1752. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1753. break;
  1754. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1755. }
  1756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1758. if (phys) {
  1759. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1760. SDE_HW_BLK_QDSS);
  1761. for (i = 0; i < QDSS_MAX; i++) {
  1762. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1763. phys->hw_qdss =
  1764. (struct sde_hw_qdss *)qdss_iter.hw;
  1765. break;
  1766. }
  1767. }
  1768. }
  1769. }
  1770. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1771. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1772. sde_enc->hw_dsc[i] = NULL;
  1773. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1774. break;
  1775. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1776. }
  1777. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1778. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1779. sde_enc->hw_vdc[i] = NULL;
  1780. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1781. break;
  1782. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1783. }
  1784. /* Get PP for DSC configuration */
  1785. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1786. struct sde_hw_pingpong *pp = NULL;
  1787. unsigned long features = 0;
  1788. if (!sde_enc->hw_dsc[i])
  1789. continue;
  1790. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1791. request_hw.type = SDE_HW_BLK_PINGPONG;
  1792. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1793. break;
  1794. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1795. features = pp->ops.get_hw_caps(pp);
  1796. if (test_bit(SDE_PINGPONG_DSC, &features))
  1797. sde_enc->hw_dsc_pp[i] = pp;
  1798. else
  1799. sde_enc->hw_dsc_pp[i] = NULL;
  1800. }
  1801. }
  1802. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1803. struct drm_display_mode *adj_mode, bool pre_modeset)
  1804. {
  1805. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1806. enum sde_intf_mode intf_mode;
  1807. int ret;
  1808. bool is_cmd_mode;
  1809. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1810. is_cmd_mode = true;
  1811. if (pre_modeset) {
  1812. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1813. if (msm_is_mode_seamless_dms(adj_mode) ||
  1814. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1815. is_cmd_mode)) {
  1816. /* restore resource state before releasing them */
  1817. ret = sde_encoder_resource_control(drm_enc,
  1818. SDE_ENC_RC_EVENT_PRE_MODESET);
  1819. if (ret) {
  1820. SDE_ERROR_ENC(sde_enc,
  1821. "sde resource control failed: %d\n",
  1822. ret);
  1823. return ret;
  1824. }
  1825. /*
  1826. * Disable dce before switching the mode and after pre-
  1827. * modeset to guarantee previous kickoff has finished.
  1828. */
  1829. sde_encoder_dce_disable(sde_enc);
  1830. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1831. _sde_encoder_modeset_helper_locked(drm_enc,
  1832. SDE_ENC_RC_EVENT_PRE_MODESET);
  1833. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1834. adj_mode);
  1835. }
  1836. } else {
  1837. if (msm_is_mode_seamless_dms(adj_mode) ||
  1838. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1839. is_cmd_mode))
  1840. sde_encoder_resource_control(&sde_enc->base,
  1841. SDE_ENC_RC_EVENT_POST_MODESET);
  1842. else if (msm_is_mode_seamless_poms(adj_mode))
  1843. _sde_encoder_modeset_helper_locked(drm_enc,
  1844. SDE_ENC_RC_EVENT_POST_MODESET);
  1845. }
  1846. return 0;
  1847. }
  1848. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1849. struct drm_display_mode *mode,
  1850. struct drm_display_mode *adj_mode)
  1851. {
  1852. struct sde_encoder_virt *sde_enc;
  1853. struct sde_kms *sde_kms;
  1854. struct drm_connector *conn;
  1855. int i = 0, ret;
  1856. if (!drm_enc) {
  1857. SDE_ERROR("invalid encoder\n");
  1858. return;
  1859. }
  1860. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1861. SDE_ERROR("power resource is not enabled\n");
  1862. return;
  1863. }
  1864. sde_kms = sde_encoder_get_kms(drm_enc);
  1865. if (!sde_kms)
  1866. return;
  1867. sde_enc = to_sde_encoder_virt(drm_enc);
  1868. SDE_DEBUG_ENC(sde_enc, "\n");
  1869. SDE_EVT32(DRMID(drm_enc));
  1870. /*
  1871. * cache the crtc in sde_enc on enable for duration of use case
  1872. * for correctly servicing asynchronous irq events and timers
  1873. */
  1874. if (!drm_enc->crtc) {
  1875. SDE_ERROR("invalid crtc\n");
  1876. return;
  1877. }
  1878. sde_enc->crtc = drm_enc->crtc;
  1879. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1880. /* get and store the mode_info */
  1881. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1882. if (!conn) {
  1883. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1884. return;
  1885. } else if (!conn->state) {
  1886. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1887. return;
  1888. }
  1889. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1890. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1891. /* release resources before seamless mode change */
  1892. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1893. if (ret)
  1894. return;
  1895. /* reserve dynamic resources now, indicating non test-only */
  1896. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1897. conn->state, false);
  1898. if (ret) {
  1899. SDE_ERROR_ENC(sde_enc,
  1900. "failed to reserve hw resources, %d\n", ret);
  1901. return;
  1902. }
  1903. /* assign the reserved HW blocks to this encoder */
  1904. _sde_encoder_virt_populate_hw_res(drm_enc);
  1905. /* perform mode_set on phys_encs */
  1906. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1907. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1908. if (phys) {
  1909. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1910. SDE_ERROR_ENC(sde_enc,
  1911. "invalid pingpong block for the encoder\n");
  1912. return;
  1913. }
  1914. phys->hw_pp = sde_enc->hw_pp[i];
  1915. phys->connector = conn->state->connector;
  1916. if (phys->ops.mode_set)
  1917. phys->ops.mode_set(phys, mode, adj_mode);
  1918. }
  1919. }
  1920. /* update resources after seamless mode change */
  1921. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1922. }
  1923. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1924. {
  1925. struct sde_encoder_virt *sde_enc;
  1926. struct sde_encoder_phys *phys;
  1927. int i;
  1928. if (!drm_enc) {
  1929. SDE_ERROR("invalid parameters\n");
  1930. return;
  1931. }
  1932. sde_enc = to_sde_encoder_virt(drm_enc);
  1933. if (!sde_enc) {
  1934. SDE_ERROR("invalid sde encoder\n");
  1935. return;
  1936. }
  1937. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1938. phys = sde_enc->phys_encs[i];
  1939. if (phys && phys->ops.control_te)
  1940. phys->ops.control_te(phys, enable);
  1941. }
  1942. }
  1943. static int _sde_encoder_input_connect(struct input_handler *handler,
  1944. struct input_dev *dev, const struct input_device_id *id)
  1945. {
  1946. struct input_handle *handle;
  1947. int rc = 0;
  1948. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1949. if (!handle)
  1950. return -ENOMEM;
  1951. handle->dev = dev;
  1952. handle->handler = handler;
  1953. handle->name = handler->name;
  1954. rc = input_register_handle(handle);
  1955. if (rc) {
  1956. pr_err("failed to register input handle\n");
  1957. goto error;
  1958. }
  1959. rc = input_open_device(handle);
  1960. if (rc) {
  1961. pr_err("failed to open input device\n");
  1962. goto error_unregister;
  1963. }
  1964. return 0;
  1965. error_unregister:
  1966. input_unregister_handle(handle);
  1967. error:
  1968. kfree(handle);
  1969. return rc;
  1970. }
  1971. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1972. {
  1973. input_close_device(handle);
  1974. input_unregister_handle(handle);
  1975. kfree(handle);
  1976. }
  1977. /**
  1978. * Structure for specifying event parameters on which to receive callbacks.
  1979. * This structure will trigger a callback in case of a touch event (specified by
  1980. * EV_ABS) where there is a change in X and Y coordinates,
  1981. */
  1982. static const struct input_device_id sde_input_ids[] = {
  1983. {
  1984. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1985. .evbit = { BIT_MASK(EV_ABS) },
  1986. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1987. BIT_MASK(ABS_MT_POSITION_X) |
  1988. BIT_MASK(ABS_MT_POSITION_Y) },
  1989. },
  1990. { },
  1991. };
  1992. static void _sde_encoder_input_handler_register(
  1993. struct drm_encoder *drm_enc)
  1994. {
  1995. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1996. int rc;
  1997. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1998. return;
  1999. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2000. sde_enc->input_handler->private = sde_enc;
  2001. /* register input handler if not already registered */
  2002. rc = input_register_handler(sde_enc->input_handler);
  2003. if (rc) {
  2004. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2005. rc);
  2006. kfree(sde_enc->input_handler);
  2007. }
  2008. }
  2009. }
  2010. static void _sde_encoder_input_handler_unregister(
  2011. struct drm_encoder *drm_enc)
  2012. {
  2013. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2014. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2015. return;
  2016. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2017. input_unregister_handler(sde_enc->input_handler);
  2018. sde_enc->input_handler->private = NULL;
  2019. }
  2020. }
  2021. static int _sde_encoder_input_handler(
  2022. struct sde_encoder_virt *sde_enc)
  2023. {
  2024. struct input_handler *input_handler = NULL;
  2025. int rc = 0;
  2026. if (sde_enc->input_handler) {
  2027. SDE_ERROR_ENC(sde_enc,
  2028. "input_handle is active. unexpected\n");
  2029. return -EINVAL;
  2030. }
  2031. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2032. if (!input_handler)
  2033. return -ENOMEM;
  2034. input_handler->event = sde_encoder_input_event_handler;
  2035. input_handler->connect = _sde_encoder_input_connect;
  2036. input_handler->disconnect = _sde_encoder_input_disconnect;
  2037. input_handler->name = "sde";
  2038. input_handler->id_table = sde_input_ids;
  2039. sde_enc->input_handler = input_handler;
  2040. return rc;
  2041. }
  2042. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2043. {
  2044. struct sde_encoder_virt *sde_enc = NULL;
  2045. struct sde_kms *sde_kms;
  2046. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2047. SDE_ERROR("invalid parameters\n");
  2048. return;
  2049. }
  2050. sde_kms = sde_encoder_get_kms(drm_enc);
  2051. if (!sde_kms)
  2052. return;
  2053. sde_enc = to_sde_encoder_virt(drm_enc);
  2054. if (!sde_enc || !sde_enc->cur_master) {
  2055. SDE_DEBUG("invalid sde encoder/master\n");
  2056. return;
  2057. }
  2058. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2059. sde_enc->cur_master->hw_mdptop &&
  2060. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2061. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2062. sde_enc->cur_master->hw_mdptop);
  2063. if (sde_enc->cur_master->hw_mdptop &&
  2064. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2065. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2066. sde_enc->cur_master->hw_mdptop,
  2067. sde_kms->catalog);
  2068. if (sde_enc->cur_master->hw_ctl &&
  2069. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2070. !sde_enc->cur_master->cont_splash_enabled)
  2071. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2072. sde_enc->cur_master->hw_ctl,
  2073. &sde_enc->cur_master->intf_cfg_v1);
  2074. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2075. sde_encoder_control_te(drm_enc, true);
  2076. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2077. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2078. }
  2079. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2080. {
  2081. void *dither_cfg = NULL;
  2082. int ret = 0, i = 0;
  2083. size_t len = 0;
  2084. enum sde_rm_topology_name topology;
  2085. struct drm_encoder *drm_enc;
  2086. struct msm_display_dsc_info *dsc = NULL;
  2087. struct sde_encoder_virt *sde_enc;
  2088. struct sde_hw_pingpong *hw_pp;
  2089. u32 bpp, bpc;
  2090. if (!phys || !phys->connector || !phys->hw_pp ||
  2091. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2092. return;
  2093. topology = sde_connector_get_topology_name(phys->connector);
  2094. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2095. (phys->split_role == ENC_ROLE_SLAVE))
  2096. return;
  2097. drm_enc = phys->parent;
  2098. sde_enc = to_sde_encoder_virt(drm_enc);
  2099. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2100. bpc = dsc->config.bits_per_component;
  2101. bpp = dsc->config.bits_per_pixel;
  2102. /* disable dither for 10 bpp or 10bpc dsc config */
  2103. if (bpp == 10 || bpc == 10) {
  2104. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2105. return;
  2106. }
  2107. ret = sde_connector_get_dither_cfg(phys->connector,
  2108. phys->connector->state, &dither_cfg,
  2109. &len, sde_enc->idle_pc_restore);
  2110. /* skip reg writes when return values are invalid or no data */
  2111. if (ret && ret == -ENODATA)
  2112. return;
  2113. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2114. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2115. hw_pp = sde_enc->hw_pp[i];
  2116. phys->hw_pp->ops.setup_dither(hw_pp,
  2117. dither_cfg, len);
  2118. }
  2119. } else {
  2120. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2121. dither_cfg, len);
  2122. }
  2123. }
  2124. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2125. {
  2126. struct sde_encoder_virt *sde_enc = NULL;
  2127. int i;
  2128. if (!drm_enc) {
  2129. SDE_ERROR("invalid encoder\n");
  2130. return;
  2131. }
  2132. sde_enc = to_sde_encoder_virt(drm_enc);
  2133. if (!sde_enc->cur_master) {
  2134. SDE_DEBUG("virt encoder has no master\n");
  2135. return;
  2136. }
  2137. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2138. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2139. sde_enc->idle_pc_restore = true;
  2140. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2141. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2142. if (!phys)
  2143. continue;
  2144. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2145. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2146. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2147. phys->ops.restore(phys);
  2148. _sde_encoder_setup_dither(phys);
  2149. }
  2150. if (sde_enc->cur_master->ops.restore)
  2151. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2152. _sde_encoder_virt_enable_helper(drm_enc);
  2153. }
  2154. static void sde_encoder_off_work(struct kthread_work *work)
  2155. {
  2156. struct sde_encoder_virt *sde_enc = container_of(work,
  2157. struct sde_encoder_virt, delayed_off_work.work);
  2158. struct drm_encoder *drm_enc;
  2159. if (!sde_enc) {
  2160. SDE_ERROR("invalid sde encoder\n");
  2161. return;
  2162. }
  2163. drm_enc = &sde_enc->base;
  2164. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2165. sde_encoder_idle_request(drm_enc);
  2166. SDE_ATRACE_END("sde_encoder_off_work");
  2167. }
  2168. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2169. {
  2170. struct sde_encoder_virt *sde_enc = NULL;
  2171. int i, ret = 0;
  2172. struct msm_compression_info *comp_info = NULL;
  2173. struct drm_display_mode *cur_mode = NULL;
  2174. struct msm_display_info *disp_info;
  2175. if (!drm_enc) {
  2176. SDE_ERROR("invalid encoder\n");
  2177. return;
  2178. }
  2179. sde_enc = to_sde_encoder_virt(drm_enc);
  2180. disp_info = &sde_enc->disp_info;
  2181. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2182. SDE_ERROR("power resource is not enabled\n");
  2183. return;
  2184. }
  2185. if (drm_enc->crtc && !sde_enc->crtc)
  2186. sde_enc->crtc = drm_enc->crtc;
  2187. comp_info = &sde_enc->mode_info.comp_info;
  2188. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2189. SDE_DEBUG_ENC(sde_enc, "\n");
  2190. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2191. sde_enc->cur_master = NULL;
  2192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2194. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2195. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2196. sde_enc->cur_master = phys;
  2197. break;
  2198. }
  2199. }
  2200. if (!sde_enc->cur_master) {
  2201. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2202. return;
  2203. }
  2204. _sde_encoder_input_handler_register(drm_enc);
  2205. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2206. || msm_is_mode_seamless_dms(cur_mode)
  2207. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2208. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2209. sde_encoder_off_work);
  2210. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2211. if (ret) {
  2212. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2213. ret);
  2214. return;
  2215. }
  2216. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2217. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2218. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2219. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2220. if (!phys)
  2221. continue;
  2222. phys->comp_type = comp_info->comp_type;
  2223. phys->comp_ratio = comp_info->comp_ratio;
  2224. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2225. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2226. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2227. phys->dsc_extra_pclk_cycle_cnt =
  2228. comp_info->dsc_info.pclk_per_line;
  2229. phys->dsc_extra_disp_width =
  2230. comp_info->dsc_info.extra_width;
  2231. phys->dce_bytes_per_line =
  2232. comp_info->dsc_info.bytes_per_pkt *
  2233. comp_info->dsc_info.pkt_per_line;
  2234. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2235. phys->dce_bytes_per_line =
  2236. comp_info->vdc_info.bytes_per_pkt *
  2237. comp_info->vdc_info.pkt_per_line;
  2238. }
  2239. if (phys != sde_enc->cur_master) {
  2240. /**
  2241. * on DMS request, the encoder will be enabled
  2242. * already. Invoke restore to reconfigure the
  2243. * new mode.
  2244. */
  2245. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2246. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2247. phys->ops.restore)
  2248. phys->ops.restore(phys);
  2249. else if (phys->ops.enable)
  2250. phys->ops.enable(phys);
  2251. }
  2252. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2253. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2254. phys->ops.setup_misr(phys, true,
  2255. sde_enc->misr_frame_count);
  2256. }
  2257. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2258. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2259. sde_enc->cur_master->ops.restore)
  2260. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2261. else if (sde_enc->cur_master->ops.enable)
  2262. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2263. _sde_encoder_virt_enable_helper(drm_enc);
  2264. }
  2265. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2266. {
  2267. struct sde_encoder_virt *sde_enc = NULL;
  2268. struct sde_kms *sde_kms;
  2269. enum sde_intf_mode intf_mode;
  2270. int i = 0;
  2271. if (!drm_enc) {
  2272. SDE_ERROR("invalid encoder\n");
  2273. return;
  2274. } else if (!drm_enc->dev) {
  2275. SDE_ERROR("invalid dev\n");
  2276. return;
  2277. } else if (!drm_enc->dev->dev_private) {
  2278. SDE_ERROR("invalid dev_private\n");
  2279. return;
  2280. }
  2281. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2282. SDE_ERROR("power resource is not enabled\n");
  2283. return;
  2284. }
  2285. sde_enc = to_sde_encoder_virt(drm_enc);
  2286. SDE_DEBUG_ENC(sde_enc, "\n");
  2287. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2288. if (!sde_kms)
  2289. return;
  2290. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2291. SDE_EVT32(DRMID(drm_enc));
  2292. /* wait for idle */
  2293. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2294. _sde_encoder_input_handler_unregister(drm_enc);
  2295. /*
  2296. * For primary command mode and video mode encoders, execute the
  2297. * resource control pre-stop operations before the physical encoders
  2298. * are disabled, to allow the rsc to transition its states properly.
  2299. *
  2300. * For other encoder types, rsc should not be enabled until after
  2301. * they have been fully disabled, so delay the pre-stop operations
  2302. * until after the physical disable calls have returned.
  2303. */
  2304. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2305. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2306. sde_encoder_resource_control(drm_enc,
  2307. SDE_ENC_RC_EVENT_PRE_STOP);
  2308. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2309. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2310. if (phys && phys->ops.disable)
  2311. phys->ops.disable(phys);
  2312. }
  2313. } else {
  2314. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2315. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2316. if (phys && phys->ops.disable)
  2317. phys->ops.disable(phys);
  2318. }
  2319. sde_encoder_resource_control(drm_enc,
  2320. SDE_ENC_RC_EVENT_PRE_STOP);
  2321. }
  2322. /*
  2323. * disable dce after the transfer is complete (for command mode)
  2324. * and after physical encoder is disabled, to make sure timing
  2325. * engine is already disabled (for video mode).
  2326. */
  2327. sde_encoder_dce_disable(sde_enc);
  2328. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2330. if (sde_enc->phys_encs[i]) {
  2331. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2332. sde_enc->phys_encs[i]->connector = NULL;
  2333. }
  2334. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2335. }
  2336. sde_enc->cur_master = NULL;
  2337. /*
  2338. * clear the cached crtc in sde_enc on use case finish, after all the
  2339. * outstanding events and timers have been completed
  2340. */
  2341. sde_enc->crtc = NULL;
  2342. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2343. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2344. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2345. }
  2346. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2347. struct sde_encoder_phys_wb *wb_enc)
  2348. {
  2349. struct sde_encoder_virt *sde_enc;
  2350. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2351. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2352. if (wb_enc) {
  2353. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2354. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2355. false, phys_enc->hw_pp->idx);
  2356. if (phys_enc->hw_ctl->ops.update_bitmask)
  2357. phys_enc->hw_ctl->ops.update_bitmask(
  2358. phys_enc->hw_ctl,
  2359. SDE_HW_FLUSH_WB,
  2360. wb_enc->hw_wb->idx, true);
  2361. }
  2362. } else {
  2363. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2364. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2365. phys_enc->hw_intf, false,
  2366. phys_enc->hw_pp->idx);
  2367. if (phys_enc->hw_ctl->ops.update_bitmask)
  2368. phys_enc->hw_ctl->ops.update_bitmask(
  2369. phys_enc->hw_ctl,
  2370. SDE_HW_FLUSH_INTF,
  2371. phys_enc->hw_intf->idx, true);
  2372. }
  2373. }
  2374. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2375. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2376. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2377. phys_enc->hw_pp->merge_3d)
  2378. phys_enc->hw_ctl->ops.update_bitmask(
  2379. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2380. phys_enc->hw_pp->merge_3d->idx, true);
  2381. }
  2382. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2383. phys_enc->hw_pp) {
  2384. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2385. false, phys_enc->hw_pp->idx);
  2386. if (phys_enc->hw_ctl->ops.update_bitmask)
  2387. phys_enc->hw_ctl->ops.update_bitmask(
  2388. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2389. phys_enc->hw_cdm->idx, true);
  2390. }
  2391. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2392. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2393. phys_enc->hw_ctl->ops.reset_post_disable)
  2394. phys_enc->hw_ctl->ops.reset_post_disable(
  2395. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2396. phys_enc->hw_pp->merge_3d ?
  2397. phys_enc->hw_pp->merge_3d->idx : 0);
  2398. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2399. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2400. }
  2401. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2402. enum sde_intf_type type, u32 controller_id)
  2403. {
  2404. int i = 0;
  2405. for (i = 0; i < catalog->intf_count; i++) {
  2406. if (catalog->intf[i].type == type
  2407. && catalog->intf[i].controller_id == controller_id) {
  2408. return catalog->intf[i].id;
  2409. }
  2410. }
  2411. return INTF_MAX;
  2412. }
  2413. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2414. enum sde_intf_type type, u32 controller_id)
  2415. {
  2416. if (controller_id < catalog->wb_count)
  2417. return catalog->wb[controller_id].id;
  2418. return WB_MAX;
  2419. }
  2420. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2421. struct drm_crtc *crtc)
  2422. {
  2423. struct sde_hw_uidle *uidle;
  2424. struct sde_uidle_cntr cntr;
  2425. struct sde_uidle_status status;
  2426. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2427. pr_err("invalid params %d %d\n",
  2428. !sde_kms, !crtc);
  2429. return;
  2430. }
  2431. /* check if perf counters are enabled and setup */
  2432. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2433. return;
  2434. uidle = sde_kms->hw_uidle;
  2435. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2436. && uidle->ops.uidle_get_status) {
  2437. uidle->ops.uidle_get_status(uidle, &status);
  2438. trace_sde_perf_uidle_status(
  2439. crtc->base.id,
  2440. status.uidle_danger_status_0,
  2441. status.uidle_danger_status_1,
  2442. status.uidle_safe_status_0,
  2443. status.uidle_safe_status_1,
  2444. status.uidle_idle_status_0,
  2445. status.uidle_idle_status_1,
  2446. status.uidle_fal_status_0,
  2447. status.uidle_fal_status_1,
  2448. status.uidle_status,
  2449. status.uidle_en_fal10);
  2450. }
  2451. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2452. && uidle->ops.uidle_get_cntr) {
  2453. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2454. trace_sde_perf_uidle_cntr(
  2455. crtc->base.id,
  2456. cntr.fal1_gate_cntr,
  2457. cntr.fal10_gate_cntr,
  2458. cntr.fal_wait_gate_cntr,
  2459. cntr.fal1_num_transitions_cntr,
  2460. cntr.fal10_num_transitions_cntr,
  2461. cntr.min_gate_cntr,
  2462. cntr.max_gate_cntr);
  2463. }
  2464. }
  2465. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2466. struct sde_encoder_phys *phy_enc)
  2467. {
  2468. struct sde_encoder_virt *sde_enc = NULL;
  2469. unsigned long lock_flags;
  2470. if (!drm_enc || !phy_enc)
  2471. return;
  2472. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2473. sde_enc = to_sde_encoder_virt(drm_enc);
  2474. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2475. if (sde_enc->crtc_vblank_cb)
  2476. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2477. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2478. if (phy_enc->sde_kms &&
  2479. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2480. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2481. atomic_inc(&phy_enc->vsync_cnt);
  2482. SDE_ATRACE_END("encoder_vblank_callback");
  2483. }
  2484. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2485. struct sde_encoder_phys *phy_enc)
  2486. {
  2487. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2488. if (!phy_enc)
  2489. return;
  2490. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2491. atomic_inc(&phy_enc->underrun_cnt);
  2492. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2493. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2494. sde_enc->cur_master->ops.get_underrun_line_count(
  2495. sde_enc->cur_master);
  2496. trace_sde_encoder_underrun(DRMID(drm_enc),
  2497. atomic_read(&phy_enc->underrun_cnt));
  2498. SDE_DBG_CTRL("stop_ftrace");
  2499. SDE_DBG_CTRL("panic_underrun");
  2500. SDE_ATRACE_END("encoder_underrun_callback");
  2501. }
  2502. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2503. void (*vbl_cb)(void *), void *vbl_data)
  2504. {
  2505. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2506. unsigned long lock_flags;
  2507. bool enable;
  2508. int i;
  2509. enable = vbl_cb ? true : false;
  2510. if (!drm_enc) {
  2511. SDE_ERROR("invalid encoder\n");
  2512. return;
  2513. }
  2514. SDE_DEBUG_ENC(sde_enc, "\n");
  2515. SDE_EVT32(DRMID(drm_enc), enable);
  2516. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2517. sde_enc->crtc_vblank_cb = vbl_cb;
  2518. sde_enc->crtc_vblank_cb_data = vbl_data;
  2519. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2520. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2521. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2522. if (phys && phys->ops.control_vblank_irq)
  2523. phys->ops.control_vblank_irq(phys, enable);
  2524. }
  2525. sde_enc->vblank_enabled = enable;
  2526. }
  2527. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2528. void (*frame_event_cb)(void *, u32 event),
  2529. struct drm_crtc *crtc)
  2530. {
  2531. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2532. unsigned long lock_flags;
  2533. bool enable;
  2534. enable = frame_event_cb ? true : false;
  2535. if (!drm_enc) {
  2536. SDE_ERROR("invalid encoder\n");
  2537. return;
  2538. }
  2539. SDE_DEBUG_ENC(sde_enc, "\n");
  2540. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2541. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2542. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2543. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2544. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2545. }
  2546. static void sde_encoder_frame_done_callback(
  2547. struct drm_encoder *drm_enc,
  2548. struct sde_encoder_phys *ready_phys, u32 event)
  2549. {
  2550. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2551. unsigned int i;
  2552. bool trigger = true;
  2553. bool is_cmd_mode = false;
  2554. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2555. if (!drm_enc || !sde_enc->cur_master) {
  2556. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2557. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2558. return;
  2559. }
  2560. sde_enc->crtc_frame_event_cb_data.connector =
  2561. sde_enc->cur_master->connector;
  2562. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2563. is_cmd_mode = true;
  2564. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2565. | SDE_ENCODER_FRAME_EVENT_ERROR
  2566. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2567. if (ready_phys->connector)
  2568. topology = sde_connector_get_topology_name(
  2569. ready_phys->connector);
  2570. /* One of the physical encoders has become idle */
  2571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2572. if (sde_enc->phys_encs[i] == ready_phys) {
  2573. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2574. atomic_read(&sde_enc->frame_done_cnt[i]));
  2575. if (!atomic_add_unless(
  2576. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2577. SDE_EVT32(DRMID(drm_enc), event,
  2578. ready_phys->intf_idx,
  2579. SDE_EVTLOG_ERROR);
  2580. SDE_ERROR_ENC(sde_enc,
  2581. "intf idx:%d, event:%d\n",
  2582. ready_phys->intf_idx, event);
  2583. return;
  2584. }
  2585. }
  2586. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2587. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2588. trigger = false;
  2589. }
  2590. if (trigger) {
  2591. if (sde_enc->crtc_frame_event_cb)
  2592. sde_enc->crtc_frame_event_cb(
  2593. &sde_enc->crtc_frame_event_cb_data,
  2594. event);
  2595. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2596. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2597. }
  2598. } else if (sde_enc->crtc_frame_event_cb) {
  2599. sde_enc->crtc_frame_event_cb(
  2600. &sde_enc->crtc_frame_event_cb_data, event);
  2601. }
  2602. }
  2603. static void sde_encoder_get_qsync_fps_callback(
  2604. struct drm_encoder *drm_enc,
  2605. u32 *qsync_fps)
  2606. {
  2607. struct msm_display_info *disp_info;
  2608. struct sde_encoder_virt *sde_enc;
  2609. if (!qsync_fps)
  2610. return;
  2611. *qsync_fps = 0;
  2612. if (!drm_enc) {
  2613. SDE_ERROR("invalid drm encoder\n");
  2614. return;
  2615. }
  2616. sde_enc = to_sde_encoder_virt(drm_enc);
  2617. disp_info = &sde_enc->disp_info;
  2618. *qsync_fps = disp_info->qsync_min_fps;
  2619. }
  2620. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2621. {
  2622. struct sde_encoder_virt *sde_enc;
  2623. if (!drm_enc) {
  2624. SDE_ERROR("invalid drm encoder\n");
  2625. return -EINVAL;
  2626. }
  2627. sde_enc = to_sde_encoder_virt(drm_enc);
  2628. sde_encoder_resource_control(&sde_enc->base,
  2629. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2630. return 0;
  2631. }
  2632. /**
  2633. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2634. * drm_enc: Pointer to drm encoder structure
  2635. * phys: Pointer to physical encoder structure
  2636. * extra_flush: Additional bit mask to include in flush trigger
  2637. */
  2638. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2639. struct sde_encoder_phys *phys,
  2640. struct sde_ctl_flush_cfg *extra_flush)
  2641. {
  2642. struct sde_hw_ctl *ctl;
  2643. unsigned long lock_flags;
  2644. struct sde_encoder_virt *sde_enc;
  2645. int pend_ret_fence_cnt;
  2646. struct sde_connector *c_conn;
  2647. if (!drm_enc || !phys) {
  2648. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2649. !drm_enc, !phys);
  2650. return;
  2651. }
  2652. sde_enc = to_sde_encoder_virt(drm_enc);
  2653. c_conn = to_sde_connector(phys->connector);
  2654. if (!phys->hw_pp) {
  2655. SDE_ERROR("invalid pingpong hw\n");
  2656. return;
  2657. }
  2658. ctl = phys->hw_ctl;
  2659. if (!ctl || !phys->ops.trigger_flush) {
  2660. SDE_ERROR("missing ctl/trigger cb\n");
  2661. return;
  2662. }
  2663. if (phys->split_role == ENC_ROLE_SKIP) {
  2664. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2665. "skip flush pp%d ctl%d\n",
  2666. phys->hw_pp->idx - PINGPONG_0,
  2667. ctl->idx - CTL_0);
  2668. return;
  2669. }
  2670. /* update pending counts and trigger kickoff ctl flush atomically */
  2671. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2672. if (phys->ops.is_master && phys->ops.is_master(phys))
  2673. atomic_inc(&phys->pending_retire_fence_cnt);
  2674. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2675. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2676. ctl->ops.update_bitmask) {
  2677. /* perform peripheral flush on every frame update for dp dsc */
  2678. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2679. phys->comp_ratio && c_conn->ops.update_pps) {
  2680. c_conn->ops.update_pps(phys->connector, NULL,
  2681. c_conn->display);
  2682. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2683. phys->hw_intf->idx, 1);
  2684. }
  2685. if (sde_enc->dynamic_hdr_updated)
  2686. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2687. phys->hw_intf->idx, 1);
  2688. }
  2689. if ((extra_flush && extra_flush->pending_flush_mask)
  2690. && ctl->ops.update_pending_flush)
  2691. ctl->ops.update_pending_flush(ctl, extra_flush);
  2692. phys->ops.trigger_flush(phys);
  2693. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2694. if (ctl->ops.get_pending_flush) {
  2695. struct sde_ctl_flush_cfg pending_flush = {0,};
  2696. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2697. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2698. ctl->idx - CTL_0,
  2699. pending_flush.pending_flush_mask,
  2700. pend_ret_fence_cnt);
  2701. } else {
  2702. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2703. ctl->idx - CTL_0,
  2704. pend_ret_fence_cnt);
  2705. }
  2706. }
  2707. /**
  2708. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2709. * phys: Pointer to physical encoder structure
  2710. */
  2711. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2712. {
  2713. struct sde_hw_ctl *ctl;
  2714. struct sde_encoder_virt *sde_enc;
  2715. if (!phys) {
  2716. SDE_ERROR("invalid argument(s)\n");
  2717. return;
  2718. }
  2719. if (!phys->hw_pp) {
  2720. SDE_ERROR("invalid pingpong hw\n");
  2721. return;
  2722. }
  2723. if (!phys->parent) {
  2724. SDE_ERROR("invalid parent\n");
  2725. return;
  2726. }
  2727. /* avoid ctrl start for encoder in clone mode */
  2728. if (phys->in_clone_mode)
  2729. return;
  2730. ctl = phys->hw_ctl;
  2731. sde_enc = to_sde_encoder_virt(phys->parent);
  2732. if (phys->split_role == ENC_ROLE_SKIP) {
  2733. SDE_DEBUG_ENC(sde_enc,
  2734. "skip start pp%d ctl%d\n",
  2735. phys->hw_pp->idx - PINGPONG_0,
  2736. ctl->idx - CTL_0);
  2737. return;
  2738. }
  2739. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2740. phys->ops.trigger_start(phys);
  2741. }
  2742. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2743. {
  2744. struct sde_hw_ctl *ctl;
  2745. if (!phys_enc) {
  2746. SDE_ERROR("invalid encoder\n");
  2747. return;
  2748. }
  2749. ctl = phys_enc->hw_ctl;
  2750. if (ctl && ctl->ops.trigger_flush)
  2751. ctl->ops.trigger_flush(ctl);
  2752. }
  2753. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2754. {
  2755. struct sde_hw_ctl *ctl;
  2756. if (!phys_enc) {
  2757. SDE_ERROR("invalid encoder\n");
  2758. return;
  2759. }
  2760. ctl = phys_enc->hw_ctl;
  2761. if (ctl && ctl->ops.trigger_start) {
  2762. ctl->ops.trigger_start(ctl);
  2763. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2764. }
  2765. }
  2766. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2767. {
  2768. struct sde_encoder_virt *sde_enc;
  2769. struct sde_connector *sde_con;
  2770. void *sde_con_disp;
  2771. struct sde_hw_ctl *ctl;
  2772. int rc;
  2773. if (!phys_enc) {
  2774. SDE_ERROR("invalid encoder\n");
  2775. return;
  2776. }
  2777. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2778. ctl = phys_enc->hw_ctl;
  2779. if (!ctl || !ctl->ops.reset)
  2780. return;
  2781. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2782. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2783. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2784. phys_enc->connector) {
  2785. sde_con = to_sde_connector(phys_enc->connector);
  2786. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2787. if (sde_con->ops.soft_reset) {
  2788. rc = sde_con->ops.soft_reset(sde_con_disp);
  2789. if (rc) {
  2790. SDE_ERROR_ENC(sde_enc,
  2791. "connector soft reset failure\n");
  2792. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2793. "panic");
  2794. }
  2795. }
  2796. }
  2797. phys_enc->enable_state = SDE_ENC_ENABLED;
  2798. }
  2799. /**
  2800. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2801. * Iterate through the physical encoders and perform consolidated flush
  2802. * and/or control start triggering as needed. This is done in the virtual
  2803. * encoder rather than the individual physical ones in order to handle
  2804. * use cases that require visibility into multiple physical encoders at
  2805. * a time.
  2806. * sde_enc: Pointer to virtual encoder structure
  2807. */
  2808. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2809. {
  2810. struct sde_hw_ctl *ctl;
  2811. uint32_t i;
  2812. struct sde_ctl_flush_cfg pending_flush = {0,};
  2813. u32 pending_kickoff_cnt;
  2814. struct msm_drm_private *priv = NULL;
  2815. struct sde_kms *sde_kms = NULL;
  2816. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2817. bool is_regdma_blocking = false, is_vid_mode = false;
  2818. if (!sde_enc) {
  2819. SDE_ERROR("invalid encoder\n");
  2820. return;
  2821. }
  2822. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2823. is_vid_mode = true;
  2824. is_regdma_blocking = (is_vid_mode ||
  2825. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2826. /* don't perform flush/start operations for slave encoders */
  2827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2828. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2829. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2830. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2831. continue;
  2832. ctl = phys->hw_ctl;
  2833. if (!ctl)
  2834. continue;
  2835. if (phys->connector)
  2836. topology = sde_connector_get_topology_name(
  2837. phys->connector);
  2838. if (!phys->ops.needs_single_flush ||
  2839. !phys->ops.needs_single_flush(phys)) {
  2840. if (ctl->ops.reg_dma_flush)
  2841. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2842. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2843. } else if (ctl->ops.get_pending_flush) {
  2844. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2845. }
  2846. }
  2847. /* for split flush, combine pending flush masks and send to master */
  2848. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2849. ctl = sde_enc->cur_master->hw_ctl;
  2850. if (ctl->ops.reg_dma_flush)
  2851. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2852. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2853. &pending_flush);
  2854. }
  2855. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2856. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2857. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2858. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2859. continue;
  2860. if (!phys->ops.needs_single_flush ||
  2861. !phys->ops.needs_single_flush(phys)) {
  2862. pending_kickoff_cnt =
  2863. sde_encoder_phys_inc_pending(phys);
  2864. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2865. } else {
  2866. pending_kickoff_cnt =
  2867. sde_encoder_phys_inc_pending(phys);
  2868. SDE_EVT32(pending_kickoff_cnt,
  2869. pending_flush.pending_flush_mask,
  2870. SDE_EVTLOG_FUNC_CASE2);
  2871. }
  2872. }
  2873. if (sde_enc->misr_enable)
  2874. sde_encoder_misr_configure(&sde_enc->base, true,
  2875. sde_enc->misr_frame_count);
  2876. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2877. if (crtc_misr_info.misr_enable)
  2878. sde_crtc_misr_setup(sde_enc->crtc, true,
  2879. crtc_misr_info.misr_frame_count);
  2880. _sde_encoder_trigger_start(sde_enc->cur_master);
  2881. if (sde_enc->elevated_ahb_vote) {
  2882. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2883. priv = sde_enc->base.dev->dev_private;
  2884. if (sde_kms != NULL) {
  2885. sde_power_scale_reg_bus(&priv->phandle,
  2886. VOTE_INDEX_LOW,
  2887. false);
  2888. }
  2889. sde_enc->elevated_ahb_vote = false;
  2890. }
  2891. }
  2892. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2893. struct drm_encoder *drm_enc,
  2894. unsigned long *affected_displays,
  2895. int num_active_phys)
  2896. {
  2897. struct sde_encoder_virt *sde_enc;
  2898. struct sde_encoder_phys *master;
  2899. enum sde_rm_topology_name topology;
  2900. bool is_right_only;
  2901. if (!drm_enc || !affected_displays)
  2902. return;
  2903. sde_enc = to_sde_encoder_virt(drm_enc);
  2904. master = sde_enc->cur_master;
  2905. if (!master || !master->connector)
  2906. return;
  2907. topology = sde_connector_get_topology_name(master->connector);
  2908. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2909. return;
  2910. /*
  2911. * For pingpong split, the slave pingpong won't generate IRQs. For
  2912. * right-only updates, we can't swap pingpongs, or simply swap the
  2913. * master/slave assignment, we actually have to swap the interfaces
  2914. * so that the master physical encoder will use a pingpong/interface
  2915. * that generates irqs on which to wait.
  2916. */
  2917. is_right_only = !test_bit(0, affected_displays) &&
  2918. test_bit(1, affected_displays);
  2919. if (is_right_only && !sde_enc->intfs_swapped) {
  2920. /* right-only update swap interfaces */
  2921. swap(sde_enc->phys_encs[0]->intf_idx,
  2922. sde_enc->phys_encs[1]->intf_idx);
  2923. sde_enc->intfs_swapped = true;
  2924. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2925. /* left-only or full update, swap back */
  2926. swap(sde_enc->phys_encs[0]->intf_idx,
  2927. sde_enc->phys_encs[1]->intf_idx);
  2928. sde_enc->intfs_swapped = false;
  2929. }
  2930. SDE_DEBUG_ENC(sde_enc,
  2931. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2932. is_right_only, sde_enc->intfs_swapped,
  2933. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2934. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2935. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2936. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2937. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2938. *affected_displays);
  2939. /* ppsplit always uses master since ppslave invalid for irqs*/
  2940. if (num_active_phys == 1)
  2941. *affected_displays = BIT(0);
  2942. }
  2943. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2944. struct sde_encoder_kickoff_params *params)
  2945. {
  2946. struct sde_encoder_virt *sde_enc;
  2947. struct sde_encoder_phys *phys;
  2948. int i, num_active_phys;
  2949. bool master_assigned = false;
  2950. if (!drm_enc || !params)
  2951. return;
  2952. sde_enc = to_sde_encoder_virt(drm_enc);
  2953. if (sde_enc->num_phys_encs <= 1)
  2954. return;
  2955. /* count bits set */
  2956. num_active_phys = hweight_long(params->affected_displays);
  2957. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2958. params->affected_displays, num_active_phys);
  2959. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2960. num_active_phys);
  2961. /* for left/right only update, ppsplit master switches interface */
  2962. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2963. &params->affected_displays, num_active_phys);
  2964. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2965. enum sde_enc_split_role prv_role, new_role;
  2966. bool active = false;
  2967. phys = sde_enc->phys_encs[i];
  2968. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2969. continue;
  2970. active = test_bit(i, &params->affected_displays);
  2971. prv_role = phys->split_role;
  2972. if (active && num_active_phys == 1)
  2973. new_role = ENC_ROLE_SOLO;
  2974. else if (active && !master_assigned)
  2975. new_role = ENC_ROLE_MASTER;
  2976. else if (active)
  2977. new_role = ENC_ROLE_SLAVE;
  2978. else
  2979. new_role = ENC_ROLE_SKIP;
  2980. phys->ops.update_split_role(phys, new_role);
  2981. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2982. sde_enc->cur_master = phys;
  2983. master_assigned = true;
  2984. }
  2985. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2986. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2987. phys->split_role, active);
  2988. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2989. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2990. phys->split_role, active, num_active_phys);
  2991. }
  2992. }
  2993. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2994. {
  2995. struct sde_encoder_virt *sde_enc;
  2996. struct msm_display_info *disp_info;
  2997. if (!drm_enc) {
  2998. SDE_ERROR("invalid encoder\n");
  2999. return false;
  3000. }
  3001. sde_enc = to_sde_encoder_virt(drm_enc);
  3002. disp_info = &sde_enc->disp_info;
  3003. return (disp_info->curr_panel_mode == mode);
  3004. }
  3005. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3006. {
  3007. struct sde_encoder_virt *sde_enc;
  3008. struct sde_encoder_phys *phys;
  3009. unsigned int i;
  3010. struct sde_hw_ctl *ctl;
  3011. if (!drm_enc) {
  3012. SDE_ERROR("invalid encoder\n");
  3013. return;
  3014. }
  3015. sde_enc = to_sde_encoder_virt(drm_enc);
  3016. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3017. phys = sde_enc->phys_encs[i];
  3018. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3019. sde_encoder_check_curr_mode(drm_enc,
  3020. MSM_DISPLAY_CMD_MODE)) {
  3021. ctl = phys->hw_ctl;
  3022. if (ctl->ops.trigger_pending)
  3023. /* update only for command mode primary ctl */
  3024. ctl->ops.trigger_pending(ctl);
  3025. }
  3026. }
  3027. sde_enc->idle_pc_restore = false;
  3028. }
  3029. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3030. ktime_t *wakeup_time)
  3031. {
  3032. struct drm_display_mode *mode;
  3033. struct sde_encoder_virt *sde_enc;
  3034. u32 cur_line, lines_left;
  3035. u32 line_time, mdp_transfer_time_us;
  3036. u32 vtotal, time_to_vsync_us, threshold_time_us = 0;
  3037. ktime_t cur_time;
  3038. sde_enc = to_sde_encoder_virt(drm_enc);
  3039. if (!sde_enc || !sde_enc->cur_master) {
  3040. SDE_ERROR("invalid sde encoder/master\n");
  3041. return -EINVAL;
  3042. }
  3043. mode = &sde_enc->cur_master->cached_mode;
  3044. mdp_transfer_time_us = sde_enc->mode_info.mdp_transfer_time_us;
  3045. vtotal = mode->vtotal;
  3046. if (!mdp_transfer_time_us) {
  3047. /* mdp_transfer_time set to 0 for video mode */
  3048. line_time = (1000000 / sde_enc->mode_info.frame_rate) / vtotal;
  3049. } else {
  3050. line_time = mdp_transfer_time_us / vtotal;
  3051. threshold_time_us = ((1000000 / sde_enc->mode_info.frame_rate)
  3052. - mdp_transfer_time_us);
  3053. }
  3054. if (!sde_enc->cur_master->ops.get_line_count) {
  3055. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3056. return -EINVAL;
  3057. }
  3058. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3059. lines_left = (cur_line >= vtotal) ? vtotal : (vtotal - cur_line);
  3060. time_to_vsync_us = line_time * lines_left;
  3061. if (!time_to_vsync_us) {
  3062. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3063. vtotal);
  3064. return -EINVAL;
  3065. }
  3066. cur_time = ktime_get();
  3067. *wakeup_time = ktime_add_us(cur_time, time_to_vsync_us);
  3068. if (threshold_time_us)
  3069. *wakeup_time = ktime_add_us(*wakeup_time, threshold_time_us);
  3070. SDE_DEBUG_ENC(sde_enc,
  3071. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3072. cur_line, vtotal, time_to_vsync_us,
  3073. ktime_to_ms(cur_time),
  3074. ktime_to_ms(*wakeup_time));
  3075. return 0;
  3076. }
  3077. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3078. {
  3079. struct drm_encoder *drm_enc;
  3080. struct sde_encoder_virt *sde_enc =
  3081. from_timer(sde_enc, t, vsync_event_timer);
  3082. struct msm_drm_private *priv;
  3083. struct msm_drm_thread *event_thread;
  3084. if (!sde_enc || !sde_enc->crtc) {
  3085. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3086. return;
  3087. }
  3088. drm_enc = &sde_enc->base;
  3089. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3090. SDE_ERROR("invalid encoder parameters\n");
  3091. return;
  3092. }
  3093. priv = drm_enc->dev->dev_private;
  3094. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3095. SDE_ERROR("invalid crtc index:%u\n",
  3096. sde_enc->crtc->index);
  3097. return;
  3098. }
  3099. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3100. if (!event_thread) {
  3101. SDE_ERROR("event_thread not found for crtc:%d\n",
  3102. sde_enc->crtc->index);
  3103. return;
  3104. }
  3105. kthread_queue_work(&event_thread->worker,
  3106. &sde_enc->vsync_event_work);
  3107. }
  3108. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3109. {
  3110. struct sde_encoder_virt *sde_enc = container_of(work,
  3111. struct sde_encoder_virt, esd_trigger_work);
  3112. if (!sde_enc) {
  3113. SDE_ERROR("invalid sde encoder\n");
  3114. return;
  3115. }
  3116. sde_encoder_resource_control(&sde_enc->base,
  3117. SDE_ENC_RC_EVENT_KICKOFF);
  3118. }
  3119. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3120. {
  3121. struct sde_encoder_virt *sde_enc = container_of(work,
  3122. struct sde_encoder_virt, input_event_work);
  3123. if (!sde_enc) {
  3124. SDE_ERROR("invalid sde encoder\n");
  3125. return;
  3126. }
  3127. sde_encoder_resource_control(&sde_enc->base,
  3128. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3129. }
  3130. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3131. {
  3132. struct sde_encoder_virt *sde_enc = container_of(work,
  3133. struct sde_encoder_virt, vsync_event_work);
  3134. bool autorefresh_enabled = false;
  3135. int rc = 0;
  3136. ktime_t wakeup_time;
  3137. struct drm_encoder *drm_enc;
  3138. if (!sde_enc) {
  3139. SDE_ERROR("invalid sde encoder\n");
  3140. return;
  3141. }
  3142. drm_enc = &sde_enc->base;
  3143. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3144. if (rc < 0) {
  3145. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3146. return;
  3147. }
  3148. if (sde_enc->cur_master &&
  3149. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3150. autorefresh_enabled =
  3151. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3152. sde_enc->cur_master);
  3153. /* Update timer if autorefresh is enabled else return */
  3154. if (!autorefresh_enabled)
  3155. goto exit;
  3156. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3157. if (rc)
  3158. goto exit;
  3159. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3160. mod_timer(&sde_enc->vsync_event_timer,
  3161. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3162. exit:
  3163. pm_runtime_put_sync(drm_enc->dev->dev);
  3164. }
  3165. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3166. {
  3167. static const uint64_t timeout_us = 50000;
  3168. static const uint64_t sleep_us = 20;
  3169. struct sde_encoder_virt *sde_enc;
  3170. ktime_t cur_ktime, exp_ktime;
  3171. uint32_t line_count, tmp, i;
  3172. if (!drm_enc) {
  3173. SDE_ERROR("invalid encoder\n");
  3174. return -EINVAL;
  3175. }
  3176. sde_enc = to_sde_encoder_virt(drm_enc);
  3177. if (!sde_enc->cur_master ||
  3178. !sde_enc->cur_master->ops.get_line_count) {
  3179. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3180. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3181. return -EINVAL;
  3182. }
  3183. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3184. line_count = sde_enc->cur_master->ops.get_line_count(
  3185. sde_enc->cur_master);
  3186. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3187. tmp = line_count;
  3188. line_count = sde_enc->cur_master->ops.get_line_count(
  3189. sde_enc->cur_master);
  3190. if (line_count < tmp) {
  3191. SDE_EVT32(DRMID(drm_enc), line_count);
  3192. return 0;
  3193. }
  3194. cur_ktime = ktime_get();
  3195. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3196. break;
  3197. usleep_range(sleep_us / 2, sleep_us);
  3198. }
  3199. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3200. return -ETIMEDOUT;
  3201. }
  3202. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3203. {
  3204. struct drm_encoder *drm_enc;
  3205. struct sde_rm_hw_iter rm_iter;
  3206. bool lm_valid = false;
  3207. bool intf_valid = false;
  3208. if (!phys_enc || !phys_enc->parent) {
  3209. SDE_ERROR("invalid encoder\n");
  3210. return -EINVAL;
  3211. }
  3212. drm_enc = phys_enc->parent;
  3213. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3214. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3215. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3216. phys_enc->has_intf_te)) {
  3217. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3218. SDE_HW_BLK_INTF);
  3219. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3220. struct sde_hw_intf *hw_intf =
  3221. (struct sde_hw_intf *)rm_iter.hw;
  3222. if (!hw_intf)
  3223. continue;
  3224. if (phys_enc->hw_ctl->ops.update_bitmask)
  3225. phys_enc->hw_ctl->ops.update_bitmask(
  3226. phys_enc->hw_ctl,
  3227. SDE_HW_FLUSH_INTF,
  3228. hw_intf->idx, 1);
  3229. intf_valid = true;
  3230. }
  3231. if (!intf_valid) {
  3232. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3233. "intf not found to flush\n");
  3234. return -EFAULT;
  3235. }
  3236. } else {
  3237. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3238. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3239. struct sde_hw_mixer *hw_lm =
  3240. (struct sde_hw_mixer *)rm_iter.hw;
  3241. if (!hw_lm)
  3242. continue;
  3243. /* update LM flush for HW without INTF TE */
  3244. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3245. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3246. phys_enc->hw_ctl,
  3247. hw_lm->idx, 1);
  3248. lm_valid = true;
  3249. }
  3250. if (!lm_valid) {
  3251. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3252. "lm not found to flush\n");
  3253. return -EFAULT;
  3254. }
  3255. }
  3256. return 0;
  3257. }
  3258. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3259. struct sde_encoder_virt *sde_enc)
  3260. {
  3261. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3262. struct sde_hw_mdp *mdptop = NULL;
  3263. sde_enc->dynamic_hdr_updated = false;
  3264. if (sde_enc->cur_master) {
  3265. mdptop = sde_enc->cur_master->hw_mdptop;
  3266. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3267. sde_enc->cur_master->connector);
  3268. }
  3269. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3270. return;
  3271. if (mdptop->ops.set_hdr_plus_metadata) {
  3272. sde_enc->dynamic_hdr_updated = true;
  3273. mdptop->ops.set_hdr_plus_metadata(
  3274. mdptop, dhdr_meta->dynamic_hdr_payload,
  3275. dhdr_meta->dynamic_hdr_payload_size,
  3276. sde_enc->cur_master->intf_idx == INTF_0 ?
  3277. 0 : 1);
  3278. }
  3279. }
  3280. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3281. {
  3282. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3283. struct sde_encoder_phys *phys;
  3284. int i;
  3285. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3286. phys = sde_enc->phys_encs[i];
  3287. if (phys && phys->ops.hw_reset)
  3288. phys->ops.hw_reset(phys);
  3289. }
  3290. }
  3291. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3292. struct sde_encoder_kickoff_params *params)
  3293. {
  3294. struct sde_encoder_virt *sde_enc;
  3295. struct sde_encoder_phys *phys;
  3296. struct sde_kms *sde_kms = NULL;
  3297. struct sde_crtc *sde_crtc;
  3298. bool needs_hw_reset = false, is_cmd_mode;
  3299. int i, rc, ret = 0;
  3300. struct msm_display_info *disp_info;
  3301. if (!drm_enc || !params || !drm_enc->dev ||
  3302. !drm_enc->dev->dev_private) {
  3303. SDE_ERROR("invalid args\n");
  3304. return -EINVAL;
  3305. }
  3306. sde_enc = to_sde_encoder_virt(drm_enc);
  3307. sde_kms = sde_encoder_get_kms(drm_enc);
  3308. if (!sde_kms)
  3309. return -EINVAL;
  3310. disp_info = &sde_enc->disp_info;
  3311. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3312. SDE_DEBUG_ENC(sde_enc, "\n");
  3313. SDE_EVT32(DRMID(drm_enc));
  3314. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3315. MSM_DISPLAY_CMD_MODE);
  3316. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3317. && is_cmd_mode)
  3318. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3319. sde_enc->cur_master->connector->state,
  3320. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3321. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3322. /* prepare for next kickoff, may include waiting on previous kickoff */
  3323. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3324. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3325. phys = sde_enc->phys_encs[i];
  3326. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3327. params->recovery_events_enabled =
  3328. sde_enc->recovery_events_enabled;
  3329. if (phys) {
  3330. if (phys->ops.prepare_for_kickoff) {
  3331. rc = phys->ops.prepare_for_kickoff(
  3332. phys, params);
  3333. if (rc)
  3334. ret = rc;
  3335. }
  3336. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3337. needs_hw_reset = true;
  3338. _sde_encoder_setup_dither(phys);
  3339. if (sde_enc->cur_master &&
  3340. sde_connector_is_qsync_updated(
  3341. sde_enc->cur_master->connector)) {
  3342. _helper_flush_qsync(phys);
  3343. }
  3344. }
  3345. }
  3346. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3347. if (rc) {
  3348. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3349. ret = rc;
  3350. goto end;
  3351. }
  3352. /* if any phys needs reset, reset all phys, in-order */
  3353. if (needs_hw_reset)
  3354. sde_encoder_needs_hw_reset(drm_enc);
  3355. _sde_encoder_update_master(drm_enc, params);
  3356. _sde_encoder_update_roi(drm_enc);
  3357. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3358. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3359. if (rc) {
  3360. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3361. sde_enc->cur_master->connector->base.id,
  3362. rc);
  3363. ret = rc;
  3364. }
  3365. }
  3366. if (sde_enc->cur_master &&
  3367. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3368. !sde_enc->cur_master->cont_splash_enabled)) {
  3369. rc = sde_encoder_dce_setup(sde_enc, params);
  3370. if (rc) {
  3371. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3372. ret = rc;
  3373. }
  3374. }
  3375. sde_encoder_dce_flush(sde_enc);
  3376. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3377. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3378. sde_enc->cur_master, sde_kms->qdss_enabled);
  3379. end:
  3380. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3381. return ret;
  3382. }
  3383. /**
  3384. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3385. * with the specified encoder, and unstage all pipes from it
  3386. * @encoder: encoder pointer
  3387. * Returns: 0 on success
  3388. */
  3389. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3390. {
  3391. struct sde_encoder_virt *sde_enc;
  3392. struct sde_encoder_phys *phys;
  3393. unsigned int i;
  3394. int rc = 0;
  3395. if (!drm_enc) {
  3396. SDE_ERROR("invalid encoder\n");
  3397. return -EINVAL;
  3398. }
  3399. sde_enc = to_sde_encoder_virt(drm_enc);
  3400. SDE_ATRACE_BEGIN("encoder_release_lm");
  3401. SDE_DEBUG_ENC(sde_enc, "\n");
  3402. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3403. phys = sde_enc->phys_encs[i];
  3404. if (!phys)
  3405. continue;
  3406. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3407. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3408. if (rc)
  3409. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3410. }
  3411. SDE_ATRACE_END("encoder_release_lm");
  3412. return rc;
  3413. }
  3414. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3415. {
  3416. struct sde_encoder_virt *sde_enc;
  3417. struct sde_encoder_phys *phys;
  3418. ktime_t wakeup_time;
  3419. unsigned int i;
  3420. if (!drm_enc) {
  3421. SDE_ERROR("invalid encoder\n");
  3422. return;
  3423. }
  3424. SDE_ATRACE_BEGIN("encoder_kickoff");
  3425. sde_enc = to_sde_encoder_virt(drm_enc);
  3426. SDE_DEBUG_ENC(sde_enc, "\n");
  3427. /* create a 'no pipes' commit to release buffers on errors */
  3428. if (is_error)
  3429. _sde_encoder_reset_ctl_hw(drm_enc);
  3430. /* All phys encs are ready to go, trigger the kickoff */
  3431. _sde_encoder_kickoff_phys(sde_enc);
  3432. /* allow phys encs to handle any post-kickoff business */
  3433. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3434. phys = sde_enc->phys_encs[i];
  3435. if (phys && phys->ops.handle_post_kickoff)
  3436. phys->ops.handle_post_kickoff(phys);
  3437. }
  3438. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3439. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3440. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3441. mod_timer(&sde_enc->vsync_event_timer,
  3442. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3443. }
  3444. SDE_ATRACE_END("encoder_kickoff");
  3445. }
  3446. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3447. struct sde_hw_pp_vsync_info *info)
  3448. {
  3449. struct sde_encoder_virt *sde_enc;
  3450. struct sde_encoder_phys *phys;
  3451. int i, ret;
  3452. if (!drm_enc || !info)
  3453. return;
  3454. sde_enc = to_sde_encoder_virt(drm_enc);
  3455. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3456. phys = sde_enc->phys_encs[i];
  3457. if (phys && phys->hw_intf && phys->hw_pp
  3458. && phys->hw_intf->ops.get_vsync_info) {
  3459. ret = phys->hw_intf->ops.get_vsync_info(
  3460. phys->hw_intf, &info[i]);
  3461. if (!ret) {
  3462. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3463. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3464. }
  3465. }
  3466. }
  3467. }
  3468. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3469. struct drm_framebuffer *fb)
  3470. {
  3471. struct drm_encoder *drm_enc;
  3472. struct sde_hw_mixer_cfg mixer;
  3473. struct sde_rm_hw_iter lm_iter;
  3474. bool lm_valid = false;
  3475. if (!phys_enc || !phys_enc->parent) {
  3476. SDE_ERROR("invalid encoder\n");
  3477. return -EINVAL;
  3478. }
  3479. drm_enc = phys_enc->parent;
  3480. memset(&mixer, 0, sizeof(mixer));
  3481. /* reset associated CTL/LMs */
  3482. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3483. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3484. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3485. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3486. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3487. if (!hw_lm)
  3488. continue;
  3489. /* need to flush LM to remove it */
  3490. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3491. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3492. phys_enc->hw_ctl,
  3493. hw_lm->idx, 1);
  3494. if (fb) {
  3495. /* assume a single LM if targeting a frame buffer */
  3496. if (lm_valid)
  3497. continue;
  3498. mixer.out_height = fb->height;
  3499. mixer.out_width = fb->width;
  3500. if (hw_lm->ops.setup_mixer_out)
  3501. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3502. }
  3503. lm_valid = true;
  3504. /* only enable border color on LM */
  3505. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3506. phys_enc->hw_ctl->ops.setup_blendstage(
  3507. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3508. }
  3509. if (!lm_valid) {
  3510. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3511. return -EFAULT;
  3512. }
  3513. return 0;
  3514. }
  3515. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3516. {
  3517. struct sde_encoder_virt *sde_enc;
  3518. struct sde_encoder_phys *phys;
  3519. int i, rc = 0, ret = 0;
  3520. struct sde_hw_ctl *ctl;
  3521. if (!drm_enc) {
  3522. SDE_ERROR("invalid encoder\n");
  3523. return -EINVAL;
  3524. }
  3525. sde_enc = to_sde_encoder_virt(drm_enc);
  3526. /* update the qsync parameters for the current frame */
  3527. if (sde_enc->cur_master)
  3528. sde_connector_set_qsync_params(
  3529. sde_enc->cur_master->connector);
  3530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3531. phys = sde_enc->phys_encs[i];
  3532. if (phys && phys->ops.prepare_commit)
  3533. phys->ops.prepare_commit(phys);
  3534. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3535. ret = -ETIMEDOUT;
  3536. if (phys && phys->hw_ctl) {
  3537. ctl = phys->hw_ctl;
  3538. /*
  3539. * avoid clearing the pending flush during the first
  3540. * frame update after idle power collpase as the
  3541. * restore path would have updated the pending flush
  3542. */
  3543. if (!sde_enc->idle_pc_restore &&
  3544. ctl->ops.clear_pending_flush)
  3545. ctl->ops.clear_pending_flush(ctl);
  3546. }
  3547. }
  3548. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3549. rc = sde_connector_prepare_commit(
  3550. sde_enc->cur_master->connector);
  3551. if (rc)
  3552. SDE_ERROR_ENC(sde_enc,
  3553. "prepare commit failed conn %d rc %d\n",
  3554. sde_enc->cur_master->connector->base.id,
  3555. rc);
  3556. }
  3557. return ret;
  3558. }
  3559. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3560. bool enable, u32 frame_count)
  3561. {
  3562. if (!phys_enc)
  3563. return;
  3564. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3565. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3566. enable, frame_count);
  3567. }
  3568. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3569. bool nonblock, u32 *misr_value)
  3570. {
  3571. if (!phys_enc)
  3572. return -EINVAL;
  3573. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3574. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3575. nonblock, misr_value) : -ENOTSUPP;
  3576. }
  3577. #ifdef CONFIG_DEBUG_FS
  3578. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3579. {
  3580. struct sde_encoder_virt *sde_enc;
  3581. int i;
  3582. if (!s || !s->private)
  3583. return -EINVAL;
  3584. sde_enc = s->private;
  3585. mutex_lock(&sde_enc->enc_lock);
  3586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3587. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3588. if (!phys)
  3589. continue;
  3590. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3591. phys->intf_idx - INTF_0,
  3592. atomic_read(&phys->vsync_cnt),
  3593. atomic_read(&phys->underrun_cnt));
  3594. switch (phys->intf_mode) {
  3595. case INTF_MODE_VIDEO:
  3596. seq_puts(s, "mode: video\n");
  3597. break;
  3598. case INTF_MODE_CMD:
  3599. seq_puts(s, "mode: command\n");
  3600. break;
  3601. case INTF_MODE_WB_BLOCK:
  3602. seq_puts(s, "mode: wb block\n");
  3603. break;
  3604. case INTF_MODE_WB_LINE:
  3605. seq_puts(s, "mode: wb line\n");
  3606. break;
  3607. default:
  3608. seq_puts(s, "mode: ???\n");
  3609. break;
  3610. }
  3611. }
  3612. mutex_unlock(&sde_enc->enc_lock);
  3613. return 0;
  3614. }
  3615. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3616. struct file *file)
  3617. {
  3618. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3619. }
  3620. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3621. const char __user *user_buf, size_t count, loff_t *ppos)
  3622. {
  3623. struct sde_encoder_virt *sde_enc;
  3624. int rc;
  3625. char buf[MISR_BUFF_SIZE + 1];
  3626. size_t buff_copy;
  3627. u32 frame_count, enable;
  3628. struct sde_kms *sde_kms = NULL;
  3629. struct drm_encoder *drm_enc;
  3630. if (!file || !file->private_data)
  3631. return -EINVAL;
  3632. sde_enc = file->private_data;
  3633. if (!sde_enc)
  3634. return -EINVAL;
  3635. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3636. if (!sde_kms)
  3637. return -EINVAL;
  3638. drm_enc = &sde_enc->base;
  3639. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3640. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3641. return -ENOTSUPP;
  3642. }
  3643. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3644. if (copy_from_user(buf, user_buf, buff_copy))
  3645. return -EINVAL;
  3646. buf[buff_copy] = 0; /* end of string */
  3647. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3648. return -EINVAL;
  3649. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3650. if (rc < 0)
  3651. return rc;
  3652. sde_enc->misr_enable = enable;
  3653. sde_enc->misr_frame_count = frame_count;
  3654. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3655. pm_runtime_put_sync(drm_enc->dev->dev);
  3656. return count;
  3657. }
  3658. static ssize_t _sde_encoder_misr_read(struct file *file,
  3659. char __user *user_buff, size_t count, loff_t *ppos)
  3660. {
  3661. struct sde_encoder_virt *sde_enc;
  3662. struct sde_kms *sde_kms = NULL;
  3663. struct drm_encoder *drm_enc;
  3664. int i = 0, len = 0;
  3665. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3666. int rc;
  3667. if (*ppos)
  3668. return 0;
  3669. if (!file || !file->private_data)
  3670. return -EINVAL;
  3671. sde_enc = file->private_data;
  3672. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3673. if (!sde_kms)
  3674. return -EINVAL;
  3675. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3676. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3677. return -ENOTSUPP;
  3678. }
  3679. drm_enc = &sde_enc->base;
  3680. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3681. if (rc < 0)
  3682. return rc;
  3683. if (!sde_enc->misr_enable) {
  3684. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3685. "disabled\n");
  3686. goto buff_check;
  3687. }
  3688. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3689. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3690. u32 misr_value = 0;
  3691. if (!phys || !phys->ops.collect_misr) {
  3692. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3693. "invalid\n");
  3694. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3695. continue;
  3696. }
  3697. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3698. if (rc) {
  3699. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3700. "invalid\n");
  3701. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3702. rc);
  3703. continue;
  3704. } else {
  3705. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3706. "Intf idx:%d\n",
  3707. phys->intf_idx - INTF_0);
  3708. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3709. "0x%x\n", misr_value);
  3710. }
  3711. }
  3712. buff_check:
  3713. if (count <= len) {
  3714. len = 0;
  3715. goto end;
  3716. }
  3717. if (copy_to_user(user_buff, buf, len)) {
  3718. len = -EFAULT;
  3719. goto end;
  3720. }
  3721. *ppos += len; /* increase offset */
  3722. end:
  3723. pm_runtime_put_sync(drm_enc->dev->dev);
  3724. return len;
  3725. }
  3726. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3727. {
  3728. struct sde_encoder_virt *sde_enc;
  3729. struct sde_kms *sde_kms;
  3730. int i;
  3731. static const struct file_operations debugfs_status_fops = {
  3732. .open = _sde_encoder_debugfs_status_open,
  3733. .read = seq_read,
  3734. .llseek = seq_lseek,
  3735. .release = single_release,
  3736. };
  3737. static const struct file_operations debugfs_misr_fops = {
  3738. .open = simple_open,
  3739. .read = _sde_encoder_misr_read,
  3740. .write = _sde_encoder_misr_setup,
  3741. };
  3742. char name[SDE_NAME_SIZE];
  3743. if (!drm_enc) {
  3744. SDE_ERROR("invalid encoder\n");
  3745. return -EINVAL;
  3746. }
  3747. sde_enc = to_sde_encoder_virt(drm_enc);
  3748. sde_kms = sde_encoder_get_kms(drm_enc);
  3749. if (!sde_kms) {
  3750. SDE_ERROR("invalid sde_kms\n");
  3751. return -EINVAL;
  3752. }
  3753. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3754. /* create overall sub-directory for the encoder */
  3755. sde_enc->debugfs_root = debugfs_create_dir(name,
  3756. drm_enc->dev->primary->debugfs_root);
  3757. if (!sde_enc->debugfs_root)
  3758. return -ENOMEM;
  3759. /* don't error check these */
  3760. debugfs_create_file("status", 0400,
  3761. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3762. debugfs_create_file("misr_data", 0600,
  3763. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3764. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3765. &sde_enc->idle_pc_enabled);
  3766. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3767. &sde_enc->frame_trigger_mode);
  3768. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3769. if (sde_enc->phys_encs[i] &&
  3770. sde_enc->phys_encs[i]->ops.late_register)
  3771. sde_enc->phys_encs[i]->ops.late_register(
  3772. sde_enc->phys_encs[i],
  3773. sde_enc->debugfs_root);
  3774. return 0;
  3775. }
  3776. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3777. {
  3778. struct sde_encoder_virt *sde_enc;
  3779. if (!drm_enc)
  3780. return;
  3781. sde_enc = to_sde_encoder_virt(drm_enc);
  3782. debugfs_remove_recursive(sde_enc->debugfs_root);
  3783. }
  3784. #else
  3785. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3786. {
  3787. return 0;
  3788. }
  3789. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3790. {
  3791. }
  3792. #endif
  3793. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3794. {
  3795. return _sde_encoder_init_debugfs(encoder);
  3796. }
  3797. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3798. {
  3799. _sde_encoder_destroy_debugfs(encoder);
  3800. }
  3801. static int sde_encoder_virt_add_phys_encs(
  3802. struct msm_display_info *disp_info,
  3803. struct sde_encoder_virt *sde_enc,
  3804. struct sde_enc_phys_init_params *params)
  3805. {
  3806. struct sde_encoder_phys *enc = NULL;
  3807. u32 display_caps = disp_info->capabilities;
  3808. SDE_DEBUG_ENC(sde_enc, "\n");
  3809. /*
  3810. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3811. * in this function, check up-front.
  3812. */
  3813. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3814. ARRAY_SIZE(sde_enc->phys_encs)) {
  3815. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3816. sde_enc->num_phys_encs);
  3817. return -EINVAL;
  3818. }
  3819. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3820. enc = sde_encoder_phys_vid_init(params);
  3821. if (IS_ERR_OR_NULL(enc)) {
  3822. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3823. PTR_ERR(enc));
  3824. return !enc ? -EINVAL : PTR_ERR(enc);
  3825. }
  3826. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3827. }
  3828. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3829. enc = sde_encoder_phys_cmd_init(params);
  3830. if (IS_ERR_OR_NULL(enc)) {
  3831. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3832. PTR_ERR(enc));
  3833. return !enc ? -EINVAL : PTR_ERR(enc);
  3834. }
  3835. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3836. }
  3837. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3838. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3839. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3840. else
  3841. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3842. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3843. ++sde_enc->num_phys_encs;
  3844. return 0;
  3845. }
  3846. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3847. struct sde_enc_phys_init_params *params)
  3848. {
  3849. struct sde_encoder_phys *enc = NULL;
  3850. if (!sde_enc) {
  3851. SDE_ERROR("invalid encoder\n");
  3852. return -EINVAL;
  3853. }
  3854. SDE_DEBUG_ENC(sde_enc, "\n");
  3855. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3856. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3857. sde_enc->num_phys_encs);
  3858. return -EINVAL;
  3859. }
  3860. enc = sde_encoder_phys_wb_init(params);
  3861. if (IS_ERR_OR_NULL(enc)) {
  3862. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3863. PTR_ERR(enc));
  3864. return !enc ? -EINVAL : PTR_ERR(enc);
  3865. }
  3866. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3867. ++sde_enc->num_phys_encs;
  3868. return 0;
  3869. }
  3870. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3871. struct sde_kms *sde_kms,
  3872. struct msm_display_info *disp_info,
  3873. int *drm_enc_mode)
  3874. {
  3875. int ret = 0;
  3876. int i = 0;
  3877. enum sde_intf_type intf_type;
  3878. struct sde_encoder_virt_ops parent_ops = {
  3879. sde_encoder_vblank_callback,
  3880. sde_encoder_underrun_callback,
  3881. sde_encoder_frame_done_callback,
  3882. sde_encoder_get_qsync_fps_callback,
  3883. };
  3884. struct sde_enc_phys_init_params phys_params;
  3885. if (!sde_enc || !sde_kms) {
  3886. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3887. !sde_enc, !sde_kms);
  3888. return -EINVAL;
  3889. }
  3890. memset(&phys_params, 0, sizeof(phys_params));
  3891. phys_params.sde_kms = sde_kms;
  3892. phys_params.parent = &sde_enc->base;
  3893. phys_params.parent_ops = parent_ops;
  3894. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3895. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3896. SDE_DEBUG("\n");
  3897. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3898. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3899. intf_type = INTF_DSI;
  3900. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3901. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3902. intf_type = INTF_HDMI;
  3903. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3904. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3905. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3906. else
  3907. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3908. intf_type = INTF_DP;
  3909. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3910. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3911. intf_type = INTF_WB;
  3912. } else {
  3913. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3914. return -EINVAL;
  3915. }
  3916. WARN_ON(disp_info->num_of_h_tiles < 1);
  3917. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3918. sde_enc->te_source = disp_info->te_source;
  3919. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3920. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3921. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3922. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3923. mutex_lock(&sde_enc->enc_lock);
  3924. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3925. /*
  3926. * Left-most tile is at index 0, content is controller id
  3927. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3928. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3929. */
  3930. u32 controller_id = disp_info->h_tile_instance[i];
  3931. if (disp_info->num_of_h_tiles > 1) {
  3932. if (i == 0)
  3933. phys_params.split_role = ENC_ROLE_MASTER;
  3934. else
  3935. phys_params.split_role = ENC_ROLE_SLAVE;
  3936. } else {
  3937. phys_params.split_role = ENC_ROLE_SOLO;
  3938. }
  3939. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3940. i, controller_id, phys_params.split_role);
  3941. if (sde_enc->ops.phys_init) {
  3942. struct sde_encoder_phys *enc;
  3943. enc = sde_enc->ops.phys_init(intf_type,
  3944. controller_id,
  3945. &phys_params);
  3946. if (enc) {
  3947. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3948. enc;
  3949. ++sde_enc->num_phys_encs;
  3950. } else
  3951. SDE_ERROR_ENC(sde_enc,
  3952. "failed to add phys encs\n");
  3953. continue;
  3954. }
  3955. if (intf_type == INTF_WB) {
  3956. phys_params.intf_idx = INTF_MAX;
  3957. phys_params.wb_idx = sde_encoder_get_wb(
  3958. sde_kms->catalog,
  3959. intf_type, controller_id);
  3960. if (phys_params.wb_idx == WB_MAX) {
  3961. SDE_ERROR_ENC(sde_enc,
  3962. "could not get wb: type %d, id %d\n",
  3963. intf_type, controller_id);
  3964. ret = -EINVAL;
  3965. }
  3966. } else {
  3967. phys_params.wb_idx = WB_MAX;
  3968. phys_params.intf_idx = sde_encoder_get_intf(
  3969. sde_kms->catalog, intf_type,
  3970. controller_id);
  3971. if (phys_params.intf_idx == INTF_MAX) {
  3972. SDE_ERROR_ENC(sde_enc,
  3973. "could not get wb: type %d, id %d\n",
  3974. intf_type, controller_id);
  3975. ret = -EINVAL;
  3976. }
  3977. }
  3978. if (!ret) {
  3979. if (intf_type == INTF_WB)
  3980. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3981. &phys_params);
  3982. else
  3983. ret = sde_encoder_virt_add_phys_encs(
  3984. disp_info,
  3985. sde_enc,
  3986. &phys_params);
  3987. if (ret)
  3988. SDE_ERROR_ENC(sde_enc,
  3989. "failed to add phys encs\n");
  3990. }
  3991. }
  3992. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3993. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3994. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3995. if (vid_phys) {
  3996. atomic_set(&vid_phys->vsync_cnt, 0);
  3997. atomic_set(&vid_phys->underrun_cnt, 0);
  3998. }
  3999. if (cmd_phys) {
  4000. atomic_set(&cmd_phys->vsync_cnt, 0);
  4001. atomic_set(&cmd_phys->underrun_cnt, 0);
  4002. }
  4003. }
  4004. mutex_unlock(&sde_enc->enc_lock);
  4005. return ret;
  4006. }
  4007. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4008. .mode_set = sde_encoder_virt_mode_set,
  4009. .disable = sde_encoder_virt_disable,
  4010. .enable = sde_encoder_virt_enable,
  4011. .atomic_check = sde_encoder_virt_atomic_check,
  4012. };
  4013. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4014. .destroy = sde_encoder_destroy,
  4015. .late_register = sde_encoder_late_register,
  4016. .early_unregister = sde_encoder_early_unregister,
  4017. };
  4018. struct drm_encoder *sde_encoder_init_with_ops(
  4019. struct drm_device *dev,
  4020. struct msm_display_info *disp_info,
  4021. const struct sde_encoder_ops *ops)
  4022. {
  4023. struct msm_drm_private *priv = dev->dev_private;
  4024. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4025. struct drm_encoder *drm_enc = NULL;
  4026. struct sde_encoder_virt *sde_enc = NULL;
  4027. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4028. char name[SDE_NAME_SIZE];
  4029. int ret = 0, i, intf_index = INTF_MAX;
  4030. struct sde_encoder_phys *phys = NULL;
  4031. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4032. if (!sde_enc) {
  4033. ret = -ENOMEM;
  4034. goto fail;
  4035. }
  4036. if (ops)
  4037. sde_enc->ops = *ops;
  4038. mutex_init(&sde_enc->enc_lock);
  4039. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4040. &drm_enc_mode);
  4041. if (ret)
  4042. goto fail;
  4043. sde_enc->cur_master = NULL;
  4044. spin_lock_init(&sde_enc->enc_spinlock);
  4045. mutex_init(&sde_enc->vblank_ctl_lock);
  4046. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4047. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4048. drm_enc = &sde_enc->base;
  4049. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4050. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4051. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4052. timer_setup(&sde_enc->vsync_event_timer,
  4053. sde_encoder_vsync_event_handler, 0);
  4054. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4055. phys = sde_enc->phys_encs[i];
  4056. if (!phys)
  4057. continue;
  4058. if (phys->ops.is_master && phys->ops.is_master(phys))
  4059. intf_index = phys->intf_idx - INTF_0;
  4060. }
  4061. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4062. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4063. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4064. SDE_RSC_PRIMARY_DISP_CLIENT :
  4065. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4066. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4067. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4068. PTR_ERR(sde_enc->rsc_client));
  4069. sde_enc->rsc_client = NULL;
  4070. }
  4071. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4072. ret = _sde_encoder_input_handler(sde_enc);
  4073. if (ret)
  4074. SDE_ERROR(
  4075. "input handler registration failed, rc = %d\n", ret);
  4076. }
  4077. mutex_init(&sde_enc->rc_lock);
  4078. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4079. sde_encoder_off_work);
  4080. sde_enc->vblank_enabled = false;
  4081. sde_enc->qdss_status = false;
  4082. kthread_init_work(&sde_enc->vsync_event_work,
  4083. sde_encoder_vsync_event_work_handler);
  4084. kthread_init_work(&sde_enc->input_event_work,
  4085. sde_encoder_input_event_work_handler);
  4086. kthread_init_work(&sde_enc->esd_trigger_work,
  4087. sde_encoder_esd_trigger_work_handler);
  4088. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4089. SDE_DEBUG_ENC(sde_enc, "created\n");
  4090. return drm_enc;
  4091. fail:
  4092. SDE_ERROR("failed to create encoder\n");
  4093. if (drm_enc)
  4094. sde_encoder_destroy(drm_enc);
  4095. return ERR_PTR(ret);
  4096. }
  4097. struct drm_encoder *sde_encoder_init(
  4098. struct drm_device *dev,
  4099. struct msm_display_info *disp_info)
  4100. {
  4101. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4102. }
  4103. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4104. enum msm_event_wait event)
  4105. {
  4106. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4107. struct sde_encoder_virt *sde_enc = NULL;
  4108. int i, ret = 0;
  4109. char atrace_buf[32];
  4110. if (!drm_enc) {
  4111. SDE_ERROR("invalid encoder\n");
  4112. return -EINVAL;
  4113. }
  4114. sde_enc = to_sde_encoder_virt(drm_enc);
  4115. SDE_DEBUG_ENC(sde_enc, "\n");
  4116. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4117. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4118. switch (event) {
  4119. case MSM_ENC_COMMIT_DONE:
  4120. fn_wait = phys->ops.wait_for_commit_done;
  4121. break;
  4122. case MSM_ENC_TX_COMPLETE:
  4123. fn_wait = phys->ops.wait_for_tx_complete;
  4124. break;
  4125. case MSM_ENC_VBLANK:
  4126. fn_wait = phys->ops.wait_for_vblank;
  4127. break;
  4128. case MSM_ENC_ACTIVE_REGION:
  4129. fn_wait = phys->ops.wait_for_active;
  4130. break;
  4131. default:
  4132. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4133. event);
  4134. return -EINVAL;
  4135. }
  4136. if (phys && fn_wait) {
  4137. snprintf(atrace_buf, sizeof(atrace_buf),
  4138. "wait_completion_event_%d", event);
  4139. SDE_ATRACE_BEGIN(atrace_buf);
  4140. ret = fn_wait(phys);
  4141. SDE_ATRACE_END(atrace_buf);
  4142. if (ret)
  4143. return ret;
  4144. }
  4145. }
  4146. return ret;
  4147. }
  4148. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4149. u64 *l_bound, u64 *u_bound)
  4150. {
  4151. struct sde_encoder_virt *sde_enc;
  4152. u64 jitter_ns, frametime_ns;
  4153. struct msm_mode_info *info;
  4154. if (!drm_enc) {
  4155. SDE_ERROR("invalid encoder\n");
  4156. return;
  4157. }
  4158. sde_enc = to_sde_encoder_virt(drm_enc);
  4159. info = &sde_enc->mode_info;
  4160. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4161. jitter_ns = info->jitter_numer * frametime_ns;
  4162. do_div(jitter_ns, info->jitter_denom * 100);
  4163. *l_bound = frametime_ns - jitter_ns;
  4164. *u_bound = frametime_ns + jitter_ns;
  4165. }
  4166. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4167. {
  4168. struct sde_encoder_virt *sde_enc;
  4169. if (!drm_enc) {
  4170. SDE_ERROR("invalid encoder\n");
  4171. return 0;
  4172. }
  4173. sde_enc = to_sde_encoder_virt(drm_enc);
  4174. return sde_enc->mode_info.frame_rate;
  4175. }
  4176. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4177. {
  4178. struct sde_encoder_virt *sde_enc = NULL;
  4179. int i;
  4180. if (!encoder) {
  4181. SDE_ERROR("invalid encoder\n");
  4182. return INTF_MODE_NONE;
  4183. }
  4184. sde_enc = to_sde_encoder_virt(encoder);
  4185. if (sde_enc->cur_master)
  4186. return sde_enc->cur_master->intf_mode;
  4187. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4188. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4189. if (phys)
  4190. return phys->intf_mode;
  4191. }
  4192. return INTF_MODE_NONE;
  4193. }
  4194. static void _sde_encoder_cache_hw_res_cont_splash(
  4195. struct drm_encoder *encoder,
  4196. struct sde_kms *sde_kms)
  4197. {
  4198. int i, idx;
  4199. struct sde_encoder_virt *sde_enc;
  4200. struct sde_encoder_phys *phys_enc;
  4201. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4202. sde_enc = to_sde_encoder_virt(encoder);
  4203. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4204. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4205. sde_enc->hw_pp[i] = NULL;
  4206. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4207. break;
  4208. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4209. }
  4210. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4211. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4212. sde_enc->hw_dsc[i] = NULL;
  4213. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4214. break;
  4215. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4216. }
  4217. /*
  4218. * If we have multiple phys encoders with one controller, make
  4219. * sure to populate the controller pointer in both phys encoders.
  4220. */
  4221. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4222. phys_enc = sde_enc->phys_encs[idx];
  4223. phys_enc->hw_ctl = NULL;
  4224. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4225. SDE_HW_BLK_CTL);
  4226. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4227. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4228. phys_enc->hw_ctl =
  4229. (struct sde_hw_ctl *) ctl_iter.hw;
  4230. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4231. phys_enc->intf_idx, phys_enc->hw_ctl);
  4232. }
  4233. }
  4234. }
  4235. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4237. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4238. phys->hw_intf = NULL;
  4239. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4240. break;
  4241. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4242. }
  4243. }
  4244. /**
  4245. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4246. * device bootup when cont_splash is enabled
  4247. * @drm_enc: Pointer to drm encoder structure
  4248. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4249. * @enable: boolean indicates enable or displae state of splash
  4250. * @Return: true if successful in updating the encoder structure
  4251. */
  4252. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4253. struct sde_splash_display *splash_display, bool enable)
  4254. {
  4255. struct sde_encoder_virt *sde_enc;
  4256. struct msm_drm_private *priv;
  4257. struct sde_kms *sde_kms;
  4258. struct drm_connector *conn = NULL;
  4259. struct sde_connector *sde_conn = NULL;
  4260. struct sde_connector_state *sde_conn_state = NULL;
  4261. struct drm_display_mode *drm_mode = NULL;
  4262. struct sde_encoder_phys *phys_enc;
  4263. int ret = 0, i;
  4264. if (!encoder) {
  4265. SDE_ERROR("invalid drm enc\n");
  4266. return -EINVAL;
  4267. }
  4268. sde_enc = to_sde_encoder_virt(encoder);
  4269. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4270. if (!sde_kms) {
  4271. SDE_ERROR("invalid sde_kms\n");
  4272. return -EINVAL;
  4273. }
  4274. priv = encoder->dev->dev_private;
  4275. if (!priv->num_connectors) {
  4276. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4277. return -EINVAL;
  4278. }
  4279. SDE_DEBUG_ENC(sde_enc,
  4280. "num of connectors: %d\n", priv->num_connectors);
  4281. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4282. if (!enable) {
  4283. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4284. phys_enc = sde_enc->phys_encs[i];
  4285. if (phys_enc)
  4286. phys_enc->cont_splash_enabled = false;
  4287. }
  4288. return ret;
  4289. }
  4290. if (!splash_display) {
  4291. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4292. return -EINVAL;
  4293. }
  4294. for (i = 0; i < priv->num_connectors; i++) {
  4295. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4296. priv->connectors[i]->base.id);
  4297. sde_conn = to_sde_connector(priv->connectors[i]);
  4298. if (!sde_conn->encoder) {
  4299. SDE_DEBUG_ENC(sde_enc,
  4300. "encoder not attached to connector\n");
  4301. continue;
  4302. }
  4303. if (sde_conn->encoder->base.id
  4304. == encoder->base.id) {
  4305. conn = (priv->connectors[i]);
  4306. break;
  4307. }
  4308. }
  4309. if (!conn || !conn->state) {
  4310. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4311. return -EINVAL;
  4312. }
  4313. sde_conn_state = to_sde_connector_state(conn->state);
  4314. if (!sde_conn->ops.get_mode_info) {
  4315. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4316. return -EINVAL;
  4317. }
  4318. ret = sde_connector_get_mode_info(&sde_conn->base,
  4319. &encoder->crtc->state->adjusted_mode,
  4320. &sde_conn_state->mode_info);
  4321. if (ret) {
  4322. SDE_ERROR_ENC(sde_enc,
  4323. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4324. return ret;
  4325. }
  4326. if (sde_conn->encoder) {
  4327. conn->state->best_encoder = sde_conn->encoder;
  4328. SDE_DEBUG_ENC(sde_enc,
  4329. "configured cstate->best_encoder to ID = %d\n",
  4330. conn->state->best_encoder->base.id);
  4331. } else {
  4332. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4333. conn->base.id);
  4334. }
  4335. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4336. conn->state, false);
  4337. if (ret) {
  4338. SDE_ERROR_ENC(sde_enc,
  4339. "failed to reserve hw resources, %d\n", ret);
  4340. return ret;
  4341. }
  4342. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4343. sde_connector_get_topology_name(conn));
  4344. drm_mode = &encoder->crtc->state->adjusted_mode;
  4345. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4346. drm_mode->hdisplay, drm_mode->vdisplay);
  4347. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4348. if (encoder->bridge) {
  4349. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4350. /*
  4351. * For cont-splash use case, we update the mode
  4352. * configurations manually. This will skip the
  4353. * usually mode set call when actual frame is
  4354. * pushed from framework. The bridge needs to
  4355. * be updated with the current drm mode by
  4356. * calling the bridge mode set ops.
  4357. */
  4358. if (encoder->bridge->funcs) {
  4359. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4360. encoder->bridge->funcs->mode_set(encoder->bridge,
  4361. drm_mode, drm_mode);
  4362. }
  4363. } else {
  4364. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4365. }
  4366. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4367. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4368. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4369. if (!phys) {
  4370. SDE_ERROR_ENC(sde_enc,
  4371. "phys encoders not initialized\n");
  4372. return -EINVAL;
  4373. }
  4374. /* update connector for master and slave phys encoders */
  4375. phys->connector = conn;
  4376. phys->cont_splash_enabled = true;
  4377. phys->hw_pp = sde_enc->hw_pp[i];
  4378. if (phys->ops.cont_splash_mode_set)
  4379. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4380. if (phys->ops.is_master && phys->ops.is_master(phys))
  4381. sde_enc->cur_master = phys;
  4382. }
  4383. return ret;
  4384. }
  4385. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4386. bool skip_pre_kickoff)
  4387. {
  4388. struct msm_drm_thread *event_thread = NULL;
  4389. struct msm_drm_private *priv = NULL;
  4390. struct sde_encoder_virt *sde_enc = NULL;
  4391. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4392. SDE_ERROR("invalid parameters\n");
  4393. return -EINVAL;
  4394. }
  4395. priv = enc->dev->dev_private;
  4396. sde_enc = to_sde_encoder_virt(enc);
  4397. if (!sde_enc->crtc || (sde_enc->crtc->index
  4398. >= ARRAY_SIZE(priv->event_thread))) {
  4399. SDE_DEBUG_ENC(sde_enc,
  4400. "invalid cached CRTC: %d or crtc index: %d\n",
  4401. sde_enc->crtc == NULL,
  4402. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4403. return -EINVAL;
  4404. }
  4405. SDE_EVT32_VERBOSE(DRMID(enc));
  4406. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4407. if (!skip_pre_kickoff) {
  4408. kthread_queue_work(&event_thread->worker,
  4409. &sde_enc->esd_trigger_work);
  4410. kthread_flush_work(&sde_enc->esd_trigger_work);
  4411. }
  4412. /*
  4413. * panel may stop generating te signal (vsync) during esd failure. rsc
  4414. * hardware may hang without vsync. Avoid rsc hang by generating the
  4415. * vsync from watchdog timer instead of panel.
  4416. */
  4417. sde_encoder_helper_switch_vsync(enc, true);
  4418. if (!skip_pre_kickoff)
  4419. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4420. return 0;
  4421. }
  4422. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4423. {
  4424. struct sde_encoder_virt *sde_enc;
  4425. if (!encoder) {
  4426. SDE_ERROR("invalid drm enc\n");
  4427. return false;
  4428. }
  4429. sde_enc = to_sde_encoder_virt(encoder);
  4430. return sde_enc->recovery_events_enabled;
  4431. }
  4432. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4433. bool enabled)
  4434. {
  4435. struct sde_encoder_virt *sde_enc;
  4436. if (!encoder) {
  4437. SDE_ERROR("invalid drm enc\n");
  4438. return;
  4439. }
  4440. sde_enc = to_sde_encoder_virt(encoder);
  4441. sde_enc->recovery_events_enabled = enabled;
  4442. }