hal_internal.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "pld_common.h"
  25. /* TBD: This should be movded to shared HW header file */
  26. enum hal_srng_ring_id {
  27. /* UMAC rings */
  28. HAL_SRNG_REO2SW1 = 0,
  29. HAL_SRNG_REO2SW2 = 1,
  30. HAL_SRNG_REO2SW3 = 2,
  31. HAL_SRNG_REO2SW4 = 3,
  32. HAL_SRNG_REO2TCL = 4,
  33. HAL_SRNG_SW2REO = 5,
  34. /* 6-7 unused */
  35. HAL_SRNG_REO_CMD = 8,
  36. HAL_SRNG_REO_STATUS = 9,
  37. /* 10-15 unused */
  38. HAL_SRNG_SW2TCL1 = 16,
  39. HAL_SRNG_SW2TCL2 = 17,
  40. HAL_SRNG_SW2TCL3 = 18,
  41. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  42. /* 20-23 unused */
  43. HAL_SRNG_SW2TCL_CMD = 24,
  44. HAL_SRNG_TCL_STATUS = 25,
  45. /* 26-31 unused */
  46. HAL_SRNG_CE_0_SRC = 32,
  47. HAL_SRNG_CE_1_SRC = 33,
  48. HAL_SRNG_CE_2_SRC = 34,
  49. HAL_SRNG_CE_3_SRC = 35,
  50. HAL_SRNG_CE_4_SRC = 36,
  51. HAL_SRNG_CE_5_SRC = 37,
  52. HAL_SRNG_CE_6_SRC = 38,
  53. HAL_SRNG_CE_7_SRC = 39,
  54. HAL_SRNG_CE_8_SRC = 40,
  55. HAL_SRNG_CE_9_SRC = 41,
  56. HAL_SRNG_CE_10_SRC = 42,
  57. HAL_SRNG_CE_11_SRC = 43,
  58. /* 44-55 unused */
  59. HAL_SRNG_CE_0_DST = 56,
  60. HAL_SRNG_CE_1_DST = 57,
  61. HAL_SRNG_CE_2_DST = 58,
  62. HAL_SRNG_CE_3_DST = 59,
  63. HAL_SRNG_CE_4_DST = 60,
  64. HAL_SRNG_CE_5_DST = 61,
  65. HAL_SRNG_CE_6_DST = 62,
  66. HAL_SRNG_CE_7_DST = 63,
  67. HAL_SRNG_CE_8_DST = 64,
  68. HAL_SRNG_CE_9_DST = 65,
  69. HAL_SRNG_CE_10_DST = 66,
  70. HAL_SRNG_CE_11_DST = 67,
  71. /* 68-79 unused */
  72. HAL_SRNG_CE_0_DST_STATUS = 80,
  73. HAL_SRNG_CE_1_DST_STATUS = 81,
  74. HAL_SRNG_CE_2_DST_STATUS = 82,
  75. HAL_SRNG_CE_3_DST_STATUS = 83,
  76. HAL_SRNG_CE_4_DST_STATUS = 84,
  77. HAL_SRNG_CE_5_DST_STATUS = 85,
  78. HAL_SRNG_CE_6_DST_STATUS = 86,
  79. HAL_SRNG_CE_7_DST_STATUS = 87,
  80. HAL_SRNG_CE_8_DST_STATUS = 88,
  81. HAL_SRNG_CE_9_DST_STATUS = 89,
  82. HAL_SRNG_CE_10_DST_STATUS = 90,
  83. HAL_SRNG_CE_11_DST_STATUS = 91,
  84. /* 92-103 unused */
  85. HAL_SRNG_WBM_IDLE_LINK = 104,
  86. HAL_SRNG_WBM_SW_RELEASE = 105,
  87. HAL_SRNG_WBM2SW0_RELEASE = 106,
  88. HAL_SRNG_WBM2SW1_RELEASE = 107,
  89. HAL_SRNG_WBM2SW2_RELEASE = 108,
  90. HAL_SRNG_WBM2SW3_RELEASE = 109,
  91. /* 110-127 unused */
  92. HAL_SRNG_UMAC_ID_END = 127,
  93. /* LMAC rings - The following set will be replicated for each LMAC */
  94. HAL_SRNG_LMAC1_ID_START = 128,
  95. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  96. #ifdef IPA_OFFLOAD
  97. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  98. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  99. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  100. #else
  101. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  102. #endif
  103. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  104. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  105. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  106. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  107. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  108. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  109. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  110. #ifdef WLAN_FEATURE_CIF_CFR
  111. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  112. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  113. #else
  114. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  115. #endif
  116. /* -142 unused */
  117. HAL_SRNG_LMAC1_ID_END = 143
  118. };
  119. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  120. #define HAL_MAX_LMACS 3
  121. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  122. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  123. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  124. enum hal_srng_dir {
  125. HAL_SRNG_SRC_RING,
  126. HAL_SRNG_DST_RING
  127. };
  128. /* Lock wrappers for SRNG */
  129. #define hal_srng_lock_t qdf_spinlock_t
  130. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  131. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  132. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  133. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  134. struct hal_soc;
  135. #define MAX_SRNG_REG_GROUPS 2
  136. /* Common SRNG ring structure for source and destination rings */
  137. struct hal_srng {
  138. /* Unique SRNG ring ID */
  139. uint8_t ring_id;
  140. /* Ring initialization done */
  141. uint8_t initialized;
  142. /* Interrupt/MSI value assigned to this ring */
  143. int irq;
  144. /* Physical base address of the ring */
  145. qdf_dma_addr_t ring_base_paddr;
  146. /* Virtual base address of the ring */
  147. uint32_t *ring_base_vaddr;
  148. /* Number of entries in ring */
  149. uint32_t num_entries;
  150. /* Ring size */
  151. uint32_t ring_size;
  152. /* Ring size mask */
  153. uint32_t ring_size_mask;
  154. /* Size of ring entry */
  155. uint32_t entry_size;
  156. /* Interrupt timer threshold – in micro seconds */
  157. uint32_t intr_timer_thres_us;
  158. /* Interrupt batch counter threshold – in number of ring entries */
  159. uint32_t intr_batch_cntr_thres_entries;
  160. /* MSI Address */
  161. qdf_dma_addr_t msi_addr;
  162. /* MSI data */
  163. uint32_t msi_data;
  164. /* Misc flags */
  165. uint32_t flags;
  166. /* Lock for serializing ring index updates */
  167. hal_srng_lock_t lock;
  168. /* Start offset of SRNG register groups for this ring
  169. * TBD: See if this is required - register address can be derived
  170. * from ring ID
  171. */
  172. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  173. /* Source or Destination ring */
  174. enum hal_srng_dir ring_dir;
  175. union {
  176. struct {
  177. /* SW tail pointer */
  178. uint32_t tp;
  179. /* Shadow head pointer location to be updated by HW */
  180. uint32_t *hp_addr;
  181. /* Cached head pointer */
  182. uint32_t cached_hp;
  183. /* Tail pointer location to be updated by SW – This
  184. * will be a register address and need not be
  185. * accessed through SW structure */
  186. uint32_t *tp_addr;
  187. /* Current SW loop cnt */
  188. uint32_t loop_cnt;
  189. /* max transfer size */
  190. uint16_t max_buffer_length;
  191. } dst_ring;
  192. struct {
  193. /* SW head pointer */
  194. uint32_t hp;
  195. /* SW reap head pointer */
  196. uint32_t reap_hp;
  197. /* Shadow tail pointer location to be updated by HW */
  198. uint32_t *tp_addr;
  199. /* Cached tail pointer */
  200. uint32_t cached_tp;
  201. /* Head pointer location to be updated by SW – This
  202. * will be a register address and need not be accessed
  203. * through SW structure */
  204. uint32_t *hp_addr;
  205. /* Low threshold – in number of ring entries */
  206. uint32_t low_threshold;
  207. } src_ring;
  208. } u;
  209. struct hal_soc *hal_soc;
  210. };
  211. /* HW SRNG configuration table */
  212. struct hal_hw_srng_config {
  213. int start_ring_id;
  214. uint16_t max_rings;
  215. uint16_t entry_size;
  216. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  217. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  218. uint8_t lmac_ring;
  219. enum hal_srng_dir ring_dir;
  220. uint32_t max_size;
  221. };
  222. #define MAX_SHADOW_REGISTERS 36
  223. struct hal_hw_txrx_ops {
  224. /* init and setup */
  225. void (*hal_srng_dst_hw_init)(void *hal,
  226. struct hal_srng *srng);
  227. void (*hal_srng_src_hw_init)(void *hal,
  228. struct hal_srng *srng);
  229. void (*hal_reo_setup)(void *hal_soc, void *reoparams);
  230. void (*hal_setup_link_idle_list)(void *hal_soc,
  231. qdf_dma_addr_t scatter_bufs_base_paddr[],
  232. void *scatter_bufs_base_vaddr[], uint32_t num_scatter_bufs,
  233. uint32_t scatter_buf_size, uint32_t last_buf_end_offset,
  234. uint32_t num_entries);
  235. /* tx */
  236. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  237. void (*hal_tx_set_dscp_tid_map)(void *hal_soc, uint8_t *map,
  238. uint8_t id);
  239. void (*hal_tx_update_dscp_tid)(void *hal_soc, uint8_t tid, uint8_t id,
  240. uint8_t dscp);
  241. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  242. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  243. uint8_t pool_id, uint32_t desc_id, uint8_t type);
  244. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  245. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  246. void (*hal_tx_comp_get_status)(void *desc, void *ts, void *hal);
  247. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  248. /* rx */
  249. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  250. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  251. struct mon_rx_status *rs);
  252. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  253. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  254. void *ppdu_info_handle);
  255. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  256. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  257. uint8_t dbg_level);
  258. uint32_t (*hal_get_link_desc_size)(void);
  259. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  260. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  261. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  262. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  263. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  264. void (*hal_reo_status_get_header)(uint32_t *d, int b, void *h);
  265. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  266. void *ppdu_info,
  267. void *hal);
  268. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  269. void *wbm_er_info);
  270. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  271. uint8_t dbg_level);
  272. };
  273. /**
  274. * HAL context to be used to access SRNG APIs (currently used by data path
  275. * and transport (CE) modules)
  276. */
  277. struct hal_soc {
  278. /* HIF handle to access HW registers */
  279. void *hif_handle;
  280. /* QDF device handle */
  281. qdf_device_t qdf_dev;
  282. /* Device base address */
  283. void *dev_base_addr;
  284. /* HAL internal state for all SRNG rings.
  285. * TODO: See if this is required
  286. */
  287. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  288. /* Remote pointer memory for HW/FW updates */
  289. uint32_t *shadow_rdptr_mem_vaddr;
  290. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  291. /* Shared memory for ring pointer updates from host to FW */
  292. uint32_t *shadow_wrptr_mem_vaddr;
  293. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  294. /* REO blocking resource index */
  295. uint8_t reo_res_bitmap;
  296. uint8_t index;
  297. uint32_t target_type;
  298. /* shadow register configuration */
  299. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  300. int num_shadow_registers_configured;
  301. bool use_register_windowing;
  302. uint32_t register_window;
  303. qdf_spinlock_t register_access_lock;
  304. /* srng table */
  305. struct hal_hw_srng_config *hw_srng_table;
  306. int32_t *hal_hw_reg_offset;
  307. struct hal_hw_txrx_ops *ops;
  308. };
  309. void hal_qca6390_attach(struct hal_soc *hal_soc);
  310. void hal_qca6290_attach(struct hal_soc *hal_soc);
  311. void hal_qca8074_attach(struct hal_soc *hal_soc);
  312. #endif /* _HAL_INTERNAL_H_ */