hal_qcn6122.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "hal_li_hw_headers.h"
  18. #include "hal_internal.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #include "hal_qcn6122_rx.h"
  24. #include "hal_api_mon.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  35. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  36. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  53. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  56. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  57. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  58. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  59. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  64. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  66. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  67. STATUS_HEADER_REO_STATUS_NUMBER
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. STATUS_HEADER_TIMESTAMP
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #define CE_WINDOW_ADDRESS_6122 \
  107. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #define UMAC_WINDOW_ADDRESS_6122 \
  109. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  110. #define WINDOW_CONFIGURATION_VALUE_6122 \
  111. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  112. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  113. WINDOW_ENABLE_BIT)
  114. #include "hal_qcn6122_tx.h"
  115. #include <hal_generic_api.h>
  116. #include "hal_li_rx.h"
  117. #include "hal_li_api.h"
  118. #include "hal_li_generic_api.h"
  119. /**
  120. * hal_rx_sw_mon_desc_info_get_6122(): API to read the
  121. * sw monitor ring descriptor
  122. *
  123. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  124. * @desc_info_buf: Descriptor info buffer to which
  125. * sw monitor ring descriptor is populated to
  126. *
  127. * Return: void
  128. */
  129. static void
  130. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  131. hal_rx_mon_desc_info_t desc_info_buf)
  132. {
  133. struct sw_monitor_ring *sw_mon_ring =
  134. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  135. struct buffer_addr_info *buf_addr_info;
  136. uint32_t *mpdu_info;
  137. uint32_t loop_cnt;
  138. struct hal_rx_mon_desc_info *desc_info;
  139. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  140. mpdu_info = (uint32_t *)&sw_mon_ring->
  141. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  142. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  143. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  144. /* Get msdu link descriptor buf_addr_info */
  145. buf_addr_info = &sw_mon_ring->
  146. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  147. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  148. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  149. buf_addr_info)) << 32);
  150. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  151. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  152. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)
  154. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  155. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. END_OF_PPDU);
  159. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. STATUS_BUF_COUNT);
  162. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_6,
  164. RXDMA_PUSH_REASON);
  165. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  166. SW_MONITOR_RING_7,
  167. PHY_PPDU_ID);
  168. }
  169. /**
  170. * hal_rx_msdu_start_nss_get_6122(): API to get the NSS
  171. * Interval from rx_msdu_start
  172. *
  173. * @buf: pointer to the start of RX PKT TLV header
  174. * Return: uint32_t(nss)
  175. */
  176. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  177. {
  178. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  179. struct rx_msdu_start *msdu_start =
  180. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  181. uint8_t mimo_ss_bitmap;
  182. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  183. return qdf_get_hweight8(mimo_ss_bitmap);
  184. }
  185. /**
  186. * hal_rx_msdu_start_get_len_6122(): API to get the MSDU length
  187. * from rx_msdu_start TLV
  188. *
  189. * @ buf: pointer to the start of RX PKT TLV headers
  190. * Return: (uint32_t)msdu length
  191. */
  192. static uint32_t hal_rx_msdu_start_get_len_6122(uint8_t *buf)
  193. {
  194. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  195. struct rx_msdu_start *msdu_start =
  196. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  197. uint32_t msdu_len;
  198. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  199. return msdu_len;
  200. }
  201. /**
  202. * hal_rx_mon_hw_desc_get_mpdu_status_6122(): Retrieve MPDU status
  203. *
  204. * @ hw_desc_addr: Start address of Rx HW TLVs
  205. * @ rs: Status for monitor mode
  206. *
  207. * Return: void
  208. */
  209. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  210. struct mon_rx_status *rs)
  211. {
  212. struct rx_msdu_start *rx_msdu_start;
  213. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  214. uint32_t reg_value;
  215. const uint32_t sgi_hw_to_cdp[] = {
  216. CDP_SGI_0_8_US,
  217. CDP_SGI_0_4_US,
  218. CDP_SGI_1_6_US,
  219. CDP_SGI_3_2_US,
  220. };
  221. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  222. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  223. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  224. RX_MSDU_START_5, USER_RSSI);
  225. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  226. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  227. rs->sgi = sgi_hw_to_cdp[reg_value];
  228. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  229. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  230. /* TODO: rs->beamformed should be set for SU beamforming also */
  231. }
  232. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  233. /**
  234. * hal_get_link_desc_size_6122(): API to get the link desc size
  235. *
  236. * Return: uint32_t
  237. */
  238. static uint32_t hal_get_link_desc_size_6122(void)
  239. {
  240. return LINK_DESC_SIZE;
  241. }
  242. /**
  243. * hal_rx_get_tlv_6122(): API to get the tlv
  244. *
  245. * @rx_tlv: TLV data extracted from the rx packet
  246. * Return: uint8_t
  247. */
  248. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  249. {
  250. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  251. }
  252. /**
  253. * hal_rx_mpdu_start_tlv_tag_valid_6122 () - API to check if RX_MPDU_START
  254. * tlv tag is valid
  255. *
  256. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  257. *
  258. * Return: true if RX_MPDU_START is valied, else false.
  259. */
  260. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  261. {
  262. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  263. uint32_t tlv_tag;
  264. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  265. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  266. }
  267. /**
  268. * hal_rx_wbm_err_msdu_continuation_get_6122 () - API to check if WBM
  269. * msdu continuation bit is set
  270. *
  271. *@wbm_desc: wbm release ring descriptor
  272. *
  273. * Return: true if msdu continuation bit is set.
  274. */
  275. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  276. {
  277. uint32_t comp_desc =
  278. *(uint32_t *)(((uint8_t *)wbm_desc) +
  279. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  280. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  281. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  282. }
  283. /**
  284. * hal_rx_proc_phyrx_other_receive_info_tlv_6122(): API to get tlv info
  285. *
  286. * Return: uint32_t
  287. */
  288. static inline
  289. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  290. void *ppdu_info_hdl)
  291. {
  292. }
  293. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  294. static inline
  295. void hal_rx_get_bb_info_6122(void *rx_tlv,
  296. void *ppdu_info_hdl)
  297. {
  298. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  299. ppdu_info->cfr_info.bb_captured_channel =
  300. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  301. ppdu_info->cfr_info.bb_captured_timeout =
  302. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  303. ppdu_info->cfr_info.bb_captured_reason =
  304. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  305. }
  306. static inline
  307. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  308. void *ppdu_info_hdl)
  309. {
  310. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  311. ppdu_info->cfr_info.rx_location_info_valid =
  312. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  313. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  314. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  315. HAL_RX_GET(rx_tlv,
  316. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  317. RTT_CHE_BUFFER_POINTER_LOW32);
  318. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  319. HAL_RX_GET(rx_tlv,
  320. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  321. RTT_CHE_BUFFER_POINTER_HIGH8);
  322. ppdu_info->cfr_info.chan_capture_status =
  323. HAL_RX_GET(rx_tlv,
  324. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  325. RESERVED_8);
  326. }
  327. #endif
  328. /**
  329. * hal_rx_dump_msdu_start_tlv_6122() : dump RX msdu_start TLV in structured
  330. * human readable format.
  331. * @ msdu_start: pointer the msdu_start TLV in pkt.
  332. * @ dbg_level: log level.
  333. *
  334. * Return: void
  335. */
  336. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  337. uint8_t dbg_level)
  338. {
  339. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  340. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  341. "rx_msdu_start tlv - "
  342. "rxpcu_mpdu_filter_in_category: %d "
  343. "sw_frame_group_id: %d "
  344. "phy_ppdu_id: %d "
  345. "msdu_length: %d "
  346. "ipsec_esp: %d "
  347. "l3_offset: %d "
  348. "ipsec_ah: %d "
  349. "l4_offset: %d "
  350. "msdu_number: %d "
  351. "decap_format: %d "
  352. "ipv4_proto: %d "
  353. "ipv6_proto: %d "
  354. "tcp_proto: %d "
  355. "udp_proto: %d "
  356. "ip_frag: %d "
  357. "tcp_only_ack: %d "
  358. "da_is_bcast_mcast: %d "
  359. "ip4_protocol_ip6_next_header: %d "
  360. "toeplitz_hash_2_or_4: %d "
  361. "flow_id_toeplitz: %d "
  362. "user_rssi: %d "
  363. "pkt_type: %d "
  364. "stbc: %d "
  365. "sgi: %d "
  366. "rate_mcs: %d "
  367. "receive_bandwidth: %d "
  368. "reception_type: %d "
  369. "ppdu_start_timestamp: %d "
  370. "sw_phy_meta_data: %d ",
  371. msdu_start->rxpcu_mpdu_filter_in_category,
  372. msdu_start->sw_frame_group_id,
  373. msdu_start->phy_ppdu_id,
  374. msdu_start->msdu_length,
  375. msdu_start->ipsec_esp,
  376. msdu_start->l3_offset,
  377. msdu_start->ipsec_ah,
  378. msdu_start->l4_offset,
  379. msdu_start->msdu_number,
  380. msdu_start->decap_format,
  381. msdu_start->ipv4_proto,
  382. msdu_start->ipv6_proto,
  383. msdu_start->tcp_proto,
  384. msdu_start->udp_proto,
  385. msdu_start->ip_frag,
  386. msdu_start->tcp_only_ack,
  387. msdu_start->da_is_bcast_mcast,
  388. msdu_start->ip4_protocol_ip6_next_header,
  389. msdu_start->toeplitz_hash_2_or_4,
  390. msdu_start->flow_id_toeplitz,
  391. msdu_start->user_rssi,
  392. msdu_start->pkt_type,
  393. msdu_start->stbc,
  394. msdu_start->sgi,
  395. msdu_start->rate_mcs,
  396. msdu_start->receive_bandwidth,
  397. msdu_start->reception_type,
  398. msdu_start->ppdu_start_timestamp,
  399. msdu_start->sw_phy_meta_data);
  400. }
  401. /**
  402. * hal_rx_dump_msdu_end_tlv_6122: dump RX msdu_end TLV in structured
  403. * human readable format.
  404. * @ msdu_end: pointer the msdu_end TLV in pkt.
  405. * @ dbg_level: log level.
  406. *
  407. * Return: void
  408. */
  409. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  410. uint8_t dbg_level)
  411. {
  412. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  413. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  414. "rx_msdu_end tlv - "
  415. "rxpcu_mpdu_filter_in_category: %d "
  416. "sw_frame_group_id: %d "
  417. "phy_ppdu_id: %d "
  418. "ip_hdr_chksum: %d "
  419. "reported_mpdu_length: %d "
  420. "key_id_octet: %d "
  421. "cce_super_rule: %d "
  422. "cce_classify_not_done_truncat: %d "
  423. "cce_classify_not_done_cce_dis: %d "
  424. "rule_indication_31_0: %d "
  425. "rule_indication_63_32: %d "
  426. "da_offset: %d "
  427. "sa_offset: %d "
  428. "da_offset_valid: %d "
  429. "sa_offset_valid: %d "
  430. "ipv6_options_crc: %d "
  431. "tcp_seq_number: %d "
  432. "tcp_ack_number: %d "
  433. "tcp_flag: %d "
  434. "lro_eligible: %d "
  435. "window_size: %d "
  436. "tcp_udp_chksum: %d "
  437. "sa_idx_timeout: %d "
  438. "da_idx_timeout: %d "
  439. "msdu_limit_error: %d "
  440. "flow_idx_timeout: %d "
  441. "flow_idx_invalid: %d "
  442. "wifi_parser_error: %d "
  443. "amsdu_parser_error: %d "
  444. "sa_is_valid: %d "
  445. "da_is_valid: %d "
  446. "da_is_mcbc: %d "
  447. "l3_header_padding: %d "
  448. "first_msdu: %d "
  449. "last_msdu: %d "
  450. "sa_idx: %d "
  451. "msdu_drop: %d "
  452. "reo_destination_indication: %d "
  453. "flow_idx: %d "
  454. "fse_metadata: %d "
  455. "cce_metadata: %d "
  456. "sa_sw_peer_id: %d ",
  457. msdu_end->rxpcu_mpdu_filter_in_category,
  458. msdu_end->sw_frame_group_id,
  459. msdu_end->phy_ppdu_id,
  460. msdu_end->ip_hdr_chksum,
  461. msdu_end->reported_mpdu_length,
  462. msdu_end->key_id_octet,
  463. msdu_end->cce_super_rule,
  464. msdu_end->cce_classify_not_done_truncate,
  465. msdu_end->cce_classify_not_done_cce_dis,
  466. msdu_end->rule_indication_31_0,
  467. msdu_end->rule_indication_63_32,
  468. msdu_end->da_offset,
  469. msdu_end->sa_offset,
  470. msdu_end->da_offset_valid,
  471. msdu_end->sa_offset_valid,
  472. msdu_end->ipv6_options_crc,
  473. msdu_end->tcp_seq_number,
  474. msdu_end->tcp_ack_number,
  475. msdu_end->tcp_flag,
  476. msdu_end->lro_eligible,
  477. msdu_end->window_size,
  478. msdu_end->tcp_udp_chksum,
  479. msdu_end->sa_idx_timeout,
  480. msdu_end->da_idx_timeout,
  481. msdu_end->msdu_limit_error,
  482. msdu_end->flow_idx_timeout,
  483. msdu_end->flow_idx_invalid,
  484. msdu_end->wifi_parser_error,
  485. msdu_end->amsdu_parser_error,
  486. msdu_end->sa_is_valid,
  487. msdu_end->da_is_valid,
  488. msdu_end->da_is_mcbc,
  489. msdu_end->l3_header_padding,
  490. msdu_end->first_msdu,
  491. msdu_end->last_msdu,
  492. msdu_end->sa_idx,
  493. msdu_end->msdu_drop,
  494. msdu_end->reo_destination_indication,
  495. msdu_end->flow_idx,
  496. msdu_end->fse_metadata,
  497. msdu_end->cce_metadata,
  498. msdu_end->sa_sw_peer_id);
  499. }
  500. /**
  501. * hal_rx_mpdu_start_tid_get_6122(): API to get tid
  502. * from rx_msdu_start
  503. *
  504. * @buf: pointer to the start of RX PKT TLV header
  505. * Return: uint32_t(tid value)
  506. */
  507. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  508. {
  509. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  510. struct rx_mpdu_start *mpdu_start =
  511. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  512. uint32_t tid;
  513. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  514. return tid;
  515. }
  516. /**
  517. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  518. * Interval from rx_msdu_start
  519. *
  520. * @buf: pointer to the start of RX PKT TLV header
  521. * Return: uint32_t(reception_type)
  522. */
  523. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  524. {
  525. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  526. struct rx_msdu_start *msdu_start =
  527. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  528. uint32_t reception_type;
  529. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  530. return reception_type;
  531. }
  532. /**
  533. * hal_rx_msdu_end_da_idx_get_6122: API to get da_idx
  534. * from rx_msdu_end TLV
  535. *
  536. * @ buf: pointer to the start of RX PKT TLV headers
  537. * Return: da index
  538. */
  539. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  540. {
  541. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  542. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  543. uint16_t da_idx;
  544. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  545. return da_idx;
  546. }
  547. /**
  548. * hal_rx_get_rx_fragment_number_6122(): Function to retrieve rx fragment number
  549. *
  550. * @nbuf: Network buffer
  551. * Returns: rx fragment number
  552. */
  553. static
  554. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  555. {
  556. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  557. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  558. /* Return first 4 bits as fragment number */
  559. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  560. DOT11_SEQ_FRAG_MASK);
  561. }
  562. /**
  563. * hal_rx_msdu_end_da_is_mcbc_get_6122(): API to check if pkt is MCBC
  564. * from rx_msdu_end TLV
  565. *
  566. * @ buf: pointer to the start of RX PKT TLV headers
  567. * Return: da_is_mcbc
  568. */
  569. static uint8_t
  570. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  571. {
  572. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  573. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  574. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  575. }
  576. /**
  577. * hal_rx_msdu_end_sa_is_valid_get_6122(): API to get_6122 the
  578. * sa_is_valid bit from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: sa_is_valid bit
  582. */
  583. static uint8_t
  584. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  585. {
  586. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  587. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  588. uint8_t sa_is_valid;
  589. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  590. return sa_is_valid;
  591. }
  592. /**
  593. * hal_rx_msdu_end_sa_idx_get_6122(): API to get_6122 the
  594. * sa_idx from rx_msdu_end TLV
  595. *
  596. * @ buf: pointer to the start of RX PKT TLV headers
  597. * Return: sa_idx (SA AST index)
  598. */
  599. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  600. {
  601. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  602. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  603. uint16_t sa_idx;
  604. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  605. return sa_idx;
  606. }
  607. /**
  608. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  609. *
  610. * @hal_soc_hdl: hal_soc handle
  611. * @hw_desc_addr: hardware descriptor address
  612. *
  613. * Return: 0 - success/ non-zero failure
  614. */
  615. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  616. {
  617. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  618. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  619. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  620. }
  621. /**
  622. * hal_rx_msdu_end_l3_hdr_padding_get_6122(): API to get_6122 the
  623. * l3_header padding from rx_msdu_end TLV
  624. *
  625. * @ buf: pointer to the start of RX PKT TLV headers
  626. * Return: number of l3 header padding bytes
  627. */
  628. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  629. {
  630. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  631. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  632. uint32_t l3_header_padding;
  633. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  634. return l3_header_padding;
  635. }
  636. /**
  637. * @ hal_rx_encryption_info_valid_6122: Returns encryption type.
  638. *
  639. * @ buf: rx_tlv_hdr of the received packet
  640. * @ Return: encryption type
  641. */
  642. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  643. {
  644. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  645. struct rx_mpdu_start *mpdu_start =
  646. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  647. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  648. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  649. return encryption_info;
  650. }
  651. /*
  652. * @ hal_rx_print_pn_6122: Prints the PN of rx packet.
  653. *
  654. * @ buf: rx_tlv_hdr of the received packet
  655. * @ Return: void
  656. */
  657. static void hal_rx_print_pn_6122(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_mpdu_start *mpdu_start =
  661. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  662. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  663. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  664. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  665. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  666. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  667. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  668. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  669. }
  670. /**
  671. * hal_rx_msdu_end_first_msdu_get_6122: API to get first msdu status
  672. * from rx_msdu_end TLV
  673. *
  674. * @ buf: pointer to the start of RX PKT TLV headers
  675. * Return: first_msdu
  676. */
  677. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  681. uint8_t first_msdu;
  682. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  683. return first_msdu;
  684. }
  685. /**
  686. * hal_rx_msdu_end_da_is_valid_get_6122: API to check if da is valid
  687. * from rx_msdu_end TLV
  688. *
  689. * @ buf: pointer to the start of RX PKT TLV headers
  690. * Return: da_is_valid
  691. */
  692. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  693. {
  694. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  695. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  696. uint8_t da_is_valid;
  697. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  698. return da_is_valid;
  699. }
  700. /**
  701. * hal_rx_msdu_end_last_msdu_get_6122: API to get last msdu status
  702. * from rx_msdu_end TLV
  703. *
  704. * @ buf: pointer to the start of RX PKT TLV headers
  705. * Return: last_msdu
  706. */
  707. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  708. {
  709. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  710. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  711. uint8_t last_msdu;
  712. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  713. return last_msdu;
  714. }
  715. /*
  716. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  717. *
  718. * @nbuf: Network buffer
  719. * Returns: value of mpdu 4th address valid field
  720. */
  721. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  722. {
  723. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  724. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  725. bool ad4_valid = 0;
  726. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  727. return ad4_valid;
  728. }
  729. /**
  730. * hal_rx_mpdu_start_sw_peer_id_get_6122: Retrieve sw peer_id
  731. * @buf: network buffer
  732. *
  733. * Return: sw peer_id
  734. */
  735. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  736. {
  737. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  738. struct rx_mpdu_start *mpdu_start =
  739. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  740. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  741. &mpdu_start->rx_mpdu_info_details);
  742. }
  743. /*
  744. * hal_rx_mpdu_get_to_ds_6122(): API to get the tods info
  745. * from rx_mpdu_start
  746. *
  747. * @buf: pointer to the start of RX PKT TLV header
  748. * Return: uint32_t(to_ds)
  749. */
  750. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  751. {
  752. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  753. struct rx_mpdu_start *mpdu_start =
  754. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  755. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  756. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  757. }
  758. /*
  759. * hal_rx_mpdu_get_fr_ds_6122(): API to get the from ds info
  760. * from rx_mpdu_start
  761. *
  762. * @buf: pointer to the start of RX PKT TLV header
  763. * Return: uint32_t(fr_ds)
  764. */
  765. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  766. {
  767. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  768. struct rx_mpdu_start *mpdu_start =
  769. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  770. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  771. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  772. }
  773. /*
  774. * hal_rx_get_mpdu_frame_control_valid_6122(): Retrieves mpdu
  775. * frame control valid
  776. *
  777. * @nbuf: Network buffer
  778. * Returns: value of frame control valid field
  779. */
  780. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  781. {
  782. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  783. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  784. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  785. }
  786. /**
  787. * hal_rx_get_mpdu_frame_control_field_6122(): Function to
  788. * retrieve frame control field
  789. *
  790. * @nbuf: Network buffer
  791. * Returns: value of frame control field
  792. *
  793. */
  794. static uint16_t hal_rx_get_mpdu_frame_control_field_6122(uint8_t *buf)
  795. {
  796. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  797. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  798. uint16_t frame_ctrl = 0;
  799. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  800. return frame_ctrl;
  801. }
  802. /*
  803. * hal_rx_mpdu_get_addr1_6122(): API to check get address1 of the mpdu
  804. *
  805. * @buf: pointer to the start of RX PKT TLV headera
  806. * @mac_addr: pointer to mac address
  807. * Return: success/failure
  808. */
  809. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  810. uint8_t *mac_addr)
  811. {
  812. struct __attribute__((__packed__)) hal_addr1 {
  813. uint32_t ad1_31_0;
  814. uint16_t ad1_47_32;
  815. };
  816. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  817. struct rx_mpdu_start *mpdu_start =
  818. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  819. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  820. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  821. uint32_t mac_addr_ad1_valid;
  822. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  823. if (mac_addr_ad1_valid) {
  824. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  825. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  826. return QDF_STATUS_SUCCESS;
  827. }
  828. return QDF_STATUS_E_FAILURE;
  829. }
  830. /*
  831. * hal_rx_mpdu_get_addr2_6122(): API to check get address2 of the mpdu
  832. * in the packet
  833. *
  834. * @buf: pointer to the start of RX PKT TLV header
  835. * @mac_addr: pointer to mac address
  836. * Return: success/failure
  837. */
  838. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  839. {
  840. struct __attribute__((__packed__)) hal_addr2 {
  841. uint16_t ad2_15_0;
  842. uint32_t ad2_47_16;
  843. };
  844. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  845. struct rx_mpdu_start *mpdu_start =
  846. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  847. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  848. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  849. uint32_t mac_addr_ad2_valid;
  850. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  851. if (mac_addr_ad2_valid) {
  852. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  853. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  854. return QDF_STATUS_SUCCESS;
  855. }
  856. return QDF_STATUS_E_FAILURE;
  857. }
  858. /*
  859. * hal_rx_mpdu_get_addr3_6122(): API to get address3 of the mpdu
  860. * in the packet
  861. *
  862. * @buf: pointer to the start of RX PKT TLV header
  863. * @mac_addr: pointer to mac address
  864. * Return: success/failure
  865. */
  866. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  867. {
  868. struct __attribute__((__packed__)) hal_addr3 {
  869. uint32_t ad3_31_0;
  870. uint16_t ad3_47_32;
  871. };
  872. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  873. struct rx_mpdu_start *mpdu_start =
  874. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  875. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  876. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  877. uint32_t mac_addr_ad3_valid;
  878. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  879. if (mac_addr_ad3_valid) {
  880. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  881. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  882. return QDF_STATUS_SUCCESS;
  883. }
  884. return QDF_STATUS_E_FAILURE;
  885. }
  886. /*
  887. * hal_rx_mpdu_get_addr4_6122(): API to get address4 of the mpdu
  888. * in the packet
  889. *
  890. * @buf: pointer to the start of RX PKT TLV header
  891. * @mac_addr: pointer to mac address
  892. * Return: success/failure
  893. */
  894. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  895. {
  896. struct __attribute__((__packed__)) hal_addr4 {
  897. uint32_t ad4_31_0;
  898. uint16_t ad4_47_32;
  899. };
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_mpdu_start *mpdu_start =
  902. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  903. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  904. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  905. uint32_t mac_addr_ad4_valid;
  906. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  907. if (mac_addr_ad4_valid) {
  908. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  909. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  910. return QDF_STATUS_SUCCESS;
  911. }
  912. return QDF_STATUS_E_FAILURE;
  913. }
  914. /*
  915. * hal_rx_get_mpdu_sequence_control_valid_6122(): Get mpdu
  916. * sequence control valid
  917. *
  918. * @nbuf: Network buffer
  919. * Returns: value of sequence control valid field
  920. */
  921. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  922. {
  923. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  924. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  925. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  926. }
  927. /**
  928. * hal_rx_is_unicast_6122: check packet is unicast frame or not.
  929. *
  930. * @ buf: pointer to rx pkt TLV.
  931. *
  932. * Return: true on unicast.
  933. */
  934. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  935. {
  936. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  937. struct rx_mpdu_start *mpdu_start =
  938. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  939. uint32_t grp_id;
  940. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  941. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  942. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  943. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  944. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  945. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  946. }
  947. /**
  948. * hal_rx_tid_get_6122: get tid based on qos control valid.
  949. * @hal_soc_hdl: hal soc handle
  950. * @buf: pointer to rx pkt TLV.
  951. *
  952. * Return: tid
  953. */
  954. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  955. {
  956. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  957. struct rx_mpdu_start *mpdu_start =
  958. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  959. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  960. uint8_t qos_control_valid =
  961. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  962. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  963. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  964. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  965. if (qos_control_valid)
  966. return hal_rx_mpdu_start_tid_get_6122(buf);
  967. return HAL_RX_NON_QOS_TID;
  968. }
  969. /**
  970. * hal_rx_hw_desc_get_ppduid_get_6122(): retrieve ppdu id
  971. * @rx_tlv_hdr: rx tlv header
  972. * @rxdma_dst_ring_desc: rxdma HW descriptor
  973. *
  974. * Return: ppdu id
  975. */
  976. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  977. void *rxdma_dst_ring_desc)
  978. {
  979. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  980. return reo_ent->phy_ppdu_id;
  981. }
  982. /**
  983. * hal_reo_status_get_header_6122 - Process reo desc info
  984. * @ring_desc: REO status ring descriptor
  985. * @b - tlv type info
  986. * @h1 - Pointer to hal_reo_status_header where info to be stored
  987. *
  988. * Return - none.
  989. *
  990. */
  991. static void hal_reo_status_get_header_6122(hal_ring_desc_t ring_desc, int b,
  992. void *h1)
  993. {
  994. uint32_t *d = (uint32_t *)ring_desc;
  995. uint32_t val1 = 0;
  996. struct hal_reo_status_header *h =
  997. (struct hal_reo_status_header *)h1;
  998. /* Offsets of descriptor fields defined in HW headers start
  999. * from the field after TLV header
  1000. */
  1001. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  1002. switch (b) {
  1003. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1004. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1005. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1006. break;
  1007. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1008. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1009. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1010. break;
  1011. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1012. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1013. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1014. break;
  1015. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1016. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1017. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1018. break;
  1019. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1020. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1021. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1022. break;
  1023. case HAL_REO_DESC_THRES_STATUS_TLV:
  1024. val1 =
  1025. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1026. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1027. break;
  1028. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1029. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1030. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1031. break;
  1032. default:
  1033. qdf_nofl_err("ERROR: Unknown tlv\n");
  1034. break;
  1035. }
  1036. h->cmd_num =
  1037. HAL_GET_FIELD(
  1038. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1039. val1);
  1040. h->exec_time =
  1041. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1042. CMD_EXECUTION_TIME, val1);
  1043. h->status =
  1044. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1045. REO_CMD_EXECUTION_STATUS, val1);
  1046. switch (b) {
  1047. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1048. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1049. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1050. break;
  1051. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1052. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1053. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1054. break;
  1055. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1056. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1057. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1058. break;
  1059. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1060. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1061. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1062. break;
  1063. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1064. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1065. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1066. break;
  1067. case HAL_REO_DESC_THRES_STATUS_TLV:
  1068. val1 =
  1069. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1070. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1071. break;
  1072. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1073. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1074. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1075. break;
  1076. default:
  1077. qdf_nofl_err("ERROR: Unknown tlv\n");
  1078. break;
  1079. }
  1080. h->tstamp =
  1081. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1082. }
  1083. /**
  1084. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122():
  1085. * Retrieve qos control valid bit from the tlv.
  1086. * @buf: pointer to rx pkt TLV.
  1087. *
  1088. * Return: qos control value.
  1089. */
  1090. static inline uint32_t
  1091. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1092. {
  1093. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1094. struct rx_mpdu_start *mpdu_start =
  1095. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1096. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1097. &mpdu_start->rx_mpdu_info_details);
  1098. }
  1099. /**
  1100. * hal_rx_msdu_end_sa_sw_peer_id_get_6122(): API to get the
  1101. * sa_sw_peer_id from rx_msdu_end TLV
  1102. * @buf: pointer to the start of RX PKT TLV headers
  1103. *
  1104. * Return: sa_sw_peer_id index
  1105. */
  1106. static inline uint32_t
  1107. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1108. {
  1109. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1110. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1111. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1112. }
  1113. /**
  1114. * hal_tx_desc_set_mesh_en_6122 - Set mesh_enable flag in Tx descriptor
  1115. * @desc: Handle to Tx Descriptor
  1116. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1117. * enabling the interpretation of the 'Mesh Control Present' bit
  1118. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1119. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1120. * is present between the header and the LLC.
  1121. *
  1122. * Return: void
  1123. */
  1124. static inline
  1125. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1126. {
  1127. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1128. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1129. }
  1130. static
  1131. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1132. {
  1133. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1134. }
  1135. static
  1136. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1137. {
  1138. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1139. }
  1140. static
  1141. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1142. {
  1143. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1144. }
  1145. static
  1146. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1147. {
  1148. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1149. }
  1150. static
  1151. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1152. {
  1153. return HAL_RX_GET_FC_VALID(buf);
  1154. }
  1155. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1156. {
  1157. return HAL_RX_GET_TO_DS_FLAG(buf);
  1158. }
  1159. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1160. {
  1161. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1162. }
  1163. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1164. {
  1165. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1166. }
  1167. static uint32_t
  1168. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1169. {
  1170. struct rx_mpdu_info *rx_mpdu_info;
  1171. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1172. rx_mpdu_info =
  1173. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1174. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1175. }
  1176. /**
  1177. * hal_reo_config_6122(): Set reo config parameters
  1178. * @soc: hal soc handle
  1179. * @reg_val: value to be set
  1180. * @reo_params: reo parameters
  1181. *
  1182. * Return: void
  1183. */
  1184. static void
  1185. hal_reo_config_6122(struct hal_soc *soc,
  1186. uint32_t reg_val,
  1187. struct hal_reo_params *reo_params)
  1188. {
  1189. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1190. }
  1191. /**
  1192. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1193. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1194. *
  1195. * Return - Pointer to rx_msdu_desc_info structure.
  1196. *
  1197. */
  1198. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1199. {
  1200. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1201. }
  1202. /**
  1203. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1204. * @link_desc - Pointer to link desc
  1205. *
  1206. * Return - Pointer to rx_msdu_details structure
  1207. *
  1208. */
  1209. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1210. {
  1211. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1212. }
  1213. /**
  1214. * hal_rx_msdu_flow_idx_get_6122: API to get flow index
  1215. * from rx_msdu_end TLV
  1216. * @buf: pointer to the start of RX PKT TLV headers
  1217. *
  1218. * Return: flow index value from MSDU END TLV
  1219. */
  1220. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1221. {
  1222. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1223. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1224. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1225. }
  1226. /**
  1227. * hal_rx_msdu_flow_idx_invalid_6122: API to get flow index invalid
  1228. * from rx_msdu_end TLV
  1229. * @buf: pointer to the start of RX PKT TLV headers
  1230. *
  1231. * Return: flow index invalid value from MSDU END TLV
  1232. */
  1233. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1234. {
  1235. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1236. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1237. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1238. }
  1239. /**
  1240. * hal_rx_msdu_flow_idx_timeout_6122: API to get flow index timeout
  1241. * from rx_msdu_end TLV
  1242. * @buf: pointer to the start of RX PKT TLV headers
  1243. *
  1244. * Return: flow index timeout value from MSDU END TLV
  1245. */
  1246. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1247. {
  1248. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1249. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1250. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1251. }
  1252. /**
  1253. * hal_rx_msdu_fse_metadata_get_6122: API to get FSE metadata
  1254. * from rx_msdu_end TLV
  1255. * @buf: pointer to the start of RX PKT TLV headers
  1256. *
  1257. * Return: fse metadata value from MSDU END TLV
  1258. */
  1259. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1260. {
  1261. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1262. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1263. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1264. }
  1265. /**
  1266. * hal_rx_msdu_cce_metadata_get_6122: API to get CCE metadata
  1267. * from rx_msdu_end TLV
  1268. * @buf: pointer to the start of RX PKT TLV headers
  1269. *
  1270. * Return: cce_metadata
  1271. */
  1272. static uint16_t
  1273. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1274. {
  1275. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1276. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1277. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1278. }
  1279. /**
  1280. * hal_rx_msdu_get_flow_params_6122: API to get flow index, flow index invalid
  1281. * and flow index timeout from rx_msdu_end TLV
  1282. * @buf: pointer to the start of RX PKT TLV headers
  1283. * @flow_invalid: pointer to return value of flow_idx_valid
  1284. * @flow_timeout: pointer to return value of flow_idx_timeout
  1285. * @flow_index: pointer to return value of flow_idx
  1286. *
  1287. * Return: none
  1288. */
  1289. static inline void
  1290. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1291. bool *flow_invalid,
  1292. bool *flow_timeout,
  1293. uint32_t *flow_index)
  1294. {
  1295. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1296. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1297. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1298. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1299. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1300. }
  1301. /**
  1302. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1303. * @buf: rx_tlv_hdr
  1304. *
  1305. * Return: tcp checksum
  1306. */
  1307. static uint16_t
  1308. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1309. {
  1310. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1311. }
  1312. /**
  1313. * hal_rx_get_rx_sequence_6122(): Function to retrieve rx sequence number
  1314. *
  1315. * @nbuf: Network buffer
  1316. * Returns: rx sequence number
  1317. */
  1318. static
  1319. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1320. {
  1321. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1322. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1323. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1324. }
  1325. /**
  1326. * hal_get_window_address_6122(): Function to get hp/tp address
  1327. * @hal_soc: Pointer to hal_soc
  1328. * @addr: address offset of register
  1329. *
  1330. * Return: modified address offset of register
  1331. */
  1332. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1333. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1334. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1335. qdf_iomem_t addr)
  1336. {
  1337. uint32_t offset = addr - hal_soc->dev_base_addr;
  1338. qdf_iomem_t new_offset;
  1339. /*
  1340. * If offset lies within DP register range, use 3rd window to write
  1341. * into DP region.
  1342. */
  1343. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1344. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1345. (offset & WINDOW_RANGE_MASK));
  1346. /*
  1347. * If offset lies within CE register range, use 2nd window to write
  1348. * into CE region.
  1349. */
  1350. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1351. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1352. (offset & WINDOW_RANGE_MASK));
  1353. } else {
  1354. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1355. "%s: ERROR: Accessing Wrong register\n", __func__);
  1356. qdf_assert_always(0);
  1357. return 0;
  1358. }
  1359. return new_offset;
  1360. }
  1361. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1362. {
  1363. /* Write value into window configuration register */
  1364. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1365. WINDOW_CONFIGURATION_VALUE_6122);
  1366. }
  1367. /**
  1368. * hal_rx_msdu_packet_metadata_get_6122(): API to get the
  1369. * msdu information from rx_msdu_end TLV
  1370. *
  1371. * @ buf: pointer to the start of RX PKT TLV headers
  1372. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1373. */
  1374. static void
  1375. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1376. void *msdu_pkt_metadata)
  1377. {
  1378. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1379. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1380. struct hal_rx_msdu_metadata *msdu_metadata =
  1381. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1382. msdu_metadata->l3_hdr_pad =
  1383. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1384. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1385. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1386. msdu_metadata->sa_sw_peer_id =
  1387. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1388. }
  1389. /**
  1390. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1391. * @fst: Pointer to the Rx Flow Search Table
  1392. * @table_offset: offset into the table where the flow is to be setup
  1393. * @flow: Flow Parameters
  1394. *
  1395. * Return: Success/Failure
  1396. */
  1397. static void *
  1398. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1399. uint8_t *rx_flow)
  1400. {
  1401. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1402. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1403. uint8_t *fse;
  1404. bool fse_valid;
  1405. if (table_offset >= fst->max_entries) {
  1406. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1407. "HAL FSE table offset %u exceeds max entries %u",
  1408. table_offset, fst->max_entries);
  1409. return NULL;
  1410. }
  1411. fse = (uint8_t *)fst->base_vaddr +
  1412. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1413. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1414. if (fse_valid) {
  1415. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1416. "HAL FSE %pK already valid", fse);
  1417. return NULL;
  1418. }
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1421. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1422. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1423. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1424. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1425. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1426. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1427. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1430. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1431. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1432. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1433. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1434. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1435. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1436. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1437. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1438. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1439. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1442. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1446. (flow->tuple_info.dest_port));
  1447. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1448. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1449. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1450. (flow->tuple_info.src_port));
  1451. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1452. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1453. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1454. flow->tuple_info.l4_protocol);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1456. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1457. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1458. flow->reo_destination_handler);
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1460. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1461. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1462. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1463. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1464. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1465. flow->fse_metadata);
  1466. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1467. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1468. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1469. REO_DESTINATION_INDICATION,
  1470. flow->reo_destination_indication);
  1471. /* Reset all the other fields in FSE */
  1472. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1473. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1474. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1475. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1476. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1477. return fse;
  1478. }
  1479. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1480. uint32_t *remap1, uint32_t *remap2)
  1481. {
  1482. switch (num_rings) {
  1483. case 1:
  1484. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1485. HAL_REO_REMAP_IX2(ring[0], 17) |
  1486. HAL_REO_REMAP_IX2(ring[0], 18) |
  1487. HAL_REO_REMAP_IX2(ring[0], 19) |
  1488. HAL_REO_REMAP_IX2(ring[0], 20) |
  1489. HAL_REO_REMAP_IX2(ring[0], 21) |
  1490. HAL_REO_REMAP_IX2(ring[0], 22) |
  1491. HAL_REO_REMAP_IX2(ring[0], 23);
  1492. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1493. HAL_REO_REMAP_IX3(ring[0], 25) |
  1494. HAL_REO_REMAP_IX3(ring[0], 26) |
  1495. HAL_REO_REMAP_IX3(ring[0], 27) |
  1496. HAL_REO_REMAP_IX3(ring[0], 28) |
  1497. HAL_REO_REMAP_IX3(ring[0], 29) |
  1498. HAL_REO_REMAP_IX3(ring[0], 30) |
  1499. HAL_REO_REMAP_IX3(ring[0], 31);
  1500. break;
  1501. case 2:
  1502. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1503. HAL_REO_REMAP_IX2(ring[0], 17) |
  1504. HAL_REO_REMAP_IX2(ring[1], 18) |
  1505. HAL_REO_REMAP_IX2(ring[1], 19) |
  1506. HAL_REO_REMAP_IX2(ring[0], 20) |
  1507. HAL_REO_REMAP_IX2(ring[0], 21) |
  1508. HAL_REO_REMAP_IX2(ring[1], 22) |
  1509. HAL_REO_REMAP_IX2(ring[1], 23);
  1510. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1511. HAL_REO_REMAP_IX3(ring[0], 25) |
  1512. HAL_REO_REMAP_IX3(ring[1], 26) |
  1513. HAL_REO_REMAP_IX3(ring[1], 27) |
  1514. HAL_REO_REMAP_IX3(ring[0], 28) |
  1515. HAL_REO_REMAP_IX3(ring[0], 29) |
  1516. HAL_REO_REMAP_IX3(ring[1], 30) |
  1517. HAL_REO_REMAP_IX3(ring[1], 31);
  1518. break;
  1519. case 3:
  1520. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1521. HAL_REO_REMAP_IX2(ring[1], 17) |
  1522. HAL_REO_REMAP_IX2(ring[2], 18) |
  1523. HAL_REO_REMAP_IX2(ring[0], 19) |
  1524. HAL_REO_REMAP_IX2(ring[1], 20) |
  1525. HAL_REO_REMAP_IX2(ring[2], 21) |
  1526. HAL_REO_REMAP_IX2(ring[0], 22) |
  1527. HAL_REO_REMAP_IX2(ring[1], 23);
  1528. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1529. HAL_REO_REMAP_IX3(ring[0], 25) |
  1530. HAL_REO_REMAP_IX3(ring[1], 26) |
  1531. HAL_REO_REMAP_IX3(ring[2], 27) |
  1532. HAL_REO_REMAP_IX3(ring[0], 28) |
  1533. HAL_REO_REMAP_IX3(ring[1], 29) |
  1534. HAL_REO_REMAP_IX3(ring[2], 30) |
  1535. HAL_REO_REMAP_IX3(ring[0], 31);
  1536. break;
  1537. case 4:
  1538. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1539. HAL_REO_REMAP_IX2(ring[1], 17) |
  1540. HAL_REO_REMAP_IX2(ring[2], 18) |
  1541. HAL_REO_REMAP_IX2(ring[3], 19) |
  1542. HAL_REO_REMAP_IX2(ring[0], 20) |
  1543. HAL_REO_REMAP_IX2(ring[1], 21) |
  1544. HAL_REO_REMAP_IX2(ring[2], 22) |
  1545. HAL_REO_REMAP_IX2(ring[3], 23);
  1546. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1547. HAL_REO_REMAP_IX3(ring[1], 25) |
  1548. HAL_REO_REMAP_IX3(ring[2], 26) |
  1549. HAL_REO_REMAP_IX3(ring[3], 27) |
  1550. HAL_REO_REMAP_IX3(ring[0], 28) |
  1551. HAL_REO_REMAP_IX3(ring[1], 29) |
  1552. HAL_REO_REMAP_IX3(ring[2], 30) |
  1553. HAL_REO_REMAP_IX3(ring[3], 31);
  1554. break;
  1555. }
  1556. }
  1557. static void hal_hw_txrx_ops_attach_qcn6122(struct hal_soc *hal_soc)
  1558. {
  1559. /* init and setup */
  1560. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1561. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1562. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1563. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1564. hal_soc->ops->hal_get_window_address = hal_get_window_address_6122;
  1565. /* tx */
  1566. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1567. hal_tx_desc_set_dscp_tid_table_id_6122;
  1568. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122;
  1569. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122;
  1570. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122;
  1571. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1572. hal_tx_desc_set_buf_addr_generic_li;
  1573. hal_soc->ops->hal_tx_desc_set_search_type =
  1574. hal_tx_desc_set_search_type_generic_li;
  1575. hal_soc->ops->hal_tx_desc_set_search_index =
  1576. hal_tx_desc_set_search_index_generic_li;
  1577. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1578. hal_tx_desc_set_cache_set_num_generic_li;
  1579. hal_soc->ops->hal_tx_comp_get_status =
  1580. hal_tx_comp_get_status_generic_li;
  1581. hal_soc->ops->hal_tx_comp_get_release_reason =
  1582. hal_tx_comp_get_release_reason_generic_li;
  1583. hal_soc->ops->hal_get_wbm_internal_error =
  1584. hal_get_wbm_internal_error_generic_li;
  1585. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122;
  1586. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1587. hal_tx_init_cmd_credit_ring_6122;
  1588. /* rx */
  1589. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1590. hal_rx_msdu_start_nss_get_6122;
  1591. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1592. hal_rx_mon_hw_desc_get_mpdu_status_6122;
  1593. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6122;
  1594. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1595. hal_rx_proc_phyrx_other_receive_info_tlv_6122;
  1596. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1597. hal_rx_dump_msdu_start_tlv_6122;
  1598. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122;
  1599. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6122;
  1600. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1601. hal_rx_mpdu_start_tid_get_6122;
  1602. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1603. hal_rx_msdu_start_reception_type_get_6122;
  1604. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1605. hal_rx_msdu_end_da_idx_get_6122;
  1606. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1607. hal_rx_msdu_desc_info_get_ptr_6122;
  1608. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1609. hal_rx_link_desc_msdu0_ptr_6122;
  1610. hal_soc->ops->hal_reo_status_get_header =
  1611. hal_reo_status_get_header_6122;
  1612. hal_soc->ops->hal_rx_status_get_tlv_info =
  1613. hal_rx_status_get_tlv_info_generic_li;
  1614. hal_soc->ops->hal_rx_wbm_err_info_get =
  1615. hal_rx_wbm_err_info_get_generic_li;
  1616. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1617. hal_rx_dump_mpdu_start_tlv_generic_li;
  1618. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1619. hal_tx_set_pcp_tid_map_generic_li;
  1620. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1621. hal_tx_update_pcp_tid_generic_li;
  1622. hal_soc->ops->hal_tx_set_tidmap_prty =
  1623. hal_tx_update_tidmap_prty_generic_li;
  1624. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1625. hal_rx_get_rx_fragment_number_6122;
  1626. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1627. hal_rx_msdu_end_da_is_mcbc_get_6122;
  1628. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1629. hal_rx_msdu_end_sa_is_valid_get_6122;
  1630. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1631. hal_rx_msdu_end_sa_idx_get_6122;
  1632. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1633. hal_rx_desc_is_first_msdu_6122;
  1634. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1635. hal_rx_msdu_end_l3_hdr_padding_get_6122;
  1636. hal_soc->ops->hal_rx_encryption_info_valid =
  1637. hal_rx_encryption_info_valid_6122;
  1638. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6122;
  1639. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1640. hal_rx_msdu_end_first_msdu_get_6122;
  1641. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1642. hal_rx_msdu_end_da_is_valid_get_6122;
  1643. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1644. hal_rx_msdu_end_last_msdu_get_6122;
  1645. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1646. hal_rx_get_mpdu_mac_ad4_valid_6122;
  1647. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1648. hal_rx_mpdu_start_sw_peer_id_get_6122;
  1649. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1650. hal_rx_mpdu_peer_meta_data_get_li;
  1651. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122;
  1652. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122;
  1653. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1654. hal_rx_get_mpdu_frame_control_valid_6122;
  1655. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1656. hal_rx_get_mpdu_frame_control_field_6122;
  1657. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122;
  1658. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122;
  1659. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122;
  1660. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122;
  1661. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1662. hal_rx_get_mpdu_sequence_control_valid_6122;
  1663. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6122;
  1664. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6122;
  1665. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1666. hal_rx_hw_desc_get_ppduid_get_6122;
  1667. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1668. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122;
  1669. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1670. hal_rx_msdu_end_sa_sw_peer_id_get_6122;
  1671. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1672. hal_rx_msdu0_buffer_addr_lsb_6122;
  1673. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1674. hal_rx_msdu_desc_info_ptr_get_6122;
  1675. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122;
  1676. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122;
  1677. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122;
  1678. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122;
  1679. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1680. hal_rx_get_mac_addr2_valid_6122;
  1681. hal_soc->ops->hal_rx_get_filter_category =
  1682. hal_rx_get_filter_category_6122;
  1683. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122;
  1684. hal_soc->ops->hal_reo_config = hal_reo_config_6122;
  1685. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122;
  1686. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1687. hal_rx_msdu_flow_idx_invalid_6122;
  1688. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1689. hal_rx_msdu_flow_idx_timeout_6122;
  1690. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1691. hal_rx_msdu_fse_metadata_get_6122;
  1692. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1693. hal_rx_msdu_cce_match_get_li;
  1694. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1695. hal_rx_msdu_cce_metadata_get_6122;
  1696. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1697. hal_rx_msdu_get_flow_params_6122;
  1698. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1699. hal_rx_tlv_get_tcp_chksum_6122;
  1700. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122;
  1701. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1702. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6122;
  1703. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122;
  1704. #endif
  1705. /* rx - msdu fast path info fields */
  1706. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1707. hal_rx_msdu_packet_metadata_get_6122;
  1708. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1709. hal_rx_mpdu_start_tlv_tag_valid_6122;
  1710. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1711. hal_rx_sw_mon_desc_info_get_6122;
  1712. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1713. hal_rx_wbm_err_msdu_continuation_get_6122;
  1714. /* rx - TLV struct offsets */
  1715. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1716. hal_rx_msdu_end_offset_get_generic;
  1717. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1718. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1719. hal_rx_msdu_start_offset_get_generic;
  1720. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1721. hal_rx_mpdu_start_offset_get_generic;
  1722. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1723. hal_rx_mpdu_end_offset_get_generic;
  1724. #ifndef NO_RX_PKT_HDR_TLV
  1725. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1726. hal_rx_pkt_tlv_offset_get_generic;
  1727. #endif
  1728. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122;
  1729. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1730. hal_rx_flow_get_tuple_info_li;
  1731. hal_soc->ops->hal_rx_flow_delete_entry =
  1732. hal_rx_flow_delete_entry_li;
  1733. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1734. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1735. hal_compute_reo_remap_ix2_ix3_6122;
  1736. hal_soc->ops->hal_setup_link_idle_list =
  1737. hal_setup_link_idle_list_generic_li;
  1738. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1739. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1740. hal_rx_msdu_start_get_len_6122;
  1741. };
  1742. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1743. /* TODO: max_rings can populated by querying HW capabilities */
  1744. { /* REO_DST */
  1745. .start_ring_id = HAL_SRNG_REO2SW1,
  1746. .max_rings = 4,
  1747. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1748. .lmac_ring = FALSE,
  1749. .ring_dir = HAL_SRNG_DST_RING,
  1750. .reg_start = {
  1751. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1752. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1753. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1754. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1755. },
  1756. .reg_size = {
  1757. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1758. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1759. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1760. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1761. },
  1762. .max_size =
  1763. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1764. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1765. },
  1766. { /* REO_EXCEPTION */
  1767. /* Designating REO2TCL ring as exception ring. This ring is
  1768. * similar to other REO2SW rings though it is named as REO2TCL.
  1769. * Any of theREO2SW rings can be used as exception ring.
  1770. */
  1771. .start_ring_id = HAL_SRNG_REO2TCL,
  1772. .max_rings = 1,
  1773. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1774. .lmac_ring = FALSE,
  1775. .ring_dir = HAL_SRNG_DST_RING,
  1776. .reg_start = {
  1777. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1778. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1779. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1780. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1781. },
  1782. /* Single ring - provide ring size if multiple rings of this
  1783. * type are supported
  1784. */
  1785. .reg_size = {},
  1786. .max_size =
  1787. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1788. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1789. },
  1790. { /* REO_REINJECT */
  1791. .start_ring_id = HAL_SRNG_SW2REO,
  1792. .max_rings = 1,
  1793. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1794. .lmac_ring = FALSE,
  1795. .ring_dir = HAL_SRNG_SRC_RING,
  1796. .reg_start = {
  1797. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1798. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1799. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1800. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1801. },
  1802. /* Single ring - provide ring size if multiple rings of this
  1803. * type are supported
  1804. */
  1805. .reg_size = {},
  1806. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1807. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1808. },
  1809. { /* REO_CMD */
  1810. .start_ring_id = HAL_SRNG_REO_CMD,
  1811. .max_rings = 1,
  1812. .entry_size = (sizeof(struct tlv_32_hdr) +
  1813. sizeof(struct reo_get_queue_stats)) >> 2,
  1814. .lmac_ring = FALSE,
  1815. .ring_dir = HAL_SRNG_SRC_RING,
  1816. .reg_start = {
  1817. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1818. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1819. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1820. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1821. },
  1822. /* Single ring - provide ring size if multiple rings of this
  1823. * type are supported
  1824. */
  1825. .reg_size = {},
  1826. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1827. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1828. },
  1829. { /* REO_STATUS */
  1830. .start_ring_id = HAL_SRNG_REO_STATUS,
  1831. .max_rings = 1,
  1832. .entry_size = (sizeof(struct tlv_32_hdr) +
  1833. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1834. .lmac_ring = FALSE,
  1835. .ring_dir = HAL_SRNG_DST_RING,
  1836. .reg_start = {
  1837. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1838. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1839. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1840. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1841. },
  1842. /* Single ring - provide ring size if multiple rings of this
  1843. * type are supported
  1844. */
  1845. .reg_size = {},
  1846. .max_size =
  1847. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1848. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1849. },
  1850. { /* TCL_DATA */
  1851. .start_ring_id = HAL_SRNG_SW2TCL1,
  1852. .max_rings = 3,
  1853. .entry_size = (sizeof(struct tlv_32_hdr) +
  1854. sizeof(struct tcl_data_cmd)) >> 2,
  1855. .lmac_ring = FALSE,
  1856. .ring_dir = HAL_SRNG_SRC_RING,
  1857. .reg_start = {
  1858. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1859. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1860. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1861. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1862. },
  1863. .reg_size = {
  1864. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1865. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1866. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1867. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1868. },
  1869. .max_size =
  1870. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1871. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1872. },
  1873. { /* TCL_CMD/CREDIT */
  1874. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1875. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1876. .max_rings = 1,
  1877. .entry_size = (sizeof(struct tlv_32_hdr) +
  1878. sizeof(struct tcl_data_cmd)) >> 2,
  1879. .lmac_ring = FALSE,
  1880. .ring_dir = HAL_SRNG_SRC_RING,
  1881. .reg_start = {
  1882. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1883. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1884. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1885. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1886. },
  1887. /* Single ring - provide ring size if multiple rings of this
  1888. * type are supported
  1889. */
  1890. .reg_size = {},
  1891. .max_size =
  1892. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1893. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1894. },
  1895. { /* TCL_STATUS */
  1896. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1897. .max_rings = 1,
  1898. .entry_size = (sizeof(struct tlv_32_hdr) +
  1899. sizeof(struct tcl_status_ring)) >> 2,
  1900. .lmac_ring = FALSE,
  1901. .ring_dir = HAL_SRNG_DST_RING,
  1902. .reg_start = {
  1903. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1904. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1905. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1906. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1907. },
  1908. /* Single ring - provide ring size if multiple rings of this
  1909. * type are supported
  1910. */
  1911. .reg_size = {},
  1912. .max_size =
  1913. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1914. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1915. },
  1916. { /* CE_SRC */
  1917. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1918. .max_rings = 12,
  1919. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1920. .lmac_ring = FALSE,
  1921. .ring_dir = HAL_SRNG_SRC_RING,
  1922. .reg_start = {
  1923. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1924. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1925. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1926. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1927. },
  1928. .reg_size = {
  1929. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1930. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1931. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1932. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1933. },
  1934. .max_size =
  1935. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1937. },
  1938. { /* CE_DST */
  1939. .start_ring_id = HAL_SRNG_CE_0_DST,
  1940. .max_rings = 12,
  1941. .entry_size = 8 >> 2,
  1942. /*TODO: entry_size above should actually be
  1943. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1944. * of struct ce_dst_desc in HW header files
  1945. */
  1946. .lmac_ring = FALSE,
  1947. .ring_dir = HAL_SRNG_SRC_RING,
  1948. .reg_start = {
  1949. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1950. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1951. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1952. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1953. },
  1954. .reg_size = {
  1955. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1956. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1957. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1958. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1959. },
  1960. .max_size =
  1961. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1962. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1963. },
  1964. { /* CE_DST_STATUS */
  1965. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1966. .max_rings = 12,
  1967. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1968. .lmac_ring = FALSE,
  1969. .ring_dir = HAL_SRNG_DST_RING,
  1970. .reg_start = {
  1971. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1972. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1973. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1974. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1975. },
  1976. /* TODO: check destination status ring registers */
  1977. .reg_size = {
  1978. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1979. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1980. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1981. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1982. },
  1983. .max_size =
  1984. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1985. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1986. },
  1987. { /* WBM_IDLE_LINK */
  1988. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1989. .max_rings = 1,
  1990. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1991. .lmac_ring = FALSE,
  1992. .ring_dir = HAL_SRNG_SRC_RING,
  1993. .reg_start = {
  1994. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1995. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1996. },
  1997. /* Single ring - provide ring size if multiple rings of this
  1998. * type are supported
  1999. */
  2000. .reg_size = {},
  2001. .max_size =
  2002. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2003. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2004. },
  2005. { /* SW2WBM_RELEASE */
  2006. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2007. .max_rings = 1,
  2008. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2009. .lmac_ring = FALSE,
  2010. .ring_dir = HAL_SRNG_SRC_RING,
  2011. .reg_start = {
  2012. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2013. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2014. },
  2015. /* Single ring - provide ring size if multiple rings of this
  2016. * type are supported
  2017. */
  2018. .reg_size = {},
  2019. .max_size =
  2020. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2021. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2022. },
  2023. { /* WBM2SW_RELEASE */
  2024. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2025. .max_rings = 5,
  2026. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2027. .lmac_ring = FALSE,
  2028. .ring_dir = HAL_SRNG_DST_RING,
  2029. .reg_start = {
  2030. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2031. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2032. },
  2033. .reg_size = {
  2034. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2035. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2036. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2037. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2038. },
  2039. .max_size =
  2040. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2041. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2042. },
  2043. { /* RXDMA_BUF */
  2044. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2045. #ifdef IPA_OFFLOAD
  2046. .max_rings = 3,
  2047. #else
  2048. .max_rings = 2,
  2049. #endif
  2050. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2051. .lmac_ring = TRUE,
  2052. .ring_dir = HAL_SRNG_SRC_RING,
  2053. /* reg_start is not set because LMAC rings are not accessed
  2054. * from host
  2055. */
  2056. .reg_start = {},
  2057. .reg_size = {},
  2058. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2059. },
  2060. { /* RXDMA_DST */
  2061. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2062. .max_rings = 1,
  2063. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2064. .lmac_ring = TRUE,
  2065. .ring_dir = HAL_SRNG_DST_RING,
  2066. /* reg_start is not set because LMAC rings are not accessed
  2067. * from host
  2068. */
  2069. .reg_start = {},
  2070. .reg_size = {},
  2071. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2072. },
  2073. { /* RXDMA_MONITOR_BUF */
  2074. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2075. .max_rings = 1,
  2076. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2077. .lmac_ring = TRUE,
  2078. .ring_dir = HAL_SRNG_SRC_RING,
  2079. /* reg_start is not set because LMAC rings are not accessed
  2080. * from host
  2081. */
  2082. .reg_start = {},
  2083. .reg_size = {},
  2084. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2085. },
  2086. { /* RXDMA_MONITOR_STATUS */
  2087. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2088. .max_rings = 1,
  2089. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2090. .lmac_ring = TRUE,
  2091. .ring_dir = HAL_SRNG_SRC_RING,
  2092. /* reg_start is not set because LMAC rings are not accessed
  2093. * from host
  2094. */
  2095. .reg_start = {},
  2096. .reg_size = {},
  2097. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2098. },
  2099. { /* RXDMA_MONITOR_DST */
  2100. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2101. .max_rings = 1,
  2102. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2103. .lmac_ring = TRUE,
  2104. .ring_dir = HAL_SRNG_DST_RING,
  2105. /* reg_start is not set because LMAC rings are not accessed
  2106. * from host
  2107. */
  2108. .reg_start = {},
  2109. .reg_size = {},
  2110. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2111. },
  2112. { /* RXDMA_MONITOR_DESC */
  2113. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2114. .max_rings = 1,
  2115. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2116. .lmac_ring = TRUE,
  2117. .ring_dir = HAL_SRNG_SRC_RING,
  2118. /* reg_start is not set because LMAC rings are not accessed
  2119. * from host
  2120. */
  2121. .reg_start = {},
  2122. .reg_size = {},
  2123. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2124. },
  2125. { /* DIR_BUF_RX_DMA_SRC */
  2126. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2127. /* one ring for spectral and one ring for cfr */
  2128. .max_rings = 2,
  2129. .entry_size = 2,
  2130. .lmac_ring = TRUE,
  2131. .ring_dir = HAL_SRNG_SRC_RING,
  2132. /* reg_start is not set because LMAC rings are not accessed
  2133. * from host
  2134. */
  2135. .reg_start = {},
  2136. .reg_size = {},
  2137. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2138. },
  2139. #ifdef WLAN_FEATURE_CIF_CFR
  2140. { /* WIFI_POS_SRC */
  2141. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2142. .max_rings = 1,
  2143. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2144. .lmac_ring = TRUE,
  2145. .ring_dir = HAL_SRNG_SRC_RING,
  2146. /* reg_start is not set because LMAC rings are not accessed
  2147. * from host
  2148. */
  2149. .reg_start = {},
  2150. .reg_size = {},
  2151. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2152. },
  2153. #endif
  2154. { /* REO2PPE */ 0},
  2155. { /* PPE2TCL */ 0},
  2156. { /* PPE_RELEASE */ 0},
  2157. { /* TX_MONITOR_BUF */ 0},
  2158. { /* TX_MONITOR_DST */ 0},
  2159. { /* SW2RXDMA_NEW */ 0},
  2160. };
  2161. /**
  2162. * hal_qcn6122_attach()- Attach 6122 target specific hal_soc ops,
  2163. * offset and srng table
  2164. * Return: void
  2165. */
  2166. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2167. {
  2168. hal_soc->hw_srng_table = hw_srng_table_6122;
  2169. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2170. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2171. hal_hw_txrx_ops_attach_qcn6122(hal_soc);
  2172. if (hal_soc->static_window_map)
  2173. hal_write_window_register(hal_soc);
  2174. }