sde_crtc.c 195 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. struct sde_crtc_custom_events {
  43. u32 event;
  44. int (*func)(struct drm_crtc *crtc, bool en,
  45. struct sde_irq_callback *irq);
  46. };
  47. struct vblank_work {
  48. struct kthread_work work;
  49. int crtc_id;
  50. bool enable;
  51. struct msm_drm_private *priv;
  52. };
  53. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  54. bool en, struct sde_irq_callback *ad_irq);
  55. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  56. bool en, struct sde_irq_callback *idle_irq);
  57. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *idle_irq);
  59. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  60. struct sde_irq_callback *noirq);
  61. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  62. struct sde_crtc_state *cstate,
  63. void __user *usr_ptr);
  64. static struct sde_crtc_custom_events custom_events[] = {
  65. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  66. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  67. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  68. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  69. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  70. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  71. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  72. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  73. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  74. };
  75. /* default input fence timeout, in ms */
  76. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  77. /*
  78. * The default input fence timeout is 2 seconds while max allowed
  79. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  80. * tolerance limit.
  81. */
  82. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  83. /* layer mixer index on sde_crtc */
  84. #define LEFT_MIXER 0
  85. #define RIGHT_MIXER 1
  86. #define MISR_BUFF_SIZE 256
  87. /*
  88. * Time period for fps calculation in micro seconds.
  89. * Default value is set to 1 sec.
  90. */
  91. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  92. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  93. #define MAX_FRAME_COUNT 1000
  94. #define MILI_TO_MICRO 1000
  95. #define SKIP_STAGING_PIPE_ZPOS 255
  96. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  97. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  98. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  99. struct drm_crtc_state *state);
  100. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  101. {
  102. struct msm_drm_private *priv;
  103. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  104. SDE_ERROR("invalid crtc\n");
  105. return NULL;
  106. }
  107. priv = crtc->dev->dev_private;
  108. if (!priv || !priv->kms) {
  109. SDE_ERROR("invalid kms\n");
  110. return NULL;
  111. }
  112. return to_sde_kms(priv->kms);
  113. }
  114. /**
  115. * sde_crtc_calc_fps() - Calculates fps value.
  116. * @sde_crtc : CRTC structure
  117. *
  118. * This function is called at frame done. It counts the number
  119. * of frames done for every 1 sec. Stores the value in measured_fps.
  120. * measured_fps value is 10 times the calculated fps value.
  121. * For example, measured_fps= 594 for calculated fps of 59.4
  122. */
  123. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  124. {
  125. ktime_t current_time_us;
  126. u64 fps, diff_us;
  127. current_time_us = ktime_get();
  128. diff_us = (u64)ktime_us_delta(current_time_us,
  129. sde_crtc->fps_info.last_sampled_time_us);
  130. sde_crtc->fps_info.frame_count++;
  131. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  132. /* Multiplying with 10 to get fps in floating point */
  133. fps = ((u64)sde_crtc->fps_info.frame_count)
  134. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  135. do_div(fps, diff_us);
  136. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  137. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  138. sde_crtc->base.base.id, (unsigned int)fps/10,
  139. (unsigned int)fps%10);
  140. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  141. sde_crtc->fps_info.frame_count = 0;
  142. }
  143. if (!sde_crtc->fps_info.time_buf)
  144. return;
  145. /**
  146. * Array indexing is based on sliding window algorithm.
  147. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  148. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  149. * counter loops around and comes back to the first index to store
  150. * the next ktime.
  151. */
  152. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  153. ktime_get();
  154. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  155. }
  156. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  157. {
  158. if (!sde_crtc)
  159. return;
  160. }
  161. #ifdef CONFIG_DEBUG_FS
  162. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  163. {
  164. struct sde_crtc *sde_crtc;
  165. u64 fps_int, fps_float;
  166. ktime_t current_time_us;
  167. u64 fps, diff_us;
  168. if (!s || !s->private) {
  169. SDE_ERROR("invalid input param(s)\n");
  170. return -EAGAIN;
  171. }
  172. sde_crtc = s->private;
  173. current_time_us = ktime_get();
  174. diff_us = (u64)ktime_us_delta(current_time_us,
  175. sde_crtc->fps_info.last_sampled_time_us);
  176. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  177. /* Multiplying with 10 to get fps in floating point */
  178. fps = ((u64)sde_crtc->fps_info.frame_count)
  179. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  180. do_div(fps, diff_us);
  181. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  182. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  183. sde_crtc->fps_info.frame_count = 0;
  184. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  185. sde_crtc->base.base.id, (unsigned int)fps/10,
  186. (unsigned int)fps%10);
  187. }
  188. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  189. fps_float = do_div(fps_int, 10);
  190. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  191. return 0;
  192. }
  193. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  194. {
  195. return single_open(file, _sde_debugfs_fps_status_show,
  196. inode->i_private);
  197. }
  198. #endif
  199. static ssize_t fps_periodicity_ms_store(struct device *device,
  200. struct device_attribute *attr, const char *buf, size_t count)
  201. {
  202. struct drm_crtc *crtc;
  203. struct sde_crtc *sde_crtc;
  204. int res;
  205. /* Base of the input */
  206. int cnt = 10;
  207. if (!device || !buf) {
  208. SDE_ERROR("invalid input param(s)\n");
  209. return -EAGAIN;
  210. }
  211. crtc = dev_get_drvdata(device);
  212. if (!crtc)
  213. return -EINVAL;
  214. sde_crtc = to_sde_crtc(crtc);
  215. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  216. if (res < 0)
  217. return res;
  218. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  219. sde_crtc->fps_info.fps_periodic_duration =
  220. DEFAULT_FPS_PERIOD_1_SEC;
  221. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  222. MAX_FPS_PERIOD_5_SECONDS)
  223. sde_crtc->fps_info.fps_periodic_duration =
  224. MAX_FPS_PERIOD_5_SECONDS;
  225. else
  226. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  227. return count;
  228. }
  229. static ssize_t fps_periodicity_ms_show(struct device *device,
  230. struct device_attribute *attr, char *buf)
  231. {
  232. struct drm_crtc *crtc;
  233. struct sde_crtc *sde_crtc;
  234. if (!device || !buf) {
  235. SDE_ERROR("invalid input param(s)\n");
  236. return -EAGAIN;
  237. }
  238. crtc = dev_get_drvdata(device);
  239. if (!crtc)
  240. return -EINVAL;
  241. sde_crtc = to_sde_crtc(crtc);
  242. return scnprintf(buf, PAGE_SIZE, "%d\n",
  243. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  244. }
  245. static ssize_t measured_fps_show(struct device *device,
  246. struct device_attribute *attr, char *buf)
  247. {
  248. struct drm_crtc *crtc;
  249. struct sde_crtc *sde_crtc;
  250. uint64_t fps_int, fps_decimal;
  251. u64 fps = 0, frame_count = 0;
  252. ktime_t current_time;
  253. int i = 0, current_time_index;
  254. u64 diff_us;
  255. if (!device || !buf) {
  256. SDE_ERROR("invalid input param(s)\n");
  257. return -EAGAIN;
  258. }
  259. crtc = dev_get_drvdata(device);
  260. if (!crtc) {
  261. scnprintf(buf, PAGE_SIZE, "fps information not available");
  262. return -EINVAL;
  263. }
  264. sde_crtc = to_sde_crtc(crtc);
  265. if (!sde_crtc->fps_info.time_buf) {
  266. scnprintf(buf, PAGE_SIZE,
  267. "timebuf null - fps information not available");
  268. return -EINVAL;
  269. }
  270. /**
  271. * Whenever the time_index counter comes to zero upon decrementing,
  272. * it is set to the last index since it is the next index that we
  273. * should check for calculating the buftime.
  274. */
  275. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  276. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  277. current_time = ktime_get();
  278. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  279. u64 ptime = (u64)ktime_to_us(current_time);
  280. u64 buftime = (u64)ktime_to_us(
  281. sde_crtc->fps_info.time_buf[current_time_index]);
  282. diff_us = (u64)ktime_us_delta(current_time,
  283. sde_crtc->fps_info.time_buf[current_time_index]);
  284. if (ptime > buftime && diff_us >= (u64)
  285. sde_crtc->fps_info.fps_periodic_duration) {
  286. /* Multiplying with 10 to get fps in floating point */
  287. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  288. do_div(fps, diff_us);
  289. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  290. SDE_DEBUG("measured fps: %d\n",
  291. sde_crtc->fps_info.measured_fps);
  292. break;
  293. }
  294. current_time_index = (current_time_index == 0) ?
  295. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  296. SDE_DEBUG("current time index: %d\n", current_time_index);
  297. frame_count++;
  298. }
  299. if (i == MAX_FRAME_COUNT) {
  300. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  301. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  302. diff_us = (u64)ktime_us_delta(current_time,
  303. sde_crtc->fps_info.time_buf[current_time_index]);
  304. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  305. /* Multiplying with 10 to get fps in floating point */
  306. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  307. do_div(fps, diff_us);
  308. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  309. }
  310. }
  311. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  312. fps_decimal = do_div(fps_int, 10);
  313. return scnprintf(buf, PAGE_SIZE,
  314. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  315. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  316. }
  317. static ssize_t vsync_event_show(struct device *device,
  318. struct device_attribute *attr, char *buf)
  319. {
  320. struct drm_crtc *crtc;
  321. struct sde_crtc *sde_crtc;
  322. if (!device || !buf) {
  323. SDE_ERROR("invalid input param(s)\n");
  324. return -EAGAIN;
  325. }
  326. crtc = dev_get_drvdata(device);
  327. sde_crtc = to_sde_crtc(crtc);
  328. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  329. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  330. }
  331. static ssize_t retire_frame_event_show(struct device *device,
  332. struct device_attribute *attr, char *buf)
  333. {
  334. struct drm_crtc *crtc;
  335. struct sde_crtc *sde_crtc;
  336. if (!device || !buf) {
  337. SDE_ERROR("invalid input param(s)\n");
  338. return -EAGAIN;
  339. }
  340. crtc = dev_get_drvdata(device);
  341. sde_crtc = to_sde_crtc(crtc);
  342. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  343. ktime_to_ns(sde_crtc->retire_frame_event_time));
  344. }
  345. static DEVICE_ATTR_RO(vsync_event);
  346. static DEVICE_ATTR_RO(measured_fps);
  347. static DEVICE_ATTR_RW(fps_periodicity_ms);
  348. static DEVICE_ATTR_RO(retire_frame_event);
  349. static struct attribute *sde_crtc_dev_attrs[] = {
  350. &dev_attr_vsync_event.attr,
  351. &dev_attr_measured_fps.attr,
  352. &dev_attr_fps_periodicity_ms.attr,
  353. &dev_attr_retire_frame_event.attr,
  354. NULL
  355. };
  356. static const struct attribute_group sde_crtc_attr_group = {
  357. .attrs = sde_crtc_dev_attrs,
  358. };
  359. static const struct attribute_group *sde_crtc_attr_groups[] = {
  360. &sde_crtc_attr_group,
  361. NULL,
  362. };
  363. static void sde_crtc_destroy(struct drm_crtc *crtc)
  364. {
  365. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  366. SDE_DEBUG("\n");
  367. if (!crtc)
  368. return;
  369. if (sde_crtc->vsync_event_sf)
  370. sysfs_put(sde_crtc->vsync_event_sf);
  371. if (sde_crtc->retire_frame_event_sf)
  372. sysfs_put(sde_crtc->retire_frame_event_sf);
  373. if (sde_crtc->sysfs_dev)
  374. device_unregister(sde_crtc->sysfs_dev);
  375. if (sde_crtc->blob_info)
  376. drm_property_blob_put(sde_crtc->blob_info);
  377. msm_property_destroy(&sde_crtc->property_info);
  378. sde_cp_crtc_destroy_properties(crtc);
  379. sde_fence_deinit(sde_crtc->output_fence);
  380. _sde_crtc_deinit_events(sde_crtc);
  381. drm_crtc_cleanup(crtc);
  382. mutex_destroy(&sde_crtc->crtc_lock);
  383. kfree(sde_crtc);
  384. }
  385. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  386. {
  387. struct drm_connector *connector;
  388. struct drm_encoder *encoder;
  389. struct sde_connector_state *conn_state;
  390. bool encoder_valid = false;
  391. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  392. c_state->encoder_mask) {
  393. if (!sde_encoder_in_clone_mode(encoder)) {
  394. encoder_valid = true;
  395. break;
  396. }
  397. }
  398. if (!encoder_valid)
  399. return NULL;
  400. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  401. if (!connector)
  402. return NULL;
  403. conn_state = to_sde_connector_state(connector->state);
  404. if (!conn_state)
  405. return NULL;
  406. return &conn_state->msm_mode;
  407. }
  408. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  409. const struct drm_display_mode *mode,
  410. struct drm_display_mode *adjusted_mode)
  411. {
  412. struct msm_display_mode *msm_mode;
  413. struct drm_crtc_state *c_state;
  414. struct drm_connector *connector;
  415. struct drm_encoder *encoder;
  416. struct drm_connector_state *new_conn_state;
  417. struct sde_connector_state *c_conn_state;
  418. bool encoder_valid = false;
  419. int i;
  420. SDE_DEBUG("\n");
  421. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  422. adjusted_mode);
  423. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  424. c_state->encoder_mask) {
  425. if (!sde_encoder_in_clone_mode(encoder)) {
  426. encoder_valid = true;
  427. break;
  428. }
  429. }
  430. if (!encoder_valid) {
  431. SDE_ERROR("encoder not found\n");
  432. return true;
  433. }
  434. for_each_new_connector_in_state(c_state->state, connector,
  435. new_conn_state, i) {
  436. if (new_conn_state->best_encoder == encoder){
  437. break;
  438. }
  439. }
  440. c_conn_state = to_sde_connector_state(new_conn_state);
  441. if (!c_conn_state) {
  442. SDE_ERROR("could not get connector state\n");
  443. return true;
  444. }
  445. msm_mode = &c_conn_state->msm_mode;
  446. if ((msm_is_mode_seamless(msm_mode) ||
  447. (msm_is_mode_seamless_vrr(msm_mode) ||
  448. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  449. (!crtc->enabled)) {
  450. SDE_ERROR("crtc state prevents seamless transition\n");
  451. return false;
  452. }
  453. return true;
  454. }
  455. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  456. struct sde_plane_state *pstate, struct sde_format *format)
  457. {
  458. uint32_t blend_op, fg_alpha, bg_alpha;
  459. uint32_t blend_type;
  460. struct sde_hw_mixer *lm = mixer->hw_lm;
  461. /* default to opaque blending */
  462. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  463. bg_alpha = 0xFF - fg_alpha;
  464. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  465. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  466. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  467. switch (blend_type) {
  468. case SDE_DRM_BLEND_OP_OPAQUE:
  469. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  470. SDE_BLEND_BG_ALPHA_BG_CONST;
  471. break;
  472. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  473. if (format->alpha_enable) {
  474. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  475. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  476. if (fg_alpha != 0xff) {
  477. bg_alpha = fg_alpha;
  478. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  479. SDE_BLEND_BG_INV_MOD_ALPHA;
  480. } else {
  481. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  482. }
  483. }
  484. break;
  485. case SDE_DRM_BLEND_OP_COVERAGE:
  486. if (format->alpha_enable) {
  487. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  488. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  489. if (fg_alpha != 0xff) {
  490. bg_alpha = fg_alpha;
  491. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  492. SDE_BLEND_BG_MOD_ALPHA |
  493. SDE_BLEND_BG_INV_MOD_ALPHA;
  494. } else {
  495. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  496. }
  497. }
  498. break;
  499. default:
  500. /* do nothing */
  501. break;
  502. }
  503. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  504. bg_alpha, blend_op);
  505. SDE_DEBUG(
  506. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  507. (char *) &format->base.pixel_format,
  508. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  509. }
  510. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  511. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  512. struct sde_hw_dim_layer *dim_layer)
  513. {
  514. struct sde_crtc_state *cstate;
  515. struct sde_hw_mixer *lm;
  516. struct sde_hw_dim_layer split_dim_layer;
  517. int i;
  518. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  519. SDE_DEBUG("empty dim_layer\n");
  520. return;
  521. }
  522. cstate = to_sde_crtc_state(crtc->state);
  523. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  524. dim_layer->flags, dim_layer->stage);
  525. split_dim_layer.stage = dim_layer->stage;
  526. split_dim_layer.color_fill = dim_layer->color_fill;
  527. /*
  528. * traverse through the layer mixers attached to crtc and find the
  529. * intersecting dim layer rect in each LM and program accordingly.
  530. */
  531. for (i = 0; i < sde_crtc->num_mixers; i++) {
  532. split_dim_layer.flags = dim_layer->flags;
  533. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  534. &split_dim_layer.rect);
  535. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  536. /*
  537. * no extra programming required for non-intersecting
  538. * layer mixers with INCLUSIVE dim layer
  539. */
  540. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  541. continue;
  542. /*
  543. * program the other non-intersecting layer mixers with
  544. * INCLUSIVE dim layer of full size for uniformity
  545. * with EXCLUSIVE dim layer config.
  546. */
  547. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  548. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  549. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  550. sizeof(split_dim_layer.rect));
  551. } else {
  552. split_dim_layer.rect.x =
  553. split_dim_layer.rect.x -
  554. cstate->lm_roi[i].x;
  555. split_dim_layer.rect.y =
  556. split_dim_layer.rect.y -
  557. cstate->lm_roi[i].y;
  558. }
  559. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  560. cstate->lm_roi[i].x,
  561. cstate->lm_roi[i].y,
  562. cstate->lm_roi[i].w,
  563. cstate->lm_roi[i].h,
  564. dim_layer->rect.x,
  565. dim_layer->rect.y,
  566. dim_layer->rect.w,
  567. dim_layer->rect.h,
  568. split_dim_layer.rect.x,
  569. split_dim_layer.rect.y,
  570. split_dim_layer.rect.w,
  571. split_dim_layer.rect.h);
  572. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  573. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  574. split_dim_layer.rect.w, split_dim_layer.rect.h);
  575. lm = mixer[i].hw_lm;
  576. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  577. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  578. }
  579. }
  580. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  581. const struct sde_rect **crtc_roi)
  582. {
  583. struct sde_crtc_state *crtc_state;
  584. if (!state || !crtc_roi)
  585. return;
  586. crtc_state = to_sde_crtc_state(state);
  587. *crtc_roi = &crtc_state->crtc_roi;
  588. }
  589. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  590. {
  591. struct sde_crtc_state *cstate;
  592. struct sde_crtc *sde_crtc;
  593. if (!state || !state->crtc)
  594. return false;
  595. sde_crtc = to_sde_crtc(state->crtc);
  596. cstate = to_sde_crtc_state(state);
  597. return msm_property_is_dirty(&sde_crtc->property_info,
  598. &cstate->property_state, CRTC_PROP_ROI_V1);
  599. }
  600. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  601. void __user *usr_ptr)
  602. {
  603. struct drm_crtc *crtc;
  604. struct sde_crtc_state *cstate;
  605. struct sde_drm_roi_v1 roi_v1;
  606. int i;
  607. if (!state) {
  608. SDE_ERROR("invalid args\n");
  609. return -EINVAL;
  610. }
  611. cstate = to_sde_crtc_state(state);
  612. crtc = cstate->base.crtc;
  613. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  614. if (!usr_ptr) {
  615. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  616. return 0;
  617. }
  618. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  619. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  620. return -EINVAL;
  621. }
  622. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  623. if (roi_v1.num_rects == 0) {
  624. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  625. return 0;
  626. }
  627. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  628. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  629. roi_v1.num_rects);
  630. return -EINVAL;
  631. }
  632. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  633. for (i = 0; i < roi_v1.num_rects; ++i) {
  634. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  635. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  636. DRMID(crtc), i,
  637. cstate->user_roi_list.roi[i].x1,
  638. cstate->user_roi_list.roi[i].y1,
  639. cstate->user_roi_list.roi[i].x2,
  640. cstate->user_roi_list.roi[i].y2);
  641. SDE_EVT32_VERBOSE(DRMID(crtc),
  642. cstate->user_roi_list.roi[i].x1,
  643. cstate->user_roi_list.roi[i].y1,
  644. cstate->user_roi_list.roi[i].x2,
  645. cstate->user_roi_list.roi[i].y2);
  646. }
  647. return 0;
  648. }
  649. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  650. struct drm_crtc_state *state)
  651. {
  652. struct drm_connector *conn;
  653. struct drm_connector_state *conn_state;
  654. struct sde_crtc *sde_crtc;
  655. struct sde_crtc_state *crtc_state;
  656. struct sde_rect *crtc_roi;
  657. struct msm_mode_info mode_info;
  658. int i = 0;
  659. int rc;
  660. bool is_crtc_roi_dirty;
  661. bool is_any_conn_roi_dirty;
  662. if (!crtc || !state)
  663. return -EINVAL;
  664. sde_crtc = to_sde_crtc(crtc);
  665. crtc_state = to_sde_crtc_state(state);
  666. crtc_roi = &crtc_state->crtc_roi;
  667. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  668. is_any_conn_roi_dirty = false;
  669. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  670. struct sde_connector *sde_conn;
  671. struct sde_connector_state *sde_conn_state;
  672. struct sde_rect conn_roi;
  673. if (!conn_state || conn_state->crtc != crtc)
  674. continue;
  675. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  676. if (rc) {
  677. SDE_ERROR("failed to get mode info\n");
  678. return -EINVAL;
  679. }
  680. sde_conn = to_sde_connector(conn_state->connector);
  681. sde_conn_state = to_sde_connector_state(conn_state);
  682. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  683. msm_property_is_dirty(
  684. &sde_conn->property_info,
  685. &sde_conn_state->property_state,
  686. CONNECTOR_PROP_ROI_V1);
  687. if (!mode_info.roi_caps.enabled)
  688. continue;
  689. /*
  690. * current driver only supports same connector and crtc size,
  691. * but if support for different sizes is added, driver needs
  692. * to check the connector roi here to make sure is full screen
  693. * for dsc 3d-mux topology that doesn't support partial update.
  694. */
  695. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  696. sizeof(crtc_state->user_roi_list))) {
  697. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  698. sde_crtc->name);
  699. return -EINVAL;
  700. }
  701. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  702. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  703. conn_roi.x, conn_roi.y,
  704. conn_roi.w, conn_roi.h);
  705. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  706. conn_roi.x, conn_roi.y,
  707. conn_roi.w, conn_roi.h);
  708. }
  709. /*
  710. * Check against CRTC ROI and Connector ROI not being updated together.
  711. * This restriction should be relaxed when Connector ROI scaling is
  712. * supported.
  713. */
  714. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  715. SDE_ERROR("connector/crtc rois not updated together\n");
  716. return -EINVAL;
  717. }
  718. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  719. /* clear the ROI to null if it matches full screen anyways */
  720. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  721. crtc_roi->w == state->adjusted_mode.hdisplay &&
  722. crtc_roi->h == state->adjusted_mode.vdisplay)
  723. memset(crtc_roi, 0, sizeof(*crtc_roi));
  724. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  725. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  726. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  727. crtc_roi->h);
  728. return 0;
  729. }
  730. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  731. struct drm_crtc_state *state)
  732. {
  733. struct sde_crtc *sde_crtc;
  734. struct sde_crtc_state *crtc_state;
  735. struct drm_connector *conn;
  736. struct drm_connector_state *conn_state;
  737. int i;
  738. if (!crtc || !state)
  739. return -EINVAL;
  740. sde_crtc = to_sde_crtc(crtc);
  741. crtc_state = to_sde_crtc_state(state);
  742. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  743. return 0;
  744. /* partial update active, check if autorefresh is also requested */
  745. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  746. uint64_t autorefresh;
  747. if (!conn_state || conn_state->crtc != crtc)
  748. continue;
  749. autorefresh = sde_connector_get_property(conn_state,
  750. CONNECTOR_PROP_AUTOREFRESH);
  751. if (autorefresh) {
  752. SDE_ERROR(
  753. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  754. sde_crtc->name, autorefresh);
  755. return -EINVAL;
  756. }
  757. }
  758. return 0;
  759. }
  760. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  761. struct drm_crtc_state *state, int lm_idx)
  762. {
  763. struct sde_kms *sde_kms;
  764. struct sde_crtc *sde_crtc;
  765. struct sde_crtc_state *crtc_state;
  766. const struct sde_rect *crtc_roi;
  767. const struct sde_rect *lm_bounds;
  768. struct sde_rect *lm_roi;
  769. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  770. return -EINVAL;
  771. sde_kms = _sde_crtc_get_kms(crtc);
  772. if (!sde_kms || !sde_kms->catalog) {
  773. SDE_ERROR("invalid parameters\n");
  774. return -EINVAL;
  775. }
  776. sde_crtc = to_sde_crtc(crtc);
  777. crtc_state = to_sde_crtc_state(state);
  778. crtc_roi = &crtc_state->crtc_roi;
  779. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  780. lm_roi = &crtc_state->lm_roi[lm_idx];
  781. if (sde_kms_rect_is_null(crtc_roi))
  782. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  783. else
  784. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  785. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  786. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  787. /*
  788. * partial update is not supported with 3dmux dsc or dest scaler.
  789. * hence, crtc roi must match the mixer dimensions.
  790. */
  791. if (crtc_state->num_ds_enabled ||
  792. sde_rm_topology_is_group(&sde_kms->rm, state,
  793. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  794. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  795. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  796. return -EINVAL;
  797. }
  798. }
  799. /* if any dimension is zero, clear all dimensions for clarity */
  800. if (sde_kms_rect_is_null(lm_roi))
  801. memset(lm_roi, 0, sizeof(*lm_roi));
  802. return 0;
  803. }
  804. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  805. struct drm_crtc_state *state)
  806. {
  807. struct sde_crtc *sde_crtc;
  808. struct sde_crtc_state *crtc_state;
  809. u32 disp_bitmask = 0;
  810. int i;
  811. if (!crtc || !state) {
  812. pr_err("Invalid crtc or state\n");
  813. return 0;
  814. }
  815. sde_crtc = to_sde_crtc(crtc);
  816. crtc_state = to_sde_crtc_state(state);
  817. /* pingpong split: one ROI, one LM, two physical displays */
  818. if (crtc_state->is_ppsplit) {
  819. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  820. struct sde_rect *roi = &crtc_state->lm_roi[0];
  821. if (sde_kms_rect_is_null(roi))
  822. disp_bitmask = 0;
  823. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  824. disp_bitmask = BIT(0); /* left only */
  825. else if (roi->x >= lm_split_width)
  826. disp_bitmask = BIT(1); /* right only */
  827. else
  828. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  829. } else if (sde_crtc->mixers_swapped) {
  830. disp_bitmask = BIT(0);
  831. } else {
  832. for (i = 0; i < sde_crtc->num_mixers; i++) {
  833. if (!sde_kms_rect_is_null(
  834. &crtc_state->lm_roi[i]))
  835. disp_bitmask |= BIT(i);
  836. }
  837. }
  838. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  839. return disp_bitmask;
  840. }
  841. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  842. struct drm_crtc_state *state)
  843. {
  844. struct sde_crtc *sde_crtc;
  845. struct sde_crtc_state *crtc_state;
  846. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  847. if (!crtc || !state)
  848. return -EINVAL;
  849. sde_crtc = to_sde_crtc(crtc);
  850. crtc_state = to_sde_crtc_state(state);
  851. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  852. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  853. sde_crtc->name, sde_crtc->num_mixers);
  854. return -EINVAL;
  855. }
  856. /*
  857. * If using pingpong split: one ROI, one LM, two physical displays
  858. * then the ROI must be centered on the panel split boundary and
  859. * be of equal width across the split.
  860. */
  861. if (crtc_state->is_ppsplit) {
  862. u16 panel_split_width;
  863. u32 display_mask;
  864. roi[0] = &crtc_state->lm_roi[0];
  865. if (sde_kms_rect_is_null(roi[0]))
  866. return 0;
  867. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  868. if (display_mask != (BIT(0) | BIT(1)))
  869. return 0;
  870. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  871. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  872. SDE_ERROR("%s: roi x %d w %d split %d\n",
  873. sde_crtc->name, roi[0]->x, roi[0]->w,
  874. panel_split_width);
  875. return -EINVAL;
  876. }
  877. return 0;
  878. }
  879. /*
  880. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  881. * LMs and be of equal width.
  882. */
  883. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  884. return 0;
  885. roi[0] = &crtc_state->lm_roi[0];
  886. roi[1] = &crtc_state->lm_roi[1];
  887. /* if one of the roi is null it's a left/right-only update */
  888. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  889. return 0;
  890. /* check lm rois are equal width & first roi ends at 2nd roi */
  891. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  892. SDE_ERROR(
  893. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  894. sde_crtc->name, roi[0]->x, roi[0]->w,
  895. roi[1]->x, roi[1]->w);
  896. return -EINVAL;
  897. }
  898. return 0;
  899. }
  900. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  901. struct drm_crtc_state *state)
  902. {
  903. struct sde_crtc *sde_crtc;
  904. struct sde_crtc_state *crtc_state;
  905. const struct sde_rect *crtc_roi;
  906. const struct drm_plane_state *pstate;
  907. struct drm_plane *plane;
  908. if (!crtc || !state)
  909. return -EINVAL;
  910. /*
  911. * Reject commit if a Plane CRTC destination coordinates fall outside
  912. * the partial CRTC ROI. LM output is determined via connector ROIs,
  913. * if they are specified, not Plane CRTC ROIs.
  914. */
  915. sde_crtc = to_sde_crtc(crtc);
  916. crtc_state = to_sde_crtc_state(state);
  917. crtc_roi = &crtc_state->crtc_roi;
  918. if (sde_kms_rect_is_null(crtc_roi))
  919. return 0;
  920. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  921. struct sde_rect plane_roi, intersection;
  922. if (IS_ERR_OR_NULL(pstate)) {
  923. int rc = PTR_ERR(pstate);
  924. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  925. sde_crtc->name, plane->base.id, rc);
  926. return rc;
  927. }
  928. plane_roi.x = pstate->crtc_x;
  929. plane_roi.y = pstate->crtc_y;
  930. plane_roi.w = pstate->crtc_w;
  931. plane_roi.h = pstate->crtc_h;
  932. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  933. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  934. SDE_ERROR(
  935. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  936. sde_crtc->name, plane->base.id,
  937. plane_roi.x, plane_roi.y,
  938. plane_roi.w, plane_roi.h,
  939. crtc_roi->x, crtc_roi->y,
  940. crtc_roi->w, crtc_roi->h);
  941. return -E2BIG;
  942. }
  943. }
  944. return 0;
  945. }
  946. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  947. struct drm_crtc_state *state)
  948. {
  949. struct sde_crtc *sde_crtc;
  950. struct sde_crtc_state *sde_crtc_state;
  951. struct msm_mode_info mode_info;
  952. int rc, lm_idx, i;
  953. if (!crtc || !state)
  954. return -EINVAL;
  955. memset(&mode_info, 0, sizeof(mode_info));
  956. sde_crtc = to_sde_crtc(crtc);
  957. sde_crtc_state = to_sde_crtc_state(state);
  958. /*
  959. * check connector array cached at modeset time since incoming atomic
  960. * state may not include any connectors if they aren't modified
  961. */
  962. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  963. struct drm_connector *conn = sde_crtc_state->connectors[i];
  964. if (!conn || !conn->state)
  965. continue;
  966. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  967. if (rc) {
  968. SDE_ERROR("failed to get mode info\n");
  969. return -EINVAL;
  970. }
  971. if (!mode_info.roi_caps.enabled)
  972. continue;
  973. if (sde_crtc_state->user_roi_list.num_rects >
  974. mode_info.roi_caps.num_roi) {
  975. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  976. sde_crtc_state->user_roi_list.num_rects,
  977. mode_info.roi_caps.num_roi);
  978. return -E2BIG;
  979. }
  980. rc = _sde_crtc_set_crtc_roi(crtc, state);
  981. if (rc)
  982. return rc;
  983. rc = _sde_crtc_check_autorefresh(crtc, state);
  984. if (rc)
  985. return rc;
  986. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  987. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  988. if (rc)
  989. return rc;
  990. }
  991. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  992. if (rc)
  993. return rc;
  994. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  995. if (rc)
  996. return rc;
  997. }
  998. return 0;
  999. }
  1000. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1001. {
  1002. struct sde_crtc *sde_crtc;
  1003. struct sde_crtc_state *cstate;
  1004. const struct sde_rect *lm_roi;
  1005. struct sde_hw_mixer *hw_lm;
  1006. bool right_mixer = false;
  1007. bool lm_updated = false;
  1008. int lm_idx;
  1009. if (!crtc)
  1010. return;
  1011. sde_crtc = to_sde_crtc(crtc);
  1012. cstate = to_sde_crtc_state(crtc->state);
  1013. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1014. struct sde_hw_mixer_cfg cfg;
  1015. lm_roi = &cstate->lm_roi[lm_idx];
  1016. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1017. if (!sde_crtc->mixers_swapped)
  1018. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1019. if (lm_roi->w != hw_lm->cfg.out_width ||
  1020. lm_roi->h != hw_lm->cfg.out_height ||
  1021. right_mixer != hw_lm->cfg.right_mixer) {
  1022. hw_lm->cfg.out_width = lm_roi->w;
  1023. hw_lm->cfg.out_height = lm_roi->h;
  1024. hw_lm->cfg.right_mixer = right_mixer;
  1025. cfg.out_width = lm_roi->w;
  1026. cfg.out_height = lm_roi->h;
  1027. cfg.right_mixer = right_mixer;
  1028. cfg.flags = 0;
  1029. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1030. lm_updated = true;
  1031. }
  1032. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1033. lm_roi->h, right_mixer, lm_updated);
  1034. }
  1035. if (lm_updated)
  1036. sde_cp_crtc_res_change(crtc);
  1037. }
  1038. static int pstate_cmp(const void *a, const void *b)
  1039. {
  1040. struct plane_state *pa = (struct plane_state *)a;
  1041. struct plane_state *pb = (struct plane_state *)b;
  1042. int rc = 0;
  1043. int pa_zpos, pb_zpos;
  1044. enum sde_layout pa_layout, pb_layout;
  1045. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1046. return rc;
  1047. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1048. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1049. pa_layout = pa->sde_pstate->layout;
  1050. pb_layout = pb->sde_pstate->layout;
  1051. if (pa_zpos != pb_zpos)
  1052. rc = pa_zpos - pb_zpos;
  1053. else if (pa_layout != pb_layout)
  1054. rc = pa_layout - pb_layout;
  1055. else
  1056. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1057. return rc;
  1058. }
  1059. /*
  1060. * validate and set source split:
  1061. * use pstates sorted by stage to check planes on same stage
  1062. * we assume that all pipes are in source split so its valid to compare
  1063. * without taking into account left/right mixer placement
  1064. */
  1065. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc)
  1066. {
  1067. struct plane_state *prv_pstate, *cur_pstate;
  1068. enum sde_layout prev_layout, cur_layout;
  1069. struct sde_crtc *sde_crtc;
  1070. struct sde_rect left_rect, right_rect;
  1071. struct sde_kms *sde_kms;
  1072. struct plane_state *pstates;
  1073. int32_t left_pid, right_pid;
  1074. int32_t stage;
  1075. int i, rc = 0;
  1076. sde_crtc = to_sde_crtc(crtc);
  1077. sde_kms = _sde_crtc_get_kms(crtc);
  1078. if (!sde_kms || !sde_kms->catalog || !sde_crtc) {
  1079. SDE_ERROR("invalid parameters\n");
  1080. return -EINVAL;
  1081. }
  1082. pstates = sde_crtc->pstates;
  1083. for (i = 1; i < sde_crtc->num_pstates; i++) {
  1084. prv_pstate = &pstates[i - 1];
  1085. cur_pstate = &pstates[i];
  1086. prev_layout = prv_pstate->sde_pstate->layout;
  1087. cur_layout = cur_pstate->sde_pstate->layout;
  1088. if (prv_pstate->stage != cur_pstate->stage ||
  1089. prev_layout != cur_layout)
  1090. continue;
  1091. stage = cur_pstate->stage;
  1092. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1093. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1094. prv_pstate->drm_pstate->crtc_y,
  1095. prv_pstate->drm_pstate->crtc_w,
  1096. prv_pstate->drm_pstate->crtc_h, false);
  1097. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1098. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1099. cur_pstate->drm_pstate->crtc_y,
  1100. cur_pstate->drm_pstate->crtc_w,
  1101. cur_pstate->drm_pstate->crtc_h, false);
  1102. if (right_rect.x < left_rect.x) {
  1103. swap(left_pid, right_pid);
  1104. swap(left_rect, right_rect);
  1105. swap(prv_pstate, cur_pstate);
  1106. }
  1107. /*
  1108. * - planes are enumerated in pipe-priority order such that
  1109. * planes with lower drm_id must be left-most in a shared
  1110. * blend-stage when using source split.
  1111. * - planes in source split must be contiguous in width
  1112. * - planes in source split must have same dest yoff and height
  1113. */
  1114. if ((right_pid < left_pid) &&
  1115. !sde_kms->catalog->pipe_order_type) {
  1116. SDE_ERROR(
  1117. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1118. stage, left_pid, right_pid);
  1119. return -EINVAL;
  1120. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1121. SDE_ERROR(
  1122. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1123. stage, left_rect.x, left_rect.w,
  1124. right_rect.x, right_rect.w);
  1125. return -EINVAL;
  1126. } else if ((left_rect.y != right_rect.y) ||
  1127. (left_rect.h != right_rect.h)) {
  1128. SDE_ERROR(
  1129. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1130. stage, left_rect.y, left_rect.h,
  1131. right_rect.y, right_rect.h);
  1132. return -EINVAL;
  1133. }
  1134. }
  1135. return rc;
  1136. }
  1137. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1138. struct plane_state *pstates, int cnt)
  1139. {
  1140. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1141. enum sde_layout prev_layout, cur_layout;
  1142. struct sde_kms *sde_kms;
  1143. struct sde_rect left_rect, right_rect;
  1144. int32_t left_pid, right_pid;
  1145. int32_t stage;
  1146. int i;
  1147. sde_kms = _sde_crtc_get_kms(crtc);
  1148. if (!sde_kms || !sde_kms->catalog) {
  1149. SDE_ERROR("invalid parameters\n");
  1150. return;
  1151. }
  1152. if (!sde_kms->catalog->pipe_order_type)
  1153. return;
  1154. for (i = 0; i < cnt; i++) {
  1155. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1156. cur_pstate = &pstates[i];
  1157. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1158. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1159. SDE_LAYOUT_NONE;
  1160. cur_layout = cur_pstate->sde_pstate->layout;
  1161. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1162. || (prev_layout != cur_layout)) {
  1163. /*
  1164. * reset if prv or nxt pipes are not in the same stage
  1165. * as the cur pipe
  1166. */
  1167. if ((!nxt_pstate)
  1168. || (nxt_pstate->stage != cur_pstate->stage)
  1169. || (nxt_pstate->sde_pstate->layout !=
  1170. cur_pstate->sde_pstate->layout))
  1171. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1172. continue;
  1173. }
  1174. stage = cur_pstate->stage;
  1175. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1176. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1177. prv_pstate->drm_pstate->crtc_y,
  1178. prv_pstate->drm_pstate->crtc_w,
  1179. prv_pstate->drm_pstate->crtc_h, false);
  1180. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1181. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1182. cur_pstate->drm_pstate->crtc_y,
  1183. cur_pstate->drm_pstate->crtc_w,
  1184. cur_pstate->drm_pstate->crtc_h, false);
  1185. if (right_rect.x < left_rect.x) {
  1186. swap(left_pid, right_pid);
  1187. swap(left_rect, right_rect);
  1188. swap(prv_pstate, cur_pstate);
  1189. }
  1190. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1191. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1192. }
  1193. for (i = 0; i < cnt; i++) {
  1194. cur_pstate = &pstates[i];
  1195. sde_plane_setup_src_split_order(
  1196. cur_pstate->drm_pstate->plane,
  1197. cur_pstate->sde_pstate->multirect_index,
  1198. cur_pstate->sde_pstate->pipe_order_flags);
  1199. }
  1200. }
  1201. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1202. int num_mixers, struct plane_state *pstates, int cnt)
  1203. {
  1204. int i, lm_idx;
  1205. struct sde_format *format;
  1206. bool blend_stage[SDE_STAGE_MAX] = { false };
  1207. u32 blend_type;
  1208. for (i = cnt - 1; i >= 0; i--) {
  1209. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1210. PLANE_PROP_BLEND_OP);
  1211. /* stage has already been programmed or BLEND_OP_SKIP type */
  1212. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1213. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1214. continue;
  1215. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1216. format = to_sde_format(msm_framebuffer_format(
  1217. pstates[i].sde_pstate->base.fb));
  1218. if (!format) {
  1219. SDE_ERROR("invalid format\n");
  1220. return;
  1221. }
  1222. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1223. pstates[i].sde_pstate, format);
  1224. blend_stage[pstates[i].sde_pstate->stage] = true;
  1225. }
  1226. }
  1227. }
  1228. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1229. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1230. struct sde_crtc_mixer *mixer)
  1231. {
  1232. struct drm_plane *plane;
  1233. struct drm_framebuffer *fb;
  1234. struct drm_plane_state *state;
  1235. struct sde_crtc_state *cstate;
  1236. struct sde_plane_state *pstate = NULL;
  1237. struct plane_state *pstates;
  1238. struct sde_format *format;
  1239. struct sde_hw_ctl *ctl;
  1240. struct sde_hw_mixer *lm;
  1241. struct sde_hw_stage_cfg *stage_cfg;
  1242. struct sde_rect plane_crtc_roi;
  1243. uint32_t stage_idx, lm_idx, layout_idx;
  1244. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1245. int i, mode, cnt = 0;
  1246. bool bg_alpha_enable = false;
  1247. u32 blend_type;
  1248. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1249. if (!sde_crtc || !crtc->state || !mixer) {
  1250. SDE_ERROR("invalid sde_crtc or mixer\n");
  1251. return;
  1252. }
  1253. ctl = mixer->hw_ctl;
  1254. lm = mixer->hw_lm;
  1255. cstate = to_sde_crtc_state(crtc->state);
  1256. pstates = sde_crtc->pstates;
  1257. memset(sde_crtc->pstates, 0, sizeof(sde_crtc->pstates));
  1258. memset(fetch_active, 0, sizeof(fetch_active));
  1259. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1260. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1261. state = plane->state;
  1262. if (!state)
  1263. continue;
  1264. plane_crtc_roi.x = state->crtc_x;
  1265. plane_crtc_roi.y = state->crtc_y;
  1266. plane_crtc_roi.w = state->crtc_w;
  1267. plane_crtc_roi.h = state->crtc_h;
  1268. pstate = to_sde_plane_state(state);
  1269. fb = state->fb;
  1270. mode = sde_plane_get_property(pstate,
  1271. PLANE_PROP_FB_TRANSLATION_MODE);
  1272. set_bit(sde_plane_pipe(plane), fetch_active);
  1273. sde_plane_ctl_flush(plane, ctl, true);
  1274. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1275. crtc->base.id,
  1276. pstate->stage,
  1277. plane->base.id,
  1278. sde_plane_pipe(plane) - SSPP_VIG0,
  1279. state->fb ? state->fb->base.id : -1);
  1280. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1281. if (!format) {
  1282. SDE_ERROR("invalid format\n");
  1283. return;
  1284. }
  1285. blend_type = sde_plane_get_property(pstate,
  1286. PLANE_PROP_BLEND_OP);
  1287. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1288. if (pstate->stage == SDE_STAGE_BASE &&
  1289. format->alpha_enable)
  1290. bg_alpha_enable = true;
  1291. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1292. state->fb ? state->fb->base.id : -1,
  1293. state->src_x >> 16, state->src_y >> 16,
  1294. state->src_w >> 16, state->src_h >> 16,
  1295. state->crtc_x, state->crtc_y,
  1296. state->crtc_w, state->crtc_h,
  1297. pstate->rotation, mode);
  1298. /*
  1299. * none or left layout will program to layer mixer
  1300. * group 0, right layout will program to layer mixer
  1301. * group 1.
  1302. */
  1303. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1304. layout_idx = 0;
  1305. else
  1306. layout_idx = 1;
  1307. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1308. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1309. stage_cfg->stage[pstate->stage][stage_idx] =
  1310. sde_plane_pipe(plane);
  1311. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1312. pstate->multirect_index;
  1313. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1314. sde_plane_pipe(plane) - SSPP_VIG0,
  1315. pstate->stage,
  1316. pstate->multirect_index,
  1317. pstate->multirect_mode,
  1318. format->base.pixel_format,
  1319. fb ? fb->modifier : 0,
  1320. layout_idx);
  1321. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1322. lm_idx++) {
  1323. if (bg_alpha_enable && !format->alpha_enable)
  1324. mixer[lm_idx].mixer_op_mode = 0;
  1325. else
  1326. mixer[lm_idx].mixer_op_mode |=
  1327. 1 << pstate->stage;
  1328. }
  1329. }
  1330. if (cnt >= SDE_PSTATES_MAX)
  1331. continue;
  1332. pstates[cnt].sde_pstate = pstate;
  1333. pstates[cnt].drm_pstate = state;
  1334. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1335. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1336. else
  1337. pstates[cnt].stage = sde_plane_get_property(
  1338. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1339. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1340. cnt++;
  1341. }
  1342. /* blend config update */
  1343. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1344. pstates, cnt);
  1345. if (ctl->ops.set_active_pipes)
  1346. ctl->ops.set_active_pipes(ctl, fetch_active);
  1347. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1348. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1349. if (lm && lm->ops.setup_dim_layer) {
  1350. cstate = to_sde_crtc_state(crtc->state);
  1351. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1352. for (i = 0; i < cstate->num_dim_layers; i++)
  1353. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1354. mixer, &cstate->dim_layer[i]);
  1355. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1356. }
  1357. }
  1358. }
  1359. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1360. struct drm_crtc *crtc)
  1361. {
  1362. struct sde_crtc *sde_crtc;
  1363. struct sde_crtc_state *cstate;
  1364. struct drm_encoder *drm_enc;
  1365. bool is_right_only;
  1366. bool encoder_in_dsc_merge = false;
  1367. if (!crtc || !crtc->state)
  1368. return;
  1369. sde_crtc = to_sde_crtc(crtc);
  1370. cstate = to_sde_crtc_state(crtc->state);
  1371. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1372. return;
  1373. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1374. crtc->state->encoder_mask) {
  1375. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1376. encoder_in_dsc_merge = true;
  1377. break;
  1378. }
  1379. }
  1380. /**
  1381. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1382. * This is due to two reasons:
  1383. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1384. * the left DSC must be used, right DSC cannot be used alone.
  1385. * For right-only partial update, this means swap layer mixers to map
  1386. * Left LM to Right INTF. On later HW this was relaxed.
  1387. * - In DSC Merge mode, the physical encoder has already registered
  1388. * PP0 as the master, to switch to right-only we would have to
  1389. * reprogram to be driven by PP1 instead.
  1390. * To support both cases, we prefer to support the mixer swap solution.
  1391. */
  1392. if (!encoder_in_dsc_merge) {
  1393. if (sde_crtc->mixers_swapped) {
  1394. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1395. sde_crtc->mixers_swapped = false;
  1396. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1397. }
  1398. return;
  1399. }
  1400. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1401. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1402. if (is_right_only && !sde_crtc->mixers_swapped) {
  1403. /* right-only update swap mixers */
  1404. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1405. sde_crtc->mixers_swapped = true;
  1406. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1407. /* left-only or full update, swap back */
  1408. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1409. sde_crtc->mixers_swapped = false;
  1410. }
  1411. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1412. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1413. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1414. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1415. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1416. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1417. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1418. }
  1419. /**
  1420. * _sde_crtc_blend_setup - configure crtc mixers
  1421. * @crtc: Pointer to drm crtc structure
  1422. * @old_state: Pointer to old crtc state
  1423. * @add_planes: Whether or not to add planes to mixers
  1424. */
  1425. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1426. struct drm_crtc_state *old_state, bool add_planes)
  1427. {
  1428. struct sde_crtc *sde_crtc;
  1429. struct sde_crtc_state *sde_crtc_state;
  1430. struct sde_crtc_mixer *mixer;
  1431. struct sde_hw_ctl *ctl;
  1432. struct sde_hw_mixer *lm;
  1433. struct sde_ctl_flush_cfg cfg = {0,};
  1434. int i;
  1435. if (!crtc)
  1436. return;
  1437. sde_crtc = to_sde_crtc(crtc);
  1438. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1439. mixer = sde_crtc->mixers;
  1440. SDE_DEBUG("%s\n", sde_crtc->name);
  1441. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1442. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1443. return;
  1444. }
  1445. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1446. if (!mixer[i].hw_lm) {
  1447. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1448. return;
  1449. }
  1450. mixer[i].mixer_op_mode = 0;
  1451. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1452. sde_crtc_state->dirty)) {
  1453. /* clear dim_layer settings */
  1454. lm = mixer[i].hw_lm;
  1455. if (lm->ops.clear_dim_layer)
  1456. lm->ops.clear_dim_layer(lm);
  1457. }
  1458. }
  1459. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1460. /* initialize stage cfg */
  1461. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1462. if (add_planes)
  1463. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1464. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1465. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1466. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1467. ctl = mixer[i].hw_ctl;
  1468. lm = mixer[i].hw_lm;
  1469. if (sde_kms_rect_is_null(lm_roi))
  1470. sde_crtc->mixers[i].mixer_op_mode = 0;
  1471. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1472. /* stage config flush mask */
  1473. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1474. ctl->ops.get_pending_flush(ctl, &cfg);
  1475. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1476. mixer[i].hw_lm->idx - LM_0,
  1477. mixer[i].mixer_op_mode,
  1478. ctl->idx - CTL_0,
  1479. cfg.pending_flush_mask);
  1480. if (sde_kms_rect_is_null(lm_roi)) {
  1481. SDE_DEBUG(
  1482. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1483. sde_crtc->name, lm->idx - LM_0,
  1484. ctl->idx - CTL_0);
  1485. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1486. NULL, true);
  1487. } else {
  1488. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1489. &sde_crtc->stage_cfg[lm_layout],
  1490. false);
  1491. }
  1492. }
  1493. _sde_crtc_program_lm_output_roi(crtc);
  1494. }
  1495. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1496. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1497. {
  1498. struct drm_plane *plane;
  1499. struct sde_plane_state *sde_pstate;
  1500. uint32_t mode = 0;
  1501. int rc;
  1502. if (!crtc) {
  1503. SDE_ERROR("invalid state\n");
  1504. return -EINVAL;
  1505. }
  1506. *fb_ns = 0;
  1507. *fb_sec = 0;
  1508. *fb_sec_dir = 0;
  1509. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1510. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1511. rc = PTR_ERR(plane);
  1512. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1513. DRMID(crtc), DRMID(plane), rc);
  1514. return rc;
  1515. }
  1516. sde_pstate = to_sde_plane_state(plane->state);
  1517. mode = sde_plane_get_property(sde_pstate,
  1518. PLANE_PROP_FB_TRANSLATION_MODE);
  1519. switch (mode) {
  1520. case SDE_DRM_FB_NON_SEC:
  1521. (*fb_ns)++;
  1522. break;
  1523. case SDE_DRM_FB_SEC:
  1524. (*fb_sec)++;
  1525. break;
  1526. case SDE_DRM_FB_SEC_DIR_TRANS:
  1527. (*fb_sec_dir)++;
  1528. break;
  1529. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1530. break;
  1531. default:
  1532. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1533. DRMID(plane), mode);
  1534. return -EINVAL;
  1535. }
  1536. }
  1537. return 0;
  1538. }
  1539. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1540. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1541. {
  1542. struct drm_plane *plane;
  1543. const struct drm_plane_state *pstate;
  1544. struct sde_plane_state *sde_pstate;
  1545. uint32_t mode = 0;
  1546. int rc;
  1547. if (!state) {
  1548. SDE_ERROR("invalid state\n");
  1549. return -EINVAL;
  1550. }
  1551. *fb_ns = 0;
  1552. *fb_sec = 0;
  1553. *fb_sec_dir = 0;
  1554. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1555. if (IS_ERR_OR_NULL(pstate)) {
  1556. rc = PTR_ERR(pstate);
  1557. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1558. DRMID(state->crtc), DRMID(plane), rc);
  1559. return rc;
  1560. }
  1561. sde_pstate = to_sde_plane_state(pstate);
  1562. mode = sde_plane_get_property(sde_pstate,
  1563. PLANE_PROP_FB_TRANSLATION_MODE);
  1564. switch (mode) {
  1565. case SDE_DRM_FB_NON_SEC:
  1566. (*fb_ns)++;
  1567. break;
  1568. case SDE_DRM_FB_SEC:
  1569. (*fb_sec)++;
  1570. break;
  1571. case SDE_DRM_FB_SEC_DIR_TRANS:
  1572. (*fb_sec_dir)++;
  1573. break;
  1574. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1575. break;
  1576. default:
  1577. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1578. DRMID(plane), mode);
  1579. return -EINVAL;
  1580. }
  1581. }
  1582. return 0;
  1583. }
  1584. static void _sde_drm_fb_sec_dir_trans(
  1585. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1586. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1587. {
  1588. /* secure display usecase */
  1589. if ((smmu_state->state == ATTACHED)
  1590. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1591. smmu_state->state = catalog->sui_ns_allowed ?
  1592. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1593. smmu_state->secure_level = secure_level;
  1594. smmu_state->transition_type = PRE_COMMIT;
  1595. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1596. if (old_valid_fb)
  1597. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1598. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1599. if (catalog->sui_misr_supported)
  1600. smmu_state->sui_misr_state =
  1601. SUI_MISR_ENABLE_REQ;
  1602. /* secure camera usecase */
  1603. } else if (smmu_state->state == ATTACHED) {
  1604. smmu_state->state = DETACH_SEC_REQ;
  1605. smmu_state->secure_level = secure_level;
  1606. smmu_state->transition_type = PRE_COMMIT;
  1607. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1608. }
  1609. }
  1610. static void _sde_drm_fb_transactions(
  1611. struct sde_kms_smmu_state_data *smmu_state,
  1612. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1613. int *ops)
  1614. {
  1615. if (((smmu_state->state == DETACHED)
  1616. || (smmu_state->state == DETACH_ALL_REQ))
  1617. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1618. && ((smmu_state->state == DETACHED_SEC)
  1619. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1620. smmu_state->state = catalog->sui_ns_allowed ?
  1621. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1622. smmu_state->transition_type = post_commit ?
  1623. POST_COMMIT : PRE_COMMIT;
  1624. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1625. if (old_valid_fb)
  1626. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1627. if (catalog->sui_misr_supported)
  1628. smmu_state->sui_misr_state =
  1629. SUI_MISR_DISABLE_REQ;
  1630. } else if ((smmu_state->state == DETACHED_SEC)
  1631. || (smmu_state->state == DETACH_SEC_REQ)) {
  1632. smmu_state->state = ATTACH_SEC_REQ;
  1633. smmu_state->transition_type = post_commit ?
  1634. POST_COMMIT : PRE_COMMIT;
  1635. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1636. if (old_valid_fb)
  1637. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1638. }
  1639. }
  1640. /**
  1641. * sde_crtc_get_secure_transition_ops - determines the operations that
  1642. * need to be performed before transitioning to secure state
  1643. * This function should be called after swapping the new state
  1644. * @crtc: Pointer to drm crtc structure
  1645. * Returns the bitmask of operations need to be performed, -Error in
  1646. * case of error cases
  1647. */
  1648. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1649. struct drm_crtc_state *old_crtc_state,
  1650. bool old_valid_fb)
  1651. {
  1652. struct drm_plane *plane;
  1653. struct drm_encoder *encoder;
  1654. struct sde_crtc *sde_crtc;
  1655. struct sde_kms *sde_kms;
  1656. struct sde_mdss_cfg *catalog;
  1657. struct sde_kms_smmu_state_data *smmu_state;
  1658. uint32_t translation_mode = 0, secure_level;
  1659. int ops = 0;
  1660. bool post_commit = false;
  1661. if (!crtc || !crtc->state) {
  1662. SDE_ERROR("invalid crtc\n");
  1663. return -EINVAL;
  1664. }
  1665. sde_kms = _sde_crtc_get_kms(crtc);
  1666. if (!sde_kms)
  1667. return -EINVAL;
  1668. smmu_state = &sde_kms->smmu_state;
  1669. smmu_state->prev_state = smmu_state->state;
  1670. smmu_state->prev_secure_level = smmu_state->secure_level;
  1671. sde_crtc = to_sde_crtc(crtc);
  1672. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1673. catalog = sde_kms->catalog;
  1674. /*
  1675. * SMMU operations need to be delayed in case of video mode panels
  1676. * when switching back to non_secure mode
  1677. */
  1678. drm_for_each_encoder_mask(encoder, crtc->dev,
  1679. crtc->state->encoder_mask) {
  1680. if (sde_encoder_is_dsi_display(encoder))
  1681. post_commit |= sde_encoder_check_curr_mode(encoder,
  1682. MSM_DISPLAY_VIDEO_MODE);
  1683. }
  1684. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1685. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1686. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1687. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1688. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1689. if (!plane->state)
  1690. continue;
  1691. translation_mode = sde_plane_get_property(
  1692. to_sde_plane_state(plane->state),
  1693. PLANE_PROP_FB_TRANSLATION_MODE);
  1694. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1695. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1696. DRMID(crtc), translation_mode);
  1697. return -EINVAL;
  1698. }
  1699. /* we can break if we find sec_dir plane */
  1700. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1701. break;
  1702. }
  1703. mutex_lock(&sde_kms->secure_transition_lock);
  1704. switch (translation_mode) {
  1705. case SDE_DRM_FB_SEC_DIR_TRANS:
  1706. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1707. catalog, old_valid_fb, &ops);
  1708. break;
  1709. case SDE_DRM_FB_SEC:
  1710. case SDE_DRM_FB_NON_SEC:
  1711. _sde_drm_fb_transactions(smmu_state, catalog,
  1712. old_valid_fb, post_commit, &ops);
  1713. break;
  1714. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1715. ops = 0;
  1716. break;
  1717. default:
  1718. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1719. DRMID(crtc), translation_mode);
  1720. ops = -EINVAL;
  1721. }
  1722. /* log only during actual transition times */
  1723. if (ops) {
  1724. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1725. DRMID(crtc), smmu_state->state,
  1726. secure_level, smmu_state->secure_level,
  1727. smmu_state->transition_type, ops);
  1728. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1729. smmu_state->state, smmu_state->transition_type,
  1730. smmu_state->secure_level, old_valid_fb,
  1731. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1732. }
  1733. mutex_unlock(&sde_kms->secure_transition_lock);
  1734. return ops;
  1735. }
  1736. /**
  1737. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1738. * LUTs are configured only once during boot
  1739. * @sde_crtc: Pointer to sde crtc
  1740. * @cstate: Pointer to sde crtc state
  1741. */
  1742. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1743. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1744. {
  1745. struct sde_hw_scaler3_lut_cfg *cfg;
  1746. struct sde_kms *sde_kms;
  1747. u32 *lut_data = NULL;
  1748. size_t len = 0;
  1749. int ret = 0;
  1750. if (!sde_crtc || !cstate) {
  1751. SDE_ERROR("invalid args\n");
  1752. return -EINVAL;
  1753. }
  1754. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1755. if (!sde_kms)
  1756. return -EINVAL;
  1757. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1758. return 0;
  1759. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1760. &cstate->property_state, &len, lut_idx);
  1761. if (!lut_data || !len) {
  1762. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1763. lut_idx, lut_data, len);
  1764. lut_data = NULL;
  1765. len = 0;
  1766. }
  1767. cfg = &cstate->scl3_lut_cfg;
  1768. switch (lut_idx) {
  1769. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1770. cfg->dir_lut = lut_data;
  1771. cfg->dir_len = len;
  1772. break;
  1773. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1774. cfg->cir_lut = lut_data;
  1775. cfg->cir_len = len;
  1776. break;
  1777. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1778. cfg->sep_lut = lut_data;
  1779. cfg->sep_len = len;
  1780. break;
  1781. default:
  1782. ret = -EINVAL;
  1783. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1784. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1785. break;
  1786. }
  1787. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1788. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1789. cfg->is_configured);
  1790. return ret;
  1791. }
  1792. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1793. {
  1794. struct sde_crtc *sde_crtc;
  1795. if (!crtc) {
  1796. SDE_ERROR("invalid crtc\n");
  1797. return;
  1798. }
  1799. sde_crtc = to_sde_crtc(crtc);
  1800. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1801. }
  1802. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1803. {
  1804. int i;
  1805. /**
  1806. * Check if sufficient hw resources are
  1807. * available as per target caps & topology
  1808. */
  1809. if (!sde_crtc) {
  1810. SDE_ERROR("invalid argument\n");
  1811. return -EINVAL;
  1812. }
  1813. if (!sde_crtc->num_mixers ||
  1814. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1815. SDE_ERROR("%s: invalid number mixers: %d\n",
  1816. sde_crtc->name, sde_crtc->num_mixers);
  1817. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1818. SDE_EVTLOG_ERROR);
  1819. return -EINVAL;
  1820. }
  1821. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1822. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1823. || !sde_crtc->mixers[i].hw_ds) {
  1824. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1825. sde_crtc->name, i);
  1826. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1827. i, sde_crtc->mixers[i].hw_lm,
  1828. sde_crtc->mixers[i].hw_ctl,
  1829. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1830. return -EINVAL;
  1831. }
  1832. }
  1833. return 0;
  1834. }
  1835. /**
  1836. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1837. * @crtc: Pointer to drm crtc
  1838. */
  1839. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1840. {
  1841. struct sde_crtc *sde_crtc;
  1842. struct sde_crtc_state *cstate;
  1843. struct sde_hw_mixer *hw_lm;
  1844. struct sde_hw_ctl *hw_ctl;
  1845. struct sde_hw_ds *hw_ds;
  1846. struct sde_hw_ds_cfg *cfg;
  1847. struct sde_kms *kms;
  1848. u32 op_mode = 0;
  1849. u32 lm_idx = 0, num_mixers = 0;
  1850. int i, count = 0;
  1851. if (!crtc)
  1852. return;
  1853. sde_crtc = to_sde_crtc(crtc);
  1854. cstate = to_sde_crtc_state(crtc->state);
  1855. kms = _sde_crtc_get_kms(crtc);
  1856. num_mixers = sde_crtc->num_mixers;
  1857. count = cstate->num_ds;
  1858. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1859. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1860. cstate->num_ds_enabled);
  1861. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1862. SDE_DEBUG("no change in settings, skip commit\n");
  1863. } else if (!kms || !kms->catalog) {
  1864. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1865. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1866. SDE_DEBUG("dest scaler feature not supported\n");
  1867. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1868. //do nothing
  1869. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1870. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1871. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1872. } else {
  1873. for (i = 0; i < count; i++) {
  1874. cfg = &cstate->ds_cfg[i];
  1875. if (!cfg->flags)
  1876. continue;
  1877. lm_idx = cfg->idx;
  1878. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1879. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1880. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1881. /* Setup op mode - Dual/single */
  1882. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1883. op_mode |= BIT(hw_ds->idx - DS_0);
  1884. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1885. op_mode |= (cstate->num_ds_enabled ==
  1886. CRTC_DUAL_MIXERS_ONLY) ?
  1887. SDE_DS_OP_MODE_DUAL : 0;
  1888. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1889. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1890. }
  1891. /* Setup scaler */
  1892. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1893. (cfg->flags &
  1894. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1895. if (hw_ds->ops.setup_scaler)
  1896. hw_ds->ops.setup_scaler(hw_ds,
  1897. &cfg->scl3_cfg,
  1898. &cstate->scl3_lut_cfg);
  1899. }
  1900. /*
  1901. * Dest scaler shares the flush bit of the LM in control
  1902. */
  1903. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1904. hw_ctl->ops.update_bitmask_mixer(
  1905. hw_ctl, hw_lm->idx, 1);
  1906. }
  1907. }
  1908. }
  1909. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  1910. {
  1911. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1912. struct sde_crtc *sde_crtc;
  1913. struct msm_drm_private *priv;
  1914. struct sde_crtc_frame_event *fevent;
  1915. struct sde_kms_frame_event_cb_data *cb_data;
  1916. struct drm_plane *plane;
  1917. u32 ubwc_error, meta_error;
  1918. unsigned long flags;
  1919. u32 crtc_id;
  1920. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1921. if (!data) {
  1922. SDE_ERROR("invalid parameters\n");
  1923. return;
  1924. }
  1925. crtc = cb_data->crtc;
  1926. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1927. SDE_ERROR("invalid parameters\n");
  1928. return;
  1929. }
  1930. sde_crtc = to_sde_crtc(crtc);
  1931. priv = crtc->dev->dev_private;
  1932. crtc_id = drm_crtc_index(crtc);
  1933. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1934. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1935. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1936. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1937. struct sde_crtc_frame_event, list);
  1938. if (fevent)
  1939. list_del_init(&fevent->list);
  1940. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1941. if (!fevent) {
  1942. SDE_ERROR("crtc%d event %d overflow\n",
  1943. crtc->base.id, event);
  1944. SDE_EVT32(DRMID(crtc), event);
  1945. return;
  1946. }
  1947. /* log and clear plane ubwc errors if any */
  1948. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1949. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1950. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1951. drm_for_each_plane_mask(plane, crtc->dev,
  1952. sde_crtc->plane_mask_old) {
  1953. ubwc_error = sde_plane_get_ubwc_error(plane);
  1954. meta_error = sde_plane_get_meta_error(plane);
  1955. if (ubwc_error | meta_error) {
  1956. SDE_EVT32(DRMID(crtc), DRMID(plane), ubwc_error,
  1957. meta_error, SDE_EVTLOG_ERROR);
  1958. SDE_DEBUG("crtc%d plane %d ubwc_error %d meta_error %d\n",
  1959. DRMID(crtc), DRMID(plane), ubwc_error, meta_error);
  1960. sde_plane_clear_ubwc_error(plane);
  1961. sde_plane_clear_meta_error(plane);
  1962. }
  1963. }
  1964. }
  1965. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1966. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1967. sde_crtc->retire_frame_event_time = ktime_get();
  1968. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1969. }
  1970. fevent->event = event;
  1971. fevent->ts = ts;
  1972. fevent->crtc = crtc;
  1973. fevent->connector = cb_data->connector;
  1974. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1975. }
  1976. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1977. struct drm_crtc_state *old_state)
  1978. {
  1979. struct drm_device *dev;
  1980. struct sde_crtc *sde_crtc;
  1981. struct sde_crtc_state *cstate;
  1982. struct drm_connector *conn;
  1983. struct drm_encoder *encoder;
  1984. struct drm_connector_list_iter conn_iter;
  1985. if (!crtc || !crtc->state) {
  1986. SDE_ERROR("invalid crtc\n");
  1987. return;
  1988. }
  1989. dev = crtc->dev;
  1990. sde_crtc = to_sde_crtc(crtc);
  1991. cstate = to_sde_crtc_state(crtc->state);
  1992. SDE_EVT32_VERBOSE(DRMID(crtc));
  1993. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1994. /* identify connectors attached to this crtc */
  1995. cstate->num_connectors = 0;
  1996. drm_connector_list_iter_begin(dev, &conn_iter);
  1997. drm_for_each_connector_iter(conn, &conn_iter)
  1998. if (conn->state && conn->state->crtc == crtc &&
  1999. cstate->num_connectors < MAX_CONNECTORS) {
  2000. encoder = conn->state->best_encoder;
  2001. if (encoder)
  2002. sde_encoder_register_frame_event_callback(
  2003. encoder,
  2004. sde_crtc_frame_event_cb,
  2005. crtc);
  2006. cstate->connectors[cstate->num_connectors++] = conn;
  2007. sde_connector_prepare_fence(conn);
  2008. }
  2009. drm_connector_list_iter_end(&conn_iter);
  2010. /* prepare main output fence */
  2011. sde_fence_prepare(sde_crtc->output_fence);
  2012. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2013. }
  2014. /**
  2015. * sde_crtc_complete_flip - signal pending page_flip events
  2016. * Any pending vblank events are added to the vblank_event_list
  2017. * so that the next vblank interrupt shall signal them.
  2018. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2019. * This API signals any pending PAGE_FLIP events requested through
  2020. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2021. * if file!=NULL, this is preclose potential cancel-flip path
  2022. * @crtc: Pointer to drm crtc structure
  2023. * @file: Pointer to drm file
  2024. */
  2025. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2026. struct drm_file *file)
  2027. {
  2028. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2029. struct drm_device *dev = crtc->dev;
  2030. struct drm_pending_vblank_event *event;
  2031. unsigned long flags;
  2032. spin_lock_irqsave(&dev->event_lock, flags);
  2033. event = sde_crtc->event;
  2034. if (!event)
  2035. goto end;
  2036. /*
  2037. * if regular vblank case (!file) or if cancel-flip from
  2038. * preclose on file that requested flip, then send the
  2039. * event:
  2040. */
  2041. if (!file || (event->base.file_priv == file)) {
  2042. sde_crtc->event = NULL;
  2043. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2044. sde_crtc->name, event);
  2045. SDE_EVT32_VERBOSE(DRMID(crtc));
  2046. drm_crtc_send_vblank_event(crtc, event);
  2047. }
  2048. end:
  2049. spin_unlock_irqrestore(&dev->event_lock, flags);
  2050. }
  2051. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2052. struct drm_crtc_state *cstate)
  2053. {
  2054. struct drm_encoder *encoder;
  2055. if (!crtc || !crtc->dev || !cstate) {
  2056. SDE_ERROR("invalid crtc\n");
  2057. return INTF_MODE_NONE;
  2058. }
  2059. drm_for_each_encoder_mask(encoder, crtc->dev,
  2060. cstate->encoder_mask) {
  2061. /* continue if copy encoder is encountered */
  2062. if (sde_encoder_in_clone_mode(encoder))
  2063. continue;
  2064. return sde_encoder_get_intf_mode(encoder);
  2065. }
  2066. return INTF_MODE_NONE;
  2067. }
  2068. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2069. {
  2070. struct drm_encoder *encoder;
  2071. if (!crtc || !crtc->dev) {
  2072. SDE_ERROR("invalid crtc\n");
  2073. return INTF_MODE_NONE;
  2074. }
  2075. drm_for_each_encoder(encoder, crtc->dev)
  2076. if ((encoder->crtc == crtc)
  2077. && !sde_encoder_in_cont_splash(encoder))
  2078. return sde_encoder_get_fps(encoder);
  2079. return 0;
  2080. }
  2081. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2082. {
  2083. struct drm_encoder *encoder;
  2084. if (!crtc || !crtc->dev) {
  2085. SDE_ERROR("invalid crtc\n");
  2086. return 0;
  2087. }
  2088. drm_for_each_encoder_mask(encoder, crtc->dev,
  2089. crtc->state->encoder_mask) {
  2090. if (!sde_encoder_in_cont_splash(encoder))
  2091. return sde_encoder_get_dfps_maxfps(encoder);
  2092. }
  2093. return 0;
  2094. }
  2095. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2096. {
  2097. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2098. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2099. /* keep statistics on vblank callback - with auto reset via debugfs */
  2100. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2101. sde_crtc->vblank_cb_time = ts;
  2102. else
  2103. sde_crtc->vblank_cb_count++;
  2104. sde_crtc->vblank_last_cb_time = ts;
  2105. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2106. drm_crtc_handle_vblank(crtc);
  2107. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2108. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2109. }
  2110. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2111. ktime_t ts, enum sde_fence_event fence_event)
  2112. {
  2113. if (!connector) {
  2114. SDE_ERROR("invalid param\n");
  2115. return;
  2116. }
  2117. SDE_ATRACE_BEGIN("signal_retire_fence");
  2118. sde_connector_complete_commit(connector, ts, fence_event);
  2119. SDE_ATRACE_END("signal_retire_fence");
  2120. }
  2121. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2122. {
  2123. struct msm_drm_private *priv;
  2124. struct sde_crtc_frame_event *fevent;
  2125. struct drm_crtc *crtc;
  2126. struct sde_crtc *sde_crtc;
  2127. struct sde_kms *sde_kms;
  2128. unsigned long flags;
  2129. bool in_clone_mode = false;
  2130. if (!work) {
  2131. SDE_ERROR("invalid work handle\n");
  2132. return;
  2133. }
  2134. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2135. if (!fevent->crtc || !fevent->crtc->state) {
  2136. SDE_ERROR("invalid crtc\n");
  2137. return;
  2138. }
  2139. crtc = fevent->crtc;
  2140. sde_crtc = to_sde_crtc(crtc);
  2141. sde_kms = _sde_crtc_get_kms(crtc);
  2142. if (!sde_kms) {
  2143. SDE_ERROR("invalid kms handle\n");
  2144. return;
  2145. }
  2146. priv = sde_kms->dev->dev_private;
  2147. SDE_ATRACE_BEGIN("crtc_frame_event");
  2148. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2149. ktime_to_ns(fevent->ts));
  2150. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2151. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2152. true : false;
  2153. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2154. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2155. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2156. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2157. /* this should not happen */
  2158. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2159. crtc->base.id,
  2160. ktime_to_ns(fevent->ts),
  2161. atomic_read(&sde_crtc->frame_pending));
  2162. SDE_EVT32(DRMID(crtc), fevent->event,
  2163. SDE_EVTLOG_FUNC_CASE1);
  2164. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2165. /* release bandwidth and other resources */
  2166. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2167. crtc->base.id,
  2168. ktime_to_ns(fevent->ts));
  2169. SDE_EVT32(DRMID(crtc), fevent->event,
  2170. SDE_EVTLOG_FUNC_CASE2);
  2171. sde_core_perf_crtc_release_bw(crtc);
  2172. } else {
  2173. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2174. SDE_EVTLOG_FUNC_CASE3);
  2175. }
  2176. }
  2177. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2178. SDE_ATRACE_BEGIN("signal_release_fence");
  2179. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2180. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2181. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2182. SDE_ATRACE_END("signal_release_fence");
  2183. }
  2184. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2185. /* this api should be called without spin_lock */
  2186. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2187. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2188. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2189. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2190. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2191. crtc->base.id, ktime_to_ns(fevent->ts));
  2192. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2193. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2194. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2195. SDE_ATRACE_END("crtc_frame_event");
  2196. }
  2197. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2198. struct drm_crtc_state *old_state)
  2199. {
  2200. struct sde_crtc *sde_crtc;
  2201. if (!crtc || !crtc->state) {
  2202. SDE_ERROR("invalid crtc\n");
  2203. return;
  2204. }
  2205. sde_crtc = to_sde_crtc(crtc);
  2206. SDE_EVT32_VERBOSE(DRMID(crtc));
  2207. sde_core_perf_crtc_update(crtc, 0, false);
  2208. }
  2209. /**
  2210. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2211. * @cstate: Pointer to sde crtc state
  2212. */
  2213. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2214. {
  2215. if (!cstate) {
  2216. SDE_ERROR("invalid cstate\n");
  2217. return;
  2218. }
  2219. cstate->input_fence_timeout_ns =
  2220. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2221. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2222. }
  2223. /**
  2224. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2225. * @cstate: Pointer to sde crtc state
  2226. */
  2227. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2228. {
  2229. u32 i;
  2230. if (!cstate)
  2231. return;
  2232. for (i = 0; i < cstate->num_dim_layers; i++)
  2233. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2234. cstate->num_dim_layers = 0;
  2235. }
  2236. /**
  2237. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2238. * @cstate: Pointer to sde crtc state
  2239. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2240. */
  2241. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2242. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2243. {
  2244. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2245. struct sde_drm_dim_layer_cfg *user_cfg;
  2246. struct sde_hw_dim_layer *dim_layer;
  2247. u32 count, i;
  2248. struct sde_kms *kms;
  2249. if (!crtc || !cstate) {
  2250. SDE_ERROR("invalid crtc or cstate\n");
  2251. return;
  2252. }
  2253. dim_layer = cstate->dim_layer;
  2254. if (!usr_ptr) {
  2255. /* usr_ptr is null when setting the default property value */
  2256. _sde_crtc_clear_dim_layers_v1(cstate);
  2257. SDE_DEBUG("dim_layer data removed\n");
  2258. goto clear;
  2259. }
  2260. kms = _sde_crtc_get_kms(crtc);
  2261. if (!kms || !kms->catalog) {
  2262. SDE_ERROR("invalid kms\n");
  2263. return;
  2264. }
  2265. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2266. SDE_ERROR("failed to copy dim_layer data\n");
  2267. return;
  2268. }
  2269. count = dim_layer_v1.num_layers;
  2270. if (count > SDE_MAX_DIM_LAYERS) {
  2271. SDE_ERROR("invalid number of dim_layers:%d", count);
  2272. return;
  2273. }
  2274. /* populate from user space */
  2275. cstate->num_dim_layers = count;
  2276. for (i = 0; i < count; i++) {
  2277. user_cfg = &dim_layer_v1.layer_cfg[i];
  2278. dim_layer[i].flags = user_cfg->flags;
  2279. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2280. user_cfg->stage : user_cfg->stage +
  2281. SDE_STAGE_0;
  2282. dim_layer[i].rect.x = user_cfg->rect.x1;
  2283. dim_layer[i].rect.y = user_cfg->rect.y1;
  2284. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2285. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2286. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2287. user_cfg->color_fill.color_0,
  2288. user_cfg->color_fill.color_1,
  2289. user_cfg->color_fill.color_2,
  2290. user_cfg->color_fill.color_3,
  2291. };
  2292. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2293. i, dim_layer[i].flags, dim_layer[i].stage);
  2294. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2295. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2296. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2297. dim_layer[i].color_fill.color_0,
  2298. dim_layer[i].color_fill.color_1,
  2299. dim_layer[i].color_fill.color_2,
  2300. dim_layer[i].color_fill.color_3);
  2301. }
  2302. clear:
  2303. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2304. }
  2305. /**
  2306. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2307. * @sde_crtc : Pointer to sde crtc
  2308. * @cstate : Pointer to sde crtc state
  2309. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2310. */
  2311. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2312. struct sde_crtc_state *cstate,
  2313. void __user *usr_ptr)
  2314. {
  2315. struct sde_drm_dest_scaler_data ds_data;
  2316. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2317. struct sde_drm_scaler_v2 scaler_v2;
  2318. void __user *scaler_v2_usr;
  2319. int i, count;
  2320. if (!sde_crtc || !cstate) {
  2321. SDE_ERROR("invalid sde_crtc/state\n");
  2322. return -EINVAL;
  2323. }
  2324. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2325. if (!usr_ptr) {
  2326. SDE_DEBUG("ds data removed\n");
  2327. return 0;
  2328. }
  2329. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2330. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2331. sde_crtc->name);
  2332. return -EINVAL;
  2333. }
  2334. count = ds_data.num_dest_scaler;
  2335. if (!count) {
  2336. SDE_DEBUG("no ds data available\n");
  2337. return 0;
  2338. }
  2339. if (count > SDE_MAX_DS_COUNT) {
  2340. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2341. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2342. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2343. return -EINVAL;
  2344. }
  2345. /* Populate from user space */
  2346. for (i = 0; i < count; i++) {
  2347. ds_cfg_usr = &ds_data.ds_cfg[i];
  2348. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2349. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2350. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2351. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2352. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2353. if (ds_cfg_usr->scaler_cfg) {
  2354. scaler_v2_usr =
  2355. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2356. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2357. sizeof(scaler_v2))) {
  2358. SDE_ERROR("%s:scaler: copy from user failed\n",
  2359. sde_crtc->name);
  2360. return -EINVAL;
  2361. }
  2362. }
  2363. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2364. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2365. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2366. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2367. scaler_v2.dst_width, scaler_v2.dst_height);
  2368. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2369. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2370. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2371. scaler_v2.dst_width, scaler_v2.dst_height);
  2372. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2373. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2374. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2375. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2376. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2377. ds_cfg_usr->lm_height);
  2378. }
  2379. cstate->num_ds = count;
  2380. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2381. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2382. return 0;
  2383. }
  2384. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2385. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2386. struct sde_hw_ds_cfg *prev_cfg)
  2387. {
  2388. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2389. || !cfg->lm_width || !cfg->lm_height) {
  2390. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2391. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2392. hdisplay, mode->vdisplay);
  2393. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2394. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2395. return -E2BIG;
  2396. }
  2397. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2398. cfg->lm_height != prev_cfg->lm_height)) {
  2399. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2400. crtc->base.id, cfg->lm_width,
  2401. cfg->lm_height, prev_cfg->lm_width,
  2402. prev_cfg->lm_height);
  2403. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2404. prev_cfg->lm_width, prev_cfg->lm_height,
  2405. SDE_EVTLOG_ERROR);
  2406. return -EINVAL;
  2407. }
  2408. return 0;
  2409. }
  2410. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2411. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2412. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2413. u32 max_in_width, u32 max_out_width)
  2414. {
  2415. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2416. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2417. /**
  2418. * Scaler src and dst width shouldn't exceed the maximum
  2419. * width limitation. Also, if there is no partial update
  2420. * dst width and height must match display resolution.
  2421. */
  2422. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2423. cfg->scl3_cfg.dst_width > max_out_width ||
  2424. !cfg->scl3_cfg.src_width[0] ||
  2425. !cfg->scl3_cfg.dst_width ||
  2426. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2427. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2428. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2429. SDE_ERROR("crtc%d: ", crtc->base.id);
  2430. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2431. cfg->scl3_cfg.src_width[0],
  2432. cfg->scl3_cfg.dst_width,
  2433. cfg->scl3_cfg.dst_height,
  2434. hdisplay, mode->vdisplay);
  2435. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2436. sde_crtc->num_mixers, cfg->flags,
  2437. hw_ds->idx - DS_0);
  2438. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2439. cfg->scl3_cfg.enable,
  2440. cfg->scl3_cfg.de.enable);
  2441. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2442. cfg->scl3_cfg.de.enable, cfg->flags,
  2443. max_in_width, max_out_width,
  2444. cfg->scl3_cfg.src_width[0],
  2445. cfg->scl3_cfg.dst_width,
  2446. cfg->scl3_cfg.dst_height, hdisplay,
  2447. mode->vdisplay, sde_crtc->num_mixers,
  2448. SDE_EVTLOG_ERROR);
  2449. cfg->flags &=
  2450. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2451. cfg->flags &=
  2452. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2453. return -EINVAL;
  2454. }
  2455. }
  2456. return 0;
  2457. }
  2458. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2459. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2460. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2461. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2462. {
  2463. int i, ret;
  2464. u32 lm_idx;
  2465. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2466. for (i = 0; i < cstate->num_ds; i++) {
  2467. cfg = &cstate->ds_cfg[i];
  2468. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2469. lm_idx = cfg->idx;
  2470. /**
  2471. * Validate against topology
  2472. * No of dest scalers should match the num of mixers
  2473. * unless it is partial update left only/right only use case
  2474. */
  2475. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2476. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2477. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2478. crtc->base.id, i, lm_idx, cfg->flags);
  2479. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2480. SDE_EVTLOG_ERROR);
  2481. return -EINVAL;
  2482. }
  2483. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2484. if (!max_in_width && !max_out_width) {
  2485. max_in_width = hw_ds->scl->top->maxinputwidth;
  2486. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2487. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2488. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2489. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2490. max_in_width, max_out_width, cstate->num_ds);
  2491. }
  2492. /* Check LM width and height */
  2493. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2494. prev_cfg);
  2495. if (ret)
  2496. return ret;
  2497. /* Check scaler data */
  2498. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2499. hw_ds, cfg, hdisplay,
  2500. max_in_width, max_out_width);
  2501. if (ret)
  2502. return ret;
  2503. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2504. (*num_ds_enable)++;
  2505. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2506. hw_ds->idx - DS_0, cfg->flags);
  2507. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2508. }
  2509. return 0;
  2510. }
  2511. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2512. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2513. {
  2514. struct sde_hw_ds_cfg *cfg;
  2515. int i;
  2516. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2517. cstate->num_ds_enabled, num_ds_enable);
  2518. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2519. cstate->num_ds, cstate->dirty[0]);
  2520. if (cstate->num_ds_enabled != num_ds_enable) {
  2521. /* Disabling destination scaler */
  2522. if (!num_ds_enable) {
  2523. for (i = 0; i < cstate->num_ds; i++) {
  2524. cfg = &cstate->ds_cfg[i];
  2525. cfg->idx = i;
  2526. /* Update scaler settings in disable case */
  2527. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2528. cfg->scl3_cfg.enable = 0;
  2529. cfg->scl3_cfg.de.enable = 0;
  2530. }
  2531. }
  2532. cstate->num_ds_enabled = num_ds_enable;
  2533. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2534. } else {
  2535. if (!cstate->num_ds_enabled)
  2536. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2537. }
  2538. }
  2539. /**
  2540. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2541. * @crtc : Pointer to drm crtc
  2542. * @state : Pointer to drm crtc state
  2543. */
  2544. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2545. struct drm_crtc_state *state)
  2546. {
  2547. struct sde_crtc *sde_crtc;
  2548. struct sde_crtc_state *cstate;
  2549. struct drm_display_mode *mode;
  2550. struct sde_kms *kms;
  2551. struct sde_hw_ds *hw_ds = NULL;
  2552. u32 ret = 0;
  2553. u32 num_ds_enable = 0, hdisplay = 0;
  2554. u32 max_in_width = 0, max_out_width = 0;
  2555. if (!crtc || !state)
  2556. return -EINVAL;
  2557. sde_crtc = to_sde_crtc(crtc);
  2558. cstate = to_sde_crtc_state(state);
  2559. kms = _sde_crtc_get_kms(crtc);
  2560. mode = &state->adjusted_mode;
  2561. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2562. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2563. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2564. return 0;
  2565. }
  2566. if (!kms || !kms->catalog) {
  2567. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2568. return -EINVAL;
  2569. }
  2570. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2571. SDE_DEBUG("dest scaler feature not supported\n");
  2572. return 0;
  2573. }
  2574. if (!sde_crtc->num_mixers) {
  2575. SDE_DEBUG("mixers not allocated\n");
  2576. return 0;
  2577. }
  2578. ret = _sde_validate_hw_resources(sde_crtc);
  2579. if (ret)
  2580. goto err;
  2581. /**
  2582. * No of dest scalers shouldn't exceed hw ds block count and
  2583. * also, match the num of mixers unless it is partial update
  2584. * left only/right only use case - currently PU + DS is not supported
  2585. */
  2586. if (cstate->num_ds > kms->catalog->ds_count ||
  2587. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2588. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2589. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2590. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2591. cstate->ds_cfg[0].flags);
  2592. ret = -EINVAL;
  2593. goto err;
  2594. }
  2595. /**
  2596. * Check if DS needs to be enabled or disabled
  2597. * In case of enable, validate the data
  2598. */
  2599. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2600. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2601. cstate->num_ds, cstate->ds_cfg[0].flags);
  2602. goto disable;
  2603. }
  2604. /* Display resolution */
  2605. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2606. /* Validate the DS data */
  2607. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2608. mode, hw_ds, hdisplay, &num_ds_enable,
  2609. max_in_width, max_out_width);
  2610. if (ret)
  2611. goto err;
  2612. disable:
  2613. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2614. return 0;
  2615. err:
  2616. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2617. return ret;
  2618. }
  2619. /**
  2620. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2621. * @crtc: Pointer to CRTC object
  2622. */
  2623. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2624. {
  2625. struct drm_plane *plane = NULL;
  2626. uint32_t wait_ms = 1;
  2627. ktime_t kt_end, kt_wait;
  2628. int rc = 0;
  2629. SDE_DEBUG("\n");
  2630. if (!crtc || !crtc->state) {
  2631. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2632. return;
  2633. }
  2634. /* use monotonic timer to limit total fence wait time */
  2635. kt_end = ktime_add_ns(ktime_get(),
  2636. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2637. /*
  2638. * Wait for fences sequentially, as all of them need to be signalled
  2639. * before we can proceed.
  2640. *
  2641. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2642. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2643. * that each plane can check its fence status and react appropriately
  2644. * if its fence has timed out. Call input fence wait multiple times if
  2645. * fence wait is interrupted due to interrupt call.
  2646. */
  2647. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2648. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2649. do {
  2650. kt_wait = ktime_sub(kt_end, ktime_get());
  2651. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2652. wait_ms = ktime_to_ms(kt_wait);
  2653. else
  2654. wait_ms = 0;
  2655. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2656. } while (wait_ms && rc == -ERESTARTSYS);
  2657. }
  2658. SDE_ATRACE_END("plane_wait_input_fence");
  2659. }
  2660. static void _sde_crtc_setup_mixer_for_encoder(
  2661. struct drm_crtc *crtc,
  2662. struct drm_encoder *enc)
  2663. {
  2664. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2665. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2666. struct sde_rm *rm = &sde_kms->rm;
  2667. struct sde_crtc_mixer *mixer;
  2668. struct sde_hw_ctl *last_valid_ctl = NULL;
  2669. int i;
  2670. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2671. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2672. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2673. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2674. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2675. /* Set up all the mixers and ctls reserved by this encoder */
  2676. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2677. mixer = &sde_crtc->mixers[i];
  2678. if (!sde_rm_get_hw(rm, &lm_iter))
  2679. break;
  2680. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2681. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2682. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2683. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2684. mixer->hw_lm->idx - LM_0);
  2685. mixer->hw_ctl = last_valid_ctl;
  2686. } else {
  2687. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2688. last_valid_ctl = mixer->hw_ctl;
  2689. sde_crtc->num_ctls++;
  2690. }
  2691. /* Shouldn't happen, mixers are always >= ctls */
  2692. if (!mixer->hw_ctl) {
  2693. SDE_ERROR("no valid ctls found for lm %d\n",
  2694. mixer->hw_lm->idx - LM_0);
  2695. return;
  2696. }
  2697. /* Dspp may be null */
  2698. (void) sde_rm_get_hw(rm, &dspp_iter);
  2699. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2700. /* DS may be null */
  2701. (void) sde_rm_get_hw(rm, &ds_iter);
  2702. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2703. mixer->encoder = enc;
  2704. sde_crtc->num_mixers++;
  2705. SDE_DEBUG("setup mixer %d: lm %d\n",
  2706. i, mixer->hw_lm->idx - LM_0);
  2707. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2708. i, mixer->hw_ctl->idx - CTL_0);
  2709. if (mixer->hw_ds)
  2710. SDE_DEBUG("setup mixer %d: ds %d\n",
  2711. i, mixer->hw_ds->idx - DS_0);
  2712. }
  2713. }
  2714. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2715. {
  2716. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2717. struct drm_encoder *enc;
  2718. sde_crtc->num_ctls = 0;
  2719. sde_crtc->num_mixers = 0;
  2720. sde_crtc->mixers_swapped = false;
  2721. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2722. mutex_lock(&sde_crtc->crtc_lock);
  2723. /* Check for mixers on all encoders attached to this crtc */
  2724. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2725. if (enc->crtc != crtc)
  2726. continue;
  2727. /* avoid overwriting mixers info from a copy encoder */
  2728. if (sde_encoder_in_clone_mode(enc))
  2729. continue;
  2730. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2731. }
  2732. mutex_unlock(&sde_crtc->crtc_lock);
  2733. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2734. }
  2735. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2736. {
  2737. int i;
  2738. struct sde_crtc_state *cstate;
  2739. cstate = to_sde_crtc_state(state);
  2740. cstate->is_ppsplit = false;
  2741. for (i = 0; i < cstate->num_connectors; i++) {
  2742. struct drm_connector *conn = cstate->connectors[i];
  2743. if (sde_connector_get_topology_name(conn) ==
  2744. SDE_RM_TOPOLOGY_PPSPLIT)
  2745. cstate->is_ppsplit = true;
  2746. }
  2747. }
  2748. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2749. struct drm_crtc_state *state)
  2750. {
  2751. struct sde_crtc *sde_crtc;
  2752. struct sde_crtc_state *cstate;
  2753. struct drm_display_mode *adj_mode;
  2754. u32 crtc_split_width;
  2755. int i;
  2756. if (!crtc || !state) {
  2757. SDE_ERROR("invalid args\n");
  2758. return;
  2759. }
  2760. sde_crtc = to_sde_crtc(crtc);
  2761. cstate = to_sde_crtc_state(state);
  2762. adj_mode = &state->adjusted_mode;
  2763. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2764. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2765. cstate->lm_bounds[i].x = crtc_split_width * i;
  2766. cstate->lm_bounds[i].y = 0;
  2767. cstate->lm_bounds[i].w = crtc_split_width;
  2768. cstate->lm_bounds[i].h =
  2769. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2770. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2771. sizeof(cstate->lm_roi[i]));
  2772. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2773. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2774. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2775. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2776. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2777. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2778. }
  2779. drm_mode_debug_printmodeline(adj_mode);
  2780. }
  2781. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2782. {
  2783. struct sde_crtc_mixer mixer;
  2784. /*
  2785. * Use mixer[0] to get hw_ctl which will use ops to clear
  2786. * all blendstages. Clear all blendstages will iterate through
  2787. * all mixers.
  2788. */
  2789. if (sde_crtc->num_mixers) {
  2790. mixer = sde_crtc->mixers[0];
  2791. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2792. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2793. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2794. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2795. }
  2796. }
  2797. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2798. struct drm_crtc_state *old_state)
  2799. {
  2800. struct sde_crtc *sde_crtc;
  2801. struct drm_encoder *encoder;
  2802. struct drm_device *dev;
  2803. struct sde_kms *sde_kms;
  2804. struct drm_plane *plane;
  2805. struct sde_splash_display *splash_display;
  2806. bool cont_splash_enabled = false, apply_cp_prop = false;
  2807. size_t i;
  2808. if (!crtc) {
  2809. SDE_ERROR("invalid crtc\n");
  2810. return;
  2811. }
  2812. if (!crtc->state->enable) {
  2813. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2814. crtc->base.id, crtc->state->enable);
  2815. return;
  2816. }
  2817. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2818. SDE_ERROR("power resource is not enabled\n");
  2819. return;
  2820. }
  2821. sde_kms = _sde_crtc_get_kms(crtc);
  2822. if (!sde_kms)
  2823. return;
  2824. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2825. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2826. sde_crtc = to_sde_crtc(crtc);
  2827. dev = crtc->dev;
  2828. if (!sde_crtc->num_mixers) {
  2829. _sde_crtc_setup_mixers(crtc);
  2830. _sde_crtc_setup_is_ppsplit(crtc->state);
  2831. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2832. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2833. }
  2834. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2835. if (encoder->crtc != crtc)
  2836. continue;
  2837. /* encoder will trigger pending mask now */
  2838. sde_encoder_trigger_kickoff_pending(encoder);
  2839. }
  2840. /* update performance setting */
  2841. sde_core_perf_crtc_update(crtc, 1, false);
  2842. /*
  2843. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2844. * it means we are trying to flush a CRTC whose state is disabled:
  2845. * nothing else needs to be done.
  2846. */
  2847. if (unlikely(!sde_crtc->num_mixers))
  2848. goto end;
  2849. _sde_crtc_blend_setup(crtc, old_state, true);
  2850. _sde_crtc_dest_scaler_setup(crtc);
  2851. sde_cp_crtc_apply_noise(crtc, old_state);
  2852. if (old_state->mode_changed) {
  2853. sde_core_perf_crtc_update_uidle(crtc, true);
  2854. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2855. if (plane->state && plane->state->fb)
  2856. _sde_plane_set_qos_lut(plane, crtc,
  2857. plane->state->fb);
  2858. }
  2859. }
  2860. /*
  2861. * Since CP properties use AXI buffer to program the
  2862. * HW, check if context bank is in attached state,
  2863. * apply color processing properties only if
  2864. * smmu state is attached,
  2865. */
  2866. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2867. splash_display = &sde_kms->splash_data.splash_display[i];
  2868. if (splash_display->cont_splash_enabled &&
  2869. splash_display->encoder &&
  2870. crtc == splash_display->encoder->crtc)
  2871. cont_splash_enabled = true;
  2872. }
  2873. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2874. true : sde_crtc->enabled;
  2875. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2876. (cont_splash_enabled || apply_cp_prop))
  2877. sde_cp_crtc_apply_properties(crtc);
  2878. /*
  2879. * PP_DONE irq is only used by command mode for now.
  2880. * It is better to request pending before FLUSH and START trigger
  2881. * to make sure no pp_done irq missed.
  2882. * This is safe because no pp_done will happen before SW trigger
  2883. * in command mode.
  2884. */
  2885. end:
  2886. SDE_ATRACE_END("crtc_atomic_begin");
  2887. }
  2888. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2889. struct drm_crtc_state *old_crtc_state)
  2890. {
  2891. struct drm_encoder *encoder;
  2892. struct sde_crtc *sde_crtc;
  2893. struct drm_device *dev;
  2894. struct drm_plane *plane;
  2895. struct msm_drm_private *priv;
  2896. struct sde_crtc_state *cstate;
  2897. struct sde_kms *sde_kms;
  2898. int i;
  2899. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2900. SDE_ERROR("invalid crtc\n");
  2901. return;
  2902. }
  2903. if (!crtc->state->enable) {
  2904. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2905. crtc->base.id, crtc->state->enable);
  2906. return;
  2907. }
  2908. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2909. SDE_ERROR("power resource is not enabled\n");
  2910. return;
  2911. }
  2912. sde_kms = _sde_crtc_get_kms(crtc);
  2913. if (!sde_kms) {
  2914. SDE_ERROR("invalid kms\n");
  2915. return;
  2916. }
  2917. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2918. sde_crtc = to_sde_crtc(crtc);
  2919. cstate = to_sde_crtc_state(crtc->state);
  2920. dev = crtc->dev;
  2921. priv = dev->dev_private;
  2922. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2923. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2924. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2925. false);
  2926. else
  2927. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2928. /*
  2929. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2930. * it means we are trying to flush a CRTC whose state is disabled:
  2931. * nothing else needs to be done.
  2932. */
  2933. if (unlikely(!sde_crtc->num_mixers))
  2934. return;
  2935. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2936. /*
  2937. * For planes without commit update, drm framework will not add
  2938. * those planes to current state since hardware update is not
  2939. * required. However, if those planes were power collapsed since
  2940. * last commit cycle, driver has to restore the hardware state
  2941. * of those planes explicitly here prior to plane flush.
  2942. * Also use this iteration to see if any plane requires cache,
  2943. * so during the perf update driver can activate/deactivate
  2944. * the cache accordingly.
  2945. */
  2946. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2947. sde_crtc->new_perf.llcc_active[i] = false;
  2948. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2949. sde_plane_restore(plane);
  2950. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2951. if (sde_plane_is_cache_required(plane, i))
  2952. sde_crtc->new_perf.llcc_active[i] = true;
  2953. }
  2954. }
  2955. sde_core_perf_crtc_update_llcc(crtc);
  2956. /* wait for acquire fences before anything else is done */
  2957. _sde_crtc_wait_for_fences(crtc);
  2958. if (!cstate->rsc_update) {
  2959. drm_for_each_encoder_mask(encoder, dev,
  2960. crtc->state->encoder_mask) {
  2961. cstate->rsc_client =
  2962. sde_encoder_get_rsc_client(encoder);
  2963. }
  2964. cstate->rsc_update = true;
  2965. }
  2966. /*
  2967. * Final plane updates: Give each plane a chance to complete all
  2968. * required writes/flushing before crtc's "flush
  2969. * everything" call below.
  2970. */
  2971. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2972. if (sde_kms->smmu_state.transition_error)
  2973. sde_plane_set_error(plane, true);
  2974. sde_plane_flush(plane);
  2975. }
  2976. /* Kickoff will be scheduled by outer layer */
  2977. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2978. }
  2979. /**
  2980. * sde_crtc_destroy_state - state destroy hook
  2981. * @crtc: drm CRTC
  2982. * @state: CRTC state object to release
  2983. */
  2984. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2985. struct drm_crtc_state *state)
  2986. {
  2987. struct sde_crtc *sde_crtc;
  2988. struct sde_crtc_state *cstate;
  2989. struct drm_encoder *enc;
  2990. struct sde_kms *sde_kms;
  2991. if (!crtc || !state) {
  2992. SDE_ERROR("invalid argument(s)\n");
  2993. return;
  2994. }
  2995. sde_crtc = to_sde_crtc(crtc);
  2996. cstate = to_sde_crtc_state(state);
  2997. sde_kms = _sde_crtc_get_kms(crtc);
  2998. if (!sde_kms) {
  2999. SDE_ERROR("invalid sde_kms\n");
  3000. return;
  3001. }
  3002. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3003. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3004. sde_rm_release(&sde_kms->rm, enc, true);
  3005. __drm_atomic_helper_crtc_destroy_state(state);
  3006. /* destroy value helper */
  3007. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3008. &cstate->property_state);
  3009. }
  3010. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3011. {
  3012. struct sde_crtc *sde_crtc;
  3013. int i;
  3014. if (!crtc) {
  3015. SDE_ERROR("invalid argument\n");
  3016. return -EINVAL;
  3017. }
  3018. sde_crtc = to_sde_crtc(crtc);
  3019. if (!atomic_read(&sde_crtc->frame_pending)) {
  3020. SDE_DEBUG("no frames pending\n");
  3021. return 0;
  3022. }
  3023. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3024. /*
  3025. * flush all the event thread work to make sure all the
  3026. * FRAME_EVENTS from encoder are propagated to crtc
  3027. */
  3028. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3029. if (list_empty(&sde_crtc->frame_events[i].list))
  3030. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3031. }
  3032. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3033. return 0;
  3034. }
  3035. /**
  3036. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3037. * @crtc: Pointer to crtc structure
  3038. */
  3039. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3040. {
  3041. struct drm_plane *plane;
  3042. struct drm_plane_state *state;
  3043. struct sde_crtc *sde_crtc;
  3044. struct sde_crtc_mixer *mixer;
  3045. struct sde_hw_ctl *ctl;
  3046. if (!crtc)
  3047. return;
  3048. sde_crtc = to_sde_crtc(crtc);
  3049. mixer = sde_crtc->mixers;
  3050. if (!mixer)
  3051. return;
  3052. ctl = mixer->hw_ctl;
  3053. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3054. state = plane->state;
  3055. if (!state)
  3056. continue;
  3057. /* clear plane flush bitmask */
  3058. sde_plane_ctl_flush(plane, ctl, false);
  3059. }
  3060. }
  3061. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3062. {
  3063. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3064. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3065. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3066. struct msm_drm_private *priv;
  3067. struct msm_drm_thread *event_thread;
  3068. int idle_time = 0;
  3069. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3070. return;
  3071. priv = sde_kms->dev->dev_private;
  3072. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3073. if (!idle_time ||
  3074. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3075. MSM_DISPLAY_VIDEO_MODE) ||
  3076. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3077. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3078. return;
  3079. /* schedule the idle notify delayed work */
  3080. event_thread = &priv->event_thread[crtc->index];
  3081. kthread_mod_delayed_work(&event_thread->worker,
  3082. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3083. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3084. }
  3085. /**
  3086. * sde_crtc_reset_hw - attempt hardware reset on errors
  3087. * @crtc: Pointer to DRM crtc instance
  3088. * @old_state: Pointer to crtc state for previous commit
  3089. * @recovery_events: Whether or not recovery events are enabled
  3090. * Returns: Zero if current commit should still be attempted
  3091. */
  3092. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3093. bool recovery_events)
  3094. {
  3095. struct drm_plane *plane_halt[MAX_PLANES];
  3096. struct drm_plane *plane;
  3097. struct drm_encoder *encoder;
  3098. struct sde_crtc *sde_crtc;
  3099. struct sde_crtc_state *cstate;
  3100. struct sde_hw_ctl *ctl;
  3101. signed int i, plane_count;
  3102. int rc;
  3103. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3104. return -EINVAL;
  3105. sde_crtc = to_sde_crtc(crtc);
  3106. cstate = to_sde_crtc_state(crtc->state);
  3107. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3108. /* optionally generate a panic instead of performing a h/w reset */
  3109. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3110. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3111. ctl = sde_crtc->mixers[i].hw_ctl;
  3112. if (!ctl || !ctl->ops.reset)
  3113. continue;
  3114. rc = ctl->ops.reset(ctl);
  3115. if (rc) {
  3116. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3117. crtc->base.id, ctl->idx - CTL_0);
  3118. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3119. SDE_EVTLOG_ERROR);
  3120. break;
  3121. }
  3122. }
  3123. /* Early out if simple ctl reset succeeded */
  3124. if (i == sde_crtc->num_ctls)
  3125. return 0;
  3126. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3127. /* force all components in the system into reset at the same time */
  3128. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3129. ctl = sde_crtc->mixers[i].hw_ctl;
  3130. if (!ctl || !ctl->ops.hard_reset)
  3131. continue;
  3132. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3133. ctl->ops.hard_reset(ctl, true);
  3134. }
  3135. plane_count = 0;
  3136. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3137. if (plane_count >= ARRAY_SIZE(plane_halt))
  3138. break;
  3139. plane_halt[plane_count++] = plane;
  3140. sde_plane_halt_requests(plane, true);
  3141. sde_plane_set_revalidate(plane, true);
  3142. }
  3143. /* provide safe "border color only" commit configuration for later */
  3144. _sde_crtc_remove_pipe_flush(crtc);
  3145. _sde_crtc_blend_setup(crtc, old_state, false);
  3146. /* take h/w components out of reset */
  3147. for (i = plane_count - 1; i >= 0; --i)
  3148. sde_plane_halt_requests(plane_halt[i], false);
  3149. /* attempt to poll for start of frame cycle before reset release */
  3150. list_for_each_entry(encoder,
  3151. &crtc->dev->mode_config.encoder_list, head) {
  3152. if (encoder->crtc != crtc)
  3153. continue;
  3154. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3155. sde_encoder_poll_line_counts(encoder);
  3156. }
  3157. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3158. ctl = sde_crtc->mixers[i].hw_ctl;
  3159. if (!ctl || !ctl->ops.hard_reset)
  3160. continue;
  3161. ctl->ops.hard_reset(ctl, false);
  3162. }
  3163. list_for_each_entry(encoder,
  3164. &crtc->dev->mode_config.encoder_list, head) {
  3165. if (encoder->crtc != crtc)
  3166. continue;
  3167. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3168. sde_encoder_kickoff(encoder, false, true);
  3169. }
  3170. /* panic the device if VBIF is not in good state */
  3171. return !recovery_events ? 0 : -EAGAIN;
  3172. }
  3173. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3174. struct drm_crtc_state *old_state)
  3175. {
  3176. struct drm_encoder *encoder;
  3177. struct drm_device *dev;
  3178. struct sde_crtc *sde_crtc;
  3179. struct sde_kms *sde_kms;
  3180. struct sde_crtc_state *cstate;
  3181. bool is_error = false;
  3182. unsigned long flags;
  3183. enum sde_crtc_idle_pc_state idle_pc_state;
  3184. struct sde_encoder_kickoff_params params = { 0 };
  3185. if (!crtc) {
  3186. SDE_ERROR("invalid argument\n");
  3187. return;
  3188. }
  3189. dev = crtc->dev;
  3190. sde_crtc = to_sde_crtc(crtc);
  3191. sde_kms = _sde_crtc_get_kms(crtc);
  3192. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3193. SDE_ERROR("invalid argument\n");
  3194. return;
  3195. }
  3196. cstate = to_sde_crtc_state(crtc->state);
  3197. /*
  3198. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3199. * it means we are trying to start a CRTC whose state is disabled:
  3200. * nothing else needs to be done.
  3201. */
  3202. if (unlikely(!sde_crtc->num_mixers))
  3203. return;
  3204. SDE_ATRACE_BEGIN("crtc_commit");
  3205. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3206. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3207. if (encoder->crtc != crtc)
  3208. continue;
  3209. /*
  3210. * Encoder will flush/start now, unless it has a tx pending.
  3211. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3212. */
  3213. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3214. crtc->state);
  3215. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3216. sde_crtc->needs_hw_reset = true;
  3217. if (idle_pc_state != IDLE_PC_NONE)
  3218. sde_encoder_control_idle_pc(encoder,
  3219. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3220. }
  3221. /*
  3222. * Optionally attempt h/w recovery if any errors were detected while
  3223. * preparing for the kickoff
  3224. */
  3225. if (sde_crtc->needs_hw_reset) {
  3226. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3227. if (sde_crtc->frame_trigger_mode
  3228. != FRAME_DONE_WAIT_POSTED_START &&
  3229. sde_crtc_reset_hw(crtc, old_state,
  3230. params.recovery_events_enabled))
  3231. is_error = true;
  3232. sde_crtc->needs_hw_reset = false;
  3233. }
  3234. sde_crtc_calc_fps(sde_crtc);
  3235. SDE_ATRACE_BEGIN("flush_event_thread");
  3236. _sde_crtc_flush_frame_events(crtc);
  3237. SDE_ATRACE_END("flush_event_thread");
  3238. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3239. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3240. /* acquire bandwidth and other resources */
  3241. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3242. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3243. } else {
  3244. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3245. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3246. }
  3247. sde_crtc->play_count++;
  3248. sde_vbif_clear_errors(sde_kms);
  3249. if (is_error) {
  3250. _sde_crtc_remove_pipe_flush(crtc);
  3251. _sde_crtc_blend_setup(crtc, old_state, false);
  3252. }
  3253. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3254. if (encoder->crtc != crtc)
  3255. continue;
  3256. sde_encoder_kickoff(encoder, false, true);
  3257. }
  3258. /* store the event after frame trigger */
  3259. if (sde_crtc->event) {
  3260. WARN_ON(sde_crtc->event);
  3261. } else {
  3262. spin_lock_irqsave(&dev->event_lock, flags);
  3263. sde_crtc->event = crtc->state->event;
  3264. spin_unlock_irqrestore(&dev->event_lock, flags);
  3265. }
  3266. _sde_crtc_schedule_idle_notify(crtc);
  3267. SDE_ATRACE_END("crtc_commit");
  3268. }
  3269. /**
  3270. * _sde_crtc_vblank_enable - update power resource and vblank request
  3271. * @sde_crtc: Pointer to sde crtc structure
  3272. * @enable: Whether to enable/disable vblanks
  3273. *
  3274. * @Return: error code
  3275. */
  3276. static int _sde_crtc_vblank_enable(
  3277. struct sde_crtc *sde_crtc, bool enable)
  3278. {
  3279. struct drm_crtc *crtc;
  3280. struct drm_encoder *enc;
  3281. if (!sde_crtc) {
  3282. SDE_ERROR("invalid crtc\n");
  3283. return -EINVAL;
  3284. }
  3285. crtc = &sde_crtc->base;
  3286. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3287. crtc->state->encoder_mask,
  3288. sde_crtc->cached_encoder_mask);
  3289. if (enable) {
  3290. int ret;
  3291. ret = pm_runtime_get_sync(crtc->dev->dev);
  3292. if (ret < 0)
  3293. return ret;
  3294. mutex_lock(&sde_crtc->crtc_lock);
  3295. drm_for_each_encoder_mask(enc, crtc->dev,
  3296. sde_crtc->cached_encoder_mask) {
  3297. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3298. sde_encoder_register_vblank_callback(enc,
  3299. sde_crtc_vblank_cb, (void *)crtc);
  3300. }
  3301. mutex_unlock(&sde_crtc->crtc_lock);
  3302. } else {
  3303. mutex_lock(&sde_crtc->crtc_lock);
  3304. drm_for_each_encoder_mask(enc, crtc->dev,
  3305. sde_crtc->cached_encoder_mask) {
  3306. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3307. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3308. }
  3309. mutex_unlock(&sde_crtc->crtc_lock);
  3310. pm_runtime_put_sync(crtc->dev->dev);
  3311. }
  3312. return 0;
  3313. }
  3314. /**
  3315. * sde_crtc_duplicate_state - state duplicate hook
  3316. * @crtc: Pointer to drm crtc structure
  3317. * @Returns: Pointer to new drm_crtc_state structure
  3318. */
  3319. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3320. {
  3321. struct sde_crtc *sde_crtc;
  3322. struct sde_crtc_state *cstate, *old_cstate;
  3323. if (!crtc || !crtc->state) {
  3324. SDE_ERROR("invalid argument(s)\n");
  3325. return NULL;
  3326. }
  3327. sde_crtc = to_sde_crtc(crtc);
  3328. old_cstate = to_sde_crtc_state(crtc->state);
  3329. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3330. if (!cstate) {
  3331. SDE_ERROR("failed to allocate state\n");
  3332. return NULL;
  3333. }
  3334. /* duplicate value helper */
  3335. msm_property_duplicate_state(&sde_crtc->property_info,
  3336. old_cstate, cstate,
  3337. &cstate->property_state, cstate->property_values);
  3338. /* duplicate base helper */
  3339. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3340. return &cstate->base;
  3341. }
  3342. /**
  3343. * sde_crtc_reset - reset hook for CRTCs
  3344. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3345. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3346. * @crtc: Pointer to drm crtc structure
  3347. */
  3348. static void sde_crtc_reset(struct drm_crtc *crtc)
  3349. {
  3350. struct sde_crtc *sde_crtc;
  3351. struct sde_crtc_state *cstate;
  3352. if (!crtc) {
  3353. SDE_ERROR("invalid crtc\n");
  3354. return;
  3355. }
  3356. /* revert suspend actions, if necessary */
  3357. if (!sde_crtc_is_reset_required(crtc)) {
  3358. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3359. return;
  3360. }
  3361. /* remove previous state, if present */
  3362. if (crtc->state) {
  3363. sde_crtc_destroy_state(crtc, crtc->state);
  3364. crtc->state = 0;
  3365. }
  3366. sde_crtc = to_sde_crtc(crtc);
  3367. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3368. if (!cstate) {
  3369. SDE_ERROR("failed to allocate state\n");
  3370. return;
  3371. }
  3372. /* reset value helper */
  3373. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3374. &cstate->property_state,
  3375. cstate->property_values);
  3376. _sde_crtc_set_input_fence_timeout(cstate);
  3377. cstate->base.crtc = crtc;
  3378. crtc->state = &cstate->base;
  3379. }
  3380. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3381. {
  3382. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3383. struct sde_hw_mixer *hw_lm;
  3384. int lm_idx;
  3385. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3386. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3387. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3388. hw_lm->cfg.out_width = 0;
  3389. hw_lm->cfg.out_height = 0;
  3390. }
  3391. SDE_EVT32(DRMID(crtc));
  3392. }
  3393. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3394. {
  3395. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3396. struct drm_plane *plane;
  3397. /* mark planes, mixers, and other blocks dirty for next update */
  3398. drm_atomic_crtc_for_each_plane(plane, crtc)
  3399. sde_plane_set_revalidate(plane, true);
  3400. /* mark mixers dirty for next update */
  3401. sde_crtc_clear_cached_mixer_cfg(crtc);
  3402. /* mark other properties which need to be dirty for next update */
  3403. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3404. if (cstate->num_ds_enabled)
  3405. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3406. }
  3407. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3408. {
  3409. struct sde_crtc *sde_crtc;
  3410. struct sde_crtc_state *cstate;
  3411. struct drm_encoder *encoder;
  3412. sde_crtc = to_sde_crtc(crtc);
  3413. cstate = to_sde_crtc_state(crtc->state);
  3414. /* restore encoder; crtc will be programmed during commit */
  3415. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3416. sde_encoder_virt_restore(encoder);
  3417. /* restore UIDLE */
  3418. sde_core_perf_crtc_update_uidle(crtc, true);
  3419. sde_cp_crtc_post_ipc(crtc);
  3420. }
  3421. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3422. {
  3423. struct msm_drm_private *priv;
  3424. unsigned long requested_clk;
  3425. struct sde_kms *kms = NULL;
  3426. struct drm_event event;
  3427. if (!crtc->dev->dev_private) {
  3428. pr_err("invalid crtc priv\n");
  3429. return;
  3430. }
  3431. priv = crtc->dev->dev_private;
  3432. kms = to_sde_kms(priv->kms);
  3433. if (!kms) {
  3434. SDE_ERROR("invalid parameters\n");
  3435. return;
  3436. }
  3437. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3438. kms->perf.clk_name);
  3439. /* notify user space the reduced clk rate */
  3440. event.type = DRM_EVENT_MMRM_CB;
  3441. event.length = sizeof(unsigned long);
  3442. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  3443. &event, (u8 *)&requested_clk);
  3444. SDE_EVT32(DRMID(crtc), requested_clk);
  3445. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3446. crtc->base.id, requested_clk);
  3447. }
  3448. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3449. {
  3450. struct drm_crtc *crtc = arg;
  3451. struct sde_crtc *sde_crtc;
  3452. struct drm_encoder *encoder;
  3453. u32 power_on;
  3454. unsigned long flags;
  3455. struct sde_crtc_irq_info *node = NULL;
  3456. int ret = 0;
  3457. struct drm_event event;
  3458. if (!crtc) {
  3459. SDE_ERROR("invalid crtc\n");
  3460. return;
  3461. }
  3462. sde_crtc = to_sde_crtc(crtc);
  3463. mutex_lock(&sde_crtc->crtc_lock);
  3464. SDE_EVT32(DRMID(crtc), event_type);
  3465. switch (event_type) {
  3466. case SDE_POWER_EVENT_POST_ENABLE:
  3467. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3468. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3469. ret = 0;
  3470. if (node->func)
  3471. ret = node->func(crtc, true, &node->irq);
  3472. if (ret)
  3473. SDE_ERROR("%s failed to enable event %x\n",
  3474. sde_crtc->name, node->event);
  3475. }
  3476. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3477. sde_crtc_post_ipc(crtc);
  3478. break;
  3479. case SDE_POWER_EVENT_PRE_DISABLE:
  3480. drm_for_each_encoder_mask(encoder, crtc->dev,
  3481. crtc->state->encoder_mask) {
  3482. /*
  3483. * disable the vsync source after updating the
  3484. * rsc state. rsc state update might have vsync wait
  3485. * and vsync source must be disabled after it.
  3486. * It will avoid generating any vsync from this point
  3487. * till mode-2 entry. It is SW workaround for HW
  3488. * limitation and should not be removed without
  3489. * checking the updated design.
  3490. */
  3491. sde_encoder_control_te(encoder, false);
  3492. }
  3493. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3494. node = NULL;
  3495. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3496. ret = 0;
  3497. if (node->func)
  3498. ret = node->func(crtc, false, &node->irq);
  3499. if (ret)
  3500. SDE_ERROR("%s failed to disable event %x\n",
  3501. sde_crtc->name, node->event);
  3502. }
  3503. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3504. sde_cp_crtc_pre_ipc(crtc);
  3505. break;
  3506. case SDE_POWER_EVENT_POST_DISABLE:
  3507. sde_crtc_reset_sw_state(crtc);
  3508. sde_cp_crtc_suspend(crtc);
  3509. event.type = DRM_EVENT_SDE_POWER;
  3510. event.length = sizeof(power_on);
  3511. power_on = 0;
  3512. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3513. (u8 *)&power_on);
  3514. break;
  3515. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3516. sde_crtc_mmrm_cb_notification(crtc);
  3517. break;
  3518. default:
  3519. SDE_DEBUG("event:%d not handled\n", event_type);
  3520. break;
  3521. }
  3522. mutex_unlock(&sde_crtc->crtc_lock);
  3523. }
  3524. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3525. {
  3526. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3527. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3528. /* mark mixer cfgs dirty before wiping them */
  3529. sde_crtc_clear_cached_mixer_cfg(crtc);
  3530. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3531. sde_crtc->num_mixers = 0;
  3532. sde_crtc->mixers_swapped = false;
  3533. /* disable clk & bw control until clk & bw properties are set */
  3534. cstate->bw_control = false;
  3535. cstate->bw_split_vote = false;
  3536. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3537. }
  3538. static void sde_crtc_disable(struct drm_crtc *crtc)
  3539. {
  3540. struct sde_kms *sde_kms;
  3541. struct sde_crtc *sde_crtc;
  3542. struct sde_crtc_state *cstate;
  3543. struct drm_encoder *encoder;
  3544. struct msm_drm_private *priv;
  3545. unsigned long flags;
  3546. struct sde_crtc_irq_info *node = NULL;
  3547. struct drm_event event;
  3548. u32 power_on;
  3549. bool in_cont_splash = false;
  3550. int ret, i;
  3551. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3552. SDE_ERROR("invalid crtc\n");
  3553. return;
  3554. }
  3555. sde_kms = _sde_crtc_get_kms(crtc);
  3556. if (!sde_kms) {
  3557. SDE_ERROR("invalid kms\n");
  3558. return;
  3559. }
  3560. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3561. SDE_ERROR("power resource is not enabled\n");
  3562. return;
  3563. }
  3564. sde_crtc = to_sde_crtc(crtc);
  3565. cstate = to_sde_crtc_state(crtc->state);
  3566. priv = crtc->dev->dev_private;
  3567. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3568. drm_crtc_vblank_off(crtc);
  3569. mutex_lock(&sde_crtc->crtc_lock);
  3570. SDE_EVT32_VERBOSE(DRMID(crtc));
  3571. /* update color processing on suspend */
  3572. event.type = DRM_EVENT_CRTC_POWER;
  3573. event.length = sizeof(u32);
  3574. sde_cp_crtc_suspend(crtc);
  3575. power_on = 0;
  3576. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3577. (u8 *)&power_on);
  3578. mutex_unlock(&sde_crtc->crtc_lock);
  3579. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3580. mutex_lock(&sde_crtc->crtc_lock);
  3581. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3582. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3583. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3584. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3585. sde_crtc->enabled = false;
  3586. sde_crtc->cached_encoder_mask = 0;
  3587. /* Try to disable uidle */
  3588. sde_core_perf_crtc_update_uidle(crtc, false);
  3589. if (atomic_read(&sde_crtc->frame_pending)) {
  3590. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3591. atomic_read(&sde_crtc->frame_pending));
  3592. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3593. SDE_EVTLOG_FUNC_CASE2);
  3594. sde_core_perf_crtc_release_bw(crtc);
  3595. atomic_set(&sde_crtc->frame_pending, 0);
  3596. }
  3597. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3598. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3599. ret = 0;
  3600. if (node->func)
  3601. ret = node->func(crtc, false, &node->irq);
  3602. if (ret)
  3603. SDE_ERROR("%s failed to disable event %x\n",
  3604. sde_crtc->name, node->event);
  3605. }
  3606. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3607. drm_for_each_encoder_mask(encoder, crtc->dev,
  3608. crtc->state->encoder_mask) {
  3609. if (sde_encoder_in_cont_splash(encoder)) {
  3610. in_cont_splash = true;
  3611. break;
  3612. }
  3613. }
  3614. /* avoid clk/bw downvote if cont-splash is enabled */
  3615. if (!in_cont_splash)
  3616. sde_core_perf_crtc_update(crtc, 0, true);
  3617. drm_for_each_encoder_mask(encoder, crtc->dev,
  3618. crtc->state->encoder_mask) {
  3619. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3620. cstate->rsc_client = NULL;
  3621. cstate->rsc_update = false;
  3622. /*
  3623. * reset idle power-collapse to original state during suspend;
  3624. * user-mode will change the state on resume, if required
  3625. */
  3626. if (sde_kms->catalog->has_idle_pc)
  3627. sde_encoder_control_idle_pc(encoder, true);
  3628. }
  3629. if (sde_crtc->power_event) {
  3630. sde_power_handle_unregister_event(&priv->phandle,
  3631. sde_crtc->power_event);
  3632. sde_crtc->power_event = NULL;
  3633. }
  3634. /**
  3635. * All callbacks are unregistered and frame done waits are complete
  3636. * at this point. No buffers are accessed by hardware.
  3637. * reset the fence timeline if crtc will not be enabled for this commit
  3638. */
  3639. if (!crtc->state->active || !crtc->state->enable) {
  3640. sde_fence_signal(sde_crtc->output_fence,
  3641. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3642. for (i = 0; i < cstate->num_connectors; ++i)
  3643. sde_connector_commit_reset(cstate->connectors[i],
  3644. ktime_get());
  3645. }
  3646. _sde_crtc_reset(crtc);
  3647. sde_cp_crtc_disable(crtc);
  3648. mutex_unlock(&sde_crtc->crtc_lock);
  3649. }
  3650. static void sde_crtc_enable(struct drm_crtc *crtc,
  3651. struct drm_crtc_state *old_crtc_state)
  3652. {
  3653. struct sde_crtc *sde_crtc;
  3654. struct drm_encoder *encoder;
  3655. struct msm_drm_private *priv;
  3656. unsigned long flags;
  3657. struct sde_crtc_irq_info *node = NULL;
  3658. struct drm_event event;
  3659. u32 power_on;
  3660. int ret, i;
  3661. struct sde_crtc_state *cstate;
  3662. struct msm_display_mode *msm_mode;
  3663. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3664. SDE_ERROR("invalid crtc\n");
  3665. return;
  3666. }
  3667. priv = crtc->dev->dev_private;
  3668. cstate = to_sde_crtc_state(crtc->state);
  3669. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3670. SDE_ERROR("power resource is not enabled\n");
  3671. return;
  3672. }
  3673. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3674. SDE_EVT32_VERBOSE(DRMID(crtc));
  3675. sde_crtc = to_sde_crtc(crtc);
  3676. /*
  3677. * Avoid drm_crtc_vblank_on during seamless DMS case
  3678. * when CRTC is already in enabled state
  3679. */
  3680. if (!sde_crtc->enabled) {
  3681. /* cache the encoder mask now for vblank work */
  3682. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3683. /* max possible vsync_cnt(atomic_t) soft counter */
  3684. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3685. drm_crtc_vblank_on(crtc);
  3686. }
  3687. mutex_lock(&sde_crtc->crtc_lock);
  3688. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3689. /*
  3690. * Try to enable uidle (if possible), we do this before the call
  3691. * to return early during seamless dms mode, so any fps
  3692. * change is also consider to enable/disable UIDLE
  3693. */
  3694. sde_core_perf_crtc_update_uidle(crtc, true);
  3695. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3696. if (!msm_mode){
  3697. SDE_ERROR("invalid msm mode, %s\n",
  3698. crtc->state->adjusted_mode.name);
  3699. return;
  3700. }
  3701. /* return early if crtc is already enabled, do this after UIDLE check */
  3702. if (sde_crtc->enabled) {
  3703. if (msm_is_mode_seamless_dms(msm_mode) ||
  3704. msm_is_mode_seamless_dyn_clk(msm_mode))
  3705. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3706. sde_crtc->name);
  3707. else
  3708. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3709. mutex_unlock(&sde_crtc->crtc_lock);
  3710. return;
  3711. }
  3712. drm_for_each_encoder_mask(encoder, crtc->dev,
  3713. crtc->state->encoder_mask) {
  3714. sde_encoder_register_frame_event_callback(encoder,
  3715. sde_crtc_frame_event_cb, crtc);
  3716. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3717. sde_encoder_check_curr_mode(encoder,
  3718. MSM_DISPLAY_VIDEO_MODE));
  3719. }
  3720. sde_crtc->enabled = true;
  3721. sde_cp_crtc_enable(crtc);
  3722. /* update color processing on resume */
  3723. event.type = DRM_EVENT_CRTC_POWER;
  3724. event.length = sizeof(u32);
  3725. sde_cp_crtc_resume(crtc);
  3726. power_on = 1;
  3727. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3728. (u8 *)&power_on);
  3729. mutex_unlock(&sde_crtc->crtc_lock);
  3730. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3731. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3732. ret = 0;
  3733. if (node->func)
  3734. ret = node->func(crtc, true, &node->irq);
  3735. if (ret)
  3736. SDE_ERROR("%s failed to enable event %x\n",
  3737. sde_crtc->name, node->event);
  3738. }
  3739. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3740. sde_crtc->power_event = sde_power_handle_register_event(
  3741. &priv->phandle,
  3742. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3743. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3744. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3745. /* Enable ESD thread */
  3746. for (i = 0; i < cstate->num_connectors; i++)
  3747. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3748. }
  3749. /* no input validation - caller API has all the checks */
  3750. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3751. struct plane_state pstates[], int cnt)
  3752. {
  3753. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3754. struct drm_display_mode *mode = &state->adjusted_mode;
  3755. const struct drm_plane_state *pstate;
  3756. struct sde_plane_state *sde_pstate;
  3757. int rc = 0, i;
  3758. /* Check dim layer rect bounds and stage */
  3759. for (i = 0; i < cstate->num_dim_layers; i++) {
  3760. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3761. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3762. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3763. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3764. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3765. (!cstate->dim_layer[i].rect.w) ||
  3766. (!cstate->dim_layer[i].rect.h)) {
  3767. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3768. cstate->dim_layer[i].rect.x,
  3769. cstate->dim_layer[i].rect.y,
  3770. cstate->dim_layer[i].rect.w,
  3771. cstate->dim_layer[i].rect.h,
  3772. cstate->dim_layer[i].stage);
  3773. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3774. mode->vdisplay);
  3775. rc = -E2BIG;
  3776. goto end;
  3777. }
  3778. }
  3779. /* log all src and excl_rect, useful for debugging */
  3780. for (i = 0; i < cnt; i++) {
  3781. pstate = pstates[i].drm_pstate;
  3782. sde_pstate = to_sde_plane_state(pstate);
  3783. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3784. pstate->plane->base.id, pstates[i].stage,
  3785. pstate->crtc_x, pstate->crtc_y,
  3786. pstate->crtc_w, pstate->crtc_h,
  3787. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3788. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3789. }
  3790. end:
  3791. return rc;
  3792. }
  3793. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3794. struct drm_crtc_state *state, struct sde_crtc_state *cstate,
  3795. struct sde_kms *sde_kms, int secure, int fb_ns,
  3796. int fb_sec, int fb_sec_dir)
  3797. {
  3798. struct drm_plane *plane;
  3799. int i, cnt;
  3800. struct plane_state *pstates;
  3801. struct sde_crtc *sde_crtc;
  3802. sde_crtc = to_sde_crtc(crtc);
  3803. cnt = sde_crtc->num_pstates;
  3804. pstates = sde_crtc->pstates;
  3805. if (secure == SDE_DRM_SEC_ONLY) {
  3806. /*
  3807. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3808. * - fb_sec_dir is for secure camera preview and
  3809. * secure display use case
  3810. * - fb_sec is for secure video playback
  3811. * - fb_ns is for normal non secure use cases
  3812. */
  3813. if (fb_ns || fb_sec) {
  3814. SDE_ERROR(
  3815. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3816. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3817. return -EINVAL;
  3818. }
  3819. /*
  3820. * - only one blending stage is allowed in sec_crtc
  3821. * - validate if pipe is allowed for sec-ui updates
  3822. */
  3823. for (i = 1; i < cnt; i++) {
  3824. if (!pstates[i].drm_pstate
  3825. || !pstates[i].drm_pstate->plane) {
  3826. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3827. DRMID(crtc), i);
  3828. return -EINVAL;
  3829. }
  3830. plane = pstates[i].drm_pstate->plane;
  3831. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3832. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3833. DRMID(crtc), plane->base.id);
  3834. return -EINVAL;
  3835. } else if (pstates[i].stage != pstates[i-1].stage) {
  3836. SDE_ERROR(
  3837. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3838. DRMID(crtc), i, pstates[i].stage,
  3839. i-1, pstates[i-1].stage);
  3840. return -EINVAL;
  3841. }
  3842. }
  3843. /* check if all the dim_layers are in the same stage */
  3844. for (i = 1; i < cstate->num_dim_layers; i++) {
  3845. if (cstate->dim_layer[i].stage !=
  3846. cstate->dim_layer[i-1].stage) {
  3847. SDE_ERROR(
  3848. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3849. DRMID(crtc),
  3850. i, cstate->dim_layer[i].stage,
  3851. i-1, cstate->dim_layer[i-1].stage);
  3852. return -EINVAL;
  3853. }
  3854. }
  3855. /*
  3856. * if secure-ui supported blendstage is specified,
  3857. * - fail empty commit
  3858. * - validate dim_layer or plane is staged in the supported
  3859. * blendstage
  3860. */
  3861. if (sde_kms->catalog->sui_supported_blendstage) {
  3862. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3863. cstate->dim_layer[0].stage;
  3864. if (!sde_kms->catalog->has_base_layer)
  3865. sec_stage -= SDE_STAGE_0;
  3866. if ((!cnt && !cstate->num_dim_layers) ||
  3867. (sde_kms->catalog->sui_supported_blendstage
  3868. != sec_stage)) {
  3869. SDE_ERROR(
  3870. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3871. DRMID(crtc), cnt,
  3872. cstate->num_dim_layers, sec_stage);
  3873. return -EINVAL;
  3874. }
  3875. }
  3876. }
  3877. return 0;
  3878. }
  3879. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3880. struct drm_crtc_state *state, int fb_sec_dir)
  3881. {
  3882. struct drm_encoder *encoder;
  3883. int encoder_cnt = 0;
  3884. if (fb_sec_dir) {
  3885. drm_for_each_encoder_mask(encoder, crtc->dev,
  3886. state->encoder_mask)
  3887. encoder_cnt++;
  3888. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3889. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3890. DRMID(crtc), encoder_cnt);
  3891. return -EINVAL;
  3892. }
  3893. }
  3894. return 0;
  3895. }
  3896. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3897. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3898. int fb_ns, int fb_sec, int fb_sec_dir)
  3899. {
  3900. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3901. struct drm_encoder *encoder;
  3902. int is_video_mode = false;
  3903. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3904. if (sde_encoder_is_dsi_display(encoder))
  3905. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3906. MSM_DISPLAY_VIDEO_MODE);
  3907. }
  3908. /*
  3909. * Secure display to secure camera needs without direct
  3910. * transition is currently not allowed
  3911. */
  3912. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3913. smmu_state->state != ATTACHED &&
  3914. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3915. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3916. smmu_state->state, smmu_state->secure_level,
  3917. secure);
  3918. goto sec_err;
  3919. }
  3920. /*
  3921. * In video mode check for null commit before transition
  3922. * from secure to non secure and vice versa
  3923. */
  3924. if (is_video_mode && smmu_state &&
  3925. state->plane_mask && crtc->state->plane_mask &&
  3926. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3927. (secure == SDE_DRM_SEC_ONLY))) ||
  3928. (fb_ns && ((smmu_state->state == DETACHED) ||
  3929. (smmu_state->state == DETACH_ALL_REQ))) ||
  3930. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3931. (smmu_state->state == DETACH_SEC_REQ)) &&
  3932. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3933. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3934. smmu_state->state, smmu_state->secure_level,
  3935. secure, crtc->state->plane_mask, state->plane_mask);
  3936. goto sec_err;
  3937. }
  3938. return 0;
  3939. sec_err:
  3940. SDE_ERROR(
  3941. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3942. DRMID(crtc), secure, smmu_state->state,
  3943. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3944. return -EINVAL;
  3945. }
  3946. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3947. struct drm_crtc_state *state, uint32_t fb_sec)
  3948. {
  3949. bool conn_secure = false, is_wb = false;
  3950. struct drm_connector *conn;
  3951. struct drm_connector_state *conn_state;
  3952. int i;
  3953. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3954. if (conn_state && conn_state->crtc == crtc) {
  3955. if (conn->connector_type ==
  3956. DRM_MODE_CONNECTOR_VIRTUAL)
  3957. is_wb = true;
  3958. if (sde_connector_get_property(conn_state,
  3959. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3960. SDE_DRM_FB_SEC)
  3961. conn_secure = true;
  3962. }
  3963. }
  3964. /*
  3965. * If any input buffers are secure for wb,
  3966. * the output buffer must also be secure.
  3967. */
  3968. if (is_wb && fb_sec && !conn_secure) {
  3969. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3970. DRMID(crtc), fb_sec, conn_secure);
  3971. return -EINVAL;
  3972. }
  3973. return 0;
  3974. }
  3975. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3976. struct drm_crtc_state *state)
  3977. {
  3978. struct sde_crtc_state *cstate;
  3979. struct sde_kms *sde_kms;
  3980. uint32_t secure;
  3981. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3982. int rc;
  3983. if (!crtc || !state) {
  3984. SDE_ERROR("invalid arguments\n");
  3985. return -EINVAL;
  3986. }
  3987. sde_kms = _sde_crtc_get_kms(crtc);
  3988. if (!sde_kms || !sde_kms->catalog) {
  3989. SDE_ERROR("invalid kms\n");
  3990. return -EINVAL;
  3991. }
  3992. cstate = to_sde_crtc_state(state);
  3993. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3994. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3995. &fb_sec, &fb_sec_dir);
  3996. if (rc)
  3997. return rc;
  3998. rc = _sde_crtc_check_secure_blend_config(crtc, state, cstate,
  3999. sde_kms, secure, fb_ns, fb_sec, fb_sec_dir);
  4000. if (rc)
  4001. return rc;
  4002. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4003. if (rc)
  4004. return rc;
  4005. /*
  4006. * secure_crtc is not allowed in a shared toppolgy
  4007. * across different encoders.
  4008. */
  4009. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4010. if (rc)
  4011. return rc;
  4012. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4013. secure, fb_ns, fb_sec, fb_sec_dir);
  4014. if (rc)
  4015. return rc;
  4016. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4017. return 0;
  4018. }
  4019. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4020. struct drm_crtc_state *state,
  4021. struct drm_display_mode *mode,
  4022. struct drm_plane *plane)
  4023. {
  4024. struct sde_crtc *sde_crtc;
  4025. struct sde_crtc_state *cstate;
  4026. const struct drm_plane_state *pstate;
  4027. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4028. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4029. int inc_sde_stage = 0;
  4030. struct sde_kms *kms;
  4031. int *cnt;
  4032. struct plane_state *pstates;
  4033. struct sde_multirect_plane_states *multirect_plane;
  4034. sde_crtc = to_sde_crtc(crtc);
  4035. cstate = to_sde_crtc_state(state);
  4036. kms = _sde_crtc_get_kms(crtc);
  4037. if (!kms || !kms->catalog) {
  4038. SDE_ERROR("invalid kms\n");
  4039. return -EINVAL;
  4040. }
  4041. cnt = &sde_crtc->num_pstates;
  4042. pstates = sde_crtc->pstates;
  4043. multirect_plane = sde_crtc->multirect;
  4044. *cnt = 0;
  4045. memset(sde_crtc->pstates, 0, sizeof(sde_crtc->pstates));
  4046. memset(sde_crtc->multirect, 0, sizeof(sde_crtc->multirect));
  4047. memset(pipe_staged, 0, sizeof(pipe_staged));
  4048. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4049. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4050. if (cstate->num_ds_enabled)
  4051. mixer_width = mixer_width * cstate->num_ds_enabled;
  4052. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4053. if (IS_ERR_OR_NULL(pstate)) {
  4054. rc = PTR_ERR(pstate);
  4055. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4056. sde_crtc->name, plane->base.id, rc);
  4057. return rc;
  4058. }
  4059. if (*cnt >= SDE_PSTATES_MAX)
  4060. continue;
  4061. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4062. pstates[*cnt].drm_pstate = pstate;
  4063. pstates[*cnt].stage = sde_plane_get_property(
  4064. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4065. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4066. if (!kms->catalog->has_base_layer)
  4067. inc_sde_stage = SDE_STAGE_0;
  4068. /* check dim layer stage with every plane */
  4069. for (i = 0; i < cstate->num_dim_layers; i++) {
  4070. if (cstate->dim_layer[i].stage ==
  4071. (pstates[*cnt].stage + inc_sde_stage)) {
  4072. SDE_ERROR(
  4073. "plane:%d/dim_layer:%i-same stage:%d\n",
  4074. plane->base.id, i,
  4075. cstate->dim_layer[i].stage);
  4076. return -EINVAL;
  4077. }
  4078. }
  4079. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4080. multirect_plane[multirect_count].r0 =
  4081. pipe_staged[pstates[*cnt].pipe_id];
  4082. multirect_plane[multirect_count].r1 = pstate;
  4083. multirect_count++;
  4084. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4085. } else {
  4086. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4087. }
  4088. (*cnt)++;
  4089. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4090. mode->vdisplay) ||
  4091. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4092. mode->hdisplay)) {
  4093. SDE_ERROR("invalid vertical/horizontal destination\n");
  4094. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4095. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4096. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4097. return -E2BIG;
  4098. }
  4099. if (cstate->num_ds_enabled &&
  4100. ((pstate->crtc_h > mixer_height) ||
  4101. (pstate->crtc_w > mixer_width))) {
  4102. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4103. pstate->crtc_w, pstate->crtc_h,
  4104. mixer_width, mixer_height);
  4105. return -E2BIG;
  4106. }
  4107. }
  4108. for (i = 1; i < SSPP_MAX; i++) {
  4109. if (pipe_staged[i]) {
  4110. sde_plane_clear_multirect(pipe_staged[i]);
  4111. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4112. struct sde_plane_state *psde_state;
  4113. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4114. pipe_staged[i]->plane->base.id);
  4115. psde_state = to_sde_plane_state(
  4116. pipe_staged[i]);
  4117. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4118. }
  4119. }
  4120. }
  4121. for (i = 0; i < multirect_count; i++) {
  4122. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4123. SDE_ERROR(
  4124. "multirect validation failed for planes (%d - %d)\n",
  4125. multirect_plane[i].r0->plane->base.id,
  4126. multirect_plane[i].r1->plane->base.id);
  4127. return -EINVAL;
  4128. }
  4129. }
  4130. return rc;
  4131. }
  4132. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4133. u32 zpos) {
  4134. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4135. !cstate->noise_layer_en) {
  4136. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4137. return 0;
  4138. }
  4139. if (cstate->layer_cfg.zposn == zpos ||
  4140. cstate->layer_cfg.zposattn == zpos) {
  4141. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4142. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4143. return -EINVAL;
  4144. }
  4145. return 0;
  4146. }
  4147. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4148. struct sde_crtc *sde_crtc,
  4149. struct sde_crtc_state *cstate,
  4150. struct drm_display_mode *mode)
  4151. {
  4152. int rc = 0, i, z_pos;
  4153. u32 zpos_cnt = 0;
  4154. struct drm_crtc *crtc;
  4155. struct sde_kms *kms;
  4156. enum sde_layout layout;
  4157. int cnt;
  4158. struct plane_state *pstates;
  4159. crtc = &sde_crtc->base;
  4160. kms = _sde_crtc_get_kms(crtc);
  4161. if (!kms || !kms->catalog) {
  4162. SDE_ERROR("Invalid kms\n");
  4163. return -EINVAL;
  4164. }
  4165. pstates = sde_crtc->pstates;
  4166. cnt = sde_crtc->num_pstates;
  4167. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4168. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4169. if (rc)
  4170. return rc;
  4171. if (!sde_is_custom_client()) {
  4172. int stage_old = pstates[0].stage;
  4173. z_pos = 0;
  4174. for (i = 0; i < cnt; i++) {
  4175. if (stage_old != pstates[i].stage)
  4176. ++z_pos;
  4177. stage_old = pstates[i].stage;
  4178. pstates[i].stage = z_pos;
  4179. }
  4180. }
  4181. z_pos = -1;
  4182. layout = SDE_LAYOUT_NONE;
  4183. for (i = 0; i < cnt; i++) {
  4184. /* reset counts at every new blend stage */
  4185. if (pstates[i].stage != z_pos ||
  4186. pstates[i].sde_pstate->layout != layout) {
  4187. zpos_cnt = 0;
  4188. z_pos = pstates[i].stage;
  4189. layout = pstates[i].sde_pstate->layout;
  4190. }
  4191. /* verify z_pos setting before using it */
  4192. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4193. SDE_ERROR("> %d plane stages assigned\n",
  4194. SDE_STAGE_MAX - SDE_STAGE_0);
  4195. return -EINVAL;
  4196. } else if (zpos_cnt == 2) {
  4197. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4198. return -EINVAL;
  4199. } else {
  4200. zpos_cnt++;
  4201. }
  4202. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4203. if (rc)
  4204. break;
  4205. if (!kms->catalog->has_base_layer)
  4206. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4207. else
  4208. pstates[i].sde_pstate->stage = z_pos;
  4209. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4210. z_pos);
  4211. }
  4212. return rc;
  4213. }
  4214. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4215. struct drm_crtc_state *state)
  4216. {
  4217. struct sde_crtc *sde_crtc;
  4218. struct sde_crtc_state *cstate;
  4219. struct sde_kms *kms;
  4220. struct drm_plane *plane = NULL;
  4221. struct drm_display_mode *mode;
  4222. int rc = 0;
  4223. kms = _sde_crtc_get_kms(crtc);
  4224. if (!kms || !kms->catalog) {
  4225. SDE_ERROR("invalid parameters\n");
  4226. return -EINVAL;
  4227. }
  4228. sde_crtc = to_sde_crtc(crtc);
  4229. cstate = to_sde_crtc_state(state);
  4230. mode = &state->adjusted_mode;
  4231. sde_crtc->num_pstates = 0;
  4232. /* get plane state for all drm planes associated with crtc state */
  4233. rc = _sde_crtc_check_get_pstates(crtc, state, mode, plane);
  4234. if (rc)
  4235. return rc;
  4236. /* assign mixer stages based on sorted zpos property */
  4237. rc = _sde_crtc_check_zpos(state, sde_crtc, cstate, mode);
  4238. if (rc)
  4239. return rc;
  4240. rc = _sde_crtc_check_secure_state(crtc, state);
  4241. if (rc)
  4242. return rc;
  4243. /*
  4244. * validate and set source split:
  4245. * use pstates sorted by stage to check planes on same stage
  4246. * we assume that all pipes are in source split so its valid to compare
  4247. * without taking into account left/right mixer placement
  4248. */
  4249. rc = _sde_crtc_validate_src_split_order(crtc);
  4250. if (rc)
  4251. return rc;
  4252. return 0;
  4253. }
  4254. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4255. struct drm_crtc_state *crtc_state)
  4256. {
  4257. struct sde_kms *kms;
  4258. struct drm_plane *plane;
  4259. struct drm_plane_state *plane_state;
  4260. struct sde_plane_state *pstate;
  4261. int layout_split;
  4262. kms = _sde_crtc_get_kms(crtc);
  4263. if (!kms || !kms->catalog) {
  4264. SDE_ERROR("invalid parameters\n");
  4265. return -EINVAL;
  4266. }
  4267. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4268. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4269. return 0;
  4270. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4271. plane_state = drm_atomic_get_existing_plane_state(
  4272. crtc_state->state, plane);
  4273. if (!plane_state)
  4274. continue;
  4275. pstate = to_sde_plane_state(plane_state);
  4276. layout_split = crtc_state->mode.hdisplay >> 1;
  4277. if (plane_state->crtc_x >= layout_split) {
  4278. plane_state->crtc_x -= layout_split;
  4279. pstate->layout_offset = layout_split;
  4280. pstate->layout = SDE_LAYOUT_RIGHT;
  4281. } else {
  4282. pstate->layout_offset = -1;
  4283. pstate->layout = SDE_LAYOUT_LEFT;
  4284. }
  4285. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4286. DRMID(plane), plane_state->crtc_x,
  4287. pstate->layout);
  4288. /* check layout boundary */
  4289. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4290. plane_state->crtc_w, layout_split)) {
  4291. SDE_ERROR("invalid horizontal destination\n");
  4292. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4293. plane_state->crtc_x,
  4294. plane_state->crtc_w,
  4295. layout_split, pstate->layout);
  4296. return -E2BIG;
  4297. }
  4298. }
  4299. return 0;
  4300. }
  4301. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4302. struct drm_crtc_state *state)
  4303. {
  4304. struct drm_device *dev;
  4305. struct sde_crtc *sde_crtc;
  4306. struct sde_crtc_state *cstate;
  4307. struct drm_display_mode *mode;
  4308. int rc = 0;
  4309. struct drm_connector *conn;
  4310. struct drm_connector_list_iter conn_iter;
  4311. if (!crtc) {
  4312. SDE_ERROR("invalid crtc\n");
  4313. return -EINVAL;
  4314. }
  4315. dev = crtc->dev;
  4316. sde_crtc = to_sde_crtc(crtc);
  4317. cstate = to_sde_crtc_state(state);
  4318. if (!state->enable || !state->active) {
  4319. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4320. crtc->base.id, state->enable, state->active);
  4321. goto end;
  4322. }
  4323. mode = &state->adjusted_mode;
  4324. SDE_DEBUG("%s: check", sde_crtc->name);
  4325. /* force a full mode set if active state changed */
  4326. if (state->active_changed)
  4327. state->mode_changed = true;
  4328. /* identify connectors attached to this crtc */
  4329. cstate->num_connectors = 0;
  4330. drm_connector_list_iter_begin(dev, &conn_iter);
  4331. drm_for_each_connector_iter(conn, &conn_iter)
  4332. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4333. && cstate->num_connectors < MAX_CONNECTORS) {
  4334. cstate->connectors[cstate->num_connectors++] = conn;
  4335. }
  4336. drm_connector_list_iter_end(&conn_iter);
  4337. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4338. if (rc) {
  4339. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4340. crtc->base.id, rc);
  4341. goto end;
  4342. }
  4343. rc = _sde_crtc_check_plane_layout(crtc, state);
  4344. if (rc) {
  4345. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4346. crtc->base.id, rc);
  4347. goto end;
  4348. }
  4349. _sde_crtc_setup_is_ppsplit(state);
  4350. _sde_crtc_setup_lm_bounds(crtc, state);
  4351. rc = _sde_crtc_atomic_check_pstates(crtc, state);
  4352. if (rc) {
  4353. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4354. goto end;
  4355. }
  4356. rc = sde_core_perf_crtc_check(crtc, state);
  4357. if (rc) {
  4358. SDE_ERROR("crtc%d failed performance check %d\n",
  4359. crtc->base.id, rc);
  4360. goto end;
  4361. }
  4362. rc = _sde_crtc_check_rois(crtc, state);
  4363. if (rc) {
  4364. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4365. goto end;
  4366. }
  4367. rc = sde_cp_crtc_check_properties(crtc, state);
  4368. if (rc) {
  4369. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4370. crtc->base.id, rc);
  4371. goto end;
  4372. }
  4373. end:
  4374. return rc;
  4375. }
  4376. /**
  4377. * sde_crtc_get_num_datapath - get the number of datapath active
  4378. * of primary connector
  4379. * @crtc: Pointer to DRM crtc object
  4380. * @connector: Pointer to DRM connector object of WB in CWB case
  4381. */
  4382. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4383. struct drm_connector *connector)
  4384. {
  4385. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4386. struct sde_connector_state *sde_conn_state = NULL;
  4387. struct drm_connector *conn;
  4388. struct drm_connector_list_iter conn_iter;
  4389. if (!sde_crtc || !connector) {
  4390. SDE_DEBUG("Invalid argument\n");
  4391. return 0;
  4392. }
  4393. if (sde_crtc->num_mixers)
  4394. return sde_crtc->num_mixers;
  4395. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4396. drm_for_each_connector_iter(conn, &conn_iter) {
  4397. if (conn->state && conn->state->crtc == crtc &&
  4398. conn != connector)
  4399. sde_conn_state = to_sde_connector_state(conn->state);
  4400. }
  4401. drm_connector_list_iter_end(&conn_iter);
  4402. if (sde_conn_state)
  4403. return sde_conn_state->mode_info.topology.num_lm;
  4404. return 0;
  4405. }
  4406. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4407. {
  4408. struct sde_crtc *sde_crtc;
  4409. int ret;
  4410. if (!crtc) {
  4411. SDE_ERROR("invalid crtc\n");
  4412. return -EINVAL;
  4413. }
  4414. sde_crtc = to_sde_crtc(crtc);
  4415. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4416. if (ret)
  4417. SDE_ERROR("%s vblank enable failed: %d\n",
  4418. sde_crtc->name, ret);
  4419. return 0;
  4420. }
  4421. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4422. {
  4423. struct drm_encoder *encoder;
  4424. struct sde_crtc *sde_crtc;
  4425. if (!crtc)
  4426. return 0;
  4427. sde_crtc = to_sde_crtc(crtc);
  4428. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4429. if (sde_encoder_in_clone_mode(encoder))
  4430. continue;
  4431. return sde_encoder_get_frame_count(encoder);
  4432. }
  4433. return 0;
  4434. }
  4435. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4436. ktime_t *tvblank, bool in_vblank_irq)
  4437. {
  4438. struct drm_encoder *encoder;
  4439. struct sde_crtc *sde_crtc;
  4440. if (!crtc)
  4441. return false;
  4442. sde_crtc = to_sde_crtc(crtc);
  4443. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4444. if (sde_encoder_in_clone_mode(encoder))
  4445. continue;
  4446. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4447. }
  4448. return false;
  4449. }
  4450. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4451. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4452. {
  4453. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4454. catalog->mdp[0].has_dest_scaler);
  4455. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4456. catalog->ds_count);
  4457. if (catalog->ds[0].top) {
  4458. sde_kms_info_add_keyint(info,
  4459. "max_dest_scaler_input_width",
  4460. catalog->ds[0].top->maxinputwidth);
  4461. sde_kms_info_add_keyint(info,
  4462. "max_dest_scaler_output_width",
  4463. catalog->ds[0].top->maxoutputwidth);
  4464. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4465. catalog->ds[0].top->maxupscale);
  4466. }
  4467. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4468. msm_property_install_volatile_range(
  4469. &sde_crtc->property_info, "dest_scaler",
  4470. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4471. msm_property_install_blob(&sde_crtc->property_info,
  4472. "ds_lut_ed", 0,
  4473. CRTC_PROP_DEST_SCALER_LUT_ED);
  4474. msm_property_install_blob(&sde_crtc->property_info,
  4475. "ds_lut_cir", 0,
  4476. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4477. msm_property_install_blob(&sde_crtc->property_info,
  4478. "ds_lut_sep", 0,
  4479. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4480. } else if (catalog->ds[0].features
  4481. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4482. msm_property_install_volatile_range(
  4483. &sde_crtc->property_info, "dest_scaler",
  4484. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4485. }
  4486. }
  4487. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4488. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4489. struct sde_kms_info *info)
  4490. {
  4491. msm_property_install_range(&sde_crtc->property_info,
  4492. "core_clk", 0x0, 0, U64_MAX,
  4493. sde_kms->perf.max_core_clk_rate,
  4494. CRTC_PROP_CORE_CLK);
  4495. msm_property_install_range(&sde_crtc->property_info,
  4496. "core_ab", 0x0, 0, U64_MAX,
  4497. catalog->perf.max_bw_high * 1000ULL,
  4498. CRTC_PROP_CORE_AB);
  4499. msm_property_install_range(&sde_crtc->property_info,
  4500. "core_ib", 0x0, 0, U64_MAX,
  4501. catalog->perf.max_bw_high * 1000ULL,
  4502. CRTC_PROP_CORE_IB);
  4503. msm_property_install_range(&sde_crtc->property_info,
  4504. "llcc_ab", 0x0, 0, U64_MAX,
  4505. catalog->perf.max_bw_high * 1000ULL,
  4506. CRTC_PROP_LLCC_AB);
  4507. msm_property_install_range(&sde_crtc->property_info,
  4508. "llcc_ib", 0x0, 0, U64_MAX,
  4509. catalog->perf.max_bw_high * 1000ULL,
  4510. CRTC_PROP_LLCC_IB);
  4511. msm_property_install_range(&sde_crtc->property_info,
  4512. "dram_ab", 0x0, 0, U64_MAX,
  4513. catalog->perf.max_bw_high * 1000ULL,
  4514. CRTC_PROP_DRAM_AB);
  4515. msm_property_install_range(&sde_crtc->property_info,
  4516. "dram_ib", 0x0, 0, U64_MAX,
  4517. catalog->perf.max_bw_high * 1000ULL,
  4518. CRTC_PROP_DRAM_IB);
  4519. msm_property_install_range(&sde_crtc->property_info,
  4520. "rot_prefill_bw", 0, 0, U64_MAX,
  4521. catalog->perf.max_bw_high * 1000ULL,
  4522. CRTC_PROP_ROT_PREFILL_BW);
  4523. msm_property_install_range(&sde_crtc->property_info,
  4524. "rot_clk", 0, 0, U64_MAX,
  4525. sde_kms->perf.max_core_clk_rate,
  4526. CRTC_PROP_ROT_CLK);
  4527. if (catalog->perf.max_bw_low)
  4528. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4529. catalog->perf.max_bw_low * 1000LL);
  4530. if (catalog->perf.max_bw_high)
  4531. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4532. catalog->perf.max_bw_high * 1000LL);
  4533. if (catalog->perf.min_core_ib)
  4534. sde_kms_info_add_keyint(info, "min_core_ib",
  4535. catalog->perf.min_core_ib * 1000LL);
  4536. if (catalog->perf.min_llcc_ib)
  4537. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4538. catalog->perf.min_llcc_ib * 1000LL);
  4539. if (catalog->perf.min_dram_ib)
  4540. sde_kms_info_add_keyint(info, "min_dram_ib",
  4541. catalog->perf.min_dram_ib * 1000LL);
  4542. if (sde_kms->perf.max_core_clk_rate)
  4543. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4544. sde_kms->perf.max_core_clk_rate);
  4545. }
  4546. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4547. struct sde_mdss_cfg *catalog)
  4548. {
  4549. sde_kms_info_reset(info);
  4550. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4551. sde_kms_info_add_keyint(info, "max_linewidth",
  4552. catalog->max_mixer_width);
  4553. sde_kms_info_add_keyint(info, "max_blendstages",
  4554. catalog->max_mixer_blendstages);
  4555. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4556. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4557. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4558. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4559. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4560. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4561. if (catalog->ubwc_version) {
  4562. sde_kms_info_add_keyint(info, "UBWC version",
  4563. catalog->ubwc_version);
  4564. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4565. catalog->macrotile_mode);
  4566. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4567. catalog->mdp[0].highest_bank_bit);
  4568. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4569. catalog->mdp[0].ubwc_swizzle);
  4570. }
  4571. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4572. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4573. else
  4574. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4575. if (sde_is_custom_client()) {
  4576. /* No support for SMART_DMA_V1 yet */
  4577. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4578. sde_kms_info_add_keystr(info,
  4579. "smart_dma_rev", "smart_dma_v2");
  4580. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4581. sde_kms_info_add_keystr(info,
  4582. "smart_dma_rev", "smart_dma_v2p5");
  4583. }
  4584. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4585. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4586. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4587. if (catalog->uidle_cfg.uidle_rev)
  4588. sde_kms_info_add_keyint(info, "has_uidle",
  4589. true);
  4590. sde_kms_info_add_keystr(info, "core_ib_ff",
  4591. catalog->perf.core_ib_ff);
  4592. sde_kms_info_add_keystr(info, "core_clk_ff",
  4593. catalog->perf.core_clk_ff);
  4594. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4595. catalog->perf.comp_ratio_rt);
  4596. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4597. catalog->perf.comp_ratio_nrt);
  4598. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4599. catalog->perf.dest_scale_prefill_lines);
  4600. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4601. catalog->perf.undersized_prefill_lines);
  4602. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4603. catalog->perf.macrotile_prefill_lines);
  4604. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4605. catalog->perf.yuv_nv12_prefill_lines);
  4606. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4607. catalog->perf.linear_prefill_lines);
  4608. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4609. catalog->perf.downscaling_prefill_lines);
  4610. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4611. catalog->perf.xtra_prefill_lines);
  4612. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4613. catalog->perf.amortizable_threshold);
  4614. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4615. catalog->perf.min_prefill_lines);
  4616. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4617. catalog->perf.num_mnoc_ports);
  4618. sde_kms_info_add_keyint(info, "axi_bus_width",
  4619. catalog->perf.axi_bus_width);
  4620. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4621. catalog->sui_supported_blendstage);
  4622. if (catalog->ubwc_bw_calc_version)
  4623. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4624. catalog->ubwc_bw_calc_version);
  4625. }
  4626. /**
  4627. * sde_crtc_install_properties - install all drm properties for crtc
  4628. * @crtc: Pointer to drm crtc structure
  4629. */
  4630. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4631. struct sde_mdss_cfg *catalog)
  4632. {
  4633. struct sde_crtc *sde_crtc;
  4634. struct sde_kms_info *info;
  4635. struct sde_kms *sde_kms;
  4636. static const struct drm_prop_enum_list e_secure_level[] = {
  4637. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4638. {SDE_DRM_SEC_ONLY, "sec_only"},
  4639. };
  4640. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4641. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4642. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4643. };
  4644. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4645. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4646. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4647. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4648. };
  4649. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4650. {IDLE_PC_NONE, "idle_pc_none"},
  4651. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4652. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4653. };
  4654. static const struct drm_prop_enum_list e_cache_state[] = {
  4655. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4656. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4657. };
  4658. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4659. {VM_REQ_NONE, "vm_req_none"},
  4660. {VM_REQ_RELEASE, "vm_req_release"},
  4661. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4662. };
  4663. SDE_DEBUG("\n");
  4664. if (!crtc || !catalog) {
  4665. SDE_ERROR("invalid crtc or catalog\n");
  4666. return;
  4667. }
  4668. sde_crtc = to_sde_crtc(crtc);
  4669. sde_kms = _sde_crtc_get_kms(crtc);
  4670. if (!sde_kms) {
  4671. SDE_ERROR("invalid argument\n");
  4672. return;
  4673. }
  4674. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4675. if (!info) {
  4676. SDE_ERROR("failed to allocate info memory\n");
  4677. return;
  4678. }
  4679. sde_crtc_setup_capabilities_blob(info, catalog);
  4680. msm_property_install_range(&sde_crtc->property_info,
  4681. "input_fence_timeout", 0x0, 0,
  4682. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4683. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4684. msm_property_install_volatile_range(&sde_crtc->property_info,
  4685. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4686. msm_property_install_range(&sde_crtc->property_info,
  4687. "output_fence_offset", 0x0, 0, 1, 0,
  4688. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4689. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4690. msm_property_install_range(&sde_crtc->property_info,
  4691. "idle_time", 0, 0, U64_MAX, 0,
  4692. CRTC_PROP_IDLE_TIMEOUT);
  4693. if (catalog->has_trusted_vm_support) {
  4694. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4695. msm_property_install_enum(&sde_crtc->property_info,
  4696. "vm_request_state", 0x0, 0, e_vm_req_state,
  4697. ARRAY_SIZE(e_vm_req_state), init_idx,
  4698. CRTC_PROP_VM_REQ_STATE);
  4699. }
  4700. if (catalog->has_idle_pc)
  4701. msm_property_install_enum(&sde_crtc->property_info,
  4702. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4703. ARRAY_SIZE(e_idle_pc_state), 0,
  4704. CRTC_PROP_IDLE_PC_STATE);
  4705. if (catalog->has_dedicated_cwb_support)
  4706. msm_property_install_enum(&sde_crtc->property_info,
  4707. "capture_mode", 0, 0, e_dcwb_data_points,
  4708. ARRAY_SIZE(e_dcwb_data_points), 0,
  4709. CRTC_PROP_CAPTURE_OUTPUT);
  4710. else if (catalog->has_cwb_support)
  4711. msm_property_install_enum(&sde_crtc->property_info,
  4712. "capture_mode", 0, 0, e_cwb_data_points,
  4713. ARRAY_SIZE(e_cwb_data_points), 0,
  4714. CRTC_PROP_CAPTURE_OUTPUT);
  4715. msm_property_install_volatile_range(&sde_crtc->property_info,
  4716. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4717. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4718. 0x0, 0, e_secure_level,
  4719. ARRAY_SIZE(e_secure_level), 0,
  4720. CRTC_PROP_SECURITY_LEVEL);
  4721. if (catalog->syscache_supported)
  4722. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4723. 0x0, 0, e_cache_state,
  4724. ARRAY_SIZE(e_cache_state), 0,
  4725. CRTC_PROP_CACHE_STATE);
  4726. if (catalog->has_dim_layer) {
  4727. msm_property_install_volatile_range(&sde_crtc->property_info,
  4728. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4729. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4730. SDE_MAX_DIM_LAYERS);
  4731. }
  4732. if (catalog->mdp[0].has_dest_scaler)
  4733. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4734. info);
  4735. if (catalog->dspp_count && catalog->rc_count)
  4736. sde_kms_info_add_keyint(info, "rc_mem_size",
  4737. catalog->dspp[0].sblk->rc.mem_total_size);
  4738. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4739. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4740. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4741. catalog->has_base_layer);
  4742. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4743. info->data, SDE_KMS_INFO_DATALEN(info),
  4744. CRTC_PROP_INFO);
  4745. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4746. kfree(info);
  4747. }
  4748. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4749. const struct drm_crtc_state *state, uint64_t *val)
  4750. {
  4751. struct sde_crtc *sde_crtc;
  4752. struct sde_crtc_state *cstate;
  4753. uint32_t offset;
  4754. bool is_vid = false;
  4755. struct drm_encoder *encoder;
  4756. sde_crtc = to_sde_crtc(crtc);
  4757. cstate = to_sde_crtc_state(state);
  4758. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4759. if (sde_encoder_check_curr_mode(encoder,
  4760. MSM_DISPLAY_VIDEO_MODE))
  4761. is_vid = true;
  4762. if (is_vid)
  4763. break;
  4764. }
  4765. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4766. /*
  4767. * Increment trigger offset for vidoe mode alone as its release fence
  4768. * can be triggered only after the next frame-update. For cmd mode &
  4769. * virtual displays the release fence for the current frame can be
  4770. * triggered right after PP_DONE/WB_DONE interrupt
  4771. */
  4772. if (is_vid)
  4773. offset++;
  4774. /*
  4775. * Hwcomposer now queries the fences using the commit list in atomic
  4776. * commit ioctl. The offset should be set to next timeline
  4777. * which will be incremented during the prepare commit phase
  4778. */
  4779. offset++;
  4780. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4781. }
  4782. /**
  4783. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4784. * @crtc: Pointer to drm crtc structure
  4785. * @state: Pointer to drm crtc state structure
  4786. * @property: Pointer to targeted drm property
  4787. * @val: Updated property value
  4788. * @Returns: Zero on success
  4789. */
  4790. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4791. struct drm_crtc_state *state,
  4792. struct drm_property *property,
  4793. uint64_t val)
  4794. {
  4795. struct sde_crtc *sde_crtc;
  4796. struct sde_crtc_state *cstate;
  4797. int idx, ret;
  4798. uint64_t fence_user_fd;
  4799. uint64_t __user prev_user_fd;
  4800. if (!crtc || !state || !property) {
  4801. SDE_ERROR("invalid argument(s)\n");
  4802. return -EINVAL;
  4803. }
  4804. sde_crtc = to_sde_crtc(crtc);
  4805. cstate = to_sde_crtc_state(state);
  4806. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4807. /* check with cp property system first */
  4808. ret = sde_cp_crtc_set_property(crtc, property, val);
  4809. if (ret != -ENOENT)
  4810. goto exit;
  4811. /* if not handled by cp, check msm_property system */
  4812. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4813. &cstate->property_state, property, val);
  4814. if (ret)
  4815. goto exit;
  4816. idx = msm_property_index(&sde_crtc->property_info, property);
  4817. switch (idx) {
  4818. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4819. _sde_crtc_set_input_fence_timeout(cstate);
  4820. break;
  4821. case CRTC_PROP_DIM_LAYER_V1:
  4822. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4823. (void __user *)(uintptr_t)val);
  4824. break;
  4825. case CRTC_PROP_ROI_V1:
  4826. ret = _sde_crtc_set_roi_v1(state,
  4827. (void __user *)(uintptr_t)val);
  4828. break;
  4829. case CRTC_PROP_DEST_SCALER:
  4830. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4831. (void __user *)(uintptr_t)val);
  4832. break;
  4833. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4834. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4835. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4836. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4837. break;
  4838. case CRTC_PROP_CORE_CLK:
  4839. case CRTC_PROP_CORE_AB:
  4840. case CRTC_PROP_CORE_IB:
  4841. cstate->bw_control = true;
  4842. break;
  4843. case CRTC_PROP_LLCC_AB:
  4844. case CRTC_PROP_LLCC_IB:
  4845. case CRTC_PROP_DRAM_AB:
  4846. case CRTC_PROP_DRAM_IB:
  4847. cstate->bw_control = true;
  4848. cstate->bw_split_vote = true;
  4849. break;
  4850. case CRTC_PROP_OUTPUT_FENCE:
  4851. if (!val)
  4852. goto exit;
  4853. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4854. sizeof(uint64_t));
  4855. if (ret) {
  4856. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4857. ret = -EFAULT;
  4858. goto exit;
  4859. }
  4860. /*
  4861. * client is expected to reset the property to -1 before
  4862. * requesting for the release fence
  4863. */
  4864. if (prev_user_fd == -1) {
  4865. ret = _sde_crtc_get_output_fence(crtc, state,
  4866. &fence_user_fd);
  4867. if (ret) {
  4868. SDE_ERROR("fence create failed rc:%d\n", ret);
  4869. goto exit;
  4870. }
  4871. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4872. &fence_user_fd, sizeof(uint64_t));
  4873. if (ret) {
  4874. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4875. put_unused_fd(fence_user_fd);
  4876. ret = -EFAULT;
  4877. goto exit;
  4878. }
  4879. }
  4880. break;
  4881. case CRTC_PROP_NOISE_LAYER_V1:
  4882. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  4883. (void __user *)(uintptr_t)val);
  4884. break;
  4885. default:
  4886. /* nothing to do */
  4887. break;
  4888. }
  4889. exit:
  4890. if (ret) {
  4891. if (ret != -EPERM)
  4892. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4893. crtc->name, DRMID(property),
  4894. property->name, ret);
  4895. else
  4896. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4897. crtc->name, DRMID(property),
  4898. property->name, ret);
  4899. } else {
  4900. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4901. property->base.id, val);
  4902. }
  4903. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4904. return ret;
  4905. }
  4906. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4907. {
  4908. struct drm_plane *plane;
  4909. struct drm_plane_state *state;
  4910. struct sde_plane_state *pstate;
  4911. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4912. state = plane->state;
  4913. if (!state)
  4914. continue;
  4915. pstate = to_sde_plane_state(state);
  4916. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4917. }
  4918. }
  4919. /**
  4920. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4921. * @crtc: Pointer to drm crtc structure
  4922. * @state: Pointer to drm crtc state structure
  4923. * @property: Pointer to targeted drm property
  4924. * @val: Pointer to variable for receiving property value
  4925. * @Returns: Zero on success
  4926. */
  4927. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4928. const struct drm_crtc_state *state,
  4929. struct drm_property *property,
  4930. uint64_t *val)
  4931. {
  4932. struct sde_crtc *sde_crtc;
  4933. struct sde_crtc_state *cstate;
  4934. int ret = -EINVAL, i;
  4935. if (!crtc || !state) {
  4936. SDE_ERROR("invalid argument(s)\n");
  4937. goto end;
  4938. }
  4939. sde_crtc = to_sde_crtc(crtc);
  4940. cstate = to_sde_crtc_state(state);
  4941. i = msm_property_index(&sde_crtc->property_info, property);
  4942. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4943. *val = ~0;
  4944. ret = 0;
  4945. } else {
  4946. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4947. &cstate->property_state, property, val);
  4948. if (ret)
  4949. ret = sde_cp_crtc_get_property(crtc, property, val);
  4950. }
  4951. if (ret)
  4952. DRM_ERROR("get property failed\n");
  4953. end:
  4954. return ret;
  4955. }
  4956. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4957. struct drm_crtc_state *crtc_state)
  4958. {
  4959. struct sde_crtc *sde_crtc;
  4960. struct sde_crtc_state *cstate;
  4961. struct drm_property *drm_prop;
  4962. enum msm_mdp_crtc_property prop_idx;
  4963. if (!crtc || !crtc_state) {
  4964. SDE_ERROR("invalid params\n");
  4965. return -EINVAL;
  4966. }
  4967. sde_crtc = to_sde_crtc(crtc);
  4968. cstate = to_sde_crtc_state(crtc_state);
  4969. sde_cp_crtc_clear(crtc);
  4970. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4971. uint64_t val = cstate->property_values[prop_idx].value;
  4972. uint64_t def;
  4973. int ret;
  4974. drm_prop = msm_property_index_to_drm_property(
  4975. &sde_crtc->property_info, prop_idx);
  4976. if (!drm_prop) {
  4977. /* not all props will be installed, based on caps */
  4978. SDE_DEBUG("%s: invalid property index %d\n",
  4979. sde_crtc->name, prop_idx);
  4980. continue;
  4981. }
  4982. def = msm_property_get_default(&sde_crtc->property_info,
  4983. prop_idx);
  4984. if (val == def)
  4985. continue;
  4986. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4987. sde_crtc->name, drm_prop->name, prop_idx, val,
  4988. def);
  4989. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4990. def);
  4991. if (ret) {
  4992. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4993. sde_crtc->name, prop_idx, ret);
  4994. continue;
  4995. }
  4996. }
  4997. /* disable clk and bw control until clk & bw properties are set */
  4998. cstate->bw_control = false;
  4999. cstate->bw_split_vote = false;
  5000. return 0;
  5001. }
  5002. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5003. {
  5004. struct sde_crtc *sde_crtc;
  5005. struct sde_crtc_mixer *m;
  5006. int i;
  5007. if (!crtc) {
  5008. SDE_ERROR("invalid argument\n");
  5009. return;
  5010. }
  5011. sde_crtc = to_sde_crtc(crtc);
  5012. sde_crtc->misr_enable_sui = enable;
  5013. sde_crtc->misr_frame_count = frame_count;
  5014. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5015. m = &sde_crtc->mixers[i];
  5016. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5017. continue;
  5018. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5019. }
  5020. }
  5021. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5022. struct sde_crtc_misr_info *crtc_misr_info)
  5023. {
  5024. struct sde_crtc *sde_crtc;
  5025. struct sde_kms *sde_kms;
  5026. if (!crtc_misr_info) {
  5027. SDE_ERROR("invalid misr info\n");
  5028. return;
  5029. }
  5030. crtc_misr_info->misr_enable = false;
  5031. crtc_misr_info->misr_frame_count = 0;
  5032. if (!crtc) {
  5033. SDE_ERROR("invalid crtc\n");
  5034. return;
  5035. }
  5036. sde_kms = _sde_crtc_get_kms(crtc);
  5037. if (!sde_kms) {
  5038. SDE_ERROR("invalid sde_kms\n");
  5039. return;
  5040. }
  5041. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5042. return;
  5043. sde_crtc = to_sde_crtc(crtc);
  5044. crtc_misr_info->misr_enable =
  5045. sde_crtc->misr_enable_debugfs ? true : false;
  5046. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5047. }
  5048. #ifdef CONFIG_DEBUG_FS
  5049. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5050. {
  5051. struct sde_crtc *sde_crtc;
  5052. struct sde_plane_state *pstate = NULL;
  5053. struct sde_crtc_mixer *m;
  5054. struct drm_crtc *crtc;
  5055. struct drm_plane *plane;
  5056. struct drm_display_mode *mode;
  5057. struct drm_framebuffer *fb;
  5058. struct drm_plane_state *state;
  5059. struct sde_crtc_state *cstate;
  5060. int i, out_width, out_height;
  5061. if (!s || !s->private)
  5062. return -EINVAL;
  5063. sde_crtc = s->private;
  5064. crtc = &sde_crtc->base;
  5065. cstate = to_sde_crtc_state(crtc->state);
  5066. mutex_lock(&sde_crtc->crtc_lock);
  5067. mode = &crtc->state->adjusted_mode;
  5068. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5069. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5070. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5071. mode->hdisplay, mode->vdisplay);
  5072. seq_puts(s, "\n");
  5073. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5074. m = &sde_crtc->mixers[i];
  5075. if (!m->hw_lm)
  5076. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5077. else if (!m->hw_ctl)
  5078. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5079. else
  5080. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5081. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5082. out_width, out_height);
  5083. }
  5084. seq_puts(s, "\n");
  5085. for (i = 0; i < cstate->num_dim_layers; i++) {
  5086. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5087. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5088. i, dim_layer->stage, dim_layer->flags);
  5089. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5090. dim_layer->rect.x, dim_layer->rect.y,
  5091. dim_layer->rect.w, dim_layer->rect.h);
  5092. seq_printf(s,
  5093. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5094. dim_layer->color_fill.color_0,
  5095. dim_layer->color_fill.color_1,
  5096. dim_layer->color_fill.color_2,
  5097. dim_layer->color_fill.color_3);
  5098. seq_puts(s, "\n");
  5099. }
  5100. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5101. pstate = to_sde_plane_state(plane->state);
  5102. state = plane->state;
  5103. if (!pstate || !state)
  5104. continue;
  5105. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5106. plane->base.id, pstate->stage, pstate->rotation);
  5107. if (plane->state->fb) {
  5108. fb = plane->state->fb;
  5109. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5110. fb->base.id, (char *) &fb->format->format,
  5111. fb->width, fb->height);
  5112. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5113. seq_printf(s, "cpp[%d]:%u ",
  5114. i, fb->format->cpp[i]);
  5115. seq_puts(s, "\n\t");
  5116. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5117. seq_puts(s, "\n");
  5118. seq_puts(s, "\t");
  5119. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5120. seq_printf(s, "pitches[%d]:%8u ", i,
  5121. fb->pitches[i]);
  5122. seq_puts(s, "\n");
  5123. seq_puts(s, "\t");
  5124. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5125. seq_printf(s, "offsets[%d]:%8u ", i,
  5126. fb->offsets[i]);
  5127. seq_puts(s, "\n");
  5128. }
  5129. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5130. state->src_x >> 16, state->src_y >> 16,
  5131. state->src_w >> 16, state->src_h >> 16);
  5132. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5133. state->crtc_x, state->crtc_y, state->crtc_w,
  5134. state->crtc_h);
  5135. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5136. pstate->multirect_mode, pstate->multirect_index);
  5137. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5138. pstate->excl_rect.x, pstate->excl_rect.y,
  5139. pstate->excl_rect.w, pstate->excl_rect.h);
  5140. seq_puts(s, "\n");
  5141. }
  5142. if (sde_crtc->vblank_cb_count) {
  5143. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5144. u32 diff_ms = ktime_to_ms(diff);
  5145. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5146. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5147. seq_printf(s,
  5148. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5149. fps, sde_crtc->vblank_cb_count,
  5150. ktime_to_ms(diff), sde_crtc->play_count);
  5151. /* reset time & count for next measurement */
  5152. sde_crtc->vblank_cb_count = 0;
  5153. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5154. }
  5155. mutex_unlock(&sde_crtc->crtc_lock);
  5156. return 0;
  5157. }
  5158. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5159. {
  5160. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5161. }
  5162. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5163. const char __user *user_buf, size_t count, loff_t *ppos)
  5164. {
  5165. struct drm_crtc *crtc;
  5166. struct sde_crtc *sde_crtc;
  5167. char buf[MISR_BUFF_SIZE + 1];
  5168. u32 frame_count, enable;
  5169. size_t buff_copy;
  5170. struct sde_kms *sde_kms;
  5171. if (!file || !file->private_data)
  5172. return -EINVAL;
  5173. sde_crtc = file->private_data;
  5174. crtc = &sde_crtc->base;
  5175. sde_kms = _sde_crtc_get_kms(crtc);
  5176. if (!sde_kms) {
  5177. SDE_ERROR("invalid sde_kms\n");
  5178. return -EINVAL;
  5179. }
  5180. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5181. if (copy_from_user(buf, user_buf, buff_copy)) {
  5182. SDE_ERROR("buffer copy failed\n");
  5183. return -EINVAL;
  5184. }
  5185. buf[buff_copy] = 0; /* end of string */
  5186. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5187. return -EINVAL;
  5188. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5189. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5190. DRMID(crtc));
  5191. return -EINVAL;
  5192. }
  5193. sde_crtc->misr_enable_debugfs = enable;
  5194. sde_crtc->misr_frame_count = frame_count;
  5195. sde_crtc->misr_reconfigure = true;
  5196. return count;
  5197. }
  5198. static ssize_t _sde_crtc_misr_read(struct file *file,
  5199. char __user *user_buff, size_t count, loff_t *ppos)
  5200. {
  5201. struct drm_crtc *crtc;
  5202. struct sde_crtc *sde_crtc;
  5203. struct sde_kms *sde_kms;
  5204. struct sde_crtc_mixer *m;
  5205. int i = 0, rc;
  5206. ssize_t len = 0;
  5207. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5208. if (*ppos)
  5209. return 0;
  5210. if (!file || !file->private_data)
  5211. return -EINVAL;
  5212. sde_crtc = file->private_data;
  5213. crtc = &sde_crtc->base;
  5214. sde_kms = _sde_crtc_get_kms(crtc);
  5215. if (!sde_kms)
  5216. return -EINVAL;
  5217. rc = pm_runtime_get_sync(crtc->dev->dev);
  5218. if (rc < 0)
  5219. return rc;
  5220. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5221. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5222. goto end;
  5223. }
  5224. if (!sde_crtc->misr_enable_debugfs) {
  5225. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5226. "disabled\n");
  5227. goto buff_check;
  5228. }
  5229. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5230. u32 misr_value = 0;
  5231. m = &sde_crtc->mixers[i];
  5232. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5233. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5234. "invalid\n");
  5235. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5236. continue;
  5237. }
  5238. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5239. if (rc) {
  5240. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5241. "invalid\n");
  5242. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5243. DRMID(crtc), rc);
  5244. continue;
  5245. } else {
  5246. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5247. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5248. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5249. "0x%x\n", misr_value);
  5250. }
  5251. }
  5252. buff_check:
  5253. if (count <= len) {
  5254. len = 0;
  5255. goto end;
  5256. }
  5257. if (copy_to_user(user_buff, buf, len)) {
  5258. len = -EFAULT;
  5259. goto end;
  5260. }
  5261. *ppos += len; /* increase offset */
  5262. end:
  5263. pm_runtime_put_sync(crtc->dev->dev);
  5264. return len;
  5265. }
  5266. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5267. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5268. { \
  5269. return single_open(file, __prefix ## _show, inode->i_private); \
  5270. } \
  5271. static const struct file_operations __prefix ## _fops = { \
  5272. .owner = THIS_MODULE, \
  5273. .open = __prefix ## _open, \
  5274. .release = single_release, \
  5275. .read = seq_read, \
  5276. .llseek = seq_lseek, \
  5277. }
  5278. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5279. {
  5280. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5281. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5282. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5283. int i;
  5284. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5285. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5286. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5287. crtc->state));
  5288. seq_printf(s, "core_clk_rate: %llu\n",
  5289. sde_crtc->cur_perf.core_clk_rate);
  5290. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5291. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5292. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5293. sde_power_handle_get_dbus_name(i),
  5294. sde_crtc->cur_perf.bw_ctl[i]);
  5295. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5296. sde_power_handle_get_dbus_name(i),
  5297. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5298. }
  5299. return 0;
  5300. }
  5301. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5302. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5303. {
  5304. struct drm_crtc *crtc;
  5305. struct drm_plane *plane;
  5306. struct drm_connector *conn;
  5307. struct drm_mode_object *drm_obj;
  5308. struct sde_crtc *sde_crtc;
  5309. struct sde_crtc_state *cstate;
  5310. struct sde_fence_context *ctx;
  5311. struct drm_connector_list_iter conn_iter;
  5312. struct drm_device *dev;
  5313. if (!s || !s->private)
  5314. return -EINVAL;
  5315. sde_crtc = s->private;
  5316. crtc = &sde_crtc->base;
  5317. dev = crtc->dev;
  5318. cstate = to_sde_crtc_state(crtc->state);
  5319. /* Dump input fence info */
  5320. seq_puts(s, "===Input fence===\n");
  5321. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5322. struct sde_plane_state *pstate;
  5323. struct dma_fence *fence;
  5324. pstate = to_sde_plane_state(plane->state);
  5325. if (!pstate)
  5326. continue;
  5327. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5328. pstate->stage);
  5329. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5330. if (pstate->input_fence) {
  5331. rcu_read_lock();
  5332. fence = dma_fence_get_rcu(pstate->input_fence);
  5333. rcu_read_unlock();
  5334. if (fence) {
  5335. sde_fence_list_dump(fence, &s);
  5336. dma_fence_put(fence);
  5337. }
  5338. }
  5339. }
  5340. /* Dump release fence info */
  5341. seq_puts(s, "\n");
  5342. seq_puts(s, "===Release fence===\n");
  5343. ctx = sde_crtc->output_fence;
  5344. drm_obj = &crtc->base;
  5345. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5346. seq_puts(s, "\n");
  5347. /* Dump retire fence info */
  5348. seq_puts(s, "===Retire fence===\n");
  5349. drm_connector_list_iter_begin(dev, &conn_iter);
  5350. drm_for_each_connector_iter(conn, &conn_iter)
  5351. if (conn->state && conn->state->crtc == crtc &&
  5352. cstate->num_connectors < MAX_CONNECTORS) {
  5353. struct sde_connector *c_conn;
  5354. c_conn = to_sde_connector(conn);
  5355. ctx = c_conn->retire_fence;
  5356. drm_obj = &conn->base;
  5357. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5358. }
  5359. drm_connector_list_iter_end(&conn_iter);
  5360. seq_puts(s, "\n");
  5361. return 0;
  5362. }
  5363. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5364. {
  5365. return single_open(file, _sde_debugfs_fence_status_show,
  5366. inode->i_private);
  5367. }
  5368. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5369. {
  5370. struct sde_crtc *sde_crtc;
  5371. struct sde_kms *sde_kms;
  5372. static const struct file_operations debugfs_status_fops = {
  5373. .open = _sde_debugfs_status_open,
  5374. .read = seq_read,
  5375. .llseek = seq_lseek,
  5376. .release = single_release,
  5377. };
  5378. static const struct file_operations debugfs_misr_fops = {
  5379. .open = simple_open,
  5380. .read = _sde_crtc_misr_read,
  5381. .write = _sde_crtc_misr_setup,
  5382. };
  5383. static const struct file_operations debugfs_fps_fops = {
  5384. .open = _sde_debugfs_fps_status,
  5385. .read = seq_read,
  5386. };
  5387. static const struct file_operations debugfs_fence_fops = {
  5388. .open = _sde_debugfs_fence_status,
  5389. .read = seq_read,
  5390. };
  5391. if (!crtc)
  5392. return -EINVAL;
  5393. sde_crtc = to_sde_crtc(crtc);
  5394. sde_kms = _sde_crtc_get_kms(crtc);
  5395. if (!sde_kms)
  5396. return -EINVAL;
  5397. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5398. crtc->dev->primary->debugfs_root);
  5399. if (!sde_crtc->debugfs_root)
  5400. return -ENOMEM;
  5401. /* don't error check these */
  5402. debugfs_create_file("status", 0400,
  5403. sde_crtc->debugfs_root,
  5404. sde_crtc, &debugfs_status_fops);
  5405. debugfs_create_file("state", 0400,
  5406. sde_crtc->debugfs_root,
  5407. &sde_crtc->base,
  5408. &sde_crtc_debugfs_state_fops);
  5409. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5410. sde_crtc, &debugfs_misr_fops);
  5411. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5412. sde_crtc, &debugfs_fps_fops);
  5413. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5414. sde_crtc, &debugfs_fence_fops);
  5415. return 0;
  5416. }
  5417. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5418. {
  5419. struct sde_crtc *sde_crtc;
  5420. if (!crtc)
  5421. return;
  5422. sde_crtc = to_sde_crtc(crtc);
  5423. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5424. }
  5425. #else
  5426. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5427. {
  5428. return 0;
  5429. }
  5430. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5431. {
  5432. }
  5433. #endif /* CONFIG_DEBUG_FS */
  5434. static void vblank_ctrl_worker(struct kthread_work *work)
  5435. {
  5436. struct vblank_work *cur_work = container_of(work,
  5437. struct vblank_work, work);
  5438. struct msm_drm_private *priv = cur_work->priv;
  5439. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5440. kfree(cur_work);
  5441. }
  5442. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5443. int crtc_id, bool enable)
  5444. {
  5445. struct vblank_work *cur_work;
  5446. struct drm_crtc *crtc;
  5447. struct kthread_worker *worker;
  5448. if (!priv || crtc_id >= priv->num_crtcs)
  5449. return -EINVAL;
  5450. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5451. if (!cur_work)
  5452. return -ENOMEM;
  5453. crtc = priv->crtcs[crtc_id];
  5454. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5455. cur_work->crtc_id = crtc_id;
  5456. cur_work->enable = enable;
  5457. cur_work->priv = priv;
  5458. worker = &priv->event_thread[crtc_id].worker;
  5459. kthread_queue_work(worker, &cur_work->work);
  5460. return 0;
  5461. }
  5462. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5463. {
  5464. struct drm_device *dev = crtc->dev;
  5465. unsigned int pipe = crtc->index;
  5466. struct msm_drm_private *priv = dev->dev_private;
  5467. struct msm_kms *kms = priv->kms;
  5468. if (!kms)
  5469. return -ENXIO;
  5470. DBG("dev=%pK, crtc=%u", dev, pipe);
  5471. return vblank_ctrl_queue_work(priv, pipe, true);
  5472. }
  5473. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5474. {
  5475. struct drm_device *dev = crtc->dev;
  5476. unsigned int pipe = crtc->index;
  5477. struct msm_drm_private *priv = dev->dev_private;
  5478. struct msm_kms *kms = priv->kms;
  5479. if (!kms)
  5480. return;
  5481. DBG("dev=%pK, crtc=%u", dev, pipe);
  5482. vblank_ctrl_queue_work(priv, pipe, false);
  5483. }
  5484. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5485. {
  5486. return _sde_crtc_init_debugfs(crtc);
  5487. }
  5488. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5489. {
  5490. _sde_crtc_destroy_debugfs(crtc);
  5491. }
  5492. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5493. .set_config = drm_atomic_helper_set_config,
  5494. .destroy = sde_crtc_destroy,
  5495. .enable_vblank = sde_crtc_enable_vblank,
  5496. .disable_vblank = sde_crtc_disable_vblank,
  5497. .page_flip = drm_atomic_helper_page_flip,
  5498. .atomic_set_property = sde_crtc_atomic_set_property,
  5499. .atomic_get_property = sde_crtc_atomic_get_property,
  5500. .reset = sde_crtc_reset,
  5501. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5502. .atomic_destroy_state = sde_crtc_destroy_state,
  5503. .late_register = sde_crtc_late_register,
  5504. .early_unregister = sde_crtc_early_unregister,
  5505. };
  5506. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5507. .set_config = drm_atomic_helper_set_config,
  5508. .destroy = sde_crtc_destroy,
  5509. .enable_vblank = sde_crtc_enable_vblank,
  5510. .disable_vblank = sde_crtc_disable_vblank,
  5511. .page_flip = drm_atomic_helper_page_flip,
  5512. .atomic_set_property = sde_crtc_atomic_set_property,
  5513. .atomic_get_property = sde_crtc_atomic_get_property,
  5514. .reset = sde_crtc_reset,
  5515. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5516. .atomic_destroy_state = sde_crtc_destroy_state,
  5517. .late_register = sde_crtc_late_register,
  5518. .early_unregister = sde_crtc_early_unregister,
  5519. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5520. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5521. };
  5522. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5523. .mode_fixup = sde_crtc_mode_fixup,
  5524. .disable = sde_crtc_disable,
  5525. .atomic_enable = sde_crtc_enable,
  5526. .atomic_check = sde_crtc_atomic_check,
  5527. .atomic_begin = sde_crtc_atomic_begin,
  5528. .atomic_flush = sde_crtc_atomic_flush,
  5529. };
  5530. static void _sde_crtc_event_cb(struct kthread_work *work)
  5531. {
  5532. struct sde_crtc_event *event;
  5533. struct sde_crtc *sde_crtc;
  5534. unsigned long irq_flags;
  5535. if (!work) {
  5536. SDE_ERROR("invalid work item\n");
  5537. return;
  5538. }
  5539. event = container_of(work, struct sde_crtc_event, kt_work);
  5540. /* set sde_crtc to NULL for static work structures */
  5541. sde_crtc = event->sde_crtc;
  5542. if (!sde_crtc)
  5543. return;
  5544. if (event->cb_func)
  5545. event->cb_func(&sde_crtc->base, event->usr);
  5546. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5547. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5548. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5549. }
  5550. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5551. void (*func)(struct drm_crtc *crtc, void *usr),
  5552. void *usr, bool color_processing_event)
  5553. {
  5554. unsigned long irq_flags;
  5555. struct sde_crtc *sde_crtc;
  5556. struct msm_drm_private *priv;
  5557. struct sde_crtc_event *event = NULL;
  5558. u32 crtc_id;
  5559. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5560. SDE_ERROR("invalid parameters\n");
  5561. return -EINVAL;
  5562. }
  5563. sde_crtc = to_sde_crtc(crtc);
  5564. priv = crtc->dev->dev_private;
  5565. crtc_id = drm_crtc_index(crtc);
  5566. /*
  5567. * Obtain an event struct from the private cache. This event
  5568. * queue may be called from ISR contexts, so use a private
  5569. * cache to avoid calling any memory allocation functions.
  5570. */
  5571. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5572. if (!list_empty(&sde_crtc->event_free_list)) {
  5573. event = list_first_entry(&sde_crtc->event_free_list,
  5574. struct sde_crtc_event, list);
  5575. list_del_init(&event->list);
  5576. }
  5577. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5578. if (!event)
  5579. return -ENOMEM;
  5580. /* populate event node */
  5581. event->sde_crtc = sde_crtc;
  5582. event->cb_func = func;
  5583. event->usr = usr;
  5584. /* queue new event request */
  5585. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5586. if (color_processing_event)
  5587. kthread_queue_work(&priv->pp_event_worker,
  5588. &event->kt_work);
  5589. else
  5590. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5591. &event->kt_work);
  5592. return 0;
  5593. }
  5594. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5595. {
  5596. int i, rc = 0;
  5597. if (!sde_crtc) {
  5598. SDE_ERROR("invalid crtc\n");
  5599. return -EINVAL;
  5600. }
  5601. spin_lock_init(&sde_crtc->event_lock);
  5602. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5603. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5604. list_add_tail(&sde_crtc->event_cache[i].list,
  5605. &sde_crtc->event_free_list);
  5606. return rc;
  5607. }
  5608. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5609. enum sde_crtc_cache_state state,
  5610. bool is_vidmode)
  5611. {
  5612. struct drm_plane *plane;
  5613. struct sde_crtc *sde_crtc;
  5614. struct sde_kms *sde_kms;
  5615. if (!crtc || !crtc->dev)
  5616. return;
  5617. sde_kms = _sde_crtc_get_kms(crtc);
  5618. if (!sde_kms || !sde_kms->catalog) {
  5619. SDE_ERROR("invalid params\n");
  5620. return;
  5621. }
  5622. if (!sde_kms->catalog->syscache_supported) {
  5623. SDE_DEBUG("syscache not supported\n");
  5624. return;
  5625. }
  5626. sde_crtc = to_sde_crtc(crtc);
  5627. if (sde_crtc->cache_state == state)
  5628. return;
  5629. switch (state) {
  5630. case CACHE_STATE_NORMAL:
  5631. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5632. && !is_vidmode)
  5633. return;
  5634. kthread_cancel_delayed_work_sync(
  5635. &sde_crtc->static_cache_read_work);
  5636. break;
  5637. case CACHE_STATE_PRE_CACHE:
  5638. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5639. return;
  5640. break;
  5641. case CACHE_STATE_FRAME_WRITE:
  5642. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5643. return;
  5644. break;
  5645. case CACHE_STATE_FRAME_READ:
  5646. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5647. return;
  5648. break;
  5649. case CACHE_STATE_DISABLED:
  5650. break;
  5651. default:
  5652. return;
  5653. }
  5654. sde_crtc->cache_state = state;
  5655. drm_atomic_crtc_for_each_plane(plane, crtc)
  5656. sde_plane_static_img_control(plane, state);
  5657. }
  5658. /*
  5659. * __sde_crtc_static_cache_read_work - transition to cache read
  5660. */
  5661. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5662. {
  5663. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5664. static_cache_read_work.work);
  5665. struct drm_crtc *crtc = &sde_crtc->base;
  5666. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5667. struct drm_encoder *enc, *drm_enc = NULL;
  5668. struct drm_plane *plane;
  5669. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5670. return;
  5671. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5672. drm_enc = enc;
  5673. if (sde_encoder_in_clone_mode(drm_enc))
  5674. return;
  5675. }
  5676. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5677. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5678. !ctl);
  5679. return;
  5680. }
  5681. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5682. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5683. /* flush only the sys-cache enabled SSPPs */
  5684. if (ctl->ops.clear_pending_flush)
  5685. ctl->ops.clear_pending_flush(ctl);
  5686. drm_atomic_crtc_for_each_plane(plane, crtc)
  5687. sde_plane_ctl_flush(plane, ctl, true);
  5688. /* kickoff encoder and wait for VBLANK */
  5689. sde_encoder_kickoff(drm_enc, false, false);
  5690. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5691. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5692. }
  5693. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5694. {
  5695. struct drm_device *dev;
  5696. struct msm_drm_private *priv;
  5697. struct msm_drm_thread *disp_thread;
  5698. struct sde_crtc *sde_crtc;
  5699. struct sde_crtc_state *cstate;
  5700. u32 msecs_fps = 0;
  5701. if (!crtc)
  5702. return;
  5703. dev = crtc->dev;
  5704. sde_crtc = to_sde_crtc(crtc);
  5705. cstate = to_sde_crtc_state(crtc->state);
  5706. if (!dev || !dev->dev_private || !sde_crtc)
  5707. return;
  5708. priv = dev->dev_private;
  5709. disp_thread = &priv->disp_thread[crtc->index];
  5710. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5711. return;
  5712. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5713. /* Kickoff transition to read state after next vblank */
  5714. kthread_queue_delayed_work(&disp_thread->worker,
  5715. &sde_crtc->static_cache_read_work,
  5716. msecs_to_jiffies(msecs_fps));
  5717. }
  5718. /*
  5719. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5720. */
  5721. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5722. {
  5723. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5724. idle_notify_work.work);
  5725. struct drm_crtc *crtc;
  5726. struct drm_event event;
  5727. int ret = 0;
  5728. if (!sde_crtc) {
  5729. SDE_ERROR("invalid sde crtc\n");
  5730. } else {
  5731. crtc = &sde_crtc->base;
  5732. event.type = DRM_EVENT_IDLE_NOTIFY;
  5733. event.length = sizeof(u32);
  5734. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5735. &event, (u8 *)&ret);
  5736. SDE_EVT32(DRMID(crtc));
  5737. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5738. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5739. }
  5740. }
  5741. /* initialize crtc */
  5742. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5743. {
  5744. struct drm_crtc *crtc = NULL;
  5745. struct sde_crtc *sde_crtc = NULL;
  5746. struct msm_drm_private *priv = NULL;
  5747. struct sde_kms *kms = NULL;
  5748. const struct drm_crtc_funcs *crtc_funcs;
  5749. int i, rc;
  5750. priv = dev->dev_private;
  5751. kms = to_sde_kms(priv->kms);
  5752. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5753. if (!sde_crtc)
  5754. return ERR_PTR(-ENOMEM);
  5755. crtc = &sde_crtc->base;
  5756. crtc->dev = dev;
  5757. mutex_init(&sde_crtc->crtc_lock);
  5758. spin_lock_init(&sde_crtc->spin_lock);
  5759. atomic_set(&sde_crtc->frame_pending, 0);
  5760. sde_crtc->enabled = false;
  5761. /* Below parameters are for fps calculation for sysfs node */
  5762. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5763. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5764. sizeof(ktime_t), GFP_KERNEL);
  5765. if (!sde_crtc->fps_info.time_buf)
  5766. SDE_ERROR("invalid buffer\n");
  5767. else
  5768. memset(sde_crtc->fps_info.time_buf, 0,
  5769. sizeof(*(sde_crtc->fps_info.time_buf)));
  5770. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5771. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5772. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5773. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5774. list_add(&sde_crtc->frame_events[i].list,
  5775. &sde_crtc->frame_event_list);
  5776. kthread_init_work(&sde_crtc->frame_events[i].work,
  5777. sde_crtc_frame_event_work);
  5778. }
  5779. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5780. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5781. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5782. /* save user friendly CRTC name for later */
  5783. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5784. /* initialize event handling */
  5785. rc = _sde_crtc_init_events(sde_crtc);
  5786. if (rc) {
  5787. drm_crtc_cleanup(crtc);
  5788. kfree(sde_crtc);
  5789. return ERR_PTR(rc);
  5790. }
  5791. /* initialize output fence support */
  5792. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5793. if (IS_ERR(sde_crtc->output_fence)) {
  5794. rc = PTR_ERR(sde_crtc->output_fence);
  5795. SDE_ERROR("failed to init fence, %d\n", rc);
  5796. drm_crtc_cleanup(crtc);
  5797. kfree(sde_crtc);
  5798. return ERR_PTR(rc);
  5799. }
  5800. /* create CRTC properties */
  5801. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5802. priv->crtc_property, sde_crtc->property_data,
  5803. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5804. sizeof(struct sde_crtc_state));
  5805. sde_crtc_install_properties(crtc, kms->catalog);
  5806. /* Install color processing properties */
  5807. sde_cp_crtc_init(crtc);
  5808. sde_cp_crtc_install_properties(crtc);
  5809. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5810. sde_crtc->cur_perf.llcc_active[i] = false;
  5811. sde_crtc->new_perf.llcc_active[i] = false;
  5812. }
  5813. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5814. __sde_crtc_idle_notify_work);
  5815. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5816. __sde_crtc_static_cache_read_work);
  5817. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5818. crtc->base.id,
  5819. sde_crtc->new_perf.llcc_active,
  5820. sde_crtc->cur_perf.llcc_active);
  5821. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5822. return crtc;
  5823. }
  5824. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5825. {
  5826. struct sde_crtc *sde_crtc;
  5827. int rc = 0;
  5828. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5829. SDE_ERROR("invalid input param(s)\n");
  5830. rc = -EINVAL;
  5831. goto end;
  5832. }
  5833. sde_crtc = to_sde_crtc(crtc);
  5834. sde_crtc->sysfs_dev = device_create_with_groups(
  5835. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5836. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5837. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5838. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5839. PTR_ERR(sde_crtc->sysfs_dev));
  5840. if (!sde_crtc->sysfs_dev)
  5841. rc = -EINVAL;
  5842. else
  5843. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5844. goto end;
  5845. }
  5846. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5847. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5848. if (!sde_crtc->vsync_event_sf)
  5849. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5850. crtc->base.id);
  5851. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5852. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5853. if (!sde_crtc->retire_frame_event_sf)
  5854. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5855. crtc->base.id);
  5856. end:
  5857. return rc;
  5858. }
  5859. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5860. struct drm_crtc *crtc_drm, u32 event)
  5861. {
  5862. struct sde_crtc *crtc = NULL;
  5863. struct sde_crtc_irq_info *node;
  5864. unsigned long flags;
  5865. bool found = false;
  5866. int ret, i = 0;
  5867. bool add_event = false;
  5868. crtc = to_sde_crtc(crtc_drm);
  5869. spin_lock_irqsave(&crtc->spin_lock, flags);
  5870. list_for_each_entry(node, &crtc->user_event_list, list) {
  5871. if (node->event == event) {
  5872. found = true;
  5873. break;
  5874. }
  5875. }
  5876. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5877. /* event already enabled */
  5878. if (found)
  5879. return 0;
  5880. node = NULL;
  5881. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5882. if (custom_events[i].event == event &&
  5883. custom_events[i].func) {
  5884. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5885. if (!node)
  5886. return -ENOMEM;
  5887. INIT_LIST_HEAD(&node->list);
  5888. INIT_LIST_HEAD(&node->irq.list);
  5889. node->func = custom_events[i].func;
  5890. node->event = event;
  5891. node->state = IRQ_NOINIT;
  5892. spin_lock_init(&node->state_lock);
  5893. break;
  5894. }
  5895. }
  5896. if (!node) {
  5897. SDE_ERROR("unsupported event %x\n", event);
  5898. return -EINVAL;
  5899. }
  5900. ret = 0;
  5901. if (crtc_drm->enabled) {
  5902. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5903. if (ret < 0) {
  5904. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5905. kfree(node);
  5906. return ret;
  5907. }
  5908. INIT_LIST_HEAD(&node->irq.list);
  5909. mutex_lock(&crtc->crtc_lock);
  5910. ret = node->func(crtc_drm, true, &node->irq);
  5911. if (!ret) {
  5912. spin_lock_irqsave(&crtc->spin_lock, flags);
  5913. list_add_tail(&node->list, &crtc->user_event_list);
  5914. add_event = true;
  5915. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5916. }
  5917. mutex_unlock(&crtc->crtc_lock);
  5918. pm_runtime_put_sync(crtc_drm->dev->dev);
  5919. }
  5920. if (add_event)
  5921. return 0;
  5922. if (!ret) {
  5923. spin_lock_irqsave(&crtc->spin_lock, flags);
  5924. list_add_tail(&node->list, &crtc->user_event_list);
  5925. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5926. } else {
  5927. kfree(node);
  5928. }
  5929. return ret;
  5930. }
  5931. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5932. struct drm_crtc *crtc_drm, u32 event)
  5933. {
  5934. struct sde_crtc *crtc = NULL;
  5935. struct sde_crtc_irq_info *node = NULL;
  5936. unsigned long flags;
  5937. bool found = false;
  5938. int ret;
  5939. crtc = to_sde_crtc(crtc_drm);
  5940. spin_lock_irqsave(&crtc->spin_lock, flags);
  5941. list_for_each_entry(node, &crtc->user_event_list, list) {
  5942. if (node->event == event) {
  5943. list_del_init(&node->list);
  5944. found = true;
  5945. break;
  5946. }
  5947. }
  5948. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5949. /* event already disabled */
  5950. if (!found)
  5951. return 0;
  5952. /**
  5953. * crtc is disabled interrupts are cleared remove from the list,
  5954. * no need to disable/de-register.
  5955. */
  5956. if (!crtc_drm->enabled) {
  5957. kfree(node);
  5958. return 0;
  5959. }
  5960. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5961. if (ret < 0) {
  5962. SDE_ERROR("failed to enable power resource %d\n", ret);
  5963. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5964. kfree(node);
  5965. return ret;
  5966. }
  5967. ret = node->func(crtc_drm, false, &node->irq);
  5968. if (ret) {
  5969. spin_lock_irqsave(&crtc->spin_lock, flags);
  5970. list_add_tail(&node->list, &crtc->user_event_list);
  5971. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5972. } else {
  5973. kfree(node);
  5974. }
  5975. pm_runtime_put_sync(crtc_drm->dev->dev);
  5976. return ret;
  5977. }
  5978. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5979. struct drm_crtc *crtc_drm, u32 event, bool en)
  5980. {
  5981. struct sde_crtc *crtc = NULL;
  5982. int ret;
  5983. crtc = to_sde_crtc(crtc_drm);
  5984. if (!crtc || !kms || !kms->dev) {
  5985. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5986. kms, ((kms) ? (kms->dev) : NULL));
  5987. return -EINVAL;
  5988. }
  5989. if (en)
  5990. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5991. else
  5992. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5993. return ret;
  5994. }
  5995. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5996. bool en, struct sde_irq_callback *irq)
  5997. {
  5998. return 0;
  5999. }
  6000. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6001. struct sde_irq_callback *noirq)
  6002. {
  6003. /*
  6004. * IRQ object noirq is not being used here since there is
  6005. * no crtc irq from pm event.
  6006. */
  6007. return 0;
  6008. }
  6009. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6010. bool en, struct sde_irq_callback *irq)
  6011. {
  6012. return 0;
  6013. }
  6014. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6015. bool en, struct sde_irq_callback *irq)
  6016. {
  6017. return 0;
  6018. }
  6019. /**
  6020. * sde_crtc_update_cont_splash_settings - update mixer settings
  6021. * and initial clk during device bootup for cont_splash use case
  6022. * @crtc: Pointer to drm crtc structure
  6023. */
  6024. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6025. {
  6026. struct sde_kms *kms = NULL;
  6027. struct msm_drm_private *priv;
  6028. struct sde_crtc *sde_crtc;
  6029. u64 rate;
  6030. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6031. SDE_ERROR("invalid crtc\n");
  6032. return;
  6033. }
  6034. priv = crtc->dev->dev_private;
  6035. kms = to_sde_kms(priv->kms);
  6036. if (!kms || !kms->catalog) {
  6037. SDE_ERROR("invalid parameters\n");
  6038. return;
  6039. }
  6040. _sde_crtc_setup_mixers(crtc);
  6041. crtc->enabled = true;
  6042. /* update core clk value for initial state with cont-splash */
  6043. sde_crtc = to_sde_crtc(crtc);
  6044. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6045. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6046. rate : kms->perf.max_core_clk_rate;
  6047. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6048. }
  6049. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6050. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6051. {
  6052. struct sde_lm_cfg *lm;
  6053. char feature_name[256];
  6054. u32 version;
  6055. if (!catalog->mixer_count)
  6056. return;
  6057. lm = &catalog->mixer[0];
  6058. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6059. return;
  6060. version = lm->sblk->nlayer.version >> 16;
  6061. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6062. switch (version) {
  6063. case 1:
  6064. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6065. msm_property_install_volatile_range(&sde_crtc->property_info,
  6066. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6067. break;
  6068. default:
  6069. SDE_ERROR("unsupported noise layer version %d\n", version);
  6070. break;
  6071. }
  6072. }
  6073. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6074. struct sde_crtc_state *cstate,
  6075. void __user *usr_ptr)
  6076. {
  6077. int ret;
  6078. if (!sde_crtc || !cstate) {
  6079. SDE_ERROR("invalid sde_crtc/state\n");
  6080. return -EINVAL;
  6081. }
  6082. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6083. if (!usr_ptr) {
  6084. SDE_DEBUG("noise layer removed\n");
  6085. cstate->noise_layer_en = false;
  6086. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6087. return 0;
  6088. }
  6089. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6090. sizeof(cstate->layer_cfg));
  6091. if (ret) {
  6092. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6093. return -EFAULT;
  6094. }
  6095. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6096. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6097. !cstate->layer_cfg.attn_factor ||
  6098. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6099. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6100. !cstate->layer_cfg.alpha_noise ||
  6101. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6102. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6103. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6104. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6105. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6106. return -EINVAL;
  6107. }
  6108. cstate->noise_layer_en = true;
  6109. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6110. return 0;
  6111. }
  6112. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6113. struct drm_crtc_state *state)
  6114. {
  6115. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6116. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6117. struct sde_hw_mixer *lm;
  6118. int i;
  6119. struct sde_hw_noise_layer_cfg cfg;
  6120. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6121. return;
  6122. cfg.flags = cstate->layer_cfg.flags;
  6123. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6124. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6125. cfg.strength = cstate->layer_cfg.strength;
  6126. cfg.zposn = cstate->layer_cfg.zposn;
  6127. cfg.zposattn = cstate->layer_cfg.zposattn;
  6128. for (i = 0; i < scrtc->num_mixers; i++) {
  6129. lm = scrtc->mixers[i].hw_lm;
  6130. if (!lm->ops.setup_noise_layer)
  6131. break;
  6132. if (!cstate->noise_layer_en)
  6133. lm->ops.setup_noise_layer(lm, NULL);
  6134. else
  6135. lm->ops.setup_noise_layer(lm, &cfg);
  6136. }
  6137. if (!cstate->noise_layer_en)
  6138. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6139. }