msm_vidc_internal.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021,, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define VENUS_VERSION_LENGTH 128
  18. #define MAX_MATRIX_COEFFS 9
  19. #define MAX_BIAS_COEFFS 3
  20. #define MAX_LIMIT_COEFFS 6
  21. #define MAX_DEBUGFS_NAME 50
  22. #define DEFAULT_TIMEOUT 3
  23. #define DEFAULT_HEIGHT 240
  24. #define DEFAULT_WIDTH 320
  25. #define MAX_HEIGHT 4320
  26. #define MAX_WIDTH 8192
  27. #define MIN_SUPPORTED_WIDTH 32
  28. #define MIN_SUPPORTED_HEIGHT 32
  29. #define DEFAULT_FPS 30
  30. #define MINIMUM_FPS 1
  31. #define MAXIMUM_FPS 960
  32. #define MAXIMUM_VP9_FPS 60
  33. #define SINGLE_INPUT_BUFFER 1
  34. #define SINGLE_OUTPUT_BUFFER 1
  35. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  36. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  37. #define MAX_SUPPORTED_INSTANCES 16
  38. #define MAX_BSE_VPP_DELAY 6
  39. #define DEFAULT_BSE_VPP_DELAY 2
  40. #define MAX_CAP_PARENTS 20
  41. #define MAX_CAP_CHILDREN 20
  42. #define DEFAULT_BITSTREM_ALIGNMENT 16
  43. #define H265_BITSTREM_ALIGNMENT 32
  44. #define DEFAULT_MAX_HOST_BUF_COUNT 64
  45. #define DEFAULT_MAX_HOST_BURST_BUF_COUNT 256
  46. #define BIT_DEPTH_8 (8 << 16 | 8)
  47. #define BIT_DEPTH_10 (10 << 16 | 10)
  48. #define CODED_FRAMES_PROGRESSIVE 0x0
  49. #define CODED_FRAMES_INTERLACE 0x1
  50. /* TODO: move below macros to waipio.c */
  51. #define MAX_ENH_LAYER_HB 3
  52. #define MAX_HEVC_ENH_LAYER_SLIDING_WINDOW 5
  53. #define MAX_AVC_ENH_LAYER_SLIDING_WINDOW 3
  54. #define MAX_AVC_ENH_LAYER_HYBRID_HP 5
  55. #define INVALID_DEFAULT_MARK_OR_USE_LTR -1
  56. #define MAX_SLICES_PER_FRAME 10
  57. #define MAX_SLICES_FRAME_RATE 60
  58. #define MAX_MB_SLICE_WIDTH 4096
  59. #define MAX_MB_SLICE_HEIGHT 2160
  60. #define MAX_BYTES_SLICE_WIDTH 1920
  61. #define MAX_BYTES_SLICE_HEIGHT 1088
  62. #define MIN_HEVC_SLICE_WIDTH 384
  63. #define MIN_AVC_SLICE_WIDTH 192
  64. #define MIN_SLICE_HEIGHT 128
  65. #define MAX_BITRATE_BOOST 25
  66. #define MAX_SUPPORTED_MIN_QUALITY 70
  67. #define MIN_CHROMA_QP_OFFSET -12
  68. #define MAX_CHROMA_QP_OFFSET 0
  69. #define DCVS_WINDOW 16
  70. #define ENC_FPS_WINDOW 3
  71. #define DEC_FPS_WINDOW 10
  72. /* Superframe can have maximum of 32 frames */
  73. #define VIDC_SUPERFRAME_MAX 32
  74. #define COLOR_RANGE_UNSPECIFIED (-1)
  75. #define V4L2_EVENT_VIDC_BASE 10
  76. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  77. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  78. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  79. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  80. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  81. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  82. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  83. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  84. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  85. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  86. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  87. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  88. #define NUM_MBS_PER_FRAME(__height, __width) \
  89. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  90. #define IS_PRIV_CTRL(idx) ( \
  91. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  92. V4L2_CTRL_DRIVER_PRIV(idx))
  93. #define BUFFER_ALIGNMENT_SIZE(x) x
  94. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  95. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  96. #define MB_SIZE_IN_PIXEL (16 * 16)
  97. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  98. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  99. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  100. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  101. /*
  102. * Convert Q16 number into Integer and Fractional part upto 2 places.
  103. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  104. * Integer part = 105752 / 65536 = 1;
  105. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  106. * Fractional part = 40216 * 100 / 65536 = 61;
  107. * Now convert to FP(1, 61, 100).
  108. */
  109. #define Q16_INT(q) ((q) >> 16)
  110. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  111. /* define timeout values */
  112. #define HW_RESPONSE_TIMEOUT_VALUE (1000)
  113. #define SW_PC_DELAY_VALUE (HW_RESPONSE_TIMEOUT_VALUE + 500)
  114. #define FW_UNLOAD_DELAY_VALUE (SW_PC_DELAY_VALUE + 1500)
  115. #define MAX_MAP_OUTPUT_COUNT 64
  116. #define MAX_DPB_COUNT 32
  117. /*
  118. * max dpb count in firmware = 16
  119. * each dpb: 4 words - <base_address, addr_offset, data_offset>
  120. * dpb list array size = 16 * 4
  121. * dpb payload size = 16 * 4 * 4
  122. */
  123. #define MAX_DPB_LIST_ARRAY_SIZE (16 * 4)
  124. #define MAX_DPB_LIST_PAYLOAD_SIZE (16 * 4 * 4)
  125. enum msm_vidc_domain_type {
  126. MSM_VIDC_ENCODER = BIT(0),
  127. MSM_VIDC_DECODER = BIT(1),
  128. };
  129. enum msm_vidc_codec_type {
  130. MSM_VIDC_H264 = BIT(0),
  131. MSM_VIDC_HEVC = BIT(1),
  132. MSM_VIDC_VP9 = BIT(2),
  133. MSM_VIDC_HEIC = BIT(3),
  134. };
  135. enum priority_level {
  136. MSM_VIDC_PRIORITY_HIGH = 0,
  137. MSM_VIDC_PRIORITY_LOW = 1,
  138. };
  139. enum msm_vidc_colorformat_type {
  140. MSM_VIDC_FMT_NONE = 0,
  141. MSM_VIDC_FMT_NV12C = BIT(0),
  142. MSM_VIDC_FMT_NV12 = BIT(1),
  143. MSM_VIDC_FMT_NV21 = BIT(2),
  144. MSM_VIDC_FMT_TP10C = BIT(3),
  145. MSM_VIDC_FMT_P010 = BIT(4),
  146. MSM_VIDC_FMT_RGBA8888C = BIT(5),
  147. MSM_VIDC_FMT_RGBA8888 = BIT(6),
  148. };
  149. enum msm_vidc_buffer_type {
  150. MSM_VIDC_BUF_INPUT = 1,
  151. MSM_VIDC_BUF_OUTPUT = 2,
  152. MSM_VIDC_BUF_INPUT_META = 3,
  153. MSM_VIDC_BUF_OUTPUT_META = 4,
  154. MSM_VIDC_BUF_READ_ONLY = 5,
  155. MSM_VIDC_BUF_QUEUE = 6,
  156. MSM_VIDC_BUF_BIN = 7,
  157. MSM_VIDC_BUF_ARP = 8,
  158. MSM_VIDC_BUF_COMV = 9,
  159. MSM_VIDC_BUF_NON_COMV = 10,
  160. MSM_VIDC_BUF_LINE = 11,
  161. MSM_VIDC_BUF_DPB = 12,
  162. MSM_VIDC_BUF_PERSIST = 13,
  163. MSM_VIDC_BUF_VPSS = 14,
  164. };
  165. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  166. enum msm_vidc_buffer_flags {
  167. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  168. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  169. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  170. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  171. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  172. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  173. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  174. };
  175. enum msm_vidc_buffer_attributes {
  176. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  177. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  178. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  179. MSM_VIDC_ATTR_QUEUED = BIT(3),
  180. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  181. MSM_VIDC_ATTR_BUFFER_DONE = BIT(5),
  182. };
  183. enum msm_vidc_buffer_region {
  184. MSM_VIDC_REGION_NONE = 0,
  185. MSM_VIDC_NON_SECURE,
  186. MSM_VIDC_NON_SECURE_PIXEL,
  187. MSM_VIDC_SECURE_PIXEL,
  188. MSM_VIDC_SECURE_NONPIXEL,
  189. MSM_VIDC_SECURE_BITSTREAM,
  190. };
  191. enum msm_vidc_port_type {
  192. INPUT_PORT = 0,
  193. OUTPUT_PORT,
  194. INPUT_META_PORT,
  195. OUTPUT_META_PORT,
  196. PORT_NONE,
  197. MAX_PORT,
  198. };
  199. enum msm_vidc_stage_type {
  200. MSM_VIDC_STAGE_NONE = 0,
  201. MSM_VIDC_STAGE_1 = 1,
  202. MSM_VIDC_STAGE_2 = 2,
  203. };
  204. enum msm_vidc_pipe_type {
  205. MSM_VIDC_PIPE_NONE = 0,
  206. MSM_VIDC_PIPE_1 = 1,
  207. MSM_VIDC_PIPE_2 = 2,
  208. MSM_VIDC_PIPE_4 = 4,
  209. };
  210. enum msm_vidc_quality_mode {
  211. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  212. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  213. };
  214. enum msm_vidc_color_primaries {
  215. MSM_VIDC_PRIMARIES_RESERVED = 0,
  216. MSM_VIDC_PRIMARIES_BT709 = 1,
  217. MSM_VIDC_PRIMARIES_UNSPECIFIED = 2,
  218. MSM_VIDC_PRIMARIES_BT470_SYSTEM_M = 4,
  219. MSM_VIDC_PRIMARIES_BT470_SYSTEM_BG = 5,
  220. MSM_VIDC_PRIMARIES_BT601_525 = 6,
  221. MSM_VIDC_PRIMARIES_SMPTE_ST240M = 7,
  222. MSM_VIDC_PRIMARIES_GENERIC_FILM = 8,
  223. MSM_VIDC_PRIMARIES_BT2020 = 9,
  224. MSM_VIDC_PRIMARIES_SMPTE_ST428_1 = 10,
  225. MSM_VIDC_PRIMARIES_SMPTE_RP431_2 = 11,
  226. MSM_VIDC_PRIMARIES_SMPTE_EG431_1 = 12,
  227. MSM_VIDC_PRIMARIES_SMPTE_EBU_TECH = 22,
  228. };
  229. enum msm_vidc_transfer_characteristics {
  230. MSM_VIDC_TRANSFER_RESERVED = 0,
  231. MSM_VIDC_TRANSFER_BT709 = 1,
  232. MSM_VIDC_TRANSFER_UNSPECIFIED = 2,
  233. MSM_VIDC_TRANSFER_BT470_SYSTEM_M = 4,
  234. MSM_VIDC_TRANSFER_BT470_SYSTEM_BG = 5,
  235. MSM_VIDC_TRANSFER_BT601_525_OR_625 = 6,
  236. MSM_VIDC_TRANSFER_SMPTE_ST240M = 7,
  237. MSM_VIDC_TRANSFER_LINEAR = 8,
  238. MSM_VIDC_TRANSFER_LOG_100_1 = 9,
  239. MSM_VIDC_TRANSFER_LOG_SQRT = 10,
  240. MSM_VIDC_TRANSFER_XVYCC = 11,
  241. MSM_VIDC_TRANSFER_BT1361_0 = 12,
  242. MSM_VIDC_TRANSFER_SRGB_SYCC = 13,
  243. MSM_VIDC_TRANSFER_BT2020_14 = 14,
  244. MSM_VIDC_TRANSFER_BT2020_15 = 15,
  245. MSM_VIDC_TRANSFER_SMPTE_ST2084_PQ = 16,
  246. MSM_VIDC_TRANSFER_SMPTE_ST428_1 = 17,
  247. MSM_VIDC_TRANSFER_BT2100_2_HLG = 18,
  248. };
  249. enum msm_vidc_matrix_coefficients {
  250. MSM_VIDC_MATRIX_COEFF_SRGB_SMPTE_ST428_1 = 0,
  251. MSM_VIDC_MATRIX_COEFF_BT709 = 1,
  252. MSM_VIDC_MATRIX_COEFF_UNSPECIFIED = 2,
  253. MSM_VIDC_MATRIX_COEFF_RESERVED = 3,
  254. MSM_VIDC_MATRIX_COEFF_FCC_TITLE_47 = 4,
  255. MSM_VIDC_MATRIX_COEFF_BT470_SYS_BG_OR_BT601_625 = 5,
  256. MSM_VIDC_MATRIX_COEFF_BT601_525_BT1358_525_OR_625 = 6,
  257. MSM_VIDC_MATRIX_COEFF_SMPTE_ST240 = 7,
  258. MSM_VIDC_MATRIX_COEFF_YCGCO = 8,
  259. MSM_VIDC_MATRIX_COEFF_BT2020_NON_CONSTANT = 9,
  260. MSM_VIDC_MATRIX_COEFF_BT2020_CONSTANT = 10,
  261. MSM_VIDC_MATRIX_COEFF_SMPTE_ST2085 = 11,
  262. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_NON_CONSTANT = 12,
  263. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_CONSTANT = 13,
  264. MSM_VIDC_MATRIX_COEFF_BT2100 = 14,
  265. };
  266. enum msm_vidc_ctrl_list_type {
  267. CHILD_LIST = BIT(0),
  268. FW_LIST = BIT(1),
  269. };
  270. enum msm_vidc_core_capability_type {
  271. CORE_CAP_NONE = 0,
  272. ENC_CODECS,
  273. DEC_CODECS,
  274. MAX_SESSION_COUNT,
  275. MAX_SECURE_SESSION_COUNT,
  276. MAX_LOAD,
  277. MAX_RT_MBPF,
  278. MAX_MBPF,
  279. MAX_MBPS,
  280. MAX_IMAGE_MBPF,
  281. MAX_MBPF_HQ,
  282. MAX_MBPS_HQ,
  283. MAX_MBPF_B_FRAME,
  284. MAX_MBPS_B_FRAME,
  285. MAX_ENH_LAYER_COUNT,
  286. NUM_VPP_PIPE,
  287. SW_PC,
  288. SW_PC_DELAY,
  289. FW_UNLOAD,
  290. FW_UNLOAD_DELAY,
  291. HW_RESPONSE_TIMEOUT,
  292. PREFIX_BUF_COUNT_PIX,
  293. PREFIX_BUF_SIZE_PIX,
  294. PREFIX_BUF_COUNT_NON_PIX,
  295. PREFIX_BUF_SIZE_NON_PIX,
  296. PAGEFAULT_NON_FATAL,
  297. PAGETABLE_CACHING,
  298. DCVS,
  299. DECODE_BATCH,
  300. DECODE_BATCH_TIMEOUT,
  301. STATS_TIMEOUT,
  302. AV_SYNC_WINDOW_SIZE,
  303. CLK_FREQ_THRESHOLD,
  304. NON_FATAL_FAULTS,
  305. ENC_AUTO_FRAMERATE,
  306. CORE_CAP_MAX,
  307. };
  308. enum msm_vidc_inst_capability_type {
  309. INST_CAP_NONE = 0,
  310. FRAME_WIDTH,
  311. LOSSLESS_FRAME_WIDTH,
  312. SECURE_FRAME_WIDTH,
  313. FRAME_HEIGHT,
  314. LOSSLESS_FRAME_HEIGHT,
  315. SECURE_FRAME_HEIGHT,
  316. PIX_FMTS,
  317. MIN_BUFFERS_INPUT,
  318. MIN_BUFFERS_OUTPUT,
  319. MBPF,
  320. LOSSLESS_MBPF,
  321. BATCH_MBPF,
  322. BATCH_FPS,
  323. SECURE_MBPF,
  324. MBPS,
  325. POWER_SAVE_MBPS,
  326. FRAME_RATE,
  327. OPERATING_RATE,
  328. SCALE_FACTOR,
  329. MB_CYCLES_VSP,
  330. MB_CYCLES_VPP,
  331. MB_CYCLES_LP,
  332. MB_CYCLES_FW,
  333. MB_CYCLES_FW_VPP,
  334. SECURE_MODE,
  335. HFLIP,
  336. VFLIP,
  337. ROTATION,
  338. SUPER_FRAME,
  339. SLICE_INTERFACE,
  340. HEADER_MODE,
  341. PREPEND_SPSPPS_TO_IDR,
  342. META_SEQ_HDR_NAL,
  343. WITHOUT_STARTCODE,
  344. NAL_LENGTH_FIELD,
  345. REQUEST_I_FRAME,
  346. BIT_RATE,
  347. BITRATE_MODE,
  348. LOSSLESS,
  349. FRAME_SKIP_MODE,
  350. FRAME_RC_ENABLE,
  351. CONSTANT_QUALITY,
  352. GOP_SIZE,
  353. GOP_CLOSURE,
  354. B_FRAME,
  355. BLUR_TYPES,
  356. BLUR_RESOLUTION,
  357. CSC,
  358. CSC_CUSTOM_MATRIX,
  359. GRID,
  360. LOWLATENCY_MODE,
  361. LTR_COUNT,
  362. USE_LTR,
  363. MARK_LTR,
  364. BASELAYER_PRIORITY,
  365. IR_RANDOM,
  366. AU_DELIMITER,
  367. TIME_DELTA_BASED_RC,
  368. CONTENT_ADAPTIVE_CODING,
  369. BITRATE_BOOST,
  370. MIN_QUALITY,
  371. VBV_DELAY,
  372. PEAK_BITRATE,
  373. MIN_FRAME_QP,
  374. I_FRAME_MIN_QP,
  375. P_FRAME_MIN_QP,
  376. B_FRAME_MIN_QP,
  377. MAX_FRAME_QP,
  378. I_FRAME_MAX_QP,
  379. P_FRAME_MAX_QP,
  380. B_FRAME_MAX_QP,
  381. I_FRAME_QP,
  382. P_FRAME_QP,
  383. B_FRAME_QP,
  384. LAYER_TYPE,
  385. LAYER_ENABLE,
  386. ENH_LAYER_COUNT,
  387. L0_BR,
  388. L1_BR,
  389. L2_BR,
  390. L3_BR,
  391. L4_BR,
  392. L5_BR,
  393. ENTROPY_MODE,
  394. PROFILE,
  395. LEVEL,
  396. HEVC_TIER,
  397. LF_MODE,
  398. LF_ALPHA,
  399. LF_BETA,
  400. SLICE_MODE,
  401. SLICE_MAX_BYTES,
  402. SLICE_MAX_MB,
  403. MB_RC,
  404. TRANSFORM_8X8,
  405. CHROMA_QP_INDEX_OFFSET,
  406. DISPLAY_DELAY_ENABLE,
  407. DISPLAY_DELAY,
  408. CONCEAL_COLOR_8BIT,
  409. CONCEAL_COLOR_10BIT,
  410. STAGE,
  411. PIPE,
  412. POC,
  413. QUALITY_MODE,
  414. CODED_FRAMES,
  415. BIT_DEPTH,
  416. CODEC_CONFIG,
  417. BITSTREAM_SIZE_OVERWRITE,
  418. THUMBNAIL_MODE,
  419. DEFAULT_HEADER,
  420. RAP_FRAME,
  421. SEQ_CHANGE_AT_SYNC_FRAME,
  422. PRIORITY,
  423. ENC_IP_CR,
  424. DPB_LIST,
  425. META_LTR_MARK_USE,
  426. META_DPB_MISR,
  427. META_OPB_MISR,
  428. META_INTERLACE,
  429. META_TIMESTAMP,
  430. META_CONCEALED_MB_CNT,
  431. META_HIST_INFO,
  432. META_SEI_MASTERING_DISP,
  433. META_SEI_CLL,
  434. META_HDR10PLUS,
  435. META_EVA_STATS,
  436. META_BUF_TAG,
  437. META_DPB_TAG_LIST,
  438. META_OUTPUT_BUF_TAG,
  439. META_SUBFRAME_OUTPUT,
  440. META_ENC_QP_METADATA,
  441. META_ROI_INFO,
  442. META_DEC_QP_METADATA,
  443. COMPLEXITY,
  444. META_MAX_NUM_REORDER_FRAMES,
  445. INST_CAP_MAX,
  446. };
  447. enum msm_vidc_inst_capability_flags {
  448. CAP_FLAG_NONE = 0,
  449. CAP_FLAG_ROOT = BIT(0),
  450. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  451. CAP_FLAG_MENU = BIT(2),
  452. CAP_FLAG_INPUT_PORT = BIT(3),
  453. CAP_FLAG_OUTPUT_PORT = BIT(4),
  454. CAP_FLAG_CLIENT_SET = BIT(5),
  455. };
  456. struct msm_vidc_inst_cap {
  457. enum msm_vidc_inst_capability_type cap;
  458. s32 min;
  459. s32 max;
  460. u32 step_or_mask;
  461. s32 value;
  462. u32 v4l2_id;
  463. u32 hfi_id;
  464. enum msm_vidc_inst_capability_flags flags;
  465. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  466. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  467. int (*adjust)(void *inst,
  468. struct v4l2_ctrl *ctrl);
  469. int (*set)(void *inst,
  470. enum msm_vidc_inst_capability_type cap_id);
  471. };
  472. struct msm_vidc_inst_capability {
  473. enum msm_vidc_domain_type domain;
  474. enum msm_vidc_codec_type codec;
  475. struct msm_vidc_inst_cap cap[INST_CAP_MAX+1];
  476. };
  477. struct msm_vidc_core_capability {
  478. enum msm_vidc_core_capability_type type;
  479. u32 value;
  480. };
  481. struct msm_vidc_inst_cap_entry {
  482. /* list of struct msm_vidc_inst_cap_entry */
  483. struct list_head list;
  484. enum msm_vidc_inst_capability_type cap_id;
  485. };
  486. struct debug_buf_count {
  487. u64 etb;
  488. u64 ftb;
  489. u64 fbd;
  490. u64 ebd;
  491. };
  492. struct msm_vidc_statistics {
  493. struct debug_buf_count count;
  494. u64 data_size;
  495. u64 time_ms;
  496. };
  497. enum efuse_purpose {
  498. SKU_VERSION = 0,
  499. };
  500. enum sku_version {
  501. SKU_VERSION_0 = 0,
  502. SKU_VERSION_1,
  503. SKU_VERSION_2,
  504. };
  505. enum msm_vidc_ssr_trigger_type {
  506. SSR_ERR_FATAL = 1,
  507. SSR_SW_DIV_BY_ZERO,
  508. SSR_HW_WDOG_IRQ,
  509. };
  510. enum msm_vidc_cache_op {
  511. MSM_VIDC_CACHE_CLEAN,
  512. MSM_VIDC_CACHE_INVALIDATE,
  513. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  514. };
  515. enum msm_vidc_dcvs_flags {
  516. MSM_VIDC_DCVS_INCR = BIT(0),
  517. MSM_VIDC_DCVS_DECR = BIT(1),
  518. };
  519. enum msm_vidc_clock_properties {
  520. CLOCK_PROP_HAS_SCALING = BIT(0),
  521. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  522. };
  523. enum profiling_points {
  524. FRAME_PROCESSING = 0,
  525. MAX_PROFILING_POINTS,
  526. };
  527. enum signal_session_response {
  528. SIGNAL_CMD_STOP_INPUT = 0,
  529. SIGNAL_CMD_STOP_OUTPUT,
  530. SIGNAL_CMD_CLOSE,
  531. MAX_SIGNAL,
  532. };
  533. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  534. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  535. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  536. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  537. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  538. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  539. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  540. #define HFI_MASK_QHDR_STATUS 0x000000FF
  541. #define VIDC_IFACEQ_NUMQ 3
  542. #define VIDC_IFACEQ_CMDQ_IDX 0
  543. #define VIDC_IFACEQ_MSGQ_IDX 1
  544. #define VIDC_IFACEQ_DBGQ_IDX 2
  545. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  546. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  547. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  548. struct hfi_queue_table_header {
  549. u32 qtbl_version;
  550. u32 qtbl_size;
  551. u32 qtbl_qhdr0_offset;
  552. u32 qtbl_qhdr_size;
  553. u32 qtbl_num_q;
  554. u32 qtbl_num_active_q;
  555. void *device_addr;
  556. char name[256];
  557. };
  558. struct hfi_queue_header {
  559. u32 qhdr_status;
  560. u32 qhdr_start_addr;
  561. u32 qhdr_type;
  562. u32 qhdr_q_size;
  563. u32 qhdr_pkt_size;
  564. u32 qhdr_pkt_drop_cnt;
  565. u32 qhdr_rx_wm;
  566. u32 qhdr_tx_wm;
  567. u32 qhdr_rx_req;
  568. u32 qhdr_tx_req;
  569. u32 qhdr_rx_irq_status;
  570. u32 qhdr_tx_irq_status;
  571. u32 qhdr_read_idx;
  572. u32 qhdr_write_idx;
  573. };
  574. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  575. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  576. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  577. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  578. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  579. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  580. (i * sizeof(struct hfi_queue_header)))
  581. #define QDSS_SIZE 4096
  582. #define SFR_SIZE 4096
  583. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  584. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  585. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  586. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  587. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  588. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  589. ALIGNED_QDSS_SIZE, SZ_1M)
  590. #define TOTAL_QSIZE (SHARED_QSIZE - ALIGNED_SFR_SIZE - ALIGNED_QDSS_SIZE)
  591. struct profile_data {
  592. u64 start;
  593. u64 stop;
  594. u64 cumulative;
  595. char name[64];
  596. u32 sampling;
  597. u64 average;
  598. };
  599. struct msm_vidc_debug {
  600. struct profile_data pdata[MAX_PROFILING_POINTS];
  601. u32 profile;
  602. u32 samples;
  603. };
  604. struct msm_vidc_input_cr_data {
  605. struct list_head list;
  606. u32 index;
  607. u32 input_cr;
  608. };
  609. struct msm_vidc_session_idle {
  610. bool idle;
  611. u64 last_activity_time_ns;
  612. };
  613. struct msm_vidc_color_info {
  614. u32 colorspace;
  615. u32 ycbcr_enc;
  616. u32 xfer_func;
  617. u32 quantization;
  618. };
  619. struct msm_vidc_rectangle {
  620. u32 left;
  621. u32 top;
  622. u32 width;
  623. u32 height;
  624. };
  625. struct msm_vidc_subscription_params {
  626. u32 bitstream_resolution;
  627. u32 crop_offsets[2];
  628. u32 bit_depth;
  629. u32 coded_frames;
  630. u32 fw_min_count;
  631. u32 pic_order_cnt;
  632. u32 color_info;
  633. u32 profile;
  634. u32 level;
  635. u32 tier;
  636. };
  637. struct msm_vidc_hfi_frame_info {
  638. u32 picture_type;
  639. u32 no_output;
  640. u32 cr;
  641. u32 cf;
  642. u32 data_corrupt;
  643. u32 overflow;
  644. };
  645. struct msm_vidc_decode_vpp_delay {
  646. bool enable;
  647. u32 size;
  648. };
  649. struct msm_vidc_decode_batch {
  650. bool enable;
  651. u32 size;
  652. struct delayed_work work;
  653. };
  654. enum msm_vidc_power_mode {
  655. VIDC_POWER_NORMAL = 0,
  656. VIDC_POWER_LOW,
  657. VIDC_POWER_TURBO,
  658. };
  659. struct vidc_bus_vote_data {
  660. enum msm_vidc_domain_type domain;
  661. enum msm_vidc_codec_type codec;
  662. enum msm_vidc_power_mode power_mode;
  663. u32 color_formats[2];
  664. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  665. int input_height, input_width, bitrate;
  666. int output_height, output_width;
  667. int rotation;
  668. int compression_ratio;
  669. int complexity_factor;
  670. int input_cr;
  671. u32 lcu_size;
  672. u32 fps;
  673. u32 work_mode;
  674. bool use_sys_cache;
  675. bool b_frames_enabled;
  676. u64 calc_bw_ddr;
  677. u64 calc_bw_llcc;
  678. u32 num_vpp_pipes;
  679. };
  680. struct msm_vidc_power {
  681. enum msm_vidc_power_mode power_mode;
  682. u32 buffer_counter;
  683. u32 min_threshold;
  684. u32 nom_threshold;
  685. u32 max_threshold;
  686. bool dcvs_mode;
  687. u32 dcvs_window;
  688. u64 min_freq;
  689. u64 curr_freq;
  690. u32 ddr_bw;
  691. u32 sys_cache_bw;
  692. u32 dcvs_flags;
  693. u32 fw_cr;
  694. u32 fw_cf;
  695. };
  696. struct msm_vidc_alloc {
  697. struct list_head list;
  698. enum msm_vidc_buffer_type type;
  699. enum msm_vidc_buffer_region region;
  700. u32 size;
  701. u8 secure:1;
  702. u8 map_kernel:1;
  703. struct dma_buf *dmabuf;
  704. void *kvaddr;
  705. };
  706. struct msm_vidc_allocations {
  707. struct list_head list; // list of "struct msm_vidc_alloc"
  708. };
  709. struct msm_vidc_map {
  710. struct list_head list;
  711. enum msm_vidc_buffer_type type;
  712. enum msm_vidc_buffer_region region;
  713. struct dma_buf *dmabuf;
  714. u32 refcount;
  715. u64 device_addr;
  716. struct sg_table *table;
  717. struct dma_buf_attachment *attach;
  718. u32 skip_delayed_unmap:1;
  719. };
  720. struct msm_vidc_mappings {
  721. struct list_head list; // list of "struct msm_vidc_map"
  722. };
  723. struct msm_vidc_buffer {
  724. struct list_head list;
  725. enum msm_vidc_buffer_type type;
  726. u32 index;
  727. int fd;
  728. u32 buffer_size;
  729. u32 data_offset;
  730. u32 data_size;
  731. u64 device_addr;
  732. void *dmabuf;
  733. u32 flags;
  734. u64 timestamp;
  735. enum msm_vidc_buffer_attributes attr;
  736. };
  737. struct msm_vidc_buffers {
  738. struct list_head list; // list of "struct msm_vidc_buffer"
  739. u32 min_count;
  740. u32 extra_count;
  741. u32 actual_count;
  742. u32 size;
  743. bool reuse;
  744. };
  745. struct msm_vidc_sort {
  746. struct list_head list;
  747. u64 val;
  748. };
  749. struct msm_vidc_timestamp {
  750. struct msm_vidc_sort sort;
  751. u64 rank;
  752. };
  753. struct msm_vidc_timestamps {
  754. struct list_head list;
  755. u32 count;
  756. u64 rank;
  757. };
  758. enum msm_vidc_allow {
  759. MSM_VIDC_DISALLOW = 0,
  760. MSM_VIDC_ALLOW,
  761. MSM_VIDC_DEFER,
  762. MSM_VIDC_DISCARD,
  763. MSM_VIDC_IGNORE,
  764. };
  765. enum response_work_type {
  766. RESP_WORK_INPUT_PSC = 1,
  767. RESP_WORK_OUTPUT_PSC,
  768. RESP_WORK_LAST_FLAG,
  769. };
  770. struct response_work {
  771. struct list_head list;
  772. enum response_work_type type;
  773. void *data;
  774. u32 data_size;
  775. };
  776. struct msm_vidc_ssr {
  777. bool trigger;
  778. enum msm_vidc_ssr_trigger_type ssr_type;
  779. u32 sub_client_id;
  780. u32 test_addr;
  781. };
  782. struct msm_vidc_sfr {
  783. u32 bufSize;
  784. u8 rg_data[1];
  785. };
  786. #define call_mem_op(c, op, ...) \
  787. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  788. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  789. struct msm_vidc_memory_ops {
  790. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  791. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  792. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  793. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  794. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  795. enum msm_vidc_cache_op cache_op);
  796. };
  797. #endif // _MSM_VIDC_INTERNAL_H_