va-macro.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  42. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  43. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  44. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  45. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  46. #define MAX_RETRY_ATTEMPTS 500
  47. #define VA_MACRO_SWR_STRING_LEN 80
  48. #define VA_MACRO_CHILD_DEVICES_MAX 3
  49. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  50. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  51. module_param(va_tx_unmute_delay, int, 0664);
  52. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  53. enum {
  54. VA_MACRO_AIF_INVALID = 0,
  55. VA_MACRO_AIF1_CAP,
  56. VA_MACRO_AIF2_CAP,
  57. VA_MACRO_AIF3_CAP,
  58. VA_MACRO_MAX_DAIS,
  59. };
  60. enum {
  61. VA_MACRO_DEC0,
  62. VA_MACRO_DEC1,
  63. VA_MACRO_DEC2,
  64. VA_MACRO_DEC3,
  65. VA_MACRO_DEC4,
  66. VA_MACRO_DEC5,
  67. VA_MACRO_DEC6,
  68. VA_MACRO_DEC7,
  69. VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. VA_MACRO_CLK_DIV_2,
  73. VA_MACRO_CLK_DIV_3,
  74. VA_MACRO_CLK_DIV_4,
  75. VA_MACRO_CLK_DIV_6,
  76. VA_MACRO_CLK_DIV_8,
  77. VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool register_event_listener;
  155. };
  156. static bool va_macro_get_data(struct snd_soc_component *component,
  157. struct device **va_dev,
  158. struct va_macro_priv **va_priv,
  159. const char *func_name)
  160. {
  161. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  162. if (!(*va_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *va_priv = dev_get_drvdata((*va_dev));
  168. if (!(*va_priv) || !(*va_priv)->component) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. return true;
  174. }
  175. static int va_macro_clk_div_get(struct snd_soc_component *component)
  176. {
  177. struct device *va_dev = NULL;
  178. struct va_macro_priv *va_priv = NULL;
  179. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  180. return -EINVAL;
  181. return va_priv->dmic_clk_div;
  182. }
  183. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  184. bool mclk_enable, bool dapm)
  185. {
  186. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  187. int ret = 0;
  188. if (regmap == NULL) {
  189. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  190. return -EINVAL;
  191. }
  192. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  193. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  194. mutex_lock(&va_priv->mclk_lock);
  195. if (mclk_enable) {
  196. if (va_priv->va_mclk_users == 0) {
  197. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  198. va_priv->default_clk_id,
  199. va_priv->clk_id,
  200. true);
  201. if (ret < 0) {
  202. dev_err(va_priv->dev,
  203. "%s: va request clock en failed\n",
  204. __func__);
  205. goto exit;
  206. }
  207. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  208. true);
  209. regcache_mark_dirty(regmap);
  210. regcache_sync_region(regmap,
  211. VA_START_OFFSET,
  212. VA_MAX_OFFSET);
  213. }
  214. va_priv->va_mclk_users++;
  215. } else {
  216. if (va_priv->va_mclk_users <= 0) {
  217. dev_err(va_priv->dev, "%s: clock already disabled\n",
  218. __func__);
  219. va_priv->va_mclk_users = 0;
  220. goto exit;
  221. }
  222. va_priv->va_mclk_users--;
  223. if (va_priv->va_mclk_users == 0) {
  224. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  225. false);
  226. bolero_clk_rsc_request_clock(va_priv->dev,
  227. va_priv->default_clk_id,
  228. va_priv->clk_id,
  229. false);
  230. }
  231. }
  232. exit:
  233. mutex_unlock(&va_priv->mclk_lock);
  234. return ret;
  235. }
  236. static int va_macro_event_handler(struct snd_soc_component *component,
  237. u16 event, u32 data)
  238. {
  239. struct device *va_dev = NULL;
  240. struct va_macro_priv *va_priv = NULL;
  241. int retry_cnt = MAX_RETRY_ATTEMPTS;
  242. int ret = 0;
  243. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  244. return -EINVAL;
  245. switch (event) {
  246. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  247. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  248. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  249. __func__, retry_cnt);
  250. /*
  251. * Userspace takes 10 seconds to close
  252. * the session when pcm_start fails due to concurrency
  253. * with PDR/SSR. Loop and check every 20ms till 10
  254. * seconds for va_mclk user count to get reset to 0
  255. * which ensures userspace teardown is done and SSR
  256. * powerup seq can proceed.
  257. */
  258. msleep(20);
  259. retry_cnt--;
  260. }
  261. if (retry_cnt == 0)
  262. dev_err(va_dev,
  263. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  264. __func__);
  265. break;
  266. case BOLERO_MACRO_EVT_SSR_UP:
  267. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  268. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  269. va_priv->default_clk_id,
  270. VA_CORE_CLK, true);
  271. if (ret < 0)
  272. dev_err_ratelimited(va_priv->dev,
  273. "%s, failed to enable clk, ret:%d\n",
  274. __func__, ret);
  275. else
  276. bolero_clk_rsc_request_clock(va_priv->dev,
  277. va_priv->default_clk_id,
  278. VA_CORE_CLK, false);
  279. /* reset swr after ssr/pdr */
  280. va_priv->reset_swr = true;
  281. if (va_priv->swr_ctrl_data)
  282. swrm_wcd_notify(
  283. va_priv->swr_ctrl_data[0].va_swr_pdev,
  284. SWR_DEVICE_SSR_UP, NULL);
  285. break;
  286. case BOLERO_MACRO_EVT_CLK_RESET:
  287. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  288. break;
  289. case BOLERO_MACRO_EVT_SSR_DOWN:
  290. if (va_priv->swr_ctrl_data) {
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_DOWN, NULL);
  294. swrm_wcd_notify(
  295. va_priv->swr_ctrl_data[0].va_swr_pdev,
  296. SWR_DEVICE_SSR_DOWN, NULL);
  297. }
  298. if ((!pm_runtime_enabled(va_dev) ||
  299. !pm_runtime_suspended(va_dev))) {
  300. ret = bolero_runtime_suspend(va_dev);
  301. if (!ret) {
  302. pm_runtime_disable(va_dev);
  303. pm_runtime_set_suspended(va_dev);
  304. pm_runtime_enable(va_dev);
  305. }
  306. }
  307. break;
  308. default:
  309. break;
  310. }
  311. return 0;
  312. }
  313. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  314. struct snd_kcontrol *kcontrol, int event)
  315. {
  316. struct snd_soc_component *component =
  317. snd_soc_dapm_to_component(w->dapm);
  318. int ret = 0;
  319. struct device *va_dev = NULL;
  320. struct va_macro_priv *va_priv = NULL;
  321. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  322. return -EINVAL;
  323. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  324. switch (event) {
  325. case SND_SOC_DAPM_PRE_PMU:
  326. va_priv->va_swr_clk_cnt++;
  327. if (va_priv->swr_ctrl_data) {
  328. ret = swrm_wcd_notify(
  329. va_priv->swr_ctrl_data[0].va_swr_pdev,
  330. SWR_REQ_CLK_SWITCH, NULL);
  331. if (ret)
  332. dev_dbg(va_dev, "%s: clock switch failed\n",
  333. __func__);
  334. }
  335. msm_cdc_pinctrl_set_wakeup_capable(
  336. va_priv->va_swr_gpio_p, false);
  337. break;
  338. case SND_SOC_DAPM_POST_PMD:
  339. msm_cdc_pinctrl_set_wakeup_capable(
  340. va_priv->va_swr_gpio_p, true);
  341. if (va_priv->swr_ctrl_data) {
  342. ret = swrm_wcd_notify(
  343. va_priv->swr_ctrl_data[0].va_swr_pdev,
  344. SWR_REQ_CLK_SWITCH, NULL);
  345. if (ret)
  346. dev_dbg(va_dev, "%s: clock switch failed\n",
  347. __func__);
  348. }
  349. va_priv->va_swr_clk_cnt--;
  350. break;
  351. default:
  352. dev_err(va_priv->dev,
  353. "%s: invalid DAPM event %d\n", __func__, event);
  354. ret = -EINVAL;
  355. }
  356. return ret;
  357. }
  358. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  359. struct snd_kcontrol *kcontrol, int event)
  360. {
  361. struct snd_soc_component *component =
  362. snd_soc_dapm_to_component(w->dapm);
  363. int ret = 0;
  364. struct device *va_dev = NULL;
  365. struct va_macro_priv *va_priv = NULL;
  366. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  367. return -EINVAL;
  368. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  369. switch (event) {
  370. case SND_SOC_DAPM_PRE_PMU:
  371. if (va_priv->lpass_audio_hw_vote) {
  372. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  373. if (ret)
  374. dev_err(va_dev,
  375. "%s: lpass audio hw enable failed\n",
  376. __func__);
  377. }
  378. if (!ret)
  379. if (bolero_tx_clk_switch(component))
  380. dev_dbg(va_dev, "%s: clock switch failed\n",
  381. __func__);
  382. if (va_priv->lpi_enable) {
  383. bolero_register_event_listener(component, true);
  384. va_priv->register_event_listener = true;
  385. }
  386. break;
  387. case SND_SOC_DAPM_POST_PMD:
  388. if (va_priv->register_event_listener) {
  389. va_priv->register_event_listener = false;
  390. bolero_register_event_listener(component, false);
  391. }
  392. if (bolero_tx_clk_switch(component))
  393. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  394. if (va_priv->lpass_audio_hw_vote)
  395. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  396. break;
  397. default:
  398. dev_err(va_priv->dev,
  399. "%s: invalid DAPM event %d\n", __func__, event);
  400. ret = -EINVAL;
  401. }
  402. return ret;
  403. }
  404. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  405. struct snd_kcontrol *kcontrol, int event)
  406. {
  407. struct device *va_dev = NULL;
  408. struct va_macro_priv *va_priv = NULL;
  409. struct snd_soc_component *component =
  410. snd_soc_dapm_to_component(w->dapm);
  411. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  412. return -EINVAL;
  413. if (SND_SOC_DAPM_EVENT_ON(event))
  414. ++va_priv->tx_swr_clk_cnt;
  415. if (SND_SOC_DAPM_EVENT_OFF(event))
  416. --va_priv->tx_swr_clk_cnt;
  417. return 0;
  418. }
  419. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  420. struct snd_kcontrol *kcontrol, int event)
  421. {
  422. struct snd_soc_component *component =
  423. snd_soc_dapm_to_component(w->dapm);
  424. int ret = 0;
  425. struct device *va_dev = NULL;
  426. struct va_macro_priv *va_priv = NULL;
  427. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  428. return -EINVAL;
  429. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  430. switch (event) {
  431. case SND_SOC_DAPM_PRE_PMU:
  432. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  433. va_priv->default_clk_id,
  434. TX_CORE_CLK,
  435. true);
  436. if (!ret)
  437. va_priv->tx_clk_status++;
  438. ret = va_macro_mclk_enable(va_priv, 1, true);
  439. break;
  440. case SND_SOC_DAPM_POST_PMD:
  441. if (bolero_tx_clk_switch(component))
  442. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  443. va_macro_mclk_enable(va_priv, 0, true);
  444. if (va_priv->tx_clk_status > 0) {
  445. bolero_clk_rsc_request_clock(va_priv->dev,
  446. va_priv->default_clk_id,
  447. TX_CORE_CLK,
  448. false);
  449. va_priv->tx_clk_status--;
  450. }
  451. break;
  452. default:
  453. dev_err(va_priv->dev,
  454. "%s: invalid DAPM event %d\n", __func__, event);
  455. ret = -EINVAL;
  456. }
  457. return ret;
  458. }
  459. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  460. struct regmap *regmap, int clk_type,
  461. bool enable)
  462. {
  463. int ret = 0, clk_tx_ret = 0;
  464. dev_dbg(va_priv->dev,
  465. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  466. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  467. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  468. if (enable) {
  469. if (va_priv->swr_clk_users == 0)
  470. msm_cdc_pinctrl_select_active_state(
  471. va_priv->va_swr_gpio_p);
  472. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  473. TX_CORE_CLK,
  474. TX_CORE_CLK,
  475. true);
  476. if (clk_type == TX_MCLK) {
  477. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  478. TX_CORE_CLK,
  479. TX_CORE_CLK,
  480. true);
  481. if (ret < 0) {
  482. if (va_priv->swr_clk_users == 0)
  483. msm_cdc_pinctrl_select_sleep_state(
  484. va_priv->va_swr_gpio_p);
  485. dev_err_ratelimited(va_priv->dev,
  486. "%s: swr request clk failed\n",
  487. __func__);
  488. goto done;
  489. }
  490. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  491. true);
  492. }
  493. if (clk_type == VA_MCLK) {
  494. ret = va_macro_mclk_enable(va_priv, 1, true);
  495. if (ret < 0) {
  496. if (va_priv->swr_clk_users == 0)
  497. msm_cdc_pinctrl_select_sleep_state(
  498. va_priv->va_swr_gpio_p);
  499. dev_err_ratelimited(va_priv->dev,
  500. "%s: request clock enable failed\n",
  501. __func__);
  502. goto done;
  503. }
  504. }
  505. if (va_priv->swr_clk_users == 0) {
  506. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  507. __func__, va_priv->reset_swr);
  508. if (va_priv->reset_swr)
  509. regmap_update_bits(regmap,
  510. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  511. 0x02, 0x02);
  512. regmap_update_bits(regmap,
  513. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  514. 0x01, 0x01);
  515. if (va_priv->reset_swr)
  516. regmap_update_bits(regmap,
  517. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  518. 0x02, 0x00);
  519. va_priv->reset_swr = false;
  520. }
  521. if (!clk_tx_ret)
  522. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  523. TX_CORE_CLK,
  524. TX_CORE_CLK,
  525. false);
  526. va_priv->swr_clk_users++;
  527. } else {
  528. if (va_priv->swr_clk_users <= 0) {
  529. dev_err_ratelimited(va_priv->dev,
  530. "va swrm clock users already 0\n");
  531. va_priv->swr_clk_users = 0;
  532. return 0;
  533. }
  534. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  535. TX_CORE_CLK,
  536. TX_CORE_CLK,
  537. true);
  538. va_priv->swr_clk_users--;
  539. if (va_priv->swr_clk_users == 0)
  540. regmap_update_bits(regmap,
  541. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  542. 0x01, 0x00);
  543. if (clk_type == VA_MCLK)
  544. va_macro_mclk_enable(va_priv, 0, true);
  545. if (clk_type == TX_MCLK) {
  546. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  547. false);
  548. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  549. TX_CORE_CLK,
  550. TX_CORE_CLK,
  551. false);
  552. if (ret < 0) {
  553. dev_err_ratelimited(va_priv->dev,
  554. "%s: swr request clk failed\n",
  555. __func__);
  556. goto done;
  557. }
  558. }
  559. if (!clk_tx_ret)
  560. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  561. TX_CORE_CLK,
  562. TX_CORE_CLK,
  563. false);
  564. if (va_priv->swr_clk_users == 0)
  565. msm_cdc_pinctrl_select_sleep_state(
  566. va_priv->va_swr_gpio_p);
  567. }
  568. return 0;
  569. done:
  570. if (!clk_tx_ret)
  571. bolero_clk_rsc_request_clock(va_priv->dev,
  572. TX_CORE_CLK,
  573. TX_CORE_CLK,
  574. false);
  575. return ret;
  576. }
  577. static int va_macro_core_vote(void *handle, bool enable)
  578. {
  579. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  580. if (va_priv == NULL) {
  581. pr_err("%s: va priv data is NULL\n", __func__);
  582. return -EINVAL;
  583. }
  584. if (enable) {
  585. pm_runtime_get_sync(va_priv->dev);
  586. pm_runtime_put_autosuspend(va_priv->dev);
  587. pm_runtime_mark_last_busy(va_priv->dev);
  588. }
  589. if (bolero_check_core_votes(va_priv->dev))
  590. return 0;
  591. else
  592. return -EINVAL;
  593. }
  594. static int va_macro_swrm_clock(void *handle, bool enable)
  595. {
  596. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  597. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  598. int ret = 0;
  599. if (regmap == NULL) {
  600. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  601. return -EINVAL;
  602. }
  603. mutex_lock(&va_priv->swr_clk_lock);
  604. dev_dbg(va_priv->dev,
  605. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  606. __func__, (enable ? "enable" : "disable"),
  607. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  608. if (enable) {
  609. pm_runtime_get_sync(va_priv->dev);
  610. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  611. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  612. VA_MCLK, enable);
  613. if (ret)
  614. goto done;
  615. va_priv->va_clk_status++;
  616. } else {
  617. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  618. TX_MCLK, enable);
  619. if (ret)
  620. goto done;
  621. va_priv->tx_clk_status++;
  622. }
  623. pm_runtime_mark_last_busy(va_priv->dev);
  624. pm_runtime_put_autosuspend(va_priv->dev);
  625. } else {
  626. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  627. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  628. VA_MCLK, enable);
  629. if (ret)
  630. goto done;
  631. --va_priv->va_clk_status;
  632. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  633. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  634. TX_MCLK, enable);
  635. if (ret)
  636. goto done;
  637. --va_priv->tx_clk_status;
  638. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  639. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  640. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  641. VA_MCLK, enable);
  642. if (ret)
  643. goto done;
  644. --va_priv->va_clk_status;
  645. } else {
  646. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  647. TX_MCLK, enable);
  648. if (ret)
  649. goto done;
  650. --va_priv->tx_clk_status;
  651. }
  652. } else {
  653. dev_dbg(va_priv->dev,
  654. "%s: Both clocks are disabled\n", __func__);
  655. }
  656. }
  657. dev_dbg(va_priv->dev,
  658. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  659. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  660. va_priv->va_clk_status);
  661. done:
  662. mutex_unlock(&va_priv->swr_clk_lock);
  663. return ret;
  664. }
  665. static int is_amic_enabled(struct snd_soc_component *component, int decimator)
  666. {
  667. u16 adc_mux_reg = 0, adc_reg = 0;
  668. u16 adc_n = BOLERO_ADC_MAX;
  669. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  670. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  671. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  672. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  673. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  674. adc_n = snd_soc_component_read32(component, adc_reg) &
  675. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  676. if (adc_n >= BOLERO_ADC_MAX)
  677. adc_n = BOLERO_ADC_MAX;
  678. }
  679. return adc_n;
  680. }
  681. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  682. {
  683. struct delayed_work *hpf_delayed_work;
  684. struct hpf_work *hpf_work;
  685. struct va_macro_priv *va_priv;
  686. struct snd_soc_component *component;
  687. u16 dec_cfg_reg, hpf_gate_reg;
  688. u8 hpf_cut_off_freq;
  689. u16 adc_n = 0;
  690. hpf_delayed_work = to_delayed_work(work);
  691. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  692. va_priv = hpf_work->va_priv;
  693. component = va_priv->component;
  694. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  695. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  696. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  697. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  698. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  699. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  700. __func__, hpf_work->decimator, hpf_cut_off_freq);
  701. adc_n = is_amic_enabled(component, hpf_work->decimator);
  702. if (adc_n < BOLERO_ADC_MAX) {
  703. /* analog mic clear TX hold */
  704. bolero_clear_amic_tx_hold(component->dev, adc_n);
  705. snd_soc_component_update_bits(component,
  706. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  707. hpf_cut_off_freq << 5);
  708. snd_soc_component_update_bits(component, hpf_gate_reg,
  709. 0x03, 0x02);
  710. /* Minimum 1 clk cycle delay is required as per HW spec */
  711. usleep_range(1000, 1010);
  712. snd_soc_component_update_bits(component, hpf_gate_reg,
  713. 0x03, 0x01);
  714. } else {
  715. snd_soc_component_update_bits(component,
  716. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  717. hpf_cut_off_freq << 5);
  718. snd_soc_component_update_bits(component, hpf_gate_reg,
  719. 0x02, 0x02);
  720. /* Minimum 1 clk cycle delay is required as per HW spec */
  721. usleep_range(1000, 1010);
  722. snd_soc_component_update_bits(component, hpf_gate_reg,
  723. 0x02, 0x00);
  724. }
  725. }
  726. static void va_macro_mute_update_callback(struct work_struct *work)
  727. {
  728. struct va_mute_work *va_mute_dwork;
  729. struct snd_soc_component *component = NULL;
  730. struct va_macro_priv *va_priv;
  731. struct delayed_work *delayed_work;
  732. u16 tx_vol_ctl_reg, decimator;
  733. delayed_work = to_delayed_work(work);
  734. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  735. va_priv = va_mute_dwork->va_priv;
  736. component = va_priv->component;
  737. decimator = va_mute_dwork->decimator;
  738. tx_vol_ctl_reg =
  739. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  740. VA_MACRO_TX_PATH_OFFSET * decimator;
  741. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  742. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  743. __func__, decimator);
  744. }
  745. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  746. struct snd_ctl_elem_value *ucontrol)
  747. {
  748. struct snd_soc_dapm_widget *widget =
  749. snd_soc_dapm_kcontrol_widget(kcontrol);
  750. struct snd_soc_component *component =
  751. snd_soc_dapm_to_component(widget->dapm);
  752. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  753. unsigned int val;
  754. u16 mic_sel_reg, dmic_clk_reg;
  755. struct device *va_dev = NULL;
  756. struct va_macro_priv *va_priv = NULL;
  757. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  758. return -EINVAL;
  759. val = ucontrol->value.enumerated.item[0];
  760. if (val > e->items - 1)
  761. return -EINVAL;
  762. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  763. widget->name, val);
  764. switch (e->reg) {
  765. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  766. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  767. break;
  768. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  769. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  770. break;
  771. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  772. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  773. break;
  774. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  775. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  776. break;
  777. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  778. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  779. break;
  780. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  781. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  782. break;
  783. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  784. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  785. break;
  786. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  787. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  788. break;
  789. default:
  790. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  791. __func__, e->reg);
  792. return -EINVAL;
  793. }
  794. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  795. if (val != 0) {
  796. if (val < 5) {
  797. snd_soc_component_update_bits(component,
  798. mic_sel_reg,
  799. 1 << 7, 0x0 << 7);
  800. } else {
  801. snd_soc_component_update_bits(component,
  802. mic_sel_reg,
  803. 1 << 7, 0x1 << 7);
  804. snd_soc_component_update_bits(component,
  805. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  806. 0x80, 0x00);
  807. dmic_clk_reg =
  808. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  809. ((val - 5)/2) * 4;
  810. snd_soc_component_update_bits(component,
  811. dmic_clk_reg,
  812. 0x0E, va_priv->dmic_clk_div << 0x1);
  813. }
  814. }
  815. } else {
  816. /* DMIC selected */
  817. if (val != 0)
  818. snd_soc_component_update_bits(component, mic_sel_reg,
  819. 1 << 7, 1 << 7);
  820. }
  821. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  822. }
  823. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  824. struct snd_ctl_elem_value *ucontrol)
  825. {
  826. struct snd_soc_component *component =
  827. snd_soc_kcontrol_component(kcontrol);
  828. struct device *va_dev = NULL;
  829. struct va_macro_priv *va_priv = NULL;
  830. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  831. return -EINVAL;
  832. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  833. return 0;
  834. }
  835. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  836. struct snd_ctl_elem_value *ucontrol)
  837. {
  838. struct snd_soc_component *component =
  839. snd_soc_kcontrol_component(kcontrol);
  840. struct device *va_dev = NULL;
  841. struct va_macro_priv *va_priv = NULL;
  842. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  843. return -EINVAL;
  844. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  845. return 0;
  846. }
  847. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  848. struct snd_ctl_elem_value *ucontrol)
  849. {
  850. struct snd_soc_dapm_widget *widget =
  851. snd_soc_dapm_kcontrol_widget(kcontrol);
  852. struct snd_soc_component *component =
  853. snd_soc_dapm_to_component(widget->dapm);
  854. struct soc_multi_mixer_control *mixer =
  855. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  856. u32 dai_id = widget->shift;
  857. u32 dec_id = mixer->shift;
  858. struct device *va_dev = NULL;
  859. struct va_macro_priv *va_priv = NULL;
  860. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  861. return -EINVAL;
  862. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  863. ucontrol->value.integer.value[0] = 1;
  864. else
  865. ucontrol->value.integer.value[0] = 0;
  866. return 0;
  867. }
  868. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  869. struct snd_ctl_elem_value *ucontrol)
  870. {
  871. struct snd_soc_dapm_widget *widget =
  872. snd_soc_dapm_kcontrol_widget(kcontrol);
  873. struct snd_soc_component *component =
  874. snd_soc_dapm_to_component(widget->dapm);
  875. struct snd_soc_dapm_update *update = NULL;
  876. struct soc_multi_mixer_control *mixer =
  877. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  878. u32 dai_id = widget->shift;
  879. u32 dec_id = mixer->shift;
  880. u32 enable = ucontrol->value.integer.value[0];
  881. struct device *va_dev = NULL;
  882. struct va_macro_priv *va_priv = NULL;
  883. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  884. return -EINVAL;
  885. if (enable) {
  886. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  887. va_priv->active_ch_cnt[dai_id]++;
  888. } else {
  889. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  890. va_priv->active_ch_cnt[dai_id]--;
  891. }
  892. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  893. return 0;
  894. }
  895. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  896. struct snd_kcontrol *kcontrol, int event)
  897. {
  898. struct snd_soc_component *component =
  899. snd_soc_dapm_to_component(w->dapm);
  900. unsigned int dmic = 0;
  901. int ret = 0;
  902. char *wname;
  903. wname = strpbrk(w->name, "01234567");
  904. if (!wname) {
  905. dev_err(component->dev, "%s: widget not found\n", __func__);
  906. return -EINVAL;
  907. }
  908. ret = kstrtouint(wname, 10, &dmic);
  909. if (ret < 0) {
  910. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  911. __func__);
  912. return -EINVAL;
  913. }
  914. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  915. __func__, event, dmic);
  916. switch (event) {
  917. case SND_SOC_DAPM_PRE_PMU:
  918. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  919. break;
  920. case SND_SOC_DAPM_POST_PMD:
  921. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  922. break;
  923. }
  924. return 0;
  925. }
  926. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  927. struct snd_kcontrol *kcontrol, int event)
  928. {
  929. struct snd_soc_component *component =
  930. snd_soc_dapm_to_component(w->dapm);
  931. unsigned int decimator;
  932. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  933. u16 tx_gain_ctl_reg;
  934. u8 hpf_cut_off_freq;
  935. u16 adc_mux_reg = 0;
  936. struct device *va_dev = NULL;
  937. struct va_macro_priv *va_priv = NULL;
  938. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  939. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  940. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  941. return -EINVAL;
  942. decimator = w->shift;
  943. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  944. w->name, decimator);
  945. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  946. VA_MACRO_TX_PATH_OFFSET * decimator;
  947. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  948. VA_MACRO_TX_PATH_OFFSET * decimator;
  949. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  950. VA_MACRO_TX_PATH_OFFSET * decimator;
  951. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  952. VA_MACRO_TX_PATH_OFFSET * decimator;
  953. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  954. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  955. switch (event) {
  956. case SND_SOC_DAPM_PRE_PMU:
  957. /* Enable TX PGA Mute */
  958. snd_soc_component_update_bits(component,
  959. tx_vol_ctl_reg, 0x10, 0x10);
  960. break;
  961. case SND_SOC_DAPM_POST_PMU:
  962. /* Enable TX CLK */
  963. snd_soc_component_update_bits(component,
  964. tx_vol_ctl_reg, 0x20, 0x20);
  965. snd_soc_component_update_bits(component,
  966. hpf_gate_reg, 0x01, 0x00);
  967. /*
  968. * Minimum 1 clk cycle delay is required as per HW spec
  969. */
  970. usleep_range(1000, 1010);
  971. hpf_cut_off_freq = (snd_soc_component_read32(
  972. component, dec_cfg_reg) &
  973. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  974. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  975. hpf_cut_off_freq;
  976. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  977. snd_soc_component_update_bits(component, dec_cfg_reg,
  978. TX_HPF_CUT_OFF_FREQ_MASK,
  979. CF_MIN_3DB_150HZ << 5);
  980. }
  981. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  982. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  983. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  984. if (va_tx_unmute_delay < unmute_delay)
  985. va_tx_unmute_delay = unmute_delay;
  986. }
  987. snd_soc_component_update_bits(component,
  988. hpf_gate_reg, 0x03, 0x03);
  989. /*
  990. * Minimum 1 clk cycle delay is required as per HW spec
  991. */
  992. usleep_range(1000, 1010);
  993. snd_soc_component_update_bits(component,
  994. hpf_gate_reg, 0x02, 0x00);
  995. snd_soc_component_update_bits(component,
  996. hpf_gate_reg, 0x01, 0x01);
  997. /*
  998. * 6ms delay is required as per HW spec
  999. */
  1000. usleep_range(6000, 6010);
  1001. /* schedule work queue to Remove Mute */
  1002. queue_delayed_work(system_freezable_wq,
  1003. &va_priv->va_mute_dwork[decimator].dwork,
  1004. msecs_to_jiffies(va_tx_unmute_delay));
  1005. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1006. CF_MIN_3DB_150HZ)
  1007. queue_delayed_work(system_freezable_wq,
  1008. &va_priv->va_hpf_work[decimator].dwork,
  1009. msecs_to_jiffies(hpf_delay));
  1010. /* apply gain after decimator is enabled */
  1011. snd_soc_component_write(component, tx_gain_ctl_reg,
  1012. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1013. if (va_priv->version == BOLERO_VERSION_2_0) {
  1014. if (snd_soc_component_read32(component, adc_mux_reg)
  1015. & SWR_MIC) {
  1016. snd_soc_component_update_bits(component,
  1017. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1018. 0x01, 0x01);
  1019. snd_soc_component_update_bits(component,
  1020. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1021. 0x0E, 0x0C);
  1022. snd_soc_component_update_bits(component,
  1023. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1024. 0x0E, 0x0C);
  1025. snd_soc_component_update_bits(component,
  1026. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1027. 0x0E, 0x00);
  1028. snd_soc_component_update_bits(component,
  1029. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1030. 0x0E, 0x00);
  1031. snd_soc_component_update_bits(component,
  1032. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1033. 0x0E, 0x00);
  1034. snd_soc_component_update_bits(component,
  1035. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1036. 0x0E, 0x00);
  1037. }
  1038. }
  1039. break;
  1040. case SND_SOC_DAPM_PRE_PMD:
  1041. hpf_cut_off_freq =
  1042. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1043. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1044. 0x10, 0x10);
  1045. if (cancel_delayed_work_sync(
  1046. &va_priv->va_hpf_work[decimator].dwork)) {
  1047. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1048. snd_soc_component_update_bits(component,
  1049. dec_cfg_reg,
  1050. TX_HPF_CUT_OFF_FREQ_MASK,
  1051. hpf_cut_off_freq << 5);
  1052. snd_soc_component_update_bits(component,
  1053. hpf_gate_reg,
  1054. 0x02, 0x02);
  1055. /*
  1056. * Minimum 1 clk cycle delay is required
  1057. * as per HW spec
  1058. */
  1059. usleep_range(1000, 1010);
  1060. snd_soc_component_update_bits(component,
  1061. hpf_gate_reg,
  1062. 0x02, 0x00);
  1063. }
  1064. }
  1065. cancel_delayed_work_sync(
  1066. &va_priv->va_mute_dwork[decimator].dwork);
  1067. if (va_priv->version == BOLERO_VERSION_2_0) {
  1068. if (snd_soc_component_read32(component, adc_mux_reg)
  1069. & SWR_MIC)
  1070. snd_soc_component_update_bits(component,
  1071. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1072. 0x01, 0x00);
  1073. }
  1074. break;
  1075. case SND_SOC_DAPM_POST_PMD:
  1076. /* Disable TX CLK */
  1077. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1078. 0x20, 0x00);
  1079. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1080. 0x10, 0x00);
  1081. break;
  1082. }
  1083. return 0;
  1084. }
  1085. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1086. struct snd_kcontrol *kcontrol, int event)
  1087. {
  1088. struct snd_soc_component *component =
  1089. snd_soc_dapm_to_component(w->dapm);
  1090. struct device *va_dev = NULL;
  1091. struct va_macro_priv *va_priv = NULL;
  1092. int ret = 0;
  1093. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1094. return -EINVAL;
  1095. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1096. switch (event) {
  1097. case SND_SOC_DAPM_POST_PMU:
  1098. if (bolero_tx_clk_switch(component))
  1099. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  1100. if (va_priv->tx_clk_status > 0) {
  1101. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1102. va_priv->default_clk_id,
  1103. TX_CORE_CLK,
  1104. false);
  1105. va_priv->tx_clk_status--;
  1106. }
  1107. break;
  1108. case SND_SOC_DAPM_PRE_PMD:
  1109. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1110. va_priv->default_clk_id,
  1111. TX_CORE_CLK,
  1112. true);
  1113. if (!ret)
  1114. va_priv->tx_clk_status++;
  1115. break;
  1116. default:
  1117. dev_err(va_priv->dev,
  1118. "%s: invalid DAPM event %d\n", __func__, event);
  1119. ret = -EINVAL;
  1120. break;
  1121. }
  1122. return ret;
  1123. }
  1124. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1125. struct snd_kcontrol *kcontrol, int event)
  1126. {
  1127. struct snd_soc_component *component =
  1128. snd_soc_dapm_to_component(w->dapm);
  1129. struct device *va_dev = NULL;
  1130. struct va_macro_priv *va_priv = NULL;
  1131. int ret = 0;
  1132. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1133. return -EINVAL;
  1134. if (!va_priv->micb_supply) {
  1135. dev_err(va_dev,
  1136. "%s:regulator not provided in dtsi\n", __func__);
  1137. return -EINVAL;
  1138. }
  1139. switch (event) {
  1140. case SND_SOC_DAPM_PRE_PMU:
  1141. if (va_priv->micb_users++ > 0)
  1142. return 0;
  1143. ret = regulator_set_voltage(va_priv->micb_supply,
  1144. va_priv->micb_voltage,
  1145. va_priv->micb_voltage);
  1146. if (ret) {
  1147. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1148. __func__, ret);
  1149. return ret;
  1150. }
  1151. ret = regulator_set_load(va_priv->micb_supply,
  1152. va_priv->micb_current);
  1153. if (ret) {
  1154. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1155. __func__, ret);
  1156. return ret;
  1157. }
  1158. ret = regulator_enable(va_priv->micb_supply);
  1159. if (ret) {
  1160. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1161. __func__, ret);
  1162. return ret;
  1163. }
  1164. break;
  1165. case SND_SOC_DAPM_POST_PMD:
  1166. if (--va_priv->micb_users > 0)
  1167. return 0;
  1168. if (va_priv->micb_users < 0) {
  1169. va_priv->micb_users = 0;
  1170. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1171. __func__);
  1172. return 0;
  1173. }
  1174. ret = regulator_disable(va_priv->micb_supply);
  1175. if (ret) {
  1176. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1177. __func__, ret);
  1178. return ret;
  1179. }
  1180. regulator_set_voltage(va_priv->micb_supply, 0,
  1181. va_priv->micb_voltage);
  1182. regulator_set_load(va_priv->micb_supply, 0);
  1183. break;
  1184. }
  1185. return 0;
  1186. }
  1187. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1188. struct snd_pcm_hw_params *params,
  1189. struct snd_soc_dai *dai)
  1190. {
  1191. int tx_fs_rate = -EINVAL;
  1192. struct snd_soc_component *component = dai->component;
  1193. u32 decimator, sample_rate;
  1194. u16 tx_fs_reg = 0;
  1195. struct device *va_dev = NULL;
  1196. struct va_macro_priv *va_priv = NULL;
  1197. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1198. return -EINVAL;
  1199. dev_dbg(va_dev,
  1200. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1201. dai->name, dai->id, params_rate(params),
  1202. params_channels(params));
  1203. sample_rate = params_rate(params);
  1204. switch (sample_rate) {
  1205. case 8000:
  1206. tx_fs_rate = 0;
  1207. break;
  1208. case 16000:
  1209. tx_fs_rate = 1;
  1210. break;
  1211. case 32000:
  1212. tx_fs_rate = 3;
  1213. break;
  1214. case 48000:
  1215. tx_fs_rate = 4;
  1216. break;
  1217. case 96000:
  1218. tx_fs_rate = 5;
  1219. break;
  1220. case 192000:
  1221. tx_fs_rate = 6;
  1222. break;
  1223. case 384000:
  1224. tx_fs_rate = 7;
  1225. break;
  1226. default:
  1227. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1228. __func__, params_rate(params));
  1229. return -EINVAL;
  1230. }
  1231. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1232. VA_MACRO_DEC_MAX) {
  1233. if (decimator >= 0) {
  1234. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1235. VA_MACRO_TX_PATH_OFFSET * decimator;
  1236. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1237. __func__, decimator, sample_rate);
  1238. snd_soc_component_update_bits(component, tx_fs_reg,
  1239. 0x0F, tx_fs_rate);
  1240. } else {
  1241. dev_err(va_dev,
  1242. "%s: ERROR: Invalid decimator: %d\n",
  1243. __func__, decimator);
  1244. return -EINVAL;
  1245. }
  1246. }
  1247. return 0;
  1248. }
  1249. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1250. unsigned int *tx_num, unsigned int *tx_slot,
  1251. unsigned int *rx_num, unsigned int *rx_slot)
  1252. {
  1253. struct snd_soc_component *component = dai->component;
  1254. struct device *va_dev = NULL;
  1255. struct va_macro_priv *va_priv = NULL;
  1256. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1257. return -EINVAL;
  1258. switch (dai->id) {
  1259. case VA_MACRO_AIF1_CAP:
  1260. case VA_MACRO_AIF2_CAP:
  1261. case VA_MACRO_AIF3_CAP:
  1262. *tx_slot = va_priv->active_ch_mask[dai->id];
  1263. *tx_num = va_priv->active_ch_cnt[dai->id];
  1264. break;
  1265. default:
  1266. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1267. break;
  1268. }
  1269. return 0;
  1270. }
  1271. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1272. .hw_params = va_macro_hw_params,
  1273. .get_channel_map = va_macro_get_channel_map,
  1274. };
  1275. static struct snd_soc_dai_driver va_macro_dai[] = {
  1276. {
  1277. .name = "va_macro_tx1",
  1278. .id = VA_MACRO_AIF1_CAP,
  1279. .capture = {
  1280. .stream_name = "VA_AIF1 Capture",
  1281. .rates = VA_MACRO_RATES,
  1282. .formats = VA_MACRO_FORMATS,
  1283. .rate_max = 192000,
  1284. .rate_min = 8000,
  1285. .channels_min = 1,
  1286. .channels_max = 8,
  1287. },
  1288. .ops = &va_macro_dai_ops,
  1289. },
  1290. {
  1291. .name = "va_macro_tx2",
  1292. .id = VA_MACRO_AIF2_CAP,
  1293. .capture = {
  1294. .stream_name = "VA_AIF2 Capture",
  1295. .rates = VA_MACRO_RATES,
  1296. .formats = VA_MACRO_FORMATS,
  1297. .rate_max = 192000,
  1298. .rate_min = 8000,
  1299. .channels_min = 1,
  1300. .channels_max = 8,
  1301. },
  1302. .ops = &va_macro_dai_ops,
  1303. },
  1304. {
  1305. .name = "va_macro_tx3",
  1306. .id = VA_MACRO_AIF3_CAP,
  1307. .capture = {
  1308. .stream_name = "VA_AIF3 Capture",
  1309. .rates = VA_MACRO_RATES,
  1310. .formats = VA_MACRO_FORMATS,
  1311. .rate_max = 192000,
  1312. .rate_min = 8000,
  1313. .channels_min = 1,
  1314. .channels_max = 8,
  1315. },
  1316. .ops = &va_macro_dai_ops,
  1317. },
  1318. };
  1319. #define STRING(name) #name
  1320. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1321. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1322. static const struct snd_kcontrol_new name##_mux = \
  1323. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1324. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1325. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1326. static const struct snd_kcontrol_new name##_mux = \
  1327. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1328. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1329. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1330. static const char * const adc_mux_text[] = {
  1331. "MSM_DMIC", "SWR_MIC"
  1332. };
  1333. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1334. 0, adc_mux_text);
  1335. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1336. 0, adc_mux_text);
  1337. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1338. 0, adc_mux_text);
  1339. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1340. 0, adc_mux_text);
  1341. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1342. 0, adc_mux_text);
  1343. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1344. 0, adc_mux_text);
  1345. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1346. 0, adc_mux_text);
  1347. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1348. 0, adc_mux_text);
  1349. static const char * const dmic_mux_text[] = {
  1350. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1351. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1352. };
  1353. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1354. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1355. va_macro_put_dec_enum);
  1356. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1357. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1358. va_macro_put_dec_enum);
  1359. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1360. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1361. va_macro_put_dec_enum);
  1362. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1363. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1364. va_macro_put_dec_enum);
  1365. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1366. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1367. va_macro_put_dec_enum);
  1368. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1369. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1370. va_macro_put_dec_enum);
  1371. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1372. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1373. va_macro_put_dec_enum);
  1374. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1375. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1376. va_macro_put_dec_enum);
  1377. static const char * const smic_mux_text[] = {
  1378. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1379. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1380. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1381. };
  1382. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1383. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1384. va_macro_put_dec_enum);
  1385. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1386. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1387. va_macro_put_dec_enum);
  1388. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1389. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1390. va_macro_put_dec_enum);
  1391. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1392. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1393. va_macro_put_dec_enum);
  1394. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1395. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1396. va_macro_put_dec_enum);
  1397. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1398. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1399. va_macro_put_dec_enum);
  1400. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1401. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1402. va_macro_put_dec_enum);
  1403. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1404. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1405. va_macro_put_dec_enum);
  1406. static const char * const smic_mux_text_v2[] = {
  1407. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1408. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1409. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1410. };
  1411. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1412. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1413. va_macro_put_dec_enum);
  1414. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1415. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1416. va_macro_put_dec_enum);
  1417. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1418. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1419. va_macro_put_dec_enum);
  1420. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1421. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1422. va_macro_put_dec_enum);
  1423. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1424. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1425. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1426. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1427. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1428. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1429. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1430. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1431. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1432. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1433. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1434. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1435. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1436. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1437. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1438. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1439. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1440. };
  1441. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1442. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1443. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1444. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1445. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1446. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1447. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1448. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1449. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1450. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1451. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1452. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1453. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1454. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1455. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1456. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1457. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1458. };
  1459. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1460. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1461. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1462. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1463. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1464. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1465. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1466. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1467. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1468. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1469. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1470. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1471. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1472. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1473. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1474. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1475. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1476. };
  1477. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1478. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1479. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1480. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1481. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1482. };
  1483. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1484. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1485. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1486. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1487. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1488. };
  1489. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1490. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1491. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1492. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1493. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1494. };
  1495. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1496. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1497. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1498. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1499. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1500. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1501. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1502. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1503. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1504. };
  1505. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1506. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1507. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1508. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1509. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1510. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1511. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1512. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1513. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1514. };
  1515. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1516. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1517. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1518. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1519. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1520. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1521. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1522. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1523. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1524. };
  1525. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1526. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1527. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1528. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1529. SND_SOC_DAPM_PRE_PMD),
  1530. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1531. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1532. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1533. SND_SOC_DAPM_PRE_PMD),
  1534. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1535. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1536. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1537. SND_SOC_DAPM_PRE_PMD),
  1538. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1539. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1540. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1541. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1542. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1543. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1544. va_macro_enable_micbias,
  1545. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1546. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1547. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1548. SND_SOC_DAPM_POST_PMD),
  1549. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1550. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1551. SND_SOC_DAPM_POST_PMD),
  1552. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1553. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1554. SND_SOC_DAPM_POST_PMD),
  1555. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1556. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1557. SND_SOC_DAPM_POST_PMD),
  1558. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1559. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1560. SND_SOC_DAPM_POST_PMD),
  1561. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1562. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1563. SND_SOC_DAPM_POST_PMD),
  1564. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1565. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1566. SND_SOC_DAPM_POST_PMD),
  1567. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1568. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1569. SND_SOC_DAPM_POST_PMD),
  1570. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1571. &va_dec0_mux, va_macro_enable_dec,
  1572. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1573. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1574. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1575. &va_dec1_mux, va_macro_enable_dec,
  1576. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1577. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1578. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1579. va_macro_mclk_event,
  1580. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1581. };
  1582. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1583. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1584. VA_MACRO_AIF1_CAP, 0,
  1585. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1586. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1587. VA_MACRO_AIF2_CAP, 0,
  1588. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1589. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1590. VA_MACRO_AIF3_CAP, 0,
  1591. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1592. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1593. va_macro_swr_pwr_event_v2,
  1594. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1595. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1596. va_macro_tx_swr_clk_event_v2,
  1597. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1598. };
  1599. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1600. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1601. VA_MACRO_AIF1_CAP, 0,
  1602. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1603. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1604. VA_MACRO_AIF2_CAP, 0,
  1605. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1606. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1607. VA_MACRO_AIF3_CAP, 0,
  1608. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1609. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1610. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1611. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1612. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1613. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1614. &va_dec2_mux, va_macro_enable_dec,
  1615. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1616. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1617. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1618. &va_dec3_mux, va_macro_enable_dec,
  1619. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1620. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1621. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1622. va_macro_swr_pwr_event,
  1623. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1624. };
  1625. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1626. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1627. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1628. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1629. SND_SOC_DAPM_PRE_PMD),
  1630. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1631. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1632. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1633. SND_SOC_DAPM_PRE_PMD),
  1634. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1635. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1636. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1637. SND_SOC_DAPM_PRE_PMD),
  1638. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1639. VA_MACRO_AIF1_CAP, 0,
  1640. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1641. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1642. VA_MACRO_AIF2_CAP, 0,
  1643. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1644. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1645. VA_MACRO_AIF3_CAP, 0,
  1646. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1647. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1648. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1649. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1650. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1651. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1652. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1653. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1654. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1655. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1656. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1657. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1658. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1659. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1660. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1661. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1662. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1663. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1664. va_macro_enable_micbias,
  1665. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1666. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1667. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1668. SND_SOC_DAPM_POST_PMD),
  1669. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1670. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1671. SND_SOC_DAPM_POST_PMD),
  1672. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1673. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1674. SND_SOC_DAPM_POST_PMD),
  1675. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1676. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1677. SND_SOC_DAPM_POST_PMD),
  1678. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1679. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1680. SND_SOC_DAPM_POST_PMD),
  1681. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1682. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1683. SND_SOC_DAPM_POST_PMD),
  1684. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1685. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1686. SND_SOC_DAPM_POST_PMD),
  1687. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1688. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1689. SND_SOC_DAPM_POST_PMD),
  1690. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1691. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1692. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1693. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1694. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1695. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1696. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1697. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1698. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1699. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1700. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1701. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1702. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1703. &va_dec0_mux, va_macro_enable_dec,
  1704. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1705. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1706. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1707. &va_dec1_mux, va_macro_enable_dec,
  1708. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1709. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1710. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1711. &va_dec2_mux, va_macro_enable_dec,
  1712. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1713. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1714. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1715. &va_dec3_mux, va_macro_enable_dec,
  1716. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1717. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1718. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1719. &va_dec4_mux, va_macro_enable_dec,
  1720. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1721. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1722. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1723. &va_dec5_mux, va_macro_enable_dec,
  1724. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1725. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1726. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1727. &va_dec6_mux, va_macro_enable_dec,
  1728. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1729. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1730. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1731. &va_dec7_mux, va_macro_enable_dec,
  1732. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1733. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1734. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1735. va_macro_swr_pwr_event,
  1736. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1737. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1738. va_macro_mclk_event,
  1739. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1740. };
  1741. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1742. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1743. va_macro_mclk_event,
  1744. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1745. };
  1746. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1747. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1748. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1749. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1750. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1751. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1752. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1753. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1754. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1755. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1756. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1757. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1758. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1759. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1760. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1761. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1762. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1763. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1764. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1765. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1766. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1767. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1768. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1769. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1770. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1771. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1772. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1773. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1774. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1775. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1776. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1777. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1778. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1779. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1780. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1781. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1782. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1783. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1784. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1785. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1786. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1787. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1788. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1789. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1790. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1791. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1792. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1793. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1794. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1795. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1796. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1797. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1798. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1799. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1800. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1801. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1802. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1803. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1804. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1805. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1806. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1807. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1808. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1809. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1810. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1811. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1812. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1813. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1814. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1815. };
  1816. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1817. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1818. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1819. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1820. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1821. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1822. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1823. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1824. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1825. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1826. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1827. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1828. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1829. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1830. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1831. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1832. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1833. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1834. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1835. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1836. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1837. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1838. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1839. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1840. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1841. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1842. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1843. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1844. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1845. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1846. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1847. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1848. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1849. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1850. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1851. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1852. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1853. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1854. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1855. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1856. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1857. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1858. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1859. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1860. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1861. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1862. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1863. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1864. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1865. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1866. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1867. };
  1868. static const struct snd_soc_dapm_route va_audio_map[] = {
  1869. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1870. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1871. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1872. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1873. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1874. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1875. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1876. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1877. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1878. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1879. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1880. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1881. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1882. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1883. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1884. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1885. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1886. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1887. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1888. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1889. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1890. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1891. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1892. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1893. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1894. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1895. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1896. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1897. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1898. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1899. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1900. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1901. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1902. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1903. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1904. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1905. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1906. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1907. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1908. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1909. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1910. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1911. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1912. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1913. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1914. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1915. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1916. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1917. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1918. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1919. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1920. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1921. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1922. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1923. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1924. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1925. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1926. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1927. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1928. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1929. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1930. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1931. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1932. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1933. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1934. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1935. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1936. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1937. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1938. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1939. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1940. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1941. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1942. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1943. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1944. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1945. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1946. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1947. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1948. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1949. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1950. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1951. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1952. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1953. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1954. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1955. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1956. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1957. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1958. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1959. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1960. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1961. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1962. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1963. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1964. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1965. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1966. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1967. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1968. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1969. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1970. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1971. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1972. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1973. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1974. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1975. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1976. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1977. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1978. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1979. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1980. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1981. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1982. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1983. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1984. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1985. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1986. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1987. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1988. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1989. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1990. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1991. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1992. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1993. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1994. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1995. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1996. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1997. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1998. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1999. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2000. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2001. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2002. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2003. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2004. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2005. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2006. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2007. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2008. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2009. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2010. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2011. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2012. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2013. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2014. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2015. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2016. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2017. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2018. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2019. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2020. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2021. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2022. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2023. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2024. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2025. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2026. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2027. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2028. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2029. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2030. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2031. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2032. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2033. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2034. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2035. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2036. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2037. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2038. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2039. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2040. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2041. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2042. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2043. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2044. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2045. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2046. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2047. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2048. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2049. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2050. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2051. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2052. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2053. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2054. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2055. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2056. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2057. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2058. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2059. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2060. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2061. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2062. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2063. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2064. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2065. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2066. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2067. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2068. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2069. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2070. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2071. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2072. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2073. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2074. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2075. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2076. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2077. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2078. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2079. };
  2080. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2081. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2082. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2083. 0, -84, 40, digital_gain),
  2084. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2085. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2086. 0, -84, 40, digital_gain),
  2087. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2088. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2089. 0, -84, 40, digital_gain),
  2090. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2091. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2092. 0, -84, 40, digital_gain),
  2093. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2094. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2095. 0, -84, 40, digital_gain),
  2096. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2097. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2098. 0, -84, 40, digital_gain),
  2099. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2100. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2101. 0, -84, 40, digital_gain),
  2102. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2103. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2104. 0, -84, 40, digital_gain),
  2105. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2106. va_macro_lpi_get, va_macro_lpi_put),
  2107. };
  2108. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2109. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2110. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2111. 0, -84, 40, digital_gain),
  2112. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2113. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2114. 0, -84, 40, digital_gain),
  2115. };
  2116. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2117. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2118. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2119. 0, -84, 40, digital_gain),
  2120. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2121. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2122. 0, -84, 40, digital_gain),
  2123. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2124. va_macro_lpi_get, va_macro_lpi_put),
  2125. };
  2126. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2127. struct va_macro_priv *va_priv)
  2128. {
  2129. u32 div_factor;
  2130. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2131. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2132. mclk_rate % dmic_sample_rate != 0)
  2133. goto undefined_rate;
  2134. div_factor = mclk_rate / dmic_sample_rate;
  2135. switch (div_factor) {
  2136. case 2:
  2137. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2138. break;
  2139. case 3:
  2140. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2141. break;
  2142. case 4:
  2143. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2144. break;
  2145. case 6:
  2146. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2147. break;
  2148. case 8:
  2149. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2150. break;
  2151. case 16:
  2152. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2153. break;
  2154. default:
  2155. /* Any other DIV factor is invalid */
  2156. goto undefined_rate;
  2157. }
  2158. /* Valid dmic DIV factors */
  2159. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2160. __func__, div_factor, mclk_rate);
  2161. return dmic_sample_rate;
  2162. undefined_rate:
  2163. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2164. __func__, dmic_sample_rate, mclk_rate);
  2165. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2166. return dmic_sample_rate;
  2167. }
  2168. static int va_macro_init(struct snd_soc_component *component)
  2169. {
  2170. struct snd_soc_dapm_context *dapm =
  2171. snd_soc_component_get_dapm(component);
  2172. int ret, i;
  2173. struct device *va_dev = NULL;
  2174. struct va_macro_priv *va_priv = NULL;
  2175. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2176. if (!va_dev) {
  2177. dev_err(component->dev,
  2178. "%s: null device for macro!\n", __func__);
  2179. return -EINVAL;
  2180. }
  2181. va_priv = dev_get_drvdata(va_dev);
  2182. if (!va_priv) {
  2183. dev_err(component->dev,
  2184. "%s: priv is null for macro!\n", __func__);
  2185. return -EINVAL;
  2186. }
  2187. va_priv->lpi_enable = false;
  2188. va_priv->register_event_listener = false;
  2189. if (va_priv->va_without_decimation) {
  2190. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2191. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2192. if (ret < 0) {
  2193. dev_err(va_dev,
  2194. "%s: Failed to add without dec controls\n",
  2195. __func__);
  2196. return ret;
  2197. }
  2198. va_priv->component = component;
  2199. return 0;
  2200. }
  2201. va_priv->version = bolero_get_version(va_dev);
  2202. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2203. ret = snd_soc_dapm_new_controls(dapm,
  2204. va_macro_dapm_widgets_common,
  2205. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2206. if (ret < 0) {
  2207. dev_err(va_dev, "%s: Failed to add controls\n",
  2208. __func__);
  2209. return ret;
  2210. }
  2211. if (va_priv->version == BOLERO_VERSION_2_1)
  2212. ret = snd_soc_dapm_new_controls(dapm,
  2213. va_macro_dapm_widgets_v2,
  2214. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2215. else if (va_priv->version == BOLERO_VERSION_2_0)
  2216. ret = snd_soc_dapm_new_controls(dapm,
  2217. va_macro_dapm_widgets_v3,
  2218. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2219. if (ret < 0) {
  2220. dev_err(va_dev, "%s: Failed to add controls\n",
  2221. __func__);
  2222. return ret;
  2223. }
  2224. } else {
  2225. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2226. ARRAY_SIZE(va_macro_dapm_widgets));
  2227. if (ret < 0) {
  2228. dev_err(va_dev, "%s: Failed to add controls\n",
  2229. __func__);
  2230. return ret;
  2231. }
  2232. }
  2233. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2234. ret = snd_soc_dapm_add_routes(dapm,
  2235. va_audio_map_common,
  2236. ARRAY_SIZE(va_audio_map_common));
  2237. if (ret < 0) {
  2238. dev_err(va_dev, "%s: Failed to add routes\n",
  2239. __func__);
  2240. return ret;
  2241. }
  2242. if (va_priv->version == BOLERO_VERSION_2_0)
  2243. ret = snd_soc_dapm_add_routes(dapm,
  2244. va_audio_map_v3,
  2245. ARRAY_SIZE(va_audio_map_v3));
  2246. if (ret < 0) {
  2247. dev_err(va_dev, "%s: Failed to add routes\n",
  2248. __func__);
  2249. return ret;
  2250. }
  2251. } else {
  2252. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2253. ARRAY_SIZE(va_audio_map));
  2254. if (ret < 0) {
  2255. dev_err(va_dev, "%s: Failed to add routes\n",
  2256. __func__);
  2257. return ret;
  2258. }
  2259. }
  2260. ret = snd_soc_dapm_new_widgets(dapm->card);
  2261. if (ret < 0) {
  2262. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2263. return ret;
  2264. }
  2265. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2266. ret = snd_soc_add_component_controls(component,
  2267. va_macro_snd_controls_common,
  2268. ARRAY_SIZE(va_macro_snd_controls_common));
  2269. if (ret < 0) {
  2270. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2271. __func__);
  2272. return ret;
  2273. }
  2274. if (va_priv->version == BOLERO_VERSION_2_0)
  2275. ret = snd_soc_add_component_controls(component,
  2276. va_macro_snd_controls_v3,
  2277. ARRAY_SIZE(va_macro_snd_controls_v3));
  2278. if (ret < 0) {
  2279. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2280. __func__);
  2281. return ret;
  2282. }
  2283. } else {
  2284. ret = snd_soc_add_component_controls(component,
  2285. va_macro_snd_controls,
  2286. ARRAY_SIZE(va_macro_snd_controls));
  2287. if (ret < 0) {
  2288. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2289. __func__);
  2290. return ret;
  2291. }
  2292. }
  2293. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2294. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2295. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2296. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2297. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2298. } else {
  2299. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2300. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2301. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2302. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2303. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2304. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2305. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2306. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2307. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2308. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2309. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2310. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2311. }
  2312. snd_soc_dapm_sync(dapm);
  2313. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2314. va_priv->va_hpf_work[i].va_priv = va_priv;
  2315. va_priv->va_hpf_work[i].decimator = i;
  2316. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2317. va_macro_tx_hpf_corner_freq_callback);
  2318. }
  2319. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2320. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2321. va_priv->va_mute_dwork[i].decimator = i;
  2322. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2323. va_macro_mute_update_callback);
  2324. }
  2325. va_priv->component = component;
  2326. if (va_priv->version == BOLERO_VERSION_2_1) {
  2327. snd_soc_component_update_bits(component,
  2328. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2329. snd_soc_component_update_bits(component,
  2330. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2331. snd_soc_component_update_bits(component,
  2332. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2333. }
  2334. return 0;
  2335. }
  2336. static int va_macro_deinit(struct snd_soc_component *component)
  2337. {
  2338. struct device *va_dev = NULL;
  2339. struct va_macro_priv *va_priv = NULL;
  2340. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2341. return -EINVAL;
  2342. va_priv->component = NULL;
  2343. return 0;
  2344. }
  2345. static void va_macro_add_child_devices(struct work_struct *work)
  2346. {
  2347. struct va_macro_priv *va_priv = NULL;
  2348. struct platform_device *pdev = NULL;
  2349. struct device_node *node = NULL;
  2350. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2351. int ret = 0;
  2352. u16 count = 0, ctrl_num = 0;
  2353. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2354. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2355. bool va_swr_master_node = false;
  2356. va_priv = container_of(work, struct va_macro_priv,
  2357. va_macro_add_child_devices_work);
  2358. if (!va_priv) {
  2359. pr_err("%s: Memory for va_priv does not exist\n",
  2360. __func__);
  2361. return;
  2362. }
  2363. if (!va_priv->dev) {
  2364. pr_err("%s: VA dev does not exist\n", __func__);
  2365. return;
  2366. }
  2367. if (!va_priv->dev->of_node) {
  2368. dev_err(va_priv->dev,
  2369. "%s: DT node for va_priv does not exist\n", __func__);
  2370. return;
  2371. }
  2372. platdata = &va_priv->swr_plat_data;
  2373. va_priv->child_count = 0;
  2374. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2375. va_swr_master_node = false;
  2376. if (strnstr(node->name, "va_swr_master",
  2377. strlen("va_swr_master")) != NULL)
  2378. va_swr_master_node = true;
  2379. if (va_swr_master_node)
  2380. strlcpy(plat_dev_name, "va_swr_ctrl",
  2381. (VA_MACRO_SWR_STRING_LEN - 1));
  2382. else
  2383. strlcpy(plat_dev_name, node->name,
  2384. (VA_MACRO_SWR_STRING_LEN - 1));
  2385. pdev = platform_device_alloc(plat_dev_name, -1);
  2386. if (!pdev) {
  2387. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2388. __func__);
  2389. ret = -ENOMEM;
  2390. goto err;
  2391. }
  2392. pdev->dev.parent = va_priv->dev;
  2393. pdev->dev.of_node = node;
  2394. if (va_swr_master_node) {
  2395. ret = platform_device_add_data(pdev, platdata,
  2396. sizeof(*platdata));
  2397. if (ret) {
  2398. dev_err(&pdev->dev,
  2399. "%s: cannot add plat data ctrl:%d\n",
  2400. __func__, ctrl_num);
  2401. goto fail_pdev_add;
  2402. }
  2403. }
  2404. ret = platform_device_add(pdev);
  2405. if (ret) {
  2406. dev_err(&pdev->dev,
  2407. "%s: Cannot add platform device\n",
  2408. __func__);
  2409. goto fail_pdev_add;
  2410. }
  2411. if (va_swr_master_node) {
  2412. temp = krealloc(swr_ctrl_data,
  2413. (ctrl_num + 1) * sizeof(
  2414. struct va_macro_swr_ctrl_data),
  2415. GFP_KERNEL);
  2416. if (!temp) {
  2417. ret = -ENOMEM;
  2418. goto fail_pdev_add;
  2419. }
  2420. swr_ctrl_data = temp;
  2421. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2422. ctrl_num++;
  2423. dev_dbg(&pdev->dev,
  2424. "%s: Added soundwire ctrl device(s)\n",
  2425. __func__);
  2426. va_priv->swr_ctrl_data = swr_ctrl_data;
  2427. }
  2428. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2429. va_priv->pdev_child_devices[
  2430. va_priv->child_count++] = pdev;
  2431. else
  2432. goto err;
  2433. }
  2434. return;
  2435. fail_pdev_add:
  2436. for (count = 0; count < va_priv->child_count; count++)
  2437. platform_device_put(va_priv->pdev_child_devices[count]);
  2438. err:
  2439. return;
  2440. }
  2441. static int va_macro_set_port_map(struct snd_soc_component *component,
  2442. u32 usecase, u32 size, void *data)
  2443. {
  2444. struct device *va_dev = NULL;
  2445. struct va_macro_priv *va_priv = NULL;
  2446. struct swrm_port_config port_cfg;
  2447. int ret = 0;
  2448. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2449. return -EINVAL;
  2450. memset(&port_cfg, 0, sizeof(port_cfg));
  2451. port_cfg.uc = usecase;
  2452. port_cfg.size = size;
  2453. port_cfg.params = data;
  2454. if (va_priv->swr_ctrl_data)
  2455. ret = swrm_wcd_notify(
  2456. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2457. SWR_SET_PORT_MAP, &port_cfg);
  2458. return ret;
  2459. }
  2460. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2461. u32 data)
  2462. {
  2463. struct device *va_dev = NULL;
  2464. struct va_macro_priv *va_priv = NULL;
  2465. u32 ipc_wakeup = data;
  2466. int ret = 0;
  2467. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2468. return -EINVAL;
  2469. if (va_priv->swr_ctrl_data)
  2470. ret = swrm_wcd_notify(
  2471. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2472. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2473. return ret;
  2474. }
  2475. static void va_macro_init_ops(struct macro_ops *ops,
  2476. char __iomem *va_io_base,
  2477. bool va_without_decimation)
  2478. {
  2479. memset(ops, 0, sizeof(struct macro_ops));
  2480. if (!va_without_decimation) {
  2481. ops->dai_ptr = va_macro_dai;
  2482. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2483. } else {
  2484. ops->dai_ptr = NULL;
  2485. ops->num_dais = 0;
  2486. }
  2487. ops->init = va_macro_init;
  2488. ops->exit = va_macro_deinit;
  2489. ops->io_base = va_io_base;
  2490. ops->event_handler = va_macro_event_handler;
  2491. ops->set_port_map = va_macro_set_port_map;
  2492. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2493. ops->clk_div_get = va_macro_clk_div_get;
  2494. }
  2495. static int va_macro_probe(struct platform_device *pdev)
  2496. {
  2497. struct macro_ops ops;
  2498. struct va_macro_priv *va_priv;
  2499. u32 va_base_addr, sample_rate = 0;
  2500. char __iomem *va_io_base;
  2501. bool va_without_decimation = false;
  2502. const char *micb_supply_str = "va-vdd-micb-supply";
  2503. const char *micb_supply_str1 = "va-vdd-micb";
  2504. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2505. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2506. int ret = 0;
  2507. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2508. u32 default_clk_id = 0;
  2509. struct clk *lpass_audio_hw_vote = NULL;
  2510. u32 is_used_va_swr_gpio = 0;
  2511. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2512. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2513. GFP_KERNEL);
  2514. if (!va_priv)
  2515. return -ENOMEM;
  2516. va_priv->dev = &pdev->dev;
  2517. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2518. &va_base_addr);
  2519. if (ret) {
  2520. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2521. __func__, "reg");
  2522. return ret;
  2523. }
  2524. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2525. "qcom,va-without-decimation");
  2526. va_priv->va_without_decimation = va_without_decimation;
  2527. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2528. &sample_rate);
  2529. if (ret) {
  2530. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2531. __func__, sample_rate);
  2532. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2533. } else {
  2534. if (va_macro_validate_dmic_sample_rate(
  2535. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2536. return -EINVAL;
  2537. }
  2538. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2539. NULL)) {
  2540. ret = of_property_read_u32(pdev->dev.of_node,
  2541. is_used_va_swr_gpio_dt,
  2542. &is_used_va_swr_gpio);
  2543. if (ret) {
  2544. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2545. __func__, is_used_va_swr_gpio_dt);
  2546. is_used_va_swr_gpio = 0;
  2547. }
  2548. }
  2549. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2550. "qcom,va-swr-gpios", 0);
  2551. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2552. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2553. __func__);
  2554. return -EINVAL;
  2555. }
  2556. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2557. is_used_va_swr_gpio) {
  2558. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2559. __func__);
  2560. return -EPROBE_DEFER;
  2561. }
  2562. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2563. VA_MACRO_MAX_OFFSET);
  2564. if (!va_io_base) {
  2565. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2566. return -EINVAL;
  2567. }
  2568. va_priv->va_io_base = va_io_base;
  2569. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2570. if (IS_ERR(lpass_audio_hw_vote)) {
  2571. ret = PTR_ERR(lpass_audio_hw_vote);
  2572. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2573. __func__, "lpass_audio_hw_vote", ret);
  2574. lpass_audio_hw_vote = NULL;
  2575. ret = 0;
  2576. }
  2577. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2578. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2579. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2580. micb_supply_str1);
  2581. if (IS_ERR(va_priv->micb_supply)) {
  2582. ret = PTR_ERR(va_priv->micb_supply);
  2583. dev_err(&pdev->dev,
  2584. "%s:Failed to get micbias supply for VA Mic %d\n",
  2585. __func__, ret);
  2586. return ret;
  2587. }
  2588. ret = of_property_read_u32(pdev->dev.of_node,
  2589. micb_voltage_str,
  2590. &va_priv->micb_voltage);
  2591. if (ret) {
  2592. dev_err(&pdev->dev,
  2593. "%s:Looking up %s property in node %s failed\n",
  2594. __func__, micb_voltage_str,
  2595. pdev->dev.of_node->full_name);
  2596. return ret;
  2597. }
  2598. ret = of_property_read_u32(pdev->dev.of_node,
  2599. micb_current_str,
  2600. &va_priv->micb_current);
  2601. if (ret) {
  2602. dev_err(&pdev->dev,
  2603. "%s:Looking up %s property in node %s failed\n",
  2604. __func__, micb_current_str,
  2605. pdev->dev.of_node->full_name);
  2606. return ret;
  2607. }
  2608. }
  2609. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2610. &default_clk_id);
  2611. if (ret) {
  2612. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2613. __func__, "qcom,default-clk-id");
  2614. default_clk_id = VA_CORE_CLK;
  2615. }
  2616. va_priv->clk_id = VA_CORE_CLK;
  2617. va_priv->default_clk_id = default_clk_id;
  2618. if (is_used_va_swr_gpio) {
  2619. va_priv->reset_swr = true;
  2620. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2621. va_macro_add_child_devices);
  2622. va_priv->swr_plat_data.handle = (void *) va_priv;
  2623. va_priv->swr_plat_data.read = NULL;
  2624. va_priv->swr_plat_data.write = NULL;
  2625. va_priv->swr_plat_data.bulk_write = NULL;
  2626. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2627. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2628. va_priv->swr_plat_data.handle_irq = NULL;
  2629. mutex_init(&va_priv->swr_clk_lock);
  2630. }
  2631. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2632. mutex_init(&va_priv->mclk_lock);
  2633. dev_set_drvdata(&pdev->dev, va_priv);
  2634. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2635. ops.clk_id_req = va_priv->default_clk_id;
  2636. ops.default_clk_id = va_priv->default_clk_id;
  2637. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2638. if (ret < 0) {
  2639. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2640. goto reg_macro_fail;
  2641. }
  2642. if (is_used_va_swr_gpio)
  2643. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2644. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2645. pm_runtime_use_autosuspend(&pdev->dev);
  2646. pm_runtime_set_suspended(&pdev->dev);
  2647. pm_suspend_ignore_children(&pdev->dev, true);
  2648. pm_runtime_enable(&pdev->dev);
  2649. return ret;
  2650. reg_macro_fail:
  2651. mutex_destroy(&va_priv->mclk_lock);
  2652. if (is_used_va_swr_gpio)
  2653. mutex_destroy(&va_priv->swr_clk_lock);
  2654. return ret;
  2655. }
  2656. static int va_macro_remove(struct platform_device *pdev)
  2657. {
  2658. struct va_macro_priv *va_priv;
  2659. int count = 0;
  2660. va_priv = dev_get_drvdata(&pdev->dev);
  2661. if (!va_priv)
  2662. return -EINVAL;
  2663. if (va_priv->is_used_va_swr_gpio) {
  2664. if (va_priv->swr_ctrl_data)
  2665. kfree(va_priv->swr_ctrl_data);
  2666. for (count = 0; count < va_priv->child_count &&
  2667. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2668. platform_device_unregister(
  2669. va_priv->pdev_child_devices[count]);
  2670. }
  2671. pm_runtime_disable(&pdev->dev);
  2672. pm_runtime_set_suspended(&pdev->dev);
  2673. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2674. mutex_destroy(&va_priv->mclk_lock);
  2675. if (va_priv->is_used_va_swr_gpio)
  2676. mutex_destroy(&va_priv->swr_clk_lock);
  2677. return 0;
  2678. }
  2679. static const struct of_device_id va_macro_dt_match[] = {
  2680. {.compatible = "qcom,va-macro"},
  2681. {}
  2682. };
  2683. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2684. SET_SYSTEM_SLEEP_PM_OPS(
  2685. pm_runtime_force_suspend,
  2686. pm_runtime_force_resume
  2687. )
  2688. SET_RUNTIME_PM_OPS(
  2689. bolero_runtime_suspend,
  2690. bolero_runtime_resume,
  2691. NULL
  2692. )
  2693. };
  2694. static struct platform_driver va_macro_driver = {
  2695. .driver = {
  2696. .name = "va_macro",
  2697. .owner = THIS_MODULE,
  2698. .pm = &bolero_dev_pm_ops,
  2699. .of_match_table = va_macro_dt_match,
  2700. .suppress_bind_attrs = true,
  2701. },
  2702. .probe = va_macro_probe,
  2703. .remove = va_macro_remove,
  2704. };
  2705. module_platform_driver(va_macro_driver);
  2706. MODULE_DESCRIPTION("VA macro driver");
  2707. MODULE_LICENSE("GPL v2");