tx-macro.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  38. #define TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  40. #define TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  41. #define TX_MACRO_DMIC_HPF_DELAY_MS 300
  42. #define TX_MACRO_AMIC_HPF_DELAY_MS 300
  43. static int tx_unmute_delay = TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  44. module_param(tx_unmute_delay, int, 0664);
  45. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  48. struct snd_pcm_hw_params *params,
  49. struct snd_soc_dai *dai);
  50. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  51. unsigned int *tx_num, unsigned int *tx_slot,
  52. unsigned int *rx_num, unsigned int *rx_slot);
  53. #define TX_MACRO_SWR_STRING_LEN 80
  54. #define TX_MACRO_CHILD_DEVICES_MAX 3
  55. /* Hold instance to soundwire platform device */
  56. struct tx_macro_swr_ctrl_data {
  57. struct platform_device *tx_swr_pdev;
  58. };
  59. struct tx_macro_swr_ctrl_platform_data {
  60. void *handle; /* holds codec private data */
  61. int (*read)(void *handle, int reg);
  62. int (*write)(void *handle, int reg, int val);
  63. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  64. int (*clk)(void *handle, bool enable);
  65. int (*core_vote)(void *handle, bool enable);
  66. int (*handle_irq)(void *handle,
  67. irqreturn_t (*swrm_irq_handler)(int irq,
  68. void *data),
  69. void *swrm_handle,
  70. int action);
  71. };
  72. enum {
  73. TX_MACRO_AIF_INVALID = 0,
  74. TX_MACRO_AIF1_CAP,
  75. TX_MACRO_AIF2_CAP,
  76. TX_MACRO_AIF3_CAP,
  77. TX_MACRO_MAX_DAIS
  78. };
  79. enum {
  80. TX_MACRO_DEC0,
  81. TX_MACRO_DEC1,
  82. TX_MACRO_DEC2,
  83. TX_MACRO_DEC3,
  84. TX_MACRO_DEC4,
  85. TX_MACRO_DEC5,
  86. TX_MACRO_DEC6,
  87. TX_MACRO_DEC7,
  88. TX_MACRO_DEC_MAX,
  89. };
  90. enum {
  91. TX_MACRO_CLK_DIV_2,
  92. TX_MACRO_CLK_DIV_3,
  93. TX_MACRO_CLK_DIV_4,
  94. TX_MACRO_CLK_DIV_6,
  95. TX_MACRO_CLK_DIV_8,
  96. TX_MACRO_CLK_DIV_16,
  97. };
  98. enum {
  99. MSM_DMIC,
  100. SWR_MIC,
  101. ANC_FB_TUNE1
  102. };
  103. enum {
  104. TX_MCLK,
  105. VA_MCLK,
  106. };
  107. struct tx_macro_reg_mask_val {
  108. u16 reg;
  109. u8 mask;
  110. u8 val;
  111. };
  112. struct tx_mute_work {
  113. struct tx_macro_priv *tx_priv;
  114. u32 decimator;
  115. struct delayed_work dwork;
  116. };
  117. struct hpf_work {
  118. struct tx_macro_priv *tx_priv;
  119. u8 decimator;
  120. u8 hpf_cut_off_freq;
  121. struct delayed_work dwork;
  122. };
  123. struct tx_macro_priv {
  124. struct device *dev;
  125. bool dec_active[NUM_DECIMATORS];
  126. int tx_mclk_users;
  127. int swr_clk_users;
  128. bool dapm_mclk_enable;
  129. bool reset_swr;
  130. struct mutex mclk_lock;
  131. struct mutex swr_clk_lock;
  132. struct snd_soc_component *component;
  133. struct device_node *tx_swr_gpio_p;
  134. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  135. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  136. struct work_struct tx_macro_add_child_devices_work;
  137. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  138. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  139. u16 dmic_clk_div;
  140. u32 version;
  141. u32 is_used_tx_swr_gpio;
  142. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  143. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  144. char __iomem *tx_io_base;
  145. struct platform_device *pdev_child_devices
  146. [TX_MACRO_CHILD_DEVICES_MAX];
  147. int child_count;
  148. int tx_swr_clk_cnt;
  149. int va_swr_clk_cnt;
  150. int va_clk_status;
  151. int tx_clk_status;
  152. bool bcs_enable;
  153. int dec_mode[NUM_DECIMATORS];
  154. int bcs_ch;
  155. bool bcs_clk_en;
  156. bool hs_slow_insert_complete;
  157. };
  158. static bool tx_macro_get_data(struct snd_soc_component *component,
  159. struct device **tx_dev,
  160. struct tx_macro_priv **tx_priv,
  161. const char *func_name)
  162. {
  163. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  164. if (!(*tx_dev)) {
  165. dev_err(component->dev,
  166. "%s: null device for macro!\n", func_name);
  167. return false;
  168. }
  169. *tx_priv = dev_get_drvdata((*tx_dev));
  170. if (!(*tx_priv)) {
  171. dev_err(component->dev,
  172. "%s: priv is null for macro!\n", func_name);
  173. return false;
  174. }
  175. if (!(*tx_priv)->component) {
  176. dev_err(component->dev,
  177. "%s: tx_priv->component not initialized!\n", func_name);
  178. return false;
  179. }
  180. return true;
  181. }
  182. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  183. bool mclk_enable)
  184. {
  185. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  186. int ret = 0;
  187. if (regmap == NULL) {
  188. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  189. return -EINVAL;
  190. }
  191. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  192. __func__, mclk_enable, tx_priv->tx_mclk_users);
  193. mutex_lock(&tx_priv->mclk_lock);
  194. if (mclk_enable) {
  195. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  196. TX_CORE_CLK,
  197. TX_CORE_CLK,
  198. true);
  199. if (ret < 0) {
  200. dev_err_ratelimited(tx_priv->dev,
  201. "%s: request clock enable failed\n",
  202. __func__);
  203. goto exit;
  204. }
  205. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  206. true);
  207. if (tx_priv->tx_mclk_users == 0) {
  208. regcache_mark_dirty(regmap);
  209. regcache_sync_region(regmap,
  210. TX_START_OFFSET,
  211. TX_MAX_OFFSET);
  212. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  213. regmap_update_bits(regmap,
  214. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  215. regmap_update_bits(regmap,
  216. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  217. 0x01, 0x01);
  218. regmap_update_bits(regmap,
  219. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  220. 0x01, 0x01);
  221. }
  222. tx_priv->tx_mclk_users++;
  223. } else {
  224. if (tx_priv->tx_mclk_users <= 0) {
  225. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  226. __func__);
  227. tx_priv->tx_mclk_users = 0;
  228. goto exit;
  229. }
  230. tx_priv->tx_mclk_users--;
  231. if (tx_priv->tx_mclk_users == 0) {
  232. regmap_update_bits(regmap,
  233. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  234. 0x01, 0x00);
  235. regmap_update_bits(regmap,
  236. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  237. 0x01, 0x00);
  238. }
  239. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  240. false);
  241. bolero_clk_rsc_request_clock(tx_priv->dev,
  242. TX_CORE_CLK,
  243. TX_CORE_CLK,
  244. false);
  245. }
  246. exit:
  247. mutex_unlock(&tx_priv->mclk_lock);
  248. return ret;
  249. }
  250. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  251. struct snd_kcontrol *kcontrol, int event)
  252. {
  253. struct device *tx_dev = NULL;
  254. struct tx_macro_priv *tx_priv = NULL;
  255. struct snd_soc_component *component =
  256. snd_soc_dapm_to_component(w->dapm);
  257. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  258. return -EINVAL;
  259. if (SND_SOC_DAPM_EVENT_ON(event))
  260. ++tx_priv->va_swr_clk_cnt;
  261. if (SND_SOC_DAPM_EVENT_OFF(event))
  262. --tx_priv->va_swr_clk_cnt;
  263. return 0;
  264. }
  265. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  266. struct snd_kcontrol *kcontrol, int event)
  267. {
  268. struct device *tx_dev = NULL;
  269. struct tx_macro_priv *tx_priv = NULL;
  270. struct snd_soc_component *component =
  271. snd_soc_dapm_to_component(w->dapm);
  272. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  273. return -EINVAL;
  274. if (SND_SOC_DAPM_EVENT_ON(event))
  275. ++tx_priv->tx_swr_clk_cnt;
  276. if (SND_SOC_DAPM_EVENT_OFF(event))
  277. --tx_priv->tx_swr_clk_cnt;
  278. return 0;
  279. }
  280. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  281. struct snd_kcontrol *kcontrol, int event)
  282. {
  283. struct snd_soc_component *component =
  284. snd_soc_dapm_to_component(w->dapm);
  285. int ret = 0;
  286. struct device *tx_dev = NULL;
  287. struct tx_macro_priv *tx_priv = NULL;
  288. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  289. return -EINVAL;
  290. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  291. switch (event) {
  292. case SND_SOC_DAPM_PRE_PMU:
  293. ret = tx_macro_mclk_enable(tx_priv, 1);
  294. if (ret)
  295. tx_priv->dapm_mclk_enable = false;
  296. else
  297. tx_priv->dapm_mclk_enable = true;
  298. break;
  299. case SND_SOC_DAPM_POST_PMD:
  300. if (tx_priv->dapm_mclk_enable)
  301. ret = tx_macro_mclk_enable(tx_priv, 0);
  302. break;
  303. default:
  304. dev_err(tx_priv->dev,
  305. "%s: invalid DAPM event %d\n", __func__, event);
  306. ret = -EINVAL;
  307. }
  308. return ret;
  309. }
  310. static int tx_macro_event_handler(struct snd_soc_component *component,
  311. u16 event, u32 data)
  312. {
  313. struct device *tx_dev = NULL;
  314. struct tx_macro_priv *tx_priv = NULL;
  315. int ret = 0;
  316. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  317. return -EINVAL;
  318. switch (event) {
  319. case BOLERO_MACRO_EVT_SSR_DOWN:
  320. if (tx_priv->swr_ctrl_data) {
  321. swrm_wcd_notify(
  322. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  323. SWR_DEVICE_DOWN, NULL);
  324. swrm_wcd_notify(
  325. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  326. SWR_DEVICE_SSR_DOWN, NULL);
  327. }
  328. if ((!pm_runtime_enabled(tx_dev) ||
  329. !pm_runtime_suspended(tx_dev))) {
  330. ret = bolero_runtime_suspend(tx_dev);
  331. if (!ret) {
  332. pm_runtime_disable(tx_dev);
  333. pm_runtime_set_suspended(tx_dev);
  334. pm_runtime_enable(tx_dev);
  335. }
  336. }
  337. break;
  338. case BOLERO_MACRO_EVT_SSR_UP:
  339. /* reset swr after ssr/pdr */
  340. tx_priv->reset_swr = true;
  341. if (tx_priv->swr_ctrl_data)
  342. swrm_wcd_notify(
  343. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  344. SWR_DEVICE_SSR_UP, NULL);
  345. break;
  346. case BOLERO_MACRO_EVT_CLK_RESET:
  347. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  348. break;
  349. case BOLERO_MACRO_EVT_BCS_CLK_OFF:
  350. if (tx_priv->bcs_clk_en)
  351. snd_soc_component_update_bits(component,
  352. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  353. if (data)
  354. tx_priv->hs_slow_insert_complete = true;
  355. else
  356. tx_priv->hs_slow_insert_complete = false;
  357. break;
  358. }
  359. return 0;
  360. }
  361. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  362. u32 data)
  363. {
  364. struct device *tx_dev = NULL;
  365. struct tx_macro_priv *tx_priv = NULL;
  366. u32 ipc_wakeup = data;
  367. int ret = 0;
  368. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  369. return -EINVAL;
  370. if (tx_priv->swr_ctrl_data)
  371. ret = swrm_wcd_notify(
  372. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  373. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  374. return ret;
  375. }
  376. static int is_amic_enabled(struct snd_soc_component *component, int decimator)
  377. {
  378. u16 adc_mux_reg = 0, adc_reg = 0;
  379. u16 adc_n = BOLERO_ADC_MAX;
  380. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  381. TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  382. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  383. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  384. TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  385. adc_n = snd_soc_component_read32(component, adc_reg) &
  386. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  387. if (adc_n >= BOLERO_ADC_MAX)
  388. adc_n = BOLERO_ADC_MAX;
  389. }
  390. return adc_n;
  391. }
  392. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  393. {
  394. struct delayed_work *hpf_delayed_work = NULL;
  395. struct hpf_work *hpf_work = NULL;
  396. struct tx_macro_priv *tx_priv = NULL;
  397. struct snd_soc_component *component = NULL;
  398. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  399. u8 hpf_cut_off_freq = 0;
  400. u16 adc_n = 0;
  401. hpf_delayed_work = to_delayed_work(work);
  402. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  403. tx_priv = hpf_work->tx_priv;
  404. component = tx_priv->component;
  405. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  406. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  407. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  408. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  409. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  410. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  411. __func__, hpf_work->decimator, hpf_cut_off_freq);
  412. adc_n = is_amic_enabled(component, hpf_work->decimator);
  413. if (adc_n < BOLERO_ADC_MAX) {
  414. /* analog mic clear TX hold */
  415. bolero_clear_amic_tx_hold(component->dev, adc_n);
  416. snd_soc_component_update_bits(component,
  417. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  418. hpf_cut_off_freq << 5);
  419. snd_soc_component_update_bits(component, hpf_gate_reg,
  420. 0x03, 0x02);
  421. /* Minimum 1 clk cycle delay is required as per HW spec */
  422. usleep_range(1000, 1010);
  423. snd_soc_component_update_bits(component, hpf_gate_reg,
  424. 0x03, 0x01);
  425. } else {
  426. snd_soc_component_update_bits(component,
  427. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  428. hpf_cut_off_freq << 5);
  429. snd_soc_component_update_bits(component, hpf_gate_reg,
  430. 0x02, 0x02);
  431. /* Minimum 1 clk cycle delay is required as per HW spec */
  432. usleep_range(1000, 1010);
  433. snd_soc_component_update_bits(component, hpf_gate_reg,
  434. 0x02, 0x00);
  435. }
  436. }
  437. static void tx_macro_mute_update_callback(struct work_struct *work)
  438. {
  439. struct tx_mute_work *tx_mute_dwork = NULL;
  440. struct snd_soc_component *component = NULL;
  441. struct tx_macro_priv *tx_priv = NULL;
  442. struct delayed_work *delayed_work = NULL;
  443. u16 tx_vol_ctl_reg = 0;
  444. u8 decimator = 0;
  445. delayed_work = to_delayed_work(work);
  446. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  447. tx_priv = tx_mute_dwork->tx_priv;
  448. component = tx_priv->component;
  449. decimator = tx_mute_dwork->decimator;
  450. tx_vol_ctl_reg =
  451. BOLERO_CDC_TX0_TX_PATH_CTL +
  452. TX_MACRO_TX_PATH_OFFSET * decimator;
  453. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  454. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  455. __func__, decimator);
  456. }
  457. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  458. struct snd_ctl_elem_value *ucontrol)
  459. {
  460. struct snd_soc_dapm_widget *widget =
  461. snd_soc_dapm_kcontrol_widget(kcontrol);
  462. struct snd_soc_component *component =
  463. snd_soc_dapm_to_component(widget->dapm);
  464. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  465. unsigned int val = 0;
  466. u16 mic_sel_reg = 0;
  467. u16 dmic_clk_reg = 0;
  468. struct device *tx_dev = NULL;
  469. struct tx_macro_priv *tx_priv = NULL;
  470. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  471. return -EINVAL;
  472. val = ucontrol->value.enumerated.item[0];
  473. if (val > e->items - 1)
  474. return -EINVAL;
  475. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  476. widget->name, val);
  477. switch (e->reg) {
  478. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  479. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  480. break;
  481. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  482. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  483. break;
  484. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  485. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  486. break;
  487. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  488. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  489. break;
  490. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  491. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  492. break;
  493. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  494. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  495. break;
  496. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  497. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  498. break;
  499. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  500. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  501. break;
  502. default:
  503. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  504. __func__, e->reg);
  505. return -EINVAL;
  506. }
  507. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  508. if (val != 0) {
  509. if (val < 5) {
  510. snd_soc_component_update_bits(component,
  511. mic_sel_reg,
  512. 1 << 7, 0x0 << 7);
  513. } else {
  514. snd_soc_component_update_bits(component,
  515. mic_sel_reg,
  516. 1 << 7, 0x1 << 7);
  517. snd_soc_component_update_bits(component,
  518. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  519. 0x80, 0x00);
  520. dmic_clk_reg =
  521. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  522. ((val - 5)/2) * 4;
  523. snd_soc_component_update_bits(component,
  524. dmic_clk_reg,
  525. 0x0E, tx_priv->dmic_clk_div << 0x1);
  526. }
  527. }
  528. } else {
  529. /* DMIC selected */
  530. if (val != 0)
  531. snd_soc_component_update_bits(component, mic_sel_reg,
  532. 1 << 7, 1 << 7);
  533. }
  534. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  535. }
  536. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  537. struct snd_ctl_elem_value *ucontrol)
  538. {
  539. struct snd_soc_dapm_widget *widget =
  540. snd_soc_dapm_kcontrol_widget(kcontrol);
  541. struct snd_soc_component *component =
  542. snd_soc_dapm_to_component(widget->dapm);
  543. struct soc_multi_mixer_control *mixer =
  544. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  545. u32 dai_id = widget->shift;
  546. u32 dec_id = mixer->shift;
  547. struct device *tx_dev = NULL;
  548. struct tx_macro_priv *tx_priv = NULL;
  549. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  550. return -EINVAL;
  551. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  552. ucontrol->value.integer.value[0] = 1;
  553. else
  554. ucontrol->value.integer.value[0] = 0;
  555. return 0;
  556. }
  557. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  558. struct snd_ctl_elem_value *ucontrol)
  559. {
  560. struct snd_soc_dapm_widget *widget =
  561. snd_soc_dapm_kcontrol_widget(kcontrol);
  562. struct snd_soc_component *component =
  563. snd_soc_dapm_to_component(widget->dapm);
  564. struct snd_soc_dapm_update *update = NULL;
  565. struct soc_multi_mixer_control *mixer =
  566. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  567. u32 dai_id = widget->shift;
  568. u32 dec_id = mixer->shift;
  569. u32 enable = ucontrol->value.integer.value[0];
  570. struct device *tx_dev = NULL;
  571. struct tx_macro_priv *tx_priv = NULL;
  572. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  573. return -EINVAL;
  574. if (enable) {
  575. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  576. tx_priv->active_ch_cnt[dai_id]++;
  577. } else {
  578. tx_priv->active_ch_cnt[dai_id]--;
  579. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  580. }
  581. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  582. return 0;
  583. }
  584. static inline int tx_macro_path_get(const char *wname,
  585. unsigned int *path_num)
  586. {
  587. int ret = 0;
  588. char *widget_name = NULL;
  589. char *w_name = NULL;
  590. char *path_num_char = NULL;
  591. char *path_name = NULL;
  592. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  593. if (!widget_name)
  594. return -EINVAL;
  595. w_name = widget_name;
  596. path_name = strsep(&widget_name, " ");
  597. if (!path_name) {
  598. pr_err("%s: Invalid widget name = %s\n",
  599. __func__, widget_name);
  600. ret = -EINVAL;
  601. goto err;
  602. }
  603. path_num_char = strpbrk(path_name, "01234567");
  604. if (!path_num_char) {
  605. pr_err("%s: tx path index not found\n",
  606. __func__);
  607. ret = -EINVAL;
  608. goto err;
  609. }
  610. ret = kstrtouint(path_num_char, 10, path_num);
  611. if (ret < 0)
  612. pr_err("%s: Invalid tx path = %s\n",
  613. __func__, w_name);
  614. err:
  615. kfree(w_name);
  616. return ret;
  617. }
  618. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  619. struct snd_ctl_elem_value *ucontrol)
  620. {
  621. struct snd_soc_component *component =
  622. snd_soc_kcontrol_component(kcontrol);
  623. struct tx_macro_priv *tx_priv = NULL;
  624. struct device *tx_dev = NULL;
  625. int ret = 0;
  626. int path = 0;
  627. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  628. return -EINVAL;
  629. ret = tx_macro_path_get(kcontrol->id.name, &path);
  630. if (ret)
  631. return ret;
  632. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  633. return 0;
  634. }
  635. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  636. struct snd_ctl_elem_value *ucontrol)
  637. {
  638. struct snd_soc_component *component =
  639. snd_soc_kcontrol_component(kcontrol);
  640. struct tx_macro_priv *tx_priv = NULL;
  641. struct device *tx_dev = NULL;
  642. int value = ucontrol->value.integer.value[0];
  643. int ret = 0;
  644. int path = 0;
  645. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  646. return -EINVAL;
  647. ret = tx_macro_path_get(kcontrol->id.name, &path);
  648. if (ret)
  649. return ret;
  650. tx_priv->dec_mode[path] = value;
  651. return 0;
  652. }
  653. static int tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  654. struct snd_ctl_elem_value *ucontrol)
  655. {
  656. struct snd_soc_component *component =
  657. snd_soc_kcontrol_component(kcontrol);
  658. struct tx_macro_priv *tx_priv = NULL;
  659. struct device *tx_dev = NULL;
  660. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  661. return -EINVAL;
  662. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  663. return 0;
  664. }
  665. static int tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_component *component =
  669. snd_soc_kcontrol_component(kcontrol);
  670. struct tx_macro_priv *tx_priv = NULL;
  671. struct device *tx_dev = NULL;
  672. int value = ucontrol->value.enumerated.item[0];
  673. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. tx_priv->bcs_ch = value;
  676. return 0;
  677. }
  678. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  679. struct snd_ctl_elem_value *ucontrol)
  680. {
  681. struct snd_soc_component *component =
  682. snd_soc_kcontrol_component(kcontrol);
  683. struct tx_macro_priv *tx_priv = NULL;
  684. struct device *tx_dev = NULL;
  685. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  686. return -EINVAL;
  687. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  688. return 0;
  689. }
  690. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  691. struct snd_ctl_elem_value *ucontrol)
  692. {
  693. struct snd_soc_component *component =
  694. snd_soc_kcontrol_component(kcontrol);
  695. struct tx_macro_priv *tx_priv = NULL;
  696. struct device *tx_dev = NULL;
  697. int value = ucontrol->value.integer.value[0];
  698. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  699. return -EINVAL;
  700. tx_priv->bcs_enable = value;
  701. return 0;
  702. }
  703. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  704. struct snd_kcontrol *kcontrol, int event)
  705. {
  706. struct snd_soc_component *component =
  707. snd_soc_dapm_to_component(w->dapm);
  708. unsigned int dmic = 0;
  709. int ret = 0;
  710. char *wname = NULL;
  711. wname = strpbrk(w->name, "01234567");
  712. if (!wname) {
  713. dev_err(component->dev, "%s: widget not found\n", __func__);
  714. return -EINVAL;
  715. }
  716. ret = kstrtouint(wname, 10, &dmic);
  717. if (ret < 0) {
  718. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  719. __func__);
  720. return -EINVAL;
  721. }
  722. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  723. __func__, event, dmic);
  724. switch (event) {
  725. case SND_SOC_DAPM_PRE_PMU:
  726. bolero_dmic_clk_enable(component, dmic, DMIC_TX, true);
  727. break;
  728. case SND_SOC_DAPM_POST_PMD:
  729. bolero_dmic_clk_enable(component, dmic, DMIC_TX, false);
  730. break;
  731. }
  732. return 0;
  733. }
  734. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  735. struct snd_kcontrol *kcontrol, int event)
  736. {
  737. struct snd_soc_component *component =
  738. snd_soc_dapm_to_component(w->dapm);
  739. unsigned int decimator = 0;
  740. u16 tx_vol_ctl_reg = 0;
  741. u16 dec_cfg_reg = 0;
  742. u16 hpf_gate_reg = 0;
  743. u16 tx_gain_ctl_reg = 0;
  744. u8 hpf_cut_off_freq = 0;
  745. u16 adc_mux_reg = 0;
  746. int hpf_delay = TX_MACRO_DMIC_HPF_DELAY_MS;
  747. int unmute_delay = TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  748. struct device *tx_dev = NULL;
  749. struct tx_macro_priv *tx_priv = NULL;
  750. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  751. return -EINVAL;
  752. decimator = w->shift;
  753. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  754. w->name, decimator);
  755. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  756. TX_MACRO_TX_PATH_OFFSET * decimator;
  757. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  758. TX_MACRO_TX_PATH_OFFSET * decimator;
  759. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  760. TX_MACRO_TX_PATH_OFFSET * decimator;
  761. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  762. TX_MACRO_TX_PATH_OFFSET * decimator;
  763. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  764. TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  765. switch (event) {
  766. case SND_SOC_DAPM_PRE_PMU:
  767. snd_soc_component_update_bits(component,
  768. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  769. TX_MACRO_ADC_MODE_CFG0_SHIFT);
  770. /* Enable TX PGA Mute */
  771. snd_soc_component_update_bits(component,
  772. tx_vol_ctl_reg, 0x10, 0x10);
  773. break;
  774. case SND_SOC_DAPM_POST_PMU:
  775. snd_soc_component_update_bits(component,
  776. tx_vol_ctl_reg, 0x20, 0x20);
  777. snd_soc_component_update_bits(component,
  778. hpf_gate_reg, 0x01, 0x00);
  779. /*
  780. * Minimum 1 clk cycle delay is required as per HW spec
  781. */
  782. usleep_range(1000, 1010);
  783. hpf_cut_off_freq = (
  784. snd_soc_component_read32(component, dec_cfg_reg) &
  785. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  786. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  787. hpf_cut_off_freq;
  788. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  789. snd_soc_component_update_bits(component, dec_cfg_reg,
  790. TX_HPF_CUT_OFF_FREQ_MASK,
  791. CF_MIN_3DB_150HZ << 5);
  792. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  793. hpf_delay = TX_MACRO_AMIC_HPF_DELAY_MS;
  794. unmute_delay = TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  795. }
  796. if (tx_unmute_delay < unmute_delay)
  797. tx_unmute_delay = unmute_delay;
  798. /* schedule work queue to Remove Mute */
  799. queue_delayed_work(system_freezable_wq,
  800. &tx_priv->tx_mute_dwork[decimator].dwork,
  801. msecs_to_jiffies(tx_unmute_delay));
  802. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  803. CF_MIN_3DB_150HZ) {
  804. queue_delayed_work(system_freezable_wq,
  805. &tx_priv->tx_hpf_work[decimator].dwork,
  806. msecs_to_jiffies(hpf_delay));
  807. snd_soc_component_update_bits(component,
  808. hpf_gate_reg, 0x03, 0x03);
  809. /*
  810. * Minimum 1 clk cycle delay is required as per HW spec
  811. */
  812. usleep_range(1000, 1010);
  813. snd_soc_component_update_bits(component,
  814. hpf_gate_reg, 0x02, 0x00);
  815. snd_soc_component_update_bits(component,
  816. hpf_gate_reg, 0x01, 0x01);
  817. /*
  818. * 6ms delay is required as per HW spec
  819. */
  820. usleep_range(6000, 6010);
  821. }
  822. /* apply gain after decimator is enabled */
  823. snd_soc_component_write(component, tx_gain_ctl_reg,
  824. snd_soc_component_read32(component,
  825. tx_gain_ctl_reg));
  826. if (tx_priv->bcs_enable) {
  827. if (tx_priv->version == BOLERO_VERSION_2_1)
  828. snd_soc_component_update_bits(component,
  829. BOLERO_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  830. tx_priv->bcs_ch);
  831. else if (tx_priv->version == BOLERO_VERSION_2_0)
  832. snd_soc_component_update_bits(component,
  833. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL, 0xF0,
  834. (tx_priv->bcs_ch << 4));
  835. snd_soc_component_update_bits(component, dec_cfg_reg,
  836. 0x01, 0x01);
  837. tx_priv->bcs_clk_en = true;
  838. if (tx_priv->hs_slow_insert_complete)
  839. snd_soc_component_update_bits(component,
  840. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40,
  841. 0x40);
  842. }
  843. if (tx_priv->version == BOLERO_VERSION_2_0) {
  844. if (snd_soc_component_read32(component, adc_mux_reg)
  845. & SWR_MIC) {
  846. snd_soc_component_update_bits(component,
  847. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  848. 0x01, 0x01);
  849. snd_soc_component_update_bits(component,
  850. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  851. 0x0E, 0x0C);
  852. snd_soc_component_update_bits(component,
  853. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  854. 0x0E, 0x0C);
  855. snd_soc_component_update_bits(component,
  856. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  857. 0x0E, 0x00);
  858. snd_soc_component_update_bits(component,
  859. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  860. 0x0E, 0x00);
  861. snd_soc_component_update_bits(component,
  862. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  863. 0x0E, 0x00);
  864. snd_soc_component_update_bits(component,
  865. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  866. 0x0E, 0x00);
  867. }
  868. }
  869. break;
  870. case SND_SOC_DAPM_PRE_PMD:
  871. hpf_cut_off_freq =
  872. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  873. snd_soc_component_update_bits(component,
  874. tx_vol_ctl_reg, 0x10, 0x10);
  875. if (cancel_delayed_work_sync(
  876. &tx_priv->tx_hpf_work[decimator].dwork)) {
  877. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  878. snd_soc_component_update_bits(
  879. component, dec_cfg_reg,
  880. TX_HPF_CUT_OFF_FREQ_MASK,
  881. hpf_cut_off_freq << 5);
  882. snd_soc_component_update_bits(component,
  883. hpf_gate_reg,
  884. 0x02, 0x02);
  885. /*
  886. * Minimum 1 clk cycle delay is required
  887. * as per HW spec
  888. */
  889. usleep_range(1000, 1010);
  890. snd_soc_component_update_bits(component,
  891. hpf_gate_reg,
  892. 0x02, 0x00);
  893. }
  894. }
  895. cancel_delayed_work_sync(
  896. &tx_priv->tx_mute_dwork[decimator].dwork);
  897. if (tx_priv->version == BOLERO_VERSION_2_0) {
  898. if (snd_soc_component_read32(component, adc_mux_reg)
  899. & SWR_MIC)
  900. snd_soc_component_update_bits(component,
  901. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  902. 0x01, 0x00);
  903. }
  904. break;
  905. case SND_SOC_DAPM_POST_PMD:
  906. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  907. 0x20, 0x00);
  908. snd_soc_component_update_bits(component,
  909. dec_cfg_reg, 0x06, 0x00);
  910. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  911. 0x10, 0x00);
  912. if (tx_priv->bcs_enable) {
  913. snd_soc_component_update_bits(component, dec_cfg_reg,
  914. 0x01, 0x00);
  915. snd_soc_component_update_bits(component,
  916. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  917. tx_priv->bcs_clk_en = false;
  918. if (tx_priv->version == BOLERO_VERSION_2_1)
  919. snd_soc_component_update_bits(component,
  920. BOLERO_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  921. 0x00);
  922. else if (tx_priv->version == BOLERO_VERSION_2_0)
  923. snd_soc_component_update_bits(component,
  924. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL, 0xF0,
  925. 0x00);
  926. }
  927. break;
  928. }
  929. return 0;
  930. }
  931. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  932. struct snd_kcontrol *kcontrol, int event)
  933. {
  934. return 0;
  935. }
  936. /* Cutoff frequency for high pass filter */
  937. static const char * const cf_text[] = {
  938. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  939. };
  940. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, BOLERO_CDC_TX0_TX_PATH_CFG0, 5,
  941. cf_text);
  942. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, BOLERO_CDC_TX1_TX_PATH_CFG0, 5,
  943. cf_text);
  944. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, BOLERO_CDC_TX2_TX_PATH_CFG0, 5,
  945. cf_text);
  946. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, BOLERO_CDC_TX3_TX_PATH_CFG0, 5,
  947. cf_text);
  948. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, BOLERO_CDC_TX4_TX_PATH_CFG0, 5,
  949. cf_text);
  950. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, BOLERO_CDC_TX5_TX_PATH_CFG0, 5,
  951. cf_text);
  952. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, BOLERO_CDC_TX6_TX_PATH_CFG0, 5,
  953. cf_text);
  954. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, BOLERO_CDC_TX7_TX_PATH_CFG0, 5,
  955. cf_text);
  956. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  957. struct snd_pcm_hw_params *params,
  958. struct snd_soc_dai *dai)
  959. {
  960. int tx_fs_rate = -EINVAL;
  961. struct snd_soc_component *component = dai->component;
  962. u32 decimator = 0;
  963. u32 sample_rate = 0;
  964. u16 tx_fs_reg = 0;
  965. struct device *tx_dev = NULL;
  966. struct tx_macro_priv *tx_priv = NULL;
  967. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  968. return -EINVAL;
  969. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  970. dai->name, dai->id, params_rate(params),
  971. params_channels(params));
  972. sample_rate = params_rate(params);
  973. switch (sample_rate) {
  974. case 8000:
  975. tx_fs_rate = 0;
  976. break;
  977. case 16000:
  978. tx_fs_rate = 1;
  979. break;
  980. case 32000:
  981. tx_fs_rate = 3;
  982. break;
  983. case 48000:
  984. tx_fs_rate = 4;
  985. break;
  986. case 96000:
  987. tx_fs_rate = 5;
  988. break;
  989. case 192000:
  990. tx_fs_rate = 6;
  991. break;
  992. case 384000:
  993. tx_fs_rate = 7;
  994. break;
  995. default:
  996. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  997. __func__, params_rate(params));
  998. return -EINVAL;
  999. }
  1000. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  1001. TX_MACRO_DEC_MAX) {
  1002. if (decimator >= 0) {
  1003. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  1004. TX_MACRO_TX_PATH_OFFSET * decimator;
  1005. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  1006. __func__, decimator, sample_rate);
  1007. snd_soc_component_update_bits(component, tx_fs_reg,
  1008. 0x0F, tx_fs_rate);
  1009. } else {
  1010. dev_err(component->dev,
  1011. "%s: ERROR: Invalid decimator: %d\n",
  1012. __func__, decimator);
  1013. return -EINVAL;
  1014. }
  1015. }
  1016. return 0;
  1017. }
  1018. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1019. unsigned int *tx_num, unsigned int *tx_slot,
  1020. unsigned int *rx_num, unsigned int *rx_slot)
  1021. {
  1022. struct snd_soc_component *component = dai->component;
  1023. struct device *tx_dev = NULL;
  1024. struct tx_macro_priv *tx_priv = NULL;
  1025. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1026. return -EINVAL;
  1027. switch (dai->id) {
  1028. case TX_MACRO_AIF1_CAP:
  1029. case TX_MACRO_AIF2_CAP:
  1030. case TX_MACRO_AIF3_CAP:
  1031. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1032. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1033. break;
  1034. default:
  1035. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  1036. break;
  1037. }
  1038. return 0;
  1039. }
  1040. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  1041. .hw_params = tx_macro_hw_params,
  1042. .get_channel_map = tx_macro_get_channel_map,
  1043. };
  1044. static struct snd_soc_dai_driver tx_macro_dai[] = {
  1045. {
  1046. .name = "tx_macro_tx1",
  1047. .id = TX_MACRO_AIF1_CAP,
  1048. .capture = {
  1049. .stream_name = "TX_AIF1 Capture",
  1050. .rates = TX_MACRO_RATES,
  1051. .formats = TX_MACRO_FORMATS,
  1052. .rate_max = 192000,
  1053. .rate_min = 8000,
  1054. .channels_min = 1,
  1055. .channels_max = 8,
  1056. },
  1057. .ops = &tx_macro_dai_ops,
  1058. },
  1059. {
  1060. .name = "tx_macro_tx2",
  1061. .id = TX_MACRO_AIF2_CAP,
  1062. .capture = {
  1063. .stream_name = "TX_AIF2 Capture",
  1064. .rates = TX_MACRO_RATES,
  1065. .formats = TX_MACRO_FORMATS,
  1066. .rate_max = 192000,
  1067. .rate_min = 8000,
  1068. .channels_min = 1,
  1069. .channels_max = 8,
  1070. },
  1071. .ops = &tx_macro_dai_ops,
  1072. },
  1073. {
  1074. .name = "tx_macro_tx3",
  1075. .id = TX_MACRO_AIF3_CAP,
  1076. .capture = {
  1077. .stream_name = "TX_AIF3 Capture",
  1078. .rates = TX_MACRO_RATES,
  1079. .formats = TX_MACRO_FORMATS,
  1080. .rate_max = 192000,
  1081. .rate_min = 8000,
  1082. .channels_min = 1,
  1083. .channels_max = 8,
  1084. },
  1085. .ops = &tx_macro_dai_ops,
  1086. },
  1087. };
  1088. #define STRING(name) #name
  1089. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1090. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1091. static const struct snd_kcontrol_new name##_mux = \
  1092. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1093. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1094. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1095. static const struct snd_kcontrol_new name##_mux = \
  1096. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1097. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1098. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1099. static const char * const adc_mux_text[] = {
  1100. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1101. };
  1102. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1103. 0, adc_mux_text);
  1104. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1105. 0, adc_mux_text);
  1106. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1107. 0, adc_mux_text);
  1108. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1109. 0, adc_mux_text);
  1110. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1111. 0, adc_mux_text);
  1112. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1113. 0, adc_mux_text);
  1114. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1115. 0, adc_mux_text);
  1116. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1117. 0, adc_mux_text);
  1118. static const char * const dmic_mux_text[] = {
  1119. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1120. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1121. };
  1122. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1123. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1124. tx_macro_put_dec_enum);
  1125. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1126. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1127. tx_macro_put_dec_enum);
  1128. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1129. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1130. tx_macro_put_dec_enum);
  1131. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1132. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1133. tx_macro_put_dec_enum);
  1134. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1135. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1136. tx_macro_put_dec_enum);
  1137. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1138. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1139. tx_macro_put_dec_enum);
  1140. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1141. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1142. tx_macro_put_dec_enum);
  1143. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1144. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1145. tx_macro_put_dec_enum);
  1146. static const char * const smic_mux_text[] = {
  1147. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1148. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1149. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1150. };
  1151. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1152. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1153. tx_macro_put_dec_enum);
  1154. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1155. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1156. tx_macro_put_dec_enum);
  1157. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1158. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1159. tx_macro_put_dec_enum);
  1160. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1161. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1162. tx_macro_put_dec_enum);
  1163. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1164. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1165. tx_macro_put_dec_enum);
  1166. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1167. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1168. tx_macro_put_dec_enum);
  1169. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1170. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1171. tx_macro_put_dec_enum);
  1172. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1173. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1174. tx_macro_put_dec_enum);
  1175. static const char * const smic_mux_text_v2[] = {
  1176. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1177. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1178. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1179. };
  1180. TX_MACRO_DAPM_ENUM_EXT(tx_smic0_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1181. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1182. tx_macro_put_dec_enum);
  1183. TX_MACRO_DAPM_ENUM_EXT(tx_smic1_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1184. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1185. tx_macro_put_dec_enum);
  1186. TX_MACRO_DAPM_ENUM_EXT(tx_smic2_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1187. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1188. tx_macro_put_dec_enum);
  1189. TX_MACRO_DAPM_ENUM_EXT(tx_smic3_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1190. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1191. tx_macro_put_dec_enum);
  1192. TX_MACRO_DAPM_ENUM_EXT(tx_smic4_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1193. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1194. tx_macro_put_dec_enum);
  1195. TX_MACRO_DAPM_ENUM_EXT(tx_smic5_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1196. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1197. tx_macro_put_dec_enum);
  1198. TX_MACRO_DAPM_ENUM_EXT(tx_smic6_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1199. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1200. tx_macro_put_dec_enum);
  1201. TX_MACRO_DAPM_ENUM_EXT(tx_smic7_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1202. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1203. tx_macro_put_dec_enum);
  1204. static const char * const dec_mode_mux_text[] = {
  1205. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1206. };
  1207. static const struct soc_enum dec_mode_mux_enum =
  1208. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1209. dec_mode_mux_text);
  1210. static const char * const bcs_ch_enum_text[] = {
  1211. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1212. "CH10", "CH11",
  1213. };
  1214. static const struct soc_enum bcs_ch_enum =
  1215. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1216. bcs_ch_enum_text);
  1217. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1218. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1219. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1220. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1221. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1222. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1223. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1224. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1225. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1226. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1227. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1228. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1229. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1230. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1231. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1232. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1233. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1234. };
  1235. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1236. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1237. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1238. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1239. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1240. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1241. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1242. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1243. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1244. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1245. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1246. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1247. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1248. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1249. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1250. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1251. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1252. };
  1253. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1254. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1255. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1256. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1257. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1258. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1259. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1260. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1261. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1262. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1263. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1264. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1265. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1266. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1267. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1268. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1269. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1270. };
  1271. static const struct snd_kcontrol_new tx_aif1_cap_mixer_v2[] = {
  1272. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1273. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1274. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1275. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1276. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1277. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1278. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1279. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1280. };
  1281. static const struct snd_kcontrol_new tx_aif2_cap_mixer_v2[] = {
  1282. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1283. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1284. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1285. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1286. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1287. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1288. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1289. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1290. };
  1291. static const struct snd_kcontrol_new tx_aif3_cap_mixer_v2[] = {
  1292. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1293. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1294. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1295. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1296. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1297. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1298. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1299. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1300. };
  1301. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_common[] = {
  1302. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1303. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1304. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1305. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1306. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1307. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1308. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1309. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1310. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1311. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1312. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0_v2),
  1313. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1_v2),
  1314. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2_v2),
  1315. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3_v2),
  1316. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1317. tx_macro_enable_micbias,
  1318. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1319. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1320. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1321. SND_SOC_DAPM_POST_PMD),
  1322. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1323. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1324. SND_SOC_DAPM_POST_PMD),
  1325. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1326. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1327. SND_SOC_DAPM_POST_PMD),
  1328. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1329. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1330. SND_SOC_DAPM_POST_PMD),
  1331. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1332. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1333. SND_SOC_DAPM_POST_PMD),
  1334. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1335. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1336. SND_SOC_DAPM_POST_PMD),
  1337. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1338. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1339. SND_SOC_DAPM_POST_PMD),
  1340. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1341. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1342. SND_SOC_DAPM_POST_PMD),
  1343. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1344. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1345. TX_MACRO_DEC0, 0,
  1346. &tx_dec0_mux, tx_macro_enable_dec,
  1347. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1348. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1349. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1350. TX_MACRO_DEC1, 0,
  1351. &tx_dec1_mux, tx_macro_enable_dec,
  1352. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1353. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1354. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1355. TX_MACRO_DEC2, 0,
  1356. &tx_dec2_mux, tx_macro_enable_dec,
  1357. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1358. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1359. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1360. TX_MACRO_DEC3, 0,
  1361. &tx_dec3_mux, tx_macro_enable_dec,
  1362. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1363. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1364. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1365. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1366. };
  1367. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v2[] = {
  1368. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1369. TX_MACRO_AIF1_CAP, 0,
  1370. tx_aif1_cap_mixer_v2, ARRAY_SIZE(tx_aif1_cap_mixer_v2)),
  1371. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1372. TX_MACRO_AIF2_CAP, 0,
  1373. tx_aif2_cap_mixer_v2, ARRAY_SIZE(tx_aif2_cap_mixer_v2)),
  1374. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1375. TX_MACRO_AIF3_CAP, 0,
  1376. tx_aif3_cap_mixer_v2, ARRAY_SIZE(tx_aif3_cap_mixer_v2)),
  1377. };
  1378. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v3[] = {
  1379. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1380. TX_MACRO_AIF1_CAP, 0,
  1381. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1382. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1383. TX_MACRO_AIF2_CAP, 0,
  1384. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1385. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1386. TX_MACRO_AIF3_CAP, 0,
  1387. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1388. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1389. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1390. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1391. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1392. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4_v3),
  1393. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5_v3),
  1394. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6_v3),
  1395. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7_v3),
  1396. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1397. TX_MACRO_DEC4, 0,
  1398. &tx_dec4_mux, tx_macro_enable_dec,
  1399. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1400. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1401. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1402. TX_MACRO_DEC5, 0,
  1403. &tx_dec5_mux, tx_macro_enable_dec,
  1404. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1405. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1406. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1407. TX_MACRO_DEC6, 0,
  1408. &tx_dec6_mux, tx_macro_enable_dec,
  1409. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1410. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1411. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1412. TX_MACRO_DEC7, 0,
  1413. &tx_dec7_mux, tx_macro_enable_dec,
  1414. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1415. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1416. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1417. tx_macro_tx_swr_clk_event,
  1418. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1419. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1420. tx_macro_va_swr_clk_event,
  1421. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1422. };
  1423. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1424. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1425. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1426. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1427. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1428. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1429. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1430. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1431. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1432. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1433. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1434. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1435. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1436. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1437. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1438. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1439. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1440. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1441. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1442. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1443. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1444. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1445. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1446. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1447. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1448. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1449. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1450. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1451. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1452. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1453. tx_macro_enable_micbias,
  1454. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1455. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1456. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1457. SND_SOC_DAPM_POST_PMD),
  1458. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1459. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1460. SND_SOC_DAPM_POST_PMD),
  1461. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1462. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1463. SND_SOC_DAPM_POST_PMD),
  1464. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1465. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1466. SND_SOC_DAPM_POST_PMD),
  1467. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1468. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1469. SND_SOC_DAPM_POST_PMD),
  1470. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1471. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1472. SND_SOC_DAPM_POST_PMD),
  1473. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1474. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1475. SND_SOC_DAPM_POST_PMD),
  1476. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1477. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1478. SND_SOC_DAPM_POST_PMD),
  1479. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1480. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1481. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1482. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1483. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1484. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1485. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1486. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1487. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1488. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1489. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1490. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1491. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1492. TX_MACRO_DEC0, 0,
  1493. &tx_dec0_mux, tx_macro_enable_dec,
  1494. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1495. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1496. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1497. TX_MACRO_DEC1, 0,
  1498. &tx_dec1_mux, tx_macro_enable_dec,
  1499. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1500. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1501. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1502. TX_MACRO_DEC2, 0,
  1503. &tx_dec2_mux, tx_macro_enable_dec,
  1504. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1505. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1506. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1507. TX_MACRO_DEC3, 0,
  1508. &tx_dec3_mux, tx_macro_enable_dec,
  1509. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1510. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1511. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1512. TX_MACRO_DEC4, 0,
  1513. &tx_dec4_mux, tx_macro_enable_dec,
  1514. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1515. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1516. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1517. TX_MACRO_DEC5, 0,
  1518. &tx_dec5_mux, tx_macro_enable_dec,
  1519. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1520. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1521. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1522. TX_MACRO_DEC6, 0,
  1523. &tx_dec6_mux, tx_macro_enable_dec,
  1524. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1525. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1526. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1527. TX_MACRO_DEC7, 0,
  1528. &tx_dec7_mux, tx_macro_enable_dec,
  1529. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1530. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1531. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1532. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1533. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1534. tx_macro_tx_swr_clk_event,
  1535. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1536. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1537. tx_macro_va_swr_clk_event,
  1538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1539. };
  1540. static const struct snd_soc_dapm_route tx_audio_map_common[] = {
  1541. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1542. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1543. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1544. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1545. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1546. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1547. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1548. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1549. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1550. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1551. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1552. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1553. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1554. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1555. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1556. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1557. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1558. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1559. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1560. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1561. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1562. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1563. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1564. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1565. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1566. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1567. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1568. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1569. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1570. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1571. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1572. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1573. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1574. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1575. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1576. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1577. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1578. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1579. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1580. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1581. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1582. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1583. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1584. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1585. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1586. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1587. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1588. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1589. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1590. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1591. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1592. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1593. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1594. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1595. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1596. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1597. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1598. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1599. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1600. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1601. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1602. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1603. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1604. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1605. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1606. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1607. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1608. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1609. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1610. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1611. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1612. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1613. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1614. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1615. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1616. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1617. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1618. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1619. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1620. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1621. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1622. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1623. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1624. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1625. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1626. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1627. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1628. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1629. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1630. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1631. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1632. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1633. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1634. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1635. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1636. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1637. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1638. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1639. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1640. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1641. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1642. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1643. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1644. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1645. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1646. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1647. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1648. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1649. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1650. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1651. };
  1652. static const struct snd_soc_dapm_route tx_audio_map_v3[] = {
  1653. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1654. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1655. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1656. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1657. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1658. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1659. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1660. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1661. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1662. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1663. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1664. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1665. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1666. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1667. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1668. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1669. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1670. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1671. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1672. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1673. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1674. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1675. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1676. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1677. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1678. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1679. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1680. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1681. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1682. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1683. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1684. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1685. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1686. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1687. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1688. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1689. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1690. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1691. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1692. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1693. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1694. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1695. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1696. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1697. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1698. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1699. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1700. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1701. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1702. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1703. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1704. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1705. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1706. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1707. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1708. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1709. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1710. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1711. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1712. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1713. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1714. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1715. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1716. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1717. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1718. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1719. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1720. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1721. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1722. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1723. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1724. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1725. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1726. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1727. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1728. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1729. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1730. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1731. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1732. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1733. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1734. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1735. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1736. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1737. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1738. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1739. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1740. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1741. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1742. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1743. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1744. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1745. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1746. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1747. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1748. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1749. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1750. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1751. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1752. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1753. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1754. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1755. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1756. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1757. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1758. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1759. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1760. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1761. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1762. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1763. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1764. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1765. };
  1766. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1767. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1768. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1769. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1770. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1771. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1772. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1773. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1774. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1775. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1776. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1777. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1778. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1779. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1780. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1781. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1782. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1783. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1784. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1785. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1786. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1787. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1788. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1789. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1790. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1791. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1792. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1793. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1794. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1795. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1796. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1797. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1798. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1799. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1800. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1801. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1802. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1803. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1804. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1805. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1806. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1807. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1808. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1809. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1810. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1811. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1812. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1813. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1814. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1815. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1816. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1817. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1818. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1819. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1820. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1821. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1822. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1823. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1824. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1825. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1826. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1827. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1828. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1829. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1830. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1831. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1832. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1833. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1834. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1835. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1836. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1837. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1838. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1839. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1840. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1841. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1842. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1843. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1844. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1845. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1846. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1847. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1848. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1849. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1850. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1851. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1852. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1853. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1854. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1855. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1856. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1857. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1858. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1859. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1860. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1861. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1862. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1863. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1864. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1865. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1866. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1867. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1868. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1869. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1870. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1871. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1872. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1873. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1874. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1875. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1876. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1877. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1878. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1879. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1880. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1881. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1882. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1883. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1884. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1885. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1886. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1887. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1888. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1889. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1890. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1891. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1892. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1893. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1894. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1895. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1896. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1897. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1898. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1899. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1900. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1901. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1902. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1903. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1904. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1905. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1906. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1907. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1908. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1909. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1910. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1911. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1912. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1913. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1914. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1915. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1916. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1917. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1918. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1919. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1920. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1921. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1922. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1923. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1924. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1925. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1926. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1927. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1928. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1929. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1930. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1931. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1932. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1933. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1934. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1935. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1936. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1937. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1938. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1939. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1940. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1941. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1942. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1943. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1944. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1945. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1946. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1947. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1948. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1949. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1950. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1951. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1952. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1953. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1954. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1955. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1956. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1957. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1958. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1959. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1960. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1961. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1962. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1963. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1964. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1965. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1966. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1967. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1968. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1969. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1970. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1971. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1972. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1973. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1974. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1975. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1976. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1977. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1978. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1979. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1980. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1981. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1982. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1983. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1984. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1985. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1986. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1987. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1988. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1989. };
  1990. static const struct snd_kcontrol_new tx_macro_snd_controls_common[] = {
  1991. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1992. BOLERO_CDC_TX0_TX_VOL_CTL,
  1993. 0, -84, 40, digital_gain),
  1994. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1995. BOLERO_CDC_TX1_TX_VOL_CTL,
  1996. 0, -84, 40, digital_gain),
  1997. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1998. BOLERO_CDC_TX2_TX_VOL_CTL,
  1999. 0, -84, 40, digital_gain),
  2000. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  2001. BOLERO_CDC_TX3_TX_VOL_CTL,
  2002. 0, -84, 40, digital_gain),
  2003. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  2004. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2005. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  2006. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2007. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  2008. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2009. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  2010. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2011. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  2012. tx_macro_get_bcs, tx_macro_set_bcs),
  2013. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  2014. tx_macro_bcs_ch_get, tx_macro_bcs_ch_put),
  2015. };
  2016. static const struct snd_kcontrol_new tx_macro_snd_controls_v3[] = {
  2017. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  2018. BOLERO_CDC_TX4_TX_VOL_CTL,
  2019. 0, -84, 40, digital_gain),
  2020. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  2021. BOLERO_CDC_TX5_TX_VOL_CTL,
  2022. 0, -84, 40, digital_gain),
  2023. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  2024. BOLERO_CDC_TX6_TX_VOL_CTL,
  2025. 0, -84, 40, digital_gain),
  2026. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  2027. BOLERO_CDC_TX7_TX_VOL_CTL,
  2028. 0, -84, 40, digital_gain),
  2029. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  2030. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2031. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  2032. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2033. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  2034. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2035. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  2036. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2037. };
  2038. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  2039. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  2040. BOLERO_CDC_TX0_TX_VOL_CTL,
  2041. 0, -84, 40, digital_gain),
  2042. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  2043. BOLERO_CDC_TX1_TX_VOL_CTL,
  2044. 0, -84, 40, digital_gain),
  2045. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  2046. BOLERO_CDC_TX2_TX_VOL_CTL,
  2047. 0, -84, 40, digital_gain),
  2048. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  2049. BOLERO_CDC_TX3_TX_VOL_CTL,
  2050. 0, -84, 40, digital_gain),
  2051. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  2052. BOLERO_CDC_TX4_TX_VOL_CTL,
  2053. 0, -84, 40, digital_gain),
  2054. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  2055. BOLERO_CDC_TX5_TX_VOL_CTL,
  2056. 0, -84, 40, digital_gain),
  2057. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  2058. BOLERO_CDC_TX6_TX_VOL_CTL,
  2059. 0, -84, 40, digital_gain),
  2060. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  2061. BOLERO_CDC_TX7_TX_VOL_CTL,
  2062. 0, -84, 40, digital_gain),
  2063. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  2064. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2065. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  2066. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2067. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  2068. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2069. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  2070. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2071. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  2072. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2073. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  2074. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2075. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  2076. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2077. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  2078. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  2079. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  2080. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  2081. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  2082. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  2083. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  2084. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  2085. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  2086. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  2087. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  2088. tx_macro_get_bcs, tx_macro_set_bcs),
  2089. };
  2090. static int tx_macro_register_event_listener(struct snd_soc_component *component,
  2091. bool enable)
  2092. {
  2093. struct device *tx_dev = NULL;
  2094. struct tx_macro_priv *tx_priv = NULL;
  2095. int ret = 0;
  2096. if (!component)
  2097. return -EINVAL;
  2098. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2099. if (!tx_dev) {
  2100. dev_err(component->dev,
  2101. "%s: null device for macro!\n", __func__);
  2102. return -EINVAL;
  2103. }
  2104. tx_priv = dev_get_drvdata(tx_dev);
  2105. if (!tx_priv) {
  2106. dev_err(component->dev,
  2107. "%s: priv is null for macro!\n", __func__);
  2108. return -EINVAL;
  2109. }
  2110. if (tx_priv->swr_ctrl_data) {
  2111. if (enable) {
  2112. ret = swrm_wcd_notify(
  2113. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2114. SWR_REGISTER_WAKEUP, NULL);
  2115. msm_cdc_pinctrl_set_wakeup_capable(
  2116. tx_priv->tx_swr_gpio_p, false);
  2117. } else {
  2118. msm_cdc_pinctrl_set_wakeup_capable(
  2119. tx_priv->tx_swr_gpio_p, true);
  2120. ret = swrm_wcd_notify(
  2121. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2122. SWR_DEREGISTER_WAKEUP, NULL);
  2123. }
  2124. }
  2125. return ret;
  2126. }
  2127. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  2128. struct regmap *regmap, int clk_type,
  2129. bool enable)
  2130. {
  2131. int ret = 0, clk_tx_ret = 0;
  2132. dev_dbg(tx_priv->dev,
  2133. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  2134. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  2135. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  2136. if (enable) {
  2137. if (tx_priv->swr_clk_users == 0) {
  2138. ret = msm_cdc_pinctrl_select_active_state(
  2139. tx_priv->tx_swr_gpio_p);
  2140. if (ret < 0) {
  2141. dev_err_ratelimited(tx_priv->dev,
  2142. "%s: tx swr pinctrl enable failed\n",
  2143. __func__);
  2144. goto exit;
  2145. }
  2146. }
  2147. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2148. TX_CORE_CLK,
  2149. TX_CORE_CLK,
  2150. true);
  2151. if (clk_type == TX_MCLK) {
  2152. ret = tx_macro_mclk_enable(tx_priv, 1);
  2153. if (ret < 0) {
  2154. if (tx_priv->swr_clk_users == 0)
  2155. msm_cdc_pinctrl_select_sleep_state(
  2156. tx_priv->tx_swr_gpio_p);
  2157. dev_err_ratelimited(tx_priv->dev,
  2158. "%s: request clock enable failed\n",
  2159. __func__);
  2160. goto done;
  2161. }
  2162. }
  2163. if (clk_type == VA_MCLK) {
  2164. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2165. TX_CORE_CLK,
  2166. VA_CORE_CLK,
  2167. true);
  2168. if (ret < 0) {
  2169. if (tx_priv->swr_clk_users == 0)
  2170. msm_cdc_pinctrl_select_sleep_state(
  2171. tx_priv->tx_swr_gpio_p);
  2172. dev_err_ratelimited(tx_priv->dev,
  2173. "%s: swr request clk failed\n",
  2174. __func__);
  2175. goto done;
  2176. }
  2177. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2178. true);
  2179. if (tx_priv->tx_mclk_users == 0) {
  2180. regmap_update_bits(regmap,
  2181. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  2182. 0x01, 0x01);
  2183. regmap_update_bits(regmap,
  2184. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2185. 0x01, 0x01);
  2186. regmap_update_bits(regmap,
  2187. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2188. 0x01, 0x01);
  2189. }
  2190. tx_priv->tx_mclk_users++;
  2191. }
  2192. if (tx_priv->swr_clk_users == 0) {
  2193. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  2194. __func__, tx_priv->reset_swr);
  2195. if (tx_priv->reset_swr)
  2196. regmap_update_bits(regmap,
  2197. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2198. 0x02, 0x02);
  2199. regmap_update_bits(regmap,
  2200. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2201. 0x01, 0x01);
  2202. if (tx_priv->reset_swr)
  2203. regmap_update_bits(regmap,
  2204. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2205. 0x02, 0x00);
  2206. tx_priv->reset_swr = false;
  2207. }
  2208. if (!clk_tx_ret)
  2209. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2210. TX_CORE_CLK,
  2211. TX_CORE_CLK,
  2212. false);
  2213. tx_priv->swr_clk_users++;
  2214. } else {
  2215. if (tx_priv->swr_clk_users <= 0) {
  2216. dev_err_ratelimited(tx_priv->dev,
  2217. "tx swrm clock users already 0\n");
  2218. tx_priv->swr_clk_users = 0;
  2219. return 0;
  2220. }
  2221. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2222. TX_CORE_CLK,
  2223. TX_CORE_CLK,
  2224. true);
  2225. tx_priv->swr_clk_users--;
  2226. if (tx_priv->swr_clk_users == 0)
  2227. regmap_update_bits(regmap,
  2228. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2229. 0x01, 0x00);
  2230. if (clk_type == TX_MCLK)
  2231. tx_macro_mclk_enable(tx_priv, 0);
  2232. if (clk_type == VA_MCLK) {
  2233. if (tx_priv->tx_mclk_users <= 0) {
  2234. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  2235. __func__);
  2236. tx_priv->tx_mclk_users = 0;
  2237. goto tx_clk;
  2238. }
  2239. tx_priv->tx_mclk_users--;
  2240. if (tx_priv->tx_mclk_users == 0) {
  2241. regmap_update_bits(regmap,
  2242. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2243. 0x01, 0x00);
  2244. regmap_update_bits(regmap,
  2245. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2246. 0x01, 0x00);
  2247. }
  2248. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2249. false);
  2250. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2251. TX_CORE_CLK,
  2252. VA_CORE_CLK,
  2253. false);
  2254. if (ret < 0) {
  2255. dev_err_ratelimited(tx_priv->dev,
  2256. "%s: swr request clk failed\n",
  2257. __func__);
  2258. goto done;
  2259. }
  2260. }
  2261. tx_clk:
  2262. if (!clk_tx_ret)
  2263. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2264. TX_CORE_CLK,
  2265. TX_CORE_CLK,
  2266. false);
  2267. if (tx_priv->swr_clk_users == 0) {
  2268. ret = msm_cdc_pinctrl_select_sleep_state(
  2269. tx_priv->tx_swr_gpio_p);
  2270. if (ret < 0) {
  2271. dev_err_ratelimited(tx_priv->dev,
  2272. "%s: tx swr pinctrl disable failed\n",
  2273. __func__);
  2274. goto exit;
  2275. }
  2276. }
  2277. }
  2278. return 0;
  2279. done:
  2280. if (!clk_tx_ret)
  2281. bolero_clk_rsc_request_clock(tx_priv->dev,
  2282. TX_CORE_CLK,
  2283. TX_CORE_CLK,
  2284. false);
  2285. exit:
  2286. return ret;
  2287. }
  2288. static int tx_macro_clk_div_get(struct snd_soc_component *component)
  2289. {
  2290. struct device *tx_dev = NULL;
  2291. struct tx_macro_priv *tx_priv = NULL;
  2292. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2293. return -EINVAL;
  2294. return tx_priv->dmic_clk_div;
  2295. }
  2296. static int tx_macro_clk_switch(struct snd_soc_component *component)
  2297. {
  2298. struct device *tx_dev = NULL;
  2299. struct tx_macro_priv *tx_priv = NULL;
  2300. int ret = 0;
  2301. if (!component)
  2302. return -EINVAL;
  2303. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2304. if (!tx_dev) {
  2305. dev_err(component->dev,
  2306. "%s: null device for macro!\n", __func__);
  2307. return -EINVAL;
  2308. }
  2309. tx_priv = dev_get_drvdata(tx_dev);
  2310. if (!tx_priv) {
  2311. dev_err(component->dev,
  2312. "%s: priv is null for macro!\n", __func__);
  2313. return -EINVAL;
  2314. }
  2315. if (tx_priv->swr_ctrl_data) {
  2316. ret = swrm_wcd_notify(
  2317. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2318. SWR_REQ_CLK_SWITCH, NULL);
  2319. }
  2320. return ret;
  2321. }
  2322. static int tx_macro_core_vote(void *handle, bool enable)
  2323. {
  2324. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2325. if (tx_priv == NULL) {
  2326. pr_err("%s: tx priv data is NULL\n", __func__);
  2327. return -EINVAL;
  2328. }
  2329. if (enable) {
  2330. pm_runtime_get_sync(tx_priv->dev);
  2331. pm_runtime_put_autosuspend(tx_priv->dev);
  2332. pm_runtime_mark_last_busy(tx_priv->dev);
  2333. }
  2334. if (bolero_check_core_votes(tx_priv->dev))
  2335. return 0;
  2336. else
  2337. return -EINVAL;
  2338. }
  2339. static int tx_macro_swrm_clock(void *handle, bool enable)
  2340. {
  2341. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2342. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  2343. int ret = 0;
  2344. if (regmap == NULL) {
  2345. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  2346. return -EINVAL;
  2347. }
  2348. mutex_lock(&tx_priv->swr_clk_lock);
  2349. dev_dbg(tx_priv->dev,
  2350. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  2351. __func__, (enable ? "enable" : "disable"),
  2352. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  2353. if (enable) {
  2354. pm_runtime_get_sync(tx_priv->dev);
  2355. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  2356. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2357. VA_MCLK, enable);
  2358. if (ret) {
  2359. pm_runtime_mark_last_busy(tx_priv->dev);
  2360. pm_runtime_put_autosuspend(tx_priv->dev);
  2361. goto done;
  2362. }
  2363. tx_priv->va_clk_status++;
  2364. } else {
  2365. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2366. TX_MCLK, enable);
  2367. if (ret) {
  2368. pm_runtime_mark_last_busy(tx_priv->dev);
  2369. pm_runtime_put_autosuspend(tx_priv->dev);
  2370. goto done;
  2371. }
  2372. tx_priv->tx_clk_status++;
  2373. }
  2374. pm_runtime_mark_last_busy(tx_priv->dev);
  2375. pm_runtime_put_autosuspend(tx_priv->dev);
  2376. } else {
  2377. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  2378. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2379. VA_MCLK, enable);
  2380. if (ret)
  2381. goto done;
  2382. --tx_priv->va_clk_status;
  2383. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2384. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2385. TX_MCLK, enable);
  2386. if (ret)
  2387. goto done;
  2388. --tx_priv->tx_clk_status;
  2389. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2390. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  2391. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2392. VA_MCLK, enable);
  2393. if (ret)
  2394. goto done;
  2395. --tx_priv->va_clk_status;
  2396. } else {
  2397. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2398. TX_MCLK, enable);
  2399. if (ret)
  2400. goto done;
  2401. --tx_priv->tx_clk_status;
  2402. }
  2403. } else {
  2404. dev_dbg(tx_priv->dev,
  2405. "%s: Both clocks are disabled\n", __func__);
  2406. }
  2407. }
  2408. dev_dbg(tx_priv->dev,
  2409. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  2410. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  2411. tx_priv->va_clk_status);
  2412. done:
  2413. mutex_unlock(&tx_priv->swr_clk_lock);
  2414. return ret;
  2415. }
  2416. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2417. struct tx_macro_priv *tx_priv)
  2418. {
  2419. u32 div_factor = TX_MACRO_CLK_DIV_2;
  2420. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  2421. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2422. mclk_rate % dmic_sample_rate != 0)
  2423. goto undefined_rate;
  2424. div_factor = mclk_rate / dmic_sample_rate;
  2425. switch (div_factor) {
  2426. case 2:
  2427. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2428. break;
  2429. case 3:
  2430. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  2431. break;
  2432. case 4:
  2433. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  2434. break;
  2435. case 6:
  2436. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  2437. break;
  2438. case 8:
  2439. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  2440. break;
  2441. case 16:
  2442. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  2443. break;
  2444. default:
  2445. /* Any other DIV factor is invalid */
  2446. goto undefined_rate;
  2447. }
  2448. /* Valid dmic DIV factors */
  2449. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2450. __func__, div_factor, mclk_rate);
  2451. return dmic_sample_rate;
  2452. undefined_rate:
  2453. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2454. __func__, dmic_sample_rate, mclk_rate);
  2455. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2456. return dmic_sample_rate;
  2457. }
  2458. static const struct tx_macro_reg_mask_val tx_macro_reg_init[] = {
  2459. {BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x02},
  2460. };
  2461. static int tx_macro_init(struct snd_soc_component *component)
  2462. {
  2463. struct snd_soc_dapm_context *dapm =
  2464. snd_soc_component_get_dapm(component);
  2465. int ret = 0, i = 0;
  2466. struct device *tx_dev = NULL;
  2467. struct tx_macro_priv *tx_priv = NULL;
  2468. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2469. if (!tx_dev) {
  2470. dev_err(component->dev,
  2471. "%s: null device for macro!\n", __func__);
  2472. return -EINVAL;
  2473. }
  2474. tx_priv = dev_get_drvdata(tx_dev);
  2475. if (!tx_priv) {
  2476. dev_err(component->dev,
  2477. "%s: priv is null for macro!\n", __func__);
  2478. return -EINVAL;
  2479. }
  2480. tx_priv->version = bolero_get_version(tx_dev);
  2481. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2482. ret = snd_soc_dapm_new_controls(dapm,
  2483. tx_macro_dapm_widgets_common,
  2484. ARRAY_SIZE(tx_macro_dapm_widgets_common));
  2485. if (ret < 0) {
  2486. dev_err(tx_dev, "%s: Failed to add controls\n",
  2487. __func__);
  2488. return ret;
  2489. }
  2490. if (tx_priv->version == BOLERO_VERSION_2_1)
  2491. ret = snd_soc_dapm_new_controls(dapm,
  2492. tx_macro_dapm_widgets_v2,
  2493. ARRAY_SIZE(tx_macro_dapm_widgets_v2));
  2494. else if (tx_priv->version == BOLERO_VERSION_2_0)
  2495. ret = snd_soc_dapm_new_controls(dapm,
  2496. tx_macro_dapm_widgets_v3,
  2497. ARRAY_SIZE(tx_macro_dapm_widgets_v3));
  2498. if (ret < 0) {
  2499. dev_err(tx_dev, "%s: Failed to add controls\n",
  2500. __func__);
  2501. return ret;
  2502. }
  2503. } else {
  2504. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  2505. ARRAY_SIZE(tx_macro_dapm_widgets));
  2506. if (ret < 0) {
  2507. dev_err(tx_dev, "%s: Failed to add controls\n",
  2508. __func__);
  2509. return ret;
  2510. }
  2511. }
  2512. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2513. ret = snd_soc_dapm_add_routes(dapm,
  2514. tx_audio_map_common,
  2515. ARRAY_SIZE(tx_audio_map_common));
  2516. if (ret < 0) {
  2517. dev_err(tx_dev, "%s: Failed to add routes\n",
  2518. __func__);
  2519. return ret;
  2520. }
  2521. if (tx_priv->version == BOLERO_VERSION_2_0)
  2522. ret = snd_soc_dapm_add_routes(dapm,
  2523. tx_audio_map_v3,
  2524. ARRAY_SIZE(tx_audio_map_v3));
  2525. if (ret < 0) {
  2526. dev_err(tx_dev, "%s: Failed to add routes\n",
  2527. __func__);
  2528. return ret;
  2529. }
  2530. } else {
  2531. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  2532. ARRAY_SIZE(tx_audio_map));
  2533. if (ret < 0) {
  2534. dev_err(tx_dev, "%s: Failed to add routes\n",
  2535. __func__);
  2536. return ret;
  2537. }
  2538. }
  2539. ret = snd_soc_dapm_new_widgets(dapm->card);
  2540. if (ret < 0) {
  2541. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  2542. return ret;
  2543. }
  2544. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2545. ret = snd_soc_add_component_controls(component,
  2546. tx_macro_snd_controls_common,
  2547. ARRAY_SIZE(tx_macro_snd_controls_common));
  2548. if (ret < 0) {
  2549. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2550. __func__);
  2551. return ret;
  2552. }
  2553. if (tx_priv->version == BOLERO_VERSION_2_0)
  2554. ret = snd_soc_add_component_controls(component,
  2555. tx_macro_snd_controls_v3,
  2556. ARRAY_SIZE(tx_macro_snd_controls_v3));
  2557. if (ret < 0) {
  2558. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2559. __func__);
  2560. return ret;
  2561. }
  2562. } else {
  2563. ret = snd_soc_add_component_controls(component,
  2564. tx_macro_snd_controls,
  2565. ARRAY_SIZE(tx_macro_snd_controls));
  2566. if (ret < 0) {
  2567. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2568. __func__);
  2569. return ret;
  2570. }
  2571. }
  2572. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  2573. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  2574. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  2575. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2576. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  2577. } else {
  2578. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  2579. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  2580. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  2581. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  2582. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  2583. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  2584. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  2585. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  2586. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  2587. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  2588. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  2589. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  2590. }
  2591. snd_soc_dapm_sync(dapm);
  2592. for (i = 0; i < NUM_DECIMATORS; i++) {
  2593. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  2594. tx_priv->tx_hpf_work[i].decimator = i;
  2595. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  2596. tx_macro_tx_hpf_corner_freq_callback);
  2597. }
  2598. for (i = 0; i < NUM_DECIMATORS; i++) {
  2599. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  2600. tx_priv->tx_mute_dwork[i].decimator = i;
  2601. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  2602. tx_macro_mute_update_callback);
  2603. }
  2604. tx_priv->component = component;
  2605. for (i = 0; i < ARRAY_SIZE(tx_macro_reg_init); i++)
  2606. snd_soc_component_update_bits(component,
  2607. tx_macro_reg_init[i].reg,
  2608. tx_macro_reg_init[i].mask,
  2609. tx_macro_reg_init[i].val);
  2610. return 0;
  2611. }
  2612. static int tx_macro_deinit(struct snd_soc_component *component)
  2613. {
  2614. struct device *tx_dev = NULL;
  2615. struct tx_macro_priv *tx_priv = NULL;
  2616. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2617. return -EINVAL;
  2618. tx_priv->component = NULL;
  2619. return 0;
  2620. }
  2621. static void tx_macro_add_child_devices(struct work_struct *work)
  2622. {
  2623. struct tx_macro_priv *tx_priv = NULL;
  2624. struct platform_device *pdev = NULL;
  2625. struct device_node *node = NULL;
  2626. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2627. int ret = 0;
  2628. u16 count = 0, ctrl_num = 0;
  2629. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  2630. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  2631. bool tx_swr_master_node = false;
  2632. tx_priv = container_of(work, struct tx_macro_priv,
  2633. tx_macro_add_child_devices_work);
  2634. if (!tx_priv) {
  2635. pr_err("%s: Memory for tx_priv does not exist\n",
  2636. __func__);
  2637. return;
  2638. }
  2639. if (!tx_priv->dev) {
  2640. pr_err("%s: tx dev does not exist\n", __func__);
  2641. return;
  2642. }
  2643. if (!tx_priv->dev->of_node) {
  2644. dev_err(tx_priv->dev,
  2645. "%s: DT node for tx_priv does not exist\n", __func__);
  2646. return;
  2647. }
  2648. platdata = &tx_priv->swr_plat_data;
  2649. tx_priv->child_count = 0;
  2650. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  2651. tx_swr_master_node = false;
  2652. if (strnstr(node->name, "tx_swr_master",
  2653. strlen("tx_swr_master")) != NULL)
  2654. tx_swr_master_node = true;
  2655. if (tx_swr_master_node)
  2656. strlcpy(plat_dev_name, "tx_swr_ctrl",
  2657. (TX_MACRO_SWR_STRING_LEN - 1));
  2658. else
  2659. strlcpy(plat_dev_name, node->name,
  2660. (TX_MACRO_SWR_STRING_LEN - 1));
  2661. pdev = platform_device_alloc(plat_dev_name, -1);
  2662. if (!pdev) {
  2663. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  2664. __func__);
  2665. ret = -ENOMEM;
  2666. goto err;
  2667. }
  2668. pdev->dev.parent = tx_priv->dev;
  2669. pdev->dev.of_node = node;
  2670. if (tx_swr_master_node) {
  2671. ret = platform_device_add_data(pdev, platdata,
  2672. sizeof(*platdata));
  2673. if (ret) {
  2674. dev_err(&pdev->dev,
  2675. "%s: cannot add plat data ctrl:%d\n",
  2676. __func__, ctrl_num);
  2677. goto fail_pdev_add;
  2678. }
  2679. }
  2680. ret = platform_device_add(pdev);
  2681. if (ret) {
  2682. dev_err(&pdev->dev,
  2683. "%s: Cannot add platform device\n",
  2684. __func__);
  2685. goto fail_pdev_add;
  2686. }
  2687. if (tx_swr_master_node) {
  2688. temp = krealloc(swr_ctrl_data,
  2689. (ctrl_num + 1) * sizeof(
  2690. struct tx_macro_swr_ctrl_data),
  2691. GFP_KERNEL);
  2692. if (!temp) {
  2693. ret = -ENOMEM;
  2694. goto fail_pdev_add;
  2695. }
  2696. swr_ctrl_data = temp;
  2697. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  2698. ctrl_num++;
  2699. dev_dbg(&pdev->dev,
  2700. "%s: Added soundwire ctrl device(s)\n",
  2701. __func__);
  2702. tx_priv->swr_ctrl_data = swr_ctrl_data;
  2703. }
  2704. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  2705. tx_priv->pdev_child_devices[
  2706. tx_priv->child_count++] = pdev;
  2707. else
  2708. goto err;
  2709. }
  2710. return;
  2711. fail_pdev_add:
  2712. for (count = 0; count < tx_priv->child_count; count++)
  2713. platform_device_put(tx_priv->pdev_child_devices[count]);
  2714. err:
  2715. return;
  2716. }
  2717. static int tx_macro_set_port_map(struct snd_soc_component *component,
  2718. u32 usecase, u32 size, void *data)
  2719. {
  2720. struct device *tx_dev = NULL;
  2721. struct tx_macro_priv *tx_priv = NULL;
  2722. struct swrm_port_config port_cfg;
  2723. int ret = 0;
  2724. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2725. return -EINVAL;
  2726. memset(&port_cfg, 0, sizeof(port_cfg));
  2727. port_cfg.uc = usecase;
  2728. port_cfg.size = size;
  2729. port_cfg.params = data;
  2730. if (tx_priv->swr_ctrl_data)
  2731. ret = swrm_wcd_notify(
  2732. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2733. SWR_SET_PORT_MAP, &port_cfg);
  2734. return ret;
  2735. }
  2736. static void tx_macro_init_ops(struct macro_ops *ops,
  2737. char __iomem *tx_io_base)
  2738. {
  2739. memset(ops, 0, sizeof(struct macro_ops));
  2740. ops->init = tx_macro_init;
  2741. ops->exit = tx_macro_deinit;
  2742. ops->io_base = tx_io_base;
  2743. ops->dai_ptr = tx_macro_dai;
  2744. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  2745. ops->event_handler = tx_macro_event_handler;
  2746. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  2747. ops->set_port_map = tx_macro_set_port_map;
  2748. ops->clk_div_get = tx_macro_clk_div_get;
  2749. ops->clk_switch = tx_macro_clk_switch;
  2750. ops->reg_evt_listener = tx_macro_register_event_listener;
  2751. }
  2752. static int tx_macro_probe(struct platform_device *pdev)
  2753. {
  2754. struct macro_ops ops = {0};
  2755. struct tx_macro_priv *tx_priv = NULL;
  2756. u32 tx_base_addr = 0, sample_rate = 0;
  2757. char __iomem *tx_io_base = NULL;
  2758. int ret = 0;
  2759. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  2760. u32 is_used_tx_swr_gpio = 1;
  2761. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2762. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  2763. GFP_KERNEL);
  2764. if (!tx_priv)
  2765. return -ENOMEM;
  2766. platform_set_drvdata(pdev, tx_priv);
  2767. tx_priv->dev = &pdev->dev;
  2768. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2769. &tx_base_addr);
  2770. if (ret) {
  2771. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2772. __func__, "reg");
  2773. return ret;
  2774. }
  2775. dev_set_drvdata(&pdev->dev, tx_priv);
  2776. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  2777. NULL)) {
  2778. ret = of_property_read_u32(pdev->dev.of_node,
  2779. is_used_tx_swr_gpio_dt,
  2780. &is_used_tx_swr_gpio);
  2781. if (ret) {
  2782. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2783. __func__, is_used_tx_swr_gpio_dt);
  2784. is_used_tx_swr_gpio = 1;
  2785. }
  2786. }
  2787. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2788. "qcom,tx-swr-gpios", 0);
  2789. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  2790. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2791. __func__);
  2792. return -EINVAL;
  2793. }
  2794. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0 &&
  2795. is_used_tx_swr_gpio) {
  2796. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2797. __func__);
  2798. return -EPROBE_DEFER;
  2799. }
  2800. tx_io_base = devm_ioremap(&pdev->dev,
  2801. tx_base_addr, TX_MACRO_MAX_OFFSET);
  2802. if (!tx_io_base) {
  2803. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2804. return -ENOMEM;
  2805. }
  2806. tx_priv->tx_io_base = tx_io_base;
  2807. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2808. &sample_rate);
  2809. if (ret) {
  2810. dev_err(&pdev->dev,
  2811. "%s: could not find sample_rate entry in dt\n",
  2812. __func__);
  2813. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2814. } else {
  2815. if (tx_macro_validate_dmic_sample_rate(
  2816. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2817. return -EINVAL;
  2818. }
  2819. if (is_used_tx_swr_gpio) {
  2820. tx_priv->reset_swr = true;
  2821. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  2822. tx_macro_add_child_devices);
  2823. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  2824. tx_priv->swr_plat_data.read = NULL;
  2825. tx_priv->swr_plat_data.write = NULL;
  2826. tx_priv->swr_plat_data.bulk_write = NULL;
  2827. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  2828. tx_priv->swr_plat_data.core_vote = tx_macro_core_vote;
  2829. tx_priv->swr_plat_data.handle_irq = NULL;
  2830. mutex_init(&tx_priv->swr_clk_lock);
  2831. }
  2832. tx_priv->is_used_tx_swr_gpio = is_used_tx_swr_gpio;
  2833. mutex_init(&tx_priv->mclk_lock);
  2834. tx_macro_init_ops(&ops, tx_io_base);
  2835. ops.clk_id_req = TX_CORE_CLK;
  2836. ops.default_clk_id = TX_CORE_CLK;
  2837. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  2838. if (ret) {
  2839. dev_err(&pdev->dev,
  2840. "%s: register macro failed\n", __func__);
  2841. goto err_reg_macro;
  2842. }
  2843. if (is_used_tx_swr_gpio)
  2844. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  2845. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2846. pm_runtime_use_autosuspend(&pdev->dev);
  2847. pm_runtime_set_suspended(&pdev->dev);
  2848. pm_suspend_ignore_children(&pdev->dev, true);
  2849. pm_runtime_enable(&pdev->dev);
  2850. return 0;
  2851. err_reg_macro:
  2852. mutex_destroy(&tx_priv->mclk_lock);
  2853. if (is_used_tx_swr_gpio)
  2854. mutex_destroy(&tx_priv->swr_clk_lock);
  2855. return ret;
  2856. }
  2857. static int tx_macro_remove(struct platform_device *pdev)
  2858. {
  2859. struct tx_macro_priv *tx_priv = NULL;
  2860. u16 count = 0;
  2861. tx_priv = platform_get_drvdata(pdev);
  2862. if (!tx_priv)
  2863. return -EINVAL;
  2864. if (tx_priv->is_used_tx_swr_gpio) {
  2865. if (tx_priv->swr_ctrl_data)
  2866. kfree(tx_priv->swr_ctrl_data);
  2867. for (count = 0; count < tx_priv->child_count &&
  2868. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2869. platform_device_unregister(
  2870. tx_priv->pdev_child_devices[count]);
  2871. }
  2872. pm_runtime_disable(&pdev->dev);
  2873. pm_runtime_set_suspended(&pdev->dev);
  2874. mutex_destroy(&tx_priv->mclk_lock);
  2875. if (tx_priv->is_used_tx_swr_gpio)
  2876. mutex_destroy(&tx_priv->swr_clk_lock);
  2877. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2878. return 0;
  2879. }
  2880. static const struct of_device_id tx_macro_dt_match[] = {
  2881. {.compatible = "qcom,tx-macro"},
  2882. {}
  2883. };
  2884. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2885. SET_SYSTEM_SLEEP_PM_OPS(
  2886. pm_runtime_force_suspend,
  2887. pm_runtime_force_resume
  2888. )
  2889. SET_RUNTIME_PM_OPS(
  2890. bolero_runtime_suspend,
  2891. bolero_runtime_resume,
  2892. NULL
  2893. )
  2894. };
  2895. static struct platform_driver tx_macro_driver = {
  2896. .driver = {
  2897. .name = "tx_macro",
  2898. .owner = THIS_MODULE,
  2899. .pm = &bolero_dev_pm_ops,
  2900. .of_match_table = tx_macro_dt_match,
  2901. .suppress_bind_attrs = true,
  2902. },
  2903. .probe = tx_macro_probe,
  2904. .remove = tx_macro_remove,
  2905. };
  2906. module_platform_driver(tx_macro_driver);
  2907. MODULE_DESCRIPTION("TX macro driver");
  2908. MODULE_LICENSE("GPL v2");